xref: /freebsd/sys/amd64/vmm/intel/vmx.c (revision de5ea6b65e816550dd7704f8e030f4781d17b4b8)
1366f6083SPeter Grehan /*-
2366f6083SPeter Grehan  * Copyright (c) 2011 NetApp, Inc.
3366f6083SPeter Grehan  * All rights reserved.
4366f6083SPeter Grehan  *
5366f6083SPeter Grehan  * Redistribution and use in source and binary forms, with or without
6366f6083SPeter Grehan  * modification, are permitted provided that the following conditions
7366f6083SPeter Grehan  * are met:
8366f6083SPeter Grehan  * 1. Redistributions of source code must retain the above copyright
9366f6083SPeter Grehan  *    notice, this list of conditions and the following disclaimer.
10366f6083SPeter Grehan  * 2. Redistributions in binary form must reproduce the above copyright
11366f6083SPeter Grehan  *    notice, this list of conditions and the following disclaimer in the
12366f6083SPeter Grehan  *    documentation and/or other materials provided with the distribution.
13366f6083SPeter Grehan  *
14366f6083SPeter Grehan  * THIS SOFTWARE IS PROVIDED BY NETAPP, INC ``AS IS'' AND
15366f6083SPeter Grehan  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16366f6083SPeter Grehan  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17366f6083SPeter Grehan  * ARE DISCLAIMED.  IN NO EVENT SHALL NETAPP, INC OR CONTRIBUTORS BE LIABLE
18366f6083SPeter Grehan  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19366f6083SPeter Grehan  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20366f6083SPeter Grehan  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21366f6083SPeter Grehan  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22366f6083SPeter Grehan  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23366f6083SPeter Grehan  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
24366f6083SPeter Grehan  * SUCH DAMAGE.
25366f6083SPeter Grehan  *
26366f6083SPeter Grehan  * $FreeBSD$
27366f6083SPeter Grehan  */
28366f6083SPeter Grehan 
29366f6083SPeter Grehan #include <sys/cdefs.h>
30366f6083SPeter Grehan __FBSDID("$FreeBSD$");
31366f6083SPeter Grehan 
32366f6083SPeter Grehan #include <sys/param.h>
33366f6083SPeter Grehan #include <sys/systm.h>
34366f6083SPeter Grehan #include <sys/smp.h>
35366f6083SPeter Grehan #include <sys/kernel.h>
36366f6083SPeter Grehan #include <sys/malloc.h>
37366f6083SPeter Grehan #include <sys/pcpu.h>
38366f6083SPeter Grehan #include <sys/proc.h>
393565b59eSNeel Natu #include <sys/sysctl.h>
40366f6083SPeter Grehan 
41366f6083SPeter Grehan #include <vm/vm.h>
42366f6083SPeter Grehan #include <vm/pmap.h>
43366f6083SPeter Grehan 
44366f6083SPeter Grehan #include <machine/psl.h>
45366f6083SPeter Grehan #include <machine/cpufunc.h>
468b287612SJohn Baldwin #include <machine/md_var.h>
47366f6083SPeter Grehan #include <machine/segments.h>
48608f97c3SPeter Grehan #include <machine/specialreg.h>
49366f6083SPeter Grehan #include <machine/vmparam.h>
50366f6083SPeter Grehan 
51366f6083SPeter Grehan #include <machine/vmm.h>
52b01c2033SNeel Natu #include "vmm_host.h"
53366f6083SPeter Grehan #include "vmm_msr.h"
54366f6083SPeter Grehan #include "vmm_ktr.h"
55366f6083SPeter Grehan #include "vmm_stat.h"
56*de5ea6b6SNeel Natu #include "vlapic.h"
57*de5ea6b6SNeel Natu #include "vlapic_priv.h"
58366f6083SPeter Grehan 
59366f6083SPeter Grehan #include "vmx_msr.h"
60366f6083SPeter Grehan #include "ept.h"
61366f6083SPeter Grehan #include "vmx_cpufunc.h"
62366f6083SPeter Grehan #include "vmx.h"
63366f6083SPeter Grehan #include "x86.h"
64366f6083SPeter Grehan #include "vmx_controls.h"
65366f6083SPeter Grehan 
66366f6083SPeter Grehan #define	PINBASED_CTLS_ONE_SETTING					\
67366f6083SPeter Grehan 	(PINBASED_EXTINT_EXITING	|				\
68366f6083SPeter Grehan 	 PINBASED_NMI_EXITING		|				\
69366f6083SPeter Grehan 	 PINBASED_VIRTUAL_NMI)
70366f6083SPeter Grehan #define	PINBASED_CTLS_ZERO_SETTING	0
71366f6083SPeter Grehan 
72366f6083SPeter Grehan #define PROCBASED_CTLS_WINDOW_SETTING					\
73366f6083SPeter Grehan 	(PROCBASED_INT_WINDOW_EXITING	|				\
74366f6083SPeter Grehan 	 PROCBASED_NMI_WINDOW_EXITING)
75366f6083SPeter Grehan 
76366f6083SPeter Grehan #define	PROCBASED_CTLS_ONE_SETTING 					\
77366f6083SPeter Grehan 	(PROCBASED_SECONDARY_CONTROLS	|				\
78366f6083SPeter Grehan 	 PROCBASED_IO_EXITING		|				\
79366f6083SPeter Grehan 	 PROCBASED_MSR_BITMAPS		|				\
80366f6083SPeter Grehan 	 PROCBASED_CTLS_WINDOW_SETTING)
81366f6083SPeter Grehan #define	PROCBASED_CTLS_ZERO_SETTING	\
82366f6083SPeter Grehan 	(PROCBASED_CR3_LOAD_EXITING |	\
83366f6083SPeter Grehan 	PROCBASED_CR3_STORE_EXITING |	\
84366f6083SPeter Grehan 	PROCBASED_IO_BITMAPS)
85366f6083SPeter Grehan 
86366f6083SPeter Grehan #define	PROCBASED_CTLS2_ONE_SETTING	PROCBASED2_ENABLE_EPT
87366f6083SPeter Grehan #define	PROCBASED_CTLS2_ZERO_SETTING	0
88366f6083SPeter Grehan 
89608f97c3SPeter Grehan #define VM_EXIT_CTLS_ONE_SETTING_NO_PAT					\
90366f6083SPeter Grehan 	(VM_EXIT_HOST_LMA			|			\
91366f6083SPeter Grehan 	VM_EXIT_SAVE_EFER			|			\
92366f6083SPeter Grehan 	VM_EXIT_LOAD_EFER)
93608f97c3SPeter Grehan 
94608f97c3SPeter Grehan #define	VM_EXIT_CTLS_ONE_SETTING					\
95608f97c3SPeter Grehan 	(VM_EXIT_CTLS_ONE_SETTING_NO_PAT       	|			\
96608f97c3SPeter Grehan 	VM_EXIT_SAVE_PAT			|			\
97608f97c3SPeter Grehan 	VM_EXIT_LOAD_PAT)
98366f6083SPeter Grehan #define	VM_EXIT_CTLS_ZERO_SETTING	VM_EXIT_SAVE_DEBUG_CONTROLS
99366f6083SPeter Grehan 
100608f97c3SPeter Grehan #define	VM_ENTRY_CTLS_ONE_SETTING_NO_PAT	VM_ENTRY_LOAD_EFER
101608f97c3SPeter Grehan 
102366f6083SPeter Grehan #define	VM_ENTRY_CTLS_ONE_SETTING					\
103608f97c3SPeter Grehan 	(VM_ENTRY_CTLS_ONE_SETTING_NO_PAT     	|			\
104608f97c3SPeter Grehan 	VM_ENTRY_LOAD_PAT)
105366f6083SPeter Grehan #define	VM_ENTRY_CTLS_ZERO_SETTING					\
106366f6083SPeter Grehan 	(VM_ENTRY_LOAD_DEBUG_CONTROLS		|			\
107366f6083SPeter Grehan 	VM_ENTRY_INTO_SMM			|			\
108366f6083SPeter Grehan 	VM_ENTRY_DEACTIVATE_DUAL_MONITOR)
109366f6083SPeter Grehan 
110366f6083SPeter Grehan #define	guest_msr_rw(vmx, msr) \
111366f6083SPeter Grehan 	msr_bitmap_change_access((vmx)->msr_bitmap, (msr), MSR_BITMAP_ACCESS_RW)
112366f6083SPeter Grehan 
113366f6083SPeter Grehan #define	HANDLED		1
114366f6083SPeter Grehan #define	UNHANDLED	0
115366f6083SPeter Grehan 
116*de5ea6b6SNeel Natu static MALLOC_DEFINE(M_VMX, "vmx", "vmx");
117*de5ea6b6SNeel Natu static MALLOC_DEFINE(M_VLAPIC, "vlapic", "vlapic");
118366f6083SPeter Grehan 
1193565b59eSNeel Natu SYSCTL_DECL(_hw_vmm);
1203565b59eSNeel Natu SYSCTL_NODE(_hw_vmm, OID_AUTO, vmx, CTLFLAG_RW, NULL, NULL);
1213565b59eSNeel Natu 
122b3996dd4SJohn Baldwin int vmxon_enabled[MAXCPU];
123366f6083SPeter Grehan static char vmxon_region[MAXCPU][PAGE_SIZE] __aligned(PAGE_SIZE);
124366f6083SPeter Grehan 
125366f6083SPeter Grehan static uint32_t pinbased_ctls, procbased_ctls, procbased_ctls2;
126366f6083SPeter Grehan static uint32_t exit_ctls, entry_ctls;
127366f6083SPeter Grehan 
128366f6083SPeter Grehan static uint64_t cr0_ones_mask, cr0_zeros_mask;
1293565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr0_ones_mask, CTLFLAG_RD,
1303565b59eSNeel Natu 	     &cr0_ones_mask, 0, NULL);
1313565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr0_zeros_mask, CTLFLAG_RD,
1323565b59eSNeel Natu 	     &cr0_zeros_mask, 0, NULL);
1333565b59eSNeel Natu 
134366f6083SPeter Grehan static uint64_t cr4_ones_mask, cr4_zeros_mask;
1353565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr4_ones_mask, CTLFLAG_RD,
1363565b59eSNeel Natu 	     &cr4_ones_mask, 0, NULL);
1373565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr4_zeros_mask, CTLFLAG_RD,
1383565b59eSNeel Natu 	     &cr4_zeros_mask, 0, NULL);
139366f6083SPeter Grehan 
140608f97c3SPeter Grehan static int vmx_no_patmsr;
141608f97c3SPeter Grehan 
1423565b59eSNeel Natu static int vmx_initialized;
1433565b59eSNeel Natu SYSCTL_INT(_hw_vmm_vmx, OID_AUTO, initialized, CTLFLAG_RD,
1443565b59eSNeel Natu 	   &vmx_initialized, 0, "Intel VMX initialized");
1453565b59eSNeel Natu 
146366f6083SPeter Grehan /*
147366f6083SPeter Grehan  * Virtual NMI blocking conditions.
148366f6083SPeter Grehan  *
149366f6083SPeter Grehan  * Some processor implementations also require NMI to be blocked if
150366f6083SPeter Grehan  * the STI_BLOCKING bit is set. It is possible to detect this at runtime
151366f6083SPeter Grehan  * based on the (exit_reason,exit_qual) tuple being set to
152366f6083SPeter Grehan  * (EXIT_REASON_INVAL_VMCS, EXIT_QUAL_NMI_WHILE_STI_BLOCKING).
153366f6083SPeter Grehan  *
154366f6083SPeter Grehan  * We take the easy way out and also include STI_BLOCKING as one of the
155366f6083SPeter Grehan  * gating items for vNMI injection.
156366f6083SPeter Grehan  */
157366f6083SPeter Grehan static uint64_t nmi_blocking_bits = VMCS_INTERRUPTIBILITY_MOVSS_BLOCKING |
158366f6083SPeter Grehan 				    VMCS_INTERRUPTIBILITY_NMI_BLOCKING |
159366f6083SPeter Grehan 				    VMCS_INTERRUPTIBILITY_STI_BLOCKING;
160366f6083SPeter Grehan 
161366f6083SPeter Grehan /*
162366f6083SPeter Grehan  * Optional capabilities
163366f6083SPeter Grehan  */
164366f6083SPeter Grehan static int cap_halt_exit;
165366f6083SPeter Grehan static int cap_pause_exit;
166366f6083SPeter Grehan static int cap_unrestricted_guest;
167366f6083SPeter Grehan static int cap_monitor_trap;
16849cc03daSNeel Natu static int cap_invpcid;
169366f6083SPeter Grehan 
17045e51299SNeel Natu static struct unrhdr *vpid_unr;
17145e51299SNeel Natu static u_int vpid_alloc_failed;
17245e51299SNeel Natu SYSCTL_UINT(_hw_vmm_vmx, OID_AUTO, vpid_alloc_failed, CTLFLAG_RD,
17345e51299SNeel Natu 	    &vpid_alloc_failed, 0, NULL);
17445e51299SNeel Natu 
175366f6083SPeter Grehan #ifdef KTR
176366f6083SPeter Grehan static const char *
177366f6083SPeter Grehan exit_reason_to_str(int reason)
178366f6083SPeter Grehan {
179366f6083SPeter Grehan 	static char reasonbuf[32];
180366f6083SPeter Grehan 
181366f6083SPeter Grehan 	switch (reason) {
182366f6083SPeter Grehan 	case EXIT_REASON_EXCEPTION:
183366f6083SPeter Grehan 		return "exception";
184366f6083SPeter Grehan 	case EXIT_REASON_EXT_INTR:
185366f6083SPeter Grehan 		return "extint";
186366f6083SPeter Grehan 	case EXIT_REASON_TRIPLE_FAULT:
187366f6083SPeter Grehan 		return "triplefault";
188366f6083SPeter Grehan 	case EXIT_REASON_INIT:
189366f6083SPeter Grehan 		return "init";
190366f6083SPeter Grehan 	case EXIT_REASON_SIPI:
191366f6083SPeter Grehan 		return "sipi";
192366f6083SPeter Grehan 	case EXIT_REASON_IO_SMI:
193366f6083SPeter Grehan 		return "iosmi";
194366f6083SPeter Grehan 	case EXIT_REASON_SMI:
195366f6083SPeter Grehan 		return "smi";
196366f6083SPeter Grehan 	case EXIT_REASON_INTR_WINDOW:
197366f6083SPeter Grehan 		return "intrwindow";
198366f6083SPeter Grehan 	case EXIT_REASON_NMI_WINDOW:
199366f6083SPeter Grehan 		return "nmiwindow";
200366f6083SPeter Grehan 	case EXIT_REASON_TASK_SWITCH:
201366f6083SPeter Grehan 		return "taskswitch";
202366f6083SPeter Grehan 	case EXIT_REASON_CPUID:
203366f6083SPeter Grehan 		return "cpuid";
204366f6083SPeter Grehan 	case EXIT_REASON_GETSEC:
205366f6083SPeter Grehan 		return "getsec";
206366f6083SPeter Grehan 	case EXIT_REASON_HLT:
207366f6083SPeter Grehan 		return "hlt";
208366f6083SPeter Grehan 	case EXIT_REASON_INVD:
209366f6083SPeter Grehan 		return "invd";
210366f6083SPeter Grehan 	case EXIT_REASON_INVLPG:
211366f6083SPeter Grehan 		return "invlpg";
212366f6083SPeter Grehan 	case EXIT_REASON_RDPMC:
213366f6083SPeter Grehan 		return "rdpmc";
214366f6083SPeter Grehan 	case EXIT_REASON_RDTSC:
215366f6083SPeter Grehan 		return "rdtsc";
216366f6083SPeter Grehan 	case EXIT_REASON_RSM:
217366f6083SPeter Grehan 		return "rsm";
218366f6083SPeter Grehan 	case EXIT_REASON_VMCALL:
219366f6083SPeter Grehan 		return "vmcall";
220366f6083SPeter Grehan 	case EXIT_REASON_VMCLEAR:
221366f6083SPeter Grehan 		return "vmclear";
222366f6083SPeter Grehan 	case EXIT_REASON_VMLAUNCH:
223366f6083SPeter Grehan 		return "vmlaunch";
224366f6083SPeter Grehan 	case EXIT_REASON_VMPTRLD:
225366f6083SPeter Grehan 		return "vmptrld";
226366f6083SPeter Grehan 	case EXIT_REASON_VMPTRST:
227366f6083SPeter Grehan 		return "vmptrst";
228366f6083SPeter Grehan 	case EXIT_REASON_VMREAD:
229366f6083SPeter Grehan 		return "vmread";
230366f6083SPeter Grehan 	case EXIT_REASON_VMRESUME:
231366f6083SPeter Grehan 		return "vmresume";
232366f6083SPeter Grehan 	case EXIT_REASON_VMWRITE:
233366f6083SPeter Grehan 		return "vmwrite";
234366f6083SPeter Grehan 	case EXIT_REASON_VMXOFF:
235366f6083SPeter Grehan 		return "vmxoff";
236366f6083SPeter Grehan 	case EXIT_REASON_VMXON:
237366f6083SPeter Grehan 		return "vmxon";
238366f6083SPeter Grehan 	case EXIT_REASON_CR_ACCESS:
239366f6083SPeter Grehan 		return "craccess";
240366f6083SPeter Grehan 	case EXIT_REASON_DR_ACCESS:
241366f6083SPeter Grehan 		return "draccess";
242366f6083SPeter Grehan 	case EXIT_REASON_INOUT:
243366f6083SPeter Grehan 		return "inout";
244366f6083SPeter Grehan 	case EXIT_REASON_RDMSR:
245366f6083SPeter Grehan 		return "rdmsr";
246366f6083SPeter Grehan 	case EXIT_REASON_WRMSR:
247366f6083SPeter Grehan 		return "wrmsr";
248366f6083SPeter Grehan 	case EXIT_REASON_INVAL_VMCS:
249366f6083SPeter Grehan 		return "invalvmcs";
250366f6083SPeter Grehan 	case EXIT_REASON_INVAL_MSR:
251366f6083SPeter Grehan 		return "invalmsr";
252366f6083SPeter Grehan 	case EXIT_REASON_MWAIT:
253366f6083SPeter Grehan 		return "mwait";
254366f6083SPeter Grehan 	case EXIT_REASON_MTF:
255366f6083SPeter Grehan 		return "mtf";
256366f6083SPeter Grehan 	case EXIT_REASON_MONITOR:
257366f6083SPeter Grehan 		return "monitor";
258366f6083SPeter Grehan 	case EXIT_REASON_PAUSE:
259366f6083SPeter Grehan 		return "pause";
260366f6083SPeter Grehan 	case EXIT_REASON_MCE:
261366f6083SPeter Grehan 		return "mce";
262366f6083SPeter Grehan 	case EXIT_REASON_TPR:
263366f6083SPeter Grehan 		return "tpr";
264366f6083SPeter Grehan 	case EXIT_REASON_APIC:
265366f6083SPeter Grehan 		return "apic";
266366f6083SPeter Grehan 	case EXIT_REASON_GDTR_IDTR:
267366f6083SPeter Grehan 		return "gdtridtr";
268366f6083SPeter Grehan 	case EXIT_REASON_LDTR_TR:
269366f6083SPeter Grehan 		return "ldtrtr";
270366f6083SPeter Grehan 	case EXIT_REASON_EPT_FAULT:
271366f6083SPeter Grehan 		return "eptfault";
272366f6083SPeter Grehan 	case EXIT_REASON_EPT_MISCONFIG:
273366f6083SPeter Grehan 		return "eptmisconfig";
274366f6083SPeter Grehan 	case EXIT_REASON_INVEPT:
275366f6083SPeter Grehan 		return "invept";
276366f6083SPeter Grehan 	case EXIT_REASON_RDTSCP:
277366f6083SPeter Grehan 		return "rdtscp";
278366f6083SPeter Grehan 	case EXIT_REASON_VMX_PREEMPT:
279366f6083SPeter Grehan 		return "vmxpreempt";
280366f6083SPeter Grehan 	case EXIT_REASON_INVVPID:
281366f6083SPeter Grehan 		return "invvpid";
282366f6083SPeter Grehan 	case EXIT_REASON_WBINVD:
283366f6083SPeter Grehan 		return "wbinvd";
284366f6083SPeter Grehan 	case EXIT_REASON_XSETBV:
285366f6083SPeter Grehan 		return "xsetbv";
286366f6083SPeter Grehan 	default:
287366f6083SPeter Grehan 		snprintf(reasonbuf, sizeof(reasonbuf), "%d", reason);
288366f6083SPeter Grehan 		return (reasonbuf);
289366f6083SPeter Grehan 	}
290366f6083SPeter Grehan }
291366f6083SPeter Grehan 
292366f6083SPeter Grehan #ifdef SETJMP_TRACE
293366f6083SPeter Grehan static const char *
294366f6083SPeter Grehan vmx_setjmp_rc2str(int rc)
295366f6083SPeter Grehan {
296366f6083SPeter Grehan 	switch (rc) {
297366f6083SPeter Grehan 	case VMX_RETURN_DIRECT:
298366f6083SPeter Grehan 		return "direct";
299366f6083SPeter Grehan 	case VMX_RETURN_LONGJMP:
300366f6083SPeter Grehan 		return "longjmp";
301366f6083SPeter Grehan 	case VMX_RETURN_VMRESUME:
302366f6083SPeter Grehan 		return "vmresume";
303366f6083SPeter Grehan 	case VMX_RETURN_VMLAUNCH:
304366f6083SPeter Grehan 		return "vmlaunch";
305eeefa4e4SNeel Natu 	case VMX_RETURN_AST:
306eeefa4e4SNeel Natu 		return "ast";
307366f6083SPeter Grehan 	default:
308366f6083SPeter Grehan 		return "unknown";
309366f6083SPeter Grehan 	}
310366f6083SPeter Grehan }
311366f6083SPeter Grehan 
312366f6083SPeter Grehan #define	SETJMP_TRACE(vmx, vcpu, vmxctx, regname)			    \
313513c8d33SNeel Natu 	VCPU_CTR1((vmx)->vm, (vcpu), "setjmp trace " #regname " 0x%016lx",  \
314366f6083SPeter Grehan 		 (vmxctx)->regname)
315366f6083SPeter Grehan 
316366f6083SPeter Grehan static void
317366f6083SPeter Grehan vmx_setjmp_trace(struct vmx *vmx, int vcpu, struct vmxctx *vmxctx, int rc)
318366f6083SPeter Grehan {
319366f6083SPeter Grehan 	uint64_t host_rip, host_rsp;
320366f6083SPeter Grehan 
321366f6083SPeter Grehan 	if (vmxctx != &vmx->ctx[vcpu])
322366f6083SPeter Grehan 		panic("vmx_setjmp_trace: invalid vmxctx %p; should be %p",
323366f6083SPeter Grehan 			vmxctx, &vmx->ctx[vcpu]);
324366f6083SPeter Grehan 
325513c8d33SNeel Natu 	VCPU_CTR1((vmx)->vm, (vcpu), "vmxctx = %p", vmxctx);
326513c8d33SNeel Natu 	VCPU_CTR2((vmx)->vm, (vcpu), "setjmp return code %s(%d)",
327366f6083SPeter Grehan 		 vmx_setjmp_rc2str(rc), rc);
328366f6083SPeter Grehan 
3293de83862SNeel Natu 	host_rip = vmcs_read(VMCS_HOST_RIP);
3303de83862SNeel Natu 	host_rsp = vmcs_read(VMCS_HOST_RSP);
331513c8d33SNeel Natu 	VCPU_CTR2((vmx)->vm, (vcpu), "vmcs host_rip 0x%016lx, host_rsp %#lx",
332366f6083SPeter Grehan 		 host_rip, host_rsp);
333366f6083SPeter Grehan 
334366f6083SPeter Grehan 	SETJMP_TRACE(vmx, vcpu, vmxctx, host_r15);
335366f6083SPeter Grehan 	SETJMP_TRACE(vmx, vcpu, vmxctx, host_r14);
336366f6083SPeter Grehan 	SETJMP_TRACE(vmx, vcpu, vmxctx, host_r13);
337366f6083SPeter Grehan 	SETJMP_TRACE(vmx, vcpu, vmxctx, host_r12);
338366f6083SPeter Grehan 	SETJMP_TRACE(vmx, vcpu, vmxctx, host_rbp);
339366f6083SPeter Grehan 	SETJMP_TRACE(vmx, vcpu, vmxctx, host_rsp);
340366f6083SPeter Grehan 	SETJMP_TRACE(vmx, vcpu, vmxctx, host_rbx);
341366f6083SPeter Grehan 	SETJMP_TRACE(vmx, vcpu, vmxctx, host_rip);
342366f6083SPeter Grehan 
343366f6083SPeter Grehan 	SETJMP_TRACE(vmx, vcpu, vmxctx, guest_rdi);
344366f6083SPeter Grehan 	SETJMP_TRACE(vmx, vcpu, vmxctx, guest_rsi);
345366f6083SPeter Grehan 	SETJMP_TRACE(vmx, vcpu, vmxctx, guest_rdx);
346366f6083SPeter Grehan 	SETJMP_TRACE(vmx, vcpu, vmxctx, guest_rcx);
347366f6083SPeter Grehan 	SETJMP_TRACE(vmx, vcpu, vmxctx, guest_r8);
348366f6083SPeter Grehan 	SETJMP_TRACE(vmx, vcpu, vmxctx, guest_r9);
349366f6083SPeter Grehan 	SETJMP_TRACE(vmx, vcpu, vmxctx, guest_rax);
350366f6083SPeter Grehan 	SETJMP_TRACE(vmx, vcpu, vmxctx, guest_rbx);
351366f6083SPeter Grehan 	SETJMP_TRACE(vmx, vcpu, vmxctx, guest_rbp);
352366f6083SPeter Grehan 	SETJMP_TRACE(vmx, vcpu, vmxctx, guest_r10);
353366f6083SPeter Grehan 	SETJMP_TRACE(vmx, vcpu, vmxctx, guest_r11);
354366f6083SPeter Grehan 	SETJMP_TRACE(vmx, vcpu, vmxctx, guest_r12);
355366f6083SPeter Grehan 	SETJMP_TRACE(vmx, vcpu, vmxctx, guest_r13);
356366f6083SPeter Grehan 	SETJMP_TRACE(vmx, vcpu, vmxctx, guest_r14);
357366f6083SPeter Grehan 	SETJMP_TRACE(vmx, vcpu, vmxctx, guest_r15);
358366f6083SPeter Grehan 	SETJMP_TRACE(vmx, vcpu, vmxctx, guest_cr2);
359366f6083SPeter Grehan }
360366f6083SPeter Grehan #endif
361366f6083SPeter Grehan #else
362366f6083SPeter Grehan static void __inline
363366f6083SPeter Grehan vmx_setjmp_trace(struct vmx *vmx, int vcpu, struct vmxctx *vmxctx, int rc)
364366f6083SPeter Grehan {
365366f6083SPeter Grehan 	return;
366366f6083SPeter Grehan }
367366f6083SPeter Grehan #endif	/* KTR */
368366f6083SPeter Grehan 
369366f6083SPeter Grehan u_long
370366f6083SPeter Grehan vmx_fix_cr0(u_long cr0)
371366f6083SPeter Grehan {
372366f6083SPeter Grehan 
373366f6083SPeter Grehan 	return ((cr0 | cr0_ones_mask) & ~cr0_zeros_mask);
374366f6083SPeter Grehan }
375366f6083SPeter Grehan 
376366f6083SPeter Grehan u_long
377366f6083SPeter Grehan vmx_fix_cr4(u_long cr4)
378366f6083SPeter Grehan {
379366f6083SPeter Grehan 
380366f6083SPeter Grehan 	return ((cr4 | cr4_ones_mask) & ~cr4_zeros_mask);
381366f6083SPeter Grehan }
382366f6083SPeter Grehan 
383366f6083SPeter Grehan static void
38445e51299SNeel Natu vpid_free(int vpid)
38545e51299SNeel Natu {
38645e51299SNeel Natu 	if (vpid < 0 || vpid > 0xffff)
38745e51299SNeel Natu 		panic("vpid_free: invalid vpid %d", vpid);
38845e51299SNeel Natu 
38945e51299SNeel Natu 	/*
39045e51299SNeel Natu 	 * VPIDs [0,VM_MAXCPU] are special and are not allocated from
39145e51299SNeel Natu 	 * the unit number allocator.
39245e51299SNeel Natu 	 */
39345e51299SNeel Natu 
39445e51299SNeel Natu 	if (vpid > VM_MAXCPU)
39545e51299SNeel Natu 		free_unr(vpid_unr, vpid);
39645e51299SNeel Natu }
39745e51299SNeel Natu 
39845e51299SNeel Natu static void
39945e51299SNeel Natu vpid_alloc(uint16_t *vpid, int num)
40045e51299SNeel Natu {
40145e51299SNeel Natu 	int i, x;
40245e51299SNeel Natu 
40345e51299SNeel Natu 	if (num <= 0 || num > VM_MAXCPU)
40445e51299SNeel Natu 		panic("invalid number of vpids requested: %d", num);
40545e51299SNeel Natu 
40645e51299SNeel Natu 	/*
40745e51299SNeel Natu 	 * If the "enable vpid" execution control is not enabled then the
40845e51299SNeel Natu 	 * VPID is required to be 0 for all vcpus.
40945e51299SNeel Natu 	 */
41045e51299SNeel Natu 	if ((procbased_ctls2 & PROCBASED2_ENABLE_VPID) == 0) {
41145e51299SNeel Natu 		for (i = 0; i < num; i++)
41245e51299SNeel Natu 			vpid[i] = 0;
41345e51299SNeel Natu 		return;
41445e51299SNeel Natu 	}
41545e51299SNeel Natu 
41645e51299SNeel Natu 	/*
41745e51299SNeel Natu 	 * Allocate a unique VPID for each vcpu from the unit number allocator.
41845e51299SNeel Natu 	 */
41945e51299SNeel Natu 	for (i = 0; i < num; i++) {
42045e51299SNeel Natu 		x = alloc_unr(vpid_unr);
42145e51299SNeel Natu 		if (x == -1)
42245e51299SNeel Natu 			break;
42345e51299SNeel Natu 		else
42445e51299SNeel Natu 			vpid[i] = x;
42545e51299SNeel Natu 	}
42645e51299SNeel Natu 
42745e51299SNeel Natu 	if (i < num) {
42845e51299SNeel Natu 		atomic_add_int(&vpid_alloc_failed, 1);
42945e51299SNeel Natu 
43045e51299SNeel Natu 		/*
43145e51299SNeel Natu 		 * If the unit number allocator does not have enough unique
43245e51299SNeel Natu 		 * VPIDs then we need to allocate from the [1,VM_MAXCPU] range.
43345e51299SNeel Natu 		 *
43445e51299SNeel Natu 		 * These VPIDs are not be unique across VMs but this does not
43545e51299SNeel Natu 		 * affect correctness because the combined mappings are also
43645e51299SNeel Natu 		 * tagged with the EP4TA which is unique for each VM.
43745e51299SNeel Natu 		 *
43845e51299SNeel Natu 		 * It is still sub-optimal because the invvpid will invalidate
43945e51299SNeel Natu 		 * combined mappings for a particular VPID across all EP4TAs.
44045e51299SNeel Natu 		 */
44145e51299SNeel Natu 		while (i-- > 0)
44245e51299SNeel Natu 			vpid_free(vpid[i]);
44345e51299SNeel Natu 
44445e51299SNeel Natu 		for (i = 0; i < num; i++)
44545e51299SNeel Natu 			vpid[i] = i + 1;
44645e51299SNeel Natu 	}
44745e51299SNeel Natu }
44845e51299SNeel Natu 
44945e51299SNeel Natu static void
45045e51299SNeel Natu vpid_init(void)
45145e51299SNeel Natu {
45245e51299SNeel Natu 	/*
45345e51299SNeel Natu 	 * VPID 0 is required when the "enable VPID" execution control is
45445e51299SNeel Natu 	 * disabled.
45545e51299SNeel Natu 	 *
45645e51299SNeel Natu 	 * VPIDs [1,VM_MAXCPU] are used as the "overflow namespace" when the
45745e51299SNeel Natu 	 * unit number allocator does not have sufficient unique VPIDs to
45845e51299SNeel Natu 	 * satisfy the allocation.
45945e51299SNeel Natu 	 *
46045e51299SNeel Natu 	 * The remaining VPIDs are managed by the unit number allocator.
46145e51299SNeel Natu 	 */
46245e51299SNeel Natu 	vpid_unr = new_unrhdr(VM_MAXCPU + 1, 0xffff, NULL);
46345e51299SNeel Natu }
46445e51299SNeel Natu 
46545e51299SNeel Natu static void
466366f6083SPeter Grehan msr_save_area_init(struct msr_entry *g_area, int *g_count)
467366f6083SPeter Grehan {
468366f6083SPeter Grehan 	int cnt;
469366f6083SPeter Grehan 
470366f6083SPeter Grehan 	static struct msr_entry guest_msrs[] = {
471366f6083SPeter Grehan 		{ MSR_KGSBASE, 0, 0 },
472366f6083SPeter Grehan 	};
473366f6083SPeter Grehan 
474366f6083SPeter Grehan 	cnt = sizeof(guest_msrs) / sizeof(guest_msrs[0]);
475366f6083SPeter Grehan 	if (cnt > GUEST_MSR_MAX_ENTRIES)
476366f6083SPeter Grehan 		panic("guest msr save area overrun");
477366f6083SPeter Grehan 	bcopy(guest_msrs, g_area, sizeof(guest_msrs));
478366f6083SPeter Grehan 	*g_count = cnt;
479366f6083SPeter Grehan }
480366f6083SPeter Grehan 
481366f6083SPeter Grehan static void
482366f6083SPeter Grehan vmx_disable(void *arg __unused)
483366f6083SPeter Grehan {
484366f6083SPeter Grehan 	struct invvpid_desc invvpid_desc = { 0 };
485366f6083SPeter Grehan 	struct invept_desc invept_desc = { 0 };
486366f6083SPeter Grehan 
487366f6083SPeter Grehan 	if (vmxon_enabled[curcpu]) {
488366f6083SPeter Grehan 		/*
489366f6083SPeter Grehan 		 * See sections 25.3.3.3 and 25.3.3.4 in Intel Vol 3b.
490366f6083SPeter Grehan 		 *
491366f6083SPeter Grehan 		 * VMXON or VMXOFF are not required to invalidate any TLB
492366f6083SPeter Grehan 		 * caching structures. This prevents potential retention of
493366f6083SPeter Grehan 		 * cached information in the TLB between distinct VMX episodes.
494366f6083SPeter Grehan 		 */
495366f6083SPeter Grehan 		invvpid(INVVPID_TYPE_ALL_CONTEXTS, invvpid_desc);
496366f6083SPeter Grehan 		invept(INVEPT_TYPE_ALL_CONTEXTS, invept_desc);
497366f6083SPeter Grehan 		vmxoff();
498366f6083SPeter Grehan 	}
499366f6083SPeter Grehan 	load_cr4(rcr4() & ~CR4_VMXE);
500366f6083SPeter Grehan }
501366f6083SPeter Grehan 
502366f6083SPeter Grehan static int
503366f6083SPeter Grehan vmx_cleanup(void)
504366f6083SPeter Grehan {
505366f6083SPeter Grehan 
50645e51299SNeel Natu 	if (vpid_unr != NULL) {
50745e51299SNeel Natu 		delete_unrhdr(vpid_unr);
50845e51299SNeel Natu 		vpid_unr = NULL;
50945e51299SNeel Natu 	}
51045e51299SNeel Natu 
511366f6083SPeter Grehan 	smp_rendezvous(NULL, vmx_disable, NULL, NULL);
512366f6083SPeter Grehan 
513366f6083SPeter Grehan 	return (0);
514366f6083SPeter Grehan }
515366f6083SPeter Grehan 
516366f6083SPeter Grehan static void
517366f6083SPeter Grehan vmx_enable(void *arg __unused)
518366f6083SPeter Grehan {
519366f6083SPeter Grehan 	int error;
520366f6083SPeter Grehan 
521366f6083SPeter Grehan 	load_cr4(rcr4() | CR4_VMXE);
522366f6083SPeter Grehan 
523366f6083SPeter Grehan 	*(uint32_t *)vmxon_region[curcpu] = vmx_revision();
524366f6083SPeter Grehan 	error = vmxon(vmxon_region[curcpu]);
525366f6083SPeter Grehan 	if (error == 0)
526366f6083SPeter Grehan 		vmxon_enabled[curcpu] = 1;
527366f6083SPeter Grehan }
528366f6083SPeter Grehan 
52963e62d39SJohn Baldwin static void
53063e62d39SJohn Baldwin vmx_restore(void)
53163e62d39SJohn Baldwin {
53263e62d39SJohn Baldwin 
53363e62d39SJohn Baldwin 	if (vmxon_enabled[curcpu])
53463e62d39SJohn Baldwin 		vmxon(vmxon_region[curcpu]);
53563e62d39SJohn Baldwin }
53663e62d39SJohn Baldwin 
537366f6083SPeter Grehan static int
538366f6083SPeter Grehan vmx_init(void)
539366f6083SPeter Grehan {
540366f6083SPeter Grehan 	int error;
5414bff7fadSNeel Natu 	uint64_t fixed0, fixed1, feature_control;
542366f6083SPeter Grehan 	uint32_t tmp;
543366f6083SPeter Grehan 
544366f6083SPeter Grehan 	/* CPUID.1:ECX[bit 5] must be 1 for processor to support VMX */
5458b287612SJohn Baldwin 	if (!(cpu_feature2 & CPUID2_VMX)) {
546366f6083SPeter Grehan 		printf("vmx_init: processor does not support VMX operation\n");
547366f6083SPeter Grehan 		return (ENXIO);
548366f6083SPeter Grehan 	}
549366f6083SPeter Grehan 
5504bff7fadSNeel Natu 	/*
5514bff7fadSNeel Natu 	 * Verify that MSR_IA32_FEATURE_CONTROL lock and VMXON enable bits
5524bff7fadSNeel Natu 	 * are set (bits 0 and 2 respectively).
5534bff7fadSNeel Natu 	 */
5544bff7fadSNeel Natu 	feature_control = rdmsr(MSR_IA32_FEATURE_CONTROL);
555150369abSNeel Natu 	if ((feature_control & IA32_FEATURE_CONTROL_LOCK) == 0 ||
556150369abSNeel Natu 	    (feature_control & IA32_FEATURE_CONTROL_VMX_EN) == 0) {
5574bff7fadSNeel Natu 		printf("vmx_init: VMX operation disabled by BIOS\n");
5584bff7fadSNeel Natu 		return (ENXIO);
5594bff7fadSNeel Natu 	}
5604bff7fadSNeel Natu 
561366f6083SPeter Grehan 	/* Check support for primary processor-based VM-execution controls */
562366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
563366f6083SPeter Grehan 			       MSR_VMX_TRUE_PROCBASED_CTLS,
564366f6083SPeter Grehan 			       PROCBASED_CTLS_ONE_SETTING,
565366f6083SPeter Grehan 			       PROCBASED_CTLS_ZERO_SETTING, &procbased_ctls);
566366f6083SPeter Grehan 	if (error) {
567366f6083SPeter Grehan 		printf("vmx_init: processor does not support desired primary "
568366f6083SPeter Grehan 		       "processor-based controls\n");
569366f6083SPeter Grehan 		return (error);
570366f6083SPeter Grehan 	}
571366f6083SPeter Grehan 
572366f6083SPeter Grehan 	/* Clear the processor-based ctl bits that are set on demand */
573366f6083SPeter Grehan 	procbased_ctls &= ~PROCBASED_CTLS_WINDOW_SETTING;
574366f6083SPeter Grehan 
575366f6083SPeter Grehan 	/* Check support for secondary processor-based VM-execution controls */
576366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2,
577366f6083SPeter Grehan 			       MSR_VMX_PROCBASED_CTLS2,
578366f6083SPeter Grehan 			       PROCBASED_CTLS2_ONE_SETTING,
579366f6083SPeter Grehan 			       PROCBASED_CTLS2_ZERO_SETTING, &procbased_ctls2);
580366f6083SPeter Grehan 	if (error) {
581366f6083SPeter Grehan 		printf("vmx_init: processor does not support desired secondary "
582366f6083SPeter Grehan 		       "processor-based controls\n");
583366f6083SPeter Grehan 		return (error);
584366f6083SPeter Grehan 	}
585366f6083SPeter Grehan 
586366f6083SPeter Grehan 	/* Check support for VPID */
587366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2, MSR_VMX_PROCBASED_CTLS2,
588366f6083SPeter Grehan 			       PROCBASED2_ENABLE_VPID, 0, &tmp);
589366f6083SPeter Grehan 	if (error == 0)
590366f6083SPeter Grehan 		procbased_ctls2 |= PROCBASED2_ENABLE_VPID;
591366f6083SPeter Grehan 
592366f6083SPeter Grehan 	/* Check support for pin-based VM-execution controls */
593366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PINBASED_CTLS,
594366f6083SPeter Grehan 			       MSR_VMX_TRUE_PINBASED_CTLS,
595366f6083SPeter Grehan 			       PINBASED_CTLS_ONE_SETTING,
596366f6083SPeter Grehan 			       PINBASED_CTLS_ZERO_SETTING, &pinbased_ctls);
597366f6083SPeter Grehan 	if (error) {
598366f6083SPeter Grehan 		printf("vmx_init: processor does not support desired "
599366f6083SPeter Grehan 		       "pin-based controls\n");
600366f6083SPeter Grehan 		return (error);
601366f6083SPeter Grehan 	}
602366f6083SPeter Grehan 
603366f6083SPeter Grehan 	/* Check support for VM-exit controls */
604366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_EXIT_CTLS, MSR_VMX_TRUE_EXIT_CTLS,
605366f6083SPeter Grehan 			       VM_EXIT_CTLS_ONE_SETTING,
606366f6083SPeter Grehan 			       VM_EXIT_CTLS_ZERO_SETTING,
607366f6083SPeter Grehan 			       &exit_ctls);
608366f6083SPeter Grehan 	if (error) {
609608f97c3SPeter Grehan 		/* Try again without the PAT MSR bits */
610608f97c3SPeter Grehan 		error = vmx_set_ctlreg(MSR_VMX_EXIT_CTLS,
611608f97c3SPeter Grehan 				       MSR_VMX_TRUE_EXIT_CTLS,
612608f97c3SPeter Grehan 				       VM_EXIT_CTLS_ONE_SETTING_NO_PAT,
613608f97c3SPeter Grehan 				       VM_EXIT_CTLS_ZERO_SETTING,
614608f97c3SPeter Grehan 				       &exit_ctls);
615608f97c3SPeter Grehan 		if (error) {
616366f6083SPeter Grehan 			printf("vmx_init: processor does not support desired "
617366f6083SPeter Grehan 			       "exit controls\n");
618366f6083SPeter Grehan 			return (error);
619608f97c3SPeter Grehan 		} else {
620608f97c3SPeter Grehan 			if (bootverbose)
621608f97c3SPeter Grehan 				printf("vmm: PAT MSR access not supported\n");
622608f97c3SPeter Grehan 			guest_msr_valid(MSR_PAT);
623608f97c3SPeter Grehan 			vmx_no_patmsr = 1;
624608f97c3SPeter Grehan 		}
625366f6083SPeter Grehan 	}
626366f6083SPeter Grehan 
627366f6083SPeter Grehan 	/* Check support for VM-entry controls */
628608f97c3SPeter Grehan 	if (!vmx_no_patmsr) {
629608f97c3SPeter Grehan 		error = vmx_set_ctlreg(MSR_VMX_ENTRY_CTLS,
630608f97c3SPeter Grehan 				       MSR_VMX_TRUE_ENTRY_CTLS,
631366f6083SPeter Grehan 				       VM_ENTRY_CTLS_ONE_SETTING,
632366f6083SPeter Grehan 				       VM_ENTRY_CTLS_ZERO_SETTING,
633366f6083SPeter Grehan 				       &entry_ctls);
634608f97c3SPeter Grehan 	} else {
635608f97c3SPeter Grehan 		error = vmx_set_ctlreg(MSR_VMX_ENTRY_CTLS,
636608f97c3SPeter Grehan 				       MSR_VMX_TRUE_ENTRY_CTLS,
637608f97c3SPeter Grehan 				       VM_ENTRY_CTLS_ONE_SETTING_NO_PAT,
638608f97c3SPeter Grehan 				       VM_ENTRY_CTLS_ZERO_SETTING,
639608f97c3SPeter Grehan 				       &entry_ctls);
640608f97c3SPeter Grehan 	}
641608f97c3SPeter Grehan 
642366f6083SPeter Grehan 	if (error) {
643366f6083SPeter Grehan 		printf("vmx_init: processor does not support desired "
644366f6083SPeter Grehan 		       "entry controls\n");
645366f6083SPeter Grehan 		       return (error);
646366f6083SPeter Grehan 	}
647366f6083SPeter Grehan 
648366f6083SPeter Grehan 	/*
649366f6083SPeter Grehan 	 * Check support for optional features by testing them
650366f6083SPeter Grehan 	 * as individual bits
651366f6083SPeter Grehan 	 */
652366f6083SPeter Grehan 	cap_halt_exit = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
653366f6083SPeter Grehan 					MSR_VMX_TRUE_PROCBASED_CTLS,
654366f6083SPeter Grehan 					PROCBASED_HLT_EXITING, 0,
655366f6083SPeter Grehan 					&tmp) == 0);
656366f6083SPeter Grehan 
657366f6083SPeter Grehan 	cap_monitor_trap = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
658366f6083SPeter Grehan 					MSR_VMX_PROCBASED_CTLS,
659366f6083SPeter Grehan 					PROCBASED_MTF, 0,
660366f6083SPeter Grehan 					&tmp) == 0);
661366f6083SPeter Grehan 
662366f6083SPeter Grehan 	cap_pause_exit = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
663366f6083SPeter Grehan 					 MSR_VMX_TRUE_PROCBASED_CTLS,
664366f6083SPeter Grehan 					 PROCBASED_PAUSE_EXITING, 0,
665366f6083SPeter Grehan 					 &tmp) == 0);
666366f6083SPeter Grehan 
667366f6083SPeter Grehan 	cap_unrestricted_guest = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2,
668366f6083SPeter Grehan 					MSR_VMX_PROCBASED_CTLS2,
669366f6083SPeter Grehan 					PROCBASED2_UNRESTRICTED_GUEST, 0,
670366f6083SPeter Grehan 				        &tmp) == 0);
671366f6083SPeter Grehan 
67249cc03daSNeel Natu 	cap_invpcid = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2,
67349cc03daSNeel Natu 	    MSR_VMX_PROCBASED_CTLS2, PROCBASED2_ENABLE_INVPCID, 0,
67449cc03daSNeel Natu 	    &tmp) == 0);
67549cc03daSNeel Natu 
67649cc03daSNeel Natu 
677366f6083SPeter Grehan 	/* Initialize EPT */
678366f6083SPeter Grehan 	error = ept_init();
679366f6083SPeter Grehan 	if (error) {
680366f6083SPeter Grehan 		printf("vmx_init: ept initialization failed (%d)\n", error);
681366f6083SPeter Grehan 		return (error);
682366f6083SPeter Grehan 	}
683366f6083SPeter Grehan 
684366f6083SPeter Grehan 	/*
685366f6083SPeter Grehan 	 * Stash the cr0 and cr4 bits that must be fixed to 0 or 1
686366f6083SPeter Grehan 	 */
687366f6083SPeter Grehan 	fixed0 = rdmsr(MSR_VMX_CR0_FIXED0);
688366f6083SPeter Grehan 	fixed1 = rdmsr(MSR_VMX_CR0_FIXED1);
689366f6083SPeter Grehan 	cr0_ones_mask = fixed0 & fixed1;
690366f6083SPeter Grehan 	cr0_zeros_mask = ~fixed0 & ~fixed1;
691366f6083SPeter Grehan 
692366f6083SPeter Grehan 	/*
693366f6083SPeter Grehan 	 * CR0_PE and CR0_PG can be set to zero in VMX non-root operation
694366f6083SPeter Grehan 	 * if unrestricted guest execution is allowed.
695366f6083SPeter Grehan 	 */
696366f6083SPeter Grehan 	if (cap_unrestricted_guest)
697366f6083SPeter Grehan 		cr0_ones_mask &= ~(CR0_PG | CR0_PE);
698366f6083SPeter Grehan 
699366f6083SPeter Grehan 	/*
700366f6083SPeter Grehan 	 * Do not allow the guest to set CR0_NW or CR0_CD.
701366f6083SPeter Grehan 	 */
702366f6083SPeter Grehan 	cr0_zeros_mask |= (CR0_NW | CR0_CD);
703366f6083SPeter Grehan 
704366f6083SPeter Grehan 	fixed0 = rdmsr(MSR_VMX_CR4_FIXED0);
705366f6083SPeter Grehan 	fixed1 = rdmsr(MSR_VMX_CR4_FIXED1);
706366f6083SPeter Grehan 	cr4_ones_mask = fixed0 & fixed1;
707366f6083SPeter Grehan 	cr4_zeros_mask = ~fixed0 & ~fixed1;
708366f6083SPeter Grehan 
70945e51299SNeel Natu 	vpid_init();
71045e51299SNeel Natu 
711366f6083SPeter Grehan 	/* enable VMX operation */
712366f6083SPeter Grehan 	smp_rendezvous(NULL, vmx_enable, NULL, NULL);
713366f6083SPeter Grehan 
7143565b59eSNeel Natu 	vmx_initialized = 1;
7153565b59eSNeel Natu 
716366f6083SPeter Grehan 	return (0);
717366f6083SPeter Grehan }
718366f6083SPeter Grehan 
719366f6083SPeter Grehan static int
720aaaa0656SPeter Grehan vmx_setup_cr_shadow(int which, struct vmcs *vmcs, uint32_t initial)
721366f6083SPeter Grehan {
72239c21c2dSNeel Natu 	int error, mask_ident, shadow_ident;
723aaaa0656SPeter Grehan 	uint64_t mask_value;
724366f6083SPeter Grehan 
72539c21c2dSNeel Natu 	if (which != 0 && which != 4)
72639c21c2dSNeel Natu 		panic("vmx_setup_cr_shadow: unknown cr%d", which);
72739c21c2dSNeel Natu 
72839c21c2dSNeel Natu 	if (which == 0) {
72939c21c2dSNeel Natu 		mask_ident = VMCS_CR0_MASK;
73039c21c2dSNeel Natu 		mask_value = cr0_ones_mask | cr0_zeros_mask;
73139c21c2dSNeel Natu 		shadow_ident = VMCS_CR0_SHADOW;
73239c21c2dSNeel Natu 	} else {
73339c21c2dSNeel Natu 		mask_ident = VMCS_CR4_MASK;
73439c21c2dSNeel Natu 		mask_value = cr4_ones_mask | cr4_zeros_mask;
73539c21c2dSNeel Natu 		shadow_ident = VMCS_CR4_SHADOW;
73639c21c2dSNeel Natu 	}
73739c21c2dSNeel Natu 
738d3c11f40SPeter Grehan 	error = vmcs_setreg(vmcs, 0, VMCS_IDENT(mask_ident), mask_value);
739366f6083SPeter Grehan 	if (error)
740366f6083SPeter Grehan 		return (error);
741366f6083SPeter Grehan 
742aaaa0656SPeter Grehan 	error = vmcs_setreg(vmcs, 0, VMCS_IDENT(shadow_ident), initial);
743366f6083SPeter Grehan 	if (error)
744366f6083SPeter Grehan 		return (error);
745366f6083SPeter Grehan 
746366f6083SPeter Grehan 	return (0);
747366f6083SPeter Grehan }
748aaaa0656SPeter Grehan #define	vmx_setup_cr0_shadow(vmcs,init)	vmx_setup_cr_shadow(0, (vmcs), (init))
749aaaa0656SPeter Grehan #define	vmx_setup_cr4_shadow(vmcs,init)	vmx_setup_cr_shadow(4, (vmcs), (init))
750366f6083SPeter Grehan 
751366f6083SPeter Grehan static void *
752318224bbSNeel Natu vmx_vminit(struct vm *vm, pmap_t pmap)
753366f6083SPeter Grehan {
75445e51299SNeel Natu 	uint16_t vpid[VM_MAXCPU];
755366f6083SPeter Grehan 	int i, error, guest_msr_count;
756366f6083SPeter Grehan 	struct vmx *vmx;
757366f6083SPeter Grehan 
758366f6083SPeter Grehan 	vmx = malloc(sizeof(struct vmx), M_VMX, M_WAITOK | M_ZERO);
759366f6083SPeter Grehan 	if ((uintptr_t)vmx & PAGE_MASK) {
760366f6083SPeter Grehan 		panic("malloc of struct vmx not aligned on %d byte boundary",
761366f6083SPeter Grehan 		      PAGE_SIZE);
762366f6083SPeter Grehan 	}
763366f6083SPeter Grehan 	vmx->vm = vm;
764366f6083SPeter Grehan 
765318224bbSNeel Natu 	vmx->eptp = eptp(vtophys((vm_offset_t)pmap->pm_pml4));
766318224bbSNeel Natu 
767366f6083SPeter Grehan 	/*
768366f6083SPeter Grehan 	 * Clean up EPTP-tagged guest physical and combined mappings
769366f6083SPeter Grehan 	 *
770366f6083SPeter Grehan 	 * VMX transitions are not required to invalidate any guest physical
771366f6083SPeter Grehan 	 * mappings. So, it may be possible for stale guest physical mappings
772366f6083SPeter Grehan 	 * to be present in the processor TLBs.
773366f6083SPeter Grehan 	 *
774366f6083SPeter Grehan 	 * Combined mappings for this EP4TA are also invalidated for all VPIDs.
775366f6083SPeter Grehan 	 */
776318224bbSNeel Natu 	ept_invalidate_mappings(vmx->eptp);
777366f6083SPeter Grehan 
778366f6083SPeter Grehan 	msr_bitmap_initialize(vmx->msr_bitmap);
779366f6083SPeter Grehan 
780366f6083SPeter Grehan 	/*
781366f6083SPeter Grehan 	 * It is safe to allow direct access to MSR_GSBASE and MSR_FSBASE.
782366f6083SPeter Grehan 	 * The guest FSBASE and GSBASE are saved and restored during
783366f6083SPeter Grehan 	 * vm-exit and vm-entry respectively. The host FSBASE and GSBASE are
784366f6083SPeter Grehan 	 * always restored from the vmcs host state area on vm-exit.
785366f6083SPeter Grehan 	 *
7861fb0ea3fSPeter Grehan 	 * The SYSENTER_CS/ESP/EIP MSRs are identical to FS/GSBASE in
7871fb0ea3fSPeter Grehan 	 * how they are saved/restored so can be directly accessed by the
7881fb0ea3fSPeter Grehan 	 * guest.
7891fb0ea3fSPeter Grehan 	 *
790366f6083SPeter Grehan 	 * Guest KGSBASE is saved and restored in the guest MSR save area.
791366f6083SPeter Grehan 	 * Host KGSBASE is restored before returning to userland from the pcb.
792366f6083SPeter Grehan 	 * There will be a window of time when we are executing in the host
793366f6083SPeter Grehan 	 * kernel context with a value of KGSBASE from the guest. This is ok
794366f6083SPeter Grehan 	 * because the value of KGSBASE is inconsequential in kernel context.
795366f6083SPeter Grehan 	 *
796366f6083SPeter Grehan 	 * MSR_EFER is saved and restored in the guest VMCS area on a
797366f6083SPeter Grehan 	 * VM exit and entry respectively. It is also restored from the
798366f6083SPeter Grehan 	 * host VMCS area on a VM exit.
799366f6083SPeter Grehan 	 */
800366f6083SPeter Grehan 	if (guest_msr_rw(vmx, MSR_GSBASE) ||
801366f6083SPeter Grehan 	    guest_msr_rw(vmx, MSR_FSBASE) ||
8021fb0ea3fSPeter Grehan 	    guest_msr_rw(vmx, MSR_SYSENTER_CS_MSR) ||
8031fb0ea3fSPeter Grehan 	    guest_msr_rw(vmx, MSR_SYSENTER_ESP_MSR) ||
8041fb0ea3fSPeter Grehan 	    guest_msr_rw(vmx, MSR_SYSENTER_EIP_MSR) ||
805366f6083SPeter Grehan 	    guest_msr_rw(vmx, MSR_KGSBASE) ||
806608f97c3SPeter Grehan 	    guest_msr_rw(vmx, MSR_EFER))
807366f6083SPeter Grehan 		panic("vmx_vminit: error setting guest msr access");
808366f6083SPeter Grehan 
809608f97c3SPeter Grehan 	/*
810608f97c3SPeter Grehan 	 * MSR_PAT is saved and restored in the guest VMCS are on a VM exit
811608f97c3SPeter Grehan 	 * and entry respectively. It is also restored from the host VMCS
812608f97c3SPeter Grehan 	 * area on a VM exit. However, if running on a system with no
813608f97c3SPeter Grehan 	 * MSR_PAT save/restore support, leave access disabled so accesses
814608f97c3SPeter Grehan 	 * will be trapped.
815608f97c3SPeter Grehan 	 */
816608f97c3SPeter Grehan 	if (!vmx_no_patmsr && guest_msr_rw(vmx, MSR_PAT))
817608f97c3SPeter Grehan 		panic("vmx_vminit: error setting guest pat msr access");
818608f97c3SPeter Grehan 
81945e51299SNeel Natu 	vpid_alloc(vpid, VM_MAXCPU);
82045e51299SNeel Natu 
821366f6083SPeter Grehan 	for (i = 0; i < VM_MAXCPU; i++) {
822366f6083SPeter Grehan 		vmx->vmcs[i].identifier = vmx_revision();
823366f6083SPeter Grehan 		error = vmclear(&vmx->vmcs[i]);
824366f6083SPeter Grehan 		if (error != 0) {
825366f6083SPeter Grehan 			panic("vmx_vminit: vmclear error %d on vcpu %d\n",
826366f6083SPeter Grehan 			      error, i);
827366f6083SPeter Grehan 		}
828366f6083SPeter Grehan 
829366f6083SPeter Grehan 		error = vmcs_set_defaults(&vmx->vmcs[i],
830366f6083SPeter Grehan 					  (u_long)vmx_longjmp,
831366f6083SPeter Grehan 					  (u_long)&vmx->ctx[i],
832318224bbSNeel Natu 					  vmx->eptp,
833366f6083SPeter Grehan 					  pinbased_ctls,
834366f6083SPeter Grehan 					  procbased_ctls,
835366f6083SPeter Grehan 					  procbased_ctls2,
836366f6083SPeter Grehan 					  exit_ctls, entry_ctls,
837366f6083SPeter Grehan 					  vtophys(vmx->msr_bitmap),
83845e51299SNeel Natu 					  vpid[i]);
839366f6083SPeter Grehan 
840366f6083SPeter Grehan 		if (error != 0)
841366f6083SPeter Grehan 			panic("vmx_vminit: vmcs_set_defaults error %d", error);
842366f6083SPeter Grehan 
843366f6083SPeter Grehan 		vmx->cap[i].set = 0;
844366f6083SPeter Grehan 		vmx->cap[i].proc_ctls = procbased_ctls;
84549cc03daSNeel Natu 		vmx->cap[i].proc_ctls2 = procbased_ctls2;
846366f6083SPeter Grehan 
847366f6083SPeter Grehan 		vmx->state[i].lastcpu = -1;
84845e51299SNeel Natu 		vmx->state[i].vpid = vpid[i];
849366f6083SPeter Grehan 
850366f6083SPeter Grehan 		msr_save_area_init(vmx->guest_msrs[i], &guest_msr_count);
851366f6083SPeter Grehan 
852366f6083SPeter Grehan 		error = vmcs_set_msr_save(&vmx->vmcs[i],
853366f6083SPeter Grehan 					  vtophys(vmx->guest_msrs[i]),
854366f6083SPeter Grehan 					  guest_msr_count);
855366f6083SPeter Grehan 		if (error != 0)
856366f6083SPeter Grehan 			panic("vmcs_set_msr_save error %d", error);
857366f6083SPeter Grehan 
858aaaa0656SPeter Grehan 		/*
859aaaa0656SPeter Grehan 		 * Set up the CR0/4 shadows, and init the read shadow
860aaaa0656SPeter Grehan 		 * to the power-on register value from the Intel Sys Arch.
861aaaa0656SPeter Grehan 		 *  CR0 - 0x60000010
862aaaa0656SPeter Grehan 		 *  CR4 - 0
863aaaa0656SPeter Grehan 		 */
864aaaa0656SPeter Grehan 		error = vmx_setup_cr0_shadow(&vmx->vmcs[i], 0x60000010);
86539c21c2dSNeel Natu 		if (error != 0)
86639c21c2dSNeel Natu 			panic("vmx_setup_cr0_shadow %d", error);
86739c21c2dSNeel Natu 
868aaaa0656SPeter Grehan 		error = vmx_setup_cr4_shadow(&vmx->vmcs[i], 0);
86939c21c2dSNeel Natu 		if (error != 0)
87039c21c2dSNeel Natu 			panic("vmx_setup_cr4_shadow %d", error);
871318224bbSNeel Natu 
872318224bbSNeel Natu 		vmx->ctx[i].pmap = pmap;
873318224bbSNeel Natu 		vmx->ctx[i].eptp = vmx->eptp;
874366f6083SPeter Grehan 	}
875366f6083SPeter Grehan 
876366f6083SPeter Grehan 	return (vmx);
877366f6083SPeter Grehan }
878366f6083SPeter Grehan 
879366f6083SPeter Grehan static int
880a2da7af6SNeel Natu vmx_handle_cpuid(struct vm *vm, int vcpu, struct vmxctx *vmxctx)
881366f6083SPeter Grehan {
882366f6083SPeter Grehan 	int handled, func;
883366f6083SPeter Grehan 
884366f6083SPeter Grehan 	func = vmxctx->guest_rax;
885366f6083SPeter Grehan 
886a2da7af6SNeel Natu 	handled = x86_emulate_cpuid(vm, vcpu,
887a2da7af6SNeel Natu 				    (uint32_t*)(&vmxctx->guest_rax),
888a2da7af6SNeel Natu 				    (uint32_t*)(&vmxctx->guest_rbx),
889a2da7af6SNeel Natu 				    (uint32_t*)(&vmxctx->guest_rcx),
890a2da7af6SNeel Natu 				    (uint32_t*)(&vmxctx->guest_rdx));
891366f6083SPeter Grehan 	return (handled);
892366f6083SPeter Grehan }
893366f6083SPeter Grehan 
894366f6083SPeter Grehan static __inline void
895366f6083SPeter Grehan vmx_run_trace(struct vmx *vmx, int vcpu)
896366f6083SPeter Grehan {
897366f6083SPeter Grehan #ifdef KTR
898513c8d33SNeel Natu 	VCPU_CTR1(vmx->vm, vcpu, "Resume execution at %#lx", vmcs_guest_rip());
899366f6083SPeter Grehan #endif
900366f6083SPeter Grehan }
901366f6083SPeter Grehan 
902366f6083SPeter Grehan static __inline void
903366f6083SPeter Grehan vmx_exit_trace(struct vmx *vmx, int vcpu, uint64_t rip, uint32_t exit_reason,
904eeefa4e4SNeel Natu 	       int handled)
905366f6083SPeter Grehan {
906366f6083SPeter Grehan #ifdef KTR
907513c8d33SNeel Natu 	VCPU_CTR3(vmx->vm, vcpu, "%s %s vmexit at 0x%0lx",
908366f6083SPeter Grehan 		 handled ? "handled" : "unhandled",
909366f6083SPeter Grehan 		 exit_reason_to_str(exit_reason), rip);
910eeefa4e4SNeel Natu #endif
911eeefa4e4SNeel Natu }
912366f6083SPeter Grehan 
913eeefa4e4SNeel Natu static __inline void
914eeefa4e4SNeel Natu vmx_astpending_trace(struct vmx *vmx, int vcpu, uint64_t rip)
915eeefa4e4SNeel Natu {
916eeefa4e4SNeel Natu #ifdef KTR
917513c8d33SNeel Natu 	VCPU_CTR1(vmx->vm, vcpu, "astpending vmexit at 0x%0lx", rip);
918366f6083SPeter Grehan #endif
919366f6083SPeter Grehan }
920366f6083SPeter Grehan 
9213de83862SNeel Natu static void
922366f6083SPeter Grehan vmx_set_pcpu_defaults(struct vmx *vmx, int vcpu)
923366f6083SPeter Grehan {
9243de83862SNeel Natu 	int lastcpu;
925366f6083SPeter Grehan 	struct vmxstate *vmxstate;
926366f6083SPeter Grehan 	struct invvpid_desc invvpid_desc = { 0 };
927366f6083SPeter Grehan 
928366f6083SPeter Grehan 	vmxstate = &vmx->state[vcpu];
929366f6083SPeter Grehan 	lastcpu = vmxstate->lastcpu;
930366f6083SPeter Grehan 	vmxstate->lastcpu = curcpu;
931366f6083SPeter Grehan 
9323de83862SNeel Natu 	if (lastcpu == curcpu)
9333de83862SNeel Natu 		return;
934366f6083SPeter Grehan 
935366f6083SPeter Grehan 	vmm_stat_incr(vmx->vm, vcpu, VCPU_MIGRATIONS, 1);
936366f6083SPeter Grehan 
9373de83862SNeel Natu 	vmcs_write(VMCS_HOST_TR_BASE, vmm_get_host_trbase());
9383de83862SNeel Natu 	vmcs_write(VMCS_HOST_GDTR_BASE, vmm_get_host_gdtrbase());
9393de83862SNeel Natu 	vmcs_write(VMCS_HOST_GS_BASE, vmm_get_host_gsbase());
940366f6083SPeter Grehan 
941366f6083SPeter Grehan 	/*
942366f6083SPeter Grehan 	 * If we are using VPIDs then invalidate all mappings tagged with 'vpid'
943366f6083SPeter Grehan 	 *
944366f6083SPeter Grehan 	 * We do this because this vcpu was executing on a different host
945366f6083SPeter Grehan 	 * cpu when it last ran. We do not track whether it invalidated
946366f6083SPeter Grehan 	 * mappings associated with its 'vpid' during that run. So we must
947366f6083SPeter Grehan 	 * assume that the mappings associated with 'vpid' on 'curcpu' are
948366f6083SPeter Grehan 	 * stale and invalidate them.
949366f6083SPeter Grehan 	 *
950366f6083SPeter Grehan 	 * Note that we incur this penalty only when the scheduler chooses to
951366f6083SPeter Grehan 	 * move the thread associated with this vcpu between host cpus.
952366f6083SPeter Grehan 	 *
953366f6083SPeter Grehan 	 * Note also that this will invalidate mappings tagged with 'vpid'
954366f6083SPeter Grehan 	 * for "all" EP4TAs.
955366f6083SPeter Grehan 	 */
956366f6083SPeter Grehan 	if (vmxstate->vpid != 0) {
957366f6083SPeter Grehan 		invvpid_desc.vpid = vmxstate->vpid;
958366f6083SPeter Grehan 		invvpid(INVVPID_TYPE_SINGLE_CONTEXT, invvpid_desc);
959366f6083SPeter Grehan 	}
960366f6083SPeter Grehan }
961366f6083SPeter Grehan 
962366f6083SPeter Grehan /*
963366f6083SPeter Grehan  * We depend on 'procbased_ctls' to have the Interrupt Window Exiting bit set.
964366f6083SPeter Grehan  */
965366f6083SPeter Grehan CTASSERT((PROCBASED_CTLS_ONE_SETTING & PROCBASED_INT_WINDOW_EXITING) != 0);
966366f6083SPeter Grehan 
967366f6083SPeter Grehan static void __inline
968366f6083SPeter Grehan vmx_set_int_window_exiting(struct vmx *vmx, int vcpu)
969366f6083SPeter Grehan {
970366f6083SPeter Grehan 
971366f6083SPeter Grehan 	vmx->cap[vcpu].proc_ctls |= PROCBASED_INT_WINDOW_EXITING;
9723de83862SNeel Natu 	vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vmx->cap[vcpu].proc_ctls);
973366f6083SPeter Grehan }
974366f6083SPeter Grehan 
975366f6083SPeter Grehan static void __inline
976366f6083SPeter Grehan vmx_clear_int_window_exiting(struct vmx *vmx, int vcpu)
977366f6083SPeter Grehan {
978366f6083SPeter Grehan 
979366f6083SPeter Grehan 	vmx->cap[vcpu].proc_ctls &= ~PROCBASED_INT_WINDOW_EXITING;
9803de83862SNeel Natu 	vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vmx->cap[vcpu].proc_ctls);
981366f6083SPeter Grehan }
982366f6083SPeter Grehan 
983366f6083SPeter Grehan static void __inline
984366f6083SPeter Grehan vmx_set_nmi_window_exiting(struct vmx *vmx, int vcpu)
985366f6083SPeter Grehan {
986366f6083SPeter Grehan 
987366f6083SPeter Grehan 	vmx->cap[vcpu].proc_ctls |= PROCBASED_NMI_WINDOW_EXITING;
9883de83862SNeel Natu 	vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vmx->cap[vcpu].proc_ctls);
989366f6083SPeter Grehan }
990366f6083SPeter Grehan 
991366f6083SPeter Grehan static void __inline
992366f6083SPeter Grehan vmx_clear_nmi_window_exiting(struct vmx *vmx, int vcpu)
993366f6083SPeter Grehan {
994366f6083SPeter Grehan 
995366f6083SPeter Grehan 	vmx->cap[vcpu].proc_ctls &= ~PROCBASED_NMI_WINDOW_EXITING;
9963de83862SNeel Natu 	vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vmx->cap[vcpu].proc_ctls);
997366f6083SPeter Grehan }
998366f6083SPeter Grehan 
999366f6083SPeter Grehan static int
1000366f6083SPeter Grehan vmx_inject_nmi(struct vmx *vmx, int vcpu)
1001366f6083SPeter Grehan {
1002366f6083SPeter Grehan 	uint64_t info, interruptibility;
1003366f6083SPeter Grehan 
1004366f6083SPeter Grehan 	/* Bail out if no NMI requested */
1005f352ff0cSNeel Natu 	if (!vm_nmi_pending(vmx->vm, vcpu))
1006366f6083SPeter Grehan 		return (0);
1007366f6083SPeter Grehan 
10083de83862SNeel Natu 	interruptibility = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
1009366f6083SPeter Grehan 	if (interruptibility & nmi_blocking_bits)
1010366f6083SPeter Grehan 		goto nmiblocked;
1011366f6083SPeter Grehan 
1012366f6083SPeter Grehan 	/*
1013366f6083SPeter Grehan 	 * Inject the virtual NMI. The vector must be the NMI IDT entry
1014366f6083SPeter Grehan 	 * or the VMCS entry check will fail.
1015366f6083SPeter Grehan 	 */
1016366f6083SPeter Grehan 	info = VMCS_INTERRUPTION_INFO_NMI | VMCS_INTERRUPTION_INFO_VALID;
1017366f6083SPeter Grehan 	info |= IDT_NMI;
10183de83862SNeel Natu 	vmcs_write(VMCS_ENTRY_INTR_INFO, info);
1019366f6083SPeter Grehan 
1020513c8d33SNeel Natu 	VCPU_CTR0(vmx->vm, vcpu, "Injecting vNMI");
1021366f6083SPeter Grehan 
1022366f6083SPeter Grehan 	/* Clear the request */
1023f352ff0cSNeel Natu 	vm_nmi_clear(vmx->vm, vcpu);
1024366f6083SPeter Grehan 	return (1);
1025366f6083SPeter Grehan 
1026366f6083SPeter Grehan nmiblocked:
1027366f6083SPeter Grehan 	/*
1028366f6083SPeter Grehan 	 * Set the NMI Window Exiting execution control so we can inject
1029366f6083SPeter Grehan 	 * the virtual NMI as soon as blocking condition goes away.
1030366f6083SPeter Grehan 	 */
1031366f6083SPeter Grehan 	vmx_set_nmi_window_exiting(vmx, vcpu);
1032366f6083SPeter Grehan 
1033513c8d33SNeel Natu 	VCPU_CTR0(vmx->vm, vcpu, "Enabling NMI window exiting");
1034366f6083SPeter Grehan 	return (1);
1035366f6083SPeter Grehan }
1036366f6083SPeter Grehan 
1037366f6083SPeter Grehan static void
1038*de5ea6b6SNeel Natu vmx_inject_interrupts(struct vmx *vmx, int vcpu, struct vlapic *vlapic)
1039366f6083SPeter Grehan {
10403de83862SNeel Natu 	int vector;
1041366f6083SPeter Grehan 	uint64_t info, rflags, interruptibility;
1042366f6083SPeter Grehan 
1043366f6083SPeter Grehan 	const int HWINTR_BLOCKED = VMCS_INTERRUPTIBILITY_STI_BLOCKING |
1044366f6083SPeter Grehan 				   VMCS_INTERRUPTIBILITY_MOVSS_BLOCKING;
1045366f6083SPeter Grehan 
1046366f6083SPeter Grehan 	/*
1047eeefa4e4SNeel Natu 	 * If there is already an interrupt pending then just return.
1048eeefa4e4SNeel Natu 	 *
1049eeefa4e4SNeel Natu 	 * This could happen if an interrupt was injected on a prior
1050eeefa4e4SNeel Natu 	 * VM entry but the actual entry into guest mode was aborted
1051eeefa4e4SNeel Natu 	 * because of a pending AST.
1052366f6083SPeter Grehan 	 */
10533de83862SNeel Natu 	info = vmcs_read(VMCS_ENTRY_INTR_INFO);
1054366f6083SPeter Grehan 	if (info & VMCS_INTERRUPTION_INFO_VALID)
1055366f6083SPeter Grehan 		return;
1056eeefa4e4SNeel Natu 
1057366f6083SPeter Grehan 	/*
1058366f6083SPeter Grehan 	 * NMI injection has priority so deal with those first
1059366f6083SPeter Grehan 	 */
1060366f6083SPeter Grehan 	if (vmx_inject_nmi(vmx, vcpu))
1061366f6083SPeter Grehan 		return;
1062366f6083SPeter Grehan 
1063366f6083SPeter Grehan 	/* Ask the local apic for a vector to inject */
1064*de5ea6b6SNeel Natu 	vector = vlapic_pending_intr(vlapic);
1065366f6083SPeter Grehan 	if (vector < 0)
1066366f6083SPeter Grehan 		return;
1067366f6083SPeter Grehan 
1068366f6083SPeter Grehan 	if (vector < 32 || vector > 255)
1069366f6083SPeter Grehan 		panic("vmx_inject_interrupts: invalid vector %d\n", vector);
1070366f6083SPeter Grehan 
1071366f6083SPeter Grehan 	/* Check RFLAGS.IF and the interruptibility state of the guest */
10723de83862SNeel Natu 	rflags = vmcs_read(VMCS_GUEST_RFLAGS);
1073366f6083SPeter Grehan 	if ((rflags & PSL_I) == 0)
1074366f6083SPeter Grehan 		goto cantinject;
1075366f6083SPeter Grehan 
10763de83862SNeel Natu 	interruptibility = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
1077366f6083SPeter Grehan 	if (interruptibility & HWINTR_BLOCKED)
1078366f6083SPeter Grehan 		goto cantinject;
1079366f6083SPeter Grehan 
1080366f6083SPeter Grehan 	/* Inject the interrupt */
1081366f6083SPeter Grehan 	info = VMCS_INTERRUPTION_INFO_HW_INTR | VMCS_INTERRUPTION_INFO_VALID;
1082366f6083SPeter Grehan 	info |= vector;
10833de83862SNeel Natu 	vmcs_write(VMCS_ENTRY_INTR_INFO, info);
1084366f6083SPeter Grehan 
1085366f6083SPeter Grehan 	/* Update the Local APIC ISR */
1086*de5ea6b6SNeel Natu 	vlapic_intr_accepted(vlapic, vector);
1087366f6083SPeter Grehan 
1088513c8d33SNeel Natu 	VCPU_CTR1(vmx->vm, vcpu, "Injecting hwintr at vector %d", vector);
1089366f6083SPeter Grehan 
1090366f6083SPeter Grehan 	return;
1091366f6083SPeter Grehan 
1092366f6083SPeter Grehan cantinject:
1093366f6083SPeter Grehan 	/*
1094366f6083SPeter Grehan 	 * Set the Interrupt Window Exiting execution control so we can inject
1095366f6083SPeter Grehan 	 * the interrupt as soon as blocking condition goes away.
1096366f6083SPeter Grehan 	 */
1097366f6083SPeter Grehan 	vmx_set_int_window_exiting(vmx, vcpu);
1098366f6083SPeter Grehan 
1099513c8d33SNeel Natu 	VCPU_CTR0(vmx->vm, vcpu, "Enabling interrupt window exiting");
1100366f6083SPeter Grehan }
1101366f6083SPeter Grehan 
1102366f6083SPeter Grehan static int
1103366f6083SPeter Grehan vmx_emulate_cr_access(struct vmx *vmx, int vcpu, uint64_t exitqual)
1104366f6083SPeter Grehan {
11053de83862SNeel Natu 	int cr, vmcs_guest_cr, vmcs_shadow_cr;
110680a902efSPeter Grehan 	uint64_t crval, regval, ones_mask, zeros_mask;
1107366f6083SPeter Grehan 	const struct vmxctx *vmxctx;
1108366f6083SPeter Grehan 
110939c21c2dSNeel Natu 	/* We only handle mov to %cr0 or %cr4 at this time */
111039c21c2dSNeel Natu 	if ((exitqual & 0xf0) != 0x00)
111139c21c2dSNeel Natu 		return (UNHANDLED);
111239c21c2dSNeel Natu 
111339c21c2dSNeel Natu 	cr = exitqual & 0xf;
111439c21c2dSNeel Natu 	if (cr != 0 && cr != 4)
1115366f6083SPeter Grehan 		return (UNHANDLED);
1116366f6083SPeter Grehan 
1117366f6083SPeter Grehan 	vmxctx = &vmx->ctx[vcpu];
1118366f6083SPeter Grehan 
1119366f6083SPeter Grehan 	/*
11203de83862SNeel Natu 	 * We must use vmcs_write() directly here because vmcs_setreg() will
1121366f6083SPeter Grehan 	 * call vmclear(vmcs) as a side-effect which we certainly don't want.
1122366f6083SPeter Grehan 	 */
1123366f6083SPeter Grehan 	switch ((exitqual >> 8) & 0xf) {
1124366f6083SPeter Grehan 	case 0:
1125366f6083SPeter Grehan 		regval = vmxctx->guest_rax;
1126366f6083SPeter Grehan 		break;
1127366f6083SPeter Grehan 	case 1:
1128366f6083SPeter Grehan 		regval = vmxctx->guest_rcx;
1129366f6083SPeter Grehan 		break;
1130366f6083SPeter Grehan 	case 2:
1131366f6083SPeter Grehan 		regval = vmxctx->guest_rdx;
1132366f6083SPeter Grehan 		break;
1133366f6083SPeter Grehan 	case 3:
1134366f6083SPeter Grehan 		regval = vmxctx->guest_rbx;
1135366f6083SPeter Grehan 		break;
1136366f6083SPeter Grehan 	case 4:
11373de83862SNeel Natu 		regval = vmcs_read(VMCS_GUEST_RSP);
1138366f6083SPeter Grehan 		break;
1139366f6083SPeter Grehan 	case 5:
1140366f6083SPeter Grehan 		regval = vmxctx->guest_rbp;
1141366f6083SPeter Grehan 		break;
1142366f6083SPeter Grehan 	case 6:
1143366f6083SPeter Grehan 		regval = vmxctx->guest_rsi;
1144366f6083SPeter Grehan 		break;
1145366f6083SPeter Grehan 	case 7:
1146366f6083SPeter Grehan 		regval = vmxctx->guest_rdi;
1147366f6083SPeter Grehan 		break;
1148366f6083SPeter Grehan 	case 8:
1149366f6083SPeter Grehan 		regval = vmxctx->guest_r8;
1150366f6083SPeter Grehan 		break;
1151366f6083SPeter Grehan 	case 9:
1152366f6083SPeter Grehan 		regval = vmxctx->guest_r9;
1153366f6083SPeter Grehan 		break;
1154366f6083SPeter Grehan 	case 10:
1155366f6083SPeter Grehan 		regval = vmxctx->guest_r10;
1156366f6083SPeter Grehan 		break;
1157366f6083SPeter Grehan 	case 11:
1158366f6083SPeter Grehan 		regval = vmxctx->guest_r11;
1159366f6083SPeter Grehan 		break;
1160366f6083SPeter Grehan 	case 12:
1161366f6083SPeter Grehan 		regval = vmxctx->guest_r12;
1162366f6083SPeter Grehan 		break;
1163366f6083SPeter Grehan 	case 13:
1164366f6083SPeter Grehan 		regval = vmxctx->guest_r13;
1165366f6083SPeter Grehan 		break;
1166366f6083SPeter Grehan 	case 14:
1167366f6083SPeter Grehan 		regval = vmxctx->guest_r14;
1168366f6083SPeter Grehan 		break;
1169366f6083SPeter Grehan 	case 15:
1170366f6083SPeter Grehan 		regval = vmxctx->guest_r15;
1171366f6083SPeter Grehan 		break;
1172366f6083SPeter Grehan 	}
1173366f6083SPeter Grehan 
117439c21c2dSNeel Natu 	if (cr == 0) {
117539c21c2dSNeel Natu 		ones_mask = cr0_ones_mask;
117639c21c2dSNeel Natu 		zeros_mask = cr0_zeros_mask;
117739c21c2dSNeel Natu 		vmcs_guest_cr = VMCS_GUEST_CR0;
1178aaaa0656SPeter Grehan 		vmcs_shadow_cr = VMCS_CR0_SHADOW;
117939c21c2dSNeel Natu 	} else {
118039c21c2dSNeel Natu 		ones_mask = cr4_ones_mask;
118139c21c2dSNeel Natu 		zeros_mask = cr4_zeros_mask;
118239c21c2dSNeel Natu 		vmcs_guest_cr = VMCS_GUEST_CR4;
1183aaaa0656SPeter Grehan 		vmcs_shadow_cr = VMCS_CR4_SHADOW;
118439c21c2dSNeel Natu 	}
11853de83862SNeel Natu 	vmcs_write(vmcs_shadow_cr, regval);
1186aaaa0656SPeter Grehan 
118780a902efSPeter Grehan 	crval = regval | ones_mask;
118880a902efSPeter Grehan 	crval &= ~zeros_mask;
11893de83862SNeel Natu 	vmcs_write(vmcs_guest_cr, crval);
1190366f6083SPeter Grehan 
119180a902efSPeter Grehan 	if (cr == 0 && regval & CR0_PG) {
119280a902efSPeter Grehan 		uint64_t efer, entry_ctls;
119380a902efSPeter Grehan 
119480a902efSPeter Grehan 		/*
119580a902efSPeter Grehan 		 * If CR0.PG is 1 and EFER.LME is 1 then EFER.LMA and
119680a902efSPeter Grehan 		 * the "IA-32e mode guest" bit in VM-entry control must be
119780a902efSPeter Grehan 		 * equal.
119880a902efSPeter Grehan 		 */
11993de83862SNeel Natu 		efer = vmcs_read(VMCS_GUEST_IA32_EFER);
120080a902efSPeter Grehan 		if (efer & EFER_LME) {
120180a902efSPeter Grehan 			efer |= EFER_LMA;
12023de83862SNeel Natu 			vmcs_write(VMCS_GUEST_IA32_EFER, efer);
12033de83862SNeel Natu 			entry_ctls = vmcs_read(VMCS_ENTRY_CTLS);
120480a902efSPeter Grehan 			entry_ctls |= VM_ENTRY_GUEST_LMA;
12053de83862SNeel Natu 			vmcs_write(VMCS_ENTRY_CTLS, entry_ctls);
120680a902efSPeter Grehan 		}
120780a902efSPeter Grehan 	}
120880a902efSPeter Grehan 
1209366f6083SPeter Grehan 	return (HANDLED);
1210366f6083SPeter Grehan }
1211366f6083SPeter Grehan 
1212366f6083SPeter Grehan static int
1213318224bbSNeel Natu ept_fault_type(uint64_t ept_qual)
1214a2da7af6SNeel Natu {
1215318224bbSNeel Natu 	int fault_type;
1216a2da7af6SNeel Natu 
1217318224bbSNeel Natu 	if (ept_qual & EPT_VIOLATION_DATA_WRITE)
1218318224bbSNeel Natu 		fault_type = VM_PROT_WRITE;
1219318224bbSNeel Natu 	else if (ept_qual & EPT_VIOLATION_INST_FETCH)
1220318224bbSNeel Natu 		fault_type = VM_PROT_EXECUTE;
1221318224bbSNeel Natu 	else
1222318224bbSNeel Natu 		fault_type= VM_PROT_READ;
1223318224bbSNeel Natu 
1224318224bbSNeel Natu 	return (fault_type);
1225318224bbSNeel Natu }
1226318224bbSNeel Natu 
1227318224bbSNeel Natu static boolean_t
1228318224bbSNeel Natu ept_emulation_fault(uint64_t ept_qual)
1229318224bbSNeel Natu {
1230318224bbSNeel Natu 	int read, write;
1231318224bbSNeel Natu 
1232318224bbSNeel Natu 	/* EPT fault on an instruction fetch doesn't make sense here */
1233a2da7af6SNeel Natu 	if (ept_qual & EPT_VIOLATION_INST_FETCH)
1234318224bbSNeel Natu 		return (FALSE);
1235a2da7af6SNeel Natu 
1236318224bbSNeel Natu 	/* EPT fault must be a read fault or a write fault */
1237a2da7af6SNeel Natu 	read = ept_qual & EPT_VIOLATION_DATA_READ ? 1 : 0;
1238a2da7af6SNeel Natu 	write = ept_qual & EPT_VIOLATION_DATA_WRITE ? 1 : 0;
12393b2b0011SPeter Grehan 	if ((read | write) == 0)
1240318224bbSNeel Natu 		return (FALSE);
1241a2da7af6SNeel Natu 
1242a2da7af6SNeel Natu 	/*
12433b2b0011SPeter Grehan 	 * The EPT violation must have been caused by accessing a
12443b2b0011SPeter Grehan 	 * guest-physical address that is a translation of a guest-linear
12453b2b0011SPeter Grehan 	 * address.
1246a2da7af6SNeel Natu 	 */
1247a2da7af6SNeel Natu 	if ((ept_qual & EPT_VIOLATION_GLA_VALID) == 0 ||
1248a2da7af6SNeel Natu 	    (ept_qual & EPT_VIOLATION_XLAT_VALID) == 0) {
1249318224bbSNeel Natu 		return (FALSE);
1250a2da7af6SNeel Natu 	}
1251a2da7af6SNeel Natu 
1252318224bbSNeel Natu 	return (TRUE);
1253a2da7af6SNeel Natu }
1254a2da7af6SNeel Natu 
1255a2da7af6SNeel Natu static int
1256366f6083SPeter Grehan vmx_exit_process(struct vmx *vmx, int vcpu, struct vm_exit *vmexit)
1257366f6083SPeter Grehan {
1258f76fc5d4SNeel Natu 	int error, handled;
1259366f6083SPeter Grehan 	struct vmcs *vmcs;
1260366f6083SPeter Grehan 	struct vmxctx *vmxctx;
1261318224bbSNeel Natu 	uint32_t eax, ecx, edx, idtvec_info, idtvec_err, reason;
12623de83862SNeel Natu 	uint64_t qual, gpa;
1263becd9849SNeel Natu 	bool retu;
1264366f6083SPeter Grehan 
1265366f6083SPeter Grehan 	handled = 0;
1266366f6083SPeter Grehan 	vmcs = &vmx->vmcs[vcpu];
1267366f6083SPeter Grehan 	vmxctx = &vmx->ctx[vcpu];
1268366f6083SPeter Grehan 	qual = vmexit->u.vmx.exit_qualification;
1269318224bbSNeel Natu 	reason = vmexit->u.vmx.exit_reason;
1270366f6083SPeter Grehan 	vmexit->exitcode = VM_EXITCODE_BOGUS;
1271366f6083SPeter Grehan 
127261592433SNeel Natu 	vmm_stat_incr(vmx->vm, vcpu, VMEXIT_COUNT, 1);
127361592433SNeel Natu 
1274318224bbSNeel Natu 	/*
1275318224bbSNeel Natu 	 * VM exits that could be triggered during event injection on the
1276318224bbSNeel Natu 	 * previous VM entry need to be handled specially by re-injecting
1277318224bbSNeel Natu 	 * the event.
1278318224bbSNeel Natu 	 *
1279318224bbSNeel Natu 	 * See "Information for VM Exits During Event Delivery" in Intel SDM
1280318224bbSNeel Natu 	 * for details.
1281318224bbSNeel Natu 	 */
1282318224bbSNeel Natu 	switch (reason) {
1283318224bbSNeel Natu 	case EXIT_REASON_EPT_FAULT:
1284318224bbSNeel Natu 	case EXIT_REASON_EPT_MISCONFIG:
1285318224bbSNeel Natu 	case EXIT_REASON_APIC:
1286318224bbSNeel Natu 	case EXIT_REASON_TASK_SWITCH:
1287318224bbSNeel Natu 	case EXIT_REASON_EXCEPTION:
1288318224bbSNeel Natu 		idtvec_info = vmcs_idt_vectoring_info();
1289318224bbSNeel Natu 		if (idtvec_info & VMCS_IDT_VEC_VALID) {
1290318224bbSNeel Natu 			idtvec_info &= ~(1 << 12); /* clear undefined bit */
12913de83862SNeel Natu 			vmcs_write(VMCS_ENTRY_INTR_INFO, idtvec_info);
1292318224bbSNeel Natu 			if (idtvec_info & VMCS_IDT_VEC_ERRCODE_VALID) {
1293318224bbSNeel Natu 				idtvec_err = vmcs_idt_vectoring_err();
12943de83862SNeel Natu 				vmcs_write(VMCS_ENTRY_EXCEPTION_ERROR,
12953de83862SNeel Natu 				    idtvec_err);
1296318224bbSNeel Natu 			}
12973de83862SNeel Natu 			vmcs_write(VMCS_ENTRY_INST_LENGTH, vmexit->inst_length);
1298318224bbSNeel Natu 		}
1299318224bbSNeel Natu 	default:
1300318224bbSNeel Natu 		break;
1301318224bbSNeel Natu 	}
1302318224bbSNeel Natu 
1303318224bbSNeel Natu 	switch (reason) {
1304366f6083SPeter Grehan 	case EXIT_REASON_CR_ACCESS:
1305b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_CR_ACCESS, 1);
1306366f6083SPeter Grehan 		handled = vmx_emulate_cr_access(vmx, vcpu, qual);
1307366f6083SPeter Grehan 		break;
1308366f6083SPeter Grehan 	case EXIT_REASON_RDMSR:
1309b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_RDMSR, 1);
1310becd9849SNeel Natu 		retu = false;
1311366f6083SPeter Grehan 		ecx = vmxctx->guest_rcx;
1312becd9849SNeel Natu 		error = emulate_rdmsr(vmx->vm, vcpu, ecx, &retu);
1313b42206f3SNeel Natu 		if (error) {
1314366f6083SPeter Grehan 			vmexit->exitcode = VM_EXITCODE_RDMSR;
1315366f6083SPeter Grehan 			vmexit->u.msr.code = ecx;
1316becd9849SNeel Natu 		} else if (!retu) {
1317b42206f3SNeel Natu 			handled = 1;
1318becd9849SNeel Natu 		} else {
1319becd9849SNeel Natu 			/* Return to userspace with a valid exitcode */
1320becd9849SNeel Natu 			KASSERT(vmexit->exitcode != VM_EXITCODE_BOGUS,
1321becd9849SNeel Natu 			    ("emulate_wrmsr retu with bogus exitcode"));
1322becd9849SNeel Natu 		}
1323366f6083SPeter Grehan 		break;
1324366f6083SPeter Grehan 	case EXIT_REASON_WRMSR:
1325b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_WRMSR, 1);
1326becd9849SNeel Natu 		retu = false;
1327366f6083SPeter Grehan 		eax = vmxctx->guest_rax;
1328366f6083SPeter Grehan 		ecx = vmxctx->guest_rcx;
1329366f6083SPeter Grehan 		edx = vmxctx->guest_rdx;
1330b42206f3SNeel Natu 		error = emulate_wrmsr(vmx->vm, vcpu, ecx,
1331becd9849SNeel Natu 		    (uint64_t)edx << 32 | eax, &retu);
1332b42206f3SNeel Natu 		if (error) {
1333366f6083SPeter Grehan 			vmexit->exitcode = VM_EXITCODE_WRMSR;
1334366f6083SPeter Grehan 			vmexit->u.msr.code = ecx;
1335366f6083SPeter Grehan 			vmexit->u.msr.wval = (uint64_t)edx << 32 | eax;
1336becd9849SNeel Natu 		} else if (!retu) {
1337b42206f3SNeel Natu 			handled = 1;
1338becd9849SNeel Natu 		} else {
1339becd9849SNeel Natu 			/* Return to userspace with a valid exitcode */
1340becd9849SNeel Natu 			KASSERT(vmexit->exitcode != VM_EXITCODE_BOGUS,
1341becd9849SNeel Natu 			    ("emulate_wrmsr retu with bogus exitcode"));
1342becd9849SNeel Natu 		}
1343366f6083SPeter Grehan 		break;
1344366f6083SPeter Grehan 	case EXIT_REASON_HLT:
1345f76fc5d4SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_HLT, 1);
1346366f6083SPeter Grehan 		vmexit->exitcode = VM_EXITCODE_HLT;
13473de83862SNeel Natu 		vmexit->u.hlt.rflags = vmcs_read(VMCS_GUEST_RFLAGS);
1348366f6083SPeter Grehan 		break;
1349366f6083SPeter Grehan 	case EXIT_REASON_MTF:
1350b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_MTRAP, 1);
1351366f6083SPeter Grehan 		vmexit->exitcode = VM_EXITCODE_MTRAP;
1352366f6083SPeter Grehan 		break;
1353366f6083SPeter Grehan 	case EXIT_REASON_PAUSE:
1354b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_PAUSE, 1);
1355366f6083SPeter Grehan 		vmexit->exitcode = VM_EXITCODE_PAUSE;
1356366f6083SPeter Grehan 		break;
1357366f6083SPeter Grehan 	case EXIT_REASON_INTR_WINDOW:
1358b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_INTR_WINDOW, 1);
1359366f6083SPeter Grehan 		vmx_clear_int_window_exiting(vmx, vcpu);
1360513c8d33SNeel Natu 		VCPU_CTR0(vmx->vm, vcpu, "Disabling interrupt window exiting");
1361b5aaf7b2SNeel Natu 		return (1);
1362366f6083SPeter Grehan 	case EXIT_REASON_EXT_INTR:
1363366f6083SPeter Grehan 		/*
1364366f6083SPeter Grehan 		 * External interrupts serve only to cause VM exits and allow
1365366f6083SPeter Grehan 		 * the host interrupt handler to run.
1366366f6083SPeter Grehan 		 *
1367366f6083SPeter Grehan 		 * If this external interrupt triggers a virtual interrupt
1368366f6083SPeter Grehan 		 * to a VM, then that state will be recorded by the
1369366f6083SPeter Grehan 		 * host interrupt handler in the VM's softc. We will inject
1370366f6083SPeter Grehan 		 * this virtual interrupt during the subsequent VM enter.
1371366f6083SPeter Grehan 		 */
1372366f6083SPeter Grehan 
1373366f6083SPeter Grehan 		/*
1374366f6083SPeter Grehan 		 * This is special. We want to treat this as an 'handled'
1375366f6083SPeter Grehan 		 * VM-exit but not increment the instruction pointer.
1376366f6083SPeter Grehan 		 */
1377366f6083SPeter Grehan 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_EXTINT, 1);
1378366f6083SPeter Grehan 		return (1);
1379366f6083SPeter Grehan 	case EXIT_REASON_NMI_WINDOW:
1380366f6083SPeter Grehan 		/* Exit to allow the pending virtual NMI to be injected */
1381b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_NMI_WINDOW, 1);
1382366f6083SPeter Grehan 		vmx_clear_nmi_window_exiting(vmx, vcpu);
1383513c8d33SNeel Natu 		VCPU_CTR0(vmx->vm, vcpu, "Disabling NMI window exiting");
1384366f6083SPeter Grehan 		return (1);
1385366f6083SPeter Grehan 	case EXIT_REASON_INOUT:
1386b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_INOUT, 1);
1387366f6083SPeter Grehan 		vmexit->exitcode = VM_EXITCODE_INOUT;
1388366f6083SPeter Grehan 		vmexit->u.inout.bytes = (qual & 0x7) + 1;
1389366f6083SPeter Grehan 		vmexit->u.inout.in = (qual & 0x8) ? 1 : 0;
1390366f6083SPeter Grehan 		vmexit->u.inout.string = (qual & 0x10) ? 1 : 0;
1391366f6083SPeter Grehan 		vmexit->u.inout.rep = (qual & 0x20) ? 1 : 0;
1392366f6083SPeter Grehan 		vmexit->u.inout.port = (uint16_t)(qual >> 16);
1393366f6083SPeter Grehan 		vmexit->u.inout.eax = (uint32_t)(vmxctx->guest_rax);
1394366f6083SPeter Grehan 		break;
1395366f6083SPeter Grehan 	case EXIT_REASON_CPUID:
1396b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_CPUID, 1);
1397a2da7af6SNeel Natu 		handled = vmx_handle_cpuid(vmx->vm, vcpu, vmxctx);
1398366f6083SPeter Grehan 		break;
1399cd942e0fSPeter Grehan 	case EXIT_REASON_EPT_FAULT:
1400b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_EPT_FAULT, 1);
1401318224bbSNeel Natu 		/*
1402318224bbSNeel Natu 		 * If 'gpa' lies within the address space allocated to
1403318224bbSNeel Natu 		 * memory then this must be a nested page fault otherwise
1404318224bbSNeel Natu 		 * this must be an instruction that accesses MMIO space.
1405318224bbSNeel Natu 		 */
1406a2da7af6SNeel Natu 		gpa = vmcs_gpa();
1407318224bbSNeel Natu 		if (vm_mem_allocated(vmx->vm, gpa)) {
1408cd942e0fSPeter Grehan 			vmexit->exitcode = VM_EXITCODE_PAGING;
140913ec9371SPeter Grehan 			vmexit->u.paging.gpa = gpa;
1410318224bbSNeel Natu 			vmexit->u.paging.fault_type = ept_fault_type(qual);
1411318224bbSNeel Natu 		} else if (ept_emulation_fault(qual)) {
1412318224bbSNeel Natu 			vmexit->exitcode = VM_EXITCODE_INST_EMUL;
1413318224bbSNeel Natu 			vmexit->u.inst_emul.gpa = gpa;
1414318224bbSNeel Natu 			vmexit->u.inst_emul.gla = vmcs_gla();
1415318224bbSNeel Natu 			vmexit->u.inst_emul.cr3 = vmcs_guest_cr3();
1416a2da7af6SNeel Natu 		}
1417cd942e0fSPeter Grehan 		break;
1418366f6083SPeter Grehan 	default:
1419b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_UNKNOWN, 1);
1420366f6083SPeter Grehan 		break;
1421366f6083SPeter Grehan 	}
1422366f6083SPeter Grehan 
1423366f6083SPeter Grehan 	if (handled) {
1424366f6083SPeter Grehan 		/*
1425366f6083SPeter Grehan 		 * It is possible that control is returned to userland
1426366f6083SPeter Grehan 		 * even though we were able to handle the VM exit in the
1427eeefa4e4SNeel Natu 		 * kernel.
1428366f6083SPeter Grehan 		 *
1429366f6083SPeter Grehan 		 * In such a case we want to make sure that the userland
1430366f6083SPeter Grehan 		 * restarts guest execution at the instruction *after*
1431366f6083SPeter Grehan 		 * the one we just processed. Therefore we update the
1432366f6083SPeter Grehan 		 * guest rip in the VMCS and in 'vmexit'.
1433366f6083SPeter Grehan 		 */
1434366f6083SPeter Grehan 		vmexit->rip += vmexit->inst_length;
1435366f6083SPeter Grehan 		vmexit->inst_length = 0;
14363de83862SNeel Natu 		vmcs_write(VMCS_GUEST_RIP, vmexit->rip);
1437366f6083SPeter Grehan 	} else {
1438366f6083SPeter Grehan 		if (vmexit->exitcode == VM_EXITCODE_BOGUS) {
1439366f6083SPeter Grehan 			/*
1440366f6083SPeter Grehan 			 * If this VM exit was not claimed by anybody then
1441366f6083SPeter Grehan 			 * treat it as a generic VMX exit.
1442366f6083SPeter Grehan 			 */
1443366f6083SPeter Grehan 			vmexit->exitcode = VM_EXITCODE_VMX;
1444366f6083SPeter Grehan 			vmexit->u.vmx.error = 0;
1445366f6083SPeter Grehan 		} else {
1446366f6083SPeter Grehan 			/*
1447366f6083SPeter Grehan 			 * The exitcode and collateral have been populated.
1448366f6083SPeter Grehan 			 * The VM exit will be processed further in userland.
1449366f6083SPeter Grehan 			 */
1450366f6083SPeter Grehan 		}
1451366f6083SPeter Grehan 	}
1452366f6083SPeter Grehan 	return (handled);
1453366f6083SPeter Grehan }
1454366f6083SPeter Grehan 
1455366f6083SPeter Grehan static int
1456318224bbSNeel Natu vmx_run(void *arg, int vcpu, register_t rip, pmap_t pmap)
1457366f6083SPeter Grehan {
14583de83862SNeel Natu 	int vie, rc, handled, astpending;
1459366f6083SPeter Grehan 	uint32_t exit_reason;
1460366f6083SPeter Grehan 	struct vmx *vmx;
1461366f6083SPeter Grehan 	struct vmxctx *vmxctx;
1462366f6083SPeter Grehan 	struct vmcs *vmcs;
146398ed632cSNeel Natu 	struct vm_exit *vmexit;
1464*de5ea6b6SNeel Natu 	struct vlapic *vlapic;
1465366f6083SPeter Grehan 
1466366f6083SPeter Grehan 	vmx = arg;
1467366f6083SPeter Grehan 	vmcs = &vmx->vmcs[vcpu];
1468366f6083SPeter Grehan 	vmxctx = &vmx->ctx[vcpu];
1469ad54f374SNeel Natu 	vmxctx->launched = 0;
1470*de5ea6b6SNeel Natu 	vlapic = vm_lapic(vmx->vm, vcpu);
1471366f6083SPeter Grehan 
1472eeefa4e4SNeel Natu 	astpending = 0;
147398ed632cSNeel Natu 	vmexit = vm_exitinfo(vmx->vm, vcpu);
147498ed632cSNeel Natu 
1475318224bbSNeel Natu 	KASSERT(vmxctx->pmap == pmap,
1476318224bbSNeel Natu 	    ("pmap %p different than ctx pmap %p", pmap, vmxctx->pmap));
1477318224bbSNeel Natu 	KASSERT(vmxctx->eptp == vmx->eptp,
1478318224bbSNeel Natu 	    ("eptp %p different than ctx eptp %#lx", eptp, vmxctx->eptp));
1479318224bbSNeel Natu 
1480366f6083SPeter Grehan 	/*
1481366f6083SPeter Grehan 	 * XXX Can we avoid doing this every time we do a vm run?
1482366f6083SPeter Grehan 	 */
1483366f6083SPeter Grehan 	VMPTRLD(vmcs);
1484366f6083SPeter Grehan 
1485366f6083SPeter Grehan 	/*
1486366f6083SPeter Grehan 	 * XXX
1487366f6083SPeter Grehan 	 * We do this every time because we may setup the virtual machine
1488366f6083SPeter Grehan 	 * from a different process than the one that actually runs it.
1489366f6083SPeter Grehan 	 *
1490366f6083SPeter Grehan 	 * If the life of a virtual machine was spent entirely in the context
1491366f6083SPeter Grehan 	 * of a single process we could do this once in vmcs_set_defaults().
1492366f6083SPeter Grehan 	 */
14933de83862SNeel Natu 	vmcs_write(VMCS_HOST_CR3, rcr3());
14943de83862SNeel Natu 	vmcs_write(VMCS_GUEST_RIP, rip);
14953de83862SNeel Natu 	vmx_set_pcpu_defaults(vmx, vcpu);
1496366f6083SPeter Grehan 
1497366f6083SPeter Grehan 	do {
1498*de5ea6b6SNeel Natu 		vmx_inject_interrupts(vmx, vcpu, vlapic);
1499366f6083SPeter Grehan 		vmx_run_trace(vmx, vcpu);
1500366f6083SPeter Grehan 		rc = vmx_setjmp(vmxctx);
1501366f6083SPeter Grehan #ifdef SETJMP_TRACE
1502366f6083SPeter Grehan 		vmx_setjmp_trace(vmx, vcpu, vmxctx, rc);
1503366f6083SPeter Grehan #endif
1504366f6083SPeter Grehan 		switch (rc) {
1505366f6083SPeter Grehan 		case VMX_RETURN_DIRECT:
1506ad54f374SNeel Natu 			if (vmxctx->launched == 0) {
1507ad54f374SNeel Natu 				vmxctx->launched = 1;
1508366f6083SPeter Grehan 				vmx_launch(vmxctx);
1509366f6083SPeter Grehan 			} else
1510366f6083SPeter Grehan 				vmx_resume(vmxctx);
1511366f6083SPeter Grehan 			panic("vmx_launch/resume should not return");
1512366f6083SPeter Grehan 			break;
1513366f6083SPeter Grehan 		case VMX_RETURN_LONGJMP:
1514366f6083SPeter Grehan 			break;			/* vm exit */
1515eeefa4e4SNeel Natu 		case VMX_RETURN_AST:
1516eeefa4e4SNeel Natu 			astpending = 1;
1517eeefa4e4SNeel Natu 			break;
1518366f6083SPeter Grehan 		case VMX_RETURN_VMRESUME:
1519366f6083SPeter Grehan 			vie = vmcs_instruction_error();
1520366f6083SPeter Grehan 			if (vmxctx->launch_error == VM_FAIL_INVALID ||
1521366f6083SPeter Grehan 			    vie != VMRESUME_WITH_NON_LAUNCHED_VMCS) {
1522366f6083SPeter Grehan 				printf("vmresume error %d vmcs inst error %d\n",
1523366f6083SPeter Grehan 					vmxctx->launch_error, vie);
1524366f6083SPeter Grehan 				goto err_exit;
1525366f6083SPeter Grehan 			}
1526366f6083SPeter Grehan 			vmx_launch(vmxctx);	/* try to launch the guest */
1527366f6083SPeter Grehan 			panic("vmx_launch should not return");
1528366f6083SPeter Grehan 			break;
1529366f6083SPeter Grehan 		case VMX_RETURN_VMLAUNCH:
1530366f6083SPeter Grehan 			vie = vmcs_instruction_error();
1531366f6083SPeter Grehan #if 1
1532366f6083SPeter Grehan 			printf("vmlaunch error %d vmcs inst error %d\n",
1533366f6083SPeter Grehan 				vmxctx->launch_error, vie);
1534366f6083SPeter Grehan #endif
1535366f6083SPeter Grehan 			goto err_exit;
1536318224bbSNeel Natu 		case VMX_RETURN_INVEPT:
1537318224bbSNeel Natu 			panic("vm %s:%d invept error %d",
1538318224bbSNeel Natu 			      vm_name(vmx->vm), vcpu, vmxctx->launch_error);
1539366f6083SPeter Grehan 		default:
1540366f6083SPeter Grehan 			panic("vmx_setjmp returned %d", rc);
1541366f6083SPeter Grehan 		}
1542366f6083SPeter Grehan 
1543366f6083SPeter Grehan 		/* enable interrupts */
1544366f6083SPeter Grehan 		enable_intr();
1545366f6083SPeter Grehan 
1546366f6083SPeter Grehan 		/* collect some basic information for VM exit processing */
1547366f6083SPeter Grehan 		vmexit->rip = rip = vmcs_guest_rip();
1548366f6083SPeter Grehan 		vmexit->inst_length = vmexit_instruction_length();
1549366f6083SPeter Grehan 		vmexit->u.vmx.exit_reason = exit_reason = vmcs_exit_reason();
1550366f6083SPeter Grehan 		vmexit->u.vmx.exit_qualification = vmcs_exit_qualification();
1551366f6083SPeter Grehan 
1552eeefa4e4SNeel Natu 		if (astpending) {
1553eeefa4e4SNeel Natu 			handled = 1;
1554eeefa4e4SNeel Natu 			vmexit->inst_length = 0;
1555eeefa4e4SNeel Natu 			vmexit->exitcode = VM_EXITCODE_BOGUS;
1556eeefa4e4SNeel Natu 			vmx_astpending_trace(vmx, vcpu, rip);
1557b5aaf7b2SNeel Natu 			vmm_stat_incr(vmx->vm, vcpu, VMEXIT_ASTPENDING, 1);
1558eeefa4e4SNeel Natu 			break;
1559eeefa4e4SNeel Natu 		}
1560366f6083SPeter Grehan 
1561eeefa4e4SNeel Natu 		handled = vmx_exit_process(vmx, vcpu, vmexit);
1562eeefa4e4SNeel Natu 		vmx_exit_trace(vmx, vcpu, rip, exit_reason, handled);
1563eeefa4e4SNeel Natu 
1564eeefa4e4SNeel Natu 	} while (handled);
1565366f6083SPeter Grehan 
1566366f6083SPeter Grehan 	/*
1567366f6083SPeter Grehan 	 * If a VM exit has been handled then the exitcode must be BOGUS
1568366f6083SPeter Grehan 	 * If a VM exit is not handled then the exitcode must not be BOGUS
1569366f6083SPeter Grehan 	 */
1570366f6083SPeter Grehan 	if ((handled && vmexit->exitcode != VM_EXITCODE_BOGUS) ||
1571366f6083SPeter Grehan 	    (!handled && vmexit->exitcode == VM_EXITCODE_BOGUS)) {
1572366f6083SPeter Grehan 		panic("Mismatch between handled (%d) and exitcode (%d)",
1573366f6083SPeter Grehan 		      handled, vmexit->exitcode);
1574366f6083SPeter Grehan 	}
1575366f6083SPeter Grehan 
1576b5aaf7b2SNeel Natu 	if (!handled)
1577b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_USERSPACE, 1);
1578b5aaf7b2SNeel Natu 
1579513c8d33SNeel Natu 	VCPU_CTR1(vmx->vm, vcpu, "goto userland: exitcode %d",vmexit->exitcode);
1580366f6083SPeter Grehan 
1581366f6083SPeter Grehan 	/*
1582366f6083SPeter Grehan 	 * XXX
1583366f6083SPeter Grehan 	 * We need to do this to ensure that any VMCS state cached by the
1584366f6083SPeter Grehan 	 * processor is flushed to memory. We need to do this in case the
1585366f6083SPeter Grehan 	 * VM moves to a different cpu the next time it runs.
1586366f6083SPeter Grehan 	 *
1587366f6083SPeter Grehan 	 * Can we avoid doing this?
1588366f6083SPeter Grehan 	 */
1589366f6083SPeter Grehan 	VMCLEAR(vmcs);
1590366f6083SPeter Grehan 	return (0);
1591366f6083SPeter Grehan 
1592366f6083SPeter Grehan err_exit:
1593366f6083SPeter Grehan 	vmexit->exitcode = VM_EXITCODE_VMX;
1594366f6083SPeter Grehan 	vmexit->u.vmx.exit_reason = (uint32_t)-1;
1595366f6083SPeter Grehan 	vmexit->u.vmx.exit_qualification = (uint32_t)-1;
1596366f6083SPeter Grehan 	vmexit->u.vmx.error = vie;
1597366f6083SPeter Grehan 	VMCLEAR(vmcs);
1598366f6083SPeter Grehan 	return (ENOEXEC);
1599366f6083SPeter Grehan }
1600366f6083SPeter Grehan 
1601366f6083SPeter Grehan static void
1602366f6083SPeter Grehan vmx_vmcleanup(void *arg)
1603366f6083SPeter Grehan {
160445e51299SNeel Natu 	int i, error;
1605366f6083SPeter Grehan 	struct vmx *vmx = arg;
1606366f6083SPeter Grehan 
160745e51299SNeel Natu 	for (i = 0; i < VM_MAXCPU; i++)
160845e51299SNeel Natu 		vpid_free(vmx->state[i].vpid);
160945e51299SNeel Natu 
1610366f6083SPeter Grehan 	/*
1611366f6083SPeter Grehan 	 * XXXSMP we also need to clear the VMCS active on the other vcpus.
1612366f6083SPeter Grehan 	 */
1613366f6083SPeter Grehan 	error = vmclear(&vmx->vmcs[0]);
1614366f6083SPeter Grehan 	if (error != 0)
1615366f6083SPeter Grehan 		panic("vmx_vmcleanup: vmclear error %d on vcpu 0", error);
1616366f6083SPeter Grehan 
1617366f6083SPeter Grehan 	free(vmx, M_VMX);
1618366f6083SPeter Grehan 
1619366f6083SPeter Grehan 	return;
1620366f6083SPeter Grehan }
1621366f6083SPeter Grehan 
1622366f6083SPeter Grehan static register_t *
1623366f6083SPeter Grehan vmxctx_regptr(struct vmxctx *vmxctx, int reg)
1624366f6083SPeter Grehan {
1625366f6083SPeter Grehan 
1626366f6083SPeter Grehan 	switch (reg) {
1627366f6083SPeter Grehan 	case VM_REG_GUEST_RAX:
1628366f6083SPeter Grehan 		return (&vmxctx->guest_rax);
1629366f6083SPeter Grehan 	case VM_REG_GUEST_RBX:
1630366f6083SPeter Grehan 		return (&vmxctx->guest_rbx);
1631366f6083SPeter Grehan 	case VM_REG_GUEST_RCX:
1632366f6083SPeter Grehan 		return (&vmxctx->guest_rcx);
1633366f6083SPeter Grehan 	case VM_REG_GUEST_RDX:
1634366f6083SPeter Grehan 		return (&vmxctx->guest_rdx);
1635366f6083SPeter Grehan 	case VM_REG_GUEST_RSI:
1636366f6083SPeter Grehan 		return (&vmxctx->guest_rsi);
1637366f6083SPeter Grehan 	case VM_REG_GUEST_RDI:
1638366f6083SPeter Grehan 		return (&vmxctx->guest_rdi);
1639366f6083SPeter Grehan 	case VM_REG_GUEST_RBP:
1640366f6083SPeter Grehan 		return (&vmxctx->guest_rbp);
1641366f6083SPeter Grehan 	case VM_REG_GUEST_R8:
1642366f6083SPeter Grehan 		return (&vmxctx->guest_r8);
1643366f6083SPeter Grehan 	case VM_REG_GUEST_R9:
1644366f6083SPeter Grehan 		return (&vmxctx->guest_r9);
1645366f6083SPeter Grehan 	case VM_REG_GUEST_R10:
1646366f6083SPeter Grehan 		return (&vmxctx->guest_r10);
1647366f6083SPeter Grehan 	case VM_REG_GUEST_R11:
1648366f6083SPeter Grehan 		return (&vmxctx->guest_r11);
1649366f6083SPeter Grehan 	case VM_REG_GUEST_R12:
1650366f6083SPeter Grehan 		return (&vmxctx->guest_r12);
1651366f6083SPeter Grehan 	case VM_REG_GUEST_R13:
1652366f6083SPeter Grehan 		return (&vmxctx->guest_r13);
1653366f6083SPeter Grehan 	case VM_REG_GUEST_R14:
1654366f6083SPeter Grehan 		return (&vmxctx->guest_r14);
1655366f6083SPeter Grehan 	case VM_REG_GUEST_R15:
1656366f6083SPeter Grehan 		return (&vmxctx->guest_r15);
1657366f6083SPeter Grehan 	default:
1658366f6083SPeter Grehan 		break;
1659366f6083SPeter Grehan 	}
1660366f6083SPeter Grehan 	return (NULL);
1661366f6083SPeter Grehan }
1662366f6083SPeter Grehan 
1663366f6083SPeter Grehan static int
1664366f6083SPeter Grehan vmxctx_getreg(struct vmxctx *vmxctx, int reg, uint64_t *retval)
1665366f6083SPeter Grehan {
1666366f6083SPeter Grehan 	register_t *regp;
1667366f6083SPeter Grehan 
1668366f6083SPeter Grehan 	if ((regp = vmxctx_regptr(vmxctx, reg)) != NULL) {
1669366f6083SPeter Grehan 		*retval = *regp;
1670366f6083SPeter Grehan 		return (0);
1671366f6083SPeter Grehan 	} else
1672366f6083SPeter Grehan 		return (EINVAL);
1673366f6083SPeter Grehan }
1674366f6083SPeter Grehan 
1675366f6083SPeter Grehan static int
1676366f6083SPeter Grehan vmxctx_setreg(struct vmxctx *vmxctx, int reg, uint64_t val)
1677366f6083SPeter Grehan {
1678366f6083SPeter Grehan 	register_t *regp;
1679366f6083SPeter Grehan 
1680366f6083SPeter Grehan 	if ((regp = vmxctx_regptr(vmxctx, reg)) != NULL) {
1681366f6083SPeter Grehan 		*regp = val;
1682366f6083SPeter Grehan 		return (0);
1683366f6083SPeter Grehan 	} else
1684366f6083SPeter Grehan 		return (EINVAL);
1685366f6083SPeter Grehan }
1686366f6083SPeter Grehan 
1687366f6083SPeter Grehan static int
1688aaaa0656SPeter Grehan vmx_shadow_reg(int reg)
1689aaaa0656SPeter Grehan {
1690aaaa0656SPeter Grehan 	int shreg;
1691aaaa0656SPeter Grehan 
1692aaaa0656SPeter Grehan 	shreg = -1;
1693aaaa0656SPeter Grehan 
1694aaaa0656SPeter Grehan 	switch (reg) {
1695aaaa0656SPeter Grehan 	case VM_REG_GUEST_CR0:
1696aaaa0656SPeter Grehan 		shreg = VMCS_CR0_SHADOW;
1697aaaa0656SPeter Grehan                 break;
1698aaaa0656SPeter Grehan         case VM_REG_GUEST_CR4:
1699aaaa0656SPeter Grehan 		shreg = VMCS_CR4_SHADOW;
1700aaaa0656SPeter Grehan 		break;
1701aaaa0656SPeter Grehan 	default:
1702aaaa0656SPeter Grehan 		break;
1703aaaa0656SPeter Grehan 	}
1704aaaa0656SPeter Grehan 
1705aaaa0656SPeter Grehan 	return (shreg);
1706aaaa0656SPeter Grehan }
1707aaaa0656SPeter Grehan 
1708aaaa0656SPeter Grehan static int
1709366f6083SPeter Grehan vmx_getreg(void *arg, int vcpu, int reg, uint64_t *retval)
1710366f6083SPeter Grehan {
1711d3c11f40SPeter Grehan 	int running, hostcpu;
1712366f6083SPeter Grehan 	struct vmx *vmx = arg;
1713366f6083SPeter Grehan 
1714d3c11f40SPeter Grehan 	running = vcpu_is_running(vmx->vm, vcpu, &hostcpu);
1715d3c11f40SPeter Grehan 	if (running && hostcpu != curcpu)
1716d3c11f40SPeter Grehan 		panic("vmx_getreg: %s%d is running", vm_name(vmx->vm), vcpu);
1717d3c11f40SPeter Grehan 
1718366f6083SPeter Grehan 	if (vmxctx_getreg(&vmx->ctx[vcpu], reg, retval) == 0)
1719366f6083SPeter Grehan 		return (0);
1720366f6083SPeter Grehan 
1721d3c11f40SPeter Grehan 	return (vmcs_getreg(&vmx->vmcs[vcpu], running, reg, retval));
1722366f6083SPeter Grehan }
1723366f6083SPeter Grehan 
1724366f6083SPeter Grehan static int
1725366f6083SPeter Grehan vmx_setreg(void *arg, int vcpu, int reg, uint64_t val)
1726366f6083SPeter Grehan {
1727aaaa0656SPeter Grehan 	int error, hostcpu, running, shadow;
1728366f6083SPeter Grehan 	uint64_t ctls;
1729366f6083SPeter Grehan 	struct vmx *vmx = arg;
1730366f6083SPeter Grehan 
1731d3c11f40SPeter Grehan 	running = vcpu_is_running(vmx->vm, vcpu, &hostcpu);
1732d3c11f40SPeter Grehan 	if (running && hostcpu != curcpu)
1733d3c11f40SPeter Grehan 		panic("vmx_setreg: %s%d is running", vm_name(vmx->vm), vcpu);
1734d3c11f40SPeter Grehan 
1735366f6083SPeter Grehan 	if (vmxctx_setreg(&vmx->ctx[vcpu], reg, val) == 0)
1736366f6083SPeter Grehan 		return (0);
1737366f6083SPeter Grehan 
1738d3c11f40SPeter Grehan 	error = vmcs_setreg(&vmx->vmcs[vcpu], running, reg, val);
1739366f6083SPeter Grehan 
1740366f6083SPeter Grehan 	if (error == 0) {
1741366f6083SPeter Grehan 		/*
1742366f6083SPeter Grehan 		 * If the "load EFER" VM-entry control is 1 then the
1743366f6083SPeter Grehan 		 * value of EFER.LMA must be identical to "IA-32e mode guest"
1744366f6083SPeter Grehan 		 * bit in the VM-entry control.
1745366f6083SPeter Grehan 		 */
1746366f6083SPeter Grehan 		if ((entry_ctls & VM_ENTRY_LOAD_EFER) != 0 &&
1747366f6083SPeter Grehan 		    (reg == VM_REG_GUEST_EFER)) {
1748d3c11f40SPeter Grehan 			vmcs_getreg(&vmx->vmcs[vcpu], running,
1749366f6083SPeter Grehan 				    VMCS_IDENT(VMCS_ENTRY_CTLS), &ctls);
1750366f6083SPeter Grehan 			if (val & EFER_LMA)
1751366f6083SPeter Grehan 				ctls |= VM_ENTRY_GUEST_LMA;
1752366f6083SPeter Grehan 			else
1753366f6083SPeter Grehan 				ctls &= ~VM_ENTRY_GUEST_LMA;
1754d3c11f40SPeter Grehan 			vmcs_setreg(&vmx->vmcs[vcpu], running,
1755366f6083SPeter Grehan 				    VMCS_IDENT(VMCS_ENTRY_CTLS), ctls);
1756366f6083SPeter Grehan 		}
1757aaaa0656SPeter Grehan 
1758aaaa0656SPeter Grehan 		shadow = vmx_shadow_reg(reg);
1759aaaa0656SPeter Grehan 		if (shadow > 0) {
1760aaaa0656SPeter Grehan 			/*
1761aaaa0656SPeter Grehan 			 * Store the unmodified value in the shadow
1762aaaa0656SPeter Grehan 			 */
1763aaaa0656SPeter Grehan 			error = vmcs_setreg(&vmx->vmcs[vcpu], running,
1764aaaa0656SPeter Grehan 				    VMCS_IDENT(shadow), val);
1765aaaa0656SPeter Grehan 		}
1766366f6083SPeter Grehan 	}
1767366f6083SPeter Grehan 
1768366f6083SPeter Grehan 	return (error);
1769366f6083SPeter Grehan }
1770366f6083SPeter Grehan 
1771366f6083SPeter Grehan static int
1772366f6083SPeter Grehan vmx_getdesc(void *arg, int vcpu, int reg, struct seg_desc *desc)
1773366f6083SPeter Grehan {
1774366f6083SPeter Grehan 	struct vmx *vmx = arg;
1775366f6083SPeter Grehan 
1776366f6083SPeter Grehan 	return (vmcs_getdesc(&vmx->vmcs[vcpu], reg, desc));
1777366f6083SPeter Grehan }
1778366f6083SPeter Grehan 
1779366f6083SPeter Grehan static int
1780366f6083SPeter Grehan vmx_setdesc(void *arg, int vcpu, int reg, struct seg_desc *desc)
1781366f6083SPeter Grehan {
1782366f6083SPeter Grehan 	struct vmx *vmx = arg;
1783366f6083SPeter Grehan 
1784366f6083SPeter Grehan 	return (vmcs_setdesc(&vmx->vmcs[vcpu], reg, desc));
1785366f6083SPeter Grehan }
1786366f6083SPeter Grehan 
1787366f6083SPeter Grehan static int
1788366f6083SPeter Grehan vmx_inject(void *arg, int vcpu, int type, int vector, uint32_t code,
1789366f6083SPeter Grehan 	   int code_valid)
1790366f6083SPeter Grehan {
1791366f6083SPeter Grehan 	int error;
1792eeefa4e4SNeel Natu 	uint64_t info;
1793366f6083SPeter Grehan 	struct vmx *vmx = arg;
1794366f6083SPeter Grehan 	struct vmcs *vmcs = &vmx->vmcs[vcpu];
1795366f6083SPeter Grehan 
1796366f6083SPeter Grehan 	static uint32_t type_map[VM_EVENT_MAX] = {
1797366f6083SPeter Grehan 		0x1,		/* VM_EVENT_NONE */
1798366f6083SPeter Grehan 		0x0,		/* VM_HW_INTR */
1799366f6083SPeter Grehan 		0x2,		/* VM_NMI */
1800366f6083SPeter Grehan 		0x3,		/* VM_HW_EXCEPTION */
1801366f6083SPeter Grehan 		0x4,		/* VM_SW_INTR */
1802366f6083SPeter Grehan 		0x5,		/* VM_PRIV_SW_EXCEPTION */
1803366f6083SPeter Grehan 		0x6,		/* VM_SW_EXCEPTION */
1804366f6083SPeter Grehan 	};
1805366f6083SPeter Grehan 
1806eeefa4e4SNeel Natu 	/*
1807eeefa4e4SNeel Natu 	 * If there is already an exception pending to be delivered to the
1808eeefa4e4SNeel Natu 	 * vcpu then just return.
1809eeefa4e4SNeel Natu 	 */
1810d3c11f40SPeter Grehan 	error = vmcs_getreg(vmcs, 0, VMCS_IDENT(VMCS_ENTRY_INTR_INFO), &info);
1811eeefa4e4SNeel Natu 	if (error)
1812eeefa4e4SNeel Natu 		return (error);
1813eeefa4e4SNeel Natu 
1814eeefa4e4SNeel Natu 	if (info & VMCS_INTERRUPTION_INFO_VALID)
1815eeefa4e4SNeel Natu 		return (EAGAIN);
1816eeefa4e4SNeel Natu 
1817366f6083SPeter Grehan 	info = vector | (type_map[type] << 8) | (code_valid ? 1 << 11 : 0);
1818366f6083SPeter Grehan 	info |= VMCS_INTERRUPTION_INFO_VALID;
1819d3c11f40SPeter Grehan 	error = vmcs_setreg(vmcs, 0, VMCS_IDENT(VMCS_ENTRY_INTR_INFO), info);
1820366f6083SPeter Grehan 	if (error != 0)
1821366f6083SPeter Grehan 		return (error);
1822366f6083SPeter Grehan 
1823366f6083SPeter Grehan 	if (code_valid) {
1824d3c11f40SPeter Grehan 		error = vmcs_setreg(vmcs, 0,
1825366f6083SPeter Grehan 				    VMCS_IDENT(VMCS_ENTRY_EXCEPTION_ERROR),
1826366f6083SPeter Grehan 				    code);
1827366f6083SPeter Grehan 	}
1828366f6083SPeter Grehan 	return (error);
1829366f6083SPeter Grehan }
1830366f6083SPeter Grehan 
1831366f6083SPeter Grehan static int
1832366f6083SPeter Grehan vmx_getcap(void *arg, int vcpu, int type, int *retval)
1833366f6083SPeter Grehan {
1834366f6083SPeter Grehan 	struct vmx *vmx = arg;
1835366f6083SPeter Grehan 	int vcap;
1836366f6083SPeter Grehan 	int ret;
1837366f6083SPeter Grehan 
1838366f6083SPeter Grehan 	ret = ENOENT;
1839366f6083SPeter Grehan 
1840366f6083SPeter Grehan 	vcap = vmx->cap[vcpu].set;
1841366f6083SPeter Grehan 
1842366f6083SPeter Grehan 	switch (type) {
1843366f6083SPeter Grehan 	case VM_CAP_HALT_EXIT:
1844366f6083SPeter Grehan 		if (cap_halt_exit)
1845366f6083SPeter Grehan 			ret = 0;
1846366f6083SPeter Grehan 		break;
1847366f6083SPeter Grehan 	case VM_CAP_PAUSE_EXIT:
1848366f6083SPeter Grehan 		if (cap_pause_exit)
1849366f6083SPeter Grehan 			ret = 0;
1850366f6083SPeter Grehan 		break;
1851366f6083SPeter Grehan 	case VM_CAP_MTRAP_EXIT:
1852366f6083SPeter Grehan 		if (cap_monitor_trap)
1853366f6083SPeter Grehan 			ret = 0;
1854366f6083SPeter Grehan 		break;
1855366f6083SPeter Grehan 	case VM_CAP_UNRESTRICTED_GUEST:
1856366f6083SPeter Grehan 		if (cap_unrestricted_guest)
1857366f6083SPeter Grehan 			ret = 0;
1858366f6083SPeter Grehan 		break;
185949cc03daSNeel Natu 	case VM_CAP_ENABLE_INVPCID:
186049cc03daSNeel Natu 		if (cap_invpcid)
186149cc03daSNeel Natu 			ret = 0;
186249cc03daSNeel Natu 		break;
1863366f6083SPeter Grehan 	default:
1864366f6083SPeter Grehan 		break;
1865366f6083SPeter Grehan 	}
1866366f6083SPeter Grehan 
1867366f6083SPeter Grehan 	if (ret == 0)
1868366f6083SPeter Grehan 		*retval = (vcap & (1 << type)) ? 1 : 0;
1869366f6083SPeter Grehan 
1870366f6083SPeter Grehan 	return (ret);
1871366f6083SPeter Grehan }
1872366f6083SPeter Grehan 
1873366f6083SPeter Grehan static int
1874366f6083SPeter Grehan vmx_setcap(void *arg, int vcpu, int type, int val)
1875366f6083SPeter Grehan {
1876366f6083SPeter Grehan 	struct vmx *vmx = arg;
1877366f6083SPeter Grehan 	struct vmcs *vmcs = &vmx->vmcs[vcpu];
1878366f6083SPeter Grehan 	uint32_t baseval;
1879366f6083SPeter Grehan 	uint32_t *pptr;
1880366f6083SPeter Grehan 	int error;
1881366f6083SPeter Grehan 	int flag;
1882366f6083SPeter Grehan 	int reg;
1883366f6083SPeter Grehan 	int retval;
1884366f6083SPeter Grehan 
1885366f6083SPeter Grehan 	retval = ENOENT;
1886366f6083SPeter Grehan 	pptr = NULL;
1887366f6083SPeter Grehan 
1888366f6083SPeter Grehan 	switch (type) {
1889366f6083SPeter Grehan 	case VM_CAP_HALT_EXIT:
1890366f6083SPeter Grehan 		if (cap_halt_exit) {
1891366f6083SPeter Grehan 			retval = 0;
1892366f6083SPeter Grehan 			pptr = &vmx->cap[vcpu].proc_ctls;
1893366f6083SPeter Grehan 			baseval = *pptr;
1894366f6083SPeter Grehan 			flag = PROCBASED_HLT_EXITING;
1895366f6083SPeter Grehan 			reg = VMCS_PRI_PROC_BASED_CTLS;
1896366f6083SPeter Grehan 		}
1897366f6083SPeter Grehan 		break;
1898366f6083SPeter Grehan 	case VM_CAP_MTRAP_EXIT:
1899366f6083SPeter Grehan 		if (cap_monitor_trap) {
1900366f6083SPeter Grehan 			retval = 0;
1901366f6083SPeter Grehan 			pptr = &vmx->cap[vcpu].proc_ctls;
1902366f6083SPeter Grehan 			baseval = *pptr;
1903366f6083SPeter Grehan 			flag = PROCBASED_MTF;
1904366f6083SPeter Grehan 			reg = VMCS_PRI_PROC_BASED_CTLS;
1905366f6083SPeter Grehan 		}
1906366f6083SPeter Grehan 		break;
1907366f6083SPeter Grehan 	case VM_CAP_PAUSE_EXIT:
1908366f6083SPeter Grehan 		if (cap_pause_exit) {
1909366f6083SPeter Grehan 			retval = 0;
1910366f6083SPeter Grehan 			pptr = &vmx->cap[vcpu].proc_ctls;
1911366f6083SPeter Grehan 			baseval = *pptr;
1912366f6083SPeter Grehan 			flag = PROCBASED_PAUSE_EXITING;
1913366f6083SPeter Grehan 			reg = VMCS_PRI_PROC_BASED_CTLS;
1914366f6083SPeter Grehan 		}
1915366f6083SPeter Grehan 		break;
1916366f6083SPeter Grehan 	case VM_CAP_UNRESTRICTED_GUEST:
1917366f6083SPeter Grehan 		if (cap_unrestricted_guest) {
1918366f6083SPeter Grehan 			retval = 0;
191949cc03daSNeel Natu 			pptr = &vmx->cap[vcpu].proc_ctls2;
192049cc03daSNeel Natu 			baseval = *pptr;
1921366f6083SPeter Grehan 			flag = PROCBASED2_UNRESTRICTED_GUEST;
1922366f6083SPeter Grehan 			reg = VMCS_SEC_PROC_BASED_CTLS;
1923366f6083SPeter Grehan 		}
1924366f6083SPeter Grehan 		break;
192549cc03daSNeel Natu 	case VM_CAP_ENABLE_INVPCID:
192649cc03daSNeel Natu 		if (cap_invpcid) {
192749cc03daSNeel Natu 			retval = 0;
192849cc03daSNeel Natu 			pptr = &vmx->cap[vcpu].proc_ctls2;
192949cc03daSNeel Natu 			baseval = *pptr;
193049cc03daSNeel Natu 			flag = PROCBASED2_ENABLE_INVPCID;
193149cc03daSNeel Natu 			reg = VMCS_SEC_PROC_BASED_CTLS;
193249cc03daSNeel Natu 		}
193349cc03daSNeel Natu 		break;
1934366f6083SPeter Grehan 	default:
1935366f6083SPeter Grehan 		break;
1936366f6083SPeter Grehan 	}
1937366f6083SPeter Grehan 
1938366f6083SPeter Grehan 	if (retval == 0) {
1939366f6083SPeter Grehan 		if (val) {
1940366f6083SPeter Grehan 			baseval |= flag;
1941366f6083SPeter Grehan 		} else {
1942366f6083SPeter Grehan 			baseval &= ~flag;
1943366f6083SPeter Grehan 		}
1944366f6083SPeter Grehan 		VMPTRLD(vmcs);
1945366f6083SPeter Grehan 		error = vmwrite(reg, baseval);
1946366f6083SPeter Grehan 		VMCLEAR(vmcs);
1947366f6083SPeter Grehan 
1948366f6083SPeter Grehan 		if (error) {
1949366f6083SPeter Grehan 			retval = error;
1950366f6083SPeter Grehan 		} else {
1951366f6083SPeter Grehan 			/*
1952366f6083SPeter Grehan 			 * Update optional stored flags, and record
1953366f6083SPeter Grehan 			 * setting
1954366f6083SPeter Grehan 			 */
1955366f6083SPeter Grehan 			if (pptr != NULL) {
1956366f6083SPeter Grehan 				*pptr = baseval;
1957366f6083SPeter Grehan 			}
1958366f6083SPeter Grehan 
1959366f6083SPeter Grehan 			if (val) {
1960366f6083SPeter Grehan 				vmx->cap[vcpu].set |= (1 << type);
1961366f6083SPeter Grehan 			} else {
1962366f6083SPeter Grehan 				vmx->cap[vcpu].set &= ~(1 << type);
1963366f6083SPeter Grehan 			}
1964366f6083SPeter Grehan 		}
1965366f6083SPeter Grehan 	}
1966366f6083SPeter Grehan 
1967366f6083SPeter Grehan         return (retval);
1968366f6083SPeter Grehan }
1969366f6083SPeter Grehan 
1970*de5ea6b6SNeel Natu static struct vlapic *
1971*de5ea6b6SNeel Natu vmx_vlapic_init(void *arg, int vcpuid)
1972*de5ea6b6SNeel Natu {
1973*de5ea6b6SNeel Natu 	struct vmx *vmx;
1974*de5ea6b6SNeel Natu 	struct vlapic *vlapic;
1975*de5ea6b6SNeel Natu 
1976*de5ea6b6SNeel Natu 	vmx = arg;
1977*de5ea6b6SNeel Natu 
1978*de5ea6b6SNeel Natu 	vlapic = malloc(sizeof(struct vlapic), M_VLAPIC, M_WAITOK | M_ZERO);
1979*de5ea6b6SNeel Natu 	vlapic->vm = vmx->vm;
1980*de5ea6b6SNeel Natu 	vlapic->vcpuid = vcpuid;
1981*de5ea6b6SNeel Natu 	vlapic->apic_page = (struct LAPIC *)&vmx->apic_page[vcpuid];
1982*de5ea6b6SNeel Natu 
1983*de5ea6b6SNeel Natu 	vlapic_init(vlapic);
1984*de5ea6b6SNeel Natu 
1985*de5ea6b6SNeel Natu 	return (vlapic);
1986*de5ea6b6SNeel Natu }
1987*de5ea6b6SNeel Natu 
1988*de5ea6b6SNeel Natu static void
1989*de5ea6b6SNeel Natu vmx_vlapic_cleanup(void *arg, struct vlapic *vlapic)
1990*de5ea6b6SNeel Natu {
1991*de5ea6b6SNeel Natu 
1992*de5ea6b6SNeel Natu 	vlapic_cleanup(vlapic);
1993*de5ea6b6SNeel Natu 	free(vlapic, M_VLAPIC);
1994*de5ea6b6SNeel Natu }
1995*de5ea6b6SNeel Natu 
1996366f6083SPeter Grehan struct vmm_ops vmm_ops_intel = {
1997366f6083SPeter Grehan 	vmx_init,
1998366f6083SPeter Grehan 	vmx_cleanup,
199963e62d39SJohn Baldwin 	vmx_restore,
2000366f6083SPeter Grehan 	vmx_vminit,
2001366f6083SPeter Grehan 	vmx_run,
2002366f6083SPeter Grehan 	vmx_vmcleanup,
2003366f6083SPeter Grehan 	vmx_getreg,
2004366f6083SPeter Grehan 	vmx_setreg,
2005366f6083SPeter Grehan 	vmx_getdesc,
2006366f6083SPeter Grehan 	vmx_setdesc,
2007366f6083SPeter Grehan 	vmx_inject,
2008366f6083SPeter Grehan 	vmx_getcap,
2009318224bbSNeel Natu 	vmx_setcap,
2010318224bbSNeel Natu 	ept_vmspace_alloc,
2011318224bbSNeel Natu 	ept_vmspace_free,
2012*de5ea6b6SNeel Natu 	vmx_vlapic_init,
2013*de5ea6b6SNeel Natu 	vmx_vlapic_cleanup,
2014366f6083SPeter Grehan };
2015