1366f6083SPeter Grehan /*- 2366f6083SPeter Grehan * Copyright (c) 2011 NetApp, Inc. 3366f6083SPeter Grehan * All rights reserved. 4366f6083SPeter Grehan * 5366f6083SPeter Grehan * Redistribution and use in source and binary forms, with or without 6366f6083SPeter Grehan * modification, are permitted provided that the following conditions 7366f6083SPeter Grehan * are met: 8366f6083SPeter Grehan * 1. Redistributions of source code must retain the above copyright 9366f6083SPeter Grehan * notice, this list of conditions and the following disclaimer. 10366f6083SPeter Grehan * 2. Redistributions in binary form must reproduce the above copyright 11366f6083SPeter Grehan * notice, this list of conditions and the following disclaimer in the 12366f6083SPeter Grehan * documentation and/or other materials provided with the distribution. 13366f6083SPeter Grehan * 14366f6083SPeter Grehan * THIS SOFTWARE IS PROVIDED BY NETAPP, INC ``AS IS'' AND 15366f6083SPeter Grehan * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 16366f6083SPeter Grehan * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 17366f6083SPeter Grehan * ARE DISCLAIMED. IN NO EVENT SHALL NETAPP, INC OR CONTRIBUTORS BE LIABLE 18366f6083SPeter Grehan * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 19366f6083SPeter Grehan * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 20366f6083SPeter Grehan * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 21366f6083SPeter Grehan * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 22366f6083SPeter Grehan * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 23366f6083SPeter Grehan * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 24366f6083SPeter Grehan * SUCH DAMAGE. 25366f6083SPeter Grehan * 26366f6083SPeter Grehan * $FreeBSD$ 27366f6083SPeter Grehan */ 28366f6083SPeter Grehan 29366f6083SPeter Grehan #include <sys/cdefs.h> 30366f6083SPeter Grehan __FBSDID("$FreeBSD$"); 31366f6083SPeter Grehan 32366f6083SPeter Grehan #include <sys/param.h> 33366f6083SPeter Grehan #include <sys/systm.h> 34366f6083SPeter Grehan #include <sys/smp.h> 35366f6083SPeter Grehan #include <sys/kernel.h> 36366f6083SPeter Grehan #include <sys/malloc.h> 37366f6083SPeter Grehan #include <sys/pcpu.h> 38366f6083SPeter Grehan #include <sys/proc.h> 39366f6083SPeter Grehan 40366f6083SPeter Grehan #include <vm/vm.h> 41366f6083SPeter Grehan #include <vm/pmap.h> 42366f6083SPeter Grehan 43366f6083SPeter Grehan #include <machine/psl.h> 44366f6083SPeter Grehan #include <machine/cpufunc.h> 458b287612SJohn Baldwin #include <machine/md_var.h> 46366f6083SPeter Grehan #include <machine/pmap.h> 47366f6083SPeter Grehan #include <machine/segments.h> 48608f97c3SPeter Grehan #include <machine/specialreg.h> 49366f6083SPeter Grehan #include <machine/vmparam.h> 50366f6083SPeter Grehan 51a2da7af6SNeel Natu #include <x86/apicreg.h> 52a2da7af6SNeel Natu 53366f6083SPeter Grehan #include <machine/vmm.h> 54b01c2033SNeel Natu #include "vmm_host.h" 55366f6083SPeter Grehan #include "vmm_lapic.h" 56366f6083SPeter Grehan #include "vmm_msr.h" 57366f6083SPeter Grehan #include "vmm_ktr.h" 58366f6083SPeter Grehan #include "vmm_stat.h" 59366f6083SPeter Grehan 60366f6083SPeter Grehan #include "vmx_msr.h" 61366f6083SPeter Grehan #include "ept.h" 62366f6083SPeter Grehan #include "vmx_cpufunc.h" 63366f6083SPeter Grehan #include "vmx.h" 64366f6083SPeter Grehan #include "x86.h" 65366f6083SPeter Grehan #include "vmx_controls.h" 66366f6083SPeter Grehan 67366f6083SPeter Grehan #define PINBASED_CTLS_ONE_SETTING \ 68366f6083SPeter Grehan (PINBASED_EXTINT_EXITING | \ 69366f6083SPeter Grehan PINBASED_NMI_EXITING | \ 70366f6083SPeter Grehan PINBASED_VIRTUAL_NMI) 71366f6083SPeter Grehan #define PINBASED_CTLS_ZERO_SETTING 0 72366f6083SPeter Grehan 73366f6083SPeter Grehan #define PROCBASED_CTLS_WINDOW_SETTING \ 74366f6083SPeter Grehan (PROCBASED_INT_WINDOW_EXITING | \ 75366f6083SPeter Grehan PROCBASED_NMI_WINDOW_EXITING) 76366f6083SPeter Grehan 77366f6083SPeter Grehan #define PROCBASED_CTLS_ONE_SETTING \ 78366f6083SPeter Grehan (PROCBASED_SECONDARY_CONTROLS | \ 79366f6083SPeter Grehan PROCBASED_IO_EXITING | \ 80366f6083SPeter Grehan PROCBASED_MSR_BITMAPS | \ 81366f6083SPeter Grehan PROCBASED_CTLS_WINDOW_SETTING) 82366f6083SPeter Grehan #define PROCBASED_CTLS_ZERO_SETTING \ 83366f6083SPeter Grehan (PROCBASED_CR3_LOAD_EXITING | \ 84366f6083SPeter Grehan PROCBASED_CR3_STORE_EXITING | \ 85366f6083SPeter Grehan PROCBASED_IO_BITMAPS) 86366f6083SPeter Grehan 87366f6083SPeter Grehan #define PROCBASED_CTLS2_ONE_SETTING PROCBASED2_ENABLE_EPT 88366f6083SPeter Grehan #define PROCBASED_CTLS2_ZERO_SETTING 0 89366f6083SPeter Grehan 90608f97c3SPeter Grehan #define VM_EXIT_CTLS_ONE_SETTING_NO_PAT \ 91366f6083SPeter Grehan (VM_EXIT_HOST_LMA | \ 92366f6083SPeter Grehan VM_EXIT_SAVE_EFER | \ 93366f6083SPeter Grehan VM_EXIT_LOAD_EFER) 94608f97c3SPeter Grehan 95608f97c3SPeter Grehan #define VM_EXIT_CTLS_ONE_SETTING \ 96608f97c3SPeter Grehan (VM_EXIT_CTLS_ONE_SETTING_NO_PAT | \ 97608f97c3SPeter Grehan VM_EXIT_SAVE_PAT | \ 98608f97c3SPeter Grehan VM_EXIT_LOAD_PAT) 99366f6083SPeter Grehan #define VM_EXIT_CTLS_ZERO_SETTING VM_EXIT_SAVE_DEBUG_CONTROLS 100366f6083SPeter Grehan 101608f97c3SPeter Grehan #define VM_ENTRY_CTLS_ONE_SETTING_NO_PAT VM_ENTRY_LOAD_EFER 102608f97c3SPeter Grehan 103366f6083SPeter Grehan #define VM_ENTRY_CTLS_ONE_SETTING \ 104608f97c3SPeter Grehan (VM_ENTRY_CTLS_ONE_SETTING_NO_PAT | \ 105608f97c3SPeter Grehan VM_ENTRY_LOAD_PAT) 106366f6083SPeter Grehan #define VM_ENTRY_CTLS_ZERO_SETTING \ 107366f6083SPeter Grehan (VM_ENTRY_LOAD_DEBUG_CONTROLS | \ 108366f6083SPeter Grehan VM_ENTRY_INTO_SMM | \ 109366f6083SPeter Grehan VM_ENTRY_DEACTIVATE_DUAL_MONITOR) 110366f6083SPeter Grehan 111366f6083SPeter Grehan #define guest_msr_rw(vmx, msr) \ 112366f6083SPeter Grehan msr_bitmap_change_access((vmx)->msr_bitmap, (msr), MSR_BITMAP_ACCESS_RW) 113366f6083SPeter Grehan 114366f6083SPeter Grehan #define HANDLED 1 115366f6083SPeter Grehan #define UNHANDLED 0 116366f6083SPeter Grehan 117366f6083SPeter Grehan MALLOC_DEFINE(M_VMX, "vmx", "vmx"); 118366f6083SPeter Grehan 119b3996dd4SJohn Baldwin int vmxon_enabled[MAXCPU]; 120366f6083SPeter Grehan static char vmxon_region[MAXCPU][PAGE_SIZE] __aligned(PAGE_SIZE); 121366f6083SPeter Grehan 122366f6083SPeter Grehan static uint32_t pinbased_ctls, procbased_ctls, procbased_ctls2; 123366f6083SPeter Grehan static uint32_t exit_ctls, entry_ctls; 124366f6083SPeter Grehan 125366f6083SPeter Grehan static uint64_t cr0_ones_mask, cr0_zeros_mask; 126366f6083SPeter Grehan static uint64_t cr4_ones_mask, cr4_zeros_mask; 127366f6083SPeter Grehan 128366f6083SPeter Grehan static volatile u_int nextvpid; 129366f6083SPeter Grehan 130608f97c3SPeter Grehan static int vmx_no_patmsr; 131608f97c3SPeter Grehan 132366f6083SPeter Grehan /* 133366f6083SPeter Grehan * Virtual NMI blocking conditions. 134366f6083SPeter Grehan * 135366f6083SPeter Grehan * Some processor implementations also require NMI to be blocked if 136366f6083SPeter Grehan * the STI_BLOCKING bit is set. It is possible to detect this at runtime 137366f6083SPeter Grehan * based on the (exit_reason,exit_qual) tuple being set to 138366f6083SPeter Grehan * (EXIT_REASON_INVAL_VMCS, EXIT_QUAL_NMI_WHILE_STI_BLOCKING). 139366f6083SPeter Grehan * 140366f6083SPeter Grehan * We take the easy way out and also include STI_BLOCKING as one of the 141366f6083SPeter Grehan * gating items for vNMI injection. 142366f6083SPeter Grehan */ 143366f6083SPeter Grehan static uint64_t nmi_blocking_bits = VMCS_INTERRUPTIBILITY_MOVSS_BLOCKING | 144366f6083SPeter Grehan VMCS_INTERRUPTIBILITY_NMI_BLOCKING | 145366f6083SPeter Grehan VMCS_INTERRUPTIBILITY_STI_BLOCKING; 146366f6083SPeter Grehan 147366f6083SPeter Grehan /* 148366f6083SPeter Grehan * Optional capabilities 149366f6083SPeter Grehan */ 150366f6083SPeter Grehan static int cap_halt_exit; 151366f6083SPeter Grehan static int cap_pause_exit; 152366f6083SPeter Grehan static int cap_unrestricted_guest; 153366f6083SPeter Grehan static int cap_monitor_trap; 154366f6083SPeter Grehan 155366f6083SPeter Grehan /* statistics */ 156366f6083SPeter Grehan static VMM_STAT_DEFINE(VCPU_MIGRATIONS, "vcpu migration across host cpus"); 157366f6083SPeter Grehan static VMM_STAT_DEFINE(VMEXIT_EXTINT, "vm exits due to external interrupt"); 158f76fc5d4SNeel Natu static VMM_STAT_DEFINE(VMEXIT_HLT_IGNORED, "number of times hlt was ignored"); 159f76fc5d4SNeel Natu static VMM_STAT_DEFINE(VMEXIT_HLT, "number of times hlt was intercepted"); 160366f6083SPeter Grehan 161366f6083SPeter Grehan #ifdef KTR 162366f6083SPeter Grehan static const char * 163366f6083SPeter Grehan exit_reason_to_str(int reason) 164366f6083SPeter Grehan { 165366f6083SPeter Grehan static char reasonbuf[32]; 166366f6083SPeter Grehan 167366f6083SPeter Grehan switch (reason) { 168366f6083SPeter Grehan case EXIT_REASON_EXCEPTION: 169366f6083SPeter Grehan return "exception"; 170366f6083SPeter Grehan case EXIT_REASON_EXT_INTR: 171366f6083SPeter Grehan return "extint"; 172366f6083SPeter Grehan case EXIT_REASON_TRIPLE_FAULT: 173366f6083SPeter Grehan return "triplefault"; 174366f6083SPeter Grehan case EXIT_REASON_INIT: 175366f6083SPeter Grehan return "init"; 176366f6083SPeter Grehan case EXIT_REASON_SIPI: 177366f6083SPeter Grehan return "sipi"; 178366f6083SPeter Grehan case EXIT_REASON_IO_SMI: 179366f6083SPeter Grehan return "iosmi"; 180366f6083SPeter Grehan case EXIT_REASON_SMI: 181366f6083SPeter Grehan return "smi"; 182366f6083SPeter Grehan case EXIT_REASON_INTR_WINDOW: 183366f6083SPeter Grehan return "intrwindow"; 184366f6083SPeter Grehan case EXIT_REASON_NMI_WINDOW: 185366f6083SPeter Grehan return "nmiwindow"; 186366f6083SPeter Grehan case EXIT_REASON_TASK_SWITCH: 187366f6083SPeter Grehan return "taskswitch"; 188366f6083SPeter Grehan case EXIT_REASON_CPUID: 189366f6083SPeter Grehan return "cpuid"; 190366f6083SPeter Grehan case EXIT_REASON_GETSEC: 191366f6083SPeter Grehan return "getsec"; 192366f6083SPeter Grehan case EXIT_REASON_HLT: 193366f6083SPeter Grehan return "hlt"; 194366f6083SPeter Grehan case EXIT_REASON_INVD: 195366f6083SPeter Grehan return "invd"; 196366f6083SPeter Grehan case EXIT_REASON_INVLPG: 197366f6083SPeter Grehan return "invlpg"; 198366f6083SPeter Grehan case EXIT_REASON_RDPMC: 199366f6083SPeter Grehan return "rdpmc"; 200366f6083SPeter Grehan case EXIT_REASON_RDTSC: 201366f6083SPeter Grehan return "rdtsc"; 202366f6083SPeter Grehan case EXIT_REASON_RSM: 203366f6083SPeter Grehan return "rsm"; 204366f6083SPeter Grehan case EXIT_REASON_VMCALL: 205366f6083SPeter Grehan return "vmcall"; 206366f6083SPeter Grehan case EXIT_REASON_VMCLEAR: 207366f6083SPeter Grehan return "vmclear"; 208366f6083SPeter Grehan case EXIT_REASON_VMLAUNCH: 209366f6083SPeter Grehan return "vmlaunch"; 210366f6083SPeter Grehan case EXIT_REASON_VMPTRLD: 211366f6083SPeter Grehan return "vmptrld"; 212366f6083SPeter Grehan case EXIT_REASON_VMPTRST: 213366f6083SPeter Grehan return "vmptrst"; 214366f6083SPeter Grehan case EXIT_REASON_VMREAD: 215366f6083SPeter Grehan return "vmread"; 216366f6083SPeter Grehan case EXIT_REASON_VMRESUME: 217366f6083SPeter Grehan return "vmresume"; 218366f6083SPeter Grehan case EXIT_REASON_VMWRITE: 219366f6083SPeter Grehan return "vmwrite"; 220366f6083SPeter Grehan case EXIT_REASON_VMXOFF: 221366f6083SPeter Grehan return "vmxoff"; 222366f6083SPeter Grehan case EXIT_REASON_VMXON: 223366f6083SPeter Grehan return "vmxon"; 224366f6083SPeter Grehan case EXIT_REASON_CR_ACCESS: 225366f6083SPeter Grehan return "craccess"; 226366f6083SPeter Grehan case EXIT_REASON_DR_ACCESS: 227366f6083SPeter Grehan return "draccess"; 228366f6083SPeter Grehan case EXIT_REASON_INOUT: 229366f6083SPeter Grehan return "inout"; 230366f6083SPeter Grehan case EXIT_REASON_RDMSR: 231366f6083SPeter Grehan return "rdmsr"; 232366f6083SPeter Grehan case EXIT_REASON_WRMSR: 233366f6083SPeter Grehan return "wrmsr"; 234366f6083SPeter Grehan case EXIT_REASON_INVAL_VMCS: 235366f6083SPeter Grehan return "invalvmcs"; 236366f6083SPeter Grehan case EXIT_REASON_INVAL_MSR: 237366f6083SPeter Grehan return "invalmsr"; 238366f6083SPeter Grehan case EXIT_REASON_MWAIT: 239366f6083SPeter Grehan return "mwait"; 240366f6083SPeter Grehan case EXIT_REASON_MTF: 241366f6083SPeter Grehan return "mtf"; 242366f6083SPeter Grehan case EXIT_REASON_MONITOR: 243366f6083SPeter Grehan return "monitor"; 244366f6083SPeter Grehan case EXIT_REASON_PAUSE: 245366f6083SPeter Grehan return "pause"; 246366f6083SPeter Grehan case EXIT_REASON_MCE: 247366f6083SPeter Grehan return "mce"; 248366f6083SPeter Grehan case EXIT_REASON_TPR: 249366f6083SPeter Grehan return "tpr"; 250366f6083SPeter Grehan case EXIT_REASON_APIC: 251366f6083SPeter Grehan return "apic"; 252366f6083SPeter Grehan case EXIT_REASON_GDTR_IDTR: 253366f6083SPeter Grehan return "gdtridtr"; 254366f6083SPeter Grehan case EXIT_REASON_LDTR_TR: 255366f6083SPeter Grehan return "ldtrtr"; 256366f6083SPeter Grehan case EXIT_REASON_EPT_FAULT: 257366f6083SPeter Grehan return "eptfault"; 258366f6083SPeter Grehan case EXIT_REASON_EPT_MISCONFIG: 259366f6083SPeter Grehan return "eptmisconfig"; 260366f6083SPeter Grehan case EXIT_REASON_INVEPT: 261366f6083SPeter Grehan return "invept"; 262366f6083SPeter Grehan case EXIT_REASON_RDTSCP: 263366f6083SPeter Grehan return "rdtscp"; 264366f6083SPeter Grehan case EXIT_REASON_VMX_PREEMPT: 265366f6083SPeter Grehan return "vmxpreempt"; 266366f6083SPeter Grehan case EXIT_REASON_INVVPID: 267366f6083SPeter Grehan return "invvpid"; 268366f6083SPeter Grehan case EXIT_REASON_WBINVD: 269366f6083SPeter Grehan return "wbinvd"; 270366f6083SPeter Grehan case EXIT_REASON_XSETBV: 271366f6083SPeter Grehan return "xsetbv"; 272366f6083SPeter Grehan default: 273366f6083SPeter Grehan snprintf(reasonbuf, sizeof(reasonbuf), "%d", reason); 274366f6083SPeter Grehan return (reasonbuf); 275366f6083SPeter Grehan } 276366f6083SPeter Grehan } 277366f6083SPeter Grehan 278366f6083SPeter Grehan #ifdef SETJMP_TRACE 279366f6083SPeter Grehan static const char * 280366f6083SPeter Grehan vmx_setjmp_rc2str(int rc) 281366f6083SPeter Grehan { 282366f6083SPeter Grehan switch (rc) { 283366f6083SPeter Grehan case VMX_RETURN_DIRECT: 284366f6083SPeter Grehan return "direct"; 285366f6083SPeter Grehan case VMX_RETURN_LONGJMP: 286366f6083SPeter Grehan return "longjmp"; 287366f6083SPeter Grehan case VMX_RETURN_VMRESUME: 288366f6083SPeter Grehan return "vmresume"; 289366f6083SPeter Grehan case VMX_RETURN_VMLAUNCH: 290366f6083SPeter Grehan return "vmlaunch"; 291eeefa4e4SNeel Natu case VMX_RETURN_AST: 292eeefa4e4SNeel Natu return "ast"; 293366f6083SPeter Grehan default: 294366f6083SPeter Grehan return "unknown"; 295366f6083SPeter Grehan } 296366f6083SPeter Grehan } 297366f6083SPeter Grehan 298366f6083SPeter Grehan #define SETJMP_TRACE(vmx, vcpu, vmxctx, regname) \ 299366f6083SPeter Grehan VMM_CTR1((vmx)->vm, (vcpu), "setjmp trace " #regname " 0x%016lx", \ 300366f6083SPeter Grehan (vmxctx)->regname) 301366f6083SPeter Grehan 302366f6083SPeter Grehan static void 303366f6083SPeter Grehan vmx_setjmp_trace(struct vmx *vmx, int vcpu, struct vmxctx *vmxctx, int rc) 304366f6083SPeter Grehan { 305366f6083SPeter Grehan uint64_t host_rip, host_rsp; 306366f6083SPeter Grehan 307366f6083SPeter Grehan if (vmxctx != &vmx->ctx[vcpu]) 308366f6083SPeter Grehan panic("vmx_setjmp_trace: invalid vmxctx %p; should be %p", 309366f6083SPeter Grehan vmxctx, &vmx->ctx[vcpu]); 310366f6083SPeter Grehan 311366f6083SPeter Grehan VMM_CTR1((vmx)->vm, (vcpu), "vmxctx = %p", vmxctx); 312366f6083SPeter Grehan VMM_CTR2((vmx)->vm, (vcpu), "setjmp return code %s(%d)", 313366f6083SPeter Grehan vmx_setjmp_rc2str(rc), rc); 314366f6083SPeter Grehan 315366f6083SPeter Grehan host_rsp = host_rip = ~0; 316366f6083SPeter Grehan vmread(VMCS_HOST_RIP, &host_rip); 317366f6083SPeter Grehan vmread(VMCS_HOST_RSP, &host_rsp); 318366f6083SPeter Grehan VMM_CTR2((vmx)->vm, (vcpu), "vmcs host_rip 0x%016lx, host_rsp 0x%016lx", 319366f6083SPeter Grehan host_rip, host_rsp); 320366f6083SPeter Grehan 321366f6083SPeter Grehan SETJMP_TRACE(vmx, vcpu, vmxctx, host_r15); 322366f6083SPeter Grehan SETJMP_TRACE(vmx, vcpu, vmxctx, host_r14); 323366f6083SPeter Grehan SETJMP_TRACE(vmx, vcpu, vmxctx, host_r13); 324366f6083SPeter Grehan SETJMP_TRACE(vmx, vcpu, vmxctx, host_r12); 325366f6083SPeter Grehan SETJMP_TRACE(vmx, vcpu, vmxctx, host_rbp); 326366f6083SPeter Grehan SETJMP_TRACE(vmx, vcpu, vmxctx, host_rsp); 327366f6083SPeter Grehan SETJMP_TRACE(vmx, vcpu, vmxctx, host_rbx); 328366f6083SPeter Grehan SETJMP_TRACE(vmx, vcpu, vmxctx, host_rip); 329366f6083SPeter Grehan 330366f6083SPeter Grehan SETJMP_TRACE(vmx, vcpu, vmxctx, guest_rdi); 331366f6083SPeter Grehan SETJMP_TRACE(vmx, vcpu, vmxctx, guest_rsi); 332366f6083SPeter Grehan SETJMP_TRACE(vmx, vcpu, vmxctx, guest_rdx); 333366f6083SPeter Grehan SETJMP_TRACE(vmx, vcpu, vmxctx, guest_rcx); 334366f6083SPeter Grehan SETJMP_TRACE(vmx, vcpu, vmxctx, guest_r8); 335366f6083SPeter Grehan SETJMP_TRACE(vmx, vcpu, vmxctx, guest_r9); 336366f6083SPeter Grehan SETJMP_TRACE(vmx, vcpu, vmxctx, guest_rax); 337366f6083SPeter Grehan SETJMP_TRACE(vmx, vcpu, vmxctx, guest_rbx); 338366f6083SPeter Grehan SETJMP_TRACE(vmx, vcpu, vmxctx, guest_rbp); 339366f6083SPeter Grehan SETJMP_TRACE(vmx, vcpu, vmxctx, guest_r10); 340366f6083SPeter Grehan SETJMP_TRACE(vmx, vcpu, vmxctx, guest_r11); 341366f6083SPeter Grehan SETJMP_TRACE(vmx, vcpu, vmxctx, guest_r12); 342366f6083SPeter Grehan SETJMP_TRACE(vmx, vcpu, vmxctx, guest_r13); 343366f6083SPeter Grehan SETJMP_TRACE(vmx, vcpu, vmxctx, guest_r14); 344366f6083SPeter Grehan SETJMP_TRACE(vmx, vcpu, vmxctx, guest_r15); 345366f6083SPeter Grehan SETJMP_TRACE(vmx, vcpu, vmxctx, guest_cr2); 346366f6083SPeter Grehan } 347366f6083SPeter Grehan #endif 348366f6083SPeter Grehan #else 349366f6083SPeter Grehan static void __inline 350366f6083SPeter Grehan vmx_setjmp_trace(struct vmx *vmx, int vcpu, struct vmxctx *vmxctx, int rc) 351366f6083SPeter Grehan { 352366f6083SPeter Grehan return; 353366f6083SPeter Grehan } 354366f6083SPeter Grehan #endif /* KTR */ 355366f6083SPeter Grehan 356366f6083SPeter Grehan u_long 357366f6083SPeter Grehan vmx_fix_cr0(u_long cr0) 358366f6083SPeter Grehan { 359366f6083SPeter Grehan 360366f6083SPeter Grehan return ((cr0 | cr0_ones_mask) & ~cr0_zeros_mask); 361366f6083SPeter Grehan } 362366f6083SPeter Grehan 363366f6083SPeter Grehan u_long 364366f6083SPeter Grehan vmx_fix_cr4(u_long cr4) 365366f6083SPeter Grehan { 366366f6083SPeter Grehan 367366f6083SPeter Grehan return ((cr4 | cr4_ones_mask) & ~cr4_zeros_mask); 368366f6083SPeter Grehan } 369366f6083SPeter Grehan 370366f6083SPeter Grehan static void 371366f6083SPeter Grehan msr_save_area_init(struct msr_entry *g_area, int *g_count) 372366f6083SPeter Grehan { 373366f6083SPeter Grehan int cnt; 374366f6083SPeter Grehan 375366f6083SPeter Grehan static struct msr_entry guest_msrs[] = { 376366f6083SPeter Grehan { MSR_KGSBASE, 0, 0 }, 377366f6083SPeter Grehan }; 378366f6083SPeter Grehan 379366f6083SPeter Grehan cnt = sizeof(guest_msrs) / sizeof(guest_msrs[0]); 380366f6083SPeter Grehan if (cnt > GUEST_MSR_MAX_ENTRIES) 381366f6083SPeter Grehan panic("guest msr save area overrun"); 382366f6083SPeter Grehan bcopy(guest_msrs, g_area, sizeof(guest_msrs)); 383366f6083SPeter Grehan *g_count = cnt; 384366f6083SPeter Grehan } 385366f6083SPeter Grehan 386366f6083SPeter Grehan static void 387366f6083SPeter Grehan vmx_disable(void *arg __unused) 388366f6083SPeter Grehan { 389366f6083SPeter Grehan struct invvpid_desc invvpid_desc = { 0 }; 390366f6083SPeter Grehan struct invept_desc invept_desc = { 0 }; 391366f6083SPeter Grehan 392366f6083SPeter Grehan if (vmxon_enabled[curcpu]) { 393366f6083SPeter Grehan /* 394366f6083SPeter Grehan * See sections 25.3.3.3 and 25.3.3.4 in Intel Vol 3b. 395366f6083SPeter Grehan * 396366f6083SPeter Grehan * VMXON or VMXOFF are not required to invalidate any TLB 397366f6083SPeter Grehan * caching structures. This prevents potential retention of 398366f6083SPeter Grehan * cached information in the TLB between distinct VMX episodes. 399366f6083SPeter Grehan */ 400366f6083SPeter Grehan invvpid(INVVPID_TYPE_ALL_CONTEXTS, invvpid_desc); 401366f6083SPeter Grehan invept(INVEPT_TYPE_ALL_CONTEXTS, invept_desc); 402366f6083SPeter Grehan vmxoff(); 403366f6083SPeter Grehan } 404366f6083SPeter Grehan load_cr4(rcr4() & ~CR4_VMXE); 405366f6083SPeter Grehan } 406366f6083SPeter Grehan 407366f6083SPeter Grehan static int 408366f6083SPeter Grehan vmx_cleanup(void) 409366f6083SPeter Grehan { 410366f6083SPeter Grehan 411366f6083SPeter Grehan smp_rendezvous(NULL, vmx_disable, NULL, NULL); 412366f6083SPeter Grehan 413366f6083SPeter Grehan return (0); 414366f6083SPeter Grehan } 415366f6083SPeter Grehan 416366f6083SPeter Grehan static void 417366f6083SPeter Grehan vmx_enable(void *arg __unused) 418366f6083SPeter Grehan { 419366f6083SPeter Grehan int error; 420366f6083SPeter Grehan 421366f6083SPeter Grehan load_cr4(rcr4() | CR4_VMXE); 422366f6083SPeter Grehan 423366f6083SPeter Grehan *(uint32_t *)vmxon_region[curcpu] = vmx_revision(); 424366f6083SPeter Grehan error = vmxon(vmxon_region[curcpu]); 425366f6083SPeter Grehan if (error == 0) 426366f6083SPeter Grehan vmxon_enabled[curcpu] = 1; 427366f6083SPeter Grehan } 428366f6083SPeter Grehan 429366f6083SPeter Grehan static int 430366f6083SPeter Grehan vmx_init(void) 431366f6083SPeter Grehan { 432366f6083SPeter Grehan int error; 4334bff7fadSNeel Natu uint64_t fixed0, fixed1, feature_control; 434366f6083SPeter Grehan uint32_t tmp; 435366f6083SPeter Grehan 436366f6083SPeter Grehan /* CPUID.1:ECX[bit 5] must be 1 for processor to support VMX */ 4378b287612SJohn Baldwin if (!(cpu_feature2 & CPUID2_VMX)) { 438366f6083SPeter Grehan printf("vmx_init: processor does not support VMX operation\n"); 439366f6083SPeter Grehan return (ENXIO); 440366f6083SPeter Grehan } 441366f6083SPeter Grehan 4424bff7fadSNeel Natu /* 4434bff7fadSNeel Natu * Verify that MSR_IA32_FEATURE_CONTROL lock and VMXON enable bits 4444bff7fadSNeel Natu * are set (bits 0 and 2 respectively). 4454bff7fadSNeel Natu */ 4464bff7fadSNeel Natu feature_control = rdmsr(MSR_IA32_FEATURE_CONTROL); 4474bff7fadSNeel Natu if ((feature_control & 0x5) != 0x5) { 4484bff7fadSNeel Natu printf("vmx_init: VMX operation disabled by BIOS\n"); 4494bff7fadSNeel Natu return (ENXIO); 4504bff7fadSNeel Natu } 4514bff7fadSNeel Natu 452366f6083SPeter Grehan /* Check support for primary processor-based VM-execution controls */ 453366f6083SPeter Grehan error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS, 454366f6083SPeter Grehan MSR_VMX_TRUE_PROCBASED_CTLS, 455366f6083SPeter Grehan PROCBASED_CTLS_ONE_SETTING, 456366f6083SPeter Grehan PROCBASED_CTLS_ZERO_SETTING, &procbased_ctls); 457366f6083SPeter Grehan if (error) { 458366f6083SPeter Grehan printf("vmx_init: processor does not support desired primary " 459366f6083SPeter Grehan "processor-based controls\n"); 460366f6083SPeter Grehan return (error); 461366f6083SPeter Grehan } 462366f6083SPeter Grehan 463366f6083SPeter Grehan /* Clear the processor-based ctl bits that are set on demand */ 464366f6083SPeter Grehan procbased_ctls &= ~PROCBASED_CTLS_WINDOW_SETTING; 465366f6083SPeter Grehan 466366f6083SPeter Grehan /* Check support for secondary processor-based VM-execution controls */ 467366f6083SPeter Grehan error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2, 468366f6083SPeter Grehan MSR_VMX_PROCBASED_CTLS2, 469366f6083SPeter Grehan PROCBASED_CTLS2_ONE_SETTING, 470366f6083SPeter Grehan PROCBASED_CTLS2_ZERO_SETTING, &procbased_ctls2); 471366f6083SPeter Grehan if (error) { 472366f6083SPeter Grehan printf("vmx_init: processor does not support desired secondary " 473366f6083SPeter Grehan "processor-based controls\n"); 474366f6083SPeter Grehan return (error); 475366f6083SPeter Grehan } 476366f6083SPeter Grehan 477366f6083SPeter Grehan /* Check support for VPID */ 478366f6083SPeter Grehan error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2, MSR_VMX_PROCBASED_CTLS2, 479366f6083SPeter Grehan PROCBASED2_ENABLE_VPID, 0, &tmp); 480366f6083SPeter Grehan if (error == 0) 481366f6083SPeter Grehan procbased_ctls2 |= PROCBASED2_ENABLE_VPID; 482366f6083SPeter Grehan 483366f6083SPeter Grehan /* Check support for pin-based VM-execution controls */ 484366f6083SPeter Grehan error = vmx_set_ctlreg(MSR_VMX_PINBASED_CTLS, 485366f6083SPeter Grehan MSR_VMX_TRUE_PINBASED_CTLS, 486366f6083SPeter Grehan PINBASED_CTLS_ONE_SETTING, 487366f6083SPeter Grehan PINBASED_CTLS_ZERO_SETTING, &pinbased_ctls); 488366f6083SPeter Grehan if (error) { 489366f6083SPeter Grehan printf("vmx_init: processor does not support desired " 490366f6083SPeter Grehan "pin-based controls\n"); 491366f6083SPeter Grehan return (error); 492366f6083SPeter Grehan } 493366f6083SPeter Grehan 494366f6083SPeter Grehan /* Check support for VM-exit controls */ 495366f6083SPeter Grehan error = vmx_set_ctlreg(MSR_VMX_EXIT_CTLS, MSR_VMX_TRUE_EXIT_CTLS, 496366f6083SPeter Grehan VM_EXIT_CTLS_ONE_SETTING, 497366f6083SPeter Grehan VM_EXIT_CTLS_ZERO_SETTING, 498366f6083SPeter Grehan &exit_ctls); 499366f6083SPeter Grehan if (error) { 500608f97c3SPeter Grehan /* Try again without the PAT MSR bits */ 501608f97c3SPeter Grehan error = vmx_set_ctlreg(MSR_VMX_EXIT_CTLS, 502608f97c3SPeter Grehan MSR_VMX_TRUE_EXIT_CTLS, 503608f97c3SPeter Grehan VM_EXIT_CTLS_ONE_SETTING_NO_PAT, 504608f97c3SPeter Grehan VM_EXIT_CTLS_ZERO_SETTING, 505608f97c3SPeter Grehan &exit_ctls); 506608f97c3SPeter Grehan if (error) { 507366f6083SPeter Grehan printf("vmx_init: processor does not support desired " 508366f6083SPeter Grehan "exit controls\n"); 509366f6083SPeter Grehan return (error); 510608f97c3SPeter Grehan } else { 511608f97c3SPeter Grehan if (bootverbose) 512608f97c3SPeter Grehan printf("vmm: PAT MSR access not supported\n"); 513608f97c3SPeter Grehan guest_msr_valid(MSR_PAT); 514608f97c3SPeter Grehan vmx_no_patmsr = 1; 515608f97c3SPeter Grehan } 516366f6083SPeter Grehan } 517366f6083SPeter Grehan 518366f6083SPeter Grehan /* Check support for VM-entry controls */ 519608f97c3SPeter Grehan if (!vmx_no_patmsr) { 520608f97c3SPeter Grehan error = vmx_set_ctlreg(MSR_VMX_ENTRY_CTLS, 521608f97c3SPeter Grehan MSR_VMX_TRUE_ENTRY_CTLS, 522366f6083SPeter Grehan VM_ENTRY_CTLS_ONE_SETTING, 523366f6083SPeter Grehan VM_ENTRY_CTLS_ZERO_SETTING, 524366f6083SPeter Grehan &entry_ctls); 525608f97c3SPeter Grehan } else { 526608f97c3SPeter Grehan error = vmx_set_ctlreg(MSR_VMX_ENTRY_CTLS, 527608f97c3SPeter Grehan MSR_VMX_TRUE_ENTRY_CTLS, 528608f97c3SPeter Grehan VM_ENTRY_CTLS_ONE_SETTING_NO_PAT, 529608f97c3SPeter Grehan VM_ENTRY_CTLS_ZERO_SETTING, 530608f97c3SPeter Grehan &entry_ctls); 531608f97c3SPeter Grehan } 532608f97c3SPeter Grehan 533366f6083SPeter Grehan if (error) { 534366f6083SPeter Grehan printf("vmx_init: processor does not support desired " 535366f6083SPeter Grehan "entry controls\n"); 536366f6083SPeter Grehan return (error); 537366f6083SPeter Grehan } 538366f6083SPeter Grehan 539366f6083SPeter Grehan /* 540366f6083SPeter Grehan * Check support for optional features by testing them 541366f6083SPeter Grehan * as individual bits 542366f6083SPeter Grehan */ 543366f6083SPeter Grehan cap_halt_exit = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS, 544366f6083SPeter Grehan MSR_VMX_TRUE_PROCBASED_CTLS, 545366f6083SPeter Grehan PROCBASED_HLT_EXITING, 0, 546366f6083SPeter Grehan &tmp) == 0); 547366f6083SPeter Grehan 548366f6083SPeter Grehan cap_monitor_trap = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS, 549366f6083SPeter Grehan MSR_VMX_PROCBASED_CTLS, 550366f6083SPeter Grehan PROCBASED_MTF, 0, 551366f6083SPeter Grehan &tmp) == 0); 552366f6083SPeter Grehan 553366f6083SPeter Grehan cap_pause_exit = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS, 554366f6083SPeter Grehan MSR_VMX_TRUE_PROCBASED_CTLS, 555366f6083SPeter Grehan PROCBASED_PAUSE_EXITING, 0, 556366f6083SPeter Grehan &tmp) == 0); 557366f6083SPeter Grehan 558366f6083SPeter Grehan cap_unrestricted_guest = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2, 559366f6083SPeter Grehan MSR_VMX_PROCBASED_CTLS2, 560366f6083SPeter Grehan PROCBASED2_UNRESTRICTED_GUEST, 0, 561366f6083SPeter Grehan &tmp) == 0); 562366f6083SPeter Grehan 563366f6083SPeter Grehan /* Initialize EPT */ 564366f6083SPeter Grehan error = ept_init(); 565366f6083SPeter Grehan if (error) { 566366f6083SPeter Grehan printf("vmx_init: ept initialization failed (%d)\n", error); 567366f6083SPeter Grehan return (error); 568366f6083SPeter Grehan } 569366f6083SPeter Grehan 570366f6083SPeter Grehan /* 571366f6083SPeter Grehan * Stash the cr0 and cr4 bits that must be fixed to 0 or 1 572366f6083SPeter Grehan */ 573366f6083SPeter Grehan fixed0 = rdmsr(MSR_VMX_CR0_FIXED0); 574366f6083SPeter Grehan fixed1 = rdmsr(MSR_VMX_CR0_FIXED1); 575366f6083SPeter Grehan cr0_ones_mask = fixed0 & fixed1; 576366f6083SPeter Grehan cr0_zeros_mask = ~fixed0 & ~fixed1; 577366f6083SPeter Grehan 578366f6083SPeter Grehan /* 579366f6083SPeter Grehan * CR0_PE and CR0_PG can be set to zero in VMX non-root operation 580366f6083SPeter Grehan * if unrestricted guest execution is allowed. 581366f6083SPeter Grehan */ 582366f6083SPeter Grehan if (cap_unrestricted_guest) 583366f6083SPeter Grehan cr0_ones_mask &= ~(CR0_PG | CR0_PE); 584366f6083SPeter Grehan 585366f6083SPeter Grehan /* 586366f6083SPeter Grehan * Do not allow the guest to set CR0_NW or CR0_CD. 587366f6083SPeter Grehan */ 588366f6083SPeter Grehan cr0_zeros_mask |= (CR0_NW | CR0_CD); 589366f6083SPeter Grehan 590366f6083SPeter Grehan fixed0 = rdmsr(MSR_VMX_CR4_FIXED0); 591366f6083SPeter Grehan fixed1 = rdmsr(MSR_VMX_CR4_FIXED1); 592366f6083SPeter Grehan cr4_ones_mask = fixed0 & fixed1; 593366f6083SPeter Grehan cr4_zeros_mask = ~fixed0 & ~fixed1; 594366f6083SPeter Grehan 595366f6083SPeter Grehan /* enable VMX operation */ 596366f6083SPeter Grehan smp_rendezvous(NULL, vmx_enable, NULL, NULL); 597366f6083SPeter Grehan 598366f6083SPeter Grehan return (0); 599366f6083SPeter Grehan } 600366f6083SPeter Grehan 601366f6083SPeter Grehan /* 602366f6083SPeter Grehan * If this processor does not support VPIDs then simply return 0. 603366f6083SPeter Grehan * 604366f6083SPeter Grehan * Otherwise generate the next value of VPID to use. Any value is alright 605366f6083SPeter Grehan * as long as it is non-zero. 606366f6083SPeter Grehan * 607366f6083SPeter Grehan * We always execute in VMX non-root context with EPT enabled. Thus all 608366f6083SPeter Grehan * combined mappings are tagged with the (EP4TA, VPID, PCID) tuple. This 609366f6083SPeter Grehan * in turn means that multiple VMs can share the same VPID as long as 610366f6083SPeter Grehan * they have distinct EPT page tables. 611366f6083SPeter Grehan * 612366f6083SPeter Grehan * XXX 613366f6083SPeter Grehan * We should optimize this so that it returns VPIDs that are not in 614366f6083SPeter Grehan * use. Then we will not unnecessarily invalidate mappings in 615366f6083SPeter Grehan * vmx_set_pcpu_defaults() just because two or more vcpus happen to 616366f6083SPeter Grehan * use the same 'vpid'. 617366f6083SPeter Grehan */ 618366f6083SPeter Grehan static uint16_t 619366f6083SPeter Grehan vmx_vpid(void) 620366f6083SPeter Grehan { 621366f6083SPeter Grehan uint16_t vpid = 0; 622366f6083SPeter Grehan 623366f6083SPeter Grehan if ((procbased_ctls2 & PROCBASED2_ENABLE_VPID) != 0) { 624366f6083SPeter Grehan do { 625366f6083SPeter Grehan vpid = atomic_fetchadd_int(&nextvpid, 1); 626366f6083SPeter Grehan } while (vpid == 0); 627366f6083SPeter Grehan } 628366f6083SPeter Grehan 629366f6083SPeter Grehan return (vpid); 630366f6083SPeter Grehan } 631366f6083SPeter Grehan 632366f6083SPeter Grehan static int 63339c21c2dSNeel Natu vmx_setup_cr_shadow(int which, struct vmcs *vmcs) 634366f6083SPeter Grehan { 63539c21c2dSNeel Natu int error, mask_ident, shadow_ident; 63639c21c2dSNeel Natu uint64_t mask_value, shadow_value; 637366f6083SPeter Grehan 63839c21c2dSNeel Natu if (which != 0 && which != 4) 63939c21c2dSNeel Natu panic("vmx_setup_cr_shadow: unknown cr%d", which); 64039c21c2dSNeel Natu 64139c21c2dSNeel Natu if (which == 0) { 64239c21c2dSNeel Natu mask_ident = VMCS_CR0_MASK; 64339c21c2dSNeel Natu mask_value = cr0_ones_mask | cr0_zeros_mask; 64439c21c2dSNeel Natu shadow_ident = VMCS_CR0_SHADOW; 64539c21c2dSNeel Natu shadow_value = cr0_ones_mask; 64639c21c2dSNeel Natu } else { 64739c21c2dSNeel Natu mask_ident = VMCS_CR4_MASK; 64839c21c2dSNeel Natu mask_value = cr4_ones_mask | cr4_zeros_mask; 64939c21c2dSNeel Natu shadow_ident = VMCS_CR4_SHADOW; 65039c21c2dSNeel Natu shadow_value = cr4_ones_mask; 65139c21c2dSNeel Natu } 65239c21c2dSNeel Natu 65339c21c2dSNeel Natu error = vmcs_setreg(vmcs, VMCS_IDENT(mask_ident), mask_value); 654366f6083SPeter Grehan if (error) 655366f6083SPeter Grehan return (error); 656366f6083SPeter Grehan 65739c21c2dSNeel Natu error = vmcs_setreg(vmcs, VMCS_IDENT(shadow_ident), shadow_value); 658366f6083SPeter Grehan if (error) 659366f6083SPeter Grehan return (error); 660366f6083SPeter Grehan 661366f6083SPeter Grehan return (0); 662366f6083SPeter Grehan } 66339c21c2dSNeel Natu #define vmx_setup_cr0_shadow(vmcs) vmx_setup_cr_shadow(0, (vmcs)) 66439c21c2dSNeel Natu #define vmx_setup_cr4_shadow(vmcs) vmx_setup_cr_shadow(4, (vmcs)) 665366f6083SPeter Grehan 666366f6083SPeter Grehan static void * 667366f6083SPeter Grehan vmx_vminit(struct vm *vm) 668366f6083SPeter Grehan { 669366f6083SPeter Grehan uint16_t vpid; 670366f6083SPeter Grehan int i, error, guest_msr_count; 671366f6083SPeter Grehan struct vmx *vmx; 672366f6083SPeter Grehan 673366f6083SPeter Grehan vmx = malloc(sizeof(struct vmx), M_VMX, M_WAITOK | M_ZERO); 674366f6083SPeter Grehan if ((uintptr_t)vmx & PAGE_MASK) { 675366f6083SPeter Grehan panic("malloc of struct vmx not aligned on %d byte boundary", 676366f6083SPeter Grehan PAGE_SIZE); 677366f6083SPeter Grehan } 678366f6083SPeter Grehan vmx->vm = vm; 679366f6083SPeter Grehan 680366f6083SPeter Grehan /* 681366f6083SPeter Grehan * Clean up EPTP-tagged guest physical and combined mappings 682366f6083SPeter Grehan * 683366f6083SPeter Grehan * VMX transitions are not required to invalidate any guest physical 684366f6083SPeter Grehan * mappings. So, it may be possible for stale guest physical mappings 685366f6083SPeter Grehan * to be present in the processor TLBs. 686366f6083SPeter Grehan * 687366f6083SPeter Grehan * Combined mappings for this EP4TA are also invalidated for all VPIDs. 688366f6083SPeter Grehan */ 689366f6083SPeter Grehan ept_invalidate_mappings(vtophys(vmx->pml4ept)); 690366f6083SPeter Grehan 691366f6083SPeter Grehan msr_bitmap_initialize(vmx->msr_bitmap); 692366f6083SPeter Grehan 693366f6083SPeter Grehan /* 694366f6083SPeter Grehan * It is safe to allow direct access to MSR_GSBASE and MSR_FSBASE. 695366f6083SPeter Grehan * The guest FSBASE and GSBASE are saved and restored during 696366f6083SPeter Grehan * vm-exit and vm-entry respectively. The host FSBASE and GSBASE are 697366f6083SPeter Grehan * always restored from the vmcs host state area on vm-exit. 698366f6083SPeter Grehan * 699366f6083SPeter Grehan * Guest KGSBASE is saved and restored in the guest MSR save area. 700366f6083SPeter Grehan * Host KGSBASE is restored before returning to userland from the pcb. 701366f6083SPeter Grehan * There will be a window of time when we are executing in the host 702366f6083SPeter Grehan * kernel context with a value of KGSBASE from the guest. This is ok 703366f6083SPeter Grehan * because the value of KGSBASE is inconsequential in kernel context. 704366f6083SPeter Grehan * 705366f6083SPeter Grehan * MSR_EFER is saved and restored in the guest VMCS area on a 706366f6083SPeter Grehan * VM exit and entry respectively. It is also restored from the 707366f6083SPeter Grehan * host VMCS area on a VM exit. 708366f6083SPeter Grehan */ 709366f6083SPeter Grehan if (guest_msr_rw(vmx, MSR_GSBASE) || 710366f6083SPeter Grehan guest_msr_rw(vmx, MSR_FSBASE) || 711366f6083SPeter Grehan guest_msr_rw(vmx, MSR_KGSBASE) || 712608f97c3SPeter Grehan guest_msr_rw(vmx, MSR_EFER)) 713366f6083SPeter Grehan panic("vmx_vminit: error setting guest msr access"); 714366f6083SPeter Grehan 715608f97c3SPeter Grehan /* 716608f97c3SPeter Grehan * MSR_PAT is saved and restored in the guest VMCS are on a VM exit 717608f97c3SPeter Grehan * and entry respectively. It is also restored from the host VMCS 718608f97c3SPeter Grehan * area on a VM exit. However, if running on a system with no 719608f97c3SPeter Grehan * MSR_PAT save/restore support, leave access disabled so accesses 720608f97c3SPeter Grehan * will be trapped. 721608f97c3SPeter Grehan */ 722608f97c3SPeter Grehan if (!vmx_no_patmsr && guest_msr_rw(vmx, MSR_PAT)) 723608f97c3SPeter Grehan panic("vmx_vminit: error setting guest pat msr access"); 724608f97c3SPeter Grehan 725366f6083SPeter Grehan for (i = 0; i < VM_MAXCPU; i++) { 726366f6083SPeter Grehan vmx->vmcs[i].identifier = vmx_revision(); 727366f6083SPeter Grehan error = vmclear(&vmx->vmcs[i]); 728366f6083SPeter Grehan if (error != 0) { 729366f6083SPeter Grehan panic("vmx_vminit: vmclear error %d on vcpu %d\n", 730366f6083SPeter Grehan error, i); 731366f6083SPeter Grehan } 732366f6083SPeter Grehan 733366f6083SPeter Grehan vpid = vmx_vpid(); 734366f6083SPeter Grehan 735366f6083SPeter Grehan error = vmcs_set_defaults(&vmx->vmcs[i], 736366f6083SPeter Grehan (u_long)vmx_longjmp, 737366f6083SPeter Grehan (u_long)&vmx->ctx[i], 738366f6083SPeter Grehan vtophys(vmx->pml4ept), 739366f6083SPeter Grehan pinbased_ctls, 740366f6083SPeter Grehan procbased_ctls, 741366f6083SPeter Grehan procbased_ctls2, 742366f6083SPeter Grehan exit_ctls, entry_ctls, 743366f6083SPeter Grehan vtophys(vmx->msr_bitmap), 744366f6083SPeter Grehan vpid); 745366f6083SPeter Grehan 746366f6083SPeter Grehan if (error != 0) 747366f6083SPeter Grehan panic("vmx_vminit: vmcs_set_defaults error %d", error); 748366f6083SPeter Grehan 749366f6083SPeter Grehan vmx->cap[i].set = 0; 750366f6083SPeter Grehan vmx->cap[i].proc_ctls = procbased_ctls; 751366f6083SPeter Grehan 752366f6083SPeter Grehan vmx->state[i].lastcpu = -1; 753366f6083SPeter Grehan vmx->state[i].vpid = vpid; 754366f6083SPeter Grehan 755366f6083SPeter Grehan msr_save_area_init(vmx->guest_msrs[i], &guest_msr_count); 756366f6083SPeter Grehan 757366f6083SPeter Grehan error = vmcs_set_msr_save(&vmx->vmcs[i], 758366f6083SPeter Grehan vtophys(vmx->guest_msrs[i]), 759366f6083SPeter Grehan guest_msr_count); 760366f6083SPeter Grehan if (error != 0) 761366f6083SPeter Grehan panic("vmcs_set_msr_save error %d", error); 762366f6083SPeter Grehan 763366f6083SPeter Grehan error = vmx_setup_cr0_shadow(&vmx->vmcs[i]); 76439c21c2dSNeel Natu if (error != 0) 76539c21c2dSNeel Natu panic("vmx_setup_cr0_shadow %d", error); 76639c21c2dSNeel Natu 76739c21c2dSNeel Natu error = vmx_setup_cr4_shadow(&vmx->vmcs[i]); 76839c21c2dSNeel Natu if (error != 0) 76939c21c2dSNeel Natu panic("vmx_setup_cr4_shadow %d", error); 770366f6083SPeter Grehan } 771366f6083SPeter Grehan 772366f6083SPeter Grehan return (vmx); 773366f6083SPeter Grehan } 774366f6083SPeter Grehan 775366f6083SPeter Grehan static int 776a2da7af6SNeel Natu vmx_handle_cpuid(struct vm *vm, int vcpu, struct vmxctx *vmxctx) 777366f6083SPeter Grehan { 778366f6083SPeter Grehan int handled, func; 779366f6083SPeter Grehan 780366f6083SPeter Grehan func = vmxctx->guest_rax; 781366f6083SPeter Grehan 782a2da7af6SNeel Natu handled = x86_emulate_cpuid(vm, vcpu, 783a2da7af6SNeel Natu (uint32_t*)(&vmxctx->guest_rax), 784a2da7af6SNeel Natu (uint32_t*)(&vmxctx->guest_rbx), 785a2da7af6SNeel Natu (uint32_t*)(&vmxctx->guest_rcx), 786a2da7af6SNeel Natu (uint32_t*)(&vmxctx->guest_rdx)); 787366f6083SPeter Grehan return (handled); 788366f6083SPeter Grehan } 789366f6083SPeter Grehan 790366f6083SPeter Grehan static __inline void 791366f6083SPeter Grehan vmx_run_trace(struct vmx *vmx, int vcpu) 792366f6083SPeter Grehan { 793366f6083SPeter Grehan #ifdef KTR 794366f6083SPeter Grehan VMM_CTR1(vmx->vm, vcpu, "Resume execution at 0x%0lx", vmcs_guest_rip()); 795366f6083SPeter Grehan #endif 796366f6083SPeter Grehan } 797366f6083SPeter Grehan 798366f6083SPeter Grehan static __inline void 799366f6083SPeter Grehan vmx_exit_trace(struct vmx *vmx, int vcpu, uint64_t rip, uint32_t exit_reason, 800eeefa4e4SNeel Natu int handled) 801366f6083SPeter Grehan { 802366f6083SPeter Grehan #ifdef KTR 803366f6083SPeter Grehan VMM_CTR3(vmx->vm, vcpu, "%s %s vmexit at 0x%0lx", 804366f6083SPeter Grehan handled ? "handled" : "unhandled", 805366f6083SPeter Grehan exit_reason_to_str(exit_reason), rip); 806eeefa4e4SNeel Natu #endif 807eeefa4e4SNeel Natu } 808366f6083SPeter Grehan 809eeefa4e4SNeel Natu static __inline void 810eeefa4e4SNeel Natu vmx_astpending_trace(struct vmx *vmx, int vcpu, uint64_t rip) 811eeefa4e4SNeel Natu { 812eeefa4e4SNeel Natu #ifdef KTR 813eeefa4e4SNeel Natu VMM_CTR1(vmx->vm, vcpu, "astpending vmexit at 0x%0lx", rip); 814366f6083SPeter Grehan #endif 815366f6083SPeter Grehan } 816366f6083SPeter Grehan 817366f6083SPeter Grehan static int 818366f6083SPeter Grehan vmx_set_pcpu_defaults(struct vmx *vmx, int vcpu) 819366f6083SPeter Grehan { 820366f6083SPeter Grehan int error, lastcpu; 821366f6083SPeter Grehan struct vmxstate *vmxstate; 822366f6083SPeter Grehan struct invvpid_desc invvpid_desc = { 0 }; 823366f6083SPeter Grehan 824366f6083SPeter Grehan vmxstate = &vmx->state[vcpu]; 825366f6083SPeter Grehan lastcpu = vmxstate->lastcpu; 826366f6083SPeter Grehan vmxstate->lastcpu = curcpu; 827366f6083SPeter Grehan 828366f6083SPeter Grehan if (lastcpu == curcpu) { 829366f6083SPeter Grehan error = 0; 830366f6083SPeter Grehan goto done; 831366f6083SPeter Grehan } 832366f6083SPeter Grehan 833366f6083SPeter Grehan vmm_stat_incr(vmx->vm, vcpu, VCPU_MIGRATIONS, 1); 834366f6083SPeter Grehan 835b01c2033SNeel Natu error = vmwrite(VMCS_HOST_TR_BASE, vmm_get_host_trbase()); 836366f6083SPeter Grehan if (error != 0) 837366f6083SPeter Grehan goto done; 838366f6083SPeter Grehan 839b01c2033SNeel Natu error = vmwrite(VMCS_HOST_GDTR_BASE, vmm_get_host_gdtrbase()); 840366f6083SPeter Grehan if (error != 0) 841366f6083SPeter Grehan goto done; 842366f6083SPeter Grehan 843b01c2033SNeel Natu error = vmwrite(VMCS_HOST_GS_BASE, vmm_get_host_gsbase()); 844366f6083SPeter Grehan if (error != 0) 845366f6083SPeter Grehan goto done; 846366f6083SPeter Grehan 847366f6083SPeter Grehan /* 848366f6083SPeter Grehan * If we are using VPIDs then invalidate all mappings tagged with 'vpid' 849366f6083SPeter Grehan * 850366f6083SPeter Grehan * We do this because this vcpu was executing on a different host 851366f6083SPeter Grehan * cpu when it last ran. We do not track whether it invalidated 852366f6083SPeter Grehan * mappings associated with its 'vpid' during that run. So we must 853366f6083SPeter Grehan * assume that the mappings associated with 'vpid' on 'curcpu' are 854366f6083SPeter Grehan * stale and invalidate them. 855366f6083SPeter Grehan * 856366f6083SPeter Grehan * Note that we incur this penalty only when the scheduler chooses to 857366f6083SPeter Grehan * move the thread associated with this vcpu between host cpus. 858366f6083SPeter Grehan * 859366f6083SPeter Grehan * Note also that this will invalidate mappings tagged with 'vpid' 860366f6083SPeter Grehan * for "all" EP4TAs. 861366f6083SPeter Grehan */ 862366f6083SPeter Grehan if (vmxstate->vpid != 0) { 863366f6083SPeter Grehan invvpid_desc.vpid = vmxstate->vpid; 864366f6083SPeter Grehan invvpid(INVVPID_TYPE_SINGLE_CONTEXT, invvpid_desc); 865366f6083SPeter Grehan } 866366f6083SPeter Grehan done: 867366f6083SPeter Grehan return (error); 868366f6083SPeter Grehan } 869366f6083SPeter Grehan 870366f6083SPeter Grehan static void 871366f6083SPeter Grehan vm_exit_update_rip(struct vm_exit *vmexit) 872366f6083SPeter Grehan { 873366f6083SPeter Grehan int error; 874366f6083SPeter Grehan 875366f6083SPeter Grehan error = vmwrite(VMCS_GUEST_RIP, vmexit->rip + vmexit->inst_length); 876366f6083SPeter Grehan if (error) 877366f6083SPeter Grehan panic("vmx_run: error %d writing to VMCS_GUEST_RIP", error); 878366f6083SPeter Grehan } 879366f6083SPeter Grehan 880366f6083SPeter Grehan /* 881366f6083SPeter Grehan * We depend on 'procbased_ctls' to have the Interrupt Window Exiting bit set. 882366f6083SPeter Grehan */ 883366f6083SPeter Grehan CTASSERT((PROCBASED_CTLS_ONE_SETTING & PROCBASED_INT_WINDOW_EXITING) != 0); 884366f6083SPeter Grehan 885366f6083SPeter Grehan static void __inline 886366f6083SPeter Grehan vmx_set_int_window_exiting(struct vmx *vmx, int vcpu) 887366f6083SPeter Grehan { 888366f6083SPeter Grehan int error; 889366f6083SPeter Grehan 890366f6083SPeter Grehan vmx->cap[vcpu].proc_ctls |= PROCBASED_INT_WINDOW_EXITING; 891366f6083SPeter Grehan 892366f6083SPeter Grehan error = vmwrite(VMCS_PRI_PROC_BASED_CTLS, vmx->cap[vcpu].proc_ctls); 893366f6083SPeter Grehan if (error) 894366f6083SPeter Grehan panic("vmx_set_int_window_exiting: vmwrite error %d", error); 895366f6083SPeter Grehan } 896366f6083SPeter Grehan 897366f6083SPeter Grehan static void __inline 898366f6083SPeter Grehan vmx_clear_int_window_exiting(struct vmx *vmx, int vcpu) 899366f6083SPeter Grehan { 900366f6083SPeter Grehan int error; 901366f6083SPeter Grehan 902366f6083SPeter Grehan vmx->cap[vcpu].proc_ctls &= ~PROCBASED_INT_WINDOW_EXITING; 903366f6083SPeter Grehan 904366f6083SPeter Grehan error = vmwrite(VMCS_PRI_PROC_BASED_CTLS, vmx->cap[vcpu].proc_ctls); 905366f6083SPeter Grehan if (error) 906366f6083SPeter Grehan panic("vmx_clear_int_window_exiting: vmwrite error %d", error); 907366f6083SPeter Grehan } 908366f6083SPeter Grehan 909366f6083SPeter Grehan static void __inline 910366f6083SPeter Grehan vmx_set_nmi_window_exiting(struct vmx *vmx, int vcpu) 911366f6083SPeter Grehan { 912366f6083SPeter Grehan int error; 913366f6083SPeter Grehan 914366f6083SPeter Grehan vmx->cap[vcpu].proc_ctls |= PROCBASED_NMI_WINDOW_EXITING; 915366f6083SPeter Grehan 916366f6083SPeter Grehan error = vmwrite(VMCS_PRI_PROC_BASED_CTLS, vmx->cap[vcpu].proc_ctls); 917366f6083SPeter Grehan if (error) 918366f6083SPeter Grehan panic("vmx_set_nmi_window_exiting: vmwrite error %d", error); 919366f6083SPeter Grehan } 920366f6083SPeter Grehan 921366f6083SPeter Grehan static void __inline 922366f6083SPeter Grehan vmx_clear_nmi_window_exiting(struct vmx *vmx, int vcpu) 923366f6083SPeter Grehan { 924366f6083SPeter Grehan int error; 925366f6083SPeter Grehan 926366f6083SPeter Grehan vmx->cap[vcpu].proc_ctls &= ~PROCBASED_NMI_WINDOW_EXITING; 927366f6083SPeter Grehan 928366f6083SPeter Grehan error = vmwrite(VMCS_PRI_PROC_BASED_CTLS, vmx->cap[vcpu].proc_ctls); 929366f6083SPeter Grehan if (error) 930366f6083SPeter Grehan panic("vmx_clear_nmi_window_exiting: vmwrite error %d", error); 931366f6083SPeter Grehan } 932366f6083SPeter Grehan 933366f6083SPeter Grehan static int 934366f6083SPeter Grehan vmx_inject_nmi(struct vmx *vmx, int vcpu) 935366f6083SPeter Grehan { 936366f6083SPeter Grehan int error; 937366f6083SPeter Grehan uint64_t info, interruptibility; 938366f6083SPeter Grehan 939366f6083SPeter Grehan /* Bail out if no NMI requested */ 940f352ff0cSNeel Natu if (!vm_nmi_pending(vmx->vm, vcpu)) 941366f6083SPeter Grehan return (0); 942366f6083SPeter Grehan 943366f6083SPeter Grehan error = vmread(VMCS_GUEST_INTERRUPTIBILITY, &interruptibility); 944366f6083SPeter Grehan if (error) { 945366f6083SPeter Grehan panic("vmx_inject_nmi: vmread(interruptibility) %d", 946366f6083SPeter Grehan error); 947366f6083SPeter Grehan } 948366f6083SPeter Grehan if (interruptibility & nmi_blocking_bits) 949366f6083SPeter Grehan goto nmiblocked; 950366f6083SPeter Grehan 951366f6083SPeter Grehan /* 952366f6083SPeter Grehan * Inject the virtual NMI. The vector must be the NMI IDT entry 953366f6083SPeter Grehan * or the VMCS entry check will fail. 954366f6083SPeter Grehan */ 955366f6083SPeter Grehan info = VMCS_INTERRUPTION_INFO_NMI | VMCS_INTERRUPTION_INFO_VALID; 956366f6083SPeter Grehan info |= IDT_NMI; 957366f6083SPeter Grehan 958366f6083SPeter Grehan error = vmwrite(VMCS_ENTRY_INTR_INFO, info); 959366f6083SPeter Grehan if (error) 960366f6083SPeter Grehan panic("vmx_inject_nmi: vmwrite(intrinfo) %d", error); 961366f6083SPeter Grehan 962366f6083SPeter Grehan VMM_CTR0(vmx->vm, vcpu, "Injecting vNMI"); 963366f6083SPeter Grehan 964366f6083SPeter Grehan /* Clear the request */ 965f352ff0cSNeel Natu vm_nmi_clear(vmx->vm, vcpu); 966366f6083SPeter Grehan return (1); 967366f6083SPeter Grehan 968366f6083SPeter Grehan nmiblocked: 969366f6083SPeter Grehan /* 970366f6083SPeter Grehan * Set the NMI Window Exiting execution control so we can inject 971366f6083SPeter Grehan * the virtual NMI as soon as blocking condition goes away. 972366f6083SPeter Grehan */ 973366f6083SPeter Grehan vmx_set_nmi_window_exiting(vmx, vcpu); 974366f6083SPeter Grehan 975366f6083SPeter Grehan VMM_CTR0(vmx->vm, vcpu, "Enabling NMI window exiting"); 976366f6083SPeter Grehan return (1); 977366f6083SPeter Grehan } 978366f6083SPeter Grehan 979366f6083SPeter Grehan static void 980366f6083SPeter Grehan vmx_inject_interrupts(struct vmx *vmx, int vcpu) 981366f6083SPeter Grehan { 982366f6083SPeter Grehan int error, vector; 983366f6083SPeter Grehan uint64_t info, rflags, interruptibility; 984366f6083SPeter Grehan 985366f6083SPeter Grehan const int HWINTR_BLOCKED = VMCS_INTERRUPTIBILITY_STI_BLOCKING | 986366f6083SPeter Grehan VMCS_INTERRUPTIBILITY_MOVSS_BLOCKING; 987366f6083SPeter Grehan 988366f6083SPeter Grehan /* 989eeefa4e4SNeel Natu * If there is already an interrupt pending then just return. 990eeefa4e4SNeel Natu * 991eeefa4e4SNeel Natu * This could happen if an interrupt was injected on a prior 992eeefa4e4SNeel Natu * VM entry but the actual entry into guest mode was aborted 993eeefa4e4SNeel Natu * because of a pending AST. 994366f6083SPeter Grehan */ 995366f6083SPeter Grehan error = vmread(VMCS_ENTRY_INTR_INFO, &info); 996366f6083SPeter Grehan if (error) 997366f6083SPeter Grehan panic("vmx_inject_interrupts: vmread(intrinfo) %d", error); 998366f6083SPeter Grehan if (info & VMCS_INTERRUPTION_INFO_VALID) 999366f6083SPeter Grehan return; 1000eeefa4e4SNeel Natu 1001366f6083SPeter Grehan /* 1002366f6083SPeter Grehan * NMI injection has priority so deal with those first 1003366f6083SPeter Grehan */ 1004366f6083SPeter Grehan if (vmx_inject_nmi(vmx, vcpu)) 1005366f6083SPeter Grehan return; 1006366f6083SPeter Grehan 1007366f6083SPeter Grehan /* Ask the local apic for a vector to inject */ 1008366f6083SPeter Grehan vector = lapic_pending_intr(vmx->vm, vcpu); 1009366f6083SPeter Grehan if (vector < 0) 1010366f6083SPeter Grehan return; 1011366f6083SPeter Grehan 1012366f6083SPeter Grehan if (vector < 32 || vector > 255) 1013366f6083SPeter Grehan panic("vmx_inject_interrupts: invalid vector %d\n", vector); 1014366f6083SPeter Grehan 1015366f6083SPeter Grehan /* Check RFLAGS.IF and the interruptibility state of the guest */ 1016366f6083SPeter Grehan error = vmread(VMCS_GUEST_RFLAGS, &rflags); 1017366f6083SPeter Grehan if (error) 1018366f6083SPeter Grehan panic("vmx_inject_interrupts: vmread(rflags) %d", error); 1019366f6083SPeter Grehan 1020366f6083SPeter Grehan if ((rflags & PSL_I) == 0) 1021366f6083SPeter Grehan goto cantinject; 1022366f6083SPeter Grehan 1023366f6083SPeter Grehan error = vmread(VMCS_GUEST_INTERRUPTIBILITY, &interruptibility); 1024366f6083SPeter Grehan if (error) { 1025366f6083SPeter Grehan panic("vmx_inject_interrupts: vmread(interruptibility) %d", 1026366f6083SPeter Grehan error); 1027366f6083SPeter Grehan } 1028366f6083SPeter Grehan if (interruptibility & HWINTR_BLOCKED) 1029366f6083SPeter Grehan goto cantinject; 1030366f6083SPeter Grehan 1031366f6083SPeter Grehan /* Inject the interrupt */ 1032366f6083SPeter Grehan info = VMCS_INTERRUPTION_INFO_HW_INTR | VMCS_INTERRUPTION_INFO_VALID; 1033366f6083SPeter Grehan info |= vector; 1034366f6083SPeter Grehan error = vmwrite(VMCS_ENTRY_INTR_INFO, info); 1035366f6083SPeter Grehan if (error) 1036366f6083SPeter Grehan panic("vmx_inject_interrupts: vmwrite(intrinfo) %d", error); 1037366f6083SPeter Grehan 1038366f6083SPeter Grehan /* Update the Local APIC ISR */ 1039366f6083SPeter Grehan lapic_intr_accepted(vmx->vm, vcpu, vector); 1040366f6083SPeter Grehan 1041366f6083SPeter Grehan VMM_CTR1(vmx->vm, vcpu, "Injecting hwintr at vector %d", vector); 1042366f6083SPeter Grehan 1043366f6083SPeter Grehan return; 1044366f6083SPeter Grehan 1045366f6083SPeter Grehan cantinject: 1046366f6083SPeter Grehan /* 1047366f6083SPeter Grehan * Set the Interrupt Window Exiting execution control so we can inject 1048366f6083SPeter Grehan * the interrupt as soon as blocking condition goes away. 1049366f6083SPeter Grehan */ 1050366f6083SPeter Grehan vmx_set_int_window_exiting(vmx, vcpu); 1051366f6083SPeter Grehan 1052366f6083SPeter Grehan VMM_CTR0(vmx->vm, vcpu, "Enabling interrupt window exiting"); 1053366f6083SPeter Grehan } 1054366f6083SPeter Grehan 1055366f6083SPeter Grehan static int 1056366f6083SPeter Grehan vmx_emulate_cr_access(struct vmx *vmx, int vcpu, uint64_t exitqual) 1057366f6083SPeter Grehan { 105839c21c2dSNeel Natu int error, cr, vmcs_guest_cr; 105939c21c2dSNeel Natu uint64_t regval, ones_mask, zeros_mask; 1060366f6083SPeter Grehan const struct vmxctx *vmxctx; 1061366f6083SPeter Grehan 106239c21c2dSNeel Natu /* We only handle mov to %cr0 or %cr4 at this time */ 106339c21c2dSNeel Natu if ((exitqual & 0xf0) != 0x00) 106439c21c2dSNeel Natu return (UNHANDLED); 106539c21c2dSNeel Natu 106639c21c2dSNeel Natu cr = exitqual & 0xf; 106739c21c2dSNeel Natu if (cr != 0 && cr != 4) 1068366f6083SPeter Grehan return (UNHANDLED); 1069366f6083SPeter Grehan 1070366f6083SPeter Grehan vmxctx = &vmx->ctx[vcpu]; 1071366f6083SPeter Grehan 1072366f6083SPeter Grehan /* 1073366f6083SPeter Grehan * We must use vmwrite() directly here because vmcs_setreg() will 1074366f6083SPeter Grehan * call vmclear(vmcs) as a side-effect which we certainly don't want. 1075366f6083SPeter Grehan */ 1076366f6083SPeter Grehan switch ((exitqual >> 8) & 0xf) { 1077366f6083SPeter Grehan case 0: 1078366f6083SPeter Grehan regval = vmxctx->guest_rax; 1079366f6083SPeter Grehan break; 1080366f6083SPeter Grehan case 1: 1081366f6083SPeter Grehan regval = vmxctx->guest_rcx; 1082366f6083SPeter Grehan break; 1083366f6083SPeter Grehan case 2: 1084366f6083SPeter Grehan regval = vmxctx->guest_rdx; 1085366f6083SPeter Grehan break; 1086366f6083SPeter Grehan case 3: 1087366f6083SPeter Grehan regval = vmxctx->guest_rbx; 1088366f6083SPeter Grehan break; 1089366f6083SPeter Grehan case 4: 1090366f6083SPeter Grehan error = vmread(VMCS_GUEST_RSP, ®val); 1091366f6083SPeter Grehan if (error) { 1092366f6083SPeter Grehan panic("vmx_emulate_cr_access: " 1093366f6083SPeter Grehan "error %d reading guest rsp", error); 1094366f6083SPeter Grehan } 1095366f6083SPeter Grehan break; 1096366f6083SPeter Grehan case 5: 1097366f6083SPeter Grehan regval = vmxctx->guest_rbp; 1098366f6083SPeter Grehan break; 1099366f6083SPeter Grehan case 6: 1100366f6083SPeter Grehan regval = vmxctx->guest_rsi; 1101366f6083SPeter Grehan break; 1102366f6083SPeter Grehan case 7: 1103366f6083SPeter Grehan regval = vmxctx->guest_rdi; 1104366f6083SPeter Grehan break; 1105366f6083SPeter Grehan case 8: 1106366f6083SPeter Grehan regval = vmxctx->guest_r8; 1107366f6083SPeter Grehan break; 1108366f6083SPeter Grehan case 9: 1109366f6083SPeter Grehan regval = vmxctx->guest_r9; 1110366f6083SPeter Grehan break; 1111366f6083SPeter Grehan case 10: 1112366f6083SPeter Grehan regval = vmxctx->guest_r10; 1113366f6083SPeter Grehan break; 1114366f6083SPeter Grehan case 11: 1115366f6083SPeter Grehan regval = vmxctx->guest_r11; 1116366f6083SPeter Grehan break; 1117366f6083SPeter Grehan case 12: 1118366f6083SPeter Grehan regval = vmxctx->guest_r12; 1119366f6083SPeter Grehan break; 1120366f6083SPeter Grehan case 13: 1121366f6083SPeter Grehan regval = vmxctx->guest_r13; 1122366f6083SPeter Grehan break; 1123366f6083SPeter Grehan case 14: 1124366f6083SPeter Grehan regval = vmxctx->guest_r14; 1125366f6083SPeter Grehan break; 1126366f6083SPeter Grehan case 15: 1127366f6083SPeter Grehan regval = vmxctx->guest_r15; 1128366f6083SPeter Grehan break; 1129366f6083SPeter Grehan } 1130366f6083SPeter Grehan 113139c21c2dSNeel Natu if (cr == 0) { 113239c21c2dSNeel Natu ones_mask = cr0_ones_mask; 113339c21c2dSNeel Natu zeros_mask = cr0_zeros_mask; 113439c21c2dSNeel Natu vmcs_guest_cr = VMCS_GUEST_CR0; 113539c21c2dSNeel Natu } else { 113639c21c2dSNeel Natu ones_mask = cr4_ones_mask; 113739c21c2dSNeel Natu zeros_mask = cr4_zeros_mask; 113839c21c2dSNeel Natu vmcs_guest_cr = VMCS_GUEST_CR4; 113939c21c2dSNeel Natu } 114039c21c2dSNeel Natu regval |= ones_mask; 114139c21c2dSNeel Natu regval &= ~zeros_mask; 114239c21c2dSNeel Natu error = vmwrite(vmcs_guest_cr, regval); 114339c21c2dSNeel Natu if (error) { 114439c21c2dSNeel Natu panic("vmx_emulate_cr_access: error %d writing cr%d", 114539c21c2dSNeel Natu error, cr); 114639c21c2dSNeel Natu } 1147366f6083SPeter Grehan 1148366f6083SPeter Grehan return (HANDLED); 1149366f6083SPeter Grehan } 1150366f6083SPeter Grehan 1151366f6083SPeter Grehan static int 1152ba9b7bf7SNeel Natu vmx_ept_fault(struct vm *vm, int cpu, 1153ba9b7bf7SNeel Natu uint64_t gla, uint64_t gpa, uint64_t rip, int inst_length, 1154ba9b7bf7SNeel Natu uint64_t cr3, uint64_t ept_qual, struct vie *vie) 1155a2da7af6SNeel Natu { 1156ba9b7bf7SNeel Natu int read, write, error; 1157a2da7af6SNeel Natu 1158a2da7af6SNeel Natu /* EPT violation on an instruction fetch doesn't make sense here */ 1159a2da7af6SNeel Natu if (ept_qual & EPT_VIOLATION_INST_FETCH) 1160a2da7af6SNeel Natu return (UNHANDLED); 1161a2da7af6SNeel Natu 1162a2da7af6SNeel Natu /* EPT violation must be a read fault or a write fault but not both */ 1163a2da7af6SNeel Natu read = ept_qual & EPT_VIOLATION_DATA_READ ? 1 : 0; 1164a2da7af6SNeel Natu write = ept_qual & EPT_VIOLATION_DATA_WRITE ? 1 : 0; 1165a2da7af6SNeel Natu if ((read ^ write) == 0) 1166a2da7af6SNeel Natu return (UNHANDLED); 1167a2da7af6SNeel Natu 1168a2da7af6SNeel Natu /* 1169a2da7af6SNeel Natu * The EPT violation must have been caused by accessing a guest-physical 1170a2da7af6SNeel Natu * address that is a translation of a guest-linear address. 1171a2da7af6SNeel Natu */ 1172a2da7af6SNeel Natu if ((ept_qual & EPT_VIOLATION_GLA_VALID) == 0 || 1173a2da7af6SNeel Natu (ept_qual & EPT_VIOLATION_XLAT_VALID) == 0) { 1174a2da7af6SNeel Natu return (UNHANDLED); 1175a2da7af6SNeel Natu } 1176a2da7af6SNeel Natu 117770593114SNeel Natu /* Fetch, decode and emulate the faulting instruction */ 1178ba9b7bf7SNeel Natu if (vmm_fetch_instruction(vm, cpu, rip, inst_length, cr3, vie) != 0) 117970593114SNeel Natu return (UNHANDLED); 118070593114SNeel Natu 1181ba9b7bf7SNeel Natu if (vmm_decode_instruction(vm, cpu, gla, vie) != 0) 118270593114SNeel Natu return (UNHANDLED); 118370593114SNeel Natu 1184ba9b7bf7SNeel Natu /* 1185ba9b7bf7SNeel Natu * Check if this is a local apic access 1186ba9b7bf7SNeel Natu */ 1187ba9b7bf7SNeel Natu if (gpa < DEFAULT_APIC_BASE || gpa >= DEFAULT_APIC_BASE + PAGE_SIZE) 1188ba9b7bf7SNeel Natu return (UNHANDLED); 1189a2da7af6SNeel Natu 1190ba9b7bf7SNeel Natu error = vmm_emulate_instruction(vm, cpu, gpa, vie, 1191ba9b7bf7SNeel Natu lapic_mmio_read, lapic_mmio_write, 0); 1192ba9b7bf7SNeel Natu 1193ba9b7bf7SNeel Natu return (error ? UNHANDLED : HANDLED); 1194a2da7af6SNeel Natu } 1195a2da7af6SNeel Natu 1196a2da7af6SNeel Natu static int 1197366f6083SPeter Grehan vmx_exit_process(struct vmx *vmx, int vcpu, struct vm_exit *vmexit) 1198366f6083SPeter Grehan { 1199f76fc5d4SNeel Natu int error, handled; 1200366f6083SPeter Grehan struct vmcs *vmcs; 1201366f6083SPeter Grehan struct vmxctx *vmxctx; 1202366f6083SPeter Grehan uint32_t eax, ecx, edx; 1203ba9b7bf7SNeel Natu uint64_t qual, gla, gpa, cr3, intr_info; 1204366f6083SPeter Grehan 1205366f6083SPeter Grehan handled = 0; 1206366f6083SPeter Grehan vmcs = &vmx->vmcs[vcpu]; 1207366f6083SPeter Grehan vmxctx = &vmx->ctx[vcpu]; 1208366f6083SPeter Grehan qual = vmexit->u.vmx.exit_qualification; 1209366f6083SPeter Grehan vmexit->exitcode = VM_EXITCODE_BOGUS; 1210366f6083SPeter Grehan 1211366f6083SPeter Grehan switch (vmexit->u.vmx.exit_reason) { 1212366f6083SPeter Grehan case EXIT_REASON_CR_ACCESS: 1213366f6083SPeter Grehan handled = vmx_emulate_cr_access(vmx, vcpu, qual); 1214366f6083SPeter Grehan break; 1215366f6083SPeter Grehan case EXIT_REASON_RDMSR: 1216366f6083SPeter Grehan ecx = vmxctx->guest_rcx; 1217*b42206f3SNeel Natu error = emulate_rdmsr(vmx->vm, vcpu, ecx); 1218*b42206f3SNeel Natu if (error) { 1219366f6083SPeter Grehan vmexit->exitcode = VM_EXITCODE_RDMSR; 1220366f6083SPeter Grehan vmexit->u.msr.code = ecx; 1221*b42206f3SNeel Natu } else 1222*b42206f3SNeel Natu handled = 1; 1223366f6083SPeter Grehan break; 1224366f6083SPeter Grehan case EXIT_REASON_WRMSR: 1225366f6083SPeter Grehan eax = vmxctx->guest_rax; 1226366f6083SPeter Grehan ecx = vmxctx->guest_rcx; 1227366f6083SPeter Grehan edx = vmxctx->guest_rdx; 1228*b42206f3SNeel Natu error = emulate_wrmsr(vmx->vm, vcpu, ecx, 1229366f6083SPeter Grehan (uint64_t)edx << 32 | eax); 1230*b42206f3SNeel Natu if (error) { 1231366f6083SPeter Grehan vmexit->exitcode = VM_EXITCODE_WRMSR; 1232366f6083SPeter Grehan vmexit->u.msr.code = ecx; 1233366f6083SPeter Grehan vmexit->u.msr.wval = (uint64_t)edx << 32 | eax; 1234*b42206f3SNeel Natu } else 1235*b42206f3SNeel Natu handled = 1; 1236366f6083SPeter Grehan break; 1237366f6083SPeter Grehan case EXIT_REASON_HLT: 1238f76fc5d4SNeel Natu vmm_stat_incr(vmx->vm, vcpu, VMEXIT_HLT, 1); 1239f76fc5d4SNeel Natu /* 1240f76fc5d4SNeel Natu * If there is an event waiting to be injected then there is 1241f76fc5d4SNeel Natu * no need to 'hlt'. 1242f76fc5d4SNeel Natu */ 1243f76fc5d4SNeel Natu error = vmread(VMCS_ENTRY_INTR_INFO, &intr_info); 1244f76fc5d4SNeel Natu if (error) 1245f76fc5d4SNeel Natu panic("vmx_exit_process: vmread(intrinfo) %d", error); 1246f76fc5d4SNeel Natu 1247f76fc5d4SNeel Natu if (intr_info & VMCS_INTERRUPTION_INFO_VALID) { 1248f76fc5d4SNeel Natu handled = 1; 1249f76fc5d4SNeel Natu vmm_stat_incr(vmx->vm, vcpu, VMEXIT_HLT_IGNORED, 1); 1250f76fc5d4SNeel Natu } else 1251366f6083SPeter Grehan vmexit->exitcode = VM_EXITCODE_HLT; 1252366f6083SPeter Grehan break; 1253366f6083SPeter Grehan case EXIT_REASON_MTF: 1254366f6083SPeter Grehan vmexit->exitcode = VM_EXITCODE_MTRAP; 1255366f6083SPeter Grehan break; 1256366f6083SPeter Grehan case EXIT_REASON_PAUSE: 1257366f6083SPeter Grehan vmexit->exitcode = VM_EXITCODE_PAUSE; 1258366f6083SPeter Grehan break; 1259366f6083SPeter Grehan case EXIT_REASON_INTR_WINDOW: 1260366f6083SPeter Grehan vmx_clear_int_window_exiting(vmx, vcpu); 1261366f6083SPeter Grehan VMM_CTR0(vmx->vm, vcpu, "Disabling interrupt window exiting"); 1262366f6083SPeter Grehan /* FALLTHRU */ 1263366f6083SPeter Grehan case EXIT_REASON_EXT_INTR: 1264366f6083SPeter Grehan /* 1265366f6083SPeter Grehan * External interrupts serve only to cause VM exits and allow 1266366f6083SPeter Grehan * the host interrupt handler to run. 1267366f6083SPeter Grehan * 1268366f6083SPeter Grehan * If this external interrupt triggers a virtual interrupt 1269366f6083SPeter Grehan * to a VM, then that state will be recorded by the 1270366f6083SPeter Grehan * host interrupt handler in the VM's softc. We will inject 1271366f6083SPeter Grehan * this virtual interrupt during the subsequent VM enter. 1272366f6083SPeter Grehan */ 1273366f6083SPeter Grehan 1274366f6083SPeter Grehan /* 1275366f6083SPeter Grehan * This is special. We want to treat this as an 'handled' 1276366f6083SPeter Grehan * VM-exit but not increment the instruction pointer. 1277366f6083SPeter Grehan */ 1278366f6083SPeter Grehan vmm_stat_incr(vmx->vm, vcpu, VMEXIT_EXTINT, 1); 1279366f6083SPeter Grehan return (1); 1280366f6083SPeter Grehan case EXIT_REASON_NMI_WINDOW: 1281366f6083SPeter Grehan /* Exit to allow the pending virtual NMI to be injected */ 1282366f6083SPeter Grehan vmx_clear_nmi_window_exiting(vmx, vcpu); 1283366f6083SPeter Grehan VMM_CTR0(vmx->vm, vcpu, "Disabling NMI window exiting"); 1284366f6083SPeter Grehan return (1); 1285366f6083SPeter Grehan case EXIT_REASON_INOUT: 1286366f6083SPeter Grehan vmexit->exitcode = VM_EXITCODE_INOUT; 1287366f6083SPeter Grehan vmexit->u.inout.bytes = (qual & 0x7) + 1; 1288366f6083SPeter Grehan vmexit->u.inout.in = (qual & 0x8) ? 1 : 0; 1289366f6083SPeter Grehan vmexit->u.inout.string = (qual & 0x10) ? 1 : 0; 1290366f6083SPeter Grehan vmexit->u.inout.rep = (qual & 0x20) ? 1 : 0; 1291366f6083SPeter Grehan vmexit->u.inout.port = (uint16_t)(qual >> 16); 1292366f6083SPeter Grehan vmexit->u.inout.eax = (uint32_t)(vmxctx->guest_rax); 1293366f6083SPeter Grehan break; 1294366f6083SPeter Grehan case EXIT_REASON_CPUID: 1295a2da7af6SNeel Natu handled = vmx_handle_cpuid(vmx->vm, vcpu, vmxctx); 1296366f6083SPeter Grehan break; 1297cd942e0fSPeter Grehan case EXIT_REASON_EPT_FAULT: 1298ba9b7bf7SNeel Natu gla = vmcs_gla(); 1299a2da7af6SNeel Natu gpa = vmcs_gpa(); 1300a2da7af6SNeel Natu cr3 = vmcs_guest_cr3(); 1301ba9b7bf7SNeel Natu handled = vmx_ept_fault(vmx->vm, vcpu, gla, gpa, 1302ba9b7bf7SNeel Natu vmexit->rip, vmexit->inst_length, 1303ba9b7bf7SNeel Natu cr3, qual, &vmexit->u.paging.vie); 1304a2da7af6SNeel Natu if (!handled) { 1305cd942e0fSPeter Grehan vmexit->exitcode = VM_EXITCODE_PAGING; 1306a2da7af6SNeel Natu vmexit->u.paging.cr3 = cr3; 130713ec9371SPeter Grehan vmexit->u.paging.gpa = gpa; 130813ec9371SPeter Grehan vmexit->u.paging.rwx = qual & 0x7; 1309a2da7af6SNeel Natu } 1310cd942e0fSPeter Grehan break; 1311366f6083SPeter Grehan default: 1312366f6083SPeter Grehan break; 1313366f6083SPeter Grehan } 1314366f6083SPeter Grehan 1315366f6083SPeter Grehan if (handled) { 1316366f6083SPeter Grehan /* 1317366f6083SPeter Grehan * It is possible that control is returned to userland 1318366f6083SPeter Grehan * even though we were able to handle the VM exit in the 1319eeefa4e4SNeel Natu * kernel. 1320366f6083SPeter Grehan * 1321366f6083SPeter Grehan * In such a case we want to make sure that the userland 1322366f6083SPeter Grehan * restarts guest execution at the instruction *after* 1323366f6083SPeter Grehan * the one we just processed. Therefore we update the 1324366f6083SPeter Grehan * guest rip in the VMCS and in 'vmexit'. 1325366f6083SPeter Grehan */ 1326366f6083SPeter Grehan vm_exit_update_rip(vmexit); 1327366f6083SPeter Grehan vmexit->rip += vmexit->inst_length; 1328366f6083SPeter Grehan vmexit->inst_length = 0; 1329edf89256SNeel Natu 1330edf89256SNeel Natu /* 1331edf89256SNeel Natu * Special case for spinning up an AP - exit to userspace to 1332edf89256SNeel Natu * give the controlling process a chance to intercept and 1333edf89256SNeel Natu * spin up a thread for the AP. 1334edf89256SNeel Natu */ 1335edf89256SNeel Natu if (vmexit->exitcode == VM_EXITCODE_SPINUP_AP) 1336edf89256SNeel Natu handled = 0; 1337366f6083SPeter Grehan } else { 1338366f6083SPeter Grehan if (vmexit->exitcode == VM_EXITCODE_BOGUS) { 1339366f6083SPeter Grehan /* 1340366f6083SPeter Grehan * If this VM exit was not claimed by anybody then 1341366f6083SPeter Grehan * treat it as a generic VMX exit. 1342366f6083SPeter Grehan */ 1343366f6083SPeter Grehan vmexit->exitcode = VM_EXITCODE_VMX; 1344366f6083SPeter Grehan vmexit->u.vmx.error = 0; 1345366f6083SPeter Grehan } else { 1346366f6083SPeter Grehan /* 1347366f6083SPeter Grehan * The exitcode and collateral have been populated. 1348366f6083SPeter Grehan * The VM exit will be processed further in userland. 1349366f6083SPeter Grehan */ 1350366f6083SPeter Grehan } 1351366f6083SPeter Grehan } 1352366f6083SPeter Grehan return (handled); 1353366f6083SPeter Grehan } 1354366f6083SPeter Grehan 1355366f6083SPeter Grehan static int 135698ed632cSNeel Natu vmx_run(void *arg, int vcpu, register_t rip) 1357366f6083SPeter Grehan { 1358ad54f374SNeel Natu int error, vie, rc, handled, astpending; 1359366f6083SPeter Grehan uint32_t exit_reason; 1360366f6083SPeter Grehan struct vmx *vmx; 1361366f6083SPeter Grehan struct vmxctx *vmxctx; 1362366f6083SPeter Grehan struct vmcs *vmcs; 136398ed632cSNeel Natu struct vm_exit *vmexit; 1364366f6083SPeter Grehan 1365366f6083SPeter Grehan vmx = arg; 1366366f6083SPeter Grehan vmcs = &vmx->vmcs[vcpu]; 1367366f6083SPeter Grehan vmxctx = &vmx->ctx[vcpu]; 1368ad54f374SNeel Natu vmxctx->launched = 0; 1369366f6083SPeter Grehan 1370eeefa4e4SNeel Natu astpending = 0; 137198ed632cSNeel Natu vmexit = vm_exitinfo(vmx->vm, vcpu); 137298ed632cSNeel Natu 1373366f6083SPeter Grehan /* 1374366f6083SPeter Grehan * XXX Can we avoid doing this every time we do a vm run? 1375366f6083SPeter Grehan */ 1376366f6083SPeter Grehan VMPTRLD(vmcs); 1377366f6083SPeter Grehan 1378366f6083SPeter Grehan /* 1379366f6083SPeter Grehan * XXX 1380366f6083SPeter Grehan * We do this every time because we may setup the virtual machine 1381366f6083SPeter Grehan * from a different process than the one that actually runs it. 1382366f6083SPeter Grehan * 1383366f6083SPeter Grehan * If the life of a virtual machine was spent entirely in the context 1384366f6083SPeter Grehan * of a single process we could do this once in vmcs_set_defaults(). 1385366f6083SPeter Grehan */ 1386366f6083SPeter Grehan if ((error = vmwrite(VMCS_HOST_CR3, rcr3())) != 0) 1387366f6083SPeter Grehan panic("vmx_run: error %d writing to VMCS_HOST_CR3", error); 1388366f6083SPeter Grehan 1389366f6083SPeter Grehan if ((error = vmwrite(VMCS_GUEST_RIP, rip)) != 0) 1390366f6083SPeter Grehan panic("vmx_run: error %d writing to VMCS_GUEST_RIP", error); 1391366f6083SPeter Grehan 1392366f6083SPeter Grehan if ((error = vmx_set_pcpu_defaults(vmx, vcpu)) != 0) 1393366f6083SPeter Grehan panic("vmx_run: error %d setting up pcpu defaults", error); 1394366f6083SPeter Grehan 1395366f6083SPeter Grehan do { 1396366f6083SPeter Grehan lapic_timer_tick(vmx->vm, vcpu); 1397366f6083SPeter Grehan vmx_inject_interrupts(vmx, vcpu); 1398366f6083SPeter Grehan vmx_run_trace(vmx, vcpu); 1399366f6083SPeter Grehan rc = vmx_setjmp(vmxctx); 1400366f6083SPeter Grehan #ifdef SETJMP_TRACE 1401366f6083SPeter Grehan vmx_setjmp_trace(vmx, vcpu, vmxctx, rc); 1402366f6083SPeter Grehan #endif 1403366f6083SPeter Grehan switch (rc) { 1404366f6083SPeter Grehan case VMX_RETURN_DIRECT: 1405ad54f374SNeel Natu if (vmxctx->launched == 0) { 1406ad54f374SNeel Natu vmxctx->launched = 1; 1407366f6083SPeter Grehan vmx_launch(vmxctx); 1408366f6083SPeter Grehan } else 1409366f6083SPeter Grehan vmx_resume(vmxctx); 1410366f6083SPeter Grehan panic("vmx_launch/resume should not return"); 1411366f6083SPeter Grehan break; 1412366f6083SPeter Grehan case VMX_RETURN_LONGJMP: 1413366f6083SPeter Grehan break; /* vm exit */ 1414eeefa4e4SNeel Natu case VMX_RETURN_AST: 1415eeefa4e4SNeel Natu astpending = 1; 1416eeefa4e4SNeel Natu break; 1417366f6083SPeter Grehan case VMX_RETURN_VMRESUME: 1418366f6083SPeter Grehan vie = vmcs_instruction_error(); 1419366f6083SPeter Grehan if (vmxctx->launch_error == VM_FAIL_INVALID || 1420366f6083SPeter Grehan vie != VMRESUME_WITH_NON_LAUNCHED_VMCS) { 1421366f6083SPeter Grehan printf("vmresume error %d vmcs inst error %d\n", 1422366f6083SPeter Grehan vmxctx->launch_error, vie); 1423366f6083SPeter Grehan goto err_exit; 1424366f6083SPeter Grehan } 1425366f6083SPeter Grehan vmx_launch(vmxctx); /* try to launch the guest */ 1426366f6083SPeter Grehan panic("vmx_launch should not return"); 1427366f6083SPeter Grehan break; 1428366f6083SPeter Grehan case VMX_RETURN_VMLAUNCH: 1429366f6083SPeter Grehan vie = vmcs_instruction_error(); 1430366f6083SPeter Grehan #if 1 1431366f6083SPeter Grehan printf("vmlaunch error %d vmcs inst error %d\n", 1432366f6083SPeter Grehan vmxctx->launch_error, vie); 1433366f6083SPeter Grehan #endif 1434366f6083SPeter Grehan goto err_exit; 1435366f6083SPeter Grehan default: 1436366f6083SPeter Grehan panic("vmx_setjmp returned %d", rc); 1437366f6083SPeter Grehan } 1438366f6083SPeter Grehan 1439366f6083SPeter Grehan /* enable interrupts */ 1440366f6083SPeter Grehan enable_intr(); 1441366f6083SPeter Grehan 1442366f6083SPeter Grehan /* collect some basic information for VM exit processing */ 1443366f6083SPeter Grehan vmexit->rip = rip = vmcs_guest_rip(); 1444366f6083SPeter Grehan vmexit->inst_length = vmexit_instruction_length(); 1445366f6083SPeter Grehan vmexit->u.vmx.exit_reason = exit_reason = vmcs_exit_reason(); 1446366f6083SPeter Grehan vmexit->u.vmx.exit_qualification = vmcs_exit_qualification(); 1447366f6083SPeter Grehan 1448eeefa4e4SNeel Natu if (astpending) { 1449eeefa4e4SNeel Natu handled = 1; 1450eeefa4e4SNeel Natu vmexit->inst_length = 0; 1451eeefa4e4SNeel Natu vmexit->exitcode = VM_EXITCODE_BOGUS; 1452eeefa4e4SNeel Natu vmx_astpending_trace(vmx, vcpu, rip); 1453eeefa4e4SNeel Natu break; 1454eeefa4e4SNeel Natu } 1455366f6083SPeter Grehan 1456eeefa4e4SNeel Natu handled = vmx_exit_process(vmx, vcpu, vmexit); 1457eeefa4e4SNeel Natu vmx_exit_trace(vmx, vcpu, rip, exit_reason, handled); 1458eeefa4e4SNeel Natu 1459eeefa4e4SNeel Natu } while (handled); 1460366f6083SPeter Grehan 1461366f6083SPeter Grehan /* 1462366f6083SPeter Grehan * If a VM exit has been handled then the exitcode must be BOGUS 1463366f6083SPeter Grehan * If a VM exit is not handled then the exitcode must not be BOGUS 1464366f6083SPeter Grehan */ 1465366f6083SPeter Grehan if ((handled && vmexit->exitcode != VM_EXITCODE_BOGUS) || 1466366f6083SPeter Grehan (!handled && vmexit->exitcode == VM_EXITCODE_BOGUS)) { 1467366f6083SPeter Grehan panic("Mismatch between handled (%d) and exitcode (%d)", 1468366f6083SPeter Grehan handled, vmexit->exitcode); 1469366f6083SPeter Grehan } 1470366f6083SPeter Grehan 1471366f6083SPeter Grehan VMM_CTR1(vmx->vm, vcpu, "goto userland: exitcode %d",vmexit->exitcode); 1472366f6083SPeter Grehan 1473366f6083SPeter Grehan /* 1474366f6083SPeter Grehan * XXX 1475366f6083SPeter Grehan * We need to do this to ensure that any VMCS state cached by the 1476366f6083SPeter Grehan * processor is flushed to memory. We need to do this in case the 1477366f6083SPeter Grehan * VM moves to a different cpu the next time it runs. 1478366f6083SPeter Grehan * 1479366f6083SPeter Grehan * Can we avoid doing this? 1480366f6083SPeter Grehan */ 1481366f6083SPeter Grehan VMCLEAR(vmcs); 1482366f6083SPeter Grehan return (0); 1483366f6083SPeter Grehan 1484366f6083SPeter Grehan err_exit: 1485366f6083SPeter Grehan vmexit->exitcode = VM_EXITCODE_VMX; 1486366f6083SPeter Grehan vmexit->u.vmx.exit_reason = (uint32_t)-1; 1487366f6083SPeter Grehan vmexit->u.vmx.exit_qualification = (uint32_t)-1; 1488366f6083SPeter Grehan vmexit->u.vmx.error = vie; 1489366f6083SPeter Grehan VMCLEAR(vmcs); 1490366f6083SPeter Grehan return (ENOEXEC); 1491366f6083SPeter Grehan } 1492366f6083SPeter Grehan 1493366f6083SPeter Grehan static void 1494366f6083SPeter Grehan vmx_vmcleanup(void *arg) 1495366f6083SPeter Grehan { 1496366f6083SPeter Grehan int error; 1497366f6083SPeter Grehan struct vmx *vmx = arg; 1498366f6083SPeter Grehan 1499366f6083SPeter Grehan /* 1500366f6083SPeter Grehan * XXXSMP we also need to clear the VMCS active on the other vcpus. 1501366f6083SPeter Grehan */ 1502366f6083SPeter Grehan error = vmclear(&vmx->vmcs[0]); 1503366f6083SPeter Grehan if (error != 0) 1504366f6083SPeter Grehan panic("vmx_vmcleanup: vmclear error %d on vcpu 0", error); 1505366f6083SPeter Grehan 1506366f6083SPeter Grehan ept_vmcleanup(vmx); 1507366f6083SPeter Grehan free(vmx, M_VMX); 1508366f6083SPeter Grehan 1509366f6083SPeter Grehan return; 1510366f6083SPeter Grehan } 1511366f6083SPeter Grehan 1512366f6083SPeter Grehan static register_t * 1513366f6083SPeter Grehan vmxctx_regptr(struct vmxctx *vmxctx, int reg) 1514366f6083SPeter Grehan { 1515366f6083SPeter Grehan 1516366f6083SPeter Grehan switch (reg) { 1517366f6083SPeter Grehan case VM_REG_GUEST_RAX: 1518366f6083SPeter Grehan return (&vmxctx->guest_rax); 1519366f6083SPeter Grehan case VM_REG_GUEST_RBX: 1520366f6083SPeter Grehan return (&vmxctx->guest_rbx); 1521366f6083SPeter Grehan case VM_REG_GUEST_RCX: 1522366f6083SPeter Grehan return (&vmxctx->guest_rcx); 1523366f6083SPeter Grehan case VM_REG_GUEST_RDX: 1524366f6083SPeter Grehan return (&vmxctx->guest_rdx); 1525366f6083SPeter Grehan case VM_REG_GUEST_RSI: 1526366f6083SPeter Grehan return (&vmxctx->guest_rsi); 1527366f6083SPeter Grehan case VM_REG_GUEST_RDI: 1528366f6083SPeter Grehan return (&vmxctx->guest_rdi); 1529366f6083SPeter Grehan case VM_REG_GUEST_RBP: 1530366f6083SPeter Grehan return (&vmxctx->guest_rbp); 1531366f6083SPeter Grehan case VM_REG_GUEST_R8: 1532366f6083SPeter Grehan return (&vmxctx->guest_r8); 1533366f6083SPeter Grehan case VM_REG_GUEST_R9: 1534366f6083SPeter Grehan return (&vmxctx->guest_r9); 1535366f6083SPeter Grehan case VM_REG_GUEST_R10: 1536366f6083SPeter Grehan return (&vmxctx->guest_r10); 1537366f6083SPeter Grehan case VM_REG_GUEST_R11: 1538366f6083SPeter Grehan return (&vmxctx->guest_r11); 1539366f6083SPeter Grehan case VM_REG_GUEST_R12: 1540366f6083SPeter Grehan return (&vmxctx->guest_r12); 1541366f6083SPeter Grehan case VM_REG_GUEST_R13: 1542366f6083SPeter Grehan return (&vmxctx->guest_r13); 1543366f6083SPeter Grehan case VM_REG_GUEST_R14: 1544366f6083SPeter Grehan return (&vmxctx->guest_r14); 1545366f6083SPeter Grehan case VM_REG_GUEST_R15: 1546366f6083SPeter Grehan return (&vmxctx->guest_r15); 1547366f6083SPeter Grehan default: 1548366f6083SPeter Grehan break; 1549366f6083SPeter Grehan } 1550366f6083SPeter Grehan return (NULL); 1551366f6083SPeter Grehan } 1552366f6083SPeter Grehan 1553366f6083SPeter Grehan static int 1554366f6083SPeter Grehan vmxctx_getreg(struct vmxctx *vmxctx, int reg, uint64_t *retval) 1555366f6083SPeter Grehan { 1556366f6083SPeter Grehan register_t *regp; 1557366f6083SPeter Grehan 1558366f6083SPeter Grehan if ((regp = vmxctx_regptr(vmxctx, reg)) != NULL) { 1559366f6083SPeter Grehan *retval = *regp; 1560366f6083SPeter Grehan return (0); 1561366f6083SPeter Grehan } else 1562366f6083SPeter Grehan return (EINVAL); 1563366f6083SPeter Grehan } 1564366f6083SPeter Grehan 1565366f6083SPeter Grehan static int 1566366f6083SPeter Grehan vmxctx_setreg(struct vmxctx *vmxctx, int reg, uint64_t val) 1567366f6083SPeter Grehan { 1568366f6083SPeter Grehan register_t *regp; 1569366f6083SPeter Grehan 1570366f6083SPeter Grehan if ((regp = vmxctx_regptr(vmxctx, reg)) != NULL) { 1571366f6083SPeter Grehan *regp = val; 1572366f6083SPeter Grehan return (0); 1573366f6083SPeter Grehan } else 1574366f6083SPeter Grehan return (EINVAL); 1575366f6083SPeter Grehan } 1576366f6083SPeter Grehan 1577366f6083SPeter Grehan static int 1578366f6083SPeter Grehan vmx_getreg(void *arg, int vcpu, int reg, uint64_t *retval) 1579366f6083SPeter Grehan { 1580366f6083SPeter Grehan struct vmx *vmx = arg; 1581366f6083SPeter Grehan 1582366f6083SPeter Grehan if (vmxctx_getreg(&vmx->ctx[vcpu], reg, retval) == 0) 1583366f6083SPeter Grehan return (0); 1584366f6083SPeter Grehan 1585366f6083SPeter Grehan /* 1586366f6083SPeter Grehan * If the vcpu is running then don't mess with the VMCS. 1587366f6083SPeter Grehan * 1588366f6083SPeter Grehan * vmcs_getreg will VMCLEAR the vmcs when it is done which will cause 1589366f6083SPeter Grehan * the subsequent vmlaunch/vmresume to fail. 1590366f6083SPeter Grehan */ 159175dd3366SNeel Natu if (vcpu_is_running(vmx->vm, vcpu)) 1592366f6083SPeter Grehan panic("vmx_getreg: %s%d is running", vm_name(vmx->vm), vcpu); 1593366f6083SPeter Grehan 1594366f6083SPeter Grehan return (vmcs_getreg(&vmx->vmcs[vcpu], reg, retval)); 1595366f6083SPeter Grehan } 1596366f6083SPeter Grehan 1597366f6083SPeter Grehan static int 1598366f6083SPeter Grehan vmx_setreg(void *arg, int vcpu, int reg, uint64_t val) 1599366f6083SPeter Grehan { 1600366f6083SPeter Grehan int error; 1601366f6083SPeter Grehan uint64_t ctls; 1602366f6083SPeter Grehan struct vmx *vmx = arg; 1603366f6083SPeter Grehan 1604366f6083SPeter Grehan /* 1605366f6083SPeter Grehan * XXX Allow caller to set contents of the guest registers saved in 1606366f6083SPeter Grehan * the 'vmxctx' even though the vcpu might be running. We need this 1607366f6083SPeter Grehan * specifically to support the rdmsr emulation that will set the 1608366f6083SPeter Grehan * %eax and %edx registers during vm exit processing. 1609366f6083SPeter Grehan */ 1610366f6083SPeter Grehan if (vmxctx_setreg(&vmx->ctx[vcpu], reg, val) == 0) 1611366f6083SPeter Grehan return (0); 1612366f6083SPeter Grehan 1613366f6083SPeter Grehan /* 1614366f6083SPeter Grehan * If the vcpu is running then don't mess with the VMCS. 1615366f6083SPeter Grehan * 1616366f6083SPeter Grehan * vmcs_setreg will VMCLEAR the vmcs when it is done which will cause 1617366f6083SPeter Grehan * the subsequent vmlaunch/vmresume to fail. 1618366f6083SPeter Grehan */ 161975dd3366SNeel Natu if (vcpu_is_running(vmx->vm, vcpu)) 1620366f6083SPeter Grehan panic("vmx_setreg: %s%d is running", vm_name(vmx->vm), vcpu); 1621366f6083SPeter Grehan 1622366f6083SPeter Grehan error = vmcs_setreg(&vmx->vmcs[vcpu], reg, val); 1623366f6083SPeter Grehan 1624366f6083SPeter Grehan if (error == 0) { 1625366f6083SPeter Grehan /* 1626366f6083SPeter Grehan * If the "load EFER" VM-entry control is 1 then the 1627366f6083SPeter Grehan * value of EFER.LMA must be identical to "IA-32e mode guest" 1628366f6083SPeter Grehan * bit in the VM-entry control. 1629366f6083SPeter Grehan */ 1630366f6083SPeter Grehan if ((entry_ctls & VM_ENTRY_LOAD_EFER) != 0 && 1631366f6083SPeter Grehan (reg == VM_REG_GUEST_EFER)) { 1632366f6083SPeter Grehan vmcs_getreg(&vmx->vmcs[vcpu], 1633366f6083SPeter Grehan VMCS_IDENT(VMCS_ENTRY_CTLS), &ctls); 1634366f6083SPeter Grehan if (val & EFER_LMA) 1635366f6083SPeter Grehan ctls |= VM_ENTRY_GUEST_LMA; 1636366f6083SPeter Grehan else 1637366f6083SPeter Grehan ctls &= ~VM_ENTRY_GUEST_LMA; 1638366f6083SPeter Grehan vmcs_setreg(&vmx->vmcs[vcpu], 1639366f6083SPeter Grehan VMCS_IDENT(VMCS_ENTRY_CTLS), ctls); 1640366f6083SPeter Grehan } 1641366f6083SPeter Grehan } 1642366f6083SPeter Grehan 1643366f6083SPeter Grehan return (error); 1644366f6083SPeter Grehan } 1645366f6083SPeter Grehan 1646366f6083SPeter Grehan static int 1647366f6083SPeter Grehan vmx_getdesc(void *arg, int vcpu, int reg, struct seg_desc *desc) 1648366f6083SPeter Grehan { 1649366f6083SPeter Grehan struct vmx *vmx = arg; 1650366f6083SPeter Grehan 1651366f6083SPeter Grehan return (vmcs_getdesc(&vmx->vmcs[vcpu], reg, desc)); 1652366f6083SPeter Grehan } 1653366f6083SPeter Grehan 1654366f6083SPeter Grehan static int 1655366f6083SPeter Grehan vmx_setdesc(void *arg, int vcpu, int reg, struct seg_desc *desc) 1656366f6083SPeter Grehan { 1657366f6083SPeter Grehan struct vmx *vmx = arg; 1658366f6083SPeter Grehan 1659366f6083SPeter Grehan return (vmcs_setdesc(&vmx->vmcs[vcpu], reg, desc)); 1660366f6083SPeter Grehan } 1661366f6083SPeter Grehan 1662366f6083SPeter Grehan static int 1663366f6083SPeter Grehan vmx_inject(void *arg, int vcpu, int type, int vector, uint32_t code, 1664366f6083SPeter Grehan int code_valid) 1665366f6083SPeter Grehan { 1666366f6083SPeter Grehan int error; 1667eeefa4e4SNeel Natu uint64_t info; 1668366f6083SPeter Grehan struct vmx *vmx = arg; 1669366f6083SPeter Grehan struct vmcs *vmcs = &vmx->vmcs[vcpu]; 1670366f6083SPeter Grehan 1671366f6083SPeter Grehan static uint32_t type_map[VM_EVENT_MAX] = { 1672366f6083SPeter Grehan 0x1, /* VM_EVENT_NONE */ 1673366f6083SPeter Grehan 0x0, /* VM_HW_INTR */ 1674366f6083SPeter Grehan 0x2, /* VM_NMI */ 1675366f6083SPeter Grehan 0x3, /* VM_HW_EXCEPTION */ 1676366f6083SPeter Grehan 0x4, /* VM_SW_INTR */ 1677366f6083SPeter Grehan 0x5, /* VM_PRIV_SW_EXCEPTION */ 1678366f6083SPeter Grehan 0x6, /* VM_SW_EXCEPTION */ 1679366f6083SPeter Grehan }; 1680366f6083SPeter Grehan 1681eeefa4e4SNeel Natu /* 1682eeefa4e4SNeel Natu * If there is already an exception pending to be delivered to the 1683eeefa4e4SNeel Natu * vcpu then just return. 1684eeefa4e4SNeel Natu */ 1685514393f5SNeel Natu error = vmcs_getreg(vmcs, VMCS_IDENT(VMCS_ENTRY_INTR_INFO), &info); 1686eeefa4e4SNeel Natu if (error) 1687eeefa4e4SNeel Natu return (error); 1688eeefa4e4SNeel Natu 1689eeefa4e4SNeel Natu if (info & VMCS_INTERRUPTION_INFO_VALID) 1690eeefa4e4SNeel Natu return (EAGAIN); 1691eeefa4e4SNeel Natu 1692366f6083SPeter Grehan info = vector | (type_map[type] << 8) | (code_valid ? 1 << 11 : 0); 1693366f6083SPeter Grehan info |= VMCS_INTERRUPTION_INFO_VALID; 1694366f6083SPeter Grehan error = vmcs_setreg(vmcs, VMCS_IDENT(VMCS_ENTRY_INTR_INFO), info); 1695366f6083SPeter Grehan if (error != 0) 1696366f6083SPeter Grehan return (error); 1697366f6083SPeter Grehan 1698366f6083SPeter Grehan if (code_valid) { 1699366f6083SPeter Grehan error = vmcs_setreg(vmcs, 1700366f6083SPeter Grehan VMCS_IDENT(VMCS_ENTRY_EXCEPTION_ERROR), 1701366f6083SPeter Grehan code); 1702366f6083SPeter Grehan } 1703366f6083SPeter Grehan return (error); 1704366f6083SPeter Grehan } 1705366f6083SPeter Grehan 1706366f6083SPeter Grehan static int 1707366f6083SPeter Grehan vmx_getcap(void *arg, int vcpu, int type, int *retval) 1708366f6083SPeter Grehan { 1709366f6083SPeter Grehan struct vmx *vmx = arg; 1710366f6083SPeter Grehan int vcap; 1711366f6083SPeter Grehan int ret; 1712366f6083SPeter Grehan 1713366f6083SPeter Grehan ret = ENOENT; 1714366f6083SPeter Grehan 1715366f6083SPeter Grehan vcap = vmx->cap[vcpu].set; 1716366f6083SPeter Grehan 1717366f6083SPeter Grehan switch (type) { 1718366f6083SPeter Grehan case VM_CAP_HALT_EXIT: 1719366f6083SPeter Grehan if (cap_halt_exit) 1720366f6083SPeter Grehan ret = 0; 1721366f6083SPeter Grehan break; 1722366f6083SPeter Grehan case VM_CAP_PAUSE_EXIT: 1723366f6083SPeter Grehan if (cap_pause_exit) 1724366f6083SPeter Grehan ret = 0; 1725366f6083SPeter Grehan break; 1726366f6083SPeter Grehan case VM_CAP_MTRAP_EXIT: 1727366f6083SPeter Grehan if (cap_monitor_trap) 1728366f6083SPeter Grehan ret = 0; 1729366f6083SPeter Grehan break; 1730366f6083SPeter Grehan case VM_CAP_UNRESTRICTED_GUEST: 1731366f6083SPeter Grehan if (cap_unrestricted_guest) 1732366f6083SPeter Grehan ret = 0; 1733366f6083SPeter Grehan break; 1734366f6083SPeter Grehan default: 1735366f6083SPeter Grehan break; 1736366f6083SPeter Grehan } 1737366f6083SPeter Grehan 1738366f6083SPeter Grehan if (ret == 0) 1739366f6083SPeter Grehan *retval = (vcap & (1 << type)) ? 1 : 0; 1740366f6083SPeter Grehan 1741366f6083SPeter Grehan return (ret); 1742366f6083SPeter Grehan } 1743366f6083SPeter Grehan 1744366f6083SPeter Grehan static int 1745366f6083SPeter Grehan vmx_setcap(void *arg, int vcpu, int type, int val) 1746366f6083SPeter Grehan { 1747366f6083SPeter Grehan struct vmx *vmx = arg; 1748366f6083SPeter Grehan struct vmcs *vmcs = &vmx->vmcs[vcpu]; 1749366f6083SPeter Grehan uint32_t baseval; 1750366f6083SPeter Grehan uint32_t *pptr; 1751366f6083SPeter Grehan int error; 1752366f6083SPeter Grehan int flag; 1753366f6083SPeter Grehan int reg; 1754366f6083SPeter Grehan int retval; 1755366f6083SPeter Grehan 1756366f6083SPeter Grehan retval = ENOENT; 1757366f6083SPeter Grehan pptr = NULL; 1758366f6083SPeter Grehan 1759366f6083SPeter Grehan switch (type) { 1760366f6083SPeter Grehan case VM_CAP_HALT_EXIT: 1761366f6083SPeter Grehan if (cap_halt_exit) { 1762366f6083SPeter Grehan retval = 0; 1763366f6083SPeter Grehan pptr = &vmx->cap[vcpu].proc_ctls; 1764366f6083SPeter Grehan baseval = *pptr; 1765366f6083SPeter Grehan flag = PROCBASED_HLT_EXITING; 1766366f6083SPeter Grehan reg = VMCS_PRI_PROC_BASED_CTLS; 1767366f6083SPeter Grehan } 1768366f6083SPeter Grehan break; 1769366f6083SPeter Grehan case VM_CAP_MTRAP_EXIT: 1770366f6083SPeter Grehan if (cap_monitor_trap) { 1771366f6083SPeter Grehan retval = 0; 1772366f6083SPeter Grehan pptr = &vmx->cap[vcpu].proc_ctls; 1773366f6083SPeter Grehan baseval = *pptr; 1774366f6083SPeter Grehan flag = PROCBASED_MTF; 1775366f6083SPeter Grehan reg = VMCS_PRI_PROC_BASED_CTLS; 1776366f6083SPeter Grehan } 1777366f6083SPeter Grehan break; 1778366f6083SPeter Grehan case VM_CAP_PAUSE_EXIT: 1779366f6083SPeter Grehan if (cap_pause_exit) { 1780366f6083SPeter Grehan retval = 0; 1781366f6083SPeter Grehan pptr = &vmx->cap[vcpu].proc_ctls; 1782366f6083SPeter Grehan baseval = *pptr; 1783366f6083SPeter Grehan flag = PROCBASED_PAUSE_EXITING; 1784366f6083SPeter Grehan reg = VMCS_PRI_PROC_BASED_CTLS; 1785366f6083SPeter Grehan } 1786366f6083SPeter Grehan break; 1787366f6083SPeter Grehan case VM_CAP_UNRESTRICTED_GUEST: 1788366f6083SPeter Grehan if (cap_unrestricted_guest) { 1789366f6083SPeter Grehan retval = 0; 1790366f6083SPeter Grehan baseval = procbased_ctls2; 1791366f6083SPeter Grehan flag = PROCBASED2_UNRESTRICTED_GUEST; 1792366f6083SPeter Grehan reg = VMCS_SEC_PROC_BASED_CTLS; 1793366f6083SPeter Grehan } 1794366f6083SPeter Grehan break; 1795366f6083SPeter Grehan default: 1796366f6083SPeter Grehan break; 1797366f6083SPeter Grehan } 1798366f6083SPeter Grehan 1799366f6083SPeter Grehan if (retval == 0) { 1800366f6083SPeter Grehan if (val) { 1801366f6083SPeter Grehan baseval |= flag; 1802366f6083SPeter Grehan } else { 1803366f6083SPeter Grehan baseval &= ~flag; 1804366f6083SPeter Grehan } 1805366f6083SPeter Grehan VMPTRLD(vmcs); 1806366f6083SPeter Grehan error = vmwrite(reg, baseval); 1807366f6083SPeter Grehan VMCLEAR(vmcs); 1808366f6083SPeter Grehan 1809366f6083SPeter Grehan if (error) { 1810366f6083SPeter Grehan retval = error; 1811366f6083SPeter Grehan } else { 1812366f6083SPeter Grehan /* 1813366f6083SPeter Grehan * Update optional stored flags, and record 1814366f6083SPeter Grehan * setting 1815366f6083SPeter Grehan */ 1816366f6083SPeter Grehan if (pptr != NULL) { 1817366f6083SPeter Grehan *pptr = baseval; 1818366f6083SPeter Grehan } 1819366f6083SPeter Grehan 1820366f6083SPeter Grehan if (val) { 1821366f6083SPeter Grehan vmx->cap[vcpu].set |= (1 << type); 1822366f6083SPeter Grehan } else { 1823366f6083SPeter Grehan vmx->cap[vcpu].set &= ~(1 << type); 1824366f6083SPeter Grehan } 1825366f6083SPeter Grehan } 1826366f6083SPeter Grehan } 1827366f6083SPeter Grehan 1828366f6083SPeter Grehan return (retval); 1829366f6083SPeter Grehan } 1830366f6083SPeter Grehan 1831366f6083SPeter Grehan struct vmm_ops vmm_ops_intel = { 1832366f6083SPeter Grehan vmx_init, 1833366f6083SPeter Grehan vmx_cleanup, 1834366f6083SPeter Grehan vmx_vminit, 1835366f6083SPeter Grehan vmx_run, 1836366f6083SPeter Grehan vmx_vmcleanup, 1837bda273f2SNeel Natu ept_vmmmap_set, 1838bda273f2SNeel Natu ept_vmmmap_get, 1839366f6083SPeter Grehan vmx_getreg, 1840366f6083SPeter Grehan vmx_setreg, 1841366f6083SPeter Grehan vmx_getdesc, 1842366f6083SPeter Grehan vmx_setdesc, 1843366f6083SPeter Grehan vmx_inject, 1844366f6083SPeter Grehan vmx_getcap, 1845366f6083SPeter Grehan vmx_setcap 1846366f6083SPeter Grehan }; 1847