xref: /freebsd/sys/amd64/vmm/intel/vmx.c (revision b10e100d1696782cfebef09b5870dfc6d1b3217b)
1366f6083SPeter Grehan /*-
2c49761ddSPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
3c49761ddSPedro F. Giffuni  *
4366f6083SPeter Grehan  * Copyright (c) 2011 NetApp, Inc.
5366f6083SPeter Grehan  * All rights reserved.
62c352febSJohn Baldwin  * Copyright (c) 2018 Joyent, Inc.
7366f6083SPeter Grehan  *
8366f6083SPeter Grehan  * Redistribution and use in source and binary forms, with or without
9366f6083SPeter Grehan  * modification, are permitted provided that the following conditions
10366f6083SPeter Grehan  * are met:
11366f6083SPeter Grehan  * 1. Redistributions of source code must retain the above copyright
12366f6083SPeter Grehan  *    notice, this list of conditions and the following disclaimer.
13366f6083SPeter Grehan  * 2. Redistributions in binary form must reproduce the above copyright
14366f6083SPeter Grehan  *    notice, this list of conditions and the following disclaimer in the
15366f6083SPeter Grehan  *    documentation and/or other materials provided with the distribution.
16366f6083SPeter Grehan  *
17366f6083SPeter Grehan  * THIS SOFTWARE IS PROVIDED BY NETAPP, INC ``AS IS'' AND
18366f6083SPeter Grehan  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19366f6083SPeter Grehan  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20366f6083SPeter Grehan  * ARE DISCLAIMED.  IN NO EVENT SHALL NETAPP, INC OR CONTRIBUTORS BE LIABLE
21366f6083SPeter Grehan  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22366f6083SPeter Grehan  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23366f6083SPeter Grehan  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24366f6083SPeter Grehan  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25366f6083SPeter Grehan  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26366f6083SPeter Grehan  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27366f6083SPeter Grehan  * SUCH DAMAGE.
28366f6083SPeter Grehan  *
29366f6083SPeter Grehan  * $FreeBSD$
30366f6083SPeter Grehan  */
31366f6083SPeter Grehan 
32366f6083SPeter Grehan #include <sys/cdefs.h>
33366f6083SPeter Grehan __FBSDID("$FreeBSD$");
34366f6083SPeter Grehan 
35483d953aSJohn Baldwin #include "opt_bhyve_snapshot.h"
36483d953aSJohn Baldwin 
37366f6083SPeter Grehan #include <sys/param.h>
38366f6083SPeter Grehan #include <sys/systm.h>
39366f6083SPeter Grehan #include <sys/smp.h>
40366f6083SPeter Grehan #include <sys/kernel.h>
41366f6083SPeter Grehan #include <sys/malloc.h>
42366f6083SPeter Grehan #include <sys/pcpu.h>
43366f6083SPeter Grehan #include <sys/proc.h>
44b7924341SAndrew Turner #include <sys/reg.h>
456f5a9606SMark Johnston #include <sys/smr.h>
463565b59eSNeel Natu #include <sys/sysctl.h>
47366f6083SPeter Grehan 
48366f6083SPeter Grehan #include <vm/vm.h>
4974ac712fSMark Johnston #include <vm/vm_extern.h>
50366f6083SPeter Grehan #include <vm/pmap.h>
51366f6083SPeter Grehan 
52366f6083SPeter Grehan #include <machine/psl.h>
53366f6083SPeter Grehan #include <machine/cpufunc.h>
548b287612SJohn Baldwin #include <machine/md_var.h>
55366f6083SPeter Grehan #include <machine/segments.h>
56176666c2SNeel Natu #include <machine/smp.h>
57608f97c3SPeter Grehan #include <machine/specialreg.h>
58366f6083SPeter Grehan #include <machine/vmparam.h>
59366f6083SPeter Grehan 
60366f6083SPeter Grehan #include <machine/vmm.h>
61dc506506SNeel Natu #include <machine/vmm_dev.h>
62e813a873SNeel Natu #include <machine/vmm_instruction_emul.h>
63483d953aSJohn Baldwin #include <machine/vmm_snapshot.h>
64483d953aSJohn Baldwin 
65c3498942SNeel Natu #include "vmm_lapic.h"
66b01c2033SNeel Natu #include "vmm_host.h"
67762fd208STycho Nightingale #include "vmm_ioport.h"
68366f6083SPeter Grehan #include "vmm_ktr.h"
69366f6083SPeter Grehan #include "vmm_stat.h"
700775fbb4STycho Nightingale #include "vatpic.h"
71de5ea6b6SNeel Natu #include "vlapic.h"
72de5ea6b6SNeel Natu #include "vlapic_priv.h"
73366f6083SPeter Grehan 
74366f6083SPeter Grehan #include "ept.h"
75366f6083SPeter Grehan #include "vmx_cpufunc.h"
76366f6083SPeter Grehan #include "vmx.h"
77c3498942SNeel Natu #include "vmx_msr.h"
78366f6083SPeter Grehan #include "x86.h"
79366f6083SPeter Grehan #include "vmx_controls.h"
80366f6083SPeter Grehan 
81366f6083SPeter Grehan #define	PINBASED_CTLS_ONE_SETTING					\
82366f6083SPeter Grehan 	(PINBASED_EXTINT_EXITING	|				\
83366f6083SPeter Grehan 	 PINBASED_NMI_EXITING		|				\
84366f6083SPeter Grehan 	 PINBASED_VIRTUAL_NMI)
85366f6083SPeter Grehan #define	PINBASED_CTLS_ZERO_SETTING	0
86366f6083SPeter Grehan 
87366f6083SPeter Grehan #define PROCBASED_CTLS_WINDOW_SETTING					\
88366f6083SPeter Grehan 	(PROCBASED_INT_WINDOW_EXITING	|				\
89366f6083SPeter Grehan 	 PROCBASED_NMI_WINDOW_EXITING)
90366f6083SPeter Grehan 
91366f6083SPeter Grehan #define	PROCBASED_CTLS_ONE_SETTING					\
92366f6083SPeter Grehan 	(PROCBASED_SECONDARY_CONTROLS	|				\
9365145c7fSNeel Natu 	 PROCBASED_MWAIT_EXITING	|				\
9465145c7fSNeel Natu 	 PROCBASED_MONITOR_EXITING	|				\
95366f6083SPeter Grehan 	 PROCBASED_IO_EXITING		|				\
96366f6083SPeter Grehan 	 PROCBASED_MSR_BITMAPS		|				\
97594db002STycho Nightingale 	 PROCBASED_CTLS_WINDOW_SETTING	|				\
98594db002STycho Nightingale 	 PROCBASED_CR8_LOAD_EXITING	|				\
99594db002STycho Nightingale 	 PROCBASED_CR8_STORE_EXITING)
100366f6083SPeter Grehan #define	PROCBASED_CTLS_ZERO_SETTING	\
101366f6083SPeter Grehan 	(PROCBASED_CR3_LOAD_EXITING |	\
102366f6083SPeter Grehan 	PROCBASED_CR3_STORE_EXITING |	\
103366f6083SPeter Grehan 	PROCBASED_IO_BITMAPS)
104366f6083SPeter Grehan 
105366f6083SPeter Grehan #define	PROCBASED_CTLS2_ONE_SETTING	PROCBASED2_ENABLE_EPT
106366f6083SPeter Grehan #define	PROCBASED_CTLS2_ZERO_SETTING	0
107366f6083SPeter Grehan 
108d72978ecSNeel Natu #define	VM_EXIT_CTLS_ONE_SETTING					\
10965eefbe4SJohn Baldwin 	(VM_EXIT_SAVE_DEBUG_CONTROLS		|			\
11065eefbe4SJohn Baldwin 	VM_EXIT_HOST_LMA			|			\
111366f6083SPeter Grehan 	VM_EXIT_SAVE_EFER			|			\
112d72978ecSNeel Natu 	VM_EXIT_LOAD_EFER			|			\
113a318f7ddSNeel Natu 	VM_EXIT_ACKNOWLEDGE_INTERRUPT)
114d72978ecSNeel Natu 
11565eefbe4SJohn Baldwin #define	VM_EXIT_CTLS_ZERO_SETTING	0
116366f6083SPeter Grehan 
11765eefbe4SJohn Baldwin #define	VM_ENTRY_CTLS_ONE_SETTING					\
11865eefbe4SJohn Baldwin 	(VM_ENTRY_LOAD_DEBUG_CONTROLS		|			\
11965eefbe4SJohn Baldwin 	VM_ENTRY_LOAD_EFER)
120608f97c3SPeter Grehan 
121366f6083SPeter Grehan #define	VM_ENTRY_CTLS_ZERO_SETTING					\
12265eefbe4SJohn Baldwin 	(VM_ENTRY_INTO_SMM			|			\
123366f6083SPeter Grehan 	VM_ENTRY_DEACTIVATE_DUAL_MONITOR)
124366f6083SPeter Grehan 
125366f6083SPeter Grehan #define	HANDLED		1
126366f6083SPeter Grehan #define	UNHANDLED	0
127366f6083SPeter Grehan 
128de5ea6b6SNeel Natu static MALLOC_DEFINE(M_VMX, "vmx", "vmx");
129de5ea6b6SNeel Natu static MALLOC_DEFINE(M_VLAPIC, "vlapic", "vlapic");
130366f6083SPeter Grehan 
13173abae44SJohn Baldwin bool vmx_have_msr_tsc_aux;
13273abae44SJohn Baldwin 
1333565b59eSNeel Natu SYSCTL_DECL(_hw_vmm);
134b40598c5SPawel Biernacki SYSCTL_NODE(_hw_vmm, OID_AUTO, vmx, CTLFLAG_RW | CTLFLAG_MPSAFE, NULL,
135b40598c5SPawel Biernacki     NULL);
1363565b59eSNeel Natu 
137b3996dd4SJohn Baldwin int vmxon_enabled[MAXCPU];
13874ac712fSMark Johnston static uint8_t *vmxon_region;
139366f6083SPeter Grehan 
140366f6083SPeter Grehan static uint32_t pinbased_ctls, procbased_ctls, procbased_ctls2;
141366f6083SPeter Grehan static uint32_t exit_ctls, entry_ctls;
142366f6083SPeter Grehan 
143366f6083SPeter Grehan static uint64_t cr0_ones_mask, cr0_zeros_mask;
1443565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr0_ones_mask, CTLFLAG_RD,
1453565b59eSNeel Natu 	     &cr0_ones_mask, 0, NULL);
1463565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr0_zeros_mask, CTLFLAG_RD,
1473565b59eSNeel Natu 	     &cr0_zeros_mask, 0, NULL);
1483565b59eSNeel Natu 
149366f6083SPeter Grehan static uint64_t cr4_ones_mask, cr4_zeros_mask;
1503565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr4_ones_mask, CTLFLAG_RD,
1513565b59eSNeel Natu 	     &cr4_ones_mask, 0, NULL);
1523565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr4_zeros_mask, CTLFLAG_RD,
1533565b59eSNeel Natu 	     &cr4_zeros_mask, 0, NULL);
154366f6083SPeter Grehan 
1553565b59eSNeel Natu static int vmx_initialized;
1563565b59eSNeel Natu SYSCTL_INT(_hw_vmm_vmx, OID_AUTO, initialized, CTLFLAG_RD,
1573565b59eSNeel Natu 	   &vmx_initialized, 0, "Intel VMX initialized");
1583565b59eSNeel Natu 
159366f6083SPeter Grehan /*
160366f6083SPeter Grehan  * Optional capabilities
161366f6083SPeter Grehan  */
162b40598c5SPawel Biernacki static SYSCTL_NODE(_hw_vmm_vmx, OID_AUTO, cap,
163b40598c5SPawel Biernacki     CTLFLAG_RW | CTLFLAG_MPSAFE, NULL,
164b40598c5SPawel Biernacki     NULL);
16506fc6db9SJohn Baldwin 
166366f6083SPeter Grehan static int cap_halt_exit;
16706fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, halt_exit, CTLFLAG_RD, &cap_halt_exit, 0,
16806fc6db9SJohn Baldwin     "HLT triggers a VM-exit");
16906fc6db9SJohn Baldwin 
170366f6083SPeter Grehan static int cap_pause_exit;
17106fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, pause_exit, CTLFLAG_RD, &cap_pause_exit,
17206fc6db9SJohn Baldwin     0, "PAUSE triggers a VM-exit");
17306fc6db9SJohn Baldwin 
1743ba952e1SCorvin Köhne static int cap_wbinvd_exit;
1753ba952e1SCorvin Köhne SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, wbinvd_exit, CTLFLAG_RD, &cap_wbinvd_exit,
1763ba952e1SCorvin Köhne     0, "WBINVD triggers a VM-exit");
1773ba952e1SCorvin Köhne 
178f5f5f1e7SPeter Grehan static int cap_rdpid;
179f5f5f1e7SPeter Grehan SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, rdpid, CTLFLAG_RD, &cap_rdpid, 0,
180f5f5f1e7SPeter Grehan     "Guests are allowed to use RDPID");
181f5f5f1e7SPeter Grehan 
182f5f5f1e7SPeter Grehan static int cap_rdtscp;
183f5f5f1e7SPeter Grehan SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, rdtscp, CTLFLAG_RD, &cap_rdtscp, 0,
184f5f5f1e7SPeter Grehan     "Guests are allowed to use RDTSCP");
185f5f5f1e7SPeter Grehan 
186366f6083SPeter Grehan static int cap_unrestricted_guest;
18706fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, unrestricted_guest, CTLFLAG_RD,
18806fc6db9SJohn Baldwin     &cap_unrestricted_guest, 0, "Unrestricted guests");
18906fc6db9SJohn Baldwin 
190366f6083SPeter Grehan static int cap_monitor_trap;
19106fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, monitor_trap, CTLFLAG_RD,
19206fc6db9SJohn Baldwin     &cap_monitor_trap, 0, "Monitor trap flag");
19306fc6db9SJohn Baldwin 
19449cc03daSNeel Natu static int cap_invpcid;
19506fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, invpcid, CTLFLAG_RD, &cap_invpcid,
19606fc6db9SJohn Baldwin     0, "Guests are allowed to use INVPCID");
197366f6083SPeter Grehan 
1981bc51badSMichael Reifenberger static int tpr_shadowing;
1991bc51badSMichael Reifenberger SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, tpr_shadowing, CTLFLAG_RD,
2001bc51badSMichael Reifenberger     &tpr_shadowing, 0, "TPR shadowing support");
2011bc51badSMichael Reifenberger 
20288c4b8d1SNeel Natu static int virtual_interrupt_delivery;
20306fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, virtual_interrupt_delivery, CTLFLAG_RD,
20488c4b8d1SNeel Natu     &virtual_interrupt_delivery, 0, "APICv virtual interrupt delivery support");
20588c4b8d1SNeel Natu 
206176666c2SNeel Natu static int posted_interrupts;
20706fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, posted_interrupts, CTLFLAG_RD,
208176666c2SNeel Natu     &posted_interrupts, 0, "APICv posted interrupt support");
209176666c2SNeel Natu 
21018a2b08eSNeel Natu static int pirvec = -1;
211176666c2SNeel Natu SYSCTL_INT(_hw_vmm_vmx, OID_AUTO, posted_interrupt_vector, CTLFLAG_RD,
212176666c2SNeel Natu     &pirvec, 0, "APICv posted interrupt vector");
213176666c2SNeel Natu 
21445e51299SNeel Natu static struct unrhdr *vpid_unr;
21545e51299SNeel Natu static u_int vpid_alloc_failed;
21645e51299SNeel Natu SYSCTL_UINT(_hw_vmm_vmx, OID_AUTO, vpid_alloc_failed, CTLFLAG_RD,
21745e51299SNeel Natu 	    &vpid_alloc_failed, 0, NULL);
21845e51299SNeel Natu 
219d3588766SMark Johnston int guest_l1d_flush;
220c30578feSKonstantin Belousov SYSCTL_INT(_hw_vmm_vmx, OID_AUTO, l1d_flush, CTLFLAG_RD,
221c30578feSKonstantin Belousov     &guest_l1d_flush, 0, NULL);
222d3588766SMark Johnston int guest_l1d_flush_sw;
223c1141fbaSKonstantin Belousov SYSCTL_INT(_hw_vmm_vmx, OID_AUTO, l1d_flush_sw, CTLFLAG_RD,
224c1141fbaSKonstantin Belousov     &guest_l1d_flush_sw, 0, NULL);
225c30578feSKonstantin Belousov 
226c1141fbaSKonstantin Belousov static struct msr_entry msr_load_list[1] __aligned(16);
227c30578feSKonstantin Belousov 
22888c4b8d1SNeel Natu /*
2296ac73777STycho Nightingale  * The definitions of SDT probes for VMX.
2306ac73777STycho Nightingale  */
2316ac73777STycho Nightingale 
2326ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, entry,
2336ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2346ac73777STycho Nightingale 
2356ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, taskswitch,
2366ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "struct vm_task_switch *");
2376ac73777STycho Nightingale 
2386ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, craccess,
2396ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint64_t");
2406ac73777STycho Nightingale 
2416ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, rdmsr,
2426ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint32_t");
2436ac73777STycho Nightingale 
2446ac73777STycho Nightingale SDT_PROBE_DEFINE5(vmm, vmx, exit, wrmsr,
2456ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint32_t", "uint64_t");
2466ac73777STycho Nightingale 
2476ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, halt,
2486ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2496ac73777STycho Nightingale 
2506ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, mtrap,
2516ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2526ac73777STycho Nightingale 
2536ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, pause,
2546ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2556ac73777STycho Nightingale 
2566ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, intrwindow,
2576ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2586ac73777STycho Nightingale 
2596ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, interrupt,
2606ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint32_t");
2616ac73777STycho Nightingale 
2626ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, nmiwindow,
2636ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2646ac73777STycho Nightingale 
2656ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, inout,
2666ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2676ac73777STycho Nightingale 
2686ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, cpuid,
2696ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2706ac73777STycho Nightingale 
2716ac73777STycho Nightingale SDT_PROBE_DEFINE5(vmm, vmx, exit, exception,
2726ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint32_t", "int");
2736ac73777STycho Nightingale 
2746ac73777STycho Nightingale SDT_PROBE_DEFINE5(vmm, vmx, exit, nestedfault,
2756ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint64_t", "uint64_t");
2766ac73777STycho Nightingale 
2776ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, mmiofault,
2786ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint64_t");
2796ac73777STycho Nightingale 
2806ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, eoi,
2816ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2826ac73777STycho Nightingale 
2836ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, apicaccess,
2846ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2856ac73777STycho Nightingale 
2866ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, apicwrite,
2876ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "struct vlapic *");
2886ac73777STycho Nightingale 
2896ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, xsetbv,
2906ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2916ac73777STycho Nightingale 
2926ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, monitor,
2936ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2946ac73777STycho Nightingale 
2956ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, mwait,
2966ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2976ac73777STycho Nightingale 
29827d26457SAndrew Turner SDT_PROBE_DEFINE3(vmm, vmx, exit, vminsn,
29927d26457SAndrew Turner     "struct vmx *", "int", "struct vm_exit *");
30027d26457SAndrew Turner 
3016ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, unknown,
3026ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint32_t");
3036ac73777STycho Nightingale 
3046ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, return,
3056ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "int");
3066ac73777STycho Nightingale 
3076ac73777STycho Nightingale /*
30888c4b8d1SNeel Natu  * Use the last page below 4GB as the APIC access address. This address is
30988c4b8d1SNeel Natu  * occupied by the boot firmware so it is guaranteed that it will not conflict
31088c4b8d1SNeel Natu  * with a page in system memory.
31188c4b8d1SNeel Natu  */
31288c4b8d1SNeel Natu #define	APIC_ACCESS_ADDRESS	0xFFFFF000
31388c4b8d1SNeel Natu 
314869c8d19SJohn Baldwin static int vmx_getdesc(void *vcpui, int reg, struct seg_desc *desc);
315869c8d19SJohn Baldwin static int vmx_getreg(void *vcpui, int reg, uint64_t *retval);
316c3498942SNeel Natu static int vmxctx_setreg(struct vmxctx *vmxctx, int reg, uint64_t val);
31788c4b8d1SNeel Natu static void vmx_inject_pir(struct vlapic *vlapic);
318483d953aSJohn Baldwin #ifdef BHYVE_SNAPSHOT
319869c8d19SJohn Baldwin static int vmx_restore_tsc(void *vcpui, uint64_t now);
320483d953aSJohn Baldwin #endif
32188c4b8d1SNeel Natu 
322f5f5f1e7SPeter Grehan static inline bool
323f5f5f1e7SPeter Grehan host_has_rdpid(void)
324f5f5f1e7SPeter Grehan {
325f5f5f1e7SPeter Grehan 	return ((cpu_stdext_feature2 & CPUID_STDEXT2_RDPID) != 0);
326f5f5f1e7SPeter Grehan }
327f5f5f1e7SPeter Grehan 
328f5f5f1e7SPeter Grehan static inline bool
329f5f5f1e7SPeter Grehan host_has_rdtscp(void)
330f5f5f1e7SPeter Grehan {
331f5f5f1e7SPeter Grehan 	return ((amd_feature & AMDID_RDTSCP) != 0);
332f5f5f1e7SPeter Grehan }
333f5f5f1e7SPeter Grehan 
334366f6083SPeter Grehan #ifdef KTR
335366f6083SPeter Grehan static const char *
336366f6083SPeter Grehan exit_reason_to_str(int reason)
337366f6083SPeter Grehan {
338366f6083SPeter Grehan 	static char reasonbuf[32];
339366f6083SPeter Grehan 
340366f6083SPeter Grehan 	switch (reason) {
341366f6083SPeter Grehan 	case EXIT_REASON_EXCEPTION:
342366f6083SPeter Grehan 		return "exception";
343366f6083SPeter Grehan 	case EXIT_REASON_EXT_INTR:
344366f6083SPeter Grehan 		return "extint";
345366f6083SPeter Grehan 	case EXIT_REASON_TRIPLE_FAULT:
346366f6083SPeter Grehan 		return "triplefault";
347366f6083SPeter Grehan 	case EXIT_REASON_INIT:
348366f6083SPeter Grehan 		return "init";
349366f6083SPeter Grehan 	case EXIT_REASON_SIPI:
350366f6083SPeter Grehan 		return "sipi";
351366f6083SPeter Grehan 	case EXIT_REASON_IO_SMI:
352366f6083SPeter Grehan 		return "iosmi";
353366f6083SPeter Grehan 	case EXIT_REASON_SMI:
354366f6083SPeter Grehan 		return "smi";
355366f6083SPeter Grehan 	case EXIT_REASON_INTR_WINDOW:
356366f6083SPeter Grehan 		return "intrwindow";
357366f6083SPeter Grehan 	case EXIT_REASON_NMI_WINDOW:
358366f6083SPeter Grehan 		return "nmiwindow";
359366f6083SPeter Grehan 	case EXIT_REASON_TASK_SWITCH:
360366f6083SPeter Grehan 		return "taskswitch";
361366f6083SPeter Grehan 	case EXIT_REASON_CPUID:
362366f6083SPeter Grehan 		return "cpuid";
363366f6083SPeter Grehan 	case EXIT_REASON_GETSEC:
364366f6083SPeter Grehan 		return "getsec";
365366f6083SPeter Grehan 	case EXIT_REASON_HLT:
366366f6083SPeter Grehan 		return "hlt";
367366f6083SPeter Grehan 	case EXIT_REASON_INVD:
368366f6083SPeter Grehan 		return "invd";
369366f6083SPeter Grehan 	case EXIT_REASON_INVLPG:
370366f6083SPeter Grehan 		return "invlpg";
371366f6083SPeter Grehan 	case EXIT_REASON_RDPMC:
372366f6083SPeter Grehan 		return "rdpmc";
373366f6083SPeter Grehan 	case EXIT_REASON_RDTSC:
374366f6083SPeter Grehan 		return "rdtsc";
375366f6083SPeter Grehan 	case EXIT_REASON_RSM:
376366f6083SPeter Grehan 		return "rsm";
377366f6083SPeter Grehan 	case EXIT_REASON_VMCALL:
378366f6083SPeter Grehan 		return "vmcall";
379366f6083SPeter Grehan 	case EXIT_REASON_VMCLEAR:
380366f6083SPeter Grehan 		return "vmclear";
381366f6083SPeter Grehan 	case EXIT_REASON_VMLAUNCH:
382366f6083SPeter Grehan 		return "vmlaunch";
383366f6083SPeter Grehan 	case EXIT_REASON_VMPTRLD:
384366f6083SPeter Grehan 		return "vmptrld";
385366f6083SPeter Grehan 	case EXIT_REASON_VMPTRST:
386366f6083SPeter Grehan 		return "vmptrst";
387366f6083SPeter Grehan 	case EXIT_REASON_VMREAD:
388366f6083SPeter Grehan 		return "vmread";
389366f6083SPeter Grehan 	case EXIT_REASON_VMRESUME:
390366f6083SPeter Grehan 		return "vmresume";
391366f6083SPeter Grehan 	case EXIT_REASON_VMWRITE:
392366f6083SPeter Grehan 		return "vmwrite";
393366f6083SPeter Grehan 	case EXIT_REASON_VMXOFF:
394366f6083SPeter Grehan 		return "vmxoff";
395366f6083SPeter Grehan 	case EXIT_REASON_VMXON:
396366f6083SPeter Grehan 		return "vmxon";
397366f6083SPeter Grehan 	case EXIT_REASON_CR_ACCESS:
398366f6083SPeter Grehan 		return "craccess";
399366f6083SPeter Grehan 	case EXIT_REASON_DR_ACCESS:
400366f6083SPeter Grehan 		return "draccess";
401366f6083SPeter Grehan 	case EXIT_REASON_INOUT:
402366f6083SPeter Grehan 		return "inout";
403366f6083SPeter Grehan 	case EXIT_REASON_RDMSR:
404366f6083SPeter Grehan 		return "rdmsr";
405366f6083SPeter Grehan 	case EXIT_REASON_WRMSR:
406366f6083SPeter Grehan 		return "wrmsr";
407366f6083SPeter Grehan 	case EXIT_REASON_INVAL_VMCS:
408366f6083SPeter Grehan 		return "invalvmcs";
409366f6083SPeter Grehan 	case EXIT_REASON_INVAL_MSR:
410366f6083SPeter Grehan 		return "invalmsr";
411366f6083SPeter Grehan 	case EXIT_REASON_MWAIT:
412366f6083SPeter Grehan 		return "mwait";
413366f6083SPeter Grehan 	case EXIT_REASON_MTF:
414366f6083SPeter Grehan 		return "mtf";
415366f6083SPeter Grehan 	case EXIT_REASON_MONITOR:
416366f6083SPeter Grehan 		return "monitor";
417366f6083SPeter Grehan 	case EXIT_REASON_PAUSE:
418366f6083SPeter Grehan 		return "pause";
419b0538143SNeel Natu 	case EXIT_REASON_MCE_DURING_ENTRY:
420b0538143SNeel Natu 		return "mce-during-entry";
421366f6083SPeter Grehan 	case EXIT_REASON_TPR:
422366f6083SPeter Grehan 		return "tpr";
42388c4b8d1SNeel Natu 	case EXIT_REASON_APIC_ACCESS:
42488c4b8d1SNeel Natu 		return "apic-access";
425366f6083SPeter Grehan 	case EXIT_REASON_GDTR_IDTR:
426366f6083SPeter Grehan 		return "gdtridtr";
427366f6083SPeter Grehan 	case EXIT_REASON_LDTR_TR:
428366f6083SPeter Grehan 		return "ldtrtr";
429366f6083SPeter Grehan 	case EXIT_REASON_EPT_FAULT:
430366f6083SPeter Grehan 		return "eptfault";
431366f6083SPeter Grehan 	case EXIT_REASON_EPT_MISCONFIG:
432366f6083SPeter Grehan 		return "eptmisconfig";
433366f6083SPeter Grehan 	case EXIT_REASON_INVEPT:
434366f6083SPeter Grehan 		return "invept";
435366f6083SPeter Grehan 	case EXIT_REASON_RDTSCP:
436366f6083SPeter Grehan 		return "rdtscp";
437366f6083SPeter Grehan 	case EXIT_REASON_VMX_PREEMPT:
438366f6083SPeter Grehan 		return "vmxpreempt";
439366f6083SPeter Grehan 	case EXIT_REASON_INVVPID:
440366f6083SPeter Grehan 		return "invvpid";
441366f6083SPeter Grehan 	case EXIT_REASON_WBINVD:
442366f6083SPeter Grehan 		return "wbinvd";
443366f6083SPeter Grehan 	case EXIT_REASON_XSETBV:
444366f6083SPeter Grehan 		return "xsetbv";
44588c4b8d1SNeel Natu 	case EXIT_REASON_APIC_WRITE:
44688c4b8d1SNeel Natu 		return "apic-write";
447366f6083SPeter Grehan 	default:
448366f6083SPeter Grehan 		snprintf(reasonbuf, sizeof(reasonbuf), "%d", reason);
449366f6083SPeter Grehan 		return (reasonbuf);
450366f6083SPeter Grehan 	}
451366f6083SPeter Grehan }
452366f6083SPeter Grehan #endif	/* KTR */
453366f6083SPeter Grehan 
454159dd56fSNeel Natu static int
455159dd56fSNeel Natu vmx_allow_x2apic_msrs(struct vmx *vmx)
456159dd56fSNeel Natu {
457159dd56fSNeel Natu 	int i, error;
458159dd56fSNeel Natu 
459159dd56fSNeel Natu 	error = 0;
460159dd56fSNeel Natu 
461159dd56fSNeel Natu 	/*
462159dd56fSNeel Natu 	 * Allow readonly access to the following x2APIC MSRs from the guest.
463159dd56fSNeel Natu 	 */
464159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_ID);
465159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_VERSION);
466159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LDR);
467159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_SVR);
468159dd56fSNeel Natu 
469159dd56fSNeel Natu 	for (i = 0; i < 8; i++)
470159dd56fSNeel Natu 		error += guest_msr_ro(vmx, MSR_APIC_ISR0 + i);
471159dd56fSNeel Natu 
472159dd56fSNeel Natu 	for (i = 0; i < 8; i++)
473159dd56fSNeel Natu 		error += guest_msr_ro(vmx, MSR_APIC_TMR0 + i);
474159dd56fSNeel Natu 
475159dd56fSNeel Natu 	for (i = 0; i < 8; i++)
476159dd56fSNeel Natu 		error += guest_msr_ro(vmx, MSR_APIC_IRR0 + i);
477159dd56fSNeel Natu 
478159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_ESR);
479159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_TIMER);
480159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_THERMAL);
481159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_PCINT);
482159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_LINT0);
483159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_LINT1);
484159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_ERROR);
485159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_ICR_TIMER);
486159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_DCR_TIMER);
487159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_ICR);
488159dd56fSNeel Natu 
489159dd56fSNeel Natu 	/*
490159dd56fSNeel Natu 	 * Allow TPR, EOI and SELF_IPI MSRs to be read and written by the guest.
491159dd56fSNeel Natu 	 *
492159dd56fSNeel Natu 	 * These registers get special treatment described in the section
493159dd56fSNeel Natu 	 * "Virtualizing MSR-Based APIC Accesses".
494159dd56fSNeel Natu 	 */
495159dd56fSNeel Natu 	error += guest_msr_rw(vmx, MSR_APIC_TPR);
496159dd56fSNeel Natu 	error += guest_msr_rw(vmx, MSR_APIC_EOI);
497159dd56fSNeel Natu 	error += guest_msr_rw(vmx, MSR_APIC_SELF_IPI);
498159dd56fSNeel Natu 
499159dd56fSNeel Natu 	return (error);
500159dd56fSNeel Natu }
501159dd56fSNeel Natu 
502366f6083SPeter Grehan u_long
503366f6083SPeter Grehan vmx_fix_cr0(u_long cr0)
504366f6083SPeter Grehan {
505366f6083SPeter Grehan 
506366f6083SPeter Grehan 	return ((cr0 | cr0_ones_mask) & ~cr0_zeros_mask);
507366f6083SPeter Grehan }
508366f6083SPeter Grehan 
509366f6083SPeter Grehan u_long
510366f6083SPeter Grehan vmx_fix_cr4(u_long cr4)
511366f6083SPeter Grehan {
512366f6083SPeter Grehan 
513366f6083SPeter Grehan 	return ((cr4 | cr4_ones_mask) & ~cr4_zeros_mask);
514366f6083SPeter Grehan }
515366f6083SPeter Grehan 
516366f6083SPeter Grehan static void
51745e51299SNeel Natu vpid_free(int vpid)
51845e51299SNeel Natu {
51945e51299SNeel Natu 	if (vpid < 0 || vpid > 0xffff)
52045e51299SNeel Natu 		panic("vpid_free: invalid vpid %d", vpid);
52145e51299SNeel Natu 
52245e51299SNeel Natu 	/*
523ee98f99dSJohn Baldwin 	 * VPIDs [0,vm_maxcpu] are special and are not allocated from
52445e51299SNeel Natu 	 * the unit number allocator.
52545e51299SNeel Natu 	 */
52645e51299SNeel Natu 
527ee98f99dSJohn Baldwin 	if (vpid > vm_maxcpu)
52845e51299SNeel Natu 		free_unr(vpid_unr, vpid);
52945e51299SNeel Natu }
53045e51299SNeel Natu 
53158eefc67SJohn Baldwin static uint16_t
53258eefc67SJohn Baldwin vpid_alloc(int vcpuid)
53345e51299SNeel Natu {
53458eefc67SJohn Baldwin 	int x;
53545e51299SNeel Natu 
53645e51299SNeel Natu 	/*
53745e51299SNeel Natu 	 * If the "enable vpid" execution control is not enabled then the
53845e51299SNeel Natu 	 * VPID is required to be 0 for all vcpus.
53945e51299SNeel Natu 	 */
54058eefc67SJohn Baldwin 	if ((procbased_ctls2 & PROCBASED2_ENABLE_VPID) == 0)
54158eefc67SJohn Baldwin 		return (0);
54245e51299SNeel Natu 
54345e51299SNeel Natu 	/*
54458eefc67SJohn Baldwin 	 * Try to allocate a unique VPID for each from the unit number
54558eefc67SJohn Baldwin 	 * allocator.
54645e51299SNeel Natu 	 */
54745e51299SNeel Natu 	x = alloc_unr(vpid_unr);
54845e51299SNeel Natu 
54958eefc67SJohn Baldwin 	if (x == -1) {
55045e51299SNeel Natu 		atomic_add_int(&vpid_alloc_failed, 1);
55145e51299SNeel Natu 
55245e51299SNeel Natu 		/*
55345e51299SNeel Natu 		 * If the unit number allocator does not have enough unique
554ee98f99dSJohn Baldwin 		 * VPIDs then we need to allocate from the [1,vm_maxcpu] range.
55545e51299SNeel Natu 		 *
55645e51299SNeel Natu 		 * These VPIDs are not be unique across VMs but this does not
55745e51299SNeel Natu 		 * affect correctness because the combined mappings are also
55845e51299SNeel Natu 		 * tagged with the EP4TA which is unique for each VM.
55945e51299SNeel Natu 		 *
56045e51299SNeel Natu 		 * It is still sub-optimal because the invvpid will invalidate
56145e51299SNeel Natu 		 * combined mappings for a particular VPID across all EP4TAs.
56245e51299SNeel Natu 		 */
56358eefc67SJohn Baldwin 		return (vcpuid + 1);
56445e51299SNeel Natu 	}
56558eefc67SJohn Baldwin 
56658eefc67SJohn Baldwin 	return (x);
56745e51299SNeel Natu }
56845e51299SNeel Natu 
56945e51299SNeel Natu static void
57045e51299SNeel Natu vpid_init(void)
57145e51299SNeel Natu {
57245e51299SNeel Natu 	/*
57345e51299SNeel Natu 	 * VPID 0 is required when the "enable VPID" execution control is
57445e51299SNeel Natu 	 * disabled.
57545e51299SNeel Natu 	 *
576ee98f99dSJohn Baldwin 	 * VPIDs [1,vm_maxcpu] are used as the "overflow namespace" when the
57745e51299SNeel Natu 	 * unit number allocator does not have sufficient unique VPIDs to
57845e51299SNeel Natu 	 * satisfy the allocation.
57945e51299SNeel Natu 	 *
58045e51299SNeel Natu 	 * The remaining VPIDs are managed by the unit number allocator.
58145e51299SNeel Natu 	 */
582ee98f99dSJohn Baldwin 	vpid_unr = new_unrhdr(vm_maxcpu + 1, 0xffff, NULL);
58345e51299SNeel Natu }
58445e51299SNeel Natu 
58545e51299SNeel Natu static void
586366f6083SPeter Grehan vmx_disable(void *arg __unused)
587366f6083SPeter Grehan {
588366f6083SPeter Grehan 	struct invvpid_desc invvpid_desc = { 0 };
589366f6083SPeter Grehan 	struct invept_desc invept_desc = { 0 };
590366f6083SPeter Grehan 
591366f6083SPeter Grehan 	if (vmxon_enabled[curcpu]) {
592366f6083SPeter Grehan 		/*
593366f6083SPeter Grehan 		 * See sections 25.3.3.3 and 25.3.3.4 in Intel Vol 3b.
594366f6083SPeter Grehan 		 *
595366f6083SPeter Grehan 		 * VMXON or VMXOFF are not required to invalidate any TLB
596366f6083SPeter Grehan 		 * caching structures. This prevents potential retention of
597366f6083SPeter Grehan 		 * cached information in the TLB between distinct VMX episodes.
598366f6083SPeter Grehan 		 */
599366f6083SPeter Grehan 		invvpid(INVVPID_TYPE_ALL_CONTEXTS, invvpid_desc);
600366f6083SPeter Grehan 		invept(INVEPT_TYPE_ALL_CONTEXTS, invept_desc);
601366f6083SPeter Grehan 		vmxoff();
602366f6083SPeter Grehan 	}
603366f6083SPeter Grehan 	load_cr4(rcr4() & ~CR4_VMXE);
604366f6083SPeter Grehan }
605366f6083SPeter Grehan 
606366f6083SPeter Grehan static int
60715add60dSPeter Grehan vmx_modcleanup(void)
608366f6083SPeter Grehan {
609366f6083SPeter Grehan 
61018a2b08eSNeel Natu 	if (pirvec >= 0)
61118a2b08eSNeel Natu 		lapic_ipi_free(pirvec);
612176666c2SNeel Natu 
61345e51299SNeel Natu 	if (vpid_unr != NULL) {
61445e51299SNeel Natu 		delete_unrhdr(vpid_unr);
61545e51299SNeel Natu 		vpid_unr = NULL;
61645e51299SNeel Natu 	}
61745e51299SNeel Natu 
618c1141fbaSKonstantin Belousov 	if (nmi_flush_l1d_sw == 1)
619c1141fbaSKonstantin Belousov 		nmi_flush_l1d_sw = 0;
620c1141fbaSKonstantin Belousov 
621366f6083SPeter Grehan 	smp_rendezvous(NULL, vmx_disable, NULL, NULL);
622*b10e100dSCorvin Köhne 
623*b10e100dSCorvin Köhne 	if (vmxon_region != NULL)
62474ac712fSMark Johnston 		kmem_free(vmxon_region, (mp_maxid + 1) * PAGE_SIZE);
625366f6083SPeter Grehan 
626366f6083SPeter Grehan 	return (0);
627366f6083SPeter Grehan }
628366f6083SPeter Grehan 
629366f6083SPeter Grehan static void
630366f6083SPeter Grehan vmx_enable(void *arg __unused)
631366f6083SPeter Grehan {
632366f6083SPeter Grehan 	int error;
63311669a68STycho Nightingale 	uint64_t feature_control;
63411669a68STycho Nightingale 
63511669a68STycho Nightingale 	feature_control = rdmsr(MSR_IA32_FEATURE_CONTROL);
63611669a68STycho Nightingale 	if ((feature_control & IA32_FEATURE_CONTROL_LOCK) == 0 ||
63711669a68STycho Nightingale 	    (feature_control & IA32_FEATURE_CONTROL_VMX_EN) == 0) {
63811669a68STycho Nightingale 		wrmsr(MSR_IA32_FEATURE_CONTROL,
63911669a68STycho Nightingale 		    feature_control | IA32_FEATURE_CONTROL_VMX_EN |
64011669a68STycho Nightingale 		    IA32_FEATURE_CONTROL_LOCK);
64111669a68STycho Nightingale 	}
642366f6083SPeter Grehan 
643366f6083SPeter Grehan 	load_cr4(rcr4() | CR4_VMXE);
644366f6083SPeter Grehan 
64574ac712fSMark Johnston 	*(uint32_t *)&vmxon_region[curcpu * PAGE_SIZE] = vmx_revision();
64674ac712fSMark Johnston 	error = vmxon(&vmxon_region[curcpu * PAGE_SIZE]);
647366f6083SPeter Grehan 	if (error == 0)
648366f6083SPeter Grehan 		vmxon_enabled[curcpu] = 1;
649366f6083SPeter Grehan }
650366f6083SPeter Grehan 
65163e62d39SJohn Baldwin static void
65215add60dSPeter Grehan vmx_modresume(void)
65363e62d39SJohn Baldwin {
65463e62d39SJohn Baldwin 
65563e62d39SJohn Baldwin 	if (vmxon_enabled[curcpu])
65674ac712fSMark Johnston 		vmxon(&vmxon_region[curcpu * PAGE_SIZE]);
65763e62d39SJohn Baldwin }
65863e62d39SJohn Baldwin 
659366f6083SPeter Grehan static int
66015add60dSPeter Grehan vmx_modinit(int ipinum)
661366f6083SPeter Grehan {
6621bc51badSMichael Reifenberger 	int error;
663d17b5104SNeel Natu 	uint64_t basic, fixed0, fixed1, feature_control;
66488c4b8d1SNeel Natu 	uint32_t tmp, procbased2_vid_bits;
665366f6083SPeter Grehan 
666366f6083SPeter Grehan 	/* CPUID.1:ECX[bit 5] must be 1 for processor to support VMX */
6678b287612SJohn Baldwin 	if (!(cpu_feature2 & CPUID2_VMX)) {
66815add60dSPeter Grehan 		printf("vmx_modinit: processor does not support VMX "
66915add60dSPeter Grehan 		    "operation\n");
670366f6083SPeter Grehan 		return (ENXIO);
671366f6083SPeter Grehan 	}
672366f6083SPeter Grehan 
6734bff7fadSNeel Natu 	/*
6744bff7fadSNeel Natu 	 * Verify that MSR_IA32_FEATURE_CONTROL lock and VMXON enable bits
6754bff7fadSNeel Natu 	 * are set (bits 0 and 2 respectively).
6764bff7fadSNeel Natu 	 */
6774bff7fadSNeel Natu 	feature_control = rdmsr(MSR_IA32_FEATURE_CONTROL);
67811669a68STycho Nightingale 	if ((feature_control & IA32_FEATURE_CONTROL_LOCK) == 1 &&
679150369abSNeel Natu 	    (feature_control & IA32_FEATURE_CONTROL_VMX_EN) == 0) {
68015add60dSPeter Grehan 		printf("vmx_modinit: VMX operation disabled by BIOS\n");
6814bff7fadSNeel Natu 		return (ENXIO);
6824bff7fadSNeel Natu 	}
6834bff7fadSNeel Natu 
684d17b5104SNeel Natu 	/*
685d17b5104SNeel Natu 	 * Verify capabilities MSR_VMX_BASIC:
686d17b5104SNeel Natu 	 * - bit 54 indicates support for INS/OUTS decoding
687d17b5104SNeel Natu 	 */
688d17b5104SNeel Natu 	basic = rdmsr(MSR_VMX_BASIC);
689d17b5104SNeel Natu 	if ((basic & (1UL << 54)) == 0) {
69015add60dSPeter Grehan 		printf("vmx_modinit: processor does not support desired basic "
691d17b5104SNeel Natu 		    "capabilities\n");
692d17b5104SNeel Natu 		return (EINVAL);
693d17b5104SNeel Natu 	}
694d17b5104SNeel Natu 
695366f6083SPeter Grehan 	/* Check support for primary processor-based VM-execution controls */
696366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
697366f6083SPeter Grehan 			       MSR_VMX_TRUE_PROCBASED_CTLS,
698366f6083SPeter Grehan 			       PROCBASED_CTLS_ONE_SETTING,
699366f6083SPeter Grehan 			       PROCBASED_CTLS_ZERO_SETTING, &procbased_ctls);
700366f6083SPeter Grehan 	if (error) {
70115add60dSPeter Grehan 		printf("vmx_modinit: processor does not support desired "
70215add60dSPeter Grehan 		    "primary processor-based controls\n");
703366f6083SPeter Grehan 		return (error);
704366f6083SPeter Grehan 	}
705366f6083SPeter Grehan 
706366f6083SPeter Grehan 	/* Clear the processor-based ctl bits that are set on demand */
707366f6083SPeter Grehan 	procbased_ctls &= ~PROCBASED_CTLS_WINDOW_SETTING;
708366f6083SPeter Grehan 
709366f6083SPeter Grehan 	/* Check support for secondary processor-based VM-execution controls */
710366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2,
711366f6083SPeter Grehan 			       MSR_VMX_PROCBASED_CTLS2,
712366f6083SPeter Grehan 			       PROCBASED_CTLS2_ONE_SETTING,
713366f6083SPeter Grehan 			       PROCBASED_CTLS2_ZERO_SETTING, &procbased_ctls2);
714366f6083SPeter Grehan 	if (error) {
71515add60dSPeter Grehan 		printf("vmx_modinit: processor does not support desired "
71615add60dSPeter Grehan 		    "secondary processor-based controls\n");
717366f6083SPeter Grehan 		return (error);
718366f6083SPeter Grehan 	}
719366f6083SPeter Grehan 
720366f6083SPeter Grehan 	/* Check support for VPID */
721366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2, MSR_VMX_PROCBASED_CTLS2,
722366f6083SPeter Grehan 			       PROCBASED2_ENABLE_VPID, 0, &tmp);
723366f6083SPeter Grehan 	if (error == 0)
724366f6083SPeter Grehan 		procbased_ctls2 |= PROCBASED2_ENABLE_VPID;
725366f6083SPeter Grehan 
726366f6083SPeter Grehan 	/* Check support for pin-based VM-execution controls */
727366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PINBASED_CTLS,
728366f6083SPeter Grehan 			       MSR_VMX_TRUE_PINBASED_CTLS,
729366f6083SPeter Grehan 			       PINBASED_CTLS_ONE_SETTING,
730366f6083SPeter Grehan 			       PINBASED_CTLS_ZERO_SETTING, &pinbased_ctls);
731366f6083SPeter Grehan 	if (error) {
73215add60dSPeter Grehan 		printf("vmx_modinit: processor does not support desired "
733366f6083SPeter Grehan 		    "pin-based controls\n");
734366f6083SPeter Grehan 		return (error);
735366f6083SPeter Grehan 	}
736366f6083SPeter Grehan 
737366f6083SPeter Grehan 	/* Check support for VM-exit controls */
738366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_EXIT_CTLS, MSR_VMX_TRUE_EXIT_CTLS,
739366f6083SPeter Grehan 			       VM_EXIT_CTLS_ONE_SETTING,
740366f6083SPeter Grehan 			       VM_EXIT_CTLS_ZERO_SETTING,
741366f6083SPeter Grehan 			       &exit_ctls);
742366f6083SPeter Grehan 	if (error) {
74315add60dSPeter Grehan 		printf("vmx_modinit: processor does not support desired "
744366f6083SPeter Grehan 		    "exit controls\n");
745366f6083SPeter Grehan 		return (error);
746366f6083SPeter Grehan 	}
747366f6083SPeter Grehan 
748366f6083SPeter Grehan 	/* Check support for VM-entry controls */
749d72978ecSNeel Natu 	error = vmx_set_ctlreg(MSR_VMX_ENTRY_CTLS, MSR_VMX_TRUE_ENTRY_CTLS,
750d72978ecSNeel Natu 	    VM_ENTRY_CTLS_ONE_SETTING, VM_ENTRY_CTLS_ZERO_SETTING,
751366f6083SPeter Grehan 	    &entry_ctls);
752366f6083SPeter Grehan 	if (error) {
75315add60dSPeter Grehan 		printf("vmx_modinit: processor does not support desired "
754366f6083SPeter Grehan 		    "entry controls\n");
755366f6083SPeter Grehan 		return (error);
756366f6083SPeter Grehan 	}
757366f6083SPeter Grehan 
758366f6083SPeter Grehan 	/*
759366f6083SPeter Grehan 	 * Check support for optional features by testing them
760366f6083SPeter Grehan 	 * as individual bits
761366f6083SPeter Grehan 	 */
762366f6083SPeter Grehan 	cap_halt_exit = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
763366f6083SPeter Grehan 					MSR_VMX_TRUE_PROCBASED_CTLS,
764366f6083SPeter Grehan 					PROCBASED_HLT_EXITING, 0,
765366f6083SPeter Grehan 					&tmp) == 0);
766366f6083SPeter Grehan 
767366f6083SPeter Grehan 	cap_monitor_trap = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
768366f6083SPeter Grehan 					MSR_VMX_PROCBASED_CTLS,
769366f6083SPeter Grehan 					PROCBASED_MTF, 0,
770366f6083SPeter Grehan 					&tmp) == 0);
771366f6083SPeter Grehan 
772366f6083SPeter Grehan 	cap_pause_exit = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
773366f6083SPeter Grehan 					 MSR_VMX_TRUE_PROCBASED_CTLS,
774366f6083SPeter Grehan 					 PROCBASED_PAUSE_EXITING, 0,
775366f6083SPeter Grehan 					 &tmp) == 0);
776366f6083SPeter Grehan 
7773ba952e1SCorvin Köhne 	cap_wbinvd_exit = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2,
7783ba952e1SCorvin Köhne 					MSR_VMX_PROCBASED_CTLS2,
7793ba952e1SCorvin Köhne 					PROCBASED2_WBINVD_EXITING,
7803ba952e1SCorvin Köhne 					0,
7813ba952e1SCorvin Köhne 					&tmp) == 0);
7823ba952e1SCorvin Köhne 
783f5f5f1e7SPeter Grehan 	/*
784f5f5f1e7SPeter Grehan 	 * Check support for RDPID and/or RDTSCP.
785f5f5f1e7SPeter Grehan 	 *
786f5f5f1e7SPeter Grehan 	 * Support a pass-through-based implementation of these via the
787f5f5f1e7SPeter Grehan 	 * "enable RDTSCP" VM-execution control and the "RDTSC exiting"
788f5f5f1e7SPeter Grehan 	 * VM-execution control.
789f5f5f1e7SPeter Grehan 	 *
790f5f5f1e7SPeter Grehan 	 * The "enable RDTSCP" VM-execution control applies to both RDPID
791f5f5f1e7SPeter Grehan 	 * and RDTSCP (see SDM volume 3, section 25.3, "Changes to
792f5f5f1e7SPeter Grehan 	 * Instruction Behavior in VMX Non-root operation"); this is why
793f5f5f1e7SPeter Grehan 	 * only this VM-execution control needs to be enabled in order to
794f5f5f1e7SPeter Grehan 	 * enable passing through whichever of RDPID and/or RDTSCP are
795f5f5f1e7SPeter Grehan 	 * supported by the host.
796f5f5f1e7SPeter Grehan 	 *
797f5f5f1e7SPeter Grehan 	 * The "RDTSC exiting" VM-execution control applies to both RDTSC
798f5f5f1e7SPeter Grehan 	 * and RDTSCP (again, per SDM volume 3, section 25.3), and is
799f5f5f1e7SPeter Grehan 	 * already set up for RDTSC and RDTSCP pass-through by the current
800f5f5f1e7SPeter Grehan 	 * implementation of RDTSC.
801f5f5f1e7SPeter Grehan 	 *
802f5f5f1e7SPeter Grehan 	 * Although RDPID and RDTSCP are optional capabilities, since there
803f5f5f1e7SPeter Grehan 	 * does not currently seem to be a use case for enabling/disabling
804f5f5f1e7SPeter Grehan 	 * these via libvmmapi, choose not to support this and, instead,
805f5f5f1e7SPeter Grehan 	 * just statically always enable or always disable this support
806f5f5f1e7SPeter Grehan 	 * across all vCPUs on all VMs. (Note that there may be some
807f5f5f1e7SPeter Grehan 	 * complications to providing this functionality, e.g., the MSR
808f5f5f1e7SPeter Grehan 	 * bitmap is currently per-VM rather than per-vCPU while the
809f5f5f1e7SPeter Grehan 	 * capability API wants to be able to control capabilities on a
810f5f5f1e7SPeter Grehan 	 * per-vCPU basis).
811f5f5f1e7SPeter Grehan 	 */
812f5f5f1e7SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2,
813f5f5f1e7SPeter Grehan 			       MSR_VMX_PROCBASED_CTLS2,
814f5f5f1e7SPeter Grehan 			       PROCBASED2_ENABLE_RDTSCP, 0, &tmp);
815f5f5f1e7SPeter Grehan 	cap_rdpid = error == 0 && host_has_rdpid();
816f5f5f1e7SPeter Grehan 	cap_rdtscp = error == 0 && host_has_rdtscp();
81773abae44SJohn Baldwin 	if (cap_rdpid || cap_rdtscp) {
818f5f5f1e7SPeter Grehan 		procbased_ctls2 |= PROCBASED2_ENABLE_RDTSCP;
81973abae44SJohn Baldwin 		vmx_have_msr_tsc_aux = true;
82073abae44SJohn Baldwin 	}
821f5f5f1e7SPeter Grehan 
822366f6083SPeter Grehan 	cap_unrestricted_guest = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2,
823366f6083SPeter Grehan 					MSR_VMX_PROCBASED_CTLS2,
824366f6083SPeter Grehan 					PROCBASED2_UNRESTRICTED_GUEST, 0,
825366f6083SPeter Grehan 				        &tmp) == 0);
826366f6083SPeter Grehan 
82749cc03daSNeel Natu 	cap_invpcid = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2,
82849cc03daSNeel Natu 	    MSR_VMX_PROCBASED_CTLS2, PROCBASED2_ENABLE_INVPCID, 0,
82949cc03daSNeel Natu 	    &tmp) == 0);
83049cc03daSNeel Natu 
83188c4b8d1SNeel Natu 	/*
8321bc51badSMichael Reifenberger 	 * Check support for TPR shadow.
8331bc51badSMichael Reifenberger 	 */
8341bc51badSMichael Reifenberger 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
8351bc51badSMichael Reifenberger 	    MSR_VMX_TRUE_PROCBASED_CTLS, PROCBASED_USE_TPR_SHADOW, 0,
8361bc51badSMichael Reifenberger 	    &tmp);
8371bc51badSMichael Reifenberger 	if (error == 0) {
8381bc51badSMichael Reifenberger 		tpr_shadowing = 1;
8391bc51badSMichael Reifenberger 		TUNABLE_INT_FETCH("hw.vmm.vmx.use_tpr_shadowing",
8401bc51badSMichael Reifenberger 		    &tpr_shadowing);
8411bc51badSMichael Reifenberger 	}
8421bc51badSMichael Reifenberger 
8431bc51badSMichael Reifenberger 	if (tpr_shadowing) {
8441bc51badSMichael Reifenberger 		procbased_ctls |= PROCBASED_USE_TPR_SHADOW;
8451bc51badSMichael Reifenberger 		procbased_ctls &= ~PROCBASED_CR8_LOAD_EXITING;
8461bc51badSMichael Reifenberger 		procbased_ctls &= ~PROCBASED_CR8_STORE_EXITING;
8471bc51badSMichael Reifenberger 	}
8481bc51badSMichael Reifenberger 
8491bc51badSMichael Reifenberger 	/*
85088c4b8d1SNeel Natu 	 * Check support for virtual interrupt delivery.
85188c4b8d1SNeel Natu 	 */
85288c4b8d1SNeel Natu 	procbased2_vid_bits = (PROCBASED2_VIRTUALIZE_APIC_ACCESSES |
85388c4b8d1SNeel Natu 	    PROCBASED2_VIRTUALIZE_X2APIC_MODE |
85488c4b8d1SNeel Natu 	    PROCBASED2_APIC_REGISTER_VIRTUALIZATION |
85588c4b8d1SNeel Natu 	    PROCBASED2_VIRTUAL_INTERRUPT_DELIVERY);
85688c4b8d1SNeel Natu 
85788c4b8d1SNeel Natu 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2, MSR_VMX_PROCBASED_CTLS2,
85888c4b8d1SNeel Natu 	    procbased2_vid_bits, 0, &tmp);
8591bc51badSMichael Reifenberger 	if (error == 0 && tpr_shadowing) {
86088c4b8d1SNeel Natu 		virtual_interrupt_delivery = 1;
86188c4b8d1SNeel Natu 		TUNABLE_INT_FETCH("hw.vmm.vmx.use_apic_vid",
86288c4b8d1SNeel Natu 		    &virtual_interrupt_delivery);
86388c4b8d1SNeel Natu 	}
86488c4b8d1SNeel Natu 
86588c4b8d1SNeel Natu 	if (virtual_interrupt_delivery) {
86688c4b8d1SNeel Natu 		procbased_ctls |= PROCBASED_USE_TPR_SHADOW;
86788c4b8d1SNeel Natu 		procbased_ctls2 |= procbased2_vid_bits;
86888c4b8d1SNeel Natu 		procbased_ctls2 &= ~PROCBASED2_VIRTUALIZE_X2APIC_MODE;
869176666c2SNeel Natu 
870176666c2SNeel Natu 		/*
871176666c2SNeel Natu 		 * Check for Posted Interrupts only if Virtual Interrupt
872176666c2SNeel Natu 		 * Delivery is enabled.
873176666c2SNeel Natu 		 */
874176666c2SNeel Natu 		error = vmx_set_ctlreg(MSR_VMX_PINBASED_CTLS,
875176666c2SNeel Natu 		    MSR_VMX_TRUE_PINBASED_CTLS, PINBASED_POSTED_INTERRUPT, 0,
876176666c2SNeel Natu 		    &tmp);
877176666c2SNeel Natu 		if (error == 0) {
878bd50262fSKonstantin Belousov 			pirvec = lapic_ipi_alloc(pti ? &IDTVEC(justreturn1_pti) :
879bd50262fSKonstantin Belousov 			    &IDTVEC(justreturn));
88018a2b08eSNeel Natu 			if (pirvec < 0) {
881176666c2SNeel Natu 				if (bootverbose) {
88215add60dSPeter Grehan 					printf("vmx_modinit: unable to "
88315add60dSPeter Grehan 					    "allocate posted interrupt "
88415add60dSPeter Grehan 					    "vector\n");
88588c4b8d1SNeel Natu 				}
886176666c2SNeel Natu 			} else {
887176666c2SNeel Natu 				posted_interrupts = 1;
888176666c2SNeel Natu 				TUNABLE_INT_FETCH("hw.vmm.vmx.use_apic_pir",
889176666c2SNeel Natu 				    &posted_interrupts);
890176666c2SNeel Natu 			}
891176666c2SNeel Natu 		}
892176666c2SNeel Natu 	}
893176666c2SNeel Natu 
894176666c2SNeel Natu 	if (posted_interrupts)
895176666c2SNeel Natu 		    pinbased_ctls |= PINBASED_POSTED_INTERRUPT;
89649cc03daSNeel Natu 
897366f6083SPeter Grehan 	/* Initialize EPT */
898add611fdSNeel Natu 	error = ept_init(ipinum);
899366f6083SPeter Grehan 	if (error) {
90015add60dSPeter Grehan 		printf("vmx_modinit: ept initialization failed (%d)\n", error);
901366f6083SPeter Grehan 		return (error);
902366f6083SPeter Grehan 	}
903366f6083SPeter Grehan 
90423437573SKonstantin Belousov 	guest_l1d_flush = (cpu_ia32_arch_caps &
90523437573SKonstantin Belousov 	    IA32_ARCH_CAP_SKIP_L1DFL_VMENTRY) == 0;
906c30578feSKonstantin Belousov 	TUNABLE_INT_FETCH("hw.vmm.l1d_flush", &guest_l1d_flush);
907c1141fbaSKonstantin Belousov 
908c1141fbaSKonstantin Belousov 	/*
909c1141fbaSKonstantin Belousov 	 * L1D cache flush is enabled.  Use IA32_FLUSH_CMD MSR when
910c1141fbaSKonstantin Belousov 	 * available.  Otherwise fall back to the software flush
911c1141fbaSKonstantin Belousov 	 * method which loads enough data from the kernel text to
912c1141fbaSKonstantin Belousov 	 * flush existing L1D content, both on VMX entry and on NMI
913c1141fbaSKonstantin Belousov 	 * return.
914c1141fbaSKonstantin Belousov 	 */
915c1141fbaSKonstantin Belousov 	if (guest_l1d_flush) {
916c1141fbaSKonstantin Belousov 		if ((cpu_stdext_feature3 & CPUID_STDEXT3_L1D_FLUSH) == 0) {
917c1141fbaSKonstantin Belousov 			guest_l1d_flush_sw = 1;
918c1141fbaSKonstantin Belousov 			TUNABLE_INT_FETCH("hw.vmm.l1d_flush_sw",
919c1141fbaSKonstantin Belousov 			    &guest_l1d_flush_sw);
920c1141fbaSKonstantin Belousov 		}
921c1141fbaSKonstantin Belousov 		if (guest_l1d_flush_sw) {
922c1141fbaSKonstantin Belousov 			if (nmi_flush_l1d_sw <= 1)
923c1141fbaSKonstantin Belousov 				nmi_flush_l1d_sw = 1;
924c1141fbaSKonstantin Belousov 		} else {
925c1141fbaSKonstantin Belousov 			msr_load_list[0].index = MSR_IA32_FLUSH_CMD;
926c1141fbaSKonstantin Belousov 			msr_load_list[0].val = IA32_FLUSH_CMD_L1D;
927c1141fbaSKonstantin Belousov 		}
928c1141fbaSKonstantin Belousov 	}
929c30578feSKonstantin Belousov 
930366f6083SPeter Grehan 	/*
931366f6083SPeter Grehan 	 * Stash the cr0 and cr4 bits that must be fixed to 0 or 1
932366f6083SPeter Grehan 	 */
933366f6083SPeter Grehan 	fixed0 = rdmsr(MSR_VMX_CR0_FIXED0);
934366f6083SPeter Grehan 	fixed1 = rdmsr(MSR_VMX_CR0_FIXED1);
935366f6083SPeter Grehan 	cr0_ones_mask = fixed0 & fixed1;
936366f6083SPeter Grehan 	cr0_zeros_mask = ~fixed0 & ~fixed1;
937366f6083SPeter Grehan 
938366f6083SPeter Grehan 	/*
939366f6083SPeter Grehan 	 * CR0_PE and CR0_PG can be set to zero in VMX non-root operation
940366f6083SPeter Grehan 	 * if unrestricted guest execution is allowed.
941366f6083SPeter Grehan 	 */
942366f6083SPeter Grehan 	if (cap_unrestricted_guest)
943366f6083SPeter Grehan 		cr0_ones_mask &= ~(CR0_PG | CR0_PE);
944366f6083SPeter Grehan 
945366f6083SPeter Grehan 	/*
946366f6083SPeter Grehan 	 * Do not allow the guest to set CR0_NW or CR0_CD.
947366f6083SPeter Grehan 	 */
948366f6083SPeter Grehan 	cr0_zeros_mask |= (CR0_NW | CR0_CD);
949366f6083SPeter Grehan 
950366f6083SPeter Grehan 	fixed0 = rdmsr(MSR_VMX_CR4_FIXED0);
951366f6083SPeter Grehan 	fixed1 = rdmsr(MSR_VMX_CR4_FIXED1);
952366f6083SPeter Grehan 	cr4_ones_mask = fixed0 & fixed1;
953366f6083SPeter Grehan 	cr4_zeros_mask = ~fixed0 & ~fixed1;
954366f6083SPeter Grehan 
95545e51299SNeel Natu 	vpid_init();
95645e51299SNeel Natu 
957c3498942SNeel Natu 	vmx_msr_init();
958c3498942SNeel Natu 
959366f6083SPeter Grehan 	/* enable VMX operation */
96074ac712fSMark Johnston 	vmxon_region = kmem_malloc((mp_maxid + 1) * PAGE_SIZE,
96174ac712fSMark Johnston 	    M_WAITOK | M_ZERO);
962366f6083SPeter Grehan 	smp_rendezvous(NULL, vmx_enable, NULL, NULL);
963366f6083SPeter Grehan 
9643565b59eSNeel Natu 	vmx_initialized = 1;
9653565b59eSNeel Natu 
966366f6083SPeter Grehan 	return (0);
967366f6083SPeter Grehan }
968366f6083SPeter Grehan 
969f7d47425SNeel Natu static void
970f7d47425SNeel Natu vmx_trigger_hostintr(int vector)
971f7d47425SNeel Natu {
972f7d47425SNeel Natu 	uintptr_t func;
973f7d47425SNeel Natu 	struct gate_descriptor *gd;
974f7d47425SNeel Natu 
975f7d47425SNeel Natu 	gd = &idt[vector];
976f7d47425SNeel Natu 
977f7d47425SNeel Natu 	KASSERT(vector >= 32 && vector <= 255, ("vmx_trigger_hostintr: "
978f7d47425SNeel Natu 	    "invalid vector %d", vector));
979f7d47425SNeel Natu 	KASSERT(gd->gd_p == 1, ("gate descriptor for vector %d not present",
980f7d47425SNeel Natu 	    vector));
981f7d47425SNeel Natu 	KASSERT(gd->gd_type == SDT_SYSIGT, ("gate descriptor for vector %d "
982f7d47425SNeel Natu 	    "has invalid type %d", vector, gd->gd_type));
983f7d47425SNeel Natu 	KASSERT(gd->gd_dpl == SEL_KPL, ("gate descriptor for vector %d "
984f7d47425SNeel Natu 	    "has invalid dpl %d", vector, gd->gd_dpl));
985f7d47425SNeel Natu 	KASSERT(gd->gd_selector == GSEL(GCODE_SEL, SEL_KPL), ("gate descriptor "
986f7d47425SNeel Natu 	    "for vector %d has invalid selector %d", vector, gd->gd_selector));
987f7d47425SNeel Natu 	KASSERT(gd->gd_ist == 0, ("gate descriptor for vector %d has invalid "
988f7d47425SNeel Natu 	    "IST %d", vector, gd->gd_ist));
989f7d47425SNeel Natu 
990f7d47425SNeel Natu 	func = ((long)gd->gd_hioffset << 16 | gd->gd_looffset);
991f7d47425SNeel Natu 	vmx_call_isr(func);
992f7d47425SNeel Natu }
993f7d47425SNeel Natu 
994366f6083SPeter Grehan static int
995aaaa0656SPeter Grehan vmx_setup_cr_shadow(int which, struct vmcs *vmcs, uint32_t initial)
996366f6083SPeter Grehan {
99739c21c2dSNeel Natu 	int error, mask_ident, shadow_ident;
998aaaa0656SPeter Grehan 	uint64_t mask_value;
999366f6083SPeter Grehan 
100039c21c2dSNeel Natu 	if (which != 0 && which != 4)
100139c21c2dSNeel Natu 		panic("vmx_setup_cr_shadow: unknown cr%d", which);
100239c21c2dSNeel Natu 
100339c21c2dSNeel Natu 	if (which == 0) {
100439c21c2dSNeel Natu 		mask_ident = VMCS_CR0_MASK;
100539c21c2dSNeel Natu 		mask_value = cr0_ones_mask | cr0_zeros_mask;
100639c21c2dSNeel Natu 		shadow_ident = VMCS_CR0_SHADOW;
100739c21c2dSNeel Natu 	} else {
100839c21c2dSNeel Natu 		mask_ident = VMCS_CR4_MASK;
100939c21c2dSNeel Natu 		mask_value = cr4_ones_mask | cr4_zeros_mask;
101039c21c2dSNeel Natu 		shadow_ident = VMCS_CR4_SHADOW;
101139c21c2dSNeel Natu 	}
101239c21c2dSNeel Natu 
1013d3c11f40SPeter Grehan 	error = vmcs_setreg(vmcs, 0, VMCS_IDENT(mask_ident), mask_value);
1014366f6083SPeter Grehan 	if (error)
1015366f6083SPeter Grehan 		return (error);
1016366f6083SPeter Grehan 
1017aaaa0656SPeter Grehan 	error = vmcs_setreg(vmcs, 0, VMCS_IDENT(shadow_ident), initial);
1018366f6083SPeter Grehan 	if (error)
1019366f6083SPeter Grehan 		return (error);
1020366f6083SPeter Grehan 
1021366f6083SPeter Grehan 	return (0);
1022366f6083SPeter Grehan }
1023aaaa0656SPeter Grehan #define	vmx_setup_cr0_shadow(vmcs,init)	vmx_setup_cr_shadow(0, (vmcs), (init))
1024aaaa0656SPeter Grehan #define	vmx_setup_cr4_shadow(vmcs,init)	vmx_setup_cr_shadow(4, (vmcs), (init))
1025366f6083SPeter Grehan 
1026366f6083SPeter Grehan static void *
102715add60dSPeter Grehan vmx_init(struct vm *vm, pmap_t pmap)
1028366f6083SPeter Grehan {
1029d487cba3SCy Schubert 	int error __diagused;
1030366f6083SPeter Grehan 	struct vmx *vmx;
1031366f6083SPeter Grehan 
1032366f6083SPeter Grehan 	vmx = malloc(sizeof(struct vmx), M_VMX, M_WAITOK | M_ZERO);
1033366f6083SPeter Grehan 	vmx->vm = vm;
1034366f6083SPeter Grehan 
10359ce875d9SKonstantin Belousov 	vmx->eptp = eptp(vtophys((vm_offset_t)pmap->pm_pmltop));
1036318224bbSNeel Natu 
1037366f6083SPeter Grehan 	/*
1038366f6083SPeter Grehan 	 * Clean up EPTP-tagged guest physical and combined mappings
1039366f6083SPeter Grehan 	 *
1040366f6083SPeter Grehan 	 * VMX transitions are not required to invalidate any guest physical
1041366f6083SPeter Grehan 	 * mappings. So, it may be possible for stale guest physical mappings
1042366f6083SPeter Grehan 	 * to be present in the processor TLBs.
1043366f6083SPeter Grehan 	 *
1044366f6083SPeter Grehan 	 * Combined mappings for this EP4TA are also invalidated for all VPIDs.
1045366f6083SPeter Grehan 	 */
1046318224bbSNeel Natu 	ept_invalidate_mappings(vmx->eptp);
1047366f6083SPeter Grehan 
10480f00260cSJohn Baldwin 	vmx->msr_bitmap = malloc_aligned(PAGE_SIZE, PAGE_SIZE, M_VMX,
10490f00260cSJohn Baldwin 	    M_WAITOK | M_ZERO);
1050366f6083SPeter Grehan 	msr_bitmap_initialize(vmx->msr_bitmap);
1051366f6083SPeter Grehan 
1052366f6083SPeter Grehan 	/*
1053366f6083SPeter Grehan 	 * It is safe to allow direct access to MSR_GSBASE and MSR_FSBASE.
1054366f6083SPeter Grehan 	 * The guest FSBASE and GSBASE are saved and restored during
1055366f6083SPeter Grehan 	 * vm-exit and vm-entry respectively. The host FSBASE and GSBASE are
1056366f6083SPeter Grehan 	 * always restored from the vmcs host state area on vm-exit.
1057366f6083SPeter Grehan 	 *
10581fb0ea3fSPeter Grehan 	 * The SYSENTER_CS/ESP/EIP MSRs are identical to FS/GSBASE in
10591fb0ea3fSPeter Grehan 	 * how they are saved/restored so can be directly accessed by the
10601fb0ea3fSPeter Grehan 	 * guest.
10611fb0ea3fSPeter Grehan 	 *
1062366f6083SPeter Grehan 	 * MSR_EFER is saved and restored in the guest VMCS area on a
1063366f6083SPeter Grehan 	 * VM exit and entry respectively. It is also restored from the
1064366f6083SPeter Grehan 	 * host VMCS area on a VM exit.
10658d1d7a9eSPeter Grehan 	 *
1066277bdd99STycho Nightingale 	 * The TSC MSR is exposed read-only. Writes are disallowed as
1067277bdd99STycho Nightingale 	 * that will impact the host TSC.  If the guest does a write
1068277bdd99STycho Nightingale 	 * the "use TSC offsetting" execution control is enabled and the
1069277bdd99STycho Nightingale 	 * difference between the host TSC and the guest TSC is written
1070277bdd99STycho Nightingale 	 * into the TSC offset in the VMCS.
1071f5f5f1e7SPeter Grehan 	 *
1072f5f5f1e7SPeter Grehan 	 * Guest TSC_AUX support is enabled if any of guest RDPID and/or
1073f5f5f1e7SPeter Grehan 	 * guest RDTSCP support are enabled (since, as per Table 2-2 in SDM
1074f5f5f1e7SPeter Grehan 	 * volume 4, TSC_AUX is supported if any of RDPID and/or RDTSCP are
1075f5f5f1e7SPeter Grehan 	 * supported). If guest TSC_AUX support is enabled, TSC_AUX is
1076f5f5f1e7SPeter Grehan 	 * exposed read-only so that the VMM can do one fewer MSR read per
1077f5f5f1e7SPeter Grehan 	 * exit than if this register were exposed read-write; the guest
1078f5f5f1e7SPeter Grehan 	 * restore value can be updated during guest writes (expected to be
1079f5f5f1e7SPeter Grehan 	 * rare) instead of during all exits (common).
1080366f6083SPeter Grehan 	 */
1081366f6083SPeter Grehan 	if (guest_msr_rw(vmx, MSR_GSBASE) ||
1082366f6083SPeter Grehan 	    guest_msr_rw(vmx, MSR_FSBASE) ||
10831fb0ea3fSPeter Grehan 	    guest_msr_rw(vmx, MSR_SYSENTER_CS_MSR) ||
10841fb0ea3fSPeter Grehan 	    guest_msr_rw(vmx, MSR_SYSENTER_ESP_MSR) ||
10851fb0ea3fSPeter Grehan 	    guest_msr_rw(vmx, MSR_SYSENTER_EIP_MSR) ||
10868d1d7a9eSPeter Grehan 	    guest_msr_rw(vmx, MSR_EFER) ||
1087f5f5f1e7SPeter Grehan 	    guest_msr_ro(vmx, MSR_TSC) ||
1088f5f5f1e7SPeter Grehan 	    ((cap_rdpid || cap_rdtscp) && guest_msr_ro(vmx, MSR_TSC_AUX)))
108915add60dSPeter Grehan 		panic("vmx_init: error setting guest msr access");
1090366f6083SPeter Grehan 
109188c4b8d1SNeel Natu 	if (virtual_interrupt_delivery) {
109288c4b8d1SNeel Natu 		error = vm_map_mmio(vm, DEFAULT_APIC_BASE, PAGE_SIZE,
109388c4b8d1SNeel Natu 		    APIC_ACCESS_ADDRESS);
109488c4b8d1SNeel Natu 		/* XXX this should really return an error to the caller */
109588c4b8d1SNeel Natu 		KASSERT(error == 0, ("vm_map_mmio(apicbase) error %d", error));
109688c4b8d1SNeel Natu 	}
109788c4b8d1SNeel Natu 
10981aa51504SJohn Baldwin 	vmx->pmap = pmap;
10991aa51504SJohn Baldwin 	return (vmx);
11001aa51504SJohn Baldwin }
11010f00260cSJohn Baldwin 
11021aa51504SJohn Baldwin static void *
1103950af9ffSJohn Baldwin vmx_vcpu_init(void *vmi, struct vcpu *vcpu1, int vcpuid)
11041aa51504SJohn Baldwin {
1105869c8d19SJohn Baldwin 	struct vmx *vmx = vmi;
11061aa51504SJohn Baldwin 	struct vmcs *vmcs;
11071aa51504SJohn Baldwin 	struct vmx_vcpu *vcpu;
11081aa51504SJohn Baldwin 	uint32_t exc_bitmap;
110958eefc67SJohn Baldwin 	uint16_t vpid;
11101aa51504SJohn Baldwin 	int error;
11111aa51504SJohn Baldwin 
111258eefc67SJohn Baldwin 	vpid = vpid_alloc(vcpuid);
111358eefc67SJohn Baldwin 
11141aa51504SJohn Baldwin 	vcpu = malloc(sizeof(*vcpu), M_VMX, M_WAITOK | M_ZERO);
1115869c8d19SJohn Baldwin 	vcpu->vmx = vmx;
1116950af9ffSJohn Baldwin 	vcpu->vcpu = vcpu1;
11171aa51504SJohn Baldwin 	vcpu->vcpuid = vcpuid;
11180f00260cSJohn Baldwin 	vcpu->vmcs = malloc_aligned(sizeof(*vmcs), PAGE_SIZE, M_VMX,
11190f00260cSJohn Baldwin 	    M_WAITOK | M_ZERO);
11200f00260cSJohn Baldwin 	vcpu->apic_page = malloc_aligned(PAGE_SIZE, PAGE_SIZE, M_VMX,
11210f00260cSJohn Baldwin 	    M_WAITOK | M_ZERO);
11221aa51504SJohn Baldwin 	vcpu->pir_desc = malloc_aligned(sizeof(*vcpu->pir_desc), 64, M_VMX,
11231aa51504SJohn Baldwin 	    M_WAITOK | M_ZERO);
11240f00260cSJohn Baldwin 
11250f00260cSJohn Baldwin 	vmcs = vcpu->vmcs;
1126c847a506SNeel Natu 	vmcs->identifier = vmx_revision();
1127c847a506SNeel Natu 	error = vmclear(vmcs);
1128366f6083SPeter Grehan 	if (error != 0) {
112915add60dSPeter Grehan 		panic("vmx_init: vmclear error %d on vcpu %d\n",
11301aa51504SJohn Baldwin 		    error, vcpuid);
1131366f6083SPeter Grehan 	}
1132366f6083SPeter Grehan 
11331aa51504SJohn Baldwin 	vmx_msr_guest_init(vmx, vcpu);
1134c3498942SNeel Natu 
1135c847a506SNeel Natu 	error = vmcs_init(vmcs);
1136c847a506SNeel Natu 	KASSERT(error == 0, ("vmcs_init error %d", error));
1137366f6083SPeter Grehan 
1138c847a506SNeel Natu 	VMPTRLD(vmcs);
1139c847a506SNeel Natu 	error = 0;
11400f00260cSJohn Baldwin 	error += vmwrite(VMCS_HOST_RSP, (u_long)&vcpu->ctx);
1141c847a506SNeel Natu 	error += vmwrite(VMCS_EPTP, vmx->eptp);
1142c847a506SNeel Natu 	error += vmwrite(VMCS_PIN_BASED_CTLS, pinbased_ctls);
1143c847a506SNeel Natu 	error += vmwrite(VMCS_PRI_PROC_BASED_CTLS, procbased_ctls);
114480cb5d84SJohn Baldwin 	if (vcpu_trap_wbinvd(vcpu->vcpu)) {
11453ba952e1SCorvin Köhne 		KASSERT(cap_wbinvd_exit, ("WBINVD trap not available"));
11463ba952e1SCorvin Köhne 		procbased_ctls2 |= PROCBASED2_WBINVD_EXITING;
11473ba952e1SCorvin Köhne 	}
1148c847a506SNeel Natu 	error += vmwrite(VMCS_SEC_PROC_BASED_CTLS, procbased_ctls2);
1149c847a506SNeel Natu 	error += vmwrite(VMCS_EXIT_CTLS, exit_ctls);
1150c847a506SNeel Natu 	error += vmwrite(VMCS_ENTRY_CTLS, entry_ctls);
1151c847a506SNeel Natu 	error += vmwrite(VMCS_MSR_BITMAP, vtophys(vmx->msr_bitmap));
115258eefc67SJohn Baldwin 	error += vmwrite(VMCS_VPID, vpid);
1153b0538143SNeel Natu 
1154c1141fbaSKonstantin Belousov 	if (guest_l1d_flush && !guest_l1d_flush_sw) {
1155c1141fbaSKonstantin Belousov 		vmcs_write(VMCS_ENTRY_MSR_LOAD, pmap_kextract(
1156c1141fbaSKonstantin Belousov 			(vm_offset_t)&msr_load_list[0]));
1157c1141fbaSKonstantin Belousov 		vmcs_write(VMCS_ENTRY_MSR_LOAD_COUNT,
1158c1141fbaSKonstantin Belousov 		    nitems(msr_load_list));
1159c1141fbaSKonstantin Belousov 		vmcs_write(VMCS_EXIT_MSR_STORE, 0);
1160c1141fbaSKonstantin Belousov 		vmcs_write(VMCS_EXIT_MSR_STORE_COUNT, 0);
1161c1141fbaSKonstantin Belousov 	}
1162c1141fbaSKonstantin Belousov 
1163b0538143SNeel Natu 	/* exception bitmap */
116480cb5d84SJohn Baldwin 	if (vcpu_trace_exceptions(vcpu->vcpu))
1165b0538143SNeel Natu 		exc_bitmap = 0xffffffff;
1166b0538143SNeel Natu 	else
1167b0538143SNeel Natu 		exc_bitmap = 1 << IDT_MC;
1168b0538143SNeel Natu 	error += vmwrite(VMCS_EXCEPTION_BITMAP, exc_bitmap);
1169b0538143SNeel Natu 
11700f00260cSJohn Baldwin 	vcpu->ctx.guest_dr6 = DBREG_DR6_RESERVED1;
11719e2154ffSJohn Baldwin 	error += vmwrite(VMCS_GUEST_DR7, DBREG_DR7_RESERVED1);
117265eefbe4SJohn Baldwin 
11731bc51badSMichael Reifenberger 	if (tpr_shadowing) {
11741aa51504SJohn Baldwin 		error += vmwrite(VMCS_VIRTUAL_APIC, vtophys(vcpu->apic_page));
11751bc51badSMichael Reifenberger 	}
11761bc51badSMichael Reifenberger 
11771bc51badSMichael Reifenberger 	if (virtual_interrupt_delivery) {
11781bc51badSMichael Reifenberger 		error += vmwrite(VMCS_APIC_ACCESS, APIC_ACCESS_ADDRESS);
117988c4b8d1SNeel Natu 		error += vmwrite(VMCS_EOI_EXIT0, 0);
118088c4b8d1SNeel Natu 		error += vmwrite(VMCS_EOI_EXIT1, 0);
118188c4b8d1SNeel Natu 		error += vmwrite(VMCS_EOI_EXIT2, 0);
118288c4b8d1SNeel Natu 		error += vmwrite(VMCS_EOI_EXIT3, 0);
118388c4b8d1SNeel Natu 	}
1184176666c2SNeel Natu 	if (posted_interrupts) {
1185176666c2SNeel Natu 		error += vmwrite(VMCS_PIR_VECTOR, pirvec);
11861aa51504SJohn Baldwin 		error += vmwrite(VMCS_PIR_DESC, vtophys(vcpu->pir_desc));
1187176666c2SNeel Natu 	}
1188c847a506SNeel Natu 	VMCLEAR(vmcs);
118915add60dSPeter Grehan 	KASSERT(error == 0, ("vmx_init: error customizing the vmcs"));
1190366f6083SPeter Grehan 
11910f00260cSJohn Baldwin 	vcpu->cap.set = 0;
11920f00260cSJohn Baldwin 	vcpu->cap.set |= cap_rdpid != 0 ? 1 << VM_CAP_RDPID : 0;
11930f00260cSJohn Baldwin 	vcpu->cap.set |= cap_rdtscp != 0 ? 1 << VM_CAP_RDTSCP : 0;
11940f00260cSJohn Baldwin 	vcpu->cap.proc_ctls = procbased_ctls;
11950f00260cSJohn Baldwin 	vcpu->cap.proc_ctls2 = procbased_ctls2;
11960f00260cSJohn Baldwin 	vcpu->cap.exc_bitmap = exc_bitmap;
1197366f6083SPeter Grehan 
11980f00260cSJohn Baldwin 	vcpu->state.nextrip = ~0;
11990f00260cSJohn Baldwin 	vcpu->state.lastcpu = NOCPU;
120058eefc67SJohn Baldwin 	vcpu->state.vpid = vpid;
1201366f6083SPeter Grehan 
1202aaaa0656SPeter Grehan 	/*
1203aaaa0656SPeter Grehan 	 * Set up the CR0/4 shadows, and init the read shadow
1204aaaa0656SPeter Grehan 	 * to the power-on register value from the Intel Sys Arch.
1205aaaa0656SPeter Grehan 	 *  CR0 - 0x60000010
1206aaaa0656SPeter Grehan 	 *  CR4 - 0
1207aaaa0656SPeter Grehan 	 */
1208c847a506SNeel Natu 	error = vmx_setup_cr0_shadow(vmcs, 0x60000010);
120939c21c2dSNeel Natu 	if (error != 0)
121039c21c2dSNeel Natu 		panic("vmx_setup_cr0_shadow %d", error);
121139c21c2dSNeel Natu 
1212c847a506SNeel Natu 	error = vmx_setup_cr4_shadow(vmcs, 0);
121339c21c2dSNeel Natu 	if (error != 0)
121439c21c2dSNeel Natu 		panic("vmx_setup_cr4_shadow %d", error);
1215318224bbSNeel Natu 
12161aa51504SJohn Baldwin 	vcpu->ctx.pmap = vmx->pmap;
1217366f6083SPeter Grehan 
12181aa51504SJohn Baldwin 	return (vcpu);
1219366f6083SPeter Grehan }
1220366f6083SPeter Grehan 
1221366f6083SPeter Grehan static int
122280cb5d84SJohn Baldwin vmx_handle_cpuid(struct vmx_vcpu *vcpu, struct vmxctx *vmxctx)
1223366f6083SPeter Grehan {
1224a3f2a9c5SJohn Baldwin 	int handled;
1225366f6083SPeter Grehan 
122680cb5d84SJohn Baldwin 	handled = x86_emulate_cpuid(vcpu->vcpu, (uint64_t *)&vmxctx->guest_rax,
1227a3f2a9c5SJohn Baldwin 	    (uint64_t *)&vmxctx->guest_rbx, (uint64_t *)&vmxctx->guest_rcx,
1228a3f2a9c5SJohn Baldwin 	    (uint64_t *)&vmxctx->guest_rdx);
1229366f6083SPeter Grehan 	return (handled);
1230366f6083SPeter Grehan }
1231366f6083SPeter Grehan 
1232366f6083SPeter Grehan static __inline void
1233869c8d19SJohn Baldwin vmx_run_trace(struct vmx_vcpu *vcpu)
1234366f6083SPeter Grehan {
123557e0119eSJohn Baldwin 	VMX_CTR1(vcpu, "Resume execution at %#lx", vmcs_guest_rip());
1236366f6083SPeter Grehan }
1237366f6083SPeter Grehan 
1238366f6083SPeter Grehan static __inline void
1239869c8d19SJohn Baldwin vmx_exit_trace(struct vmx_vcpu *vcpu, uint64_t rip, uint32_t exit_reason,
1240869c8d19SJohn Baldwin     int handled)
1241366f6083SPeter Grehan {
124257e0119eSJohn Baldwin 	VMX_CTR3(vcpu, "%s %s vmexit at 0x%0lx",
1243366f6083SPeter Grehan 		 handled ? "handled" : "unhandled",
1244366f6083SPeter Grehan 		 exit_reason_to_str(exit_reason), rip);
1245eeefa4e4SNeel Natu }
1246366f6083SPeter Grehan 
1247eeefa4e4SNeel Natu static __inline void
1248869c8d19SJohn Baldwin vmx_astpending_trace(struct vmx_vcpu *vcpu, uint64_t rip)
1249eeefa4e4SNeel Natu {
125057e0119eSJohn Baldwin 	VMX_CTR1(vcpu, "astpending vmexit at 0x%0lx", rip);
1251366f6083SPeter Grehan }
1252366f6083SPeter Grehan 
1253953c2c47SNeel Natu static VMM_STAT_INTEL(VCPU_INVVPID_SAVED, "Number of vpid invalidations saved");
12543527963bSNeel Natu static VMM_STAT_INTEL(VCPU_INVVPID_DONE, "Number of vpid invalidations done");
1255953c2c47SNeel Natu 
12563527963bSNeel Natu /*
12573527963bSNeel Natu  * Invalidate guest mappings identified by its vpid from the TLB.
12583527963bSNeel Natu  */
12593527963bSNeel Natu static __inline void
12601aa51504SJohn Baldwin vmx_invvpid(struct vmx *vmx, struct vmx_vcpu *vcpu, pmap_t pmap, int running)
1261366f6083SPeter Grehan {
1262366f6083SPeter Grehan 	struct vmxstate *vmxstate;
1263953c2c47SNeel Natu 	struct invvpid_desc invvpid_desc;
1264366f6083SPeter Grehan 
12651aa51504SJohn Baldwin 	vmxstate = &vcpu->state;
12663527963bSNeel Natu 	if (vmxstate->vpid == 0)
12673de83862SNeel Natu 		return;
1268366f6083SPeter Grehan 
12693527963bSNeel Natu 	if (!running) {
12703527963bSNeel Natu 		/*
12713527963bSNeel Natu 		 * Set the 'lastcpu' to an invalid host cpu.
12723527963bSNeel Natu 		 *
12733527963bSNeel Natu 		 * This will invalidate TLB entries tagged with the vcpu's
12743527963bSNeel Natu 		 * vpid the next time it runs via vmx_set_pcpu_defaults().
12753527963bSNeel Natu 		 */
12763527963bSNeel Natu 		vmxstate->lastcpu = NOCPU;
12773527963bSNeel Natu 		return;
12783527963bSNeel Natu 	}
1279953c2c47SNeel Natu 
12803527963bSNeel Natu 	KASSERT(curthread->td_critnest > 0, ("%s: vcpu %d running outside "
12811aa51504SJohn Baldwin 	    "critical section", __func__, vcpu->vcpuid));
1282366f6083SPeter Grehan 
1283366f6083SPeter Grehan 	/*
12843527963bSNeel Natu 	 * Invalidate all mappings tagged with 'vpid'
1285366f6083SPeter Grehan 	 *
1286366f6083SPeter Grehan 	 * We do this because this vcpu was executing on a different host
1287366f6083SPeter Grehan 	 * cpu when it last ran. We do not track whether it invalidated
1288366f6083SPeter Grehan 	 * mappings associated with its 'vpid' during that run. So we must
1289366f6083SPeter Grehan 	 * assume that the mappings associated with 'vpid' on 'curcpu' are
1290366f6083SPeter Grehan 	 * stale and invalidate them.
1291366f6083SPeter Grehan 	 *
1292366f6083SPeter Grehan 	 * Note that we incur this penalty only when the scheduler chooses to
1293366f6083SPeter Grehan 	 * move the thread associated with this vcpu between host cpus.
1294366f6083SPeter Grehan 	 *
1295366f6083SPeter Grehan 	 * Note also that this will invalidate mappings tagged with 'vpid'
1296366f6083SPeter Grehan 	 * for "all" EP4TAs.
1297366f6083SPeter Grehan 	 */
12986f5a9606SMark Johnston 	if (atomic_load_long(&pmap->pm_eptgen) == vmx->eptgen[curcpu]) {
1299953c2c47SNeel Natu 		invvpid_desc._res1 = 0;
1300953c2c47SNeel Natu 		invvpid_desc._res2 = 0;
1301366f6083SPeter Grehan 		invvpid_desc.vpid = vmxstate->vpid;
13020e30c5c0SWarner Losh 		invvpid_desc.linear_addr = 0;
1303366f6083SPeter Grehan 		invvpid(INVVPID_TYPE_SINGLE_CONTEXT, invvpid_desc);
13043dc3d32aSJohn Baldwin 		vmm_stat_incr(vcpu->vcpu, VCPU_INVVPID_DONE, 1);
1305953c2c47SNeel Natu 	} else {
1306953c2c47SNeel Natu 		/*
1307953c2c47SNeel Natu 		 * The invvpid can be skipped if an invept is going to
1308953c2c47SNeel Natu 		 * be performed before entering the guest. The invept
1309953c2c47SNeel Natu 		 * will invalidate combined mappings tagged with
1310953c2c47SNeel Natu 		 * 'vmx->eptp' for all vpids.
1311953c2c47SNeel Natu 		 */
13123dc3d32aSJohn Baldwin 		vmm_stat_incr(vcpu->vcpu, VCPU_INVVPID_SAVED, 1);
1313953c2c47SNeel Natu 	}
1314366f6083SPeter Grehan }
13153527963bSNeel Natu 
13163527963bSNeel Natu static void
13171aa51504SJohn Baldwin vmx_set_pcpu_defaults(struct vmx *vmx, struct vmx_vcpu *vcpu, pmap_t pmap)
13183527963bSNeel Natu {
13193527963bSNeel Natu 	struct vmxstate *vmxstate;
13203527963bSNeel Natu 
13211aa51504SJohn Baldwin 	vmxstate = &vcpu->state;
13223527963bSNeel Natu 	if (vmxstate->lastcpu == curcpu)
13233527963bSNeel Natu 		return;
13243527963bSNeel Natu 
13253527963bSNeel Natu 	vmxstate->lastcpu = curcpu;
13263527963bSNeel Natu 
13273dc3d32aSJohn Baldwin 	vmm_stat_incr(vcpu->vcpu, VCPU_MIGRATIONS, 1);
13283527963bSNeel Natu 
13293527963bSNeel Natu 	vmcs_write(VMCS_HOST_TR_BASE, vmm_get_host_trbase());
13303527963bSNeel Natu 	vmcs_write(VMCS_HOST_GDTR_BASE, vmm_get_host_gdtrbase());
13313527963bSNeel Natu 	vmcs_write(VMCS_HOST_GS_BASE, vmm_get_host_gsbase());
13323527963bSNeel Natu 	vmx_invvpid(vmx, vcpu, pmap, 1);
1333366f6083SPeter Grehan }
1334366f6083SPeter Grehan 
1335366f6083SPeter Grehan /*
1336366f6083SPeter Grehan  * We depend on 'procbased_ctls' to have the Interrupt Window Exiting bit set.
1337366f6083SPeter Grehan  */
1338366f6083SPeter Grehan CTASSERT((PROCBASED_CTLS_ONE_SETTING & PROCBASED_INT_WINDOW_EXITING) != 0);
1339366f6083SPeter Grehan 
1340366f6083SPeter Grehan static void __inline
1341869c8d19SJohn Baldwin vmx_set_int_window_exiting(struct vmx_vcpu *vcpu)
1342366f6083SPeter Grehan {
1343366f6083SPeter Grehan 
13441aa51504SJohn Baldwin 	if ((vcpu->cap.proc_ctls & PROCBASED_INT_WINDOW_EXITING) == 0) {
13451aa51504SJohn Baldwin 		vcpu->cap.proc_ctls |= PROCBASED_INT_WINDOW_EXITING;
13461aa51504SJohn Baldwin 		vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vcpu->cap.proc_ctls);
134757e0119eSJohn Baldwin 		VMX_CTR0(vcpu, "Enabling interrupt window exiting");
134848b2d828SNeel Natu 	}
1349366f6083SPeter Grehan }
1350366f6083SPeter Grehan 
1351366f6083SPeter Grehan static void __inline
1352869c8d19SJohn Baldwin vmx_clear_int_window_exiting(struct vmx_vcpu *vcpu)
1353366f6083SPeter Grehan {
1354366f6083SPeter Grehan 
13551aa51504SJohn Baldwin 	KASSERT((vcpu->cap.proc_ctls & PROCBASED_INT_WINDOW_EXITING) != 0,
13561aa51504SJohn Baldwin 	    ("intr_window_exiting not set: %#x", vcpu->cap.proc_ctls));
13571aa51504SJohn Baldwin 	vcpu->cap.proc_ctls &= ~PROCBASED_INT_WINDOW_EXITING;
13581aa51504SJohn Baldwin 	vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vcpu->cap.proc_ctls);
135957e0119eSJohn Baldwin 	VMX_CTR0(vcpu, "Disabling interrupt window exiting");
1360366f6083SPeter Grehan }
1361366f6083SPeter Grehan 
1362366f6083SPeter Grehan static void __inline
1363869c8d19SJohn Baldwin vmx_set_nmi_window_exiting(struct vmx_vcpu *vcpu)
1364366f6083SPeter Grehan {
1365366f6083SPeter Grehan 
13661aa51504SJohn Baldwin 	if ((vcpu->cap.proc_ctls & PROCBASED_NMI_WINDOW_EXITING) == 0) {
13671aa51504SJohn Baldwin 		vcpu->cap.proc_ctls |= PROCBASED_NMI_WINDOW_EXITING;
13681aa51504SJohn Baldwin 		vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vcpu->cap.proc_ctls);
136957e0119eSJohn Baldwin 		VMX_CTR0(vcpu, "Enabling NMI window exiting");
137048b2d828SNeel Natu 	}
1371366f6083SPeter Grehan }
1372366f6083SPeter Grehan 
1373366f6083SPeter Grehan static void __inline
1374869c8d19SJohn Baldwin vmx_clear_nmi_window_exiting(struct vmx_vcpu *vcpu)
1375366f6083SPeter Grehan {
1376366f6083SPeter Grehan 
13771aa51504SJohn Baldwin 	KASSERT((vcpu->cap.proc_ctls & PROCBASED_NMI_WINDOW_EXITING) != 0,
13781aa51504SJohn Baldwin 	    ("nmi_window_exiting not set %#x", vcpu->cap.proc_ctls));
13791aa51504SJohn Baldwin 	vcpu->cap.proc_ctls &= ~PROCBASED_NMI_WINDOW_EXITING;
13801aa51504SJohn Baldwin 	vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vcpu->cap.proc_ctls);
138157e0119eSJohn Baldwin 	VMX_CTR0(vcpu, "Disabling NMI window exiting");
1382366f6083SPeter Grehan }
1383366f6083SPeter Grehan 
1384277bdd99STycho Nightingale int
138580cb5d84SJohn Baldwin vmx_set_tsc_offset(struct vmx_vcpu *vcpu, uint64_t offset)
1386277bdd99STycho Nightingale {
1387277bdd99STycho Nightingale 	int error;
1388277bdd99STycho Nightingale 
13891aa51504SJohn Baldwin 	if ((vcpu->cap.proc_ctls & PROCBASED_TSC_OFFSET) == 0) {
13901aa51504SJohn Baldwin 		vcpu->cap.proc_ctls |= PROCBASED_TSC_OFFSET;
13911aa51504SJohn Baldwin 		vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vcpu->cap.proc_ctls);
139257e0119eSJohn Baldwin 		VMX_CTR0(vcpu, "Enabling TSC offsetting");
1393277bdd99STycho Nightingale 	}
1394277bdd99STycho Nightingale 
1395277bdd99STycho Nightingale 	error = vmwrite(VMCS_TSC_OFFSET, offset);
1396483d953aSJohn Baldwin #ifdef BHYVE_SNAPSHOT
1397483d953aSJohn Baldwin 	if (error == 0)
139880cb5d84SJohn Baldwin 		vm_set_tsc_offset(vcpu->vcpu, offset);
1399483d953aSJohn Baldwin #endif
1400277bdd99STycho Nightingale 	return (error);
1401277bdd99STycho Nightingale }
1402277bdd99STycho Nightingale 
140348b2d828SNeel Natu #define	NMI_BLOCKING	(VMCS_INTERRUPTIBILITY_NMI_BLOCKING |		\
140448b2d828SNeel Natu 			 VMCS_INTERRUPTIBILITY_MOVSS_BLOCKING)
140548b2d828SNeel Natu #define	HWINTR_BLOCKING	(VMCS_INTERRUPTIBILITY_STI_BLOCKING |		\
140648b2d828SNeel Natu 			 VMCS_INTERRUPTIBILITY_MOVSS_BLOCKING)
140748b2d828SNeel Natu 
140848b2d828SNeel Natu static void
140980cb5d84SJohn Baldwin vmx_inject_nmi(struct vmx_vcpu *vcpu)
1410366f6083SPeter Grehan {
14115c272efaSRobert Wing 	uint32_t gi __diagused, info;
1412366f6083SPeter Grehan 
141348b2d828SNeel Natu 	gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
141448b2d828SNeel Natu 	KASSERT((gi & NMI_BLOCKING) == 0, ("vmx_inject_nmi: invalid guest "
141548b2d828SNeel Natu 	    "interruptibility-state %#x", gi));
1416366f6083SPeter Grehan 
141748b2d828SNeel Natu 	info = vmcs_read(VMCS_ENTRY_INTR_INFO);
141848b2d828SNeel Natu 	KASSERT((info & VMCS_INTR_VALID) == 0, ("vmx_inject_nmi: invalid "
141948b2d828SNeel Natu 	    "VM-entry interruption information %#x", info));
1420366f6083SPeter Grehan 
1421366f6083SPeter Grehan 	/*
1422366f6083SPeter Grehan 	 * Inject the virtual NMI. The vector must be the NMI IDT entry
1423366f6083SPeter Grehan 	 * or the VMCS entry check will fail.
1424366f6083SPeter Grehan 	 */
142548b2d828SNeel Natu 	info = IDT_NMI | VMCS_INTR_T_NMI | VMCS_INTR_VALID;
14263de83862SNeel Natu 	vmcs_write(VMCS_ENTRY_INTR_INFO, info);
1427366f6083SPeter Grehan 
142857e0119eSJohn Baldwin 	VMX_CTR0(vcpu, "Injecting vNMI");
1429366f6083SPeter Grehan 
1430366f6083SPeter Grehan 	/* Clear the request */
143180cb5d84SJohn Baldwin 	vm_nmi_clear(vcpu->vcpu);
1432366f6083SPeter Grehan }
1433366f6083SPeter Grehan 
1434366f6083SPeter Grehan static void
143580cb5d84SJohn Baldwin vmx_inject_interrupts(struct vmx_vcpu *vcpu, struct vlapic *vlapic,
143680cb5d84SJohn Baldwin     uint64_t guestrip)
1437366f6083SPeter Grehan {
14380775fbb4STycho Nightingale 	int vector, need_nmi_exiting, extint_pending;
1439091d4532SNeel Natu 	uint64_t rflags, entryinfo;
144048b2d828SNeel Natu 	uint32_t gi, info;
1441366f6083SPeter Grehan 
14421aa51504SJohn Baldwin 	if (vcpu->state.nextrip != guestrip) {
14432ce12423SNeel Natu 		gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
14442ce12423SNeel Natu 		if (gi & HWINTR_BLOCKING) {
144557e0119eSJohn Baldwin 			VMX_CTR2(vcpu, "Guest interrupt blocking "
14462ce12423SNeel Natu 			    "cleared due to rip change: %#lx/%#lx",
14471aa51504SJohn Baldwin 			    vcpu->state.nextrip, guestrip);
14482ce12423SNeel Natu 			gi &= ~HWINTR_BLOCKING;
14492ce12423SNeel Natu 			vmcs_write(VMCS_GUEST_INTERRUPTIBILITY, gi);
14502ce12423SNeel Natu 		}
14512ce12423SNeel Natu 	}
14522ce12423SNeel Natu 
145380cb5d84SJohn Baldwin 	if (vm_entry_intinfo(vcpu->vcpu, &entryinfo)) {
1454091d4532SNeel Natu 		KASSERT((entryinfo & VMCS_INTR_VALID) != 0, ("%s: entry "
1455091d4532SNeel Natu 		    "intinfo is not valid: %#lx", __func__, entryinfo));
1456dc506506SNeel Natu 
1457dc506506SNeel Natu 		info = vmcs_read(VMCS_ENTRY_INTR_INFO);
1458dc506506SNeel Natu 		KASSERT((info & VMCS_INTR_VALID) == 0, ("%s: cannot inject "
1459019008ebSNeel Natu 		     "pending exception: %#lx/%#x", __func__, entryinfo, info));
1460dc506506SNeel Natu 
1461091d4532SNeel Natu 		info = entryinfo;
1462091d4532SNeel Natu 		vector = info & 0xff;
1463091d4532SNeel Natu 		if (vector == IDT_BP || vector == IDT_OF) {
1464091d4532SNeel Natu 			/*
1465091d4532SNeel Natu 			 * VT-x requires #BP and #OF to be injected as software
1466091d4532SNeel Natu 			 * exceptions.
1467091d4532SNeel Natu 			 */
1468091d4532SNeel Natu 			info &= ~VMCS_INTR_T_MASK;
1469091d4532SNeel Natu 			info |= VMCS_INTR_T_SWEXCEPTION;
1470dc506506SNeel Natu 		}
1471091d4532SNeel Natu 
1472091d4532SNeel Natu 		if (info & VMCS_INTR_DEL_ERRCODE)
1473091d4532SNeel Natu 			vmcs_write(VMCS_ENTRY_EXCEPTION_ERROR, entryinfo >> 32);
1474091d4532SNeel Natu 
1475dc506506SNeel Natu 		vmcs_write(VMCS_ENTRY_INTR_INFO, info);
1476dc506506SNeel Natu 	}
1477dc506506SNeel Natu 
147880cb5d84SJohn Baldwin 	if (vm_nmi_pending(vcpu->vcpu)) {
1479366f6083SPeter Grehan 		/*
148048b2d828SNeel Natu 		 * If there are no conditions blocking NMI injection then
148148b2d828SNeel Natu 		 * inject it directly here otherwise enable "NMI window
148248b2d828SNeel Natu 		 * exiting" to inject it as soon as we can.
1483eeefa4e4SNeel Natu 		 *
148448b2d828SNeel Natu 		 * We also check for STI_BLOCKING because some implementations
148548b2d828SNeel Natu 		 * don't allow NMI injection in this case. If we are running
148648b2d828SNeel Natu 		 * on a processor that doesn't have this restriction it will
148748b2d828SNeel Natu 		 * immediately exit and the NMI will be injected in the
148848b2d828SNeel Natu 		 * "NMI window exiting" handler.
1489366f6083SPeter Grehan 		 */
149048b2d828SNeel Natu 		need_nmi_exiting = 1;
149148b2d828SNeel Natu 		gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
149248b2d828SNeel Natu 		if ((gi & (HWINTR_BLOCKING | NMI_BLOCKING)) == 0) {
14933de83862SNeel Natu 			info = vmcs_read(VMCS_ENTRY_INTR_INFO);
149448b2d828SNeel Natu 			if ((info & VMCS_INTR_VALID) == 0) {
149580cb5d84SJohn Baldwin 				vmx_inject_nmi(vcpu);
149648b2d828SNeel Natu 				need_nmi_exiting = 0;
149748b2d828SNeel Natu 			} else {
149857e0119eSJohn Baldwin 				VMX_CTR1(vcpu, "Cannot inject NMI "
149957e0119eSJohn Baldwin 				    "due to VM-entry intr info %#x", info);
150048b2d828SNeel Natu 			}
150148b2d828SNeel Natu 		} else {
150257e0119eSJohn Baldwin 			VMX_CTR1(vcpu, "Cannot inject NMI due to "
150357e0119eSJohn Baldwin 			    "Guest Interruptibility-state %#x", gi);
150448b2d828SNeel Natu 		}
1505eeefa4e4SNeel Natu 
150648b2d828SNeel Natu 		if (need_nmi_exiting)
1507869c8d19SJohn Baldwin 			vmx_set_nmi_window_exiting(vcpu);
150848b2d828SNeel Natu 	}
1509366f6083SPeter Grehan 
151080cb5d84SJohn Baldwin 	extint_pending = vm_extint_pending(vcpu->vcpu);
15110775fbb4STycho Nightingale 
15120775fbb4STycho Nightingale 	if (!extint_pending && virtual_interrupt_delivery) {
151388c4b8d1SNeel Natu 		vmx_inject_pir(vlapic);
151488c4b8d1SNeel Natu 		return;
151588c4b8d1SNeel Natu 	}
151688c4b8d1SNeel Natu 
151748b2d828SNeel Natu 	/*
151836736912SNeel Natu 	 * If interrupt-window exiting is already in effect then don't bother
151936736912SNeel Natu 	 * checking for pending interrupts. This is just an optimization and
152036736912SNeel Natu 	 * not needed for correctness.
152148b2d828SNeel Natu 	 */
15221aa51504SJohn Baldwin 	if ((vcpu->cap.proc_ctls & PROCBASED_INT_WINDOW_EXITING) != 0) {
152357e0119eSJohn Baldwin 		VMX_CTR0(vcpu, "Skip interrupt injection due to "
152457e0119eSJohn Baldwin 		    "pending int_window_exiting");
152548b2d828SNeel Natu 		return;
152636736912SNeel Natu 	}
152748b2d828SNeel Natu 
15280775fbb4STycho Nightingale 	if (!extint_pending) {
1529366f6083SPeter Grehan 		/* Ask the local apic for a vector to inject */
15304d1e82a8SNeel Natu 		if (!vlapic_pending_intr(vlapic, &vector))
1531366f6083SPeter Grehan 			return;
1532a026dc3fSTycho Nightingale 
1533a026dc3fSTycho Nightingale 		/*
1534a026dc3fSTycho Nightingale 		 * From the Intel SDM, Volume 3, Section "Maskable
1535a026dc3fSTycho Nightingale 		 * Hardware Interrupts":
1536a026dc3fSTycho Nightingale 		 * - maskable interrupt vectors [16,255] can be delivered
1537a026dc3fSTycho Nightingale 		 *   through the local APIC.
1538a026dc3fSTycho Nightingale 		*/
1539a026dc3fSTycho Nightingale 		KASSERT(vector >= 16 && vector <= 255,
1540a026dc3fSTycho Nightingale 		    ("invalid vector %d from local APIC", vector));
15410775fbb4STycho Nightingale 	} else {
15420775fbb4STycho Nightingale 		/* Ask the legacy pic for a vector to inject */
154380cb5d84SJohn Baldwin 		vatpic_pending_intr(vcpu->vmx->vm, &vector);
1544366f6083SPeter Grehan 
1545a026dc3fSTycho Nightingale 		/*
1546a026dc3fSTycho Nightingale 		 * From the Intel SDM, Volume 3, Section "Maskable
1547a026dc3fSTycho Nightingale 		 * Hardware Interrupts":
1548a026dc3fSTycho Nightingale 		 * - maskable interrupt vectors [0,255] can be delivered
1549a026dc3fSTycho Nightingale 		 *   through the INTR pin.
1550a026dc3fSTycho Nightingale 		 */
1551a026dc3fSTycho Nightingale 		KASSERT(vector >= 0 && vector <= 255,
1552a026dc3fSTycho Nightingale 		    ("invalid vector %d from INTR", vector));
1553a026dc3fSTycho Nightingale 	}
1554366f6083SPeter Grehan 
1555366f6083SPeter Grehan 	/* Check RFLAGS.IF and the interruptibility state of the guest */
15563de83862SNeel Natu 	rflags = vmcs_read(VMCS_GUEST_RFLAGS);
155736736912SNeel Natu 	if ((rflags & PSL_I) == 0) {
155857e0119eSJohn Baldwin 		VMX_CTR2(vcpu, "Cannot inject vector %d due to "
155957e0119eSJohn Baldwin 		    "rflags %#lx", vector, rflags);
1560366f6083SPeter Grehan 		goto cantinject;
156136736912SNeel Natu 	}
1562366f6083SPeter Grehan 
156348b2d828SNeel Natu 	gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
156436736912SNeel Natu 	if (gi & HWINTR_BLOCKING) {
156557e0119eSJohn Baldwin 		VMX_CTR2(vcpu, "Cannot inject vector %d due to "
156657e0119eSJohn Baldwin 		    "Guest Interruptibility-state %#x", vector, gi);
1567366f6083SPeter Grehan 		goto cantinject;
156836736912SNeel Natu 	}
156936736912SNeel Natu 
157036736912SNeel Natu 	info = vmcs_read(VMCS_ENTRY_INTR_INFO);
157136736912SNeel Natu 	if (info & VMCS_INTR_VALID) {
157236736912SNeel Natu 		/*
157336736912SNeel Natu 		 * This is expected and could happen for multiple reasons:
157436736912SNeel Natu 		 * - A vectoring VM-entry was aborted due to astpending
157536736912SNeel Natu 		 * - A VM-exit happened during event injection.
1576dc506506SNeel Natu 		 * - An exception was injected above.
157736736912SNeel Natu 		 * - An NMI was injected above or after "NMI window exiting"
157836736912SNeel Natu 		 */
157957e0119eSJohn Baldwin 		VMX_CTR2(vcpu, "Cannot inject vector %d due to "
158057e0119eSJohn Baldwin 		    "VM-entry intr info %#x", vector, info);
158136736912SNeel Natu 		goto cantinject;
158236736912SNeel Natu 	}
1583366f6083SPeter Grehan 
1584366f6083SPeter Grehan 	/* Inject the interrupt */
1585160471d2SNeel Natu 	info = VMCS_INTR_T_HWINTR | VMCS_INTR_VALID;
1586366f6083SPeter Grehan 	info |= vector;
15873de83862SNeel Natu 	vmcs_write(VMCS_ENTRY_INTR_INFO, info);
1588366f6083SPeter Grehan 
15890775fbb4STycho Nightingale 	if (!extint_pending) {
1590366f6083SPeter Grehan 		/* Update the Local APIC ISR */
1591de5ea6b6SNeel Natu 		vlapic_intr_accepted(vlapic, vector);
15920775fbb4STycho Nightingale 	} else {
159380cb5d84SJohn Baldwin 		vm_extint_clear(vcpu->vcpu);
159480cb5d84SJohn Baldwin 		vatpic_intr_accepted(vcpu->vmx->vm, vector);
15950775fbb4STycho Nightingale 
15960775fbb4STycho Nightingale 		/*
15970775fbb4STycho Nightingale 		 * After we accepted the current ExtINT the PIC may
15980775fbb4STycho Nightingale 		 * have posted another one.  If that is the case, set
15990775fbb4STycho Nightingale 		 * the Interrupt Window Exiting execution control so
16000775fbb4STycho Nightingale 		 * we can inject that one too.
16010494cb1bSNeel Natu 		 *
16020494cb1bSNeel Natu 		 * Also, interrupt window exiting allows us to inject any
16030494cb1bSNeel Natu 		 * pending APIC vector that was preempted by the ExtINT
16040494cb1bSNeel Natu 		 * as soon as possible. This applies both for the software
16050494cb1bSNeel Natu 		 * emulated vlapic and the hardware assisted virtual APIC.
16060775fbb4STycho Nightingale 		 */
1607869c8d19SJohn Baldwin 		vmx_set_int_window_exiting(vcpu);
16080775fbb4STycho Nightingale 	}
1609366f6083SPeter Grehan 
161057e0119eSJohn Baldwin 	VMX_CTR1(vcpu, "Injecting hwintr at vector %d", vector);
1611366f6083SPeter Grehan 
1612366f6083SPeter Grehan 	return;
1613366f6083SPeter Grehan 
1614366f6083SPeter Grehan cantinject:
1615366f6083SPeter Grehan 	/*
1616366f6083SPeter Grehan 	 * Set the Interrupt Window Exiting execution control so we can inject
1617366f6083SPeter Grehan 	 * the interrupt as soon as blocking condition goes away.
1618366f6083SPeter Grehan 	 */
1619869c8d19SJohn Baldwin 	vmx_set_int_window_exiting(vcpu);
1620366f6083SPeter Grehan }
1621366f6083SPeter Grehan 
1622e5a1d950SNeel Natu /*
1623e5a1d950SNeel Natu  * If the Virtual NMIs execution control is '1' then the logical processor
1624e5a1d950SNeel Natu  * tracks virtual-NMI blocking in the Guest Interruptibility-state field of
1625e5a1d950SNeel Natu  * the VMCS. An IRET instruction in VMX non-root operation will remove any
1626e5a1d950SNeel Natu  * virtual-NMI blocking.
1627e5a1d950SNeel Natu  *
1628e5a1d950SNeel Natu  * This unblocking occurs even if the IRET causes a fault. In this case the
1629e5a1d950SNeel Natu  * hypervisor needs to restore virtual-NMI blocking before resuming the guest.
1630e5a1d950SNeel Natu  */
1631e5a1d950SNeel Natu static void
1632869c8d19SJohn Baldwin vmx_restore_nmi_blocking(struct vmx_vcpu *vcpu)
1633e5a1d950SNeel Natu {
1634e5a1d950SNeel Natu 	uint32_t gi;
1635e5a1d950SNeel Natu 
163657e0119eSJohn Baldwin 	VMX_CTR0(vcpu, "Restore Virtual-NMI blocking");
1637e5a1d950SNeel Natu 	gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
1638e5a1d950SNeel Natu 	gi |= VMCS_INTERRUPTIBILITY_NMI_BLOCKING;
1639e5a1d950SNeel Natu 	vmcs_write(VMCS_GUEST_INTERRUPTIBILITY, gi);
1640e5a1d950SNeel Natu }
1641e5a1d950SNeel Natu 
1642e5a1d950SNeel Natu static void
1643869c8d19SJohn Baldwin vmx_clear_nmi_blocking(struct vmx_vcpu *vcpu)
1644e5a1d950SNeel Natu {
1645e5a1d950SNeel Natu 	uint32_t gi;
1646e5a1d950SNeel Natu 
164757e0119eSJohn Baldwin 	VMX_CTR0(vcpu, "Clear Virtual-NMI blocking");
1648e5a1d950SNeel Natu 	gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
1649e5a1d950SNeel Natu 	gi &= ~VMCS_INTERRUPTIBILITY_NMI_BLOCKING;
1650e5a1d950SNeel Natu 	vmcs_write(VMCS_GUEST_INTERRUPTIBILITY, gi);
1651e5a1d950SNeel Natu }
1652e5a1d950SNeel Natu 
1653091d4532SNeel Natu static void
1654869c8d19SJohn Baldwin vmx_assert_nmi_blocking(struct vmx_vcpu *vcpu)
1655091d4532SNeel Natu {
16565c272efaSRobert Wing 	uint32_t gi __diagused;
1657091d4532SNeel Natu 
1658091d4532SNeel Natu 	gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
1659091d4532SNeel Natu 	KASSERT(gi & VMCS_INTERRUPTIBILITY_NMI_BLOCKING,
1660091d4532SNeel Natu 	    ("NMI blocking is not in effect %#x", gi));
1661091d4532SNeel Natu }
1662091d4532SNeel Natu 
1663366f6083SPeter Grehan static int
16641aa51504SJohn Baldwin vmx_emulate_xsetbv(struct vmx *vmx, struct vmx_vcpu *vcpu,
16651aa51504SJohn Baldwin     struct vm_exit *vmexit)
1666abb023fbSJohn Baldwin {
1667abb023fbSJohn Baldwin 	struct vmxctx *vmxctx;
1668abb023fbSJohn Baldwin 	uint64_t xcrval;
1669abb023fbSJohn Baldwin 	const struct xsave_limits *limits;
1670abb023fbSJohn Baldwin 
16711aa51504SJohn Baldwin 	vmxctx = &vcpu->ctx;
1672abb023fbSJohn Baldwin 	limits = vmm_get_xsave_limits();
1673abb023fbSJohn Baldwin 
1674a0efd3fbSJohn Baldwin 	/*
1675a0efd3fbSJohn Baldwin 	 * Note that the processor raises a GP# fault on its own if
1676a0efd3fbSJohn Baldwin 	 * xsetbv is executed for CPL != 0, so we do not have to
1677a0efd3fbSJohn Baldwin 	 * emulate that fault here.
1678a0efd3fbSJohn Baldwin 	 */
1679a0efd3fbSJohn Baldwin 
1680a0efd3fbSJohn Baldwin 	/* Only xcr0 is supported. */
1681a0efd3fbSJohn Baldwin 	if (vmxctx->guest_rcx != 0) {
1682d3956e46SJohn Baldwin 		vm_inject_gp(vcpu->vcpu);
1683a0efd3fbSJohn Baldwin 		return (HANDLED);
1684a0efd3fbSJohn Baldwin 	}
1685a0efd3fbSJohn Baldwin 
1686a0efd3fbSJohn Baldwin 	/* We only handle xcr0 if both the host and guest have XSAVE enabled. */
1687a0efd3fbSJohn Baldwin 	if (!limits->xsave_enabled || !(vmcs_read(VMCS_GUEST_CR4) & CR4_XSAVE)) {
1688d3956e46SJohn Baldwin 		vm_inject_ud(vcpu->vcpu);
1689a0efd3fbSJohn Baldwin 		return (HANDLED);
1690a0efd3fbSJohn Baldwin 	}
1691abb023fbSJohn Baldwin 
1692abb023fbSJohn Baldwin 	xcrval = vmxctx->guest_rdx << 32 | (vmxctx->guest_rax & 0xffffffff);
1693a0efd3fbSJohn Baldwin 	if ((xcrval & ~limits->xcr0_allowed) != 0) {
1694d3956e46SJohn Baldwin 		vm_inject_gp(vcpu->vcpu);
1695a0efd3fbSJohn Baldwin 		return (HANDLED);
1696a0efd3fbSJohn Baldwin 	}
1697abb023fbSJohn Baldwin 
1698a0efd3fbSJohn Baldwin 	if (!(xcrval & XFEATURE_ENABLED_X87)) {
1699d3956e46SJohn Baldwin 		vm_inject_gp(vcpu->vcpu);
1700a0efd3fbSJohn Baldwin 		return (HANDLED);
1701a0efd3fbSJohn Baldwin 	}
1702abb023fbSJohn Baldwin 
170344a68c4eSJohn Baldwin 	/* AVX (YMM_Hi128) requires SSE. */
170444a68c4eSJohn Baldwin 	if (xcrval & XFEATURE_ENABLED_AVX &&
170544a68c4eSJohn Baldwin 	    (xcrval & XFEATURE_AVX) != XFEATURE_AVX) {
1706d3956e46SJohn Baldwin 		vm_inject_gp(vcpu->vcpu);
170744a68c4eSJohn Baldwin 		return (HANDLED);
170844a68c4eSJohn Baldwin 	}
170944a68c4eSJohn Baldwin 
171044a68c4eSJohn Baldwin 	/*
171144a68c4eSJohn Baldwin 	 * AVX512 requires base AVX (YMM_Hi128) as well as OpMask,
171244a68c4eSJohn Baldwin 	 * ZMM_Hi256, and Hi16_ZMM.
171344a68c4eSJohn Baldwin 	 */
171444a68c4eSJohn Baldwin 	if (xcrval & XFEATURE_AVX512 &&
171544a68c4eSJohn Baldwin 	    (xcrval & (XFEATURE_AVX512 | XFEATURE_AVX)) !=
171644a68c4eSJohn Baldwin 	    (XFEATURE_AVX512 | XFEATURE_AVX)) {
1717d3956e46SJohn Baldwin 		vm_inject_gp(vcpu->vcpu);
171844a68c4eSJohn Baldwin 		return (HANDLED);
171944a68c4eSJohn Baldwin 	}
172044a68c4eSJohn Baldwin 
172144a68c4eSJohn Baldwin 	/*
172244a68c4eSJohn Baldwin 	 * Intel MPX requires both bound register state flags to be
172344a68c4eSJohn Baldwin 	 * set.
172444a68c4eSJohn Baldwin 	 */
172544a68c4eSJohn Baldwin 	if (((xcrval & XFEATURE_ENABLED_BNDREGS) != 0) !=
172644a68c4eSJohn Baldwin 	    ((xcrval & XFEATURE_ENABLED_BNDCSR) != 0)) {
1727d3956e46SJohn Baldwin 		vm_inject_gp(vcpu->vcpu);
1728a0efd3fbSJohn Baldwin 		return (HANDLED);
1729a0efd3fbSJohn Baldwin 	}
1730abb023fbSJohn Baldwin 
1731abb023fbSJohn Baldwin 	/*
1732abb023fbSJohn Baldwin 	 * This runs "inside" vmrun() with the guest's FPU state, so
1733abb023fbSJohn Baldwin 	 * modifying xcr0 directly modifies the guest's xcr0, not the
1734abb023fbSJohn Baldwin 	 * host's.
1735abb023fbSJohn Baldwin 	 */
1736abb023fbSJohn Baldwin 	load_xcr(0, xcrval);
1737abb023fbSJohn Baldwin 	return (HANDLED);
1738abb023fbSJohn Baldwin }
1739abb023fbSJohn Baldwin 
1740594db002STycho Nightingale static uint64_t
17411aa51504SJohn Baldwin vmx_get_guest_reg(struct vmx_vcpu *vcpu, int ident)
1742366f6083SPeter Grehan {
1743366f6083SPeter Grehan 	const struct vmxctx *vmxctx;
1744366f6083SPeter Grehan 
17451aa51504SJohn Baldwin 	vmxctx = &vcpu->ctx;
1746594db002STycho Nightingale 
1747594db002STycho Nightingale 	switch (ident) {
1748594db002STycho Nightingale 	case 0:
1749594db002STycho Nightingale 		return (vmxctx->guest_rax);
1750594db002STycho Nightingale 	case 1:
1751594db002STycho Nightingale 		return (vmxctx->guest_rcx);
1752594db002STycho Nightingale 	case 2:
1753594db002STycho Nightingale 		return (vmxctx->guest_rdx);
1754594db002STycho Nightingale 	case 3:
1755594db002STycho Nightingale 		return (vmxctx->guest_rbx);
1756594db002STycho Nightingale 	case 4:
1757594db002STycho Nightingale 		return (vmcs_read(VMCS_GUEST_RSP));
1758594db002STycho Nightingale 	case 5:
1759594db002STycho Nightingale 		return (vmxctx->guest_rbp);
1760594db002STycho Nightingale 	case 6:
1761594db002STycho Nightingale 		return (vmxctx->guest_rsi);
1762594db002STycho Nightingale 	case 7:
1763594db002STycho Nightingale 		return (vmxctx->guest_rdi);
1764594db002STycho Nightingale 	case 8:
1765594db002STycho Nightingale 		return (vmxctx->guest_r8);
1766594db002STycho Nightingale 	case 9:
1767594db002STycho Nightingale 		return (vmxctx->guest_r9);
1768594db002STycho Nightingale 	case 10:
1769594db002STycho Nightingale 		return (vmxctx->guest_r10);
1770594db002STycho Nightingale 	case 11:
1771594db002STycho Nightingale 		return (vmxctx->guest_r11);
1772594db002STycho Nightingale 	case 12:
1773594db002STycho Nightingale 		return (vmxctx->guest_r12);
1774594db002STycho Nightingale 	case 13:
1775594db002STycho Nightingale 		return (vmxctx->guest_r13);
1776594db002STycho Nightingale 	case 14:
1777594db002STycho Nightingale 		return (vmxctx->guest_r14);
1778594db002STycho Nightingale 	case 15:
1779594db002STycho Nightingale 		return (vmxctx->guest_r15);
1780594db002STycho Nightingale 	default:
1781594db002STycho Nightingale 		panic("invalid vmx register %d", ident);
1782594db002STycho Nightingale 	}
1783594db002STycho Nightingale }
1784594db002STycho Nightingale 
1785594db002STycho Nightingale static void
17861aa51504SJohn Baldwin vmx_set_guest_reg(struct vmx_vcpu *vcpu, int ident, uint64_t regval)
1787594db002STycho Nightingale {
1788594db002STycho Nightingale 	struct vmxctx *vmxctx;
1789594db002STycho Nightingale 
17901aa51504SJohn Baldwin 	vmxctx = &vcpu->ctx;
1791594db002STycho Nightingale 
1792594db002STycho Nightingale 	switch (ident) {
1793594db002STycho Nightingale 	case 0:
1794594db002STycho Nightingale 		vmxctx->guest_rax = regval;
1795594db002STycho Nightingale 		break;
1796594db002STycho Nightingale 	case 1:
1797594db002STycho Nightingale 		vmxctx->guest_rcx = regval;
1798594db002STycho Nightingale 		break;
1799594db002STycho Nightingale 	case 2:
1800594db002STycho Nightingale 		vmxctx->guest_rdx = regval;
1801594db002STycho Nightingale 		break;
1802594db002STycho Nightingale 	case 3:
1803594db002STycho Nightingale 		vmxctx->guest_rbx = regval;
1804594db002STycho Nightingale 		break;
1805594db002STycho Nightingale 	case 4:
1806594db002STycho Nightingale 		vmcs_write(VMCS_GUEST_RSP, regval);
1807594db002STycho Nightingale 		break;
1808594db002STycho Nightingale 	case 5:
1809594db002STycho Nightingale 		vmxctx->guest_rbp = regval;
1810594db002STycho Nightingale 		break;
1811594db002STycho Nightingale 	case 6:
1812594db002STycho Nightingale 		vmxctx->guest_rsi = regval;
1813594db002STycho Nightingale 		break;
1814594db002STycho Nightingale 	case 7:
1815594db002STycho Nightingale 		vmxctx->guest_rdi = regval;
1816594db002STycho Nightingale 		break;
1817594db002STycho Nightingale 	case 8:
1818594db002STycho Nightingale 		vmxctx->guest_r8 = regval;
1819594db002STycho Nightingale 		break;
1820594db002STycho Nightingale 	case 9:
1821594db002STycho Nightingale 		vmxctx->guest_r9 = regval;
1822594db002STycho Nightingale 		break;
1823594db002STycho Nightingale 	case 10:
1824594db002STycho Nightingale 		vmxctx->guest_r10 = regval;
1825594db002STycho Nightingale 		break;
1826594db002STycho Nightingale 	case 11:
1827594db002STycho Nightingale 		vmxctx->guest_r11 = regval;
1828594db002STycho Nightingale 		break;
1829594db002STycho Nightingale 	case 12:
1830594db002STycho Nightingale 		vmxctx->guest_r12 = regval;
1831594db002STycho Nightingale 		break;
1832594db002STycho Nightingale 	case 13:
1833594db002STycho Nightingale 		vmxctx->guest_r13 = regval;
1834594db002STycho Nightingale 		break;
1835594db002STycho Nightingale 	case 14:
1836594db002STycho Nightingale 		vmxctx->guest_r14 = regval;
1837594db002STycho Nightingale 		break;
1838594db002STycho Nightingale 	case 15:
1839594db002STycho Nightingale 		vmxctx->guest_r15 = regval;
1840594db002STycho Nightingale 		break;
1841594db002STycho Nightingale 	default:
1842594db002STycho Nightingale 		panic("invalid vmx register %d", ident);
1843594db002STycho Nightingale 	}
1844594db002STycho Nightingale }
1845594db002STycho Nightingale 
1846594db002STycho Nightingale static int
18471aa51504SJohn Baldwin vmx_emulate_cr0_access(struct vmx_vcpu *vcpu, uint64_t exitqual)
1848594db002STycho Nightingale {
1849594db002STycho Nightingale 	uint64_t crval, regval;
1850594db002STycho Nightingale 
1851594db002STycho Nightingale 	/* We only handle mov to %cr0 at this time */
185239c21c2dSNeel Natu 	if ((exitqual & 0xf0) != 0x00)
185339c21c2dSNeel Natu 		return (UNHANDLED);
185439c21c2dSNeel Natu 
18551aa51504SJohn Baldwin 	regval = vmx_get_guest_reg(vcpu, (exitqual >> 8) & 0xf);
1856366f6083SPeter Grehan 
1857594db002STycho Nightingale 	vmcs_write(VMCS_CR0_SHADOW, regval);
1858366f6083SPeter Grehan 
1859594db002STycho Nightingale 	crval = regval | cr0_ones_mask;
1860594db002STycho Nightingale 	crval &= ~cr0_zeros_mask;
1861594db002STycho Nightingale 	vmcs_write(VMCS_GUEST_CR0, crval);
1862366f6083SPeter Grehan 
1863594db002STycho Nightingale 	if (regval & CR0_PG) {
186480a902efSPeter Grehan 		uint64_t efer, entry_ctls;
186580a902efSPeter Grehan 
186680a902efSPeter Grehan 		/*
186780a902efSPeter Grehan 		 * If CR0.PG is 1 and EFER.LME is 1 then EFER.LMA and
186880a902efSPeter Grehan 		 * the "IA-32e mode guest" bit in VM-entry control must be
186980a902efSPeter Grehan 		 * equal.
187080a902efSPeter Grehan 		 */
18713de83862SNeel Natu 		efer = vmcs_read(VMCS_GUEST_IA32_EFER);
187280a902efSPeter Grehan 		if (efer & EFER_LME) {
187380a902efSPeter Grehan 			efer |= EFER_LMA;
18743de83862SNeel Natu 			vmcs_write(VMCS_GUEST_IA32_EFER, efer);
18753de83862SNeel Natu 			entry_ctls = vmcs_read(VMCS_ENTRY_CTLS);
187680a902efSPeter Grehan 			entry_ctls |= VM_ENTRY_GUEST_LMA;
18773de83862SNeel Natu 			vmcs_write(VMCS_ENTRY_CTLS, entry_ctls);
187880a902efSPeter Grehan 		}
187980a902efSPeter Grehan 	}
188080a902efSPeter Grehan 
1881366f6083SPeter Grehan 	return (HANDLED);
1882366f6083SPeter Grehan }
1883366f6083SPeter Grehan 
1884594db002STycho Nightingale static int
18851aa51504SJohn Baldwin vmx_emulate_cr4_access(struct vmx_vcpu *vcpu, uint64_t exitqual)
1886594db002STycho Nightingale {
1887594db002STycho Nightingale 	uint64_t crval, regval;
1888594db002STycho Nightingale 
1889594db002STycho Nightingale 	/* We only handle mov to %cr4 at this time */
1890594db002STycho Nightingale 	if ((exitqual & 0xf0) != 0x00)
1891594db002STycho Nightingale 		return (UNHANDLED);
1892594db002STycho Nightingale 
18931aa51504SJohn Baldwin 	regval = vmx_get_guest_reg(vcpu, (exitqual >> 8) & 0xf);
1894594db002STycho Nightingale 
1895594db002STycho Nightingale 	vmcs_write(VMCS_CR4_SHADOW, regval);
1896594db002STycho Nightingale 
1897594db002STycho Nightingale 	crval = regval | cr4_ones_mask;
1898594db002STycho Nightingale 	crval &= ~cr4_zeros_mask;
1899594db002STycho Nightingale 	vmcs_write(VMCS_GUEST_CR4, crval);
1900594db002STycho Nightingale 
1901594db002STycho Nightingale 	return (HANDLED);
1902594db002STycho Nightingale }
1903594db002STycho Nightingale 
1904594db002STycho Nightingale static int
19051aa51504SJohn Baldwin vmx_emulate_cr8_access(struct vmx *vmx, struct vmx_vcpu *vcpu,
19061aa51504SJohn Baldwin     uint64_t exitqual)
1907594db002STycho Nightingale {
1908051f2bd1SNeel Natu 	struct vlapic *vlapic;
1909051f2bd1SNeel Natu 	uint64_t cr8;
1910051f2bd1SNeel Natu 	int regnum;
1911594db002STycho Nightingale 
1912594db002STycho Nightingale 	/* We only handle mov %cr8 to/from a register at this time. */
1913594db002STycho Nightingale 	if ((exitqual & 0xe0) != 0x00) {
1914594db002STycho Nightingale 		return (UNHANDLED);
1915594db002STycho Nightingale 	}
1916594db002STycho Nightingale 
1917d3956e46SJohn Baldwin 	vlapic = vm_lapic(vcpu->vcpu);
1918051f2bd1SNeel Natu 	regnum = (exitqual >> 8) & 0xf;
1919594db002STycho Nightingale 	if (exitqual & 0x10) {
1920051f2bd1SNeel Natu 		cr8 = vlapic_get_cr8(vlapic);
19211aa51504SJohn Baldwin 		vmx_set_guest_reg(vcpu, regnum, cr8);
1922594db002STycho Nightingale 	} else {
19231aa51504SJohn Baldwin 		cr8 = vmx_get_guest_reg(vcpu, regnum);
1924051f2bd1SNeel Natu 		vlapic_set_cr8(vlapic, cr8);
1925594db002STycho Nightingale 	}
1926594db002STycho Nightingale 
1927594db002STycho Nightingale 	return (HANDLED);
1928594db002STycho Nightingale }
1929594db002STycho Nightingale 
1930e4c8a13dSNeel Natu /*
1931e4c8a13dSNeel Natu  * From section "Guest Register State" in the Intel SDM: CPL = SS.DPL
1932e4c8a13dSNeel Natu  */
1933e4c8a13dSNeel Natu static int
1934e4c8a13dSNeel Natu vmx_cpl(void)
1935e4c8a13dSNeel Natu {
1936e4c8a13dSNeel Natu 	uint32_t ssar;
1937e4c8a13dSNeel Natu 
1938e4c8a13dSNeel Natu 	ssar = vmcs_read(VMCS_GUEST_SS_ACCESS_RIGHTS);
1939e4c8a13dSNeel Natu 	return ((ssar >> 5) & 0x3);
1940e4c8a13dSNeel Natu }
1941e4c8a13dSNeel Natu 
1942e813a873SNeel Natu static enum vm_cpu_mode
194300f3efe1SJohn Baldwin vmx_cpu_mode(void)
194400f3efe1SJohn Baldwin {
1945b301b9e2SNeel Natu 	uint32_t csar;
194600f3efe1SJohn Baldwin 
1947b301b9e2SNeel Natu 	if (vmcs_read(VMCS_GUEST_IA32_EFER) & EFER_LMA) {
1948b301b9e2SNeel Natu 		csar = vmcs_read(VMCS_GUEST_CS_ACCESS_RIGHTS);
1949b301b9e2SNeel Natu 		if (csar & 0x2000)
1950b301b9e2SNeel Natu 			return (CPU_MODE_64BIT);	/* CS.L = 1 */
195100f3efe1SJohn Baldwin 		else
195200f3efe1SJohn Baldwin 			return (CPU_MODE_COMPATIBILITY);
1953b301b9e2SNeel Natu 	} else if (vmcs_read(VMCS_GUEST_CR0) & CR0_PE) {
1954b301b9e2SNeel Natu 		return (CPU_MODE_PROTECTED);
1955b301b9e2SNeel Natu 	} else {
1956b301b9e2SNeel Natu 		return (CPU_MODE_REAL);
1957b301b9e2SNeel Natu 	}
195800f3efe1SJohn Baldwin }
195900f3efe1SJohn Baldwin 
1960e813a873SNeel Natu static enum vm_paging_mode
196100f3efe1SJohn Baldwin vmx_paging_mode(void)
196200f3efe1SJohn Baldwin {
1963f3eb12e4SKonstantin Belousov 	uint64_t cr4;
196400f3efe1SJohn Baldwin 
196500f3efe1SJohn Baldwin 	if (!(vmcs_read(VMCS_GUEST_CR0) & CR0_PG))
196600f3efe1SJohn Baldwin 		return (PAGING_MODE_FLAT);
1967f3eb12e4SKonstantin Belousov 	cr4 = vmcs_read(VMCS_GUEST_CR4);
1968f3eb12e4SKonstantin Belousov 	if (!(cr4 & CR4_PAE))
196900f3efe1SJohn Baldwin 		return (PAGING_MODE_32);
1970f3eb12e4SKonstantin Belousov 	if (vmcs_read(VMCS_GUEST_IA32_EFER) & EFER_LME) {
1971f3eb12e4SKonstantin Belousov 		if (!(cr4 & CR4_LA57))
197200f3efe1SJohn Baldwin 			return (PAGING_MODE_64);
1973f3eb12e4SKonstantin Belousov 		return (PAGING_MODE_64_LA57);
1974f3eb12e4SKonstantin Belousov 	} else
197500f3efe1SJohn Baldwin 		return (PAGING_MODE_PAE);
197600f3efe1SJohn Baldwin }
197700f3efe1SJohn Baldwin 
1978d17b5104SNeel Natu static uint64_t
1979869c8d19SJohn Baldwin inout_str_index(struct vmx_vcpu *vcpu, int in)
1980d17b5104SNeel Natu {
1981d17b5104SNeel Natu 	uint64_t val;
19825c272efaSRobert Wing 	int error __diagused;
1983d17b5104SNeel Natu 	enum vm_reg_name reg;
1984d17b5104SNeel Natu 
1985d17b5104SNeel Natu 	reg = in ? VM_REG_GUEST_RDI : VM_REG_GUEST_RSI;
1986869c8d19SJohn Baldwin 	error = vmx_getreg(vcpu, reg, &val);
1987d17b5104SNeel Natu 	KASSERT(error == 0, ("%s: vmx_getreg error %d", __func__, error));
1988d17b5104SNeel Natu 	return (val);
1989d17b5104SNeel Natu }
1990d17b5104SNeel Natu 
1991d17b5104SNeel Natu static uint64_t
1992869c8d19SJohn Baldwin inout_str_count(struct vmx_vcpu *vcpu, int rep)
1993d17b5104SNeel Natu {
1994d17b5104SNeel Natu 	uint64_t val;
19955c272efaSRobert Wing 	int error __diagused;
1996d17b5104SNeel Natu 
1997d17b5104SNeel Natu 	if (rep) {
1998869c8d19SJohn Baldwin 		error = vmx_getreg(vcpu, VM_REG_GUEST_RCX, &val);
1999d17b5104SNeel Natu 		KASSERT(!error, ("%s: vmx_getreg error %d", __func__, error));
2000d17b5104SNeel Natu 	} else {
2001d17b5104SNeel Natu 		val = 1;
2002d17b5104SNeel Natu 	}
2003d17b5104SNeel Natu 	return (val);
2004d17b5104SNeel Natu }
2005d17b5104SNeel Natu 
2006d17b5104SNeel Natu static int
2007d17b5104SNeel Natu inout_str_addrsize(uint32_t inst_info)
2008d17b5104SNeel Natu {
2009d17b5104SNeel Natu 	uint32_t size;
2010d17b5104SNeel Natu 
2011d17b5104SNeel Natu 	size = (inst_info >> 7) & 0x7;
2012d17b5104SNeel Natu 	switch (size) {
2013d17b5104SNeel Natu 	case 0:
2014d17b5104SNeel Natu 		return (2);	/* 16 bit */
2015d17b5104SNeel Natu 	case 1:
2016d17b5104SNeel Natu 		return (4);	/* 32 bit */
2017d17b5104SNeel Natu 	case 2:
2018d17b5104SNeel Natu 		return (8);	/* 64 bit */
2019d17b5104SNeel Natu 	default:
2020d17b5104SNeel Natu 		panic("%s: invalid size encoding %d", __func__, size);
2021d17b5104SNeel Natu 	}
2022d17b5104SNeel Natu }
2023d17b5104SNeel Natu 
2024d17b5104SNeel Natu static void
2025869c8d19SJohn Baldwin inout_str_seginfo(struct vmx_vcpu *vcpu, uint32_t inst_info, int in,
2026869c8d19SJohn Baldwin     struct vm_inout_str *vis)
2027d17b5104SNeel Natu {
20285c272efaSRobert Wing 	int error __diagused, s;
2029d17b5104SNeel Natu 
2030d17b5104SNeel Natu 	if (in) {
2031d17b5104SNeel Natu 		vis->seg_name = VM_REG_GUEST_ES;
2032d17b5104SNeel Natu 	} else {
2033d17b5104SNeel Natu 		s = (inst_info >> 15) & 0x7;
2034d17b5104SNeel Natu 		vis->seg_name = vm_segment_name(s);
2035d17b5104SNeel Natu 	}
2036d17b5104SNeel Natu 
2037869c8d19SJohn Baldwin 	error = vmx_getdesc(vcpu, vis->seg_name, &vis->seg_desc);
2038d17b5104SNeel Natu 	KASSERT(error == 0, ("%s: vmx_getdesc error %d", __func__, error));
2039d17b5104SNeel Natu }
2040d17b5104SNeel Natu 
2041e4c8a13dSNeel Natu static void
2042e813a873SNeel Natu vmx_paging_info(struct vm_guest_paging *paging)
2043e813a873SNeel Natu {
2044e813a873SNeel Natu 	paging->cr3 = vmcs_guest_cr3();
2045e813a873SNeel Natu 	paging->cpl = vmx_cpl();
2046e813a873SNeel Natu 	paging->cpu_mode = vmx_cpu_mode();
2047e813a873SNeel Natu 	paging->paging_mode = vmx_paging_mode();
2048e813a873SNeel Natu }
2049e813a873SNeel Natu 
2050e813a873SNeel Natu static void
2051e4c8a13dSNeel Natu vmexit_inst_emul(struct vm_exit *vmexit, uint64_t gpa, uint64_t gla)
2052e4c8a13dSNeel Natu {
2053f7a9f178SNeel Natu 	struct vm_guest_paging *paging;
2054f7a9f178SNeel Natu 	uint32_t csar;
2055f7a9f178SNeel Natu 
2056f7a9f178SNeel Natu 	paging = &vmexit->u.inst_emul.paging;
2057f7a9f178SNeel Natu 
2058e4c8a13dSNeel Natu 	vmexit->exitcode = VM_EXITCODE_INST_EMUL;
20591c73ea3eSNeel Natu 	vmexit->inst_length = 0;
2060e4c8a13dSNeel Natu 	vmexit->u.inst_emul.gpa = gpa;
2061e4c8a13dSNeel Natu 	vmexit->u.inst_emul.gla = gla;
2062f7a9f178SNeel Natu 	vmx_paging_info(paging);
2063f7a9f178SNeel Natu 	switch (paging->cpu_mode) {
2064e4f605eeSTycho Nightingale 	case CPU_MODE_REAL:
2065e4f605eeSTycho Nightingale 		vmexit->u.inst_emul.cs_base = vmcs_read(VMCS_GUEST_CS_BASE);
2066e4f605eeSTycho Nightingale 		vmexit->u.inst_emul.cs_d = 0;
2067e4f605eeSTycho Nightingale 		break;
2068f7a9f178SNeel Natu 	case CPU_MODE_PROTECTED:
2069f7a9f178SNeel Natu 	case CPU_MODE_COMPATIBILITY:
2070e4f605eeSTycho Nightingale 		vmexit->u.inst_emul.cs_base = vmcs_read(VMCS_GUEST_CS_BASE);
2071f7a9f178SNeel Natu 		csar = vmcs_read(VMCS_GUEST_CS_ACCESS_RIGHTS);
2072f7a9f178SNeel Natu 		vmexit->u.inst_emul.cs_d = SEG_DESC_DEF32(csar);
2073f7a9f178SNeel Natu 		break;
2074f7a9f178SNeel Natu 	default:
2075e4f605eeSTycho Nightingale 		vmexit->u.inst_emul.cs_base = 0;
2076f7a9f178SNeel Natu 		vmexit->u.inst_emul.cs_d = 0;
2077f7a9f178SNeel Natu 		break;
2078f7a9f178SNeel Natu 	}
2079c2a875f9SNeel Natu 	vie_init(&vmexit->u.inst_emul.vie, NULL, 0);
2080e4c8a13dSNeel Natu }
2081e4c8a13dSNeel Natu 
2082366f6083SPeter Grehan static int
2083318224bbSNeel Natu ept_fault_type(uint64_t ept_qual)
2084a2da7af6SNeel Natu {
2085318224bbSNeel Natu 	int fault_type;
2086a2da7af6SNeel Natu 
2087318224bbSNeel Natu 	if (ept_qual & EPT_VIOLATION_DATA_WRITE)
2088318224bbSNeel Natu 		fault_type = VM_PROT_WRITE;
2089318224bbSNeel Natu 	else if (ept_qual & EPT_VIOLATION_INST_FETCH)
2090318224bbSNeel Natu 		fault_type = VM_PROT_EXECUTE;
2091318224bbSNeel Natu 	else
2092318224bbSNeel Natu 		fault_type= VM_PROT_READ;
2093318224bbSNeel Natu 
2094318224bbSNeel Natu 	return (fault_type);
2095318224bbSNeel Natu }
2096318224bbSNeel Natu 
2097490d56c5SEd Maste static bool
2098318224bbSNeel Natu ept_emulation_fault(uint64_t ept_qual)
2099318224bbSNeel Natu {
2100318224bbSNeel Natu 	int read, write;
2101318224bbSNeel Natu 
2102318224bbSNeel Natu 	/* EPT fault on an instruction fetch doesn't make sense here */
2103a2da7af6SNeel Natu 	if (ept_qual & EPT_VIOLATION_INST_FETCH)
2104490d56c5SEd Maste 		return (false);
2105a2da7af6SNeel Natu 
2106318224bbSNeel Natu 	/* EPT fault must be a read fault or a write fault */
2107a2da7af6SNeel Natu 	read = ept_qual & EPT_VIOLATION_DATA_READ ? 1 : 0;
2108a2da7af6SNeel Natu 	write = ept_qual & EPT_VIOLATION_DATA_WRITE ? 1 : 0;
21093b2b0011SPeter Grehan 	if ((read | write) == 0)
2110490d56c5SEd Maste 		return (false);
2111a2da7af6SNeel Natu 
2112a2da7af6SNeel Natu 	/*
21133b2b0011SPeter Grehan 	 * The EPT violation must have been caused by accessing a
21143b2b0011SPeter Grehan 	 * guest-physical address that is a translation of a guest-linear
21153b2b0011SPeter Grehan 	 * address.
2116a2da7af6SNeel Natu 	 */
2117a2da7af6SNeel Natu 	if ((ept_qual & EPT_VIOLATION_GLA_VALID) == 0 ||
2118a2da7af6SNeel Natu 	    (ept_qual & EPT_VIOLATION_XLAT_VALID) == 0) {
2119490d56c5SEd Maste 		return (false);
2120a2da7af6SNeel Natu 	}
2121a2da7af6SNeel Natu 
2122490d56c5SEd Maste 	return (true);
2123a2da7af6SNeel Natu }
2124a2da7af6SNeel Natu 
2125159dd56fSNeel Natu static __inline int
21261aa51504SJohn Baldwin apic_access_virtualization(struct vmx_vcpu *vcpu)
2127159dd56fSNeel Natu {
2128159dd56fSNeel Natu 	uint32_t proc_ctls2;
2129159dd56fSNeel Natu 
21301aa51504SJohn Baldwin 	proc_ctls2 = vcpu->cap.proc_ctls2;
2131159dd56fSNeel Natu 	return ((proc_ctls2 & PROCBASED2_VIRTUALIZE_APIC_ACCESSES) ? 1 : 0);
2132159dd56fSNeel Natu }
2133159dd56fSNeel Natu 
2134159dd56fSNeel Natu static __inline int
21351aa51504SJohn Baldwin x2apic_virtualization(struct vmx_vcpu *vcpu)
2136159dd56fSNeel Natu {
2137159dd56fSNeel Natu 	uint32_t proc_ctls2;
2138159dd56fSNeel Natu 
21391aa51504SJohn Baldwin 	proc_ctls2 = vcpu->cap.proc_ctls2;
2140159dd56fSNeel Natu 	return ((proc_ctls2 & PROCBASED2_VIRTUALIZE_X2APIC_MODE) ? 1 : 0);
2141159dd56fSNeel Natu }
2142159dd56fSNeel Natu 
2143a2da7af6SNeel Natu static int
21441aa51504SJohn Baldwin vmx_handle_apic_write(struct vmx_vcpu *vcpu, struct vlapic *vlapic,
2145159dd56fSNeel Natu     uint64_t qual)
214688c4b8d1SNeel Natu {
214788c4b8d1SNeel Natu 	int error, handled, offset;
2148159dd56fSNeel Natu 	uint32_t *apic_regs, vector;
214988c4b8d1SNeel Natu 	bool retu;
215088c4b8d1SNeel Natu 
2151a0efd3fbSJohn Baldwin 	handled = HANDLED;
215288c4b8d1SNeel Natu 	offset = APIC_WRITE_OFFSET(qual);
2153159dd56fSNeel Natu 
21541aa51504SJohn Baldwin 	if (!apic_access_virtualization(vcpu)) {
2155159dd56fSNeel Natu 		/*
2156159dd56fSNeel Natu 		 * In general there should not be any APIC write VM-exits
2157159dd56fSNeel Natu 		 * unless APIC-access virtualization is enabled.
2158159dd56fSNeel Natu 		 *
2159159dd56fSNeel Natu 		 * However self-IPI virtualization can legitimately trigger
2160159dd56fSNeel Natu 		 * an APIC-write VM-exit so treat it specially.
2161159dd56fSNeel Natu 		 */
21621aa51504SJohn Baldwin 		if (x2apic_virtualization(vcpu) &&
2163159dd56fSNeel Natu 		    offset == APIC_OFFSET_SELF_IPI) {
2164159dd56fSNeel Natu 			apic_regs = (uint32_t *)(vlapic->apic_page);
2165159dd56fSNeel Natu 			vector = apic_regs[APIC_OFFSET_SELF_IPI / 4];
2166159dd56fSNeel Natu 			vlapic_self_ipi_handler(vlapic, vector);
2167159dd56fSNeel Natu 			return (HANDLED);
2168159dd56fSNeel Natu 		} else
2169159dd56fSNeel Natu 			return (UNHANDLED);
2170159dd56fSNeel Natu 	}
2171159dd56fSNeel Natu 
217288c4b8d1SNeel Natu 	switch (offset) {
217388c4b8d1SNeel Natu 	case APIC_OFFSET_ID:
217488c4b8d1SNeel Natu 		vlapic_id_write_handler(vlapic);
217588c4b8d1SNeel Natu 		break;
217688c4b8d1SNeel Natu 	case APIC_OFFSET_LDR:
217788c4b8d1SNeel Natu 		vlapic_ldr_write_handler(vlapic);
217888c4b8d1SNeel Natu 		break;
217988c4b8d1SNeel Natu 	case APIC_OFFSET_DFR:
218088c4b8d1SNeel Natu 		vlapic_dfr_write_handler(vlapic);
218188c4b8d1SNeel Natu 		break;
218288c4b8d1SNeel Natu 	case APIC_OFFSET_SVR:
218388c4b8d1SNeel Natu 		vlapic_svr_write_handler(vlapic);
218488c4b8d1SNeel Natu 		break;
218588c4b8d1SNeel Natu 	case APIC_OFFSET_ESR:
218688c4b8d1SNeel Natu 		vlapic_esr_write_handler(vlapic);
218788c4b8d1SNeel Natu 		break;
218888c4b8d1SNeel Natu 	case APIC_OFFSET_ICR_LOW:
218988c4b8d1SNeel Natu 		retu = false;
219088c4b8d1SNeel Natu 		error = vlapic_icrlo_write_handler(vlapic, &retu);
219188c4b8d1SNeel Natu 		if (error != 0 || retu)
2192a0efd3fbSJohn Baldwin 			handled = UNHANDLED;
219388c4b8d1SNeel Natu 		break;
219488c4b8d1SNeel Natu 	case APIC_OFFSET_CMCI_LVT:
219588c4b8d1SNeel Natu 	case APIC_OFFSET_TIMER_LVT ... APIC_OFFSET_ERROR_LVT:
219688c4b8d1SNeel Natu 		vlapic_lvt_write_handler(vlapic, offset);
219788c4b8d1SNeel Natu 		break;
219888c4b8d1SNeel Natu 	case APIC_OFFSET_TIMER_ICR:
219988c4b8d1SNeel Natu 		vlapic_icrtmr_write_handler(vlapic);
220088c4b8d1SNeel Natu 		break;
220188c4b8d1SNeel Natu 	case APIC_OFFSET_TIMER_DCR:
220288c4b8d1SNeel Natu 		vlapic_dcr_write_handler(vlapic);
220388c4b8d1SNeel Natu 		break;
220488c4b8d1SNeel Natu 	default:
2205a0efd3fbSJohn Baldwin 		handled = UNHANDLED;
220688c4b8d1SNeel Natu 		break;
220788c4b8d1SNeel Natu 	}
220888c4b8d1SNeel Natu 	return (handled);
220988c4b8d1SNeel Natu }
221088c4b8d1SNeel Natu 
221188c4b8d1SNeel Natu static bool
22121aa51504SJohn Baldwin apic_access_fault(struct vmx_vcpu *vcpu, uint64_t gpa)
221388c4b8d1SNeel Natu {
221488c4b8d1SNeel Natu 
22151aa51504SJohn Baldwin 	if (apic_access_virtualization(vcpu) &&
221688c4b8d1SNeel Natu 	    (gpa >= DEFAULT_APIC_BASE && gpa < DEFAULT_APIC_BASE + PAGE_SIZE))
221788c4b8d1SNeel Natu 		return (true);
221888c4b8d1SNeel Natu 	else
221988c4b8d1SNeel Natu 		return (false);
222088c4b8d1SNeel Natu }
222188c4b8d1SNeel Natu 
222288c4b8d1SNeel Natu static int
22231aa51504SJohn Baldwin vmx_handle_apic_access(struct vmx_vcpu *vcpu, struct vm_exit *vmexit)
222488c4b8d1SNeel Natu {
222588c4b8d1SNeel Natu 	uint64_t qual;
222688c4b8d1SNeel Natu 	int access_type, offset, allowed;
222788c4b8d1SNeel Natu 
22281aa51504SJohn Baldwin 	if (!apic_access_virtualization(vcpu))
222988c4b8d1SNeel Natu 		return (UNHANDLED);
223088c4b8d1SNeel Natu 
223188c4b8d1SNeel Natu 	qual = vmexit->u.vmx.exit_qualification;
223288c4b8d1SNeel Natu 	access_type = APIC_ACCESS_TYPE(qual);
223388c4b8d1SNeel Natu 	offset = APIC_ACCESS_OFFSET(qual);
223488c4b8d1SNeel Natu 
223588c4b8d1SNeel Natu 	allowed = 0;
223688c4b8d1SNeel Natu 	if (access_type == 0) {
223788c4b8d1SNeel Natu 		/*
223888c4b8d1SNeel Natu 		 * Read data access to the following registers is expected.
223988c4b8d1SNeel Natu 		 */
224088c4b8d1SNeel Natu 		switch (offset) {
224188c4b8d1SNeel Natu 		case APIC_OFFSET_APR:
224288c4b8d1SNeel Natu 		case APIC_OFFSET_PPR:
224388c4b8d1SNeel Natu 		case APIC_OFFSET_RRR:
224488c4b8d1SNeel Natu 		case APIC_OFFSET_CMCI_LVT:
224588c4b8d1SNeel Natu 		case APIC_OFFSET_TIMER_CCR:
224688c4b8d1SNeel Natu 			allowed = 1;
224788c4b8d1SNeel Natu 			break;
224888c4b8d1SNeel Natu 		default:
224988c4b8d1SNeel Natu 			break;
225088c4b8d1SNeel Natu 		}
225188c4b8d1SNeel Natu 	} else if (access_type == 1) {
225288c4b8d1SNeel Natu 		/*
225388c4b8d1SNeel Natu 		 * Write data access to the following registers is expected.
225488c4b8d1SNeel Natu 		 */
225588c4b8d1SNeel Natu 		switch (offset) {
225688c4b8d1SNeel Natu 		case APIC_OFFSET_VER:
225788c4b8d1SNeel Natu 		case APIC_OFFSET_APR:
225888c4b8d1SNeel Natu 		case APIC_OFFSET_PPR:
225988c4b8d1SNeel Natu 		case APIC_OFFSET_RRR:
226088c4b8d1SNeel Natu 		case APIC_OFFSET_ISR0 ... APIC_OFFSET_ISR7:
226188c4b8d1SNeel Natu 		case APIC_OFFSET_TMR0 ... APIC_OFFSET_TMR7:
226288c4b8d1SNeel Natu 		case APIC_OFFSET_IRR0 ... APIC_OFFSET_IRR7:
226388c4b8d1SNeel Natu 		case APIC_OFFSET_CMCI_LVT:
226488c4b8d1SNeel Natu 		case APIC_OFFSET_TIMER_CCR:
226588c4b8d1SNeel Natu 			allowed = 1;
226688c4b8d1SNeel Natu 			break;
226788c4b8d1SNeel Natu 		default:
226888c4b8d1SNeel Natu 			break;
226988c4b8d1SNeel Natu 		}
227088c4b8d1SNeel Natu 	}
227188c4b8d1SNeel Natu 
227288c4b8d1SNeel Natu 	if (allowed) {
2273e4c8a13dSNeel Natu 		vmexit_inst_emul(vmexit, DEFAULT_APIC_BASE + offset,
2274e4c8a13dSNeel Natu 		    VIE_INVALID_GLA);
227588c4b8d1SNeel Natu 	}
227688c4b8d1SNeel Natu 
227788c4b8d1SNeel Natu 	/*
227888c4b8d1SNeel Natu 	 * Regardless of whether the APIC-access is allowed this handler
227988c4b8d1SNeel Natu 	 * always returns UNHANDLED:
228088c4b8d1SNeel Natu 	 * - if the access is allowed then it is handled by emulating the
228188c4b8d1SNeel Natu 	 *   instruction that caused the VM-exit (outside the critical section)
228288c4b8d1SNeel Natu 	 * - if the access is not allowed then it will be converted to an
228388c4b8d1SNeel Natu 	 *   exitcode of VM_EXITCODE_VMX and will be dealt with in userland.
228488c4b8d1SNeel Natu 	 */
228588c4b8d1SNeel Natu 	return (UNHANDLED);
228688c4b8d1SNeel Natu }
228788c4b8d1SNeel Natu 
22883d5444c8SNeel Natu static enum task_switch_reason
22893d5444c8SNeel Natu vmx_task_switch_reason(uint64_t qual)
22903d5444c8SNeel Natu {
22913d5444c8SNeel Natu 	int reason;
22923d5444c8SNeel Natu 
22933d5444c8SNeel Natu 	reason = (qual >> 30) & 0x3;
22943d5444c8SNeel Natu 	switch (reason) {
22953d5444c8SNeel Natu 	case 0:
22963d5444c8SNeel Natu 		return (TSR_CALL);
22973d5444c8SNeel Natu 	case 1:
22983d5444c8SNeel Natu 		return (TSR_IRET);
22993d5444c8SNeel Natu 	case 2:
23003d5444c8SNeel Natu 		return (TSR_JMP);
23013d5444c8SNeel Natu 	case 3:
23023d5444c8SNeel Natu 		return (TSR_IDT_GATE);
23033d5444c8SNeel Natu 	default:
23043d5444c8SNeel Natu 		panic("%s: invalid reason %d", __func__, reason);
23053d5444c8SNeel Natu 	}
23063d5444c8SNeel Natu }
23073d5444c8SNeel Natu 
230888c4b8d1SNeel Natu static int
230980cb5d84SJohn Baldwin emulate_wrmsr(struct vmx_vcpu *vcpu, u_int num, uint64_t val, bool *retu)
2310c3498942SNeel Natu {
2311c3498942SNeel Natu 	int error;
2312c3498942SNeel Natu 
2313c3498942SNeel Natu 	if (lapic_msr(num))
231480cb5d84SJohn Baldwin 		error = lapic_wrmsr(vcpu->vcpu, num, val, retu);
2315c3498942SNeel Natu 	else
231680cb5d84SJohn Baldwin 		error = vmx_wrmsr(vcpu, num, val, retu);
2317c3498942SNeel Natu 
2318c3498942SNeel Natu 	return (error);
2319c3498942SNeel Natu }
2320c3498942SNeel Natu 
2321c3498942SNeel Natu static int
232280cb5d84SJohn Baldwin emulate_rdmsr(struct vmx_vcpu *vcpu, u_int num, bool *retu)
2323c3498942SNeel Natu {
2324c3498942SNeel Natu 	struct vmxctx *vmxctx;
2325c3498942SNeel Natu 	uint64_t result;
2326c3498942SNeel Natu 	uint32_t eax, edx;
2327c3498942SNeel Natu 	int error;
2328c3498942SNeel Natu 
2329c3498942SNeel Natu 	if (lapic_msr(num))
233080cb5d84SJohn Baldwin 		error = lapic_rdmsr(vcpu->vcpu, num, &result, retu);
2331c3498942SNeel Natu 	else
233280cb5d84SJohn Baldwin 		error = vmx_rdmsr(vcpu, num, &result, retu);
2333c3498942SNeel Natu 
2334c3498942SNeel Natu 	if (error == 0) {
2335c3498942SNeel Natu 		eax = result;
23361aa51504SJohn Baldwin 		vmxctx = &vcpu->ctx;
2337c3498942SNeel Natu 		error = vmxctx_setreg(vmxctx, VM_REG_GUEST_RAX, eax);
2338c3498942SNeel Natu 		KASSERT(error == 0, ("vmxctx_setreg(rax) error %d", error));
2339c3498942SNeel Natu 
2340c3498942SNeel Natu 		edx = result >> 32;
2341c3498942SNeel Natu 		error = vmxctx_setreg(vmxctx, VM_REG_GUEST_RDX, edx);
2342c3498942SNeel Natu 		KASSERT(error == 0, ("vmxctx_setreg(rdx) error %d", error));
2343c3498942SNeel Natu 	}
2344c3498942SNeel Natu 
2345c3498942SNeel Natu 	return (error);
2346c3498942SNeel Natu }
2347c3498942SNeel Natu 
2348c3498942SNeel Natu static int
23491aa51504SJohn Baldwin vmx_exit_process(struct vmx *vmx, struct vmx_vcpu *vcpu, struct vm_exit *vmexit)
2350366f6083SPeter Grehan {
2351c9c75df4SNeel Natu 	int error, errcode, errcode_valid, handled, in;
2352366f6083SPeter Grehan 	struct vmxctx *vmxctx;
235388c4b8d1SNeel Natu 	struct vlapic *vlapic;
2354d17b5104SNeel Natu 	struct vm_inout_str *vis;
23553d5444c8SNeel Natu 	struct vm_task_switch *ts;
2356d17b5104SNeel Natu 	uint32_t eax, ecx, edx, idtvec_info, idtvec_err, intr_info, inst_info;
2357b0538143SNeel Natu 	uint32_t intr_type, intr_vec, reason;
2358091d4532SNeel Natu 	uint64_t exitintinfo, qual, gpa;
23592ee1a18dSDmitry Chagin #ifdef KDTRACE_HOOKS
23601aa51504SJohn Baldwin 	int vcpuid;
23612ee1a18dSDmitry Chagin #endif
2362becd9849SNeel Natu 	bool retu;
2363366f6083SPeter Grehan 
2364160471d2SNeel Natu 	CTASSERT((PINBASED_CTLS_ONE_SETTING & PINBASED_VIRTUAL_NMI) != 0);
2365c308b23bSNeel Natu 	CTASSERT((PINBASED_CTLS_ONE_SETTING & PINBASED_NMI_EXITING) != 0);
2366160471d2SNeel Natu 
2367a0efd3fbSJohn Baldwin 	handled = UNHANDLED;
23681aa51504SJohn Baldwin 	vmxctx = &vcpu->ctx;
23692ee1a18dSDmitry Chagin #ifdef KDTRACE_HOOKS
23701aa51504SJohn Baldwin 	vcpuid = vcpu->vcpuid;
23712ee1a18dSDmitry Chagin #endif
23720492757cSNeel Natu 
2373366f6083SPeter Grehan 	qual = vmexit->u.vmx.exit_qualification;
2374318224bbSNeel Natu 	reason = vmexit->u.vmx.exit_reason;
2375366f6083SPeter Grehan 	vmexit->exitcode = VM_EXITCODE_BOGUS;
2376366f6083SPeter Grehan 
23773dc3d32aSJohn Baldwin 	vmm_stat_incr(vcpu->vcpu, VMEXIT_COUNT, 1);
23781aa51504SJohn Baldwin 	SDT_PROBE3(vmm, vmx, exit, entry, vmx, vcpuid, vmexit);
237961592433SNeel Natu 
2380318224bbSNeel Natu 	/*
2381b0538143SNeel Natu 	 * VM-entry failures during or after loading guest state.
2382b0538143SNeel Natu 	 *
2383b0538143SNeel Natu 	 * These VM-exits are uncommon but must be handled specially
2384b0538143SNeel Natu 	 * as most VM-exit fields are not populated as usual.
2385b0538143SNeel Natu 	 */
2386b0538143SNeel Natu 	if (__predict_false(reason == EXIT_REASON_MCE_DURING_ENTRY)) {
238757e0119eSJohn Baldwin 		VMX_CTR0(vcpu, "Handling MCE during VM-entry");
2388b0538143SNeel Natu 		__asm __volatile("int $18");
2389b0538143SNeel Natu 		return (1);
2390b0538143SNeel Natu 	}
2391b0538143SNeel Natu 
2392b0538143SNeel Natu 	/*
23933d5444c8SNeel Natu 	 * VM exits that can be triggered during event delivery need to
23943d5444c8SNeel Natu 	 * be handled specially by re-injecting the event if the IDT
23953d5444c8SNeel Natu 	 * vectoring information field's valid bit is set.
2396318224bbSNeel Natu 	 *
2397318224bbSNeel Natu 	 * See "Information for VM Exits During Event Delivery" in Intel SDM
2398318224bbSNeel Natu 	 * for details.
2399318224bbSNeel Natu 	 */
2400318224bbSNeel Natu 	idtvec_info = vmcs_idt_vectoring_info();
2401318224bbSNeel Natu 	if (idtvec_info & VMCS_IDT_VEC_VALID) {
2402318224bbSNeel Natu 		idtvec_info &= ~(1 << 12); /* clear undefined bit */
2403091d4532SNeel Natu 		exitintinfo = idtvec_info;
2404318224bbSNeel Natu 		if (idtvec_info & VMCS_IDT_VEC_ERRCODE_VALID) {
2405318224bbSNeel Natu 			idtvec_err = vmcs_idt_vectoring_err();
2406091d4532SNeel Natu 			exitintinfo |= (uint64_t)idtvec_err << 32;
2407318224bbSNeel Natu 		}
240880cb5d84SJohn Baldwin 		error = vm_exit_intinfo(vcpu->vcpu, exitintinfo);
2409091d4532SNeel Natu 		KASSERT(error == 0, ("%s: vm_set_intinfo error %d",
2410091d4532SNeel Natu 		    __func__, error));
2411091d4532SNeel Natu 
2412160471d2SNeel Natu 		/*
2413160471d2SNeel Natu 		 * If 'virtual NMIs' are being used and the VM-exit
2414160471d2SNeel Natu 		 * happened while injecting an NMI during the previous
2415091d4532SNeel Natu 		 * VM-entry, then clear "blocking by NMI" in the
2416091d4532SNeel Natu 		 * Guest Interruptibility-State so the NMI can be
2417091d4532SNeel Natu 		 * reinjected on the subsequent VM-entry.
2418091d4532SNeel Natu 		 *
2419091d4532SNeel Natu 		 * However, if the NMI was being delivered through a task
2420091d4532SNeel Natu 		 * gate, then the new task must start execution with NMIs
2421091d4532SNeel Natu 		 * blocked so don't clear NMI blocking in this case.
2422160471d2SNeel Natu 		 */
2423091d4532SNeel Natu 		intr_type = idtvec_info & VMCS_INTR_T_MASK;
2424091d4532SNeel Natu 		if (intr_type == VMCS_INTR_T_NMI) {
2425091d4532SNeel Natu 			if (reason != EXIT_REASON_TASK_SWITCH)
2426869c8d19SJohn Baldwin 				vmx_clear_nmi_blocking(vcpu);
2427091d4532SNeel Natu 			else
2428869c8d19SJohn Baldwin 				vmx_assert_nmi_blocking(vcpu);
2429160471d2SNeel Natu 		}
2430091d4532SNeel Natu 
2431091d4532SNeel Natu 		/*
2432091d4532SNeel Natu 		 * Update VM-entry instruction length if the event being
2433091d4532SNeel Natu 		 * delivered was a software interrupt or software exception.
2434091d4532SNeel Natu 		 */
2435091d4532SNeel Natu 		if (intr_type == VMCS_INTR_T_SWINTR ||
2436091d4532SNeel Natu 		    intr_type == VMCS_INTR_T_PRIV_SWEXCEPTION ||
2437091d4532SNeel Natu 		    intr_type == VMCS_INTR_T_SWEXCEPTION) {
24383de83862SNeel Natu 			vmcs_write(VMCS_ENTRY_INST_LENGTH, vmexit->inst_length);
2439318224bbSNeel Natu 		}
2440318224bbSNeel Natu 	}
2441318224bbSNeel Natu 
2442318224bbSNeel Natu 	switch (reason) {
24433d5444c8SNeel Natu 	case EXIT_REASON_TASK_SWITCH:
24443d5444c8SNeel Natu 		ts = &vmexit->u.task_switch;
24453d5444c8SNeel Natu 		ts->tsssel = qual & 0xffff;
24463d5444c8SNeel Natu 		ts->reason = vmx_task_switch_reason(qual);
24473d5444c8SNeel Natu 		ts->ext = 0;
24483d5444c8SNeel Natu 		ts->errcode_valid = 0;
24493d5444c8SNeel Natu 		vmx_paging_info(&ts->paging);
24503d5444c8SNeel Natu 		/*
24513d5444c8SNeel Natu 		 * If the task switch was due to a CALL, JMP, IRET, software
24523d5444c8SNeel Natu 		 * interrupt (INT n) or software exception (INT3, INTO),
24533d5444c8SNeel Natu 		 * then the saved %rip references the instruction that caused
24543d5444c8SNeel Natu 		 * the task switch. The instruction length field in the VMCS
24553d5444c8SNeel Natu 		 * is valid in this case.
24563d5444c8SNeel Natu 		 *
24573d5444c8SNeel Natu 		 * In all other cases (e.g., NMI, hardware exception) the
24583d5444c8SNeel Natu 		 * saved %rip is one that would have been saved in the old TSS
24593d5444c8SNeel Natu 		 * had the task switch completed normally so the instruction
24603d5444c8SNeel Natu 		 * length field is not needed in this case and is explicitly
24613d5444c8SNeel Natu 		 * set to 0.
24623d5444c8SNeel Natu 		 */
24633d5444c8SNeel Natu 		if (ts->reason == TSR_IDT_GATE) {
24643d5444c8SNeel Natu 			KASSERT(idtvec_info & VMCS_IDT_VEC_VALID,
2465091d4532SNeel Natu 			    ("invalid idtvec_info %#x for IDT task switch",
24663d5444c8SNeel Natu 			    idtvec_info));
24673d5444c8SNeel Natu 			intr_type = idtvec_info & VMCS_INTR_T_MASK;
24683d5444c8SNeel Natu 			if (intr_type != VMCS_INTR_T_SWINTR &&
24693d5444c8SNeel Natu 			    intr_type != VMCS_INTR_T_SWEXCEPTION &&
24703d5444c8SNeel Natu 			    intr_type != VMCS_INTR_T_PRIV_SWEXCEPTION) {
24713d5444c8SNeel Natu 				/* Task switch triggered by external event */
24723d5444c8SNeel Natu 				ts->ext = 1;
24733d5444c8SNeel Natu 				vmexit->inst_length = 0;
24743d5444c8SNeel Natu 				if (idtvec_info & VMCS_IDT_VEC_ERRCODE_VALID) {
24753d5444c8SNeel Natu 					ts->errcode_valid = 1;
24763d5444c8SNeel Natu 					ts->errcode = vmcs_idt_vectoring_err();
24773d5444c8SNeel Natu 				}
24783d5444c8SNeel Natu 			}
24793d5444c8SNeel Natu 		}
24803d5444c8SNeel Natu 		vmexit->exitcode = VM_EXITCODE_TASK_SWITCH;
24811aa51504SJohn Baldwin 		SDT_PROBE4(vmm, vmx, exit, taskswitch, vmx, vcpuid, vmexit, ts);
248257e0119eSJohn Baldwin 		VMX_CTR4(vcpu, "task switch reason %d, tss 0x%04x, "
24833d5444c8SNeel Natu 		    "%s errcode 0x%016lx", ts->reason, ts->tsssel,
24843d5444c8SNeel Natu 		    ts->ext ? "external" : "internal",
24853d5444c8SNeel Natu 		    ((uint64_t)ts->errcode << 32) | ts->errcode_valid);
24863d5444c8SNeel Natu 		break;
2487366f6083SPeter Grehan 	case EXIT_REASON_CR_ACCESS:
24883dc3d32aSJohn Baldwin 		vmm_stat_incr(vcpu->vcpu, VMEXIT_CR_ACCESS, 1);
24891aa51504SJohn Baldwin 		SDT_PROBE4(vmm, vmx, exit, craccess, vmx, vcpuid, vmexit, qual);
2490594db002STycho Nightingale 		switch (qual & 0xf) {
2491594db002STycho Nightingale 		case 0:
24921aa51504SJohn Baldwin 			handled = vmx_emulate_cr0_access(vcpu, qual);
2493594db002STycho Nightingale 			break;
2494594db002STycho Nightingale 		case 4:
24951aa51504SJohn Baldwin 			handled = vmx_emulate_cr4_access(vcpu, qual);
2496594db002STycho Nightingale 			break;
2497594db002STycho Nightingale 		case 8:
2498594db002STycho Nightingale 			handled = vmx_emulate_cr8_access(vmx, vcpu, qual);
2499594db002STycho Nightingale 			break;
2500594db002STycho Nightingale 		}
2501366f6083SPeter Grehan 		break;
2502366f6083SPeter Grehan 	case EXIT_REASON_RDMSR:
25033dc3d32aSJohn Baldwin 		vmm_stat_incr(vcpu->vcpu, VMEXIT_RDMSR, 1);
2504becd9849SNeel Natu 		retu = false;
2505366f6083SPeter Grehan 		ecx = vmxctx->guest_rcx;
250657e0119eSJohn Baldwin 		VMX_CTR1(vcpu, "rdmsr 0x%08x", ecx);
25071aa51504SJohn Baldwin 		SDT_PROBE4(vmm, vmx, exit, rdmsr, vmx, vcpuid, vmexit, ecx);
250880cb5d84SJohn Baldwin 		error = emulate_rdmsr(vcpu, ecx, &retu);
2509b42206f3SNeel Natu 		if (error) {
2510366f6083SPeter Grehan 			vmexit->exitcode = VM_EXITCODE_RDMSR;
2511366f6083SPeter Grehan 			vmexit->u.msr.code = ecx;
2512becd9849SNeel Natu 		} else if (!retu) {
2513a0efd3fbSJohn Baldwin 			handled = HANDLED;
2514becd9849SNeel Natu 		} else {
2515becd9849SNeel Natu 			/* Return to userspace with a valid exitcode */
2516becd9849SNeel Natu 			KASSERT(vmexit->exitcode != VM_EXITCODE_BOGUS,
2517c3498942SNeel Natu 			    ("emulate_rdmsr retu with bogus exitcode"));
2518becd9849SNeel Natu 		}
2519366f6083SPeter Grehan 		break;
2520366f6083SPeter Grehan 	case EXIT_REASON_WRMSR:
25213dc3d32aSJohn Baldwin 		vmm_stat_incr(vcpu->vcpu, VMEXIT_WRMSR, 1);
2522becd9849SNeel Natu 		retu = false;
2523366f6083SPeter Grehan 		eax = vmxctx->guest_rax;
2524366f6083SPeter Grehan 		ecx = vmxctx->guest_rcx;
2525366f6083SPeter Grehan 		edx = vmxctx->guest_rdx;
252657e0119eSJohn Baldwin 		VMX_CTR2(vcpu, "wrmsr 0x%08x value 0x%016lx",
25272cb97c9dSNeel Natu 		    ecx, (uint64_t)edx << 32 | eax);
25281aa51504SJohn Baldwin 		SDT_PROBE5(vmm, vmx, exit, wrmsr, vmx, vmexit, vcpuid, ecx,
25296ac73777STycho Nightingale 		    (uint64_t)edx << 32 | eax);
253080cb5d84SJohn Baldwin 		error = emulate_wrmsr(vcpu, ecx, (uint64_t)edx << 32 | eax,
253180cb5d84SJohn Baldwin 		    &retu);
2532b42206f3SNeel Natu 		if (error) {
2533366f6083SPeter Grehan 			vmexit->exitcode = VM_EXITCODE_WRMSR;
2534366f6083SPeter Grehan 			vmexit->u.msr.code = ecx;
2535366f6083SPeter Grehan 			vmexit->u.msr.wval = (uint64_t)edx << 32 | eax;
2536becd9849SNeel Natu 		} else if (!retu) {
2537a0efd3fbSJohn Baldwin 			handled = HANDLED;
2538becd9849SNeel Natu 		} else {
2539becd9849SNeel Natu 			/* Return to userspace with a valid exitcode */
2540becd9849SNeel Natu 			KASSERT(vmexit->exitcode != VM_EXITCODE_BOGUS,
2541becd9849SNeel Natu 			    ("emulate_wrmsr retu with bogus exitcode"));
2542becd9849SNeel Natu 		}
2543366f6083SPeter Grehan 		break;
2544366f6083SPeter Grehan 	case EXIT_REASON_HLT:
25453dc3d32aSJohn Baldwin 		vmm_stat_incr(vcpu->vcpu, VMEXIT_HLT, 1);
25461aa51504SJohn Baldwin 		SDT_PROBE3(vmm, vmx, exit, halt, vmx, vcpuid, vmexit);
2547366f6083SPeter Grehan 		vmexit->exitcode = VM_EXITCODE_HLT;
25483de83862SNeel Natu 		vmexit->u.hlt.rflags = vmcs_read(VMCS_GUEST_RFLAGS);
2549490768e2STycho Nightingale 		if (virtual_interrupt_delivery)
2550490768e2STycho Nightingale 			vmexit->u.hlt.intr_status =
2551490768e2STycho Nightingale 			    vmcs_read(VMCS_GUEST_INTR_STATUS);
2552490768e2STycho Nightingale 		else
2553490768e2STycho Nightingale 			vmexit->u.hlt.intr_status = 0;
2554366f6083SPeter Grehan 		break;
2555366f6083SPeter Grehan 	case EXIT_REASON_MTF:
25563dc3d32aSJohn Baldwin 		vmm_stat_incr(vcpu->vcpu, VMEXIT_MTRAP, 1);
25571aa51504SJohn Baldwin 		SDT_PROBE3(vmm, vmx, exit, mtrap, vmx, vcpuid, vmexit);
2558366f6083SPeter Grehan 		vmexit->exitcode = VM_EXITCODE_MTRAP;
2559c9c75df4SNeel Natu 		vmexit->inst_length = 0;
2560366f6083SPeter Grehan 		break;
2561366f6083SPeter Grehan 	case EXIT_REASON_PAUSE:
25623dc3d32aSJohn Baldwin 		vmm_stat_incr(vcpu->vcpu, VMEXIT_PAUSE, 1);
25631aa51504SJohn Baldwin 		SDT_PROBE3(vmm, vmx, exit, pause, vmx, vcpuid, vmexit);
2564366f6083SPeter Grehan 		vmexit->exitcode = VM_EXITCODE_PAUSE;
2565366f6083SPeter Grehan 		break;
2566366f6083SPeter Grehan 	case EXIT_REASON_INTR_WINDOW:
25673dc3d32aSJohn Baldwin 		vmm_stat_incr(vcpu->vcpu, VMEXIT_INTR_WINDOW, 1);
25681aa51504SJohn Baldwin 		SDT_PROBE3(vmm, vmx, exit, intrwindow, vmx, vcpuid, vmexit);
2569869c8d19SJohn Baldwin 		vmx_clear_int_window_exiting(vcpu);
2570b5aaf7b2SNeel Natu 		return (1);
2571366f6083SPeter Grehan 	case EXIT_REASON_EXT_INTR:
2572366f6083SPeter Grehan 		/*
2573366f6083SPeter Grehan 		 * External interrupts serve only to cause VM exits and allow
2574366f6083SPeter Grehan 		 * the host interrupt handler to run.
2575366f6083SPeter Grehan 		 *
2576366f6083SPeter Grehan 		 * If this external interrupt triggers a virtual interrupt
2577366f6083SPeter Grehan 		 * to a VM, then that state will be recorded by the
2578366f6083SPeter Grehan 		 * host interrupt handler in the VM's softc. We will inject
2579366f6083SPeter Grehan 		 * this virtual interrupt during the subsequent VM enter.
2580366f6083SPeter Grehan 		 */
2581f7d47425SNeel Natu 		intr_info = vmcs_read(VMCS_EXIT_INTR_INFO);
25826ac73777STycho Nightingale 		SDT_PROBE4(vmm, vmx, exit, interrupt,
25831aa51504SJohn Baldwin 		    vmx, vcpuid, vmexit, intr_info);
2584722b6744SJohn Baldwin 
2585722b6744SJohn Baldwin 		/*
2586722b6744SJohn Baldwin 		 * XXX: Ignore this exit if VMCS_INTR_VALID is not set.
2587ad3e3687SJohn Baldwin 		 * This appears to be a bug in VMware Fusion?
2588722b6744SJohn Baldwin 		 */
2589722b6744SJohn Baldwin 		if (!(intr_info & VMCS_INTR_VALID))
2590722b6744SJohn Baldwin 			return (1);
2591160471d2SNeel Natu 		KASSERT((intr_info & VMCS_INTR_VALID) != 0 &&
2592160471d2SNeel Natu 		    (intr_info & VMCS_INTR_T_MASK) == VMCS_INTR_T_HWINTR,
2593f7d47425SNeel Natu 		    ("VM exit interruption info invalid: %#x", intr_info));
2594f7d47425SNeel Natu 		vmx_trigger_hostintr(intr_info & 0xff);
2595366f6083SPeter Grehan 
2596366f6083SPeter Grehan 		/*
2597366f6083SPeter Grehan 		 * This is special. We want to treat this as an 'handled'
2598366f6083SPeter Grehan 		 * VM-exit but not increment the instruction pointer.
2599366f6083SPeter Grehan 		 */
26003dc3d32aSJohn Baldwin 		vmm_stat_incr(vcpu->vcpu, VMEXIT_EXTINT, 1);
2601366f6083SPeter Grehan 		return (1);
2602366f6083SPeter Grehan 	case EXIT_REASON_NMI_WINDOW:
26031aa51504SJohn Baldwin 		SDT_PROBE3(vmm, vmx, exit, nmiwindow, vmx, vcpuid, vmexit);
2604366f6083SPeter Grehan 		/* Exit to allow the pending virtual NMI to be injected */
260580cb5d84SJohn Baldwin 		if (vm_nmi_pending(vcpu->vcpu))
260680cb5d84SJohn Baldwin 			vmx_inject_nmi(vcpu);
2607869c8d19SJohn Baldwin 		vmx_clear_nmi_window_exiting(vcpu);
26083dc3d32aSJohn Baldwin 		vmm_stat_incr(vcpu->vcpu, VMEXIT_NMI_WINDOW, 1);
2609366f6083SPeter Grehan 		return (1);
2610366f6083SPeter Grehan 	case EXIT_REASON_INOUT:
26113dc3d32aSJohn Baldwin 		vmm_stat_incr(vcpu->vcpu, VMEXIT_INOUT, 1);
2612366f6083SPeter Grehan 		vmexit->exitcode = VM_EXITCODE_INOUT;
2613366f6083SPeter Grehan 		vmexit->u.inout.bytes = (qual & 0x7) + 1;
2614d17b5104SNeel Natu 		vmexit->u.inout.in = in = (qual & 0x8) ? 1 : 0;
2615366f6083SPeter Grehan 		vmexit->u.inout.string = (qual & 0x10) ? 1 : 0;
2616366f6083SPeter Grehan 		vmexit->u.inout.rep = (qual & 0x20) ? 1 : 0;
2617366f6083SPeter Grehan 		vmexit->u.inout.port = (uint16_t)(qual >> 16);
2618366f6083SPeter Grehan 		vmexit->u.inout.eax = (uint32_t)(vmxctx->guest_rax);
2619d17b5104SNeel Natu 		if (vmexit->u.inout.string) {
2620d17b5104SNeel Natu 			inst_info = vmcs_read(VMCS_EXIT_INSTRUCTION_INFO);
2621d17b5104SNeel Natu 			vmexit->exitcode = VM_EXITCODE_INOUT_STR;
2622d17b5104SNeel Natu 			vis = &vmexit->u.inout_str;
2623e813a873SNeel Natu 			vmx_paging_info(&vis->paging);
2624d17b5104SNeel Natu 			vis->rflags = vmcs_read(VMCS_GUEST_RFLAGS);
2625d17b5104SNeel Natu 			vis->cr0 = vmcs_read(VMCS_GUEST_CR0);
2626869c8d19SJohn Baldwin 			vis->index = inout_str_index(vcpu, in);
2627869c8d19SJohn Baldwin 			vis->count = inout_str_count(vcpu, vis->inout.rep);
2628d17b5104SNeel Natu 			vis->addrsize = inout_str_addrsize(inst_info);
2629869c8d19SJohn Baldwin 			inout_str_seginfo(vcpu, inst_info, in, vis);
2630762fd208STycho Nightingale 		}
26311aa51504SJohn Baldwin 		SDT_PROBE3(vmm, vmx, exit, inout, vmx, vcpuid, vmexit);
2632366f6083SPeter Grehan 		break;
2633366f6083SPeter Grehan 	case EXIT_REASON_CPUID:
26343dc3d32aSJohn Baldwin 		vmm_stat_incr(vcpu->vcpu, VMEXIT_CPUID, 1);
26351aa51504SJohn Baldwin 		SDT_PROBE3(vmm, vmx, exit, cpuid, vmx, vcpuid, vmexit);
263680cb5d84SJohn Baldwin 		handled = vmx_handle_cpuid(vcpu, vmxctx);
2637366f6083SPeter Grehan 		break;
2638e5a1d950SNeel Natu 	case EXIT_REASON_EXCEPTION:
26393dc3d32aSJohn Baldwin 		vmm_stat_incr(vcpu->vcpu, VMEXIT_EXCEPTION, 1);
2640e5a1d950SNeel Natu 		intr_info = vmcs_read(VMCS_EXIT_INTR_INFO);
2641e5a1d950SNeel Natu 		KASSERT((intr_info & VMCS_INTR_VALID) != 0,
2642e5a1d950SNeel Natu 		    ("VM exit interruption info invalid: %#x", intr_info));
2643c308b23bSNeel Natu 
2644b0538143SNeel Natu 		intr_vec = intr_info & 0xff;
2645b0538143SNeel Natu 		intr_type = intr_info & VMCS_INTR_T_MASK;
2646b0538143SNeel Natu 
2647e5a1d950SNeel Natu 		/*
2648e5a1d950SNeel Natu 		 * If Virtual NMIs control is 1 and the VM-exit is due to a
2649e5a1d950SNeel Natu 		 * fault encountered during the execution of IRET then we must
2650e5a1d950SNeel Natu 		 * restore the state of "virtual-NMI blocking" before resuming
2651e5a1d950SNeel Natu 		 * the guest.
2652e5a1d950SNeel Natu 		 *
2653e5a1d950SNeel Natu 		 * See "Resuming Guest Software after Handling an Exception".
2654091d4532SNeel Natu 		 * See "Information for VM Exits Due to Vectored Events".
2655e5a1d950SNeel Natu 		 */
2656e5a1d950SNeel Natu 		if ((idtvec_info & VMCS_IDT_VEC_VALID) == 0 &&
2657b0538143SNeel Natu 		    (intr_vec != IDT_DF) &&
2658e5a1d950SNeel Natu 		    (intr_info & EXIT_QUAL_NMIUDTI) != 0)
2659869c8d19SJohn Baldwin 			vmx_restore_nmi_blocking(vcpu);
2660c308b23bSNeel Natu 
2661c308b23bSNeel Natu 		/*
266262fbd7c2SNeel Natu 		 * The NMI has already been handled in vmx_exit_handle_nmi().
2663c308b23bSNeel Natu 		 */
2664b0538143SNeel Natu 		if (intr_type == VMCS_INTR_T_NMI)
2665c308b23bSNeel Natu 			return (1);
2666b0538143SNeel Natu 
2667b0538143SNeel Natu 		/*
2668b0538143SNeel Natu 		 * Call the machine check handler by hand. Also don't reflect
2669b0538143SNeel Natu 		 * the machine check back into the guest.
2670b0538143SNeel Natu 		 */
2671b0538143SNeel Natu 		if (intr_vec == IDT_MC) {
267257e0119eSJohn Baldwin 			VMX_CTR0(vcpu, "Vectoring to MCE handler");
2673b0538143SNeel Natu 			__asm __volatile("int $18");
2674b0538143SNeel Natu 			return (1);
2675b0538143SNeel Natu 		}
2676b0538143SNeel Natu 
2677cbd03a9dSJohn Baldwin 		/*
2678cbd03a9dSJohn Baldwin 		 * If the hypervisor has requested user exits for
2679cbd03a9dSJohn Baldwin 		 * debug exceptions, bounce them out to userland.
2680cbd03a9dSJohn Baldwin 		 */
2681cbd03a9dSJohn Baldwin 		if (intr_type == VMCS_INTR_T_SWEXCEPTION && intr_vec == IDT_BP &&
26821aa51504SJohn Baldwin 		    (vcpu->cap.set & (1 << VM_CAP_BPT_EXIT))) {
2683cbd03a9dSJohn Baldwin 			vmexit->exitcode = VM_EXITCODE_BPT;
2684cbd03a9dSJohn Baldwin 			vmexit->u.bpt.inst_length = vmexit->inst_length;
2685cbd03a9dSJohn Baldwin 			vmexit->inst_length = 0;
2686cbd03a9dSJohn Baldwin 			break;
2687cbd03a9dSJohn Baldwin 		}
2688cbd03a9dSJohn Baldwin 
2689b0538143SNeel Natu 		if (intr_vec == IDT_PF) {
2690b0538143SNeel Natu 			error = vmxctx_setreg(vmxctx, VM_REG_GUEST_CR2, qual);
2691b0538143SNeel Natu 			KASSERT(error == 0, ("%s: vmxctx_setreg(cr2) error %d",
2692b0538143SNeel Natu 			    __func__, error));
2693b0538143SNeel Natu 		}
2694b0538143SNeel Natu 
2695b0538143SNeel Natu 		/*
2696b0538143SNeel Natu 		 * Software exceptions exhibit trap-like behavior. This in
2697b0538143SNeel Natu 		 * turn requires populating the VM-entry instruction length
2698b0538143SNeel Natu 		 * so that the %rip in the trap frame is past the INT3/INTO
2699b0538143SNeel Natu 		 * instruction.
2700b0538143SNeel Natu 		 */
2701b0538143SNeel Natu 		if (intr_type == VMCS_INTR_T_SWEXCEPTION)
2702b0538143SNeel Natu 			vmcs_write(VMCS_ENTRY_INST_LENGTH, vmexit->inst_length);
2703b0538143SNeel Natu 
2704b0538143SNeel Natu 		/* Reflect all other exceptions back into the guest */
2705c9c75df4SNeel Natu 		errcode_valid = errcode = 0;
2706b0538143SNeel Natu 		if (intr_info & VMCS_INTR_DEL_ERRCODE) {
2707c9c75df4SNeel Natu 			errcode_valid = 1;
2708c9c75df4SNeel Natu 			errcode = vmcs_read(VMCS_EXIT_INTR_ERRCODE);
2709b0538143SNeel Natu 		}
271057e0119eSJohn Baldwin 		VMX_CTR2(vcpu, "Reflecting exception %d/%#x into "
2711c9c75df4SNeel Natu 		    "the guest", intr_vec, errcode);
27126ac73777STycho Nightingale 		SDT_PROBE5(vmm, vmx, exit, exception,
27131aa51504SJohn Baldwin 		    vmx, vcpuid, vmexit, intr_vec, errcode);
2714d3956e46SJohn Baldwin 		error = vm_inject_exception(vcpu->vcpu, intr_vec,
2715c9c75df4SNeel Natu 		    errcode_valid, errcode, 0);
2716b0538143SNeel Natu 		KASSERT(error == 0, ("%s: vm_inject_exception error %d",
2717b0538143SNeel Natu 		    __func__, error));
2718b0538143SNeel Natu 		return (1);
2719b0538143SNeel Natu 
2720cd942e0fSPeter Grehan 	case EXIT_REASON_EPT_FAULT:
2721318224bbSNeel Natu 		/*
2722318224bbSNeel Natu 		 * If 'gpa' lies within the address space allocated to
2723318224bbSNeel Natu 		 * memory then this must be a nested page fault otherwise
2724318224bbSNeel Natu 		 * this must be an instruction that accesses MMIO space.
2725318224bbSNeel Natu 		 */
2726a2da7af6SNeel Natu 		gpa = vmcs_gpa();
272780cb5d84SJohn Baldwin 		if (vm_mem_allocated(vcpu->vcpu, gpa) ||
27281aa51504SJohn Baldwin 		    apic_access_fault(vcpu, gpa)) {
2729cd942e0fSPeter Grehan 			vmexit->exitcode = VM_EXITCODE_PAGING;
2730d087a399SNeel Natu 			vmexit->inst_length = 0;
273113ec9371SPeter Grehan 			vmexit->u.paging.gpa = gpa;
2732318224bbSNeel Natu 			vmexit->u.paging.fault_type = ept_fault_type(qual);
27333dc3d32aSJohn Baldwin 			vmm_stat_incr(vcpu->vcpu, VMEXIT_NESTED_FAULT, 1);
27346ac73777STycho Nightingale 			SDT_PROBE5(vmm, vmx, exit, nestedfault,
27351aa51504SJohn Baldwin 			    vmx, vcpuid, vmexit, gpa, qual);
2736318224bbSNeel Natu 		} else if (ept_emulation_fault(qual)) {
2737e4c8a13dSNeel Natu 			vmexit_inst_emul(vmexit, gpa, vmcs_gla());
27383dc3d32aSJohn Baldwin 			vmm_stat_incr(vcpu->vcpu, VMEXIT_INST_EMUL, 1);
27396ac73777STycho Nightingale 			SDT_PROBE4(vmm, vmx, exit, mmiofault,
27401aa51504SJohn Baldwin 			    vmx, vcpuid, vmexit, gpa);
2741a2da7af6SNeel Natu 		}
2742e5a1d950SNeel Natu 		/*
2743e5a1d950SNeel Natu 		 * If Virtual NMIs control is 1 and the VM-exit is due to an
2744e5a1d950SNeel Natu 		 * EPT fault during the execution of IRET then we must restore
2745e5a1d950SNeel Natu 		 * the state of "virtual-NMI blocking" before resuming.
2746e5a1d950SNeel Natu 		 *
2747e5a1d950SNeel Natu 		 * See description of "NMI unblocking due to IRET" in
2748e5a1d950SNeel Natu 		 * "Exit Qualification for EPT Violations".
2749e5a1d950SNeel Natu 		 */
2750e5a1d950SNeel Natu 		if ((idtvec_info & VMCS_IDT_VEC_VALID) == 0 &&
2751e5a1d950SNeel Natu 		    (qual & EXIT_QUAL_NMIUDTI) != 0)
2752869c8d19SJohn Baldwin 			vmx_restore_nmi_blocking(vcpu);
2753cd942e0fSPeter Grehan 		break;
275430b94db8SNeel Natu 	case EXIT_REASON_VIRTUALIZED_EOI:
275530b94db8SNeel Natu 		vmexit->exitcode = VM_EXITCODE_IOAPIC_EOI;
275630b94db8SNeel Natu 		vmexit->u.ioapic_eoi.vector = qual & 0xFF;
27571aa51504SJohn Baldwin 		SDT_PROBE3(vmm, vmx, exit, eoi, vmx, vcpuid, vmexit);
275830b94db8SNeel Natu 		vmexit->inst_length = 0;	/* trap-like */
275930b94db8SNeel Natu 		break;
276088c4b8d1SNeel Natu 	case EXIT_REASON_APIC_ACCESS:
27611aa51504SJohn Baldwin 		SDT_PROBE3(vmm, vmx, exit, apicaccess, vmx, vcpuid, vmexit);
27621aa51504SJohn Baldwin 		handled = vmx_handle_apic_access(vcpu, vmexit);
276388c4b8d1SNeel Natu 		break;
276488c4b8d1SNeel Natu 	case EXIT_REASON_APIC_WRITE:
276588c4b8d1SNeel Natu 		/*
276688c4b8d1SNeel Natu 		 * APIC-write VM exit is trap-like so the %rip is already
276788c4b8d1SNeel Natu 		 * pointing to the next instruction.
276888c4b8d1SNeel Natu 		 */
276988c4b8d1SNeel Natu 		vmexit->inst_length = 0;
2770d3956e46SJohn Baldwin 		vlapic = vm_lapic(vcpu->vcpu);
27716ac73777STycho Nightingale 		SDT_PROBE4(vmm, vmx, exit, apicwrite,
27721aa51504SJohn Baldwin 		    vmx, vcpuid, vmexit, vlapic);
27731aa51504SJohn Baldwin 		handled = vmx_handle_apic_write(vcpu, vlapic, qual);
277488c4b8d1SNeel Natu 		break;
2775abb023fbSJohn Baldwin 	case EXIT_REASON_XSETBV:
27761aa51504SJohn Baldwin 		SDT_PROBE3(vmm, vmx, exit, xsetbv, vmx, vcpuid, vmexit);
2777a0efd3fbSJohn Baldwin 		handled = vmx_emulate_xsetbv(vmx, vcpu, vmexit);
2778abb023fbSJohn Baldwin 		break;
277965145c7fSNeel Natu 	case EXIT_REASON_MONITOR:
27801aa51504SJohn Baldwin 		SDT_PROBE3(vmm, vmx, exit, monitor, vmx, vcpuid, vmexit);
278165145c7fSNeel Natu 		vmexit->exitcode = VM_EXITCODE_MONITOR;
278265145c7fSNeel Natu 		break;
278365145c7fSNeel Natu 	case EXIT_REASON_MWAIT:
27841aa51504SJohn Baldwin 		SDT_PROBE3(vmm, vmx, exit, mwait, vmx, vcpuid, vmexit);
278565145c7fSNeel Natu 		vmexit->exitcode = VM_EXITCODE_MWAIT;
278665145c7fSNeel Natu 		break;
27871bc51badSMichael Reifenberger 	case EXIT_REASON_TPR:
2788d3956e46SJohn Baldwin 		vlapic = vm_lapic(vcpu->vcpu);
27891bc51badSMichael Reifenberger 		vlapic_sync_tpr(vlapic);
27901bc51badSMichael Reifenberger 		vmexit->inst_length = 0;
27911bc51badSMichael Reifenberger 		handled = HANDLED;
27921bc51badSMichael Reifenberger 		break;
279327d26457SAndrew Turner 	case EXIT_REASON_VMCALL:
279427d26457SAndrew Turner 	case EXIT_REASON_VMCLEAR:
279527d26457SAndrew Turner 	case EXIT_REASON_VMLAUNCH:
279627d26457SAndrew Turner 	case EXIT_REASON_VMPTRLD:
279727d26457SAndrew Turner 	case EXIT_REASON_VMPTRST:
279827d26457SAndrew Turner 	case EXIT_REASON_VMREAD:
279927d26457SAndrew Turner 	case EXIT_REASON_VMRESUME:
280027d26457SAndrew Turner 	case EXIT_REASON_VMWRITE:
280127d26457SAndrew Turner 	case EXIT_REASON_VMXOFF:
280227d26457SAndrew Turner 	case EXIT_REASON_VMXON:
28031aa51504SJohn Baldwin 		SDT_PROBE3(vmm, vmx, exit, vminsn, vmx, vcpuid, vmexit);
280427d26457SAndrew Turner 		vmexit->exitcode = VM_EXITCODE_VMINSN;
280527d26457SAndrew Turner 		break;
28064eadbef9SCorvin Köhne 	case EXIT_REASON_INVD:
28073ba952e1SCorvin Köhne 	case EXIT_REASON_WBINVD:
28084eadbef9SCorvin Köhne 		/* ignore exit */
28093ba952e1SCorvin Köhne 		handled = HANDLED;
28103ba952e1SCorvin Köhne 		break;
2811366f6083SPeter Grehan 	default:
28126ac73777STycho Nightingale 		SDT_PROBE4(vmm, vmx, exit, unknown,
28131aa51504SJohn Baldwin 		    vmx, vcpuid, vmexit, reason);
28143dc3d32aSJohn Baldwin 		vmm_stat_incr(vcpu->vcpu, VMEXIT_UNKNOWN, 1);
2815366f6083SPeter Grehan 		break;
2816366f6083SPeter Grehan 	}
2817366f6083SPeter Grehan 
2818366f6083SPeter Grehan 	if (handled) {
2819366f6083SPeter Grehan 		/*
2820366f6083SPeter Grehan 		 * It is possible that control is returned to userland
2821366f6083SPeter Grehan 		 * even though we were able to handle the VM exit in the
2822eeefa4e4SNeel Natu 		 * kernel.
2823366f6083SPeter Grehan 		 *
2824366f6083SPeter Grehan 		 * In such a case we want to make sure that the userland
2825366f6083SPeter Grehan 		 * restarts guest execution at the instruction *after*
2826366f6083SPeter Grehan 		 * the one we just processed. Therefore we update the
2827366f6083SPeter Grehan 		 * guest rip in the VMCS and in 'vmexit'.
2828366f6083SPeter Grehan 		 */
2829366f6083SPeter Grehan 		vmexit->rip += vmexit->inst_length;
2830366f6083SPeter Grehan 		vmexit->inst_length = 0;
28313de83862SNeel Natu 		vmcs_write(VMCS_GUEST_RIP, vmexit->rip);
2832366f6083SPeter Grehan 	} else {
2833366f6083SPeter Grehan 		if (vmexit->exitcode == VM_EXITCODE_BOGUS) {
2834366f6083SPeter Grehan 			/*
2835366f6083SPeter Grehan 			 * If this VM exit was not claimed by anybody then
2836366f6083SPeter Grehan 			 * treat it as a generic VMX exit.
2837366f6083SPeter Grehan 			 */
2838366f6083SPeter Grehan 			vmexit->exitcode = VM_EXITCODE_VMX;
28390492757cSNeel Natu 			vmexit->u.vmx.status = VM_SUCCESS;
2840c308b23bSNeel Natu 			vmexit->u.vmx.inst_type = 0;
2841c308b23bSNeel Natu 			vmexit->u.vmx.inst_error = 0;
2842366f6083SPeter Grehan 		} else {
2843366f6083SPeter Grehan 			/*
2844366f6083SPeter Grehan 			 * The exitcode and collateral have been populated.
2845366f6083SPeter Grehan 			 * The VM exit will be processed further in userland.
2846366f6083SPeter Grehan 			 */
2847366f6083SPeter Grehan 		}
2848366f6083SPeter Grehan 	}
28496ac73777STycho Nightingale 
28506ac73777STycho Nightingale 	SDT_PROBE4(vmm, vmx, exit, return,
28511aa51504SJohn Baldwin 	    vmx, vcpuid, vmexit, handled);
2852366f6083SPeter Grehan 	return (handled);
2853366f6083SPeter Grehan }
2854366f6083SPeter Grehan 
285540487465SNeel Natu static __inline void
28560492757cSNeel Natu vmx_exit_inst_error(struct vmxctx *vmxctx, int rc, struct vm_exit *vmexit)
28570492757cSNeel Natu {
28580492757cSNeel Natu 
28590492757cSNeel Natu 	KASSERT(vmxctx->inst_fail_status != VM_SUCCESS,
28600492757cSNeel Natu 	    ("vmx_exit_inst_error: invalid inst_fail_status %d",
28610492757cSNeel Natu 	    vmxctx->inst_fail_status));
28620492757cSNeel Natu 
28630492757cSNeel Natu 	vmexit->inst_length = 0;
28640492757cSNeel Natu 	vmexit->exitcode = VM_EXITCODE_VMX;
28650492757cSNeel Natu 	vmexit->u.vmx.status = vmxctx->inst_fail_status;
28660492757cSNeel Natu 	vmexit->u.vmx.inst_error = vmcs_instruction_error();
28670492757cSNeel Natu 	vmexit->u.vmx.exit_reason = ~0;
28680492757cSNeel Natu 	vmexit->u.vmx.exit_qualification = ~0;
28690492757cSNeel Natu 
28700492757cSNeel Natu 	switch (rc) {
28710492757cSNeel Natu 	case VMX_VMRESUME_ERROR:
28720492757cSNeel Natu 	case VMX_VMLAUNCH_ERROR:
28730492757cSNeel Natu 		vmexit->u.vmx.inst_type = rc;
28740492757cSNeel Natu 		break;
28750492757cSNeel Natu 	default:
28760492757cSNeel Natu 		panic("vm_exit_inst_error: vmx_enter_guest returned %d", rc);
28770492757cSNeel Natu 	}
28780492757cSNeel Natu }
28790492757cSNeel Natu 
288062fbd7c2SNeel Natu /*
288162fbd7c2SNeel Natu  * If the NMI-exiting VM execution control is set to '1' then an NMI in
288262fbd7c2SNeel Natu  * non-root operation causes a VM-exit. NMI blocking is in effect so it is
288362fbd7c2SNeel Natu  * sufficient to simply vector to the NMI handler via a software interrupt.
288462fbd7c2SNeel Natu  * However, this must be done before maskable interrupts are enabled
288562fbd7c2SNeel Natu  * otherwise the "iret" issued by an interrupt handler will incorrectly
288662fbd7c2SNeel Natu  * clear NMI blocking.
288762fbd7c2SNeel Natu  */
288862fbd7c2SNeel Natu static __inline void
2889869c8d19SJohn Baldwin vmx_exit_handle_nmi(struct vmx_vcpu *vcpu, struct vm_exit *vmexit)
289062fbd7c2SNeel Natu {
289162fbd7c2SNeel Natu 	uint32_t intr_info;
289262fbd7c2SNeel Natu 
289362fbd7c2SNeel Natu 	KASSERT((read_rflags() & PSL_I) == 0, ("interrupts enabled"));
289462fbd7c2SNeel Natu 
289562fbd7c2SNeel Natu 	if (vmexit->u.vmx.exit_reason != EXIT_REASON_EXCEPTION)
289662fbd7c2SNeel Natu 		return;
289762fbd7c2SNeel Natu 
289862fbd7c2SNeel Natu 	intr_info = vmcs_read(VMCS_EXIT_INTR_INFO);
289962fbd7c2SNeel Natu 	KASSERT((intr_info & VMCS_INTR_VALID) != 0,
290062fbd7c2SNeel Natu 	    ("VM exit interruption info invalid: %#x", intr_info));
290162fbd7c2SNeel Natu 
290262fbd7c2SNeel Natu 	if ((intr_info & VMCS_INTR_T_MASK) == VMCS_INTR_T_NMI) {
290362fbd7c2SNeel Natu 		KASSERT((intr_info & 0xff) == IDT_NMI, ("VM exit due "
290462fbd7c2SNeel Natu 		    "to NMI has invalid vector: %#x", intr_info));
290557e0119eSJohn Baldwin 		VMX_CTR0(vcpu, "Vectoring to NMI handler");
290662fbd7c2SNeel Natu 		__asm __volatile("int $2");
290762fbd7c2SNeel Natu 	}
290862fbd7c2SNeel Natu }
290962fbd7c2SNeel Natu 
291065eefbe4SJohn Baldwin static __inline void
291165eefbe4SJohn Baldwin vmx_dr_enter_guest(struct vmxctx *vmxctx)
291265eefbe4SJohn Baldwin {
291365eefbe4SJohn Baldwin 	register_t rflags;
291465eefbe4SJohn Baldwin 
291565eefbe4SJohn Baldwin 	/* Save host control debug registers. */
291665eefbe4SJohn Baldwin 	vmxctx->host_dr7 = rdr7();
291765eefbe4SJohn Baldwin 	vmxctx->host_debugctl = rdmsr(MSR_DEBUGCTLMSR);
291865eefbe4SJohn Baldwin 
291965eefbe4SJohn Baldwin 	/*
292065eefbe4SJohn Baldwin 	 * Disable debugging in DR7 and DEBUGCTL to avoid triggering
292165eefbe4SJohn Baldwin 	 * exceptions in the host based on the guest DRx values.  The
292265eefbe4SJohn Baldwin 	 * guest DR7 and DEBUGCTL are saved/restored in the VMCS.
292365eefbe4SJohn Baldwin 	 */
292465eefbe4SJohn Baldwin 	load_dr7(0);
292565eefbe4SJohn Baldwin 	wrmsr(MSR_DEBUGCTLMSR, 0);
292665eefbe4SJohn Baldwin 
292765eefbe4SJohn Baldwin 	/*
292865eefbe4SJohn Baldwin 	 * Disable single stepping the kernel to avoid corrupting the
292965eefbe4SJohn Baldwin 	 * guest DR6.  A debugger might still be able to corrupt the
293065eefbe4SJohn Baldwin 	 * guest DR6 by setting a breakpoint after this point and then
293165eefbe4SJohn Baldwin 	 * single stepping.
293265eefbe4SJohn Baldwin 	 */
293365eefbe4SJohn Baldwin 	rflags = read_rflags();
293465eefbe4SJohn Baldwin 	vmxctx->host_tf = rflags & PSL_T;
293565eefbe4SJohn Baldwin 	write_rflags(rflags & ~PSL_T);
293665eefbe4SJohn Baldwin 
293765eefbe4SJohn Baldwin 	/* Save host debug registers. */
293865eefbe4SJohn Baldwin 	vmxctx->host_dr0 = rdr0();
293965eefbe4SJohn Baldwin 	vmxctx->host_dr1 = rdr1();
294065eefbe4SJohn Baldwin 	vmxctx->host_dr2 = rdr2();
294165eefbe4SJohn Baldwin 	vmxctx->host_dr3 = rdr3();
294265eefbe4SJohn Baldwin 	vmxctx->host_dr6 = rdr6();
294365eefbe4SJohn Baldwin 
294465eefbe4SJohn Baldwin 	/* Restore guest debug registers. */
294565eefbe4SJohn Baldwin 	load_dr0(vmxctx->guest_dr0);
294665eefbe4SJohn Baldwin 	load_dr1(vmxctx->guest_dr1);
294765eefbe4SJohn Baldwin 	load_dr2(vmxctx->guest_dr2);
294865eefbe4SJohn Baldwin 	load_dr3(vmxctx->guest_dr3);
294965eefbe4SJohn Baldwin 	load_dr6(vmxctx->guest_dr6);
295065eefbe4SJohn Baldwin }
295165eefbe4SJohn Baldwin 
295265eefbe4SJohn Baldwin static __inline void
295365eefbe4SJohn Baldwin vmx_dr_leave_guest(struct vmxctx *vmxctx)
295465eefbe4SJohn Baldwin {
295565eefbe4SJohn Baldwin 
295665eefbe4SJohn Baldwin 	/* Save guest debug registers. */
295765eefbe4SJohn Baldwin 	vmxctx->guest_dr0 = rdr0();
295865eefbe4SJohn Baldwin 	vmxctx->guest_dr1 = rdr1();
295965eefbe4SJohn Baldwin 	vmxctx->guest_dr2 = rdr2();
296065eefbe4SJohn Baldwin 	vmxctx->guest_dr3 = rdr3();
296165eefbe4SJohn Baldwin 	vmxctx->guest_dr6 = rdr6();
296265eefbe4SJohn Baldwin 
296365eefbe4SJohn Baldwin 	/*
296465eefbe4SJohn Baldwin 	 * Restore host debug registers.  Restore DR7, DEBUGCTL, and
296565eefbe4SJohn Baldwin 	 * PSL_T last.
296665eefbe4SJohn Baldwin 	 */
296765eefbe4SJohn Baldwin 	load_dr0(vmxctx->host_dr0);
296865eefbe4SJohn Baldwin 	load_dr1(vmxctx->host_dr1);
296965eefbe4SJohn Baldwin 	load_dr2(vmxctx->host_dr2);
297065eefbe4SJohn Baldwin 	load_dr3(vmxctx->host_dr3);
297165eefbe4SJohn Baldwin 	load_dr6(vmxctx->host_dr6);
297265eefbe4SJohn Baldwin 	wrmsr(MSR_DEBUGCTLMSR, vmxctx->host_debugctl);
297365eefbe4SJohn Baldwin 	load_dr7(vmxctx->host_dr7);
297465eefbe4SJohn Baldwin 	write_rflags(read_rflags() | vmxctx->host_tf);
297565eefbe4SJohn Baldwin }
297665eefbe4SJohn Baldwin 
29778e2cbc56SMark Johnston static __inline void
29788e2cbc56SMark Johnston vmx_pmap_activate(struct vmx *vmx, pmap_t pmap)
29798e2cbc56SMark Johnston {
29808e2cbc56SMark Johnston 	long eptgen;
29818e2cbc56SMark Johnston 	int cpu;
29828e2cbc56SMark Johnston 
29838e2cbc56SMark Johnston 	cpu = curcpu;
29848e2cbc56SMark Johnston 
29858e2cbc56SMark Johnston 	CPU_SET_ATOMIC(cpu, &pmap->pm_active);
29866f5a9606SMark Johnston 	smr_enter(pmap->pm_eptsmr);
29878e2cbc56SMark Johnston 	eptgen = atomic_load_long(&pmap->pm_eptgen);
29888e2cbc56SMark Johnston 	if (eptgen != vmx->eptgen[cpu]) {
29898e2cbc56SMark Johnston 		vmx->eptgen[cpu] = eptgen;
29908e2cbc56SMark Johnston 		invept(INVEPT_TYPE_SINGLE_CONTEXT,
29918e2cbc56SMark Johnston 		    (struct invept_desc){ .eptp = vmx->eptp, ._res = 0 });
29928e2cbc56SMark Johnston 	}
29938e2cbc56SMark Johnston }
29948e2cbc56SMark Johnston 
29958e2cbc56SMark Johnston static __inline void
29968e2cbc56SMark Johnston vmx_pmap_deactivate(struct vmx *vmx, pmap_t pmap)
29978e2cbc56SMark Johnston {
29986f5a9606SMark Johnston 	smr_exit(pmap->pm_eptsmr);
29998e2cbc56SMark Johnston 	CPU_CLR_ATOMIC(curcpu, &pmap->pm_active);
30008e2cbc56SMark Johnston }
30018e2cbc56SMark Johnston 
30020492757cSNeel Natu static int
3003869c8d19SJohn Baldwin vmx_run(void *vcpui, register_t rip, pmap_t pmap, struct vm_eventinfo *evinfo)
30040492757cSNeel Natu {
300580cb5d84SJohn Baldwin 	int rc, handled, launched;
3006366f6083SPeter Grehan 	struct vmx *vmx;
30071aa51504SJohn Baldwin 	struct vmx_vcpu *vcpu;
3008366f6083SPeter Grehan 	struct vmxctx *vmxctx;
3009366f6083SPeter Grehan 	struct vmcs *vmcs;
301098ed632cSNeel Natu 	struct vm_exit *vmexit;
3011de5ea6b6SNeel Natu 	struct vlapic *vlapic;
301279c59630SNeel Natu 	uint32_t exit_reason;
3013b843f9beSJohn Baldwin 	struct region_descriptor gdtr, idtr;
3014b843f9beSJohn Baldwin 	uint16_t ldt_sel;
3015366f6083SPeter Grehan 
30161aa51504SJohn Baldwin 	vcpu = vcpui;
3017869c8d19SJohn Baldwin 	vmx = vcpu->vmx;
30181aa51504SJohn Baldwin 	vmcs = vcpu->vmcs;
30191aa51504SJohn Baldwin 	vmxctx = &vcpu->ctx;
3020d3956e46SJohn Baldwin 	vlapic = vm_lapic(vcpu->vcpu);
302180cb5d84SJohn Baldwin 	vmexit = vm_exitinfo(vcpu->vcpu);
30220492757cSNeel Natu 	launched = 0;
302398ed632cSNeel Natu 
3024318224bbSNeel Natu 	KASSERT(vmxctx->pmap == pmap,
3025318224bbSNeel Natu 	    ("pmap %p different than ctx pmap %p", pmap, vmxctx->pmap));
3026318224bbSNeel Natu 
302780cb5d84SJohn Baldwin 	vmx_msr_guest_enter(vcpu);
3028c3498942SNeel Natu 
3029366f6083SPeter Grehan 	VMPTRLD(vmcs);
3030366f6083SPeter Grehan 
3031366f6083SPeter Grehan 	/*
3032366f6083SPeter Grehan 	 * XXX
3033366f6083SPeter Grehan 	 * We do this every time because we may setup the virtual machine
3034366f6083SPeter Grehan 	 * from a different process than the one that actually runs it.
3035366f6083SPeter Grehan 	 *
3036366f6083SPeter Grehan 	 * If the life of a virtual machine was spent entirely in the context
303715add60dSPeter Grehan 	 * of a single process we could do this once in vmx_init().
3038366f6083SPeter Grehan 	 */
30393de83862SNeel Natu 	vmcs_write(VMCS_HOST_CR3, rcr3());
3040366f6083SPeter Grehan 
30412ce12423SNeel Natu 	vmcs_write(VMCS_GUEST_RIP, rip);
3042953c2c47SNeel Natu 	vmx_set_pcpu_defaults(vmx, vcpu, pmap);
3043366f6083SPeter Grehan 	do {
30442ce12423SNeel Natu 		KASSERT(vmcs_guest_rip() == rip, ("%s: vmcs guest rip mismatch "
30452ce12423SNeel Natu 		    "%#lx/%#lx", __func__, vmcs_guest_rip(), rip));
304640487465SNeel Natu 
30472ce12423SNeel Natu 		handled = UNHANDLED;
30480492757cSNeel Natu 		/*
30490492757cSNeel Natu 		 * Interrupts are disabled from this point on until the
30500492757cSNeel Natu 		 * guest starts executing. This is done for the following
30510492757cSNeel Natu 		 * reasons:
30520492757cSNeel Natu 		 *
30530492757cSNeel Natu 		 * If an AST is asserted on this thread after the check below,
30540492757cSNeel Natu 		 * then the IPI_AST notification will not be lost, because it
30550492757cSNeel Natu 		 * will cause a VM exit due to external interrupt as soon as
30560492757cSNeel Natu 		 * the guest state is loaded.
30570492757cSNeel Natu 		 *
30580492757cSNeel Natu 		 * A posted interrupt after 'vmx_inject_interrupts()' will
30590492757cSNeel Natu 		 * not be "lost" because it will be held pending in the host
30600492757cSNeel Natu 		 * APIC because interrupts are disabled. The pending interrupt
30610492757cSNeel Natu 		 * will be recognized as soon as the guest state is loaded.
30620492757cSNeel Natu 		 *
30630492757cSNeel Natu 		 * The same reasoning applies to the IPI generated by
30640492757cSNeel Natu 		 * pmap_invalidate_ept().
30650492757cSNeel Natu 		 */
30660492757cSNeel Natu 		disable_intr();
306780cb5d84SJohn Baldwin 		vmx_inject_interrupts(vcpu, vlapic, rip);
3068091d4532SNeel Natu 
3069091d4532SNeel Natu 		/*
3070091d4532SNeel Natu 		 * Check for vcpu suspension after injecting events because
3071091d4532SNeel Natu 		 * vmx_inject_interrupts() can suspend the vcpu due to a
3072091d4532SNeel Natu 		 * triple fault.
3073091d4532SNeel Natu 		 */
3074248e6799SNeel Natu 		if (vcpu_suspended(evinfo)) {
30750492757cSNeel Natu 			enable_intr();
307680cb5d84SJohn Baldwin 			vm_exit_suspended(vcpu->vcpu, rip);
30770492757cSNeel Natu 			break;
30780492757cSNeel Natu 		}
30790492757cSNeel Natu 
3080892feec2SCorvin Köhne 		if (vcpu_rendezvous_pending(vcpu->vcpu, evinfo)) {
30815b8a8cd1SNeel Natu 			enable_intr();
308280cb5d84SJohn Baldwin 			vm_exit_rendezvous(vcpu->vcpu, rip);
30835b8a8cd1SNeel Natu 			break;
30845b8a8cd1SNeel Natu 		}
30855b8a8cd1SNeel Natu 
3086248e6799SNeel Natu 		if (vcpu_reqidle(evinfo)) {
3087248e6799SNeel Natu 			enable_intr();
308880cb5d84SJohn Baldwin 			vm_exit_reqidle(vcpu->vcpu, rip);
3089248e6799SNeel Natu 			break;
3090248e6799SNeel Natu 		}
3091248e6799SNeel Natu 
309280cb5d84SJohn Baldwin 		if (vcpu_should_yield(vcpu->vcpu)) {
3093b15a09c0SNeel Natu 			enable_intr();
309480cb5d84SJohn Baldwin 			vm_exit_astpending(vcpu->vcpu, rip);
3095869c8d19SJohn Baldwin 			vmx_astpending_trace(vcpu, rip);
309640487465SNeel Natu 			handled = HANDLED;
3097b15a09c0SNeel Natu 			break;
3098b15a09c0SNeel Natu 		}
3099b15a09c0SNeel Natu 
310080cb5d84SJohn Baldwin 		if (vcpu_debugged(vcpu->vcpu)) {
3101fc276d92SJohn Baldwin 			enable_intr();
310280cb5d84SJohn Baldwin 			vm_exit_debug(vcpu->vcpu, rip);
3103fc276d92SJohn Baldwin 			break;
3104fc276d92SJohn Baldwin 		}
3105fc276d92SJohn Baldwin 
3106b843f9beSJohn Baldwin 		/*
31071bc51badSMichael Reifenberger 		 * If TPR Shadowing is enabled, the TPR Threshold
31081bc51badSMichael Reifenberger 		 * must be updated right before entering the guest.
31091bc51badSMichael Reifenberger 		 */
31101bc51badSMichael Reifenberger 		if (tpr_shadowing && !virtual_interrupt_delivery) {
31111aa51504SJohn Baldwin 			if ((vcpu->cap.proc_ctls & PROCBASED_USE_TPR_SHADOW) != 0) {
31121bc51badSMichael Reifenberger 				vmcs_write(VMCS_TPR_THRESHOLD, vlapic_get_cr8(vlapic));
31131bc51badSMichael Reifenberger 			}
31141bc51badSMichael Reifenberger 		}
31151bc51badSMichael Reifenberger 
31161bc51badSMichael Reifenberger 		/*
3117b843f9beSJohn Baldwin 		 * VM exits restore the base address but not the
3118b843f9beSJohn Baldwin 		 * limits of GDTR and IDTR.  The VMCS only stores the
3119b843f9beSJohn Baldwin 		 * base address, so VM exits set the limits to 0xffff.
3120b843f9beSJohn Baldwin 		 * Save and restore the full GDTR and IDTR to restore
3121b843f9beSJohn Baldwin 		 * the limits.
3122b843f9beSJohn Baldwin 		 *
3123b843f9beSJohn Baldwin 		 * The VMCS does not save the LDTR at all, and VM
3124b843f9beSJohn Baldwin 		 * exits clear LDTR as if a NULL selector were loaded.
3125b843f9beSJohn Baldwin 		 * The userspace hypervisor probably doesn't use a
3126b843f9beSJohn Baldwin 		 * LDT, but save and restore it to be safe.
3127b843f9beSJohn Baldwin 		 */
3128b843f9beSJohn Baldwin 		sgdt(&gdtr);
3129b843f9beSJohn Baldwin 		sidt(&idtr);
3130b843f9beSJohn Baldwin 		ldt_sel = sldt();
3131b843f9beSJohn Baldwin 
3132f5f5f1e7SPeter Grehan 		/*
3133f5f5f1e7SPeter Grehan 		 * The TSC_AUX MSR must be saved/restored while interrupts
3134f5f5f1e7SPeter Grehan 		 * are disabled so that it is not possible for the guest
3135f5f5f1e7SPeter Grehan 		 * TSC_AUX MSR value to be overwritten by the resume
3136f5f5f1e7SPeter Grehan 		 * portion of the IPI_SUSPEND codepath. This is why the
3137f5f5f1e7SPeter Grehan 		 * transition of this MSR is handled separately from those
3138f5f5f1e7SPeter Grehan 		 * handled by vmx_msr_guest_{enter,exit}(), which are ok to
3139f5f5f1e7SPeter Grehan 		 * be transitioned with preemption disabled but interrupts
3140f5f5f1e7SPeter Grehan 		 * enabled.
3141f5f5f1e7SPeter Grehan 		 *
3142f5f5f1e7SPeter Grehan 		 * These vmx_msr_guest_{enter,exit}_tsc_aux() calls can be
3143f5f5f1e7SPeter Grehan 		 * anywhere in this loop so long as they happen with
3144f5f5f1e7SPeter Grehan 		 * interrupts disabled. This location is chosen for
3145f5f5f1e7SPeter Grehan 		 * simplicity.
3146f5f5f1e7SPeter Grehan 		 */
3147f5f5f1e7SPeter Grehan 		vmx_msr_guest_enter_tsc_aux(vmx, vcpu);
3148f5f5f1e7SPeter Grehan 
314965eefbe4SJohn Baldwin 		vmx_dr_enter_guest(vmxctx);
315079c59630SNeel Natu 
31518e2cbc56SMark Johnston 		/*
31528e2cbc56SMark Johnston 		 * Mark the EPT as active on this host CPU and invalidate
31538e2cbc56SMark Johnston 		 * EPTP-tagged TLB entries if required.
31548e2cbc56SMark Johnston 		 */
31558e2cbc56SMark Johnston 		vmx_pmap_activate(vmx, pmap);
31568e2cbc56SMark Johnston 
3157869c8d19SJohn Baldwin 		vmx_run_trace(vcpu);
31588e2cbc56SMark Johnston 		rc = vmx_enter_guest(vmxctx, vmx, launched);
31598e2cbc56SMark Johnston 
31608e2cbc56SMark Johnston 		vmx_pmap_deactivate(vmx, pmap);
31618e2cbc56SMark Johnston 		vmx_dr_leave_guest(vmxctx);
3162f5f5f1e7SPeter Grehan 		vmx_msr_guest_exit_tsc_aux(vmx, vcpu);
3163f5f5f1e7SPeter Grehan 
3164b843f9beSJohn Baldwin 		bare_lgdt(&gdtr);
3165b843f9beSJohn Baldwin 		lidt(&idtr);
3166b843f9beSJohn Baldwin 		lldt(ldt_sel);
3167b843f9beSJohn Baldwin 
316879c59630SNeel Natu 		/* Collect some information for VM exit processing */
316979c59630SNeel Natu 		vmexit->rip = rip = vmcs_guest_rip();
317079c59630SNeel Natu 		vmexit->inst_length = vmexit_instruction_length();
317179c59630SNeel Natu 		vmexit->u.vmx.exit_reason = exit_reason = vmcs_exit_reason();
317279c59630SNeel Natu 		vmexit->u.vmx.exit_qualification = vmcs_exit_qualification();
317379c59630SNeel Natu 
31742ce12423SNeel Natu 		/* Update 'nextrip' */
31751aa51504SJohn Baldwin 		vcpu->state.nextrip = rip;
31762ce12423SNeel Natu 
31770492757cSNeel Natu 		if (rc == VMX_GUEST_VMEXIT) {
3178869c8d19SJohn Baldwin 			vmx_exit_handle_nmi(vcpu, vmexit);
317962fbd7c2SNeel Natu 			enable_intr();
31800492757cSNeel Natu 			handled = vmx_exit_process(vmx, vcpu, vmexit);
31810492757cSNeel Natu 		} else {
318262fbd7c2SNeel Natu 			enable_intr();
318340487465SNeel Natu 			vmx_exit_inst_error(vmxctx, rc, vmexit);
3184eeefa4e4SNeel Natu 		}
318562fbd7c2SNeel Natu 		launched = 1;
3186869c8d19SJohn Baldwin 		vmx_exit_trace(vcpu, rip, exit_reason, handled);
31872ce12423SNeel Natu 		rip = vmexit->rip;
3188eeefa4e4SNeel Natu 	} while (handled);
3189366f6083SPeter Grehan 
3190366f6083SPeter Grehan 	/*
3191366f6083SPeter Grehan 	 * If a VM exit has been handled then the exitcode must be BOGUS
3192366f6083SPeter Grehan 	 * If a VM exit is not handled then the exitcode must not be BOGUS
3193366f6083SPeter Grehan 	 */
3194366f6083SPeter Grehan 	if ((handled && vmexit->exitcode != VM_EXITCODE_BOGUS) ||
3195366f6083SPeter Grehan 	    (!handled && vmexit->exitcode == VM_EXITCODE_BOGUS)) {
3196366f6083SPeter Grehan 		panic("Mismatch between handled (%d) and exitcode (%d)",
3197366f6083SPeter Grehan 		      handled, vmexit->exitcode);
3198366f6083SPeter Grehan 	}
3199366f6083SPeter Grehan 
320057e0119eSJohn Baldwin 	VMX_CTR1(vcpu, "returning from vmx_run: exitcode %d",
32010492757cSNeel Natu 	    vmexit->exitcode);
3202366f6083SPeter Grehan 
3203366f6083SPeter Grehan 	VMCLEAR(vmcs);
320480cb5d84SJohn Baldwin 	vmx_msr_guest_exit(vcpu);
3205c3498942SNeel Natu 
3206366f6083SPeter Grehan 	return (0);
3207366f6083SPeter Grehan }
3208366f6083SPeter Grehan 
3209366f6083SPeter Grehan static void
3210869c8d19SJohn Baldwin vmx_vcpu_cleanup(void *vcpui)
3211366f6083SPeter Grehan {
32121aa51504SJohn Baldwin 	struct vmx_vcpu *vcpu = vcpui;
3213366f6083SPeter Grehan 
32140f00260cSJohn Baldwin 	vpid_free(vcpu->state.vpid);
32150f00260cSJohn Baldwin 	free(vcpu->pir_desc, M_VMX);
32160f00260cSJohn Baldwin 	free(vcpu->apic_page, M_VMX);
32170f00260cSJohn Baldwin 	free(vcpu->vmcs, M_VMX);
32181aa51504SJohn Baldwin 	free(vcpu, M_VMX);
32190f00260cSJohn Baldwin }
322045e51299SNeel Natu 
32211aa51504SJohn Baldwin static void
3222869c8d19SJohn Baldwin vmx_cleanup(void *vmi)
32231aa51504SJohn Baldwin {
3224869c8d19SJohn Baldwin 	struct vmx *vmx = vmi;
32251aa51504SJohn Baldwin 
32261aa51504SJohn Baldwin 	if (virtual_interrupt_delivery)
32271aa51504SJohn Baldwin 		vm_unmap_mmio(vmx->vm, DEFAULT_APIC_BASE, PAGE_SIZE);
32281aa51504SJohn Baldwin 
32290f00260cSJohn Baldwin 	free(vmx->msr_bitmap, M_VMX);
3230366f6083SPeter Grehan 	free(vmx, M_VMX);
3231366f6083SPeter Grehan 
3232366f6083SPeter Grehan 	return;
3233366f6083SPeter Grehan }
3234366f6083SPeter Grehan 
3235366f6083SPeter Grehan static register_t *
3236366f6083SPeter Grehan vmxctx_regptr(struct vmxctx *vmxctx, int reg)
3237366f6083SPeter Grehan {
3238366f6083SPeter Grehan 
3239366f6083SPeter Grehan 	switch (reg) {
3240366f6083SPeter Grehan 	case VM_REG_GUEST_RAX:
3241366f6083SPeter Grehan 		return (&vmxctx->guest_rax);
3242366f6083SPeter Grehan 	case VM_REG_GUEST_RBX:
3243366f6083SPeter Grehan 		return (&vmxctx->guest_rbx);
3244366f6083SPeter Grehan 	case VM_REG_GUEST_RCX:
3245366f6083SPeter Grehan 		return (&vmxctx->guest_rcx);
3246366f6083SPeter Grehan 	case VM_REG_GUEST_RDX:
3247366f6083SPeter Grehan 		return (&vmxctx->guest_rdx);
3248366f6083SPeter Grehan 	case VM_REG_GUEST_RSI:
3249366f6083SPeter Grehan 		return (&vmxctx->guest_rsi);
3250366f6083SPeter Grehan 	case VM_REG_GUEST_RDI:
3251366f6083SPeter Grehan 		return (&vmxctx->guest_rdi);
3252366f6083SPeter Grehan 	case VM_REG_GUEST_RBP:
3253366f6083SPeter Grehan 		return (&vmxctx->guest_rbp);
3254366f6083SPeter Grehan 	case VM_REG_GUEST_R8:
3255366f6083SPeter Grehan 		return (&vmxctx->guest_r8);
3256366f6083SPeter Grehan 	case VM_REG_GUEST_R9:
3257366f6083SPeter Grehan 		return (&vmxctx->guest_r9);
3258366f6083SPeter Grehan 	case VM_REG_GUEST_R10:
3259366f6083SPeter Grehan 		return (&vmxctx->guest_r10);
3260366f6083SPeter Grehan 	case VM_REG_GUEST_R11:
3261366f6083SPeter Grehan 		return (&vmxctx->guest_r11);
3262366f6083SPeter Grehan 	case VM_REG_GUEST_R12:
3263366f6083SPeter Grehan 		return (&vmxctx->guest_r12);
3264366f6083SPeter Grehan 	case VM_REG_GUEST_R13:
3265366f6083SPeter Grehan 		return (&vmxctx->guest_r13);
3266366f6083SPeter Grehan 	case VM_REG_GUEST_R14:
3267366f6083SPeter Grehan 		return (&vmxctx->guest_r14);
3268366f6083SPeter Grehan 	case VM_REG_GUEST_R15:
3269366f6083SPeter Grehan 		return (&vmxctx->guest_r15);
327037a723a5SNeel Natu 	case VM_REG_GUEST_CR2:
327137a723a5SNeel Natu 		return (&vmxctx->guest_cr2);
327265eefbe4SJohn Baldwin 	case VM_REG_GUEST_DR0:
327365eefbe4SJohn Baldwin 		return (&vmxctx->guest_dr0);
327465eefbe4SJohn Baldwin 	case VM_REG_GUEST_DR1:
327565eefbe4SJohn Baldwin 		return (&vmxctx->guest_dr1);
327665eefbe4SJohn Baldwin 	case VM_REG_GUEST_DR2:
327765eefbe4SJohn Baldwin 		return (&vmxctx->guest_dr2);
327865eefbe4SJohn Baldwin 	case VM_REG_GUEST_DR3:
327965eefbe4SJohn Baldwin 		return (&vmxctx->guest_dr3);
328065eefbe4SJohn Baldwin 	case VM_REG_GUEST_DR6:
328165eefbe4SJohn Baldwin 		return (&vmxctx->guest_dr6);
3282366f6083SPeter Grehan 	default:
3283366f6083SPeter Grehan 		break;
3284366f6083SPeter Grehan 	}
3285366f6083SPeter Grehan 	return (NULL);
3286366f6083SPeter Grehan }
3287366f6083SPeter Grehan 
3288366f6083SPeter Grehan static int
3289366f6083SPeter Grehan vmxctx_getreg(struct vmxctx *vmxctx, int reg, uint64_t *retval)
3290366f6083SPeter Grehan {
3291366f6083SPeter Grehan 	register_t *regp;
3292366f6083SPeter Grehan 
3293366f6083SPeter Grehan 	if ((regp = vmxctx_regptr(vmxctx, reg)) != NULL) {
3294366f6083SPeter Grehan 		*retval = *regp;
3295366f6083SPeter Grehan 		return (0);
3296366f6083SPeter Grehan 	} else
3297366f6083SPeter Grehan 		return (EINVAL);
3298366f6083SPeter Grehan }
3299366f6083SPeter Grehan 
3300366f6083SPeter Grehan static int
3301366f6083SPeter Grehan vmxctx_setreg(struct vmxctx *vmxctx, int reg, uint64_t val)
3302366f6083SPeter Grehan {
3303366f6083SPeter Grehan 	register_t *regp;
3304366f6083SPeter Grehan 
3305366f6083SPeter Grehan 	if ((regp = vmxctx_regptr(vmxctx, reg)) != NULL) {
3306366f6083SPeter Grehan 		*regp = val;
3307366f6083SPeter Grehan 		return (0);
3308366f6083SPeter Grehan 	} else
3309366f6083SPeter Grehan 		return (EINVAL);
3310366f6083SPeter Grehan }
3311366f6083SPeter Grehan 
3312366f6083SPeter Grehan static int
33131aa51504SJohn Baldwin vmx_get_intr_shadow(struct vmx_vcpu *vcpu, int running, uint64_t *retval)
3314d1819632SNeel Natu {
3315d1819632SNeel Natu 	uint64_t gi;
3316d1819632SNeel Natu 	int error;
3317d1819632SNeel Natu 
33181aa51504SJohn Baldwin 	error = vmcs_getreg(vcpu->vmcs, running,
3319d1819632SNeel Natu 	    VMCS_IDENT(VMCS_GUEST_INTERRUPTIBILITY), &gi);
3320d1819632SNeel Natu 	*retval = (gi & HWINTR_BLOCKING) ? 1 : 0;
3321d1819632SNeel Natu 	return (error);
3322d1819632SNeel Natu }
3323d1819632SNeel Natu 
3324d1819632SNeel Natu static int
3325869c8d19SJohn Baldwin vmx_modify_intr_shadow(struct vmx_vcpu *vcpu, int running, uint64_t val)
3326d1819632SNeel Natu {
3327d1819632SNeel Natu 	struct vmcs *vmcs;
3328d1819632SNeel Natu 	uint64_t gi;
3329d1819632SNeel Natu 	int error, ident;
3330d1819632SNeel Natu 
3331d1819632SNeel Natu 	/*
3332d1819632SNeel Natu 	 * Forcing the vcpu into an interrupt shadow is not supported.
3333d1819632SNeel Natu 	 */
3334d1819632SNeel Natu 	if (val) {
3335d1819632SNeel Natu 		error = EINVAL;
3336d1819632SNeel Natu 		goto done;
3337d1819632SNeel Natu 	}
3338d1819632SNeel Natu 
33391aa51504SJohn Baldwin 	vmcs = vcpu->vmcs;
3340d1819632SNeel Natu 	ident = VMCS_IDENT(VMCS_GUEST_INTERRUPTIBILITY);
3341d1819632SNeel Natu 	error = vmcs_getreg(vmcs, running, ident, &gi);
3342d1819632SNeel Natu 	if (error == 0) {
3343d1819632SNeel Natu 		gi &= ~HWINTR_BLOCKING;
3344d1819632SNeel Natu 		error = vmcs_setreg(vmcs, running, ident, gi);
3345d1819632SNeel Natu 	}
3346d1819632SNeel Natu done:
334757e0119eSJohn Baldwin 	VMX_CTR2(vcpu, "Setting intr_shadow to %#lx %s", val,
334857e0119eSJohn Baldwin 	    error ? "failed" : "succeeded");
3349d1819632SNeel Natu 	return (error);
3350d1819632SNeel Natu }
3351d1819632SNeel Natu 
3352d1819632SNeel Natu static int
3353aaaa0656SPeter Grehan vmx_shadow_reg(int reg)
3354aaaa0656SPeter Grehan {
3355aaaa0656SPeter Grehan 	int shreg;
3356aaaa0656SPeter Grehan 
3357aaaa0656SPeter Grehan 	shreg = -1;
3358aaaa0656SPeter Grehan 
3359aaaa0656SPeter Grehan 	switch (reg) {
3360aaaa0656SPeter Grehan 	case VM_REG_GUEST_CR0:
3361aaaa0656SPeter Grehan 		shreg = VMCS_CR0_SHADOW;
3362aaaa0656SPeter Grehan 		break;
3363aaaa0656SPeter Grehan 	case VM_REG_GUEST_CR4:
3364aaaa0656SPeter Grehan 		shreg = VMCS_CR4_SHADOW;
3365aaaa0656SPeter Grehan 		break;
3366aaaa0656SPeter Grehan 	default:
3367aaaa0656SPeter Grehan 		break;
3368aaaa0656SPeter Grehan 	}
3369aaaa0656SPeter Grehan 
3370aaaa0656SPeter Grehan 	return (shreg);
3371aaaa0656SPeter Grehan }
3372aaaa0656SPeter Grehan 
3373aaaa0656SPeter Grehan static int
3374869c8d19SJohn Baldwin vmx_getreg(void *vcpui, int reg, uint64_t *retval)
3375366f6083SPeter Grehan {
3376d3c11f40SPeter Grehan 	int running, hostcpu;
33771aa51504SJohn Baldwin 	struct vmx_vcpu *vcpu = vcpui;
3378869c8d19SJohn Baldwin 	struct vmx *vmx = vcpu->vmx;
3379366f6083SPeter Grehan 
338080cb5d84SJohn Baldwin 	running = vcpu_is_running(vcpu->vcpu, &hostcpu);
3381d3c11f40SPeter Grehan 	if (running && hostcpu != curcpu)
33821aa51504SJohn Baldwin 		panic("vmx_getreg: %s%d is running", vm_name(vmx->vm),
33831aa51504SJohn Baldwin 		    vcpu->vcpuid);
3384d3c11f40SPeter Grehan 
3385d1819632SNeel Natu 	if (reg == VM_REG_GUEST_INTR_SHADOW)
33861aa51504SJohn Baldwin 		return (vmx_get_intr_shadow(vcpu, running, retval));
3387d1819632SNeel Natu 
33881aa51504SJohn Baldwin 	if (vmxctx_getreg(&vcpu->ctx, reg, retval) == 0)
3389366f6083SPeter Grehan 		return (0);
3390366f6083SPeter Grehan 
33911aa51504SJohn Baldwin 	return (vmcs_getreg(vcpu->vmcs, running, reg, retval));
3392366f6083SPeter Grehan }
3393366f6083SPeter Grehan 
3394366f6083SPeter Grehan static int
3395869c8d19SJohn Baldwin vmx_setreg(void *vcpui, int reg, uint64_t val)
3396366f6083SPeter Grehan {
3397aaaa0656SPeter Grehan 	int error, hostcpu, running, shadow;
3398366f6083SPeter Grehan 	uint64_t ctls;
33993527963bSNeel Natu 	pmap_t pmap;
34001aa51504SJohn Baldwin 	struct vmx_vcpu *vcpu = vcpui;
3401869c8d19SJohn Baldwin 	struct vmx *vmx = vcpu->vmx;
3402366f6083SPeter Grehan 
340380cb5d84SJohn Baldwin 	running = vcpu_is_running(vcpu->vcpu, &hostcpu);
3404d3c11f40SPeter Grehan 	if (running && hostcpu != curcpu)
34051aa51504SJohn Baldwin 		panic("vmx_setreg: %s%d is running", vm_name(vmx->vm),
34061aa51504SJohn Baldwin 		    vcpu->vcpuid);
3407d3c11f40SPeter Grehan 
3408d1819632SNeel Natu 	if (reg == VM_REG_GUEST_INTR_SHADOW)
3409869c8d19SJohn Baldwin 		return (vmx_modify_intr_shadow(vcpu, running, val));
3410d1819632SNeel Natu 
34111aa51504SJohn Baldwin 	if (vmxctx_setreg(&vcpu->ctx, reg, val) == 0)
3412366f6083SPeter Grehan 		return (0);
3413366f6083SPeter Grehan 
341409860d44SEd Maste 	/* Do not permit user write access to VMCS fields by offset. */
341509860d44SEd Maste 	if (reg < 0)
341609860d44SEd Maste 		return (EINVAL);
341709860d44SEd Maste 
34181aa51504SJohn Baldwin 	error = vmcs_setreg(vcpu->vmcs, running, reg, val);
3419366f6083SPeter Grehan 
3420366f6083SPeter Grehan 	if (error == 0) {
3421366f6083SPeter Grehan 		/*
3422366f6083SPeter Grehan 		 * If the "load EFER" VM-entry control is 1 then the
3423366f6083SPeter Grehan 		 * value of EFER.LMA must be identical to "IA-32e mode guest"
3424366f6083SPeter Grehan 		 * bit in the VM-entry control.
3425366f6083SPeter Grehan 		 */
3426366f6083SPeter Grehan 		if ((entry_ctls & VM_ENTRY_LOAD_EFER) != 0 &&
3427366f6083SPeter Grehan 		    (reg == VM_REG_GUEST_EFER)) {
34281aa51504SJohn Baldwin 			vmcs_getreg(vcpu->vmcs, running,
3429366f6083SPeter Grehan 				    VMCS_IDENT(VMCS_ENTRY_CTLS), &ctls);
3430366f6083SPeter Grehan 			if (val & EFER_LMA)
3431366f6083SPeter Grehan 				ctls |= VM_ENTRY_GUEST_LMA;
3432366f6083SPeter Grehan 			else
3433366f6083SPeter Grehan 				ctls &= ~VM_ENTRY_GUEST_LMA;
34341aa51504SJohn Baldwin 			vmcs_setreg(vcpu->vmcs, running,
3435366f6083SPeter Grehan 				    VMCS_IDENT(VMCS_ENTRY_CTLS), ctls);
3436366f6083SPeter Grehan 		}
3437aaaa0656SPeter Grehan 
3438aaaa0656SPeter Grehan 		shadow = vmx_shadow_reg(reg);
3439aaaa0656SPeter Grehan 		if (shadow > 0) {
3440aaaa0656SPeter Grehan 			/*
3441aaaa0656SPeter Grehan 			 * Store the unmodified value in the shadow
3442aaaa0656SPeter Grehan 			 */
34431aa51504SJohn Baldwin 			error = vmcs_setreg(vcpu->vmcs, running,
3444aaaa0656SPeter Grehan 				    VMCS_IDENT(shadow), val);
3445aaaa0656SPeter Grehan 		}
34463527963bSNeel Natu 
34473527963bSNeel Natu 		if (reg == VM_REG_GUEST_CR3) {
34483527963bSNeel Natu 			/*
34493527963bSNeel Natu 			 * Invalidate the guest vcpu's TLB mappings to emulate
34503527963bSNeel Natu 			 * the behavior of updating %cr3.
34513527963bSNeel Natu 			 *
34523527963bSNeel Natu 			 * XXX the processor retains global mappings when %cr3
34533527963bSNeel Natu 			 * is updated but vmx_invvpid() does not.
34543527963bSNeel Natu 			 */
34551aa51504SJohn Baldwin 			pmap = vcpu->ctx.pmap;
34563527963bSNeel Natu 			vmx_invvpid(vmx, vcpu, pmap, running);
34573527963bSNeel Natu 		}
3458366f6083SPeter Grehan 	}
3459366f6083SPeter Grehan 
3460366f6083SPeter Grehan 	return (error);
3461366f6083SPeter Grehan }
3462366f6083SPeter Grehan 
3463366f6083SPeter Grehan static int
3464869c8d19SJohn Baldwin vmx_getdesc(void *vcpui, int reg, struct seg_desc *desc)
3465366f6083SPeter Grehan {
3466ba6f5e23SNeel Natu 	int hostcpu, running;
34671aa51504SJohn Baldwin 	struct vmx_vcpu *vcpu = vcpui;
3468869c8d19SJohn Baldwin 	struct vmx *vmx = vcpu->vmx;
3469366f6083SPeter Grehan 
347080cb5d84SJohn Baldwin 	running = vcpu_is_running(vcpu->vcpu, &hostcpu);
3471ba6f5e23SNeel Natu 	if (running && hostcpu != curcpu)
34721aa51504SJohn Baldwin 		panic("vmx_getdesc: %s%d is running", vm_name(vmx->vm),
34731aa51504SJohn Baldwin 		    vcpu->vcpuid);
3474ba6f5e23SNeel Natu 
34751aa51504SJohn Baldwin 	return (vmcs_getdesc(vcpu->vmcs, running, reg, desc));
3476366f6083SPeter Grehan }
3477366f6083SPeter Grehan 
3478366f6083SPeter Grehan static int
3479869c8d19SJohn Baldwin vmx_setdesc(void *vcpui, int reg, struct seg_desc *desc)
3480366f6083SPeter Grehan {
3481ba6f5e23SNeel Natu 	int hostcpu, running;
34821aa51504SJohn Baldwin 	struct vmx_vcpu *vcpu = vcpui;
3483869c8d19SJohn Baldwin 	struct vmx *vmx = vcpu->vmx;
3484366f6083SPeter Grehan 
348580cb5d84SJohn Baldwin 	running = vcpu_is_running(vcpu->vcpu, &hostcpu);
3486ba6f5e23SNeel Natu 	if (running && hostcpu != curcpu)
34871aa51504SJohn Baldwin 		panic("vmx_setdesc: %s%d is running", vm_name(vmx->vm),
34881aa51504SJohn Baldwin 		    vcpu->vcpuid);
3489ba6f5e23SNeel Natu 
34901aa51504SJohn Baldwin 	return (vmcs_setdesc(vcpu->vmcs, running, reg, desc));
3491366f6083SPeter Grehan }
3492366f6083SPeter Grehan 
3493366f6083SPeter Grehan static int
3494869c8d19SJohn Baldwin vmx_getcap(void *vcpui, int type, int *retval)
3495366f6083SPeter Grehan {
34961aa51504SJohn Baldwin 	struct vmx_vcpu *vcpu = vcpui;
3497366f6083SPeter Grehan 	int vcap;
3498366f6083SPeter Grehan 	int ret;
3499366f6083SPeter Grehan 
3500366f6083SPeter Grehan 	ret = ENOENT;
3501366f6083SPeter Grehan 
35021aa51504SJohn Baldwin 	vcap = vcpu->cap.set;
3503366f6083SPeter Grehan 
3504366f6083SPeter Grehan 	switch (type) {
3505366f6083SPeter Grehan 	case VM_CAP_HALT_EXIT:
3506366f6083SPeter Grehan 		if (cap_halt_exit)
3507366f6083SPeter Grehan 			ret = 0;
3508366f6083SPeter Grehan 		break;
3509366f6083SPeter Grehan 	case VM_CAP_PAUSE_EXIT:
3510366f6083SPeter Grehan 		if (cap_pause_exit)
3511366f6083SPeter Grehan 			ret = 0;
3512366f6083SPeter Grehan 		break;
3513366f6083SPeter Grehan 	case VM_CAP_MTRAP_EXIT:
3514366f6083SPeter Grehan 		if (cap_monitor_trap)
3515366f6083SPeter Grehan 			ret = 0;
3516366f6083SPeter Grehan 		break;
3517f5f5f1e7SPeter Grehan 	case VM_CAP_RDPID:
3518f5f5f1e7SPeter Grehan 		if (cap_rdpid)
3519f5f5f1e7SPeter Grehan 			ret = 0;
3520f5f5f1e7SPeter Grehan 		break;
3521f5f5f1e7SPeter Grehan 	case VM_CAP_RDTSCP:
3522f5f5f1e7SPeter Grehan 		if (cap_rdtscp)
3523f5f5f1e7SPeter Grehan 			ret = 0;
3524f5f5f1e7SPeter Grehan 		break;
3525366f6083SPeter Grehan 	case VM_CAP_UNRESTRICTED_GUEST:
3526366f6083SPeter Grehan 		if (cap_unrestricted_guest)
3527366f6083SPeter Grehan 			ret = 0;
3528366f6083SPeter Grehan 		break;
352949cc03daSNeel Natu 	case VM_CAP_ENABLE_INVPCID:
353049cc03daSNeel Natu 		if (cap_invpcid)
353149cc03daSNeel Natu 			ret = 0;
353249cc03daSNeel Natu 		break;
3533cbd03a9dSJohn Baldwin 	case VM_CAP_BPT_EXIT:
35340bda8d3eSCorvin Köhne 	case VM_CAP_IPI_EXIT:
3535cbd03a9dSJohn Baldwin 		ret = 0;
3536cbd03a9dSJohn Baldwin 		break;
3537366f6083SPeter Grehan 	default:
3538366f6083SPeter Grehan 		break;
3539366f6083SPeter Grehan 	}
3540366f6083SPeter Grehan 
3541366f6083SPeter Grehan 	if (ret == 0)
3542366f6083SPeter Grehan 		*retval = (vcap & (1 << type)) ? 1 : 0;
3543366f6083SPeter Grehan 
3544366f6083SPeter Grehan 	return (ret);
3545366f6083SPeter Grehan }
3546366f6083SPeter Grehan 
3547366f6083SPeter Grehan static int
3548869c8d19SJohn Baldwin vmx_setcap(void *vcpui, int type, int val)
3549366f6083SPeter Grehan {
35501aa51504SJohn Baldwin 	struct vmx_vcpu *vcpu = vcpui;
35511aa51504SJohn Baldwin 	struct vmcs *vmcs = vcpu->vmcs;
35520bda8d3eSCorvin Köhne 	struct vlapic *vlapic;
3553366f6083SPeter Grehan 	uint32_t baseval;
3554366f6083SPeter Grehan 	uint32_t *pptr;
3555366f6083SPeter Grehan 	int error;
3556366f6083SPeter Grehan 	int flag;
3557366f6083SPeter Grehan 	int reg;
3558366f6083SPeter Grehan 	int retval;
3559366f6083SPeter Grehan 
3560366f6083SPeter Grehan 	retval = ENOENT;
3561366f6083SPeter Grehan 	pptr = NULL;
3562366f6083SPeter Grehan 
3563366f6083SPeter Grehan 	switch (type) {
3564366f6083SPeter Grehan 	case VM_CAP_HALT_EXIT:
3565366f6083SPeter Grehan 		if (cap_halt_exit) {
3566366f6083SPeter Grehan 			retval = 0;
35671aa51504SJohn Baldwin 			pptr = &vcpu->cap.proc_ctls;
3568366f6083SPeter Grehan 			baseval = *pptr;
3569366f6083SPeter Grehan 			flag = PROCBASED_HLT_EXITING;
3570366f6083SPeter Grehan 			reg = VMCS_PRI_PROC_BASED_CTLS;
3571366f6083SPeter Grehan 		}
3572366f6083SPeter Grehan 		break;
3573366f6083SPeter Grehan 	case VM_CAP_MTRAP_EXIT:
3574366f6083SPeter Grehan 		if (cap_monitor_trap) {
3575366f6083SPeter Grehan 			retval = 0;
35761aa51504SJohn Baldwin 			pptr = &vcpu->cap.proc_ctls;
3577366f6083SPeter Grehan 			baseval = *pptr;
3578366f6083SPeter Grehan 			flag = PROCBASED_MTF;
3579366f6083SPeter Grehan 			reg = VMCS_PRI_PROC_BASED_CTLS;
3580366f6083SPeter Grehan 		}
3581366f6083SPeter Grehan 		break;
3582366f6083SPeter Grehan 	case VM_CAP_PAUSE_EXIT:
3583366f6083SPeter Grehan 		if (cap_pause_exit) {
3584366f6083SPeter Grehan 			retval = 0;
35851aa51504SJohn Baldwin 			pptr = &vcpu->cap.proc_ctls;
3586366f6083SPeter Grehan 			baseval = *pptr;
3587366f6083SPeter Grehan 			flag = PROCBASED_PAUSE_EXITING;
3588366f6083SPeter Grehan 			reg = VMCS_PRI_PROC_BASED_CTLS;
3589366f6083SPeter Grehan 		}
3590366f6083SPeter Grehan 		break;
3591f5f5f1e7SPeter Grehan 	case VM_CAP_RDPID:
3592f5f5f1e7SPeter Grehan 	case VM_CAP_RDTSCP:
3593f5f5f1e7SPeter Grehan 		if (cap_rdpid || cap_rdtscp)
3594f5f5f1e7SPeter Grehan 			/*
3595f5f5f1e7SPeter Grehan 			 * Choose not to support enabling/disabling
3596f5f5f1e7SPeter Grehan 			 * RDPID/RDTSCP via libvmmapi since, as per the
359715add60dSPeter Grehan 			 * discussion in vmx_modinit(), RDPID/RDTSCP are
3598f5f5f1e7SPeter Grehan 			 * either always enabled or always disabled.
3599f5f5f1e7SPeter Grehan 			 */
3600f5f5f1e7SPeter Grehan 			error = EOPNOTSUPP;
3601f5f5f1e7SPeter Grehan 		break;
3602366f6083SPeter Grehan 	case VM_CAP_UNRESTRICTED_GUEST:
3603366f6083SPeter Grehan 		if (cap_unrestricted_guest) {
3604366f6083SPeter Grehan 			retval = 0;
36051aa51504SJohn Baldwin 			pptr = &vcpu->cap.proc_ctls2;
360649cc03daSNeel Natu 			baseval = *pptr;
3607366f6083SPeter Grehan 			flag = PROCBASED2_UNRESTRICTED_GUEST;
3608366f6083SPeter Grehan 			reg = VMCS_SEC_PROC_BASED_CTLS;
3609366f6083SPeter Grehan 		}
3610366f6083SPeter Grehan 		break;
361149cc03daSNeel Natu 	case VM_CAP_ENABLE_INVPCID:
361249cc03daSNeel Natu 		if (cap_invpcid) {
361349cc03daSNeel Natu 			retval = 0;
36141aa51504SJohn Baldwin 			pptr = &vcpu->cap.proc_ctls2;
361549cc03daSNeel Natu 			baseval = *pptr;
361649cc03daSNeel Natu 			flag = PROCBASED2_ENABLE_INVPCID;
361749cc03daSNeel Natu 			reg = VMCS_SEC_PROC_BASED_CTLS;
361849cc03daSNeel Natu 		}
361949cc03daSNeel Natu 		break;
3620cbd03a9dSJohn Baldwin 	case VM_CAP_BPT_EXIT:
3621cbd03a9dSJohn Baldwin 		retval = 0;
3622cbd03a9dSJohn Baldwin 
3623cbd03a9dSJohn Baldwin 		/* Don't change the bitmap if we are tracing all exceptions. */
36241aa51504SJohn Baldwin 		if (vcpu->cap.exc_bitmap != 0xffffffff) {
36251aa51504SJohn Baldwin 			pptr = &vcpu->cap.exc_bitmap;
3626cbd03a9dSJohn Baldwin 			baseval = *pptr;
3627cbd03a9dSJohn Baldwin 			flag = (1 << IDT_BP);
3628cbd03a9dSJohn Baldwin 			reg = VMCS_EXCEPTION_BITMAP;
3629cbd03a9dSJohn Baldwin 		}
3630cbd03a9dSJohn Baldwin 		break;
36310bda8d3eSCorvin Köhne 	case VM_CAP_IPI_EXIT:
36320bda8d3eSCorvin Köhne 		retval = 0;
36330bda8d3eSCorvin Köhne 
3634d3956e46SJohn Baldwin 		vlapic = vm_lapic(vcpu->vcpu);
36350bda8d3eSCorvin Köhne 		vlapic->ipi_exit = val;
36360bda8d3eSCorvin Köhne 		break;
3637366f6083SPeter Grehan 	default:
3638366f6083SPeter Grehan 		break;
3639366f6083SPeter Grehan 	}
3640366f6083SPeter Grehan 
3641cbd03a9dSJohn Baldwin 	if (retval)
3642cbd03a9dSJohn Baldwin 		return (retval);
3643cbd03a9dSJohn Baldwin 
3644cbd03a9dSJohn Baldwin 	if (pptr != NULL) {
3645366f6083SPeter Grehan 		if (val) {
3646366f6083SPeter Grehan 			baseval |= flag;
3647366f6083SPeter Grehan 		} else {
3648366f6083SPeter Grehan 			baseval &= ~flag;
3649366f6083SPeter Grehan 		}
3650366f6083SPeter Grehan 		VMPTRLD(vmcs);
3651366f6083SPeter Grehan 		error = vmwrite(reg, baseval);
3652366f6083SPeter Grehan 		VMCLEAR(vmcs);
3653366f6083SPeter Grehan 
3654cbd03a9dSJohn Baldwin 		if (error)
3655cbd03a9dSJohn Baldwin 			return (error);
3656cbd03a9dSJohn Baldwin 
3657366f6083SPeter Grehan 		/*
3658366f6083SPeter Grehan 		 * Update optional stored flags, and record
3659366f6083SPeter Grehan 		 * setting
3660366f6083SPeter Grehan 		 */
3661366f6083SPeter Grehan 		*pptr = baseval;
3662366f6083SPeter Grehan 	}
3663366f6083SPeter Grehan 
3664366f6083SPeter Grehan 	if (val) {
36651aa51504SJohn Baldwin 		vcpu->cap.set |= (1 << type);
3666366f6083SPeter Grehan 	} else {
36671aa51504SJohn Baldwin 		vcpu->cap.set &= ~(1 << type);
3668366f6083SPeter Grehan 	}
3669366f6083SPeter Grehan 
3670cbd03a9dSJohn Baldwin 	return (0);
3671366f6083SPeter Grehan }
3672366f6083SPeter Grehan 
367315add60dSPeter Grehan static struct vmspace *
367415add60dSPeter Grehan vmx_vmspace_alloc(vm_offset_t min, vm_offset_t max)
367515add60dSPeter Grehan {
367615add60dSPeter Grehan 	return (ept_vmspace_alloc(min, max));
367715add60dSPeter Grehan }
367815add60dSPeter Grehan 
367915add60dSPeter Grehan static void
368015add60dSPeter Grehan vmx_vmspace_free(struct vmspace *vmspace)
368115add60dSPeter Grehan {
368215add60dSPeter Grehan 	ept_vmspace_free(vmspace);
368315add60dSPeter Grehan }
368415add60dSPeter Grehan 
368588c4b8d1SNeel Natu struct vlapic_vtx {
368688c4b8d1SNeel Natu 	struct vlapic	vlapic;
3687176666c2SNeel Natu 	struct pir_desc	*pir_desc;
36881aa51504SJohn Baldwin 	struct vmx_vcpu	*vcpu;
36892c352febSJohn Baldwin 	u_int	pending_prio;
369088c4b8d1SNeel Natu };
369188c4b8d1SNeel Natu 
36922c352febSJohn Baldwin #define VPR_PRIO_BIT(vpr)	(1 << ((vpr) >> 4))
36932c352febSJohn Baldwin 
3694d030f941SJohn Baldwin #define	VMX_CTR_PIR(vlapic, pir_desc, notify, vector, level, msg)	\
369588c4b8d1SNeel Natu do {									\
3696d030f941SJohn Baldwin 	VLAPIC_CTR2(vlapic, msg " assert %s-triggered vector %d",	\
369788c4b8d1SNeel Natu 	    level ? "level" : "edge", vector);				\
3698d030f941SJohn Baldwin 	VLAPIC_CTR1(vlapic, msg " pir0 0x%016lx", pir_desc->pir[0]);	\
3699d030f941SJohn Baldwin 	VLAPIC_CTR1(vlapic, msg " pir1 0x%016lx", pir_desc->pir[1]);	\
3700d030f941SJohn Baldwin 	VLAPIC_CTR1(vlapic, msg " pir2 0x%016lx", pir_desc->pir[2]);	\
3701d030f941SJohn Baldwin 	VLAPIC_CTR1(vlapic, msg " pir3 0x%016lx", pir_desc->pir[3]);	\
3702d030f941SJohn Baldwin 	VLAPIC_CTR1(vlapic, msg " notify: %s", notify ? "yes" : "no");	\
370388c4b8d1SNeel Natu } while (0)
370488c4b8d1SNeel Natu 
370588c4b8d1SNeel Natu /*
370688c4b8d1SNeel Natu  * vlapic->ops handlers that utilize the APICv hardware assist described in
370788c4b8d1SNeel Natu  * Chapter 29 of the Intel SDM.
370888c4b8d1SNeel Natu  */
370988c4b8d1SNeel Natu static int
371088c4b8d1SNeel Natu vmx_set_intr_ready(struct vlapic *vlapic, int vector, bool level)
371188c4b8d1SNeel Natu {
371288c4b8d1SNeel Natu 	struct vlapic_vtx *vlapic_vtx;
371388c4b8d1SNeel Natu 	struct pir_desc *pir_desc;
371488c4b8d1SNeel Natu 	uint64_t mask;
37152c352febSJohn Baldwin 	int idx, notify = 0;
371688c4b8d1SNeel Natu 
371788c4b8d1SNeel Natu 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
3718176666c2SNeel Natu 	pir_desc = vlapic_vtx->pir_desc;
371988c4b8d1SNeel Natu 
372088c4b8d1SNeel Natu 	/*
372188c4b8d1SNeel Natu 	 * Keep track of interrupt requests in the PIR descriptor. This is
372288c4b8d1SNeel Natu 	 * because the virtual APIC page pointed to by the VMCS cannot be
372388c4b8d1SNeel Natu 	 * modified if the vcpu is running.
372488c4b8d1SNeel Natu 	 */
372588c4b8d1SNeel Natu 	idx = vector / 64;
372688c4b8d1SNeel Natu 	mask = 1UL << (vector % 64);
372788c4b8d1SNeel Natu 	atomic_set_long(&pir_desc->pir[idx], mask);
37282c352febSJohn Baldwin 
37292c352febSJohn Baldwin 	/*
37302c352febSJohn Baldwin 	 * A notification is required whenever the 'pending' bit makes a
37312c352febSJohn Baldwin 	 * transition from 0->1.
37322c352febSJohn Baldwin 	 *
37332c352febSJohn Baldwin 	 * Even if the 'pending' bit is already asserted, notification about
37342c352febSJohn Baldwin 	 * the incoming interrupt may still be necessary.  For example, if a
37352c352febSJohn Baldwin 	 * vCPU is HLTed with a high PPR, a low priority interrupt would cause
37362c352febSJohn Baldwin 	 * the 0->1 'pending' transition with a notification, but the vCPU
37372c352febSJohn Baldwin 	 * would ignore the interrupt for the time being.  The same vCPU would
37382c352febSJohn Baldwin 	 * need to then be notified if a high-priority interrupt arrived which
37392c352febSJohn Baldwin 	 * satisfied the PPR.
37402c352febSJohn Baldwin 	 *
37412c352febSJohn Baldwin 	 * The priorities of interrupts injected while 'pending' is asserted
37422c352febSJohn Baldwin 	 * are tracked in a custom bitfield 'pending_prio'.  Should the
37432c352febSJohn Baldwin 	 * to-be-injected interrupt exceed the priorities already present, the
37442c352febSJohn Baldwin 	 * notification is sent.  The priorities recorded in 'pending_prio' are
37452c352febSJohn Baldwin 	 * cleared whenever the 'pending' bit makes another 0->1 transition.
37462c352febSJohn Baldwin 	 */
37472c352febSJohn Baldwin 	if (atomic_cmpset_long(&pir_desc->pending, 0, 1) != 0) {
37482c352febSJohn Baldwin 		notify = 1;
37492c352febSJohn Baldwin 		vlapic_vtx->pending_prio = 0;
37502c352febSJohn Baldwin 	} else {
37512c352febSJohn Baldwin 		const u_int old_prio = vlapic_vtx->pending_prio;
37522c352febSJohn Baldwin 		const u_int prio_bit = VPR_PRIO_BIT(vector & APIC_TPR_INT);
37532c352febSJohn Baldwin 
37542c352febSJohn Baldwin 		if ((old_prio & prio_bit) == 0 && prio_bit > old_prio) {
37552c352febSJohn Baldwin 			atomic_set_int(&vlapic_vtx->pending_prio, prio_bit);
37562c352febSJohn Baldwin 			notify = 1;
37572c352febSJohn Baldwin 		}
37582c352febSJohn Baldwin 	}
375988c4b8d1SNeel Natu 
3760d030f941SJohn Baldwin 	VMX_CTR_PIR(vlapic, pir_desc, notify, vector, level,
3761d030f941SJohn Baldwin 	    "vmx_set_intr_ready");
376288c4b8d1SNeel Natu 	return (notify);
376388c4b8d1SNeel Natu }
376488c4b8d1SNeel Natu 
376588c4b8d1SNeel Natu static int
376688c4b8d1SNeel Natu vmx_pending_intr(struct vlapic *vlapic, int *vecptr)
376788c4b8d1SNeel Natu {
376888c4b8d1SNeel Natu 	struct vlapic_vtx *vlapic_vtx;
376988c4b8d1SNeel Natu 	struct pir_desc *pir_desc;
377088c4b8d1SNeel Natu 	struct LAPIC *lapic;
377188c4b8d1SNeel Natu 	uint64_t pending, pirval;
37720912408aSVitaliy Gusev 	uint8_t ppr, vpr, rvi;
37730912408aSVitaliy Gusev 	struct vm_exit *vmexit;
377488c4b8d1SNeel Natu 	int i;
377588c4b8d1SNeel Natu 
377688c4b8d1SNeel Natu 	/*
377788c4b8d1SNeel Natu 	 * This function is only expected to be called from the 'HLT' exit
377888c4b8d1SNeel Natu 	 * handler which does not care about the vector that is pending.
377988c4b8d1SNeel Natu 	 */
378088c4b8d1SNeel Natu 	KASSERT(vecptr == NULL, ("vmx_pending_intr: vecptr must be NULL"));
378188c4b8d1SNeel Natu 
378288c4b8d1SNeel Natu 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
3783176666c2SNeel Natu 	pir_desc = vlapic_vtx->pir_desc;
37840912408aSVitaliy Gusev 	lapic = vlapic->apic_page;
378588c4b8d1SNeel Natu 
37869e33a616STycho Nightingale 	/*
37879e33a616STycho Nightingale 	 * While a virtual interrupt may have already been
37889e33a616STycho Nightingale 	 * processed the actual delivery maybe pending the
37899e33a616STycho Nightingale 	 * interruptibility of the guest.  Recognize a pending
37909e33a616STycho Nightingale 	 * interrupt by reevaluating virtual interrupts
37910912408aSVitaliy Gusev 	 * following Section 30.2.1 in the Intel SDM Volume 3.
37929e33a616STycho Nightingale 	 */
379380cb5d84SJohn Baldwin 	vmexit = vm_exitinfo(vlapic->vcpu);
3794490768e2STycho Nightingale 	KASSERT(vmexit->exitcode == VM_EXITCODE_HLT,
3795490768e2STycho Nightingale 	    ("vmx_pending_intr: exitcode not 'HLT'"));
3796490768e2STycho Nightingale 	rvi = vmexit->u.hlt.intr_status & APIC_TPR_INT;
37979e33a616STycho Nightingale 	ppr = lapic->ppr & APIC_TPR_INT;
37980912408aSVitaliy Gusev 	if (rvi > ppr)
37999e33a616STycho Nightingale 		return (1);
38009e33a616STycho Nightingale 
38010912408aSVitaliy Gusev 	pending = atomic_load_acq_long(&pir_desc->pending);
38020912408aSVitaliy Gusev 	if (!pending)
38039e33a616STycho Nightingale 		return (0);
380488c4b8d1SNeel Natu 
380588c4b8d1SNeel Natu 	/*
380688c4b8d1SNeel Natu 	 * If there is an interrupt pending then it will be recognized only
380788c4b8d1SNeel Natu 	 * if its priority is greater than the processor priority.
380888c4b8d1SNeel Natu 	 *
380988c4b8d1SNeel Natu 	 * Special case: if the processor priority is zero then any pending
381088c4b8d1SNeel Natu 	 * interrupt will be recognized.
381188c4b8d1SNeel Natu 	 */
381288c4b8d1SNeel Natu 	if (ppr == 0)
381388c4b8d1SNeel Natu 		return (1);
381488c4b8d1SNeel Natu 
3815d030f941SJohn Baldwin 	VLAPIC_CTR1(vlapic, "HLT with non-zero PPR %d", lapic->ppr);
381688c4b8d1SNeel Natu 
38172c352febSJohn Baldwin 	vpr = 0;
381888c4b8d1SNeel Natu 	for (i = 3; i >= 0; i--) {
381988c4b8d1SNeel Natu 		pirval = pir_desc->pir[i];
382088c4b8d1SNeel Natu 		if (pirval != 0) {
38219e33a616STycho Nightingale 			vpr = (i * 64 + flsl(pirval) - 1) & APIC_TPR_INT;
38222c352febSJohn Baldwin 			break;
382388c4b8d1SNeel Natu 		}
382488c4b8d1SNeel Natu 	}
38252c352febSJohn Baldwin 
38262c352febSJohn Baldwin 	/*
38272c352febSJohn Baldwin 	 * If the highest-priority pending interrupt falls short of the
38282c352febSJohn Baldwin 	 * processor priority of this vCPU, ensure that 'pending_prio' does not
38292c352febSJohn Baldwin 	 * have any stale bits which would preclude a higher-priority interrupt
38302c352febSJohn Baldwin 	 * from incurring a notification later.
38312c352febSJohn Baldwin 	 */
38322c352febSJohn Baldwin 	if (vpr <= ppr) {
38332c352febSJohn Baldwin 		const u_int prio_bit = VPR_PRIO_BIT(vpr);
38342c352febSJohn Baldwin 		const u_int old = vlapic_vtx->pending_prio;
38352c352febSJohn Baldwin 
38362c352febSJohn Baldwin 		if (old > prio_bit && (old & prio_bit) == 0) {
38372c352febSJohn Baldwin 			vlapic_vtx->pending_prio = prio_bit;
38382c352febSJohn Baldwin 		}
383988c4b8d1SNeel Natu 		return (0);
384088c4b8d1SNeel Natu 	}
38412c352febSJohn Baldwin 	return (1);
38422c352febSJohn Baldwin }
384388c4b8d1SNeel Natu 
384488c4b8d1SNeel Natu static void
384588c4b8d1SNeel Natu vmx_intr_accepted(struct vlapic *vlapic, int vector)
384688c4b8d1SNeel Natu {
384788c4b8d1SNeel Natu 
384888c4b8d1SNeel Natu 	panic("vmx_intr_accepted: not expected to be called");
384988c4b8d1SNeel Natu }
385088c4b8d1SNeel Natu 
3851176666c2SNeel Natu static void
385230b94db8SNeel Natu vmx_set_tmr(struct vlapic *vlapic, int vector, bool level)
385330b94db8SNeel Natu {
385430b94db8SNeel Natu 	struct vlapic_vtx *vlapic_vtx;
385530b94db8SNeel Natu 	struct vmcs *vmcs;
385630b94db8SNeel Natu 	uint64_t mask, val;
385730b94db8SNeel Natu 
385830b94db8SNeel Natu 	KASSERT(vector >= 0 && vector <= 255, ("invalid vector %d", vector));
385980cb5d84SJohn Baldwin 	KASSERT(!vcpu_is_running(vlapic->vcpu, NULL),
386030b94db8SNeel Natu 	    ("vmx_set_tmr: vcpu cannot be running"));
386130b94db8SNeel Natu 
386230b94db8SNeel Natu 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
38631aa51504SJohn Baldwin 	vmcs = vlapic_vtx->vcpu->vmcs;
386430b94db8SNeel Natu 	mask = 1UL << (vector % 64);
386530b94db8SNeel Natu 
386630b94db8SNeel Natu 	VMPTRLD(vmcs);
386730b94db8SNeel Natu 	val = vmcs_read(VMCS_EOI_EXIT(vector));
386830b94db8SNeel Natu 	if (level)
386930b94db8SNeel Natu 		val |= mask;
387030b94db8SNeel Natu 	else
387130b94db8SNeel Natu 		val &= ~mask;
387230b94db8SNeel Natu 	vmcs_write(VMCS_EOI_EXIT(vector), val);
387330b94db8SNeel Natu 	VMCLEAR(vmcs);
387430b94db8SNeel Natu }
387530b94db8SNeel Natu 
387630b94db8SNeel Natu static void
38771bc51badSMichael Reifenberger vmx_enable_x2apic_mode_ts(struct vlapic *vlapic)
38781bc51badSMichael Reifenberger {
38791aa51504SJohn Baldwin 	struct vlapic_vtx *vlapic_vtx;
38800f00260cSJohn Baldwin 	struct vmx_vcpu *vcpu;
38811bc51badSMichael Reifenberger 	struct vmcs *vmcs;
38821bc51badSMichael Reifenberger 	uint32_t proc_ctls;
38831bc51badSMichael Reifenberger 
38841aa51504SJohn Baldwin 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
38851aa51504SJohn Baldwin 	vcpu = vlapic_vtx->vcpu;
38860f00260cSJohn Baldwin 	vmcs = vcpu->vmcs;
38871bc51badSMichael Reifenberger 
38880f00260cSJohn Baldwin 	proc_ctls = vcpu->cap.proc_ctls;
38891bc51badSMichael Reifenberger 	proc_ctls &= ~PROCBASED_USE_TPR_SHADOW;
38901bc51badSMichael Reifenberger 	proc_ctls |= PROCBASED_CR8_LOAD_EXITING;
38911bc51badSMichael Reifenberger 	proc_ctls |= PROCBASED_CR8_STORE_EXITING;
38920f00260cSJohn Baldwin 	vcpu->cap.proc_ctls = proc_ctls;
38931bc51badSMichael Reifenberger 
38941bc51badSMichael Reifenberger 	VMPTRLD(vmcs);
38951bc51badSMichael Reifenberger 	vmcs_write(VMCS_PRI_PROC_BASED_CTLS, proc_ctls);
38961bc51badSMichael Reifenberger 	VMCLEAR(vmcs);
38971bc51badSMichael Reifenberger }
38981bc51badSMichael Reifenberger 
38991bc51badSMichael Reifenberger static void
39001bc51badSMichael Reifenberger vmx_enable_x2apic_mode_vid(struct vlapic *vlapic)
3901159dd56fSNeel Natu {
39021aa51504SJohn Baldwin 	struct vlapic_vtx *vlapic_vtx;
3903159dd56fSNeel Natu 	struct vmx *vmx;
39040f00260cSJohn Baldwin 	struct vmx_vcpu *vcpu;
3905159dd56fSNeel Natu 	struct vmcs *vmcs;
3906159dd56fSNeel Natu 	uint32_t proc_ctls2;
39071aa51504SJohn Baldwin 	int error __diagused;
3908159dd56fSNeel Natu 
39091aa51504SJohn Baldwin 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
39101aa51504SJohn Baldwin 	vcpu = vlapic_vtx->vcpu;
3911869c8d19SJohn Baldwin 	vmx = vcpu->vmx;
39120f00260cSJohn Baldwin 	vmcs = vcpu->vmcs;
3913159dd56fSNeel Natu 
39140f00260cSJohn Baldwin 	proc_ctls2 = vcpu->cap.proc_ctls2;
3915159dd56fSNeel Natu 	KASSERT((proc_ctls2 & PROCBASED2_VIRTUALIZE_APIC_ACCESSES) != 0,
3916159dd56fSNeel Natu 	    ("%s: invalid proc_ctls2 %#x", __func__, proc_ctls2));
3917159dd56fSNeel Natu 
3918159dd56fSNeel Natu 	proc_ctls2 &= ~PROCBASED2_VIRTUALIZE_APIC_ACCESSES;
3919159dd56fSNeel Natu 	proc_ctls2 |= PROCBASED2_VIRTUALIZE_X2APIC_MODE;
39200f00260cSJohn Baldwin 	vcpu->cap.proc_ctls2 = proc_ctls2;
3921159dd56fSNeel Natu 
3922159dd56fSNeel Natu 	VMPTRLD(vmcs);
3923159dd56fSNeel Natu 	vmcs_write(VMCS_SEC_PROC_BASED_CTLS, proc_ctls2);
3924159dd56fSNeel Natu 	VMCLEAR(vmcs);
3925159dd56fSNeel Natu 
3926159dd56fSNeel Natu 	if (vlapic->vcpuid == 0) {
3927159dd56fSNeel Natu 		/*
3928159dd56fSNeel Natu 		 * The nested page table mappings are shared by all vcpus
3929159dd56fSNeel Natu 		 * so unmap the APIC access page just once.
3930159dd56fSNeel Natu 		 */
3931159dd56fSNeel Natu 		error = vm_unmap_mmio(vmx->vm, DEFAULT_APIC_BASE, PAGE_SIZE);
3932159dd56fSNeel Natu 		KASSERT(error == 0, ("%s: vm_unmap_mmio error %d",
3933159dd56fSNeel Natu 		    __func__, error));
3934159dd56fSNeel Natu 
3935159dd56fSNeel Natu 		/*
3936159dd56fSNeel Natu 		 * The MSR bitmap is shared by all vcpus so modify it only
3937159dd56fSNeel Natu 		 * once in the context of vcpu 0.
3938159dd56fSNeel Natu 		 */
3939159dd56fSNeel Natu 		error = vmx_allow_x2apic_msrs(vmx);
3940159dd56fSNeel Natu 		KASSERT(error == 0, ("%s: vmx_allow_x2apic_msrs error %d",
3941159dd56fSNeel Natu 		    __func__, error));
3942159dd56fSNeel Natu 	}
3943159dd56fSNeel Natu }
3944159dd56fSNeel Natu 
3945159dd56fSNeel Natu static void
3946176666c2SNeel Natu vmx_post_intr(struct vlapic *vlapic, int hostcpu)
3947176666c2SNeel Natu {
3948176666c2SNeel Natu 
3949176666c2SNeel Natu 	ipi_cpu(hostcpu, pirvec);
3950176666c2SNeel Natu }
3951176666c2SNeel Natu 
395288c4b8d1SNeel Natu /*
395388c4b8d1SNeel Natu  * Transfer the pending interrupts in the PIR descriptor to the IRR
395488c4b8d1SNeel Natu  * in the virtual APIC page.
395588c4b8d1SNeel Natu  */
395688c4b8d1SNeel Natu static void
395788c4b8d1SNeel Natu vmx_inject_pir(struct vlapic *vlapic)
395888c4b8d1SNeel Natu {
395988c4b8d1SNeel Natu 	struct vlapic_vtx *vlapic_vtx;
396088c4b8d1SNeel Natu 	struct pir_desc *pir_desc;
396188c4b8d1SNeel Natu 	struct LAPIC *lapic;
396288c4b8d1SNeel Natu 	uint64_t val, pirval;
39630e30c5c0SWarner Losh 	int rvi, pirbase = -1;
396488c4b8d1SNeel Natu 	uint16_t intr_status_old, intr_status_new;
396588c4b8d1SNeel Natu 
396688c4b8d1SNeel Natu 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
3967176666c2SNeel Natu 	pir_desc = vlapic_vtx->pir_desc;
396888c4b8d1SNeel Natu 	if (atomic_cmpset_long(&pir_desc->pending, 1, 0) == 0) {
3969d030f941SJohn Baldwin 		VLAPIC_CTR0(vlapic, "vmx_inject_pir: "
397088c4b8d1SNeel Natu 		    "no posted interrupt pending");
397188c4b8d1SNeel Natu 		return;
397288c4b8d1SNeel Natu 	}
397388c4b8d1SNeel Natu 
397488c4b8d1SNeel Natu 	pirval = 0;
3975201b1cccSPeter Grehan 	pirbase = -1;
397688c4b8d1SNeel Natu 	lapic = vlapic->apic_page;
397788c4b8d1SNeel Natu 
397888c4b8d1SNeel Natu 	val = atomic_readandclear_long(&pir_desc->pir[0]);
397988c4b8d1SNeel Natu 	if (val != 0) {
398088c4b8d1SNeel Natu 		lapic->irr0 |= val;
398188c4b8d1SNeel Natu 		lapic->irr1 |= val >> 32;
398288c4b8d1SNeel Natu 		pirbase = 0;
398388c4b8d1SNeel Natu 		pirval = val;
398488c4b8d1SNeel Natu 	}
398588c4b8d1SNeel Natu 
398688c4b8d1SNeel Natu 	val = atomic_readandclear_long(&pir_desc->pir[1]);
398788c4b8d1SNeel Natu 	if (val != 0) {
398888c4b8d1SNeel Natu 		lapic->irr2 |= val;
398988c4b8d1SNeel Natu 		lapic->irr3 |= val >> 32;
399088c4b8d1SNeel Natu 		pirbase = 64;
399188c4b8d1SNeel Natu 		pirval = val;
399288c4b8d1SNeel Natu 	}
399388c4b8d1SNeel Natu 
399488c4b8d1SNeel Natu 	val = atomic_readandclear_long(&pir_desc->pir[2]);
399588c4b8d1SNeel Natu 	if (val != 0) {
399688c4b8d1SNeel Natu 		lapic->irr4 |= val;
399788c4b8d1SNeel Natu 		lapic->irr5 |= val >> 32;
399888c4b8d1SNeel Natu 		pirbase = 128;
399988c4b8d1SNeel Natu 		pirval = val;
400088c4b8d1SNeel Natu 	}
400188c4b8d1SNeel Natu 
400288c4b8d1SNeel Natu 	val = atomic_readandclear_long(&pir_desc->pir[3]);
400388c4b8d1SNeel Natu 	if (val != 0) {
400488c4b8d1SNeel Natu 		lapic->irr6 |= val;
400588c4b8d1SNeel Natu 		lapic->irr7 |= val >> 32;
400688c4b8d1SNeel Natu 		pirbase = 192;
400788c4b8d1SNeel Natu 		pirval = val;
400888c4b8d1SNeel Natu 	}
4009201b1cccSPeter Grehan 
401088c4b8d1SNeel Natu 	VLAPIC_CTR_IRR(vlapic, "vmx_inject_pir");
401188c4b8d1SNeel Natu 
401288c4b8d1SNeel Natu 	/*
401388c4b8d1SNeel Natu 	 * Update RVI so the processor can evaluate pending virtual
401488c4b8d1SNeel Natu 	 * interrupts on VM-entry.
4015201b1cccSPeter Grehan 	 *
4016201b1cccSPeter Grehan 	 * It is possible for pirval to be 0 here, even though the
4017201b1cccSPeter Grehan 	 * pending bit has been set. The scenario is:
4018201b1cccSPeter Grehan 	 * CPU-Y is sending a posted interrupt to CPU-X, which
4019201b1cccSPeter Grehan 	 * is running a guest and processing posted interrupts in h/w.
4020201b1cccSPeter Grehan 	 * CPU-X will eventually exit and the state seen in s/w is
4021201b1cccSPeter Grehan 	 * the pending bit set, but no PIR bits set.
4022201b1cccSPeter Grehan 	 *
4023201b1cccSPeter Grehan 	 *      CPU-X                      CPU-Y
4024201b1cccSPeter Grehan 	 *   (vm running)                (host running)
4025201b1cccSPeter Grehan 	 *   rx posted interrupt
4026201b1cccSPeter Grehan 	 *   CLEAR pending bit
4027201b1cccSPeter Grehan 	 *				 SET PIR bit
4028201b1cccSPeter Grehan 	 *   READ/CLEAR PIR bits
4029201b1cccSPeter Grehan 	 *				 SET pending bit
4030201b1cccSPeter Grehan 	 *   (vm exit)
4031201b1cccSPeter Grehan 	 *   pending bit set, PIR 0
403288c4b8d1SNeel Natu 	 */
403388c4b8d1SNeel Natu 	if (pirval != 0) {
403488c4b8d1SNeel Natu 		rvi = pirbase + flsl(pirval) - 1;
403588c4b8d1SNeel Natu 		intr_status_old = vmcs_read(VMCS_GUEST_INTR_STATUS);
403688c4b8d1SNeel Natu 		intr_status_new = (intr_status_old & 0xFF00) | rvi;
403788c4b8d1SNeel Natu 		if (intr_status_new > intr_status_old) {
403888c4b8d1SNeel Natu 			vmcs_write(VMCS_GUEST_INTR_STATUS, intr_status_new);
4039d030f941SJohn Baldwin 			VLAPIC_CTR2(vlapic, "vmx_inject_pir: "
404088c4b8d1SNeel Natu 			    "guest_intr_status changed from 0x%04x to 0x%04x",
404188c4b8d1SNeel Natu 			    intr_status_old, intr_status_new);
404288c4b8d1SNeel Natu 		}
404388c4b8d1SNeel Natu 	}
404488c4b8d1SNeel Natu }
404588c4b8d1SNeel Natu 
4046de5ea6b6SNeel Natu static struct vlapic *
4047869c8d19SJohn Baldwin vmx_vlapic_init(void *vcpui)
4048de5ea6b6SNeel Natu {
4049de5ea6b6SNeel Natu 	struct vmx *vmx;
40501aa51504SJohn Baldwin 	struct vmx_vcpu *vcpu;
4051de5ea6b6SNeel Natu 	struct vlapic *vlapic;
4052176666c2SNeel Natu 	struct vlapic_vtx *vlapic_vtx;
4053de5ea6b6SNeel Natu 
40541aa51504SJohn Baldwin 	vcpu = vcpui;
4055869c8d19SJohn Baldwin 	vmx = vcpu->vmx;
4056de5ea6b6SNeel Natu 
405788c4b8d1SNeel Natu 	vlapic = malloc(sizeof(struct vlapic_vtx), M_VLAPIC, M_WAITOK | M_ZERO);
4058de5ea6b6SNeel Natu 	vlapic->vm = vmx->vm;
4059950af9ffSJohn Baldwin 	vlapic->vcpu = vcpu->vcpu;
40601aa51504SJohn Baldwin 	vlapic->vcpuid = vcpu->vcpuid;
40611aa51504SJohn Baldwin 	vlapic->apic_page = (struct LAPIC *)vcpu->apic_page;
4062de5ea6b6SNeel Natu 
4063176666c2SNeel Natu 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
40641aa51504SJohn Baldwin 	vlapic_vtx->pir_desc = vcpu->pir_desc;
40651aa51504SJohn Baldwin 	vlapic_vtx->vcpu = vcpu;
4066176666c2SNeel Natu 
40671bc51badSMichael Reifenberger 	if (tpr_shadowing) {
40681bc51badSMichael Reifenberger 		vlapic->ops.enable_x2apic_mode = vmx_enable_x2apic_mode_ts;
40691bc51badSMichael Reifenberger 	}
40701bc51badSMichael Reifenberger 
407188c4b8d1SNeel Natu 	if (virtual_interrupt_delivery) {
407288c4b8d1SNeel Natu 		vlapic->ops.set_intr_ready = vmx_set_intr_ready;
407388c4b8d1SNeel Natu 		vlapic->ops.pending_intr = vmx_pending_intr;
407488c4b8d1SNeel Natu 		vlapic->ops.intr_accepted = vmx_intr_accepted;
407530b94db8SNeel Natu 		vlapic->ops.set_tmr = vmx_set_tmr;
40761bc51badSMichael Reifenberger 		vlapic->ops.enable_x2apic_mode = vmx_enable_x2apic_mode_vid;
407788c4b8d1SNeel Natu 	}
407888c4b8d1SNeel Natu 
4079176666c2SNeel Natu 	if (posted_interrupts)
4080176666c2SNeel Natu 		vlapic->ops.post_intr = vmx_post_intr;
4081176666c2SNeel Natu 
4082de5ea6b6SNeel Natu 	vlapic_init(vlapic);
4083de5ea6b6SNeel Natu 
4084de5ea6b6SNeel Natu 	return (vlapic);
4085de5ea6b6SNeel Natu }
4086de5ea6b6SNeel Natu 
4087de5ea6b6SNeel Natu static void
4088869c8d19SJohn Baldwin vmx_vlapic_cleanup(struct vlapic *vlapic)
4089de5ea6b6SNeel Natu {
4090de5ea6b6SNeel Natu 
4091de5ea6b6SNeel Natu 	vlapic_cleanup(vlapic);
4092de5ea6b6SNeel Natu 	free(vlapic, M_VLAPIC);
4093de5ea6b6SNeel Natu }
4094de5ea6b6SNeel Natu 
4095483d953aSJohn Baldwin #ifdef BHYVE_SNAPSHOT
4096483d953aSJohn Baldwin static int
4097869c8d19SJohn Baldwin vmx_vcpu_snapshot(void *vcpui, struct vm_snapshot_meta *meta)
4098483d953aSJohn Baldwin {
4099483d953aSJohn Baldwin 	struct vmcs *vmcs;
4100483d953aSJohn Baldwin 	struct vmx *vmx;
410139ec056eSJohn Baldwin 	struct vmx_vcpu *vcpu;
410239ec056eSJohn Baldwin 	struct vmxctx *vmxctx;
4103483d953aSJohn Baldwin 	int err, run, hostcpu;
4104483d953aSJohn Baldwin 
4105483d953aSJohn Baldwin 	err = 0;
4106869c8d19SJohn Baldwin 	vcpu = vcpui;
4107869c8d19SJohn Baldwin 	vmx = vcpu->vmx;
410839ec056eSJohn Baldwin 	vmcs = vcpu->vmcs;
4109483d953aSJohn Baldwin 
411080cb5d84SJohn Baldwin 	run = vcpu_is_running(vcpu->vcpu, &hostcpu);
4111483d953aSJohn Baldwin 	if (run && hostcpu != curcpu) {
411239ec056eSJohn Baldwin 		printf("%s: %s%d is running", __func__, vm_name(vmx->vm),
41131aa51504SJohn Baldwin 		    vcpu->vcpuid);
4114483d953aSJohn Baldwin 		return (EINVAL);
4115483d953aSJohn Baldwin 	}
4116483d953aSJohn Baldwin 
4117483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_CR0, meta);
4118483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_CR3, meta);
4119483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_CR4, meta);
4120483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_DR7, meta);
4121483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_RSP, meta);
4122483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_RIP, meta);
4123483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_RFLAGS, meta);
4124483d953aSJohn Baldwin 
4125483d953aSJohn Baldwin 	/* Guest segments */
4126483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_ES, meta);
4127483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_ES, meta);
4128483d953aSJohn Baldwin 
4129483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_CS, meta);
4130483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_CS, meta);
4131483d953aSJohn Baldwin 
4132483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_SS, meta);
4133483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_SS, meta);
4134483d953aSJohn Baldwin 
4135483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_DS, meta);
4136483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_DS, meta);
4137483d953aSJohn Baldwin 
4138483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_FS, meta);
4139483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_FS, meta);
4140483d953aSJohn Baldwin 
4141483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_GS, meta);
4142483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_GS, meta);
4143483d953aSJohn Baldwin 
4144483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_TR, meta);
4145483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_TR, meta);
4146483d953aSJohn Baldwin 
4147483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_LDTR, meta);
4148483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_LDTR, meta);
4149483d953aSJohn Baldwin 
4150483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_EFER, meta);
4151483d953aSJohn Baldwin 
4152483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_IDTR, meta);
4153483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_GDTR, meta);
4154483d953aSJohn Baldwin 
4155483d953aSJohn Baldwin 	/* Guest page tables */
4156483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_PDPTE0, meta);
4157483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_PDPTE1, meta);
4158483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_PDPTE2, meta);
4159483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_PDPTE3, meta);
4160483d953aSJohn Baldwin 
4161483d953aSJohn Baldwin 	/* Other guest state */
4162483d953aSJohn Baldwin 	err += vmcs_snapshot_any(vmcs, run, VMCS_GUEST_IA32_SYSENTER_CS, meta);
4163483d953aSJohn Baldwin 	err += vmcs_snapshot_any(vmcs, run, VMCS_GUEST_IA32_SYSENTER_ESP, meta);
4164483d953aSJohn Baldwin 	err += vmcs_snapshot_any(vmcs, run, VMCS_GUEST_IA32_SYSENTER_EIP, meta);
4165483d953aSJohn Baldwin 	err += vmcs_snapshot_any(vmcs, run, VMCS_GUEST_INTERRUPTIBILITY, meta);
4166483d953aSJohn Baldwin 	err += vmcs_snapshot_any(vmcs, run, VMCS_GUEST_ACTIVITY, meta);
4167483d953aSJohn Baldwin 	err += vmcs_snapshot_any(vmcs, run, VMCS_ENTRY_CTLS, meta);
4168483d953aSJohn Baldwin 	err += vmcs_snapshot_any(vmcs, run, VMCS_EXIT_CTLS, meta);
416939ec056eSJohn Baldwin 	if (err != 0)
417039ec056eSJohn Baldwin 		goto done;
4171483d953aSJohn Baldwin 
417239ec056eSJohn Baldwin 	SNAPSHOT_BUF_OR_LEAVE(vcpu->guest_msrs,
417339ec056eSJohn Baldwin 	    sizeof(vcpu->guest_msrs), meta, err, done);
417439ec056eSJohn Baldwin 
417539ec056eSJohn Baldwin 	vmxctx = &vcpu->ctx;
417639ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rdi, meta, err, done);
417739ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rsi, meta, err, done);
417839ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rdx, meta, err, done);
417939ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rcx, meta, err, done);
418039ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r8, meta, err, done);
418139ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r9, meta, err, done);
418239ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rax, meta, err, done);
418339ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rbx, meta, err, done);
418439ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rbp, meta, err, done);
418539ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r10, meta, err, done);
418639ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r11, meta, err, done);
418739ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r12, meta, err, done);
418839ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r13, meta, err, done);
418939ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r14, meta, err, done);
419039ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r15, meta, err, done);
419139ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_cr2, meta, err, done);
419239ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_dr0, meta, err, done);
419339ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_dr1, meta, err, done);
419439ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_dr2, meta, err, done);
419539ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_dr3, meta, err, done);
419639ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_dr6, meta, err, done);
419739ec056eSJohn Baldwin 
419839ec056eSJohn Baldwin done:
4199483d953aSJohn Baldwin 	return (err);
4200483d953aSJohn Baldwin }
4201483d953aSJohn Baldwin 
4202483d953aSJohn Baldwin static int
4203869c8d19SJohn Baldwin vmx_restore_tsc(void *vcpui, uint64_t offset)
4204483d953aSJohn Baldwin {
42051aa51504SJohn Baldwin 	struct vmx_vcpu *vcpu = vcpui;
4206869c8d19SJohn Baldwin 	struct vmcs *vmcs;
4207869c8d19SJohn Baldwin 	struct vmx *vmx;
4208483d953aSJohn Baldwin 	int error, running, hostcpu;
4209483d953aSJohn Baldwin 
4210869c8d19SJohn Baldwin 	vmx = vcpu->vmx;
42111aa51504SJohn Baldwin 	vmcs = vcpu->vmcs;
4212483d953aSJohn Baldwin 
421380cb5d84SJohn Baldwin 	running = vcpu_is_running(vcpu->vcpu, &hostcpu);
4214483d953aSJohn Baldwin 	if (running && hostcpu != curcpu) {
42151aa51504SJohn Baldwin 		printf("%s: %s%d is running", __func__, vm_name(vmx->vm),
42161aa51504SJohn Baldwin 		    vcpu->vcpuid);
4217483d953aSJohn Baldwin 		return (EINVAL);
4218483d953aSJohn Baldwin 	}
4219483d953aSJohn Baldwin 
4220483d953aSJohn Baldwin 	if (!running)
4221483d953aSJohn Baldwin 		VMPTRLD(vmcs);
4222483d953aSJohn Baldwin 
422380cb5d84SJohn Baldwin 	error = vmx_set_tsc_offset(vcpu, offset);
4224483d953aSJohn Baldwin 
4225483d953aSJohn Baldwin 	if (!running)
4226483d953aSJohn Baldwin 		VMCLEAR(vmcs);
4227483d953aSJohn Baldwin 	return (error);
4228483d953aSJohn Baldwin }
4229483d953aSJohn Baldwin #endif
4230483d953aSJohn Baldwin 
423115add60dSPeter Grehan const struct vmm_ops vmm_ops_intel = {
423215add60dSPeter Grehan 	.modinit	= vmx_modinit,
423315add60dSPeter Grehan 	.modcleanup	= vmx_modcleanup,
423415add60dSPeter Grehan 	.modresume	= vmx_modresume,
423513a7c4d4SMark Johnston 	.init		= vmx_init,
423615add60dSPeter Grehan 	.run		= vmx_run,
423713a7c4d4SMark Johnston 	.cleanup	= vmx_cleanup,
42381aa51504SJohn Baldwin 	.vcpu_init	= vmx_vcpu_init,
42391aa51504SJohn Baldwin 	.vcpu_cleanup	= vmx_vcpu_cleanup,
424015add60dSPeter Grehan 	.getreg		= vmx_getreg,
424115add60dSPeter Grehan 	.setreg		= vmx_setreg,
424215add60dSPeter Grehan 	.getdesc	= vmx_getdesc,
424315add60dSPeter Grehan 	.setdesc	= vmx_setdesc,
424415add60dSPeter Grehan 	.getcap		= vmx_getcap,
424515add60dSPeter Grehan 	.setcap		= vmx_setcap,
424615add60dSPeter Grehan 	.vmspace_alloc	= vmx_vmspace_alloc,
424715add60dSPeter Grehan 	.vmspace_free	= vmx_vmspace_free,
424813a7c4d4SMark Johnston 	.vlapic_init	= vmx_vlapic_init,
424913a7c4d4SMark Johnston 	.vlapic_cleanup	= vmx_vlapic_cleanup,
4250483d953aSJohn Baldwin #ifdef BHYVE_SNAPSHOT
425139ec056eSJohn Baldwin 	.vcpu_snapshot	= vmx_vcpu_snapshot,
425215add60dSPeter Grehan 	.restore_tsc	= vmx_restore_tsc,
4253483d953aSJohn Baldwin #endif
4254366f6083SPeter Grehan };
4255