xref: /freebsd/sys/amd64/vmm/intel/vmx.c (revision a3f2a9c57eb78f68bc6bba7b0f8f0f35bea3c93b)
1366f6083SPeter Grehan /*-
2c49761ddSPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
3c49761ddSPedro F. Giffuni  *
4366f6083SPeter Grehan  * Copyright (c) 2011 NetApp, Inc.
5366f6083SPeter Grehan  * All rights reserved.
62c352febSJohn Baldwin  * Copyright (c) 2018 Joyent, Inc.
7366f6083SPeter Grehan  *
8366f6083SPeter Grehan  * Redistribution and use in source and binary forms, with or without
9366f6083SPeter Grehan  * modification, are permitted provided that the following conditions
10366f6083SPeter Grehan  * are met:
11366f6083SPeter Grehan  * 1. Redistributions of source code must retain the above copyright
12366f6083SPeter Grehan  *    notice, this list of conditions and the following disclaimer.
13366f6083SPeter Grehan  * 2. Redistributions in binary form must reproduce the above copyright
14366f6083SPeter Grehan  *    notice, this list of conditions and the following disclaimer in the
15366f6083SPeter Grehan  *    documentation and/or other materials provided with the distribution.
16366f6083SPeter Grehan  *
17366f6083SPeter Grehan  * THIS SOFTWARE IS PROVIDED BY NETAPP, INC ``AS IS'' AND
18366f6083SPeter Grehan  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19366f6083SPeter Grehan  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20366f6083SPeter Grehan  * ARE DISCLAIMED.  IN NO EVENT SHALL NETAPP, INC OR CONTRIBUTORS BE LIABLE
21366f6083SPeter Grehan  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22366f6083SPeter Grehan  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23366f6083SPeter Grehan  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24366f6083SPeter Grehan  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25366f6083SPeter Grehan  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26366f6083SPeter Grehan  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27366f6083SPeter Grehan  * SUCH DAMAGE.
28366f6083SPeter Grehan  *
29366f6083SPeter Grehan  * $FreeBSD$
30366f6083SPeter Grehan  */
31366f6083SPeter Grehan 
32366f6083SPeter Grehan #include <sys/cdefs.h>
33366f6083SPeter Grehan __FBSDID("$FreeBSD$");
34366f6083SPeter Grehan 
35483d953aSJohn Baldwin #include "opt_bhyve_snapshot.h"
36483d953aSJohn Baldwin 
37366f6083SPeter Grehan #include <sys/param.h>
38366f6083SPeter Grehan #include <sys/systm.h>
39366f6083SPeter Grehan #include <sys/smp.h>
40366f6083SPeter Grehan #include <sys/kernel.h>
41366f6083SPeter Grehan #include <sys/malloc.h>
42366f6083SPeter Grehan #include <sys/pcpu.h>
43366f6083SPeter Grehan #include <sys/proc.h>
443565b59eSNeel Natu #include <sys/sysctl.h>
45366f6083SPeter Grehan 
46366f6083SPeter Grehan #include <vm/vm.h>
47366f6083SPeter Grehan #include <vm/pmap.h>
48366f6083SPeter Grehan 
49366f6083SPeter Grehan #include <machine/psl.h>
50366f6083SPeter Grehan #include <machine/cpufunc.h>
518b287612SJohn Baldwin #include <machine/md_var.h>
529e2154ffSJohn Baldwin #include <machine/reg.h>
53366f6083SPeter Grehan #include <machine/segments.h>
54176666c2SNeel Natu #include <machine/smp.h>
55608f97c3SPeter Grehan #include <machine/specialreg.h>
56366f6083SPeter Grehan #include <machine/vmparam.h>
57366f6083SPeter Grehan 
58366f6083SPeter Grehan #include <machine/vmm.h>
59dc506506SNeel Natu #include <machine/vmm_dev.h>
60e813a873SNeel Natu #include <machine/vmm_instruction_emul.h>
61483d953aSJohn Baldwin #include <machine/vmm_snapshot.h>
62483d953aSJohn Baldwin 
63c3498942SNeel Natu #include "vmm_lapic.h"
64b01c2033SNeel Natu #include "vmm_host.h"
65762fd208STycho Nightingale #include "vmm_ioport.h"
66366f6083SPeter Grehan #include "vmm_ktr.h"
67366f6083SPeter Grehan #include "vmm_stat.h"
680775fbb4STycho Nightingale #include "vatpic.h"
69de5ea6b6SNeel Natu #include "vlapic.h"
70de5ea6b6SNeel Natu #include "vlapic_priv.h"
71366f6083SPeter Grehan 
72366f6083SPeter Grehan #include "ept.h"
73366f6083SPeter Grehan #include "vmx_cpufunc.h"
74366f6083SPeter Grehan #include "vmx.h"
75c3498942SNeel Natu #include "vmx_msr.h"
76366f6083SPeter Grehan #include "x86.h"
77366f6083SPeter Grehan #include "vmx_controls.h"
78366f6083SPeter Grehan 
79366f6083SPeter Grehan #define	PINBASED_CTLS_ONE_SETTING					\
80366f6083SPeter Grehan 	(PINBASED_EXTINT_EXITING	|				\
81366f6083SPeter Grehan 	 PINBASED_NMI_EXITING		|				\
82366f6083SPeter Grehan 	 PINBASED_VIRTUAL_NMI)
83366f6083SPeter Grehan #define	PINBASED_CTLS_ZERO_SETTING	0
84366f6083SPeter Grehan 
85366f6083SPeter Grehan #define PROCBASED_CTLS_WINDOW_SETTING					\
86366f6083SPeter Grehan 	(PROCBASED_INT_WINDOW_EXITING	|				\
87366f6083SPeter Grehan 	 PROCBASED_NMI_WINDOW_EXITING)
88366f6083SPeter Grehan 
89366f6083SPeter Grehan #define	PROCBASED_CTLS_ONE_SETTING					\
90366f6083SPeter Grehan 	(PROCBASED_SECONDARY_CONTROLS	|				\
9165145c7fSNeel Natu 	 PROCBASED_MWAIT_EXITING	|				\
9265145c7fSNeel Natu 	 PROCBASED_MONITOR_EXITING	|				\
93366f6083SPeter Grehan 	 PROCBASED_IO_EXITING		|				\
94366f6083SPeter Grehan 	 PROCBASED_MSR_BITMAPS		|				\
95594db002STycho Nightingale 	 PROCBASED_CTLS_WINDOW_SETTING	|				\
96594db002STycho Nightingale 	 PROCBASED_CR8_LOAD_EXITING	|				\
97594db002STycho Nightingale 	 PROCBASED_CR8_STORE_EXITING)
98366f6083SPeter Grehan #define	PROCBASED_CTLS_ZERO_SETTING	\
99366f6083SPeter Grehan 	(PROCBASED_CR3_LOAD_EXITING |	\
100366f6083SPeter Grehan 	PROCBASED_CR3_STORE_EXITING |	\
101366f6083SPeter Grehan 	PROCBASED_IO_BITMAPS)
102366f6083SPeter Grehan 
103366f6083SPeter Grehan #define	PROCBASED_CTLS2_ONE_SETTING	PROCBASED2_ENABLE_EPT
104366f6083SPeter Grehan #define	PROCBASED_CTLS2_ZERO_SETTING	0
105366f6083SPeter Grehan 
106d72978ecSNeel Natu #define	VM_EXIT_CTLS_ONE_SETTING					\
10765eefbe4SJohn Baldwin 	(VM_EXIT_SAVE_DEBUG_CONTROLS		|			\
10865eefbe4SJohn Baldwin 	VM_EXIT_HOST_LMA			|			\
109366f6083SPeter Grehan 	VM_EXIT_SAVE_EFER			|			\
110d72978ecSNeel Natu 	VM_EXIT_LOAD_EFER			|			\
111a318f7ddSNeel Natu 	VM_EXIT_ACKNOWLEDGE_INTERRUPT)
112d72978ecSNeel Natu 
11365eefbe4SJohn Baldwin #define	VM_EXIT_CTLS_ZERO_SETTING	0
114366f6083SPeter Grehan 
11565eefbe4SJohn Baldwin #define	VM_ENTRY_CTLS_ONE_SETTING					\
11665eefbe4SJohn Baldwin 	(VM_ENTRY_LOAD_DEBUG_CONTROLS		|			\
11765eefbe4SJohn Baldwin 	VM_ENTRY_LOAD_EFER)
118608f97c3SPeter Grehan 
119366f6083SPeter Grehan #define	VM_ENTRY_CTLS_ZERO_SETTING					\
12065eefbe4SJohn Baldwin 	(VM_ENTRY_INTO_SMM			|			\
121366f6083SPeter Grehan 	VM_ENTRY_DEACTIVATE_DUAL_MONITOR)
122366f6083SPeter Grehan 
123366f6083SPeter Grehan #define	HANDLED		1
124366f6083SPeter Grehan #define	UNHANDLED	0
125366f6083SPeter Grehan 
126de5ea6b6SNeel Natu static MALLOC_DEFINE(M_VMX, "vmx", "vmx");
127de5ea6b6SNeel Natu static MALLOC_DEFINE(M_VLAPIC, "vlapic", "vlapic");
128366f6083SPeter Grehan 
1293565b59eSNeel Natu SYSCTL_DECL(_hw_vmm);
130b40598c5SPawel Biernacki SYSCTL_NODE(_hw_vmm, OID_AUTO, vmx, CTLFLAG_RW | CTLFLAG_MPSAFE, NULL,
131b40598c5SPawel Biernacki     NULL);
1323565b59eSNeel Natu 
133b3996dd4SJohn Baldwin int vmxon_enabled[MAXCPU];
134366f6083SPeter Grehan static char vmxon_region[MAXCPU][PAGE_SIZE] __aligned(PAGE_SIZE);
135366f6083SPeter Grehan 
136366f6083SPeter Grehan static uint32_t pinbased_ctls, procbased_ctls, procbased_ctls2;
137366f6083SPeter Grehan static uint32_t exit_ctls, entry_ctls;
138366f6083SPeter Grehan 
139366f6083SPeter Grehan static uint64_t cr0_ones_mask, cr0_zeros_mask;
1403565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr0_ones_mask, CTLFLAG_RD,
1413565b59eSNeel Natu 	     &cr0_ones_mask, 0, NULL);
1423565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr0_zeros_mask, CTLFLAG_RD,
1433565b59eSNeel Natu 	     &cr0_zeros_mask, 0, NULL);
1443565b59eSNeel Natu 
145366f6083SPeter Grehan static uint64_t cr4_ones_mask, cr4_zeros_mask;
1463565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr4_ones_mask, CTLFLAG_RD,
1473565b59eSNeel Natu 	     &cr4_ones_mask, 0, NULL);
1483565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr4_zeros_mask, CTLFLAG_RD,
1493565b59eSNeel Natu 	     &cr4_zeros_mask, 0, NULL);
150366f6083SPeter Grehan 
1513565b59eSNeel Natu static int vmx_initialized;
1523565b59eSNeel Natu SYSCTL_INT(_hw_vmm_vmx, OID_AUTO, initialized, CTLFLAG_RD,
1533565b59eSNeel Natu 	   &vmx_initialized, 0, "Intel VMX initialized");
1543565b59eSNeel Natu 
155366f6083SPeter Grehan /*
156366f6083SPeter Grehan  * Optional capabilities
157366f6083SPeter Grehan  */
158b40598c5SPawel Biernacki static SYSCTL_NODE(_hw_vmm_vmx, OID_AUTO, cap,
159b40598c5SPawel Biernacki     CTLFLAG_RW | CTLFLAG_MPSAFE, NULL,
160b40598c5SPawel Biernacki     NULL);
16106fc6db9SJohn Baldwin 
162366f6083SPeter Grehan static int cap_halt_exit;
16306fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, halt_exit, CTLFLAG_RD, &cap_halt_exit, 0,
16406fc6db9SJohn Baldwin     "HLT triggers a VM-exit");
16506fc6db9SJohn Baldwin 
166366f6083SPeter Grehan static int cap_pause_exit;
16706fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, pause_exit, CTLFLAG_RD, &cap_pause_exit,
16806fc6db9SJohn Baldwin     0, "PAUSE triggers a VM-exit");
16906fc6db9SJohn Baldwin 
170f5f5f1e7SPeter Grehan static int cap_rdpid;
171f5f5f1e7SPeter Grehan SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, rdpid, CTLFLAG_RD, &cap_rdpid, 0,
172f5f5f1e7SPeter Grehan     "Guests are allowed to use RDPID");
173f5f5f1e7SPeter Grehan 
174f5f5f1e7SPeter Grehan static int cap_rdtscp;
175f5f5f1e7SPeter Grehan SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, rdtscp, CTLFLAG_RD, &cap_rdtscp, 0,
176f5f5f1e7SPeter Grehan     "Guests are allowed to use RDTSCP");
177f5f5f1e7SPeter Grehan 
178366f6083SPeter Grehan static int cap_unrestricted_guest;
17906fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, unrestricted_guest, CTLFLAG_RD,
18006fc6db9SJohn Baldwin     &cap_unrestricted_guest, 0, "Unrestricted guests");
18106fc6db9SJohn Baldwin 
182366f6083SPeter Grehan static int cap_monitor_trap;
18306fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, monitor_trap, CTLFLAG_RD,
18406fc6db9SJohn Baldwin     &cap_monitor_trap, 0, "Monitor trap flag");
18506fc6db9SJohn Baldwin 
18649cc03daSNeel Natu static int cap_invpcid;
18706fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, invpcid, CTLFLAG_RD, &cap_invpcid,
18806fc6db9SJohn Baldwin     0, "Guests are allowed to use INVPCID");
189366f6083SPeter Grehan 
1901bc51badSMichael Reifenberger static int tpr_shadowing;
1911bc51badSMichael Reifenberger SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, tpr_shadowing, CTLFLAG_RD,
1921bc51badSMichael Reifenberger     &tpr_shadowing, 0, "TPR shadowing support");
1931bc51badSMichael Reifenberger 
19488c4b8d1SNeel Natu static int virtual_interrupt_delivery;
19506fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, virtual_interrupt_delivery, CTLFLAG_RD,
19688c4b8d1SNeel Natu     &virtual_interrupt_delivery, 0, "APICv virtual interrupt delivery support");
19788c4b8d1SNeel Natu 
198176666c2SNeel Natu static int posted_interrupts;
19906fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, posted_interrupts, CTLFLAG_RD,
200176666c2SNeel Natu     &posted_interrupts, 0, "APICv posted interrupt support");
201176666c2SNeel Natu 
20218a2b08eSNeel Natu static int pirvec = -1;
203176666c2SNeel Natu SYSCTL_INT(_hw_vmm_vmx, OID_AUTO, posted_interrupt_vector, CTLFLAG_RD,
204176666c2SNeel Natu     &pirvec, 0, "APICv posted interrupt vector");
205176666c2SNeel Natu 
20645e51299SNeel Natu static struct unrhdr *vpid_unr;
20745e51299SNeel Natu static u_int vpid_alloc_failed;
20845e51299SNeel Natu SYSCTL_UINT(_hw_vmm_vmx, OID_AUTO, vpid_alloc_failed, CTLFLAG_RD,
20945e51299SNeel Natu 	    &vpid_alloc_failed, 0, NULL);
21045e51299SNeel Natu 
211d3588766SMark Johnston int guest_l1d_flush;
212c30578feSKonstantin Belousov SYSCTL_INT(_hw_vmm_vmx, OID_AUTO, l1d_flush, CTLFLAG_RD,
213c30578feSKonstantin Belousov     &guest_l1d_flush, 0, NULL);
214d3588766SMark Johnston int guest_l1d_flush_sw;
215c1141fbaSKonstantin Belousov SYSCTL_INT(_hw_vmm_vmx, OID_AUTO, l1d_flush_sw, CTLFLAG_RD,
216c1141fbaSKonstantin Belousov     &guest_l1d_flush_sw, 0, NULL);
217c30578feSKonstantin Belousov 
218c1141fbaSKonstantin Belousov static struct msr_entry msr_load_list[1] __aligned(16);
219c30578feSKonstantin Belousov 
22088c4b8d1SNeel Natu /*
2216ac73777STycho Nightingale  * The definitions of SDT probes for VMX.
2226ac73777STycho Nightingale  */
2236ac73777STycho Nightingale 
2246ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, entry,
2256ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2266ac73777STycho Nightingale 
2276ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, taskswitch,
2286ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "struct vm_task_switch *");
2296ac73777STycho Nightingale 
2306ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, craccess,
2316ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint64_t");
2326ac73777STycho Nightingale 
2336ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, rdmsr,
2346ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint32_t");
2356ac73777STycho Nightingale 
2366ac73777STycho Nightingale SDT_PROBE_DEFINE5(vmm, vmx, exit, wrmsr,
2376ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint32_t", "uint64_t");
2386ac73777STycho Nightingale 
2396ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, halt,
2406ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2416ac73777STycho Nightingale 
2426ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, mtrap,
2436ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2446ac73777STycho Nightingale 
2456ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, pause,
2466ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2476ac73777STycho Nightingale 
2486ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, intrwindow,
2496ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2506ac73777STycho Nightingale 
2516ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, interrupt,
2526ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint32_t");
2536ac73777STycho Nightingale 
2546ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, nmiwindow,
2556ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2566ac73777STycho Nightingale 
2576ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, inout,
2586ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2596ac73777STycho Nightingale 
2606ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, cpuid,
2616ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2626ac73777STycho Nightingale 
2636ac73777STycho Nightingale SDT_PROBE_DEFINE5(vmm, vmx, exit, exception,
2646ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint32_t", "int");
2656ac73777STycho Nightingale 
2666ac73777STycho Nightingale SDT_PROBE_DEFINE5(vmm, vmx, exit, nestedfault,
2676ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint64_t", "uint64_t");
2686ac73777STycho Nightingale 
2696ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, mmiofault,
2706ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint64_t");
2716ac73777STycho Nightingale 
2726ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, eoi,
2736ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2746ac73777STycho Nightingale 
2756ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, apicaccess,
2766ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2776ac73777STycho Nightingale 
2786ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, apicwrite,
2796ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "struct vlapic *");
2806ac73777STycho Nightingale 
2816ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, xsetbv,
2826ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2836ac73777STycho Nightingale 
2846ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, monitor,
2856ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2866ac73777STycho Nightingale 
2876ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, mwait,
2886ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2896ac73777STycho Nightingale 
29027d26457SAndrew Turner SDT_PROBE_DEFINE3(vmm, vmx, exit, vminsn,
29127d26457SAndrew Turner     "struct vmx *", "int", "struct vm_exit *");
29227d26457SAndrew Turner 
2936ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, unknown,
2946ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint32_t");
2956ac73777STycho Nightingale 
2966ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, return,
2976ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "int");
2986ac73777STycho Nightingale 
2996ac73777STycho Nightingale /*
30088c4b8d1SNeel Natu  * Use the last page below 4GB as the APIC access address. This address is
30188c4b8d1SNeel Natu  * occupied by the boot firmware so it is guaranteed that it will not conflict
30288c4b8d1SNeel Natu  * with a page in system memory.
30388c4b8d1SNeel Natu  */
30488c4b8d1SNeel Natu #define	APIC_ACCESS_ADDRESS	0xFFFFF000
30588c4b8d1SNeel Natu 
306d17b5104SNeel Natu static int vmx_getdesc(void *arg, int vcpu, int reg, struct seg_desc *desc);
307d17b5104SNeel Natu static int vmx_getreg(void *arg, int vcpu, int reg, uint64_t *retval);
308c3498942SNeel Natu static int vmxctx_setreg(struct vmxctx *vmxctx, int reg, uint64_t val);
30988c4b8d1SNeel Natu static void vmx_inject_pir(struct vlapic *vlapic);
310483d953aSJohn Baldwin #ifdef BHYVE_SNAPSHOT
311483d953aSJohn Baldwin static int vmx_restore_tsc(void *arg, int vcpu, uint64_t now);
312483d953aSJohn Baldwin #endif
31388c4b8d1SNeel Natu 
314f5f5f1e7SPeter Grehan static inline bool
315f5f5f1e7SPeter Grehan host_has_rdpid(void)
316f5f5f1e7SPeter Grehan {
317f5f5f1e7SPeter Grehan 	return ((cpu_stdext_feature2 & CPUID_STDEXT2_RDPID) != 0);
318f5f5f1e7SPeter Grehan }
319f5f5f1e7SPeter Grehan 
320f5f5f1e7SPeter Grehan static inline bool
321f5f5f1e7SPeter Grehan host_has_rdtscp(void)
322f5f5f1e7SPeter Grehan {
323f5f5f1e7SPeter Grehan 	return ((amd_feature & AMDID_RDTSCP) != 0);
324f5f5f1e7SPeter Grehan }
325f5f5f1e7SPeter Grehan 
326366f6083SPeter Grehan #ifdef KTR
327366f6083SPeter Grehan static const char *
328366f6083SPeter Grehan exit_reason_to_str(int reason)
329366f6083SPeter Grehan {
330366f6083SPeter Grehan 	static char reasonbuf[32];
331366f6083SPeter Grehan 
332366f6083SPeter Grehan 	switch (reason) {
333366f6083SPeter Grehan 	case EXIT_REASON_EXCEPTION:
334366f6083SPeter Grehan 		return "exception";
335366f6083SPeter Grehan 	case EXIT_REASON_EXT_INTR:
336366f6083SPeter Grehan 		return "extint";
337366f6083SPeter Grehan 	case EXIT_REASON_TRIPLE_FAULT:
338366f6083SPeter Grehan 		return "triplefault";
339366f6083SPeter Grehan 	case EXIT_REASON_INIT:
340366f6083SPeter Grehan 		return "init";
341366f6083SPeter Grehan 	case EXIT_REASON_SIPI:
342366f6083SPeter Grehan 		return "sipi";
343366f6083SPeter Grehan 	case EXIT_REASON_IO_SMI:
344366f6083SPeter Grehan 		return "iosmi";
345366f6083SPeter Grehan 	case EXIT_REASON_SMI:
346366f6083SPeter Grehan 		return "smi";
347366f6083SPeter Grehan 	case EXIT_REASON_INTR_WINDOW:
348366f6083SPeter Grehan 		return "intrwindow";
349366f6083SPeter Grehan 	case EXIT_REASON_NMI_WINDOW:
350366f6083SPeter Grehan 		return "nmiwindow";
351366f6083SPeter Grehan 	case EXIT_REASON_TASK_SWITCH:
352366f6083SPeter Grehan 		return "taskswitch";
353366f6083SPeter Grehan 	case EXIT_REASON_CPUID:
354366f6083SPeter Grehan 		return "cpuid";
355366f6083SPeter Grehan 	case EXIT_REASON_GETSEC:
356366f6083SPeter Grehan 		return "getsec";
357366f6083SPeter Grehan 	case EXIT_REASON_HLT:
358366f6083SPeter Grehan 		return "hlt";
359366f6083SPeter Grehan 	case EXIT_REASON_INVD:
360366f6083SPeter Grehan 		return "invd";
361366f6083SPeter Grehan 	case EXIT_REASON_INVLPG:
362366f6083SPeter Grehan 		return "invlpg";
363366f6083SPeter Grehan 	case EXIT_REASON_RDPMC:
364366f6083SPeter Grehan 		return "rdpmc";
365366f6083SPeter Grehan 	case EXIT_REASON_RDTSC:
366366f6083SPeter Grehan 		return "rdtsc";
367366f6083SPeter Grehan 	case EXIT_REASON_RSM:
368366f6083SPeter Grehan 		return "rsm";
369366f6083SPeter Grehan 	case EXIT_REASON_VMCALL:
370366f6083SPeter Grehan 		return "vmcall";
371366f6083SPeter Grehan 	case EXIT_REASON_VMCLEAR:
372366f6083SPeter Grehan 		return "vmclear";
373366f6083SPeter Grehan 	case EXIT_REASON_VMLAUNCH:
374366f6083SPeter Grehan 		return "vmlaunch";
375366f6083SPeter Grehan 	case EXIT_REASON_VMPTRLD:
376366f6083SPeter Grehan 		return "vmptrld";
377366f6083SPeter Grehan 	case EXIT_REASON_VMPTRST:
378366f6083SPeter Grehan 		return "vmptrst";
379366f6083SPeter Grehan 	case EXIT_REASON_VMREAD:
380366f6083SPeter Grehan 		return "vmread";
381366f6083SPeter Grehan 	case EXIT_REASON_VMRESUME:
382366f6083SPeter Grehan 		return "vmresume";
383366f6083SPeter Grehan 	case EXIT_REASON_VMWRITE:
384366f6083SPeter Grehan 		return "vmwrite";
385366f6083SPeter Grehan 	case EXIT_REASON_VMXOFF:
386366f6083SPeter Grehan 		return "vmxoff";
387366f6083SPeter Grehan 	case EXIT_REASON_VMXON:
388366f6083SPeter Grehan 		return "vmxon";
389366f6083SPeter Grehan 	case EXIT_REASON_CR_ACCESS:
390366f6083SPeter Grehan 		return "craccess";
391366f6083SPeter Grehan 	case EXIT_REASON_DR_ACCESS:
392366f6083SPeter Grehan 		return "draccess";
393366f6083SPeter Grehan 	case EXIT_REASON_INOUT:
394366f6083SPeter Grehan 		return "inout";
395366f6083SPeter Grehan 	case EXIT_REASON_RDMSR:
396366f6083SPeter Grehan 		return "rdmsr";
397366f6083SPeter Grehan 	case EXIT_REASON_WRMSR:
398366f6083SPeter Grehan 		return "wrmsr";
399366f6083SPeter Grehan 	case EXIT_REASON_INVAL_VMCS:
400366f6083SPeter Grehan 		return "invalvmcs";
401366f6083SPeter Grehan 	case EXIT_REASON_INVAL_MSR:
402366f6083SPeter Grehan 		return "invalmsr";
403366f6083SPeter Grehan 	case EXIT_REASON_MWAIT:
404366f6083SPeter Grehan 		return "mwait";
405366f6083SPeter Grehan 	case EXIT_REASON_MTF:
406366f6083SPeter Grehan 		return "mtf";
407366f6083SPeter Grehan 	case EXIT_REASON_MONITOR:
408366f6083SPeter Grehan 		return "monitor";
409366f6083SPeter Grehan 	case EXIT_REASON_PAUSE:
410366f6083SPeter Grehan 		return "pause";
411b0538143SNeel Natu 	case EXIT_REASON_MCE_DURING_ENTRY:
412b0538143SNeel Natu 		return "mce-during-entry";
413366f6083SPeter Grehan 	case EXIT_REASON_TPR:
414366f6083SPeter Grehan 		return "tpr";
41588c4b8d1SNeel Natu 	case EXIT_REASON_APIC_ACCESS:
41688c4b8d1SNeel Natu 		return "apic-access";
417366f6083SPeter Grehan 	case EXIT_REASON_GDTR_IDTR:
418366f6083SPeter Grehan 		return "gdtridtr";
419366f6083SPeter Grehan 	case EXIT_REASON_LDTR_TR:
420366f6083SPeter Grehan 		return "ldtrtr";
421366f6083SPeter Grehan 	case EXIT_REASON_EPT_FAULT:
422366f6083SPeter Grehan 		return "eptfault";
423366f6083SPeter Grehan 	case EXIT_REASON_EPT_MISCONFIG:
424366f6083SPeter Grehan 		return "eptmisconfig";
425366f6083SPeter Grehan 	case EXIT_REASON_INVEPT:
426366f6083SPeter Grehan 		return "invept";
427366f6083SPeter Grehan 	case EXIT_REASON_RDTSCP:
428366f6083SPeter Grehan 		return "rdtscp";
429366f6083SPeter Grehan 	case EXIT_REASON_VMX_PREEMPT:
430366f6083SPeter Grehan 		return "vmxpreempt";
431366f6083SPeter Grehan 	case EXIT_REASON_INVVPID:
432366f6083SPeter Grehan 		return "invvpid";
433366f6083SPeter Grehan 	case EXIT_REASON_WBINVD:
434366f6083SPeter Grehan 		return "wbinvd";
435366f6083SPeter Grehan 	case EXIT_REASON_XSETBV:
436366f6083SPeter Grehan 		return "xsetbv";
43788c4b8d1SNeel Natu 	case EXIT_REASON_APIC_WRITE:
43888c4b8d1SNeel Natu 		return "apic-write";
439366f6083SPeter Grehan 	default:
440366f6083SPeter Grehan 		snprintf(reasonbuf, sizeof(reasonbuf), "%d", reason);
441366f6083SPeter Grehan 		return (reasonbuf);
442366f6083SPeter Grehan 	}
443366f6083SPeter Grehan }
444366f6083SPeter Grehan #endif	/* KTR */
445366f6083SPeter Grehan 
446159dd56fSNeel Natu static int
447159dd56fSNeel Natu vmx_allow_x2apic_msrs(struct vmx *vmx)
448159dd56fSNeel Natu {
449159dd56fSNeel Natu 	int i, error;
450159dd56fSNeel Natu 
451159dd56fSNeel Natu 	error = 0;
452159dd56fSNeel Natu 
453159dd56fSNeel Natu 	/*
454159dd56fSNeel Natu 	 * Allow readonly access to the following x2APIC MSRs from the guest.
455159dd56fSNeel Natu 	 */
456159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_ID);
457159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_VERSION);
458159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LDR);
459159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_SVR);
460159dd56fSNeel Natu 
461159dd56fSNeel Natu 	for (i = 0; i < 8; i++)
462159dd56fSNeel Natu 		error += guest_msr_ro(vmx, MSR_APIC_ISR0 + i);
463159dd56fSNeel Natu 
464159dd56fSNeel Natu 	for (i = 0; i < 8; i++)
465159dd56fSNeel Natu 		error += guest_msr_ro(vmx, MSR_APIC_TMR0 + i);
466159dd56fSNeel Natu 
467159dd56fSNeel Natu 	for (i = 0; i < 8; i++)
468159dd56fSNeel Natu 		error += guest_msr_ro(vmx, MSR_APIC_IRR0 + i);
469159dd56fSNeel Natu 
470159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_ESR);
471159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_TIMER);
472159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_THERMAL);
473159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_PCINT);
474159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_LINT0);
475159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_LINT1);
476159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_ERROR);
477159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_ICR_TIMER);
478159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_DCR_TIMER);
479159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_ICR);
480159dd56fSNeel Natu 
481159dd56fSNeel Natu 	/*
482159dd56fSNeel Natu 	 * Allow TPR, EOI and SELF_IPI MSRs to be read and written by the guest.
483159dd56fSNeel Natu 	 *
484159dd56fSNeel Natu 	 * These registers get special treatment described in the section
485159dd56fSNeel Natu 	 * "Virtualizing MSR-Based APIC Accesses".
486159dd56fSNeel Natu 	 */
487159dd56fSNeel Natu 	error += guest_msr_rw(vmx, MSR_APIC_TPR);
488159dd56fSNeel Natu 	error += guest_msr_rw(vmx, MSR_APIC_EOI);
489159dd56fSNeel Natu 	error += guest_msr_rw(vmx, MSR_APIC_SELF_IPI);
490159dd56fSNeel Natu 
491159dd56fSNeel Natu 	return (error);
492159dd56fSNeel Natu }
493159dd56fSNeel Natu 
494366f6083SPeter Grehan u_long
495366f6083SPeter Grehan vmx_fix_cr0(u_long cr0)
496366f6083SPeter Grehan {
497366f6083SPeter Grehan 
498366f6083SPeter Grehan 	return ((cr0 | cr0_ones_mask) & ~cr0_zeros_mask);
499366f6083SPeter Grehan }
500366f6083SPeter Grehan 
501366f6083SPeter Grehan u_long
502366f6083SPeter Grehan vmx_fix_cr4(u_long cr4)
503366f6083SPeter Grehan {
504366f6083SPeter Grehan 
505366f6083SPeter Grehan 	return ((cr4 | cr4_ones_mask) & ~cr4_zeros_mask);
506366f6083SPeter Grehan }
507366f6083SPeter Grehan 
508366f6083SPeter Grehan static void
50945e51299SNeel Natu vpid_free(int vpid)
51045e51299SNeel Natu {
51145e51299SNeel Natu 	if (vpid < 0 || vpid > 0xffff)
51245e51299SNeel Natu 		panic("vpid_free: invalid vpid %d", vpid);
51345e51299SNeel Natu 
51445e51299SNeel Natu 	/*
51545e51299SNeel Natu 	 * VPIDs [0,VM_MAXCPU] are special and are not allocated from
51645e51299SNeel Natu 	 * the unit number allocator.
51745e51299SNeel Natu 	 */
51845e51299SNeel Natu 
51945e51299SNeel Natu 	if (vpid > VM_MAXCPU)
52045e51299SNeel Natu 		free_unr(vpid_unr, vpid);
52145e51299SNeel Natu }
52245e51299SNeel Natu 
52345e51299SNeel Natu static void
52445e51299SNeel Natu vpid_alloc(uint16_t *vpid, int num)
52545e51299SNeel Natu {
52645e51299SNeel Natu 	int i, x;
52745e51299SNeel Natu 
52845e51299SNeel Natu 	if (num <= 0 || num > VM_MAXCPU)
52945e51299SNeel Natu 		panic("invalid number of vpids requested: %d", num);
53045e51299SNeel Natu 
53145e51299SNeel Natu 	/*
53245e51299SNeel Natu 	 * If the "enable vpid" execution control is not enabled then the
53345e51299SNeel Natu 	 * VPID is required to be 0 for all vcpus.
53445e51299SNeel Natu 	 */
53545e51299SNeel Natu 	if ((procbased_ctls2 & PROCBASED2_ENABLE_VPID) == 0) {
53645e51299SNeel Natu 		for (i = 0; i < num; i++)
53745e51299SNeel Natu 			vpid[i] = 0;
53845e51299SNeel Natu 		return;
53945e51299SNeel Natu 	}
54045e51299SNeel Natu 
54145e51299SNeel Natu 	/*
54245e51299SNeel Natu 	 * Allocate a unique VPID for each vcpu from the unit number allocator.
54345e51299SNeel Natu 	 */
54445e51299SNeel Natu 	for (i = 0; i < num; i++) {
54545e51299SNeel Natu 		x = alloc_unr(vpid_unr);
54645e51299SNeel Natu 		if (x == -1)
54745e51299SNeel Natu 			break;
54845e51299SNeel Natu 		else
54945e51299SNeel Natu 			vpid[i] = x;
55045e51299SNeel Natu 	}
55145e51299SNeel Natu 
55245e51299SNeel Natu 	if (i < num) {
55345e51299SNeel Natu 		atomic_add_int(&vpid_alloc_failed, 1);
55445e51299SNeel Natu 
55545e51299SNeel Natu 		/*
55645e51299SNeel Natu 		 * If the unit number allocator does not have enough unique
55745e51299SNeel Natu 		 * VPIDs then we need to allocate from the [1,VM_MAXCPU] range.
55845e51299SNeel Natu 		 *
55945e51299SNeel Natu 		 * These VPIDs are not be unique across VMs but this does not
56045e51299SNeel Natu 		 * affect correctness because the combined mappings are also
56145e51299SNeel Natu 		 * tagged with the EP4TA which is unique for each VM.
56245e51299SNeel Natu 		 *
56345e51299SNeel Natu 		 * It is still sub-optimal because the invvpid will invalidate
56445e51299SNeel Natu 		 * combined mappings for a particular VPID across all EP4TAs.
56545e51299SNeel Natu 		 */
56645e51299SNeel Natu 		while (i-- > 0)
56745e51299SNeel Natu 			vpid_free(vpid[i]);
56845e51299SNeel Natu 
56945e51299SNeel Natu 		for (i = 0; i < num; i++)
57045e51299SNeel Natu 			vpid[i] = i + 1;
57145e51299SNeel Natu 	}
57245e51299SNeel Natu }
57345e51299SNeel Natu 
57445e51299SNeel Natu static void
57545e51299SNeel Natu vpid_init(void)
57645e51299SNeel Natu {
57745e51299SNeel Natu 	/*
57845e51299SNeel Natu 	 * VPID 0 is required when the "enable VPID" execution control is
57945e51299SNeel Natu 	 * disabled.
58045e51299SNeel Natu 	 *
58145e51299SNeel Natu 	 * VPIDs [1,VM_MAXCPU] are used as the "overflow namespace" when the
58245e51299SNeel Natu 	 * unit number allocator does not have sufficient unique VPIDs to
58345e51299SNeel Natu 	 * satisfy the allocation.
58445e51299SNeel Natu 	 *
58545e51299SNeel Natu 	 * The remaining VPIDs are managed by the unit number allocator.
58645e51299SNeel Natu 	 */
58745e51299SNeel Natu 	vpid_unr = new_unrhdr(VM_MAXCPU + 1, 0xffff, NULL);
58845e51299SNeel Natu }
58945e51299SNeel Natu 
59045e51299SNeel Natu static void
591366f6083SPeter Grehan vmx_disable(void *arg __unused)
592366f6083SPeter Grehan {
593366f6083SPeter Grehan 	struct invvpid_desc invvpid_desc = { 0 };
594366f6083SPeter Grehan 	struct invept_desc invept_desc = { 0 };
595366f6083SPeter Grehan 
596366f6083SPeter Grehan 	if (vmxon_enabled[curcpu]) {
597366f6083SPeter Grehan 		/*
598366f6083SPeter Grehan 		 * See sections 25.3.3.3 and 25.3.3.4 in Intel Vol 3b.
599366f6083SPeter Grehan 		 *
600366f6083SPeter Grehan 		 * VMXON or VMXOFF are not required to invalidate any TLB
601366f6083SPeter Grehan 		 * caching structures. This prevents potential retention of
602366f6083SPeter Grehan 		 * cached information in the TLB between distinct VMX episodes.
603366f6083SPeter Grehan 		 */
604366f6083SPeter Grehan 		invvpid(INVVPID_TYPE_ALL_CONTEXTS, invvpid_desc);
605366f6083SPeter Grehan 		invept(INVEPT_TYPE_ALL_CONTEXTS, invept_desc);
606366f6083SPeter Grehan 		vmxoff();
607366f6083SPeter Grehan 	}
608366f6083SPeter Grehan 	load_cr4(rcr4() & ~CR4_VMXE);
609366f6083SPeter Grehan }
610366f6083SPeter Grehan 
611366f6083SPeter Grehan static int
612366f6083SPeter Grehan vmx_cleanup(void)
613366f6083SPeter Grehan {
614366f6083SPeter Grehan 
61518a2b08eSNeel Natu 	if (pirvec >= 0)
61618a2b08eSNeel Natu 		lapic_ipi_free(pirvec);
617176666c2SNeel Natu 
61845e51299SNeel Natu 	if (vpid_unr != NULL) {
61945e51299SNeel Natu 		delete_unrhdr(vpid_unr);
62045e51299SNeel Natu 		vpid_unr = NULL;
62145e51299SNeel Natu 	}
62245e51299SNeel Natu 
623c1141fbaSKonstantin Belousov 	if (nmi_flush_l1d_sw == 1)
624c1141fbaSKonstantin Belousov 		nmi_flush_l1d_sw = 0;
625c1141fbaSKonstantin Belousov 
626366f6083SPeter Grehan 	smp_rendezvous(NULL, vmx_disable, NULL, NULL);
627366f6083SPeter Grehan 
628366f6083SPeter Grehan 	return (0);
629366f6083SPeter Grehan }
630366f6083SPeter Grehan 
631366f6083SPeter Grehan static void
632366f6083SPeter Grehan vmx_enable(void *arg __unused)
633366f6083SPeter Grehan {
634366f6083SPeter Grehan 	int error;
63511669a68STycho Nightingale 	uint64_t feature_control;
63611669a68STycho Nightingale 
63711669a68STycho Nightingale 	feature_control = rdmsr(MSR_IA32_FEATURE_CONTROL);
63811669a68STycho Nightingale 	if ((feature_control & IA32_FEATURE_CONTROL_LOCK) == 0 ||
63911669a68STycho Nightingale 	    (feature_control & IA32_FEATURE_CONTROL_VMX_EN) == 0) {
64011669a68STycho Nightingale 		wrmsr(MSR_IA32_FEATURE_CONTROL,
64111669a68STycho Nightingale 		    feature_control | IA32_FEATURE_CONTROL_VMX_EN |
64211669a68STycho Nightingale 		    IA32_FEATURE_CONTROL_LOCK);
64311669a68STycho Nightingale 	}
644366f6083SPeter Grehan 
645366f6083SPeter Grehan 	load_cr4(rcr4() | CR4_VMXE);
646366f6083SPeter Grehan 
647366f6083SPeter Grehan 	*(uint32_t *)vmxon_region[curcpu] = vmx_revision();
648366f6083SPeter Grehan 	error = vmxon(vmxon_region[curcpu]);
649366f6083SPeter Grehan 	if (error == 0)
650366f6083SPeter Grehan 		vmxon_enabled[curcpu] = 1;
651366f6083SPeter Grehan }
652366f6083SPeter Grehan 
65363e62d39SJohn Baldwin static void
65463e62d39SJohn Baldwin vmx_restore(void)
65563e62d39SJohn Baldwin {
65663e62d39SJohn Baldwin 
65763e62d39SJohn Baldwin 	if (vmxon_enabled[curcpu])
65863e62d39SJohn Baldwin 		vmxon(vmxon_region[curcpu]);
65963e62d39SJohn Baldwin }
66063e62d39SJohn Baldwin 
661366f6083SPeter Grehan static int
662add611fdSNeel Natu vmx_init(int ipinum)
663366f6083SPeter Grehan {
6641bc51badSMichael Reifenberger 	int error;
665d17b5104SNeel Natu 	uint64_t basic, fixed0, fixed1, feature_control;
66688c4b8d1SNeel Natu 	uint32_t tmp, procbased2_vid_bits;
667366f6083SPeter Grehan 
668366f6083SPeter Grehan 	/* CPUID.1:ECX[bit 5] must be 1 for processor to support VMX */
6698b287612SJohn Baldwin 	if (!(cpu_feature2 & CPUID2_VMX)) {
670366f6083SPeter Grehan 		printf("vmx_init: processor does not support VMX operation\n");
671366f6083SPeter Grehan 		return (ENXIO);
672366f6083SPeter Grehan 	}
673366f6083SPeter Grehan 
6744bff7fadSNeel Natu 	/*
6754bff7fadSNeel Natu 	 * Verify that MSR_IA32_FEATURE_CONTROL lock and VMXON enable bits
6764bff7fadSNeel Natu 	 * are set (bits 0 and 2 respectively).
6774bff7fadSNeel Natu 	 */
6784bff7fadSNeel Natu 	feature_control = rdmsr(MSR_IA32_FEATURE_CONTROL);
67911669a68STycho Nightingale 	if ((feature_control & IA32_FEATURE_CONTROL_LOCK) == 1 &&
680150369abSNeel Natu 	    (feature_control & IA32_FEATURE_CONTROL_VMX_EN) == 0) {
6814bff7fadSNeel Natu 		printf("vmx_init: VMX operation disabled by BIOS\n");
6824bff7fadSNeel Natu 		return (ENXIO);
6834bff7fadSNeel Natu 	}
6844bff7fadSNeel Natu 
685d17b5104SNeel Natu 	/*
686d17b5104SNeel Natu 	 * Verify capabilities MSR_VMX_BASIC:
687d17b5104SNeel Natu 	 * - bit 54 indicates support for INS/OUTS decoding
688d17b5104SNeel Natu 	 */
689d17b5104SNeel Natu 	basic = rdmsr(MSR_VMX_BASIC);
690d17b5104SNeel Natu 	if ((basic & (1UL << 54)) == 0) {
691d17b5104SNeel Natu 		printf("vmx_init: processor does not support desired basic "
692d17b5104SNeel Natu 		    "capabilities\n");
693d17b5104SNeel Natu 		return (EINVAL);
694d17b5104SNeel Natu 	}
695d17b5104SNeel Natu 
696366f6083SPeter Grehan 	/* Check support for primary processor-based VM-execution controls */
697366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
698366f6083SPeter Grehan 			       MSR_VMX_TRUE_PROCBASED_CTLS,
699366f6083SPeter Grehan 			       PROCBASED_CTLS_ONE_SETTING,
700366f6083SPeter Grehan 			       PROCBASED_CTLS_ZERO_SETTING, &procbased_ctls);
701366f6083SPeter Grehan 	if (error) {
702366f6083SPeter Grehan 		printf("vmx_init: processor does not support desired primary "
703366f6083SPeter Grehan 		       "processor-based controls\n");
704366f6083SPeter Grehan 		return (error);
705366f6083SPeter Grehan 	}
706366f6083SPeter Grehan 
707366f6083SPeter Grehan 	/* Clear the processor-based ctl bits that are set on demand */
708366f6083SPeter Grehan 	procbased_ctls &= ~PROCBASED_CTLS_WINDOW_SETTING;
709366f6083SPeter Grehan 
710366f6083SPeter Grehan 	/* Check support for secondary processor-based VM-execution controls */
711366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2,
712366f6083SPeter Grehan 			       MSR_VMX_PROCBASED_CTLS2,
713366f6083SPeter Grehan 			       PROCBASED_CTLS2_ONE_SETTING,
714366f6083SPeter Grehan 			       PROCBASED_CTLS2_ZERO_SETTING, &procbased_ctls2);
715366f6083SPeter Grehan 	if (error) {
716366f6083SPeter Grehan 		printf("vmx_init: processor does not support desired secondary "
717366f6083SPeter Grehan 		       "processor-based controls\n");
718366f6083SPeter Grehan 		return (error);
719366f6083SPeter Grehan 	}
720366f6083SPeter Grehan 
721366f6083SPeter Grehan 	/* Check support for VPID */
722366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2, MSR_VMX_PROCBASED_CTLS2,
723366f6083SPeter Grehan 			       PROCBASED2_ENABLE_VPID, 0, &tmp);
724366f6083SPeter Grehan 	if (error == 0)
725366f6083SPeter Grehan 		procbased_ctls2 |= PROCBASED2_ENABLE_VPID;
726366f6083SPeter Grehan 
727366f6083SPeter Grehan 	/* Check support for pin-based VM-execution controls */
728366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PINBASED_CTLS,
729366f6083SPeter Grehan 			       MSR_VMX_TRUE_PINBASED_CTLS,
730366f6083SPeter Grehan 			       PINBASED_CTLS_ONE_SETTING,
731366f6083SPeter Grehan 			       PINBASED_CTLS_ZERO_SETTING, &pinbased_ctls);
732366f6083SPeter Grehan 	if (error) {
733366f6083SPeter Grehan 		printf("vmx_init: processor does not support desired "
734366f6083SPeter Grehan 		       "pin-based controls\n");
735366f6083SPeter Grehan 		return (error);
736366f6083SPeter Grehan 	}
737366f6083SPeter Grehan 
738366f6083SPeter Grehan 	/* Check support for VM-exit controls */
739366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_EXIT_CTLS, MSR_VMX_TRUE_EXIT_CTLS,
740366f6083SPeter Grehan 			       VM_EXIT_CTLS_ONE_SETTING,
741366f6083SPeter Grehan 			       VM_EXIT_CTLS_ZERO_SETTING,
742366f6083SPeter Grehan 			       &exit_ctls);
743366f6083SPeter Grehan 	if (error) {
744366f6083SPeter Grehan 		printf("vmx_init: processor does not support desired "
745366f6083SPeter Grehan 		    "exit controls\n");
746366f6083SPeter Grehan 		return (error);
747366f6083SPeter Grehan 	}
748366f6083SPeter Grehan 
749366f6083SPeter Grehan 	/* Check support for VM-entry controls */
750d72978ecSNeel Natu 	error = vmx_set_ctlreg(MSR_VMX_ENTRY_CTLS, MSR_VMX_TRUE_ENTRY_CTLS,
751d72978ecSNeel Natu 	    VM_ENTRY_CTLS_ONE_SETTING, VM_ENTRY_CTLS_ZERO_SETTING,
752366f6083SPeter Grehan 	    &entry_ctls);
753366f6083SPeter Grehan 	if (error) {
754366f6083SPeter Grehan 		printf("vmx_init: processor does not support desired "
755366f6083SPeter Grehan 		    "entry controls\n");
756366f6083SPeter Grehan 		return (error);
757366f6083SPeter Grehan 	}
758366f6083SPeter Grehan 
759366f6083SPeter Grehan 	/*
760366f6083SPeter Grehan 	 * Check support for optional features by testing them
761366f6083SPeter Grehan 	 * as individual bits
762366f6083SPeter Grehan 	 */
763366f6083SPeter Grehan 	cap_halt_exit = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
764366f6083SPeter Grehan 					MSR_VMX_TRUE_PROCBASED_CTLS,
765366f6083SPeter Grehan 					PROCBASED_HLT_EXITING, 0,
766366f6083SPeter Grehan 					&tmp) == 0);
767366f6083SPeter Grehan 
768366f6083SPeter Grehan 	cap_monitor_trap = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
769366f6083SPeter Grehan 					MSR_VMX_PROCBASED_CTLS,
770366f6083SPeter Grehan 					PROCBASED_MTF, 0,
771366f6083SPeter Grehan 					&tmp) == 0);
772366f6083SPeter Grehan 
773366f6083SPeter Grehan 	cap_pause_exit = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
774366f6083SPeter Grehan 					 MSR_VMX_TRUE_PROCBASED_CTLS,
775366f6083SPeter Grehan 					 PROCBASED_PAUSE_EXITING, 0,
776366f6083SPeter Grehan 					 &tmp) == 0);
777366f6083SPeter Grehan 
778f5f5f1e7SPeter Grehan 	/*
779f5f5f1e7SPeter Grehan 	 * Check support for RDPID and/or RDTSCP.
780f5f5f1e7SPeter Grehan 	 *
781f5f5f1e7SPeter Grehan 	 * Support a pass-through-based implementation of these via the
782f5f5f1e7SPeter Grehan 	 * "enable RDTSCP" VM-execution control and the "RDTSC exiting"
783f5f5f1e7SPeter Grehan 	 * VM-execution control.
784f5f5f1e7SPeter Grehan 	 *
785f5f5f1e7SPeter Grehan 	 * The "enable RDTSCP" VM-execution control applies to both RDPID
786f5f5f1e7SPeter Grehan 	 * and RDTSCP (see SDM volume 3, section 25.3, "Changes to
787f5f5f1e7SPeter Grehan 	 * Instruction Behavior in VMX Non-root operation"); this is why
788f5f5f1e7SPeter Grehan 	 * only this VM-execution control needs to be enabled in order to
789f5f5f1e7SPeter Grehan 	 * enable passing through whichever of RDPID and/or RDTSCP are
790f5f5f1e7SPeter Grehan 	 * supported by the host.
791f5f5f1e7SPeter Grehan 	 *
792f5f5f1e7SPeter Grehan 	 * The "RDTSC exiting" VM-execution control applies to both RDTSC
793f5f5f1e7SPeter Grehan 	 * and RDTSCP (again, per SDM volume 3, section 25.3), and is
794f5f5f1e7SPeter Grehan 	 * already set up for RDTSC and RDTSCP pass-through by the current
795f5f5f1e7SPeter Grehan 	 * implementation of RDTSC.
796f5f5f1e7SPeter Grehan 	 *
797f5f5f1e7SPeter Grehan 	 * Although RDPID and RDTSCP are optional capabilities, since there
798f5f5f1e7SPeter Grehan 	 * does not currently seem to be a use case for enabling/disabling
799f5f5f1e7SPeter Grehan 	 * these via libvmmapi, choose not to support this and, instead,
800f5f5f1e7SPeter Grehan 	 * just statically always enable or always disable this support
801f5f5f1e7SPeter Grehan 	 * across all vCPUs on all VMs. (Note that there may be some
802f5f5f1e7SPeter Grehan 	 * complications to providing this functionality, e.g., the MSR
803f5f5f1e7SPeter Grehan 	 * bitmap is currently per-VM rather than per-vCPU while the
804f5f5f1e7SPeter Grehan 	 * capability API wants to be able to control capabilities on a
805f5f5f1e7SPeter Grehan 	 * per-vCPU basis).
806f5f5f1e7SPeter Grehan 	 */
807f5f5f1e7SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2,
808f5f5f1e7SPeter Grehan 			       MSR_VMX_PROCBASED_CTLS2,
809f5f5f1e7SPeter Grehan 			       PROCBASED2_ENABLE_RDTSCP, 0, &tmp);
810f5f5f1e7SPeter Grehan 	cap_rdpid = error == 0 && host_has_rdpid();
811f5f5f1e7SPeter Grehan 	cap_rdtscp = error == 0 && host_has_rdtscp();
812f5f5f1e7SPeter Grehan 	if (cap_rdpid || cap_rdtscp)
813f5f5f1e7SPeter Grehan 		procbased_ctls2 |= PROCBASED2_ENABLE_RDTSCP;
814f5f5f1e7SPeter Grehan 
815366f6083SPeter Grehan 	cap_unrestricted_guest = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2,
816366f6083SPeter Grehan 					MSR_VMX_PROCBASED_CTLS2,
817366f6083SPeter Grehan 					PROCBASED2_UNRESTRICTED_GUEST, 0,
818366f6083SPeter Grehan 				        &tmp) == 0);
819366f6083SPeter Grehan 
82049cc03daSNeel Natu 	cap_invpcid = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2,
82149cc03daSNeel Natu 	    MSR_VMX_PROCBASED_CTLS2, PROCBASED2_ENABLE_INVPCID, 0,
82249cc03daSNeel Natu 	    &tmp) == 0);
82349cc03daSNeel Natu 
82488c4b8d1SNeel Natu 	/*
8251bc51badSMichael Reifenberger 	 * Check support for TPR shadow.
8261bc51badSMichael Reifenberger 	 */
8271bc51badSMichael Reifenberger 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
8281bc51badSMichael Reifenberger 	    MSR_VMX_TRUE_PROCBASED_CTLS, PROCBASED_USE_TPR_SHADOW, 0,
8291bc51badSMichael Reifenberger 	    &tmp);
8301bc51badSMichael Reifenberger 	if (error == 0) {
8311bc51badSMichael Reifenberger 		tpr_shadowing = 1;
8321bc51badSMichael Reifenberger 		TUNABLE_INT_FETCH("hw.vmm.vmx.use_tpr_shadowing",
8331bc51badSMichael Reifenberger 		    &tpr_shadowing);
8341bc51badSMichael Reifenberger 	}
8351bc51badSMichael Reifenberger 
8361bc51badSMichael Reifenberger 	if (tpr_shadowing) {
8371bc51badSMichael Reifenberger 		procbased_ctls |= PROCBASED_USE_TPR_SHADOW;
8381bc51badSMichael Reifenberger 		procbased_ctls &= ~PROCBASED_CR8_LOAD_EXITING;
8391bc51badSMichael Reifenberger 		procbased_ctls &= ~PROCBASED_CR8_STORE_EXITING;
8401bc51badSMichael Reifenberger 	}
8411bc51badSMichael Reifenberger 
8421bc51badSMichael Reifenberger 	/*
84388c4b8d1SNeel Natu 	 * Check support for virtual interrupt delivery.
84488c4b8d1SNeel Natu 	 */
84588c4b8d1SNeel Natu 	procbased2_vid_bits = (PROCBASED2_VIRTUALIZE_APIC_ACCESSES |
84688c4b8d1SNeel Natu 	    PROCBASED2_VIRTUALIZE_X2APIC_MODE |
84788c4b8d1SNeel Natu 	    PROCBASED2_APIC_REGISTER_VIRTUALIZATION |
84888c4b8d1SNeel Natu 	    PROCBASED2_VIRTUAL_INTERRUPT_DELIVERY);
84988c4b8d1SNeel Natu 
85088c4b8d1SNeel Natu 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2, MSR_VMX_PROCBASED_CTLS2,
85188c4b8d1SNeel Natu 	    procbased2_vid_bits, 0, &tmp);
8521bc51badSMichael Reifenberger 	if (error == 0 && tpr_shadowing) {
85388c4b8d1SNeel Natu 		virtual_interrupt_delivery = 1;
85488c4b8d1SNeel Natu 		TUNABLE_INT_FETCH("hw.vmm.vmx.use_apic_vid",
85588c4b8d1SNeel Natu 		    &virtual_interrupt_delivery);
85688c4b8d1SNeel Natu 	}
85788c4b8d1SNeel Natu 
85888c4b8d1SNeel Natu 	if (virtual_interrupt_delivery) {
85988c4b8d1SNeel Natu 		procbased_ctls |= PROCBASED_USE_TPR_SHADOW;
86088c4b8d1SNeel Natu 		procbased_ctls2 |= procbased2_vid_bits;
86188c4b8d1SNeel Natu 		procbased_ctls2 &= ~PROCBASED2_VIRTUALIZE_X2APIC_MODE;
862176666c2SNeel Natu 
863176666c2SNeel Natu 		/*
864176666c2SNeel Natu 		 * Check for Posted Interrupts only if Virtual Interrupt
865176666c2SNeel Natu 		 * Delivery is enabled.
866176666c2SNeel Natu 		 */
867176666c2SNeel Natu 		error = vmx_set_ctlreg(MSR_VMX_PINBASED_CTLS,
868176666c2SNeel Natu 		    MSR_VMX_TRUE_PINBASED_CTLS, PINBASED_POSTED_INTERRUPT, 0,
869176666c2SNeel Natu 		    &tmp);
870176666c2SNeel Natu 		if (error == 0) {
871bd50262fSKonstantin Belousov 			pirvec = lapic_ipi_alloc(pti ? &IDTVEC(justreturn1_pti) :
872bd50262fSKonstantin Belousov 			    &IDTVEC(justreturn));
87318a2b08eSNeel Natu 			if (pirvec < 0) {
874176666c2SNeel Natu 				if (bootverbose) {
875176666c2SNeel Natu 					printf("vmx_init: unable to allocate "
876176666c2SNeel Natu 					    "posted interrupt vector\n");
87788c4b8d1SNeel Natu 				}
878176666c2SNeel Natu 			} else {
879176666c2SNeel Natu 				posted_interrupts = 1;
880176666c2SNeel Natu 				TUNABLE_INT_FETCH("hw.vmm.vmx.use_apic_pir",
881176666c2SNeel Natu 				    &posted_interrupts);
882176666c2SNeel Natu 			}
883176666c2SNeel Natu 		}
884176666c2SNeel Natu 	}
885176666c2SNeel Natu 
886176666c2SNeel Natu 	if (posted_interrupts)
887176666c2SNeel Natu 		    pinbased_ctls |= PINBASED_POSTED_INTERRUPT;
88849cc03daSNeel Natu 
889366f6083SPeter Grehan 	/* Initialize EPT */
890add611fdSNeel Natu 	error = ept_init(ipinum);
891366f6083SPeter Grehan 	if (error) {
892366f6083SPeter Grehan 		printf("vmx_init: ept initialization failed (%d)\n", error);
893366f6083SPeter Grehan 		return (error);
894366f6083SPeter Grehan 	}
895366f6083SPeter Grehan 
89623437573SKonstantin Belousov 	guest_l1d_flush = (cpu_ia32_arch_caps &
89723437573SKonstantin Belousov 	    IA32_ARCH_CAP_SKIP_L1DFL_VMENTRY) == 0;
898c30578feSKonstantin Belousov 	TUNABLE_INT_FETCH("hw.vmm.l1d_flush", &guest_l1d_flush);
899c1141fbaSKonstantin Belousov 
900c1141fbaSKonstantin Belousov 	/*
901c1141fbaSKonstantin Belousov 	 * L1D cache flush is enabled.  Use IA32_FLUSH_CMD MSR when
902c1141fbaSKonstantin Belousov 	 * available.  Otherwise fall back to the software flush
903c1141fbaSKonstantin Belousov 	 * method which loads enough data from the kernel text to
904c1141fbaSKonstantin Belousov 	 * flush existing L1D content, both on VMX entry and on NMI
905c1141fbaSKonstantin Belousov 	 * return.
906c1141fbaSKonstantin Belousov 	 */
907c1141fbaSKonstantin Belousov 	if (guest_l1d_flush) {
908c1141fbaSKonstantin Belousov 		if ((cpu_stdext_feature3 & CPUID_STDEXT3_L1D_FLUSH) == 0) {
909c1141fbaSKonstantin Belousov 			guest_l1d_flush_sw = 1;
910c1141fbaSKonstantin Belousov 			TUNABLE_INT_FETCH("hw.vmm.l1d_flush_sw",
911c1141fbaSKonstantin Belousov 			    &guest_l1d_flush_sw);
912c1141fbaSKonstantin Belousov 		}
913c1141fbaSKonstantin Belousov 		if (guest_l1d_flush_sw) {
914c1141fbaSKonstantin Belousov 			if (nmi_flush_l1d_sw <= 1)
915c1141fbaSKonstantin Belousov 				nmi_flush_l1d_sw = 1;
916c1141fbaSKonstantin Belousov 		} else {
917c1141fbaSKonstantin Belousov 			msr_load_list[0].index = MSR_IA32_FLUSH_CMD;
918c1141fbaSKonstantin Belousov 			msr_load_list[0].val = IA32_FLUSH_CMD_L1D;
919c1141fbaSKonstantin Belousov 		}
920c1141fbaSKonstantin Belousov 	}
921c30578feSKonstantin Belousov 
922366f6083SPeter Grehan 	/*
923366f6083SPeter Grehan 	 * Stash the cr0 and cr4 bits that must be fixed to 0 or 1
924366f6083SPeter Grehan 	 */
925366f6083SPeter Grehan 	fixed0 = rdmsr(MSR_VMX_CR0_FIXED0);
926366f6083SPeter Grehan 	fixed1 = rdmsr(MSR_VMX_CR0_FIXED1);
927366f6083SPeter Grehan 	cr0_ones_mask = fixed0 & fixed1;
928366f6083SPeter Grehan 	cr0_zeros_mask = ~fixed0 & ~fixed1;
929366f6083SPeter Grehan 
930366f6083SPeter Grehan 	/*
931366f6083SPeter Grehan 	 * CR0_PE and CR0_PG can be set to zero in VMX non-root operation
932366f6083SPeter Grehan 	 * if unrestricted guest execution is allowed.
933366f6083SPeter Grehan 	 */
934366f6083SPeter Grehan 	if (cap_unrestricted_guest)
935366f6083SPeter Grehan 		cr0_ones_mask &= ~(CR0_PG | CR0_PE);
936366f6083SPeter Grehan 
937366f6083SPeter Grehan 	/*
938366f6083SPeter Grehan 	 * Do not allow the guest to set CR0_NW or CR0_CD.
939366f6083SPeter Grehan 	 */
940366f6083SPeter Grehan 	cr0_zeros_mask |= (CR0_NW | CR0_CD);
941366f6083SPeter Grehan 
942366f6083SPeter Grehan 	fixed0 = rdmsr(MSR_VMX_CR4_FIXED0);
943366f6083SPeter Grehan 	fixed1 = rdmsr(MSR_VMX_CR4_FIXED1);
944366f6083SPeter Grehan 	cr4_ones_mask = fixed0 & fixed1;
945366f6083SPeter Grehan 	cr4_zeros_mask = ~fixed0 & ~fixed1;
946366f6083SPeter Grehan 
94745e51299SNeel Natu 	vpid_init();
94845e51299SNeel Natu 
949c3498942SNeel Natu 	vmx_msr_init();
950c3498942SNeel Natu 
951366f6083SPeter Grehan 	/* enable VMX operation */
952366f6083SPeter Grehan 	smp_rendezvous(NULL, vmx_enable, NULL, NULL);
953366f6083SPeter Grehan 
9543565b59eSNeel Natu 	vmx_initialized = 1;
9553565b59eSNeel Natu 
956366f6083SPeter Grehan 	return (0);
957366f6083SPeter Grehan }
958366f6083SPeter Grehan 
959f7d47425SNeel Natu static void
960f7d47425SNeel Natu vmx_trigger_hostintr(int vector)
961f7d47425SNeel Natu {
962f7d47425SNeel Natu 	uintptr_t func;
963f7d47425SNeel Natu 	struct gate_descriptor *gd;
964f7d47425SNeel Natu 
965f7d47425SNeel Natu 	gd = &idt[vector];
966f7d47425SNeel Natu 
967f7d47425SNeel Natu 	KASSERT(vector >= 32 && vector <= 255, ("vmx_trigger_hostintr: "
968f7d47425SNeel Natu 	    "invalid vector %d", vector));
969f7d47425SNeel Natu 	KASSERT(gd->gd_p == 1, ("gate descriptor for vector %d not present",
970f7d47425SNeel Natu 	    vector));
971f7d47425SNeel Natu 	KASSERT(gd->gd_type == SDT_SYSIGT, ("gate descriptor for vector %d "
972f7d47425SNeel Natu 	    "has invalid type %d", vector, gd->gd_type));
973f7d47425SNeel Natu 	KASSERT(gd->gd_dpl == SEL_KPL, ("gate descriptor for vector %d "
974f7d47425SNeel Natu 	    "has invalid dpl %d", vector, gd->gd_dpl));
975f7d47425SNeel Natu 	KASSERT(gd->gd_selector == GSEL(GCODE_SEL, SEL_KPL), ("gate descriptor "
976f7d47425SNeel Natu 	    "for vector %d has invalid selector %d", vector, gd->gd_selector));
977f7d47425SNeel Natu 	KASSERT(gd->gd_ist == 0, ("gate descriptor for vector %d has invalid "
978f7d47425SNeel Natu 	    "IST %d", vector, gd->gd_ist));
979f7d47425SNeel Natu 
980f7d47425SNeel Natu 	func = ((long)gd->gd_hioffset << 16 | gd->gd_looffset);
981f7d47425SNeel Natu 	vmx_call_isr(func);
982f7d47425SNeel Natu }
983f7d47425SNeel Natu 
984366f6083SPeter Grehan static int
985aaaa0656SPeter Grehan vmx_setup_cr_shadow(int which, struct vmcs *vmcs, uint32_t initial)
986366f6083SPeter Grehan {
98739c21c2dSNeel Natu 	int error, mask_ident, shadow_ident;
988aaaa0656SPeter Grehan 	uint64_t mask_value;
989366f6083SPeter Grehan 
99039c21c2dSNeel Natu 	if (which != 0 && which != 4)
99139c21c2dSNeel Natu 		panic("vmx_setup_cr_shadow: unknown cr%d", which);
99239c21c2dSNeel Natu 
99339c21c2dSNeel Natu 	if (which == 0) {
99439c21c2dSNeel Natu 		mask_ident = VMCS_CR0_MASK;
99539c21c2dSNeel Natu 		mask_value = cr0_ones_mask | cr0_zeros_mask;
99639c21c2dSNeel Natu 		shadow_ident = VMCS_CR0_SHADOW;
99739c21c2dSNeel Natu 	} else {
99839c21c2dSNeel Natu 		mask_ident = VMCS_CR4_MASK;
99939c21c2dSNeel Natu 		mask_value = cr4_ones_mask | cr4_zeros_mask;
100039c21c2dSNeel Natu 		shadow_ident = VMCS_CR4_SHADOW;
100139c21c2dSNeel Natu 	}
100239c21c2dSNeel Natu 
1003d3c11f40SPeter Grehan 	error = vmcs_setreg(vmcs, 0, VMCS_IDENT(mask_ident), mask_value);
1004366f6083SPeter Grehan 	if (error)
1005366f6083SPeter Grehan 		return (error);
1006366f6083SPeter Grehan 
1007aaaa0656SPeter Grehan 	error = vmcs_setreg(vmcs, 0, VMCS_IDENT(shadow_ident), initial);
1008366f6083SPeter Grehan 	if (error)
1009366f6083SPeter Grehan 		return (error);
1010366f6083SPeter Grehan 
1011366f6083SPeter Grehan 	return (0);
1012366f6083SPeter Grehan }
1013aaaa0656SPeter Grehan #define	vmx_setup_cr0_shadow(vmcs,init)	vmx_setup_cr_shadow(0, (vmcs), (init))
1014aaaa0656SPeter Grehan #define	vmx_setup_cr4_shadow(vmcs,init)	vmx_setup_cr_shadow(4, (vmcs), (init))
1015366f6083SPeter Grehan 
1016366f6083SPeter Grehan static void *
1017318224bbSNeel Natu vmx_vminit(struct vm *vm, pmap_t pmap)
1018366f6083SPeter Grehan {
101945e51299SNeel Natu 	uint16_t vpid[VM_MAXCPU];
1020c3498942SNeel Natu 	int i, error;
1021366f6083SPeter Grehan 	struct vmx *vmx;
1022c847a506SNeel Natu 	struct vmcs *vmcs;
1023b0538143SNeel Natu 	uint32_t exc_bitmap;
1024a488c9c9SRodney W. Grimes 	uint16_t maxcpus;
1025366f6083SPeter Grehan 
1026366f6083SPeter Grehan 	vmx = malloc(sizeof(struct vmx), M_VMX, M_WAITOK | M_ZERO);
1027366f6083SPeter Grehan 	if ((uintptr_t)vmx & PAGE_MASK) {
1028366f6083SPeter Grehan 		panic("malloc of struct vmx not aligned on %d byte boundary",
1029366f6083SPeter Grehan 		      PAGE_SIZE);
1030366f6083SPeter Grehan 	}
1031366f6083SPeter Grehan 	vmx->vm = vm;
1032366f6083SPeter Grehan 
10339ce875d9SKonstantin Belousov 	vmx->eptp = eptp(vtophys((vm_offset_t)pmap->pm_pmltop));
1034318224bbSNeel Natu 
1035366f6083SPeter Grehan 	/*
1036366f6083SPeter Grehan 	 * Clean up EPTP-tagged guest physical and combined mappings
1037366f6083SPeter Grehan 	 *
1038366f6083SPeter Grehan 	 * VMX transitions are not required to invalidate any guest physical
1039366f6083SPeter Grehan 	 * mappings. So, it may be possible for stale guest physical mappings
1040366f6083SPeter Grehan 	 * to be present in the processor TLBs.
1041366f6083SPeter Grehan 	 *
1042366f6083SPeter Grehan 	 * Combined mappings for this EP4TA are also invalidated for all VPIDs.
1043366f6083SPeter Grehan 	 */
1044318224bbSNeel Natu 	ept_invalidate_mappings(vmx->eptp);
1045366f6083SPeter Grehan 
1046366f6083SPeter Grehan 	msr_bitmap_initialize(vmx->msr_bitmap);
1047366f6083SPeter Grehan 
1048366f6083SPeter Grehan 	/*
1049366f6083SPeter Grehan 	 * It is safe to allow direct access to MSR_GSBASE and MSR_FSBASE.
1050366f6083SPeter Grehan 	 * The guest FSBASE and GSBASE are saved and restored during
1051366f6083SPeter Grehan 	 * vm-exit and vm-entry respectively. The host FSBASE and GSBASE are
1052366f6083SPeter Grehan 	 * always restored from the vmcs host state area on vm-exit.
1053366f6083SPeter Grehan 	 *
10541fb0ea3fSPeter Grehan 	 * The SYSENTER_CS/ESP/EIP MSRs are identical to FS/GSBASE in
10551fb0ea3fSPeter Grehan 	 * how they are saved/restored so can be directly accessed by the
10561fb0ea3fSPeter Grehan 	 * guest.
10571fb0ea3fSPeter Grehan 	 *
1058366f6083SPeter Grehan 	 * MSR_EFER is saved and restored in the guest VMCS area on a
1059366f6083SPeter Grehan 	 * VM exit and entry respectively. It is also restored from the
1060366f6083SPeter Grehan 	 * host VMCS area on a VM exit.
10618d1d7a9eSPeter Grehan 	 *
1062277bdd99STycho Nightingale 	 * The TSC MSR is exposed read-only. Writes are disallowed as
1063277bdd99STycho Nightingale 	 * that will impact the host TSC.  If the guest does a write
1064277bdd99STycho Nightingale 	 * the "use TSC offsetting" execution control is enabled and the
1065277bdd99STycho Nightingale 	 * difference between the host TSC and the guest TSC is written
1066277bdd99STycho Nightingale 	 * into the TSC offset in the VMCS.
1067f5f5f1e7SPeter Grehan 	 *
1068f5f5f1e7SPeter Grehan 	 * Guest TSC_AUX support is enabled if any of guest RDPID and/or
1069f5f5f1e7SPeter Grehan 	 * guest RDTSCP support are enabled (since, as per Table 2-2 in SDM
1070f5f5f1e7SPeter Grehan 	 * volume 4, TSC_AUX is supported if any of RDPID and/or RDTSCP are
1071f5f5f1e7SPeter Grehan 	 * supported). If guest TSC_AUX support is enabled, TSC_AUX is
1072f5f5f1e7SPeter Grehan 	 * exposed read-only so that the VMM can do one fewer MSR read per
1073f5f5f1e7SPeter Grehan 	 * exit than if this register were exposed read-write; the guest
1074f5f5f1e7SPeter Grehan 	 * restore value can be updated during guest writes (expected to be
1075f5f5f1e7SPeter Grehan 	 * rare) instead of during all exits (common).
1076366f6083SPeter Grehan 	 */
1077366f6083SPeter Grehan 	if (guest_msr_rw(vmx, MSR_GSBASE) ||
1078366f6083SPeter Grehan 	    guest_msr_rw(vmx, MSR_FSBASE) ||
10791fb0ea3fSPeter Grehan 	    guest_msr_rw(vmx, MSR_SYSENTER_CS_MSR) ||
10801fb0ea3fSPeter Grehan 	    guest_msr_rw(vmx, MSR_SYSENTER_ESP_MSR) ||
10811fb0ea3fSPeter Grehan 	    guest_msr_rw(vmx, MSR_SYSENTER_EIP_MSR) ||
10828d1d7a9eSPeter Grehan 	    guest_msr_rw(vmx, MSR_EFER) ||
1083f5f5f1e7SPeter Grehan 	    guest_msr_ro(vmx, MSR_TSC) ||
1084f5f5f1e7SPeter Grehan 	    ((cap_rdpid || cap_rdtscp) && guest_msr_ro(vmx, MSR_TSC_AUX)))
1085366f6083SPeter Grehan 		panic("vmx_vminit: error setting guest msr access");
1086366f6083SPeter Grehan 
108745e51299SNeel Natu 	vpid_alloc(vpid, VM_MAXCPU);
108845e51299SNeel Natu 
108988c4b8d1SNeel Natu 	if (virtual_interrupt_delivery) {
109088c4b8d1SNeel Natu 		error = vm_map_mmio(vm, DEFAULT_APIC_BASE, PAGE_SIZE,
109188c4b8d1SNeel Natu 		    APIC_ACCESS_ADDRESS);
109288c4b8d1SNeel Natu 		/* XXX this should really return an error to the caller */
109388c4b8d1SNeel Natu 		KASSERT(error == 0, ("vm_map_mmio(apicbase) error %d", error));
109488c4b8d1SNeel Natu 	}
109588c4b8d1SNeel Natu 
1096a488c9c9SRodney W. Grimes 	maxcpus = vm_get_maxcpus(vm);
1097a488c9c9SRodney W. Grimes 	for (i = 0; i < maxcpus; i++) {
1098c847a506SNeel Natu 		vmcs = &vmx->vmcs[i];
1099c847a506SNeel Natu 		vmcs->identifier = vmx_revision();
1100c847a506SNeel Natu 		error = vmclear(vmcs);
1101366f6083SPeter Grehan 		if (error != 0) {
1102366f6083SPeter Grehan 			panic("vmx_vminit: vmclear error %d on vcpu %d\n",
1103366f6083SPeter Grehan 			      error, i);
1104366f6083SPeter Grehan 		}
1105366f6083SPeter Grehan 
1106c3498942SNeel Natu 		vmx_msr_guest_init(vmx, i);
1107c3498942SNeel Natu 
1108c847a506SNeel Natu 		error = vmcs_init(vmcs);
1109c847a506SNeel Natu 		KASSERT(error == 0, ("vmcs_init error %d", error));
1110366f6083SPeter Grehan 
1111c847a506SNeel Natu 		VMPTRLD(vmcs);
1112c847a506SNeel Natu 		error = 0;
1113c847a506SNeel Natu 		error += vmwrite(VMCS_HOST_RSP, (u_long)&vmx->ctx[i]);
1114c847a506SNeel Natu 		error += vmwrite(VMCS_EPTP, vmx->eptp);
1115c847a506SNeel Natu 		error += vmwrite(VMCS_PIN_BASED_CTLS, pinbased_ctls);
1116c847a506SNeel Natu 		error += vmwrite(VMCS_PRI_PROC_BASED_CTLS, procbased_ctls);
1117c847a506SNeel Natu 		error += vmwrite(VMCS_SEC_PROC_BASED_CTLS, procbased_ctls2);
1118c847a506SNeel Natu 		error += vmwrite(VMCS_EXIT_CTLS, exit_ctls);
1119c847a506SNeel Natu 		error += vmwrite(VMCS_ENTRY_CTLS, entry_ctls);
1120c847a506SNeel Natu 		error += vmwrite(VMCS_MSR_BITMAP, vtophys(vmx->msr_bitmap));
1121c847a506SNeel Natu 		error += vmwrite(VMCS_VPID, vpid[i]);
1122b0538143SNeel Natu 
1123c1141fbaSKonstantin Belousov 		if (guest_l1d_flush && !guest_l1d_flush_sw) {
1124c1141fbaSKonstantin Belousov 			vmcs_write(VMCS_ENTRY_MSR_LOAD, pmap_kextract(
1125c1141fbaSKonstantin Belousov 			    (vm_offset_t)&msr_load_list[0]));
1126c1141fbaSKonstantin Belousov 			vmcs_write(VMCS_ENTRY_MSR_LOAD_COUNT,
1127c1141fbaSKonstantin Belousov 			    nitems(msr_load_list));
1128c1141fbaSKonstantin Belousov 			vmcs_write(VMCS_EXIT_MSR_STORE, 0);
1129c1141fbaSKonstantin Belousov 			vmcs_write(VMCS_EXIT_MSR_STORE_COUNT, 0);
1130c1141fbaSKonstantin Belousov 		}
1131c1141fbaSKonstantin Belousov 
1132b0538143SNeel Natu 		/* exception bitmap */
1133b0538143SNeel Natu 		if (vcpu_trace_exceptions(vm, i))
1134b0538143SNeel Natu 			exc_bitmap = 0xffffffff;
1135b0538143SNeel Natu 		else
1136b0538143SNeel Natu 			exc_bitmap = 1 << IDT_MC;
1137b0538143SNeel Natu 		error += vmwrite(VMCS_EXCEPTION_BITMAP, exc_bitmap);
1138b0538143SNeel Natu 
11399e2154ffSJohn Baldwin 		vmx->ctx[i].guest_dr6 = DBREG_DR6_RESERVED1;
11409e2154ffSJohn Baldwin 		error += vmwrite(VMCS_GUEST_DR7, DBREG_DR7_RESERVED1);
114165eefbe4SJohn Baldwin 
11421bc51badSMichael Reifenberger 		if (tpr_shadowing) {
114388c4b8d1SNeel Natu 			error += vmwrite(VMCS_VIRTUAL_APIC,
114488c4b8d1SNeel Natu 			    vtophys(&vmx->apic_page[i]));
11451bc51badSMichael Reifenberger 		}
11461bc51badSMichael Reifenberger 
11471bc51badSMichael Reifenberger 		if (virtual_interrupt_delivery) {
11481bc51badSMichael Reifenberger 			error += vmwrite(VMCS_APIC_ACCESS, APIC_ACCESS_ADDRESS);
114988c4b8d1SNeel Natu 			error += vmwrite(VMCS_EOI_EXIT0, 0);
115088c4b8d1SNeel Natu 			error += vmwrite(VMCS_EOI_EXIT1, 0);
115188c4b8d1SNeel Natu 			error += vmwrite(VMCS_EOI_EXIT2, 0);
115288c4b8d1SNeel Natu 			error += vmwrite(VMCS_EOI_EXIT3, 0);
115388c4b8d1SNeel Natu 		}
1154176666c2SNeel Natu 		if (posted_interrupts) {
1155176666c2SNeel Natu 			error += vmwrite(VMCS_PIR_VECTOR, pirvec);
1156176666c2SNeel Natu 			error += vmwrite(VMCS_PIR_DESC,
1157176666c2SNeel Natu 			    vtophys(&vmx->pir_desc[i]));
1158176666c2SNeel Natu 		}
1159c847a506SNeel Natu 		VMCLEAR(vmcs);
1160c847a506SNeel Natu 		KASSERT(error == 0, ("vmx_vminit: error customizing the vmcs"));
1161366f6083SPeter Grehan 
1162366f6083SPeter Grehan 		vmx->cap[i].set = 0;
1163f5f5f1e7SPeter Grehan 		vmx->cap[i].set |= cap_rdpid != 0 ? 1 << VM_CAP_RDPID : 0;
1164f5f5f1e7SPeter Grehan 		vmx->cap[i].set |= cap_rdtscp != 0 ? 1 << VM_CAP_RDTSCP : 0;
1165366f6083SPeter Grehan 		vmx->cap[i].proc_ctls = procbased_ctls;
116649cc03daSNeel Natu 		vmx->cap[i].proc_ctls2 = procbased_ctls2;
1167cbd03a9dSJohn Baldwin 		vmx->cap[i].exc_bitmap = exc_bitmap;
1168366f6083SPeter Grehan 
11692ce12423SNeel Natu 		vmx->state[i].nextrip = ~0;
11703527963bSNeel Natu 		vmx->state[i].lastcpu = NOCPU;
117145e51299SNeel Natu 		vmx->state[i].vpid = vpid[i];
1172366f6083SPeter Grehan 
1173aaaa0656SPeter Grehan 		/*
1174aaaa0656SPeter Grehan 		 * Set up the CR0/4 shadows, and init the read shadow
1175aaaa0656SPeter Grehan 		 * to the power-on register value from the Intel Sys Arch.
1176aaaa0656SPeter Grehan 		 *  CR0 - 0x60000010
1177aaaa0656SPeter Grehan 		 *  CR4 - 0
1178aaaa0656SPeter Grehan 		 */
1179c847a506SNeel Natu 		error = vmx_setup_cr0_shadow(vmcs, 0x60000010);
118039c21c2dSNeel Natu 		if (error != 0)
118139c21c2dSNeel Natu 			panic("vmx_setup_cr0_shadow %d", error);
118239c21c2dSNeel Natu 
1183c847a506SNeel Natu 		error = vmx_setup_cr4_shadow(vmcs, 0);
118439c21c2dSNeel Natu 		if (error != 0)
118539c21c2dSNeel Natu 			panic("vmx_setup_cr4_shadow %d", error);
1186318224bbSNeel Natu 
1187318224bbSNeel Natu 		vmx->ctx[i].pmap = pmap;
1188366f6083SPeter Grehan 	}
1189366f6083SPeter Grehan 
1190366f6083SPeter Grehan 	return (vmx);
1191366f6083SPeter Grehan }
1192366f6083SPeter Grehan 
1193366f6083SPeter Grehan static int
1194a2da7af6SNeel Natu vmx_handle_cpuid(struct vm *vm, int vcpu, struct vmxctx *vmxctx)
1195366f6083SPeter Grehan {
1196*a3f2a9c5SJohn Baldwin 	int handled;
1197366f6083SPeter Grehan 
1198*a3f2a9c5SJohn Baldwin 	handled = x86_emulate_cpuid(vm, vcpu, (uint64_t *)&vmxctx->guest_rax,
1199*a3f2a9c5SJohn Baldwin 	    (uint64_t *)&vmxctx->guest_rbx, (uint64_t *)&vmxctx->guest_rcx,
1200*a3f2a9c5SJohn Baldwin 	    (uint64_t *)&vmxctx->guest_rdx);
1201366f6083SPeter Grehan 	return (handled);
1202366f6083SPeter Grehan }
1203366f6083SPeter Grehan 
1204366f6083SPeter Grehan static __inline void
1205366f6083SPeter Grehan vmx_run_trace(struct vmx *vmx, int vcpu)
1206366f6083SPeter Grehan {
1207366f6083SPeter Grehan #ifdef KTR
1208513c8d33SNeel Natu 	VCPU_CTR1(vmx->vm, vcpu, "Resume execution at %#lx", vmcs_guest_rip());
1209366f6083SPeter Grehan #endif
1210366f6083SPeter Grehan }
1211366f6083SPeter Grehan 
1212366f6083SPeter Grehan static __inline void
1213366f6083SPeter Grehan vmx_exit_trace(struct vmx *vmx, int vcpu, uint64_t rip, uint32_t exit_reason,
1214eeefa4e4SNeel Natu 	       int handled)
1215366f6083SPeter Grehan {
1216366f6083SPeter Grehan #ifdef KTR
1217513c8d33SNeel Natu 	VCPU_CTR3(vmx->vm, vcpu, "%s %s vmexit at 0x%0lx",
1218366f6083SPeter Grehan 		 handled ? "handled" : "unhandled",
1219366f6083SPeter Grehan 		 exit_reason_to_str(exit_reason), rip);
1220eeefa4e4SNeel Natu #endif
1221eeefa4e4SNeel Natu }
1222366f6083SPeter Grehan 
1223eeefa4e4SNeel Natu static __inline void
1224eeefa4e4SNeel Natu vmx_astpending_trace(struct vmx *vmx, int vcpu, uint64_t rip)
1225eeefa4e4SNeel Natu {
1226eeefa4e4SNeel Natu #ifdef KTR
1227513c8d33SNeel Natu 	VCPU_CTR1(vmx->vm, vcpu, "astpending vmexit at 0x%0lx", rip);
1228366f6083SPeter Grehan #endif
1229366f6083SPeter Grehan }
1230366f6083SPeter Grehan 
1231953c2c47SNeel Natu static VMM_STAT_INTEL(VCPU_INVVPID_SAVED, "Number of vpid invalidations saved");
12323527963bSNeel Natu static VMM_STAT_INTEL(VCPU_INVVPID_DONE, "Number of vpid invalidations done");
1233953c2c47SNeel Natu 
12343527963bSNeel Natu /*
12353527963bSNeel Natu  * Invalidate guest mappings identified by its vpid from the TLB.
12363527963bSNeel Natu  */
12373527963bSNeel Natu static __inline void
12383527963bSNeel Natu vmx_invvpid(struct vmx *vmx, int vcpu, pmap_t pmap, int running)
1239366f6083SPeter Grehan {
1240366f6083SPeter Grehan 	struct vmxstate *vmxstate;
1241953c2c47SNeel Natu 	struct invvpid_desc invvpid_desc;
1242366f6083SPeter Grehan 
1243366f6083SPeter Grehan 	vmxstate = &vmx->state[vcpu];
12443527963bSNeel Natu 	if (vmxstate->vpid == 0)
12453de83862SNeel Natu 		return;
1246366f6083SPeter Grehan 
12473527963bSNeel Natu 	if (!running) {
12483527963bSNeel Natu 		/*
12493527963bSNeel Natu 		 * Set the 'lastcpu' to an invalid host cpu.
12503527963bSNeel Natu 		 *
12513527963bSNeel Natu 		 * This will invalidate TLB entries tagged with the vcpu's
12523527963bSNeel Natu 		 * vpid the next time it runs via vmx_set_pcpu_defaults().
12533527963bSNeel Natu 		 */
12543527963bSNeel Natu 		vmxstate->lastcpu = NOCPU;
12553527963bSNeel Natu 		return;
12563527963bSNeel Natu 	}
1257953c2c47SNeel Natu 
12583527963bSNeel Natu 	KASSERT(curthread->td_critnest > 0, ("%s: vcpu %d running outside "
12593527963bSNeel Natu 	    "critical section", __func__, vcpu));
1260366f6083SPeter Grehan 
1261366f6083SPeter Grehan 	/*
12623527963bSNeel Natu 	 * Invalidate all mappings tagged with 'vpid'
1263366f6083SPeter Grehan 	 *
1264366f6083SPeter Grehan 	 * We do this because this vcpu was executing on a different host
1265366f6083SPeter Grehan 	 * cpu when it last ran. We do not track whether it invalidated
1266366f6083SPeter Grehan 	 * mappings associated with its 'vpid' during that run. So we must
1267366f6083SPeter Grehan 	 * assume that the mappings associated with 'vpid' on 'curcpu' are
1268366f6083SPeter Grehan 	 * stale and invalidate them.
1269366f6083SPeter Grehan 	 *
1270366f6083SPeter Grehan 	 * Note that we incur this penalty only when the scheduler chooses to
1271366f6083SPeter Grehan 	 * move the thread associated with this vcpu between host cpus.
1272366f6083SPeter Grehan 	 *
1273366f6083SPeter Grehan 	 * Note also that this will invalidate mappings tagged with 'vpid'
1274366f6083SPeter Grehan 	 * for "all" EP4TAs.
1275366f6083SPeter Grehan 	 */
1276953c2c47SNeel Natu 	if (pmap->pm_eptgen == vmx->eptgen[curcpu]) {
1277953c2c47SNeel Natu 		invvpid_desc._res1 = 0;
1278953c2c47SNeel Natu 		invvpid_desc._res2 = 0;
1279366f6083SPeter Grehan 		invvpid_desc.vpid = vmxstate->vpid;
12800e30c5c0SWarner Losh 		invvpid_desc.linear_addr = 0;
1281366f6083SPeter Grehan 		invvpid(INVVPID_TYPE_SINGLE_CONTEXT, invvpid_desc);
12823527963bSNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VCPU_INVVPID_DONE, 1);
1283953c2c47SNeel Natu 	} else {
1284953c2c47SNeel Natu 		/*
1285953c2c47SNeel Natu 		 * The invvpid can be skipped if an invept is going to
1286953c2c47SNeel Natu 		 * be performed before entering the guest. The invept
1287953c2c47SNeel Natu 		 * will invalidate combined mappings tagged with
1288953c2c47SNeel Natu 		 * 'vmx->eptp' for all vpids.
1289953c2c47SNeel Natu 		 */
1290953c2c47SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VCPU_INVVPID_SAVED, 1);
1291953c2c47SNeel Natu 	}
1292366f6083SPeter Grehan }
12933527963bSNeel Natu 
12943527963bSNeel Natu static void
12953527963bSNeel Natu vmx_set_pcpu_defaults(struct vmx *vmx, int vcpu, pmap_t pmap)
12963527963bSNeel Natu {
12973527963bSNeel Natu 	struct vmxstate *vmxstate;
12983527963bSNeel Natu 
12993527963bSNeel Natu 	vmxstate = &vmx->state[vcpu];
13003527963bSNeel Natu 	if (vmxstate->lastcpu == curcpu)
13013527963bSNeel Natu 		return;
13023527963bSNeel Natu 
13033527963bSNeel Natu 	vmxstate->lastcpu = curcpu;
13043527963bSNeel Natu 
13053527963bSNeel Natu 	vmm_stat_incr(vmx->vm, vcpu, VCPU_MIGRATIONS, 1);
13063527963bSNeel Natu 
13073527963bSNeel Natu 	vmcs_write(VMCS_HOST_TR_BASE, vmm_get_host_trbase());
13083527963bSNeel Natu 	vmcs_write(VMCS_HOST_GDTR_BASE, vmm_get_host_gdtrbase());
13093527963bSNeel Natu 	vmcs_write(VMCS_HOST_GS_BASE, vmm_get_host_gsbase());
13103527963bSNeel Natu 	vmx_invvpid(vmx, vcpu, pmap, 1);
1311366f6083SPeter Grehan }
1312366f6083SPeter Grehan 
1313366f6083SPeter Grehan /*
1314366f6083SPeter Grehan  * We depend on 'procbased_ctls' to have the Interrupt Window Exiting bit set.
1315366f6083SPeter Grehan  */
1316366f6083SPeter Grehan CTASSERT((PROCBASED_CTLS_ONE_SETTING & PROCBASED_INT_WINDOW_EXITING) != 0);
1317366f6083SPeter Grehan 
1318366f6083SPeter Grehan static void __inline
1319366f6083SPeter Grehan vmx_set_int_window_exiting(struct vmx *vmx, int vcpu)
1320366f6083SPeter Grehan {
1321366f6083SPeter Grehan 
132248b2d828SNeel Natu 	if ((vmx->cap[vcpu].proc_ctls & PROCBASED_INT_WINDOW_EXITING) == 0) {
1323366f6083SPeter Grehan 		vmx->cap[vcpu].proc_ctls |= PROCBASED_INT_WINDOW_EXITING;
13243de83862SNeel Natu 		vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vmx->cap[vcpu].proc_ctls);
132548b2d828SNeel Natu 		VCPU_CTR0(vmx->vm, vcpu, "Enabling interrupt window exiting");
132648b2d828SNeel Natu 	}
1327366f6083SPeter Grehan }
1328366f6083SPeter Grehan 
1329366f6083SPeter Grehan static void __inline
1330366f6083SPeter Grehan vmx_clear_int_window_exiting(struct vmx *vmx, int vcpu)
1331366f6083SPeter Grehan {
1332366f6083SPeter Grehan 
133348b2d828SNeel Natu 	KASSERT((vmx->cap[vcpu].proc_ctls & PROCBASED_INT_WINDOW_EXITING) != 0,
133448b2d828SNeel Natu 	    ("intr_window_exiting not set: %#x", vmx->cap[vcpu].proc_ctls));
1335366f6083SPeter Grehan 	vmx->cap[vcpu].proc_ctls &= ~PROCBASED_INT_WINDOW_EXITING;
13363de83862SNeel Natu 	vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vmx->cap[vcpu].proc_ctls);
133748b2d828SNeel Natu 	VCPU_CTR0(vmx->vm, vcpu, "Disabling interrupt window exiting");
1338366f6083SPeter Grehan }
1339366f6083SPeter Grehan 
1340366f6083SPeter Grehan static void __inline
1341366f6083SPeter Grehan vmx_set_nmi_window_exiting(struct vmx *vmx, int vcpu)
1342366f6083SPeter Grehan {
1343366f6083SPeter Grehan 
134448b2d828SNeel Natu 	if ((vmx->cap[vcpu].proc_ctls & PROCBASED_NMI_WINDOW_EXITING) == 0) {
1345366f6083SPeter Grehan 		vmx->cap[vcpu].proc_ctls |= PROCBASED_NMI_WINDOW_EXITING;
13463de83862SNeel Natu 		vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vmx->cap[vcpu].proc_ctls);
134748b2d828SNeel Natu 		VCPU_CTR0(vmx->vm, vcpu, "Enabling NMI window exiting");
134848b2d828SNeel Natu 	}
1349366f6083SPeter Grehan }
1350366f6083SPeter Grehan 
1351366f6083SPeter Grehan static void __inline
1352366f6083SPeter Grehan vmx_clear_nmi_window_exiting(struct vmx *vmx, int vcpu)
1353366f6083SPeter Grehan {
1354366f6083SPeter Grehan 
135548b2d828SNeel Natu 	KASSERT((vmx->cap[vcpu].proc_ctls & PROCBASED_NMI_WINDOW_EXITING) != 0,
135648b2d828SNeel Natu 	    ("nmi_window_exiting not set %#x", vmx->cap[vcpu].proc_ctls));
1357366f6083SPeter Grehan 	vmx->cap[vcpu].proc_ctls &= ~PROCBASED_NMI_WINDOW_EXITING;
13583de83862SNeel Natu 	vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vmx->cap[vcpu].proc_ctls);
135948b2d828SNeel Natu 	VCPU_CTR0(vmx->vm, vcpu, "Disabling NMI window exiting");
1360366f6083SPeter Grehan }
1361366f6083SPeter Grehan 
1362277bdd99STycho Nightingale int
1363277bdd99STycho Nightingale vmx_set_tsc_offset(struct vmx *vmx, int vcpu, uint64_t offset)
1364277bdd99STycho Nightingale {
1365277bdd99STycho Nightingale 	int error;
1366277bdd99STycho Nightingale 
1367277bdd99STycho Nightingale 	if ((vmx->cap[vcpu].proc_ctls & PROCBASED_TSC_OFFSET) == 0) {
1368277bdd99STycho Nightingale 		vmx->cap[vcpu].proc_ctls |= PROCBASED_TSC_OFFSET;
1369277bdd99STycho Nightingale 		vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vmx->cap[vcpu].proc_ctls);
1370277bdd99STycho Nightingale 		VCPU_CTR0(vmx->vm, vcpu, "Enabling TSC offsetting");
1371277bdd99STycho Nightingale 	}
1372277bdd99STycho Nightingale 
1373277bdd99STycho Nightingale 	error = vmwrite(VMCS_TSC_OFFSET, offset);
1374483d953aSJohn Baldwin #ifdef BHYVE_SNAPSHOT
1375483d953aSJohn Baldwin 	if (error == 0)
1376483d953aSJohn Baldwin 		error = vm_set_tsc_offset(vmx->vm, vcpu, offset);
1377483d953aSJohn Baldwin #endif
1378277bdd99STycho Nightingale 	return (error);
1379277bdd99STycho Nightingale }
1380277bdd99STycho Nightingale 
138148b2d828SNeel Natu #define	NMI_BLOCKING	(VMCS_INTERRUPTIBILITY_NMI_BLOCKING |		\
138248b2d828SNeel Natu 			 VMCS_INTERRUPTIBILITY_MOVSS_BLOCKING)
138348b2d828SNeel Natu #define	HWINTR_BLOCKING	(VMCS_INTERRUPTIBILITY_STI_BLOCKING |		\
138448b2d828SNeel Natu 			 VMCS_INTERRUPTIBILITY_MOVSS_BLOCKING)
138548b2d828SNeel Natu 
138648b2d828SNeel Natu static void
1387366f6083SPeter Grehan vmx_inject_nmi(struct vmx *vmx, int vcpu)
1388366f6083SPeter Grehan {
138948b2d828SNeel Natu 	uint32_t gi, info;
1390366f6083SPeter Grehan 
139148b2d828SNeel Natu 	gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
139248b2d828SNeel Natu 	KASSERT((gi & NMI_BLOCKING) == 0, ("vmx_inject_nmi: invalid guest "
139348b2d828SNeel Natu 	    "interruptibility-state %#x", gi));
1394366f6083SPeter Grehan 
139548b2d828SNeel Natu 	info = vmcs_read(VMCS_ENTRY_INTR_INFO);
139648b2d828SNeel Natu 	KASSERT((info & VMCS_INTR_VALID) == 0, ("vmx_inject_nmi: invalid "
139748b2d828SNeel Natu 	    "VM-entry interruption information %#x", info));
1398366f6083SPeter Grehan 
1399366f6083SPeter Grehan 	/*
1400366f6083SPeter Grehan 	 * Inject the virtual NMI. The vector must be the NMI IDT entry
1401366f6083SPeter Grehan 	 * or the VMCS entry check will fail.
1402366f6083SPeter Grehan 	 */
140348b2d828SNeel Natu 	info = IDT_NMI | VMCS_INTR_T_NMI | VMCS_INTR_VALID;
14043de83862SNeel Natu 	vmcs_write(VMCS_ENTRY_INTR_INFO, info);
1405366f6083SPeter Grehan 
1406513c8d33SNeel Natu 	VCPU_CTR0(vmx->vm, vcpu, "Injecting vNMI");
1407366f6083SPeter Grehan 
1408366f6083SPeter Grehan 	/* Clear the request */
1409f352ff0cSNeel Natu 	vm_nmi_clear(vmx->vm, vcpu);
1410366f6083SPeter Grehan }
1411366f6083SPeter Grehan 
1412366f6083SPeter Grehan static void
14132ce12423SNeel Natu vmx_inject_interrupts(struct vmx *vmx, int vcpu, struct vlapic *vlapic,
14142ce12423SNeel Natu     uint64_t guestrip)
1415366f6083SPeter Grehan {
14160775fbb4STycho Nightingale 	int vector, need_nmi_exiting, extint_pending;
1417091d4532SNeel Natu 	uint64_t rflags, entryinfo;
141848b2d828SNeel Natu 	uint32_t gi, info;
1419366f6083SPeter Grehan 
14202ce12423SNeel Natu 	if (vmx->state[vcpu].nextrip != guestrip) {
14212ce12423SNeel Natu 		gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
14222ce12423SNeel Natu 		if (gi & HWINTR_BLOCKING) {
14232ce12423SNeel Natu 			VCPU_CTR2(vmx->vm, vcpu, "Guest interrupt blocking "
14242ce12423SNeel Natu 			    "cleared due to rip change: %#lx/%#lx",
14252ce12423SNeel Natu 			    vmx->state[vcpu].nextrip, guestrip);
14262ce12423SNeel Natu 			gi &= ~HWINTR_BLOCKING;
14272ce12423SNeel Natu 			vmcs_write(VMCS_GUEST_INTERRUPTIBILITY, gi);
14282ce12423SNeel Natu 		}
14292ce12423SNeel Natu 	}
14302ce12423SNeel Natu 
1431091d4532SNeel Natu 	if (vm_entry_intinfo(vmx->vm, vcpu, &entryinfo)) {
1432091d4532SNeel Natu 		KASSERT((entryinfo & VMCS_INTR_VALID) != 0, ("%s: entry "
1433091d4532SNeel Natu 		    "intinfo is not valid: %#lx", __func__, entryinfo));
1434dc506506SNeel Natu 
1435dc506506SNeel Natu 		info = vmcs_read(VMCS_ENTRY_INTR_INFO);
1436dc506506SNeel Natu 		KASSERT((info & VMCS_INTR_VALID) == 0, ("%s: cannot inject "
1437019008ebSNeel Natu 		     "pending exception: %#lx/%#x", __func__, entryinfo, info));
1438dc506506SNeel Natu 
1439091d4532SNeel Natu 		info = entryinfo;
1440091d4532SNeel Natu 		vector = info & 0xff;
1441091d4532SNeel Natu 		if (vector == IDT_BP || vector == IDT_OF) {
1442091d4532SNeel Natu 			/*
1443091d4532SNeel Natu 			 * VT-x requires #BP and #OF to be injected as software
1444091d4532SNeel Natu 			 * exceptions.
1445091d4532SNeel Natu 			 */
1446091d4532SNeel Natu 			info &= ~VMCS_INTR_T_MASK;
1447091d4532SNeel Natu 			info |= VMCS_INTR_T_SWEXCEPTION;
1448dc506506SNeel Natu 		}
1449091d4532SNeel Natu 
1450091d4532SNeel Natu 		if (info & VMCS_INTR_DEL_ERRCODE)
1451091d4532SNeel Natu 			vmcs_write(VMCS_ENTRY_EXCEPTION_ERROR, entryinfo >> 32);
1452091d4532SNeel Natu 
1453dc506506SNeel Natu 		vmcs_write(VMCS_ENTRY_INTR_INFO, info);
1454dc506506SNeel Natu 	}
1455dc506506SNeel Natu 
145648b2d828SNeel Natu 	if (vm_nmi_pending(vmx->vm, vcpu)) {
1457366f6083SPeter Grehan 		/*
145848b2d828SNeel Natu 		 * If there are no conditions blocking NMI injection then
145948b2d828SNeel Natu 		 * inject it directly here otherwise enable "NMI window
146048b2d828SNeel Natu 		 * exiting" to inject it as soon as we can.
1461eeefa4e4SNeel Natu 		 *
146248b2d828SNeel Natu 		 * We also check for STI_BLOCKING because some implementations
146348b2d828SNeel Natu 		 * don't allow NMI injection in this case. If we are running
146448b2d828SNeel Natu 		 * on a processor that doesn't have this restriction it will
146548b2d828SNeel Natu 		 * immediately exit and the NMI will be injected in the
146648b2d828SNeel Natu 		 * "NMI window exiting" handler.
1467366f6083SPeter Grehan 		 */
146848b2d828SNeel Natu 		need_nmi_exiting = 1;
146948b2d828SNeel Natu 		gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
147048b2d828SNeel Natu 		if ((gi & (HWINTR_BLOCKING | NMI_BLOCKING)) == 0) {
14713de83862SNeel Natu 			info = vmcs_read(VMCS_ENTRY_INTR_INFO);
147248b2d828SNeel Natu 			if ((info & VMCS_INTR_VALID) == 0) {
147348b2d828SNeel Natu 				vmx_inject_nmi(vmx, vcpu);
147448b2d828SNeel Natu 				need_nmi_exiting = 0;
147548b2d828SNeel Natu 			} else {
147648b2d828SNeel Natu 				VCPU_CTR1(vmx->vm, vcpu, "Cannot inject NMI "
147748b2d828SNeel Natu 				    "due to VM-entry intr info %#x", info);
147848b2d828SNeel Natu 			}
147948b2d828SNeel Natu 		} else {
148048b2d828SNeel Natu 			VCPU_CTR1(vmx->vm, vcpu, "Cannot inject NMI due to "
148148b2d828SNeel Natu 			    "Guest Interruptibility-state %#x", gi);
148248b2d828SNeel Natu 		}
1483eeefa4e4SNeel Natu 
148448b2d828SNeel Natu 		if (need_nmi_exiting)
148548b2d828SNeel Natu 			vmx_set_nmi_window_exiting(vmx, vcpu);
148648b2d828SNeel Natu 	}
1487366f6083SPeter Grehan 
14880775fbb4STycho Nightingale 	extint_pending = vm_extint_pending(vmx->vm, vcpu);
14890775fbb4STycho Nightingale 
14900775fbb4STycho Nightingale 	if (!extint_pending && virtual_interrupt_delivery) {
149188c4b8d1SNeel Natu 		vmx_inject_pir(vlapic);
149288c4b8d1SNeel Natu 		return;
149388c4b8d1SNeel Natu 	}
149488c4b8d1SNeel Natu 
149548b2d828SNeel Natu 	/*
149636736912SNeel Natu 	 * If interrupt-window exiting is already in effect then don't bother
149736736912SNeel Natu 	 * checking for pending interrupts. This is just an optimization and
149836736912SNeel Natu 	 * not needed for correctness.
149948b2d828SNeel Natu 	 */
150036736912SNeel Natu 	if ((vmx->cap[vcpu].proc_ctls & PROCBASED_INT_WINDOW_EXITING) != 0) {
150136736912SNeel Natu 		VCPU_CTR0(vmx->vm, vcpu, "Skip interrupt injection due to "
150236736912SNeel Natu 		    "pending int_window_exiting");
150348b2d828SNeel Natu 		return;
150436736912SNeel Natu 	}
150548b2d828SNeel Natu 
15060775fbb4STycho Nightingale 	if (!extint_pending) {
1507366f6083SPeter Grehan 		/* Ask the local apic for a vector to inject */
15084d1e82a8SNeel Natu 		if (!vlapic_pending_intr(vlapic, &vector))
1509366f6083SPeter Grehan 			return;
1510a026dc3fSTycho Nightingale 
1511a026dc3fSTycho Nightingale 		/*
1512a026dc3fSTycho Nightingale 		 * From the Intel SDM, Volume 3, Section "Maskable
1513a026dc3fSTycho Nightingale 		 * Hardware Interrupts":
1514a026dc3fSTycho Nightingale 		 * - maskable interrupt vectors [16,255] can be delivered
1515a026dc3fSTycho Nightingale 		 *   through the local APIC.
1516a026dc3fSTycho Nightingale 		*/
1517a026dc3fSTycho Nightingale 		KASSERT(vector >= 16 && vector <= 255,
1518a026dc3fSTycho Nightingale 		    ("invalid vector %d from local APIC", vector));
15190775fbb4STycho Nightingale 	} else {
15200775fbb4STycho Nightingale 		/* Ask the legacy pic for a vector to inject */
15210775fbb4STycho Nightingale 		vatpic_pending_intr(vmx->vm, &vector);
1522366f6083SPeter Grehan 
1523a026dc3fSTycho Nightingale 		/*
1524a026dc3fSTycho Nightingale 		 * From the Intel SDM, Volume 3, Section "Maskable
1525a026dc3fSTycho Nightingale 		 * Hardware Interrupts":
1526a026dc3fSTycho Nightingale 		 * - maskable interrupt vectors [0,255] can be delivered
1527a026dc3fSTycho Nightingale 		 *   through the INTR pin.
1528a026dc3fSTycho Nightingale 		 */
1529a026dc3fSTycho Nightingale 		KASSERT(vector >= 0 && vector <= 255,
1530a026dc3fSTycho Nightingale 		    ("invalid vector %d from INTR", vector));
1531a026dc3fSTycho Nightingale 	}
1532366f6083SPeter Grehan 
1533366f6083SPeter Grehan 	/* Check RFLAGS.IF and the interruptibility state of the guest */
15343de83862SNeel Natu 	rflags = vmcs_read(VMCS_GUEST_RFLAGS);
153536736912SNeel Natu 	if ((rflags & PSL_I) == 0) {
153636736912SNeel Natu 		VCPU_CTR2(vmx->vm, vcpu, "Cannot inject vector %d due to "
153736736912SNeel Natu 		    "rflags %#lx", vector, rflags);
1538366f6083SPeter Grehan 		goto cantinject;
153936736912SNeel Natu 	}
1540366f6083SPeter Grehan 
154148b2d828SNeel Natu 	gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
154236736912SNeel Natu 	if (gi & HWINTR_BLOCKING) {
154336736912SNeel Natu 		VCPU_CTR2(vmx->vm, vcpu, "Cannot inject vector %d due to "
154436736912SNeel Natu 		    "Guest Interruptibility-state %#x", vector, gi);
1545366f6083SPeter Grehan 		goto cantinject;
154636736912SNeel Natu 	}
154736736912SNeel Natu 
154836736912SNeel Natu 	info = vmcs_read(VMCS_ENTRY_INTR_INFO);
154936736912SNeel Natu 	if (info & VMCS_INTR_VALID) {
155036736912SNeel Natu 		/*
155136736912SNeel Natu 		 * This is expected and could happen for multiple reasons:
155236736912SNeel Natu 		 * - A vectoring VM-entry was aborted due to astpending
155336736912SNeel Natu 		 * - A VM-exit happened during event injection.
1554dc506506SNeel Natu 		 * - An exception was injected above.
155536736912SNeel Natu 		 * - An NMI was injected above or after "NMI window exiting"
155636736912SNeel Natu 		 */
155736736912SNeel Natu 		VCPU_CTR2(vmx->vm, vcpu, "Cannot inject vector %d due to "
155836736912SNeel Natu 		    "VM-entry intr info %#x", vector, info);
155936736912SNeel Natu 		goto cantinject;
156036736912SNeel Natu 	}
1561366f6083SPeter Grehan 
1562366f6083SPeter Grehan 	/* Inject the interrupt */
1563160471d2SNeel Natu 	info = VMCS_INTR_T_HWINTR | VMCS_INTR_VALID;
1564366f6083SPeter Grehan 	info |= vector;
15653de83862SNeel Natu 	vmcs_write(VMCS_ENTRY_INTR_INFO, info);
1566366f6083SPeter Grehan 
15670775fbb4STycho Nightingale 	if (!extint_pending) {
1568366f6083SPeter Grehan 		/* Update the Local APIC ISR */
1569de5ea6b6SNeel Natu 		vlapic_intr_accepted(vlapic, vector);
15700775fbb4STycho Nightingale 	} else {
15710775fbb4STycho Nightingale 		vm_extint_clear(vmx->vm, vcpu);
15720775fbb4STycho Nightingale 		vatpic_intr_accepted(vmx->vm, vector);
15730775fbb4STycho Nightingale 
15740775fbb4STycho Nightingale 		/*
15750775fbb4STycho Nightingale 		 * After we accepted the current ExtINT the PIC may
15760775fbb4STycho Nightingale 		 * have posted another one.  If that is the case, set
15770775fbb4STycho Nightingale 		 * the Interrupt Window Exiting execution control so
15780775fbb4STycho Nightingale 		 * we can inject that one too.
15790494cb1bSNeel Natu 		 *
15800494cb1bSNeel Natu 		 * Also, interrupt window exiting allows us to inject any
15810494cb1bSNeel Natu 		 * pending APIC vector that was preempted by the ExtINT
15820494cb1bSNeel Natu 		 * as soon as possible. This applies both for the software
15830494cb1bSNeel Natu 		 * emulated vlapic and the hardware assisted virtual APIC.
15840775fbb4STycho Nightingale 		 */
15850775fbb4STycho Nightingale 		vmx_set_int_window_exiting(vmx, vcpu);
15860775fbb4STycho Nightingale 	}
1587366f6083SPeter Grehan 
1588513c8d33SNeel Natu 	VCPU_CTR1(vmx->vm, vcpu, "Injecting hwintr at vector %d", vector);
1589366f6083SPeter Grehan 
1590366f6083SPeter Grehan 	return;
1591366f6083SPeter Grehan 
1592366f6083SPeter Grehan cantinject:
1593366f6083SPeter Grehan 	/*
1594366f6083SPeter Grehan 	 * Set the Interrupt Window Exiting execution control so we can inject
1595366f6083SPeter Grehan 	 * the interrupt as soon as blocking condition goes away.
1596366f6083SPeter Grehan 	 */
1597366f6083SPeter Grehan 	vmx_set_int_window_exiting(vmx, vcpu);
1598366f6083SPeter Grehan }
1599366f6083SPeter Grehan 
1600e5a1d950SNeel Natu /*
1601e5a1d950SNeel Natu  * If the Virtual NMIs execution control is '1' then the logical processor
1602e5a1d950SNeel Natu  * tracks virtual-NMI blocking in the Guest Interruptibility-state field of
1603e5a1d950SNeel Natu  * the VMCS. An IRET instruction in VMX non-root operation will remove any
1604e5a1d950SNeel Natu  * virtual-NMI blocking.
1605e5a1d950SNeel Natu  *
1606e5a1d950SNeel Natu  * This unblocking occurs even if the IRET causes a fault. In this case the
1607e5a1d950SNeel Natu  * hypervisor needs to restore virtual-NMI blocking before resuming the guest.
1608e5a1d950SNeel Natu  */
1609e5a1d950SNeel Natu static void
1610e5a1d950SNeel Natu vmx_restore_nmi_blocking(struct vmx *vmx, int vcpuid)
1611e5a1d950SNeel Natu {
1612e5a1d950SNeel Natu 	uint32_t gi;
1613e5a1d950SNeel Natu 
1614e5a1d950SNeel Natu 	VCPU_CTR0(vmx->vm, vcpuid, "Restore Virtual-NMI blocking");
1615e5a1d950SNeel Natu 	gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
1616e5a1d950SNeel Natu 	gi |= VMCS_INTERRUPTIBILITY_NMI_BLOCKING;
1617e5a1d950SNeel Natu 	vmcs_write(VMCS_GUEST_INTERRUPTIBILITY, gi);
1618e5a1d950SNeel Natu }
1619e5a1d950SNeel Natu 
1620e5a1d950SNeel Natu static void
1621e5a1d950SNeel Natu vmx_clear_nmi_blocking(struct vmx *vmx, int vcpuid)
1622e5a1d950SNeel Natu {
1623e5a1d950SNeel Natu 	uint32_t gi;
1624e5a1d950SNeel Natu 
1625e5a1d950SNeel Natu 	VCPU_CTR0(vmx->vm, vcpuid, "Clear Virtual-NMI blocking");
1626e5a1d950SNeel Natu 	gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
1627e5a1d950SNeel Natu 	gi &= ~VMCS_INTERRUPTIBILITY_NMI_BLOCKING;
1628e5a1d950SNeel Natu 	vmcs_write(VMCS_GUEST_INTERRUPTIBILITY, gi);
1629e5a1d950SNeel Natu }
1630e5a1d950SNeel Natu 
1631091d4532SNeel Natu static void
1632091d4532SNeel Natu vmx_assert_nmi_blocking(struct vmx *vmx, int vcpuid)
1633091d4532SNeel Natu {
1634091d4532SNeel Natu 	uint32_t gi;
1635091d4532SNeel Natu 
1636091d4532SNeel Natu 	gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
1637091d4532SNeel Natu 	KASSERT(gi & VMCS_INTERRUPTIBILITY_NMI_BLOCKING,
1638091d4532SNeel Natu 	    ("NMI blocking is not in effect %#x", gi));
1639091d4532SNeel Natu }
1640091d4532SNeel Natu 
1641366f6083SPeter Grehan static int
1642a0efd3fbSJohn Baldwin vmx_emulate_xsetbv(struct vmx *vmx, int vcpu, struct vm_exit *vmexit)
1643abb023fbSJohn Baldwin {
1644abb023fbSJohn Baldwin 	struct vmxctx *vmxctx;
1645abb023fbSJohn Baldwin 	uint64_t xcrval;
1646abb023fbSJohn Baldwin 	const struct xsave_limits *limits;
1647abb023fbSJohn Baldwin 
1648abb023fbSJohn Baldwin 	vmxctx = &vmx->ctx[vcpu];
1649abb023fbSJohn Baldwin 	limits = vmm_get_xsave_limits();
1650abb023fbSJohn Baldwin 
1651a0efd3fbSJohn Baldwin 	/*
1652a0efd3fbSJohn Baldwin 	 * Note that the processor raises a GP# fault on its own if
1653a0efd3fbSJohn Baldwin 	 * xsetbv is executed for CPL != 0, so we do not have to
1654a0efd3fbSJohn Baldwin 	 * emulate that fault here.
1655a0efd3fbSJohn Baldwin 	 */
1656a0efd3fbSJohn Baldwin 
1657a0efd3fbSJohn Baldwin 	/* Only xcr0 is supported. */
1658a0efd3fbSJohn Baldwin 	if (vmxctx->guest_rcx != 0) {
1659dc506506SNeel Natu 		vm_inject_gp(vmx->vm, vcpu);
1660a0efd3fbSJohn Baldwin 		return (HANDLED);
1661a0efd3fbSJohn Baldwin 	}
1662a0efd3fbSJohn Baldwin 
1663a0efd3fbSJohn Baldwin 	/* We only handle xcr0 if both the host and guest have XSAVE enabled. */
1664a0efd3fbSJohn Baldwin 	if (!limits->xsave_enabled || !(vmcs_read(VMCS_GUEST_CR4) & CR4_XSAVE)) {
1665dc506506SNeel Natu 		vm_inject_ud(vmx->vm, vcpu);
1666a0efd3fbSJohn Baldwin 		return (HANDLED);
1667a0efd3fbSJohn Baldwin 	}
1668abb023fbSJohn Baldwin 
1669abb023fbSJohn Baldwin 	xcrval = vmxctx->guest_rdx << 32 | (vmxctx->guest_rax & 0xffffffff);
1670a0efd3fbSJohn Baldwin 	if ((xcrval & ~limits->xcr0_allowed) != 0) {
1671dc506506SNeel Natu 		vm_inject_gp(vmx->vm, vcpu);
1672a0efd3fbSJohn Baldwin 		return (HANDLED);
1673a0efd3fbSJohn Baldwin 	}
1674abb023fbSJohn Baldwin 
1675a0efd3fbSJohn Baldwin 	if (!(xcrval & XFEATURE_ENABLED_X87)) {
1676dc506506SNeel Natu 		vm_inject_gp(vmx->vm, vcpu);
1677a0efd3fbSJohn Baldwin 		return (HANDLED);
1678a0efd3fbSJohn Baldwin 	}
1679abb023fbSJohn Baldwin 
168044a68c4eSJohn Baldwin 	/* AVX (YMM_Hi128) requires SSE. */
168144a68c4eSJohn Baldwin 	if (xcrval & XFEATURE_ENABLED_AVX &&
168244a68c4eSJohn Baldwin 	    (xcrval & XFEATURE_AVX) != XFEATURE_AVX) {
168344a68c4eSJohn Baldwin 		vm_inject_gp(vmx->vm, vcpu);
168444a68c4eSJohn Baldwin 		return (HANDLED);
168544a68c4eSJohn Baldwin 	}
168644a68c4eSJohn Baldwin 
168744a68c4eSJohn Baldwin 	/*
168844a68c4eSJohn Baldwin 	 * AVX512 requires base AVX (YMM_Hi128) as well as OpMask,
168944a68c4eSJohn Baldwin 	 * ZMM_Hi256, and Hi16_ZMM.
169044a68c4eSJohn Baldwin 	 */
169144a68c4eSJohn Baldwin 	if (xcrval & XFEATURE_AVX512 &&
169244a68c4eSJohn Baldwin 	    (xcrval & (XFEATURE_AVX512 | XFEATURE_AVX)) !=
169344a68c4eSJohn Baldwin 	    (XFEATURE_AVX512 | XFEATURE_AVX)) {
169444a68c4eSJohn Baldwin 		vm_inject_gp(vmx->vm, vcpu);
169544a68c4eSJohn Baldwin 		return (HANDLED);
169644a68c4eSJohn Baldwin 	}
169744a68c4eSJohn Baldwin 
169844a68c4eSJohn Baldwin 	/*
169944a68c4eSJohn Baldwin 	 * Intel MPX requires both bound register state flags to be
170044a68c4eSJohn Baldwin 	 * set.
170144a68c4eSJohn Baldwin 	 */
170244a68c4eSJohn Baldwin 	if (((xcrval & XFEATURE_ENABLED_BNDREGS) != 0) !=
170344a68c4eSJohn Baldwin 	    ((xcrval & XFEATURE_ENABLED_BNDCSR) != 0)) {
1704dc506506SNeel Natu 		vm_inject_gp(vmx->vm, vcpu);
1705a0efd3fbSJohn Baldwin 		return (HANDLED);
1706a0efd3fbSJohn Baldwin 	}
1707abb023fbSJohn Baldwin 
1708abb023fbSJohn Baldwin 	/*
1709abb023fbSJohn Baldwin 	 * This runs "inside" vmrun() with the guest's FPU state, so
1710abb023fbSJohn Baldwin 	 * modifying xcr0 directly modifies the guest's xcr0, not the
1711abb023fbSJohn Baldwin 	 * host's.
1712abb023fbSJohn Baldwin 	 */
1713abb023fbSJohn Baldwin 	load_xcr(0, xcrval);
1714abb023fbSJohn Baldwin 	return (HANDLED);
1715abb023fbSJohn Baldwin }
1716abb023fbSJohn Baldwin 
1717594db002STycho Nightingale static uint64_t
1718594db002STycho Nightingale vmx_get_guest_reg(struct vmx *vmx, int vcpu, int ident)
1719366f6083SPeter Grehan {
1720366f6083SPeter Grehan 	const struct vmxctx *vmxctx;
1721366f6083SPeter Grehan 
1722594db002STycho Nightingale 	vmxctx = &vmx->ctx[vcpu];
1723594db002STycho Nightingale 
1724594db002STycho Nightingale 	switch (ident) {
1725594db002STycho Nightingale 	case 0:
1726594db002STycho Nightingale 		return (vmxctx->guest_rax);
1727594db002STycho Nightingale 	case 1:
1728594db002STycho Nightingale 		return (vmxctx->guest_rcx);
1729594db002STycho Nightingale 	case 2:
1730594db002STycho Nightingale 		return (vmxctx->guest_rdx);
1731594db002STycho Nightingale 	case 3:
1732594db002STycho Nightingale 		return (vmxctx->guest_rbx);
1733594db002STycho Nightingale 	case 4:
1734594db002STycho Nightingale 		return (vmcs_read(VMCS_GUEST_RSP));
1735594db002STycho Nightingale 	case 5:
1736594db002STycho Nightingale 		return (vmxctx->guest_rbp);
1737594db002STycho Nightingale 	case 6:
1738594db002STycho Nightingale 		return (vmxctx->guest_rsi);
1739594db002STycho Nightingale 	case 7:
1740594db002STycho Nightingale 		return (vmxctx->guest_rdi);
1741594db002STycho Nightingale 	case 8:
1742594db002STycho Nightingale 		return (vmxctx->guest_r8);
1743594db002STycho Nightingale 	case 9:
1744594db002STycho Nightingale 		return (vmxctx->guest_r9);
1745594db002STycho Nightingale 	case 10:
1746594db002STycho Nightingale 		return (vmxctx->guest_r10);
1747594db002STycho Nightingale 	case 11:
1748594db002STycho Nightingale 		return (vmxctx->guest_r11);
1749594db002STycho Nightingale 	case 12:
1750594db002STycho Nightingale 		return (vmxctx->guest_r12);
1751594db002STycho Nightingale 	case 13:
1752594db002STycho Nightingale 		return (vmxctx->guest_r13);
1753594db002STycho Nightingale 	case 14:
1754594db002STycho Nightingale 		return (vmxctx->guest_r14);
1755594db002STycho Nightingale 	case 15:
1756594db002STycho Nightingale 		return (vmxctx->guest_r15);
1757594db002STycho Nightingale 	default:
1758594db002STycho Nightingale 		panic("invalid vmx register %d", ident);
1759594db002STycho Nightingale 	}
1760594db002STycho Nightingale }
1761594db002STycho Nightingale 
1762594db002STycho Nightingale static void
1763594db002STycho Nightingale vmx_set_guest_reg(struct vmx *vmx, int vcpu, int ident, uint64_t regval)
1764594db002STycho Nightingale {
1765594db002STycho Nightingale 	struct vmxctx *vmxctx;
1766594db002STycho Nightingale 
1767594db002STycho Nightingale 	vmxctx = &vmx->ctx[vcpu];
1768594db002STycho Nightingale 
1769594db002STycho Nightingale 	switch (ident) {
1770594db002STycho Nightingale 	case 0:
1771594db002STycho Nightingale 		vmxctx->guest_rax = regval;
1772594db002STycho Nightingale 		break;
1773594db002STycho Nightingale 	case 1:
1774594db002STycho Nightingale 		vmxctx->guest_rcx = regval;
1775594db002STycho Nightingale 		break;
1776594db002STycho Nightingale 	case 2:
1777594db002STycho Nightingale 		vmxctx->guest_rdx = regval;
1778594db002STycho Nightingale 		break;
1779594db002STycho Nightingale 	case 3:
1780594db002STycho Nightingale 		vmxctx->guest_rbx = regval;
1781594db002STycho Nightingale 		break;
1782594db002STycho Nightingale 	case 4:
1783594db002STycho Nightingale 		vmcs_write(VMCS_GUEST_RSP, regval);
1784594db002STycho Nightingale 		break;
1785594db002STycho Nightingale 	case 5:
1786594db002STycho Nightingale 		vmxctx->guest_rbp = regval;
1787594db002STycho Nightingale 		break;
1788594db002STycho Nightingale 	case 6:
1789594db002STycho Nightingale 		vmxctx->guest_rsi = regval;
1790594db002STycho Nightingale 		break;
1791594db002STycho Nightingale 	case 7:
1792594db002STycho Nightingale 		vmxctx->guest_rdi = regval;
1793594db002STycho Nightingale 		break;
1794594db002STycho Nightingale 	case 8:
1795594db002STycho Nightingale 		vmxctx->guest_r8 = regval;
1796594db002STycho Nightingale 		break;
1797594db002STycho Nightingale 	case 9:
1798594db002STycho Nightingale 		vmxctx->guest_r9 = regval;
1799594db002STycho Nightingale 		break;
1800594db002STycho Nightingale 	case 10:
1801594db002STycho Nightingale 		vmxctx->guest_r10 = regval;
1802594db002STycho Nightingale 		break;
1803594db002STycho Nightingale 	case 11:
1804594db002STycho Nightingale 		vmxctx->guest_r11 = regval;
1805594db002STycho Nightingale 		break;
1806594db002STycho Nightingale 	case 12:
1807594db002STycho Nightingale 		vmxctx->guest_r12 = regval;
1808594db002STycho Nightingale 		break;
1809594db002STycho Nightingale 	case 13:
1810594db002STycho Nightingale 		vmxctx->guest_r13 = regval;
1811594db002STycho Nightingale 		break;
1812594db002STycho Nightingale 	case 14:
1813594db002STycho Nightingale 		vmxctx->guest_r14 = regval;
1814594db002STycho Nightingale 		break;
1815594db002STycho Nightingale 	case 15:
1816594db002STycho Nightingale 		vmxctx->guest_r15 = regval;
1817594db002STycho Nightingale 		break;
1818594db002STycho Nightingale 	default:
1819594db002STycho Nightingale 		panic("invalid vmx register %d", ident);
1820594db002STycho Nightingale 	}
1821594db002STycho Nightingale }
1822594db002STycho Nightingale 
1823594db002STycho Nightingale static int
1824594db002STycho Nightingale vmx_emulate_cr0_access(struct vmx *vmx, int vcpu, uint64_t exitqual)
1825594db002STycho Nightingale {
1826594db002STycho Nightingale 	uint64_t crval, regval;
1827594db002STycho Nightingale 
1828594db002STycho Nightingale 	/* We only handle mov to %cr0 at this time */
182939c21c2dSNeel Natu 	if ((exitqual & 0xf0) != 0x00)
183039c21c2dSNeel Natu 		return (UNHANDLED);
183139c21c2dSNeel Natu 
1832594db002STycho Nightingale 	regval = vmx_get_guest_reg(vmx, vcpu, (exitqual >> 8) & 0xf);
1833366f6083SPeter Grehan 
1834594db002STycho Nightingale 	vmcs_write(VMCS_CR0_SHADOW, regval);
1835366f6083SPeter Grehan 
1836594db002STycho Nightingale 	crval = regval | cr0_ones_mask;
1837594db002STycho Nightingale 	crval &= ~cr0_zeros_mask;
1838594db002STycho Nightingale 	vmcs_write(VMCS_GUEST_CR0, crval);
1839366f6083SPeter Grehan 
1840594db002STycho Nightingale 	if (regval & CR0_PG) {
184180a902efSPeter Grehan 		uint64_t efer, entry_ctls;
184280a902efSPeter Grehan 
184380a902efSPeter Grehan 		/*
184480a902efSPeter Grehan 		 * If CR0.PG is 1 and EFER.LME is 1 then EFER.LMA and
184580a902efSPeter Grehan 		 * the "IA-32e mode guest" bit in VM-entry control must be
184680a902efSPeter Grehan 		 * equal.
184780a902efSPeter Grehan 		 */
18483de83862SNeel Natu 		efer = vmcs_read(VMCS_GUEST_IA32_EFER);
184980a902efSPeter Grehan 		if (efer & EFER_LME) {
185080a902efSPeter Grehan 			efer |= EFER_LMA;
18513de83862SNeel Natu 			vmcs_write(VMCS_GUEST_IA32_EFER, efer);
18523de83862SNeel Natu 			entry_ctls = vmcs_read(VMCS_ENTRY_CTLS);
185380a902efSPeter Grehan 			entry_ctls |= VM_ENTRY_GUEST_LMA;
18543de83862SNeel Natu 			vmcs_write(VMCS_ENTRY_CTLS, entry_ctls);
185580a902efSPeter Grehan 		}
185680a902efSPeter Grehan 	}
185780a902efSPeter Grehan 
1858366f6083SPeter Grehan 	return (HANDLED);
1859366f6083SPeter Grehan }
1860366f6083SPeter Grehan 
1861594db002STycho Nightingale static int
1862594db002STycho Nightingale vmx_emulate_cr4_access(struct vmx *vmx, int vcpu, uint64_t exitqual)
1863594db002STycho Nightingale {
1864594db002STycho Nightingale 	uint64_t crval, regval;
1865594db002STycho Nightingale 
1866594db002STycho Nightingale 	/* We only handle mov to %cr4 at this time */
1867594db002STycho Nightingale 	if ((exitqual & 0xf0) != 0x00)
1868594db002STycho Nightingale 		return (UNHANDLED);
1869594db002STycho Nightingale 
1870594db002STycho Nightingale 	regval = vmx_get_guest_reg(vmx, vcpu, (exitqual >> 8) & 0xf);
1871594db002STycho Nightingale 
1872594db002STycho Nightingale 	vmcs_write(VMCS_CR4_SHADOW, regval);
1873594db002STycho Nightingale 
1874594db002STycho Nightingale 	crval = regval | cr4_ones_mask;
1875594db002STycho Nightingale 	crval &= ~cr4_zeros_mask;
1876594db002STycho Nightingale 	vmcs_write(VMCS_GUEST_CR4, crval);
1877594db002STycho Nightingale 
1878594db002STycho Nightingale 	return (HANDLED);
1879594db002STycho Nightingale }
1880594db002STycho Nightingale 
1881594db002STycho Nightingale static int
1882594db002STycho Nightingale vmx_emulate_cr8_access(struct vmx *vmx, int vcpu, uint64_t exitqual)
1883594db002STycho Nightingale {
1884051f2bd1SNeel Natu 	struct vlapic *vlapic;
1885051f2bd1SNeel Natu 	uint64_t cr8;
1886051f2bd1SNeel Natu 	int regnum;
1887594db002STycho Nightingale 
1888594db002STycho Nightingale 	/* We only handle mov %cr8 to/from a register at this time. */
1889594db002STycho Nightingale 	if ((exitqual & 0xe0) != 0x00) {
1890594db002STycho Nightingale 		return (UNHANDLED);
1891594db002STycho Nightingale 	}
1892594db002STycho Nightingale 
1893051f2bd1SNeel Natu 	vlapic = vm_lapic(vmx->vm, vcpu);
1894051f2bd1SNeel Natu 	regnum = (exitqual >> 8) & 0xf;
1895594db002STycho Nightingale 	if (exitqual & 0x10) {
1896051f2bd1SNeel Natu 		cr8 = vlapic_get_cr8(vlapic);
1897051f2bd1SNeel Natu 		vmx_set_guest_reg(vmx, vcpu, regnum, cr8);
1898594db002STycho Nightingale 	} else {
1899051f2bd1SNeel Natu 		cr8 = vmx_get_guest_reg(vmx, vcpu, regnum);
1900051f2bd1SNeel Natu 		vlapic_set_cr8(vlapic, cr8);
1901594db002STycho Nightingale 	}
1902594db002STycho Nightingale 
1903594db002STycho Nightingale 	return (HANDLED);
1904594db002STycho Nightingale }
1905594db002STycho Nightingale 
1906e4c8a13dSNeel Natu /*
1907e4c8a13dSNeel Natu  * From section "Guest Register State" in the Intel SDM: CPL = SS.DPL
1908e4c8a13dSNeel Natu  */
1909e4c8a13dSNeel Natu static int
1910e4c8a13dSNeel Natu vmx_cpl(void)
1911e4c8a13dSNeel Natu {
1912e4c8a13dSNeel Natu 	uint32_t ssar;
1913e4c8a13dSNeel Natu 
1914e4c8a13dSNeel Natu 	ssar = vmcs_read(VMCS_GUEST_SS_ACCESS_RIGHTS);
1915e4c8a13dSNeel Natu 	return ((ssar >> 5) & 0x3);
1916e4c8a13dSNeel Natu }
1917e4c8a13dSNeel Natu 
1918e813a873SNeel Natu static enum vm_cpu_mode
191900f3efe1SJohn Baldwin vmx_cpu_mode(void)
192000f3efe1SJohn Baldwin {
1921b301b9e2SNeel Natu 	uint32_t csar;
192200f3efe1SJohn Baldwin 
1923b301b9e2SNeel Natu 	if (vmcs_read(VMCS_GUEST_IA32_EFER) & EFER_LMA) {
1924b301b9e2SNeel Natu 		csar = vmcs_read(VMCS_GUEST_CS_ACCESS_RIGHTS);
1925b301b9e2SNeel Natu 		if (csar & 0x2000)
1926b301b9e2SNeel Natu 			return (CPU_MODE_64BIT);	/* CS.L = 1 */
192700f3efe1SJohn Baldwin 		else
192800f3efe1SJohn Baldwin 			return (CPU_MODE_COMPATIBILITY);
1929b301b9e2SNeel Natu 	} else if (vmcs_read(VMCS_GUEST_CR0) & CR0_PE) {
1930b301b9e2SNeel Natu 		return (CPU_MODE_PROTECTED);
1931b301b9e2SNeel Natu 	} else {
1932b301b9e2SNeel Natu 		return (CPU_MODE_REAL);
1933b301b9e2SNeel Natu 	}
193400f3efe1SJohn Baldwin }
193500f3efe1SJohn Baldwin 
1936e813a873SNeel Natu static enum vm_paging_mode
193700f3efe1SJohn Baldwin vmx_paging_mode(void)
193800f3efe1SJohn Baldwin {
1939f3eb12e4SKonstantin Belousov 	uint64_t cr4;
194000f3efe1SJohn Baldwin 
194100f3efe1SJohn Baldwin 	if (!(vmcs_read(VMCS_GUEST_CR0) & CR0_PG))
194200f3efe1SJohn Baldwin 		return (PAGING_MODE_FLAT);
1943f3eb12e4SKonstantin Belousov 	cr4 = vmcs_read(VMCS_GUEST_CR4);
1944f3eb12e4SKonstantin Belousov 	if (!(cr4 & CR4_PAE))
194500f3efe1SJohn Baldwin 		return (PAGING_MODE_32);
1946f3eb12e4SKonstantin Belousov 	if (vmcs_read(VMCS_GUEST_IA32_EFER) & EFER_LME) {
1947f3eb12e4SKonstantin Belousov 		if (!(cr4 & CR4_LA57))
194800f3efe1SJohn Baldwin 			return (PAGING_MODE_64);
1949f3eb12e4SKonstantin Belousov 		return (PAGING_MODE_64_LA57);
1950f3eb12e4SKonstantin Belousov 	} else
195100f3efe1SJohn Baldwin 		return (PAGING_MODE_PAE);
195200f3efe1SJohn Baldwin }
195300f3efe1SJohn Baldwin 
1954d17b5104SNeel Natu static uint64_t
1955d17b5104SNeel Natu inout_str_index(struct vmx *vmx, int vcpuid, int in)
1956d17b5104SNeel Natu {
1957d17b5104SNeel Natu 	uint64_t val;
1958d17b5104SNeel Natu 	int error;
1959d17b5104SNeel Natu 	enum vm_reg_name reg;
1960d17b5104SNeel Natu 
1961d17b5104SNeel Natu 	reg = in ? VM_REG_GUEST_RDI : VM_REG_GUEST_RSI;
1962d17b5104SNeel Natu 	error = vmx_getreg(vmx, vcpuid, reg, &val);
1963d17b5104SNeel Natu 	KASSERT(error == 0, ("%s: vmx_getreg error %d", __func__, error));
1964d17b5104SNeel Natu 	return (val);
1965d17b5104SNeel Natu }
1966d17b5104SNeel Natu 
1967d17b5104SNeel Natu static uint64_t
1968d17b5104SNeel Natu inout_str_count(struct vmx *vmx, int vcpuid, int rep)
1969d17b5104SNeel Natu {
1970d17b5104SNeel Natu 	uint64_t val;
1971d17b5104SNeel Natu 	int error;
1972d17b5104SNeel Natu 
1973d17b5104SNeel Natu 	if (rep) {
1974d17b5104SNeel Natu 		error = vmx_getreg(vmx, vcpuid, VM_REG_GUEST_RCX, &val);
1975d17b5104SNeel Natu 		KASSERT(!error, ("%s: vmx_getreg error %d", __func__, error));
1976d17b5104SNeel Natu 	} else {
1977d17b5104SNeel Natu 		val = 1;
1978d17b5104SNeel Natu 	}
1979d17b5104SNeel Natu 	return (val);
1980d17b5104SNeel Natu }
1981d17b5104SNeel Natu 
1982d17b5104SNeel Natu static int
1983d17b5104SNeel Natu inout_str_addrsize(uint32_t inst_info)
1984d17b5104SNeel Natu {
1985d17b5104SNeel Natu 	uint32_t size;
1986d17b5104SNeel Natu 
1987d17b5104SNeel Natu 	size = (inst_info >> 7) & 0x7;
1988d17b5104SNeel Natu 	switch (size) {
1989d17b5104SNeel Natu 	case 0:
1990d17b5104SNeel Natu 		return (2);	/* 16 bit */
1991d17b5104SNeel Natu 	case 1:
1992d17b5104SNeel Natu 		return (4);	/* 32 bit */
1993d17b5104SNeel Natu 	case 2:
1994d17b5104SNeel Natu 		return (8);	/* 64 bit */
1995d17b5104SNeel Natu 	default:
1996d17b5104SNeel Natu 		panic("%s: invalid size encoding %d", __func__, size);
1997d17b5104SNeel Natu 	}
1998d17b5104SNeel Natu }
1999d17b5104SNeel Natu 
2000d17b5104SNeel Natu static void
2001d17b5104SNeel Natu inout_str_seginfo(struct vmx *vmx, int vcpuid, uint32_t inst_info, int in,
2002d17b5104SNeel Natu     struct vm_inout_str *vis)
2003d17b5104SNeel Natu {
2004d17b5104SNeel Natu 	int error, s;
2005d17b5104SNeel Natu 
2006d17b5104SNeel Natu 	if (in) {
2007d17b5104SNeel Natu 		vis->seg_name = VM_REG_GUEST_ES;
2008d17b5104SNeel Natu 	} else {
2009d17b5104SNeel Natu 		s = (inst_info >> 15) & 0x7;
2010d17b5104SNeel Natu 		vis->seg_name = vm_segment_name(s);
2011d17b5104SNeel Natu 	}
2012d17b5104SNeel Natu 
2013d17b5104SNeel Natu 	error = vmx_getdesc(vmx, vcpuid, vis->seg_name, &vis->seg_desc);
2014d17b5104SNeel Natu 	KASSERT(error == 0, ("%s: vmx_getdesc error %d", __func__, error));
2015d17b5104SNeel Natu }
2016d17b5104SNeel Natu 
2017e4c8a13dSNeel Natu static void
2018e813a873SNeel Natu vmx_paging_info(struct vm_guest_paging *paging)
2019e813a873SNeel Natu {
2020e813a873SNeel Natu 	paging->cr3 = vmcs_guest_cr3();
2021e813a873SNeel Natu 	paging->cpl = vmx_cpl();
2022e813a873SNeel Natu 	paging->cpu_mode = vmx_cpu_mode();
2023e813a873SNeel Natu 	paging->paging_mode = vmx_paging_mode();
2024e813a873SNeel Natu }
2025e813a873SNeel Natu 
2026e813a873SNeel Natu static void
2027e4c8a13dSNeel Natu vmexit_inst_emul(struct vm_exit *vmexit, uint64_t gpa, uint64_t gla)
2028e4c8a13dSNeel Natu {
2029f7a9f178SNeel Natu 	struct vm_guest_paging *paging;
2030f7a9f178SNeel Natu 	uint32_t csar;
2031f7a9f178SNeel Natu 
2032f7a9f178SNeel Natu 	paging = &vmexit->u.inst_emul.paging;
2033f7a9f178SNeel Natu 
2034e4c8a13dSNeel Natu 	vmexit->exitcode = VM_EXITCODE_INST_EMUL;
20351c73ea3eSNeel Natu 	vmexit->inst_length = 0;
2036e4c8a13dSNeel Natu 	vmexit->u.inst_emul.gpa = gpa;
2037e4c8a13dSNeel Natu 	vmexit->u.inst_emul.gla = gla;
2038f7a9f178SNeel Natu 	vmx_paging_info(paging);
2039f7a9f178SNeel Natu 	switch (paging->cpu_mode) {
2040e4f605eeSTycho Nightingale 	case CPU_MODE_REAL:
2041e4f605eeSTycho Nightingale 		vmexit->u.inst_emul.cs_base = vmcs_read(VMCS_GUEST_CS_BASE);
2042e4f605eeSTycho Nightingale 		vmexit->u.inst_emul.cs_d = 0;
2043e4f605eeSTycho Nightingale 		break;
2044f7a9f178SNeel Natu 	case CPU_MODE_PROTECTED:
2045f7a9f178SNeel Natu 	case CPU_MODE_COMPATIBILITY:
2046e4f605eeSTycho Nightingale 		vmexit->u.inst_emul.cs_base = vmcs_read(VMCS_GUEST_CS_BASE);
2047f7a9f178SNeel Natu 		csar = vmcs_read(VMCS_GUEST_CS_ACCESS_RIGHTS);
2048f7a9f178SNeel Natu 		vmexit->u.inst_emul.cs_d = SEG_DESC_DEF32(csar);
2049f7a9f178SNeel Natu 		break;
2050f7a9f178SNeel Natu 	default:
2051e4f605eeSTycho Nightingale 		vmexit->u.inst_emul.cs_base = 0;
2052f7a9f178SNeel Natu 		vmexit->u.inst_emul.cs_d = 0;
2053f7a9f178SNeel Natu 		break;
2054f7a9f178SNeel Natu 	}
2055c2a875f9SNeel Natu 	vie_init(&vmexit->u.inst_emul.vie, NULL, 0);
2056e4c8a13dSNeel Natu }
2057e4c8a13dSNeel Natu 
2058366f6083SPeter Grehan static int
2059318224bbSNeel Natu ept_fault_type(uint64_t ept_qual)
2060a2da7af6SNeel Natu {
2061318224bbSNeel Natu 	int fault_type;
2062a2da7af6SNeel Natu 
2063318224bbSNeel Natu 	if (ept_qual & EPT_VIOLATION_DATA_WRITE)
2064318224bbSNeel Natu 		fault_type = VM_PROT_WRITE;
2065318224bbSNeel Natu 	else if (ept_qual & EPT_VIOLATION_INST_FETCH)
2066318224bbSNeel Natu 		fault_type = VM_PROT_EXECUTE;
2067318224bbSNeel Natu 	else
2068318224bbSNeel Natu 		fault_type= VM_PROT_READ;
2069318224bbSNeel Natu 
2070318224bbSNeel Natu 	return (fault_type);
2071318224bbSNeel Natu }
2072318224bbSNeel Natu 
2073490d56c5SEd Maste static bool
2074318224bbSNeel Natu ept_emulation_fault(uint64_t ept_qual)
2075318224bbSNeel Natu {
2076318224bbSNeel Natu 	int read, write;
2077318224bbSNeel Natu 
2078318224bbSNeel Natu 	/* EPT fault on an instruction fetch doesn't make sense here */
2079a2da7af6SNeel Natu 	if (ept_qual & EPT_VIOLATION_INST_FETCH)
2080490d56c5SEd Maste 		return (false);
2081a2da7af6SNeel Natu 
2082318224bbSNeel Natu 	/* EPT fault must be a read fault or a write fault */
2083a2da7af6SNeel Natu 	read = ept_qual & EPT_VIOLATION_DATA_READ ? 1 : 0;
2084a2da7af6SNeel Natu 	write = ept_qual & EPT_VIOLATION_DATA_WRITE ? 1 : 0;
20853b2b0011SPeter Grehan 	if ((read | write) == 0)
2086490d56c5SEd Maste 		return (false);
2087a2da7af6SNeel Natu 
2088a2da7af6SNeel Natu 	/*
20893b2b0011SPeter Grehan 	 * The EPT violation must have been caused by accessing a
20903b2b0011SPeter Grehan 	 * guest-physical address that is a translation of a guest-linear
20913b2b0011SPeter Grehan 	 * address.
2092a2da7af6SNeel Natu 	 */
2093a2da7af6SNeel Natu 	if ((ept_qual & EPT_VIOLATION_GLA_VALID) == 0 ||
2094a2da7af6SNeel Natu 	    (ept_qual & EPT_VIOLATION_XLAT_VALID) == 0) {
2095490d56c5SEd Maste 		return (false);
2096a2da7af6SNeel Natu 	}
2097a2da7af6SNeel Natu 
2098490d56c5SEd Maste 	return (true);
2099a2da7af6SNeel Natu }
2100a2da7af6SNeel Natu 
2101159dd56fSNeel Natu static __inline int
2102159dd56fSNeel Natu apic_access_virtualization(struct vmx *vmx, int vcpuid)
2103159dd56fSNeel Natu {
2104159dd56fSNeel Natu 	uint32_t proc_ctls2;
2105159dd56fSNeel Natu 
2106159dd56fSNeel Natu 	proc_ctls2 = vmx->cap[vcpuid].proc_ctls2;
2107159dd56fSNeel Natu 	return ((proc_ctls2 & PROCBASED2_VIRTUALIZE_APIC_ACCESSES) ? 1 : 0);
2108159dd56fSNeel Natu }
2109159dd56fSNeel Natu 
2110159dd56fSNeel Natu static __inline int
2111159dd56fSNeel Natu x2apic_virtualization(struct vmx *vmx, int vcpuid)
2112159dd56fSNeel Natu {
2113159dd56fSNeel Natu 	uint32_t proc_ctls2;
2114159dd56fSNeel Natu 
2115159dd56fSNeel Natu 	proc_ctls2 = vmx->cap[vcpuid].proc_ctls2;
2116159dd56fSNeel Natu 	return ((proc_ctls2 & PROCBASED2_VIRTUALIZE_X2APIC_MODE) ? 1 : 0);
2117159dd56fSNeel Natu }
2118159dd56fSNeel Natu 
2119a2da7af6SNeel Natu static int
2120159dd56fSNeel Natu vmx_handle_apic_write(struct vmx *vmx, int vcpuid, struct vlapic *vlapic,
2121159dd56fSNeel Natu     uint64_t qual)
212288c4b8d1SNeel Natu {
212388c4b8d1SNeel Natu 	int error, handled, offset;
2124159dd56fSNeel Natu 	uint32_t *apic_regs, vector;
212588c4b8d1SNeel Natu 	bool retu;
212688c4b8d1SNeel Natu 
2127a0efd3fbSJohn Baldwin 	handled = HANDLED;
212888c4b8d1SNeel Natu 	offset = APIC_WRITE_OFFSET(qual);
2129159dd56fSNeel Natu 
2130159dd56fSNeel Natu 	if (!apic_access_virtualization(vmx, vcpuid)) {
2131159dd56fSNeel Natu 		/*
2132159dd56fSNeel Natu 		 * In general there should not be any APIC write VM-exits
2133159dd56fSNeel Natu 		 * unless APIC-access virtualization is enabled.
2134159dd56fSNeel Natu 		 *
2135159dd56fSNeel Natu 		 * However self-IPI virtualization can legitimately trigger
2136159dd56fSNeel Natu 		 * an APIC-write VM-exit so treat it specially.
2137159dd56fSNeel Natu 		 */
2138159dd56fSNeel Natu 		if (x2apic_virtualization(vmx, vcpuid) &&
2139159dd56fSNeel Natu 		    offset == APIC_OFFSET_SELF_IPI) {
2140159dd56fSNeel Natu 			apic_regs = (uint32_t *)(vlapic->apic_page);
2141159dd56fSNeel Natu 			vector = apic_regs[APIC_OFFSET_SELF_IPI / 4];
2142159dd56fSNeel Natu 			vlapic_self_ipi_handler(vlapic, vector);
2143159dd56fSNeel Natu 			return (HANDLED);
2144159dd56fSNeel Natu 		} else
2145159dd56fSNeel Natu 			return (UNHANDLED);
2146159dd56fSNeel Natu 	}
2147159dd56fSNeel Natu 
214888c4b8d1SNeel Natu 	switch (offset) {
214988c4b8d1SNeel Natu 	case APIC_OFFSET_ID:
215088c4b8d1SNeel Natu 		vlapic_id_write_handler(vlapic);
215188c4b8d1SNeel Natu 		break;
215288c4b8d1SNeel Natu 	case APIC_OFFSET_LDR:
215388c4b8d1SNeel Natu 		vlapic_ldr_write_handler(vlapic);
215488c4b8d1SNeel Natu 		break;
215588c4b8d1SNeel Natu 	case APIC_OFFSET_DFR:
215688c4b8d1SNeel Natu 		vlapic_dfr_write_handler(vlapic);
215788c4b8d1SNeel Natu 		break;
215888c4b8d1SNeel Natu 	case APIC_OFFSET_SVR:
215988c4b8d1SNeel Natu 		vlapic_svr_write_handler(vlapic);
216088c4b8d1SNeel Natu 		break;
216188c4b8d1SNeel Natu 	case APIC_OFFSET_ESR:
216288c4b8d1SNeel Natu 		vlapic_esr_write_handler(vlapic);
216388c4b8d1SNeel Natu 		break;
216488c4b8d1SNeel Natu 	case APIC_OFFSET_ICR_LOW:
216588c4b8d1SNeel Natu 		retu = false;
216688c4b8d1SNeel Natu 		error = vlapic_icrlo_write_handler(vlapic, &retu);
216788c4b8d1SNeel Natu 		if (error != 0 || retu)
2168a0efd3fbSJohn Baldwin 			handled = UNHANDLED;
216988c4b8d1SNeel Natu 		break;
217088c4b8d1SNeel Natu 	case APIC_OFFSET_CMCI_LVT:
217188c4b8d1SNeel Natu 	case APIC_OFFSET_TIMER_LVT ... APIC_OFFSET_ERROR_LVT:
217288c4b8d1SNeel Natu 		vlapic_lvt_write_handler(vlapic, offset);
217388c4b8d1SNeel Natu 		break;
217488c4b8d1SNeel Natu 	case APIC_OFFSET_TIMER_ICR:
217588c4b8d1SNeel Natu 		vlapic_icrtmr_write_handler(vlapic);
217688c4b8d1SNeel Natu 		break;
217788c4b8d1SNeel Natu 	case APIC_OFFSET_TIMER_DCR:
217888c4b8d1SNeel Natu 		vlapic_dcr_write_handler(vlapic);
217988c4b8d1SNeel Natu 		break;
218088c4b8d1SNeel Natu 	default:
2181a0efd3fbSJohn Baldwin 		handled = UNHANDLED;
218288c4b8d1SNeel Natu 		break;
218388c4b8d1SNeel Natu 	}
218488c4b8d1SNeel Natu 	return (handled);
218588c4b8d1SNeel Natu }
218688c4b8d1SNeel Natu 
218788c4b8d1SNeel Natu static bool
2188159dd56fSNeel Natu apic_access_fault(struct vmx *vmx, int vcpuid, uint64_t gpa)
218988c4b8d1SNeel Natu {
219088c4b8d1SNeel Natu 
2191159dd56fSNeel Natu 	if (apic_access_virtualization(vmx, vcpuid) &&
219288c4b8d1SNeel Natu 	    (gpa >= DEFAULT_APIC_BASE && gpa < DEFAULT_APIC_BASE + PAGE_SIZE))
219388c4b8d1SNeel Natu 		return (true);
219488c4b8d1SNeel Natu 	else
219588c4b8d1SNeel Natu 		return (false);
219688c4b8d1SNeel Natu }
219788c4b8d1SNeel Natu 
219888c4b8d1SNeel Natu static int
219988c4b8d1SNeel Natu vmx_handle_apic_access(struct vmx *vmx, int vcpuid, struct vm_exit *vmexit)
220088c4b8d1SNeel Natu {
220188c4b8d1SNeel Natu 	uint64_t qual;
220288c4b8d1SNeel Natu 	int access_type, offset, allowed;
220388c4b8d1SNeel Natu 
2204159dd56fSNeel Natu 	if (!apic_access_virtualization(vmx, vcpuid))
220588c4b8d1SNeel Natu 		return (UNHANDLED);
220688c4b8d1SNeel Natu 
220788c4b8d1SNeel Natu 	qual = vmexit->u.vmx.exit_qualification;
220888c4b8d1SNeel Natu 	access_type = APIC_ACCESS_TYPE(qual);
220988c4b8d1SNeel Natu 	offset = APIC_ACCESS_OFFSET(qual);
221088c4b8d1SNeel Natu 
221188c4b8d1SNeel Natu 	allowed = 0;
221288c4b8d1SNeel Natu 	if (access_type == 0) {
221388c4b8d1SNeel Natu 		/*
221488c4b8d1SNeel Natu 		 * Read data access to the following registers is expected.
221588c4b8d1SNeel Natu 		 */
221688c4b8d1SNeel Natu 		switch (offset) {
221788c4b8d1SNeel Natu 		case APIC_OFFSET_APR:
221888c4b8d1SNeel Natu 		case APIC_OFFSET_PPR:
221988c4b8d1SNeel Natu 		case APIC_OFFSET_RRR:
222088c4b8d1SNeel Natu 		case APIC_OFFSET_CMCI_LVT:
222188c4b8d1SNeel Natu 		case APIC_OFFSET_TIMER_CCR:
222288c4b8d1SNeel Natu 			allowed = 1;
222388c4b8d1SNeel Natu 			break;
222488c4b8d1SNeel Natu 		default:
222588c4b8d1SNeel Natu 			break;
222688c4b8d1SNeel Natu 		}
222788c4b8d1SNeel Natu 	} else if (access_type == 1) {
222888c4b8d1SNeel Natu 		/*
222988c4b8d1SNeel Natu 		 * Write data access to the following registers is expected.
223088c4b8d1SNeel Natu 		 */
223188c4b8d1SNeel Natu 		switch (offset) {
223288c4b8d1SNeel Natu 		case APIC_OFFSET_VER:
223388c4b8d1SNeel Natu 		case APIC_OFFSET_APR:
223488c4b8d1SNeel Natu 		case APIC_OFFSET_PPR:
223588c4b8d1SNeel Natu 		case APIC_OFFSET_RRR:
223688c4b8d1SNeel Natu 		case APIC_OFFSET_ISR0 ... APIC_OFFSET_ISR7:
223788c4b8d1SNeel Natu 		case APIC_OFFSET_TMR0 ... APIC_OFFSET_TMR7:
223888c4b8d1SNeel Natu 		case APIC_OFFSET_IRR0 ... APIC_OFFSET_IRR7:
223988c4b8d1SNeel Natu 		case APIC_OFFSET_CMCI_LVT:
224088c4b8d1SNeel Natu 		case APIC_OFFSET_TIMER_CCR:
224188c4b8d1SNeel Natu 			allowed = 1;
224288c4b8d1SNeel Natu 			break;
224388c4b8d1SNeel Natu 		default:
224488c4b8d1SNeel Natu 			break;
224588c4b8d1SNeel Natu 		}
224688c4b8d1SNeel Natu 	}
224788c4b8d1SNeel Natu 
224888c4b8d1SNeel Natu 	if (allowed) {
2249e4c8a13dSNeel Natu 		vmexit_inst_emul(vmexit, DEFAULT_APIC_BASE + offset,
2250e4c8a13dSNeel Natu 		    VIE_INVALID_GLA);
225188c4b8d1SNeel Natu 	}
225288c4b8d1SNeel Natu 
225388c4b8d1SNeel Natu 	/*
225488c4b8d1SNeel Natu 	 * Regardless of whether the APIC-access is allowed this handler
225588c4b8d1SNeel Natu 	 * always returns UNHANDLED:
225688c4b8d1SNeel Natu 	 * - if the access is allowed then it is handled by emulating the
225788c4b8d1SNeel Natu 	 *   instruction that caused the VM-exit (outside the critical section)
225888c4b8d1SNeel Natu 	 * - if the access is not allowed then it will be converted to an
225988c4b8d1SNeel Natu 	 *   exitcode of VM_EXITCODE_VMX and will be dealt with in userland.
226088c4b8d1SNeel Natu 	 */
226188c4b8d1SNeel Natu 	return (UNHANDLED);
226288c4b8d1SNeel Natu }
226388c4b8d1SNeel Natu 
22643d5444c8SNeel Natu static enum task_switch_reason
22653d5444c8SNeel Natu vmx_task_switch_reason(uint64_t qual)
22663d5444c8SNeel Natu {
22673d5444c8SNeel Natu 	int reason;
22683d5444c8SNeel Natu 
22693d5444c8SNeel Natu 	reason = (qual >> 30) & 0x3;
22703d5444c8SNeel Natu 	switch (reason) {
22713d5444c8SNeel Natu 	case 0:
22723d5444c8SNeel Natu 		return (TSR_CALL);
22733d5444c8SNeel Natu 	case 1:
22743d5444c8SNeel Natu 		return (TSR_IRET);
22753d5444c8SNeel Natu 	case 2:
22763d5444c8SNeel Natu 		return (TSR_JMP);
22773d5444c8SNeel Natu 	case 3:
22783d5444c8SNeel Natu 		return (TSR_IDT_GATE);
22793d5444c8SNeel Natu 	default:
22803d5444c8SNeel Natu 		panic("%s: invalid reason %d", __func__, reason);
22813d5444c8SNeel Natu 	}
22823d5444c8SNeel Natu }
22833d5444c8SNeel Natu 
228488c4b8d1SNeel Natu static int
2285c3498942SNeel Natu emulate_wrmsr(struct vmx *vmx, int vcpuid, u_int num, uint64_t val, bool *retu)
2286c3498942SNeel Natu {
2287c3498942SNeel Natu 	int error;
2288c3498942SNeel Natu 
2289c3498942SNeel Natu 	if (lapic_msr(num))
2290c3498942SNeel Natu 		error = lapic_wrmsr(vmx->vm, vcpuid, num, val, retu);
2291c3498942SNeel Natu 	else
2292c3498942SNeel Natu 		error = vmx_wrmsr(vmx, vcpuid, num, val, retu);
2293c3498942SNeel Natu 
2294c3498942SNeel Natu 	return (error);
2295c3498942SNeel Natu }
2296c3498942SNeel Natu 
2297c3498942SNeel Natu static int
2298c3498942SNeel Natu emulate_rdmsr(struct vmx *vmx, int vcpuid, u_int num, bool *retu)
2299c3498942SNeel Natu {
2300c3498942SNeel Natu 	struct vmxctx *vmxctx;
2301c3498942SNeel Natu 	uint64_t result;
2302c3498942SNeel Natu 	uint32_t eax, edx;
2303c3498942SNeel Natu 	int error;
2304c3498942SNeel Natu 
2305c3498942SNeel Natu 	if (lapic_msr(num))
2306c3498942SNeel Natu 		error = lapic_rdmsr(vmx->vm, vcpuid, num, &result, retu);
2307c3498942SNeel Natu 	else
2308c3498942SNeel Natu 		error = vmx_rdmsr(vmx, vcpuid, num, &result, retu);
2309c3498942SNeel Natu 
2310c3498942SNeel Natu 	if (error == 0) {
2311c3498942SNeel Natu 		eax = result;
2312c3498942SNeel Natu 		vmxctx = &vmx->ctx[vcpuid];
2313c3498942SNeel Natu 		error = vmxctx_setreg(vmxctx, VM_REG_GUEST_RAX, eax);
2314c3498942SNeel Natu 		KASSERT(error == 0, ("vmxctx_setreg(rax) error %d", error));
2315c3498942SNeel Natu 
2316c3498942SNeel Natu 		edx = result >> 32;
2317c3498942SNeel Natu 		error = vmxctx_setreg(vmxctx, VM_REG_GUEST_RDX, edx);
2318c3498942SNeel Natu 		KASSERT(error == 0, ("vmxctx_setreg(rdx) error %d", error));
2319c3498942SNeel Natu 	}
2320c3498942SNeel Natu 
2321c3498942SNeel Natu 	return (error);
2322c3498942SNeel Natu }
2323c3498942SNeel Natu 
2324c3498942SNeel Natu static int
2325366f6083SPeter Grehan vmx_exit_process(struct vmx *vmx, int vcpu, struct vm_exit *vmexit)
2326366f6083SPeter Grehan {
2327c9c75df4SNeel Natu 	int error, errcode, errcode_valid, handled, in;
2328366f6083SPeter Grehan 	struct vmxctx *vmxctx;
232988c4b8d1SNeel Natu 	struct vlapic *vlapic;
2330d17b5104SNeel Natu 	struct vm_inout_str *vis;
23313d5444c8SNeel Natu 	struct vm_task_switch *ts;
2332d17b5104SNeel Natu 	uint32_t eax, ecx, edx, idtvec_info, idtvec_err, intr_info, inst_info;
2333b0538143SNeel Natu 	uint32_t intr_type, intr_vec, reason;
2334091d4532SNeel Natu 	uint64_t exitintinfo, qual, gpa;
2335becd9849SNeel Natu 	bool retu;
2336366f6083SPeter Grehan 
2337160471d2SNeel Natu 	CTASSERT((PINBASED_CTLS_ONE_SETTING & PINBASED_VIRTUAL_NMI) != 0);
2338c308b23bSNeel Natu 	CTASSERT((PINBASED_CTLS_ONE_SETTING & PINBASED_NMI_EXITING) != 0);
2339160471d2SNeel Natu 
2340a0efd3fbSJohn Baldwin 	handled = UNHANDLED;
2341366f6083SPeter Grehan 	vmxctx = &vmx->ctx[vcpu];
23420492757cSNeel Natu 
2343366f6083SPeter Grehan 	qual = vmexit->u.vmx.exit_qualification;
2344318224bbSNeel Natu 	reason = vmexit->u.vmx.exit_reason;
2345366f6083SPeter Grehan 	vmexit->exitcode = VM_EXITCODE_BOGUS;
2346366f6083SPeter Grehan 
234761592433SNeel Natu 	vmm_stat_incr(vmx->vm, vcpu, VMEXIT_COUNT, 1);
23486ac73777STycho Nightingale 	SDT_PROBE3(vmm, vmx, exit, entry, vmx, vcpu, vmexit);
234961592433SNeel Natu 
2350318224bbSNeel Natu 	/*
2351b0538143SNeel Natu 	 * VM-entry failures during or after loading guest state.
2352b0538143SNeel Natu 	 *
2353b0538143SNeel Natu 	 * These VM-exits are uncommon but must be handled specially
2354b0538143SNeel Natu 	 * as most VM-exit fields are not populated as usual.
2355b0538143SNeel Natu 	 */
2356b0538143SNeel Natu 	if (__predict_false(reason == EXIT_REASON_MCE_DURING_ENTRY)) {
2357b0538143SNeel Natu 		VCPU_CTR0(vmx->vm, vcpu, "Handling MCE during VM-entry");
2358b0538143SNeel Natu 		__asm __volatile("int $18");
2359b0538143SNeel Natu 		return (1);
2360b0538143SNeel Natu 	}
2361b0538143SNeel Natu 
2362b0538143SNeel Natu 	/*
23633d5444c8SNeel Natu 	 * VM exits that can be triggered during event delivery need to
23643d5444c8SNeel Natu 	 * be handled specially by re-injecting the event if the IDT
23653d5444c8SNeel Natu 	 * vectoring information field's valid bit is set.
2366318224bbSNeel Natu 	 *
2367318224bbSNeel Natu 	 * See "Information for VM Exits During Event Delivery" in Intel SDM
2368318224bbSNeel Natu 	 * for details.
2369318224bbSNeel Natu 	 */
2370318224bbSNeel Natu 	idtvec_info = vmcs_idt_vectoring_info();
2371318224bbSNeel Natu 	if (idtvec_info & VMCS_IDT_VEC_VALID) {
2372318224bbSNeel Natu 		idtvec_info &= ~(1 << 12); /* clear undefined bit */
2373091d4532SNeel Natu 		exitintinfo = idtvec_info;
2374318224bbSNeel Natu 		if (idtvec_info & VMCS_IDT_VEC_ERRCODE_VALID) {
2375318224bbSNeel Natu 			idtvec_err = vmcs_idt_vectoring_err();
2376091d4532SNeel Natu 			exitintinfo |= (uint64_t)idtvec_err << 32;
2377318224bbSNeel Natu 		}
2378091d4532SNeel Natu 		error = vm_exit_intinfo(vmx->vm, vcpu, exitintinfo);
2379091d4532SNeel Natu 		KASSERT(error == 0, ("%s: vm_set_intinfo error %d",
2380091d4532SNeel Natu 		    __func__, error));
2381091d4532SNeel Natu 
2382160471d2SNeel Natu 		/*
2383160471d2SNeel Natu 		 * If 'virtual NMIs' are being used and the VM-exit
2384160471d2SNeel Natu 		 * happened while injecting an NMI during the previous
2385091d4532SNeel Natu 		 * VM-entry, then clear "blocking by NMI" in the
2386091d4532SNeel Natu 		 * Guest Interruptibility-State so the NMI can be
2387091d4532SNeel Natu 		 * reinjected on the subsequent VM-entry.
2388091d4532SNeel Natu 		 *
2389091d4532SNeel Natu 		 * However, if the NMI was being delivered through a task
2390091d4532SNeel Natu 		 * gate, then the new task must start execution with NMIs
2391091d4532SNeel Natu 		 * blocked so don't clear NMI blocking in this case.
2392160471d2SNeel Natu 		 */
2393091d4532SNeel Natu 		intr_type = idtvec_info & VMCS_INTR_T_MASK;
2394091d4532SNeel Natu 		if (intr_type == VMCS_INTR_T_NMI) {
2395091d4532SNeel Natu 			if (reason != EXIT_REASON_TASK_SWITCH)
2396e5a1d950SNeel Natu 				vmx_clear_nmi_blocking(vmx, vcpu);
2397091d4532SNeel Natu 			else
2398091d4532SNeel Natu 				vmx_assert_nmi_blocking(vmx, vcpu);
2399160471d2SNeel Natu 		}
2400091d4532SNeel Natu 
2401091d4532SNeel Natu 		/*
2402091d4532SNeel Natu 		 * Update VM-entry instruction length if the event being
2403091d4532SNeel Natu 		 * delivered was a software interrupt or software exception.
2404091d4532SNeel Natu 		 */
2405091d4532SNeel Natu 		if (intr_type == VMCS_INTR_T_SWINTR ||
2406091d4532SNeel Natu 		    intr_type == VMCS_INTR_T_PRIV_SWEXCEPTION ||
2407091d4532SNeel Natu 		    intr_type == VMCS_INTR_T_SWEXCEPTION) {
24083de83862SNeel Natu 			vmcs_write(VMCS_ENTRY_INST_LENGTH, vmexit->inst_length);
2409318224bbSNeel Natu 		}
2410318224bbSNeel Natu 	}
2411318224bbSNeel Natu 
2412318224bbSNeel Natu 	switch (reason) {
24133d5444c8SNeel Natu 	case EXIT_REASON_TASK_SWITCH:
24143d5444c8SNeel Natu 		ts = &vmexit->u.task_switch;
24153d5444c8SNeel Natu 		ts->tsssel = qual & 0xffff;
24163d5444c8SNeel Natu 		ts->reason = vmx_task_switch_reason(qual);
24173d5444c8SNeel Natu 		ts->ext = 0;
24183d5444c8SNeel Natu 		ts->errcode_valid = 0;
24193d5444c8SNeel Natu 		vmx_paging_info(&ts->paging);
24203d5444c8SNeel Natu 		/*
24213d5444c8SNeel Natu 		 * If the task switch was due to a CALL, JMP, IRET, software
24223d5444c8SNeel Natu 		 * interrupt (INT n) or software exception (INT3, INTO),
24233d5444c8SNeel Natu 		 * then the saved %rip references the instruction that caused
24243d5444c8SNeel Natu 		 * the task switch. The instruction length field in the VMCS
24253d5444c8SNeel Natu 		 * is valid in this case.
24263d5444c8SNeel Natu 		 *
24273d5444c8SNeel Natu 		 * In all other cases (e.g., NMI, hardware exception) the
24283d5444c8SNeel Natu 		 * saved %rip is one that would have been saved in the old TSS
24293d5444c8SNeel Natu 		 * had the task switch completed normally so the instruction
24303d5444c8SNeel Natu 		 * length field is not needed in this case and is explicitly
24313d5444c8SNeel Natu 		 * set to 0.
24323d5444c8SNeel Natu 		 */
24333d5444c8SNeel Natu 		if (ts->reason == TSR_IDT_GATE) {
24343d5444c8SNeel Natu 			KASSERT(idtvec_info & VMCS_IDT_VEC_VALID,
2435091d4532SNeel Natu 			    ("invalid idtvec_info %#x for IDT task switch",
24363d5444c8SNeel Natu 			    idtvec_info));
24373d5444c8SNeel Natu 			intr_type = idtvec_info & VMCS_INTR_T_MASK;
24383d5444c8SNeel Natu 			if (intr_type != VMCS_INTR_T_SWINTR &&
24393d5444c8SNeel Natu 			    intr_type != VMCS_INTR_T_SWEXCEPTION &&
24403d5444c8SNeel Natu 			    intr_type != VMCS_INTR_T_PRIV_SWEXCEPTION) {
24413d5444c8SNeel Natu 				/* Task switch triggered by external event */
24423d5444c8SNeel Natu 				ts->ext = 1;
24433d5444c8SNeel Natu 				vmexit->inst_length = 0;
24443d5444c8SNeel Natu 				if (idtvec_info & VMCS_IDT_VEC_ERRCODE_VALID) {
24453d5444c8SNeel Natu 					ts->errcode_valid = 1;
24463d5444c8SNeel Natu 					ts->errcode = vmcs_idt_vectoring_err();
24473d5444c8SNeel Natu 				}
24483d5444c8SNeel Natu 			}
24493d5444c8SNeel Natu 		}
24503d5444c8SNeel Natu 		vmexit->exitcode = VM_EXITCODE_TASK_SWITCH;
24516ac73777STycho Nightingale 		SDT_PROBE4(vmm, vmx, exit, taskswitch, vmx, vcpu, vmexit, ts);
24523d5444c8SNeel Natu 		VCPU_CTR4(vmx->vm, vcpu, "task switch reason %d, tss 0x%04x, "
24533d5444c8SNeel Natu 		    "%s errcode 0x%016lx", ts->reason, ts->tsssel,
24543d5444c8SNeel Natu 		    ts->ext ? "external" : "internal",
24553d5444c8SNeel Natu 		    ((uint64_t)ts->errcode << 32) | ts->errcode_valid);
24563d5444c8SNeel Natu 		break;
2457366f6083SPeter Grehan 	case EXIT_REASON_CR_ACCESS:
2458b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_CR_ACCESS, 1);
24596ac73777STycho Nightingale 		SDT_PROBE4(vmm, vmx, exit, craccess, vmx, vcpu, vmexit, qual);
2460594db002STycho Nightingale 		switch (qual & 0xf) {
2461594db002STycho Nightingale 		case 0:
2462594db002STycho Nightingale 			handled = vmx_emulate_cr0_access(vmx, vcpu, qual);
2463594db002STycho Nightingale 			break;
2464594db002STycho Nightingale 		case 4:
2465594db002STycho Nightingale 			handled = vmx_emulate_cr4_access(vmx, vcpu, qual);
2466594db002STycho Nightingale 			break;
2467594db002STycho Nightingale 		case 8:
2468594db002STycho Nightingale 			handled = vmx_emulate_cr8_access(vmx, vcpu, qual);
2469594db002STycho Nightingale 			break;
2470594db002STycho Nightingale 		}
2471366f6083SPeter Grehan 		break;
2472366f6083SPeter Grehan 	case EXIT_REASON_RDMSR:
2473b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_RDMSR, 1);
2474becd9849SNeel Natu 		retu = false;
2475366f6083SPeter Grehan 		ecx = vmxctx->guest_rcx;
24762cb97c9dSNeel Natu 		VCPU_CTR1(vmx->vm, vcpu, "rdmsr 0x%08x", ecx);
24776ac73777STycho Nightingale 		SDT_PROBE4(vmm, vmx, exit, rdmsr, vmx, vcpu, vmexit, ecx);
2478c3498942SNeel Natu 		error = emulate_rdmsr(vmx, vcpu, ecx, &retu);
2479b42206f3SNeel Natu 		if (error) {
2480366f6083SPeter Grehan 			vmexit->exitcode = VM_EXITCODE_RDMSR;
2481366f6083SPeter Grehan 			vmexit->u.msr.code = ecx;
2482becd9849SNeel Natu 		} else if (!retu) {
2483a0efd3fbSJohn Baldwin 			handled = HANDLED;
2484becd9849SNeel Natu 		} else {
2485becd9849SNeel Natu 			/* Return to userspace with a valid exitcode */
2486becd9849SNeel Natu 			KASSERT(vmexit->exitcode != VM_EXITCODE_BOGUS,
2487c3498942SNeel Natu 			    ("emulate_rdmsr retu with bogus exitcode"));
2488becd9849SNeel Natu 		}
2489366f6083SPeter Grehan 		break;
2490366f6083SPeter Grehan 	case EXIT_REASON_WRMSR:
2491b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_WRMSR, 1);
2492becd9849SNeel Natu 		retu = false;
2493366f6083SPeter Grehan 		eax = vmxctx->guest_rax;
2494366f6083SPeter Grehan 		ecx = vmxctx->guest_rcx;
2495366f6083SPeter Grehan 		edx = vmxctx->guest_rdx;
24962cb97c9dSNeel Natu 		VCPU_CTR2(vmx->vm, vcpu, "wrmsr 0x%08x value 0x%016lx",
24972cb97c9dSNeel Natu 		    ecx, (uint64_t)edx << 32 | eax);
24986ac73777STycho Nightingale 		SDT_PROBE5(vmm, vmx, exit, wrmsr, vmx, vmexit, vcpu, ecx,
24996ac73777STycho Nightingale 		    (uint64_t)edx << 32 | eax);
2500c3498942SNeel Natu 		error = emulate_wrmsr(vmx, vcpu, ecx,
2501becd9849SNeel Natu 		    (uint64_t)edx << 32 | eax, &retu);
2502b42206f3SNeel Natu 		if (error) {
2503366f6083SPeter Grehan 			vmexit->exitcode = VM_EXITCODE_WRMSR;
2504366f6083SPeter Grehan 			vmexit->u.msr.code = ecx;
2505366f6083SPeter Grehan 			vmexit->u.msr.wval = (uint64_t)edx << 32 | eax;
2506becd9849SNeel Natu 		} else if (!retu) {
2507a0efd3fbSJohn Baldwin 			handled = HANDLED;
2508becd9849SNeel Natu 		} else {
2509becd9849SNeel Natu 			/* Return to userspace with a valid exitcode */
2510becd9849SNeel Natu 			KASSERT(vmexit->exitcode != VM_EXITCODE_BOGUS,
2511becd9849SNeel Natu 			    ("emulate_wrmsr retu with bogus exitcode"));
2512becd9849SNeel Natu 		}
2513366f6083SPeter Grehan 		break;
2514366f6083SPeter Grehan 	case EXIT_REASON_HLT:
2515f76fc5d4SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_HLT, 1);
25166ac73777STycho Nightingale 		SDT_PROBE3(vmm, vmx, exit, halt, vmx, vcpu, vmexit);
2517366f6083SPeter Grehan 		vmexit->exitcode = VM_EXITCODE_HLT;
25183de83862SNeel Natu 		vmexit->u.hlt.rflags = vmcs_read(VMCS_GUEST_RFLAGS);
2519490768e2STycho Nightingale 		if (virtual_interrupt_delivery)
2520490768e2STycho Nightingale 			vmexit->u.hlt.intr_status =
2521490768e2STycho Nightingale 			    vmcs_read(VMCS_GUEST_INTR_STATUS);
2522490768e2STycho Nightingale 		else
2523490768e2STycho Nightingale 			vmexit->u.hlt.intr_status = 0;
2524366f6083SPeter Grehan 		break;
2525366f6083SPeter Grehan 	case EXIT_REASON_MTF:
2526b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_MTRAP, 1);
25276ac73777STycho Nightingale 		SDT_PROBE3(vmm, vmx, exit, mtrap, vmx, vcpu, vmexit);
2528366f6083SPeter Grehan 		vmexit->exitcode = VM_EXITCODE_MTRAP;
2529c9c75df4SNeel Natu 		vmexit->inst_length = 0;
2530366f6083SPeter Grehan 		break;
2531366f6083SPeter Grehan 	case EXIT_REASON_PAUSE:
2532b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_PAUSE, 1);
25336ac73777STycho Nightingale 		SDT_PROBE3(vmm, vmx, exit, pause, vmx, vcpu, vmexit);
2534366f6083SPeter Grehan 		vmexit->exitcode = VM_EXITCODE_PAUSE;
2535366f6083SPeter Grehan 		break;
2536366f6083SPeter Grehan 	case EXIT_REASON_INTR_WINDOW:
2537b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_INTR_WINDOW, 1);
25386ac73777STycho Nightingale 		SDT_PROBE3(vmm, vmx, exit, intrwindow, vmx, vcpu, vmexit);
2539366f6083SPeter Grehan 		vmx_clear_int_window_exiting(vmx, vcpu);
2540b5aaf7b2SNeel Natu 		return (1);
2541366f6083SPeter Grehan 	case EXIT_REASON_EXT_INTR:
2542366f6083SPeter Grehan 		/*
2543366f6083SPeter Grehan 		 * External interrupts serve only to cause VM exits and allow
2544366f6083SPeter Grehan 		 * the host interrupt handler to run.
2545366f6083SPeter Grehan 		 *
2546366f6083SPeter Grehan 		 * If this external interrupt triggers a virtual interrupt
2547366f6083SPeter Grehan 		 * to a VM, then that state will be recorded by the
2548366f6083SPeter Grehan 		 * host interrupt handler in the VM's softc. We will inject
2549366f6083SPeter Grehan 		 * this virtual interrupt during the subsequent VM enter.
2550366f6083SPeter Grehan 		 */
2551f7d47425SNeel Natu 		intr_info = vmcs_read(VMCS_EXIT_INTR_INFO);
25526ac73777STycho Nightingale 		SDT_PROBE4(vmm, vmx, exit, interrupt,
25536ac73777STycho Nightingale 		    vmx, vcpu, vmexit, intr_info);
2554722b6744SJohn Baldwin 
2555722b6744SJohn Baldwin 		/*
2556722b6744SJohn Baldwin 		 * XXX: Ignore this exit if VMCS_INTR_VALID is not set.
2557ad3e3687SJohn Baldwin 		 * This appears to be a bug in VMware Fusion?
2558722b6744SJohn Baldwin 		 */
2559722b6744SJohn Baldwin 		if (!(intr_info & VMCS_INTR_VALID))
2560722b6744SJohn Baldwin 			return (1);
2561160471d2SNeel Natu 		KASSERT((intr_info & VMCS_INTR_VALID) != 0 &&
2562160471d2SNeel Natu 		    (intr_info & VMCS_INTR_T_MASK) == VMCS_INTR_T_HWINTR,
2563f7d47425SNeel Natu 		    ("VM exit interruption info invalid: %#x", intr_info));
2564f7d47425SNeel Natu 		vmx_trigger_hostintr(intr_info & 0xff);
2565366f6083SPeter Grehan 
2566366f6083SPeter Grehan 		/*
2567366f6083SPeter Grehan 		 * This is special. We want to treat this as an 'handled'
2568366f6083SPeter Grehan 		 * VM-exit but not increment the instruction pointer.
2569366f6083SPeter Grehan 		 */
2570366f6083SPeter Grehan 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_EXTINT, 1);
2571366f6083SPeter Grehan 		return (1);
2572366f6083SPeter Grehan 	case EXIT_REASON_NMI_WINDOW:
25736ac73777STycho Nightingale 		SDT_PROBE3(vmm, vmx, exit, nmiwindow, vmx, vcpu, vmexit);
2574366f6083SPeter Grehan 		/* Exit to allow the pending virtual NMI to be injected */
257548b2d828SNeel Natu 		if (vm_nmi_pending(vmx->vm, vcpu))
257648b2d828SNeel Natu 			vmx_inject_nmi(vmx, vcpu);
2577366f6083SPeter Grehan 		vmx_clear_nmi_window_exiting(vmx, vcpu);
257848b2d828SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_NMI_WINDOW, 1);
2579366f6083SPeter Grehan 		return (1);
2580366f6083SPeter Grehan 	case EXIT_REASON_INOUT:
2581b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_INOUT, 1);
2582366f6083SPeter Grehan 		vmexit->exitcode = VM_EXITCODE_INOUT;
2583366f6083SPeter Grehan 		vmexit->u.inout.bytes = (qual & 0x7) + 1;
2584d17b5104SNeel Natu 		vmexit->u.inout.in = in = (qual & 0x8) ? 1 : 0;
2585366f6083SPeter Grehan 		vmexit->u.inout.string = (qual & 0x10) ? 1 : 0;
2586366f6083SPeter Grehan 		vmexit->u.inout.rep = (qual & 0x20) ? 1 : 0;
2587366f6083SPeter Grehan 		vmexit->u.inout.port = (uint16_t)(qual >> 16);
2588366f6083SPeter Grehan 		vmexit->u.inout.eax = (uint32_t)(vmxctx->guest_rax);
2589d17b5104SNeel Natu 		if (vmexit->u.inout.string) {
2590d17b5104SNeel Natu 			inst_info = vmcs_read(VMCS_EXIT_INSTRUCTION_INFO);
2591d17b5104SNeel Natu 			vmexit->exitcode = VM_EXITCODE_INOUT_STR;
2592d17b5104SNeel Natu 			vis = &vmexit->u.inout_str;
2593e813a873SNeel Natu 			vmx_paging_info(&vis->paging);
2594d17b5104SNeel Natu 			vis->rflags = vmcs_read(VMCS_GUEST_RFLAGS);
2595d17b5104SNeel Natu 			vis->cr0 = vmcs_read(VMCS_GUEST_CR0);
2596d17b5104SNeel Natu 			vis->index = inout_str_index(vmx, vcpu, in);
2597d17b5104SNeel Natu 			vis->count = inout_str_count(vmx, vcpu, vis->inout.rep);
2598d17b5104SNeel Natu 			vis->addrsize = inout_str_addrsize(inst_info);
2599d17b5104SNeel Natu 			inout_str_seginfo(vmx, vcpu, inst_info, in, vis);
2600762fd208STycho Nightingale 		}
26016ac73777STycho Nightingale 		SDT_PROBE3(vmm, vmx, exit, inout, vmx, vcpu, vmexit);
2602366f6083SPeter Grehan 		break;
2603366f6083SPeter Grehan 	case EXIT_REASON_CPUID:
2604b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_CPUID, 1);
26056ac73777STycho Nightingale 		SDT_PROBE3(vmm, vmx, exit, cpuid, vmx, vcpu, vmexit);
2606a2da7af6SNeel Natu 		handled = vmx_handle_cpuid(vmx->vm, vcpu, vmxctx);
2607366f6083SPeter Grehan 		break;
2608e5a1d950SNeel Natu 	case EXIT_REASON_EXCEPTION:
2609c308b23bSNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_EXCEPTION, 1);
2610e5a1d950SNeel Natu 		intr_info = vmcs_read(VMCS_EXIT_INTR_INFO);
2611e5a1d950SNeel Natu 		KASSERT((intr_info & VMCS_INTR_VALID) != 0,
2612e5a1d950SNeel Natu 		    ("VM exit interruption info invalid: %#x", intr_info));
2613c308b23bSNeel Natu 
2614b0538143SNeel Natu 		intr_vec = intr_info & 0xff;
2615b0538143SNeel Natu 		intr_type = intr_info & VMCS_INTR_T_MASK;
2616b0538143SNeel Natu 
2617e5a1d950SNeel Natu 		/*
2618e5a1d950SNeel Natu 		 * If Virtual NMIs control is 1 and the VM-exit is due to a
2619e5a1d950SNeel Natu 		 * fault encountered during the execution of IRET then we must
2620e5a1d950SNeel Natu 		 * restore the state of "virtual-NMI blocking" before resuming
2621e5a1d950SNeel Natu 		 * the guest.
2622e5a1d950SNeel Natu 		 *
2623e5a1d950SNeel Natu 		 * See "Resuming Guest Software after Handling an Exception".
2624091d4532SNeel Natu 		 * See "Information for VM Exits Due to Vectored Events".
2625e5a1d950SNeel Natu 		 */
2626e5a1d950SNeel Natu 		if ((idtvec_info & VMCS_IDT_VEC_VALID) == 0 &&
2627b0538143SNeel Natu 		    (intr_vec != IDT_DF) &&
2628e5a1d950SNeel Natu 		    (intr_info & EXIT_QUAL_NMIUDTI) != 0)
2629e5a1d950SNeel Natu 			vmx_restore_nmi_blocking(vmx, vcpu);
2630c308b23bSNeel Natu 
2631c308b23bSNeel Natu 		/*
263262fbd7c2SNeel Natu 		 * The NMI has already been handled in vmx_exit_handle_nmi().
2633c308b23bSNeel Natu 		 */
2634b0538143SNeel Natu 		if (intr_type == VMCS_INTR_T_NMI)
2635c308b23bSNeel Natu 			return (1);
2636b0538143SNeel Natu 
2637b0538143SNeel Natu 		/*
2638b0538143SNeel Natu 		 * Call the machine check handler by hand. Also don't reflect
2639b0538143SNeel Natu 		 * the machine check back into the guest.
2640b0538143SNeel Natu 		 */
2641b0538143SNeel Natu 		if (intr_vec == IDT_MC) {
2642b0538143SNeel Natu 			VCPU_CTR0(vmx->vm, vcpu, "Vectoring to MCE handler");
2643b0538143SNeel Natu 			__asm __volatile("int $18");
2644b0538143SNeel Natu 			return (1);
2645b0538143SNeel Natu 		}
2646b0538143SNeel Natu 
2647cbd03a9dSJohn Baldwin 		/*
2648cbd03a9dSJohn Baldwin 		 * If the hypervisor has requested user exits for
2649cbd03a9dSJohn Baldwin 		 * debug exceptions, bounce them out to userland.
2650cbd03a9dSJohn Baldwin 		 */
2651cbd03a9dSJohn Baldwin 		if (intr_type == VMCS_INTR_T_SWEXCEPTION && intr_vec == IDT_BP &&
2652cbd03a9dSJohn Baldwin 		    (vmx->cap[vcpu].set & (1 << VM_CAP_BPT_EXIT))) {
2653cbd03a9dSJohn Baldwin 			vmexit->exitcode = VM_EXITCODE_BPT;
2654cbd03a9dSJohn Baldwin 			vmexit->u.bpt.inst_length = vmexit->inst_length;
2655cbd03a9dSJohn Baldwin 			vmexit->inst_length = 0;
2656cbd03a9dSJohn Baldwin 			break;
2657cbd03a9dSJohn Baldwin 		}
2658cbd03a9dSJohn Baldwin 
2659b0538143SNeel Natu 		if (intr_vec == IDT_PF) {
2660b0538143SNeel Natu 			error = vmxctx_setreg(vmxctx, VM_REG_GUEST_CR2, qual);
2661b0538143SNeel Natu 			KASSERT(error == 0, ("%s: vmxctx_setreg(cr2) error %d",
2662b0538143SNeel Natu 			    __func__, error));
2663b0538143SNeel Natu 		}
2664b0538143SNeel Natu 
2665b0538143SNeel Natu 		/*
2666b0538143SNeel Natu 		 * Software exceptions exhibit trap-like behavior. This in
2667b0538143SNeel Natu 		 * turn requires populating the VM-entry instruction length
2668b0538143SNeel Natu 		 * so that the %rip in the trap frame is past the INT3/INTO
2669b0538143SNeel Natu 		 * instruction.
2670b0538143SNeel Natu 		 */
2671b0538143SNeel Natu 		if (intr_type == VMCS_INTR_T_SWEXCEPTION)
2672b0538143SNeel Natu 			vmcs_write(VMCS_ENTRY_INST_LENGTH, vmexit->inst_length);
2673b0538143SNeel Natu 
2674b0538143SNeel Natu 		/* Reflect all other exceptions back into the guest */
2675c9c75df4SNeel Natu 		errcode_valid = errcode = 0;
2676b0538143SNeel Natu 		if (intr_info & VMCS_INTR_DEL_ERRCODE) {
2677c9c75df4SNeel Natu 			errcode_valid = 1;
2678c9c75df4SNeel Natu 			errcode = vmcs_read(VMCS_EXIT_INTR_ERRCODE);
2679b0538143SNeel Natu 		}
2680b0538143SNeel Natu 		VCPU_CTR2(vmx->vm, vcpu, "Reflecting exception %d/%#x into "
2681c9c75df4SNeel Natu 		    "the guest", intr_vec, errcode);
26826ac73777STycho Nightingale 		SDT_PROBE5(vmm, vmx, exit, exception,
26836ac73777STycho Nightingale 		    vmx, vcpu, vmexit, intr_vec, errcode);
2684c9c75df4SNeel Natu 		error = vm_inject_exception(vmx->vm, vcpu, intr_vec,
2685c9c75df4SNeel Natu 		    errcode_valid, errcode, 0);
2686b0538143SNeel Natu 		KASSERT(error == 0, ("%s: vm_inject_exception error %d",
2687b0538143SNeel Natu 		    __func__, error));
2688b0538143SNeel Natu 		return (1);
2689b0538143SNeel Natu 
2690cd942e0fSPeter Grehan 	case EXIT_REASON_EPT_FAULT:
2691318224bbSNeel Natu 		/*
2692318224bbSNeel Natu 		 * If 'gpa' lies within the address space allocated to
2693318224bbSNeel Natu 		 * memory then this must be a nested page fault otherwise
2694318224bbSNeel Natu 		 * this must be an instruction that accesses MMIO space.
2695318224bbSNeel Natu 		 */
2696a2da7af6SNeel Natu 		gpa = vmcs_gpa();
26979b1aa8d6SNeel Natu 		if (vm_mem_allocated(vmx->vm, vcpu, gpa) ||
2698159dd56fSNeel Natu 		    apic_access_fault(vmx, vcpu, gpa)) {
2699cd942e0fSPeter Grehan 			vmexit->exitcode = VM_EXITCODE_PAGING;
2700d087a399SNeel Natu 			vmexit->inst_length = 0;
270113ec9371SPeter Grehan 			vmexit->u.paging.gpa = gpa;
2702318224bbSNeel Natu 			vmexit->u.paging.fault_type = ept_fault_type(qual);
2703bf73979dSNeel Natu 			vmm_stat_incr(vmx->vm, vcpu, VMEXIT_NESTED_FAULT, 1);
27046ac73777STycho Nightingale 			SDT_PROBE5(vmm, vmx, exit, nestedfault,
27056ac73777STycho Nightingale 			    vmx, vcpu, vmexit, gpa, qual);
2706318224bbSNeel Natu 		} else if (ept_emulation_fault(qual)) {
2707e4c8a13dSNeel Natu 			vmexit_inst_emul(vmexit, gpa, vmcs_gla());
2708bf73979dSNeel Natu 			vmm_stat_incr(vmx->vm, vcpu, VMEXIT_INST_EMUL, 1);
27096ac73777STycho Nightingale 			SDT_PROBE4(vmm, vmx, exit, mmiofault,
27106ac73777STycho Nightingale 			    vmx, vcpu, vmexit, gpa);
2711a2da7af6SNeel Natu 		}
2712e5a1d950SNeel Natu 		/*
2713e5a1d950SNeel Natu 		 * If Virtual NMIs control is 1 and the VM-exit is due to an
2714e5a1d950SNeel Natu 		 * EPT fault during the execution of IRET then we must restore
2715e5a1d950SNeel Natu 		 * the state of "virtual-NMI blocking" before resuming.
2716e5a1d950SNeel Natu 		 *
2717e5a1d950SNeel Natu 		 * See description of "NMI unblocking due to IRET" in
2718e5a1d950SNeel Natu 		 * "Exit Qualification for EPT Violations".
2719e5a1d950SNeel Natu 		 */
2720e5a1d950SNeel Natu 		if ((idtvec_info & VMCS_IDT_VEC_VALID) == 0 &&
2721e5a1d950SNeel Natu 		    (qual & EXIT_QUAL_NMIUDTI) != 0)
2722e5a1d950SNeel Natu 			vmx_restore_nmi_blocking(vmx, vcpu);
2723cd942e0fSPeter Grehan 		break;
272430b94db8SNeel Natu 	case EXIT_REASON_VIRTUALIZED_EOI:
272530b94db8SNeel Natu 		vmexit->exitcode = VM_EXITCODE_IOAPIC_EOI;
272630b94db8SNeel Natu 		vmexit->u.ioapic_eoi.vector = qual & 0xFF;
27276ac73777STycho Nightingale 		SDT_PROBE3(vmm, vmx, exit, eoi, vmx, vcpu, vmexit);
272830b94db8SNeel Natu 		vmexit->inst_length = 0;	/* trap-like */
272930b94db8SNeel Natu 		break;
273088c4b8d1SNeel Natu 	case EXIT_REASON_APIC_ACCESS:
27316ac73777STycho Nightingale 		SDT_PROBE3(vmm, vmx, exit, apicaccess, vmx, vcpu, vmexit);
273288c4b8d1SNeel Natu 		handled = vmx_handle_apic_access(vmx, vcpu, vmexit);
273388c4b8d1SNeel Natu 		break;
273488c4b8d1SNeel Natu 	case EXIT_REASON_APIC_WRITE:
273588c4b8d1SNeel Natu 		/*
273688c4b8d1SNeel Natu 		 * APIC-write VM exit is trap-like so the %rip is already
273788c4b8d1SNeel Natu 		 * pointing to the next instruction.
273888c4b8d1SNeel Natu 		 */
273988c4b8d1SNeel Natu 		vmexit->inst_length = 0;
274088c4b8d1SNeel Natu 		vlapic = vm_lapic(vmx->vm, vcpu);
27416ac73777STycho Nightingale 		SDT_PROBE4(vmm, vmx, exit, apicwrite,
27426ac73777STycho Nightingale 		    vmx, vcpu, vmexit, vlapic);
2743159dd56fSNeel Natu 		handled = vmx_handle_apic_write(vmx, vcpu, vlapic, qual);
274488c4b8d1SNeel Natu 		break;
2745abb023fbSJohn Baldwin 	case EXIT_REASON_XSETBV:
27466ac73777STycho Nightingale 		SDT_PROBE3(vmm, vmx, exit, xsetbv, vmx, vcpu, vmexit);
2747a0efd3fbSJohn Baldwin 		handled = vmx_emulate_xsetbv(vmx, vcpu, vmexit);
2748abb023fbSJohn Baldwin 		break;
274965145c7fSNeel Natu 	case EXIT_REASON_MONITOR:
27506ac73777STycho Nightingale 		SDT_PROBE3(vmm, vmx, exit, monitor, vmx, vcpu, vmexit);
275165145c7fSNeel Natu 		vmexit->exitcode = VM_EXITCODE_MONITOR;
275265145c7fSNeel Natu 		break;
275365145c7fSNeel Natu 	case EXIT_REASON_MWAIT:
27546ac73777STycho Nightingale 		SDT_PROBE3(vmm, vmx, exit, mwait, vmx, vcpu, vmexit);
275565145c7fSNeel Natu 		vmexit->exitcode = VM_EXITCODE_MWAIT;
275665145c7fSNeel Natu 		break;
27571bc51badSMichael Reifenberger 	case EXIT_REASON_TPR:
27581bc51badSMichael Reifenberger 		vlapic = vm_lapic(vmx->vm, vcpu);
27591bc51badSMichael Reifenberger 		vlapic_sync_tpr(vlapic);
27601bc51badSMichael Reifenberger 		vmexit->inst_length = 0;
27611bc51badSMichael Reifenberger 		handled = HANDLED;
27621bc51badSMichael Reifenberger 		break;
276327d26457SAndrew Turner 	case EXIT_REASON_VMCALL:
276427d26457SAndrew Turner 	case EXIT_REASON_VMCLEAR:
276527d26457SAndrew Turner 	case EXIT_REASON_VMLAUNCH:
276627d26457SAndrew Turner 	case EXIT_REASON_VMPTRLD:
276727d26457SAndrew Turner 	case EXIT_REASON_VMPTRST:
276827d26457SAndrew Turner 	case EXIT_REASON_VMREAD:
276927d26457SAndrew Turner 	case EXIT_REASON_VMRESUME:
277027d26457SAndrew Turner 	case EXIT_REASON_VMWRITE:
277127d26457SAndrew Turner 	case EXIT_REASON_VMXOFF:
277227d26457SAndrew Turner 	case EXIT_REASON_VMXON:
277327d26457SAndrew Turner 		SDT_PROBE3(vmm, vmx, exit, vminsn, vmx, vcpu, vmexit);
277427d26457SAndrew Turner 		vmexit->exitcode = VM_EXITCODE_VMINSN;
277527d26457SAndrew Turner 		break;
2776366f6083SPeter Grehan 	default:
27776ac73777STycho Nightingale 		SDT_PROBE4(vmm, vmx, exit, unknown,
27786ac73777STycho Nightingale 		    vmx, vcpu, vmexit, reason);
2779b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_UNKNOWN, 1);
2780366f6083SPeter Grehan 		break;
2781366f6083SPeter Grehan 	}
2782366f6083SPeter Grehan 
2783366f6083SPeter Grehan 	if (handled) {
2784366f6083SPeter Grehan 		/*
2785366f6083SPeter Grehan 		 * It is possible that control is returned to userland
2786366f6083SPeter Grehan 		 * even though we were able to handle the VM exit in the
2787eeefa4e4SNeel Natu 		 * kernel.
2788366f6083SPeter Grehan 		 *
2789366f6083SPeter Grehan 		 * In such a case we want to make sure that the userland
2790366f6083SPeter Grehan 		 * restarts guest execution at the instruction *after*
2791366f6083SPeter Grehan 		 * the one we just processed. Therefore we update the
2792366f6083SPeter Grehan 		 * guest rip in the VMCS and in 'vmexit'.
2793366f6083SPeter Grehan 		 */
2794366f6083SPeter Grehan 		vmexit->rip += vmexit->inst_length;
2795366f6083SPeter Grehan 		vmexit->inst_length = 0;
27963de83862SNeel Natu 		vmcs_write(VMCS_GUEST_RIP, vmexit->rip);
2797366f6083SPeter Grehan 	} else {
2798366f6083SPeter Grehan 		if (vmexit->exitcode == VM_EXITCODE_BOGUS) {
2799366f6083SPeter Grehan 			/*
2800366f6083SPeter Grehan 			 * If this VM exit was not claimed by anybody then
2801366f6083SPeter Grehan 			 * treat it as a generic VMX exit.
2802366f6083SPeter Grehan 			 */
2803366f6083SPeter Grehan 			vmexit->exitcode = VM_EXITCODE_VMX;
28040492757cSNeel Natu 			vmexit->u.vmx.status = VM_SUCCESS;
2805c308b23bSNeel Natu 			vmexit->u.vmx.inst_type = 0;
2806c308b23bSNeel Natu 			vmexit->u.vmx.inst_error = 0;
2807366f6083SPeter Grehan 		} else {
2808366f6083SPeter Grehan 			/*
2809366f6083SPeter Grehan 			 * The exitcode and collateral have been populated.
2810366f6083SPeter Grehan 			 * The VM exit will be processed further in userland.
2811366f6083SPeter Grehan 			 */
2812366f6083SPeter Grehan 		}
2813366f6083SPeter Grehan 	}
28146ac73777STycho Nightingale 
28156ac73777STycho Nightingale 	SDT_PROBE4(vmm, vmx, exit, return,
28166ac73777STycho Nightingale 	    vmx, vcpu, vmexit, handled);
2817366f6083SPeter Grehan 	return (handled);
2818366f6083SPeter Grehan }
2819366f6083SPeter Grehan 
282040487465SNeel Natu static __inline void
28210492757cSNeel Natu vmx_exit_inst_error(struct vmxctx *vmxctx, int rc, struct vm_exit *vmexit)
28220492757cSNeel Natu {
28230492757cSNeel Natu 
28240492757cSNeel Natu 	KASSERT(vmxctx->inst_fail_status != VM_SUCCESS,
28250492757cSNeel Natu 	    ("vmx_exit_inst_error: invalid inst_fail_status %d",
28260492757cSNeel Natu 	    vmxctx->inst_fail_status));
28270492757cSNeel Natu 
28280492757cSNeel Natu 	vmexit->inst_length = 0;
28290492757cSNeel Natu 	vmexit->exitcode = VM_EXITCODE_VMX;
28300492757cSNeel Natu 	vmexit->u.vmx.status = vmxctx->inst_fail_status;
28310492757cSNeel Natu 	vmexit->u.vmx.inst_error = vmcs_instruction_error();
28320492757cSNeel Natu 	vmexit->u.vmx.exit_reason = ~0;
28330492757cSNeel Natu 	vmexit->u.vmx.exit_qualification = ~0;
28340492757cSNeel Natu 
28350492757cSNeel Natu 	switch (rc) {
28360492757cSNeel Natu 	case VMX_VMRESUME_ERROR:
28370492757cSNeel Natu 	case VMX_VMLAUNCH_ERROR:
28380492757cSNeel Natu 	case VMX_INVEPT_ERROR:
28390492757cSNeel Natu 		vmexit->u.vmx.inst_type = rc;
28400492757cSNeel Natu 		break;
28410492757cSNeel Natu 	default:
28420492757cSNeel Natu 		panic("vm_exit_inst_error: vmx_enter_guest returned %d", rc);
28430492757cSNeel Natu 	}
28440492757cSNeel Natu }
28450492757cSNeel Natu 
284662fbd7c2SNeel Natu /*
284762fbd7c2SNeel Natu  * If the NMI-exiting VM execution control is set to '1' then an NMI in
284862fbd7c2SNeel Natu  * non-root operation causes a VM-exit. NMI blocking is in effect so it is
284962fbd7c2SNeel Natu  * sufficient to simply vector to the NMI handler via a software interrupt.
285062fbd7c2SNeel Natu  * However, this must be done before maskable interrupts are enabled
285162fbd7c2SNeel Natu  * otherwise the "iret" issued by an interrupt handler will incorrectly
285262fbd7c2SNeel Natu  * clear NMI blocking.
285362fbd7c2SNeel Natu  */
285462fbd7c2SNeel Natu static __inline void
285562fbd7c2SNeel Natu vmx_exit_handle_nmi(struct vmx *vmx, int vcpuid, struct vm_exit *vmexit)
285662fbd7c2SNeel Natu {
285762fbd7c2SNeel Natu 	uint32_t intr_info;
285862fbd7c2SNeel Natu 
285962fbd7c2SNeel Natu 	KASSERT((read_rflags() & PSL_I) == 0, ("interrupts enabled"));
286062fbd7c2SNeel Natu 
286162fbd7c2SNeel Natu 	if (vmexit->u.vmx.exit_reason != EXIT_REASON_EXCEPTION)
286262fbd7c2SNeel Natu 		return;
286362fbd7c2SNeel Natu 
286462fbd7c2SNeel Natu 	intr_info = vmcs_read(VMCS_EXIT_INTR_INFO);
286562fbd7c2SNeel Natu 	KASSERT((intr_info & VMCS_INTR_VALID) != 0,
286662fbd7c2SNeel Natu 	    ("VM exit interruption info invalid: %#x", intr_info));
286762fbd7c2SNeel Natu 
286862fbd7c2SNeel Natu 	if ((intr_info & VMCS_INTR_T_MASK) == VMCS_INTR_T_NMI) {
286962fbd7c2SNeel Natu 		KASSERT((intr_info & 0xff) == IDT_NMI, ("VM exit due "
287062fbd7c2SNeel Natu 		    "to NMI has invalid vector: %#x", intr_info));
287162fbd7c2SNeel Natu 		VCPU_CTR0(vmx->vm, vcpuid, "Vectoring to NMI handler");
287262fbd7c2SNeel Natu 		__asm __volatile("int $2");
287362fbd7c2SNeel Natu 	}
287462fbd7c2SNeel Natu }
287562fbd7c2SNeel Natu 
287665eefbe4SJohn Baldwin static __inline void
287765eefbe4SJohn Baldwin vmx_dr_enter_guest(struct vmxctx *vmxctx)
287865eefbe4SJohn Baldwin {
287965eefbe4SJohn Baldwin 	register_t rflags;
288065eefbe4SJohn Baldwin 
288165eefbe4SJohn Baldwin 	/* Save host control debug registers. */
288265eefbe4SJohn Baldwin 	vmxctx->host_dr7 = rdr7();
288365eefbe4SJohn Baldwin 	vmxctx->host_debugctl = rdmsr(MSR_DEBUGCTLMSR);
288465eefbe4SJohn Baldwin 
288565eefbe4SJohn Baldwin 	/*
288665eefbe4SJohn Baldwin 	 * Disable debugging in DR7 and DEBUGCTL to avoid triggering
288765eefbe4SJohn Baldwin 	 * exceptions in the host based on the guest DRx values.  The
288865eefbe4SJohn Baldwin 	 * guest DR7 and DEBUGCTL are saved/restored in the VMCS.
288965eefbe4SJohn Baldwin 	 */
289065eefbe4SJohn Baldwin 	load_dr7(0);
289165eefbe4SJohn Baldwin 	wrmsr(MSR_DEBUGCTLMSR, 0);
289265eefbe4SJohn Baldwin 
289365eefbe4SJohn Baldwin 	/*
289465eefbe4SJohn Baldwin 	 * Disable single stepping the kernel to avoid corrupting the
289565eefbe4SJohn Baldwin 	 * guest DR6.  A debugger might still be able to corrupt the
289665eefbe4SJohn Baldwin 	 * guest DR6 by setting a breakpoint after this point and then
289765eefbe4SJohn Baldwin 	 * single stepping.
289865eefbe4SJohn Baldwin 	 */
289965eefbe4SJohn Baldwin 	rflags = read_rflags();
290065eefbe4SJohn Baldwin 	vmxctx->host_tf = rflags & PSL_T;
290165eefbe4SJohn Baldwin 	write_rflags(rflags & ~PSL_T);
290265eefbe4SJohn Baldwin 
290365eefbe4SJohn Baldwin 	/* Save host debug registers. */
290465eefbe4SJohn Baldwin 	vmxctx->host_dr0 = rdr0();
290565eefbe4SJohn Baldwin 	vmxctx->host_dr1 = rdr1();
290665eefbe4SJohn Baldwin 	vmxctx->host_dr2 = rdr2();
290765eefbe4SJohn Baldwin 	vmxctx->host_dr3 = rdr3();
290865eefbe4SJohn Baldwin 	vmxctx->host_dr6 = rdr6();
290965eefbe4SJohn Baldwin 
291065eefbe4SJohn Baldwin 	/* Restore guest debug registers. */
291165eefbe4SJohn Baldwin 	load_dr0(vmxctx->guest_dr0);
291265eefbe4SJohn Baldwin 	load_dr1(vmxctx->guest_dr1);
291365eefbe4SJohn Baldwin 	load_dr2(vmxctx->guest_dr2);
291465eefbe4SJohn Baldwin 	load_dr3(vmxctx->guest_dr3);
291565eefbe4SJohn Baldwin 	load_dr6(vmxctx->guest_dr6);
291665eefbe4SJohn Baldwin }
291765eefbe4SJohn Baldwin 
291865eefbe4SJohn Baldwin static __inline void
291965eefbe4SJohn Baldwin vmx_dr_leave_guest(struct vmxctx *vmxctx)
292065eefbe4SJohn Baldwin {
292165eefbe4SJohn Baldwin 
292265eefbe4SJohn Baldwin 	/* Save guest debug registers. */
292365eefbe4SJohn Baldwin 	vmxctx->guest_dr0 = rdr0();
292465eefbe4SJohn Baldwin 	vmxctx->guest_dr1 = rdr1();
292565eefbe4SJohn Baldwin 	vmxctx->guest_dr2 = rdr2();
292665eefbe4SJohn Baldwin 	vmxctx->guest_dr3 = rdr3();
292765eefbe4SJohn Baldwin 	vmxctx->guest_dr6 = rdr6();
292865eefbe4SJohn Baldwin 
292965eefbe4SJohn Baldwin 	/*
293065eefbe4SJohn Baldwin 	 * Restore host debug registers.  Restore DR7, DEBUGCTL, and
293165eefbe4SJohn Baldwin 	 * PSL_T last.
293265eefbe4SJohn Baldwin 	 */
293365eefbe4SJohn Baldwin 	load_dr0(vmxctx->host_dr0);
293465eefbe4SJohn Baldwin 	load_dr1(vmxctx->host_dr1);
293565eefbe4SJohn Baldwin 	load_dr2(vmxctx->host_dr2);
293665eefbe4SJohn Baldwin 	load_dr3(vmxctx->host_dr3);
293765eefbe4SJohn Baldwin 	load_dr6(vmxctx->host_dr6);
293865eefbe4SJohn Baldwin 	wrmsr(MSR_DEBUGCTLMSR, vmxctx->host_debugctl);
293965eefbe4SJohn Baldwin 	load_dr7(vmxctx->host_dr7);
294065eefbe4SJohn Baldwin 	write_rflags(read_rflags() | vmxctx->host_tf);
294165eefbe4SJohn Baldwin }
294265eefbe4SJohn Baldwin 
29430492757cSNeel Natu static int
29442ce12423SNeel Natu vmx_run(void *arg, int vcpu, register_t rip, pmap_t pmap,
2945248e6799SNeel Natu     struct vm_eventinfo *evinfo)
29460492757cSNeel Natu {
29470492757cSNeel Natu 	int rc, handled, launched;
2948366f6083SPeter Grehan 	struct vmx *vmx;
29495b8a8cd1SNeel Natu 	struct vm *vm;
2950366f6083SPeter Grehan 	struct vmxctx *vmxctx;
2951366f6083SPeter Grehan 	struct vmcs *vmcs;
295298ed632cSNeel Natu 	struct vm_exit *vmexit;
2953de5ea6b6SNeel Natu 	struct vlapic *vlapic;
295479c59630SNeel Natu 	uint32_t exit_reason;
2955b843f9beSJohn Baldwin 	struct region_descriptor gdtr, idtr;
2956b843f9beSJohn Baldwin 	uint16_t ldt_sel;
2957366f6083SPeter Grehan 
2958366f6083SPeter Grehan 	vmx = arg;
29595b8a8cd1SNeel Natu 	vm = vmx->vm;
2960366f6083SPeter Grehan 	vmcs = &vmx->vmcs[vcpu];
2961366f6083SPeter Grehan 	vmxctx = &vmx->ctx[vcpu];
29625b8a8cd1SNeel Natu 	vlapic = vm_lapic(vm, vcpu);
29635b8a8cd1SNeel Natu 	vmexit = vm_exitinfo(vm, vcpu);
29640492757cSNeel Natu 	launched = 0;
296598ed632cSNeel Natu 
2966318224bbSNeel Natu 	KASSERT(vmxctx->pmap == pmap,
2967318224bbSNeel Natu 	    ("pmap %p different than ctx pmap %p", pmap, vmxctx->pmap));
2968318224bbSNeel Natu 
2969c3498942SNeel Natu 	vmx_msr_guest_enter(vmx, vcpu);
2970c3498942SNeel Natu 
2971366f6083SPeter Grehan 	VMPTRLD(vmcs);
2972366f6083SPeter Grehan 
2973366f6083SPeter Grehan 	/*
2974366f6083SPeter Grehan 	 * XXX
2975366f6083SPeter Grehan 	 * We do this every time because we may setup the virtual machine
2976366f6083SPeter Grehan 	 * from a different process than the one that actually runs it.
2977366f6083SPeter Grehan 	 *
2978366f6083SPeter Grehan 	 * If the life of a virtual machine was spent entirely in the context
2979c847a506SNeel Natu 	 * of a single process we could do this once in vmx_vminit().
2980366f6083SPeter Grehan 	 */
29813de83862SNeel Natu 	vmcs_write(VMCS_HOST_CR3, rcr3());
2982366f6083SPeter Grehan 
29832ce12423SNeel Natu 	vmcs_write(VMCS_GUEST_RIP, rip);
2984953c2c47SNeel Natu 	vmx_set_pcpu_defaults(vmx, vcpu, pmap);
2985366f6083SPeter Grehan 	do {
29862ce12423SNeel Natu 		KASSERT(vmcs_guest_rip() == rip, ("%s: vmcs guest rip mismatch "
29872ce12423SNeel Natu 		    "%#lx/%#lx", __func__, vmcs_guest_rip(), rip));
298840487465SNeel Natu 
29892ce12423SNeel Natu 		handled = UNHANDLED;
29900492757cSNeel Natu 		/*
29910492757cSNeel Natu 		 * Interrupts are disabled from this point on until the
29920492757cSNeel Natu 		 * guest starts executing. This is done for the following
29930492757cSNeel Natu 		 * reasons:
29940492757cSNeel Natu 		 *
29950492757cSNeel Natu 		 * If an AST is asserted on this thread after the check below,
29960492757cSNeel Natu 		 * then the IPI_AST notification will not be lost, because it
29970492757cSNeel Natu 		 * will cause a VM exit due to external interrupt as soon as
29980492757cSNeel Natu 		 * the guest state is loaded.
29990492757cSNeel Natu 		 *
30000492757cSNeel Natu 		 * A posted interrupt after 'vmx_inject_interrupts()' will
30010492757cSNeel Natu 		 * not be "lost" because it will be held pending in the host
30020492757cSNeel Natu 		 * APIC because interrupts are disabled. The pending interrupt
30030492757cSNeel Natu 		 * will be recognized as soon as the guest state is loaded.
30040492757cSNeel Natu 		 *
30050492757cSNeel Natu 		 * The same reasoning applies to the IPI generated by
30060492757cSNeel Natu 		 * pmap_invalidate_ept().
30070492757cSNeel Natu 		 */
30080492757cSNeel Natu 		disable_intr();
30092ce12423SNeel Natu 		vmx_inject_interrupts(vmx, vcpu, vlapic, rip);
3010091d4532SNeel Natu 
3011091d4532SNeel Natu 		/*
3012091d4532SNeel Natu 		 * Check for vcpu suspension after injecting events because
3013091d4532SNeel Natu 		 * vmx_inject_interrupts() can suspend the vcpu due to a
3014091d4532SNeel Natu 		 * triple fault.
3015091d4532SNeel Natu 		 */
3016248e6799SNeel Natu 		if (vcpu_suspended(evinfo)) {
30170492757cSNeel Natu 			enable_intr();
30182ce12423SNeel Natu 			vm_exit_suspended(vmx->vm, vcpu, rip);
30190492757cSNeel Natu 			break;
30200492757cSNeel Natu 		}
30210492757cSNeel Natu 
3022248e6799SNeel Natu 		if (vcpu_rendezvous_pending(evinfo)) {
30235b8a8cd1SNeel Natu 			enable_intr();
30242ce12423SNeel Natu 			vm_exit_rendezvous(vmx->vm, vcpu, rip);
30255b8a8cd1SNeel Natu 			break;
30265b8a8cd1SNeel Natu 		}
30275b8a8cd1SNeel Natu 
3028248e6799SNeel Natu 		if (vcpu_reqidle(evinfo)) {
3029248e6799SNeel Natu 			enable_intr();
3030248e6799SNeel Natu 			vm_exit_reqidle(vmx->vm, vcpu, rip);
3031248e6799SNeel Natu 			break;
3032248e6799SNeel Natu 		}
3033248e6799SNeel Natu 
3034f008d157SNeel Natu 		if (vcpu_should_yield(vm, vcpu)) {
3035b15a09c0SNeel Natu 			enable_intr();
30362ce12423SNeel Natu 			vm_exit_astpending(vmx->vm, vcpu, rip);
30372ce12423SNeel Natu 			vmx_astpending_trace(vmx, vcpu, rip);
303840487465SNeel Natu 			handled = HANDLED;
3039b15a09c0SNeel Natu 			break;
3040b15a09c0SNeel Natu 		}
3041b15a09c0SNeel Natu 
3042fc276d92SJohn Baldwin 		if (vcpu_debugged(vm, vcpu)) {
3043fc276d92SJohn Baldwin 			enable_intr();
3044fc276d92SJohn Baldwin 			vm_exit_debug(vmx->vm, vcpu, rip);
3045fc276d92SJohn Baldwin 			break;
3046fc276d92SJohn Baldwin 		}
3047fc276d92SJohn Baldwin 
3048b843f9beSJohn Baldwin 		/*
30491bc51badSMichael Reifenberger 		 * If TPR Shadowing is enabled, the TPR Threshold
30501bc51badSMichael Reifenberger 		 * must be updated right before entering the guest.
30511bc51badSMichael Reifenberger 		 */
30521bc51badSMichael Reifenberger 		if (tpr_shadowing && !virtual_interrupt_delivery) {
30531bc51badSMichael Reifenberger 			if ((vmx->cap[vcpu].proc_ctls & PROCBASED_USE_TPR_SHADOW) != 0) {
30541bc51badSMichael Reifenberger 				vmcs_write(VMCS_TPR_THRESHOLD, vlapic_get_cr8(vlapic));
30551bc51badSMichael Reifenberger 			}
30561bc51badSMichael Reifenberger 		}
30571bc51badSMichael Reifenberger 
30581bc51badSMichael Reifenberger 		/*
3059b843f9beSJohn Baldwin 		 * VM exits restore the base address but not the
3060b843f9beSJohn Baldwin 		 * limits of GDTR and IDTR.  The VMCS only stores the
3061b843f9beSJohn Baldwin 		 * base address, so VM exits set the limits to 0xffff.
3062b843f9beSJohn Baldwin 		 * Save and restore the full GDTR and IDTR to restore
3063b843f9beSJohn Baldwin 		 * the limits.
3064b843f9beSJohn Baldwin 		 *
3065b843f9beSJohn Baldwin 		 * The VMCS does not save the LDTR at all, and VM
3066b843f9beSJohn Baldwin 		 * exits clear LDTR as if a NULL selector were loaded.
3067b843f9beSJohn Baldwin 		 * The userspace hypervisor probably doesn't use a
3068b843f9beSJohn Baldwin 		 * LDT, but save and restore it to be safe.
3069b843f9beSJohn Baldwin 		 */
3070b843f9beSJohn Baldwin 		sgdt(&gdtr);
3071b843f9beSJohn Baldwin 		sidt(&idtr);
3072b843f9beSJohn Baldwin 		ldt_sel = sldt();
3073b843f9beSJohn Baldwin 
3074f5f5f1e7SPeter Grehan 		/*
3075f5f5f1e7SPeter Grehan 		 * The TSC_AUX MSR must be saved/restored while interrupts
3076f5f5f1e7SPeter Grehan 		 * are disabled so that it is not possible for the guest
3077f5f5f1e7SPeter Grehan 		 * TSC_AUX MSR value to be overwritten by the resume
3078f5f5f1e7SPeter Grehan 		 * portion of the IPI_SUSPEND codepath. This is why the
3079f5f5f1e7SPeter Grehan 		 * transition of this MSR is handled separately from those
3080f5f5f1e7SPeter Grehan 		 * handled by vmx_msr_guest_{enter,exit}(), which are ok to
3081f5f5f1e7SPeter Grehan 		 * be transitioned with preemption disabled but interrupts
3082f5f5f1e7SPeter Grehan 		 * enabled.
3083f5f5f1e7SPeter Grehan 		 *
3084f5f5f1e7SPeter Grehan 		 * These vmx_msr_guest_{enter,exit}_tsc_aux() calls can be
3085f5f5f1e7SPeter Grehan 		 * anywhere in this loop so long as they happen with
3086f5f5f1e7SPeter Grehan 		 * interrupts disabled. This location is chosen for
3087f5f5f1e7SPeter Grehan 		 * simplicity.
3088f5f5f1e7SPeter Grehan 		 */
3089f5f5f1e7SPeter Grehan 		vmx_msr_guest_enter_tsc_aux(vmx, vcpu);
3090f5f5f1e7SPeter Grehan 
3091366f6083SPeter Grehan 		vmx_run_trace(vmx, vcpu);
309265eefbe4SJohn Baldwin 		vmx_dr_enter_guest(vmxctx);
3093953c2c47SNeel Natu 		rc = vmx_enter_guest(vmxctx, vmx, launched);
309465eefbe4SJohn Baldwin 		vmx_dr_leave_guest(vmxctx);
309579c59630SNeel Natu 
3096f5f5f1e7SPeter Grehan 		vmx_msr_guest_exit_tsc_aux(vmx, vcpu);
3097f5f5f1e7SPeter Grehan 
3098b843f9beSJohn Baldwin 		bare_lgdt(&gdtr);
3099b843f9beSJohn Baldwin 		lidt(&idtr);
3100b843f9beSJohn Baldwin 		lldt(ldt_sel);
3101b843f9beSJohn Baldwin 
310279c59630SNeel Natu 		/* Collect some information for VM exit processing */
310379c59630SNeel Natu 		vmexit->rip = rip = vmcs_guest_rip();
310479c59630SNeel Natu 		vmexit->inst_length = vmexit_instruction_length();
310579c59630SNeel Natu 		vmexit->u.vmx.exit_reason = exit_reason = vmcs_exit_reason();
310679c59630SNeel Natu 		vmexit->u.vmx.exit_qualification = vmcs_exit_qualification();
310779c59630SNeel Natu 
31082ce12423SNeel Natu 		/* Update 'nextrip' */
31092ce12423SNeel Natu 		vmx->state[vcpu].nextrip = rip;
31102ce12423SNeel Natu 
31110492757cSNeel Natu 		if (rc == VMX_GUEST_VMEXIT) {
311262fbd7c2SNeel Natu 			vmx_exit_handle_nmi(vmx, vcpu, vmexit);
311362fbd7c2SNeel Natu 			enable_intr();
31140492757cSNeel Natu 			handled = vmx_exit_process(vmx, vcpu, vmexit);
31150492757cSNeel Natu 		} else {
311662fbd7c2SNeel Natu 			enable_intr();
311740487465SNeel Natu 			vmx_exit_inst_error(vmxctx, rc, vmexit);
3118eeefa4e4SNeel Natu 		}
311962fbd7c2SNeel Natu 		launched = 1;
312079c59630SNeel Natu 		vmx_exit_trace(vmx, vcpu, rip, exit_reason, handled);
31212ce12423SNeel Natu 		rip = vmexit->rip;
3122eeefa4e4SNeel Natu 	} while (handled);
3123366f6083SPeter Grehan 
3124366f6083SPeter Grehan 	/*
3125366f6083SPeter Grehan 	 * If a VM exit has been handled then the exitcode must be BOGUS
3126366f6083SPeter Grehan 	 * If a VM exit is not handled then the exitcode must not be BOGUS
3127366f6083SPeter Grehan 	 */
3128366f6083SPeter Grehan 	if ((handled && vmexit->exitcode != VM_EXITCODE_BOGUS) ||
3129366f6083SPeter Grehan 	    (!handled && vmexit->exitcode == VM_EXITCODE_BOGUS)) {
3130366f6083SPeter Grehan 		panic("Mismatch between handled (%d) and exitcode (%d)",
3131366f6083SPeter Grehan 		      handled, vmexit->exitcode);
3132366f6083SPeter Grehan 	}
3133366f6083SPeter Grehan 
3134b5aaf7b2SNeel Natu 	if (!handled)
31355b8a8cd1SNeel Natu 		vmm_stat_incr(vm, vcpu, VMEXIT_USERSPACE, 1);
3136b5aaf7b2SNeel Natu 
31375b8a8cd1SNeel Natu 	VCPU_CTR1(vm, vcpu, "returning from vmx_run: exitcode %d",
31380492757cSNeel Natu 	    vmexit->exitcode);
3139366f6083SPeter Grehan 
3140366f6083SPeter Grehan 	VMCLEAR(vmcs);
3141c3498942SNeel Natu 	vmx_msr_guest_exit(vmx, vcpu);
3142c3498942SNeel Natu 
3143366f6083SPeter Grehan 	return (0);
3144366f6083SPeter Grehan }
3145366f6083SPeter Grehan 
3146366f6083SPeter Grehan static void
3147366f6083SPeter Grehan vmx_vmcleanup(void *arg)
3148366f6083SPeter Grehan {
314963c9389aSNeel Natu 	int i;
3150366f6083SPeter Grehan 	struct vmx *vmx = arg;
3151a488c9c9SRodney W. Grimes 	uint16_t maxcpus;
3152366f6083SPeter Grehan 
3153159dd56fSNeel Natu 	if (apic_access_virtualization(vmx, 0))
315488c4b8d1SNeel Natu 		vm_unmap_mmio(vmx->vm, DEFAULT_APIC_BASE, PAGE_SIZE);
315588c4b8d1SNeel Natu 
3156a488c9c9SRodney W. Grimes 	maxcpus = vm_get_maxcpus(vmx->vm);
3157a488c9c9SRodney W. Grimes 	for (i = 0; i < maxcpus; i++)
315845e51299SNeel Natu 		vpid_free(vmx->state[i].vpid);
315945e51299SNeel Natu 
3160366f6083SPeter Grehan 	free(vmx, M_VMX);
3161366f6083SPeter Grehan 
3162366f6083SPeter Grehan 	return;
3163366f6083SPeter Grehan }
3164366f6083SPeter Grehan 
3165366f6083SPeter Grehan static register_t *
3166366f6083SPeter Grehan vmxctx_regptr(struct vmxctx *vmxctx, int reg)
3167366f6083SPeter Grehan {
3168366f6083SPeter Grehan 
3169366f6083SPeter Grehan 	switch (reg) {
3170366f6083SPeter Grehan 	case VM_REG_GUEST_RAX:
3171366f6083SPeter Grehan 		return (&vmxctx->guest_rax);
3172366f6083SPeter Grehan 	case VM_REG_GUEST_RBX:
3173366f6083SPeter Grehan 		return (&vmxctx->guest_rbx);
3174366f6083SPeter Grehan 	case VM_REG_GUEST_RCX:
3175366f6083SPeter Grehan 		return (&vmxctx->guest_rcx);
3176366f6083SPeter Grehan 	case VM_REG_GUEST_RDX:
3177366f6083SPeter Grehan 		return (&vmxctx->guest_rdx);
3178366f6083SPeter Grehan 	case VM_REG_GUEST_RSI:
3179366f6083SPeter Grehan 		return (&vmxctx->guest_rsi);
3180366f6083SPeter Grehan 	case VM_REG_GUEST_RDI:
3181366f6083SPeter Grehan 		return (&vmxctx->guest_rdi);
3182366f6083SPeter Grehan 	case VM_REG_GUEST_RBP:
3183366f6083SPeter Grehan 		return (&vmxctx->guest_rbp);
3184366f6083SPeter Grehan 	case VM_REG_GUEST_R8:
3185366f6083SPeter Grehan 		return (&vmxctx->guest_r8);
3186366f6083SPeter Grehan 	case VM_REG_GUEST_R9:
3187366f6083SPeter Grehan 		return (&vmxctx->guest_r9);
3188366f6083SPeter Grehan 	case VM_REG_GUEST_R10:
3189366f6083SPeter Grehan 		return (&vmxctx->guest_r10);
3190366f6083SPeter Grehan 	case VM_REG_GUEST_R11:
3191366f6083SPeter Grehan 		return (&vmxctx->guest_r11);
3192366f6083SPeter Grehan 	case VM_REG_GUEST_R12:
3193366f6083SPeter Grehan 		return (&vmxctx->guest_r12);
3194366f6083SPeter Grehan 	case VM_REG_GUEST_R13:
3195366f6083SPeter Grehan 		return (&vmxctx->guest_r13);
3196366f6083SPeter Grehan 	case VM_REG_GUEST_R14:
3197366f6083SPeter Grehan 		return (&vmxctx->guest_r14);
3198366f6083SPeter Grehan 	case VM_REG_GUEST_R15:
3199366f6083SPeter Grehan 		return (&vmxctx->guest_r15);
320037a723a5SNeel Natu 	case VM_REG_GUEST_CR2:
320137a723a5SNeel Natu 		return (&vmxctx->guest_cr2);
320265eefbe4SJohn Baldwin 	case VM_REG_GUEST_DR0:
320365eefbe4SJohn Baldwin 		return (&vmxctx->guest_dr0);
320465eefbe4SJohn Baldwin 	case VM_REG_GUEST_DR1:
320565eefbe4SJohn Baldwin 		return (&vmxctx->guest_dr1);
320665eefbe4SJohn Baldwin 	case VM_REG_GUEST_DR2:
320765eefbe4SJohn Baldwin 		return (&vmxctx->guest_dr2);
320865eefbe4SJohn Baldwin 	case VM_REG_GUEST_DR3:
320965eefbe4SJohn Baldwin 		return (&vmxctx->guest_dr3);
321065eefbe4SJohn Baldwin 	case VM_REG_GUEST_DR6:
321165eefbe4SJohn Baldwin 		return (&vmxctx->guest_dr6);
3212366f6083SPeter Grehan 	default:
3213366f6083SPeter Grehan 		break;
3214366f6083SPeter Grehan 	}
3215366f6083SPeter Grehan 	return (NULL);
3216366f6083SPeter Grehan }
3217366f6083SPeter Grehan 
3218366f6083SPeter Grehan static int
3219366f6083SPeter Grehan vmxctx_getreg(struct vmxctx *vmxctx, int reg, uint64_t *retval)
3220366f6083SPeter Grehan {
3221366f6083SPeter Grehan 	register_t *regp;
3222366f6083SPeter Grehan 
3223366f6083SPeter Grehan 	if ((regp = vmxctx_regptr(vmxctx, reg)) != NULL) {
3224366f6083SPeter Grehan 		*retval = *regp;
3225366f6083SPeter Grehan 		return (0);
3226366f6083SPeter Grehan 	} else
3227366f6083SPeter Grehan 		return (EINVAL);
3228366f6083SPeter Grehan }
3229366f6083SPeter Grehan 
3230366f6083SPeter Grehan static int
3231366f6083SPeter Grehan vmxctx_setreg(struct vmxctx *vmxctx, int reg, uint64_t val)
3232366f6083SPeter Grehan {
3233366f6083SPeter Grehan 	register_t *regp;
3234366f6083SPeter Grehan 
3235366f6083SPeter Grehan 	if ((regp = vmxctx_regptr(vmxctx, reg)) != NULL) {
3236366f6083SPeter Grehan 		*regp = val;
3237366f6083SPeter Grehan 		return (0);
3238366f6083SPeter Grehan 	} else
3239366f6083SPeter Grehan 		return (EINVAL);
3240366f6083SPeter Grehan }
3241366f6083SPeter Grehan 
3242366f6083SPeter Grehan static int
3243d1819632SNeel Natu vmx_get_intr_shadow(struct vmx *vmx, int vcpu, int running, uint64_t *retval)
3244d1819632SNeel Natu {
3245d1819632SNeel Natu 	uint64_t gi;
3246d1819632SNeel Natu 	int error;
3247d1819632SNeel Natu 
3248d1819632SNeel Natu 	error = vmcs_getreg(&vmx->vmcs[vcpu], running,
3249d1819632SNeel Natu 	    VMCS_IDENT(VMCS_GUEST_INTERRUPTIBILITY), &gi);
3250d1819632SNeel Natu 	*retval = (gi & HWINTR_BLOCKING) ? 1 : 0;
3251d1819632SNeel Natu 	return (error);
3252d1819632SNeel Natu }
3253d1819632SNeel Natu 
3254d1819632SNeel Natu static int
3255d1819632SNeel Natu vmx_modify_intr_shadow(struct vmx *vmx, int vcpu, int running, uint64_t val)
3256d1819632SNeel Natu {
3257d1819632SNeel Natu 	struct vmcs *vmcs;
3258d1819632SNeel Natu 	uint64_t gi;
3259d1819632SNeel Natu 	int error, ident;
3260d1819632SNeel Natu 
3261d1819632SNeel Natu 	/*
3262d1819632SNeel Natu 	 * Forcing the vcpu into an interrupt shadow is not supported.
3263d1819632SNeel Natu 	 */
3264d1819632SNeel Natu 	if (val) {
3265d1819632SNeel Natu 		error = EINVAL;
3266d1819632SNeel Natu 		goto done;
3267d1819632SNeel Natu 	}
3268d1819632SNeel Natu 
3269d1819632SNeel Natu 	vmcs = &vmx->vmcs[vcpu];
3270d1819632SNeel Natu 	ident = VMCS_IDENT(VMCS_GUEST_INTERRUPTIBILITY);
3271d1819632SNeel Natu 	error = vmcs_getreg(vmcs, running, ident, &gi);
3272d1819632SNeel Natu 	if (error == 0) {
3273d1819632SNeel Natu 		gi &= ~HWINTR_BLOCKING;
3274d1819632SNeel Natu 		error = vmcs_setreg(vmcs, running, ident, gi);
3275d1819632SNeel Natu 	}
3276d1819632SNeel Natu done:
3277d1819632SNeel Natu 	VCPU_CTR2(vmx->vm, vcpu, "Setting intr_shadow to %#lx %s", val,
3278d1819632SNeel Natu 	    error ? "failed" : "succeeded");
3279d1819632SNeel Natu 	return (error);
3280d1819632SNeel Natu }
3281d1819632SNeel Natu 
3282d1819632SNeel Natu static int
3283aaaa0656SPeter Grehan vmx_shadow_reg(int reg)
3284aaaa0656SPeter Grehan {
3285aaaa0656SPeter Grehan 	int shreg;
3286aaaa0656SPeter Grehan 
3287aaaa0656SPeter Grehan 	shreg = -1;
3288aaaa0656SPeter Grehan 
3289aaaa0656SPeter Grehan 	switch (reg) {
3290aaaa0656SPeter Grehan 	case VM_REG_GUEST_CR0:
3291aaaa0656SPeter Grehan 		shreg = VMCS_CR0_SHADOW;
3292aaaa0656SPeter Grehan 		break;
3293aaaa0656SPeter Grehan 	case VM_REG_GUEST_CR4:
3294aaaa0656SPeter Grehan 		shreg = VMCS_CR4_SHADOW;
3295aaaa0656SPeter Grehan 		break;
3296aaaa0656SPeter Grehan 	default:
3297aaaa0656SPeter Grehan 		break;
3298aaaa0656SPeter Grehan 	}
3299aaaa0656SPeter Grehan 
3300aaaa0656SPeter Grehan 	return (shreg);
3301aaaa0656SPeter Grehan }
3302aaaa0656SPeter Grehan 
3303aaaa0656SPeter Grehan static int
3304366f6083SPeter Grehan vmx_getreg(void *arg, int vcpu, int reg, uint64_t *retval)
3305366f6083SPeter Grehan {
3306d3c11f40SPeter Grehan 	int running, hostcpu;
3307366f6083SPeter Grehan 	struct vmx *vmx = arg;
3308366f6083SPeter Grehan 
3309d3c11f40SPeter Grehan 	running = vcpu_is_running(vmx->vm, vcpu, &hostcpu);
3310d3c11f40SPeter Grehan 	if (running && hostcpu != curcpu)
3311d3c11f40SPeter Grehan 		panic("vmx_getreg: %s%d is running", vm_name(vmx->vm), vcpu);
3312d3c11f40SPeter Grehan 
3313d1819632SNeel Natu 	if (reg == VM_REG_GUEST_INTR_SHADOW)
3314d1819632SNeel Natu 		return (vmx_get_intr_shadow(vmx, vcpu, running, retval));
3315d1819632SNeel Natu 
3316366f6083SPeter Grehan 	if (vmxctx_getreg(&vmx->ctx[vcpu], reg, retval) == 0)
3317366f6083SPeter Grehan 		return (0);
3318366f6083SPeter Grehan 
3319d3c11f40SPeter Grehan 	return (vmcs_getreg(&vmx->vmcs[vcpu], running, reg, retval));
3320366f6083SPeter Grehan }
3321366f6083SPeter Grehan 
3322366f6083SPeter Grehan static int
3323366f6083SPeter Grehan vmx_setreg(void *arg, int vcpu, int reg, uint64_t val)
3324366f6083SPeter Grehan {
3325aaaa0656SPeter Grehan 	int error, hostcpu, running, shadow;
3326366f6083SPeter Grehan 	uint64_t ctls;
33273527963bSNeel Natu 	pmap_t pmap;
3328366f6083SPeter Grehan 	struct vmx *vmx = arg;
3329366f6083SPeter Grehan 
3330d3c11f40SPeter Grehan 	running = vcpu_is_running(vmx->vm, vcpu, &hostcpu);
3331d3c11f40SPeter Grehan 	if (running && hostcpu != curcpu)
3332d3c11f40SPeter Grehan 		panic("vmx_setreg: %s%d is running", vm_name(vmx->vm), vcpu);
3333d3c11f40SPeter Grehan 
3334d1819632SNeel Natu 	if (reg == VM_REG_GUEST_INTR_SHADOW)
3335d1819632SNeel Natu 		return (vmx_modify_intr_shadow(vmx, vcpu, running, val));
3336d1819632SNeel Natu 
3337366f6083SPeter Grehan 	if (vmxctx_setreg(&vmx->ctx[vcpu], reg, val) == 0)
3338366f6083SPeter Grehan 		return (0);
3339366f6083SPeter Grehan 
334009860d44SEd Maste 	/* Do not permit user write access to VMCS fields by offset. */
334109860d44SEd Maste 	if (reg < 0)
334209860d44SEd Maste 		return (EINVAL);
334309860d44SEd Maste 
3344d3c11f40SPeter Grehan 	error = vmcs_setreg(&vmx->vmcs[vcpu], running, reg, val);
3345366f6083SPeter Grehan 
3346366f6083SPeter Grehan 	if (error == 0) {
3347366f6083SPeter Grehan 		/*
3348366f6083SPeter Grehan 		 * If the "load EFER" VM-entry control is 1 then the
3349366f6083SPeter Grehan 		 * value of EFER.LMA must be identical to "IA-32e mode guest"
3350366f6083SPeter Grehan 		 * bit in the VM-entry control.
3351366f6083SPeter Grehan 		 */
3352366f6083SPeter Grehan 		if ((entry_ctls & VM_ENTRY_LOAD_EFER) != 0 &&
3353366f6083SPeter Grehan 		    (reg == VM_REG_GUEST_EFER)) {
3354d3c11f40SPeter Grehan 			vmcs_getreg(&vmx->vmcs[vcpu], running,
3355366f6083SPeter Grehan 				    VMCS_IDENT(VMCS_ENTRY_CTLS), &ctls);
3356366f6083SPeter Grehan 			if (val & EFER_LMA)
3357366f6083SPeter Grehan 				ctls |= VM_ENTRY_GUEST_LMA;
3358366f6083SPeter Grehan 			else
3359366f6083SPeter Grehan 				ctls &= ~VM_ENTRY_GUEST_LMA;
3360d3c11f40SPeter Grehan 			vmcs_setreg(&vmx->vmcs[vcpu], running,
3361366f6083SPeter Grehan 				    VMCS_IDENT(VMCS_ENTRY_CTLS), ctls);
3362366f6083SPeter Grehan 		}
3363aaaa0656SPeter Grehan 
3364aaaa0656SPeter Grehan 		shadow = vmx_shadow_reg(reg);
3365aaaa0656SPeter Grehan 		if (shadow > 0) {
3366aaaa0656SPeter Grehan 			/*
3367aaaa0656SPeter Grehan 			 * Store the unmodified value in the shadow
3368aaaa0656SPeter Grehan 			 */
3369aaaa0656SPeter Grehan 			error = vmcs_setreg(&vmx->vmcs[vcpu], running,
3370aaaa0656SPeter Grehan 				    VMCS_IDENT(shadow), val);
3371aaaa0656SPeter Grehan 		}
33723527963bSNeel Natu 
33733527963bSNeel Natu 		if (reg == VM_REG_GUEST_CR3) {
33743527963bSNeel Natu 			/*
33753527963bSNeel Natu 			 * Invalidate the guest vcpu's TLB mappings to emulate
33763527963bSNeel Natu 			 * the behavior of updating %cr3.
33773527963bSNeel Natu 			 *
33783527963bSNeel Natu 			 * XXX the processor retains global mappings when %cr3
33793527963bSNeel Natu 			 * is updated but vmx_invvpid() does not.
33803527963bSNeel Natu 			 */
33813527963bSNeel Natu 			pmap = vmx->ctx[vcpu].pmap;
33823527963bSNeel Natu 			vmx_invvpid(vmx, vcpu, pmap, running);
33833527963bSNeel Natu 		}
3384366f6083SPeter Grehan 	}
3385366f6083SPeter Grehan 
3386366f6083SPeter Grehan 	return (error);
3387366f6083SPeter Grehan }
3388366f6083SPeter Grehan 
3389366f6083SPeter Grehan static int
3390366f6083SPeter Grehan vmx_getdesc(void *arg, int vcpu, int reg, struct seg_desc *desc)
3391366f6083SPeter Grehan {
3392ba6f5e23SNeel Natu 	int hostcpu, running;
3393366f6083SPeter Grehan 	struct vmx *vmx = arg;
3394366f6083SPeter Grehan 
3395ba6f5e23SNeel Natu 	running = vcpu_is_running(vmx->vm, vcpu, &hostcpu);
3396ba6f5e23SNeel Natu 	if (running && hostcpu != curcpu)
3397ba6f5e23SNeel Natu 		panic("vmx_getdesc: %s%d is running", vm_name(vmx->vm), vcpu);
3398ba6f5e23SNeel Natu 
3399ba6f5e23SNeel Natu 	return (vmcs_getdesc(&vmx->vmcs[vcpu], running, reg, desc));
3400366f6083SPeter Grehan }
3401366f6083SPeter Grehan 
3402366f6083SPeter Grehan static int
3403366f6083SPeter Grehan vmx_setdesc(void *arg, int vcpu, int reg, struct seg_desc *desc)
3404366f6083SPeter Grehan {
3405ba6f5e23SNeel Natu 	int hostcpu, running;
3406366f6083SPeter Grehan 	struct vmx *vmx = arg;
3407366f6083SPeter Grehan 
3408ba6f5e23SNeel Natu 	running = vcpu_is_running(vmx->vm, vcpu, &hostcpu);
3409ba6f5e23SNeel Natu 	if (running && hostcpu != curcpu)
3410ba6f5e23SNeel Natu 		panic("vmx_setdesc: %s%d is running", vm_name(vmx->vm), vcpu);
3411ba6f5e23SNeel Natu 
3412ba6f5e23SNeel Natu 	return (vmcs_setdesc(&vmx->vmcs[vcpu], running, reg, desc));
3413366f6083SPeter Grehan }
3414366f6083SPeter Grehan 
3415366f6083SPeter Grehan static int
3416366f6083SPeter Grehan vmx_getcap(void *arg, int vcpu, int type, int *retval)
3417366f6083SPeter Grehan {
3418366f6083SPeter Grehan 	struct vmx *vmx = arg;
3419366f6083SPeter Grehan 	int vcap;
3420366f6083SPeter Grehan 	int ret;
3421366f6083SPeter Grehan 
3422366f6083SPeter Grehan 	ret = ENOENT;
3423366f6083SPeter Grehan 
3424366f6083SPeter Grehan 	vcap = vmx->cap[vcpu].set;
3425366f6083SPeter Grehan 
3426366f6083SPeter Grehan 	switch (type) {
3427366f6083SPeter Grehan 	case VM_CAP_HALT_EXIT:
3428366f6083SPeter Grehan 		if (cap_halt_exit)
3429366f6083SPeter Grehan 			ret = 0;
3430366f6083SPeter Grehan 		break;
3431366f6083SPeter Grehan 	case VM_CAP_PAUSE_EXIT:
3432366f6083SPeter Grehan 		if (cap_pause_exit)
3433366f6083SPeter Grehan 			ret = 0;
3434366f6083SPeter Grehan 		break;
3435366f6083SPeter Grehan 	case VM_CAP_MTRAP_EXIT:
3436366f6083SPeter Grehan 		if (cap_monitor_trap)
3437366f6083SPeter Grehan 			ret = 0;
3438366f6083SPeter Grehan 		break;
3439f5f5f1e7SPeter Grehan 	case VM_CAP_RDPID:
3440f5f5f1e7SPeter Grehan 		if (cap_rdpid)
3441f5f5f1e7SPeter Grehan 			ret = 0;
3442f5f5f1e7SPeter Grehan 		break;
3443f5f5f1e7SPeter Grehan 	case VM_CAP_RDTSCP:
3444f5f5f1e7SPeter Grehan 		if (cap_rdtscp)
3445f5f5f1e7SPeter Grehan 			ret = 0;
3446f5f5f1e7SPeter Grehan 		break;
3447366f6083SPeter Grehan 	case VM_CAP_UNRESTRICTED_GUEST:
3448366f6083SPeter Grehan 		if (cap_unrestricted_guest)
3449366f6083SPeter Grehan 			ret = 0;
3450366f6083SPeter Grehan 		break;
345149cc03daSNeel Natu 	case VM_CAP_ENABLE_INVPCID:
345249cc03daSNeel Natu 		if (cap_invpcid)
345349cc03daSNeel Natu 			ret = 0;
345449cc03daSNeel Natu 		break;
3455cbd03a9dSJohn Baldwin 	case VM_CAP_BPT_EXIT:
3456cbd03a9dSJohn Baldwin 		ret = 0;
3457cbd03a9dSJohn Baldwin 		break;
3458366f6083SPeter Grehan 	default:
3459366f6083SPeter Grehan 		break;
3460366f6083SPeter Grehan 	}
3461366f6083SPeter Grehan 
3462366f6083SPeter Grehan 	if (ret == 0)
3463366f6083SPeter Grehan 		*retval = (vcap & (1 << type)) ? 1 : 0;
3464366f6083SPeter Grehan 
3465366f6083SPeter Grehan 	return (ret);
3466366f6083SPeter Grehan }
3467366f6083SPeter Grehan 
3468366f6083SPeter Grehan static int
3469366f6083SPeter Grehan vmx_setcap(void *arg, int vcpu, int type, int val)
3470366f6083SPeter Grehan {
3471366f6083SPeter Grehan 	struct vmx *vmx = arg;
3472366f6083SPeter Grehan 	struct vmcs *vmcs = &vmx->vmcs[vcpu];
3473366f6083SPeter Grehan 	uint32_t baseval;
3474366f6083SPeter Grehan 	uint32_t *pptr;
3475366f6083SPeter Grehan 	int error;
3476366f6083SPeter Grehan 	int flag;
3477366f6083SPeter Grehan 	int reg;
3478366f6083SPeter Grehan 	int retval;
3479366f6083SPeter Grehan 
3480366f6083SPeter Grehan 	retval = ENOENT;
3481366f6083SPeter Grehan 	pptr = NULL;
3482366f6083SPeter Grehan 
3483366f6083SPeter Grehan 	switch (type) {
3484366f6083SPeter Grehan 	case VM_CAP_HALT_EXIT:
3485366f6083SPeter Grehan 		if (cap_halt_exit) {
3486366f6083SPeter Grehan 			retval = 0;
3487366f6083SPeter Grehan 			pptr = &vmx->cap[vcpu].proc_ctls;
3488366f6083SPeter Grehan 			baseval = *pptr;
3489366f6083SPeter Grehan 			flag = PROCBASED_HLT_EXITING;
3490366f6083SPeter Grehan 			reg = VMCS_PRI_PROC_BASED_CTLS;
3491366f6083SPeter Grehan 		}
3492366f6083SPeter Grehan 		break;
3493366f6083SPeter Grehan 	case VM_CAP_MTRAP_EXIT:
3494366f6083SPeter Grehan 		if (cap_monitor_trap) {
3495366f6083SPeter Grehan 			retval = 0;
3496366f6083SPeter Grehan 			pptr = &vmx->cap[vcpu].proc_ctls;
3497366f6083SPeter Grehan 			baseval = *pptr;
3498366f6083SPeter Grehan 			flag = PROCBASED_MTF;
3499366f6083SPeter Grehan 			reg = VMCS_PRI_PROC_BASED_CTLS;
3500366f6083SPeter Grehan 		}
3501366f6083SPeter Grehan 		break;
3502366f6083SPeter Grehan 	case VM_CAP_PAUSE_EXIT:
3503366f6083SPeter Grehan 		if (cap_pause_exit) {
3504366f6083SPeter Grehan 			retval = 0;
3505366f6083SPeter Grehan 			pptr = &vmx->cap[vcpu].proc_ctls;
3506366f6083SPeter Grehan 			baseval = *pptr;
3507366f6083SPeter Grehan 			flag = PROCBASED_PAUSE_EXITING;
3508366f6083SPeter Grehan 			reg = VMCS_PRI_PROC_BASED_CTLS;
3509366f6083SPeter Grehan 		}
3510366f6083SPeter Grehan 		break;
3511f5f5f1e7SPeter Grehan 	case VM_CAP_RDPID:
3512f5f5f1e7SPeter Grehan 	case VM_CAP_RDTSCP:
3513f5f5f1e7SPeter Grehan 		if (cap_rdpid || cap_rdtscp)
3514f5f5f1e7SPeter Grehan 			/*
3515f5f5f1e7SPeter Grehan 			 * Choose not to support enabling/disabling
3516f5f5f1e7SPeter Grehan 			 * RDPID/RDTSCP via libvmmapi since, as per the
3517f5f5f1e7SPeter Grehan 			 * discussion in vmx_init(), RDPID/RDTSCP are
3518f5f5f1e7SPeter Grehan 			 * either always enabled or always disabled.
3519f5f5f1e7SPeter Grehan 			 */
3520f5f5f1e7SPeter Grehan 			error = EOPNOTSUPP;
3521f5f5f1e7SPeter Grehan 		break;
3522366f6083SPeter Grehan 	case VM_CAP_UNRESTRICTED_GUEST:
3523366f6083SPeter Grehan 		if (cap_unrestricted_guest) {
3524366f6083SPeter Grehan 			retval = 0;
352549cc03daSNeel Natu 			pptr = &vmx->cap[vcpu].proc_ctls2;
352649cc03daSNeel Natu 			baseval = *pptr;
3527366f6083SPeter Grehan 			flag = PROCBASED2_UNRESTRICTED_GUEST;
3528366f6083SPeter Grehan 			reg = VMCS_SEC_PROC_BASED_CTLS;
3529366f6083SPeter Grehan 		}
3530366f6083SPeter Grehan 		break;
353149cc03daSNeel Natu 	case VM_CAP_ENABLE_INVPCID:
353249cc03daSNeel Natu 		if (cap_invpcid) {
353349cc03daSNeel Natu 			retval = 0;
353449cc03daSNeel Natu 			pptr = &vmx->cap[vcpu].proc_ctls2;
353549cc03daSNeel Natu 			baseval = *pptr;
353649cc03daSNeel Natu 			flag = PROCBASED2_ENABLE_INVPCID;
353749cc03daSNeel Natu 			reg = VMCS_SEC_PROC_BASED_CTLS;
353849cc03daSNeel Natu 		}
353949cc03daSNeel Natu 		break;
3540cbd03a9dSJohn Baldwin 	case VM_CAP_BPT_EXIT:
3541cbd03a9dSJohn Baldwin 		retval = 0;
3542cbd03a9dSJohn Baldwin 
3543cbd03a9dSJohn Baldwin 		/* Don't change the bitmap if we are tracing all exceptions. */
3544cbd03a9dSJohn Baldwin 		if (vmx->cap[vcpu].exc_bitmap != 0xffffffff) {
3545cbd03a9dSJohn Baldwin 			pptr = &vmx->cap[vcpu].exc_bitmap;
3546cbd03a9dSJohn Baldwin 			baseval = *pptr;
3547cbd03a9dSJohn Baldwin 			flag = (1 << IDT_BP);
3548cbd03a9dSJohn Baldwin 			reg = VMCS_EXCEPTION_BITMAP;
3549cbd03a9dSJohn Baldwin 		}
3550cbd03a9dSJohn Baldwin 		break;
3551366f6083SPeter Grehan 	default:
3552366f6083SPeter Grehan 		break;
3553366f6083SPeter Grehan 	}
3554366f6083SPeter Grehan 
3555cbd03a9dSJohn Baldwin 	if (retval)
3556cbd03a9dSJohn Baldwin 		return (retval);
3557cbd03a9dSJohn Baldwin 
3558cbd03a9dSJohn Baldwin 	if (pptr != NULL) {
3559366f6083SPeter Grehan 		if (val) {
3560366f6083SPeter Grehan 			baseval |= flag;
3561366f6083SPeter Grehan 		} else {
3562366f6083SPeter Grehan 			baseval &= ~flag;
3563366f6083SPeter Grehan 		}
3564366f6083SPeter Grehan 		VMPTRLD(vmcs);
3565366f6083SPeter Grehan 		error = vmwrite(reg, baseval);
3566366f6083SPeter Grehan 		VMCLEAR(vmcs);
3567366f6083SPeter Grehan 
3568cbd03a9dSJohn Baldwin 		if (error)
3569cbd03a9dSJohn Baldwin 			return (error);
3570cbd03a9dSJohn Baldwin 
3571366f6083SPeter Grehan 		/*
3572366f6083SPeter Grehan 		 * Update optional stored flags, and record
3573366f6083SPeter Grehan 		 * setting
3574366f6083SPeter Grehan 		 */
3575366f6083SPeter Grehan 		*pptr = baseval;
3576366f6083SPeter Grehan 	}
3577366f6083SPeter Grehan 
3578366f6083SPeter Grehan 	if (val) {
3579366f6083SPeter Grehan 		vmx->cap[vcpu].set |= (1 << type);
3580366f6083SPeter Grehan 	} else {
3581366f6083SPeter Grehan 		vmx->cap[vcpu].set &= ~(1 << type);
3582366f6083SPeter Grehan 	}
3583366f6083SPeter Grehan 
3584cbd03a9dSJohn Baldwin 	return (0);
3585366f6083SPeter Grehan }
3586366f6083SPeter Grehan 
358788c4b8d1SNeel Natu struct vlapic_vtx {
358888c4b8d1SNeel Natu 	struct vlapic	vlapic;
3589176666c2SNeel Natu 	struct pir_desc	*pir_desc;
359030b94db8SNeel Natu 	struct vmx	*vmx;
35912c352febSJohn Baldwin 	u_int	pending_prio;
359288c4b8d1SNeel Natu };
359388c4b8d1SNeel Natu 
35942c352febSJohn Baldwin #define VPR_PRIO_BIT(vpr)	(1 << ((vpr) >> 4))
35952c352febSJohn Baldwin 
359688c4b8d1SNeel Natu #define	VMX_CTR_PIR(vm, vcpuid, pir_desc, notify, vector, level, msg)	\
359788c4b8d1SNeel Natu do {									\
359888c4b8d1SNeel Natu 	VCPU_CTR2(vm, vcpuid, msg " assert %s-triggered vector %d",	\
359988c4b8d1SNeel Natu 	    level ? "level" : "edge", vector);				\
360088c4b8d1SNeel Natu 	VCPU_CTR1(vm, vcpuid, msg " pir0 0x%016lx", pir_desc->pir[0]);	\
360188c4b8d1SNeel Natu 	VCPU_CTR1(vm, vcpuid, msg " pir1 0x%016lx", pir_desc->pir[1]);	\
360288c4b8d1SNeel Natu 	VCPU_CTR1(vm, vcpuid, msg " pir2 0x%016lx", pir_desc->pir[2]);	\
360388c4b8d1SNeel Natu 	VCPU_CTR1(vm, vcpuid, msg " pir3 0x%016lx", pir_desc->pir[3]);	\
360488c4b8d1SNeel Natu 	VCPU_CTR1(vm, vcpuid, msg " notify: %s", notify ? "yes" : "no");\
360588c4b8d1SNeel Natu } while (0)
360688c4b8d1SNeel Natu 
360788c4b8d1SNeel Natu /*
360888c4b8d1SNeel Natu  * vlapic->ops handlers that utilize the APICv hardware assist described in
360988c4b8d1SNeel Natu  * Chapter 29 of the Intel SDM.
361088c4b8d1SNeel Natu  */
361188c4b8d1SNeel Natu static int
361288c4b8d1SNeel Natu vmx_set_intr_ready(struct vlapic *vlapic, int vector, bool level)
361388c4b8d1SNeel Natu {
361488c4b8d1SNeel Natu 	struct vlapic_vtx *vlapic_vtx;
361588c4b8d1SNeel Natu 	struct pir_desc *pir_desc;
361688c4b8d1SNeel Natu 	uint64_t mask;
36172c352febSJohn Baldwin 	int idx, notify = 0;
361888c4b8d1SNeel Natu 
361988c4b8d1SNeel Natu 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
3620176666c2SNeel Natu 	pir_desc = vlapic_vtx->pir_desc;
362188c4b8d1SNeel Natu 
362288c4b8d1SNeel Natu 	/*
362388c4b8d1SNeel Natu 	 * Keep track of interrupt requests in the PIR descriptor. This is
362488c4b8d1SNeel Natu 	 * because the virtual APIC page pointed to by the VMCS cannot be
362588c4b8d1SNeel Natu 	 * modified if the vcpu is running.
362688c4b8d1SNeel Natu 	 */
362788c4b8d1SNeel Natu 	idx = vector / 64;
362888c4b8d1SNeel Natu 	mask = 1UL << (vector % 64);
362988c4b8d1SNeel Natu 	atomic_set_long(&pir_desc->pir[idx], mask);
36302c352febSJohn Baldwin 
36312c352febSJohn Baldwin 	/*
36322c352febSJohn Baldwin 	 * A notification is required whenever the 'pending' bit makes a
36332c352febSJohn Baldwin 	 * transition from 0->1.
36342c352febSJohn Baldwin 	 *
36352c352febSJohn Baldwin 	 * Even if the 'pending' bit is already asserted, notification about
36362c352febSJohn Baldwin 	 * the incoming interrupt may still be necessary.  For example, if a
36372c352febSJohn Baldwin 	 * vCPU is HLTed with a high PPR, a low priority interrupt would cause
36382c352febSJohn Baldwin 	 * the 0->1 'pending' transition with a notification, but the vCPU
36392c352febSJohn Baldwin 	 * would ignore the interrupt for the time being.  The same vCPU would
36402c352febSJohn Baldwin 	 * need to then be notified if a high-priority interrupt arrived which
36412c352febSJohn Baldwin 	 * satisfied the PPR.
36422c352febSJohn Baldwin 	 *
36432c352febSJohn Baldwin 	 * The priorities of interrupts injected while 'pending' is asserted
36442c352febSJohn Baldwin 	 * are tracked in a custom bitfield 'pending_prio'.  Should the
36452c352febSJohn Baldwin 	 * to-be-injected interrupt exceed the priorities already present, the
36462c352febSJohn Baldwin 	 * notification is sent.  The priorities recorded in 'pending_prio' are
36472c352febSJohn Baldwin 	 * cleared whenever the 'pending' bit makes another 0->1 transition.
36482c352febSJohn Baldwin 	 */
36492c352febSJohn Baldwin 	if (atomic_cmpset_long(&pir_desc->pending, 0, 1) != 0) {
36502c352febSJohn Baldwin 		notify = 1;
36512c352febSJohn Baldwin 		vlapic_vtx->pending_prio = 0;
36522c352febSJohn Baldwin 	} else {
36532c352febSJohn Baldwin 		const u_int old_prio = vlapic_vtx->pending_prio;
36542c352febSJohn Baldwin 		const u_int prio_bit = VPR_PRIO_BIT(vector & APIC_TPR_INT);
36552c352febSJohn Baldwin 
36562c352febSJohn Baldwin 		if ((old_prio & prio_bit) == 0 && prio_bit > old_prio) {
36572c352febSJohn Baldwin 			atomic_set_int(&vlapic_vtx->pending_prio, prio_bit);
36582c352febSJohn Baldwin 			notify = 1;
36592c352febSJohn Baldwin 		}
36602c352febSJohn Baldwin 	}
366188c4b8d1SNeel Natu 
366288c4b8d1SNeel Natu 	VMX_CTR_PIR(vlapic->vm, vlapic->vcpuid, pir_desc, notify, vector,
366388c4b8d1SNeel Natu 	    level, "vmx_set_intr_ready");
366488c4b8d1SNeel Natu 	return (notify);
366588c4b8d1SNeel Natu }
366688c4b8d1SNeel Natu 
366788c4b8d1SNeel Natu static int
366888c4b8d1SNeel Natu vmx_pending_intr(struct vlapic *vlapic, int *vecptr)
366988c4b8d1SNeel Natu {
367088c4b8d1SNeel Natu 	struct vlapic_vtx *vlapic_vtx;
367188c4b8d1SNeel Natu 	struct pir_desc *pir_desc;
367288c4b8d1SNeel Natu 	struct LAPIC *lapic;
367388c4b8d1SNeel Natu 	uint64_t pending, pirval;
367488c4b8d1SNeel Natu 	uint32_t ppr, vpr;
367588c4b8d1SNeel Natu 	int i;
367688c4b8d1SNeel Natu 
367788c4b8d1SNeel Natu 	/*
367888c4b8d1SNeel Natu 	 * This function is only expected to be called from the 'HLT' exit
367988c4b8d1SNeel Natu 	 * handler which does not care about the vector that is pending.
368088c4b8d1SNeel Natu 	 */
368188c4b8d1SNeel Natu 	KASSERT(vecptr == NULL, ("vmx_pending_intr: vecptr must be NULL"));
368288c4b8d1SNeel Natu 
368388c4b8d1SNeel Natu 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
3684176666c2SNeel Natu 	pir_desc = vlapic_vtx->pir_desc;
368588c4b8d1SNeel Natu 
368688c4b8d1SNeel Natu 	pending = atomic_load_acq_long(&pir_desc->pending);
36879e33a616STycho Nightingale 	if (!pending) {
36889e33a616STycho Nightingale 		/*
36899e33a616STycho Nightingale 		 * While a virtual interrupt may have already been
36909e33a616STycho Nightingale 		 * processed the actual delivery maybe pending the
36919e33a616STycho Nightingale 		 * interruptibility of the guest.  Recognize a pending
36929e33a616STycho Nightingale 		 * interrupt by reevaluating virtual interrupts
36939e33a616STycho Nightingale 		 * following Section 29.2.1 in the Intel SDM Volume 3.
36949e33a616STycho Nightingale 		 */
3695490768e2STycho Nightingale 		struct vm_exit *vmexit;
36969e33a616STycho Nightingale 		uint8_t rvi, ppr;
36979e33a616STycho Nightingale 
3698490768e2STycho Nightingale 		vmexit = vm_exitinfo(vlapic->vm, vlapic->vcpuid);
3699490768e2STycho Nightingale 		KASSERT(vmexit->exitcode == VM_EXITCODE_HLT,
3700490768e2STycho Nightingale 		    ("vmx_pending_intr: exitcode not 'HLT'"));
3701490768e2STycho Nightingale 		rvi = vmexit->u.hlt.intr_status & APIC_TPR_INT;
37029e33a616STycho Nightingale 		lapic = vlapic->apic_page;
37039e33a616STycho Nightingale 		ppr = lapic->ppr & APIC_TPR_INT;
37049e33a616STycho Nightingale 		if (rvi > ppr) {
37059e33a616STycho Nightingale 			return (1);
37069e33a616STycho Nightingale 		}
37079e33a616STycho Nightingale 
37089e33a616STycho Nightingale 		return (0);
37099e33a616STycho Nightingale 	}
371088c4b8d1SNeel Natu 
371188c4b8d1SNeel Natu 	/*
371288c4b8d1SNeel Natu 	 * If there is an interrupt pending then it will be recognized only
371388c4b8d1SNeel Natu 	 * if its priority is greater than the processor priority.
371488c4b8d1SNeel Natu 	 *
371588c4b8d1SNeel Natu 	 * Special case: if the processor priority is zero then any pending
371688c4b8d1SNeel Natu 	 * interrupt will be recognized.
371788c4b8d1SNeel Natu 	 */
371888c4b8d1SNeel Natu 	lapic = vlapic->apic_page;
37199e33a616STycho Nightingale 	ppr = lapic->ppr & APIC_TPR_INT;
372088c4b8d1SNeel Natu 	if (ppr == 0)
372188c4b8d1SNeel Natu 		return (1);
372288c4b8d1SNeel Natu 
372388c4b8d1SNeel Natu 	VCPU_CTR1(vlapic->vm, vlapic->vcpuid, "HLT with non-zero PPR %d",
372488c4b8d1SNeel Natu 	    lapic->ppr);
372588c4b8d1SNeel Natu 
37262c352febSJohn Baldwin 	vpr = 0;
372788c4b8d1SNeel Natu 	for (i = 3; i >= 0; i--) {
372888c4b8d1SNeel Natu 		pirval = pir_desc->pir[i];
372988c4b8d1SNeel Natu 		if (pirval != 0) {
37309e33a616STycho Nightingale 			vpr = (i * 64 + flsl(pirval) - 1) & APIC_TPR_INT;
37312c352febSJohn Baldwin 			break;
373288c4b8d1SNeel Natu 		}
373388c4b8d1SNeel Natu 	}
37342c352febSJohn Baldwin 
37352c352febSJohn Baldwin 	/*
37362c352febSJohn Baldwin 	 * If the highest-priority pending interrupt falls short of the
37372c352febSJohn Baldwin 	 * processor priority of this vCPU, ensure that 'pending_prio' does not
37382c352febSJohn Baldwin 	 * have any stale bits which would preclude a higher-priority interrupt
37392c352febSJohn Baldwin 	 * from incurring a notification later.
37402c352febSJohn Baldwin 	 */
37412c352febSJohn Baldwin 	if (vpr <= ppr) {
37422c352febSJohn Baldwin 		const u_int prio_bit = VPR_PRIO_BIT(vpr);
37432c352febSJohn Baldwin 		const u_int old = vlapic_vtx->pending_prio;
37442c352febSJohn Baldwin 
37452c352febSJohn Baldwin 		if (old > prio_bit && (old & prio_bit) == 0) {
37462c352febSJohn Baldwin 			vlapic_vtx->pending_prio = prio_bit;
37472c352febSJohn Baldwin 		}
374888c4b8d1SNeel Natu 		return (0);
374988c4b8d1SNeel Natu 	}
37502c352febSJohn Baldwin 	return (1);
37512c352febSJohn Baldwin }
375288c4b8d1SNeel Natu 
375388c4b8d1SNeel Natu static void
375488c4b8d1SNeel Natu vmx_intr_accepted(struct vlapic *vlapic, int vector)
375588c4b8d1SNeel Natu {
375688c4b8d1SNeel Natu 
375788c4b8d1SNeel Natu 	panic("vmx_intr_accepted: not expected to be called");
375888c4b8d1SNeel Natu }
375988c4b8d1SNeel Natu 
3760176666c2SNeel Natu static void
376130b94db8SNeel Natu vmx_set_tmr(struct vlapic *vlapic, int vector, bool level)
376230b94db8SNeel Natu {
376330b94db8SNeel Natu 	struct vlapic_vtx *vlapic_vtx;
376430b94db8SNeel Natu 	struct vmx *vmx;
376530b94db8SNeel Natu 	struct vmcs *vmcs;
376630b94db8SNeel Natu 	uint64_t mask, val;
376730b94db8SNeel Natu 
376830b94db8SNeel Natu 	KASSERT(vector >= 0 && vector <= 255, ("invalid vector %d", vector));
376930b94db8SNeel Natu 	KASSERT(!vcpu_is_running(vlapic->vm, vlapic->vcpuid, NULL),
377030b94db8SNeel Natu 	    ("vmx_set_tmr: vcpu cannot be running"));
377130b94db8SNeel Natu 
377230b94db8SNeel Natu 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
377330b94db8SNeel Natu 	vmx = vlapic_vtx->vmx;
377430b94db8SNeel Natu 	vmcs = &vmx->vmcs[vlapic->vcpuid];
377530b94db8SNeel Natu 	mask = 1UL << (vector % 64);
377630b94db8SNeel Natu 
377730b94db8SNeel Natu 	VMPTRLD(vmcs);
377830b94db8SNeel Natu 	val = vmcs_read(VMCS_EOI_EXIT(vector));
377930b94db8SNeel Natu 	if (level)
378030b94db8SNeel Natu 		val |= mask;
378130b94db8SNeel Natu 	else
378230b94db8SNeel Natu 		val &= ~mask;
378330b94db8SNeel Natu 	vmcs_write(VMCS_EOI_EXIT(vector), val);
378430b94db8SNeel Natu 	VMCLEAR(vmcs);
378530b94db8SNeel Natu }
378630b94db8SNeel Natu 
378730b94db8SNeel Natu static void
37881bc51badSMichael Reifenberger vmx_enable_x2apic_mode_ts(struct vlapic *vlapic)
37891bc51badSMichael Reifenberger {
37901bc51badSMichael Reifenberger 	struct vmx *vmx;
37911bc51badSMichael Reifenberger 	struct vmcs *vmcs;
37921bc51badSMichael Reifenberger 	uint32_t proc_ctls;
37931bc51badSMichael Reifenberger 	int vcpuid;
37941bc51badSMichael Reifenberger 
37951bc51badSMichael Reifenberger 	vcpuid = vlapic->vcpuid;
37961bc51badSMichael Reifenberger 	vmx = ((struct vlapic_vtx *)vlapic)->vmx;
37971bc51badSMichael Reifenberger 	vmcs = &vmx->vmcs[vcpuid];
37981bc51badSMichael Reifenberger 
37991bc51badSMichael Reifenberger 	proc_ctls = vmx->cap[vcpuid].proc_ctls;
38001bc51badSMichael Reifenberger 	proc_ctls &= ~PROCBASED_USE_TPR_SHADOW;
38011bc51badSMichael Reifenberger 	proc_ctls |= PROCBASED_CR8_LOAD_EXITING;
38021bc51badSMichael Reifenberger 	proc_ctls |= PROCBASED_CR8_STORE_EXITING;
38031bc51badSMichael Reifenberger 	vmx->cap[vcpuid].proc_ctls = proc_ctls;
38041bc51badSMichael Reifenberger 
38051bc51badSMichael Reifenberger 	VMPTRLD(vmcs);
38061bc51badSMichael Reifenberger 	vmcs_write(VMCS_PRI_PROC_BASED_CTLS, proc_ctls);
38071bc51badSMichael Reifenberger 	VMCLEAR(vmcs);
38081bc51badSMichael Reifenberger }
38091bc51badSMichael Reifenberger 
38101bc51badSMichael Reifenberger static void
38111bc51badSMichael Reifenberger vmx_enable_x2apic_mode_vid(struct vlapic *vlapic)
3812159dd56fSNeel Natu {
3813159dd56fSNeel Natu 	struct vmx *vmx;
3814159dd56fSNeel Natu 	struct vmcs *vmcs;
3815159dd56fSNeel Natu 	uint32_t proc_ctls2;
3816159dd56fSNeel Natu 	int vcpuid, error;
3817159dd56fSNeel Natu 
3818159dd56fSNeel Natu 	vcpuid = vlapic->vcpuid;
3819159dd56fSNeel Natu 	vmx = ((struct vlapic_vtx *)vlapic)->vmx;
3820159dd56fSNeel Natu 	vmcs = &vmx->vmcs[vcpuid];
3821159dd56fSNeel Natu 
3822159dd56fSNeel Natu 	proc_ctls2 = vmx->cap[vcpuid].proc_ctls2;
3823159dd56fSNeel Natu 	KASSERT((proc_ctls2 & PROCBASED2_VIRTUALIZE_APIC_ACCESSES) != 0,
3824159dd56fSNeel Natu 	    ("%s: invalid proc_ctls2 %#x", __func__, proc_ctls2));
3825159dd56fSNeel Natu 
3826159dd56fSNeel Natu 	proc_ctls2 &= ~PROCBASED2_VIRTUALIZE_APIC_ACCESSES;
3827159dd56fSNeel Natu 	proc_ctls2 |= PROCBASED2_VIRTUALIZE_X2APIC_MODE;
3828159dd56fSNeel Natu 	vmx->cap[vcpuid].proc_ctls2 = proc_ctls2;
3829159dd56fSNeel Natu 
3830159dd56fSNeel Natu 	VMPTRLD(vmcs);
3831159dd56fSNeel Natu 	vmcs_write(VMCS_SEC_PROC_BASED_CTLS, proc_ctls2);
3832159dd56fSNeel Natu 	VMCLEAR(vmcs);
3833159dd56fSNeel Natu 
3834159dd56fSNeel Natu 	if (vlapic->vcpuid == 0) {
3835159dd56fSNeel Natu 		/*
3836159dd56fSNeel Natu 		 * The nested page table mappings are shared by all vcpus
3837159dd56fSNeel Natu 		 * so unmap the APIC access page just once.
3838159dd56fSNeel Natu 		 */
3839159dd56fSNeel Natu 		error = vm_unmap_mmio(vmx->vm, DEFAULT_APIC_BASE, PAGE_SIZE);
3840159dd56fSNeel Natu 		KASSERT(error == 0, ("%s: vm_unmap_mmio error %d",
3841159dd56fSNeel Natu 		    __func__, error));
3842159dd56fSNeel Natu 
3843159dd56fSNeel Natu 		/*
3844159dd56fSNeel Natu 		 * The MSR bitmap is shared by all vcpus so modify it only
3845159dd56fSNeel Natu 		 * once in the context of vcpu 0.
3846159dd56fSNeel Natu 		 */
3847159dd56fSNeel Natu 		error = vmx_allow_x2apic_msrs(vmx);
3848159dd56fSNeel Natu 		KASSERT(error == 0, ("%s: vmx_allow_x2apic_msrs error %d",
3849159dd56fSNeel Natu 		    __func__, error));
3850159dd56fSNeel Natu 	}
3851159dd56fSNeel Natu }
3852159dd56fSNeel Natu 
3853159dd56fSNeel Natu static void
3854176666c2SNeel Natu vmx_post_intr(struct vlapic *vlapic, int hostcpu)
3855176666c2SNeel Natu {
3856176666c2SNeel Natu 
3857176666c2SNeel Natu 	ipi_cpu(hostcpu, pirvec);
3858176666c2SNeel Natu }
3859176666c2SNeel Natu 
386088c4b8d1SNeel Natu /*
386188c4b8d1SNeel Natu  * Transfer the pending interrupts in the PIR descriptor to the IRR
386288c4b8d1SNeel Natu  * in the virtual APIC page.
386388c4b8d1SNeel Natu  */
386488c4b8d1SNeel Natu static void
386588c4b8d1SNeel Natu vmx_inject_pir(struct vlapic *vlapic)
386688c4b8d1SNeel Natu {
386788c4b8d1SNeel Natu 	struct vlapic_vtx *vlapic_vtx;
386888c4b8d1SNeel Natu 	struct pir_desc *pir_desc;
386988c4b8d1SNeel Natu 	struct LAPIC *lapic;
387088c4b8d1SNeel Natu 	uint64_t val, pirval;
38710e30c5c0SWarner Losh 	int rvi, pirbase = -1;
387288c4b8d1SNeel Natu 	uint16_t intr_status_old, intr_status_new;
387388c4b8d1SNeel Natu 
387488c4b8d1SNeel Natu 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
3875176666c2SNeel Natu 	pir_desc = vlapic_vtx->pir_desc;
387688c4b8d1SNeel Natu 	if (atomic_cmpset_long(&pir_desc->pending, 1, 0) == 0) {
387788c4b8d1SNeel Natu 		VCPU_CTR0(vlapic->vm, vlapic->vcpuid, "vmx_inject_pir: "
387888c4b8d1SNeel Natu 		    "no posted interrupt pending");
387988c4b8d1SNeel Natu 		return;
388088c4b8d1SNeel Natu 	}
388188c4b8d1SNeel Natu 
388288c4b8d1SNeel Natu 	pirval = 0;
3883201b1cccSPeter Grehan 	pirbase = -1;
388488c4b8d1SNeel Natu 	lapic = vlapic->apic_page;
388588c4b8d1SNeel Natu 
388688c4b8d1SNeel Natu 	val = atomic_readandclear_long(&pir_desc->pir[0]);
388788c4b8d1SNeel Natu 	if (val != 0) {
388888c4b8d1SNeel Natu 		lapic->irr0 |= val;
388988c4b8d1SNeel Natu 		lapic->irr1 |= val >> 32;
389088c4b8d1SNeel Natu 		pirbase = 0;
389188c4b8d1SNeel Natu 		pirval = val;
389288c4b8d1SNeel Natu 	}
389388c4b8d1SNeel Natu 
389488c4b8d1SNeel Natu 	val = atomic_readandclear_long(&pir_desc->pir[1]);
389588c4b8d1SNeel Natu 	if (val != 0) {
389688c4b8d1SNeel Natu 		lapic->irr2 |= val;
389788c4b8d1SNeel Natu 		lapic->irr3 |= val >> 32;
389888c4b8d1SNeel Natu 		pirbase = 64;
389988c4b8d1SNeel Natu 		pirval = val;
390088c4b8d1SNeel Natu 	}
390188c4b8d1SNeel Natu 
390288c4b8d1SNeel Natu 	val = atomic_readandclear_long(&pir_desc->pir[2]);
390388c4b8d1SNeel Natu 	if (val != 0) {
390488c4b8d1SNeel Natu 		lapic->irr4 |= val;
390588c4b8d1SNeel Natu 		lapic->irr5 |= val >> 32;
390688c4b8d1SNeel Natu 		pirbase = 128;
390788c4b8d1SNeel Natu 		pirval = val;
390888c4b8d1SNeel Natu 	}
390988c4b8d1SNeel Natu 
391088c4b8d1SNeel Natu 	val = atomic_readandclear_long(&pir_desc->pir[3]);
391188c4b8d1SNeel Natu 	if (val != 0) {
391288c4b8d1SNeel Natu 		lapic->irr6 |= val;
391388c4b8d1SNeel Natu 		lapic->irr7 |= val >> 32;
391488c4b8d1SNeel Natu 		pirbase = 192;
391588c4b8d1SNeel Natu 		pirval = val;
391688c4b8d1SNeel Natu 	}
3917201b1cccSPeter Grehan 
391888c4b8d1SNeel Natu 	VLAPIC_CTR_IRR(vlapic, "vmx_inject_pir");
391988c4b8d1SNeel Natu 
392088c4b8d1SNeel Natu 	/*
392188c4b8d1SNeel Natu 	 * Update RVI so the processor can evaluate pending virtual
392288c4b8d1SNeel Natu 	 * interrupts on VM-entry.
3923201b1cccSPeter Grehan 	 *
3924201b1cccSPeter Grehan 	 * It is possible for pirval to be 0 here, even though the
3925201b1cccSPeter Grehan 	 * pending bit has been set. The scenario is:
3926201b1cccSPeter Grehan 	 * CPU-Y is sending a posted interrupt to CPU-X, which
3927201b1cccSPeter Grehan 	 * is running a guest and processing posted interrupts in h/w.
3928201b1cccSPeter Grehan 	 * CPU-X will eventually exit and the state seen in s/w is
3929201b1cccSPeter Grehan 	 * the pending bit set, but no PIR bits set.
3930201b1cccSPeter Grehan 	 *
3931201b1cccSPeter Grehan 	 *      CPU-X                      CPU-Y
3932201b1cccSPeter Grehan 	 *   (vm running)                (host running)
3933201b1cccSPeter Grehan 	 *   rx posted interrupt
3934201b1cccSPeter Grehan 	 *   CLEAR pending bit
3935201b1cccSPeter Grehan 	 *				 SET PIR bit
3936201b1cccSPeter Grehan 	 *   READ/CLEAR PIR bits
3937201b1cccSPeter Grehan 	 *				 SET pending bit
3938201b1cccSPeter Grehan 	 *   (vm exit)
3939201b1cccSPeter Grehan 	 *   pending bit set, PIR 0
394088c4b8d1SNeel Natu 	 */
394188c4b8d1SNeel Natu 	if (pirval != 0) {
394288c4b8d1SNeel Natu 		rvi = pirbase + flsl(pirval) - 1;
394388c4b8d1SNeel Natu 		intr_status_old = vmcs_read(VMCS_GUEST_INTR_STATUS);
394488c4b8d1SNeel Natu 		intr_status_new = (intr_status_old & 0xFF00) | rvi;
394588c4b8d1SNeel Natu 		if (intr_status_new > intr_status_old) {
394688c4b8d1SNeel Natu 			vmcs_write(VMCS_GUEST_INTR_STATUS, intr_status_new);
394788c4b8d1SNeel Natu 			VCPU_CTR2(vlapic->vm, vlapic->vcpuid, "vmx_inject_pir: "
394888c4b8d1SNeel Natu 			    "guest_intr_status changed from 0x%04x to 0x%04x",
394988c4b8d1SNeel Natu 			    intr_status_old, intr_status_new);
395088c4b8d1SNeel Natu 		}
395188c4b8d1SNeel Natu 	}
395288c4b8d1SNeel Natu }
395388c4b8d1SNeel Natu 
3954de5ea6b6SNeel Natu static struct vlapic *
3955de5ea6b6SNeel Natu vmx_vlapic_init(void *arg, int vcpuid)
3956de5ea6b6SNeel Natu {
3957de5ea6b6SNeel Natu 	struct vmx *vmx;
3958de5ea6b6SNeel Natu 	struct vlapic *vlapic;
3959176666c2SNeel Natu 	struct vlapic_vtx *vlapic_vtx;
3960de5ea6b6SNeel Natu 
3961de5ea6b6SNeel Natu 	vmx = arg;
3962de5ea6b6SNeel Natu 
396388c4b8d1SNeel Natu 	vlapic = malloc(sizeof(struct vlapic_vtx), M_VLAPIC, M_WAITOK | M_ZERO);
3964de5ea6b6SNeel Natu 	vlapic->vm = vmx->vm;
3965de5ea6b6SNeel Natu 	vlapic->vcpuid = vcpuid;
3966de5ea6b6SNeel Natu 	vlapic->apic_page = (struct LAPIC *)&vmx->apic_page[vcpuid];
3967de5ea6b6SNeel Natu 
3968176666c2SNeel Natu 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
3969176666c2SNeel Natu 	vlapic_vtx->pir_desc = &vmx->pir_desc[vcpuid];
397030b94db8SNeel Natu 	vlapic_vtx->vmx = vmx;
3971176666c2SNeel Natu 
39721bc51badSMichael Reifenberger 	if (tpr_shadowing) {
39731bc51badSMichael Reifenberger 		vlapic->ops.enable_x2apic_mode = vmx_enable_x2apic_mode_ts;
39741bc51badSMichael Reifenberger 	}
39751bc51badSMichael Reifenberger 
397688c4b8d1SNeel Natu 	if (virtual_interrupt_delivery) {
397788c4b8d1SNeel Natu 		vlapic->ops.set_intr_ready = vmx_set_intr_ready;
397888c4b8d1SNeel Natu 		vlapic->ops.pending_intr = vmx_pending_intr;
397988c4b8d1SNeel Natu 		vlapic->ops.intr_accepted = vmx_intr_accepted;
398030b94db8SNeel Natu 		vlapic->ops.set_tmr = vmx_set_tmr;
39811bc51badSMichael Reifenberger 		vlapic->ops.enable_x2apic_mode = vmx_enable_x2apic_mode_vid;
398288c4b8d1SNeel Natu 	}
398388c4b8d1SNeel Natu 
3984176666c2SNeel Natu 	if (posted_interrupts)
3985176666c2SNeel Natu 		vlapic->ops.post_intr = vmx_post_intr;
3986176666c2SNeel Natu 
3987de5ea6b6SNeel Natu 	vlapic_init(vlapic);
3988de5ea6b6SNeel Natu 
3989de5ea6b6SNeel Natu 	return (vlapic);
3990de5ea6b6SNeel Natu }
3991de5ea6b6SNeel Natu 
3992de5ea6b6SNeel Natu static void
3993de5ea6b6SNeel Natu vmx_vlapic_cleanup(void *arg, struct vlapic *vlapic)
3994de5ea6b6SNeel Natu {
3995de5ea6b6SNeel Natu 
3996de5ea6b6SNeel Natu 	vlapic_cleanup(vlapic);
3997de5ea6b6SNeel Natu 	free(vlapic, M_VLAPIC);
3998de5ea6b6SNeel Natu }
3999de5ea6b6SNeel Natu 
4000483d953aSJohn Baldwin #ifdef BHYVE_SNAPSHOT
4001483d953aSJohn Baldwin static int
4002483d953aSJohn Baldwin vmx_snapshot_vmi(void *arg, struct vm_snapshot_meta *meta)
4003483d953aSJohn Baldwin {
4004483d953aSJohn Baldwin 	struct vmx *vmx;
4005483d953aSJohn Baldwin 	struct vmxctx *vmxctx;
4006483d953aSJohn Baldwin 	int i;
4007483d953aSJohn Baldwin 	int ret;
4008483d953aSJohn Baldwin 
4009483d953aSJohn Baldwin 	vmx = arg;
4010483d953aSJohn Baldwin 
4011483d953aSJohn Baldwin 	KASSERT(vmx != NULL, ("%s: arg was NULL", __func__));
4012483d953aSJohn Baldwin 
4013483d953aSJohn Baldwin 	for (i = 0; i < VM_MAXCPU; i++) {
4014483d953aSJohn Baldwin 		SNAPSHOT_BUF_OR_LEAVE(vmx->guest_msrs[i],
4015483d953aSJohn Baldwin 		      sizeof(vmx->guest_msrs[i]), meta, ret, done);
4016483d953aSJohn Baldwin 
4017483d953aSJohn Baldwin 		vmxctx = &vmx->ctx[i];
4018483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rdi, meta, ret, done);
4019483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rsi, meta, ret, done);
4020483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rdx, meta, ret, done);
4021483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rcx, meta, ret, done);
4022483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r8, meta, ret, done);
4023483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r9, meta, ret, done);
4024483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rax, meta, ret, done);
4025483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rbx, meta, ret, done);
4026483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rbp, meta, ret, done);
4027483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r10, meta, ret, done);
4028483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r11, meta, ret, done);
4029483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r12, meta, ret, done);
4030483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r13, meta, ret, done);
4031483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r14, meta, ret, done);
4032483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r15, meta, ret, done);
4033483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_cr2, meta, ret, done);
4034483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_dr0, meta, ret, done);
4035483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_dr1, meta, ret, done);
4036483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_dr2, meta, ret, done);
4037483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_dr3, meta, ret, done);
4038483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_dr6, meta, ret, done);
4039483d953aSJohn Baldwin 	}
4040483d953aSJohn Baldwin 
4041483d953aSJohn Baldwin done:
4042483d953aSJohn Baldwin 	return (ret);
4043483d953aSJohn Baldwin }
4044483d953aSJohn Baldwin 
4045483d953aSJohn Baldwin static int
4046483d953aSJohn Baldwin vmx_snapshot_vmcx(void *arg, struct vm_snapshot_meta *meta, int vcpu)
4047483d953aSJohn Baldwin {
4048483d953aSJohn Baldwin 	struct vmcs *vmcs;
4049483d953aSJohn Baldwin 	struct vmx *vmx;
4050483d953aSJohn Baldwin 	int err, run, hostcpu;
4051483d953aSJohn Baldwin 
4052483d953aSJohn Baldwin 	vmx = (struct vmx *)arg;
4053483d953aSJohn Baldwin 	err = 0;
4054483d953aSJohn Baldwin 
4055483d953aSJohn Baldwin 	KASSERT(arg != NULL, ("%s: arg was NULL", __func__));
4056483d953aSJohn Baldwin 	vmcs = &vmx->vmcs[vcpu];
4057483d953aSJohn Baldwin 
4058483d953aSJohn Baldwin 	run = vcpu_is_running(vmx->vm, vcpu, &hostcpu);
4059483d953aSJohn Baldwin 	if (run && hostcpu != curcpu) {
4060483d953aSJohn Baldwin 		printf("%s: %s%d is running", __func__, vm_name(vmx->vm), vcpu);
4061483d953aSJohn Baldwin 		return (EINVAL);
4062483d953aSJohn Baldwin 	}
4063483d953aSJohn Baldwin 
4064483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_CR0, meta);
4065483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_CR3, meta);
4066483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_CR4, meta);
4067483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_DR7, meta);
4068483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_RSP, meta);
4069483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_RIP, meta);
4070483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_RFLAGS, meta);
4071483d953aSJohn Baldwin 
4072483d953aSJohn Baldwin 	/* Guest segments */
4073483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_ES, meta);
4074483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_ES, meta);
4075483d953aSJohn Baldwin 
4076483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_CS, meta);
4077483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_CS, meta);
4078483d953aSJohn Baldwin 
4079483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_SS, meta);
4080483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_SS, meta);
4081483d953aSJohn Baldwin 
4082483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_DS, meta);
4083483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_DS, meta);
4084483d953aSJohn Baldwin 
4085483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_FS, meta);
4086483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_FS, meta);
4087483d953aSJohn Baldwin 
4088483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_GS, meta);
4089483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_GS, meta);
4090483d953aSJohn Baldwin 
4091483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_TR, meta);
4092483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_TR, meta);
4093483d953aSJohn Baldwin 
4094483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_LDTR, meta);
4095483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_LDTR, meta);
4096483d953aSJohn Baldwin 
4097483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_EFER, meta);
4098483d953aSJohn Baldwin 
4099483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_IDTR, meta);
4100483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_GDTR, meta);
4101483d953aSJohn Baldwin 
4102483d953aSJohn Baldwin 	/* Guest page tables */
4103483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_PDPTE0, meta);
4104483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_PDPTE1, meta);
4105483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_PDPTE2, meta);
4106483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_PDPTE3, meta);
4107483d953aSJohn Baldwin 
4108483d953aSJohn Baldwin 	/* Other guest state */
4109483d953aSJohn Baldwin 	err += vmcs_snapshot_any(vmcs, run, VMCS_GUEST_IA32_SYSENTER_CS, meta);
4110483d953aSJohn Baldwin 	err += vmcs_snapshot_any(vmcs, run, VMCS_GUEST_IA32_SYSENTER_ESP, meta);
4111483d953aSJohn Baldwin 	err += vmcs_snapshot_any(vmcs, run, VMCS_GUEST_IA32_SYSENTER_EIP, meta);
4112483d953aSJohn Baldwin 	err += vmcs_snapshot_any(vmcs, run, VMCS_GUEST_INTERRUPTIBILITY, meta);
4113483d953aSJohn Baldwin 	err += vmcs_snapshot_any(vmcs, run, VMCS_GUEST_ACTIVITY, meta);
4114483d953aSJohn Baldwin 	err += vmcs_snapshot_any(vmcs, run, VMCS_ENTRY_CTLS, meta);
4115483d953aSJohn Baldwin 	err += vmcs_snapshot_any(vmcs, run, VMCS_EXIT_CTLS, meta);
4116483d953aSJohn Baldwin 
4117483d953aSJohn Baldwin 	return (err);
4118483d953aSJohn Baldwin }
4119483d953aSJohn Baldwin 
4120483d953aSJohn Baldwin static int
4121483d953aSJohn Baldwin vmx_restore_tsc(void *arg, int vcpu, uint64_t offset)
4122483d953aSJohn Baldwin {
4123483d953aSJohn Baldwin 	struct vmcs *vmcs;
4124483d953aSJohn Baldwin 	struct vmx *vmx = (struct vmx *)arg;
4125483d953aSJohn Baldwin 	int error, running, hostcpu;
4126483d953aSJohn Baldwin 
4127483d953aSJohn Baldwin 	KASSERT(arg != NULL, ("%s: arg was NULL", __func__));
4128483d953aSJohn Baldwin 	vmcs = &vmx->vmcs[vcpu];
4129483d953aSJohn Baldwin 
4130483d953aSJohn Baldwin 	running = vcpu_is_running(vmx->vm, vcpu, &hostcpu);
4131483d953aSJohn Baldwin 	if (running && hostcpu != curcpu) {
4132483d953aSJohn Baldwin 		printf("%s: %s%d is running", __func__, vm_name(vmx->vm), vcpu);
4133483d953aSJohn Baldwin 		return (EINVAL);
4134483d953aSJohn Baldwin 	}
4135483d953aSJohn Baldwin 
4136483d953aSJohn Baldwin 	if (!running)
4137483d953aSJohn Baldwin 		VMPTRLD(vmcs);
4138483d953aSJohn Baldwin 
4139483d953aSJohn Baldwin 	error = vmx_set_tsc_offset(vmx, vcpu, offset);
4140483d953aSJohn Baldwin 
4141483d953aSJohn Baldwin 	if (!running)
4142483d953aSJohn Baldwin 		VMCLEAR(vmcs);
4143483d953aSJohn Baldwin 	return (error);
4144483d953aSJohn Baldwin }
4145483d953aSJohn Baldwin #endif
4146483d953aSJohn Baldwin 
4147366f6083SPeter Grehan struct vmm_ops vmm_ops_intel = {
414813a7c4d4SMark Johnston 	.init		= vmx_init,
414913a7c4d4SMark Johnston 	.cleanup	= vmx_cleanup,
415013a7c4d4SMark Johnston 	.resume		= vmx_restore,
415113a7c4d4SMark Johnston 	.vminit		= vmx_vminit,
415213a7c4d4SMark Johnston 	.vmrun		= vmx_run,
415313a7c4d4SMark Johnston 	.vmcleanup	= vmx_vmcleanup,
415413a7c4d4SMark Johnston 	.vmgetreg	= vmx_getreg,
415513a7c4d4SMark Johnston 	.vmsetreg	= vmx_setreg,
415613a7c4d4SMark Johnston 	.vmgetdesc	= vmx_getdesc,
415713a7c4d4SMark Johnston 	.vmsetdesc	= vmx_setdesc,
415813a7c4d4SMark Johnston 	.vmgetcap	= vmx_getcap,
415913a7c4d4SMark Johnston 	.vmsetcap	= vmx_setcap,
416013a7c4d4SMark Johnston 	.vmspace_alloc	= ept_vmspace_alloc,
416113a7c4d4SMark Johnston 	.vmspace_free	= ept_vmspace_free,
416213a7c4d4SMark Johnston 	.vlapic_init	= vmx_vlapic_init,
416313a7c4d4SMark Johnston 	.vlapic_cleanup	= vmx_vlapic_cleanup,
4164483d953aSJohn Baldwin #ifdef BHYVE_SNAPSHOT
4165483d953aSJohn Baldwin 	.vmsnapshot	= vmx_snapshot_vmi,
4166483d953aSJohn Baldwin 	.vmcx_snapshot	= vmx_snapshot_vmcx,
4167483d953aSJohn Baldwin 	.vm_restore_tsc	= vmx_restore_tsc,
4168483d953aSJohn Baldwin #endif
4169366f6083SPeter Grehan };
4170