1366f6083SPeter Grehan /*- 2c49761ddSPedro F. Giffuni * SPDX-License-Identifier: BSD-2-Clause-FreeBSD 3c49761ddSPedro F. Giffuni * 4366f6083SPeter Grehan * Copyright (c) 2011 NetApp, Inc. 5366f6083SPeter Grehan * All rights reserved. 62c352febSJohn Baldwin * Copyright (c) 2018 Joyent, Inc. 7366f6083SPeter Grehan * 8366f6083SPeter Grehan * Redistribution and use in source and binary forms, with or without 9366f6083SPeter Grehan * modification, are permitted provided that the following conditions 10366f6083SPeter Grehan * are met: 11366f6083SPeter Grehan * 1. Redistributions of source code must retain the above copyright 12366f6083SPeter Grehan * notice, this list of conditions and the following disclaimer. 13366f6083SPeter Grehan * 2. Redistributions in binary form must reproduce the above copyright 14366f6083SPeter Grehan * notice, this list of conditions and the following disclaimer in the 15366f6083SPeter Grehan * documentation and/or other materials provided with the distribution. 16366f6083SPeter Grehan * 17366f6083SPeter Grehan * THIS SOFTWARE IS PROVIDED BY NETAPP, INC ``AS IS'' AND 18366f6083SPeter Grehan * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 19366f6083SPeter Grehan * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 20366f6083SPeter Grehan * ARE DISCLAIMED. IN NO EVENT SHALL NETAPP, INC OR CONTRIBUTORS BE LIABLE 21366f6083SPeter Grehan * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 22366f6083SPeter Grehan * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 23366f6083SPeter Grehan * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 24366f6083SPeter Grehan * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 25366f6083SPeter Grehan * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 26366f6083SPeter Grehan * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 27366f6083SPeter Grehan * SUCH DAMAGE. 28366f6083SPeter Grehan * 29366f6083SPeter Grehan * $FreeBSD$ 30366f6083SPeter Grehan */ 31366f6083SPeter Grehan 32366f6083SPeter Grehan #include <sys/cdefs.h> 33366f6083SPeter Grehan __FBSDID("$FreeBSD$"); 34366f6083SPeter Grehan 35483d953aSJohn Baldwin #include "opt_bhyve_snapshot.h" 36483d953aSJohn Baldwin 37366f6083SPeter Grehan #include <sys/param.h> 38366f6083SPeter Grehan #include <sys/systm.h> 39366f6083SPeter Grehan #include <sys/smp.h> 40366f6083SPeter Grehan #include <sys/kernel.h> 41366f6083SPeter Grehan #include <sys/malloc.h> 42366f6083SPeter Grehan #include <sys/pcpu.h> 43366f6083SPeter Grehan #include <sys/proc.h> 44*6f5a9606SMark Johnston #include <sys/smr.h> 453565b59eSNeel Natu #include <sys/sysctl.h> 46366f6083SPeter Grehan 47366f6083SPeter Grehan #include <vm/vm.h> 48366f6083SPeter Grehan #include <vm/pmap.h> 49366f6083SPeter Grehan 50366f6083SPeter Grehan #include <machine/psl.h> 51366f6083SPeter Grehan #include <machine/cpufunc.h> 528b287612SJohn Baldwin #include <machine/md_var.h> 539e2154ffSJohn Baldwin #include <machine/reg.h> 54366f6083SPeter Grehan #include <machine/segments.h> 55176666c2SNeel Natu #include <machine/smp.h> 56608f97c3SPeter Grehan #include <machine/specialreg.h> 57366f6083SPeter Grehan #include <machine/vmparam.h> 58366f6083SPeter Grehan 59366f6083SPeter Grehan #include <machine/vmm.h> 60dc506506SNeel Natu #include <machine/vmm_dev.h> 61e813a873SNeel Natu #include <machine/vmm_instruction_emul.h> 62483d953aSJohn Baldwin #include <machine/vmm_snapshot.h> 63483d953aSJohn Baldwin 64c3498942SNeel Natu #include "vmm_lapic.h" 65b01c2033SNeel Natu #include "vmm_host.h" 66762fd208STycho Nightingale #include "vmm_ioport.h" 67366f6083SPeter Grehan #include "vmm_ktr.h" 68366f6083SPeter Grehan #include "vmm_stat.h" 690775fbb4STycho Nightingale #include "vatpic.h" 70de5ea6b6SNeel Natu #include "vlapic.h" 71de5ea6b6SNeel Natu #include "vlapic_priv.h" 72366f6083SPeter Grehan 73366f6083SPeter Grehan #include "ept.h" 74366f6083SPeter Grehan #include "vmx_cpufunc.h" 75366f6083SPeter Grehan #include "vmx.h" 76c3498942SNeel Natu #include "vmx_msr.h" 77366f6083SPeter Grehan #include "x86.h" 78366f6083SPeter Grehan #include "vmx_controls.h" 79366f6083SPeter Grehan 80366f6083SPeter Grehan #define PINBASED_CTLS_ONE_SETTING \ 81366f6083SPeter Grehan (PINBASED_EXTINT_EXITING | \ 82366f6083SPeter Grehan PINBASED_NMI_EXITING | \ 83366f6083SPeter Grehan PINBASED_VIRTUAL_NMI) 84366f6083SPeter Grehan #define PINBASED_CTLS_ZERO_SETTING 0 85366f6083SPeter Grehan 86366f6083SPeter Grehan #define PROCBASED_CTLS_WINDOW_SETTING \ 87366f6083SPeter Grehan (PROCBASED_INT_WINDOW_EXITING | \ 88366f6083SPeter Grehan PROCBASED_NMI_WINDOW_EXITING) 89366f6083SPeter Grehan 90366f6083SPeter Grehan #define PROCBASED_CTLS_ONE_SETTING \ 91366f6083SPeter Grehan (PROCBASED_SECONDARY_CONTROLS | \ 9265145c7fSNeel Natu PROCBASED_MWAIT_EXITING | \ 9365145c7fSNeel Natu PROCBASED_MONITOR_EXITING | \ 94366f6083SPeter Grehan PROCBASED_IO_EXITING | \ 95366f6083SPeter Grehan PROCBASED_MSR_BITMAPS | \ 96594db002STycho Nightingale PROCBASED_CTLS_WINDOW_SETTING | \ 97594db002STycho Nightingale PROCBASED_CR8_LOAD_EXITING | \ 98594db002STycho Nightingale PROCBASED_CR8_STORE_EXITING) 99366f6083SPeter Grehan #define PROCBASED_CTLS_ZERO_SETTING \ 100366f6083SPeter Grehan (PROCBASED_CR3_LOAD_EXITING | \ 101366f6083SPeter Grehan PROCBASED_CR3_STORE_EXITING | \ 102366f6083SPeter Grehan PROCBASED_IO_BITMAPS) 103366f6083SPeter Grehan 104366f6083SPeter Grehan #define PROCBASED_CTLS2_ONE_SETTING PROCBASED2_ENABLE_EPT 105366f6083SPeter Grehan #define PROCBASED_CTLS2_ZERO_SETTING 0 106366f6083SPeter Grehan 107d72978ecSNeel Natu #define VM_EXIT_CTLS_ONE_SETTING \ 10865eefbe4SJohn Baldwin (VM_EXIT_SAVE_DEBUG_CONTROLS | \ 10965eefbe4SJohn Baldwin VM_EXIT_HOST_LMA | \ 110366f6083SPeter Grehan VM_EXIT_SAVE_EFER | \ 111d72978ecSNeel Natu VM_EXIT_LOAD_EFER | \ 112a318f7ddSNeel Natu VM_EXIT_ACKNOWLEDGE_INTERRUPT) 113d72978ecSNeel Natu 11465eefbe4SJohn Baldwin #define VM_EXIT_CTLS_ZERO_SETTING 0 115366f6083SPeter Grehan 11665eefbe4SJohn Baldwin #define VM_ENTRY_CTLS_ONE_SETTING \ 11765eefbe4SJohn Baldwin (VM_ENTRY_LOAD_DEBUG_CONTROLS | \ 11865eefbe4SJohn Baldwin VM_ENTRY_LOAD_EFER) 119608f97c3SPeter Grehan 120366f6083SPeter Grehan #define VM_ENTRY_CTLS_ZERO_SETTING \ 12165eefbe4SJohn Baldwin (VM_ENTRY_INTO_SMM | \ 122366f6083SPeter Grehan VM_ENTRY_DEACTIVATE_DUAL_MONITOR) 123366f6083SPeter Grehan 124366f6083SPeter Grehan #define HANDLED 1 125366f6083SPeter Grehan #define UNHANDLED 0 126366f6083SPeter Grehan 127de5ea6b6SNeel Natu static MALLOC_DEFINE(M_VMX, "vmx", "vmx"); 128de5ea6b6SNeel Natu static MALLOC_DEFINE(M_VLAPIC, "vlapic", "vlapic"); 129366f6083SPeter Grehan 1303565b59eSNeel Natu SYSCTL_DECL(_hw_vmm); 131b40598c5SPawel Biernacki SYSCTL_NODE(_hw_vmm, OID_AUTO, vmx, CTLFLAG_RW | CTLFLAG_MPSAFE, NULL, 132b40598c5SPawel Biernacki NULL); 1333565b59eSNeel Natu 134b3996dd4SJohn Baldwin int vmxon_enabled[MAXCPU]; 135366f6083SPeter Grehan static char vmxon_region[MAXCPU][PAGE_SIZE] __aligned(PAGE_SIZE); 136366f6083SPeter Grehan 137366f6083SPeter Grehan static uint32_t pinbased_ctls, procbased_ctls, procbased_ctls2; 138366f6083SPeter Grehan static uint32_t exit_ctls, entry_ctls; 139366f6083SPeter Grehan 140366f6083SPeter Grehan static uint64_t cr0_ones_mask, cr0_zeros_mask; 1413565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr0_ones_mask, CTLFLAG_RD, 1423565b59eSNeel Natu &cr0_ones_mask, 0, NULL); 1433565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr0_zeros_mask, CTLFLAG_RD, 1443565b59eSNeel Natu &cr0_zeros_mask, 0, NULL); 1453565b59eSNeel Natu 146366f6083SPeter Grehan static uint64_t cr4_ones_mask, cr4_zeros_mask; 1473565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr4_ones_mask, CTLFLAG_RD, 1483565b59eSNeel Natu &cr4_ones_mask, 0, NULL); 1493565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr4_zeros_mask, CTLFLAG_RD, 1503565b59eSNeel Natu &cr4_zeros_mask, 0, NULL); 151366f6083SPeter Grehan 1523565b59eSNeel Natu static int vmx_initialized; 1533565b59eSNeel Natu SYSCTL_INT(_hw_vmm_vmx, OID_AUTO, initialized, CTLFLAG_RD, 1543565b59eSNeel Natu &vmx_initialized, 0, "Intel VMX initialized"); 1553565b59eSNeel Natu 156366f6083SPeter Grehan /* 157366f6083SPeter Grehan * Optional capabilities 158366f6083SPeter Grehan */ 159b40598c5SPawel Biernacki static SYSCTL_NODE(_hw_vmm_vmx, OID_AUTO, cap, 160b40598c5SPawel Biernacki CTLFLAG_RW | CTLFLAG_MPSAFE, NULL, 161b40598c5SPawel Biernacki NULL); 16206fc6db9SJohn Baldwin 163366f6083SPeter Grehan static int cap_halt_exit; 16406fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, halt_exit, CTLFLAG_RD, &cap_halt_exit, 0, 16506fc6db9SJohn Baldwin "HLT triggers a VM-exit"); 16606fc6db9SJohn Baldwin 167366f6083SPeter Grehan static int cap_pause_exit; 16806fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, pause_exit, CTLFLAG_RD, &cap_pause_exit, 16906fc6db9SJohn Baldwin 0, "PAUSE triggers a VM-exit"); 17006fc6db9SJohn Baldwin 171f5f5f1e7SPeter Grehan static int cap_rdpid; 172f5f5f1e7SPeter Grehan SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, rdpid, CTLFLAG_RD, &cap_rdpid, 0, 173f5f5f1e7SPeter Grehan "Guests are allowed to use RDPID"); 174f5f5f1e7SPeter Grehan 175f5f5f1e7SPeter Grehan static int cap_rdtscp; 176f5f5f1e7SPeter Grehan SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, rdtscp, CTLFLAG_RD, &cap_rdtscp, 0, 177f5f5f1e7SPeter Grehan "Guests are allowed to use RDTSCP"); 178f5f5f1e7SPeter Grehan 179366f6083SPeter Grehan static int cap_unrestricted_guest; 18006fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, unrestricted_guest, CTLFLAG_RD, 18106fc6db9SJohn Baldwin &cap_unrestricted_guest, 0, "Unrestricted guests"); 18206fc6db9SJohn Baldwin 183366f6083SPeter Grehan static int cap_monitor_trap; 18406fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, monitor_trap, CTLFLAG_RD, 18506fc6db9SJohn Baldwin &cap_monitor_trap, 0, "Monitor trap flag"); 18606fc6db9SJohn Baldwin 18749cc03daSNeel Natu static int cap_invpcid; 18806fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, invpcid, CTLFLAG_RD, &cap_invpcid, 18906fc6db9SJohn Baldwin 0, "Guests are allowed to use INVPCID"); 190366f6083SPeter Grehan 1911bc51badSMichael Reifenberger static int tpr_shadowing; 1921bc51badSMichael Reifenberger SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, tpr_shadowing, CTLFLAG_RD, 1931bc51badSMichael Reifenberger &tpr_shadowing, 0, "TPR shadowing support"); 1941bc51badSMichael Reifenberger 19588c4b8d1SNeel Natu static int virtual_interrupt_delivery; 19606fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, virtual_interrupt_delivery, CTLFLAG_RD, 19788c4b8d1SNeel Natu &virtual_interrupt_delivery, 0, "APICv virtual interrupt delivery support"); 19888c4b8d1SNeel Natu 199176666c2SNeel Natu static int posted_interrupts; 20006fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, posted_interrupts, CTLFLAG_RD, 201176666c2SNeel Natu &posted_interrupts, 0, "APICv posted interrupt support"); 202176666c2SNeel Natu 20318a2b08eSNeel Natu static int pirvec = -1; 204176666c2SNeel Natu SYSCTL_INT(_hw_vmm_vmx, OID_AUTO, posted_interrupt_vector, CTLFLAG_RD, 205176666c2SNeel Natu &pirvec, 0, "APICv posted interrupt vector"); 206176666c2SNeel Natu 20745e51299SNeel Natu static struct unrhdr *vpid_unr; 20845e51299SNeel Natu static u_int vpid_alloc_failed; 20945e51299SNeel Natu SYSCTL_UINT(_hw_vmm_vmx, OID_AUTO, vpid_alloc_failed, CTLFLAG_RD, 21045e51299SNeel Natu &vpid_alloc_failed, 0, NULL); 21145e51299SNeel Natu 212d3588766SMark Johnston int guest_l1d_flush; 213c30578feSKonstantin Belousov SYSCTL_INT(_hw_vmm_vmx, OID_AUTO, l1d_flush, CTLFLAG_RD, 214c30578feSKonstantin Belousov &guest_l1d_flush, 0, NULL); 215d3588766SMark Johnston int guest_l1d_flush_sw; 216c1141fbaSKonstantin Belousov SYSCTL_INT(_hw_vmm_vmx, OID_AUTO, l1d_flush_sw, CTLFLAG_RD, 217c1141fbaSKonstantin Belousov &guest_l1d_flush_sw, 0, NULL); 218c30578feSKonstantin Belousov 219c1141fbaSKonstantin Belousov static struct msr_entry msr_load_list[1] __aligned(16); 220c30578feSKonstantin Belousov 22188c4b8d1SNeel Natu /* 2226ac73777STycho Nightingale * The definitions of SDT probes for VMX. 2236ac73777STycho Nightingale */ 2246ac73777STycho Nightingale 2256ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, entry, 2266ac73777STycho Nightingale "struct vmx *", "int", "struct vm_exit *"); 2276ac73777STycho Nightingale 2286ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, taskswitch, 2296ac73777STycho Nightingale "struct vmx *", "int", "struct vm_exit *", "struct vm_task_switch *"); 2306ac73777STycho Nightingale 2316ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, craccess, 2326ac73777STycho Nightingale "struct vmx *", "int", "struct vm_exit *", "uint64_t"); 2336ac73777STycho Nightingale 2346ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, rdmsr, 2356ac73777STycho Nightingale "struct vmx *", "int", "struct vm_exit *", "uint32_t"); 2366ac73777STycho Nightingale 2376ac73777STycho Nightingale SDT_PROBE_DEFINE5(vmm, vmx, exit, wrmsr, 2386ac73777STycho Nightingale "struct vmx *", "int", "struct vm_exit *", "uint32_t", "uint64_t"); 2396ac73777STycho Nightingale 2406ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, halt, 2416ac73777STycho Nightingale "struct vmx *", "int", "struct vm_exit *"); 2426ac73777STycho Nightingale 2436ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, mtrap, 2446ac73777STycho Nightingale "struct vmx *", "int", "struct vm_exit *"); 2456ac73777STycho Nightingale 2466ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, pause, 2476ac73777STycho Nightingale "struct vmx *", "int", "struct vm_exit *"); 2486ac73777STycho Nightingale 2496ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, intrwindow, 2506ac73777STycho Nightingale "struct vmx *", "int", "struct vm_exit *"); 2516ac73777STycho Nightingale 2526ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, interrupt, 2536ac73777STycho Nightingale "struct vmx *", "int", "struct vm_exit *", "uint32_t"); 2546ac73777STycho Nightingale 2556ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, nmiwindow, 2566ac73777STycho Nightingale "struct vmx *", "int", "struct vm_exit *"); 2576ac73777STycho Nightingale 2586ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, inout, 2596ac73777STycho Nightingale "struct vmx *", "int", "struct vm_exit *"); 2606ac73777STycho Nightingale 2616ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, cpuid, 2626ac73777STycho Nightingale "struct vmx *", "int", "struct vm_exit *"); 2636ac73777STycho Nightingale 2646ac73777STycho Nightingale SDT_PROBE_DEFINE5(vmm, vmx, exit, exception, 2656ac73777STycho Nightingale "struct vmx *", "int", "struct vm_exit *", "uint32_t", "int"); 2666ac73777STycho Nightingale 2676ac73777STycho Nightingale SDT_PROBE_DEFINE5(vmm, vmx, exit, nestedfault, 2686ac73777STycho Nightingale "struct vmx *", "int", "struct vm_exit *", "uint64_t", "uint64_t"); 2696ac73777STycho Nightingale 2706ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, mmiofault, 2716ac73777STycho Nightingale "struct vmx *", "int", "struct vm_exit *", "uint64_t"); 2726ac73777STycho Nightingale 2736ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, eoi, 2746ac73777STycho Nightingale "struct vmx *", "int", "struct vm_exit *"); 2756ac73777STycho Nightingale 2766ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, apicaccess, 2776ac73777STycho Nightingale "struct vmx *", "int", "struct vm_exit *"); 2786ac73777STycho Nightingale 2796ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, apicwrite, 2806ac73777STycho Nightingale "struct vmx *", "int", "struct vm_exit *", "struct vlapic *"); 2816ac73777STycho Nightingale 2826ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, xsetbv, 2836ac73777STycho Nightingale "struct vmx *", "int", "struct vm_exit *"); 2846ac73777STycho Nightingale 2856ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, monitor, 2866ac73777STycho Nightingale "struct vmx *", "int", "struct vm_exit *"); 2876ac73777STycho Nightingale 2886ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, mwait, 2896ac73777STycho Nightingale "struct vmx *", "int", "struct vm_exit *"); 2906ac73777STycho Nightingale 29127d26457SAndrew Turner SDT_PROBE_DEFINE3(vmm, vmx, exit, vminsn, 29227d26457SAndrew Turner "struct vmx *", "int", "struct vm_exit *"); 29327d26457SAndrew Turner 2946ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, unknown, 2956ac73777STycho Nightingale "struct vmx *", "int", "struct vm_exit *", "uint32_t"); 2966ac73777STycho Nightingale 2976ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, return, 2986ac73777STycho Nightingale "struct vmx *", "int", "struct vm_exit *", "int"); 2996ac73777STycho Nightingale 3006ac73777STycho Nightingale /* 30188c4b8d1SNeel Natu * Use the last page below 4GB as the APIC access address. This address is 30288c4b8d1SNeel Natu * occupied by the boot firmware so it is guaranteed that it will not conflict 30388c4b8d1SNeel Natu * with a page in system memory. 30488c4b8d1SNeel Natu */ 30588c4b8d1SNeel Natu #define APIC_ACCESS_ADDRESS 0xFFFFF000 30688c4b8d1SNeel Natu 307d17b5104SNeel Natu static int vmx_getdesc(void *arg, int vcpu, int reg, struct seg_desc *desc); 308d17b5104SNeel Natu static int vmx_getreg(void *arg, int vcpu, int reg, uint64_t *retval); 309c3498942SNeel Natu static int vmxctx_setreg(struct vmxctx *vmxctx, int reg, uint64_t val); 31088c4b8d1SNeel Natu static void vmx_inject_pir(struct vlapic *vlapic); 311483d953aSJohn Baldwin #ifdef BHYVE_SNAPSHOT 312483d953aSJohn Baldwin static int vmx_restore_tsc(void *arg, int vcpu, uint64_t now); 313483d953aSJohn Baldwin #endif 31488c4b8d1SNeel Natu 315f5f5f1e7SPeter Grehan static inline bool 316f5f5f1e7SPeter Grehan host_has_rdpid(void) 317f5f5f1e7SPeter Grehan { 318f5f5f1e7SPeter Grehan return ((cpu_stdext_feature2 & CPUID_STDEXT2_RDPID) != 0); 319f5f5f1e7SPeter Grehan } 320f5f5f1e7SPeter Grehan 321f5f5f1e7SPeter Grehan static inline bool 322f5f5f1e7SPeter Grehan host_has_rdtscp(void) 323f5f5f1e7SPeter Grehan { 324f5f5f1e7SPeter Grehan return ((amd_feature & AMDID_RDTSCP) != 0); 325f5f5f1e7SPeter Grehan } 326f5f5f1e7SPeter Grehan 327366f6083SPeter Grehan #ifdef KTR 328366f6083SPeter Grehan static const char * 329366f6083SPeter Grehan exit_reason_to_str(int reason) 330366f6083SPeter Grehan { 331366f6083SPeter Grehan static char reasonbuf[32]; 332366f6083SPeter Grehan 333366f6083SPeter Grehan switch (reason) { 334366f6083SPeter Grehan case EXIT_REASON_EXCEPTION: 335366f6083SPeter Grehan return "exception"; 336366f6083SPeter Grehan case EXIT_REASON_EXT_INTR: 337366f6083SPeter Grehan return "extint"; 338366f6083SPeter Grehan case EXIT_REASON_TRIPLE_FAULT: 339366f6083SPeter Grehan return "triplefault"; 340366f6083SPeter Grehan case EXIT_REASON_INIT: 341366f6083SPeter Grehan return "init"; 342366f6083SPeter Grehan case EXIT_REASON_SIPI: 343366f6083SPeter Grehan return "sipi"; 344366f6083SPeter Grehan case EXIT_REASON_IO_SMI: 345366f6083SPeter Grehan return "iosmi"; 346366f6083SPeter Grehan case EXIT_REASON_SMI: 347366f6083SPeter Grehan return "smi"; 348366f6083SPeter Grehan case EXIT_REASON_INTR_WINDOW: 349366f6083SPeter Grehan return "intrwindow"; 350366f6083SPeter Grehan case EXIT_REASON_NMI_WINDOW: 351366f6083SPeter Grehan return "nmiwindow"; 352366f6083SPeter Grehan case EXIT_REASON_TASK_SWITCH: 353366f6083SPeter Grehan return "taskswitch"; 354366f6083SPeter Grehan case EXIT_REASON_CPUID: 355366f6083SPeter Grehan return "cpuid"; 356366f6083SPeter Grehan case EXIT_REASON_GETSEC: 357366f6083SPeter Grehan return "getsec"; 358366f6083SPeter Grehan case EXIT_REASON_HLT: 359366f6083SPeter Grehan return "hlt"; 360366f6083SPeter Grehan case EXIT_REASON_INVD: 361366f6083SPeter Grehan return "invd"; 362366f6083SPeter Grehan case EXIT_REASON_INVLPG: 363366f6083SPeter Grehan return "invlpg"; 364366f6083SPeter Grehan case EXIT_REASON_RDPMC: 365366f6083SPeter Grehan return "rdpmc"; 366366f6083SPeter Grehan case EXIT_REASON_RDTSC: 367366f6083SPeter Grehan return "rdtsc"; 368366f6083SPeter Grehan case EXIT_REASON_RSM: 369366f6083SPeter Grehan return "rsm"; 370366f6083SPeter Grehan case EXIT_REASON_VMCALL: 371366f6083SPeter Grehan return "vmcall"; 372366f6083SPeter Grehan case EXIT_REASON_VMCLEAR: 373366f6083SPeter Grehan return "vmclear"; 374366f6083SPeter Grehan case EXIT_REASON_VMLAUNCH: 375366f6083SPeter Grehan return "vmlaunch"; 376366f6083SPeter Grehan case EXIT_REASON_VMPTRLD: 377366f6083SPeter Grehan return "vmptrld"; 378366f6083SPeter Grehan case EXIT_REASON_VMPTRST: 379366f6083SPeter Grehan return "vmptrst"; 380366f6083SPeter Grehan case EXIT_REASON_VMREAD: 381366f6083SPeter Grehan return "vmread"; 382366f6083SPeter Grehan case EXIT_REASON_VMRESUME: 383366f6083SPeter Grehan return "vmresume"; 384366f6083SPeter Grehan case EXIT_REASON_VMWRITE: 385366f6083SPeter Grehan return "vmwrite"; 386366f6083SPeter Grehan case EXIT_REASON_VMXOFF: 387366f6083SPeter Grehan return "vmxoff"; 388366f6083SPeter Grehan case EXIT_REASON_VMXON: 389366f6083SPeter Grehan return "vmxon"; 390366f6083SPeter Grehan case EXIT_REASON_CR_ACCESS: 391366f6083SPeter Grehan return "craccess"; 392366f6083SPeter Grehan case EXIT_REASON_DR_ACCESS: 393366f6083SPeter Grehan return "draccess"; 394366f6083SPeter Grehan case EXIT_REASON_INOUT: 395366f6083SPeter Grehan return "inout"; 396366f6083SPeter Grehan case EXIT_REASON_RDMSR: 397366f6083SPeter Grehan return "rdmsr"; 398366f6083SPeter Grehan case EXIT_REASON_WRMSR: 399366f6083SPeter Grehan return "wrmsr"; 400366f6083SPeter Grehan case EXIT_REASON_INVAL_VMCS: 401366f6083SPeter Grehan return "invalvmcs"; 402366f6083SPeter Grehan case EXIT_REASON_INVAL_MSR: 403366f6083SPeter Grehan return "invalmsr"; 404366f6083SPeter Grehan case EXIT_REASON_MWAIT: 405366f6083SPeter Grehan return "mwait"; 406366f6083SPeter Grehan case EXIT_REASON_MTF: 407366f6083SPeter Grehan return "mtf"; 408366f6083SPeter Grehan case EXIT_REASON_MONITOR: 409366f6083SPeter Grehan return "monitor"; 410366f6083SPeter Grehan case EXIT_REASON_PAUSE: 411366f6083SPeter Grehan return "pause"; 412b0538143SNeel Natu case EXIT_REASON_MCE_DURING_ENTRY: 413b0538143SNeel Natu return "mce-during-entry"; 414366f6083SPeter Grehan case EXIT_REASON_TPR: 415366f6083SPeter Grehan return "tpr"; 41688c4b8d1SNeel Natu case EXIT_REASON_APIC_ACCESS: 41788c4b8d1SNeel Natu return "apic-access"; 418366f6083SPeter Grehan case EXIT_REASON_GDTR_IDTR: 419366f6083SPeter Grehan return "gdtridtr"; 420366f6083SPeter Grehan case EXIT_REASON_LDTR_TR: 421366f6083SPeter Grehan return "ldtrtr"; 422366f6083SPeter Grehan case EXIT_REASON_EPT_FAULT: 423366f6083SPeter Grehan return "eptfault"; 424366f6083SPeter Grehan case EXIT_REASON_EPT_MISCONFIG: 425366f6083SPeter Grehan return "eptmisconfig"; 426366f6083SPeter Grehan case EXIT_REASON_INVEPT: 427366f6083SPeter Grehan return "invept"; 428366f6083SPeter Grehan case EXIT_REASON_RDTSCP: 429366f6083SPeter Grehan return "rdtscp"; 430366f6083SPeter Grehan case EXIT_REASON_VMX_PREEMPT: 431366f6083SPeter Grehan return "vmxpreempt"; 432366f6083SPeter Grehan case EXIT_REASON_INVVPID: 433366f6083SPeter Grehan return "invvpid"; 434366f6083SPeter Grehan case EXIT_REASON_WBINVD: 435366f6083SPeter Grehan return "wbinvd"; 436366f6083SPeter Grehan case EXIT_REASON_XSETBV: 437366f6083SPeter Grehan return "xsetbv"; 43888c4b8d1SNeel Natu case EXIT_REASON_APIC_WRITE: 43988c4b8d1SNeel Natu return "apic-write"; 440366f6083SPeter Grehan default: 441366f6083SPeter Grehan snprintf(reasonbuf, sizeof(reasonbuf), "%d", reason); 442366f6083SPeter Grehan return (reasonbuf); 443366f6083SPeter Grehan } 444366f6083SPeter Grehan } 445366f6083SPeter Grehan #endif /* KTR */ 446366f6083SPeter Grehan 447159dd56fSNeel Natu static int 448159dd56fSNeel Natu vmx_allow_x2apic_msrs(struct vmx *vmx) 449159dd56fSNeel Natu { 450159dd56fSNeel Natu int i, error; 451159dd56fSNeel Natu 452159dd56fSNeel Natu error = 0; 453159dd56fSNeel Natu 454159dd56fSNeel Natu /* 455159dd56fSNeel Natu * Allow readonly access to the following x2APIC MSRs from the guest. 456159dd56fSNeel Natu */ 457159dd56fSNeel Natu error += guest_msr_ro(vmx, MSR_APIC_ID); 458159dd56fSNeel Natu error += guest_msr_ro(vmx, MSR_APIC_VERSION); 459159dd56fSNeel Natu error += guest_msr_ro(vmx, MSR_APIC_LDR); 460159dd56fSNeel Natu error += guest_msr_ro(vmx, MSR_APIC_SVR); 461159dd56fSNeel Natu 462159dd56fSNeel Natu for (i = 0; i < 8; i++) 463159dd56fSNeel Natu error += guest_msr_ro(vmx, MSR_APIC_ISR0 + i); 464159dd56fSNeel Natu 465159dd56fSNeel Natu for (i = 0; i < 8; i++) 466159dd56fSNeel Natu error += guest_msr_ro(vmx, MSR_APIC_TMR0 + i); 467159dd56fSNeel Natu 468159dd56fSNeel Natu for (i = 0; i < 8; i++) 469159dd56fSNeel Natu error += guest_msr_ro(vmx, MSR_APIC_IRR0 + i); 470159dd56fSNeel Natu 471159dd56fSNeel Natu error += guest_msr_ro(vmx, MSR_APIC_ESR); 472159dd56fSNeel Natu error += guest_msr_ro(vmx, MSR_APIC_LVT_TIMER); 473159dd56fSNeel Natu error += guest_msr_ro(vmx, MSR_APIC_LVT_THERMAL); 474159dd56fSNeel Natu error += guest_msr_ro(vmx, MSR_APIC_LVT_PCINT); 475159dd56fSNeel Natu error += guest_msr_ro(vmx, MSR_APIC_LVT_LINT0); 476159dd56fSNeel Natu error += guest_msr_ro(vmx, MSR_APIC_LVT_LINT1); 477159dd56fSNeel Natu error += guest_msr_ro(vmx, MSR_APIC_LVT_ERROR); 478159dd56fSNeel Natu error += guest_msr_ro(vmx, MSR_APIC_ICR_TIMER); 479159dd56fSNeel Natu error += guest_msr_ro(vmx, MSR_APIC_DCR_TIMER); 480159dd56fSNeel Natu error += guest_msr_ro(vmx, MSR_APIC_ICR); 481159dd56fSNeel Natu 482159dd56fSNeel Natu /* 483159dd56fSNeel Natu * Allow TPR, EOI and SELF_IPI MSRs to be read and written by the guest. 484159dd56fSNeel Natu * 485159dd56fSNeel Natu * These registers get special treatment described in the section 486159dd56fSNeel Natu * "Virtualizing MSR-Based APIC Accesses". 487159dd56fSNeel Natu */ 488159dd56fSNeel Natu error += guest_msr_rw(vmx, MSR_APIC_TPR); 489159dd56fSNeel Natu error += guest_msr_rw(vmx, MSR_APIC_EOI); 490159dd56fSNeel Natu error += guest_msr_rw(vmx, MSR_APIC_SELF_IPI); 491159dd56fSNeel Natu 492159dd56fSNeel Natu return (error); 493159dd56fSNeel Natu } 494159dd56fSNeel Natu 495366f6083SPeter Grehan u_long 496366f6083SPeter Grehan vmx_fix_cr0(u_long cr0) 497366f6083SPeter Grehan { 498366f6083SPeter Grehan 499366f6083SPeter Grehan return ((cr0 | cr0_ones_mask) & ~cr0_zeros_mask); 500366f6083SPeter Grehan } 501366f6083SPeter Grehan 502366f6083SPeter Grehan u_long 503366f6083SPeter Grehan vmx_fix_cr4(u_long cr4) 504366f6083SPeter Grehan { 505366f6083SPeter Grehan 506366f6083SPeter Grehan return ((cr4 | cr4_ones_mask) & ~cr4_zeros_mask); 507366f6083SPeter Grehan } 508366f6083SPeter Grehan 509366f6083SPeter Grehan static void 51045e51299SNeel Natu vpid_free(int vpid) 51145e51299SNeel Natu { 51245e51299SNeel Natu if (vpid < 0 || vpid > 0xffff) 51345e51299SNeel Natu panic("vpid_free: invalid vpid %d", vpid); 51445e51299SNeel Natu 51545e51299SNeel Natu /* 51645e51299SNeel Natu * VPIDs [0,VM_MAXCPU] are special and are not allocated from 51745e51299SNeel Natu * the unit number allocator. 51845e51299SNeel Natu */ 51945e51299SNeel Natu 52045e51299SNeel Natu if (vpid > VM_MAXCPU) 52145e51299SNeel Natu free_unr(vpid_unr, vpid); 52245e51299SNeel Natu } 52345e51299SNeel Natu 52445e51299SNeel Natu static void 52545e51299SNeel Natu vpid_alloc(uint16_t *vpid, int num) 52645e51299SNeel Natu { 52745e51299SNeel Natu int i, x; 52845e51299SNeel Natu 52945e51299SNeel Natu if (num <= 0 || num > VM_MAXCPU) 53045e51299SNeel Natu panic("invalid number of vpids requested: %d", num); 53145e51299SNeel Natu 53245e51299SNeel Natu /* 53345e51299SNeel Natu * If the "enable vpid" execution control is not enabled then the 53445e51299SNeel Natu * VPID is required to be 0 for all vcpus. 53545e51299SNeel Natu */ 53645e51299SNeel Natu if ((procbased_ctls2 & PROCBASED2_ENABLE_VPID) == 0) { 53745e51299SNeel Natu for (i = 0; i < num; i++) 53845e51299SNeel Natu vpid[i] = 0; 53945e51299SNeel Natu return; 54045e51299SNeel Natu } 54145e51299SNeel Natu 54245e51299SNeel Natu /* 54345e51299SNeel Natu * Allocate a unique VPID for each vcpu from the unit number allocator. 54445e51299SNeel Natu */ 54545e51299SNeel Natu for (i = 0; i < num; i++) { 54645e51299SNeel Natu x = alloc_unr(vpid_unr); 54745e51299SNeel Natu if (x == -1) 54845e51299SNeel Natu break; 54945e51299SNeel Natu else 55045e51299SNeel Natu vpid[i] = x; 55145e51299SNeel Natu } 55245e51299SNeel Natu 55345e51299SNeel Natu if (i < num) { 55445e51299SNeel Natu atomic_add_int(&vpid_alloc_failed, 1); 55545e51299SNeel Natu 55645e51299SNeel Natu /* 55745e51299SNeel Natu * If the unit number allocator does not have enough unique 55845e51299SNeel Natu * VPIDs then we need to allocate from the [1,VM_MAXCPU] range. 55945e51299SNeel Natu * 56045e51299SNeel Natu * These VPIDs are not be unique across VMs but this does not 56145e51299SNeel Natu * affect correctness because the combined mappings are also 56245e51299SNeel Natu * tagged with the EP4TA which is unique for each VM. 56345e51299SNeel Natu * 56445e51299SNeel Natu * It is still sub-optimal because the invvpid will invalidate 56545e51299SNeel Natu * combined mappings for a particular VPID across all EP4TAs. 56645e51299SNeel Natu */ 56745e51299SNeel Natu while (i-- > 0) 56845e51299SNeel Natu vpid_free(vpid[i]); 56945e51299SNeel Natu 57045e51299SNeel Natu for (i = 0; i < num; i++) 57145e51299SNeel Natu vpid[i] = i + 1; 57245e51299SNeel Natu } 57345e51299SNeel Natu } 57445e51299SNeel Natu 57545e51299SNeel Natu static void 57645e51299SNeel Natu vpid_init(void) 57745e51299SNeel Natu { 57845e51299SNeel Natu /* 57945e51299SNeel Natu * VPID 0 is required when the "enable VPID" execution control is 58045e51299SNeel Natu * disabled. 58145e51299SNeel Natu * 58245e51299SNeel Natu * VPIDs [1,VM_MAXCPU] are used as the "overflow namespace" when the 58345e51299SNeel Natu * unit number allocator does not have sufficient unique VPIDs to 58445e51299SNeel Natu * satisfy the allocation. 58545e51299SNeel Natu * 58645e51299SNeel Natu * The remaining VPIDs are managed by the unit number allocator. 58745e51299SNeel Natu */ 58845e51299SNeel Natu vpid_unr = new_unrhdr(VM_MAXCPU + 1, 0xffff, NULL); 58945e51299SNeel Natu } 59045e51299SNeel Natu 59145e51299SNeel Natu static void 592366f6083SPeter Grehan vmx_disable(void *arg __unused) 593366f6083SPeter Grehan { 594366f6083SPeter Grehan struct invvpid_desc invvpid_desc = { 0 }; 595366f6083SPeter Grehan struct invept_desc invept_desc = { 0 }; 596366f6083SPeter Grehan 597366f6083SPeter Grehan if (vmxon_enabled[curcpu]) { 598366f6083SPeter Grehan /* 599366f6083SPeter Grehan * See sections 25.3.3.3 and 25.3.3.4 in Intel Vol 3b. 600366f6083SPeter Grehan * 601366f6083SPeter Grehan * VMXON or VMXOFF are not required to invalidate any TLB 602366f6083SPeter Grehan * caching structures. This prevents potential retention of 603366f6083SPeter Grehan * cached information in the TLB between distinct VMX episodes. 604366f6083SPeter Grehan */ 605366f6083SPeter Grehan invvpid(INVVPID_TYPE_ALL_CONTEXTS, invvpid_desc); 606366f6083SPeter Grehan invept(INVEPT_TYPE_ALL_CONTEXTS, invept_desc); 607366f6083SPeter Grehan vmxoff(); 608366f6083SPeter Grehan } 609366f6083SPeter Grehan load_cr4(rcr4() & ~CR4_VMXE); 610366f6083SPeter Grehan } 611366f6083SPeter Grehan 612366f6083SPeter Grehan static int 613366f6083SPeter Grehan vmx_cleanup(void) 614366f6083SPeter Grehan { 615366f6083SPeter Grehan 61618a2b08eSNeel Natu if (pirvec >= 0) 61718a2b08eSNeel Natu lapic_ipi_free(pirvec); 618176666c2SNeel Natu 61945e51299SNeel Natu if (vpid_unr != NULL) { 62045e51299SNeel Natu delete_unrhdr(vpid_unr); 62145e51299SNeel Natu vpid_unr = NULL; 62245e51299SNeel Natu } 62345e51299SNeel Natu 624c1141fbaSKonstantin Belousov if (nmi_flush_l1d_sw == 1) 625c1141fbaSKonstantin Belousov nmi_flush_l1d_sw = 0; 626c1141fbaSKonstantin Belousov 627366f6083SPeter Grehan smp_rendezvous(NULL, vmx_disable, NULL, NULL); 628366f6083SPeter Grehan 629366f6083SPeter Grehan return (0); 630366f6083SPeter Grehan } 631366f6083SPeter Grehan 632366f6083SPeter Grehan static void 633366f6083SPeter Grehan vmx_enable(void *arg __unused) 634366f6083SPeter Grehan { 635366f6083SPeter Grehan int error; 63611669a68STycho Nightingale uint64_t feature_control; 63711669a68STycho Nightingale 63811669a68STycho Nightingale feature_control = rdmsr(MSR_IA32_FEATURE_CONTROL); 63911669a68STycho Nightingale if ((feature_control & IA32_FEATURE_CONTROL_LOCK) == 0 || 64011669a68STycho Nightingale (feature_control & IA32_FEATURE_CONTROL_VMX_EN) == 0) { 64111669a68STycho Nightingale wrmsr(MSR_IA32_FEATURE_CONTROL, 64211669a68STycho Nightingale feature_control | IA32_FEATURE_CONTROL_VMX_EN | 64311669a68STycho Nightingale IA32_FEATURE_CONTROL_LOCK); 64411669a68STycho Nightingale } 645366f6083SPeter Grehan 646366f6083SPeter Grehan load_cr4(rcr4() | CR4_VMXE); 647366f6083SPeter Grehan 648366f6083SPeter Grehan *(uint32_t *)vmxon_region[curcpu] = vmx_revision(); 649366f6083SPeter Grehan error = vmxon(vmxon_region[curcpu]); 650366f6083SPeter Grehan if (error == 0) 651366f6083SPeter Grehan vmxon_enabled[curcpu] = 1; 652366f6083SPeter Grehan } 653366f6083SPeter Grehan 65463e62d39SJohn Baldwin static void 65563e62d39SJohn Baldwin vmx_restore(void) 65663e62d39SJohn Baldwin { 65763e62d39SJohn Baldwin 65863e62d39SJohn Baldwin if (vmxon_enabled[curcpu]) 65963e62d39SJohn Baldwin vmxon(vmxon_region[curcpu]); 66063e62d39SJohn Baldwin } 66163e62d39SJohn Baldwin 662366f6083SPeter Grehan static int 663add611fdSNeel Natu vmx_init(int ipinum) 664366f6083SPeter Grehan { 6651bc51badSMichael Reifenberger int error; 666d17b5104SNeel Natu uint64_t basic, fixed0, fixed1, feature_control; 66788c4b8d1SNeel Natu uint32_t tmp, procbased2_vid_bits; 668366f6083SPeter Grehan 669366f6083SPeter Grehan /* CPUID.1:ECX[bit 5] must be 1 for processor to support VMX */ 6708b287612SJohn Baldwin if (!(cpu_feature2 & CPUID2_VMX)) { 671366f6083SPeter Grehan printf("vmx_init: processor does not support VMX operation\n"); 672366f6083SPeter Grehan return (ENXIO); 673366f6083SPeter Grehan } 674366f6083SPeter Grehan 6754bff7fadSNeel Natu /* 6764bff7fadSNeel Natu * Verify that MSR_IA32_FEATURE_CONTROL lock and VMXON enable bits 6774bff7fadSNeel Natu * are set (bits 0 and 2 respectively). 6784bff7fadSNeel Natu */ 6794bff7fadSNeel Natu feature_control = rdmsr(MSR_IA32_FEATURE_CONTROL); 68011669a68STycho Nightingale if ((feature_control & IA32_FEATURE_CONTROL_LOCK) == 1 && 681150369abSNeel Natu (feature_control & IA32_FEATURE_CONTROL_VMX_EN) == 0) { 6824bff7fadSNeel Natu printf("vmx_init: VMX operation disabled by BIOS\n"); 6834bff7fadSNeel Natu return (ENXIO); 6844bff7fadSNeel Natu } 6854bff7fadSNeel Natu 686d17b5104SNeel Natu /* 687d17b5104SNeel Natu * Verify capabilities MSR_VMX_BASIC: 688d17b5104SNeel Natu * - bit 54 indicates support for INS/OUTS decoding 689d17b5104SNeel Natu */ 690d17b5104SNeel Natu basic = rdmsr(MSR_VMX_BASIC); 691d17b5104SNeel Natu if ((basic & (1UL << 54)) == 0) { 692d17b5104SNeel Natu printf("vmx_init: processor does not support desired basic " 693d17b5104SNeel Natu "capabilities\n"); 694d17b5104SNeel Natu return (EINVAL); 695d17b5104SNeel Natu } 696d17b5104SNeel Natu 697366f6083SPeter Grehan /* Check support for primary processor-based VM-execution controls */ 698366f6083SPeter Grehan error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS, 699366f6083SPeter Grehan MSR_VMX_TRUE_PROCBASED_CTLS, 700366f6083SPeter Grehan PROCBASED_CTLS_ONE_SETTING, 701366f6083SPeter Grehan PROCBASED_CTLS_ZERO_SETTING, &procbased_ctls); 702366f6083SPeter Grehan if (error) { 703366f6083SPeter Grehan printf("vmx_init: processor does not support desired primary " 704366f6083SPeter Grehan "processor-based controls\n"); 705366f6083SPeter Grehan return (error); 706366f6083SPeter Grehan } 707366f6083SPeter Grehan 708366f6083SPeter Grehan /* Clear the processor-based ctl bits that are set on demand */ 709366f6083SPeter Grehan procbased_ctls &= ~PROCBASED_CTLS_WINDOW_SETTING; 710366f6083SPeter Grehan 711366f6083SPeter Grehan /* Check support for secondary processor-based VM-execution controls */ 712366f6083SPeter Grehan error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2, 713366f6083SPeter Grehan MSR_VMX_PROCBASED_CTLS2, 714366f6083SPeter Grehan PROCBASED_CTLS2_ONE_SETTING, 715366f6083SPeter Grehan PROCBASED_CTLS2_ZERO_SETTING, &procbased_ctls2); 716366f6083SPeter Grehan if (error) { 717366f6083SPeter Grehan printf("vmx_init: processor does not support desired secondary " 718366f6083SPeter Grehan "processor-based controls\n"); 719366f6083SPeter Grehan return (error); 720366f6083SPeter Grehan } 721366f6083SPeter Grehan 722366f6083SPeter Grehan /* Check support for VPID */ 723366f6083SPeter Grehan error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2, MSR_VMX_PROCBASED_CTLS2, 724366f6083SPeter Grehan PROCBASED2_ENABLE_VPID, 0, &tmp); 725366f6083SPeter Grehan if (error == 0) 726366f6083SPeter Grehan procbased_ctls2 |= PROCBASED2_ENABLE_VPID; 727366f6083SPeter Grehan 728366f6083SPeter Grehan /* Check support for pin-based VM-execution controls */ 729366f6083SPeter Grehan error = vmx_set_ctlreg(MSR_VMX_PINBASED_CTLS, 730366f6083SPeter Grehan MSR_VMX_TRUE_PINBASED_CTLS, 731366f6083SPeter Grehan PINBASED_CTLS_ONE_SETTING, 732366f6083SPeter Grehan PINBASED_CTLS_ZERO_SETTING, &pinbased_ctls); 733366f6083SPeter Grehan if (error) { 734366f6083SPeter Grehan printf("vmx_init: processor does not support desired " 735366f6083SPeter Grehan "pin-based controls\n"); 736366f6083SPeter Grehan return (error); 737366f6083SPeter Grehan } 738366f6083SPeter Grehan 739366f6083SPeter Grehan /* Check support for VM-exit controls */ 740366f6083SPeter Grehan error = vmx_set_ctlreg(MSR_VMX_EXIT_CTLS, MSR_VMX_TRUE_EXIT_CTLS, 741366f6083SPeter Grehan VM_EXIT_CTLS_ONE_SETTING, 742366f6083SPeter Grehan VM_EXIT_CTLS_ZERO_SETTING, 743366f6083SPeter Grehan &exit_ctls); 744366f6083SPeter Grehan if (error) { 745366f6083SPeter Grehan printf("vmx_init: processor does not support desired " 746366f6083SPeter Grehan "exit controls\n"); 747366f6083SPeter Grehan return (error); 748366f6083SPeter Grehan } 749366f6083SPeter Grehan 750366f6083SPeter Grehan /* Check support for VM-entry controls */ 751d72978ecSNeel Natu error = vmx_set_ctlreg(MSR_VMX_ENTRY_CTLS, MSR_VMX_TRUE_ENTRY_CTLS, 752d72978ecSNeel Natu VM_ENTRY_CTLS_ONE_SETTING, VM_ENTRY_CTLS_ZERO_SETTING, 753366f6083SPeter Grehan &entry_ctls); 754366f6083SPeter Grehan if (error) { 755366f6083SPeter Grehan printf("vmx_init: processor does not support desired " 756366f6083SPeter Grehan "entry controls\n"); 757366f6083SPeter Grehan return (error); 758366f6083SPeter Grehan } 759366f6083SPeter Grehan 760366f6083SPeter Grehan /* 761366f6083SPeter Grehan * Check support for optional features by testing them 762366f6083SPeter Grehan * as individual bits 763366f6083SPeter Grehan */ 764366f6083SPeter Grehan cap_halt_exit = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS, 765366f6083SPeter Grehan MSR_VMX_TRUE_PROCBASED_CTLS, 766366f6083SPeter Grehan PROCBASED_HLT_EXITING, 0, 767366f6083SPeter Grehan &tmp) == 0); 768366f6083SPeter Grehan 769366f6083SPeter Grehan cap_monitor_trap = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS, 770366f6083SPeter Grehan MSR_VMX_PROCBASED_CTLS, 771366f6083SPeter Grehan PROCBASED_MTF, 0, 772366f6083SPeter Grehan &tmp) == 0); 773366f6083SPeter Grehan 774366f6083SPeter Grehan cap_pause_exit = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS, 775366f6083SPeter Grehan MSR_VMX_TRUE_PROCBASED_CTLS, 776366f6083SPeter Grehan PROCBASED_PAUSE_EXITING, 0, 777366f6083SPeter Grehan &tmp) == 0); 778366f6083SPeter Grehan 779f5f5f1e7SPeter Grehan /* 780f5f5f1e7SPeter Grehan * Check support for RDPID and/or RDTSCP. 781f5f5f1e7SPeter Grehan * 782f5f5f1e7SPeter Grehan * Support a pass-through-based implementation of these via the 783f5f5f1e7SPeter Grehan * "enable RDTSCP" VM-execution control and the "RDTSC exiting" 784f5f5f1e7SPeter Grehan * VM-execution control. 785f5f5f1e7SPeter Grehan * 786f5f5f1e7SPeter Grehan * The "enable RDTSCP" VM-execution control applies to both RDPID 787f5f5f1e7SPeter Grehan * and RDTSCP (see SDM volume 3, section 25.3, "Changes to 788f5f5f1e7SPeter Grehan * Instruction Behavior in VMX Non-root operation"); this is why 789f5f5f1e7SPeter Grehan * only this VM-execution control needs to be enabled in order to 790f5f5f1e7SPeter Grehan * enable passing through whichever of RDPID and/or RDTSCP are 791f5f5f1e7SPeter Grehan * supported by the host. 792f5f5f1e7SPeter Grehan * 793f5f5f1e7SPeter Grehan * The "RDTSC exiting" VM-execution control applies to both RDTSC 794f5f5f1e7SPeter Grehan * and RDTSCP (again, per SDM volume 3, section 25.3), and is 795f5f5f1e7SPeter Grehan * already set up for RDTSC and RDTSCP pass-through by the current 796f5f5f1e7SPeter Grehan * implementation of RDTSC. 797f5f5f1e7SPeter Grehan * 798f5f5f1e7SPeter Grehan * Although RDPID and RDTSCP are optional capabilities, since there 799f5f5f1e7SPeter Grehan * does not currently seem to be a use case for enabling/disabling 800f5f5f1e7SPeter Grehan * these via libvmmapi, choose not to support this and, instead, 801f5f5f1e7SPeter Grehan * just statically always enable or always disable this support 802f5f5f1e7SPeter Grehan * across all vCPUs on all VMs. (Note that there may be some 803f5f5f1e7SPeter Grehan * complications to providing this functionality, e.g., the MSR 804f5f5f1e7SPeter Grehan * bitmap is currently per-VM rather than per-vCPU while the 805f5f5f1e7SPeter Grehan * capability API wants to be able to control capabilities on a 806f5f5f1e7SPeter Grehan * per-vCPU basis). 807f5f5f1e7SPeter Grehan */ 808f5f5f1e7SPeter Grehan error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2, 809f5f5f1e7SPeter Grehan MSR_VMX_PROCBASED_CTLS2, 810f5f5f1e7SPeter Grehan PROCBASED2_ENABLE_RDTSCP, 0, &tmp); 811f5f5f1e7SPeter Grehan cap_rdpid = error == 0 && host_has_rdpid(); 812f5f5f1e7SPeter Grehan cap_rdtscp = error == 0 && host_has_rdtscp(); 813f5f5f1e7SPeter Grehan if (cap_rdpid || cap_rdtscp) 814f5f5f1e7SPeter Grehan procbased_ctls2 |= PROCBASED2_ENABLE_RDTSCP; 815f5f5f1e7SPeter Grehan 816366f6083SPeter Grehan cap_unrestricted_guest = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2, 817366f6083SPeter Grehan MSR_VMX_PROCBASED_CTLS2, 818366f6083SPeter Grehan PROCBASED2_UNRESTRICTED_GUEST, 0, 819366f6083SPeter Grehan &tmp) == 0); 820366f6083SPeter Grehan 82149cc03daSNeel Natu cap_invpcid = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2, 82249cc03daSNeel Natu MSR_VMX_PROCBASED_CTLS2, PROCBASED2_ENABLE_INVPCID, 0, 82349cc03daSNeel Natu &tmp) == 0); 82449cc03daSNeel Natu 82588c4b8d1SNeel Natu /* 8261bc51badSMichael Reifenberger * Check support for TPR shadow. 8271bc51badSMichael Reifenberger */ 8281bc51badSMichael Reifenberger error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS, 8291bc51badSMichael Reifenberger MSR_VMX_TRUE_PROCBASED_CTLS, PROCBASED_USE_TPR_SHADOW, 0, 8301bc51badSMichael Reifenberger &tmp); 8311bc51badSMichael Reifenberger if (error == 0) { 8321bc51badSMichael Reifenberger tpr_shadowing = 1; 8331bc51badSMichael Reifenberger TUNABLE_INT_FETCH("hw.vmm.vmx.use_tpr_shadowing", 8341bc51badSMichael Reifenberger &tpr_shadowing); 8351bc51badSMichael Reifenberger } 8361bc51badSMichael Reifenberger 8371bc51badSMichael Reifenberger if (tpr_shadowing) { 8381bc51badSMichael Reifenberger procbased_ctls |= PROCBASED_USE_TPR_SHADOW; 8391bc51badSMichael Reifenberger procbased_ctls &= ~PROCBASED_CR8_LOAD_EXITING; 8401bc51badSMichael Reifenberger procbased_ctls &= ~PROCBASED_CR8_STORE_EXITING; 8411bc51badSMichael Reifenberger } 8421bc51badSMichael Reifenberger 8431bc51badSMichael Reifenberger /* 84488c4b8d1SNeel Natu * Check support for virtual interrupt delivery. 84588c4b8d1SNeel Natu */ 84688c4b8d1SNeel Natu procbased2_vid_bits = (PROCBASED2_VIRTUALIZE_APIC_ACCESSES | 84788c4b8d1SNeel Natu PROCBASED2_VIRTUALIZE_X2APIC_MODE | 84888c4b8d1SNeel Natu PROCBASED2_APIC_REGISTER_VIRTUALIZATION | 84988c4b8d1SNeel Natu PROCBASED2_VIRTUAL_INTERRUPT_DELIVERY); 85088c4b8d1SNeel Natu 85188c4b8d1SNeel Natu error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2, MSR_VMX_PROCBASED_CTLS2, 85288c4b8d1SNeel Natu procbased2_vid_bits, 0, &tmp); 8531bc51badSMichael Reifenberger if (error == 0 && tpr_shadowing) { 85488c4b8d1SNeel Natu virtual_interrupt_delivery = 1; 85588c4b8d1SNeel Natu TUNABLE_INT_FETCH("hw.vmm.vmx.use_apic_vid", 85688c4b8d1SNeel Natu &virtual_interrupt_delivery); 85788c4b8d1SNeel Natu } 85888c4b8d1SNeel Natu 85988c4b8d1SNeel Natu if (virtual_interrupt_delivery) { 86088c4b8d1SNeel Natu procbased_ctls |= PROCBASED_USE_TPR_SHADOW; 86188c4b8d1SNeel Natu procbased_ctls2 |= procbased2_vid_bits; 86288c4b8d1SNeel Natu procbased_ctls2 &= ~PROCBASED2_VIRTUALIZE_X2APIC_MODE; 863176666c2SNeel Natu 864176666c2SNeel Natu /* 865176666c2SNeel Natu * Check for Posted Interrupts only if Virtual Interrupt 866176666c2SNeel Natu * Delivery is enabled. 867176666c2SNeel Natu */ 868176666c2SNeel Natu error = vmx_set_ctlreg(MSR_VMX_PINBASED_CTLS, 869176666c2SNeel Natu MSR_VMX_TRUE_PINBASED_CTLS, PINBASED_POSTED_INTERRUPT, 0, 870176666c2SNeel Natu &tmp); 871176666c2SNeel Natu if (error == 0) { 872bd50262fSKonstantin Belousov pirvec = lapic_ipi_alloc(pti ? &IDTVEC(justreturn1_pti) : 873bd50262fSKonstantin Belousov &IDTVEC(justreturn)); 87418a2b08eSNeel Natu if (pirvec < 0) { 875176666c2SNeel Natu if (bootverbose) { 876176666c2SNeel Natu printf("vmx_init: unable to allocate " 877176666c2SNeel Natu "posted interrupt vector\n"); 87888c4b8d1SNeel Natu } 879176666c2SNeel Natu } else { 880176666c2SNeel Natu posted_interrupts = 1; 881176666c2SNeel Natu TUNABLE_INT_FETCH("hw.vmm.vmx.use_apic_pir", 882176666c2SNeel Natu &posted_interrupts); 883176666c2SNeel Natu } 884176666c2SNeel Natu } 885176666c2SNeel Natu } 886176666c2SNeel Natu 887176666c2SNeel Natu if (posted_interrupts) 888176666c2SNeel Natu pinbased_ctls |= PINBASED_POSTED_INTERRUPT; 88949cc03daSNeel Natu 890366f6083SPeter Grehan /* Initialize EPT */ 891add611fdSNeel Natu error = ept_init(ipinum); 892366f6083SPeter Grehan if (error) { 893366f6083SPeter Grehan printf("vmx_init: ept initialization failed (%d)\n", error); 894366f6083SPeter Grehan return (error); 895366f6083SPeter Grehan } 896366f6083SPeter Grehan 89723437573SKonstantin Belousov guest_l1d_flush = (cpu_ia32_arch_caps & 89823437573SKonstantin Belousov IA32_ARCH_CAP_SKIP_L1DFL_VMENTRY) == 0; 899c30578feSKonstantin Belousov TUNABLE_INT_FETCH("hw.vmm.l1d_flush", &guest_l1d_flush); 900c1141fbaSKonstantin Belousov 901c1141fbaSKonstantin Belousov /* 902c1141fbaSKonstantin Belousov * L1D cache flush is enabled. Use IA32_FLUSH_CMD MSR when 903c1141fbaSKonstantin Belousov * available. Otherwise fall back to the software flush 904c1141fbaSKonstantin Belousov * method which loads enough data from the kernel text to 905c1141fbaSKonstantin Belousov * flush existing L1D content, both on VMX entry and on NMI 906c1141fbaSKonstantin Belousov * return. 907c1141fbaSKonstantin Belousov */ 908c1141fbaSKonstantin Belousov if (guest_l1d_flush) { 909c1141fbaSKonstantin Belousov if ((cpu_stdext_feature3 & CPUID_STDEXT3_L1D_FLUSH) == 0) { 910c1141fbaSKonstantin Belousov guest_l1d_flush_sw = 1; 911c1141fbaSKonstantin Belousov TUNABLE_INT_FETCH("hw.vmm.l1d_flush_sw", 912c1141fbaSKonstantin Belousov &guest_l1d_flush_sw); 913c1141fbaSKonstantin Belousov } 914c1141fbaSKonstantin Belousov if (guest_l1d_flush_sw) { 915c1141fbaSKonstantin Belousov if (nmi_flush_l1d_sw <= 1) 916c1141fbaSKonstantin Belousov nmi_flush_l1d_sw = 1; 917c1141fbaSKonstantin Belousov } else { 918c1141fbaSKonstantin Belousov msr_load_list[0].index = MSR_IA32_FLUSH_CMD; 919c1141fbaSKonstantin Belousov msr_load_list[0].val = IA32_FLUSH_CMD_L1D; 920c1141fbaSKonstantin Belousov } 921c1141fbaSKonstantin Belousov } 922c30578feSKonstantin Belousov 923366f6083SPeter Grehan /* 924366f6083SPeter Grehan * Stash the cr0 and cr4 bits that must be fixed to 0 or 1 925366f6083SPeter Grehan */ 926366f6083SPeter Grehan fixed0 = rdmsr(MSR_VMX_CR0_FIXED0); 927366f6083SPeter Grehan fixed1 = rdmsr(MSR_VMX_CR0_FIXED1); 928366f6083SPeter Grehan cr0_ones_mask = fixed0 & fixed1; 929366f6083SPeter Grehan cr0_zeros_mask = ~fixed0 & ~fixed1; 930366f6083SPeter Grehan 931366f6083SPeter Grehan /* 932366f6083SPeter Grehan * CR0_PE and CR0_PG can be set to zero in VMX non-root operation 933366f6083SPeter Grehan * if unrestricted guest execution is allowed. 934366f6083SPeter Grehan */ 935366f6083SPeter Grehan if (cap_unrestricted_guest) 936366f6083SPeter Grehan cr0_ones_mask &= ~(CR0_PG | CR0_PE); 937366f6083SPeter Grehan 938366f6083SPeter Grehan /* 939366f6083SPeter Grehan * Do not allow the guest to set CR0_NW or CR0_CD. 940366f6083SPeter Grehan */ 941366f6083SPeter Grehan cr0_zeros_mask |= (CR0_NW | CR0_CD); 942366f6083SPeter Grehan 943366f6083SPeter Grehan fixed0 = rdmsr(MSR_VMX_CR4_FIXED0); 944366f6083SPeter Grehan fixed1 = rdmsr(MSR_VMX_CR4_FIXED1); 945366f6083SPeter Grehan cr4_ones_mask = fixed0 & fixed1; 946366f6083SPeter Grehan cr4_zeros_mask = ~fixed0 & ~fixed1; 947366f6083SPeter Grehan 94845e51299SNeel Natu vpid_init(); 94945e51299SNeel Natu 950c3498942SNeel Natu vmx_msr_init(); 951c3498942SNeel Natu 952366f6083SPeter Grehan /* enable VMX operation */ 953366f6083SPeter Grehan smp_rendezvous(NULL, vmx_enable, NULL, NULL); 954366f6083SPeter Grehan 9553565b59eSNeel Natu vmx_initialized = 1; 9563565b59eSNeel Natu 957366f6083SPeter Grehan return (0); 958366f6083SPeter Grehan } 959366f6083SPeter Grehan 960f7d47425SNeel Natu static void 961f7d47425SNeel Natu vmx_trigger_hostintr(int vector) 962f7d47425SNeel Natu { 963f7d47425SNeel Natu uintptr_t func; 964f7d47425SNeel Natu struct gate_descriptor *gd; 965f7d47425SNeel Natu 966f7d47425SNeel Natu gd = &idt[vector]; 967f7d47425SNeel Natu 968f7d47425SNeel Natu KASSERT(vector >= 32 && vector <= 255, ("vmx_trigger_hostintr: " 969f7d47425SNeel Natu "invalid vector %d", vector)); 970f7d47425SNeel Natu KASSERT(gd->gd_p == 1, ("gate descriptor for vector %d not present", 971f7d47425SNeel Natu vector)); 972f7d47425SNeel Natu KASSERT(gd->gd_type == SDT_SYSIGT, ("gate descriptor for vector %d " 973f7d47425SNeel Natu "has invalid type %d", vector, gd->gd_type)); 974f7d47425SNeel Natu KASSERT(gd->gd_dpl == SEL_KPL, ("gate descriptor for vector %d " 975f7d47425SNeel Natu "has invalid dpl %d", vector, gd->gd_dpl)); 976f7d47425SNeel Natu KASSERT(gd->gd_selector == GSEL(GCODE_SEL, SEL_KPL), ("gate descriptor " 977f7d47425SNeel Natu "for vector %d has invalid selector %d", vector, gd->gd_selector)); 978f7d47425SNeel Natu KASSERT(gd->gd_ist == 0, ("gate descriptor for vector %d has invalid " 979f7d47425SNeel Natu "IST %d", vector, gd->gd_ist)); 980f7d47425SNeel Natu 981f7d47425SNeel Natu func = ((long)gd->gd_hioffset << 16 | gd->gd_looffset); 982f7d47425SNeel Natu vmx_call_isr(func); 983f7d47425SNeel Natu } 984f7d47425SNeel Natu 985366f6083SPeter Grehan static int 986aaaa0656SPeter Grehan vmx_setup_cr_shadow(int which, struct vmcs *vmcs, uint32_t initial) 987366f6083SPeter Grehan { 98839c21c2dSNeel Natu int error, mask_ident, shadow_ident; 989aaaa0656SPeter Grehan uint64_t mask_value; 990366f6083SPeter Grehan 99139c21c2dSNeel Natu if (which != 0 && which != 4) 99239c21c2dSNeel Natu panic("vmx_setup_cr_shadow: unknown cr%d", which); 99339c21c2dSNeel Natu 99439c21c2dSNeel Natu if (which == 0) { 99539c21c2dSNeel Natu mask_ident = VMCS_CR0_MASK; 99639c21c2dSNeel Natu mask_value = cr0_ones_mask | cr0_zeros_mask; 99739c21c2dSNeel Natu shadow_ident = VMCS_CR0_SHADOW; 99839c21c2dSNeel Natu } else { 99939c21c2dSNeel Natu mask_ident = VMCS_CR4_MASK; 100039c21c2dSNeel Natu mask_value = cr4_ones_mask | cr4_zeros_mask; 100139c21c2dSNeel Natu shadow_ident = VMCS_CR4_SHADOW; 100239c21c2dSNeel Natu } 100339c21c2dSNeel Natu 1004d3c11f40SPeter Grehan error = vmcs_setreg(vmcs, 0, VMCS_IDENT(mask_ident), mask_value); 1005366f6083SPeter Grehan if (error) 1006366f6083SPeter Grehan return (error); 1007366f6083SPeter Grehan 1008aaaa0656SPeter Grehan error = vmcs_setreg(vmcs, 0, VMCS_IDENT(shadow_ident), initial); 1009366f6083SPeter Grehan if (error) 1010366f6083SPeter Grehan return (error); 1011366f6083SPeter Grehan 1012366f6083SPeter Grehan return (0); 1013366f6083SPeter Grehan } 1014aaaa0656SPeter Grehan #define vmx_setup_cr0_shadow(vmcs,init) vmx_setup_cr_shadow(0, (vmcs), (init)) 1015aaaa0656SPeter Grehan #define vmx_setup_cr4_shadow(vmcs,init) vmx_setup_cr_shadow(4, (vmcs), (init)) 1016366f6083SPeter Grehan 1017366f6083SPeter Grehan static void * 1018318224bbSNeel Natu vmx_vminit(struct vm *vm, pmap_t pmap) 1019366f6083SPeter Grehan { 102045e51299SNeel Natu uint16_t vpid[VM_MAXCPU]; 1021c3498942SNeel Natu int i, error; 1022366f6083SPeter Grehan struct vmx *vmx; 1023c847a506SNeel Natu struct vmcs *vmcs; 1024b0538143SNeel Natu uint32_t exc_bitmap; 1025a488c9c9SRodney W. Grimes uint16_t maxcpus; 1026366f6083SPeter Grehan 1027366f6083SPeter Grehan vmx = malloc(sizeof(struct vmx), M_VMX, M_WAITOK | M_ZERO); 1028366f6083SPeter Grehan if ((uintptr_t)vmx & PAGE_MASK) { 1029366f6083SPeter Grehan panic("malloc of struct vmx not aligned on %d byte boundary", 1030366f6083SPeter Grehan PAGE_SIZE); 1031366f6083SPeter Grehan } 1032366f6083SPeter Grehan vmx->vm = vm; 1033366f6083SPeter Grehan 10349ce875d9SKonstantin Belousov vmx->eptp = eptp(vtophys((vm_offset_t)pmap->pm_pmltop)); 1035318224bbSNeel Natu 1036366f6083SPeter Grehan /* 1037366f6083SPeter Grehan * Clean up EPTP-tagged guest physical and combined mappings 1038366f6083SPeter Grehan * 1039366f6083SPeter Grehan * VMX transitions are not required to invalidate any guest physical 1040366f6083SPeter Grehan * mappings. So, it may be possible for stale guest physical mappings 1041366f6083SPeter Grehan * to be present in the processor TLBs. 1042366f6083SPeter Grehan * 1043366f6083SPeter Grehan * Combined mappings for this EP4TA are also invalidated for all VPIDs. 1044366f6083SPeter Grehan */ 1045318224bbSNeel Natu ept_invalidate_mappings(vmx->eptp); 1046366f6083SPeter Grehan 1047366f6083SPeter Grehan msr_bitmap_initialize(vmx->msr_bitmap); 1048366f6083SPeter Grehan 1049366f6083SPeter Grehan /* 1050366f6083SPeter Grehan * It is safe to allow direct access to MSR_GSBASE and MSR_FSBASE. 1051366f6083SPeter Grehan * The guest FSBASE and GSBASE are saved and restored during 1052366f6083SPeter Grehan * vm-exit and vm-entry respectively. The host FSBASE and GSBASE are 1053366f6083SPeter Grehan * always restored from the vmcs host state area on vm-exit. 1054366f6083SPeter Grehan * 10551fb0ea3fSPeter Grehan * The SYSENTER_CS/ESP/EIP MSRs are identical to FS/GSBASE in 10561fb0ea3fSPeter Grehan * how they are saved/restored so can be directly accessed by the 10571fb0ea3fSPeter Grehan * guest. 10581fb0ea3fSPeter Grehan * 1059366f6083SPeter Grehan * MSR_EFER is saved and restored in the guest VMCS area on a 1060366f6083SPeter Grehan * VM exit and entry respectively. It is also restored from the 1061366f6083SPeter Grehan * host VMCS area on a VM exit. 10628d1d7a9eSPeter Grehan * 1063277bdd99STycho Nightingale * The TSC MSR is exposed read-only. Writes are disallowed as 1064277bdd99STycho Nightingale * that will impact the host TSC. If the guest does a write 1065277bdd99STycho Nightingale * the "use TSC offsetting" execution control is enabled and the 1066277bdd99STycho Nightingale * difference between the host TSC and the guest TSC is written 1067277bdd99STycho Nightingale * into the TSC offset in the VMCS. 1068f5f5f1e7SPeter Grehan * 1069f5f5f1e7SPeter Grehan * Guest TSC_AUX support is enabled if any of guest RDPID and/or 1070f5f5f1e7SPeter Grehan * guest RDTSCP support are enabled (since, as per Table 2-2 in SDM 1071f5f5f1e7SPeter Grehan * volume 4, TSC_AUX is supported if any of RDPID and/or RDTSCP are 1072f5f5f1e7SPeter Grehan * supported). If guest TSC_AUX support is enabled, TSC_AUX is 1073f5f5f1e7SPeter Grehan * exposed read-only so that the VMM can do one fewer MSR read per 1074f5f5f1e7SPeter Grehan * exit than if this register were exposed read-write; the guest 1075f5f5f1e7SPeter Grehan * restore value can be updated during guest writes (expected to be 1076f5f5f1e7SPeter Grehan * rare) instead of during all exits (common). 1077366f6083SPeter Grehan */ 1078366f6083SPeter Grehan if (guest_msr_rw(vmx, MSR_GSBASE) || 1079366f6083SPeter Grehan guest_msr_rw(vmx, MSR_FSBASE) || 10801fb0ea3fSPeter Grehan guest_msr_rw(vmx, MSR_SYSENTER_CS_MSR) || 10811fb0ea3fSPeter Grehan guest_msr_rw(vmx, MSR_SYSENTER_ESP_MSR) || 10821fb0ea3fSPeter Grehan guest_msr_rw(vmx, MSR_SYSENTER_EIP_MSR) || 10838d1d7a9eSPeter Grehan guest_msr_rw(vmx, MSR_EFER) || 1084f5f5f1e7SPeter Grehan guest_msr_ro(vmx, MSR_TSC) || 1085f5f5f1e7SPeter Grehan ((cap_rdpid || cap_rdtscp) && guest_msr_ro(vmx, MSR_TSC_AUX))) 1086366f6083SPeter Grehan panic("vmx_vminit: error setting guest msr access"); 1087366f6083SPeter Grehan 108845e51299SNeel Natu vpid_alloc(vpid, VM_MAXCPU); 108945e51299SNeel Natu 109088c4b8d1SNeel Natu if (virtual_interrupt_delivery) { 109188c4b8d1SNeel Natu error = vm_map_mmio(vm, DEFAULT_APIC_BASE, PAGE_SIZE, 109288c4b8d1SNeel Natu APIC_ACCESS_ADDRESS); 109388c4b8d1SNeel Natu /* XXX this should really return an error to the caller */ 109488c4b8d1SNeel Natu KASSERT(error == 0, ("vm_map_mmio(apicbase) error %d", error)); 109588c4b8d1SNeel Natu } 109688c4b8d1SNeel Natu 1097a488c9c9SRodney W. Grimes maxcpus = vm_get_maxcpus(vm); 1098a488c9c9SRodney W. Grimes for (i = 0; i < maxcpus; i++) { 1099c847a506SNeel Natu vmcs = &vmx->vmcs[i]; 1100c847a506SNeel Natu vmcs->identifier = vmx_revision(); 1101c847a506SNeel Natu error = vmclear(vmcs); 1102366f6083SPeter Grehan if (error != 0) { 1103366f6083SPeter Grehan panic("vmx_vminit: vmclear error %d on vcpu %d\n", 1104366f6083SPeter Grehan error, i); 1105366f6083SPeter Grehan } 1106366f6083SPeter Grehan 1107c3498942SNeel Natu vmx_msr_guest_init(vmx, i); 1108c3498942SNeel Natu 1109c847a506SNeel Natu error = vmcs_init(vmcs); 1110c847a506SNeel Natu KASSERT(error == 0, ("vmcs_init error %d", error)); 1111366f6083SPeter Grehan 1112c847a506SNeel Natu VMPTRLD(vmcs); 1113c847a506SNeel Natu error = 0; 1114c847a506SNeel Natu error += vmwrite(VMCS_HOST_RSP, (u_long)&vmx->ctx[i]); 1115c847a506SNeel Natu error += vmwrite(VMCS_EPTP, vmx->eptp); 1116c847a506SNeel Natu error += vmwrite(VMCS_PIN_BASED_CTLS, pinbased_ctls); 1117c847a506SNeel Natu error += vmwrite(VMCS_PRI_PROC_BASED_CTLS, procbased_ctls); 1118c847a506SNeel Natu error += vmwrite(VMCS_SEC_PROC_BASED_CTLS, procbased_ctls2); 1119c847a506SNeel Natu error += vmwrite(VMCS_EXIT_CTLS, exit_ctls); 1120c847a506SNeel Natu error += vmwrite(VMCS_ENTRY_CTLS, entry_ctls); 1121c847a506SNeel Natu error += vmwrite(VMCS_MSR_BITMAP, vtophys(vmx->msr_bitmap)); 1122c847a506SNeel Natu error += vmwrite(VMCS_VPID, vpid[i]); 1123b0538143SNeel Natu 1124c1141fbaSKonstantin Belousov if (guest_l1d_flush && !guest_l1d_flush_sw) { 1125c1141fbaSKonstantin Belousov vmcs_write(VMCS_ENTRY_MSR_LOAD, pmap_kextract( 1126c1141fbaSKonstantin Belousov (vm_offset_t)&msr_load_list[0])); 1127c1141fbaSKonstantin Belousov vmcs_write(VMCS_ENTRY_MSR_LOAD_COUNT, 1128c1141fbaSKonstantin Belousov nitems(msr_load_list)); 1129c1141fbaSKonstantin Belousov vmcs_write(VMCS_EXIT_MSR_STORE, 0); 1130c1141fbaSKonstantin Belousov vmcs_write(VMCS_EXIT_MSR_STORE_COUNT, 0); 1131c1141fbaSKonstantin Belousov } 1132c1141fbaSKonstantin Belousov 1133b0538143SNeel Natu /* exception bitmap */ 1134b0538143SNeel Natu if (vcpu_trace_exceptions(vm, i)) 1135b0538143SNeel Natu exc_bitmap = 0xffffffff; 1136b0538143SNeel Natu else 1137b0538143SNeel Natu exc_bitmap = 1 << IDT_MC; 1138b0538143SNeel Natu error += vmwrite(VMCS_EXCEPTION_BITMAP, exc_bitmap); 1139b0538143SNeel Natu 11409e2154ffSJohn Baldwin vmx->ctx[i].guest_dr6 = DBREG_DR6_RESERVED1; 11419e2154ffSJohn Baldwin error += vmwrite(VMCS_GUEST_DR7, DBREG_DR7_RESERVED1); 114265eefbe4SJohn Baldwin 11431bc51badSMichael Reifenberger if (tpr_shadowing) { 114488c4b8d1SNeel Natu error += vmwrite(VMCS_VIRTUAL_APIC, 114588c4b8d1SNeel Natu vtophys(&vmx->apic_page[i])); 11461bc51badSMichael Reifenberger } 11471bc51badSMichael Reifenberger 11481bc51badSMichael Reifenberger if (virtual_interrupt_delivery) { 11491bc51badSMichael Reifenberger error += vmwrite(VMCS_APIC_ACCESS, APIC_ACCESS_ADDRESS); 115088c4b8d1SNeel Natu error += vmwrite(VMCS_EOI_EXIT0, 0); 115188c4b8d1SNeel Natu error += vmwrite(VMCS_EOI_EXIT1, 0); 115288c4b8d1SNeel Natu error += vmwrite(VMCS_EOI_EXIT2, 0); 115388c4b8d1SNeel Natu error += vmwrite(VMCS_EOI_EXIT3, 0); 115488c4b8d1SNeel Natu } 1155176666c2SNeel Natu if (posted_interrupts) { 1156176666c2SNeel Natu error += vmwrite(VMCS_PIR_VECTOR, pirvec); 1157176666c2SNeel Natu error += vmwrite(VMCS_PIR_DESC, 1158176666c2SNeel Natu vtophys(&vmx->pir_desc[i])); 1159176666c2SNeel Natu } 1160c847a506SNeel Natu VMCLEAR(vmcs); 1161c847a506SNeel Natu KASSERT(error == 0, ("vmx_vminit: error customizing the vmcs")); 1162366f6083SPeter Grehan 1163366f6083SPeter Grehan vmx->cap[i].set = 0; 1164f5f5f1e7SPeter Grehan vmx->cap[i].set |= cap_rdpid != 0 ? 1 << VM_CAP_RDPID : 0; 1165f5f5f1e7SPeter Grehan vmx->cap[i].set |= cap_rdtscp != 0 ? 1 << VM_CAP_RDTSCP : 0; 1166366f6083SPeter Grehan vmx->cap[i].proc_ctls = procbased_ctls; 116749cc03daSNeel Natu vmx->cap[i].proc_ctls2 = procbased_ctls2; 1168cbd03a9dSJohn Baldwin vmx->cap[i].exc_bitmap = exc_bitmap; 1169366f6083SPeter Grehan 11702ce12423SNeel Natu vmx->state[i].nextrip = ~0; 11713527963bSNeel Natu vmx->state[i].lastcpu = NOCPU; 117245e51299SNeel Natu vmx->state[i].vpid = vpid[i]; 1173366f6083SPeter Grehan 1174aaaa0656SPeter Grehan /* 1175aaaa0656SPeter Grehan * Set up the CR0/4 shadows, and init the read shadow 1176aaaa0656SPeter Grehan * to the power-on register value from the Intel Sys Arch. 1177aaaa0656SPeter Grehan * CR0 - 0x60000010 1178aaaa0656SPeter Grehan * CR4 - 0 1179aaaa0656SPeter Grehan */ 1180c847a506SNeel Natu error = vmx_setup_cr0_shadow(vmcs, 0x60000010); 118139c21c2dSNeel Natu if (error != 0) 118239c21c2dSNeel Natu panic("vmx_setup_cr0_shadow %d", error); 118339c21c2dSNeel Natu 1184c847a506SNeel Natu error = vmx_setup_cr4_shadow(vmcs, 0); 118539c21c2dSNeel Natu if (error != 0) 118639c21c2dSNeel Natu panic("vmx_setup_cr4_shadow %d", error); 1187318224bbSNeel Natu 1188318224bbSNeel Natu vmx->ctx[i].pmap = pmap; 1189366f6083SPeter Grehan } 1190366f6083SPeter Grehan 1191366f6083SPeter Grehan return (vmx); 1192366f6083SPeter Grehan } 1193366f6083SPeter Grehan 1194366f6083SPeter Grehan static int 1195a2da7af6SNeel Natu vmx_handle_cpuid(struct vm *vm, int vcpu, struct vmxctx *vmxctx) 1196366f6083SPeter Grehan { 1197a3f2a9c5SJohn Baldwin int handled; 1198366f6083SPeter Grehan 1199a3f2a9c5SJohn Baldwin handled = x86_emulate_cpuid(vm, vcpu, (uint64_t *)&vmxctx->guest_rax, 1200a3f2a9c5SJohn Baldwin (uint64_t *)&vmxctx->guest_rbx, (uint64_t *)&vmxctx->guest_rcx, 1201a3f2a9c5SJohn Baldwin (uint64_t *)&vmxctx->guest_rdx); 1202366f6083SPeter Grehan return (handled); 1203366f6083SPeter Grehan } 1204366f6083SPeter Grehan 1205366f6083SPeter Grehan static __inline void 1206366f6083SPeter Grehan vmx_run_trace(struct vmx *vmx, int vcpu) 1207366f6083SPeter Grehan { 1208366f6083SPeter Grehan #ifdef KTR 1209513c8d33SNeel Natu VCPU_CTR1(vmx->vm, vcpu, "Resume execution at %#lx", vmcs_guest_rip()); 1210366f6083SPeter Grehan #endif 1211366f6083SPeter Grehan } 1212366f6083SPeter Grehan 1213366f6083SPeter Grehan static __inline void 1214366f6083SPeter Grehan vmx_exit_trace(struct vmx *vmx, int vcpu, uint64_t rip, uint32_t exit_reason, 1215eeefa4e4SNeel Natu int handled) 1216366f6083SPeter Grehan { 1217366f6083SPeter Grehan #ifdef KTR 1218513c8d33SNeel Natu VCPU_CTR3(vmx->vm, vcpu, "%s %s vmexit at 0x%0lx", 1219366f6083SPeter Grehan handled ? "handled" : "unhandled", 1220366f6083SPeter Grehan exit_reason_to_str(exit_reason), rip); 1221eeefa4e4SNeel Natu #endif 1222eeefa4e4SNeel Natu } 1223366f6083SPeter Grehan 1224eeefa4e4SNeel Natu static __inline void 1225eeefa4e4SNeel Natu vmx_astpending_trace(struct vmx *vmx, int vcpu, uint64_t rip) 1226eeefa4e4SNeel Natu { 1227eeefa4e4SNeel Natu #ifdef KTR 1228513c8d33SNeel Natu VCPU_CTR1(vmx->vm, vcpu, "astpending vmexit at 0x%0lx", rip); 1229366f6083SPeter Grehan #endif 1230366f6083SPeter Grehan } 1231366f6083SPeter Grehan 1232953c2c47SNeel Natu static VMM_STAT_INTEL(VCPU_INVVPID_SAVED, "Number of vpid invalidations saved"); 12333527963bSNeel Natu static VMM_STAT_INTEL(VCPU_INVVPID_DONE, "Number of vpid invalidations done"); 1234953c2c47SNeel Natu 12353527963bSNeel Natu /* 12363527963bSNeel Natu * Invalidate guest mappings identified by its vpid from the TLB. 12373527963bSNeel Natu */ 12383527963bSNeel Natu static __inline void 12393527963bSNeel Natu vmx_invvpid(struct vmx *vmx, int vcpu, pmap_t pmap, int running) 1240366f6083SPeter Grehan { 1241366f6083SPeter Grehan struct vmxstate *vmxstate; 1242953c2c47SNeel Natu struct invvpid_desc invvpid_desc; 1243366f6083SPeter Grehan 1244366f6083SPeter Grehan vmxstate = &vmx->state[vcpu]; 12453527963bSNeel Natu if (vmxstate->vpid == 0) 12463de83862SNeel Natu return; 1247366f6083SPeter Grehan 12483527963bSNeel Natu if (!running) { 12493527963bSNeel Natu /* 12503527963bSNeel Natu * Set the 'lastcpu' to an invalid host cpu. 12513527963bSNeel Natu * 12523527963bSNeel Natu * This will invalidate TLB entries tagged with the vcpu's 12533527963bSNeel Natu * vpid the next time it runs via vmx_set_pcpu_defaults(). 12543527963bSNeel Natu */ 12553527963bSNeel Natu vmxstate->lastcpu = NOCPU; 12563527963bSNeel Natu return; 12573527963bSNeel Natu } 1258953c2c47SNeel Natu 12593527963bSNeel Natu KASSERT(curthread->td_critnest > 0, ("%s: vcpu %d running outside " 12603527963bSNeel Natu "critical section", __func__, vcpu)); 1261366f6083SPeter Grehan 1262366f6083SPeter Grehan /* 12633527963bSNeel Natu * Invalidate all mappings tagged with 'vpid' 1264366f6083SPeter Grehan * 1265366f6083SPeter Grehan * We do this because this vcpu was executing on a different host 1266366f6083SPeter Grehan * cpu when it last ran. We do not track whether it invalidated 1267366f6083SPeter Grehan * mappings associated with its 'vpid' during that run. So we must 1268366f6083SPeter Grehan * assume that the mappings associated with 'vpid' on 'curcpu' are 1269366f6083SPeter Grehan * stale and invalidate them. 1270366f6083SPeter Grehan * 1271366f6083SPeter Grehan * Note that we incur this penalty only when the scheduler chooses to 1272366f6083SPeter Grehan * move the thread associated with this vcpu between host cpus. 1273366f6083SPeter Grehan * 1274366f6083SPeter Grehan * Note also that this will invalidate mappings tagged with 'vpid' 1275366f6083SPeter Grehan * for "all" EP4TAs. 1276366f6083SPeter Grehan */ 1277*6f5a9606SMark Johnston if (atomic_load_long(&pmap->pm_eptgen) == vmx->eptgen[curcpu]) { 1278953c2c47SNeel Natu invvpid_desc._res1 = 0; 1279953c2c47SNeel Natu invvpid_desc._res2 = 0; 1280366f6083SPeter Grehan invvpid_desc.vpid = vmxstate->vpid; 12810e30c5c0SWarner Losh invvpid_desc.linear_addr = 0; 1282366f6083SPeter Grehan invvpid(INVVPID_TYPE_SINGLE_CONTEXT, invvpid_desc); 12833527963bSNeel Natu vmm_stat_incr(vmx->vm, vcpu, VCPU_INVVPID_DONE, 1); 1284953c2c47SNeel Natu } else { 1285953c2c47SNeel Natu /* 1286953c2c47SNeel Natu * The invvpid can be skipped if an invept is going to 1287953c2c47SNeel Natu * be performed before entering the guest. The invept 1288953c2c47SNeel Natu * will invalidate combined mappings tagged with 1289953c2c47SNeel Natu * 'vmx->eptp' for all vpids. 1290953c2c47SNeel Natu */ 1291953c2c47SNeel Natu vmm_stat_incr(vmx->vm, vcpu, VCPU_INVVPID_SAVED, 1); 1292953c2c47SNeel Natu } 1293366f6083SPeter Grehan } 12943527963bSNeel Natu 12953527963bSNeel Natu static void 12963527963bSNeel Natu vmx_set_pcpu_defaults(struct vmx *vmx, int vcpu, pmap_t pmap) 12973527963bSNeel Natu { 12983527963bSNeel Natu struct vmxstate *vmxstate; 12993527963bSNeel Natu 13003527963bSNeel Natu vmxstate = &vmx->state[vcpu]; 13013527963bSNeel Natu if (vmxstate->lastcpu == curcpu) 13023527963bSNeel Natu return; 13033527963bSNeel Natu 13043527963bSNeel Natu vmxstate->lastcpu = curcpu; 13053527963bSNeel Natu 13063527963bSNeel Natu vmm_stat_incr(vmx->vm, vcpu, VCPU_MIGRATIONS, 1); 13073527963bSNeel Natu 13083527963bSNeel Natu vmcs_write(VMCS_HOST_TR_BASE, vmm_get_host_trbase()); 13093527963bSNeel Natu vmcs_write(VMCS_HOST_GDTR_BASE, vmm_get_host_gdtrbase()); 13103527963bSNeel Natu vmcs_write(VMCS_HOST_GS_BASE, vmm_get_host_gsbase()); 13113527963bSNeel Natu vmx_invvpid(vmx, vcpu, pmap, 1); 1312366f6083SPeter Grehan } 1313366f6083SPeter Grehan 1314366f6083SPeter Grehan /* 1315366f6083SPeter Grehan * We depend on 'procbased_ctls' to have the Interrupt Window Exiting bit set. 1316366f6083SPeter Grehan */ 1317366f6083SPeter Grehan CTASSERT((PROCBASED_CTLS_ONE_SETTING & PROCBASED_INT_WINDOW_EXITING) != 0); 1318366f6083SPeter Grehan 1319366f6083SPeter Grehan static void __inline 1320366f6083SPeter Grehan vmx_set_int_window_exiting(struct vmx *vmx, int vcpu) 1321366f6083SPeter Grehan { 1322366f6083SPeter Grehan 132348b2d828SNeel Natu if ((vmx->cap[vcpu].proc_ctls & PROCBASED_INT_WINDOW_EXITING) == 0) { 1324366f6083SPeter Grehan vmx->cap[vcpu].proc_ctls |= PROCBASED_INT_WINDOW_EXITING; 13253de83862SNeel Natu vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vmx->cap[vcpu].proc_ctls); 132648b2d828SNeel Natu VCPU_CTR0(vmx->vm, vcpu, "Enabling interrupt window exiting"); 132748b2d828SNeel Natu } 1328366f6083SPeter Grehan } 1329366f6083SPeter Grehan 1330366f6083SPeter Grehan static void __inline 1331366f6083SPeter Grehan vmx_clear_int_window_exiting(struct vmx *vmx, int vcpu) 1332366f6083SPeter Grehan { 1333366f6083SPeter Grehan 133448b2d828SNeel Natu KASSERT((vmx->cap[vcpu].proc_ctls & PROCBASED_INT_WINDOW_EXITING) != 0, 133548b2d828SNeel Natu ("intr_window_exiting not set: %#x", vmx->cap[vcpu].proc_ctls)); 1336366f6083SPeter Grehan vmx->cap[vcpu].proc_ctls &= ~PROCBASED_INT_WINDOW_EXITING; 13373de83862SNeel Natu vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vmx->cap[vcpu].proc_ctls); 133848b2d828SNeel Natu VCPU_CTR0(vmx->vm, vcpu, "Disabling interrupt window exiting"); 1339366f6083SPeter Grehan } 1340366f6083SPeter Grehan 1341366f6083SPeter Grehan static void __inline 1342366f6083SPeter Grehan vmx_set_nmi_window_exiting(struct vmx *vmx, int vcpu) 1343366f6083SPeter Grehan { 1344366f6083SPeter Grehan 134548b2d828SNeel Natu if ((vmx->cap[vcpu].proc_ctls & PROCBASED_NMI_WINDOW_EXITING) == 0) { 1346366f6083SPeter Grehan vmx->cap[vcpu].proc_ctls |= PROCBASED_NMI_WINDOW_EXITING; 13473de83862SNeel Natu vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vmx->cap[vcpu].proc_ctls); 134848b2d828SNeel Natu VCPU_CTR0(vmx->vm, vcpu, "Enabling NMI window exiting"); 134948b2d828SNeel Natu } 1350366f6083SPeter Grehan } 1351366f6083SPeter Grehan 1352366f6083SPeter Grehan static void __inline 1353366f6083SPeter Grehan vmx_clear_nmi_window_exiting(struct vmx *vmx, int vcpu) 1354366f6083SPeter Grehan { 1355366f6083SPeter Grehan 135648b2d828SNeel Natu KASSERT((vmx->cap[vcpu].proc_ctls & PROCBASED_NMI_WINDOW_EXITING) != 0, 135748b2d828SNeel Natu ("nmi_window_exiting not set %#x", vmx->cap[vcpu].proc_ctls)); 1358366f6083SPeter Grehan vmx->cap[vcpu].proc_ctls &= ~PROCBASED_NMI_WINDOW_EXITING; 13593de83862SNeel Natu vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vmx->cap[vcpu].proc_ctls); 136048b2d828SNeel Natu VCPU_CTR0(vmx->vm, vcpu, "Disabling NMI window exiting"); 1361366f6083SPeter Grehan } 1362366f6083SPeter Grehan 1363277bdd99STycho Nightingale int 1364277bdd99STycho Nightingale vmx_set_tsc_offset(struct vmx *vmx, int vcpu, uint64_t offset) 1365277bdd99STycho Nightingale { 1366277bdd99STycho Nightingale int error; 1367277bdd99STycho Nightingale 1368277bdd99STycho Nightingale if ((vmx->cap[vcpu].proc_ctls & PROCBASED_TSC_OFFSET) == 0) { 1369277bdd99STycho Nightingale vmx->cap[vcpu].proc_ctls |= PROCBASED_TSC_OFFSET; 1370277bdd99STycho Nightingale vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vmx->cap[vcpu].proc_ctls); 1371277bdd99STycho Nightingale VCPU_CTR0(vmx->vm, vcpu, "Enabling TSC offsetting"); 1372277bdd99STycho Nightingale } 1373277bdd99STycho Nightingale 1374277bdd99STycho Nightingale error = vmwrite(VMCS_TSC_OFFSET, offset); 1375483d953aSJohn Baldwin #ifdef BHYVE_SNAPSHOT 1376483d953aSJohn Baldwin if (error == 0) 1377483d953aSJohn Baldwin error = vm_set_tsc_offset(vmx->vm, vcpu, offset); 1378483d953aSJohn Baldwin #endif 1379277bdd99STycho Nightingale return (error); 1380277bdd99STycho Nightingale } 1381277bdd99STycho Nightingale 138248b2d828SNeel Natu #define NMI_BLOCKING (VMCS_INTERRUPTIBILITY_NMI_BLOCKING | \ 138348b2d828SNeel Natu VMCS_INTERRUPTIBILITY_MOVSS_BLOCKING) 138448b2d828SNeel Natu #define HWINTR_BLOCKING (VMCS_INTERRUPTIBILITY_STI_BLOCKING | \ 138548b2d828SNeel Natu VMCS_INTERRUPTIBILITY_MOVSS_BLOCKING) 138648b2d828SNeel Natu 138748b2d828SNeel Natu static void 1388366f6083SPeter Grehan vmx_inject_nmi(struct vmx *vmx, int vcpu) 1389366f6083SPeter Grehan { 139048b2d828SNeel Natu uint32_t gi, info; 1391366f6083SPeter Grehan 139248b2d828SNeel Natu gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY); 139348b2d828SNeel Natu KASSERT((gi & NMI_BLOCKING) == 0, ("vmx_inject_nmi: invalid guest " 139448b2d828SNeel Natu "interruptibility-state %#x", gi)); 1395366f6083SPeter Grehan 139648b2d828SNeel Natu info = vmcs_read(VMCS_ENTRY_INTR_INFO); 139748b2d828SNeel Natu KASSERT((info & VMCS_INTR_VALID) == 0, ("vmx_inject_nmi: invalid " 139848b2d828SNeel Natu "VM-entry interruption information %#x", info)); 1399366f6083SPeter Grehan 1400366f6083SPeter Grehan /* 1401366f6083SPeter Grehan * Inject the virtual NMI. The vector must be the NMI IDT entry 1402366f6083SPeter Grehan * or the VMCS entry check will fail. 1403366f6083SPeter Grehan */ 140448b2d828SNeel Natu info = IDT_NMI | VMCS_INTR_T_NMI | VMCS_INTR_VALID; 14053de83862SNeel Natu vmcs_write(VMCS_ENTRY_INTR_INFO, info); 1406366f6083SPeter Grehan 1407513c8d33SNeel Natu VCPU_CTR0(vmx->vm, vcpu, "Injecting vNMI"); 1408366f6083SPeter Grehan 1409366f6083SPeter Grehan /* Clear the request */ 1410f352ff0cSNeel Natu vm_nmi_clear(vmx->vm, vcpu); 1411366f6083SPeter Grehan } 1412366f6083SPeter Grehan 1413366f6083SPeter Grehan static void 14142ce12423SNeel Natu vmx_inject_interrupts(struct vmx *vmx, int vcpu, struct vlapic *vlapic, 14152ce12423SNeel Natu uint64_t guestrip) 1416366f6083SPeter Grehan { 14170775fbb4STycho Nightingale int vector, need_nmi_exiting, extint_pending; 1418091d4532SNeel Natu uint64_t rflags, entryinfo; 141948b2d828SNeel Natu uint32_t gi, info; 1420366f6083SPeter Grehan 14212ce12423SNeel Natu if (vmx->state[vcpu].nextrip != guestrip) { 14222ce12423SNeel Natu gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY); 14232ce12423SNeel Natu if (gi & HWINTR_BLOCKING) { 14242ce12423SNeel Natu VCPU_CTR2(vmx->vm, vcpu, "Guest interrupt blocking " 14252ce12423SNeel Natu "cleared due to rip change: %#lx/%#lx", 14262ce12423SNeel Natu vmx->state[vcpu].nextrip, guestrip); 14272ce12423SNeel Natu gi &= ~HWINTR_BLOCKING; 14282ce12423SNeel Natu vmcs_write(VMCS_GUEST_INTERRUPTIBILITY, gi); 14292ce12423SNeel Natu } 14302ce12423SNeel Natu } 14312ce12423SNeel Natu 1432091d4532SNeel Natu if (vm_entry_intinfo(vmx->vm, vcpu, &entryinfo)) { 1433091d4532SNeel Natu KASSERT((entryinfo & VMCS_INTR_VALID) != 0, ("%s: entry " 1434091d4532SNeel Natu "intinfo is not valid: %#lx", __func__, entryinfo)); 1435dc506506SNeel Natu 1436dc506506SNeel Natu info = vmcs_read(VMCS_ENTRY_INTR_INFO); 1437dc506506SNeel Natu KASSERT((info & VMCS_INTR_VALID) == 0, ("%s: cannot inject " 1438019008ebSNeel Natu "pending exception: %#lx/%#x", __func__, entryinfo, info)); 1439dc506506SNeel Natu 1440091d4532SNeel Natu info = entryinfo; 1441091d4532SNeel Natu vector = info & 0xff; 1442091d4532SNeel Natu if (vector == IDT_BP || vector == IDT_OF) { 1443091d4532SNeel Natu /* 1444091d4532SNeel Natu * VT-x requires #BP and #OF to be injected as software 1445091d4532SNeel Natu * exceptions. 1446091d4532SNeel Natu */ 1447091d4532SNeel Natu info &= ~VMCS_INTR_T_MASK; 1448091d4532SNeel Natu info |= VMCS_INTR_T_SWEXCEPTION; 1449dc506506SNeel Natu } 1450091d4532SNeel Natu 1451091d4532SNeel Natu if (info & VMCS_INTR_DEL_ERRCODE) 1452091d4532SNeel Natu vmcs_write(VMCS_ENTRY_EXCEPTION_ERROR, entryinfo >> 32); 1453091d4532SNeel Natu 1454dc506506SNeel Natu vmcs_write(VMCS_ENTRY_INTR_INFO, info); 1455dc506506SNeel Natu } 1456dc506506SNeel Natu 145748b2d828SNeel Natu if (vm_nmi_pending(vmx->vm, vcpu)) { 1458366f6083SPeter Grehan /* 145948b2d828SNeel Natu * If there are no conditions blocking NMI injection then 146048b2d828SNeel Natu * inject it directly here otherwise enable "NMI window 146148b2d828SNeel Natu * exiting" to inject it as soon as we can. 1462eeefa4e4SNeel Natu * 146348b2d828SNeel Natu * We also check for STI_BLOCKING because some implementations 146448b2d828SNeel Natu * don't allow NMI injection in this case. If we are running 146548b2d828SNeel Natu * on a processor that doesn't have this restriction it will 146648b2d828SNeel Natu * immediately exit and the NMI will be injected in the 146748b2d828SNeel Natu * "NMI window exiting" handler. 1468366f6083SPeter Grehan */ 146948b2d828SNeel Natu need_nmi_exiting = 1; 147048b2d828SNeel Natu gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY); 147148b2d828SNeel Natu if ((gi & (HWINTR_BLOCKING | NMI_BLOCKING)) == 0) { 14723de83862SNeel Natu info = vmcs_read(VMCS_ENTRY_INTR_INFO); 147348b2d828SNeel Natu if ((info & VMCS_INTR_VALID) == 0) { 147448b2d828SNeel Natu vmx_inject_nmi(vmx, vcpu); 147548b2d828SNeel Natu need_nmi_exiting = 0; 147648b2d828SNeel Natu } else { 147748b2d828SNeel Natu VCPU_CTR1(vmx->vm, vcpu, "Cannot inject NMI " 147848b2d828SNeel Natu "due to VM-entry intr info %#x", info); 147948b2d828SNeel Natu } 148048b2d828SNeel Natu } else { 148148b2d828SNeel Natu VCPU_CTR1(vmx->vm, vcpu, "Cannot inject NMI due to " 148248b2d828SNeel Natu "Guest Interruptibility-state %#x", gi); 148348b2d828SNeel Natu } 1484eeefa4e4SNeel Natu 148548b2d828SNeel Natu if (need_nmi_exiting) 148648b2d828SNeel Natu vmx_set_nmi_window_exiting(vmx, vcpu); 148748b2d828SNeel Natu } 1488366f6083SPeter Grehan 14890775fbb4STycho Nightingale extint_pending = vm_extint_pending(vmx->vm, vcpu); 14900775fbb4STycho Nightingale 14910775fbb4STycho Nightingale if (!extint_pending && virtual_interrupt_delivery) { 149288c4b8d1SNeel Natu vmx_inject_pir(vlapic); 149388c4b8d1SNeel Natu return; 149488c4b8d1SNeel Natu } 149588c4b8d1SNeel Natu 149648b2d828SNeel Natu /* 149736736912SNeel Natu * If interrupt-window exiting is already in effect then don't bother 149836736912SNeel Natu * checking for pending interrupts. This is just an optimization and 149936736912SNeel Natu * not needed for correctness. 150048b2d828SNeel Natu */ 150136736912SNeel Natu if ((vmx->cap[vcpu].proc_ctls & PROCBASED_INT_WINDOW_EXITING) != 0) { 150236736912SNeel Natu VCPU_CTR0(vmx->vm, vcpu, "Skip interrupt injection due to " 150336736912SNeel Natu "pending int_window_exiting"); 150448b2d828SNeel Natu return; 150536736912SNeel Natu } 150648b2d828SNeel Natu 15070775fbb4STycho Nightingale if (!extint_pending) { 1508366f6083SPeter Grehan /* Ask the local apic for a vector to inject */ 15094d1e82a8SNeel Natu if (!vlapic_pending_intr(vlapic, &vector)) 1510366f6083SPeter Grehan return; 1511a026dc3fSTycho Nightingale 1512a026dc3fSTycho Nightingale /* 1513a026dc3fSTycho Nightingale * From the Intel SDM, Volume 3, Section "Maskable 1514a026dc3fSTycho Nightingale * Hardware Interrupts": 1515a026dc3fSTycho Nightingale * - maskable interrupt vectors [16,255] can be delivered 1516a026dc3fSTycho Nightingale * through the local APIC. 1517a026dc3fSTycho Nightingale */ 1518a026dc3fSTycho Nightingale KASSERT(vector >= 16 && vector <= 255, 1519a026dc3fSTycho Nightingale ("invalid vector %d from local APIC", vector)); 15200775fbb4STycho Nightingale } else { 15210775fbb4STycho Nightingale /* Ask the legacy pic for a vector to inject */ 15220775fbb4STycho Nightingale vatpic_pending_intr(vmx->vm, &vector); 1523366f6083SPeter Grehan 1524a026dc3fSTycho Nightingale /* 1525a026dc3fSTycho Nightingale * From the Intel SDM, Volume 3, Section "Maskable 1526a026dc3fSTycho Nightingale * Hardware Interrupts": 1527a026dc3fSTycho Nightingale * - maskable interrupt vectors [0,255] can be delivered 1528a026dc3fSTycho Nightingale * through the INTR pin. 1529a026dc3fSTycho Nightingale */ 1530a026dc3fSTycho Nightingale KASSERT(vector >= 0 && vector <= 255, 1531a026dc3fSTycho Nightingale ("invalid vector %d from INTR", vector)); 1532a026dc3fSTycho Nightingale } 1533366f6083SPeter Grehan 1534366f6083SPeter Grehan /* Check RFLAGS.IF and the interruptibility state of the guest */ 15353de83862SNeel Natu rflags = vmcs_read(VMCS_GUEST_RFLAGS); 153636736912SNeel Natu if ((rflags & PSL_I) == 0) { 153736736912SNeel Natu VCPU_CTR2(vmx->vm, vcpu, "Cannot inject vector %d due to " 153836736912SNeel Natu "rflags %#lx", vector, rflags); 1539366f6083SPeter Grehan goto cantinject; 154036736912SNeel Natu } 1541366f6083SPeter Grehan 154248b2d828SNeel Natu gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY); 154336736912SNeel Natu if (gi & HWINTR_BLOCKING) { 154436736912SNeel Natu VCPU_CTR2(vmx->vm, vcpu, "Cannot inject vector %d due to " 154536736912SNeel Natu "Guest Interruptibility-state %#x", vector, gi); 1546366f6083SPeter Grehan goto cantinject; 154736736912SNeel Natu } 154836736912SNeel Natu 154936736912SNeel Natu info = vmcs_read(VMCS_ENTRY_INTR_INFO); 155036736912SNeel Natu if (info & VMCS_INTR_VALID) { 155136736912SNeel Natu /* 155236736912SNeel Natu * This is expected and could happen for multiple reasons: 155336736912SNeel Natu * - A vectoring VM-entry was aborted due to astpending 155436736912SNeel Natu * - A VM-exit happened during event injection. 1555dc506506SNeel Natu * - An exception was injected above. 155636736912SNeel Natu * - An NMI was injected above or after "NMI window exiting" 155736736912SNeel Natu */ 155836736912SNeel Natu VCPU_CTR2(vmx->vm, vcpu, "Cannot inject vector %d due to " 155936736912SNeel Natu "VM-entry intr info %#x", vector, info); 156036736912SNeel Natu goto cantinject; 156136736912SNeel Natu } 1562366f6083SPeter Grehan 1563366f6083SPeter Grehan /* Inject the interrupt */ 1564160471d2SNeel Natu info = VMCS_INTR_T_HWINTR | VMCS_INTR_VALID; 1565366f6083SPeter Grehan info |= vector; 15663de83862SNeel Natu vmcs_write(VMCS_ENTRY_INTR_INFO, info); 1567366f6083SPeter Grehan 15680775fbb4STycho Nightingale if (!extint_pending) { 1569366f6083SPeter Grehan /* Update the Local APIC ISR */ 1570de5ea6b6SNeel Natu vlapic_intr_accepted(vlapic, vector); 15710775fbb4STycho Nightingale } else { 15720775fbb4STycho Nightingale vm_extint_clear(vmx->vm, vcpu); 15730775fbb4STycho Nightingale vatpic_intr_accepted(vmx->vm, vector); 15740775fbb4STycho Nightingale 15750775fbb4STycho Nightingale /* 15760775fbb4STycho Nightingale * After we accepted the current ExtINT the PIC may 15770775fbb4STycho Nightingale * have posted another one. If that is the case, set 15780775fbb4STycho Nightingale * the Interrupt Window Exiting execution control so 15790775fbb4STycho Nightingale * we can inject that one too. 15800494cb1bSNeel Natu * 15810494cb1bSNeel Natu * Also, interrupt window exiting allows us to inject any 15820494cb1bSNeel Natu * pending APIC vector that was preempted by the ExtINT 15830494cb1bSNeel Natu * as soon as possible. This applies both for the software 15840494cb1bSNeel Natu * emulated vlapic and the hardware assisted virtual APIC. 15850775fbb4STycho Nightingale */ 15860775fbb4STycho Nightingale vmx_set_int_window_exiting(vmx, vcpu); 15870775fbb4STycho Nightingale } 1588366f6083SPeter Grehan 1589513c8d33SNeel Natu VCPU_CTR1(vmx->vm, vcpu, "Injecting hwintr at vector %d", vector); 1590366f6083SPeter Grehan 1591366f6083SPeter Grehan return; 1592366f6083SPeter Grehan 1593366f6083SPeter Grehan cantinject: 1594366f6083SPeter Grehan /* 1595366f6083SPeter Grehan * Set the Interrupt Window Exiting execution control so we can inject 1596366f6083SPeter Grehan * the interrupt as soon as blocking condition goes away. 1597366f6083SPeter Grehan */ 1598366f6083SPeter Grehan vmx_set_int_window_exiting(vmx, vcpu); 1599366f6083SPeter Grehan } 1600366f6083SPeter Grehan 1601e5a1d950SNeel Natu /* 1602e5a1d950SNeel Natu * If the Virtual NMIs execution control is '1' then the logical processor 1603e5a1d950SNeel Natu * tracks virtual-NMI blocking in the Guest Interruptibility-state field of 1604e5a1d950SNeel Natu * the VMCS. An IRET instruction in VMX non-root operation will remove any 1605e5a1d950SNeel Natu * virtual-NMI blocking. 1606e5a1d950SNeel Natu * 1607e5a1d950SNeel Natu * This unblocking occurs even if the IRET causes a fault. In this case the 1608e5a1d950SNeel Natu * hypervisor needs to restore virtual-NMI blocking before resuming the guest. 1609e5a1d950SNeel Natu */ 1610e5a1d950SNeel Natu static void 1611e5a1d950SNeel Natu vmx_restore_nmi_blocking(struct vmx *vmx, int vcpuid) 1612e5a1d950SNeel Natu { 1613e5a1d950SNeel Natu uint32_t gi; 1614e5a1d950SNeel Natu 1615e5a1d950SNeel Natu VCPU_CTR0(vmx->vm, vcpuid, "Restore Virtual-NMI blocking"); 1616e5a1d950SNeel Natu gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY); 1617e5a1d950SNeel Natu gi |= VMCS_INTERRUPTIBILITY_NMI_BLOCKING; 1618e5a1d950SNeel Natu vmcs_write(VMCS_GUEST_INTERRUPTIBILITY, gi); 1619e5a1d950SNeel Natu } 1620e5a1d950SNeel Natu 1621e5a1d950SNeel Natu static void 1622e5a1d950SNeel Natu vmx_clear_nmi_blocking(struct vmx *vmx, int vcpuid) 1623e5a1d950SNeel Natu { 1624e5a1d950SNeel Natu uint32_t gi; 1625e5a1d950SNeel Natu 1626e5a1d950SNeel Natu VCPU_CTR0(vmx->vm, vcpuid, "Clear Virtual-NMI blocking"); 1627e5a1d950SNeel Natu gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY); 1628e5a1d950SNeel Natu gi &= ~VMCS_INTERRUPTIBILITY_NMI_BLOCKING; 1629e5a1d950SNeel Natu vmcs_write(VMCS_GUEST_INTERRUPTIBILITY, gi); 1630e5a1d950SNeel Natu } 1631e5a1d950SNeel Natu 1632091d4532SNeel Natu static void 1633091d4532SNeel Natu vmx_assert_nmi_blocking(struct vmx *vmx, int vcpuid) 1634091d4532SNeel Natu { 1635091d4532SNeel Natu uint32_t gi; 1636091d4532SNeel Natu 1637091d4532SNeel Natu gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY); 1638091d4532SNeel Natu KASSERT(gi & VMCS_INTERRUPTIBILITY_NMI_BLOCKING, 1639091d4532SNeel Natu ("NMI blocking is not in effect %#x", gi)); 1640091d4532SNeel Natu } 1641091d4532SNeel Natu 1642366f6083SPeter Grehan static int 1643a0efd3fbSJohn Baldwin vmx_emulate_xsetbv(struct vmx *vmx, int vcpu, struct vm_exit *vmexit) 1644abb023fbSJohn Baldwin { 1645abb023fbSJohn Baldwin struct vmxctx *vmxctx; 1646abb023fbSJohn Baldwin uint64_t xcrval; 1647abb023fbSJohn Baldwin const struct xsave_limits *limits; 1648abb023fbSJohn Baldwin 1649abb023fbSJohn Baldwin vmxctx = &vmx->ctx[vcpu]; 1650abb023fbSJohn Baldwin limits = vmm_get_xsave_limits(); 1651abb023fbSJohn Baldwin 1652a0efd3fbSJohn Baldwin /* 1653a0efd3fbSJohn Baldwin * Note that the processor raises a GP# fault on its own if 1654a0efd3fbSJohn Baldwin * xsetbv is executed for CPL != 0, so we do not have to 1655a0efd3fbSJohn Baldwin * emulate that fault here. 1656a0efd3fbSJohn Baldwin */ 1657a0efd3fbSJohn Baldwin 1658a0efd3fbSJohn Baldwin /* Only xcr0 is supported. */ 1659a0efd3fbSJohn Baldwin if (vmxctx->guest_rcx != 0) { 1660dc506506SNeel Natu vm_inject_gp(vmx->vm, vcpu); 1661a0efd3fbSJohn Baldwin return (HANDLED); 1662a0efd3fbSJohn Baldwin } 1663a0efd3fbSJohn Baldwin 1664a0efd3fbSJohn Baldwin /* We only handle xcr0 if both the host and guest have XSAVE enabled. */ 1665a0efd3fbSJohn Baldwin if (!limits->xsave_enabled || !(vmcs_read(VMCS_GUEST_CR4) & CR4_XSAVE)) { 1666dc506506SNeel Natu vm_inject_ud(vmx->vm, vcpu); 1667a0efd3fbSJohn Baldwin return (HANDLED); 1668a0efd3fbSJohn Baldwin } 1669abb023fbSJohn Baldwin 1670abb023fbSJohn Baldwin xcrval = vmxctx->guest_rdx << 32 | (vmxctx->guest_rax & 0xffffffff); 1671a0efd3fbSJohn Baldwin if ((xcrval & ~limits->xcr0_allowed) != 0) { 1672dc506506SNeel Natu vm_inject_gp(vmx->vm, vcpu); 1673a0efd3fbSJohn Baldwin return (HANDLED); 1674a0efd3fbSJohn Baldwin } 1675abb023fbSJohn Baldwin 1676a0efd3fbSJohn Baldwin if (!(xcrval & XFEATURE_ENABLED_X87)) { 1677dc506506SNeel Natu vm_inject_gp(vmx->vm, vcpu); 1678a0efd3fbSJohn Baldwin return (HANDLED); 1679a0efd3fbSJohn Baldwin } 1680abb023fbSJohn Baldwin 168144a68c4eSJohn Baldwin /* AVX (YMM_Hi128) requires SSE. */ 168244a68c4eSJohn Baldwin if (xcrval & XFEATURE_ENABLED_AVX && 168344a68c4eSJohn Baldwin (xcrval & XFEATURE_AVX) != XFEATURE_AVX) { 168444a68c4eSJohn Baldwin vm_inject_gp(vmx->vm, vcpu); 168544a68c4eSJohn Baldwin return (HANDLED); 168644a68c4eSJohn Baldwin } 168744a68c4eSJohn Baldwin 168844a68c4eSJohn Baldwin /* 168944a68c4eSJohn Baldwin * AVX512 requires base AVX (YMM_Hi128) as well as OpMask, 169044a68c4eSJohn Baldwin * ZMM_Hi256, and Hi16_ZMM. 169144a68c4eSJohn Baldwin */ 169244a68c4eSJohn Baldwin if (xcrval & XFEATURE_AVX512 && 169344a68c4eSJohn Baldwin (xcrval & (XFEATURE_AVX512 | XFEATURE_AVX)) != 169444a68c4eSJohn Baldwin (XFEATURE_AVX512 | XFEATURE_AVX)) { 169544a68c4eSJohn Baldwin vm_inject_gp(vmx->vm, vcpu); 169644a68c4eSJohn Baldwin return (HANDLED); 169744a68c4eSJohn Baldwin } 169844a68c4eSJohn Baldwin 169944a68c4eSJohn Baldwin /* 170044a68c4eSJohn Baldwin * Intel MPX requires both bound register state flags to be 170144a68c4eSJohn Baldwin * set. 170244a68c4eSJohn Baldwin */ 170344a68c4eSJohn Baldwin if (((xcrval & XFEATURE_ENABLED_BNDREGS) != 0) != 170444a68c4eSJohn Baldwin ((xcrval & XFEATURE_ENABLED_BNDCSR) != 0)) { 1705dc506506SNeel Natu vm_inject_gp(vmx->vm, vcpu); 1706a0efd3fbSJohn Baldwin return (HANDLED); 1707a0efd3fbSJohn Baldwin } 1708abb023fbSJohn Baldwin 1709abb023fbSJohn Baldwin /* 1710abb023fbSJohn Baldwin * This runs "inside" vmrun() with the guest's FPU state, so 1711abb023fbSJohn Baldwin * modifying xcr0 directly modifies the guest's xcr0, not the 1712abb023fbSJohn Baldwin * host's. 1713abb023fbSJohn Baldwin */ 1714abb023fbSJohn Baldwin load_xcr(0, xcrval); 1715abb023fbSJohn Baldwin return (HANDLED); 1716abb023fbSJohn Baldwin } 1717abb023fbSJohn Baldwin 1718594db002STycho Nightingale static uint64_t 1719594db002STycho Nightingale vmx_get_guest_reg(struct vmx *vmx, int vcpu, int ident) 1720366f6083SPeter Grehan { 1721366f6083SPeter Grehan const struct vmxctx *vmxctx; 1722366f6083SPeter Grehan 1723594db002STycho Nightingale vmxctx = &vmx->ctx[vcpu]; 1724594db002STycho Nightingale 1725594db002STycho Nightingale switch (ident) { 1726594db002STycho Nightingale case 0: 1727594db002STycho Nightingale return (vmxctx->guest_rax); 1728594db002STycho Nightingale case 1: 1729594db002STycho Nightingale return (vmxctx->guest_rcx); 1730594db002STycho Nightingale case 2: 1731594db002STycho Nightingale return (vmxctx->guest_rdx); 1732594db002STycho Nightingale case 3: 1733594db002STycho Nightingale return (vmxctx->guest_rbx); 1734594db002STycho Nightingale case 4: 1735594db002STycho Nightingale return (vmcs_read(VMCS_GUEST_RSP)); 1736594db002STycho Nightingale case 5: 1737594db002STycho Nightingale return (vmxctx->guest_rbp); 1738594db002STycho Nightingale case 6: 1739594db002STycho Nightingale return (vmxctx->guest_rsi); 1740594db002STycho Nightingale case 7: 1741594db002STycho Nightingale return (vmxctx->guest_rdi); 1742594db002STycho Nightingale case 8: 1743594db002STycho Nightingale return (vmxctx->guest_r8); 1744594db002STycho Nightingale case 9: 1745594db002STycho Nightingale return (vmxctx->guest_r9); 1746594db002STycho Nightingale case 10: 1747594db002STycho Nightingale return (vmxctx->guest_r10); 1748594db002STycho Nightingale case 11: 1749594db002STycho Nightingale return (vmxctx->guest_r11); 1750594db002STycho Nightingale case 12: 1751594db002STycho Nightingale return (vmxctx->guest_r12); 1752594db002STycho Nightingale case 13: 1753594db002STycho Nightingale return (vmxctx->guest_r13); 1754594db002STycho Nightingale case 14: 1755594db002STycho Nightingale return (vmxctx->guest_r14); 1756594db002STycho Nightingale case 15: 1757594db002STycho Nightingale return (vmxctx->guest_r15); 1758594db002STycho Nightingale default: 1759594db002STycho Nightingale panic("invalid vmx register %d", ident); 1760594db002STycho Nightingale } 1761594db002STycho Nightingale } 1762594db002STycho Nightingale 1763594db002STycho Nightingale static void 1764594db002STycho Nightingale vmx_set_guest_reg(struct vmx *vmx, int vcpu, int ident, uint64_t regval) 1765594db002STycho Nightingale { 1766594db002STycho Nightingale struct vmxctx *vmxctx; 1767594db002STycho Nightingale 1768594db002STycho Nightingale vmxctx = &vmx->ctx[vcpu]; 1769594db002STycho Nightingale 1770594db002STycho Nightingale switch (ident) { 1771594db002STycho Nightingale case 0: 1772594db002STycho Nightingale vmxctx->guest_rax = regval; 1773594db002STycho Nightingale break; 1774594db002STycho Nightingale case 1: 1775594db002STycho Nightingale vmxctx->guest_rcx = regval; 1776594db002STycho Nightingale break; 1777594db002STycho Nightingale case 2: 1778594db002STycho Nightingale vmxctx->guest_rdx = regval; 1779594db002STycho Nightingale break; 1780594db002STycho Nightingale case 3: 1781594db002STycho Nightingale vmxctx->guest_rbx = regval; 1782594db002STycho Nightingale break; 1783594db002STycho Nightingale case 4: 1784594db002STycho Nightingale vmcs_write(VMCS_GUEST_RSP, regval); 1785594db002STycho Nightingale break; 1786594db002STycho Nightingale case 5: 1787594db002STycho Nightingale vmxctx->guest_rbp = regval; 1788594db002STycho Nightingale break; 1789594db002STycho Nightingale case 6: 1790594db002STycho Nightingale vmxctx->guest_rsi = regval; 1791594db002STycho Nightingale break; 1792594db002STycho Nightingale case 7: 1793594db002STycho Nightingale vmxctx->guest_rdi = regval; 1794594db002STycho Nightingale break; 1795594db002STycho Nightingale case 8: 1796594db002STycho Nightingale vmxctx->guest_r8 = regval; 1797594db002STycho Nightingale break; 1798594db002STycho Nightingale case 9: 1799594db002STycho Nightingale vmxctx->guest_r9 = regval; 1800594db002STycho Nightingale break; 1801594db002STycho Nightingale case 10: 1802594db002STycho Nightingale vmxctx->guest_r10 = regval; 1803594db002STycho Nightingale break; 1804594db002STycho Nightingale case 11: 1805594db002STycho Nightingale vmxctx->guest_r11 = regval; 1806594db002STycho Nightingale break; 1807594db002STycho Nightingale case 12: 1808594db002STycho Nightingale vmxctx->guest_r12 = regval; 1809594db002STycho Nightingale break; 1810594db002STycho Nightingale case 13: 1811594db002STycho Nightingale vmxctx->guest_r13 = regval; 1812594db002STycho Nightingale break; 1813594db002STycho Nightingale case 14: 1814594db002STycho Nightingale vmxctx->guest_r14 = regval; 1815594db002STycho Nightingale break; 1816594db002STycho Nightingale case 15: 1817594db002STycho Nightingale vmxctx->guest_r15 = regval; 1818594db002STycho Nightingale break; 1819594db002STycho Nightingale default: 1820594db002STycho Nightingale panic("invalid vmx register %d", ident); 1821594db002STycho Nightingale } 1822594db002STycho Nightingale } 1823594db002STycho Nightingale 1824594db002STycho Nightingale static int 1825594db002STycho Nightingale vmx_emulate_cr0_access(struct vmx *vmx, int vcpu, uint64_t exitqual) 1826594db002STycho Nightingale { 1827594db002STycho Nightingale uint64_t crval, regval; 1828594db002STycho Nightingale 1829594db002STycho Nightingale /* We only handle mov to %cr0 at this time */ 183039c21c2dSNeel Natu if ((exitqual & 0xf0) != 0x00) 183139c21c2dSNeel Natu return (UNHANDLED); 183239c21c2dSNeel Natu 1833594db002STycho Nightingale regval = vmx_get_guest_reg(vmx, vcpu, (exitqual >> 8) & 0xf); 1834366f6083SPeter Grehan 1835594db002STycho Nightingale vmcs_write(VMCS_CR0_SHADOW, regval); 1836366f6083SPeter Grehan 1837594db002STycho Nightingale crval = regval | cr0_ones_mask; 1838594db002STycho Nightingale crval &= ~cr0_zeros_mask; 1839594db002STycho Nightingale vmcs_write(VMCS_GUEST_CR0, crval); 1840366f6083SPeter Grehan 1841594db002STycho Nightingale if (regval & CR0_PG) { 184280a902efSPeter Grehan uint64_t efer, entry_ctls; 184380a902efSPeter Grehan 184480a902efSPeter Grehan /* 184580a902efSPeter Grehan * If CR0.PG is 1 and EFER.LME is 1 then EFER.LMA and 184680a902efSPeter Grehan * the "IA-32e mode guest" bit in VM-entry control must be 184780a902efSPeter Grehan * equal. 184880a902efSPeter Grehan */ 18493de83862SNeel Natu efer = vmcs_read(VMCS_GUEST_IA32_EFER); 185080a902efSPeter Grehan if (efer & EFER_LME) { 185180a902efSPeter Grehan efer |= EFER_LMA; 18523de83862SNeel Natu vmcs_write(VMCS_GUEST_IA32_EFER, efer); 18533de83862SNeel Natu entry_ctls = vmcs_read(VMCS_ENTRY_CTLS); 185480a902efSPeter Grehan entry_ctls |= VM_ENTRY_GUEST_LMA; 18553de83862SNeel Natu vmcs_write(VMCS_ENTRY_CTLS, entry_ctls); 185680a902efSPeter Grehan } 185780a902efSPeter Grehan } 185880a902efSPeter Grehan 1859366f6083SPeter Grehan return (HANDLED); 1860366f6083SPeter Grehan } 1861366f6083SPeter Grehan 1862594db002STycho Nightingale static int 1863594db002STycho Nightingale vmx_emulate_cr4_access(struct vmx *vmx, int vcpu, uint64_t exitqual) 1864594db002STycho Nightingale { 1865594db002STycho Nightingale uint64_t crval, regval; 1866594db002STycho Nightingale 1867594db002STycho Nightingale /* We only handle mov to %cr4 at this time */ 1868594db002STycho Nightingale if ((exitqual & 0xf0) != 0x00) 1869594db002STycho Nightingale return (UNHANDLED); 1870594db002STycho Nightingale 1871594db002STycho Nightingale regval = vmx_get_guest_reg(vmx, vcpu, (exitqual >> 8) & 0xf); 1872594db002STycho Nightingale 1873594db002STycho Nightingale vmcs_write(VMCS_CR4_SHADOW, regval); 1874594db002STycho Nightingale 1875594db002STycho Nightingale crval = regval | cr4_ones_mask; 1876594db002STycho Nightingale crval &= ~cr4_zeros_mask; 1877594db002STycho Nightingale vmcs_write(VMCS_GUEST_CR4, crval); 1878594db002STycho Nightingale 1879594db002STycho Nightingale return (HANDLED); 1880594db002STycho Nightingale } 1881594db002STycho Nightingale 1882594db002STycho Nightingale static int 1883594db002STycho Nightingale vmx_emulate_cr8_access(struct vmx *vmx, int vcpu, uint64_t exitqual) 1884594db002STycho Nightingale { 1885051f2bd1SNeel Natu struct vlapic *vlapic; 1886051f2bd1SNeel Natu uint64_t cr8; 1887051f2bd1SNeel Natu int regnum; 1888594db002STycho Nightingale 1889594db002STycho Nightingale /* We only handle mov %cr8 to/from a register at this time. */ 1890594db002STycho Nightingale if ((exitqual & 0xe0) != 0x00) { 1891594db002STycho Nightingale return (UNHANDLED); 1892594db002STycho Nightingale } 1893594db002STycho Nightingale 1894051f2bd1SNeel Natu vlapic = vm_lapic(vmx->vm, vcpu); 1895051f2bd1SNeel Natu regnum = (exitqual >> 8) & 0xf; 1896594db002STycho Nightingale if (exitqual & 0x10) { 1897051f2bd1SNeel Natu cr8 = vlapic_get_cr8(vlapic); 1898051f2bd1SNeel Natu vmx_set_guest_reg(vmx, vcpu, regnum, cr8); 1899594db002STycho Nightingale } else { 1900051f2bd1SNeel Natu cr8 = vmx_get_guest_reg(vmx, vcpu, regnum); 1901051f2bd1SNeel Natu vlapic_set_cr8(vlapic, cr8); 1902594db002STycho Nightingale } 1903594db002STycho Nightingale 1904594db002STycho Nightingale return (HANDLED); 1905594db002STycho Nightingale } 1906594db002STycho Nightingale 1907e4c8a13dSNeel Natu /* 1908e4c8a13dSNeel Natu * From section "Guest Register State" in the Intel SDM: CPL = SS.DPL 1909e4c8a13dSNeel Natu */ 1910e4c8a13dSNeel Natu static int 1911e4c8a13dSNeel Natu vmx_cpl(void) 1912e4c8a13dSNeel Natu { 1913e4c8a13dSNeel Natu uint32_t ssar; 1914e4c8a13dSNeel Natu 1915e4c8a13dSNeel Natu ssar = vmcs_read(VMCS_GUEST_SS_ACCESS_RIGHTS); 1916e4c8a13dSNeel Natu return ((ssar >> 5) & 0x3); 1917e4c8a13dSNeel Natu } 1918e4c8a13dSNeel Natu 1919e813a873SNeel Natu static enum vm_cpu_mode 192000f3efe1SJohn Baldwin vmx_cpu_mode(void) 192100f3efe1SJohn Baldwin { 1922b301b9e2SNeel Natu uint32_t csar; 192300f3efe1SJohn Baldwin 1924b301b9e2SNeel Natu if (vmcs_read(VMCS_GUEST_IA32_EFER) & EFER_LMA) { 1925b301b9e2SNeel Natu csar = vmcs_read(VMCS_GUEST_CS_ACCESS_RIGHTS); 1926b301b9e2SNeel Natu if (csar & 0x2000) 1927b301b9e2SNeel Natu return (CPU_MODE_64BIT); /* CS.L = 1 */ 192800f3efe1SJohn Baldwin else 192900f3efe1SJohn Baldwin return (CPU_MODE_COMPATIBILITY); 1930b301b9e2SNeel Natu } else if (vmcs_read(VMCS_GUEST_CR0) & CR0_PE) { 1931b301b9e2SNeel Natu return (CPU_MODE_PROTECTED); 1932b301b9e2SNeel Natu } else { 1933b301b9e2SNeel Natu return (CPU_MODE_REAL); 1934b301b9e2SNeel Natu } 193500f3efe1SJohn Baldwin } 193600f3efe1SJohn Baldwin 1937e813a873SNeel Natu static enum vm_paging_mode 193800f3efe1SJohn Baldwin vmx_paging_mode(void) 193900f3efe1SJohn Baldwin { 1940f3eb12e4SKonstantin Belousov uint64_t cr4; 194100f3efe1SJohn Baldwin 194200f3efe1SJohn Baldwin if (!(vmcs_read(VMCS_GUEST_CR0) & CR0_PG)) 194300f3efe1SJohn Baldwin return (PAGING_MODE_FLAT); 1944f3eb12e4SKonstantin Belousov cr4 = vmcs_read(VMCS_GUEST_CR4); 1945f3eb12e4SKonstantin Belousov if (!(cr4 & CR4_PAE)) 194600f3efe1SJohn Baldwin return (PAGING_MODE_32); 1947f3eb12e4SKonstantin Belousov if (vmcs_read(VMCS_GUEST_IA32_EFER) & EFER_LME) { 1948f3eb12e4SKonstantin Belousov if (!(cr4 & CR4_LA57)) 194900f3efe1SJohn Baldwin return (PAGING_MODE_64); 1950f3eb12e4SKonstantin Belousov return (PAGING_MODE_64_LA57); 1951f3eb12e4SKonstantin Belousov } else 195200f3efe1SJohn Baldwin return (PAGING_MODE_PAE); 195300f3efe1SJohn Baldwin } 195400f3efe1SJohn Baldwin 1955d17b5104SNeel Natu static uint64_t 1956d17b5104SNeel Natu inout_str_index(struct vmx *vmx, int vcpuid, int in) 1957d17b5104SNeel Natu { 1958d17b5104SNeel Natu uint64_t val; 1959d17b5104SNeel Natu int error; 1960d17b5104SNeel Natu enum vm_reg_name reg; 1961d17b5104SNeel Natu 1962d17b5104SNeel Natu reg = in ? VM_REG_GUEST_RDI : VM_REG_GUEST_RSI; 1963d17b5104SNeel Natu error = vmx_getreg(vmx, vcpuid, reg, &val); 1964d17b5104SNeel Natu KASSERT(error == 0, ("%s: vmx_getreg error %d", __func__, error)); 1965d17b5104SNeel Natu return (val); 1966d17b5104SNeel Natu } 1967d17b5104SNeel Natu 1968d17b5104SNeel Natu static uint64_t 1969d17b5104SNeel Natu inout_str_count(struct vmx *vmx, int vcpuid, int rep) 1970d17b5104SNeel Natu { 1971d17b5104SNeel Natu uint64_t val; 1972d17b5104SNeel Natu int error; 1973d17b5104SNeel Natu 1974d17b5104SNeel Natu if (rep) { 1975d17b5104SNeel Natu error = vmx_getreg(vmx, vcpuid, VM_REG_GUEST_RCX, &val); 1976d17b5104SNeel Natu KASSERT(!error, ("%s: vmx_getreg error %d", __func__, error)); 1977d17b5104SNeel Natu } else { 1978d17b5104SNeel Natu val = 1; 1979d17b5104SNeel Natu } 1980d17b5104SNeel Natu return (val); 1981d17b5104SNeel Natu } 1982d17b5104SNeel Natu 1983d17b5104SNeel Natu static int 1984d17b5104SNeel Natu inout_str_addrsize(uint32_t inst_info) 1985d17b5104SNeel Natu { 1986d17b5104SNeel Natu uint32_t size; 1987d17b5104SNeel Natu 1988d17b5104SNeel Natu size = (inst_info >> 7) & 0x7; 1989d17b5104SNeel Natu switch (size) { 1990d17b5104SNeel Natu case 0: 1991d17b5104SNeel Natu return (2); /* 16 bit */ 1992d17b5104SNeel Natu case 1: 1993d17b5104SNeel Natu return (4); /* 32 bit */ 1994d17b5104SNeel Natu case 2: 1995d17b5104SNeel Natu return (8); /* 64 bit */ 1996d17b5104SNeel Natu default: 1997d17b5104SNeel Natu panic("%s: invalid size encoding %d", __func__, size); 1998d17b5104SNeel Natu } 1999d17b5104SNeel Natu } 2000d17b5104SNeel Natu 2001d17b5104SNeel Natu static void 2002d17b5104SNeel Natu inout_str_seginfo(struct vmx *vmx, int vcpuid, uint32_t inst_info, int in, 2003d17b5104SNeel Natu struct vm_inout_str *vis) 2004d17b5104SNeel Natu { 2005d17b5104SNeel Natu int error, s; 2006d17b5104SNeel Natu 2007d17b5104SNeel Natu if (in) { 2008d17b5104SNeel Natu vis->seg_name = VM_REG_GUEST_ES; 2009d17b5104SNeel Natu } else { 2010d17b5104SNeel Natu s = (inst_info >> 15) & 0x7; 2011d17b5104SNeel Natu vis->seg_name = vm_segment_name(s); 2012d17b5104SNeel Natu } 2013d17b5104SNeel Natu 2014d17b5104SNeel Natu error = vmx_getdesc(vmx, vcpuid, vis->seg_name, &vis->seg_desc); 2015d17b5104SNeel Natu KASSERT(error == 0, ("%s: vmx_getdesc error %d", __func__, error)); 2016d17b5104SNeel Natu } 2017d17b5104SNeel Natu 2018e4c8a13dSNeel Natu static void 2019e813a873SNeel Natu vmx_paging_info(struct vm_guest_paging *paging) 2020e813a873SNeel Natu { 2021e813a873SNeel Natu paging->cr3 = vmcs_guest_cr3(); 2022e813a873SNeel Natu paging->cpl = vmx_cpl(); 2023e813a873SNeel Natu paging->cpu_mode = vmx_cpu_mode(); 2024e813a873SNeel Natu paging->paging_mode = vmx_paging_mode(); 2025e813a873SNeel Natu } 2026e813a873SNeel Natu 2027e813a873SNeel Natu static void 2028e4c8a13dSNeel Natu vmexit_inst_emul(struct vm_exit *vmexit, uint64_t gpa, uint64_t gla) 2029e4c8a13dSNeel Natu { 2030f7a9f178SNeel Natu struct vm_guest_paging *paging; 2031f7a9f178SNeel Natu uint32_t csar; 2032f7a9f178SNeel Natu 2033f7a9f178SNeel Natu paging = &vmexit->u.inst_emul.paging; 2034f7a9f178SNeel Natu 2035e4c8a13dSNeel Natu vmexit->exitcode = VM_EXITCODE_INST_EMUL; 20361c73ea3eSNeel Natu vmexit->inst_length = 0; 2037e4c8a13dSNeel Natu vmexit->u.inst_emul.gpa = gpa; 2038e4c8a13dSNeel Natu vmexit->u.inst_emul.gla = gla; 2039f7a9f178SNeel Natu vmx_paging_info(paging); 2040f7a9f178SNeel Natu switch (paging->cpu_mode) { 2041e4f605eeSTycho Nightingale case CPU_MODE_REAL: 2042e4f605eeSTycho Nightingale vmexit->u.inst_emul.cs_base = vmcs_read(VMCS_GUEST_CS_BASE); 2043e4f605eeSTycho Nightingale vmexit->u.inst_emul.cs_d = 0; 2044e4f605eeSTycho Nightingale break; 2045f7a9f178SNeel Natu case CPU_MODE_PROTECTED: 2046f7a9f178SNeel Natu case CPU_MODE_COMPATIBILITY: 2047e4f605eeSTycho Nightingale vmexit->u.inst_emul.cs_base = vmcs_read(VMCS_GUEST_CS_BASE); 2048f7a9f178SNeel Natu csar = vmcs_read(VMCS_GUEST_CS_ACCESS_RIGHTS); 2049f7a9f178SNeel Natu vmexit->u.inst_emul.cs_d = SEG_DESC_DEF32(csar); 2050f7a9f178SNeel Natu break; 2051f7a9f178SNeel Natu default: 2052e4f605eeSTycho Nightingale vmexit->u.inst_emul.cs_base = 0; 2053f7a9f178SNeel Natu vmexit->u.inst_emul.cs_d = 0; 2054f7a9f178SNeel Natu break; 2055f7a9f178SNeel Natu } 2056c2a875f9SNeel Natu vie_init(&vmexit->u.inst_emul.vie, NULL, 0); 2057e4c8a13dSNeel Natu } 2058e4c8a13dSNeel Natu 2059366f6083SPeter Grehan static int 2060318224bbSNeel Natu ept_fault_type(uint64_t ept_qual) 2061a2da7af6SNeel Natu { 2062318224bbSNeel Natu int fault_type; 2063a2da7af6SNeel Natu 2064318224bbSNeel Natu if (ept_qual & EPT_VIOLATION_DATA_WRITE) 2065318224bbSNeel Natu fault_type = VM_PROT_WRITE; 2066318224bbSNeel Natu else if (ept_qual & EPT_VIOLATION_INST_FETCH) 2067318224bbSNeel Natu fault_type = VM_PROT_EXECUTE; 2068318224bbSNeel Natu else 2069318224bbSNeel Natu fault_type= VM_PROT_READ; 2070318224bbSNeel Natu 2071318224bbSNeel Natu return (fault_type); 2072318224bbSNeel Natu } 2073318224bbSNeel Natu 2074490d56c5SEd Maste static bool 2075318224bbSNeel Natu ept_emulation_fault(uint64_t ept_qual) 2076318224bbSNeel Natu { 2077318224bbSNeel Natu int read, write; 2078318224bbSNeel Natu 2079318224bbSNeel Natu /* EPT fault on an instruction fetch doesn't make sense here */ 2080a2da7af6SNeel Natu if (ept_qual & EPT_VIOLATION_INST_FETCH) 2081490d56c5SEd Maste return (false); 2082a2da7af6SNeel Natu 2083318224bbSNeel Natu /* EPT fault must be a read fault or a write fault */ 2084a2da7af6SNeel Natu read = ept_qual & EPT_VIOLATION_DATA_READ ? 1 : 0; 2085a2da7af6SNeel Natu write = ept_qual & EPT_VIOLATION_DATA_WRITE ? 1 : 0; 20863b2b0011SPeter Grehan if ((read | write) == 0) 2087490d56c5SEd Maste return (false); 2088a2da7af6SNeel Natu 2089a2da7af6SNeel Natu /* 20903b2b0011SPeter Grehan * The EPT violation must have been caused by accessing a 20913b2b0011SPeter Grehan * guest-physical address that is a translation of a guest-linear 20923b2b0011SPeter Grehan * address. 2093a2da7af6SNeel Natu */ 2094a2da7af6SNeel Natu if ((ept_qual & EPT_VIOLATION_GLA_VALID) == 0 || 2095a2da7af6SNeel Natu (ept_qual & EPT_VIOLATION_XLAT_VALID) == 0) { 2096490d56c5SEd Maste return (false); 2097a2da7af6SNeel Natu } 2098a2da7af6SNeel Natu 2099490d56c5SEd Maste return (true); 2100a2da7af6SNeel Natu } 2101a2da7af6SNeel Natu 2102159dd56fSNeel Natu static __inline int 2103159dd56fSNeel Natu apic_access_virtualization(struct vmx *vmx, int vcpuid) 2104159dd56fSNeel Natu { 2105159dd56fSNeel Natu uint32_t proc_ctls2; 2106159dd56fSNeel Natu 2107159dd56fSNeel Natu proc_ctls2 = vmx->cap[vcpuid].proc_ctls2; 2108159dd56fSNeel Natu return ((proc_ctls2 & PROCBASED2_VIRTUALIZE_APIC_ACCESSES) ? 1 : 0); 2109159dd56fSNeel Natu } 2110159dd56fSNeel Natu 2111159dd56fSNeel Natu static __inline int 2112159dd56fSNeel Natu x2apic_virtualization(struct vmx *vmx, int vcpuid) 2113159dd56fSNeel Natu { 2114159dd56fSNeel Natu uint32_t proc_ctls2; 2115159dd56fSNeel Natu 2116159dd56fSNeel Natu proc_ctls2 = vmx->cap[vcpuid].proc_ctls2; 2117159dd56fSNeel Natu return ((proc_ctls2 & PROCBASED2_VIRTUALIZE_X2APIC_MODE) ? 1 : 0); 2118159dd56fSNeel Natu } 2119159dd56fSNeel Natu 2120a2da7af6SNeel Natu static int 2121159dd56fSNeel Natu vmx_handle_apic_write(struct vmx *vmx, int vcpuid, struct vlapic *vlapic, 2122159dd56fSNeel Natu uint64_t qual) 212388c4b8d1SNeel Natu { 212488c4b8d1SNeel Natu int error, handled, offset; 2125159dd56fSNeel Natu uint32_t *apic_regs, vector; 212688c4b8d1SNeel Natu bool retu; 212788c4b8d1SNeel Natu 2128a0efd3fbSJohn Baldwin handled = HANDLED; 212988c4b8d1SNeel Natu offset = APIC_WRITE_OFFSET(qual); 2130159dd56fSNeel Natu 2131159dd56fSNeel Natu if (!apic_access_virtualization(vmx, vcpuid)) { 2132159dd56fSNeel Natu /* 2133159dd56fSNeel Natu * In general there should not be any APIC write VM-exits 2134159dd56fSNeel Natu * unless APIC-access virtualization is enabled. 2135159dd56fSNeel Natu * 2136159dd56fSNeel Natu * However self-IPI virtualization can legitimately trigger 2137159dd56fSNeel Natu * an APIC-write VM-exit so treat it specially. 2138159dd56fSNeel Natu */ 2139159dd56fSNeel Natu if (x2apic_virtualization(vmx, vcpuid) && 2140159dd56fSNeel Natu offset == APIC_OFFSET_SELF_IPI) { 2141159dd56fSNeel Natu apic_regs = (uint32_t *)(vlapic->apic_page); 2142159dd56fSNeel Natu vector = apic_regs[APIC_OFFSET_SELF_IPI / 4]; 2143159dd56fSNeel Natu vlapic_self_ipi_handler(vlapic, vector); 2144159dd56fSNeel Natu return (HANDLED); 2145159dd56fSNeel Natu } else 2146159dd56fSNeel Natu return (UNHANDLED); 2147159dd56fSNeel Natu } 2148159dd56fSNeel Natu 214988c4b8d1SNeel Natu switch (offset) { 215088c4b8d1SNeel Natu case APIC_OFFSET_ID: 215188c4b8d1SNeel Natu vlapic_id_write_handler(vlapic); 215288c4b8d1SNeel Natu break; 215388c4b8d1SNeel Natu case APIC_OFFSET_LDR: 215488c4b8d1SNeel Natu vlapic_ldr_write_handler(vlapic); 215588c4b8d1SNeel Natu break; 215688c4b8d1SNeel Natu case APIC_OFFSET_DFR: 215788c4b8d1SNeel Natu vlapic_dfr_write_handler(vlapic); 215888c4b8d1SNeel Natu break; 215988c4b8d1SNeel Natu case APIC_OFFSET_SVR: 216088c4b8d1SNeel Natu vlapic_svr_write_handler(vlapic); 216188c4b8d1SNeel Natu break; 216288c4b8d1SNeel Natu case APIC_OFFSET_ESR: 216388c4b8d1SNeel Natu vlapic_esr_write_handler(vlapic); 216488c4b8d1SNeel Natu break; 216588c4b8d1SNeel Natu case APIC_OFFSET_ICR_LOW: 216688c4b8d1SNeel Natu retu = false; 216788c4b8d1SNeel Natu error = vlapic_icrlo_write_handler(vlapic, &retu); 216888c4b8d1SNeel Natu if (error != 0 || retu) 2169a0efd3fbSJohn Baldwin handled = UNHANDLED; 217088c4b8d1SNeel Natu break; 217188c4b8d1SNeel Natu case APIC_OFFSET_CMCI_LVT: 217288c4b8d1SNeel Natu case APIC_OFFSET_TIMER_LVT ... APIC_OFFSET_ERROR_LVT: 217388c4b8d1SNeel Natu vlapic_lvt_write_handler(vlapic, offset); 217488c4b8d1SNeel Natu break; 217588c4b8d1SNeel Natu case APIC_OFFSET_TIMER_ICR: 217688c4b8d1SNeel Natu vlapic_icrtmr_write_handler(vlapic); 217788c4b8d1SNeel Natu break; 217888c4b8d1SNeel Natu case APIC_OFFSET_TIMER_DCR: 217988c4b8d1SNeel Natu vlapic_dcr_write_handler(vlapic); 218088c4b8d1SNeel Natu break; 218188c4b8d1SNeel Natu default: 2182a0efd3fbSJohn Baldwin handled = UNHANDLED; 218388c4b8d1SNeel Natu break; 218488c4b8d1SNeel Natu } 218588c4b8d1SNeel Natu return (handled); 218688c4b8d1SNeel Natu } 218788c4b8d1SNeel Natu 218888c4b8d1SNeel Natu static bool 2189159dd56fSNeel Natu apic_access_fault(struct vmx *vmx, int vcpuid, uint64_t gpa) 219088c4b8d1SNeel Natu { 219188c4b8d1SNeel Natu 2192159dd56fSNeel Natu if (apic_access_virtualization(vmx, vcpuid) && 219388c4b8d1SNeel Natu (gpa >= DEFAULT_APIC_BASE && gpa < DEFAULT_APIC_BASE + PAGE_SIZE)) 219488c4b8d1SNeel Natu return (true); 219588c4b8d1SNeel Natu else 219688c4b8d1SNeel Natu return (false); 219788c4b8d1SNeel Natu } 219888c4b8d1SNeel Natu 219988c4b8d1SNeel Natu static int 220088c4b8d1SNeel Natu vmx_handle_apic_access(struct vmx *vmx, int vcpuid, struct vm_exit *vmexit) 220188c4b8d1SNeel Natu { 220288c4b8d1SNeel Natu uint64_t qual; 220388c4b8d1SNeel Natu int access_type, offset, allowed; 220488c4b8d1SNeel Natu 2205159dd56fSNeel Natu if (!apic_access_virtualization(vmx, vcpuid)) 220688c4b8d1SNeel Natu return (UNHANDLED); 220788c4b8d1SNeel Natu 220888c4b8d1SNeel Natu qual = vmexit->u.vmx.exit_qualification; 220988c4b8d1SNeel Natu access_type = APIC_ACCESS_TYPE(qual); 221088c4b8d1SNeel Natu offset = APIC_ACCESS_OFFSET(qual); 221188c4b8d1SNeel Natu 221288c4b8d1SNeel Natu allowed = 0; 221388c4b8d1SNeel Natu if (access_type == 0) { 221488c4b8d1SNeel Natu /* 221588c4b8d1SNeel Natu * Read data access to the following registers is expected. 221688c4b8d1SNeel Natu */ 221788c4b8d1SNeel Natu switch (offset) { 221888c4b8d1SNeel Natu case APIC_OFFSET_APR: 221988c4b8d1SNeel Natu case APIC_OFFSET_PPR: 222088c4b8d1SNeel Natu case APIC_OFFSET_RRR: 222188c4b8d1SNeel Natu case APIC_OFFSET_CMCI_LVT: 222288c4b8d1SNeel Natu case APIC_OFFSET_TIMER_CCR: 222388c4b8d1SNeel Natu allowed = 1; 222488c4b8d1SNeel Natu break; 222588c4b8d1SNeel Natu default: 222688c4b8d1SNeel Natu break; 222788c4b8d1SNeel Natu } 222888c4b8d1SNeel Natu } else if (access_type == 1) { 222988c4b8d1SNeel Natu /* 223088c4b8d1SNeel Natu * Write data access to the following registers is expected. 223188c4b8d1SNeel Natu */ 223288c4b8d1SNeel Natu switch (offset) { 223388c4b8d1SNeel Natu case APIC_OFFSET_VER: 223488c4b8d1SNeel Natu case APIC_OFFSET_APR: 223588c4b8d1SNeel Natu case APIC_OFFSET_PPR: 223688c4b8d1SNeel Natu case APIC_OFFSET_RRR: 223788c4b8d1SNeel Natu case APIC_OFFSET_ISR0 ... APIC_OFFSET_ISR7: 223888c4b8d1SNeel Natu case APIC_OFFSET_TMR0 ... APIC_OFFSET_TMR7: 223988c4b8d1SNeel Natu case APIC_OFFSET_IRR0 ... APIC_OFFSET_IRR7: 224088c4b8d1SNeel Natu case APIC_OFFSET_CMCI_LVT: 224188c4b8d1SNeel Natu case APIC_OFFSET_TIMER_CCR: 224288c4b8d1SNeel Natu allowed = 1; 224388c4b8d1SNeel Natu break; 224488c4b8d1SNeel Natu default: 224588c4b8d1SNeel Natu break; 224688c4b8d1SNeel Natu } 224788c4b8d1SNeel Natu } 224888c4b8d1SNeel Natu 224988c4b8d1SNeel Natu if (allowed) { 2250e4c8a13dSNeel Natu vmexit_inst_emul(vmexit, DEFAULT_APIC_BASE + offset, 2251e4c8a13dSNeel Natu VIE_INVALID_GLA); 225288c4b8d1SNeel Natu } 225388c4b8d1SNeel Natu 225488c4b8d1SNeel Natu /* 225588c4b8d1SNeel Natu * Regardless of whether the APIC-access is allowed this handler 225688c4b8d1SNeel Natu * always returns UNHANDLED: 225788c4b8d1SNeel Natu * - if the access is allowed then it is handled by emulating the 225888c4b8d1SNeel Natu * instruction that caused the VM-exit (outside the critical section) 225988c4b8d1SNeel Natu * - if the access is not allowed then it will be converted to an 226088c4b8d1SNeel Natu * exitcode of VM_EXITCODE_VMX and will be dealt with in userland. 226188c4b8d1SNeel Natu */ 226288c4b8d1SNeel Natu return (UNHANDLED); 226388c4b8d1SNeel Natu } 226488c4b8d1SNeel Natu 22653d5444c8SNeel Natu static enum task_switch_reason 22663d5444c8SNeel Natu vmx_task_switch_reason(uint64_t qual) 22673d5444c8SNeel Natu { 22683d5444c8SNeel Natu int reason; 22693d5444c8SNeel Natu 22703d5444c8SNeel Natu reason = (qual >> 30) & 0x3; 22713d5444c8SNeel Natu switch (reason) { 22723d5444c8SNeel Natu case 0: 22733d5444c8SNeel Natu return (TSR_CALL); 22743d5444c8SNeel Natu case 1: 22753d5444c8SNeel Natu return (TSR_IRET); 22763d5444c8SNeel Natu case 2: 22773d5444c8SNeel Natu return (TSR_JMP); 22783d5444c8SNeel Natu case 3: 22793d5444c8SNeel Natu return (TSR_IDT_GATE); 22803d5444c8SNeel Natu default: 22813d5444c8SNeel Natu panic("%s: invalid reason %d", __func__, reason); 22823d5444c8SNeel Natu } 22833d5444c8SNeel Natu } 22843d5444c8SNeel Natu 228588c4b8d1SNeel Natu static int 2286c3498942SNeel Natu emulate_wrmsr(struct vmx *vmx, int vcpuid, u_int num, uint64_t val, bool *retu) 2287c3498942SNeel Natu { 2288c3498942SNeel Natu int error; 2289c3498942SNeel Natu 2290c3498942SNeel Natu if (lapic_msr(num)) 2291c3498942SNeel Natu error = lapic_wrmsr(vmx->vm, vcpuid, num, val, retu); 2292c3498942SNeel Natu else 2293c3498942SNeel Natu error = vmx_wrmsr(vmx, vcpuid, num, val, retu); 2294c3498942SNeel Natu 2295c3498942SNeel Natu return (error); 2296c3498942SNeel Natu } 2297c3498942SNeel Natu 2298c3498942SNeel Natu static int 2299c3498942SNeel Natu emulate_rdmsr(struct vmx *vmx, int vcpuid, u_int num, bool *retu) 2300c3498942SNeel Natu { 2301c3498942SNeel Natu struct vmxctx *vmxctx; 2302c3498942SNeel Natu uint64_t result; 2303c3498942SNeel Natu uint32_t eax, edx; 2304c3498942SNeel Natu int error; 2305c3498942SNeel Natu 2306c3498942SNeel Natu if (lapic_msr(num)) 2307c3498942SNeel Natu error = lapic_rdmsr(vmx->vm, vcpuid, num, &result, retu); 2308c3498942SNeel Natu else 2309c3498942SNeel Natu error = vmx_rdmsr(vmx, vcpuid, num, &result, retu); 2310c3498942SNeel Natu 2311c3498942SNeel Natu if (error == 0) { 2312c3498942SNeel Natu eax = result; 2313c3498942SNeel Natu vmxctx = &vmx->ctx[vcpuid]; 2314c3498942SNeel Natu error = vmxctx_setreg(vmxctx, VM_REG_GUEST_RAX, eax); 2315c3498942SNeel Natu KASSERT(error == 0, ("vmxctx_setreg(rax) error %d", error)); 2316c3498942SNeel Natu 2317c3498942SNeel Natu edx = result >> 32; 2318c3498942SNeel Natu error = vmxctx_setreg(vmxctx, VM_REG_GUEST_RDX, edx); 2319c3498942SNeel Natu KASSERT(error == 0, ("vmxctx_setreg(rdx) error %d", error)); 2320c3498942SNeel Natu } 2321c3498942SNeel Natu 2322c3498942SNeel Natu return (error); 2323c3498942SNeel Natu } 2324c3498942SNeel Natu 2325c3498942SNeel Natu static int 2326366f6083SPeter Grehan vmx_exit_process(struct vmx *vmx, int vcpu, struct vm_exit *vmexit) 2327366f6083SPeter Grehan { 2328c9c75df4SNeel Natu int error, errcode, errcode_valid, handled, in; 2329366f6083SPeter Grehan struct vmxctx *vmxctx; 233088c4b8d1SNeel Natu struct vlapic *vlapic; 2331d17b5104SNeel Natu struct vm_inout_str *vis; 23323d5444c8SNeel Natu struct vm_task_switch *ts; 2333d17b5104SNeel Natu uint32_t eax, ecx, edx, idtvec_info, idtvec_err, intr_info, inst_info; 2334b0538143SNeel Natu uint32_t intr_type, intr_vec, reason; 2335091d4532SNeel Natu uint64_t exitintinfo, qual, gpa; 2336becd9849SNeel Natu bool retu; 2337366f6083SPeter Grehan 2338160471d2SNeel Natu CTASSERT((PINBASED_CTLS_ONE_SETTING & PINBASED_VIRTUAL_NMI) != 0); 2339c308b23bSNeel Natu CTASSERT((PINBASED_CTLS_ONE_SETTING & PINBASED_NMI_EXITING) != 0); 2340160471d2SNeel Natu 2341a0efd3fbSJohn Baldwin handled = UNHANDLED; 2342366f6083SPeter Grehan vmxctx = &vmx->ctx[vcpu]; 23430492757cSNeel Natu 2344366f6083SPeter Grehan qual = vmexit->u.vmx.exit_qualification; 2345318224bbSNeel Natu reason = vmexit->u.vmx.exit_reason; 2346366f6083SPeter Grehan vmexit->exitcode = VM_EXITCODE_BOGUS; 2347366f6083SPeter Grehan 234861592433SNeel Natu vmm_stat_incr(vmx->vm, vcpu, VMEXIT_COUNT, 1); 23496ac73777STycho Nightingale SDT_PROBE3(vmm, vmx, exit, entry, vmx, vcpu, vmexit); 235061592433SNeel Natu 2351318224bbSNeel Natu /* 2352b0538143SNeel Natu * VM-entry failures during or after loading guest state. 2353b0538143SNeel Natu * 2354b0538143SNeel Natu * These VM-exits are uncommon but must be handled specially 2355b0538143SNeel Natu * as most VM-exit fields are not populated as usual. 2356b0538143SNeel Natu */ 2357b0538143SNeel Natu if (__predict_false(reason == EXIT_REASON_MCE_DURING_ENTRY)) { 2358b0538143SNeel Natu VCPU_CTR0(vmx->vm, vcpu, "Handling MCE during VM-entry"); 2359b0538143SNeel Natu __asm __volatile("int $18"); 2360b0538143SNeel Natu return (1); 2361b0538143SNeel Natu } 2362b0538143SNeel Natu 2363b0538143SNeel Natu /* 23643d5444c8SNeel Natu * VM exits that can be triggered during event delivery need to 23653d5444c8SNeel Natu * be handled specially by re-injecting the event if the IDT 23663d5444c8SNeel Natu * vectoring information field's valid bit is set. 2367318224bbSNeel Natu * 2368318224bbSNeel Natu * See "Information for VM Exits During Event Delivery" in Intel SDM 2369318224bbSNeel Natu * for details. 2370318224bbSNeel Natu */ 2371318224bbSNeel Natu idtvec_info = vmcs_idt_vectoring_info(); 2372318224bbSNeel Natu if (idtvec_info & VMCS_IDT_VEC_VALID) { 2373318224bbSNeel Natu idtvec_info &= ~(1 << 12); /* clear undefined bit */ 2374091d4532SNeel Natu exitintinfo = idtvec_info; 2375318224bbSNeel Natu if (idtvec_info & VMCS_IDT_VEC_ERRCODE_VALID) { 2376318224bbSNeel Natu idtvec_err = vmcs_idt_vectoring_err(); 2377091d4532SNeel Natu exitintinfo |= (uint64_t)idtvec_err << 32; 2378318224bbSNeel Natu } 2379091d4532SNeel Natu error = vm_exit_intinfo(vmx->vm, vcpu, exitintinfo); 2380091d4532SNeel Natu KASSERT(error == 0, ("%s: vm_set_intinfo error %d", 2381091d4532SNeel Natu __func__, error)); 2382091d4532SNeel Natu 2383160471d2SNeel Natu /* 2384160471d2SNeel Natu * If 'virtual NMIs' are being used and the VM-exit 2385160471d2SNeel Natu * happened while injecting an NMI during the previous 2386091d4532SNeel Natu * VM-entry, then clear "blocking by NMI" in the 2387091d4532SNeel Natu * Guest Interruptibility-State so the NMI can be 2388091d4532SNeel Natu * reinjected on the subsequent VM-entry. 2389091d4532SNeel Natu * 2390091d4532SNeel Natu * However, if the NMI was being delivered through a task 2391091d4532SNeel Natu * gate, then the new task must start execution with NMIs 2392091d4532SNeel Natu * blocked so don't clear NMI blocking in this case. 2393160471d2SNeel Natu */ 2394091d4532SNeel Natu intr_type = idtvec_info & VMCS_INTR_T_MASK; 2395091d4532SNeel Natu if (intr_type == VMCS_INTR_T_NMI) { 2396091d4532SNeel Natu if (reason != EXIT_REASON_TASK_SWITCH) 2397e5a1d950SNeel Natu vmx_clear_nmi_blocking(vmx, vcpu); 2398091d4532SNeel Natu else 2399091d4532SNeel Natu vmx_assert_nmi_blocking(vmx, vcpu); 2400160471d2SNeel Natu } 2401091d4532SNeel Natu 2402091d4532SNeel Natu /* 2403091d4532SNeel Natu * Update VM-entry instruction length if the event being 2404091d4532SNeel Natu * delivered was a software interrupt or software exception. 2405091d4532SNeel Natu */ 2406091d4532SNeel Natu if (intr_type == VMCS_INTR_T_SWINTR || 2407091d4532SNeel Natu intr_type == VMCS_INTR_T_PRIV_SWEXCEPTION || 2408091d4532SNeel Natu intr_type == VMCS_INTR_T_SWEXCEPTION) { 24093de83862SNeel Natu vmcs_write(VMCS_ENTRY_INST_LENGTH, vmexit->inst_length); 2410318224bbSNeel Natu } 2411318224bbSNeel Natu } 2412318224bbSNeel Natu 2413318224bbSNeel Natu switch (reason) { 24143d5444c8SNeel Natu case EXIT_REASON_TASK_SWITCH: 24153d5444c8SNeel Natu ts = &vmexit->u.task_switch; 24163d5444c8SNeel Natu ts->tsssel = qual & 0xffff; 24173d5444c8SNeel Natu ts->reason = vmx_task_switch_reason(qual); 24183d5444c8SNeel Natu ts->ext = 0; 24193d5444c8SNeel Natu ts->errcode_valid = 0; 24203d5444c8SNeel Natu vmx_paging_info(&ts->paging); 24213d5444c8SNeel Natu /* 24223d5444c8SNeel Natu * If the task switch was due to a CALL, JMP, IRET, software 24233d5444c8SNeel Natu * interrupt (INT n) or software exception (INT3, INTO), 24243d5444c8SNeel Natu * then the saved %rip references the instruction that caused 24253d5444c8SNeel Natu * the task switch. The instruction length field in the VMCS 24263d5444c8SNeel Natu * is valid in this case. 24273d5444c8SNeel Natu * 24283d5444c8SNeel Natu * In all other cases (e.g., NMI, hardware exception) the 24293d5444c8SNeel Natu * saved %rip is one that would have been saved in the old TSS 24303d5444c8SNeel Natu * had the task switch completed normally so the instruction 24313d5444c8SNeel Natu * length field is not needed in this case and is explicitly 24323d5444c8SNeel Natu * set to 0. 24333d5444c8SNeel Natu */ 24343d5444c8SNeel Natu if (ts->reason == TSR_IDT_GATE) { 24353d5444c8SNeel Natu KASSERT(idtvec_info & VMCS_IDT_VEC_VALID, 2436091d4532SNeel Natu ("invalid idtvec_info %#x for IDT task switch", 24373d5444c8SNeel Natu idtvec_info)); 24383d5444c8SNeel Natu intr_type = idtvec_info & VMCS_INTR_T_MASK; 24393d5444c8SNeel Natu if (intr_type != VMCS_INTR_T_SWINTR && 24403d5444c8SNeel Natu intr_type != VMCS_INTR_T_SWEXCEPTION && 24413d5444c8SNeel Natu intr_type != VMCS_INTR_T_PRIV_SWEXCEPTION) { 24423d5444c8SNeel Natu /* Task switch triggered by external event */ 24433d5444c8SNeel Natu ts->ext = 1; 24443d5444c8SNeel Natu vmexit->inst_length = 0; 24453d5444c8SNeel Natu if (idtvec_info & VMCS_IDT_VEC_ERRCODE_VALID) { 24463d5444c8SNeel Natu ts->errcode_valid = 1; 24473d5444c8SNeel Natu ts->errcode = vmcs_idt_vectoring_err(); 24483d5444c8SNeel Natu } 24493d5444c8SNeel Natu } 24503d5444c8SNeel Natu } 24513d5444c8SNeel Natu vmexit->exitcode = VM_EXITCODE_TASK_SWITCH; 24526ac73777STycho Nightingale SDT_PROBE4(vmm, vmx, exit, taskswitch, vmx, vcpu, vmexit, ts); 24533d5444c8SNeel Natu VCPU_CTR4(vmx->vm, vcpu, "task switch reason %d, tss 0x%04x, " 24543d5444c8SNeel Natu "%s errcode 0x%016lx", ts->reason, ts->tsssel, 24553d5444c8SNeel Natu ts->ext ? "external" : "internal", 24563d5444c8SNeel Natu ((uint64_t)ts->errcode << 32) | ts->errcode_valid); 24573d5444c8SNeel Natu break; 2458366f6083SPeter Grehan case EXIT_REASON_CR_ACCESS: 2459b5aaf7b2SNeel Natu vmm_stat_incr(vmx->vm, vcpu, VMEXIT_CR_ACCESS, 1); 24606ac73777STycho Nightingale SDT_PROBE4(vmm, vmx, exit, craccess, vmx, vcpu, vmexit, qual); 2461594db002STycho Nightingale switch (qual & 0xf) { 2462594db002STycho Nightingale case 0: 2463594db002STycho Nightingale handled = vmx_emulate_cr0_access(vmx, vcpu, qual); 2464594db002STycho Nightingale break; 2465594db002STycho Nightingale case 4: 2466594db002STycho Nightingale handled = vmx_emulate_cr4_access(vmx, vcpu, qual); 2467594db002STycho Nightingale break; 2468594db002STycho Nightingale case 8: 2469594db002STycho Nightingale handled = vmx_emulate_cr8_access(vmx, vcpu, qual); 2470594db002STycho Nightingale break; 2471594db002STycho Nightingale } 2472366f6083SPeter Grehan break; 2473366f6083SPeter Grehan case EXIT_REASON_RDMSR: 2474b5aaf7b2SNeel Natu vmm_stat_incr(vmx->vm, vcpu, VMEXIT_RDMSR, 1); 2475becd9849SNeel Natu retu = false; 2476366f6083SPeter Grehan ecx = vmxctx->guest_rcx; 24772cb97c9dSNeel Natu VCPU_CTR1(vmx->vm, vcpu, "rdmsr 0x%08x", ecx); 24786ac73777STycho Nightingale SDT_PROBE4(vmm, vmx, exit, rdmsr, vmx, vcpu, vmexit, ecx); 2479c3498942SNeel Natu error = emulate_rdmsr(vmx, vcpu, ecx, &retu); 2480b42206f3SNeel Natu if (error) { 2481366f6083SPeter Grehan vmexit->exitcode = VM_EXITCODE_RDMSR; 2482366f6083SPeter Grehan vmexit->u.msr.code = ecx; 2483becd9849SNeel Natu } else if (!retu) { 2484a0efd3fbSJohn Baldwin handled = HANDLED; 2485becd9849SNeel Natu } else { 2486becd9849SNeel Natu /* Return to userspace with a valid exitcode */ 2487becd9849SNeel Natu KASSERT(vmexit->exitcode != VM_EXITCODE_BOGUS, 2488c3498942SNeel Natu ("emulate_rdmsr retu with bogus exitcode")); 2489becd9849SNeel Natu } 2490366f6083SPeter Grehan break; 2491366f6083SPeter Grehan case EXIT_REASON_WRMSR: 2492b5aaf7b2SNeel Natu vmm_stat_incr(vmx->vm, vcpu, VMEXIT_WRMSR, 1); 2493becd9849SNeel Natu retu = false; 2494366f6083SPeter Grehan eax = vmxctx->guest_rax; 2495366f6083SPeter Grehan ecx = vmxctx->guest_rcx; 2496366f6083SPeter Grehan edx = vmxctx->guest_rdx; 24972cb97c9dSNeel Natu VCPU_CTR2(vmx->vm, vcpu, "wrmsr 0x%08x value 0x%016lx", 24982cb97c9dSNeel Natu ecx, (uint64_t)edx << 32 | eax); 24996ac73777STycho Nightingale SDT_PROBE5(vmm, vmx, exit, wrmsr, vmx, vmexit, vcpu, ecx, 25006ac73777STycho Nightingale (uint64_t)edx << 32 | eax); 2501c3498942SNeel Natu error = emulate_wrmsr(vmx, vcpu, ecx, 2502becd9849SNeel Natu (uint64_t)edx << 32 | eax, &retu); 2503b42206f3SNeel Natu if (error) { 2504366f6083SPeter Grehan vmexit->exitcode = VM_EXITCODE_WRMSR; 2505366f6083SPeter Grehan vmexit->u.msr.code = ecx; 2506366f6083SPeter Grehan vmexit->u.msr.wval = (uint64_t)edx << 32 | eax; 2507becd9849SNeel Natu } else if (!retu) { 2508a0efd3fbSJohn Baldwin handled = HANDLED; 2509becd9849SNeel Natu } else { 2510becd9849SNeel Natu /* Return to userspace with a valid exitcode */ 2511becd9849SNeel Natu KASSERT(vmexit->exitcode != VM_EXITCODE_BOGUS, 2512becd9849SNeel Natu ("emulate_wrmsr retu with bogus exitcode")); 2513becd9849SNeel Natu } 2514366f6083SPeter Grehan break; 2515366f6083SPeter Grehan case EXIT_REASON_HLT: 2516f76fc5d4SNeel Natu vmm_stat_incr(vmx->vm, vcpu, VMEXIT_HLT, 1); 25176ac73777STycho Nightingale SDT_PROBE3(vmm, vmx, exit, halt, vmx, vcpu, vmexit); 2518366f6083SPeter Grehan vmexit->exitcode = VM_EXITCODE_HLT; 25193de83862SNeel Natu vmexit->u.hlt.rflags = vmcs_read(VMCS_GUEST_RFLAGS); 2520490768e2STycho Nightingale if (virtual_interrupt_delivery) 2521490768e2STycho Nightingale vmexit->u.hlt.intr_status = 2522490768e2STycho Nightingale vmcs_read(VMCS_GUEST_INTR_STATUS); 2523490768e2STycho Nightingale else 2524490768e2STycho Nightingale vmexit->u.hlt.intr_status = 0; 2525366f6083SPeter Grehan break; 2526366f6083SPeter Grehan case EXIT_REASON_MTF: 2527b5aaf7b2SNeel Natu vmm_stat_incr(vmx->vm, vcpu, VMEXIT_MTRAP, 1); 25286ac73777STycho Nightingale SDT_PROBE3(vmm, vmx, exit, mtrap, vmx, vcpu, vmexit); 2529366f6083SPeter Grehan vmexit->exitcode = VM_EXITCODE_MTRAP; 2530c9c75df4SNeel Natu vmexit->inst_length = 0; 2531366f6083SPeter Grehan break; 2532366f6083SPeter Grehan case EXIT_REASON_PAUSE: 2533b5aaf7b2SNeel Natu vmm_stat_incr(vmx->vm, vcpu, VMEXIT_PAUSE, 1); 25346ac73777STycho Nightingale SDT_PROBE3(vmm, vmx, exit, pause, vmx, vcpu, vmexit); 2535366f6083SPeter Grehan vmexit->exitcode = VM_EXITCODE_PAUSE; 2536366f6083SPeter Grehan break; 2537366f6083SPeter Grehan case EXIT_REASON_INTR_WINDOW: 2538b5aaf7b2SNeel Natu vmm_stat_incr(vmx->vm, vcpu, VMEXIT_INTR_WINDOW, 1); 25396ac73777STycho Nightingale SDT_PROBE3(vmm, vmx, exit, intrwindow, vmx, vcpu, vmexit); 2540366f6083SPeter Grehan vmx_clear_int_window_exiting(vmx, vcpu); 2541b5aaf7b2SNeel Natu return (1); 2542366f6083SPeter Grehan case EXIT_REASON_EXT_INTR: 2543366f6083SPeter Grehan /* 2544366f6083SPeter Grehan * External interrupts serve only to cause VM exits and allow 2545366f6083SPeter Grehan * the host interrupt handler to run. 2546366f6083SPeter Grehan * 2547366f6083SPeter Grehan * If this external interrupt triggers a virtual interrupt 2548366f6083SPeter Grehan * to a VM, then that state will be recorded by the 2549366f6083SPeter Grehan * host interrupt handler in the VM's softc. We will inject 2550366f6083SPeter Grehan * this virtual interrupt during the subsequent VM enter. 2551366f6083SPeter Grehan */ 2552f7d47425SNeel Natu intr_info = vmcs_read(VMCS_EXIT_INTR_INFO); 25536ac73777STycho Nightingale SDT_PROBE4(vmm, vmx, exit, interrupt, 25546ac73777STycho Nightingale vmx, vcpu, vmexit, intr_info); 2555722b6744SJohn Baldwin 2556722b6744SJohn Baldwin /* 2557722b6744SJohn Baldwin * XXX: Ignore this exit if VMCS_INTR_VALID is not set. 2558ad3e3687SJohn Baldwin * This appears to be a bug in VMware Fusion? 2559722b6744SJohn Baldwin */ 2560722b6744SJohn Baldwin if (!(intr_info & VMCS_INTR_VALID)) 2561722b6744SJohn Baldwin return (1); 2562160471d2SNeel Natu KASSERT((intr_info & VMCS_INTR_VALID) != 0 && 2563160471d2SNeel Natu (intr_info & VMCS_INTR_T_MASK) == VMCS_INTR_T_HWINTR, 2564f7d47425SNeel Natu ("VM exit interruption info invalid: %#x", intr_info)); 2565f7d47425SNeel Natu vmx_trigger_hostintr(intr_info & 0xff); 2566366f6083SPeter Grehan 2567366f6083SPeter Grehan /* 2568366f6083SPeter Grehan * This is special. We want to treat this as an 'handled' 2569366f6083SPeter Grehan * VM-exit but not increment the instruction pointer. 2570366f6083SPeter Grehan */ 2571366f6083SPeter Grehan vmm_stat_incr(vmx->vm, vcpu, VMEXIT_EXTINT, 1); 2572366f6083SPeter Grehan return (1); 2573366f6083SPeter Grehan case EXIT_REASON_NMI_WINDOW: 25746ac73777STycho Nightingale SDT_PROBE3(vmm, vmx, exit, nmiwindow, vmx, vcpu, vmexit); 2575366f6083SPeter Grehan /* Exit to allow the pending virtual NMI to be injected */ 257648b2d828SNeel Natu if (vm_nmi_pending(vmx->vm, vcpu)) 257748b2d828SNeel Natu vmx_inject_nmi(vmx, vcpu); 2578366f6083SPeter Grehan vmx_clear_nmi_window_exiting(vmx, vcpu); 257948b2d828SNeel Natu vmm_stat_incr(vmx->vm, vcpu, VMEXIT_NMI_WINDOW, 1); 2580366f6083SPeter Grehan return (1); 2581366f6083SPeter Grehan case EXIT_REASON_INOUT: 2582b5aaf7b2SNeel Natu vmm_stat_incr(vmx->vm, vcpu, VMEXIT_INOUT, 1); 2583366f6083SPeter Grehan vmexit->exitcode = VM_EXITCODE_INOUT; 2584366f6083SPeter Grehan vmexit->u.inout.bytes = (qual & 0x7) + 1; 2585d17b5104SNeel Natu vmexit->u.inout.in = in = (qual & 0x8) ? 1 : 0; 2586366f6083SPeter Grehan vmexit->u.inout.string = (qual & 0x10) ? 1 : 0; 2587366f6083SPeter Grehan vmexit->u.inout.rep = (qual & 0x20) ? 1 : 0; 2588366f6083SPeter Grehan vmexit->u.inout.port = (uint16_t)(qual >> 16); 2589366f6083SPeter Grehan vmexit->u.inout.eax = (uint32_t)(vmxctx->guest_rax); 2590d17b5104SNeel Natu if (vmexit->u.inout.string) { 2591d17b5104SNeel Natu inst_info = vmcs_read(VMCS_EXIT_INSTRUCTION_INFO); 2592d17b5104SNeel Natu vmexit->exitcode = VM_EXITCODE_INOUT_STR; 2593d17b5104SNeel Natu vis = &vmexit->u.inout_str; 2594e813a873SNeel Natu vmx_paging_info(&vis->paging); 2595d17b5104SNeel Natu vis->rflags = vmcs_read(VMCS_GUEST_RFLAGS); 2596d17b5104SNeel Natu vis->cr0 = vmcs_read(VMCS_GUEST_CR0); 2597d17b5104SNeel Natu vis->index = inout_str_index(vmx, vcpu, in); 2598d17b5104SNeel Natu vis->count = inout_str_count(vmx, vcpu, vis->inout.rep); 2599d17b5104SNeel Natu vis->addrsize = inout_str_addrsize(inst_info); 2600d17b5104SNeel Natu inout_str_seginfo(vmx, vcpu, inst_info, in, vis); 2601762fd208STycho Nightingale } 26026ac73777STycho Nightingale SDT_PROBE3(vmm, vmx, exit, inout, vmx, vcpu, vmexit); 2603366f6083SPeter Grehan break; 2604366f6083SPeter Grehan case EXIT_REASON_CPUID: 2605b5aaf7b2SNeel Natu vmm_stat_incr(vmx->vm, vcpu, VMEXIT_CPUID, 1); 26066ac73777STycho Nightingale SDT_PROBE3(vmm, vmx, exit, cpuid, vmx, vcpu, vmexit); 2607a2da7af6SNeel Natu handled = vmx_handle_cpuid(vmx->vm, vcpu, vmxctx); 2608366f6083SPeter Grehan break; 2609e5a1d950SNeel Natu case EXIT_REASON_EXCEPTION: 2610c308b23bSNeel Natu vmm_stat_incr(vmx->vm, vcpu, VMEXIT_EXCEPTION, 1); 2611e5a1d950SNeel Natu intr_info = vmcs_read(VMCS_EXIT_INTR_INFO); 2612e5a1d950SNeel Natu KASSERT((intr_info & VMCS_INTR_VALID) != 0, 2613e5a1d950SNeel Natu ("VM exit interruption info invalid: %#x", intr_info)); 2614c308b23bSNeel Natu 2615b0538143SNeel Natu intr_vec = intr_info & 0xff; 2616b0538143SNeel Natu intr_type = intr_info & VMCS_INTR_T_MASK; 2617b0538143SNeel Natu 2618e5a1d950SNeel Natu /* 2619e5a1d950SNeel Natu * If Virtual NMIs control is 1 and the VM-exit is due to a 2620e5a1d950SNeel Natu * fault encountered during the execution of IRET then we must 2621e5a1d950SNeel Natu * restore the state of "virtual-NMI blocking" before resuming 2622e5a1d950SNeel Natu * the guest. 2623e5a1d950SNeel Natu * 2624e5a1d950SNeel Natu * See "Resuming Guest Software after Handling an Exception". 2625091d4532SNeel Natu * See "Information for VM Exits Due to Vectored Events". 2626e5a1d950SNeel Natu */ 2627e5a1d950SNeel Natu if ((idtvec_info & VMCS_IDT_VEC_VALID) == 0 && 2628b0538143SNeel Natu (intr_vec != IDT_DF) && 2629e5a1d950SNeel Natu (intr_info & EXIT_QUAL_NMIUDTI) != 0) 2630e5a1d950SNeel Natu vmx_restore_nmi_blocking(vmx, vcpu); 2631c308b23bSNeel Natu 2632c308b23bSNeel Natu /* 263362fbd7c2SNeel Natu * The NMI has already been handled in vmx_exit_handle_nmi(). 2634c308b23bSNeel Natu */ 2635b0538143SNeel Natu if (intr_type == VMCS_INTR_T_NMI) 2636c308b23bSNeel Natu return (1); 2637b0538143SNeel Natu 2638b0538143SNeel Natu /* 2639b0538143SNeel Natu * Call the machine check handler by hand. Also don't reflect 2640b0538143SNeel Natu * the machine check back into the guest. 2641b0538143SNeel Natu */ 2642b0538143SNeel Natu if (intr_vec == IDT_MC) { 2643b0538143SNeel Natu VCPU_CTR0(vmx->vm, vcpu, "Vectoring to MCE handler"); 2644b0538143SNeel Natu __asm __volatile("int $18"); 2645b0538143SNeel Natu return (1); 2646b0538143SNeel Natu } 2647b0538143SNeel Natu 2648cbd03a9dSJohn Baldwin /* 2649cbd03a9dSJohn Baldwin * If the hypervisor has requested user exits for 2650cbd03a9dSJohn Baldwin * debug exceptions, bounce them out to userland. 2651cbd03a9dSJohn Baldwin */ 2652cbd03a9dSJohn Baldwin if (intr_type == VMCS_INTR_T_SWEXCEPTION && intr_vec == IDT_BP && 2653cbd03a9dSJohn Baldwin (vmx->cap[vcpu].set & (1 << VM_CAP_BPT_EXIT))) { 2654cbd03a9dSJohn Baldwin vmexit->exitcode = VM_EXITCODE_BPT; 2655cbd03a9dSJohn Baldwin vmexit->u.bpt.inst_length = vmexit->inst_length; 2656cbd03a9dSJohn Baldwin vmexit->inst_length = 0; 2657cbd03a9dSJohn Baldwin break; 2658cbd03a9dSJohn Baldwin } 2659cbd03a9dSJohn Baldwin 2660b0538143SNeel Natu if (intr_vec == IDT_PF) { 2661b0538143SNeel Natu error = vmxctx_setreg(vmxctx, VM_REG_GUEST_CR2, qual); 2662b0538143SNeel Natu KASSERT(error == 0, ("%s: vmxctx_setreg(cr2) error %d", 2663b0538143SNeel Natu __func__, error)); 2664b0538143SNeel Natu } 2665b0538143SNeel Natu 2666b0538143SNeel Natu /* 2667b0538143SNeel Natu * Software exceptions exhibit trap-like behavior. This in 2668b0538143SNeel Natu * turn requires populating the VM-entry instruction length 2669b0538143SNeel Natu * so that the %rip in the trap frame is past the INT3/INTO 2670b0538143SNeel Natu * instruction. 2671b0538143SNeel Natu */ 2672b0538143SNeel Natu if (intr_type == VMCS_INTR_T_SWEXCEPTION) 2673b0538143SNeel Natu vmcs_write(VMCS_ENTRY_INST_LENGTH, vmexit->inst_length); 2674b0538143SNeel Natu 2675b0538143SNeel Natu /* Reflect all other exceptions back into the guest */ 2676c9c75df4SNeel Natu errcode_valid = errcode = 0; 2677b0538143SNeel Natu if (intr_info & VMCS_INTR_DEL_ERRCODE) { 2678c9c75df4SNeel Natu errcode_valid = 1; 2679c9c75df4SNeel Natu errcode = vmcs_read(VMCS_EXIT_INTR_ERRCODE); 2680b0538143SNeel Natu } 2681b0538143SNeel Natu VCPU_CTR2(vmx->vm, vcpu, "Reflecting exception %d/%#x into " 2682c9c75df4SNeel Natu "the guest", intr_vec, errcode); 26836ac73777STycho Nightingale SDT_PROBE5(vmm, vmx, exit, exception, 26846ac73777STycho Nightingale vmx, vcpu, vmexit, intr_vec, errcode); 2685c9c75df4SNeel Natu error = vm_inject_exception(vmx->vm, vcpu, intr_vec, 2686c9c75df4SNeel Natu errcode_valid, errcode, 0); 2687b0538143SNeel Natu KASSERT(error == 0, ("%s: vm_inject_exception error %d", 2688b0538143SNeel Natu __func__, error)); 2689b0538143SNeel Natu return (1); 2690b0538143SNeel Natu 2691cd942e0fSPeter Grehan case EXIT_REASON_EPT_FAULT: 2692318224bbSNeel Natu /* 2693318224bbSNeel Natu * If 'gpa' lies within the address space allocated to 2694318224bbSNeel Natu * memory then this must be a nested page fault otherwise 2695318224bbSNeel Natu * this must be an instruction that accesses MMIO space. 2696318224bbSNeel Natu */ 2697a2da7af6SNeel Natu gpa = vmcs_gpa(); 26989b1aa8d6SNeel Natu if (vm_mem_allocated(vmx->vm, vcpu, gpa) || 2699159dd56fSNeel Natu apic_access_fault(vmx, vcpu, gpa)) { 2700cd942e0fSPeter Grehan vmexit->exitcode = VM_EXITCODE_PAGING; 2701d087a399SNeel Natu vmexit->inst_length = 0; 270213ec9371SPeter Grehan vmexit->u.paging.gpa = gpa; 2703318224bbSNeel Natu vmexit->u.paging.fault_type = ept_fault_type(qual); 2704bf73979dSNeel Natu vmm_stat_incr(vmx->vm, vcpu, VMEXIT_NESTED_FAULT, 1); 27056ac73777STycho Nightingale SDT_PROBE5(vmm, vmx, exit, nestedfault, 27066ac73777STycho Nightingale vmx, vcpu, vmexit, gpa, qual); 2707318224bbSNeel Natu } else if (ept_emulation_fault(qual)) { 2708e4c8a13dSNeel Natu vmexit_inst_emul(vmexit, gpa, vmcs_gla()); 2709bf73979dSNeel Natu vmm_stat_incr(vmx->vm, vcpu, VMEXIT_INST_EMUL, 1); 27106ac73777STycho Nightingale SDT_PROBE4(vmm, vmx, exit, mmiofault, 27116ac73777STycho Nightingale vmx, vcpu, vmexit, gpa); 2712a2da7af6SNeel Natu } 2713e5a1d950SNeel Natu /* 2714e5a1d950SNeel Natu * If Virtual NMIs control is 1 and the VM-exit is due to an 2715e5a1d950SNeel Natu * EPT fault during the execution of IRET then we must restore 2716e5a1d950SNeel Natu * the state of "virtual-NMI blocking" before resuming. 2717e5a1d950SNeel Natu * 2718e5a1d950SNeel Natu * See description of "NMI unblocking due to IRET" in 2719e5a1d950SNeel Natu * "Exit Qualification for EPT Violations". 2720e5a1d950SNeel Natu */ 2721e5a1d950SNeel Natu if ((idtvec_info & VMCS_IDT_VEC_VALID) == 0 && 2722e5a1d950SNeel Natu (qual & EXIT_QUAL_NMIUDTI) != 0) 2723e5a1d950SNeel Natu vmx_restore_nmi_blocking(vmx, vcpu); 2724cd942e0fSPeter Grehan break; 272530b94db8SNeel Natu case EXIT_REASON_VIRTUALIZED_EOI: 272630b94db8SNeel Natu vmexit->exitcode = VM_EXITCODE_IOAPIC_EOI; 272730b94db8SNeel Natu vmexit->u.ioapic_eoi.vector = qual & 0xFF; 27286ac73777STycho Nightingale SDT_PROBE3(vmm, vmx, exit, eoi, vmx, vcpu, vmexit); 272930b94db8SNeel Natu vmexit->inst_length = 0; /* trap-like */ 273030b94db8SNeel Natu break; 273188c4b8d1SNeel Natu case EXIT_REASON_APIC_ACCESS: 27326ac73777STycho Nightingale SDT_PROBE3(vmm, vmx, exit, apicaccess, vmx, vcpu, vmexit); 273388c4b8d1SNeel Natu handled = vmx_handle_apic_access(vmx, vcpu, vmexit); 273488c4b8d1SNeel Natu break; 273588c4b8d1SNeel Natu case EXIT_REASON_APIC_WRITE: 273688c4b8d1SNeel Natu /* 273788c4b8d1SNeel Natu * APIC-write VM exit is trap-like so the %rip is already 273888c4b8d1SNeel Natu * pointing to the next instruction. 273988c4b8d1SNeel Natu */ 274088c4b8d1SNeel Natu vmexit->inst_length = 0; 274188c4b8d1SNeel Natu vlapic = vm_lapic(vmx->vm, vcpu); 27426ac73777STycho Nightingale SDT_PROBE4(vmm, vmx, exit, apicwrite, 27436ac73777STycho Nightingale vmx, vcpu, vmexit, vlapic); 2744159dd56fSNeel Natu handled = vmx_handle_apic_write(vmx, vcpu, vlapic, qual); 274588c4b8d1SNeel Natu break; 2746abb023fbSJohn Baldwin case EXIT_REASON_XSETBV: 27476ac73777STycho Nightingale SDT_PROBE3(vmm, vmx, exit, xsetbv, vmx, vcpu, vmexit); 2748a0efd3fbSJohn Baldwin handled = vmx_emulate_xsetbv(vmx, vcpu, vmexit); 2749abb023fbSJohn Baldwin break; 275065145c7fSNeel Natu case EXIT_REASON_MONITOR: 27516ac73777STycho Nightingale SDT_PROBE3(vmm, vmx, exit, monitor, vmx, vcpu, vmexit); 275265145c7fSNeel Natu vmexit->exitcode = VM_EXITCODE_MONITOR; 275365145c7fSNeel Natu break; 275465145c7fSNeel Natu case EXIT_REASON_MWAIT: 27556ac73777STycho Nightingale SDT_PROBE3(vmm, vmx, exit, mwait, vmx, vcpu, vmexit); 275665145c7fSNeel Natu vmexit->exitcode = VM_EXITCODE_MWAIT; 275765145c7fSNeel Natu break; 27581bc51badSMichael Reifenberger case EXIT_REASON_TPR: 27591bc51badSMichael Reifenberger vlapic = vm_lapic(vmx->vm, vcpu); 27601bc51badSMichael Reifenberger vlapic_sync_tpr(vlapic); 27611bc51badSMichael Reifenberger vmexit->inst_length = 0; 27621bc51badSMichael Reifenberger handled = HANDLED; 27631bc51badSMichael Reifenberger break; 276427d26457SAndrew Turner case EXIT_REASON_VMCALL: 276527d26457SAndrew Turner case EXIT_REASON_VMCLEAR: 276627d26457SAndrew Turner case EXIT_REASON_VMLAUNCH: 276727d26457SAndrew Turner case EXIT_REASON_VMPTRLD: 276827d26457SAndrew Turner case EXIT_REASON_VMPTRST: 276927d26457SAndrew Turner case EXIT_REASON_VMREAD: 277027d26457SAndrew Turner case EXIT_REASON_VMRESUME: 277127d26457SAndrew Turner case EXIT_REASON_VMWRITE: 277227d26457SAndrew Turner case EXIT_REASON_VMXOFF: 277327d26457SAndrew Turner case EXIT_REASON_VMXON: 277427d26457SAndrew Turner SDT_PROBE3(vmm, vmx, exit, vminsn, vmx, vcpu, vmexit); 277527d26457SAndrew Turner vmexit->exitcode = VM_EXITCODE_VMINSN; 277627d26457SAndrew Turner break; 2777366f6083SPeter Grehan default: 27786ac73777STycho Nightingale SDT_PROBE4(vmm, vmx, exit, unknown, 27796ac73777STycho Nightingale vmx, vcpu, vmexit, reason); 2780b5aaf7b2SNeel Natu vmm_stat_incr(vmx->vm, vcpu, VMEXIT_UNKNOWN, 1); 2781366f6083SPeter Grehan break; 2782366f6083SPeter Grehan } 2783366f6083SPeter Grehan 2784366f6083SPeter Grehan if (handled) { 2785366f6083SPeter Grehan /* 2786366f6083SPeter Grehan * It is possible that control is returned to userland 2787366f6083SPeter Grehan * even though we were able to handle the VM exit in the 2788eeefa4e4SNeel Natu * kernel. 2789366f6083SPeter Grehan * 2790366f6083SPeter Grehan * In such a case we want to make sure that the userland 2791366f6083SPeter Grehan * restarts guest execution at the instruction *after* 2792366f6083SPeter Grehan * the one we just processed. Therefore we update the 2793366f6083SPeter Grehan * guest rip in the VMCS and in 'vmexit'. 2794366f6083SPeter Grehan */ 2795366f6083SPeter Grehan vmexit->rip += vmexit->inst_length; 2796366f6083SPeter Grehan vmexit->inst_length = 0; 27973de83862SNeel Natu vmcs_write(VMCS_GUEST_RIP, vmexit->rip); 2798366f6083SPeter Grehan } else { 2799366f6083SPeter Grehan if (vmexit->exitcode == VM_EXITCODE_BOGUS) { 2800366f6083SPeter Grehan /* 2801366f6083SPeter Grehan * If this VM exit was not claimed by anybody then 2802366f6083SPeter Grehan * treat it as a generic VMX exit. 2803366f6083SPeter Grehan */ 2804366f6083SPeter Grehan vmexit->exitcode = VM_EXITCODE_VMX; 28050492757cSNeel Natu vmexit->u.vmx.status = VM_SUCCESS; 2806c308b23bSNeel Natu vmexit->u.vmx.inst_type = 0; 2807c308b23bSNeel Natu vmexit->u.vmx.inst_error = 0; 2808366f6083SPeter Grehan } else { 2809366f6083SPeter Grehan /* 2810366f6083SPeter Grehan * The exitcode and collateral have been populated. 2811366f6083SPeter Grehan * The VM exit will be processed further in userland. 2812366f6083SPeter Grehan */ 2813366f6083SPeter Grehan } 2814366f6083SPeter Grehan } 28156ac73777STycho Nightingale 28166ac73777STycho Nightingale SDT_PROBE4(vmm, vmx, exit, return, 28176ac73777STycho Nightingale vmx, vcpu, vmexit, handled); 2818366f6083SPeter Grehan return (handled); 2819366f6083SPeter Grehan } 2820366f6083SPeter Grehan 282140487465SNeel Natu static __inline void 28220492757cSNeel Natu vmx_exit_inst_error(struct vmxctx *vmxctx, int rc, struct vm_exit *vmexit) 28230492757cSNeel Natu { 28240492757cSNeel Natu 28250492757cSNeel Natu KASSERT(vmxctx->inst_fail_status != VM_SUCCESS, 28260492757cSNeel Natu ("vmx_exit_inst_error: invalid inst_fail_status %d", 28270492757cSNeel Natu vmxctx->inst_fail_status)); 28280492757cSNeel Natu 28290492757cSNeel Natu vmexit->inst_length = 0; 28300492757cSNeel Natu vmexit->exitcode = VM_EXITCODE_VMX; 28310492757cSNeel Natu vmexit->u.vmx.status = vmxctx->inst_fail_status; 28320492757cSNeel Natu vmexit->u.vmx.inst_error = vmcs_instruction_error(); 28330492757cSNeel Natu vmexit->u.vmx.exit_reason = ~0; 28340492757cSNeel Natu vmexit->u.vmx.exit_qualification = ~0; 28350492757cSNeel Natu 28360492757cSNeel Natu switch (rc) { 28370492757cSNeel Natu case VMX_VMRESUME_ERROR: 28380492757cSNeel Natu case VMX_VMLAUNCH_ERROR: 28390492757cSNeel Natu vmexit->u.vmx.inst_type = rc; 28400492757cSNeel Natu break; 28410492757cSNeel Natu default: 28420492757cSNeel Natu panic("vm_exit_inst_error: vmx_enter_guest returned %d", rc); 28430492757cSNeel Natu } 28440492757cSNeel Natu } 28450492757cSNeel Natu 284662fbd7c2SNeel Natu /* 284762fbd7c2SNeel Natu * If the NMI-exiting VM execution control is set to '1' then an NMI in 284862fbd7c2SNeel Natu * non-root operation causes a VM-exit. NMI blocking is in effect so it is 284962fbd7c2SNeel Natu * sufficient to simply vector to the NMI handler via a software interrupt. 285062fbd7c2SNeel Natu * However, this must be done before maskable interrupts are enabled 285162fbd7c2SNeel Natu * otherwise the "iret" issued by an interrupt handler will incorrectly 285262fbd7c2SNeel Natu * clear NMI blocking. 285362fbd7c2SNeel Natu */ 285462fbd7c2SNeel Natu static __inline void 285562fbd7c2SNeel Natu vmx_exit_handle_nmi(struct vmx *vmx, int vcpuid, struct vm_exit *vmexit) 285662fbd7c2SNeel Natu { 285762fbd7c2SNeel Natu uint32_t intr_info; 285862fbd7c2SNeel Natu 285962fbd7c2SNeel Natu KASSERT((read_rflags() & PSL_I) == 0, ("interrupts enabled")); 286062fbd7c2SNeel Natu 286162fbd7c2SNeel Natu if (vmexit->u.vmx.exit_reason != EXIT_REASON_EXCEPTION) 286262fbd7c2SNeel Natu return; 286362fbd7c2SNeel Natu 286462fbd7c2SNeel Natu intr_info = vmcs_read(VMCS_EXIT_INTR_INFO); 286562fbd7c2SNeel Natu KASSERT((intr_info & VMCS_INTR_VALID) != 0, 286662fbd7c2SNeel Natu ("VM exit interruption info invalid: %#x", intr_info)); 286762fbd7c2SNeel Natu 286862fbd7c2SNeel Natu if ((intr_info & VMCS_INTR_T_MASK) == VMCS_INTR_T_NMI) { 286962fbd7c2SNeel Natu KASSERT((intr_info & 0xff) == IDT_NMI, ("VM exit due " 287062fbd7c2SNeel Natu "to NMI has invalid vector: %#x", intr_info)); 287162fbd7c2SNeel Natu VCPU_CTR0(vmx->vm, vcpuid, "Vectoring to NMI handler"); 287262fbd7c2SNeel Natu __asm __volatile("int $2"); 287362fbd7c2SNeel Natu } 287462fbd7c2SNeel Natu } 287562fbd7c2SNeel Natu 287665eefbe4SJohn Baldwin static __inline void 287765eefbe4SJohn Baldwin vmx_dr_enter_guest(struct vmxctx *vmxctx) 287865eefbe4SJohn Baldwin { 287965eefbe4SJohn Baldwin register_t rflags; 288065eefbe4SJohn Baldwin 288165eefbe4SJohn Baldwin /* Save host control debug registers. */ 288265eefbe4SJohn Baldwin vmxctx->host_dr7 = rdr7(); 288365eefbe4SJohn Baldwin vmxctx->host_debugctl = rdmsr(MSR_DEBUGCTLMSR); 288465eefbe4SJohn Baldwin 288565eefbe4SJohn Baldwin /* 288665eefbe4SJohn Baldwin * Disable debugging in DR7 and DEBUGCTL to avoid triggering 288765eefbe4SJohn Baldwin * exceptions in the host based on the guest DRx values. The 288865eefbe4SJohn Baldwin * guest DR7 and DEBUGCTL are saved/restored in the VMCS. 288965eefbe4SJohn Baldwin */ 289065eefbe4SJohn Baldwin load_dr7(0); 289165eefbe4SJohn Baldwin wrmsr(MSR_DEBUGCTLMSR, 0); 289265eefbe4SJohn Baldwin 289365eefbe4SJohn Baldwin /* 289465eefbe4SJohn Baldwin * Disable single stepping the kernel to avoid corrupting the 289565eefbe4SJohn Baldwin * guest DR6. A debugger might still be able to corrupt the 289665eefbe4SJohn Baldwin * guest DR6 by setting a breakpoint after this point and then 289765eefbe4SJohn Baldwin * single stepping. 289865eefbe4SJohn Baldwin */ 289965eefbe4SJohn Baldwin rflags = read_rflags(); 290065eefbe4SJohn Baldwin vmxctx->host_tf = rflags & PSL_T; 290165eefbe4SJohn Baldwin write_rflags(rflags & ~PSL_T); 290265eefbe4SJohn Baldwin 290365eefbe4SJohn Baldwin /* Save host debug registers. */ 290465eefbe4SJohn Baldwin vmxctx->host_dr0 = rdr0(); 290565eefbe4SJohn Baldwin vmxctx->host_dr1 = rdr1(); 290665eefbe4SJohn Baldwin vmxctx->host_dr2 = rdr2(); 290765eefbe4SJohn Baldwin vmxctx->host_dr3 = rdr3(); 290865eefbe4SJohn Baldwin vmxctx->host_dr6 = rdr6(); 290965eefbe4SJohn Baldwin 291065eefbe4SJohn Baldwin /* Restore guest debug registers. */ 291165eefbe4SJohn Baldwin load_dr0(vmxctx->guest_dr0); 291265eefbe4SJohn Baldwin load_dr1(vmxctx->guest_dr1); 291365eefbe4SJohn Baldwin load_dr2(vmxctx->guest_dr2); 291465eefbe4SJohn Baldwin load_dr3(vmxctx->guest_dr3); 291565eefbe4SJohn Baldwin load_dr6(vmxctx->guest_dr6); 291665eefbe4SJohn Baldwin } 291765eefbe4SJohn Baldwin 291865eefbe4SJohn Baldwin static __inline void 291965eefbe4SJohn Baldwin vmx_dr_leave_guest(struct vmxctx *vmxctx) 292065eefbe4SJohn Baldwin { 292165eefbe4SJohn Baldwin 292265eefbe4SJohn Baldwin /* Save guest debug registers. */ 292365eefbe4SJohn Baldwin vmxctx->guest_dr0 = rdr0(); 292465eefbe4SJohn Baldwin vmxctx->guest_dr1 = rdr1(); 292565eefbe4SJohn Baldwin vmxctx->guest_dr2 = rdr2(); 292665eefbe4SJohn Baldwin vmxctx->guest_dr3 = rdr3(); 292765eefbe4SJohn Baldwin vmxctx->guest_dr6 = rdr6(); 292865eefbe4SJohn Baldwin 292965eefbe4SJohn Baldwin /* 293065eefbe4SJohn Baldwin * Restore host debug registers. Restore DR7, DEBUGCTL, and 293165eefbe4SJohn Baldwin * PSL_T last. 293265eefbe4SJohn Baldwin */ 293365eefbe4SJohn Baldwin load_dr0(vmxctx->host_dr0); 293465eefbe4SJohn Baldwin load_dr1(vmxctx->host_dr1); 293565eefbe4SJohn Baldwin load_dr2(vmxctx->host_dr2); 293665eefbe4SJohn Baldwin load_dr3(vmxctx->host_dr3); 293765eefbe4SJohn Baldwin load_dr6(vmxctx->host_dr6); 293865eefbe4SJohn Baldwin wrmsr(MSR_DEBUGCTLMSR, vmxctx->host_debugctl); 293965eefbe4SJohn Baldwin load_dr7(vmxctx->host_dr7); 294065eefbe4SJohn Baldwin write_rflags(read_rflags() | vmxctx->host_tf); 294165eefbe4SJohn Baldwin } 294265eefbe4SJohn Baldwin 29438e2cbc56SMark Johnston static __inline void 29448e2cbc56SMark Johnston vmx_pmap_activate(struct vmx *vmx, pmap_t pmap) 29458e2cbc56SMark Johnston { 29468e2cbc56SMark Johnston long eptgen; 29478e2cbc56SMark Johnston int cpu; 29488e2cbc56SMark Johnston 29498e2cbc56SMark Johnston cpu = curcpu; 29508e2cbc56SMark Johnston 29518e2cbc56SMark Johnston CPU_SET_ATOMIC(cpu, &pmap->pm_active); 2952*6f5a9606SMark Johnston smr_enter(pmap->pm_eptsmr); 29538e2cbc56SMark Johnston eptgen = atomic_load_long(&pmap->pm_eptgen); 29548e2cbc56SMark Johnston if (eptgen != vmx->eptgen[cpu]) { 29558e2cbc56SMark Johnston vmx->eptgen[cpu] = eptgen; 29568e2cbc56SMark Johnston invept(INVEPT_TYPE_SINGLE_CONTEXT, 29578e2cbc56SMark Johnston (struct invept_desc){ .eptp = vmx->eptp, ._res = 0 }); 29588e2cbc56SMark Johnston } 29598e2cbc56SMark Johnston } 29608e2cbc56SMark Johnston 29618e2cbc56SMark Johnston static __inline void 29628e2cbc56SMark Johnston vmx_pmap_deactivate(struct vmx *vmx, pmap_t pmap) 29638e2cbc56SMark Johnston { 2964*6f5a9606SMark Johnston smr_exit(pmap->pm_eptsmr); 29658e2cbc56SMark Johnston CPU_CLR_ATOMIC(curcpu, &pmap->pm_active); 29668e2cbc56SMark Johnston } 29678e2cbc56SMark Johnston 29680492757cSNeel Natu static int 29692ce12423SNeel Natu vmx_run(void *arg, int vcpu, register_t rip, pmap_t pmap, 2970248e6799SNeel Natu struct vm_eventinfo *evinfo) 29710492757cSNeel Natu { 29720492757cSNeel Natu int rc, handled, launched; 2973366f6083SPeter Grehan struct vmx *vmx; 29745b8a8cd1SNeel Natu struct vm *vm; 2975366f6083SPeter Grehan struct vmxctx *vmxctx; 2976366f6083SPeter Grehan struct vmcs *vmcs; 297798ed632cSNeel Natu struct vm_exit *vmexit; 2978de5ea6b6SNeel Natu struct vlapic *vlapic; 297979c59630SNeel Natu uint32_t exit_reason; 2980b843f9beSJohn Baldwin struct region_descriptor gdtr, idtr; 2981b843f9beSJohn Baldwin uint16_t ldt_sel; 2982366f6083SPeter Grehan 2983366f6083SPeter Grehan vmx = arg; 29845b8a8cd1SNeel Natu vm = vmx->vm; 2985366f6083SPeter Grehan vmcs = &vmx->vmcs[vcpu]; 2986366f6083SPeter Grehan vmxctx = &vmx->ctx[vcpu]; 29875b8a8cd1SNeel Natu vlapic = vm_lapic(vm, vcpu); 29885b8a8cd1SNeel Natu vmexit = vm_exitinfo(vm, vcpu); 29890492757cSNeel Natu launched = 0; 299098ed632cSNeel Natu 2991318224bbSNeel Natu KASSERT(vmxctx->pmap == pmap, 2992318224bbSNeel Natu ("pmap %p different than ctx pmap %p", pmap, vmxctx->pmap)); 2993318224bbSNeel Natu 2994c3498942SNeel Natu vmx_msr_guest_enter(vmx, vcpu); 2995c3498942SNeel Natu 2996366f6083SPeter Grehan VMPTRLD(vmcs); 2997366f6083SPeter Grehan 2998366f6083SPeter Grehan /* 2999366f6083SPeter Grehan * XXX 3000366f6083SPeter Grehan * We do this every time because we may setup the virtual machine 3001366f6083SPeter Grehan * from a different process than the one that actually runs it. 3002366f6083SPeter Grehan * 3003366f6083SPeter Grehan * If the life of a virtual machine was spent entirely in the context 3004c847a506SNeel Natu * of a single process we could do this once in vmx_vminit(). 3005366f6083SPeter Grehan */ 30063de83862SNeel Natu vmcs_write(VMCS_HOST_CR3, rcr3()); 3007366f6083SPeter Grehan 30082ce12423SNeel Natu vmcs_write(VMCS_GUEST_RIP, rip); 3009953c2c47SNeel Natu vmx_set_pcpu_defaults(vmx, vcpu, pmap); 3010366f6083SPeter Grehan do { 30112ce12423SNeel Natu KASSERT(vmcs_guest_rip() == rip, ("%s: vmcs guest rip mismatch " 30122ce12423SNeel Natu "%#lx/%#lx", __func__, vmcs_guest_rip(), rip)); 301340487465SNeel Natu 30142ce12423SNeel Natu handled = UNHANDLED; 30150492757cSNeel Natu /* 30160492757cSNeel Natu * Interrupts are disabled from this point on until the 30170492757cSNeel Natu * guest starts executing. This is done for the following 30180492757cSNeel Natu * reasons: 30190492757cSNeel Natu * 30200492757cSNeel Natu * If an AST is asserted on this thread after the check below, 30210492757cSNeel Natu * then the IPI_AST notification will not be lost, because it 30220492757cSNeel Natu * will cause a VM exit due to external interrupt as soon as 30230492757cSNeel Natu * the guest state is loaded. 30240492757cSNeel Natu * 30250492757cSNeel Natu * A posted interrupt after 'vmx_inject_interrupts()' will 30260492757cSNeel Natu * not be "lost" because it will be held pending in the host 30270492757cSNeel Natu * APIC because interrupts are disabled. The pending interrupt 30280492757cSNeel Natu * will be recognized as soon as the guest state is loaded. 30290492757cSNeel Natu * 30300492757cSNeel Natu * The same reasoning applies to the IPI generated by 30310492757cSNeel Natu * pmap_invalidate_ept(). 30320492757cSNeel Natu */ 30330492757cSNeel Natu disable_intr(); 30342ce12423SNeel Natu vmx_inject_interrupts(vmx, vcpu, vlapic, rip); 3035091d4532SNeel Natu 3036091d4532SNeel Natu /* 3037091d4532SNeel Natu * Check for vcpu suspension after injecting events because 3038091d4532SNeel Natu * vmx_inject_interrupts() can suspend the vcpu due to a 3039091d4532SNeel Natu * triple fault. 3040091d4532SNeel Natu */ 3041248e6799SNeel Natu if (vcpu_suspended(evinfo)) { 30420492757cSNeel Natu enable_intr(); 30432ce12423SNeel Natu vm_exit_suspended(vmx->vm, vcpu, rip); 30440492757cSNeel Natu break; 30450492757cSNeel Natu } 30460492757cSNeel Natu 3047248e6799SNeel Natu if (vcpu_rendezvous_pending(evinfo)) { 30485b8a8cd1SNeel Natu enable_intr(); 30492ce12423SNeel Natu vm_exit_rendezvous(vmx->vm, vcpu, rip); 30505b8a8cd1SNeel Natu break; 30515b8a8cd1SNeel Natu } 30525b8a8cd1SNeel Natu 3053248e6799SNeel Natu if (vcpu_reqidle(evinfo)) { 3054248e6799SNeel Natu enable_intr(); 3055248e6799SNeel Natu vm_exit_reqidle(vmx->vm, vcpu, rip); 3056248e6799SNeel Natu break; 3057248e6799SNeel Natu } 3058248e6799SNeel Natu 3059f008d157SNeel Natu if (vcpu_should_yield(vm, vcpu)) { 3060b15a09c0SNeel Natu enable_intr(); 30612ce12423SNeel Natu vm_exit_astpending(vmx->vm, vcpu, rip); 30622ce12423SNeel Natu vmx_astpending_trace(vmx, vcpu, rip); 306340487465SNeel Natu handled = HANDLED; 3064b15a09c0SNeel Natu break; 3065b15a09c0SNeel Natu } 3066b15a09c0SNeel Natu 3067fc276d92SJohn Baldwin if (vcpu_debugged(vm, vcpu)) { 3068fc276d92SJohn Baldwin enable_intr(); 3069fc276d92SJohn Baldwin vm_exit_debug(vmx->vm, vcpu, rip); 3070fc276d92SJohn Baldwin break; 3071fc276d92SJohn Baldwin } 3072fc276d92SJohn Baldwin 3073b843f9beSJohn Baldwin /* 30741bc51badSMichael Reifenberger * If TPR Shadowing is enabled, the TPR Threshold 30751bc51badSMichael Reifenberger * must be updated right before entering the guest. 30761bc51badSMichael Reifenberger */ 30771bc51badSMichael Reifenberger if (tpr_shadowing && !virtual_interrupt_delivery) { 30781bc51badSMichael Reifenberger if ((vmx->cap[vcpu].proc_ctls & PROCBASED_USE_TPR_SHADOW) != 0) { 30791bc51badSMichael Reifenberger vmcs_write(VMCS_TPR_THRESHOLD, vlapic_get_cr8(vlapic)); 30801bc51badSMichael Reifenberger } 30811bc51badSMichael Reifenberger } 30821bc51badSMichael Reifenberger 30831bc51badSMichael Reifenberger /* 3084b843f9beSJohn Baldwin * VM exits restore the base address but not the 3085b843f9beSJohn Baldwin * limits of GDTR and IDTR. The VMCS only stores the 3086b843f9beSJohn Baldwin * base address, so VM exits set the limits to 0xffff. 3087b843f9beSJohn Baldwin * Save and restore the full GDTR and IDTR to restore 3088b843f9beSJohn Baldwin * the limits. 3089b843f9beSJohn Baldwin * 3090b843f9beSJohn Baldwin * The VMCS does not save the LDTR at all, and VM 3091b843f9beSJohn Baldwin * exits clear LDTR as if a NULL selector were loaded. 3092b843f9beSJohn Baldwin * The userspace hypervisor probably doesn't use a 3093b843f9beSJohn Baldwin * LDT, but save and restore it to be safe. 3094b843f9beSJohn Baldwin */ 3095b843f9beSJohn Baldwin sgdt(&gdtr); 3096b843f9beSJohn Baldwin sidt(&idtr); 3097b843f9beSJohn Baldwin ldt_sel = sldt(); 3098b843f9beSJohn Baldwin 3099f5f5f1e7SPeter Grehan /* 3100f5f5f1e7SPeter Grehan * The TSC_AUX MSR must be saved/restored while interrupts 3101f5f5f1e7SPeter Grehan * are disabled so that it is not possible for the guest 3102f5f5f1e7SPeter Grehan * TSC_AUX MSR value to be overwritten by the resume 3103f5f5f1e7SPeter Grehan * portion of the IPI_SUSPEND codepath. This is why the 3104f5f5f1e7SPeter Grehan * transition of this MSR is handled separately from those 3105f5f5f1e7SPeter Grehan * handled by vmx_msr_guest_{enter,exit}(), which are ok to 3106f5f5f1e7SPeter Grehan * be transitioned with preemption disabled but interrupts 3107f5f5f1e7SPeter Grehan * enabled. 3108f5f5f1e7SPeter Grehan * 3109f5f5f1e7SPeter Grehan * These vmx_msr_guest_{enter,exit}_tsc_aux() calls can be 3110f5f5f1e7SPeter Grehan * anywhere in this loop so long as they happen with 3111f5f5f1e7SPeter Grehan * interrupts disabled. This location is chosen for 3112f5f5f1e7SPeter Grehan * simplicity. 3113f5f5f1e7SPeter Grehan */ 3114f5f5f1e7SPeter Grehan vmx_msr_guest_enter_tsc_aux(vmx, vcpu); 3115f5f5f1e7SPeter Grehan 311665eefbe4SJohn Baldwin vmx_dr_enter_guest(vmxctx); 311779c59630SNeel Natu 31188e2cbc56SMark Johnston /* 31198e2cbc56SMark Johnston * Mark the EPT as active on this host CPU and invalidate 31208e2cbc56SMark Johnston * EPTP-tagged TLB entries if required. 31218e2cbc56SMark Johnston */ 31228e2cbc56SMark Johnston vmx_pmap_activate(vmx, pmap); 31238e2cbc56SMark Johnston 31248e2cbc56SMark Johnston vmx_run_trace(vmx, vcpu); 31258e2cbc56SMark Johnston rc = vmx_enter_guest(vmxctx, vmx, launched); 31268e2cbc56SMark Johnston 31278e2cbc56SMark Johnston vmx_pmap_deactivate(vmx, pmap); 31288e2cbc56SMark Johnston vmx_dr_leave_guest(vmxctx); 3129f5f5f1e7SPeter Grehan vmx_msr_guest_exit_tsc_aux(vmx, vcpu); 3130f5f5f1e7SPeter Grehan 3131b843f9beSJohn Baldwin bare_lgdt(&gdtr); 3132b843f9beSJohn Baldwin lidt(&idtr); 3133b843f9beSJohn Baldwin lldt(ldt_sel); 3134b843f9beSJohn Baldwin 313579c59630SNeel Natu /* Collect some information for VM exit processing */ 313679c59630SNeel Natu vmexit->rip = rip = vmcs_guest_rip(); 313779c59630SNeel Natu vmexit->inst_length = vmexit_instruction_length(); 313879c59630SNeel Natu vmexit->u.vmx.exit_reason = exit_reason = vmcs_exit_reason(); 313979c59630SNeel Natu vmexit->u.vmx.exit_qualification = vmcs_exit_qualification(); 314079c59630SNeel Natu 31412ce12423SNeel Natu /* Update 'nextrip' */ 31422ce12423SNeel Natu vmx->state[vcpu].nextrip = rip; 31432ce12423SNeel Natu 31440492757cSNeel Natu if (rc == VMX_GUEST_VMEXIT) { 314562fbd7c2SNeel Natu vmx_exit_handle_nmi(vmx, vcpu, vmexit); 314662fbd7c2SNeel Natu enable_intr(); 31470492757cSNeel Natu handled = vmx_exit_process(vmx, vcpu, vmexit); 31480492757cSNeel Natu } else { 314962fbd7c2SNeel Natu enable_intr(); 315040487465SNeel Natu vmx_exit_inst_error(vmxctx, rc, vmexit); 3151eeefa4e4SNeel Natu } 315262fbd7c2SNeel Natu launched = 1; 315379c59630SNeel Natu vmx_exit_trace(vmx, vcpu, rip, exit_reason, handled); 31542ce12423SNeel Natu rip = vmexit->rip; 3155eeefa4e4SNeel Natu } while (handled); 3156366f6083SPeter Grehan 3157366f6083SPeter Grehan /* 3158366f6083SPeter Grehan * If a VM exit has been handled then the exitcode must be BOGUS 3159366f6083SPeter Grehan * If a VM exit is not handled then the exitcode must not be BOGUS 3160366f6083SPeter Grehan */ 3161366f6083SPeter Grehan if ((handled && vmexit->exitcode != VM_EXITCODE_BOGUS) || 3162366f6083SPeter Grehan (!handled && vmexit->exitcode == VM_EXITCODE_BOGUS)) { 3163366f6083SPeter Grehan panic("Mismatch between handled (%d) and exitcode (%d)", 3164366f6083SPeter Grehan handled, vmexit->exitcode); 3165366f6083SPeter Grehan } 3166366f6083SPeter Grehan 3167b5aaf7b2SNeel Natu if (!handled) 31685b8a8cd1SNeel Natu vmm_stat_incr(vm, vcpu, VMEXIT_USERSPACE, 1); 3169b5aaf7b2SNeel Natu 31705b8a8cd1SNeel Natu VCPU_CTR1(vm, vcpu, "returning from vmx_run: exitcode %d", 31710492757cSNeel Natu vmexit->exitcode); 3172366f6083SPeter Grehan 3173366f6083SPeter Grehan VMCLEAR(vmcs); 3174c3498942SNeel Natu vmx_msr_guest_exit(vmx, vcpu); 3175c3498942SNeel Natu 3176366f6083SPeter Grehan return (0); 3177366f6083SPeter Grehan } 3178366f6083SPeter Grehan 3179366f6083SPeter Grehan static void 3180366f6083SPeter Grehan vmx_vmcleanup(void *arg) 3181366f6083SPeter Grehan { 318263c9389aSNeel Natu int i; 3183366f6083SPeter Grehan struct vmx *vmx = arg; 3184a488c9c9SRodney W. Grimes uint16_t maxcpus; 3185366f6083SPeter Grehan 3186159dd56fSNeel Natu if (apic_access_virtualization(vmx, 0)) 318788c4b8d1SNeel Natu vm_unmap_mmio(vmx->vm, DEFAULT_APIC_BASE, PAGE_SIZE); 318888c4b8d1SNeel Natu 3189a488c9c9SRodney W. Grimes maxcpus = vm_get_maxcpus(vmx->vm); 3190a488c9c9SRodney W. Grimes for (i = 0; i < maxcpus; i++) 319145e51299SNeel Natu vpid_free(vmx->state[i].vpid); 319245e51299SNeel Natu 3193366f6083SPeter Grehan free(vmx, M_VMX); 3194366f6083SPeter Grehan 3195366f6083SPeter Grehan return; 3196366f6083SPeter Grehan } 3197366f6083SPeter Grehan 3198366f6083SPeter Grehan static register_t * 3199366f6083SPeter Grehan vmxctx_regptr(struct vmxctx *vmxctx, int reg) 3200366f6083SPeter Grehan { 3201366f6083SPeter Grehan 3202366f6083SPeter Grehan switch (reg) { 3203366f6083SPeter Grehan case VM_REG_GUEST_RAX: 3204366f6083SPeter Grehan return (&vmxctx->guest_rax); 3205366f6083SPeter Grehan case VM_REG_GUEST_RBX: 3206366f6083SPeter Grehan return (&vmxctx->guest_rbx); 3207366f6083SPeter Grehan case VM_REG_GUEST_RCX: 3208366f6083SPeter Grehan return (&vmxctx->guest_rcx); 3209366f6083SPeter Grehan case VM_REG_GUEST_RDX: 3210366f6083SPeter Grehan return (&vmxctx->guest_rdx); 3211366f6083SPeter Grehan case VM_REG_GUEST_RSI: 3212366f6083SPeter Grehan return (&vmxctx->guest_rsi); 3213366f6083SPeter Grehan case VM_REG_GUEST_RDI: 3214366f6083SPeter Grehan return (&vmxctx->guest_rdi); 3215366f6083SPeter Grehan case VM_REG_GUEST_RBP: 3216366f6083SPeter Grehan return (&vmxctx->guest_rbp); 3217366f6083SPeter Grehan case VM_REG_GUEST_R8: 3218366f6083SPeter Grehan return (&vmxctx->guest_r8); 3219366f6083SPeter Grehan case VM_REG_GUEST_R9: 3220366f6083SPeter Grehan return (&vmxctx->guest_r9); 3221366f6083SPeter Grehan case VM_REG_GUEST_R10: 3222366f6083SPeter Grehan return (&vmxctx->guest_r10); 3223366f6083SPeter Grehan case VM_REG_GUEST_R11: 3224366f6083SPeter Grehan return (&vmxctx->guest_r11); 3225366f6083SPeter Grehan case VM_REG_GUEST_R12: 3226366f6083SPeter Grehan return (&vmxctx->guest_r12); 3227366f6083SPeter Grehan case VM_REG_GUEST_R13: 3228366f6083SPeter Grehan return (&vmxctx->guest_r13); 3229366f6083SPeter Grehan case VM_REG_GUEST_R14: 3230366f6083SPeter Grehan return (&vmxctx->guest_r14); 3231366f6083SPeter Grehan case VM_REG_GUEST_R15: 3232366f6083SPeter Grehan return (&vmxctx->guest_r15); 323337a723a5SNeel Natu case VM_REG_GUEST_CR2: 323437a723a5SNeel Natu return (&vmxctx->guest_cr2); 323565eefbe4SJohn Baldwin case VM_REG_GUEST_DR0: 323665eefbe4SJohn Baldwin return (&vmxctx->guest_dr0); 323765eefbe4SJohn Baldwin case VM_REG_GUEST_DR1: 323865eefbe4SJohn Baldwin return (&vmxctx->guest_dr1); 323965eefbe4SJohn Baldwin case VM_REG_GUEST_DR2: 324065eefbe4SJohn Baldwin return (&vmxctx->guest_dr2); 324165eefbe4SJohn Baldwin case VM_REG_GUEST_DR3: 324265eefbe4SJohn Baldwin return (&vmxctx->guest_dr3); 324365eefbe4SJohn Baldwin case VM_REG_GUEST_DR6: 324465eefbe4SJohn Baldwin return (&vmxctx->guest_dr6); 3245366f6083SPeter Grehan default: 3246366f6083SPeter Grehan break; 3247366f6083SPeter Grehan } 3248366f6083SPeter Grehan return (NULL); 3249366f6083SPeter Grehan } 3250366f6083SPeter Grehan 3251366f6083SPeter Grehan static int 3252366f6083SPeter Grehan vmxctx_getreg(struct vmxctx *vmxctx, int reg, uint64_t *retval) 3253366f6083SPeter Grehan { 3254366f6083SPeter Grehan register_t *regp; 3255366f6083SPeter Grehan 3256366f6083SPeter Grehan if ((regp = vmxctx_regptr(vmxctx, reg)) != NULL) { 3257366f6083SPeter Grehan *retval = *regp; 3258366f6083SPeter Grehan return (0); 3259366f6083SPeter Grehan } else 3260366f6083SPeter Grehan return (EINVAL); 3261366f6083SPeter Grehan } 3262366f6083SPeter Grehan 3263366f6083SPeter Grehan static int 3264366f6083SPeter Grehan vmxctx_setreg(struct vmxctx *vmxctx, int reg, uint64_t val) 3265366f6083SPeter Grehan { 3266366f6083SPeter Grehan register_t *regp; 3267366f6083SPeter Grehan 3268366f6083SPeter Grehan if ((regp = vmxctx_regptr(vmxctx, reg)) != NULL) { 3269366f6083SPeter Grehan *regp = val; 3270366f6083SPeter Grehan return (0); 3271366f6083SPeter Grehan } else 3272366f6083SPeter Grehan return (EINVAL); 3273366f6083SPeter Grehan } 3274366f6083SPeter Grehan 3275366f6083SPeter Grehan static int 3276d1819632SNeel Natu vmx_get_intr_shadow(struct vmx *vmx, int vcpu, int running, uint64_t *retval) 3277d1819632SNeel Natu { 3278d1819632SNeel Natu uint64_t gi; 3279d1819632SNeel Natu int error; 3280d1819632SNeel Natu 3281d1819632SNeel Natu error = vmcs_getreg(&vmx->vmcs[vcpu], running, 3282d1819632SNeel Natu VMCS_IDENT(VMCS_GUEST_INTERRUPTIBILITY), &gi); 3283d1819632SNeel Natu *retval = (gi & HWINTR_BLOCKING) ? 1 : 0; 3284d1819632SNeel Natu return (error); 3285d1819632SNeel Natu } 3286d1819632SNeel Natu 3287d1819632SNeel Natu static int 3288d1819632SNeel Natu vmx_modify_intr_shadow(struct vmx *vmx, int vcpu, int running, uint64_t val) 3289d1819632SNeel Natu { 3290d1819632SNeel Natu struct vmcs *vmcs; 3291d1819632SNeel Natu uint64_t gi; 3292d1819632SNeel Natu int error, ident; 3293d1819632SNeel Natu 3294d1819632SNeel Natu /* 3295d1819632SNeel Natu * Forcing the vcpu into an interrupt shadow is not supported. 3296d1819632SNeel Natu */ 3297d1819632SNeel Natu if (val) { 3298d1819632SNeel Natu error = EINVAL; 3299d1819632SNeel Natu goto done; 3300d1819632SNeel Natu } 3301d1819632SNeel Natu 3302d1819632SNeel Natu vmcs = &vmx->vmcs[vcpu]; 3303d1819632SNeel Natu ident = VMCS_IDENT(VMCS_GUEST_INTERRUPTIBILITY); 3304d1819632SNeel Natu error = vmcs_getreg(vmcs, running, ident, &gi); 3305d1819632SNeel Natu if (error == 0) { 3306d1819632SNeel Natu gi &= ~HWINTR_BLOCKING; 3307d1819632SNeel Natu error = vmcs_setreg(vmcs, running, ident, gi); 3308d1819632SNeel Natu } 3309d1819632SNeel Natu done: 3310d1819632SNeel Natu VCPU_CTR2(vmx->vm, vcpu, "Setting intr_shadow to %#lx %s", val, 3311d1819632SNeel Natu error ? "failed" : "succeeded"); 3312d1819632SNeel Natu return (error); 3313d1819632SNeel Natu } 3314d1819632SNeel Natu 3315d1819632SNeel Natu static int 3316aaaa0656SPeter Grehan vmx_shadow_reg(int reg) 3317aaaa0656SPeter Grehan { 3318aaaa0656SPeter Grehan int shreg; 3319aaaa0656SPeter Grehan 3320aaaa0656SPeter Grehan shreg = -1; 3321aaaa0656SPeter Grehan 3322aaaa0656SPeter Grehan switch (reg) { 3323aaaa0656SPeter Grehan case VM_REG_GUEST_CR0: 3324aaaa0656SPeter Grehan shreg = VMCS_CR0_SHADOW; 3325aaaa0656SPeter Grehan break; 3326aaaa0656SPeter Grehan case VM_REG_GUEST_CR4: 3327aaaa0656SPeter Grehan shreg = VMCS_CR4_SHADOW; 3328aaaa0656SPeter Grehan break; 3329aaaa0656SPeter Grehan default: 3330aaaa0656SPeter Grehan break; 3331aaaa0656SPeter Grehan } 3332aaaa0656SPeter Grehan 3333aaaa0656SPeter Grehan return (shreg); 3334aaaa0656SPeter Grehan } 3335aaaa0656SPeter Grehan 3336aaaa0656SPeter Grehan static int 3337366f6083SPeter Grehan vmx_getreg(void *arg, int vcpu, int reg, uint64_t *retval) 3338366f6083SPeter Grehan { 3339d3c11f40SPeter Grehan int running, hostcpu; 3340366f6083SPeter Grehan struct vmx *vmx = arg; 3341366f6083SPeter Grehan 3342d3c11f40SPeter Grehan running = vcpu_is_running(vmx->vm, vcpu, &hostcpu); 3343d3c11f40SPeter Grehan if (running && hostcpu != curcpu) 3344d3c11f40SPeter Grehan panic("vmx_getreg: %s%d is running", vm_name(vmx->vm), vcpu); 3345d3c11f40SPeter Grehan 3346d1819632SNeel Natu if (reg == VM_REG_GUEST_INTR_SHADOW) 3347d1819632SNeel Natu return (vmx_get_intr_shadow(vmx, vcpu, running, retval)); 3348d1819632SNeel Natu 3349366f6083SPeter Grehan if (vmxctx_getreg(&vmx->ctx[vcpu], reg, retval) == 0) 3350366f6083SPeter Grehan return (0); 3351366f6083SPeter Grehan 3352d3c11f40SPeter Grehan return (vmcs_getreg(&vmx->vmcs[vcpu], running, reg, retval)); 3353366f6083SPeter Grehan } 3354366f6083SPeter Grehan 3355366f6083SPeter Grehan static int 3356366f6083SPeter Grehan vmx_setreg(void *arg, int vcpu, int reg, uint64_t val) 3357366f6083SPeter Grehan { 3358aaaa0656SPeter Grehan int error, hostcpu, running, shadow; 3359366f6083SPeter Grehan uint64_t ctls; 33603527963bSNeel Natu pmap_t pmap; 3361366f6083SPeter Grehan struct vmx *vmx = arg; 3362366f6083SPeter Grehan 3363d3c11f40SPeter Grehan running = vcpu_is_running(vmx->vm, vcpu, &hostcpu); 3364d3c11f40SPeter Grehan if (running && hostcpu != curcpu) 3365d3c11f40SPeter Grehan panic("vmx_setreg: %s%d is running", vm_name(vmx->vm), vcpu); 3366d3c11f40SPeter Grehan 3367d1819632SNeel Natu if (reg == VM_REG_GUEST_INTR_SHADOW) 3368d1819632SNeel Natu return (vmx_modify_intr_shadow(vmx, vcpu, running, val)); 3369d1819632SNeel Natu 3370366f6083SPeter Grehan if (vmxctx_setreg(&vmx->ctx[vcpu], reg, val) == 0) 3371366f6083SPeter Grehan return (0); 3372366f6083SPeter Grehan 337309860d44SEd Maste /* Do not permit user write access to VMCS fields by offset. */ 337409860d44SEd Maste if (reg < 0) 337509860d44SEd Maste return (EINVAL); 337609860d44SEd Maste 3377d3c11f40SPeter Grehan error = vmcs_setreg(&vmx->vmcs[vcpu], running, reg, val); 3378366f6083SPeter Grehan 3379366f6083SPeter Grehan if (error == 0) { 3380366f6083SPeter Grehan /* 3381366f6083SPeter Grehan * If the "load EFER" VM-entry control is 1 then the 3382366f6083SPeter Grehan * value of EFER.LMA must be identical to "IA-32e mode guest" 3383366f6083SPeter Grehan * bit in the VM-entry control. 3384366f6083SPeter Grehan */ 3385366f6083SPeter Grehan if ((entry_ctls & VM_ENTRY_LOAD_EFER) != 0 && 3386366f6083SPeter Grehan (reg == VM_REG_GUEST_EFER)) { 3387d3c11f40SPeter Grehan vmcs_getreg(&vmx->vmcs[vcpu], running, 3388366f6083SPeter Grehan VMCS_IDENT(VMCS_ENTRY_CTLS), &ctls); 3389366f6083SPeter Grehan if (val & EFER_LMA) 3390366f6083SPeter Grehan ctls |= VM_ENTRY_GUEST_LMA; 3391366f6083SPeter Grehan else 3392366f6083SPeter Grehan ctls &= ~VM_ENTRY_GUEST_LMA; 3393d3c11f40SPeter Grehan vmcs_setreg(&vmx->vmcs[vcpu], running, 3394366f6083SPeter Grehan VMCS_IDENT(VMCS_ENTRY_CTLS), ctls); 3395366f6083SPeter Grehan } 3396aaaa0656SPeter Grehan 3397aaaa0656SPeter Grehan shadow = vmx_shadow_reg(reg); 3398aaaa0656SPeter Grehan if (shadow > 0) { 3399aaaa0656SPeter Grehan /* 3400aaaa0656SPeter Grehan * Store the unmodified value in the shadow 3401aaaa0656SPeter Grehan */ 3402aaaa0656SPeter Grehan error = vmcs_setreg(&vmx->vmcs[vcpu], running, 3403aaaa0656SPeter Grehan VMCS_IDENT(shadow), val); 3404aaaa0656SPeter Grehan } 34053527963bSNeel Natu 34063527963bSNeel Natu if (reg == VM_REG_GUEST_CR3) { 34073527963bSNeel Natu /* 34083527963bSNeel Natu * Invalidate the guest vcpu's TLB mappings to emulate 34093527963bSNeel Natu * the behavior of updating %cr3. 34103527963bSNeel Natu * 34113527963bSNeel Natu * XXX the processor retains global mappings when %cr3 34123527963bSNeel Natu * is updated but vmx_invvpid() does not. 34133527963bSNeel Natu */ 34143527963bSNeel Natu pmap = vmx->ctx[vcpu].pmap; 34153527963bSNeel Natu vmx_invvpid(vmx, vcpu, pmap, running); 34163527963bSNeel Natu } 3417366f6083SPeter Grehan } 3418366f6083SPeter Grehan 3419366f6083SPeter Grehan return (error); 3420366f6083SPeter Grehan } 3421366f6083SPeter Grehan 3422366f6083SPeter Grehan static int 3423366f6083SPeter Grehan vmx_getdesc(void *arg, int vcpu, int reg, struct seg_desc *desc) 3424366f6083SPeter Grehan { 3425ba6f5e23SNeel Natu int hostcpu, running; 3426366f6083SPeter Grehan struct vmx *vmx = arg; 3427366f6083SPeter Grehan 3428ba6f5e23SNeel Natu running = vcpu_is_running(vmx->vm, vcpu, &hostcpu); 3429ba6f5e23SNeel Natu if (running && hostcpu != curcpu) 3430ba6f5e23SNeel Natu panic("vmx_getdesc: %s%d is running", vm_name(vmx->vm), vcpu); 3431ba6f5e23SNeel Natu 3432ba6f5e23SNeel Natu return (vmcs_getdesc(&vmx->vmcs[vcpu], running, reg, desc)); 3433366f6083SPeter Grehan } 3434366f6083SPeter Grehan 3435366f6083SPeter Grehan static int 3436366f6083SPeter Grehan vmx_setdesc(void *arg, int vcpu, int reg, struct seg_desc *desc) 3437366f6083SPeter Grehan { 3438ba6f5e23SNeel Natu int hostcpu, running; 3439366f6083SPeter Grehan struct vmx *vmx = arg; 3440366f6083SPeter Grehan 3441ba6f5e23SNeel Natu running = vcpu_is_running(vmx->vm, vcpu, &hostcpu); 3442ba6f5e23SNeel Natu if (running && hostcpu != curcpu) 3443ba6f5e23SNeel Natu panic("vmx_setdesc: %s%d is running", vm_name(vmx->vm), vcpu); 3444ba6f5e23SNeel Natu 3445ba6f5e23SNeel Natu return (vmcs_setdesc(&vmx->vmcs[vcpu], running, reg, desc)); 3446366f6083SPeter Grehan } 3447366f6083SPeter Grehan 3448366f6083SPeter Grehan static int 3449366f6083SPeter Grehan vmx_getcap(void *arg, int vcpu, int type, int *retval) 3450366f6083SPeter Grehan { 3451366f6083SPeter Grehan struct vmx *vmx = arg; 3452366f6083SPeter Grehan int vcap; 3453366f6083SPeter Grehan int ret; 3454366f6083SPeter Grehan 3455366f6083SPeter Grehan ret = ENOENT; 3456366f6083SPeter Grehan 3457366f6083SPeter Grehan vcap = vmx->cap[vcpu].set; 3458366f6083SPeter Grehan 3459366f6083SPeter Grehan switch (type) { 3460366f6083SPeter Grehan case VM_CAP_HALT_EXIT: 3461366f6083SPeter Grehan if (cap_halt_exit) 3462366f6083SPeter Grehan ret = 0; 3463366f6083SPeter Grehan break; 3464366f6083SPeter Grehan case VM_CAP_PAUSE_EXIT: 3465366f6083SPeter Grehan if (cap_pause_exit) 3466366f6083SPeter Grehan ret = 0; 3467366f6083SPeter Grehan break; 3468366f6083SPeter Grehan case VM_CAP_MTRAP_EXIT: 3469366f6083SPeter Grehan if (cap_monitor_trap) 3470366f6083SPeter Grehan ret = 0; 3471366f6083SPeter Grehan break; 3472f5f5f1e7SPeter Grehan case VM_CAP_RDPID: 3473f5f5f1e7SPeter Grehan if (cap_rdpid) 3474f5f5f1e7SPeter Grehan ret = 0; 3475f5f5f1e7SPeter Grehan break; 3476f5f5f1e7SPeter Grehan case VM_CAP_RDTSCP: 3477f5f5f1e7SPeter Grehan if (cap_rdtscp) 3478f5f5f1e7SPeter Grehan ret = 0; 3479f5f5f1e7SPeter Grehan break; 3480366f6083SPeter Grehan case VM_CAP_UNRESTRICTED_GUEST: 3481366f6083SPeter Grehan if (cap_unrestricted_guest) 3482366f6083SPeter Grehan ret = 0; 3483366f6083SPeter Grehan break; 348449cc03daSNeel Natu case VM_CAP_ENABLE_INVPCID: 348549cc03daSNeel Natu if (cap_invpcid) 348649cc03daSNeel Natu ret = 0; 348749cc03daSNeel Natu break; 3488cbd03a9dSJohn Baldwin case VM_CAP_BPT_EXIT: 3489cbd03a9dSJohn Baldwin ret = 0; 3490cbd03a9dSJohn Baldwin break; 3491366f6083SPeter Grehan default: 3492366f6083SPeter Grehan break; 3493366f6083SPeter Grehan } 3494366f6083SPeter Grehan 3495366f6083SPeter Grehan if (ret == 0) 3496366f6083SPeter Grehan *retval = (vcap & (1 << type)) ? 1 : 0; 3497366f6083SPeter Grehan 3498366f6083SPeter Grehan return (ret); 3499366f6083SPeter Grehan } 3500366f6083SPeter Grehan 3501366f6083SPeter Grehan static int 3502366f6083SPeter Grehan vmx_setcap(void *arg, int vcpu, int type, int val) 3503366f6083SPeter Grehan { 3504366f6083SPeter Grehan struct vmx *vmx = arg; 3505366f6083SPeter Grehan struct vmcs *vmcs = &vmx->vmcs[vcpu]; 3506366f6083SPeter Grehan uint32_t baseval; 3507366f6083SPeter Grehan uint32_t *pptr; 3508366f6083SPeter Grehan int error; 3509366f6083SPeter Grehan int flag; 3510366f6083SPeter Grehan int reg; 3511366f6083SPeter Grehan int retval; 3512366f6083SPeter Grehan 3513366f6083SPeter Grehan retval = ENOENT; 3514366f6083SPeter Grehan pptr = NULL; 3515366f6083SPeter Grehan 3516366f6083SPeter Grehan switch (type) { 3517366f6083SPeter Grehan case VM_CAP_HALT_EXIT: 3518366f6083SPeter Grehan if (cap_halt_exit) { 3519366f6083SPeter Grehan retval = 0; 3520366f6083SPeter Grehan pptr = &vmx->cap[vcpu].proc_ctls; 3521366f6083SPeter Grehan baseval = *pptr; 3522366f6083SPeter Grehan flag = PROCBASED_HLT_EXITING; 3523366f6083SPeter Grehan reg = VMCS_PRI_PROC_BASED_CTLS; 3524366f6083SPeter Grehan } 3525366f6083SPeter Grehan break; 3526366f6083SPeter Grehan case VM_CAP_MTRAP_EXIT: 3527366f6083SPeter Grehan if (cap_monitor_trap) { 3528366f6083SPeter Grehan retval = 0; 3529366f6083SPeter Grehan pptr = &vmx->cap[vcpu].proc_ctls; 3530366f6083SPeter Grehan baseval = *pptr; 3531366f6083SPeter Grehan flag = PROCBASED_MTF; 3532366f6083SPeter Grehan reg = VMCS_PRI_PROC_BASED_CTLS; 3533366f6083SPeter Grehan } 3534366f6083SPeter Grehan break; 3535366f6083SPeter Grehan case VM_CAP_PAUSE_EXIT: 3536366f6083SPeter Grehan if (cap_pause_exit) { 3537366f6083SPeter Grehan retval = 0; 3538366f6083SPeter Grehan pptr = &vmx->cap[vcpu].proc_ctls; 3539366f6083SPeter Grehan baseval = *pptr; 3540366f6083SPeter Grehan flag = PROCBASED_PAUSE_EXITING; 3541366f6083SPeter Grehan reg = VMCS_PRI_PROC_BASED_CTLS; 3542366f6083SPeter Grehan } 3543366f6083SPeter Grehan break; 3544f5f5f1e7SPeter Grehan case VM_CAP_RDPID: 3545f5f5f1e7SPeter Grehan case VM_CAP_RDTSCP: 3546f5f5f1e7SPeter Grehan if (cap_rdpid || cap_rdtscp) 3547f5f5f1e7SPeter Grehan /* 3548f5f5f1e7SPeter Grehan * Choose not to support enabling/disabling 3549f5f5f1e7SPeter Grehan * RDPID/RDTSCP via libvmmapi since, as per the 3550f5f5f1e7SPeter Grehan * discussion in vmx_init(), RDPID/RDTSCP are 3551f5f5f1e7SPeter Grehan * either always enabled or always disabled. 3552f5f5f1e7SPeter Grehan */ 3553f5f5f1e7SPeter Grehan error = EOPNOTSUPP; 3554f5f5f1e7SPeter Grehan break; 3555366f6083SPeter Grehan case VM_CAP_UNRESTRICTED_GUEST: 3556366f6083SPeter Grehan if (cap_unrestricted_guest) { 3557366f6083SPeter Grehan retval = 0; 355849cc03daSNeel Natu pptr = &vmx->cap[vcpu].proc_ctls2; 355949cc03daSNeel Natu baseval = *pptr; 3560366f6083SPeter Grehan flag = PROCBASED2_UNRESTRICTED_GUEST; 3561366f6083SPeter Grehan reg = VMCS_SEC_PROC_BASED_CTLS; 3562366f6083SPeter Grehan } 3563366f6083SPeter Grehan break; 356449cc03daSNeel Natu case VM_CAP_ENABLE_INVPCID: 356549cc03daSNeel Natu if (cap_invpcid) { 356649cc03daSNeel Natu retval = 0; 356749cc03daSNeel Natu pptr = &vmx->cap[vcpu].proc_ctls2; 356849cc03daSNeel Natu baseval = *pptr; 356949cc03daSNeel Natu flag = PROCBASED2_ENABLE_INVPCID; 357049cc03daSNeel Natu reg = VMCS_SEC_PROC_BASED_CTLS; 357149cc03daSNeel Natu } 357249cc03daSNeel Natu break; 3573cbd03a9dSJohn Baldwin case VM_CAP_BPT_EXIT: 3574cbd03a9dSJohn Baldwin retval = 0; 3575cbd03a9dSJohn Baldwin 3576cbd03a9dSJohn Baldwin /* Don't change the bitmap if we are tracing all exceptions. */ 3577cbd03a9dSJohn Baldwin if (vmx->cap[vcpu].exc_bitmap != 0xffffffff) { 3578cbd03a9dSJohn Baldwin pptr = &vmx->cap[vcpu].exc_bitmap; 3579cbd03a9dSJohn Baldwin baseval = *pptr; 3580cbd03a9dSJohn Baldwin flag = (1 << IDT_BP); 3581cbd03a9dSJohn Baldwin reg = VMCS_EXCEPTION_BITMAP; 3582cbd03a9dSJohn Baldwin } 3583cbd03a9dSJohn Baldwin break; 3584366f6083SPeter Grehan default: 3585366f6083SPeter Grehan break; 3586366f6083SPeter Grehan } 3587366f6083SPeter Grehan 3588cbd03a9dSJohn Baldwin if (retval) 3589cbd03a9dSJohn Baldwin return (retval); 3590cbd03a9dSJohn Baldwin 3591cbd03a9dSJohn Baldwin if (pptr != NULL) { 3592366f6083SPeter Grehan if (val) { 3593366f6083SPeter Grehan baseval |= flag; 3594366f6083SPeter Grehan } else { 3595366f6083SPeter Grehan baseval &= ~flag; 3596366f6083SPeter Grehan } 3597366f6083SPeter Grehan VMPTRLD(vmcs); 3598366f6083SPeter Grehan error = vmwrite(reg, baseval); 3599366f6083SPeter Grehan VMCLEAR(vmcs); 3600366f6083SPeter Grehan 3601cbd03a9dSJohn Baldwin if (error) 3602cbd03a9dSJohn Baldwin return (error); 3603cbd03a9dSJohn Baldwin 3604366f6083SPeter Grehan /* 3605366f6083SPeter Grehan * Update optional stored flags, and record 3606366f6083SPeter Grehan * setting 3607366f6083SPeter Grehan */ 3608366f6083SPeter Grehan *pptr = baseval; 3609366f6083SPeter Grehan } 3610366f6083SPeter Grehan 3611366f6083SPeter Grehan if (val) { 3612366f6083SPeter Grehan vmx->cap[vcpu].set |= (1 << type); 3613366f6083SPeter Grehan } else { 3614366f6083SPeter Grehan vmx->cap[vcpu].set &= ~(1 << type); 3615366f6083SPeter Grehan } 3616366f6083SPeter Grehan 3617cbd03a9dSJohn Baldwin return (0); 3618366f6083SPeter Grehan } 3619366f6083SPeter Grehan 362088c4b8d1SNeel Natu struct vlapic_vtx { 362188c4b8d1SNeel Natu struct vlapic vlapic; 3622176666c2SNeel Natu struct pir_desc *pir_desc; 362330b94db8SNeel Natu struct vmx *vmx; 36242c352febSJohn Baldwin u_int pending_prio; 362588c4b8d1SNeel Natu }; 362688c4b8d1SNeel Natu 36272c352febSJohn Baldwin #define VPR_PRIO_BIT(vpr) (1 << ((vpr) >> 4)) 36282c352febSJohn Baldwin 362988c4b8d1SNeel Natu #define VMX_CTR_PIR(vm, vcpuid, pir_desc, notify, vector, level, msg) \ 363088c4b8d1SNeel Natu do { \ 363188c4b8d1SNeel Natu VCPU_CTR2(vm, vcpuid, msg " assert %s-triggered vector %d", \ 363288c4b8d1SNeel Natu level ? "level" : "edge", vector); \ 363388c4b8d1SNeel Natu VCPU_CTR1(vm, vcpuid, msg " pir0 0x%016lx", pir_desc->pir[0]); \ 363488c4b8d1SNeel Natu VCPU_CTR1(vm, vcpuid, msg " pir1 0x%016lx", pir_desc->pir[1]); \ 363588c4b8d1SNeel Natu VCPU_CTR1(vm, vcpuid, msg " pir2 0x%016lx", pir_desc->pir[2]); \ 363688c4b8d1SNeel Natu VCPU_CTR1(vm, vcpuid, msg " pir3 0x%016lx", pir_desc->pir[3]); \ 363788c4b8d1SNeel Natu VCPU_CTR1(vm, vcpuid, msg " notify: %s", notify ? "yes" : "no");\ 363888c4b8d1SNeel Natu } while (0) 363988c4b8d1SNeel Natu 364088c4b8d1SNeel Natu /* 364188c4b8d1SNeel Natu * vlapic->ops handlers that utilize the APICv hardware assist described in 364288c4b8d1SNeel Natu * Chapter 29 of the Intel SDM. 364388c4b8d1SNeel Natu */ 364488c4b8d1SNeel Natu static int 364588c4b8d1SNeel Natu vmx_set_intr_ready(struct vlapic *vlapic, int vector, bool level) 364688c4b8d1SNeel Natu { 364788c4b8d1SNeel Natu struct vlapic_vtx *vlapic_vtx; 364888c4b8d1SNeel Natu struct pir_desc *pir_desc; 364988c4b8d1SNeel Natu uint64_t mask; 36502c352febSJohn Baldwin int idx, notify = 0; 365188c4b8d1SNeel Natu 365288c4b8d1SNeel Natu vlapic_vtx = (struct vlapic_vtx *)vlapic; 3653176666c2SNeel Natu pir_desc = vlapic_vtx->pir_desc; 365488c4b8d1SNeel Natu 365588c4b8d1SNeel Natu /* 365688c4b8d1SNeel Natu * Keep track of interrupt requests in the PIR descriptor. This is 365788c4b8d1SNeel Natu * because the virtual APIC page pointed to by the VMCS cannot be 365888c4b8d1SNeel Natu * modified if the vcpu is running. 365988c4b8d1SNeel Natu */ 366088c4b8d1SNeel Natu idx = vector / 64; 366188c4b8d1SNeel Natu mask = 1UL << (vector % 64); 366288c4b8d1SNeel Natu atomic_set_long(&pir_desc->pir[idx], mask); 36632c352febSJohn Baldwin 36642c352febSJohn Baldwin /* 36652c352febSJohn Baldwin * A notification is required whenever the 'pending' bit makes a 36662c352febSJohn Baldwin * transition from 0->1. 36672c352febSJohn Baldwin * 36682c352febSJohn Baldwin * Even if the 'pending' bit is already asserted, notification about 36692c352febSJohn Baldwin * the incoming interrupt may still be necessary. For example, if a 36702c352febSJohn Baldwin * vCPU is HLTed with a high PPR, a low priority interrupt would cause 36712c352febSJohn Baldwin * the 0->1 'pending' transition with a notification, but the vCPU 36722c352febSJohn Baldwin * would ignore the interrupt for the time being. The same vCPU would 36732c352febSJohn Baldwin * need to then be notified if a high-priority interrupt arrived which 36742c352febSJohn Baldwin * satisfied the PPR. 36752c352febSJohn Baldwin * 36762c352febSJohn Baldwin * The priorities of interrupts injected while 'pending' is asserted 36772c352febSJohn Baldwin * are tracked in a custom bitfield 'pending_prio'. Should the 36782c352febSJohn Baldwin * to-be-injected interrupt exceed the priorities already present, the 36792c352febSJohn Baldwin * notification is sent. The priorities recorded in 'pending_prio' are 36802c352febSJohn Baldwin * cleared whenever the 'pending' bit makes another 0->1 transition. 36812c352febSJohn Baldwin */ 36822c352febSJohn Baldwin if (atomic_cmpset_long(&pir_desc->pending, 0, 1) != 0) { 36832c352febSJohn Baldwin notify = 1; 36842c352febSJohn Baldwin vlapic_vtx->pending_prio = 0; 36852c352febSJohn Baldwin } else { 36862c352febSJohn Baldwin const u_int old_prio = vlapic_vtx->pending_prio; 36872c352febSJohn Baldwin const u_int prio_bit = VPR_PRIO_BIT(vector & APIC_TPR_INT); 36882c352febSJohn Baldwin 36892c352febSJohn Baldwin if ((old_prio & prio_bit) == 0 && prio_bit > old_prio) { 36902c352febSJohn Baldwin atomic_set_int(&vlapic_vtx->pending_prio, prio_bit); 36912c352febSJohn Baldwin notify = 1; 36922c352febSJohn Baldwin } 36932c352febSJohn Baldwin } 369488c4b8d1SNeel Natu 369588c4b8d1SNeel Natu VMX_CTR_PIR(vlapic->vm, vlapic->vcpuid, pir_desc, notify, vector, 369688c4b8d1SNeel Natu level, "vmx_set_intr_ready"); 369788c4b8d1SNeel Natu return (notify); 369888c4b8d1SNeel Natu } 369988c4b8d1SNeel Natu 370088c4b8d1SNeel Natu static int 370188c4b8d1SNeel Natu vmx_pending_intr(struct vlapic *vlapic, int *vecptr) 370288c4b8d1SNeel Natu { 370388c4b8d1SNeel Natu struct vlapic_vtx *vlapic_vtx; 370488c4b8d1SNeel Natu struct pir_desc *pir_desc; 370588c4b8d1SNeel Natu struct LAPIC *lapic; 370688c4b8d1SNeel Natu uint64_t pending, pirval; 370788c4b8d1SNeel Natu uint32_t ppr, vpr; 370888c4b8d1SNeel Natu int i; 370988c4b8d1SNeel Natu 371088c4b8d1SNeel Natu /* 371188c4b8d1SNeel Natu * This function is only expected to be called from the 'HLT' exit 371288c4b8d1SNeel Natu * handler which does not care about the vector that is pending. 371388c4b8d1SNeel Natu */ 371488c4b8d1SNeel Natu KASSERT(vecptr == NULL, ("vmx_pending_intr: vecptr must be NULL")); 371588c4b8d1SNeel Natu 371688c4b8d1SNeel Natu vlapic_vtx = (struct vlapic_vtx *)vlapic; 3717176666c2SNeel Natu pir_desc = vlapic_vtx->pir_desc; 371888c4b8d1SNeel Natu 371988c4b8d1SNeel Natu pending = atomic_load_acq_long(&pir_desc->pending); 37209e33a616STycho Nightingale if (!pending) { 37219e33a616STycho Nightingale /* 37229e33a616STycho Nightingale * While a virtual interrupt may have already been 37239e33a616STycho Nightingale * processed the actual delivery maybe pending the 37249e33a616STycho Nightingale * interruptibility of the guest. Recognize a pending 37259e33a616STycho Nightingale * interrupt by reevaluating virtual interrupts 37269e33a616STycho Nightingale * following Section 29.2.1 in the Intel SDM Volume 3. 37279e33a616STycho Nightingale */ 3728490768e2STycho Nightingale struct vm_exit *vmexit; 37299e33a616STycho Nightingale uint8_t rvi, ppr; 37309e33a616STycho Nightingale 3731490768e2STycho Nightingale vmexit = vm_exitinfo(vlapic->vm, vlapic->vcpuid); 3732490768e2STycho Nightingale KASSERT(vmexit->exitcode == VM_EXITCODE_HLT, 3733490768e2STycho Nightingale ("vmx_pending_intr: exitcode not 'HLT'")); 3734490768e2STycho Nightingale rvi = vmexit->u.hlt.intr_status & APIC_TPR_INT; 37359e33a616STycho Nightingale lapic = vlapic->apic_page; 37369e33a616STycho Nightingale ppr = lapic->ppr & APIC_TPR_INT; 37379e33a616STycho Nightingale if (rvi > ppr) { 37389e33a616STycho Nightingale return (1); 37399e33a616STycho Nightingale } 37409e33a616STycho Nightingale 37419e33a616STycho Nightingale return (0); 37429e33a616STycho Nightingale } 374388c4b8d1SNeel Natu 374488c4b8d1SNeel Natu /* 374588c4b8d1SNeel Natu * If there is an interrupt pending then it will be recognized only 374688c4b8d1SNeel Natu * if its priority is greater than the processor priority. 374788c4b8d1SNeel Natu * 374888c4b8d1SNeel Natu * Special case: if the processor priority is zero then any pending 374988c4b8d1SNeel Natu * interrupt will be recognized. 375088c4b8d1SNeel Natu */ 375188c4b8d1SNeel Natu lapic = vlapic->apic_page; 37529e33a616STycho Nightingale ppr = lapic->ppr & APIC_TPR_INT; 375388c4b8d1SNeel Natu if (ppr == 0) 375488c4b8d1SNeel Natu return (1); 375588c4b8d1SNeel Natu 375688c4b8d1SNeel Natu VCPU_CTR1(vlapic->vm, vlapic->vcpuid, "HLT with non-zero PPR %d", 375788c4b8d1SNeel Natu lapic->ppr); 375888c4b8d1SNeel Natu 37592c352febSJohn Baldwin vpr = 0; 376088c4b8d1SNeel Natu for (i = 3; i >= 0; i--) { 376188c4b8d1SNeel Natu pirval = pir_desc->pir[i]; 376288c4b8d1SNeel Natu if (pirval != 0) { 37639e33a616STycho Nightingale vpr = (i * 64 + flsl(pirval) - 1) & APIC_TPR_INT; 37642c352febSJohn Baldwin break; 376588c4b8d1SNeel Natu } 376688c4b8d1SNeel Natu } 37672c352febSJohn Baldwin 37682c352febSJohn Baldwin /* 37692c352febSJohn Baldwin * If the highest-priority pending interrupt falls short of the 37702c352febSJohn Baldwin * processor priority of this vCPU, ensure that 'pending_prio' does not 37712c352febSJohn Baldwin * have any stale bits which would preclude a higher-priority interrupt 37722c352febSJohn Baldwin * from incurring a notification later. 37732c352febSJohn Baldwin */ 37742c352febSJohn Baldwin if (vpr <= ppr) { 37752c352febSJohn Baldwin const u_int prio_bit = VPR_PRIO_BIT(vpr); 37762c352febSJohn Baldwin const u_int old = vlapic_vtx->pending_prio; 37772c352febSJohn Baldwin 37782c352febSJohn Baldwin if (old > prio_bit && (old & prio_bit) == 0) { 37792c352febSJohn Baldwin vlapic_vtx->pending_prio = prio_bit; 37802c352febSJohn Baldwin } 378188c4b8d1SNeel Natu return (0); 378288c4b8d1SNeel Natu } 37832c352febSJohn Baldwin return (1); 37842c352febSJohn Baldwin } 378588c4b8d1SNeel Natu 378688c4b8d1SNeel Natu static void 378788c4b8d1SNeel Natu vmx_intr_accepted(struct vlapic *vlapic, int vector) 378888c4b8d1SNeel Natu { 378988c4b8d1SNeel Natu 379088c4b8d1SNeel Natu panic("vmx_intr_accepted: not expected to be called"); 379188c4b8d1SNeel Natu } 379288c4b8d1SNeel Natu 3793176666c2SNeel Natu static void 379430b94db8SNeel Natu vmx_set_tmr(struct vlapic *vlapic, int vector, bool level) 379530b94db8SNeel Natu { 379630b94db8SNeel Natu struct vlapic_vtx *vlapic_vtx; 379730b94db8SNeel Natu struct vmx *vmx; 379830b94db8SNeel Natu struct vmcs *vmcs; 379930b94db8SNeel Natu uint64_t mask, val; 380030b94db8SNeel Natu 380130b94db8SNeel Natu KASSERT(vector >= 0 && vector <= 255, ("invalid vector %d", vector)); 380230b94db8SNeel Natu KASSERT(!vcpu_is_running(vlapic->vm, vlapic->vcpuid, NULL), 380330b94db8SNeel Natu ("vmx_set_tmr: vcpu cannot be running")); 380430b94db8SNeel Natu 380530b94db8SNeel Natu vlapic_vtx = (struct vlapic_vtx *)vlapic; 380630b94db8SNeel Natu vmx = vlapic_vtx->vmx; 380730b94db8SNeel Natu vmcs = &vmx->vmcs[vlapic->vcpuid]; 380830b94db8SNeel Natu mask = 1UL << (vector % 64); 380930b94db8SNeel Natu 381030b94db8SNeel Natu VMPTRLD(vmcs); 381130b94db8SNeel Natu val = vmcs_read(VMCS_EOI_EXIT(vector)); 381230b94db8SNeel Natu if (level) 381330b94db8SNeel Natu val |= mask; 381430b94db8SNeel Natu else 381530b94db8SNeel Natu val &= ~mask; 381630b94db8SNeel Natu vmcs_write(VMCS_EOI_EXIT(vector), val); 381730b94db8SNeel Natu VMCLEAR(vmcs); 381830b94db8SNeel Natu } 381930b94db8SNeel Natu 382030b94db8SNeel Natu static void 38211bc51badSMichael Reifenberger vmx_enable_x2apic_mode_ts(struct vlapic *vlapic) 38221bc51badSMichael Reifenberger { 38231bc51badSMichael Reifenberger struct vmx *vmx; 38241bc51badSMichael Reifenberger struct vmcs *vmcs; 38251bc51badSMichael Reifenberger uint32_t proc_ctls; 38261bc51badSMichael Reifenberger int vcpuid; 38271bc51badSMichael Reifenberger 38281bc51badSMichael Reifenberger vcpuid = vlapic->vcpuid; 38291bc51badSMichael Reifenberger vmx = ((struct vlapic_vtx *)vlapic)->vmx; 38301bc51badSMichael Reifenberger vmcs = &vmx->vmcs[vcpuid]; 38311bc51badSMichael Reifenberger 38321bc51badSMichael Reifenberger proc_ctls = vmx->cap[vcpuid].proc_ctls; 38331bc51badSMichael Reifenberger proc_ctls &= ~PROCBASED_USE_TPR_SHADOW; 38341bc51badSMichael Reifenberger proc_ctls |= PROCBASED_CR8_LOAD_EXITING; 38351bc51badSMichael Reifenberger proc_ctls |= PROCBASED_CR8_STORE_EXITING; 38361bc51badSMichael Reifenberger vmx->cap[vcpuid].proc_ctls = proc_ctls; 38371bc51badSMichael Reifenberger 38381bc51badSMichael Reifenberger VMPTRLD(vmcs); 38391bc51badSMichael Reifenberger vmcs_write(VMCS_PRI_PROC_BASED_CTLS, proc_ctls); 38401bc51badSMichael Reifenberger VMCLEAR(vmcs); 38411bc51badSMichael Reifenberger } 38421bc51badSMichael Reifenberger 38431bc51badSMichael Reifenberger static void 38441bc51badSMichael Reifenberger vmx_enable_x2apic_mode_vid(struct vlapic *vlapic) 3845159dd56fSNeel Natu { 3846159dd56fSNeel Natu struct vmx *vmx; 3847159dd56fSNeel Natu struct vmcs *vmcs; 3848159dd56fSNeel Natu uint32_t proc_ctls2; 3849159dd56fSNeel Natu int vcpuid, error; 3850159dd56fSNeel Natu 3851159dd56fSNeel Natu vcpuid = vlapic->vcpuid; 3852159dd56fSNeel Natu vmx = ((struct vlapic_vtx *)vlapic)->vmx; 3853159dd56fSNeel Natu vmcs = &vmx->vmcs[vcpuid]; 3854159dd56fSNeel Natu 3855159dd56fSNeel Natu proc_ctls2 = vmx->cap[vcpuid].proc_ctls2; 3856159dd56fSNeel Natu KASSERT((proc_ctls2 & PROCBASED2_VIRTUALIZE_APIC_ACCESSES) != 0, 3857159dd56fSNeel Natu ("%s: invalid proc_ctls2 %#x", __func__, proc_ctls2)); 3858159dd56fSNeel Natu 3859159dd56fSNeel Natu proc_ctls2 &= ~PROCBASED2_VIRTUALIZE_APIC_ACCESSES; 3860159dd56fSNeel Natu proc_ctls2 |= PROCBASED2_VIRTUALIZE_X2APIC_MODE; 3861159dd56fSNeel Natu vmx->cap[vcpuid].proc_ctls2 = proc_ctls2; 3862159dd56fSNeel Natu 3863159dd56fSNeel Natu VMPTRLD(vmcs); 3864159dd56fSNeel Natu vmcs_write(VMCS_SEC_PROC_BASED_CTLS, proc_ctls2); 3865159dd56fSNeel Natu VMCLEAR(vmcs); 3866159dd56fSNeel Natu 3867159dd56fSNeel Natu if (vlapic->vcpuid == 0) { 3868159dd56fSNeel Natu /* 3869159dd56fSNeel Natu * The nested page table mappings are shared by all vcpus 3870159dd56fSNeel Natu * so unmap the APIC access page just once. 3871159dd56fSNeel Natu */ 3872159dd56fSNeel Natu error = vm_unmap_mmio(vmx->vm, DEFAULT_APIC_BASE, PAGE_SIZE); 3873159dd56fSNeel Natu KASSERT(error == 0, ("%s: vm_unmap_mmio error %d", 3874159dd56fSNeel Natu __func__, error)); 3875159dd56fSNeel Natu 3876159dd56fSNeel Natu /* 3877159dd56fSNeel Natu * The MSR bitmap is shared by all vcpus so modify it only 3878159dd56fSNeel Natu * once in the context of vcpu 0. 3879159dd56fSNeel Natu */ 3880159dd56fSNeel Natu error = vmx_allow_x2apic_msrs(vmx); 3881159dd56fSNeel Natu KASSERT(error == 0, ("%s: vmx_allow_x2apic_msrs error %d", 3882159dd56fSNeel Natu __func__, error)); 3883159dd56fSNeel Natu } 3884159dd56fSNeel Natu } 3885159dd56fSNeel Natu 3886159dd56fSNeel Natu static void 3887176666c2SNeel Natu vmx_post_intr(struct vlapic *vlapic, int hostcpu) 3888176666c2SNeel Natu { 3889176666c2SNeel Natu 3890176666c2SNeel Natu ipi_cpu(hostcpu, pirvec); 3891176666c2SNeel Natu } 3892176666c2SNeel Natu 389388c4b8d1SNeel Natu /* 389488c4b8d1SNeel Natu * Transfer the pending interrupts in the PIR descriptor to the IRR 389588c4b8d1SNeel Natu * in the virtual APIC page. 389688c4b8d1SNeel Natu */ 389788c4b8d1SNeel Natu static void 389888c4b8d1SNeel Natu vmx_inject_pir(struct vlapic *vlapic) 389988c4b8d1SNeel Natu { 390088c4b8d1SNeel Natu struct vlapic_vtx *vlapic_vtx; 390188c4b8d1SNeel Natu struct pir_desc *pir_desc; 390288c4b8d1SNeel Natu struct LAPIC *lapic; 390388c4b8d1SNeel Natu uint64_t val, pirval; 39040e30c5c0SWarner Losh int rvi, pirbase = -1; 390588c4b8d1SNeel Natu uint16_t intr_status_old, intr_status_new; 390688c4b8d1SNeel Natu 390788c4b8d1SNeel Natu vlapic_vtx = (struct vlapic_vtx *)vlapic; 3908176666c2SNeel Natu pir_desc = vlapic_vtx->pir_desc; 390988c4b8d1SNeel Natu if (atomic_cmpset_long(&pir_desc->pending, 1, 0) == 0) { 391088c4b8d1SNeel Natu VCPU_CTR0(vlapic->vm, vlapic->vcpuid, "vmx_inject_pir: " 391188c4b8d1SNeel Natu "no posted interrupt pending"); 391288c4b8d1SNeel Natu return; 391388c4b8d1SNeel Natu } 391488c4b8d1SNeel Natu 391588c4b8d1SNeel Natu pirval = 0; 3916201b1cccSPeter Grehan pirbase = -1; 391788c4b8d1SNeel Natu lapic = vlapic->apic_page; 391888c4b8d1SNeel Natu 391988c4b8d1SNeel Natu val = atomic_readandclear_long(&pir_desc->pir[0]); 392088c4b8d1SNeel Natu if (val != 0) { 392188c4b8d1SNeel Natu lapic->irr0 |= val; 392288c4b8d1SNeel Natu lapic->irr1 |= val >> 32; 392388c4b8d1SNeel Natu pirbase = 0; 392488c4b8d1SNeel Natu pirval = val; 392588c4b8d1SNeel Natu } 392688c4b8d1SNeel Natu 392788c4b8d1SNeel Natu val = atomic_readandclear_long(&pir_desc->pir[1]); 392888c4b8d1SNeel Natu if (val != 0) { 392988c4b8d1SNeel Natu lapic->irr2 |= val; 393088c4b8d1SNeel Natu lapic->irr3 |= val >> 32; 393188c4b8d1SNeel Natu pirbase = 64; 393288c4b8d1SNeel Natu pirval = val; 393388c4b8d1SNeel Natu } 393488c4b8d1SNeel Natu 393588c4b8d1SNeel Natu val = atomic_readandclear_long(&pir_desc->pir[2]); 393688c4b8d1SNeel Natu if (val != 0) { 393788c4b8d1SNeel Natu lapic->irr4 |= val; 393888c4b8d1SNeel Natu lapic->irr5 |= val >> 32; 393988c4b8d1SNeel Natu pirbase = 128; 394088c4b8d1SNeel Natu pirval = val; 394188c4b8d1SNeel Natu } 394288c4b8d1SNeel Natu 394388c4b8d1SNeel Natu val = atomic_readandclear_long(&pir_desc->pir[3]); 394488c4b8d1SNeel Natu if (val != 0) { 394588c4b8d1SNeel Natu lapic->irr6 |= val; 394688c4b8d1SNeel Natu lapic->irr7 |= val >> 32; 394788c4b8d1SNeel Natu pirbase = 192; 394888c4b8d1SNeel Natu pirval = val; 394988c4b8d1SNeel Natu } 3950201b1cccSPeter Grehan 395188c4b8d1SNeel Natu VLAPIC_CTR_IRR(vlapic, "vmx_inject_pir"); 395288c4b8d1SNeel Natu 395388c4b8d1SNeel Natu /* 395488c4b8d1SNeel Natu * Update RVI so the processor can evaluate pending virtual 395588c4b8d1SNeel Natu * interrupts on VM-entry. 3956201b1cccSPeter Grehan * 3957201b1cccSPeter Grehan * It is possible for pirval to be 0 here, even though the 3958201b1cccSPeter Grehan * pending bit has been set. The scenario is: 3959201b1cccSPeter Grehan * CPU-Y is sending a posted interrupt to CPU-X, which 3960201b1cccSPeter Grehan * is running a guest and processing posted interrupts in h/w. 3961201b1cccSPeter Grehan * CPU-X will eventually exit and the state seen in s/w is 3962201b1cccSPeter Grehan * the pending bit set, but no PIR bits set. 3963201b1cccSPeter Grehan * 3964201b1cccSPeter Grehan * CPU-X CPU-Y 3965201b1cccSPeter Grehan * (vm running) (host running) 3966201b1cccSPeter Grehan * rx posted interrupt 3967201b1cccSPeter Grehan * CLEAR pending bit 3968201b1cccSPeter Grehan * SET PIR bit 3969201b1cccSPeter Grehan * READ/CLEAR PIR bits 3970201b1cccSPeter Grehan * SET pending bit 3971201b1cccSPeter Grehan * (vm exit) 3972201b1cccSPeter Grehan * pending bit set, PIR 0 397388c4b8d1SNeel Natu */ 397488c4b8d1SNeel Natu if (pirval != 0) { 397588c4b8d1SNeel Natu rvi = pirbase + flsl(pirval) - 1; 397688c4b8d1SNeel Natu intr_status_old = vmcs_read(VMCS_GUEST_INTR_STATUS); 397788c4b8d1SNeel Natu intr_status_new = (intr_status_old & 0xFF00) | rvi; 397888c4b8d1SNeel Natu if (intr_status_new > intr_status_old) { 397988c4b8d1SNeel Natu vmcs_write(VMCS_GUEST_INTR_STATUS, intr_status_new); 398088c4b8d1SNeel Natu VCPU_CTR2(vlapic->vm, vlapic->vcpuid, "vmx_inject_pir: " 398188c4b8d1SNeel Natu "guest_intr_status changed from 0x%04x to 0x%04x", 398288c4b8d1SNeel Natu intr_status_old, intr_status_new); 398388c4b8d1SNeel Natu } 398488c4b8d1SNeel Natu } 398588c4b8d1SNeel Natu } 398688c4b8d1SNeel Natu 3987de5ea6b6SNeel Natu static struct vlapic * 3988de5ea6b6SNeel Natu vmx_vlapic_init(void *arg, int vcpuid) 3989de5ea6b6SNeel Natu { 3990de5ea6b6SNeel Natu struct vmx *vmx; 3991de5ea6b6SNeel Natu struct vlapic *vlapic; 3992176666c2SNeel Natu struct vlapic_vtx *vlapic_vtx; 3993de5ea6b6SNeel Natu 3994de5ea6b6SNeel Natu vmx = arg; 3995de5ea6b6SNeel Natu 399688c4b8d1SNeel Natu vlapic = malloc(sizeof(struct vlapic_vtx), M_VLAPIC, M_WAITOK | M_ZERO); 3997de5ea6b6SNeel Natu vlapic->vm = vmx->vm; 3998de5ea6b6SNeel Natu vlapic->vcpuid = vcpuid; 3999de5ea6b6SNeel Natu vlapic->apic_page = (struct LAPIC *)&vmx->apic_page[vcpuid]; 4000de5ea6b6SNeel Natu 4001176666c2SNeel Natu vlapic_vtx = (struct vlapic_vtx *)vlapic; 4002176666c2SNeel Natu vlapic_vtx->pir_desc = &vmx->pir_desc[vcpuid]; 400330b94db8SNeel Natu vlapic_vtx->vmx = vmx; 4004176666c2SNeel Natu 40051bc51badSMichael Reifenberger if (tpr_shadowing) { 40061bc51badSMichael Reifenberger vlapic->ops.enable_x2apic_mode = vmx_enable_x2apic_mode_ts; 40071bc51badSMichael Reifenberger } 40081bc51badSMichael Reifenberger 400988c4b8d1SNeel Natu if (virtual_interrupt_delivery) { 401088c4b8d1SNeel Natu vlapic->ops.set_intr_ready = vmx_set_intr_ready; 401188c4b8d1SNeel Natu vlapic->ops.pending_intr = vmx_pending_intr; 401288c4b8d1SNeel Natu vlapic->ops.intr_accepted = vmx_intr_accepted; 401330b94db8SNeel Natu vlapic->ops.set_tmr = vmx_set_tmr; 40141bc51badSMichael Reifenberger vlapic->ops.enable_x2apic_mode = vmx_enable_x2apic_mode_vid; 401588c4b8d1SNeel Natu } 401688c4b8d1SNeel Natu 4017176666c2SNeel Natu if (posted_interrupts) 4018176666c2SNeel Natu vlapic->ops.post_intr = vmx_post_intr; 4019176666c2SNeel Natu 4020de5ea6b6SNeel Natu vlapic_init(vlapic); 4021de5ea6b6SNeel Natu 4022de5ea6b6SNeel Natu return (vlapic); 4023de5ea6b6SNeel Natu } 4024de5ea6b6SNeel Natu 4025de5ea6b6SNeel Natu static void 4026de5ea6b6SNeel Natu vmx_vlapic_cleanup(void *arg, struct vlapic *vlapic) 4027de5ea6b6SNeel Natu { 4028de5ea6b6SNeel Natu 4029de5ea6b6SNeel Natu vlapic_cleanup(vlapic); 4030de5ea6b6SNeel Natu free(vlapic, M_VLAPIC); 4031de5ea6b6SNeel Natu } 4032de5ea6b6SNeel Natu 4033483d953aSJohn Baldwin #ifdef BHYVE_SNAPSHOT 4034483d953aSJohn Baldwin static int 4035483d953aSJohn Baldwin vmx_snapshot_vmi(void *arg, struct vm_snapshot_meta *meta) 4036483d953aSJohn Baldwin { 4037483d953aSJohn Baldwin struct vmx *vmx; 4038483d953aSJohn Baldwin struct vmxctx *vmxctx; 4039483d953aSJohn Baldwin int i; 4040483d953aSJohn Baldwin int ret; 4041483d953aSJohn Baldwin 4042483d953aSJohn Baldwin vmx = arg; 4043483d953aSJohn Baldwin 4044483d953aSJohn Baldwin KASSERT(vmx != NULL, ("%s: arg was NULL", __func__)); 4045483d953aSJohn Baldwin 4046483d953aSJohn Baldwin for (i = 0; i < VM_MAXCPU; i++) { 4047483d953aSJohn Baldwin SNAPSHOT_BUF_OR_LEAVE(vmx->guest_msrs[i], 4048483d953aSJohn Baldwin sizeof(vmx->guest_msrs[i]), meta, ret, done); 4049483d953aSJohn Baldwin 4050483d953aSJohn Baldwin vmxctx = &vmx->ctx[i]; 4051483d953aSJohn Baldwin SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rdi, meta, ret, done); 4052483d953aSJohn Baldwin SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rsi, meta, ret, done); 4053483d953aSJohn Baldwin SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rdx, meta, ret, done); 4054483d953aSJohn Baldwin SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rcx, meta, ret, done); 4055483d953aSJohn Baldwin SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r8, meta, ret, done); 4056483d953aSJohn Baldwin SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r9, meta, ret, done); 4057483d953aSJohn Baldwin SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rax, meta, ret, done); 4058483d953aSJohn Baldwin SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rbx, meta, ret, done); 4059483d953aSJohn Baldwin SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rbp, meta, ret, done); 4060483d953aSJohn Baldwin SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r10, meta, ret, done); 4061483d953aSJohn Baldwin SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r11, meta, ret, done); 4062483d953aSJohn Baldwin SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r12, meta, ret, done); 4063483d953aSJohn Baldwin SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r13, meta, ret, done); 4064483d953aSJohn Baldwin SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r14, meta, ret, done); 4065483d953aSJohn Baldwin SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r15, meta, ret, done); 4066483d953aSJohn Baldwin SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_cr2, meta, ret, done); 4067483d953aSJohn Baldwin SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_dr0, meta, ret, done); 4068483d953aSJohn Baldwin SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_dr1, meta, ret, done); 4069483d953aSJohn Baldwin SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_dr2, meta, ret, done); 4070483d953aSJohn Baldwin SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_dr3, meta, ret, done); 4071483d953aSJohn Baldwin SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_dr6, meta, ret, done); 4072483d953aSJohn Baldwin } 4073483d953aSJohn Baldwin 4074483d953aSJohn Baldwin done: 4075483d953aSJohn Baldwin return (ret); 4076483d953aSJohn Baldwin } 4077483d953aSJohn Baldwin 4078483d953aSJohn Baldwin static int 4079483d953aSJohn Baldwin vmx_snapshot_vmcx(void *arg, struct vm_snapshot_meta *meta, int vcpu) 4080483d953aSJohn Baldwin { 4081483d953aSJohn Baldwin struct vmcs *vmcs; 4082483d953aSJohn Baldwin struct vmx *vmx; 4083483d953aSJohn Baldwin int err, run, hostcpu; 4084483d953aSJohn Baldwin 4085483d953aSJohn Baldwin vmx = (struct vmx *)arg; 4086483d953aSJohn Baldwin err = 0; 4087483d953aSJohn Baldwin 4088483d953aSJohn Baldwin KASSERT(arg != NULL, ("%s: arg was NULL", __func__)); 4089483d953aSJohn Baldwin vmcs = &vmx->vmcs[vcpu]; 4090483d953aSJohn Baldwin 4091483d953aSJohn Baldwin run = vcpu_is_running(vmx->vm, vcpu, &hostcpu); 4092483d953aSJohn Baldwin if (run && hostcpu != curcpu) { 4093483d953aSJohn Baldwin printf("%s: %s%d is running", __func__, vm_name(vmx->vm), vcpu); 4094483d953aSJohn Baldwin return (EINVAL); 4095483d953aSJohn Baldwin } 4096483d953aSJohn Baldwin 4097483d953aSJohn Baldwin err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_CR0, meta); 4098483d953aSJohn Baldwin err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_CR3, meta); 4099483d953aSJohn Baldwin err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_CR4, meta); 4100483d953aSJohn Baldwin err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_DR7, meta); 4101483d953aSJohn Baldwin err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_RSP, meta); 4102483d953aSJohn Baldwin err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_RIP, meta); 4103483d953aSJohn Baldwin err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_RFLAGS, meta); 4104483d953aSJohn Baldwin 4105483d953aSJohn Baldwin /* Guest segments */ 4106483d953aSJohn Baldwin err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_ES, meta); 4107483d953aSJohn Baldwin err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_ES, meta); 4108483d953aSJohn Baldwin 4109483d953aSJohn Baldwin err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_CS, meta); 4110483d953aSJohn Baldwin err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_CS, meta); 4111483d953aSJohn Baldwin 4112483d953aSJohn Baldwin err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_SS, meta); 4113483d953aSJohn Baldwin err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_SS, meta); 4114483d953aSJohn Baldwin 4115483d953aSJohn Baldwin err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_DS, meta); 4116483d953aSJohn Baldwin err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_DS, meta); 4117483d953aSJohn Baldwin 4118483d953aSJohn Baldwin err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_FS, meta); 4119483d953aSJohn Baldwin err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_FS, meta); 4120483d953aSJohn Baldwin 4121483d953aSJohn Baldwin err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_GS, meta); 4122483d953aSJohn Baldwin err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_GS, meta); 4123483d953aSJohn Baldwin 4124483d953aSJohn Baldwin err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_TR, meta); 4125483d953aSJohn Baldwin err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_TR, meta); 4126483d953aSJohn Baldwin 4127483d953aSJohn Baldwin err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_LDTR, meta); 4128483d953aSJohn Baldwin err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_LDTR, meta); 4129483d953aSJohn Baldwin 4130483d953aSJohn Baldwin err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_EFER, meta); 4131483d953aSJohn Baldwin 4132483d953aSJohn Baldwin err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_IDTR, meta); 4133483d953aSJohn Baldwin err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_GDTR, meta); 4134483d953aSJohn Baldwin 4135483d953aSJohn Baldwin /* Guest page tables */ 4136483d953aSJohn Baldwin err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_PDPTE0, meta); 4137483d953aSJohn Baldwin err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_PDPTE1, meta); 4138483d953aSJohn Baldwin err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_PDPTE2, meta); 4139483d953aSJohn Baldwin err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_PDPTE3, meta); 4140483d953aSJohn Baldwin 4141483d953aSJohn Baldwin /* Other guest state */ 4142483d953aSJohn Baldwin err += vmcs_snapshot_any(vmcs, run, VMCS_GUEST_IA32_SYSENTER_CS, meta); 4143483d953aSJohn Baldwin err += vmcs_snapshot_any(vmcs, run, VMCS_GUEST_IA32_SYSENTER_ESP, meta); 4144483d953aSJohn Baldwin err += vmcs_snapshot_any(vmcs, run, VMCS_GUEST_IA32_SYSENTER_EIP, meta); 4145483d953aSJohn Baldwin err += vmcs_snapshot_any(vmcs, run, VMCS_GUEST_INTERRUPTIBILITY, meta); 4146483d953aSJohn Baldwin err += vmcs_snapshot_any(vmcs, run, VMCS_GUEST_ACTIVITY, meta); 4147483d953aSJohn Baldwin err += vmcs_snapshot_any(vmcs, run, VMCS_ENTRY_CTLS, meta); 4148483d953aSJohn Baldwin err += vmcs_snapshot_any(vmcs, run, VMCS_EXIT_CTLS, meta); 4149483d953aSJohn Baldwin 4150483d953aSJohn Baldwin return (err); 4151483d953aSJohn Baldwin } 4152483d953aSJohn Baldwin 4153483d953aSJohn Baldwin static int 4154483d953aSJohn Baldwin vmx_restore_tsc(void *arg, int vcpu, uint64_t offset) 4155483d953aSJohn Baldwin { 4156483d953aSJohn Baldwin struct vmcs *vmcs; 4157483d953aSJohn Baldwin struct vmx *vmx = (struct vmx *)arg; 4158483d953aSJohn Baldwin int error, running, hostcpu; 4159483d953aSJohn Baldwin 4160483d953aSJohn Baldwin KASSERT(arg != NULL, ("%s: arg was NULL", __func__)); 4161483d953aSJohn Baldwin vmcs = &vmx->vmcs[vcpu]; 4162483d953aSJohn Baldwin 4163483d953aSJohn Baldwin running = vcpu_is_running(vmx->vm, vcpu, &hostcpu); 4164483d953aSJohn Baldwin if (running && hostcpu != curcpu) { 4165483d953aSJohn Baldwin printf("%s: %s%d is running", __func__, vm_name(vmx->vm), vcpu); 4166483d953aSJohn Baldwin return (EINVAL); 4167483d953aSJohn Baldwin } 4168483d953aSJohn Baldwin 4169483d953aSJohn Baldwin if (!running) 4170483d953aSJohn Baldwin VMPTRLD(vmcs); 4171483d953aSJohn Baldwin 4172483d953aSJohn Baldwin error = vmx_set_tsc_offset(vmx, vcpu, offset); 4173483d953aSJohn Baldwin 4174483d953aSJohn Baldwin if (!running) 4175483d953aSJohn Baldwin VMCLEAR(vmcs); 4176483d953aSJohn Baldwin return (error); 4177483d953aSJohn Baldwin } 4178483d953aSJohn Baldwin #endif 4179483d953aSJohn Baldwin 4180366f6083SPeter Grehan struct vmm_ops vmm_ops_intel = { 418113a7c4d4SMark Johnston .init = vmx_init, 418213a7c4d4SMark Johnston .cleanup = vmx_cleanup, 418313a7c4d4SMark Johnston .resume = vmx_restore, 418413a7c4d4SMark Johnston .vminit = vmx_vminit, 418513a7c4d4SMark Johnston .vmrun = vmx_run, 418613a7c4d4SMark Johnston .vmcleanup = vmx_vmcleanup, 418713a7c4d4SMark Johnston .vmgetreg = vmx_getreg, 418813a7c4d4SMark Johnston .vmsetreg = vmx_setreg, 418913a7c4d4SMark Johnston .vmgetdesc = vmx_getdesc, 419013a7c4d4SMark Johnston .vmsetdesc = vmx_setdesc, 419113a7c4d4SMark Johnston .vmgetcap = vmx_getcap, 419213a7c4d4SMark Johnston .vmsetcap = vmx_setcap, 419313a7c4d4SMark Johnston .vmspace_alloc = ept_vmspace_alloc, 419413a7c4d4SMark Johnston .vmspace_free = ept_vmspace_free, 419513a7c4d4SMark Johnston .vlapic_init = vmx_vlapic_init, 419613a7c4d4SMark Johnston .vlapic_cleanup = vmx_vlapic_cleanup, 4197483d953aSJohn Baldwin #ifdef BHYVE_SNAPSHOT 4198483d953aSJohn Baldwin .vmsnapshot = vmx_snapshot_vmi, 4199483d953aSJohn Baldwin .vmcx_snapshot = vmx_snapshot_vmcx, 4200483d953aSJohn Baldwin .vm_restore_tsc = vmx_restore_tsc, 4201483d953aSJohn Baldwin #endif 4202366f6083SPeter Grehan }; 4203