xref: /freebsd/sys/amd64/vmm/intel/vmx.c (revision 57e0119ef3a95d7faa11c44b1acbb8193aadfb35)
1366f6083SPeter Grehan /*-
2c49761ddSPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
3c49761ddSPedro F. Giffuni  *
4366f6083SPeter Grehan  * Copyright (c) 2011 NetApp, Inc.
5366f6083SPeter Grehan  * All rights reserved.
62c352febSJohn Baldwin  * Copyright (c) 2018 Joyent, Inc.
7366f6083SPeter Grehan  *
8366f6083SPeter Grehan  * Redistribution and use in source and binary forms, with or without
9366f6083SPeter Grehan  * modification, are permitted provided that the following conditions
10366f6083SPeter Grehan  * are met:
11366f6083SPeter Grehan  * 1. Redistributions of source code must retain the above copyright
12366f6083SPeter Grehan  *    notice, this list of conditions and the following disclaimer.
13366f6083SPeter Grehan  * 2. Redistributions in binary form must reproduce the above copyright
14366f6083SPeter Grehan  *    notice, this list of conditions and the following disclaimer in the
15366f6083SPeter Grehan  *    documentation and/or other materials provided with the distribution.
16366f6083SPeter Grehan  *
17366f6083SPeter Grehan  * THIS SOFTWARE IS PROVIDED BY NETAPP, INC ``AS IS'' AND
18366f6083SPeter Grehan  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19366f6083SPeter Grehan  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20366f6083SPeter Grehan  * ARE DISCLAIMED.  IN NO EVENT SHALL NETAPP, INC OR CONTRIBUTORS BE LIABLE
21366f6083SPeter Grehan  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22366f6083SPeter Grehan  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23366f6083SPeter Grehan  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24366f6083SPeter Grehan  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25366f6083SPeter Grehan  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26366f6083SPeter Grehan  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27366f6083SPeter Grehan  * SUCH DAMAGE.
28366f6083SPeter Grehan  *
29366f6083SPeter Grehan  * $FreeBSD$
30366f6083SPeter Grehan  */
31366f6083SPeter Grehan 
32366f6083SPeter Grehan #include <sys/cdefs.h>
33366f6083SPeter Grehan __FBSDID("$FreeBSD$");
34366f6083SPeter Grehan 
35483d953aSJohn Baldwin #include "opt_bhyve_snapshot.h"
36483d953aSJohn Baldwin 
37366f6083SPeter Grehan #include <sys/param.h>
38366f6083SPeter Grehan #include <sys/systm.h>
39366f6083SPeter Grehan #include <sys/smp.h>
40366f6083SPeter Grehan #include <sys/kernel.h>
41366f6083SPeter Grehan #include <sys/malloc.h>
42366f6083SPeter Grehan #include <sys/pcpu.h>
43366f6083SPeter Grehan #include <sys/proc.h>
44b7924341SAndrew Turner #include <sys/reg.h>
456f5a9606SMark Johnston #include <sys/smr.h>
463565b59eSNeel Natu #include <sys/sysctl.h>
47366f6083SPeter Grehan 
48366f6083SPeter Grehan #include <vm/vm.h>
49366f6083SPeter Grehan #include <vm/pmap.h>
50366f6083SPeter Grehan 
51366f6083SPeter Grehan #include <machine/psl.h>
52366f6083SPeter Grehan #include <machine/cpufunc.h>
538b287612SJohn Baldwin #include <machine/md_var.h>
54366f6083SPeter Grehan #include <machine/segments.h>
55176666c2SNeel Natu #include <machine/smp.h>
56608f97c3SPeter Grehan #include <machine/specialreg.h>
57366f6083SPeter Grehan #include <machine/vmparam.h>
58366f6083SPeter Grehan 
59366f6083SPeter Grehan #include <machine/vmm.h>
60dc506506SNeel Natu #include <machine/vmm_dev.h>
61e813a873SNeel Natu #include <machine/vmm_instruction_emul.h>
62483d953aSJohn Baldwin #include <machine/vmm_snapshot.h>
63483d953aSJohn Baldwin 
64c3498942SNeel Natu #include "vmm_lapic.h"
65b01c2033SNeel Natu #include "vmm_host.h"
66762fd208STycho Nightingale #include "vmm_ioport.h"
67366f6083SPeter Grehan #include "vmm_ktr.h"
68366f6083SPeter Grehan #include "vmm_stat.h"
690775fbb4STycho Nightingale #include "vatpic.h"
70de5ea6b6SNeel Natu #include "vlapic.h"
71de5ea6b6SNeel Natu #include "vlapic_priv.h"
72366f6083SPeter Grehan 
73366f6083SPeter Grehan #include "ept.h"
74366f6083SPeter Grehan #include "vmx_cpufunc.h"
75366f6083SPeter Grehan #include "vmx.h"
76c3498942SNeel Natu #include "vmx_msr.h"
77366f6083SPeter Grehan #include "x86.h"
78366f6083SPeter Grehan #include "vmx_controls.h"
79366f6083SPeter Grehan 
80366f6083SPeter Grehan #define	PINBASED_CTLS_ONE_SETTING					\
81366f6083SPeter Grehan 	(PINBASED_EXTINT_EXITING	|				\
82366f6083SPeter Grehan 	 PINBASED_NMI_EXITING		|				\
83366f6083SPeter Grehan 	 PINBASED_VIRTUAL_NMI)
84366f6083SPeter Grehan #define	PINBASED_CTLS_ZERO_SETTING	0
85366f6083SPeter Grehan 
86366f6083SPeter Grehan #define PROCBASED_CTLS_WINDOW_SETTING					\
87366f6083SPeter Grehan 	(PROCBASED_INT_WINDOW_EXITING	|				\
88366f6083SPeter Grehan 	 PROCBASED_NMI_WINDOW_EXITING)
89366f6083SPeter Grehan 
90366f6083SPeter Grehan #define	PROCBASED_CTLS_ONE_SETTING					\
91366f6083SPeter Grehan 	(PROCBASED_SECONDARY_CONTROLS	|				\
9265145c7fSNeel Natu 	 PROCBASED_MWAIT_EXITING	|				\
9365145c7fSNeel Natu 	 PROCBASED_MONITOR_EXITING	|				\
94366f6083SPeter Grehan 	 PROCBASED_IO_EXITING		|				\
95366f6083SPeter Grehan 	 PROCBASED_MSR_BITMAPS		|				\
96594db002STycho Nightingale 	 PROCBASED_CTLS_WINDOW_SETTING	|				\
97594db002STycho Nightingale 	 PROCBASED_CR8_LOAD_EXITING	|				\
98594db002STycho Nightingale 	 PROCBASED_CR8_STORE_EXITING)
99366f6083SPeter Grehan #define	PROCBASED_CTLS_ZERO_SETTING	\
100366f6083SPeter Grehan 	(PROCBASED_CR3_LOAD_EXITING |	\
101366f6083SPeter Grehan 	PROCBASED_CR3_STORE_EXITING |	\
102366f6083SPeter Grehan 	PROCBASED_IO_BITMAPS)
103366f6083SPeter Grehan 
104366f6083SPeter Grehan #define	PROCBASED_CTLS2_ONE_SETTING	PROCBASED2_ENABLE_EPT
105366f6083SPeter Grehan #define	PROCBASED_CTLS2_ZERO_SETTING	0
106366f6083SPeter Grehan 
107d72978ecSNeel Natu #define	VM_EXIT_CTLS_ONE_SETTING					\
10865eefbe4SJohn Baldwin 	(VM_EXIT_SAVE_DEBUG_CONTROLS		|			\
10965eefbe4SJohn Baldwin 	VM_EXIT_HOST_LMA			|			\
110366f6083SPeter Grehan 	VM_EXIT_SAVE_EFER			|			\
111d72978ecSNeel Natu 	VM_EXIT_LOAD_EFER			|			\
112a318f7ddSNeel Natu 	VM_EXIT_ACKNOWLEDGE_INTERRUPT)
113d72978ecSNeel Natu 
11465eefbe4SJohn Baldwin #define	VM_EXIT_CTLS_ZERO_SETTING	0
115366f6083SPeter Grehan 
11665eefbe4SJohn Baldwin #define	VM_ENTRY_CTLS_ONE_SETTING					\
11765eefbe4SJohn Baldwin 	(VM_ENTRY_LOAD_DEBUG_CONTROLS		|			\
11865eefbe4SJohn Baldwin 	VM_ENTRY_LOAD_EFER)
119608f97c3SPeter Grehan 
120366f6083SPeter Grehan #define	VM_ENTRY_CTLS_ZERO_SETTING					\
12165eefbe4SJohn Baldwin 	(VM_ENTRY_INTO_SMM			|			\
122366f6083SPeter Grehan 	VM_ENTRY_DEACTIVATE_DUAL_MONITOR)
123366f6083SPeter Grehan 
124366f6083SPeter Grehan #define	HANDLED		1
125366f6083SPeter Grehan #define	UNHANDLED	0
126366f6083SPeter Grehan 
127de5ea6b6SNeel Natu static MALLOC_DEFINE(M_VMX, "vmx", "vmx");
128de5ea6b6SNeel Natu static MALLOC_DEFINE(M_VLAPIC, "vlapic", "vlapic");
129366f6083SPeter Grehan 
13073abae44SJohn Baldwin bool vmx_have_msr_tsc_aux;
13173abae44SJohn Baldwin 
1323565b59eSNeel Natu SYSCTL_DECL(_hw_vmm);
133b40598c5SPawel Biernacki SYSCTL_NODE(_hw_vmm, OID_AUTO, vmx, CTLFLAG_RW | CTLFLAG_MPSAFE, NULL,
134b40598c5SPawel Biernacki     NULL);
1353565b59eSNeel Natu 
136b3996dd4SJohn Baldwin int vmxon_enabled[MAXCPU];
137366f6083SPeter Grehan static char vmxon_region[MAXCPU][PAGE_SIZE] __aligned(PAGE_SIZE);
138366f6083SPeter Grehan 
139366f6083SPeter Grehan static uint32_t pinbased_ctls, procbased_ctls, procbased_ctls2;
140366f6083SPeter Grehan static uint32_t exit_ctls, entry_ctls;
141366f6083SPeter Grehan 
142366f6083SPeter Grehan static uint64_t cr0_ones_mask, cr0_zeros_mask;
1433565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr0_ones_mask, CTLFLAG_RD,
1443565b59eSNeel Natu 	     &cr0_ones_mask, 0, NULL);
1453565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr0_zeros_mask, CTLFLAG_RD,
1463565b59eSNeel Natu 	     &cr0_zeros_mask, 0, NULL);
1473565b59eSNeel Natu 
148366f6083SPeter Grehan static uint64_t cr4_ones_mask, cr4_zeros_mask;
1493565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr4_ones_mask, CTLFLAG_RD,
1503565b59eSNeel Natu 	     &cr4_ones_mask, 0, NULL);
1513565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr4_zeros_mask, CTLFLAG_RD,
1523565b59eSNeel Natu 	     &cr4_zeros_mask, 0, NULL);
153366f6083SPeter Grehan 
1543565b59eSNeel Natu static int vmx_initialized;
1553565b59eSNeel Natu SYSCTL_INT(_hw_vmm_vmx, OID_AUTO, initialized, CTLFLAG_RD,
1563565b59eSNeel Natu 	   &vmx_initialized, 0, "Intel VMX initialized");
1573565b59eSNeel Natu 
158366f6083SPeter Grehan /*
159366f6083SPeter Grehan  * Optional capabilities
160366f6083SPeter Grehan  */
161b40598c5SPawel Biernacki static SYSCTL_NODE(_hw_vmm_vmx, OID_AUTO, cap,
162b40598c5SPawel Biernacki     CTLFLAG_RW | CTLFLAG_MPSAFE, NULL,
163b40598c5SPawel Biernacki     NULL);
16406fc6db9SJohn Baldwin 
165366f6083SPeter Grehan static int cap_halt_exit;
16606fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, halt_exit, CTLFLAG_RD, &cap_halt_exit, 0,
16706fc6db9SJohn Baldwin     "HLT triggers a VM-exit");
16806fc6db9SJohn Baldwin 
169366f6083SPeter Grehan static int cap_pause_exit;
17006fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, pause_exit, CTLFLAG_RD, &cap_pause_exit,
17106fc6db9SJohn Baldwin     0, "PAUSE triggers a VM-exit");
17206fc6db9SJohn Baldwin 
1733ba952e1SCorvin Köhne static int cap_wbinvd_exit;
1743ba952e1SCorvin Köhne SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, wbinvd_exit, CTLFLAG_RD, &cap_wbinvd_exit,
1753ba952e1SCorvin Köhne     0, "WBINVD triggers a VM-exit");
1763ba952e1SCorvin Köhne 
177f5f5f1e7SPeter Grehan static int cap_rdpid;
178f5f5f1e7SPeter Grehan SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, rdpid, CTLFLAG_RD, &cap_rdpid, 0,
179f5f5f1e7SPeter Grehan     "Guests are allowed to use RDPID");
180f5f5f1e7SPeter Grehan 
181f5f5f1e7SPeter Grehan static int cap_rdtscp;
182f5f5f1e7SPeter Grehan SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, rdtscp, CTLFLAG_RD, &cap_rdtscp, 0,
183f5f5f1e7SPeter Grehan     "Guests are allowed to use RDTSCP");
184f5f5f1e7SPeter Grehan 
185366f6083SPeter Grehan static int cap_unrestricted_guest;
18606fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, unrestricted_guest, CTLFLAG_RD,
18706fc6db9SJohn Baldwin     &cap_unrestricted_guest, 0, "Unrestricted guests");
18806fc6db9SJohn Baldwin 
189366f6083SPeter Grehan static int cap_monitor_trap;
19006fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, monitor_trap, CTLFLAG_RD,
19106fc6db9SJohn Baldwin     &cap_monitor_trap, 0, "Monitor trap flag");
19206fc6db9SJohn Baldwin 
19349cc03daSNeel Natu static int cap_invpcid;
19406fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, invpcid, CTLFLAG_RD, &cap_invpcid,
19506fc6db9SJohn Baldwin     0, "Guests are allowed to use INVPCID");
196366f6083SPeter Grehan 
1971bc51badSMichael Reifenberger static int tpr_shadowing;
1981bc51badSMichael Reifenberger SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, tpr_shadowing, CTLFLAG_RD,
1991bc51badSMichael Reifenberger     &tpr_shadowing, 0, "TPR shadowing support");
2001bc51badSMichael Reifenberger 
20188c4b8d1SNeel Natu static int virtual_interrupt_delivery;
20206fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, virtual_interrupt_delivery, CTLFLAG_RD,
20388c4b8d1SNeel Natu     &virtual_interrupt_delivery, 0, "APICv virtual interrupt delivery support");
20488c4b8d1SNeel Natu 
205176666c2SNeel Natu static int posted_interrupts;
20606fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, posted_interrupts, CTLFLAG_RD,
207176666c2SNeel Natu     &posted_interrupts, 0, "APICv posted interrupt support");
208176666c2SNeel Natu 
20918a2b08eSNeel Natu static int pirvec = -1;
210176666c2SNeel Natu SYSCTL_INT(_hw_vmm_vmx, OID_AUTO, posted_interrupt_vector, CTLFLAG_RD,
211176666c2SNeel Natu     &pirvec, 0, "APICv posted interrupt vector");
212176666c2SNeel Natu 
21345e51299SNeel Natu static struct unrhdr *vpid_unr;
21445e51299SNeel Natu static u_int vpid_alloc_failed;
21545e51299SNeel Natu SYSCTL_UINT(_hw_vmm_vmx, OID_AUTO, vpid_alloc_failed, CTLFLAG_RD,
21645e51299SNeel Natu 	    &vpid_alloc_failed, 0, NULL);
21745e51299SNeel Natu 
218d3588766SMark Johnston int guest_l1d_flush;
219c30578feSKonstantin Belousov SYSCTL_INT(_hw_vmm_vmx, OID_AUTO, l1d_flush, CTLFLAG_RD,
220c30578feSKonstantin Belousov     &guest_l1d_flush, 0, NULL);
221d3588766SMark Johnston int guest_l1d_flush_sw;
222c1141fbaSKonstantin Belousov SYSCTL_INT(_hw_vmm_vmx, OID_AUTO, l1d_flush_sw, CTLFLAG_RD,
223c1141fbaSKonstantin Belousov     &guest_l1d_flush_sw, 0, NULL);
224c30578feSKonstantin Belousov 
225c1141fbaSKonstantin Belousov static struct msr_entry msr_load_list[1] __aligned(16);
226c30578feSKonstantin Belousov 
22788c4b8d1SNeel Natu /*
2286ac73777STycho Nightingale  * The definitions of SDT probes for VMX.
2296ac73777STycho Nightingale  */
2306ac73777STycho Nightingale 
2316ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, entry,
2326ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2336ac73777STycho Nightingale 
2346ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, taskswitch,
2356ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "struct vm_task_switch *");
2366ac73777STycho Nightingale 
2376ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, craccess,
2386ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint64_t");
2396ac73777STycho Nightingale 
2406ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, rdmsr,
2416ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint32_t");
2426ac73777STycho Nightingale 
2436ac73777STycho Nightingale SDT_PROBE_DEFINE5(vmm, vmx, exit, wrmsr,
2446ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint32_t", "uint64_t");
2456ac73777STycho Nightingale 
2466ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, halt,
2476ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2486ac73777STycho Nightingale 
2496ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, mtrap,
2506ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2516ac73777STycho Nightingale 
2526ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, pause,
2536ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2546ac73777STycho Nightingale 
2556ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, intrwindow,
2566ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2576ac73777STycho Nightingale 
2586ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, interrupt,
2596ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint32_t");
2606ac73777STycho Nightingale 
2616ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, nmiwindow,
2626ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2636ac73777STycho Nightingale 
2646ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, inout,
2656ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2666ac73777STycho Nightingale 
2676ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, cpuid,
2686ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2696ac73777STycho Nightingale 
2706ac73777STycho Nightingale SDT_PROBE_DEFINE5(vmm, vmx, exit, exception,
2716ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint32_t", "int");
2726ac73777STycho Nightingale 
2736ac73777STycho Nightingale SDT_PROBE_DEFINE5(vmm, vmx, exit, nestedfault,
2746ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint64_t", "uint64_t");
2756ac73777STycho Nightingale 
2766ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, mmiofault,
2776ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint64_t");
2786ac73777STycho Nightingale 
2796ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, eoi,
2806ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2816ac73777STycho Nightingale 
2826ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, apicaccess,
2836ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2846ac73777STycho Nightingale 
2856ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, apicwrite,
2866ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "struct vlapic *");
2876ac73777STycho Nightingale 
2886ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, xsetbv,
2896ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2906ac73777STycho Nightingale 
2916ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, monitor,
2926ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2936ac73777STycho Nightingale 
2946ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, mwait,
2956ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2966ac73777STycho Nightingale 
29727d26457SAndrew Turner SDT_PROBE_DEFINE3(vmm, vmx, exit, vminsn,
29827d26457SAndrew Turner     "struct vmx *", "int", "struct vm_exit *");
29927d26457SAndrew Turner 
3006ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, unknown,
3016ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint32_t");
3026ac73777STycho Nightingale 
3036ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, return,
3046ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "int");
3056ac73777STycho Nightingale 
3066ac73777STycho Nightingale /*
30788c4b8d1SNeel Natu  * Use the last page below 4GB as the APIC access address. This address is
30888c4b8d1SNeel Natu  * occupied by the boot firmware so it is guaranteed that it will not conflict
30988c4b8d1SNeel Natu  * with a page in system memory.
31088c4b8d1SNeel Natu  */
31188c4b8d1SNeel Natu #define	APIC_ACCESS_ADDRESS	0xFFFFF000
31288c4b8d1SNeel Natu 
313869c8d19SJohn Baldwin static int vmx_getdesc(void *vcpui, int reg, struct seg_desc *desc);
314869c8d19SJohn Baldwin static int vmx_getreg(void *vcpui, int reg, uint64_t *retval);
315c3498942SNeel Natu static int vmxctx_setreg(struct vmxctx *vmxctx, int reg, uint64_t val);
31688c4b8d1SNeel Natu static void vmx_inject_pir(struct vlapic *vlapic);
317483d953aSJohn Baldwin #ifdef BHYVE_SNAPSHOT
318869c8d19SJohn Baldwin static int vmx_restore_tsc(void *vcpui, uint64_t now);
319483d953aSJohn Baldwin #endif
32088c4b8d1SNeel Natu 
321f5f5f1e7SPeter Grehan static inline bool
322f5f5f1e7SPeter Grehan host_has_rdpid(void)
323f5f5f1e7SPeter Grehan {
324f5f5f1e7SPeter Grehan 	return ((cpu_stdext_feature2 & CPUID_STDEXT2_RDPID) != 0);
325f5f5f1e7SPeter Grehan }
326f5f5f1e7SPeter Grehan 
327f5f5f1e7SPeter Grehan static inline bool
328f5f5f1e7SPeter Grehan host_has_rdtscp(void)
329f5f5f1e7SPeter Grehan {
330f5f5f1e7SPeter Grehan 	return ((amd_feature & AMDID_RDTSCP) != 0);
331f5f5f1e7SPeter Grehan }
332f5f5f1e7SPeter Grehan 
333366f6083SPeter Grehan #ifdef KTR
334366f6083SPeter Grehan static const char *
335366f6083SPeter Grehan exit_reason_to_str(int reason)
336366f6083SPeter Grehan {
337366f6083SPeter Grehan 	static char reasonbuf[32];
338366f6083SPeter Grehan 
339366f6083SPeter Grehan 	switch (reason) {
340366f6083SPeter Grehan 	case EXIT_REASON_EXCEPTION:
341366f6083SPeter Grehan 		return "exception";
342366f6083SPeter Grehan 	case EXIT_REASON_EXT_INTR:
343366f6083SPeter Grehan 		return "extint";
344366f6083SPeter Grehan 	case EXIT_REASON_TRIPLE_FAULT:
345366f6083SPeter Grehan 		return "triplefault";
346366f6083SPeter Grehan 	case EXIT_REASON_INIT:
347366f6083SPeter Grehan 		return "init";
348366f6083SPeter Grehan 	case EXIT_REASON_SIPI:
349366f6083SPeter Grehan 		return "sipi";
350366f6083SPeter Grehan 	case EXIT_REASON_IO_SMI:
351366f6083SPeter Grehan 		return "iosmi";
352366f6083SPeter Grehan 	case EXIT_REASON_SMI:
353366f6083SPeter Grehan 		return "smi";
354366f6083SPeter Grehan 	case EXIT_REASON_INTR_WINDOW:
355366f6083SPeter Grehan 		return "intrwindow";
356366f6083SPeter Grehan 	case EXIT_REASON_NMI_WINDOW:
357366f6083SPeter Grehan 		return "nmiwindow";
358366f6083SPeter Grehan 	case EXIT_REASON_TASK_SWITCH:
359366f6083SPeter Grehan 		return "taskswitch";
360366f6083SPeter Grehan 	case EXIT_REASON_CPUID:
361366f6083SPeter Grehan 		return "cpuid";
362366f6083SPeter Grehan 	case EXIT_REASON_GETSEC:
363366f6083SPeter Grehan 		return "getsec";
364366f6083SPeter Grehan 	case EXIT_REASON_HLT:
365366f6083SPeter Grehan 		return "hlt";
366366f6083SPeter Grehan 	case EXIT_REASON_INVD:
367366f6083SPeter Grehan 		return "invd";
368366f6083SPeter Grehan 	case EXIT_REASON_INVLPG:
369366f6083SPeter Grehan 		return "invlpg";
370366f6083SPeter Grehan 	case EXIT_REASON_RDPMC:
371366f6083SPeter Grehan 		return "rdpmc";
372366f6083SPeter Grehan 	case EXIT_REASON_RDTSC:
373366f6083SPeter Grehan 		return "rdtsc";
374366f6083SPeter Grehan 	case EXIT_REASON_RSM:
375366f6083SPeter Grehan 		return "rsm";
376366f6083SPeter Grehan 	case EXIT_REASON_VMCALL:
377366f6083SPeter Grehan 		return "vmcall";
378366f6083SPeter Grehan 	case EXIT_REASON_VMCLEAR:
379366f6083SPeter Grehan 		return "vmclear";
380366f6083SPeter Grehan 	case EXIT_REASON_VMLAUNCH:
381366f6083SPeter Grehan 		return "vmlaunch";
382366f6083SPeter Grehan 	case EXIT_REASON_VMPTRLD:
383366f6083SPeter Grehan 		return "vmptrld";
384366f6083SPeter Grehan 	case EXIT_REASON_VMPTRST:
385366f6083SPeter Grehan 		return "vmptrst";
386366f6083SPeter Grehan 	case EXIT_REASON_VMREAD:
387366f6083SPeter Grehan 		return "vmread";
388366f6083SPeter Grehan 	case EXIT_REASON_VMRESUME:
389366f6083SPeter Grehan 		return "vmresume";
390366f6083SPeter Grehan 	case EXIT_REASON_VMWRITE:
391366f6083SPeter Grehan 		return "vmwrite";
392366f6083SPeter Grehan 	case EXIT_REASON_VMXOFF:
393366f6083SPeter Grehan 		return "vmxoff";
394366f6083SPeter Grehan 	case EXIT_REASON_VMXON:
395366f6083SPeter Grehan 		return "vmxon";
396366f6083SPeter Grehan 	case EXIT_REASON_CR_ACCESS:
397366f6083SPeter Grehan 		return "craccess";
398366f6083SPeter Grehan 	case EXIT_REASON_DR_ACCESS:
399366f6083SPeter Grehan 		return "draccess";
400366f6083SPeter Grehan 	case EXIT_REASON_INOUT:
401366f6083SPeter Grehan 		return "inout";
402366f6083SPeter Grehan 	case EXIT_REASON_RDMSR:
403366f6083SPeter Grehan 		return "rdmsr";
404366f6083SPeter Grehan 	case EXIT_REASON_WRMSR:
405366f6083SPeter Grehan 		return "wrmsr";
406366f6083SPeter Grehan 	case EXIT_REASON_INVAL_VMCS:
407366f6083SPeter Grehan 		return "invalvmcs";
408366f6083SPeter Grehan 	case EXIT_REASON_INVAL_MSR:
409366f6083SPeter Grehan 		return "invalmsr";
410366f6083SPeter Grehan 	case EXIT_REASON_MWAIT:
411366f6083SPeter Grehan 		return "mwait";
412366f6083SPeter Grehan 	case EXIT_REASON_MTF:
413366f6083SPeter Grehan 		return "mtf";
414366f6083SPeter Grehan 	case EXIT_REASON_MONITOR:
415366f6083SPeter Grehan 		return "monitor";
416366f6083SPeter Grehan 	case EXIT_REASON_PAUSE:
417366f6083SPeter Grehan 		return "pause";
418b0538143SNeel Natu 	case EXIT_REASON_MCE_DURING_ENTRY:
419b0538143SNeel Natu 		return "mce-during-entry";
420366f6083SPeter Grehan 	case EXIT_REASON_TPR:
421366f6083SPeter Grehan 		return "tpr";
42288c4b8d1SNeel Natu 	case EXIT_REASON_APIC_ACCESS:
42388c4b8d1SNeel Natu 		return "apic-access";
424366f6083SPeter Grehan 	case EXIT_REASON_GDTR_IDTR:
425366f6083SPeter Grehan 		return "gdtridtr";
426366f6083SPeter Grehan 	case EXIT_REASON_LDTR_TR:
427366f6083SPeter Grehan 		return "ldtrtr";
428366f6083SPeter Grehan 	case EXIT_REASON_EPT_FAULT:
429366f6083SPeter Grehan 		return "eptfault";
430366f6083SPeter Grehan 	case EXIT_REASON_EPT_MISCONFIG:
431366f6083SPeter Grehan 		return "eptmisconfig";
432366f6083SPeter Grehan 	case EXIT_REASON_INVEPT:
433366f6083SPeter Grehan 		return "invept";
434366f6083SPeter Grehan 	case EXIT_REASON_RDTSCP:
435366f6083SPeter Grehan 		return "rdtscp";
436366f6083SPeter Grehan 	case EXIT_REASON_VMX_PREEMPT:
437366f6083SPeter Grehan 		return "vmxpreempt";
438366f6083SPeter Grehan 	case EXIT_REASON_INVVPID:
439366f6083SPeter Grehan 		return "invvpid";
440366f6083SPeter Grehan 	case EXIT_REASON_WBINVD:
441366f6083SPeter Grehan 		return "wbinvd";
442366f6083SPeter Grehan 	case EXIT_REASON_XSETBV:
443366f6083SPeter Grehan 		return "xsetbv";
44488c4b8d1SNeel Natu 	case EXIT_REASON_APIC_WRITE:
44588c4b8d1SNeel Natu 		return "apic-write";
446366f6083SPeter Grehan 	default:
447366f6083SPeter Grehan 		snprintf(reasonbuf, sizeof(reasonbuf), "%d", reason);
448366f6083SPeter Grehan 		return (reasonbuf);
449366f6083SPeter Grehan 	}
450366f6083SPeter Grehan }
451366f6083SPeter Grehan #endif	/* KTR */
452366f6083SPeter Grehan 
453159dd56fSNeel Natu static int
454159dd56fSNeel Natu vmx_allow_x2apic_msrs(struct vmx *vmx)
455159dd56fSNeel Natu {
456159dd56fSNeel Natu 	int i, error;
457159dd56fSNeel Natu 
458159dd56fSNeel Natu 	error = 0;
459159dd56fSNeel Natu 
460159dd56fSNeel Natu 	/*
461159dd56fSNeel Natu 	 * Allow readonly access to the following x2APIC MSRs from the guest.
462159dd56fSNeel Natu 	 */
463159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_ID);
464159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_VERSION);
465159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LDR);
466159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_SVR);
467159dd56fSNeel Natu 
468159dd56fSNeel Natu 	for (i = 0; i < 8; i++)
469159dd56fSNeel Natu 		error += guest_msr_ro(vmx, MSR_APIC_ISR0 + i);
470159dd56fSNeel Natu 
471159dd56fSNeel Natu 	for (i = 0; i < 8; i++)
472159dd56fSNeel Natu 		error += guest_msr_ro(vmx, MSR_APIC_TMR0 + i);
473159dd56fSNeel Natu 
474159dd56fSNeel Natu 	for (i = 0; i < 8; i++)
475159dd56fSNeel Natu 		error += guest_msr_ro(vmx, MSR_APIC_IRR0 + i);
476159dd56fSNeel Natu 
477159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_ESR);
478159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_TIMER);
479159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_THERMAL);
480159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_PCINT);
481159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_LINT0);
482159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_LINT1);
483159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_ERROR);
484159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_ICR_TIMER);
485159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_DCR_TIMER);
486159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_ICR);
487159dd56fSNeel Natu 
488159dd56fSNeel Natu 	/*
489159dd56fSNeel Natu 	 * Allow TPR, EOI and SELF_IPI MSRs to be read and written by the guest.
490159dd56fSNeel Natu 	 *
491159dd56fSNeel Natu 	 * These registers get special treatment described in the section
492159dd56fSNeel Natu 	 * "Virtualizing MSR-Based APIC Accesses".
493159dd56fSNeel Natu 	 */
494159dd56fSNeel Natu 	error += guest_msr_rw(vmx, MSR_APIC_TPR);
495159dd56fSNeel Natu 	error += guest_msr_rw(vmx, MSR_APIC_EOI);
496159dd56fSNeel Natu 	error += guest_msr_rw(vmx, MSR_APIC_SELF_IPI);
497159dd56fSNeel Natu 
498159dd56fSNeel Natu 	return (error);
499159dd56fSNeel Natu }
500159dd56fSNeel Natu 
501366f6083SPeter Grehan u_long
502366f6083SPeter Grehan vmx_fix_cr0(u_long cr0)
503366f6083SPeter Grehan {
504366f6083SPeter Grehan 
505366f6083SPeter Grehan 	return ((cr0 | cr0_ones_mask) & ~cr0_zeros_mask);
506366f6083SPeter Grehan }
507366f6083SPeter Grehan 
508366f6083SPeter Grehan u_long
509366f6083SPeter Grehan vmx_fix_cr4(u_long cr4)
510366f6083SPeter Grehan {
511366f6083SPeter Grehan 
512366f6083SPeter Grehan 	return ((cr4 | cr4_ones_mask) & ~cr4_zeros_mask);
513366f6083SPeter Grehan }
514366f6083SPeter Grehan 
515366f6083SPeter Grehan static void
51645e51299SNeel Natu vpid_free(int vpid)
51745e51299SNeel Natu {
51845e51299SNeel Natu 	if (vpid < 0 || vpid > 0xffff)
51945e51299SNeel Natu 		panic("vpid_free: invalid vpid %d", vpid);
52045e51299SNeel Natu 
52145e51299SNeel Natu 	/*
52245e51299SNeel Natu 	 * VPIDs [0,VM_MAXCPU] are special and are not allocated from
52345e51299SNeel Natu 	 * the unit number allocator.
52445e51299SNeel Natu 	 */
52545e51299SNeel Natu 
52645e51299SNeel Natu 	if (vpid > VM_MAXCPU)
52745e51299SNeel Natu 		free_unr(vpid_unr, vpid);
52845e51299SNeel Natu }
52945e51299SNeel Natu 
53045e51299SNeel Natu static void
53145e51299SNeel Natu vpid_alloc(uint16_t *vpid, int num)
53245e51299SNeel Natu {
53345e51299SNeel Natu 	int i, x;
53445e51299SNeel Natu 
53545e51299SNeel Natu 	if (num <= 0 || num > VM_MAXCPU)
53645e51299SNeel Natu 		panic("invalid number of vpids requested: %d", num);
53745e51299SNeel Natu 
53845e51299SNeel Natu 	/*
53945e51299SNeel Natu 	 * If the "enable vpid" execution control is not enabled then the
54045e51299SNeel Natu 	 * VPID is required to be 0 for all vcpus.
54145e51299SNeel Natu 	 */
54245e51299SNeel Natu 	if ((procbased_ctls2 & PROCBASED2_ENABLE_VPID) == 0) {
54345e51299SNeel Natu 		for (i = 0; i < num; i++)
54445e51299SNeel Natu 			vpid[i] = 0;
54545e51299SNeel Natu 		return;
54645e51299SNeel Natu 	}
54745e51299SNeel Natu 
54845e51299SNeel Natu 	/*
54945e51299SNeel Natu 	 * Allocate a unique VPID for each vcpu from the unit number allocator.
55045e51299SNeel Natu 	 */
55145e51299SNeel Natu 	for (i = 0; i < num; i++) {
55245e51299SNeel Natu 		x = alloc_unr(vpid_unr);
55345e51299SNeel Natu 		if (x == -1)
55445e51299SNeel Natu 			break;
55545e51299SNeel Natu 		else
55645e51299SNeel Natu 			vpid[i] = x;
55745e51299SNeel Natu 	}
55845e51299SNeel Natu 
55945e51299SNeel Natu 	if (i < num) {
56045e51299SNeel Natu 		atomic_add_int(&vpid_alloc_failed, 1);
56145e51299SNeel Natu 
56245e51299SNeel Natu 		/*
56345e51299SNeel Natu 		 * If the unit number allocator does not have enough unique
56445e51299SNeel Natu 		 * VPIDs then we need to allocate from the [1,VM_MAXCPU] range.
56545e51299SNeel Natu 		 *
56645e51299SNeel Natu 		 * These VPIDs are not be unique across VMs but this does not
56745e51299SNeel Natu 		 * affect correctness because the combined mappings are also
56845e51299SNeel Natu 		 * tagged with the EP4TA which is unique for each VM.
56945e51299SNeel Natu 		 *
57045e51299SNeel Natu 		 * It is still sub-optimal because the invvpid will invalidate
57145e51299SNeel Natu 		 * combined mappings for a particular VPID across all EP4TAs.
57245e51299SNeel Natu 		 */
57345e51299SNeel Natu 		while (i-- > 0)
57445e51299SNeel Natu 			vpid_free(vpid[i]);
57545e51299SNeel Natu 
57645e51299SNeel Natu 		for (i = 0; i < num; i++)
57745e51299SNeel Natu 			vpid[i] = i + 1;
57845e51299SNeel Natu 	}
57945e51299SNeel Natu }
58045e51299SNeel Natu 
58145e51299SNeel Natu static void
58245e51299SNeel Natu vpid_init(void)
58345e51299SNeel Natu {
58445e51299SNeel Natu 	/*
58545e51299SNeel Natu 	 * VPID 0 is required when the "enable VPID" execution control is
58645e51299SNeel Natu 	 * disabled.
58745e51299SNeel Natu 	 *
58845e51299SNeel Natu 	 * VPIDs [1,VM_MAXCPU] are used as the "overflow namespace" when the
58945e51299SNeel Natu 	 * unit number allocator does not have sufficient unique VPIDs to
59045e51299SNeel Natu 	 * satisfy the allocation.
59145e51299SNeel Natu 	 *
59245e51299SNeel Natu 	 * The remaining VPIDs are managed by the unit number allocator.
59345e51299SNeel Natu 	 */
59445e51299SNeel Natu 	vpid_unr = new_unrhdr(VM_MAXCPU + 1, 0xffff, NULL);
59545e51299SNeel Natu }
59645e51299SNeel Natu 
59745e51299SNeel Natu static void
598366f6083SPeter Grehan vmx_disable(void *arg __unused)
599366f6083SPeter Grehan {
600366f6083SPeter Grehan 	struct invvpid_desc invvpid_desc = { 0 };
601366f6083SPeter Grehan 	struct invept_desc invept_desc = { 0 };
602366f6083SPeter Grehan 
603366f6083SPeter Grehan 	if (vmxon_enabled[curcpu]) {
604366f6083SPeter Grehan 		/*
605366f6083SPeter Grehan 		 * See sections 25.3.3.3 and 25.3.3.4 in Intel Vol 3b.
606366f6083SPeter Grehan 		 *
607366f6083SPeter Grehan 		 * VMXON or VMXOFF are not required to invalidate any TLB
608366f6083SPeter Grehan 		 * caching structures. This prevents potential retention of
609366f6083SPeter Grehan 		 * cached information in the TLB between distinct VMX episodes.
610366f6083SPeter Grehan 		 */
611366f6083SPeter Grehan 		invvpid(INVVPID_TYPE_ALL_CONTEXTS, invvpid_desc);
612366f6083SPeter Grehan 		invept(INVEPT_TYPE_ALL_CONTEXTS, invept_desc);
613366f6083SPeter Grehan 		vmxoff();
614366f6083SPeter Grehan 	}
615366f6083SPeter Grehan 	load_cr4(rcr4() & ~CR4_VMXE);
616366f6083SPeter Grehan }
617366f6083SPeter Grehan 
618366f6083SPeter Grehan static int
61915add60dSPeter Grehan vmx_modcleanup(void)
620366f6083SPeter Grehan {
621366f6083SPeter Grehan 
62218a2b08eSNeel Natu 	if (pirvec >= 0)
62318a2b08eSNeel Natu 		lapic_ipi_free(pirvec);
624176666c2SNeel Natu 
62545e51299SNeel Natu 	if (vpid_unr != NULL) {
62645e51299SNeel Natu 		delete_unrhdr(vpid_unr);
62745e51299SNeel Natu 		vpid_unr = NULL;
62845e51299SNeel Natu 	}
62945e51299SNeel Natu 
630c1141fbaSKonstantin Belousov 	if (nmi_flush_l1d_sw == 1)
631c1141fbaSKonstantin Belousov 		nmi_flush_l1d_sw = 0;
632c1141fbaSKonstantin Belousov 
633366f6083SPeter Grehan 	smp_rendezvous(NULL, vmx_disable, NULL, NULL);
634366f6083SPeter Grehan 
635366f6083SPeter Grehan 	return (0);
636366f6083SPeter Grehan }
637366f6083SPeter Grehan 
638366f6083SPeter Grehan static void
639366f6083SPeter Grehan vmx_enable(void *arg __unused)
640366f6083SPeter Grehan {
641366f6083SPeter Grehan 	int error;
64211669a68STycho Nightingale 	uint64_t feature_control;
64311669a68STycho Nightingale 
64411669a68STycho Nightingale 	feature_control = rdmsr(MSR_IA32_FEATURE_CONTROL);
64511669a68STycho Nightingale 	if ((feature_control & IA32_FEATURE_CONTROL_LOCK) == 0 ||
64611669a68STycho Nightingale 	    (feature_control & IA32_FEATURE_CONTROL_VMX_EN) == 0) {
64711669a68STycho Nightingale 		wrmsr(MSR_IA32_FEATURE_CONTROL,
64811669a68STycho Nightingale 		    feature_control | IA32_FEATURE_CONTROL_VMX_EN |
64911669a68STycho Nightingale 		    IA32_FEATURE_CONTROL_LOCK);
65011669a68STycho Nightingale 	}
651366f6083SPeter Grehan 
652366f6083SPeter Grehan 	load_cr4(rcr4() | CR4_VMXE);
653366f6083SPeter Grehan 
654366f6083SPeter Grehan 	*(uint32_t *)vmxon_region[curcpu] = vmx_revision();
655366f6083SPeter Grehan 	error = vmxon(vmxon_region[curcpu]);
656366f6083SPeter Grehan 	if (error == 0)
657366f6083SPeter Grehan 		vmxon_enabled[curcpu] = 1;
658366f6083SPeter Grehan }
659366f6083SPeter Grehan 
66063e62d39SJohn Baldwin static void
66115add60dSPeter Grehan vmx_modresume(void)
66263e62d39SJohn Baldwin {
66363e62d39SJohn Baldwin 
66463e62d39SJohn Baldwin 	if (vmxon_enabled[curcpu])
66563e62d39SJohn Baldwin 		vmxon(vmxon_region[curcpu]);
66663e62d39SJohn Baldwin }
66763e62d39SJohn Baldwin 
668366f6083SPeter Grehan static int
66915add60dSPeter Grehan vmx_modinit(int ipinum)
670366f6083SPeter Grehan {
6711bc51badSMichael Reifenberger 	int error;
672d17b5104SNeel Natu 	uint64_t basic, fixed0, fixed1, feature_control;
67388c4b8d1SNeel Natu 	uint32_t tmp, procbased2_vid_bits;
674366f6083SPeter Grehan 
675366f6083SPeter Grehan 	/* CPUID.1:ECX[bit 5] must be 1 for processor to support VMX */
6768b287612SJohn Baldwin 	if (!(cpu_feature2 & CPUID2_VMX)) {
67715add60dSPeter Grehan 		printf("vmx_modinit: processor does not support VMX "
67815add60dSPeter Grehan 		    "operation\n");
679366f6083SPeter Grehan 		return (ENXIO);
680366f6083SPeter Grehan 	}
681366f6083SPeter Grehan 
6824bff7fadSNeel Natu 	/*
6834bff7fadSNeel Natu 	 * Verify that MSR_IA32_FEATURE_CONTROL lock and VMXON enable bits
6844bff7fadSNeel Natu 	 * are set (bits 0 and 2 respectively).
6854bff7fadSNeel Natu 	 */
6864bff7fadSNeel Natu 	feature_control = rdmsr(MSR_IA32_FEATURE_CONTROL);
68711669a68STycho Nightingale 	if ((feature_control & IA32_FEATURE_CONTROL_LOCK) == 1 &&
688150369abSNeel Natu 	    (feature_control & IA32_FEATURE_CONTROL_VMX_EN) == 0) {
68915add60dSPeter Grehan 		printf("vmx_modinit: VMX operation disabled by BIOS\n");
6904bff7fadSNeel Natu 		return (ENXIO);
6914bff7fadSNeel Natu 	}
6924bff7fadSNeel Natu 
693d17b5104SNeel Natu 	/*
694d17b5104SNeel Natu 	 * Verify capabilities MSR_VMX_BASIC:
695d17b5104SNeel Natu 	 * - bit 54 indicates support for INS/OUTS decoding
696d17b5104SNeel Natu 	 */
697d17b5104SNeel Natu 	basic = rdmsr(MSR_VMX_BASIC);
698d17b5104SNeel Natu 	if ((basic & (1UL << 54)) == 0) {
69915add60dSPeter Grehan 		printf("vmx_modinit: processor does not support desired basic "
700d17b5104SNeel Natu 		    "capabilities\n");
701d17b5104SNeel Natu 		return (EINVAL);
702d17b5104SNeel Natu 	}
703d17b5104SNeel Natu 
704366f6083SPeter Grehan 	/* Check support for primary processor-based VM-execution controls */
705366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
706366f6083SPeter Grehan 			       MSR_VMX_TRUE_PROCBASED_CTLS,
707366f6083SPeter Grehan 			       PROCBASED_CTLS_ONE_SETTING,
708366f6083SPeter Grehan 			       PROCBASED_CTLS_ZERO_SETTING, &procbased_ctls);
709366f6083SPeter Grehan 	if (error) {
71015add60dSPeter Grehan 		printf("vmx_modinit: processor does not support desired "
71115add60dSPeter Grehan 		    "primary processor-based controls\n");
712366f6083SPeter Grehan 		return (error);
713366f6083SPeter Grehan 	}
714366f6083SPeter Grehan 
715366f6083SPeter Grehan 	/* Clear the processor-based ctl bits that are set on demand */
716366f6083SPeter Grehan 	procbased_ctls &= ~PROCBASED_CTLS_WINDOW_SETTING;
717366f6083SPeter Grehan 
718366f6083SPeter Grehan 	/* Check support for secondary processor-based VM-execution controls */
719366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2,
720366f6083SPeter Grehan 			       MSR_VMX_PROCBASED_CTLS2,
721366f6083SPeter Grehan 			       PROCBASED_CTLS2_ONE_SETTING,
722366f6083SPeter Grehan 			       PROCBASED_CTLS2_ZERO_SETTING, &procbased_ctls2);
723366f6083SPeter Grehan 	if (error) {
72415add60dSPeter Grehan 		printf("vmx_modinit: processor does not support desired "
72515add60dSPeter Grehan 		    "secondary processor-based controls\n");
726366f6083SPeter Grehan 		return (error);
727366f6083SPeter Grehan 	}
728366f6083SPeter Grehan 
729366f6083SPeter Grehan 	/* Check support for VPID */
730366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2, MSR_VMX_PROCBASED_CTLS2,
731366f6083SPeter Grehan 			       PROCBASED2_ENABLE_VPID, 0, &tmp);
732366f6083SPeter Grehan 	if (error == 0)
733366f6083SPeter Grehan 		procbased_ctls2 |= PROCBASED2_ENABLE_VPID;
734366f6083SPeter Grehan 
735366f6083SPeter Grehan 	/* Check support for pin-based VM-execution controls */
736366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PINBASED_CTLS,
737366f6083SPeter Grehan 			       MSR_VMX_TRUE_PINBASED_CTLS,
738366f6083SPeter Grehan 			       PINBASED_CTLS_ONE_SETTING,
739366f6083SPeter Grehan 			       PINBASED_CTLS_ZERO_SETTING, &pinbased_ctls);
740366f6083SPeter Grehan 	if (error) {
74115add60dSPeter Grehan 		printf("vmx_modinit: processor does not support desired "
742366f6083SPeter Grehan 		    "pin-based controls\n");
743366f6083SPeter Grehan 		return (error);
744366f6083SPeter Grehan 	}
745366f6083SPeter Grehan 
746366f6083SPeter Grehan 	/* Check support for VM-exit controls */
747366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_EXIT_CTLS, MSR_VMX_TRUE_EXIT_CTLS,
748366f6083SPeter Grehan 			       VM_EXIT_CTLS_ONE_SETTING,
749366f6083SPeter Grehan 			       VM_EXIT_CTLS_ZERO_SETTING,
750366f6083SPeter Grehan 			       &exit_ctls);
751366f6083SPeter Grehan 	if (error) {
75215add60dSPeter Grehan 		printf("vmx_modinit: processor does not support desired "
753366f6083SPeter Grehan 		    "exit controls\n");
754366f6083SPeter Grehan 		return (error);
755366f6083SPeter Grehan 	}
756366f6083SPeter Grehan 
757366f6083SPeter Grehan 	/* Check support for VM-entry controls */
758d72978ecSNeel Natu 	error = vmx_set_ctlreg(MSR_VMX_ENTRY_CTLS, MSR_VMX_TRUE_ENTRY_CTLS,
759d72978ecSNeel Natu 	    VM_ENTRY_CTLS_ONE_SETTING, VM_ENTRY_CTLS_ZERO_SETTING,
760366f6083SPeter Grehan 	    &entry_ctls);
761366f6083SPeter Grehan 	if (error) {
76215add60dSPeter Grehan 		printf("vmx_modinit: processor does not support desired "
763366f6083SPeter Grehan 		    "entry controls\n");
764366f6083SPeter Grehan 		return (error);
765366f6083SPeter Grehan 	}
766366f6083SPeter Grehan 
767366f6083SPeter Grehan 	/*
768366f6083SPeter Grehan 	 * Check support for optional features by testing them
769366f6083SPeter Grehan 	 * as individual bits
770366f6083SPeter Grehan 	 */
771366f6083SPeter Grehan 	cap_halt_exit = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
772366f6083SPeter Grehan 					MSR_VMX_TRUE_PROCBASED_CTLS,
773366f6083SPeter Grehan 					PROCBASED_HLT_EXITING, 0,
774366f6083SPeter Grehan 					&tmp) == 0);
775366f6083SPeter Grehan 
776366f6083SPeter Grehan 	cap_monitor_trap = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
777366f6083SPeter Grehan 					MSR_VMX_PROCBASED_CTLS,
778366f6083SPeter Grehan 					PROCBASED_MTF, 0,
779366f6083SPeter Grehan 					&tmp) == 0);
780366f6083SPeter Grehan 
781366f6083SPeter Grehan 	cap_pause_exit = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
782366f6083SPeter Grehan 					 MSR_VMX_TRUE_PROCBASED_CTLS,
783366f6083SPeter Grehan 					 PROCBASED_PAUSE_EXITING, 0,
784366f6083SPeter Grehan 					 &tmp) == 0);
785366f6083SPeter Grehan 
7863ba952e1SCorvin Köhne 	cap_wbinvd_exit = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2,
7873ba952e1SCorvin Köhne 					MSR_VMX_PROCBASED_CTLS2,
7883ba952e1SCorvin Köhne 					PROCBASED2_WBINVD_EXITING,
7893ba952e1SCorvin Köhne 					0,
7903ba952e1SCorvin Köhne 					&tmp) == 0);
7913ba952e1SCorvin Köhne 
792f5f5f1e7SPeter Grehan 	/*
793f5f5f1e7SPeter Grehan 	 * Check support for RDPID and/or RDTSCP.
794f5f5f1e7SPeter Grehan 	 *
795f5f5f1e7SPeter Grehan 	 * Support a pass-through-based implementation of these via the
796f5f5f1e7SPeter Grehan 	 * "enable RDTSCP" VM-execution control and the "RDTSC exiting"
797f5f5f1e7SPeter Grehan 	 * VM-execution control.
798f5f5f1e7SPeter Grehan 	 *
799f5f5f1e7SPeter Grehan 	 * The "enable RDTSCP" VM-execution control applies to both RDPID
800f5f5f1e7SPeter Grehan 	 * and RDTSCP (see SDM volume 3, section 25.3, "Changes to
801f5f5f1e7SPeter Grehan 	 * Instruction Behavior in VMX Non-root operation"); this is why
802f5f5f1e7SPeter Grehan 	 * only this VM-execution control needs to be enabled in order to
803f5f5f1e7SPeter Grehan 	 * enable passing through whichever of RDPID and/or RDTSCP are
804f5f5f1e7SPeter Grehan 	 * supported by the host.
805f5f5f1e7SPeter Grehan 	 *
806f5f5f1e7SPeter Grehan 	 * The "RDTSC exiting" VM-execution control applies to both RDTSC
807f5f5f1e7SPeter Grehan 	 * and RDTSCP (again, per SDM volume 3, section 25.3), and is
808f5f5f1e7SPeter Grehan 	 * already set up for RDTSC and RDTSCP pass-through by the current
809f5f5f1e7SPeter Grehan 	 * implementation of RDTSC.
810f5f5f1e7SPeter Grehan 	 *
811f5f5f1e7SPeter Grehan 	 * Although RDPID and RDTSCP are optional capabilities, since there
812f5f5f1e7SPeter Grehan 	 * does not currently seem to be a use case for enabling/disabling
813f5f5f1e7SPeter Grehan 	 * these via libvmmapi, choose not to support this and, instead,
814f5f5f1e7SPeter Grehan 	 * just statically always enable or always disable this support
815f5f5f1e7SPeter Grehan 	 * across all vCPUs on all VMs. (Note that there may be some
816f5f5f1e7SPeter Grehan 	 * complications to providing this functionality, e.g., the MSR
817f5f5f1e7SPeter Grehan 	 * bitmap is currently per-VM rather than per-vCPU while the
818f5f5f1e7SPeter Grehan 	 * capability API wants to be able to control capabilities on a
819f5f5f1e7SPeter Grehan 	 * per-vCPU basis).
820f5f5f1e7SPeter Grehan 	 */
821f5f5f1e7SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2,
822f5f5f1e7SPeter Grehan 			       MSR_VMX_PROCBASED_CTLS2,
823f5f5f1e7SPeter Grehan 			       PROCBASED2_ENABLE_RDTSCP, 0, &tmp);
824f5f5f1e7SPeter Grehan 	cap_rdpid = error == 0 && host_has_rdpid();
825f5f5f1e7SPeter Grehan 	cap_rdtscp = error == 0 && host_has_rdtscp();
82673abae44SJohn Baldwin 	if (cap_rdpid || cap_rdtscp) {
827f5f5f1e7SPeter Grehan 		procbased_ctls2 |= PROCBASED2_ENABLE_RDTSCP;
82873abae44SJohn Baldwin 		vmx_have_msr_tsc_aux = true;
82973abae44SJohn Baldwin 	}
830f5f5f1e7SPeter Grehan 
831366f6083SPeter Grehan 	cap_unrestricted_guest = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2,
832366f6083SPeter Grehan 					MSR_VMX_PROCBASED_CTLS2,
833366f6083SPeter Grehan 					PROCBASED2_UNRESTRICTED_GUEST, 0,
834366f6083SPeter Grehan 				        &tmp) == 0);
835366f6083SPeter Grehan 
83649cc03daSNeel Natu 	cap_invpcid = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2,
83749cc03daSNeel Natu 	    MSR_VMX_PROCBASED_CTLS2, PROCBASED2_ENABLE_INVPCID, 0,
83849cc03daSNeel Natu 	    &tmp) == 0);
83949cc03daSNeel Natu 
84088c4b8d1SNeel Natu 	/*
8411bc51badSMichael Reifenberger 	 * Check support for TPR shadow.
8421bc51badSMichael Reifenberger 	 */
8431bc51badSMichael Reifenberger 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
8441bc51badSMichael Reifenberger 	    MSR_VMX_TRUE_PROCBASED_CTLS, PROCBASED_USE_TPR_SHADOW, 0,
8451bc51badSMichael Reifenberger 	    &tmp);
8461bc51badSMichael Reifenberger 	if (error == 0) {
8471bc51badSMichael Reifenberger 		tpr_shadowing = 1;
8481bc51badSMichael Reifenberger 		TUNABLE_INT_FETCH("hw.vmm.vmx.use_tpr_shadowing",
8491bc51badSMichael Reifenberger 		    &tpr_shadowing);
8501bc51badSMichael Reifenberger 	}
8511bc51badSMichael Reifenberger 
8521bc51badSMichael Reifenberger 	if (tpr_shadowing) {
8531bc51badSMichael Reifenberger 		procbased_ctls |= PROCBASED_USE_TPR_SHADOW;
8541bc51badSMichael Reifenberger 		procbased_ctls &= ~PROCBASED_CR8_LOAD_EXITING;
8551bc51badSMichael Reifenberger 		procbased_ctls &= ~PROCBASED_CR8_STORE_EXITING;
8561bc51badSMichael Reifenberger 	}
8571bc51badSMichael Reifenberger 
8581bc51badSMichael Reifenberger 	/*
85988c4b8d1SNeel Natu 	 * Check support for virtual interrupt delivery.
86088c4b8d1SNeel Natu 	 */
86188c4b8d1SNeel Natu 	procbased2_vid_bits = (PROCBASED2_VIRTUALIZE_APIC_ACCESSES |
86288c4b8d1SNeel Natu 	    PROCBASED2_VIRTUALIZE_X2APIC_MODE |
86388c4b8d1SNeel Natu 	    PROCBASED2_APIC_REGISTER_VIRTUALIZATION |
86488c4b8d1SNeel Natu 	    PROCBASED2_VIRTUAL_INTERRUPT_DELIVERY);
86588c4b8d1SNeel Natu 
86688c4b8d1SNeel Natu 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2, MSR_VMX_PROCBASED_CTLS2,
86788c4b8d1SNeel Natu 	    procbased2_vid_bits, 0, &tmp);
8681bc51badSMichael Reifenberger 	if (error == 0 && tpr_shadowing) {
86988c4b8d1SNeel Natu 		virtual_interrupt_delivery = 1;
87088c4b8d1SNeel Natu 		TUNABLE_INT_FETCH("hw.vmm.vmx.use_apic_vid",
87188c4b8d1SNeel Natu 		    &virtual_interrupt_delivery);
87288c4b8d1SNeel Natu 	}
87388c4b8d1SNeel Natu 
87488c4b8d1SNeel Natu 	if (virtual_interrupt_delivery) {
87588c4b8d1SNeel Natu 		procbased_ctls |= PROCBASED_USE_TPR_SHADOW;
87688c4b8d1SNeel Natu 		procbased_ctls2 |= procbased2_vid_bits;
87788c4b8d1SNeel Natu 		procbased_ctls2 &= ~PROCBASED2_VIRTUALIZE_X2APIC_MODE;
878176666c2SNeel Natu 
879176666c2SNeel Natu 		/*
880176666c2SNeel Natu 		 * Check for Posted Interrupts only if Virtual Interrupt
881176666c2SNeel Natu 		 * Delivery is enabled.
882176666c2SNeel Natu 		 */
883176666c2SNeel Natu 		error = vmx_set_ctlreg(MSR_VMX_PINBASED_CTLS,
884176666c2SNeel Natu 		    MSR_VMX_TRUE_PINBASED_CTLS, PINBASED_POSTED_INTERRUPT, 0,
885176666c2SNeel Natu 		    &tmp);
886176666c2SNeel Natu 		if (error == 0) {
887bd50262fSKonstantin Belousov 			pirvec = lapic_ipi_alloc(pti ? &IDTVEC(justreturn1_pti) :
888bd50262fSKonstantin Belousov 			    &IDTVEC(justreturn));
88918a2b08eSNeel Natu 			if (pirvec < 0) {
890176666c2SNeel Natu 				if (bootverbose) {
89115add60dSPeter Grehan 					printf("vmx_modinit: unable to "
89215add60dSPeter Grehan 					    "allocate posted interrupt "
89315add60dSPeter Grehan 					    "vector\n");
89488c4b8d1SNeel Natu 				}
895176666c2SNeel Natu 			} else {
896176666c2SNeel Natu 				posted_interrupts = 1;
897176666c2SNeel Natu 				TUNABLE_INT_FETCH("hw.vmm.vmx.use_apic_pir",
898176666c2SNeel Natu 				    &posted_interrupts);
899176666c2SNeel Natu 			}
900176666c2SNeel Natu 		}
901176666c2SNeel Natu 	}
902176666c2SNeel Natu 
903176666c2SNeel Natu 	if (posted_interrupts)
904176666c2SNeel Natu 		    pinbased_ctls |= PINBASED_POSTED_INTERRUPT;
90549cc03daSNeel Natu 
906366f6083SPeter Grehan 	/* Initialize EPT */
907add611fdSNeel Natu 	error = ept_init(ipinum);
908366f6083SPeter Grehan 	if (error) {
90915add60dSPeter Grehan 		printf("vmx_modinit: ept initialization failed (%d)\n", error);
910366f6083SPeter Grehan 		return (error);
911366f6083SPeter Grehan 	}
912366f6083SPeter Grehan 
91323437573SKonstantin Belousov 	guest_l1d_flush = (cpu_ia32_arch_caps &
91423437573SKonstantin Belousov 	    IA32_ARCH_CAP_SKIP_L1DFL_VMENTRY) == 0;
915c30578feSKonstantin Belousov 	TUNABLE_INT_FETCH("hw.vmm.l1d_flush", &guest_l1d_flush);
916c1141fbaSKonstantin Belousov 
917c1141fbaSKonstantin Belousov 	/*
918c1141fbaSKonstantin Belousov 	 * L1D cache flush is enabled.  Use IA32_FLUSH_CMD MSR when
919c1141fbaSKonstantin Belousov 	 * available.  Otherwise fall back to the software flush
920c1141fbaSKonstantin Belousov 	 * method which loads enough data from the kernel text to
921c1141fbaSKonstantin Belousov 	 * flush existing L1D content, both on VMX entry and on NMI
922c1141fbaSKonstantin Belousov 	 * return.
923c1141fbaSKonstantin Belousov 	 */
924c1141fbaSKonstantin Belousov 	if (guest_l1d_flush) {
925c1141fbaSKonstantin Belousov 		if ((cpu_stdext_feature3 & CPUID_STDEXT3_L1D_FLUSH) == 0) {
926c1141fbaSKonstantin Belousov 			guest_l1d_flush_sw = 1;
927c1141fbaSKonstantin Belousov 			TUNABLE_INT_FETCH("hw.vmm.l1d_flush_sw",
928c1141fbaSKonstantin Belousov 			    &guest_l1d_flush_sw);
929c1141fbaSKonstantin Belousov 		}
930c1141fbaSKonstantin Belousov 		if (guest_l1d_flush_sw) {
931c1141fbaSKonstantin Belousov 			if (nmi_flush_l1d_sw <= 1)
932c1141fbaSKonstantin Belousov 				nmi_flush_l1d_sw = 1;
933c1141fbaSKonstantin Belousov 		} else {
934c1141fbaSKonstantin Belousov 			msr_load_list[0].index = MSR_IA32_FLUSH_CMD;
935c1141fbaSKonstantin Belousov 			msr_load_list[0].val = IA32_FLUSH_CMD_L1D;
936c1141fbaSKonstantin Belousov 		}
937c1141fbaSKonstantin Belousov 	}
938c30578feSKonstantin Belousov 
939366f6083SPeter Grehan 	/*
940366f6083SPeter Grehan 	 * Stash the cr0 and cr4 bits that must be fixed to 0 or 1
941366f6083SPeter Grehan 	 */
942366f6083SPeter Grehan 	fixed0 = rdmsr(MSR_VMX_CR0_FIXED0);
943366f6083SPeter Grehan 	fixed1 = rdmsr(MSR_VMX_CR0_FIXED1);
944366f6083SPeter Grehan 	cr0_ones_mask = fixed0 & fixed1;
945366f6083SPeter Grehan 	cr0_zeros_mask = ~fixed0 & ~fixed1;
946366f6083SPeter Grehan 
947366f6083SPeter Grehan 	/*
948366f6083SPeter Grehan 	 * CR0_PE and CR0_PG can be set to zero in VMX non-root operation
949366f6083SPeter Grehan 	 * if unrestricted guest execution is allowed.
950366f6083SPeter Grehan 	 */
951366f6083SPeter Grehan 	if (cap_unrestricted_guest)
952366f6083SPeter Grehan 		cr0_ones_mask &= ~(CR0_PG | CR0_PE);
953366f6083SPeter Grehan 
954366f6083SPeter Grehan 	/*
955366f6083SPeter Grehan 	 * Do not allow the guest to set CR0_NW or CR0_CD.
956366f6083SPeter Grehan 	 */
957366f6083SPeter Grehan 	cr0_zeros_mask |= (CR0_NW | CR0_CD);
958366f6083SPeter Grehan 
959366f6083SPeter Grehan 	fixed0 = rdmsr(MSR_VMX_CR4_FIXED0);
960366f6083SPeter Grehan 	fixed1 = rdmsr(MSR_VMX_CR4_FIXED1);
961366f6083SPeter Grehan 	cr4_ones_mask = fixed0 & fixed1;
962366f6083SPeter Grehan 	cr4_zeros_mask = ~fixed0 & ~fixed1;
963366f6083SPeter Grehan 
96445e51299SNeel Natu 	vpid_init();
96545e51299SNeel Natu 
966c3498942SNeel Natu 	vmx_msr_init();
967c3498942SNeel Natu 
968366f6083SPeter Grehan 	/* enable VMX operation */
969366f6083SPeter Grehan 	smp_rendezvous(NULL, vmx_enable, NULL, NULL);
970366f6083SPeter Grehan 
9713565b59eSNeel Natu 	vmx_initialized = 1;
9723565b59eSNeel Natu 
973366f6083SPeter Grehan 	return (0);
974366f6083SPeter Grehan }
975366f6083SPeter Grehan 
976f7d47425SNeel Natu static void
977f7d47425SNeel Natu vmx_trigger_hostintr(int vector)
978f7d47425SNeel Natu {
979f7d47425SNeel Natu 	uintptr_t func;
980f7d47425SNeel Natu 	struct gate_descriptor *gd;
981f7d47425SNeel Natu 
982f7d47425SNeel Natu 	gd = &idt[vector];
983f7d47425SNeel Natu 
984f7d47425SNeel Natu 	KASSERT(vector >= 32 && vector <= 255, ("vmx_trigger_hostintr: "
985f7d47425SNeel Natu 	    "invalid vector %d", vector));
986f7d47425SNeel Natu 	KASSERT(gd->gd_p == 1, ("gate descriptor for vector %d not present",
987f7d47425SNeel Natu 	    vector));
988f7d47425SNeel Natu 	KASSERT(gd->gd_type == SDT_SYSIGT, ("gate descriptor for vector %d "
989f7d47425SNeel Natu 	    "has invalid type %d", vector, gd->gd_type));
990f7d47425SNeel Natu 	KASSERT(gd->gd_dpl == SEL_KPL, ("gate descriptor for vector %d "
991f7d47425SNeel Natu 	    "has invalid dpl %d", vector, gd->gd_dpl));
992f7d47425SNeel Natu 	KASSERT(gd->gd_selector == GSEL(GCODE_SEL, SEL_KPL), ("gate descriptor "
993f7d47425SNeel Natu 	    "for vector %d has invalid selector %d", vector, gd->gd_selector));
994f7d47425SNeel Natu 	KASSERT(gd->gd_ist == 0, ("gate descriptor for vector %d has invalid "
995f7d47425SNeel Natu 	    "IST %d", vector, gd->gd_ist));
996f7d47425SNeel Natu 
997f7d47425SNeel Natu 	func = ((long)gd->gd_hioffset << 16 | gd->gd_looffset);
998f7d47425SNeel Natu 	vmx_call_isr(func);
999f7d47425SNeel Natu }
1000f7d47425SNeel Natu 
1001366f6083SPeter Grehan static int
1002aaaa0656SPeter Grehan vmx_setup_cr_shadow(int which, struct vmcs *vmcs, uint32_t initial)
1003366f6083SPeter Grehan {
100439c21c2dSNeel Natu 	int error, mask_ident, shadow_ident;
1005aaaa0656SPeter Grehan 	uint64_t mask_value;
1006366f6083SPeter Grehan 
100739c21c2dSNeel Natu 	if (which != 0 && which != 4)
100839c21c2dSNeel Natu 		panic("vmx_setup_cr_shadow: unknown cr%d", which);
100939c21c2dSNeel Natu 
101039c21c2dSNeel Natu 	if (which == 0) {
101139c21c2dSNeel Natu 		mask_ident = VMCS_CR0_MASK;
101239c21c2dSNeel Natu 		mask_value = cr0_ones_mask | cr0_zeros_mask;
101339c21c2dSNeel Natu 		shadow_ident = VMCS_CR0_SHADOW;
101439c21c2dSNeel Natu 	} else {
101539c21c2dSNeel Natu 		mask_ident = VMCS_CR4_MASK;
101639c21c2dSNeel Natu 		mask_value = cr4_ones_mask | cr4_zeros_mask;
101739c21c2dSNeel Natu 		shadow_ident = VMCS_CR4_SHADOW;
101839c21c2dSNeel Natu 	}
101939c21c2dSNeel Natu 
1020d3c11f40SPeter Grehan 	error = vmcs_setreg(vmcs, 0, VMCS_IDENT(mask_ident), mask_value);
1021366f6083SPeter Grehan 	if (error)
1022366f6083SPeter Grehan 		return (error);
1023366f6083SPeter Grehan 
1024aaaa0656SPeter Grehan 	error = vmcs_setreg(vmcs, 0, VMCS_IDENT(shadow_ident), initial);
1025366f6083SPeter Grehan 	if (error)
1026366f6083SPeter Grehan 		return (error);
1027366f6083SPeter Grehan 
1028366f6083SPeter Grehan 	return (0);
1029366f6083SPeter Grehan }
1030aaaa0656SPeter Grehan #define	vmx_setup_cr0_shadow(vmcs,init)	vmx_setup_cr_shadow(0, (vmcs), (init))
1031aaaa0656SPeter Grehan #define	vmx_setup_cr4_shadow(vmcs,init)	vmx_setup_cr_shadow(4, (vmcs), (init))
1032366f6083SPeter Grehan 
1033366f6083SPeter Grehan static void *
103415add60dSPeter Grehan vmx_init(struct vm *vm, pmap_t pmap)
1035366f6083SPeter Grehan {
10361aa51504SJohn Baldwin 	int error;
1037366f6083SPeter Grehan 	struct vmx *vmx;
103835abc6c2SJohn Baldwin 	uint16_t maxcpus = vm_get_maxcpus(vm);
1039366f6083SPeter Grehan 
1040366f6083SPeter Grehan 	vmx = malloc(sizeof(struct vmx), M_VMX, M_WAITOK | M_ZERO);
1041366f6083SPeter Grehan 	vmx->vm = vm;
1042366f6083SPeter Grehan 
10439ce875d9SKonstantin Belousov 	vmx->eptp = eptp(vtophys((vm_offset_t)pmap->pm_pmltop));
1044318224bbSNeel Natu 
1045366f6083SPeter Grehan 	/*
1046366f6083SPeter Grehan 	 * Clean up EPTP-tagged guest physical and combined mappings
1047366f6083SPeter Grehan 	 *
1048366f6083SPeter Grehan 	 * VMX transitions are not required to invalidate any guest physical
1049366f6083SPeter Grehan 	 * mappings. So, it may be possible for stale guest physical mappings
1050366f6083SPeter Grehan 	 * to be present in the processor TLBs.
1051366f6083SPeter Grehan 	 *
1052366f6083SPeter Grehan 	 * Combined mappings for this EP4TA are also invalidated for all VPIDs.
1053366f6083SPeter Grehan 	 */
1054318224bbSNeel Natu 	ept_invalidate_mappings(vmx->eptp);
1055366f6083SPeter Grehan 
10560f00260cSJohn Baldwin 	vmx->msr_bitmap = malloc_aligned(PAGE_SIZE, PAGE_SIZE, M_VMX,
10570f00260cSJohn Baldwin 	    M_WAITOK | M_ZERO);
1058366f6083SPeter Grehan 	msr_bitmap_initialize(vmx->msr_bitmap);
1059366f6083SPeter Grehan 
1060366f6083SPeter Grehan 	/*
1061366f6083SPeter Grehan 	 * It is safe to allow direct access to MSR_GSBASE and MSR_FSBASE.
1062366f6083SPeter Grehan 	 * The guest FSBASE and GSBASE are saved and restored during
1063366f6083SPeter Grehan 	 * vm-exit and vm-entry respectively. The host FSBASE and GSBASE are
1064366f6083SPeter Grehan 	 * always restored from the vmcs host state area on vm-exit.
1065366f6083SPeter Grehan 	 *
10661fb0ea3fSPeter Grehan 	 * The SYSENTER_CS/ESP/EIP MSRs are identical to FS/GSBASE in
10671fb0ea3fSPeter Grehan 	 * how they are saved/restored so can be directly accessed by the
10681fb0ea3fSPeter Grehan 	 * guest.
10691fb0ea3fSPeter Grehan 	 *
1070366f6083SPeter Grehan 	 * MSR_EFER is saved and restored in the guest VMCS area on a
1071366f6083SPeter Grehan 	 * VM exit and entry respectively. It is also restored from the
1072366f6083SPeter Grehan 	 * host VMCS area on a VM exit.
10738d1d7a9eSPeter Grehan 	 *
1074277bdd99STycho Nightingale 	 * The TSC MSR is exposed read-only. Writes are disallowed as
1075277bdd99STycho Nightingale 	 * that will impact the host TSC.  If the guest does a write
1076277bdd99STycho Nightingale 	 * the "use TSC offsetting" execution control is enabled and the
1077277bdd99STycho Nightingale 	 * difference between the host TSC and the guest TSC is written
1078277bdd99STycho Nightingale 	 * into the TSC offset in the VMCS.
1079f5f5f1e7SPeter Grehan 	 *
1080f5f5f1e7SPeter Grehan 	 * Guest TSC_AUX support is enabled if any of guest RDPID and/or
1081f5f5f1e7SPeter Grehan 	 * guest RDTSCP support are enabled (since, as per Table 2-2 in SDM
1082f5f5f1e7SPeter Grehan 	 * volume 4, TSC_AUX is supported if any of RDPID and/or RDTSCP are
1083f5f5f1e7SPeter Grehan 	 * supported). If guest TSC_AUX support is enabled, TSC_AUX is
1084f5f5f1e7SPeter Grehan 	 * exposed read-only so that the VMM can do one fewer MSR read per
1085f5f5f1e7SPeter Grehan 	 * exit than if this register were exposed read-write; the guest
1086f5f5f1e7SPeter Grehan 	 * restore value can be updated during guest writes (expected to be
1087f5f5f1e7SPeter Grehan 	 * rare) instead of during all exits (common).
1088366f6083SPeter Grehan 	 */
1089366f6083SPeter Grehan 	if (guest_msr_rw(vmx, MSR_GSBASE) ||
1090366f6083SPeter Grehan 	    guest_msr_rw(vmx, MSR_FSBASE) ||
10911fb0ea3fSPeter Grehan 	    guest_msr_rw(vmx, MSR_SYSENTER_CS_MSR) ||
10921fb0ea3fSPeter Grehan 	    guest_msr_rw(vmx, MSR_SYSENTER_ESP_MSR) ||
10931fb0ea3fSPeter Grehan 	    guest_msr_rw(vmx, MSR_SYSENTER_EIP_MSR) ||
10948d1d7a9eSPeter Grehan 	    guest_msr_rw(vmx, MSR_EFER) ||
1095f5f5f1e7SPeter Grehan 	    guest_msr_ro(vmx, MSR_TSC) ||
1096f5f5f1e7SPeter Grehan 	    ((cap_rdpid || cap_rdtscp) && guest_msr_ro(vmx, MSR_TSC_AUX)))
109715add60dSPeter Grehan 		panic("vmx_init: error setting guest msr access");
1098366f6083SPeter Grehan 
10991aa51504SJohn Baldwin 	vpid_alloc(vmx->vpids, maxcpus);
110045e51299SNeel Natu 
110188c4b8d1SNeel Natu 	if (virtual_interrupt_delivery) {
110288c4b8d1SNeel Natu 		error = vm_map_mmio(vm, DEFAULT_APIC_BASE, PAGE_SIZE,
110388c4b8d1SNeel Natu 		    APIC_ACCESS_ADDRESS);
110488c4b8d1SNeel Natu 		/* XXX this should really return an error to the caller */
110588c4b8d1SNeel Natu 		KASSERT(error == 0, ("vm_map_mmio(apicbase) error %d", error));
110688c4b8d1SNeel Natu 	}
110788c4b8d1SNeel Natu 
11081aa51504SJohn Baldwin 	vmx->pmap = pmap;
11091aa51504SJohn Baldwin 	return (vmx);
11101aa51504SJohn Baldwin }
11110f00260cSJohn Baldwin 
11121aa51504SJohn Baldwin static void *
1113869c8d19SJohn Baldwin vmx_vcpu_init(void *vmi, int vcpuid)
11141aa51504SJohn Baldwin {
1115869c8d19SJohn Baldwin 	struct vmx *vmx = vmi;
11161aa51504SJohn Baldwin 	struct vmcs *vmcs;
11171aa51504SJohn Baldwin 	struct vmx_vcpu *vcpu;
11181aa51504SJohn Baldwin 	uint32_t exc_bitmap;
11191aa51504SJohn Baldwin 	int error;
11201aa51504SJohn Baldwin 
11211aa51504SJohn Baldwin 	vcpu = malloc(sizeof(*vcpu), M_VMX, M_WAITOK | M_ZERO);
1122869c8d19SJohn Baldwin 	vcpu->vmx = vmx;
11231aa51504SJohn Baldwin 	vcpu->vcpuid = vcpuid;
11240f00260cSJohn Baldwin 	vcpu->vmcs = malloc_aligned(sizeof(*vmcs), PAGE_SIZE, M_VMX,
11250f00260cSJohn Baldwin 	    M_WAITOK | M_ZERO);
11260f00260cSJohn Baldwin 	vcpu->apic_page = malloc_aligned(PAGE_SIZE, PAGE_SIZE, M_VMX,
11270f00260cSJohn Baldwin 	    M_WAITOK | M_ZERO);
11281aa51504SJohn Baldwin 	vcpu->pir_desc = malloc_aligned(sizeof(*vcpu->pir_desc), 64, M_VMX,
11291aa51504SJohn Baldwin 	    M_WAITOK | M_ZERO);
11300f00260cSJohn Baldwin 
11310f00260cSJohn Baldwin 	vmcs = vcpu->vmcs;
1132c847a506SNeel Natu 	vmcs->identifier = vmx_revision();
1133c847a506SNeel Natu 	error = vmclear(vmcs);
1134366f6083SPeter Grehan 	if (error != 0) {
113515add60dSPeter Grehan 		panic("vmx_init: vmclear error %d on vcpu %d\n",
11361aa51504SJohn Baldwin 		    error, vcpuid);
1137366f6083SPeter Grehan 	}
1138366f6083SPeter Grehan 
11391aa51504SJohn Baldwin 	vmx_msr_guest_init(vmx, vcpu);
1140c3498942SNeel Natu 
1141c847a506SNeel Natu 	error = vmcs_init(vmcs);
1142c847a506SNeel Natu 	KASSERT(error == 0, ("vmcs_init error %d", error));
1143366f6083SPeter Grehan 
1144c847a506SNeel Natu 	VMPTRLD(vmcs);
1145c847a506SNeel Natu 	error = 0;
11460f00260cSJohn Baldwin 	error += vmwrite(VMCS_HOST_RSP, (u_long)&vcpu->ctx);
1147c847a506SNeel Natu 	error += vmwrite(VMCS_EPTP, vmx->eptp);
1148c847a506SNeel Natu 	error += vmwrite(VMCS_PIN_BASED_CTLS, pinbased_ctls);
1149c847a506SNeel Natu 	error += vmwrite(VMCS_PRI_PROC_BASED_CTLS, procbased_ctls);
11501aa51504SJohn Baldwin 	if (vcpu_trap_wbinvd(vmx->vm, vcpuid)) {
11513ba952e1SCorvin Köhne 		KASSERT(cap_wbinvd_exit, ("WBINVD trap not available"));
11523ba952e1SCorvin Köhne 		procbased_ctls2 |= PROCBASED2_WBINVD_EXITING;
11533ba952e1SCorvin Köhne 	}
1154c847a506SNeel Natu 	error += vmwrite(VMCS_SEC_PROC_BASED_CTLS, procbased_ctls2);
1155c847a506SNeel Natu 	error += vmwrite(VMCS_EXIT_CTLS, exit_ctls);
1156c847a506SNeel Natu 	error += vmwrite(VMCS_ENTRY_CTLS, entry_ctls);
1157c847a506SNeel Natu 	error += vmwrite(VMCS_MSR_BITMAP, vtophys(vmx->msr_bitmap));
11581aa51504SJohn Baldwin 	error += vmwrite(VMCS_VPID, vmx->vpids[vcpuid]);
1159b0538143SNeel Natu 
1160c1141fbaSKonstantin Belousov 	if (guest_l1d_flush && !guest_l1d_flush_sw) {
1161c1141fbaSKonstantin Belousov 		vmcs_write(VMCS_ENTRY_MSR_LOAD, pmap_kextract(
1162c1141fbaSKonstantin Belousov 			(vm_offset_t)&msr_load_list[0]));
1163c1141fbaSKonstantin Belousov 		vmcs_write(VMCS_ENTRY_MSR_LOAD_COUNT,
1164c1141fbaSKonstantin Belousov 		    nitems(msr_load_list));
1165c1141fbaSKonstantin Belousov 		vmcs_write(VMCS_EXIT_MSR_STORE, 0);
1166c1141fbaSKonstantin Belousov 		vmcs_write(VMCS_EXIT_MSR_STORE_COUNT, 0);
1167c1141fbaSKonstantin Belousov 	}
1168c1141fbaSKonstantin Belousov 
1169b0538143SNeel Natu 	/* exception bitmap */
11701aa51504SJohn Baldwin 	if (vcpu_trace_exceptions(vmx->vm, vcpuid))
1171b0538143SNeel Natu 		exc_bitmap = 0xffffffff;
1172b0538143SNeel Natu 	else
1173b0538143SNeel Natu 		exc_bitmap = 1 << IDT_MC;
1174b0538143SNeel Natu 	error += vmwrite(VMCS_EXCEPTION_BITMAP, exc_bitmap);
1175b0538143SNeel Natu 
11760f00260cSJohn Baldwin 	vcpu->ctx.guest_dr6 = DBREG_DR6_RESERVED1;
11779e2154ffSJohn Baldwin 	error += vmwrite(VMCS_GUEST_DR7, DBREG_DR7_RESERVED1);
117865eefbe4SJohn Baldwin 
11791bc51badSMichael Reifenberger 	if (tpr_shadowing) {
11801aa51504SJohn Baldwin 		error += vmwrite(VMCS_VIRTUAL_APIC, vtophys(vcpu->apic_page));
11811bc51badSMichael Reifenberger 	}
11821bc51badSMichael Reifenberger 
11831bc51badSMichael Reifenberger 	if (virtual_interrupt_delivery) {
11841bc51badSMichael Reifenberger 		error += vmwrite(VMCS_APIC_ACCESS, APIC_ACCESS_ADDRESS);
118588c4b8d1SNeel Natu 		error += vmwrite(VMCS_EOI_EXIT0, 0);
118688c4b8d1SNeel Natu 		error += vmwrite(VMCS_EOI_EXIT1, 0);
118788c4b8d1SNeel Natu 		error += vmwrite(VMCS_EOI_EXIT2, 0);
118888c4b8d1SNeel Natu 		error += vmwrite(VMCS_EOI_EXIT3, 0);
118988c4b8d1SNeel Natu 	}
1190176666c2SNeel Natu 	if (posted_interrupts) {
1191176666c2SNeel Natu 		error += vmwrite(VMCS_PIR_VECTOR, pirvec);
11921aa51504SJohn Baldwin 		error += vmwrite(VMCS_PIR_DESC, vtophys(vcpu->pir_desc));
1193176666c2SNeel Natu 	}
1194c847a506SNeel Natu 	VMCLEAR(vmcs);
119515add60dSPeter Grehan 	KASSERT(error == 0, ("vmx_init: error customizing the vmcs"));
1196366f6083SPeter Grehan 
11970f00260cSJohn Baldwin 	vcpu->cap.set = 0;
11980f00260cSJohn Baldwin 	vcpu->cap.set |= cap_rdpid != 0 ? 1 << VM_CAP_RDPID : 0;
11990f00260cSJohn Baldwin 	vcpu->cap.set |= cap_rdtscp != 0 ? 1 << VM_CAP_RDTSCP : 0;
12000f00260cSJohn Baldwin 	vcpu->cap.proc_ctls = procbased_ctls;
12010f00260cSJohn Baldwin 	vcpu->cap.proc_ctls2 = procbased_ctls2;
12020f00260cSJohn Baldwin 	vcpu->cap.exc_bitmap = exc_bitmap;
1203366f6083SPeter Grehan 
12040f00260cSJohn Baldwin 	vcpu->state.nextrip = ~0;
12050f00260cSJohn Baldwin 	vcpu->state.lastcpu = NOCPU;
12061aa51504SJohn Baldwin 	vcpu->state.vpid = vmx->vpids[vcpuid];
1207366f6083SPeter Grehan 
1208aaaa0656SPeter Grehan 	/*
1209aaaa0656SPeter Grehan 	 * Set up the CR0/4 shadows, and init the read shadow
1210aaaa0656SPeter Grehan 	 * to the power-on register value from the Intel Sys Arch.
1211aaaa0656SPeter Grehan 	 *  CR0 - 0x60000010
1212aaaa0656SPeter Grehan 	 *  CR4 - 0
1213aaaa0656SPeter Grehan 	 */
1214c847a506SNeel Natu 	error = vmx_setup_cr0_shadow(vmcs, 0x60000010);
121539c21c2dSNeel Natu 	if (error != 0)
121639c21c2dSNeel Natu 		panic("vmx_setup_cr0_shadow %d", error);
121739c21c2dSNeel Natu 
1218c847a506SNeel Natu 	error = vmx_setup_cr4_shadow(vmcs, 0);
121939c21c2dSNeel Natu 	if (error != 0)
122039c21c2dSNeel Natu 		panic("vmx_setup_cr4_shadow %d", error);
1221318224bbSNeel Natu 
12221aa51504SJohn Baldwin 	vcpu->ctx.pmap = vmx->pmap;
1223366f6083SPeter Grehan 
12241aa51504SJohn Baldwin 	return (vcpu);
1225366f6083SPeter Grehan }
1226366f6083SPeter Grehan 
1227366f6083SPeter Grehan static int
1228a2da7af6SNeel Natu vmx_handle_cpuid(struct vm *vm, int vcpu, struct vmxctx *vmxctx)
1229366f6083SPeter Grehan {
1230a3f2a9c5SJohn Baldwin 	int handled;
1231366f6083SPeter Grehan 
1232a3f2a9c5SJohn Baldwin 	handled = x86_emulate_cpuid(vm, vcpu, (uint64_t *)&vmxctx->guest_rax,
1233a3f2a9c5SJohn Baldwin 	    (uint64_t *)&vmxctx->guest_rbx, (uint64_t *)&vmxctx->guest_rcx,
1234a3f2a9c5SJohn Baldwin 	    (uint64_t *)&vmxctx->guest_rdx);
1235366f6083SPeter Grehan 	return (handled);
1236366f6083SPeter Grehan }
1237366f6083SPeter Grehan 
1238366f6083SPeter Grehan static __inline void
1239869c8d19SJohn Baldwin vmx_run_trace(struct vmx_vcpu *vcpu)
1240366f6083SPeter Grehan {
1241366f6083SPeter Grehan #ifdef KTR
1242*57e0119eSJohn Baldwin 	VMX_CTR1(vcpu, "Resume execution at %#lx", vmcs_guest_rip());
1243366f6083SPeter Grehan #endif
1244366f6083SPeter Grehan }
1245366f6083SPeter Grehan 
1246366f6083SPeter Grehan static __inline void
1247869c8d19SJohn Baldwin vmx_exit_trace(struct vmx_vcpu *vcpu, uint64_t rip, uint32_t exit_reason,
1248869c8d19SJohn Baldwin     int handled)
1249366f6083SPeter Grehan {
1250366f6083SPeter Grehan #ifdef KTR
1251*57e0119eSJohn Baldwin 	VMX_CTR3(vcpu, "%s %s vmexit at 0x%0lx",
1252366f6083SPeter Grehan 		 handled ? "handled" : "unhandled",
1253366f6083SPeter Grehan 		 exit_reason_to_str(exit_reason), rip);
1254eeefa4e4SNeel Natu #endif
1255eeefa4e4SNeel Natu }
1256366f6083SPeter Grehan 
1257eeefa4e4SNeel Natu static __inline void
1258869c8d19SJohn Baldwin vmx_astpending_trace(struct vmx_vcpu *vcpu, uint64_t rip)
1259eeefa4e4SNeel Natu {
1260eeefa4e4SNeel Natu #ifdef KTR
1261*57e0119eSJohn Baldwin 	VMX_CTR1(vcpu, "astpending vmexit at 0x%0lx", rip);
1262366f6083SPeter Grehan #endif
1263366f6083SPeter Grehan }
1264366f6083SPeter Grehan 
1265953c2c47SNeel Natu static VMM_STAT_INTEL(VCPU_INVVPID_SAVED, "Number of vpid invalidations saved");
12663527963bSNeel Natu static VMM_STAT_INTEL(VCPU_INVVPID_DONE, "Number of vpid invalidations done");
1267953c2c47SNeel Natu 
12683527963bSNeel Natu /*
12693527963bSNeel Natu  * Invalidate guest mappings identified by its vpid from the TLB.
12703527963bSNeel Natu  */
12713527963bSNeel Natu static __inline void
12721aa51504SJohn Baldwin vmx_invvpid(struct vmx *vmx, struct vmx_vcpu *vcpu, pmap_t pmap, int running)
1273366f6083SPeter Grehan {
1274366f6083SPeter Grehan 	struct vmxstate *vmxstate;
1275953c2c47SNeel Natu 	struct invvpid_desc invvpid_desc;
1276366f6083SPeter Grehan 
12771aa51504SJohn Baldwin 	vmxstate = &vcpu->state;
12783527963bSNeel Natu 	if (vmxstate->vpid == 0)
12793de83862SNeel Natu 		return;
1280366f6083SPeter Grehan 
12813527963bSNeel Natu 	if (!running) {
12823527963bSNeel Natu 		/*
12833527963bSNeel Natu 		 * Set the 'lastcpu' to an invalid host cpu.
12843527963bSNeel Natu 		 *
12853527963bSNeel Natu 		 * This will invalidate TLB entries tagged with the vcpu's
12863527963bSNeel Natu 		 * vpid the next time it runs via vmx_set_pcpu_defaults().
12873527963bSNeel Natu 		 */
12883527963bSNeel Natu 		vmxstate->lastcpu = NOCPU;
12893527963bSNeel Natu 		return;
12903527963bSNeel Natu 	}
1291953c2c47SNeel Natu 
12923527963bSNeel Natu 	KASSERT(curthread->td_critnest > 0, ("%s: vcpu %d running outside "
12931aa51504SJohn Baldwin 	    "critical section", __func__, vcpu->vcpuid));
1294366f6083SPeter Grehan 
1295366f6083SPeter Grehan 	/*
12963527963bSNeel Natu 	 * Invalidate all mappings tagged with 'vpid'
1297366f6083SPeter Grehan 	 *
1298366f6083SPeter Grehan 	 * We do this because this vcpu was executing on a different host
1299366f6083SPeter Grehan 	 * cpu when it last ran. We do not track whether it invalidated
1300366f6083SPeter Grehan 	 * mappings associated with its 'vpid' during that run. So we must
1301366f6083SPeter Grehan 	 * assume that the mappings associated with 'vpid' on 'curcpu' are
1302366f6083SPeter Grehan 	 * stale and invalidate them.
1303366f6083SPeter Grehan 	 *
1304366f6083SPeter Grehan 	 * Note that we incur this penalty only when the scheduler chooses to
1305366f6083SPeter Grehan 	 * move the thread associated with this vcpu between host cpus.
1306366f6083SPeter Grehan 	 *
1307366f6083SPeter Grehan 	 * Note also that this will invalidate mappings tagged with 'vpid'
1308366f6083SPeter Grehan 	 * for "all" EP4TAs.
1309366f6083SPeter Grehan 	 */
13106f5a9606SMark Johnston 	if (atomic_load_long(&pmap->pm_eptgen) == vmx->eptgen[curcpu]) {
1311953c2c47SNeel Natu 		invvpid_desc._res1 = 0;
1312953c2c47SNeel Natu 		invvpid_desc._res2 = 0;
1313366f6083SPeter Grehan 		invvpid_desc.vpid = vmxstate->vpid;
13140e30c5c0SWarner Losh 		invvpid_desc.linear_addr = 0;
1315366f6083SPeter Grehan 		invvpid(INVVPID_TYPE_SINGLE_CONTEXT, invvpid_desc);
13161aa51504SJohn Baldwin 		vmm_stat_incr(vmx->vm, vcpu->vcpuid, VCPU_INVVPID_DONE, 1);
1317953c2c47SNeel Natu 	} else {
1318953c2c47SNeel Natu 		/*
1319953c2c47SNeel Natu 		 * The invvpid can be skipped if an invept is going to
1320953c2c47SNeel Natu 		 * be performed before entering the guest. The invept
1321953c2c47SNeel Natu 		 * will invalidate combined mappings tagged with
1322953c2c47SNeel Natu 		 * 'vmx->eptp' for all vpids.
1323953c2c47SNeel Natu 		 */
13241aa51504SJohn Baldwin 		vmm_stat_incr(vmx->vm, vcpu->vcpuid, VCPU_INVVPID_SAVED, 1);
1325953c2c47SNeel Natu 	}
1326366f6083SPeter Grehan }
13273527963bSNeel Natu 
13283527963bSNeel Natu static void
13291aa51504SJohn Baldwin vmx_set_pcpu_defaults(struct vmx *vmx, struct vmx_vcpu *vcpu, pmap_t pmap)
13303527963bSNeel Natu {
13313527963bSNeel Natu 	struct vmxstate *vmxstate;
13323527963bSNeel Natu 
13331aa51504SJohn Baldwin 	vmxstate = &vcpu->state;
13343527963bSNeel Natu 	if (vmxstate->lastcpu == curcpu)
13353527963bSNeel Natu 		return;
13363527963bSNeel Natu 
13373527963bSNeel Natu 	vmxstate->lastcpu = curcpu;
13383527963bSNeel Natu 
13391aa51504SJohn Baldwin 	vmm_stat_incr(vmx->vm, vcpu->vcpuid, VCPU_MIGRATIONS, 1);
13403527963bSNeel Natu 
13413527963bSNeel Natu 	vmcs_write(VMCS_HOST_TR_BASE, vmm_get_host_trbase());
13423527963bSNeel Natu 	vmcs_write(VMCS_HOST_GDTR_BASE, vmm_get_host_gdtrbase());
13433527963bSNeel Natu 	vmcs_write(VMCS_HOST_GS_BASE, vmm_get_host_gsbase());
13443527963bSNeel Natu 	vmx_invvpid(vmx, vcpu, pmap, 1);
1345366f6083SPeter Grehan }
1346366f6083SPeter Grehan 
1347366f6083SPeter Grehan /*
1348366f6083SPeter Grehan  * We depend on 'procbased_ctls' to have the Interrupt Window Exiting bit set.
1349366f6083SPeter Grehan  */
1350366f6083SPeter Grehan CTASSERT((PROCBASED_CTLS_ONE_SETTING & PROCBASED_INT_WINDOW_EXITING) != 0);
1351366f6083SPeter Grehan 
1352366f6083SPeter Grehan static void __inline
1353869c8d19SJohn Baldwin vmx_set_int_window_exiting(struct vmx_vcpu *vcpu)
1354366f6083SPeter Grehan {
1355366f6083SPeter Grehan 
13561aa51504SJohn Baldwin 	if ((vcpu->cap.proc_ctls & PROCBASED_INT_WINDOW_EXITING) == 0) {
13571aa51504SJohn Baldwin 		vcpu->cap.proc_ctls |= PROCBASED_INT_WINDOW_EXITING;
13581aa51504SJohn Baldwin 		vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vcpu->cap.proc_ctls);
1359*57e0119eSJohn Baldwin 		VMX_CTR0(vcpu, "Enabling interrupt window exiting");
136048b2d828SNeel Natu 	}
1361366f6083SPeter Grehan }
1362366f6083SPeter Grehan 
1363366f6083SPeter Grehan static void __inline
1364869c8d19SJohn Baldwin vmx_clear_int_window_exiting(struct vmx_vcpu *vcpu)
1365366f6083SPeter Grehan {
1366366f6083SPeter Grehan 
13671aa51504SJohn Baldwin 	KASSERT((vcpu->cap.proc_ctls & PROCBASED_INT_WINDOW_EXITING) != 0,
13681aa51504SJohn Baldwin 	    ("intr_window_exiting not set: %#x", vcpu->cap.proc_ctls));
13691aa51504SJohn Baldwin 	vcpu->cap.proc_ctls &= ~PROCBASED_INT_WINDOW_EXITING;
13701aa51504SJohn Baldwin 	vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vcpu->cap.proc_ctls);
1371*57e0119eSJohn Baldwin 	VMX_CTR0(vcpu, "Disabling interrupt window exiting");
1372366f6083SPeter Grehan }
1373366f6083SPeter Grehan 
1374366f6083SPeter Grehan static void __inline
1375869c8d19SJohn Baldwin vmx_set_nmi_window_exiting(struct vmx_vcpu *vcpu)
1376366f6083SPeter Grehan {
1377366f6083SPeter Grehan 
13781aa51504SJohn Baldwin 	if ((vcpu->cap.proc_ctls & PROCBASED_NMI_WINDOW_EXITING) == 0) {
13791aa51504SJohn Baldwin 		vcpu->cap.proc_ctls |= PROCBASED_NMI_WINDOW_EXITING;
13801aa51504SJohn Baldwin 		vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vcpu->cap.proc_ctls);
1381*57e0119eSJohn Baldwin 		VMX_CTR0(vcpu, "Enabling NMI window exiting");
138248b2d828SNeel Natu 	}
1383366f6083SPeter Grehan }
1384366f6083SPeter Grehan 
1385366f6083SPeter Grehan static void __inline
1386869c8d19SJohn Baldwin vmx_clear_nmi_window_exiting(struct vmx_vcpu *vcpu)
1387366f6083SPeter Grehan {
1388366f6083SPeter Grehan 
13891aa51504SJohn Baldwin 	KASSERT((vcpu->cap.proc_ctls & PROCBASED_NMI_WINDOW_EXITING) != 0,
13901aa51504SJohn Baldwin 	    ("nmi_window_exiting not set %#x", vcpu->cap.proc_ctls));
13911aa51504SJohn Baldwin 	vcpu->cap.proc_ctls &= ~PROCBASED_NMI_WINDOW_EXITING;
13921aa51504SJohn Baldwin 	vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vcpu->cap.proc_ctls);
1393*57e0119eSJohn Baldwin 	VMX_CTR0(vcpu, "Disabling NMI window exiting");
1394366f6083SPeter Grehan }
1395366f6083SPeter Grehan 
1396277bdd99STycho Nightingale int
13971aa51504SJohn Baldwin vmx_set_tsc_offset(struct vmx *vmx, struct vmx_vcpu *vcpu, uint64_t offset)
1398277bdd99STycho Nightingale {
1399277bdd99STycho Nightingale 	int error;
1400277bdd99STycho Nightingale 
14011aa51504SJohn Baldwin 	if ((vcpu->cap.proc_ctls & PROCBASED_TSC_OFFSET) == 0) {
14021aa51504SJohn Baldwin 		vcpu->cap.proc_ctls |= PROCBASED_TSC_OFFSET;
14031aa51504SJohn Baldwin 		vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vcpu->cap.proc_ctls);
1404*57e0119eSJohn Baldwin 		VMX_CTR0(vcpu, "Enabling TSC offsetting");
1405277bdd99STycho Nightingale 	}
1406277bdd99STycho Nightingale 
1407277bdd99STycho Nightingale 	error = vmwrite(VMCS_TSC_OFFSET, offset);
1408483d953aSJohn Baldwin #ifdef BHYVE_SNAPSHOT
1409483d953aSJohn Baldwin 	if (error == 0)
14101aa51504SJohn Baldwin 		error = vm_set_tsc_offset(vmx->vm, vcpu->vcpuid, offset);
1411483d953aSJohn Baldwin #endif
1412277bdd99STycho Nightingale 	return (error);
1413277bdd99STycho Nightingale }
1414277bdd99STycho Nightingale 
141548b2d828SNeel Natu #define	NMI_BLOCKING	(VMCS_INTERRUPTIBILITY_NMI_BLOCKING |		\
141648b2d828SNeel Natu 			 VMCS_INTERRUPTIBILITY_MOVSS_BLOCKING)
141748b2d828SNeel Natu #define	HWINTR_BLOCKING	(VMCS_INTERRUPTIBILITY_STI_BLOCKING |		\
141848b2d828SNeel Natu 			 VMCS_INTERRUPTIBILITY_MOVSS_BLOCKING)
141948b2d828SNeel Natu 
142048b2d828SNeel Natu static void
14211aa51504SJohn Baldwin vmx_inject_nmi(struct vmx *vmx, struct vmx_vcpu *vcpu)
1422366f6083SPeter Grehan {
14235c272efaSRobert Wing 	uint32_t gi __diagused, info;
1424366f6083SPeter Grehan 
142548b2d828SNeel Natu 	gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
142648b2d828SNeel Natu 	KASSERT((gi & NMI_BLOCKING) == 0, ("vmx_inject_nmi: invalid guest "
142748b2d828SNeel Natu 	    "interruptibility-state %#x", gi));
1428366f6083SPeter Grehan 
142948b2d828SNeel Natu 	info = vmcs_read(VMCS_ENTRY_INTR_INFO);
143048b2d828SNeel Natu 	KASSERT((info & VMCS_INTR_VALID) == 0, ("vmx_inject_nmi: invalid "
143148b2d828SNeel Natu 	    "VM-entry interruption information %#x", info));
1432366f6083SPeter Grehan 
1433366f6083SPeter Grehan 	/*
1434366f6083SPeter Grehan 	 * Inject the virtual NMI. The vector must be the NMI IDT entry
1435366f6083SPeter Grehan 	 * or the VMCS entry check will fail.
1436366f6083SPeter Grehan 	 */
143748b2d828SNeel Natu 	info = IDT_NMI | VMCS_INTR_T_NMI | VMCS_INTR_VALID;
14383de83862SNeel Natu 	vmcs_write(VMCS_ENTRY_INTR_INFO, info);
1439366f6083SPeter Grehan 
1440*57e0119eSJohn Baldwin 	VMX_CTR0(vcpu, "Injecting vNMI");
1441366f6083SPeter Grehan 
1442366f6083SPeter Grehan 	/* Clear the request */
14431aa51504SJohn Baldwin 	vm_nmi_clear(vmx->vm, vcpu->vcpuid);
1444366f6083SPeter Grehan }
1445366f6083SPeter Grehan 
1446366f6083SPeter Grehan static void
14471aa51504SJohn Baldwin vmx_inject_interrupts(struct vmx *vmx, struct vmx_vcpu *vcpu,
14481aa51504SJohn Baldwin     struct vlapic *vlapic, uint64_t guestrip)
1449366f6083SPeter Grehan {
14500775fbb4STycho Nightingale 	int vector, need_nmi_exiting, extint_pending;
1451091d4532SNeel Natu 	uint64_t rflags, entryinfo;
145248b2d828SNeel Natu 	uint32_t gi, info;
1453366f6083SPeter Grehan 
14541aa51504SJohn Baldwin 	if (vcpu->state.nextrip != guestrip) {
14552ce12423SNeel Natu 		gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
14562ce12423SNeel Natu 		if (gi & HWINTR_BLOCKING) {
1457*57e0119eSJohn Baldwin 			VMX_CTR2(vcpu, "Guest interrupt blocking "
14582ce12423SNeel Natu 			    "cleared due to rip change: %#lx/%#lx",
14591aa51504SJohn Baldwin 			    vcpu->state.nextrip, guestrip);
14602ce12423SNeel Natu 			gi &= ~HWINTR_BLOCKING;
14612ce12423SNeel Natu 			vmcs_write(VMCS_GUEST_INTERRUPTIBILITY, gi);
14622ce12423SNeel Natu 		}
14632ce12423SNeel Natu 	}
14642ce12423SNeel Natu 
14651aa51504SJohn Baldwin 	if (vm_entry_intinfo(vmx->vm, vcpu->vcpuid, &entryinfo)) {
1466091d4532SNeel Natu 		KASSERT((entryinfo & VMCS_INTR_VALID) != 0, ("%s: entry "
1467091d4532SNeel Natu 		    "intinfo is not valid: %#lx", __func__, entryinfo));
1468dc506506SNeel Natu 
1469dc506506SNeel Natu 		info = vmcs_read(VMCS_ENTRY_INTR_INFO);
1470dc506506SNeel Natu 		KASSERT((info & VMCS_INTR_VALID) == 0, ("%s: cannot inject "
1471019008ebSNeel Natu 		     "pending exception: %#lx/%#x", __func__, entryinfo, info));
1472dc506506SNeel Natu 
1473091d4532SNeel Natu 		info = entryinfo;
1474091d4532SNeel Natu 		vector = info & 0xff;
1475091d4532SNeel Natu 		if (vector == IDT_BP || vector == IDT_OF) {
1476091d4532SNeel Natu 			/*
1477091d4532SNeel Natu 			 * VT-x requires #BP and #OF to be injected as software
1478091d4532SNeel Natu 			 * exceptions.
1479091d4532SNeel Natu 			 */
1480091d4532SNeel Natu 			info &= ~VMCS_INTR_T_MASK;
1481091d4532SNeel Natu 			info |= VMCS_INTR_T_SWEXCEPTION;
1482dc506506SNeel Natu 		}
1483091d4532SNeel Natu 
1484091d4532SNeel Natu 		if (info & VMCS_INTR_DEL_ERRCODE)
1485091d4532SNeel Natu 			vmcs_write(VMCS_ENTRY_EXCEPTION_ERROR, entryinfo >> 32);
1486091d4532SNeel Natu 
1487dc506506SNeel Natu 		vmcs_write(VMCS_ENTRY_INTR_INFO, info);
1488dc506506SNeel Natu 	}
1489dc506506SNeel Natu 
14901aa51504SJohn Baldwin 	if (vm_nmi_pending(vmx->vm, vcpu->vcpuid)) {
1491366f6083SPeter Grehan 		/*
149248b2d828SNeel Natu 		 * If there are no conditions blocking NMI injection then
149348b2d828SNeel Natu 		 * inject it directly here otherwise enable "NMI window
149448b2d828SNeel Natu 		 * exiting" to inject it as soon as we can.
1495eeefa4e4SNeel Natu 		 *
149648b2d828SNeel Natu 		 * We also check for STI_BLOCKING because some implementations
149748b2d828SNeel Natu 		 * don't allow NMI injection in this case. If we are running
149848b2d828SNeel Natu 		 * on a processor that doesn't have this restriction it will
149948b2d828SNeel Natu 		 * immediately exit and the NMI will be injected in the
150048b2d828SNeel Natu 		 * "NMI window exiting" handler.
1501366f6083SPeter Grehan 		 */
150248b2d828SNeel Natu 		need_nmi_exiting = 1;
150348b2d828SNeel Natu 		gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
150448b2d828SNeel Natu 		if ((gi & (HWINTR_BLOCKING | NMI_BLOCKING)) == 0) {
15053de83862SNeel Natu 			info = vmcs_read(VMCS_ENTRY_INTR_INFO);
150648b2d828SNeel Natu 			if ((info & VMCS_INTR_VALID) == 0) {
150748b2d828SNeel Natu 				vmx_inject_nmi(vmx, vcpu);
150848b2d828SNeel Natu 				need_nmi_exiting = 0;
150948b2d828SNeel Natu 			} else {
1510*57e0119eSJohn Baldwin 				VMX_CTR1(vcpu, "Cannot inject NMI "
1511*57e0119eSJohn Baldwin 				    "due to VM-entry intr info %#x", info);
151248b2d828SNeel Natu 			}
151348b2d828SNeel Natu 		} else {
1514*57e0119eSJohn Baldwin 			VMX_CTR1(vcpu, "Cannot inject NMI due to "
1515*57e0119eSJohn Baldwin 			    "Guest Interruptibility-state %#x", gi);
151648b2d828SNeel Natu 		}
1517eeefa4e4SNeel Natu 
151848b2d828SNeel Natu 		if (need_nmi_exiting)
1519869c8d19SJohn Baldwin 			vmx_set_nmi_window_exiting(vcpu);
152048b2d828SNeel Natu 	}
1521366f6083SPeter Grehan 
15221aa51504SJohn Baldwin 	extint_pending = vm_extint_pending(vmx->vm, vcpu->vcpuid);
15230775fbb4STycho Nightingale 
15240775fbb4STycho Nightingale 	if (!extint_pending && virtual_interrupt_delivery) {
152588c4b8d1SNeel Natu 		vmx_inject_pir(vlapic);
152688c4b8d1SNeel Natu 		return;
152788c4b8d1SNeel Natu 	}
152888c4b8d1SNeel Natu 
152948b2d828SNeel Natu 	/*
153036736912SNeel Natu 	 * If interrupt-window exiting is already in effect then don't bother
153136736912SNeel Natu 	 * checking for pending interrupts. This is just an optimization and
153236736912SNeel Natu 	 * not needed for correctness.
153348b2d828SNeel Natu 	 */
15341aa51504SJohn Baldwin 	if ((vcpu->cap.proc_ctls & PROCBASED_INT_WINDOW_EXITING) != 0) {
1535*57e0119eSJohn Baldwin 		VMX_CTR0(vcpu, "Skip interrupt injection due to "
1536*57e0119eSJohn Baldwin 		    "pending int_window_exiting");
153748b2d828SNeel Natu 		return;
153836736912SNeel Natu 	}
153948b2d828SNeel Natu 
15400775fbb4STycho Nightingale 	if (!extint_pending) {
1541366f6083SPeter Grehan 		/* Ask the local apic for a vector to inject */
15424d1e82a8SNeel Natu 		if (!vlapic_pending_intr(vlapic, &vector))
1543366f6083SPeter Grehan 			return;
1544a026dc3fSTycho Nightingale 
1545a026dc3fSTycho Nightingale 		/*
1546a026dc3fSTycho Nightingale 		 * From the Intel SDM, Volume 3, Section "Maskable
1547a026dc3fSTycho Nightingale 		 * Hardware Interrupts":
1548a026dc3fSTycho Nightingale 		 * - maskable interrupt vectors [16,255] can be delivered
1549a026dc3fSTycho Nightingale 		 *   through the local APIC.
1550a026dc3fSTycho Nightingale 		*/
1551a026dc3fSTycho Nightingale 		KASSERT(vector >= 16 && vector <= 255,
1552a026dc3fSTycho Nightingale 		    ("invalid vector %d from local APIC", vector));
15530775fbb4STycho Nightingale 	} else {
15540775fbb4STycho Nightingale 		/* Ask the legacy pic for a vector to inject */
15550775fbb4STycho Nightingale 		vatpic_pending_intr(vmx->vm, &vector);
1556366f6083SPeter Grehan 
1557a026dc3fSTycho Nightingale 		/*
1558a026dc3fSTycho Nightingale 		 * From the Intel SDM, Volume 3, Section "Maskable
1559a026dc3fSTycho Nightingale 		 * Hardware Interrupts":
1560a026dc3fSTycho Nightingale 		 * - maskable interrupt vectors [0,255] can be delivered
1561a026dc3fSTycho Nightingale 		 *   through the INTR pin.
1562a026dc3fSTycho Nightingale 		 */
1563a026dc3fSTycho Nightingale 		KASSERT(vector >= 0 && vector <= 255,
1564a026dc3fSTycho Nightingale 		    ("invalid vector %d from INTR", vector));
1565a026dc3fSTycho Nightingale 	}
1566366f6083SPeter Grehan 
1567366f6083SPeter Grehan 	/* Check RFLAGS.IF and the interruptibility state of the guest */
15683de83862SNeel Natu 	rflags = vmcs_read(VMCS_GUEST_RFLAGS);
156936736912SNeel Natu 	if ((rflags & PSL_I) == 0) {
1570*57e0119eSJohn Baldwin 		VMX_CTR2(vcpu, "Cannot inject vector %d due to "
1571*57e0119eSJohn Baldwin 		    "rflags %#lx", vector, rflags);
1572366f6083SPeter Grehan 		goto cantinject;
157336736912SNeel Natu 	}
1574366f6083SPeter Grehan 
157548b2d828SNeel Natu 	gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
157636736912SNeel Natu 	if (gi & HWINTR_BLOCKING) {
1577*57e0119eSJohn Baldwin 		VMX_CTR2(vcpu, "Cannot inject vector %d due to "
1578*57e0119eSJohn Baldwin 		    "Guest Interruptibility-state %#x", vector, gi);
1579366f6083SPeter Grehan 		goto cantinject;
158036736912SNeel Natu 	}
158136736912SNeel Natu 
158236736912SNeel Natu 	info = vmcs_read(VMCS_ENTRY_INTR_INFO);
158336736912SNeel Natu 	if (info & VMCS_INTR_VALID) {
158436736912SNeel Natu 		/*
158536736912SNeel Natu 		 * This is expected and could happen for multiple reasons:
158636736912SNeel Natu 		 * - A vectoring VM-entry was aborted due to astpending
158736736912SNeel Natu 		 * - A VM-exit happened during event injection.
1588dc506506SNeel Natu 		 * - An exception was injected above.
158936736912SNeel Natu 		 * - An NMI was injected above or after "NMI window exiting"
159036736912SNeel Natu 		 */
1591*57e0119eSJohn Baldwin 		VMX_CTR2(vcpu, "Cannot inject vector %d due to "
1592*57e0119eSJohn Baldwin 		    "VM-entry intr info %#x", vector, info);
159336736912SNeel Natu 		goto cantinject;
159436736912SNeel Natu 	}
1595366f6083SPeter Grehan 
1596366f6083SPeter Grehan 	/* Inject the interrupt */
1597160471d2SNeel Natu 	info = VMCS_INTR_T_HWINTR | VMCS_INTR_VALID;
1598366f6083SPeter Grehan 	info |= vector;
15993de83862SNeel Natu 	vmcs_write(VMCS_ENTRY_INTR_INFO, info);
1600366f6083SPeter Grehan 
16010775fbb4STycho Nightingale 	if (!extint_pending) {
1602366f6083SPeter Grehan 		/* Update the Local APIC ISR */
1603de5ea6b6SNeel Natu 		vlapic_intr_accepted(vlapic, vector);
16040775fbb4STycho Nightingale 	} else {
16051aa51504SJohn Baldwin 		vm_extint_clear(vmx->vm, vcpu->vcpuid);
16060775fbb4STycho Nightingale 		vatpic_intr_accepted(vmx->vm, vector);
16070775fbb4STycho Nightingale 
16080775fbb4STycho Nightingale 		/*
16090775fbb4STycho Nightingale 		 * After we accepted the current ExtINT the PIC may
16100775fbb4STycho Nightingale 		 * have posted another one.  If that is the case, set
16110775fbb4STycho Nightingale 		 * the Interrupt Window Exiting execution control so
16120775fbb4STycho Nightingale 		 * we can inject that one too.
16130494cb1bSNeel Natu 		 *
16140494cb1bSNeel Natu 		 * Also, interrupt window exiting allows us to inject any
16150494cb1bSNeel Natu 		 * pending APIC vector that was preempted by the ExtINT
16160494cb1bSNeel Natu 		 * as soon as possible. This applies both for the software
16170494cb1bSNeel Natu 		 * emulated vlapic and the hardware assisted virtual APIC.
16180775fbb4STycho Nightingale 		 */
1619869c8d19SJohn Baldwin 		vmx_set_int_window_exiting(vcpu);
16200775fbb4STycho Nightingale 	}
1621366f6083SPeter Grehan 
1622*57e0119eSJohn Baldwin 	VMX_CTR1(vcpu, "Injecting hwintr at vector %d", vector);
1623366f6083SPeter Grehan 
1624366f6083SPeter Grehan 	return;
1625366f6083SPeter Grehan 
1626366f6083SPeter Grehan cantinject:
1627366f6083SPeter Grehan 	/*
1628366f6083SPeter Grehan 	 * Set the Interrupt Window Exiting execution control so we can inject
1629366f6083SPeter Grehan 	 * the interrupt as soon as blocking condition goes away.
1630366f6083SPeter Grehan 	 */
1631869c8d19SJohn Baldwin 	vmx_set_int_window_exiting(vcpu);
1632366f6083SPeter Grehan }
1633366f6083SPeter Grehan 
1634e5a1d950SNeel Natu /*
1635e5a1d950SNeel Natu  * If the Virtual NMIs execution control is '1' then the logical processor
1636e5a1d950SNeel Natu  * tracks virtual-NMI blocking in the Guest Interruptibility-state field of
1637e5a1d950SNeel Natu  * the VMCS. An IRET instruction in VMX non-root operation will remove any
1638e5a1d950SNeel Natu  * virtual-NMI blocking.
1639e5a1d950SNeel Natu  *
1640e5a1d950SNeel Natu  * This unblocking occurs even if the IRET causes a fault. In this case the
1641e5a1d950SNeel Natu  * hypervisor needs to restore virtual-NMI blocking before resuming the guest.
1642e5a1d950SNeel Natu  */
1643e5a1d950SNeel Natu static void
1644869c8d19SJohn Baldwin vmx_restore_nmi_blocking(struct vmx_vcpu *vcpu)
1645e5a1d950SNeel Natu {
1646e5a1d950SNeel Natu 	uint32_t gi;
1647e5a1d950SNeel Natu 
1648*57e0119eSJohn Baldwin 	VMX_CTR0(vcpu, "Restore Virtual-NMI blocking");
1649e5a1d950SNeel Natu 	gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
1650e5a1d950SNeel Natu 	gi |= VMCS_INTERRUPTIBILITY_NMI_BLOCKING;
1651e5a1d950SNeel Natu 	vmcs_write(VMCS_GUEST_INTERRUPTIBILITY, gi);
1652e5a1d950SNeel Natu }
1653e5a1d950SNeel Natu 
1654e5a1d950SNeel Natu static void
1655869c8d19SJohn Baldwin vmx_clear_nmi_blocking(struct vmx_vcpu *vcpu)
1656e5a1d950SNeel Natu {
1657e5a1d950SNeel Natu 	uint32_t gi;
1658e5a1d950SNeel Natu 
1659*57e0119eSJohn Baldwin 	VMX_CTR0(vcpu, "Clear Virtual-NMI blocking");
1660e5a1d950SNeel Natu 	gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
1661e5a1d950SNeel Natu 	gi &= ~VMCS_INTERRUPTIBILITY_NMI_BLOCKING;
1662e5a1d950SNeel Natu 	vmcs_write(VMCS_GUEST_INTERRUPTIBILITY, gi);
1663e5a1d950SNeel Natu }
1664e5a1d950SNeel Natu 
1665091d4532SNeel Natu static void
1666869c8d19SJohn Baldwin vmx_assert_nmi_blocking(struct vmx_vcpu *vcpu)
1667091d4532SNeel Natu {
16685c272efaSRobert Wing 	uint32_t gi __diagused;
1669091d4532SNeel Natu 
1670091d4532SNeel Natu 	gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
1671091d4532SNeel Natu 	KASSERT(gi & VMCS_INTERRUPTIBILITY_NMI_BLOCKING,
1672091d4532SNeel Natu 	    ("NMI blocking is not in effect %#x", gi));
1673091d4532SNeel Natu }
1674091d4532SNeel Natu 
1675366f6083SPeter Grehan static int
16761aa51504SJohn Baldwin vmx_emulate_xsetbv(struct vmx *vmx, struct vmx_vcpu *vcpu,
16771aa51504SJohn Baldwin     struct vm_exit *vmexit)
1678abb023fbSJohn Baldwin {
1679abb023fbSJohn Baldwin 	struct vmxctx *vmxctx;
1680abb023fbSJohn Baldwin 	uint64_t xcrval;
1681abb023fbSJohn Baldwin 	const struct xsave_limits *limits;
1682abb023fbSJohn Baldwin 
16831aa51504SJohn Baldwin 	vmxctx = &vcpu->ctx;
1684abb023fbSJohn Baldwin 	limits = vmm_get_xsave_limits();
1685abb023fbSJohn Baldwin 
1686a0efd3fbSJohn Baldwin 	/*
1687a0efd3fbSJohn Baldwin 	 * Note that the processor raises a GP# fault on its own if
1688a0efd3fbSJohn Baldwin 	 * xsetbv is executed for CPL != 0, so we do not have to
1689a0efd3fbSJohn Baldwin 	 * emulate that fault here.
1690a0efd3fbSJohn Baldwin 	 */
1691a0efd3fbSJohn Baldwin 
1692a0efd3fbSJohn Baldwin 	/* Only xcr0 is supported. */
1693a0efd3fbSJohn Baldwin 	if (vmxctx->guest_rcx != 0) {
16941aa51504SJohn Baldwin 		vm_inject_gp(vmx->vm, vcpu->vcpuid);
1695a0efd3fbSJohn Baldwin 		return (HANDLED);
1696a0efd3fbSJohn Baldwin 	}
1697a0efd3fbSJohn Baldwin 
1698a0efd3fbSJohn Baldwin 	/* We only handle xcr0 if both the host and guest have XSAVE enabled. */
1699a0efd3fbSJohn Baldwin 	if (!limits->xsave_enabled || !(vmcs_read(VMCS_GUEST_CR4) & CR4_XSAVE)) {
17001aa51504SJohn Baldwin 		vm_inject_ud(vmx->vm, vcpu->vcpuid);
1701a0efd3fbSJohn Baldwin 		return (HANDLED);
1702a0efd3fbSJohn Baldwin 	}
1703abb023fbSJohn Baldwin 
1704abb023fbSJohn Baldwin 	xcrval = vmxctx->guest_rdx << 32 | (vmxctx->guest_rax & 0xffffffff);
1705a0efd3fbSJohn Baldwin 	if ((xcrval & ~limits->xcr0_allowed) != 0) {
17061aa51504SJohn Baldwin 		vm_inject_gp(vmx->vm, vcpu->vcpuid);
1707a0efd3fbSJohn Baldwin 		return (HANDLED);
1708a0efd3fbSJohn Baldwin 	}
1709abb023fbSJohn Baldwin 
1710a0efd3fbSJohn Baldwin 	if (!(xcrval & XFEATURE_ENABLED_X87)) {
17111aa51504SJohn Baldwin 		vm_inject_gp(vmx->vm, vcpu->vcpuid);
1712a0efd3fbSJohn Baldwin 		return (HANDLED);
1713a0efd3fbSJohn Baldwin 	}
1714abb023fbSJohn Baldwin 
171544a68c4eSJohn Baldwin 	/* AVX (YMM_Hi128) requires SSE. */
171644a68c4eSJohn Baldwin 	if (xcrval & XFEATURE_ENABLED_AVX &&
171744a68c4eSJohn Baldwin 	    (xcrval & XFEATURE_AVX) != XFEATURE_AVX) {
17181aa51504SJohn Baldwin 		vm_inject_gp(vmx->vm, vcpu->vcpuid);
171944a68c4eSJohn Baldwin 		return (HANDLED);
172044a68c4eSJohn Baldwin 	}
172144a68c4eSJohn Baldwin 
172244a68c4eSJohn Baldwin 	/*
172344a68c4eSJohn Baldwin 	 * AVX512 requires base AVX (YMM_Hi128) as well as OpMask,
172444a68c4eSJohn Baldwin 	 * ZMM_Hi256, and Hi16_ZMM.
172544a68c4eSJohn Baldwin 	 */
172644a68c4eSJohn Baldwin 	if (xcrval & XFEATURE_AVX512 &&
172744a68c4eSJohn Baldwin 	    (xcrval & (XFEATURE_AVX512 | XFEATURE_AVX)) !=
172844a68c4eSJohn Baldwin 	    (XFEATURE_AVX512 | XFEATURE_AVX)) {
17291aa51504SJohn Baldwin 		vm_inject_gp(vmx->vm, vcpu->vcpuid);
173044a68c4eSJohn Baldwin 		return (HANDLED);
173144a68c4eSJohn Baldwin 	}
173244a68c4eSJohn Baldwin 
173344a68c4eSJohn Baldwin 	/*
173444a68c4eSJohn Baldwin 	 * Intel MPX requires both bound register state flags to be
173544a68c4eSJohn Baldwin 	 * set.
173644a68c4eSJohn Baldwin 	 */
173744a68c4eSJohn Baldwin 	if (((xcrval & XFEATURE_ENABLED_BNDREGS) != 0) !=
173844a68c4eSJohn Baldwin 	    ((xcrval & XFEATURE_ENABLED_BNDCSR) != 0)) {
17391aa51504SJohn Baldwin 		vm_inject_gp(vmx->vm, vcpu->vcpuid);
1740a0efd3fbSJohn Baldwin 		return (HANDLED);
1741a0efd3fbSJohn Baldwin 	}
1742abb023fbSJohn Baldwin 
1743abb023fbSJohn Baldwin 	/*
1744abb023fbSJohn Baldwin 	 * This runs "inside" vmrun() with the guest's FPU state, so
1745abb023fbSJohn Baldwin 	 * modifying xcr0 directly modifies the guest's xcr0, not the
1746abb023fbSJohn Baldwin 	 * host's.
1747abb023fbSJohn Baldwin 	 */
1748abb023fbSJohn Baldwin 	load_xcr(0, xcrval);
1749abb023fbSJohn Baldwin 	return (HANDLED);
1750abb023fbSJohn Baldwin }
1751abb023fbSJohn Baldwin 
1752594db002STycho Nightingale static uint64_t
17531aa51504SJohn Baldwin vmx_get_guest_reg(struct vmx_vcpu *vcpu, int ident)
1754366f6083SPeter Grehan {
1755366f6083SPeter Grehan 	const struct vmxctx *vmxctx;
1756366f6083SPeter Grehan 
17571aa51504SJohn Baldwin 	vmxctx = &vcpu->ctx;
1758594db002STycho Nightingale 
1759594db002STycho Nightingale 	switch (ident) {
1760594db002STycho Nightingale 	case 0:
1761594db002STycho Nightingale 		return (vmxctx->guest_rax);
1762594db002STycho Nightingale 	case 1:
1763594db002STycho Nightingale 		return (vmxctx->guest_rcx);
1764594db002STycho Nightingale 	case 2:
1765594db002STycho Nightingale 		return (vmxctx->guest_rdx);
1766594db002STycho Nightingale 	case 3:
1767594db002STycho Nightingale 		return (vmxctx->guest_rbx);
1768594db002STycho Nightingale 	case 4:
1769594db002STycho Nightingale 		return (vmcs_read(VMCS_GUEST_RSP));
1770594db002STycho Nightingale 	case 5:
1771594db002STycho Nightingale 		return (vmxctx->guest_rbp);
1772594db002STycho Nightingale 	case 6:
1773594db002STycho Nightingale 		return (vmxctx->guest_rsi);
1774594db002STycho Nightingale 	case 7:
1775594db002STycho Nightingale 		return (vmxctx->guest_rdi);
1776594db002STycho Nightingale 	case 8:
1777594db002STycho Nightingale 		return (vmxctx->guest_r8);
1778594db002STycho Nightingale 	case 9:
1779594db002STycho Nightingale 		return (vmxctx->guest_r9);
1780594db002STycho Nightingale 	case 10:
1781594db002STycho Nightingale 		return (vmxctx->guest_r10);
1782594db002STycho Nightingale 	case 11:
1783594db002STycho Nightingale 		return (vmxctx->guest_r11);
1784594db002STycho Nightingale 	case 12:
1785594db002STycho Nightingale 		return (vmxctx->guest_r12);
1786594db002STycho Nightingale 	case 13:
1787594db002STycho Nightingale 		return (vmxctx->guest_r13);
1788594db002STycho Nightingale 	case 14:
1789594db002STycho Nightingale 		return (vmxctx->guest_r14);
1790594db002STycho Nightingale 	case 15:
1791594db002STycho Nightingale 		return (vmxctx->guest_r15);
1792594db002STycho Nightingale 	default:
1793594db002STycho Nightingale 		panic("invalid vmx register %d", ident);
1794594db002STycho Nightingale 	}
1795594db002STycho Nightingale }
1796594db002STycho Nightingale 
1797594db002STycho Nightingale static void
17981aa51504SJohn Baldwin vmx_set_guest_reg(struct vmx_vcpu *vcpu, int ident, uint64_t regval)
1799594db002STycho Nightingale {
1800594db002STycho Nightingale 	struct vmxctx *vmxctx;
1801594db002STycho Nightingale 
18021aa51504SJohn Baldwin 	vmxctx = &vcpu->ctx;
1803594db002STycho Nightingale 
1804594db002STycho Nightingale 	switch (ident) {
1805594db002STycho Nightingale 	case 0:
1806594db002STycho Nightingale 		vmxctx->guest_rax = regval;
1807594db002STycho Nightingale 		break;
1808594db002STycho Nightingale 	case 1:
1809594db002STycho Nightingale 		vmxctx->guest_rcx = regval;
1810594db002STycho Nightingale 		break;
1811594db002STycho Nightingale 	case 2:
1812594db002STycho Nightingale 		vmxctx->guest_rdx = regval;
1813594db002STycho Nightingale 		break;
1814594db002STycho Nightingale 	case 3:
1815594db002STycho Nightingale 		vmxctx->guest_rbx = regval;
1816594db002STycho Nightingale 		break;
1817594db002STycho Nightingale 	case 4:
1818594db002STycho Nightingale 		vmcs_write(VMCS_GUEST_RSP, regval);
1819594db002STycho Nightingale 		break;
1820594db002STycho Nightingale 	case 5:
1821594db002STycho Nightingale 		vmxctx->guest_rbp = regval;
1822594db002STycho Nightingale 		break;
1823594db002STycho Nightingale 	case 6:
1824594db002STycho Nightingale 		vmxctx->guest_rsi = regval;
1825594db002STycho Nightingale 		break;
1826594db002STycho Nightingale 	case 7:
1827594db002STycho Nightingale 		vmxctx->guest_rdi = regval;
1828594db002STycho Nightingale 		break;
1829594db002STycho Nightingale 	case 8:
1830594db002STycho Nightingale 		vmxctx->guest_r8 = regval;
1831594db002STycho Nightingale 		break;
1832594db002STycho Nightingale 	case 9:
1833594db002STycho Nightingale 		vmxctx->guest_r9 = regval;
1834594db002STycho Nightingale 		break;
1835594db002STycho Nightingale 	case 10:
1836594db002STycho Nightingale 		vmxctx->guest_r10 = regval;
1837594db002STycho Nightingale 		break;
1838594db002STycho Nightingale 	case 11:
1839594db002STycho Nightingale 		vmxctx->guest_r11 = regval;
1840594db002STycho Nightingale 		break;
1841594db002STycho Nightingale 	case 12:
1842594db002STycho Nightingale 		vmxctx->guest_r12 = regval;
1843594db002STycho Nightingale 		break;
1844594db002STycho Nightingale 	case 13:
1845594db002STycho Nightingale 		vmxctx->guest_r13 = regval;
1846594db002STycho Nightingale 		break;
1847594db002STycho Nightingale 	case 14:
1848594db002STycho Nightingale 		vmxctx->guest_r14 = regval;
1849594db002STycho Nightingale 		break;
1850594db002STycho Nightingale 	case 15:
1851594db002STycho Nightingale 		vmxctx->guest_r15 = regval;
1852594db002STycho Nightingale 		break;
1853594db002STycho Nightingale 	default:
1854594db002STycho Nightingale 		panic("invalid vmx register %d", ident);
1855594db002STycho Nightingale 	}
1856594db002STycho Nightingale }
1857594db002STycho Nightingale 
1858594db002STycho Nightingale static int
18591aa51504SJohn Baldwin vmx_emulate_cr0_access(struct vmx_vcpu *vcpu, uint64_t exitqual)
1860594db002STycho Nightingale {
1861594db002STycho Nightingale 	uint64_t crval, regval;
1862594db002STycho Nightingale 
1863594db002STycho Nightingale 	/* We only handle mov to %cr0 at this time */
186439c21c2dSNeel Natu 	if ((exitqual & 0xf0) != 0x00)
186539c21c2dSNeel Natu 		return (UNHANDLED);
186639c21c2dSNeel Natu 
18671aa51504SJohn Baldwin 	regval = vmx_get_guest_reg(vcpu, (exitqual >> 8) & 0xf);
1868366f6083SPeter Grehan 
1869594db002STycho Nightingale 	vmcs_write(VMCS_CR0_SHADOW, regval);
1870366f6083SPeter Grehan 
1871594db002STycho Nightingale 	crval = regval | cr0_ones_mask;
1872594db002STycho Nightingale 	crval &= ~cr0_zeros_mask;
1873594db002STycho Nightingale 	vmcs_write(VMCS_GUEST_CR0, crval);
1874366f6083SPeter Grehan 
1875594db002STycho Nightingale 	if (regval & CR0_PG) {
187680a902efSPeter Grehan 		uint64_t efer, entry_ctls;
187780a902efSPeter Grehan 
187880a902efSPeter Grehan 		/*
187980a902efSPeter Grehan 		 * If CR0.PG is 1 and EFER.LME is 1 then EFER.LMA and
188080a902efSPeter Grehan 		 * the "IA-32e mode guest" bit in VM-entry control must be
188180a902efSPeter Grehan 		 * equal.
188280a902efSPeter Grehan 		 */
18833de83862SNeel Natu 		efer = vmcs_read(VMCS_GUEST_IA32_EFER);
188480a902efSPeter Grehan 		if (efer & EFER_LME) {
188580a902efSPeter Grehan 			efer |= EFER_LMA;
18863de83862SNeel Natu 			vmcs_write(VMCS_GUEST_IA32_EFER, efer);
18873de83862SNeel Natu 			entry_ctls = vmcs_read(VMCS_ENTRY_CTLS);
188880a902efSPeter Grehan 			entry_ctls |= VM_ENTRY_GUEST_LMA;
18893de83862SNeel Natu 			vmcs_write(VMCS_ENTRY_CTLS, entry_ctls);
189080a902efSPeter Grehan 		}
189180a902efSPeter Grehan 	}
189280a902efSPeter Grehan 
1893366f6083SPeter Grehan 	return (HANDLED);
1894366f6083SPeter Grehan }
1895366f6083SPeter Grehan 
1896594db002STycho Nightingale static int
18971aa51504SJohn Baldwin vmx_emulate_cr4_access(struct vmx_vcpu *vcpu, uint64_t exitqual)
1898594db002STycho Nightingale {
1899594db002STycho Nightingale 	uint64_t crval, regval;
1900594db002STycho Nightingale 
1901594db002STycho Nightingale 	/* We only handle mov to %cr4 at this time */
1902594db002STycho Nightingale 	if ((exitqual & 0xf0) != 0x00)
1903594db002STycho Nightingale 		return (UNHANDLED);
1904594db002STycho Nightingale 
19051aa51504SJohn Baldwin 	regval = vmx_get_guest_reg(vcpu, (exitqual >> 8) & 0xf);
1906594db002STycho Nightingale 
1907594db002STycho Nightingale 	vmcs_write(VMCS_CR4_SHADOW, regval);
1908594db002STycho Nightingale 
1909594db002STycho Nightingale 	crval = regval | cr4_ones_mask;
1910594db002STycho Nightingale 	crval &= ~cr4_zeros_mask;
1911594db002STycho Nightingale 	vmcs_write(VMCS_GUEST_CR4, crval);
1912594db002STycho Nightingale 
1913594db002STycho Nightingale 	return (HANDLED);
1914594db002STycho Nightingale }
1915594db002STycho Nightingale 
1916594db002STycho Nightingale static int
19171aa51504SJohn Baldwin vmx_emulate_cr8_access(struct vmx *vmx, struct vmx_vcpu *vcpu,
19181aa51504SJohn Baldwin     uint64_t exitqual)
1919594db002STycho Nightingale {
1920051f2bd1SNeel Natu 	struct vlapic *vlapic;
1921051f2bd1SNeel Natu 	uint64_t cr8;
1922051f2bd1SNeel Natu 	int regnum;
1923594db002STycho Nightingale 
1924594db002STycho Nightingale 	/* We only handle mov %cr8 to/from a register at this time. */
1925594db002STycho Nightingale 	if ((exitqual & 0xe0) != 0x00) {
1926594db002STycho Nightingale 		return (UNHANDLED);
1927594db002STycho Nightingale 	}
1928594db002STycho Nightingale 
19291aa51504SJohn Baldwin 	vlapic = vm_lapic(vmx->vm, vcpu->vcpuid);
1930051f2bd1SNeel Natu 	regnum = (exitqual >> 8) & 0xf;
1931594db002STycho Nightingale 	if (exitqual & 0x10) {
1932051f2bd1SNeel Natu 		cr8 = vlapic_get_cr8(vlapic);
19331aa51504SJohn Baldwin 		vmx_set_guest_reg(vcpu, regnum, cr8);
1934594db002STycho Nightingale 	} else {
19351aa51504SJohn Baldwin 		cr8 = vmx_get_guest_reg(vcpu, regnum);
1936051f2bd1SNeel Natu 		vlapic_set_cr8(vlapic, cr8);
1937594db002STycho Nightingale 	}
1938594db002STycho Nightingale 
1939594db002STycho Nightingale 	return (HANDLED);
1940594db002STycho Nightingale }
1941594db002STycho Nightingale 
1942e4c8a13dSNeel Natu /*
1943e4c8a13dSNeel Natu  * From section "Guest Register State" in the Intel SDM: CPL = SS.DPL
1944e4c8a13dSNeel Natu  */
1945e4c8a13dSNeel Natu static int
1946e4c8a13dSNeel Natu vmx_cpl(void)
1947e4c8a13dSNeel Natu {
1948e4c8a13dSNeel Natu 	uint32_t ssar;
1949e4c8a13dSNeel Natu 
1950e4c8a13dSNeel Natu 	ssar = vmcs_read(VMCS_GUEST_SS_ACCESS_RIGHTS);
1951e4c8a13dSNeel Natu 	return ((ssar >> 5) & 0x3);
1952e4c8a13dSNeel Natu }
1953e4c8a13dSNeel Natu 
1954e813a873SNeel Natu static enum vm_cpu_mode
195500f3efe1SJohn Baldwin vmx_cpu_mode(void)
195600f3efe1SJohn Baldwin {
1957b301b9e2SNeel Natu 	uint32_t csar;
195800f3efe1SJohn Baldwin 
1959b301b9e2SNeel Natu 	if (vmcs_read(VMCS_GUEST_IA32_EFER) & EFER_LMA) {
1960b301b9e2SNeel Natu 		csar = vmcs_read(VMCS_GUEST_CS_ACCESS_RIGHTS);
1961b301b9e2SNeel Natu 		if (csar & 0x2000)
1962b301b9e2SNeel Natu 			return (CPU_MODE_64BIT);	/* CS.L = 1 */
196300f3efe1SJohn Baldwin 		else
196400f3efe1SJohn Baldwin 			return (CPU_MODE_COMPATIBILITY);
1965b301b9e2SNeel Natu 	} else if (vmcs_read(VMCS_GUEST_CR0) & CR0_PE) {
1966b301b9e2SNeel Natu 		return (CPU_MODE_PROTECTED);
1967b301b9e2SNeel Natu 	} else {
1968b301b9e2SNeel Natu 		return (CPU_MODE_REAL);
1969b301b9e2SNeel Natu 	}
197000f3efe1SJohn Baldwin }
197100f3efe1SJohn Baldwin 
1972e813a873SNeel Natu static enum vm_paging_mode
197300f3efe1SJohn Baldwin vmx_paging_mode(void)
197400f3efe1SJohn Baldwin {
1975f3eb12e4SKonstantin Belousov 	uint64_t cr4;
197600f3efe1SJohn Baldwin 
197700f3efe1SJohn Baldwin 	if (!(vmcs_read(VMCS_GUEST_CR0) & CR0_PG))
197800f3efe1SJohn Baldwin 		return (PAGING_MODE_FLAT);
1979f3eb12e4SKonstantin Belousov 	cr4 = vmcs_read(VMCS_GUEST_CR4);
1980f3eb12e4SKonstantin Belousov 	if (!(cr4 & CR4_PAE))
198100f3efe1SJohn Baldwin 		return (PAGING_MODE_32);
1982f3eb12e4SKonstantin Belousov 	if (vmcs_read(VMCS_GUEST_IA32_EFER) & EFER_LME) {
1983f3eb12e4SKonstantin Belousov 		if (!(cr4 & CR4_LA57))
198400f3efe1SJohn Baldwin 			return (PAGING_MODE_64);
1985f3eb12e4SKonstantin Belousov 		return (PAGING_MODE_64_LA57);
1986f3eb12e4SKonstantin Belousov 	} else
198700f3efe1SJohn Baldwin 		return (PAGING_MODE_PAE);
198800f3efe1SJohn Baldwin }
198900f3efe1SJohn Baldwin 
1990d17b5104SNeel Natu static uint64_t
1991869c8d19SJohn Baldwin inout_str_index(struct vmx_vcpu *vcpu, int in)
1992d17b5104SNeel Natu {
1993d17b5104SNeel Natu 	uint64_t val;
19945c272efaSRobert Wing 	int error __diagused;
1995d17b5104SNeel Natu 	enum vm_reg_name reg;
1996d17b5104SNeel Natu 
1997d17b5104SNeel Natu 	reg = in ? VM_REG_GUEST_RDI : VM_REG_GUEST_RSI;
1998869c8d19SJohn Baldwin 	error = vmx_getreg(vcpu, reg, &val);
1999d17b5104SNeel Natu 	KASSERT(error == 0, ("%s: vmx_getreg error %d", __func__, error));
2000d17b5104SNeel Natu 	return (val);
2001d17b5104SNeel Natu }
2002d17b5104SNeel Natu 
2003d17b5104SNeel Natu static uint64_t
2004869c8d19SJohn Baldwin inout_str_count(struct vmx_vcpu *vcpu, int rep)
2005d17b5104SNeel Natu {
2006d17b5104SNeel Natu 	uint64_t val;
20075c272efaSRobert Wing 	int error __diagused;
2008d17b5104SNeel Natu 
2009d17b5104SNeel Natu 	if (rep) {
2010869c8d19SJohn Baldwin 		error = vmx_getreg(vcpu, VM_REG_GUEST_RCX, &val);
2011d17b5104SNeel Natu 		KASSERT(!error, ("%s: vmx_getreg error %d", __func__, error));
2012d17b5104SNeel Natu 	} else {
2013d17b5104SNeel Natu 		val = 1;
2014d17b5104SNeel Natu 	}
2015d17b5104SNeel Natu 	return (val);
2016d17b5104SNeel Natu }
2017d17b5104SNeel Natu 
2018d17b5104SNeel Natu static int
2019d17b5104SNeel Natu inout_str_addrsize(uint32_t inst_info)
2020d17b5104SNeel Natu {
2021d17b5104SNeel Natu 	uint32_t size;
2022d17b5104SNeel Natu 
2023d17b5104SNeel Natu 	size = (inst_info >> 7) & 0x7;
2024d17b5104SNeel Natu 	switch (size) {
2025d17b5104SNeel Natu 	case 0:
2026d17b5104SNeel Natu 		return (2);	/* 16 bit */
2027d17b5104SNeel Natu 	case 1:
2028d17b5104SNeel Natu 		return (4);	/* 32 bit */
2029d17b5104SNeel Natu 	case 2:
2030d17b5104SNeel Natu 		return (8);	/* 64 bit */
2031d17b5104SNeel Natu 	default:
2032d17b5104SNeel Natu 		panic("%s: invalid size encoding %d", __func__, size);
2033d17b5104SNeel Natu 	}
2034d17b5104SNeel Natu }
2035d17b5104SNeel Natu 
2036d17b5104SNeel Natu static void
2037869c8d19SJohn Baldwin inout_str_seginfo(struct vmx_vcpu *vcpu, uint32_t inst_info, int in,
2038869c8d19SJohn Baldwin     struct vm_inout_str *vis)
2039d17b5104SNeel Natu {
20405c272efaSRobert Wing 	int error __diagused, s;
2041d17b5104SNeel Natu 
2042d17b5104SNeel Natu 	if (in) {
2043d17b5104SNeel Natu 		vis->seg_name = VM_REG_GUEST_ES;
2044d17b5104SNeel Natu 	} else {
2045d17b5104SNeel Natu 		s = (inst_info >> 15) & 0x7;
2046d17b5104SNeel Natu 		vis->seg_name = vm_segment_name(s);
2047d17b5104SNeel Natu 	}
2048d17b5104SNeel Natu 
2049869c8d19SJohn Baldwin 	error = vmx_getdesc(vcpu, vis->seg_name, &vis->seg_desc);
2050d17b5104SNeel Natu 	KASSERT(error == 0, ("%s: vmx_getdesc error %d", __func__, error));
2051d17b5104SNeel Natu }
2052d17b5104SNeel Natu 
2053e4c8a13dSNeel Natu static void
2054e813a873SNeel Natu vmx_paging_info(struct vm_guest_paging *paging)
2055e813a873SNeel Natu {
2056e813a873SNeel Natu 	paging->cr3 = vmcs_guest_cr3();
2057e813a873SNeel Natu 	paging->cpl = vmx_cpl();
2058e813a873SNeel Natu 	paging->cpu_mode = vmx_cpu_mode();
2059e813a873SNeel Natu 	paging->paging_mode = vmx_paging_mode();
2060e813a873SNeel Natu }
2061e813a873SNeel Natu 
2062e813a873SNeel Natu static void
2063e4c8a13dSNeel Natu vmexit_inst_emul(struct vm_exit *vmexit, uint64_t gpa, uint64_t gla)
2064e4c8a13dSNeel Natu {
2065f7a9f178SNeel Natu 	struct vm_guest_paging *paging;
2066f7a9f178SNeel Natu 	uint32_t csar;
2067f7a9f178SNeel Natu 
2068f7a9f178SNeel Natu 	paging = &vmexit->u.inst_emul.paging;
2069f7a9f178SNeel Natu 
2070e4c8a13dSNeel Natu 	vmexit->exitcode = VM_EXITCODE_INST_EMUL;
20711c73ea3eSNeel Natu 	vmexit->inst_length = 0;
2072e4c8a13dSNeel Natu 	vmexit->u.inst_emul.gpa = gpa;
2073e4c8a13dSNeel Natu 	vmexit->u.inst_emul.gla = gla;
2074f7a9f178SNeel Natu 	vmx_paging_info(paging);
2075f7a9f178SNeel Natu 	switch (paging->cpu_mode) {
2076e4f605eeSTycho Nightingale 	case CPU_MODE_REAL:
2077e4f605eeSTycho Nightingale 		vmexit->u.inst_emul.cs_base = vmcs_read(VMCS_GUEST_CS_BASE);
2078e4f605eeSTycho Nightingale 		vmexit->u.inst_emul.cs_d = 0;
2079e4f605eeSTycho Nightingale 		break;
2080f7a9f178SNeel Natu 	case CPU_MODE_PROTECTED:
2081f7a9f178SNeel Natu 	case CPU_MODE_COMPATIBILITY:
2082e4f605eeSTycho Nightingale 		vmexit->u.inst_emul.cs_base = vmcs_read(VMCS_GUEST_CS_BASE);
2083f7a9f178SNeel Natu 		csar = vmcs_read(VMCS_GUEST_CS_ACCESS_RIGHTS);
2084f7a9f178SNeel Natu 		vmexit->u.inst_emul.cs_d = SEG_DESC_DEF32(csar);
2085f7a9f178SNeel Natu 		break;
2086f7a9f178SNeel Natu 	default:
2087e4f605eeSTycho Nightingale 		vmexit->u.inst_emul.cs_base = 0;
2088f7a9f178SNeel Natu 		vmexit->u.inst_emul.cs_d = 0;
2089f7a9f178SNeel Natu 		break;
2090f7a9f178SNeel Natu 	}
2091c2a875f9SNeel Natu 	vie_init(&vmexit->u.inst_emul.vie, NULL, 0);
2092e4c8a13dSNeel Natu }
2093e4c8a13dSNeel Natu 
2094366f6083SPeter Grehan static int
2095318224bbSNeel Natu ept_fault_type(uint64_t ept_qual)
2096a2da7af6SNeel Natu {
2097318224bbSNeel Natu 	int fault_type;
2098a2da7af6SNeel Natu 
2099318224bbSNeel Natu 	if (ept_qual & EPT_VIOLATION_DATA_WRITE)
2100318224bbSNeel Natu 		fault_type = VM_PROT_WRITE;
2101318224bbSNeel Natu 	else if (ept_qual & EPT_VIOLATION_INST_FETCH)
2102318224bbSNeel Natu 		fault_type = VM_PROT_EXECUTE;
2103318224bbSNeel Natu 	else
2104318224bbSNeel Natu 		fault_type= VM_PROT_READ;
2105318224bbSNeel Natu 
2106318224bbSNeel Natu 	return (fault_type);
2107318224bbSNeel Natu }
2108318224bbSNeel Natu 
2109490d56c5SEd Maste static bool
2110318224bbSNeel Natu ept_emulation_fault(uint64_t ept_qual)
2111318224bbSNeel Natu {
2112318224bbSNeel Natu 	int read, write;
2113318224bbSNeel Natu 
2114318224bbSNeel Natu 	/* EPT fault on an instruction fetch doesn't make sense here */
2115a2da7af6SNeel Natu 	if (ept_qual & EPT_VIOLATION_INST_FETCH)
2116490d56c5SEd Maste 		return (false);
2117a2da7af6SNeel Natu 
2118318224bbSNeel Natu 	/* EPT fault must be a read fault or a write fault */
2119a2da7af6SNeel Natu 	read = ept_qual & EPT_VIOLATION_DATA_READ ? 1 : 0;
2120a2da7af6SNeel Natu 	write = ept_qual & EPT_VIOLATION_DATA_WRITE ? 1 : 0;
21213b2b0011SPeter Grehan 	if ((read | write) == 0)
2122490d56c5SEd Maste 		return (false);
2123a2da7af6SNeel Natu 
2124a2da7af6SNeel Natu 	/*
21253b2b0011SPeter Grehan 	 * The EPT violation must have been caused by accessing a
21263b2b0011SPeter Grehan 	 * guest-physical address that is a translation of a guest-linear
21273b2b0011SPeter Grehan 	 * address.
2128a2da7af6SNeel Natu 	 */
2129a2da7af6SNeel Natu 	if ((ept_qual & EPT_VIOLATION_GLA_VALID) == 0 ||
2130a2da7af6SNeel Natu 	    (ept_qual & EPT_VIOLATION_XLAT_VALID) == 0) {
2131490d56c5SEd Maste 		return (false);
2132a2da7af6SNeel Natu 	}
2133a2da7af6SNeel Natu 
2134490d56c5SEd Maste 	return (true);
2135a2da7af6SNeel Natu }
2136a2da7af6SNeel Natu 
2137159dd56fSNeel Natu static __inline int
21381aa51504SJohn Baldwin apic_access_virtualization(struct vmx_vcpu *vcpu)
2139159dd56fSNeel Natu {
2140159dd56fSNeel Natu 	uint32_t proc_ctls2;
2141159dd56fSNeel Natu 
21421aa51504SJohn Baldwin 	proc_ctls2 = vcpu->cap.proc_ctls2;
2143159dd56fSNeel Natu 	return ((proc_ctls2 & PROCBASED2_VIRTUALIZE_APIC_ACCESSES) ? 1 : 0);
2144159dd56fSNeel Natu }
2145159dd56fSNeel Natu 
2146159dd56fSNeel Natu static __inline int
21471aa51504SJohn Baldwin x2apic_virtualization(struct vmx_vcpu *vcpu)
2148159dd56fSNeel Natu {
2149159dd56fSNeel Natu 	uint32_t proc_ctls2;
2150159dd56fSNeel Natu 
21511aa51504SJohn Baldwin 	proc_ctls2 = vcpu->cap.proc_ctls2;
2152159dd56fSNeel Natu 	return ((proc_ctls2 & PROCBASED2_VIRTUALIZE_X2APIC_MODE) ? 1 : 0);
2153159dd56fSNeel Natu }
2154159dd56fSNeel Natu 
2155a2da7af6SNeel Natu static int
21561aa51504SJohn Baldwin vmx_handle_apic_write(struct vmx_vcpu *vcpu, struct vlapic *vlapic,
2157159dd56fSNeel Natu     uint64_t qual)
215888c4b8d1SNeel Natu {
215988c4b8d1SNeel Natu 	int error, handled, offset;
2160159dd56fSNeel Natu 	uint32_t *apic_regs, vector;
216188c4b8d1SNeel Natu 	bool retu;
216288c4b8d1SNeel Natu 
2163a0efd3fbSJohn Baldwin 	handled = HANDLED;
216488c4b8d1SNeel Natu 	offset = APIC_WRITE_OFFSET(qual);
2165159dd56fSNeel Natu 
21661aa51504SJohn Baldwin 	if (!apic_access_virtualization(vcpu)) {
2167159dd56fSNeel Natu 		/*
2168159dd56fSNeel Natu 		 * In general there should not be any APIC write VM-exits
2169159dd56fSNeel Natu 		 * unless APIC-access virtualization is enabled.
2170159dd56fSNeel Natu 		 *
2171159dd56fSNeel Natu 		 * However self-IPI virtualization can legitimately trigger
2172159dd56fSNeel Natu 		 * an APIC-write VM-exit so treat it specially.
2173159dd56fSNeel Natu 		 */
21741aa51504SJohn Baldwin 		if (x2apic_virtualization(vcpu) &&
2175159dd56fSNeel Natu 		    offset == APIC_OFFSET_SELF_IPI) {
2176159dd56fSNeel Natu 			apic_regs = (uint32_t *)(vlapic->apic_page);
2177159dd56fSNeel Natu 			vector = apic_regs[APIC_OFFSET_SELF_IPI / 4];
2178159dd56fSNeel Natu 			vlapic_self_ipi_handler(vlapic, vector);
2179159dd56fSNeel Natu 			return (HANDLED);
2180159dd56fSNeel Natu 		} else
2181159dd56fSNeel Natu 			return (UNHANDLED);
2182159dd56fSNeel Natu 	}
2183159dd56fSNeel Natu 
218488c4b8d1SNeel Natu 	switch (offset) {
218588c4b8d1SNeel Natu 	case APIC_OFFSET_ID:
218688c4b8d1SNeel Natu 		vlapic_id_write_handler(vlapic);
218788c4b8d1SNeel Natu 		break;
218888c4b8d1SNeel Natu 	case APIC_OFFSET_LDR:
218988c4b8d1SNeel Natu 		vlapic_ldr_write_handler(vlapic);
219088c4b8d1SNeel Natu 		break;
219188c4b8d1SNeel Natu 	case APIC_OFFSET_DFR:
219288c4b8d1SNeel Natu 		vlapic_dfr_write_handler(vlapic);
219388c4b8d1SNeel Natu 		break;
219488c4b8d1SNeel Natu 	case APIC_OFFSET_SVR:
219588c4b8d1SNeel Natu 		vlapic_svr_write_handler(vlapic);
219688c4b8d1SNeel Natu 		break;
219788c4b8d1SNeel Natu 	case APIC_OFFSET_ESR:
219888c4b8d1SNeel Natu 		vlapic_esr_write_handler(vlapic);
219988c4b8d1SNeel Natu 		break;
220088c4b8d1SNeel Natu 	case APIC_OFFSET_ICR_LOW:
220188c4b8d1SNeel Natu 		retu = false;
220288c4b8d1SNeel Natu 		error = vlapic_icrlo_write_handler(vlapic, &retu);
220388c4b8d1SNeel Natu 		if (error != 0 || retu)
2204a0efd3fbSJohn Baldwin 			handled = UNHANDLED;
220588c4b8d1SNeel Natu 		break;
220688c4b8d1SNeel Natu 	case APIC_OFFSET_CMCI_LVT:
220788c4b8d1SNeel Natu 	case APIC_OFFSET_TIMER_LVT ... APIC_OFFSET_ERROR_LVT:
220888c4b8d1SNeel Natu 		vlapic_lvt_write_handler(vlapic, offset);
220988c4b8d1SNeel Natu 		break;
221088c4b8d1SNeel Natu 	case APIC_OFFSET_TIMER_ICR:
221188c4b8d1SNeel Natu 		vlapic_icrtmr_write_handler(vlapic);
221288c4b8d1SNeel Natu 		break;
221388c4b8d1SNeel Natu 	case APIC_OFFSET_TIMER_DCR:
221488c4b8d1SNeel Natu 		vlapic_dcr_write_handler(vlapic);
221588c4b8d1SNeel Natu 		break;
221688c4b8d1SNeel Natu 	default:
2217a0efd3fbSJohn Baldwin 		handled = UNHANDLED;
221888c4b8d1SNeel Natu 		break;
221988c4b8d1SNeel Natu 	}
222088c4b8d1SNeel Natu 	return (handled);
222188c4b8d1SNeel Natu }
222288c4b8d1SNeel Natu 
222388c4b8d1SNeel Natu static bool
22241aa51504SJohn Baldwin apic_access_fault(struct vmx_vcpu *vcpu, uint64_t gpa)
222588c4b8d1SNeel Natu {
222688c4b8d1SNeel Natu 
22271aa51504SJohn Baldwin 	if (apic_access_virtualization(vcpu) &&
222888c4b8d1SNeel Natu 	    (gpa >= DEFAULT_APIC_BASE && gpa < DEFAULT_APIC_BASE + PAGE_SIZE))
222988c4b8d1SNeel Natu 		return (true);
223088c4b8d1SNeel Natu 	else
223188c4b8d1SNeel Natu 		return (false);
223288c4b8d1SNeel Natu }
223388c4b8d1SNeel Natu 
223488c4b8d1SNeel Natu static int
22351aa51504SJohn Baldwin vmx_handle_apic_access(struct vmx_vcpu *vcpu, struct vm_exit *vmexit)
223688c4b8d1SNeel Natu {
223788c4b8d1SNeel Natu 	uint64_t qual;
223888c4b8d1SNeel Natu 	int access_type, offset, allowed;
223988c4b8d1SNeel Natu 
22401aa51504SJohn Baldwin 	if (!apic_access_virtualization(vcpu))
224188c4b8d1SNeel Natu 		return (UNHANDLED);
224288c4b8d1SNeel Natu 
224388c4b8d1SNeel Natu 	qual = vmexit->u.vmx.exit_qualification;
224488c4b8d1SNeel Natu 	access_type = APIC_ACCESS_TYPE(qual);
224588c4b8d1SNeel Natu 	offset = APIC_ACCESS_OFFSET(qual);
224688c4b8d1SNeel Natu 
224788c4b8d1SNeel Natu 	allowed = 0;
224888c4b8d1SNeel Natu 	if (access_type == 0) {
224988c4b8d1SNeel Natu 		/*
225088c4b8d1SNeel Natu 		 * Read data access to the following registers is expected.
225188c4b8d1SNeel Natu 		 */
225288c4b8d1SNeel Natu 		switch (offset) {
225388c4b8d1SNeel Natu 		case APIC_OFFSET_APR:
225488c4b8d1SNeel Natu 		case APIC_OFFSET_PPR:
225588c4b8d1SNeel Natu 		case APIC_OFFSET_RRR:
225688c4b8d1SNeel Natu 		case APIC_OFFSET_CMCI_LVT:
225788c4b8d1SNeel Natu 		case APIC_OFFSET_TIMER_CCR:
225888c4b8d1SNeel Natu 			allowed = 1;
225988c4b8d1SNeel Natu 			break;
226088c4b8d1SNeel Natu 		default:
226188c4b8d1SNeel Natu 			break;
226288c4b8d1SNeel Natu 		}
226388c4b8d1SNeel Natu 	} else if (access_type == 1) {
226488c4b8d1SNeel Natu 		/*
226588c4b8d1SNeel Natu 		 * Write data access to the following registers is expected.
226688c4b8d1SNeel Natu 		 */
226788c4b8d1SNeel Natu 		switch (offset) {
226888c4b8d1SNeel Natu 		case APIC_OFFSET_VER:
226988c4b8d1SNeel Natu 		case APIC_OFFSET_APR:
227088c4b8d1SNeel Natu 		case APIC_OFFSET_PPR:
227188c4b8d1SNeel Natu 		case APIC_OFFSET_RRR:
227288c4b8d1SNeel Natu 		case APIC_OFFSET_ISR0 ... APIC_OFFSET_ISR7:
227388c4b8d1SNeel Natu 		case APIC_OFFSET_TMR0 ... APIC_OFFSET_TMR7:
227488c4b8d1SNeel Natu 		case APIC_OFFSET_IRR0 ... APIC_OFFSET_IRR7:
227588c4b8d1SNeel Natu 		case APIC_OFFSET_CMCI_LVT:
227688c4b8d1SNeel Natu 		case APIC_OFFSET_TIMER_CCR:
227788c4b8d1SNeel Natu 			allowed = 1;
227888c4b8d1SNeel Natu 			break;
227988c4b8d1SNeel Natu 		default:
228088c4b8d1SNeel Natu 			break;
228188c4b8d1SNeel Natu 		}
228288c4b8d1SNeel Natu 	}
228388c4b8d1SNeel Natu 
228488c4b8d1SNeel Natu 	if (allowed) {
2285e4c8a13dSNeel Natu 		vmexit_inst_emul(vmexit, DEFAULT_APIC_BASE + offset,
2286e4c8a13dSNeel Natu 		    VIE_INVALID_GLA);
228788c4b8d1SNeel Natu 	}
228888c4b8d1SNeel Natu 
228988c4b8d1SNeel Natu 	/*
229088c4b8d1SNeel Natu 	 * Regardless of whether the APIC-access is allowed this handler
229188c4b8d1SNeel Natu 	 * always returns UNHANDLED:
229288c4b8d1SNeel Natu 	 * - if the access is allowed then it is handled by emulating the
229388c4b8d1SNeel Natu 	 *   instruction that caused the VM-exit (outside the critical section)
229488c4b8d1SNeel Natu 	 * - if the access is not allowed then it will be converted to an
229588c4b8d1SNeel Natu 	 *   exitcode of VM_EXITCODE_VMX and will be dealt with in userland.
229688c4b8d1SNeel Natu 	 */
229788c4b8d1SNeel Natu 	return (UNHANDLED);
229888c4b8d1SNeel Natu }
229988c4b8d1SNeel Natu 
23003d5444c8SNeel Natu static enum task_switch_reason
23013d5444c8SNeel Natu vmx_task_switch_reason(uint64_t qual)
23023d5444c8SNeel Natu {
23033d5444c8SNeel Natu 	int reason;
23043d5444c8SNeel Natu 
23053d5444c8SNeel Natu 	reason = (qual >> 30) & 0x3;
23063d5444c8SNeel Natu 	switch (reason) {
23073d5444c8SNeel Natu 	case 0:
23083d5444c8SNeel Natu 		return (TSR_CALL);
23093d5444c8SNeel Natu 	case 1:
23103d5444c8SNeel Natu 		return (TSR_IRET);
23113d5444c8SNeel Natu 	case 2:
23123d5444c8SNeel Natu 		return (TSR_JMP);
23133d5444c8SNeel Natu 	case 3:
23143d5444c8SNeel Natu 		return (TSR_IDT_GATE);
23153d5444c8SNeel Natu 	default:
23163d5444c8SNeel Natu 		panic("%s: invalid reason %d", __func__, reason);
23173d5444c8SNeel Natu 	}
23183d5444c8SNeel Natu }
23193d5444c8SNeel Natu 
232088c4b8d1SNeel Natu static int
23211aa51504SJohn Baldwin emulate_wrmsr(struct vmx *vmx, struct vmx_vcpu *vcpu, u_int num, uint64_t val,
23221aa51504SJohn Baldwin     bool *retu)
2323c3498942SNeel Natu {
2324c3498942SNeel Natu 	int error;
2325c3498942SNeel Natu 
2326c3498942SNeel Natu 	if (lapic_msr(num))
23271aa51504SJohn Baldwin 		error = lapic_wrmsr(vmx->vm, vcpu->vcpuid, num, val, retu);
2328c3498942SNeel Natu 	else
23291aa51504SJohn Baldwin 		error = vmx_wrmsr(vmx, vcpu, num, val, retu);
2330c3498942SNeel Natu 
2331c3498942SNeel Natu 	return (error);
2332c3498942SNeel Natu }
2333c3498942SNeel Natu 
2334c3498942SNeel Natu static int
23351aa51504SJohn Baldwin emulate_rdmsr(struct vmx *vmx, struct vmx_vcpu *vcpu, u_int num, bool *retu)
2336c3498942SNeel Natu {
2337c3498942SNeel Natu 	struct vmxctx *vmxctx;
2338c3498942SNeel Natu 	uint64_t result;
2339c3498942SNeel Natu 	uint32_t eax, edx;
2340c3498942SNeel Natu 	int error;
2341c3498942SNeel Natu 
2342c3498942SNeel Natu 	if (lapic_msr(num))
23431aa51504SJohn Baldwin 		error = lapic_rdmsr(vmx->vm, vcpu->vcpuid, num, &result, retu);
2344c3498942SNeel Natu 	else
23451aa51504SJohn Baldwin 		error = vmx_rdmsr(vmx, vcpu, num, &result, retu);
2346c3498942SNeel Natu 
2347c3498942SNeel Natu 	if (error == 0) {
2348c3498942SNeel Natu 		eax = result;
23491aa51504SJohn Baldwin 		vmxctx = &vcpu->ctx;
2350c3498942SNeel Natu 		error = vmxctx_setreg(vmxctx, VM_REG_GUEST_RAX, eax);
2351c3498942SNeel Natu 		KASSERT(error == 0, ("vmxctx_setreg(rax) error %d", error));
2352c3498942SNeel Natu 
2353c3498942SNeel Natu 		edx = result >> 32;
2354c3498942SNeel Natu 		error = vmxctx_setreg(vmxctx, VM_REG_GUEST_RDX, edx);
2355c3498942SNeel Natu 		KASSERT(error == 0, ("vmxctx_setreg(rdx) error %d", error));
2356c3498942SNeel Natu 	}
2357c3498942SNeel Natu 
2358c3498942SNeel Natu 	return (error);
2359c3498942SNeel Natu }
2360c3498942SNeel Natu 
2361c3498942SNeel Natu static int
23621aa51504SJohn Baldwin vmx_exit_process(struct vmx *vmx, struct vmx_vcpu *vcpu, struct vm_exit *vmexit)
2363366f6083SPeter Grehan {
2364c9c75df4SNeel Natu 	int error, errcode, errcode_valid, handled, in;
2365366f6083SPeter Grehan 	struct vmxctx *vmxctx;
236688c4b8d1SNeel Natu 	struct vlapic *vlapic;
2367d17b5104SNeel Natu 	struct vm_inout_str *vis;
23683d5444c8SNeel Natu 	struct vm_task_switch *ts;
2369d17b5104SNeel Natu 	uint32_t eax, ecx, edx, idtvec_info, idtvec_err, intr_info, inst_info;
2370b0538143SNeel Natu 	uint32_t intr_type, intr_vec, reason;
2371091d4532SNeel Natu 	uint64_t exitintinfo, qual, gpa;
23721aa51504SJohn Baldwin 	int vcpuid;
2373becd9849SNeel Natu 	bool retu;
2374366f6083SPeter Grehan 
2375160471d2SNeel Natu 	CTASSERT((PINBASED_CTLS_ONE_SETTING & PINBASED_VIRTUAL_NMI) != 0);
2376c308b23bSNeel Natu 	CTASSERT((PINBASED_CTLS_ONE_SETTING & PINBASED_NMI_EXITING) != 0);
2377160471d2SNeel Natu 
2378a0efd3fbSJohn Baldwin 	handled = UNHANDLED;
23791aa51504SJohn Baldwin 	vmxctx = &vcpu->ctx;
23801aa51504SJohn Baldwin 	vcpuid = vcpu->vcpuid;
23810492757cSNeel Natu 
2382366f6083SPeter Grehan 	qual = vmexit->u.vmx.exit_qualification;
2383318224bbSNeel Natu 	reason = vmexit->u.vmx.exit_reason;
2384366f6083SPeter Grehan 	vmexit->exitcode = VM_EXITCODE_BOGUS;
2385366f6083SPeter Grehan 
23861aa51504SJohn Baldwin 	vmm_stat_incr(vmx->vm, vcpuid, VMEXIT_COUNT, 1);
23871aa51504SJohn Baldwin 	SDT_PROBE3(vmm, vmx, exit, entry, vmx, vcpuid, vmexit);
238861592433SNeel Natu 
2389318224bbSNeel Natu 	/*
2390b0538143SNeel Natu 	 * VM-entry failures during or after loading guest state.
2391b0538143SNeel Natu 	 *
2392b0538143SNeel Natu 	 * These VM-exits are uncommon but must be handled specially
2393b0538143SNeel Natu 	 * as most VM-exit fields are not populated as usual.
2394b0538143SNeel Natu 	 */
2395b0538143SNeel Natu 	if (__predict_false(reason == EXIT_REASON_MCE_DURING_ENTRY)) {
2396*57e0119eSJohn Baldwin 		VMX_CTR0(vcpu, "Handling MCE during VM-entry");
2397b0538143SNeel Natu 		__asm __volatile("int $18");
2398b0538143SNeel Natu 		return (1);
2399b0538143SNeel Natu 	}
2400b0538143SNeel Natu 
2401b0538143SNeel Natu 	/*
24023d5444c8SNeel Natu 	 * VM exits that can be triggered during event delivery need to
24033d5444c8SNeel Natu 	 * be handled specially by re-injecting the event if the IDT
24043d5444c8SNeel Natu 	 * vectoring information field's valid bit is set.
2405318224bbSNeel Natu 	 *
2406318224bbSNeel Natu 	 * See "Information for VM Exits During Event Delivery" in Intel SDM
2407318224bbSNeel Natu 	 * for details.
2408318224bbSNeel Natu 	 */
2409318224bbSNeel Natu 	idtvec_info = vmcs_idt_vectoring_info();
2410318224bbSNeel Natu 	if (idtvec_info & VMCS_IDT_VEC_VALID) {
2411318224bbSNeel Natu 		idtvec_info &= ~(1 << 12); /* clear undefined bit */
2412091d4532SNeel Natu 		exitintinfo = idtvec_info;
2413318224bbSNeel Natu 		if (idtvec_info & VMCS_IDT_VEC_ERRCODE_VALID) {
2414318224bbSNeel Natu 			idtvec_err = vmcs_idt_vectoring_err();
2415091d4532SNeel Natu 			exitintinfo |= (uint64_t)idtvec_err << 32;
2416318224bbSNeel Natu 		}
24171aa51504SJohn Baldwin 		error = vm_exit_intinfo(vmx->vm, vcpuid, exitintinfo);
2418091d4532SNeel Natu 		KASSERT(error == 0, ("%s: vm_set_intinfo error %d",
2419091d4532SNeel Natu 		    __func__, error));
2420091d4532SNeel Natu 
2421160471d2SNeel Natu 		/*
2422160471d2SNeel Natu 		 * If 'virtual NMIs' are being used and the VM-exit
2423160471d2SNeel Natu 		 * happened while injecting an NMI during the previous
2424091d4532SNeel Natu 		 * VM-entry, then clear "blocking by NMI" in the
2425091d4532SNeel Natu 		 * Guest Interruptibility-State so the NMI can be
2426091d4532SNeel Natu 		 * reinjected on the subsequent VM-entry.
2427091d4532SNeel Natu 		 *
2428091d4532SNeel Natu 		 * However, if the NMI was being delivered through a task
2429091d4532SNeel Natu 		 * gate, then the new task must start execution with NMIs
2430091d4532SNeel Natu 		 * blocked so don't clear NMI blocking in this case.
2431160471d2SNeel Natu 		 */
2432091d4532SNeel Natu 		intr_type = idtvec_info & VMCS_INTR_T_MASK;
2433091d4532SNeel Natu 		if (intr_type == VMCS_INTR_T_NMI) {
2434091d4532SNeel Natu 			if (reason != EXIT_REASON_TASK_SWITCH)
2435869c8d19SJohn Baldwin 				vmx_clear_nmi_blocking(vcpu);
2436091d4532SNeel Natu 			else
2437869c8d19SJohn Baldwin 				vmx_assert_nmi_blocking(vcpu);
2438160471d2SNeel Natu 		}
2439091d4532SNeel Natu 
2440091d4532SNeel Natu 		/*
2441091d4532SNeel Natu 		 * Update VM-entry instruction length if the event being
2442091d4532SNeel Natu 		 * delivered was a software interrupt or software exception.
2443091d4532SNeel Natu 		 */
2444091d4532SNeel Natu 		if (intr_type == VMCS_INTR_T_SWINTR ||
2445091d4532SNeel Natu 		    intr_type == VMCS_INTR_T_PRIV_SWEXCEPTION ||
2446091d4532SNeel Natu 		    intr_type == VMCS_INTR_T_SWEXCEPTION) {
24473de83862SNeel Natu 			vmcs_write(VMCS_ENTRY_INST_LENGTH, vmexit->inst_length);
2448318224bbSNeel Natu 		}
2449318224bbSNeel Natu 	}
2450318224bbSNeel Natu 
2451318224bbSNeel Natu 	switch (reason) {
24523d5444c8SNeel Natu 	case EXIT_REASON_TASK_SWITCH:
24533d5444c8SNeel Natu 		ts = &vmexit->u.task_switch;
24543d5444c8SNeel Natu 		ts->tsssel = qual & 0xffff;
24553d5444c8SNeel Natu 		ts->reason = vmx_task_switch_reason(qual);
24563d5444c8SNeel Natu 		ts->ext = 0;
24573d5444c8SNeel Natu 		ts->errcode_valid = 0;
24583d5444c8SNeel Natu 		vmx_paging_info(&ts->paging);
24593d5444c8SNeel Natu 		/*
24603d5444c8SNeel Natu 		 * If the task switch was due to a CALL, JMP, IRET, software
24613d5444c8SNeel Natu 		 * interrupt (INT n) or software exception (INT3, INTO),
24623d5444c8SNeel Natu 		 * then the saved %rip references the instruction that caused
24633d5444c8SNeel Natu 		 * the task switch. The instruction length field in the VMCS
24643d5444c8SNeel Natu 		 * is valid in this case.
24653d5444c8SNeel Natu 		 *
24663d5444c8SNeel Natu 		 * In all other cases (e.g., NMI, hardware exception) the
24673d5444c8SNeel Natu 		 * saved %rip is one that would have been saved in the old TSS
24683d5444c8SNeel Natu 		 * had the task switch completed normally so the instruction
24693d5444c8SNeel Natu 		 * length field is not needed in this case and is explicitly
24703d5444c8SNeel Natu 		 * set to 0.
24713d5444c8SNeel Natu 		 */
24723d5444c8SNeel Natu 		if (ts->reason == TSR_IDT_GATE) {
24733d5444c8SNeel Natu 			KASSERT(idtvec_info & VMCS_IDT_VEC_VALID,
2474091d4532SNeel Natu 			    ("invalid idtvec_info %#x for IDT task switch",
24753d5444c8SNeel Natu 			    idtvec_info));
24763d5444c8SNeel Natu 			intr_type = idtvec_info & VMCS_INTR_T_MASK;
24773d5444c8SNeel Natu 			if (intr_type != VMCS_INTR_T_SWINTR &&
24783d5444c8SNeel Natu 			    intr_type != VMCS_INTR_T_SWEXCEPTION &&
24793d5444c8SNeel Natu 			    intr_type != VMCS_INTR_T_PRIV_SWEXCEPTION) {
24803d5444c8SNeel Natu 				/* Task switch triggered by external event */
24813d5444c8SNeel Natu 				ts->ext = 1;
24823d5444c8SNeel Natu 				vmexit->inst_length = 0;
24833d5444c8SNeel Natu 				if (idtvec_info & VMCS_IDT_VEC_ERRCODE_VALID) {
24843d5444c8SNeel Natu 					ts->errcode_valid = 1;
24853d5444c8SNeel Natu 					ts->errcode = vmcs_idt_vectoring_err();
24863d5444c8SNeel Natu 				}
24873d5444c8SNeel Natu 			}
24883d5444c8SNeel Natu 		}
24893d5444c8SNeel Natu 		vmexit->exitcode = VM_EXITCODE_TASK_SWITCH;
24901aa51504SJohn Baldwin 		SDT_PROBE4(vmm, vmx, exit, taskswitch, vmx, vcpuid, vmexit, ts);
2491*57e0119eSJohn Baldwin 		VMX_CTR4(vcpu, "task switch reason %d, tss 0x%04x, "
24923d5444c8SNeel Natu 		    "%s errcode 0x%016lx", ts->reason, ts->tsssel,
24933d5444c8SNeel Natu 		    ts->ext ? "external" : "internal",
24943d5444c8SNeel Natu 		    ((uint64_t)ts->errcode << 32) | ts->errcode_valid);
24953d5444c8SNeel Natu 		break;
2496366f6083SPeter Grehan 	case EXIT_REASON_CR_ACCESS:
24971aa51504SJohn Baldwin 		vmm_stat_incr(vmx->vm, vcpuid, VMEXIT_CR_ACCESS, 1);
24981aa51504SJohn Baldwin 		SDT_PROBE4(vmm, vmx, exit, craccess, vmx, vcpuid, vmexit, qual);
2499594db002STycho Nightingale 		switch (qual & 0xf) {
2500594db002STycho Nightingale 		case 0:
25011aa51504SJohn Baldwin 			handled = vmx_emulate_cr0_access(vcpu, qual);
2502594db002STycho Nightingale 			break;
2503594db002STycho Nightingale 		case 4:
25041aa51504SJohn Baldwin 			handled = vmx_emulate_cr4_access(vcpu, qual);
2505594db002STycho Nightingale 			break;
2506594db002STycho Nightingale 		case 8:
2507594db002STycho Nightingale 			handled = vmx_emulate_cr8_access(vmx, vcpu, qual);
2508594db002STycho Nightingale 			break;
2509594db002STycho Nightingale 		}
2510366f6083SPeter Grehan 		break;
2511366f6083SPeter Grehan 	case EXIT_REASON_RDMSR:
25121aa51504SJohn Baldwin 		vmm_stat_incr(vmx->vm, vcpuid, VMEXIT_RDMSR, 1);
2513becd9849SNeel Natu 		retu = false;
2514366f6083SPeter Grehan 		ecx = vmxctx->guest_rcx;
2515*57e0119eSJohn Baldwin 		VMX_CTR1(vcpu, "rdmsr 0x%08x", ecx);
25161aa51504SJohn Baldwin 		SDT_PROBE4(vmm, vmx, exit, rdmsr, vmx, vcpuid, vmexit, ecx);
2517c3498942SNeel Natu 		error = emulate_rdmsr(vmx, vcpu, ecx, &retu);
2518b42206f3SNeel Natu 		if (error) {
2519366f6083SPeter Grehan 			vmexit->exitcode = VM_EXITCODE_RDMSR;
2520366f6083SPeter Grehan 			vmexit->u.msr.code = ecx;
2521becd9849SNeel Natu 		} else if (!retu) {
2522a0efd3fbSJohn Baldwin 			handled = HANDLED;
2523becd9849SNeel Natu 		} else {
2524becd9849SNeel Natu 			/* Return to userspace with a valid exitcode */
2525becd9849SNeel Natu 			KASSERT(vmexit->exitcode != VM_EXITCODE_BOGUS,
2526c3498942SNeel Natu 			    ("emulate_rdmsr retu with bogus exitcode"));
2527becd9849SNeel Natu 		}
2528366f6083SPeter Grehan 		break;
2529366f6083SPeter Grehan 	case EXIT_REASON_WRMSR:
25301aa51504SJohn Baldwin 		vmm_stat_incr(vmx->vm, vcpuid, VMEXIT_WRMSR, 1);
2531becd9849SNeel Natu 		retu = false;
2532366f6083SPeter Grehan 		eax = vmxctx->guest_rax;
2533366f6083SPeter Grehan 		ecx = vmxctx->guest_rcx;
2534366f6083SPeter Grehan 		edx = vmxctx->guest_rdx;
2535*57e0119eSJohn Baldwin 		VMX_CTR2(vcpu, "wrmsr 0x%08x value 0x%016lx",
25362cb97c9dSNeel Natu 		    ecx, (uint64_t)edx << 32 | eax);
25371aa51504SJohn Baldwin 		SDT_PROBE5(vmm, vmx, exit, wrmsr, vmx, vmexit, vcpuid, ecx,
25386ac73777STycho Nightingale 		    (uint64_t)edx << 32 | eax);
2539c3498942SNeel Natu 		error = emulate_wrmsr(vmx, vcpu, ecx,
2540becd9849SNeel Natu 		    (uint64_t)edx << 32 | eax, &retu);
2541b42206f3SNeel Natu 		if (error) {
2542366f6083SPeter Grehan 			vmexit->exitcode = VM_EXITCODE_WRMSR;
2543366f6083SPeter Grehan 			vmexit->u.msr.code = ecx;
2544366f6083SPeter Grehan 			vmexit->u.msr.wval = (uint64_t)edx << 32 | eax;
2545becd9849SNeel Natu 		} else if (!retu) {
2546a0efd3fbSJohn Baldwin 			handled = HANDLED;
2547becd9849SNeel Natu 		} else {
2548becd9849SNeel Natu 			/* Return to userspace with a valid exitcode */
2549becd9849SNeel Natu 			KASSERT(vmexit->exitcode != VM_EXITCODE_BOGUS,
2550becd9849SNeel Natu 			    ("emulate_wrmsr retu with bogus exitcode"));
2551becd9849SNeel Natu 		}
2552366f6083SPeter Grehan 		break;
2553366f6083SPeter Grehan 	case EXIT_REASON_HLT:
25541aa51504SJohn Baldwin 		vmm_stat_incr(vmx->vm, vcpuid, VMEXIT_HLT, 1);
25551aa51504SJohn Baldwin 		SDT_PROBE3(vmm, vmx, exit, halt, vmx, vcpuid, vmexit);
2556366f6083SPeter Grehan 		vmexit->exitcode = VM_EXITCODE_HLT;
25573de83862SNeel Natu 		vmexit->u.hlt.rflags = vmcs_read(VMCS_GUEST_RFLAGS);
2558490768e2STycho Nightingale 		if (virtual_interrupt_delivery)
2559490768e2STycho Nightingale 			vmexit->u.hlt.intr_status =
2560490768e2STycho Nightingale 			    vmcs_read(VMCS_GUEST_INTR_STATUS);
2561490768e2STycho Nightingale 		else
2562490768e2STycho Nightingale 			vmexit->u.hlt.intr_status = 0;
2563366f6083SPeter Grehan 		break;
2564366f6083SPeter Grehan 	case EXIT_REASON_MTF:
25651aa51504SJohn Baldwin 		vmm_stat_incr(vmx->vm, vcpuid, VMEXIT_MTRAP, 1);
25661aa51504SJohn Baldwin 		SDT_PROBE3(vmm, vmx, exit, mtrap, vmx, vcpuid, vmexit);
2567366f6083SPeter Grehan 		vmexit->exitcode = VM_EXITCODE_MTRAP;
2568c9c75df4SNeel Natu 		vmexit->inst_length = 0;
2569366f6083SPeter Grehan 		break;
2570366f6083SPeter Grehan 	case EXIT_REASON_PAUSE:
25711aa51504SJohn Baldwin 		vmm_stat_incr(vmx->vm, vcpuid, VMEXIT_PAUSE, 1);
25721aa51504SJohn Baldwin 		SDT_PROBE3(vmm, vmx, exit, pause, vmx, vcpuid, vmexit);
2573366f6083SPeter Grehan 		vmexit->exitcode = VM_EXITCODE_PAUSE;
2574366f6083SPeter Grehan 		break;
2575366f6083SPeter Grehan 	case EXIT_REASON_INTR_WINDOW:
25761aa51504SJohn Baldwin 		vmm_stat_incr(vmx->vm, vcpuid, VMEXIT_INTR_WINDOW, 1);
25771aa51504SJohn Baldwin 		SDT_PROBE3(vmm, vmx, exit, intrwindow, vmx, vcpuid, vmexit);
2578869c8d19SJohn Baldwin 		vmx_clear_int_window_exiting(vcpu);
2579b5aaf7b2SNeel Natu 		return (1);
2580366f6083SPeter Grehan 	case EXIT_REASON_EXT_INTR:
2581366f6083SPeter Grehan 		/*
2582366f6083SPeter Grehan 		 * External interrupts serve only to cause VM exits and allow
2583366f6083SPeter Grehan 		 * the host interrupt handler to run.
2584366f6083SPeter Grehan 		 *
2585366f6083SPeter Grehan 		 * If this external interrupt triggers a virtual interrupt
2586366f6083SPeter Grehan 		 * to a VM, then that state will be recorded by the
2587366f6083SPeter Grehan 		 * host interrupt handler in the VM's softc. We will inject
2588366f6083SPeter Grehan 		 * this virtual interrupt during the subsequent VM enter.
2589366f6083SPeter Grehan 		 */
2590f7d47425SNeel Natu 		intr_info = vmcs_read(VMCS_EXIT_INTR_INFO);
25916ac73777STycho Nightingale 		SDT_PROBE4(vmm, vmx, exit, interrupt,
25921aa51504SJohn Baldwin 		    vmx, vcpuid, vmexit, intr_info);
2593722b6744SJohn Baldwin 
2594722b6744SJohn Baldwin 		/*
2595722b6744SJohn Baldwin 		 * XXX: Ignore this exit if VMCS_INTR_VALID is not set.
2596ad3e3687SJohn Baldwin 		 * This appears to be a bug in VMware Fusion?
2597722b6744SJohn Baldwin 		 */
2598722b6744SJohn Baldwin 		if (!(intr_info & VMCS_INTR_VALID))
2599722b6744SJohn Baldwin 			return (1);
2600160471d2SNeel Natu 		KASSERT((intr_info & VMCS_INTR_VALID) != 0 &&
2601160471d2SNeel Natu 		    (intr_info & VMCS_INTR_T_MASK) == VMCS_INTR_T_HWINTR,
2602f7d47425SNeel Natu 		    ("VM exit interruption info invalid: %#x", intr_info));
2603f7d47425SNeel Natu 		vmx_trigger_hostintr(intr_info & 0xff);
2604366f6083SPeter Grehan 
2605366f6083SPeter Grehan 		/*
2606366f6083SPeter Grehan 		 * This is special. We want to treat this as an 'handled'
2607366f6083SPeter Grehan 		 * VM-exit but not increment the instruction pointer.
2608366f6083SPeter Grehan 		 */
26091aa51504SJohn Baldwin 		vmm_stat_incr(vmx->vm, vcpuid, VMEXIT_EXTINT, 1);
2610366f6083SPeter Grehan 		return (1);
2611366f6083SPeter Grehan 	case EXIT_REASON_NMI_WINDOW:
26121aa51504SJohn Baldwin 		SDT_PROBE3(vmm, vmx, exit, nmiwindow, vmx, vcpuid, vmexit);
2613366f6083SPeter Grehan 		/* Exit to allow the pending virtual NMI to be injected */
26141aa51504SJohn Baldwin 		if (vm_nmi_pending(vmx->vm, vcpuid))
261548b2d828SNeel Natu 			vmx_inject_nmi(vmx, vcpu);
2616869c8d19SJohn Baldwin 		vmx_clear_nmi_window_exiting(vcpu);
26171aa51504SJohn Baldwin 		vmm_stat_incr(vmx->vm, vcpuid, VMEXIT_NMI_WINDOW, 1);
2618366f6083SPeter Grehan 		return (1);
2619366f6083SPeter Grehan 	case EXIT_REASON_INOUT:
26201aa51504SJohn Baldwin 		vmm_stat_incr(vmx->vm, vcpuid, VMEXIT_INOUT, 1);
2621366f6083SPeter Grehan 		vmexit->exitcode = VM_EXITCODE_INOUT;
2622366f6083SPeter Grehan 		vmexit->u.inout.bytes = (qual & 0x7) + 1;
2623d17b5104SNeel Natu 		vmexit->u.inout.in = in = (qual & 0x8) ? 1 : 0;
2624366f6083SPeter Grehan 		vmexit->u.inout.string = (qual & 0x10) ? 1 : 0;
2625366f6083SPeter Grehan 		vmexit->u.inout.rep = (qual & 0x20) ? 1 : 0;
2626366f6083SPeter Grehan 		vmexit->u.inout.port = (uint16_t)(qual >> 16);
2627366f6083SPeter Grehan 		vmexit->u.inout.eax = (uint32_t)(vmxctx->guest_rax);
2628d17b5104SNeel Natu 		if (vmexit->u.inout.string) {
2629d17b5104SNeel Natu 			inst_info = vmcs_read(VMCS_EXIT_INSTRUCTION_INFO);
2630d17b5104SNeel Natu 			vmexit->exitcode = VM_EXITCODE_INOUT_STR;
2631d17b5104SNeel Natu 			vis = &vmexit->u.inout_str;
2632e813a873SNeel Natu 			vmx_paging_info(&vis->paging);
2633d17b5104SNeel Natu 			vis->rflags = vmcs_read(VMCS_GUEST_RFLAGS);
2634d17b5104SNeel Natu 			vis->cr0 = vmcs_read(VMCS_GUEST_CR0);
2635869c8d19SJohn Baldwin 			vis->index = inout_str_index(vcpu, in);
2636869c8d19SJohn Baldwin 			vis->count = inout_str_count(vcpu, vis->inout.rep);
2637d17b5104SNeel Natu 			vis->addrsize = inout_str_addrsize(inst_info);
2638869c8d19SJohn Baldwin 			inout_str_seginfo(vcpu, inst_info, in, vis);
2639762fd208STycho Nightingale 		}
26401aa51504SJohn Baldwin 		SDT_PROBE3(vmm, vmx, exit, inout, vmx, vcpuid, vmexit);
2641366f6083SPeter Grehan 		break;
2642366f6083SPeter Grehan 	case EXIT_REASON_CPUID:
26431aa51504SJohn Baldwin 		vmm_stat_incr(vmx->vm, vcpuid, VMEXIT_CPUID, 1);
26441aa51504SJohn Baldwin 		SDT_PROBE3(vmm, vmx, exit, cpuid, vmx, vcpuid, vmexit);
26451aa51504SJohn Baldwin 		handled = vmx_handle_cpuid(vmx->vm, vcpuid, vmxctx);
2646366f6083SPeter Grehan 		break;
2647e5a1d950SNeel Natu 	case EXIT_REASON_EXCEPTION:
26481aa51504SJohn Baldwin 		vmm_stat_incr(vmx->vm, vcpuid, VMEXIT_EXCEPTION, 1);
2649e5a1d950SNeel Natu 		intr_info = vmcs_read(VMCS_EXIT_INTR_INFO);
2650e5a1d950SNeel Natu 		KASSERT((intr_info & VMCS_INTR_VALID) != 0,
2651e5a1d950SNeel Natu 		    ("VM exit interruption info invalid: %#x", intr_info));
2652c308b23bSNeel Natu 
2653b0538143SNeel Natu 		intr_vec = intr_info & 0xff;
2654b0538143SNeel Natu 		intr_type = intr_info & VMCS_INTR_T_MASK;
2655b0538143SNeel Natu 
2656e5a1d950SNeel Natu 		/*
2657e5a1d950SNeel Natu 		 * If Virtual NMIs control is 1 and the VM-exit is due to a
2658e5a1d950SNeel Natu 		 * fault encountered during the execution of IRET then we must
2659e5a1d950SNeel Natu 		 * restore the state of "virtual-NMI blocking" before resuming
2660e5a1d950SNeel Natu 		 * the guest.
2661e5a1d950SNeel Natu 		 *
2662e5a1d950SNeel Natu 		 * See "Resuming Guest Software after Handling an Exception".
2663091d4532SNeel Natu 		 * See "Information for VM Exits Due to Vectored Events".
2664e5a1d950SNeel Natu 		 */
2665e5a1d950SNeel Natu 		if ((idtvec_info & VMCS_IDT_VEC_VALID) == 0 &&
2666b0538143SNeel Natu 		    (intr_vec != IDT_DF) &&
2667e5a1d950SNeel Natu 		    (intr_info & EXIT_QUAL_NMIUDTI) != 0)
2668869c8d19SJohn Baldwin 			vmx_restore_nmi_blocking(vcpu);
2669c308b23bSNeel Natu 
2670c308b23bSNeel Natu 		/*
267162fbd7c2SNeel Natu 		 * The NMI has already been handled in vmx_exit_handle_nmi().
2672c308b23bSNeel Natu 		 */
2673b0538143SNeel Natu 		if (intr_type == VMCS_INTR_T_NMI)
2674c308b23bSNeel Natu 			return (1);
2675b0538143SNeel Natu 
2676b0538143SNeel Natu 		/*
2677b0538143SNeel Natu 		 * Call the machine check handler by hand. Also don't reflect
2678b0538143SNeel Natu 		 * the machine check back into the guest.
2679b0538143SNeel Natu 		 */
2680b0538143SNeel Natu 		if (intr_vec == IDT_MC) {
2681*57e0119eSJohn Baldwin 			VMX_CTR0(vcpu, "Vectoring to MCE handler");
2682b0538143SNeel Natu 			__asm __volatile("int $18");
2683b0538143SNeel Natu 			return (1);
2684b0538143SNeel Natu 		}
2685b0538143SNeel Natu 
2686cbd03a9dSJohn Baldwin 		/*
2687cbd03a9dSJohn Baldwin 		 * If the hypervisor has requested user exits for
2688cbd03a9dSJohn Baldwin 		 * debug exceptions, bounce them out to userland.
2689cbd03a9dSJohn Baldwin 		 */
2690cbd03a9dSJohn Baldwin 		if (intr_type == VMCS_INTR_T_SWEXCEPTION && intr_vec == IDT_BP &&
26911aa51504SJohn Baldwin 		    (vcpu->cap.set & (1 << VM_CAP_BPT_EXIT))) {
2692cbd03a9dSJohn Baldwin 			vmexit->exitcode = VM_EXITCODE_BPT;
2693cbd03a9dSJohn Baldwin 			vmexit->u.bpt.inst_length = vmexit->inst_length;
2694cbd03a9dSJohn Baldwin 			vmexit->inst_length = 0;
2695cbd03a9dSJohn Baldwin 			break;
2696cbd03a9dSJohn Baldwin 		}
2697cbd03a9dSJohn Baldwin 
2698b0538143SNeel Natu 		if (intr_vec == IDT_PF) {
2699b0538143SNeel Natu 			error = vmxctx_setreg(vmxctx, VM_REG_GUEST_CR2, qual);
2700b0538143SNeel Natu 			KASSERT(error == 0, ("%s: vmxctx_setreg(cr2) error %d",
2701b0538143SNeel Natu 			    __func__, error));
2702b0538143SNeel Natu 		}
2703b0538143SNeel Natu 
2704b0538143SNeel Natu 		/*
2705b0538143SNeel Natu 		 * Software exceptions exhibit trap-like behavior. This in
2706b0538143SNeel Natu 		 * turn requires populating the VM-entry instruction length
2707b0538143SNeel Natu 		 * so that the %rip in the trap frame is past the INT3/INTO
2708b0538143SNeel Natu 		 * instruction.
2709b0538143SNeel Natu 		 */
2710b0538143SNeel Natu 		if (intr_type == VMCS_INTR_T_SWEXCEPTION)
2711b0538143SNeel Natu 			vmcs_write(VMCS_ENTRY_INST_LENGTH, vmexit->inst_length);
2712b0538143SNeel Natu 
2713b0538143SNeel Natu 		/* Reflect all other exceptions back into the guest */
2714c9c75df4SNeel Natu 		errcode_valid = errcode = 0;
2715b0538143SNeel Natu 		if (intr_info & VMCS_INTR_DEL_ERRCODE) {
2716c9c75df4SNeel Natu 			errcode_valid = 1;
2717c9c75df4SNeel Natu 			errcode = vmcs_read(VMCS_EXIT_INTR_ERRCODE);
2718b0538143SNeel Natu 		}
2719*57e0119eSJohn Baldwin 		VMX_CTR2(vcpu, "Reflecting exception %d/%#x into "
2720c9c75df4SNeel Natu 		    "the guest", intr_vec, errcode);
27216ac73777STycho Nightingale 		SDT_PROBE5(vmm, vmx, exit, exception,
27221aa51504SJohn Baldwin 		    vmx, vcpuid, vmexit, intr_vec, errcode);
27231aa51504SJohn Baldwin 		error = vm_inject_exception(vmx->vm, vcpuid, intr_vec,
2724c9c75df4SNeel Natu 		    errcode_valid, errcode, 0);
2725b0538143SNeel Natu 		KASSERT(error == 0, ("%s: vm_inject_exception error %d",
2726b0538143SNeel Natu 		    __func__, error));
2727b0538143SNeel Natu 		return (1);
2728b0538143SNeel Natu 
2729cd942e0fSPeter Grehan 	case EXIT_REASON_EPT_FAULT:
2730318224bbSNeel Natu 		/*
2731318224bbSNeel Natu 		 * If 'gpa' lies within the address space allocated to
2732318224bbSNeel Natu 		 * memory then this must be a nested page fault otherwise
2733318224bbSNeel Natu 		 * this must be an instruction that accesses MMIO space.
2734318224bbSNeel Natu 		 */
2735a2da7af6SNeel Natu 		gpa = vmcs_gpa();
27361aa51504SJohn Baldwin 		if (vm_mem_allocated(vmx->vm, vcpuid, gpa) ||
27371aa51504SJohn Baldwin 		    apic_access_fault(vcpu, gpa)) {
2738cd942e0fSPeter Grehan 			vmexit->exitcode = VM_EXITCODE_PAGING;
2739d087a399SNeel Natu 			vmexit->inst_length = 0;
274013ec9371SPeter Grehan 			vmexit->u.paging.gpa = gpa;
2741318224bbSNeel Natu 			vmexit->u.paging.fault_type = ept_fault_type(qual);
27421aa51504SJohn Baldwin 			vmm_stat_incr(vmx->vm, vcpuid, VMEXIT_NESTED_FAULT, 1);
27436ac73777STycho Nightingale 			SDT_PROBE5(vmm, vmx, exit, nestedfault,
27441aa51504SJohn Baldwin 			    vmx, vcpuid, vmexit, gpa, qual);
2745318224bbSNeel Natu 		} else if (ept_emulation_fault(qual)) {
2746e4c8a13dSNeel Natu 			vmexit_inst_emul(vmexit, gpa, vmcs_gla());
27471aa51504SJohn Baldwin 			vmm_stat_incr(vmx->vm, vcpuid, VMEXIT_INST_EMUL, 1);
27486ac73777STycho Nightingale 			SDT_PROBE4(vmm, vmx, exit, mmiofault,
27491aa51504SJohn Baldwin 			    vmx, vcpuid, vmexit, gpa);
2750a2da7af6SNeel Natu 		}
2751e5a1d950SNeel Natu 		/*
2752e5a1d950SNeel Natu 		 * If Virtual NMIs control is 1 and the VM-exit is due to an
2753e5a1d950SNeel Natu 		 * EPT fault during the execution of IRET then we must restore
2754e5a1d950SNeel Natu 		 * the state of "virtual-NMI blocking" before resuming.
2755e5a1d950SNeel Natu 		 *
2756e5a1d950SNeel Natu 		 * See description of "NMI unblocking due to IRET" in
2757e5a1d950SNeel Natu 		 * "Exit Qualification for EPT Violations".
2758e5a1d950SNeel Natu 		 */
2759e5a1d950SNeel Natu 		if ((idtvec_info & VMCS_IDT_VEC_VALID) == 0 &&
2760e5a1d950SNeel Natu 		    (qual & EXIT_QUAL_NMIUDTI) != 0)
2761869c8d19SJohn Baldwin 			vmx_restore_nmi_blocking(vcpu);
2762cd942e0fSPeter Grehan 		break;
276330b94db8SNeel Natu 	case EXIT_REASON_VIRTUALIZED_EOI:
276430b94db8SNeel Natu 		vmexit->exitcode = VM_EXITCODE_IOAPIC_EOI;
276530b94db8SNeel Natu 		vmexit->u.ioapic_eoi.vector = qual & 0xFF;
27661aa51504SJohn Baldwin 		SDT_PROBE3(vmm, vmx, exit, eoi, vmx, vcpuid, vmexit);
276730b94db8SNeel Natu 		vmexit->inst_length = 0;	/* trap-like */
276830b94db8SNeel Natu 		break;
276988c4b8d1SNeel Natu 	case EXIT_REASON_APIC_ACCESS:
27701aa51504SJohn Baldwin 		SDT_PROBE3(vmm, vmx, exit, apicaccess, vmx, vcpuid, vmexit);
27711aa51504SJohn Baldwin 		handled = vmx_handle_apic_access(vcpu, vmexit);
277288c4b8d1SNeel Natu 		break;
277388c4b8d1SNeel Natu 	case EXIT_REASON_APIC_WRITE:
277488c4b8d1SNeel Natu 		/*
277588c4b8d1SNeel Natu 		 * APIC-write VM exit is trap-like so the %rip is already
277688c4b8d1SNeel Natu 		 * pointing to the next instruction.
277788c4b8d1SNeel Natu 		 */
277888c4b8d1SNeel Natu 		vmexit->inst_length = 0;
27791aa51504SJohn Baldwin 		vlapic = vm_lapic(vmx->vm, vcpuid);
27806ac73777STycho Nightingale 		SDT_PROBE4(vmm, vmx, exit, apicwrite,
27811aa51504SJohn Baldwin 		    vmx, vcpuid, vmexit, vlapic);
27821aa51504SJohn Baldwin 		handled = vmx_handle_apic_write(vcpu, vlapic, qual);
278388c4b8d1SNeel Natu 		break;
2784abb023fbSJohn Baldwin 	case EXIT_REASON_XSETBV:
27851aa51504SJohn Baldwin 		SDT_PROBE3(vmm, vmx, exit, xsetbv, vmx, vcpuid, vmexit);
2786a0efd3fbSJohn Baldwin 		handled = vmx_emulate_xsetbv(vmx, vcpu, vmexit);
2787abb023fbSJohn Baldwin 		break;
278865145c7fSNeel Natu 	case EXIT_REASON_MONITOR:
27891aa51504SJohn Baldwin 		SDT_PROBE3(vmm, vmx, exit, monitor, vmx, vcpuid, vmexit);
279065145c7fSNeel Natu 		vmexit->exitcode = VM_EXITCODE_MONITOR;
279165145c7fSNeel Natu 		break;
279265145c7fSNeel Natu 	case EXIT_REASON_MWAIT:
27931aa51504SJohn Baldwin 		SDT_PROBE3(vmm, vmx, exit, mwait, vmx, vcpuid, vmexit);
279465145c7fSNeel Natu 		vmexit->exitcode = VM_EXITCODE_MWAIT;
279565145c7fSNeel Natu 		break;
27961bc51badSMichael Reifenberger 	case EXIT_REASON_TPR:
27971aa51504SJohn Baldwin 		vlapic = vm_lapic(vmx->vm, vcpuid);
27981bc51badSMichael Reifenberger 		vlapic_sync_tpr(vlapic);
27991bc51badSMichael Reifenberger 		vmexit->inst_length = 0;
28001bc51badSMichael Reifenberger 		handled = HANDLED;
28011bc51badSMichael Reifenberger 		break;
280227d26457SAndrew Turner 	case EXIT_REASON_VMCALL:
280327d26457SAndrew Turner 	case EXIT_REASON_VMCLEAR:
280427d26457SAndrew Turner 	case EXIT_REASON_VMLAUNCH:
280527d26457SAndrew Turner 	case EXIT_REASON_VMPTRLD:
280627d26457SAndrew Turner 	case EXIT_REASON_VMPTRST:
280727d26457SAndrew Turner 	case EXIT_REASON_VMREAD:
280827d26457SAndrew Turner 	case EXIT_REASON_VMRESUME:
280927d26457SAndrew Turner 	case EXIT_REASON_VMWRITE:
281027d26457SAndrew Turner 	case EXIT_REASON_VMXOFF:
281127d26457SAndrew Turner 	case EXIT_REASON_VMXON:
28121aa51504SJohn Baldwin 		SDT_PROBE3(vmm, vmx, exit, vminsn, vmx, vcpuid, vmexit);
281327d26457SAndrew Turner 		vmexit->exitcode = VM_EXITCODE_VMINSN;
281427d26457SAndrew Turner 		break;
28154eadbef9SCorvin Köhne 	case EXIT_REASON_INVD:
28163ba952e1SCorvin Köhne 	case EXIT_REASON_WBINVD:
28174eadbef9SCorvin Köhne 		/* ignore exit */
28183ba952e1SCorvin Köhne 		handled = HANDLED;
28193ba952e1SCorvin Köhne 		break;
2820366f6083SPeter Grehan 	default:
28216ac73777STycho Nightingale 		SDT_PROBE4(vmm, vmx, exit, unknown,
28221aa51504SJohn Baldwin 		    vmx, vcpuid, vmexit, reason);
28231aa51504SJohn Baldwin 		vmm_stat_incr(vmx->vm, vcpuid, VMEXIT_UNKNOWN, 1);
2824366f6083SPeter Grehan 		break;
2825366f6083SPeter Grehan 	}
2826366f6083SPeter Grehan 
2827366f6083SPeter Grehan 	if (handled) {
2828366f6083SPeter Grehan 		/*
2829366f6083SPeter Grehan 		 * It is possible that control is returned to userland
2830366f6083SPeter Grehan 		 * even though we were able to handle the VM exit in the
2831eeefa4e4SNeel Natu 		 * kernel.
2832366f6083SPeter Grehan 		 *
2833366f6083SPeter Grehan 		 * In such a case we want to make sure that the userland
2834366f6083SPeter Grehan 		 * restarts guest execution at the instruction *after*
2835366f6083SPeter Grehan 		 * the one we just processed. Therefore we update the
2836366f6083SPeter Grehan 		 * guest rip in the VMCS and in 'vmexit'.
2837366f6083SPeter Grehan 		 */
2838366f6083SPeter Grehan 		vmexit->rip += vmexit->inst_length;
2839366f6083SPeter Grehan 		vmexit->inst_length = 0;
28403de83862SNeel Natu 		vmcs_write(VMCS_GUEST_RIP, vmexit->rip);
2841366f6083SPeter Grehan 	} else {
2842366f6083SPeter Grehan 		if (vmexit->exitcode == VM_EXITCODE_BOGUS) {
2843366f6083SPeter Grehan 			/*
2844366f6083SPeter Grehan 			 * If this VM exit was not claimed by anybody then
2845366f6083SPeter Grehan 			 * treat it as a generic VMX exit.
2846366f6083SPeter Grehan 			 */
2847366f6083SPeter Grehan 			vmexit->exitcode = VM_EXITCODE_VMX;
28480492757cSNeel Natu 			vmexit->u.vmx.status = VM_SUCCESS;
2849c308b23bSNeel Natu 			vmexit->u.vmx.inst_type = 0;
2850c308b23bSNeel Natu 			vmexit->u.vmx.inst_error = 0;
2851366f6083SPeter Grehan 		} else {
2852366f6083SPeter Grehan 			/*
2853366f6083SPeter Grehan 			 * The exitcode and collateral have been populated.
2854366f6083SPeter Grehan 			 * The VM exit will be processed further in userland.
2855366f6083SPeter Grehan 			 */
2856366f6083SPeter Grehan 		}
2857366f6083SPeter Grehan 	}
28586ac73777STycho Nightingale 
28596ac73777STycho Nightingale 	SDT_PROBE4(vmm, vmx, exit, return,
28601aa51504SJohn Baldwin 	    vmx, vcpuid, vmexit, handled);
2861366f6083SPeter Grehan 	return (handled);
2862366f6083SPeter Grehan }
2863366f6083SPeter Grehan 
286440487465SNeel Natu static __inline void
28650492757cSNeel Natu vmx_exit_inst_error(struct vmxctx *vmxctx, int rc, struct vm_exit *vmexit)
28660492757cSNeel Natu {
28670492757cSNeel Natu 
28680492757cSNeel Natu 	KASSERT(vmxctx->inst_fail_status != VM_SUCCESS,
28690492757cSNeel Natu 	    ("vmx_exit_inst_error: invalid inst_fail_status %d",
28700492757cSNeel Natu 	    vmxctx->inst_fail_status));
28710492757cSNeel Natu 
28720492757cSNeel Natu 	vmexit->inst_length = 0;
28730492757cSNeel Natu 	vmexit->exitcode = VM_EXITCODE_VMX;
28740492757cSNeel Natu 	vmexit->u.vmx.status = vmxctx->inst_fail_status;
28750492757cSNeel Natu 	vmexit->u.vmx.inst_error = vmcs_instruction_error();
28760492757cSNeel Natu 	vmexit->u.vmx.exit_reason = ~0;
28770492757cSNeel Natu 	vmexit->u.vmx.exit_qualification = ~0;
28780492757cSNeel Natu 
28790492757cSNeel Natu 	switch (rc) {
28800492757cSNeel Natu 	case VMX_VMRESUME_ERROR:
28810492757cSNeel Natu 	case VMX_VMLAUNCH_ERROR:
28820492757cSNeel Natu 		vmexit->u.vmx.inst_type = rc;
28830492757cSNeel Natu 		break;
28840492757cSNeel Natu 	default:
28850492757cSNeel Natu 		panic("vm_exit_inst_error: vmx_enter_guest returned %d", rc);
28860492757cSNeel Natu 	}
28870492757cSNeel Natu }
28880492757cSNeel Natu 
288962fbd7c2SNeel Natu /*
289062fbd7c2SNeel Natu  * If the NMI-exiting VM execution control is set to '1' then an NMI in
289162fbd7c2SNeel Natu  * non-root operation causes a VM-exit. NMI blocking is in effect so it is
289262fbd7c2SNeel Natu  * sufficient to simply vector to the NMI handler via a software interrupt.
289362fbd7c2SNeel Natu  * However, this must be done before maskable interrupts are enabled
289462fbd7c2SNeel Natu  * otherwise the "iret" issued by an interrupt handler will incorrectly
289562fbd7c2SNeel Natu  * clear NMI blocking.
289662fbd7c2SNeel Natu  */
289762fbd7c2SNeel Natu static __inline void
2898869c8d19SJohn Baldwin vmx_exit_handle_nmi(struct vmx_vcpu *vcpu, struct vm_exit *vmexit)
289962fbd7c2SNeel Natu {
290062fbd7c2SNeel Natu 	uint32_t intr_info;
290162fbd7c2SNeel Natu 
290262fbd7c2SNeel Natu 	KASSERT((read_rflags() & PSL_I) == 0, ("interrupts enabled"));
290362fbd7c2SNeel Natu 
290462fbd7c2SNeel Natu 	if (vmexit->u.vmx.exit_reason != EXIT_REASON_EXCEPTION)
290562fbd7c2SNeel Natu 		return;
290662fbd7c2SNeel Natu 
290762fbd7c2SNeel Natu 	intr_info = vmcs_read(VMCS_EXIT_INTR_INFO);
290862fbd7c2SNeel Natu 	KASSERT((intr_info & VMCS_INTR_VALID) != 0,
290962fbd7c2SNeel Natu 	    ("VM exit interruption info invalid: %#x", intr_info));
291062fbd7c2SNeel Natu 
291162fbd7c2SNeel Natu 	if ((intr_info & VMCS_INTR_T_MASK) == VMCS_INTR_T_NMI) {
291262fbd7c2SNeel Natu 		KASSERT((intr_info & 0xff) == IDT_NMI, ("VM exit due "
291362fbd7c2SNeel Natu 		    "to NMI has invalid vector: %#x", intr_info));
2914*57e0119eSJohn Baldwin 		VMX_CTR0(vcpu, "Vectoring to NMI handler");
291562fbd7c2SNeel Natu 		__asm __volatile("int $2");
291662fbd7c2SNeel Natu 	}
291762fbd7c2SNeel Natu }
291862fbd7c2SNeel Natu 
291965eefbe4SJohn Baldwin static __inline void
292065eefbe4SJohn Baldwin vmx_dr_enter_guest(struct vmxctx *vmxctx)
292165eefbe4SJohn Baldwin {
292265eefbe4SJohn Baldwin 	register_t rflags;
292365eefbe4SJohn Baldwin 
292465eefbe4SJohn Baldwin 	/* Save host control debug registers. */
292565eefbe4SJohn Baldwin 	vmxctx->host_dr7 = rdr7();
292665eefbe4SJohn Baldwin 	vmxctx->host_debugctl = rdmsr(MSR_DEBUGCTLMSR);
292765eefbe4SJohn Baldwin 
292865eefbe4SJohn Baldwin 	/*
292965eefbe4SJohn Baldwin 	 * Disable debugging in DR7 and DEBUGCTL to avoid triggering
293065eefbe4SJohn Baldwin 	 * exceptions in the host based on the guest DRx values.  The
293165eefbe4SJohn Baldwin 	 * guest DR7 and DEBUGCTL are saved/restored in the VMCS.
293265eefbe4SJohn Baldwin 	 */
293365eefbe4SJohn Baldwin 	load_dr7(0);
293465eefbe4SJohn Baldwin 	wrmsr(MSR_DEBUGCTLMSR, 0);
293565eefbe4SJohn Baldwin 
293665eefbe4SJohn Baldwin 	/*
293765eefbe4SJohn Baldwin 	 * Disable single stepping the kernel to avoid corrupting the
293865eefbe4SJohn Baldwin 	 * guest DR6.  A debugger might still be able to corrupt the
293965eefbe4SJohn Baldwin 	 * guest DR6 by setting a breakpoint after this point and then
294065eefbe4SJohn Baldwin 	 * single stepping.
294165eefbe4SJohn Baldwin 	 */
294265eefbe4SJohn Baldwin 	rflags = read_rflags();
294365eefbe4SJohn Baldwin 	vmxctx->host_tf = rflags & PSL_T;
294465eefbe4SJohn Baldwin 	write_rflags(rflags & ~PSL_T);
294565eefbe4SJohn Baldwin 
294665eefbe4SJohn Baldwin 	/* Save host debug registers. */
294765eefbe4SJohn Baldwin 	vmxctx->host_dr0 = rdr0();
294865eefbe4SJohn Baldwin 	vmxctx->host_dr1 = rdr1();
294965eefbe4SJohn Baldwin 	vmxctx->host_dr2 = rdr2();
295065eefbe4SJohn Baldwin 	vmxctx->host_dr3 = rdr3();
295165eefbe4SJohn Baldwin 	vmxctx->host_dr6 = rdr6();
295265eefbe4SJohn Baldwin 
295365eefbe4SJohn Baldwin 	/* Restore guest debug registers. */
295465eefbe4SJohn Baldwin 	load_dr0(vmxctx->guest_dr0);
295565eefbe4SJohn Baldwin 	load_dr1(vmxctx->guest_dr1);
295665eefbe4SJohn Baldwin 	load_dr2(vmxctx->guest_dr2);
295765eefbe4SJohn Baldwin 	load_dr3(vmxctx->guest_dr3);
295865eefbe4SJohn Baldwin 	load_dr6(vmxctx->guest_dr6);
295965eefbe4SJohn Baldwin }
296065eefbe4SJohn Baldwin 
296165eefbe4SJohn Baldwin static __inline void
296265eefbe4SJohn Baldwin vmx_dr_leave_guest(struct vmxctx *vmxctx)
296365eefbe4SJohn Baldwin {
296465eefbe4SJohn Baldwin 
296565eefbe4SJohn Baldwin 	/* Save guest debug registers. */
296665eefbe4SJohn Baldwin 	vmxctx->guest_dr0 = rdr0();
296765eefbe4SJohn Baldwin 	vmxctx->guest_dr1 = rdr1();
296865eefbe4SJohn Baldwin 	vmxctx->guest_dr2 = rdr2();
296965eefbe4SJohn Baldwin 	vmxctx->guest_dr3 = rdr3();
297065eefbe4SJohn Baldwin 	vmxctx->guest_dr6 = rdr6();
297165eefbe4SJohn Baldwin 
297265eefbe4SJohn Baldwin 	/*
297365eefbe4SJohn Baldwin 	 * Restore host debug registers.  Restore DR7, DEBUGCTL, and
297465eefbe4SJohn Baldwin 	 * PSL_T last.
297565eefbe4SJohn Baldwin 	 */
297665eefbe4SJohn Baldwin 	load_dr0(vmxctx->host_dr0);
297765eefbe4SJohn Baldwin 	load_dr1(vmxctx->host_dr1);
297865eefbe4SJohn Baldwin 	load_dr2(vmxctx->host_dr2);
297965eefbe4SJohn Baldwin 	load_dr3(vmxctx->host_dr3);
298065eefbe4SJohn Baldwin 	load_dr6(vmxctx->host_dr6);
298165eefbe4SJohn Baldwin 	wrmsr(MSR_DEBUGCTLMSR, vmxctx->host_debugctl);
298265eefbe4SJohn Baldwin 	load_dr7(vmxctx->host_dr7);
298365eefbe4SJohn Baldwin 	write_rflags(read_rflags() | vmxctx->host_tf);
298465eefbe4SJohn Baldwin }
298565eefbe4SJohn Baldwin 
29868e2cbc56SMark Johnston static __inline void
29878e2cbc56SMark Johnston vmx_pmap_activate(struct vmx *vmx, pmap_t pmap)
29888e2cbc56SMark Johnston {
29898e2cbc56SMark Johnston 	long eptgen;
29908e2cbc56SMark Johnston 	int cpu;
29918e2cbc56SMark Johnston 
29928e2cbc56SMark Johnston 	cpu = curcpu;
29938e2cbc56SMark Johnston 
29948e2cbc56SMark Johnston 	CPU_SET_ATOMIC(cpu, &pmap->pm_active);
29956f5a9606SMark Johnston 	smr_enter(pmap->pm_eptsmr);
29968e2cbc56SMark Johnston 	eptgen = atomic_load_long(&pmap->pm_eptgen);
29978e2cbc56SMark Johnston 	if (eptgen != vmx->eptgen[cpu]) {
29988e2cbc56SMark Johnston 		vmx->eptgen[cpu] = eptgen;
29998e2cbc56SMark Johnston 		invept(INVEPT_TYPE_SINGLE_CONTEXT,
30008e2cbc56SMark Johnston 		    (struct invept_desc){ .eptp = vmx->eptp, ._res = 0 });
30018e2cbc56SMark Johnston 	}
30028e2cbc56SMark Johnston }
30038e2cbc56SMark Johnston 
30048e2cbc56SMark Johnston static __inline void
30058e2cbc56SMark Johnston vmx_pmap_deactivate(struct vmx *vmx, pmap_t pmap)
30068e2cbc56SMark Johnston {
30076f5a9606SMark Johnston 	smr_exit(pmap->pm_eptsmr);
30088e2cbc56SMark Johnston 	CPU_CLR_ATOMIC(curcpu, &pmap->pm_active);
30098e2cbc56SMark Johnston }
30108e2cbc56SMark Johnston 
30110492757cSNeel Natu static int
3012869c8d19SJohn Baldwin vmx_run(void *vcpui, register_t rip, pmap_t pmap, struct vm_eventinfo *evinfo)
30130492757cSNeel Natu {
30141aa51504SJohn Baldwin 	int rc, handled, launched, vcpuid;
3015366f6083SPeter Grehan 	struct vmx *vmx;
30161aa51504SJohn Baldwin 	struct vmx_vcpu *vcpu;
30175b8a8cd1SNeel Natu 	struct vm *vm;
3018366f6083SPeter Grehan 	struct vmxctx *vmxctx;
3019366f6083SPeter Grehan 	struct vmcs *vmcs;
302098ed632cSNeel Natu 	struct vm_exit *vmexit;
3021de5ea6b6SNeel Natu 	struct vlapic *vlapic;
302279c59630SNeel Natu 	uint32_t exit_reason;
3023b843f9beSJohn Baldwin 	struct region_descriptor gdtr, idtr;
3024b843f9beSJohn Baldwin 	uint16_t ldt_sel;
3025366f6083SPeter Grehan 
30261aa51504SJohn Baldwin 	vcpu = vcpui;
3027869c8d19SJohn Baldwin 	vmx = vcpu->vmx;
3028869c8d19SJohn Baldwin 	vm = vmx->vm;
30291aa51504SJohn Baldwin 	vcpuid = vcpu->vcpuid;
30301aa51504SJohn Baldwin 	vmcs = vcpu->vmcs;
30311aa51504SJohn Baldwin 	vmxctx = &vcpu->ctx;
30321aa51504SJohn Baldwin 	vlapic = vm_lapic(vm, vcpuid);
30331aa51504SJohn Baldwin 	vmexit = vm_exitinfo(vm, vcpuid);
30340492757cSNeel Natu 	launched = 0;
303598ed632cSNeel Natu 
3036318224bbSNeel Natu 	KASSERT(vmxctx->pmap == pmap,
3037318224bbSNeel Natu 	    ("pmap %p different than ctx pmap %p", pmap, vmxctx->pmap));
3038318224bbSNeel Natu 
3039c3498942SNeel Natu 	vmx_msr_guest_enter(vmx, vcpu);
3040c3498942SNeel Natu 
3041366f6083SPeter Grehan 	VMPTRLD(vmcs);
3042366f6083SPeter Grehan 
3043366f6083SPeter Grehan 	/*
3044366f6083SPeter Grehan 	 * XXX
3045366f6083SPeter Grehan 	 * We do this every time because we may setup the virtual machine
3046366f6083SPeter Grehan 	 * from a different process than the one that actually runs it.
3047366f6083SPeter Grehan 	 *
3048366f6083SPeter Grehan 	 * If the life of a virtual machine was spent entirely in the context
304915add60dSPeter Grehan 	 * of a single process we could do this once in vmx_init().
3050366f6083SPeter Grehan 	 */
30513de83862SNeel Natu 	vmcs_write(VMCS_HOST_CR3, rcr3());
3052366f6083SPeter Grehan 
30532ce12423SNeel Natu 	vmcs_write(VMCS_GUEST_RIP, rip);
3054953c2c47SNeel Natu 	vmx_set_pcpu_defaults(vmx, vcpu, pmap);
3055366f6083SPeter Grehan 	do {
30562ce12423SNeel Natu 		KASSERT(vmcs_guest_rip() == rip, ("%s: vmcs guest rip mismatch "
30572ce12423SNeel Natu 		    "%#lx/%#lx", __func__, vmcs_guest_rip(), rip));
305840487465SNeel Natu 
30592ce12423SNeel Natu 		handled = UNHANDLED;
30600492757cSNeel Natu 		/*
30610492757cSNeel Natu 		 * Interrupts are disabled from this point on until the
30620492757cSNeel Natu 		 * guest starts executing. This is done for the following
30630492757cSNeel Natu 		 * reasons:
30640492757cSNeel Natu 		 *
30650492757cSNeel Natu 		 * If an AST is asserted on this thread after the check below,
30660492757cSNeel Natu 		 * then the IPI_AST notification will not be lost, because it
30670492757cSNeel Natu 		 * will cause a VM exit due to external interrupt as soon as
30680492757cSNeel Natu 		 * the guest state is loaded.
30690492757cSNeel Natu 		 *
30700492757cSNeel Natu 		 * A posted interrupt after 'vmx_inject_interrupts()' will
30710492757cSNeel Natu 		 * not be "lost" because it will be held pending in the host
30720492757cSNeel Natu 		 * APIC because interrupts are disabled. The pending interrupt
30730492757cSNeel Natu 		 * will be recognized as soon as the guest state is loaded.
30740492757cSNeel Natu 		 *
30750492757cSNeel Natu 		 * The same reasoning applies to the IPI generated by
30760492757cSNeel Natu 		 * pmap_invalidate_ept().
30770492757cSNeel Natu 		 */
30780492757cSNeel Natu 		disable_intr();
30792ce12423SNeel Natu 		vmx_inject_interrupts(vmx, vcpu, vlapic, rip);
3080091d4532SNeel Natu 
3081091d4532SNeel Natu 		/*
3082091d4532SNeel Natu 		 * Check for vcpu suspension after injecting events because
3083091d4532SNeel Natu 		 * vmx_inject_interrupts() can suspend the vcpu due to a
3084091d4532SNeel Natu 		 * triple fault.
3085091d4532SNeel Natu 		 */
3086248e6799SNeel Natu 		if (vcpu_suspended(evinfo)) {
30870492757cSNeel Natu 			enable_intr();
30881aa51504SJohn Baldwin 			vm_exit_suspended(vmx->vm, vcpuid, rip);
30890492757cSNeel Natu 			break;
30900492757cSNeel Natu 		}
30910492757cSNeel Natu 
3092248e6799SNeel Natu 		if (vcpu_rendezvous_pending(evinfo)) {
30935b8a8cd1SNeel Natu 			enable_intr();
30941aa51504SJohn Baldwin 			vm_exit_rendezvous(vmx->vm, vcpuid, rip);
30955b8a8cd1SNeel Natu 			break;
30965b8a8cd1SNeel Natu 		}
30975b8a8cd1SNeel Natu 
3098248e6799SNeel Natu 		if (vcpu_reqidle(evinfo)) {
3099248e6799SNeel Natu 			enable_intr();
31001aa51504SJohn Baldwin 			vm_exit_reqidle(vmx->vm, vcpuid, rip);
3101248e6799SNeel Natu 			break;
3102248e6799SNeel Natu 		}
3103248e6799SNeel Natu 
31041aa51504SJohn Baldwin 		if (vcpu_should_yield(vm, vcpuid)) {
3105b15a09c0SNeel Natu 			enable_intr();
31061aa51504SJohn Baldwin 			vm_exit_astpending(vmx->vm, vcpuid, rip);
3107869c8d19SJohn Baldwin 			vmx_astpending_trace(vcpu, rip);
310840487465SNeel Natu 			handled = HANDLED;
3109b15a09c0SNeel Natu 			break;
3110b15a09c0SNeel Natu 		}
3111b15a09c0SNeel Natu 
31121aa51504SJohn Baldwin 		if (vcpu_debugged(vm, vcpuid)) {
3113fc276d92SJohn Baldwin 			enable_intr();
31141aa51504SJohn Baldwin 			vm_exit_debug(vmx->vm, vcpuid, rip);
3115fc276d92SJohn Baldwin 			break;
3116fc276d92SJohn Baldwin 		}
3117fc276d92SJohn Baldwin 
3118b843f9beSJohn Baldwin 		/*
31191bc51badSMichael Reifenberger 		 * If TPR Shadowing is enabled, the TPR Threshold
31201bc51badSMichael Reifenberger 		 * must be updated right before entering the guest.
31211bc51badSMichael Reifenberger 		 */
31221bc51badSMichael Reifenberger 		if (tpr_shadowing && !virtual_interrupt_delivery) {
31231aa51504SJohn Baldwin 			if ((vcpu->cap.proc_ctls & PROCBASED_USE_TPR_SHADOW) != 0) {
31241bc51badSMichael Reifenberger 				vmcs_write(VMCS_TPR_THRESHOLD, vlapic_get_cr8(vlapic));
31251bc51badSMichael Reifenberger 			}
31261bc51badSMichael Reifenberger 		}
31271bc51badSMichael Reifenberger 
31281bc51badSMichael Reifenberger 		/*
3129b843f9beSJohn Baldwin 		 * VM exits restore the base address but not the
3130b843f9beSJohn Baldwin 		 * limits of GDTR and IDTR.  The VMCS only stores the
3131b843f9beSJohn Baldwin 		 * base address, so VM exits set the limits to 0xffff.
3132b843f9beSJohn Baldwin 		 * Save and restore the full GDTR and IDTR to restore
3133b843f9beSJohn Baldwin 		 * the limits.
3134b843f9beSJohn Baldwin 		 *
3135b843f9beSJohn Baldwin 		 * The VMCS does not save the LDTR at all, and VM
3136b843f9beSJohn Baldwin 		 * exits clear LDTR as if a NULL selector were loaded.
3137b843f9beSJohn Baldwin 		 * The userspace hypervisor probably doesn't use a
3138b843f9beSJohn Baldwin 		 * LDT, but save and restore it to be safe.
3139b843f9beSJohn Baldwin 		 */
3140b843f9beSJohn Baldwin 		sgdt(&gdtr);
3141b843f9beSJohn Baldwin 		sidt(&idtr);
3142b843f9beSJohn Baldwin 		ldt_sel = sldt();
3143b843f9beSJohn Baldwin 
3144f5f5f1e7SPeter Grehan 		/*
3145f5f5f1e7SPeter Grehan 		 * The TSC_AUX MSR must be saved/restored while interrupts
3146f5f5f1e7SPeter Grehan 		 * are disabled so that it is not possible for the guest
3147f5f5f1e7SPeter Grehan 		 * TSC_AUX MSR value to be overwritten by the resume
3148f5f5f1e7SPeter Grehan 		 * portion of the IPI_SUSPEND codepath. This is why the
3149f5f5f1e7SPeter Grehan 		 * transition of this MSR is handled separately from those
3150f5f5f1e7SPeter Grehan 		 * handled by vmx_msr_guest_{enter,exit}(), which are ok to
3151f5f5f1e7SPeter Grehan 		 * be transitioned with preemption disabled but interrupts
3152f5f5f1e7SPeter Grehan 		 * enabled.
3153f5f5f1e7SPeter Grehan 		 *
3154f5f5f1e7SPeter Grehan 		 * These vmx_msr_guest_{enter,exit}_tsc_aux() calls can be
3155f5f5f1e7SPeter Grehan 		 * anywhere in this loop so long as they happen with
3156f5f5f1e7SPeter Grehan 		 * interrupts disabled. This location is chosen for
3157f5f5f1e7SPeter Grehan 		 * simplicity.
3158f5f5f1e7SPeter Grehan 		 */
3159f5f5f1e7SPeter Grehan 		vmx_msr_guest_enter_tsc_aux(vmx, vcpu);
3160f5f5f1e7SPeter Grehan 
316165eefbe4SJohn Baldwin 		vmx_dr_enter_guest(vmxctx);
316279c59630SNeel Natu 
31638e2cbc56SMark Johnston 		/*
31648e2cbc56SMark Johnston 		 * Mark the EPT as active on this host CPU and invalidate
31658e2cbc56SMark Johnston 		 * EPTP-tagged TLB entries if required.
31668e2cbc56SMark Johnston 		 */
31678e2cbc56SMark Johnston 		vmx_pmap_activate(vmx, pmap);
31688e2cbc56SMark Johnston 
3169869c8d19SJohn Baldwin 		vmx_run_trace(vcpu);
31708e2cbc56SMark Johnston 		rc = vmx_enter_guest(vmxctx, vmx, launched);
31718e2cbc56SMark Johnston 
31728e2cbc56SMark Johnston 		vmx_pmap_deactivate(vmx, pmap);
31738e2cbc56SMark Johnston 		vmx_dr_leave_guest(vmxctx);
3174f5f5f1e7SPeter Grehan 		vmx_msr_guest_exit_tsc_aux(vmx, vcpu);
3175f5f5f1e7SPeter Grehan 
3176b843f9beSJohn Baldwin 		bare_lgdt(&gdtr);
3177b843f9beSJohn Baldwin 		lidt(&idtr);
3178b843f9beSJohn Baldwin 		lldt(ldt_sel);
3179b843f9beSJohn Baldwin 
318079c59630SNeel Natu 		/* Collect some information for VM exit processing */
318179c59630SNeel Natu 		vmexit->rip = rip = vmcs_guest_rip();
318279c59630SNeel Natu 		vmexit->inst_length = vmexit_instruction_length();
318379c59630SNeel Natu 		vmexit->u.vmx.exit_reason = exit_reason = vmcs_exit_reason();
318479c59630SNeel Natu 		vmexit->u.vmx.exit_qualification = vmcs_exit_qualification();
318579c59630SNeel Natu 
31862ce12423SNeel Natu 		/* Update 'nextrip' */
31871aa51504SJohn Baldwin 		vcpu->state.nextrip = rip;
31882ce12423SNeel Natu 
31890492757cSNeel Natu 		if (rc == VMX_GUEST_VMEXIT) {
3190869c8d19SJohn Baldwin 			vmx_exit_handle_nmi(vcpu, vmexit);
319162fbd7c2SNeel Natu 			enable_intr();
31920492757cSNeel Natu 			handled = vmx_exit_process(vmx, vcpu, vmexit);
31930492757cSNeel Natu 		} else {
319462fbd7c2SNeel Natu 			enable_intr();
319540487465SNeel Natu 			vmx_exit_inst_error(vmxctx, rc, vmexit);
3196eeefa4e4SNeel Natu 		}
319762fbd7c2SNeel Natu 		launched = 1;
3198869c8d19SJohn Baldwin 		vmx_exit_trace(vcpu, rip, exit_reason, handled);
31992ce12423SNeel Natu 		rip = vmexit->rip;
3200eeefa4e4SNeel Natu 	} while (handled);
3201366f6083SPeter Grehan 
3202366f6083SPeter Grehan 	/*
3203366f6083SPeter Grehan 	 * If a VM exit has been handled then the exitcode must be BOGUS
3204366f6083SPeter Grehan 	 * If a VM exit is not handled then the exitcode must not be BOGUS
3205366f6083SPeter Grehan 	 */
3206366f6083SPeter Grehan 	if ((handled && vmexit->exitcode != VM_EXITCODE_BOGUS) ||
3207366f6083SPeter Grehan 	    (!handled && vmexit->exitcode == VM_EXITCODE_BOGUS)) {
3208366f6083SPeter Grehan 		panic("Mismatch between handled (%d) and exitcode (%d)",
3209366f6083SPeter Grehan 		      handled, vmexit->exitcode);
3210366f6083SPeter Grehan 	}
3211366f6083SPeter Grehan 
3212*57e0119eSJohn Baldwin 	VMX_CTR1(vcpu, "returning from vmx_run: exitcode %d",
32130492757cSNeel Natu 	    vmexit->exitcode);
3214366f6083SPeter Grehan 
3215366f6083SPeter Grehan 	VMCLEAR(vmcs);
3216c3498942SNeel Natu 	vmx_msr_guest_exit(vmx, vcpu);
3217c3498942SNeel Natu 
3218366f6083SPeter Grehan 	return (0);
3219366f6083SPeter Grehan }
3220366f6083SPeter Grehan 
3221366f6083SPeter Grehan static void
3222869c8d19SJohn Baldwin vmx_vcpu_cleanup(void *vcpui)
3223366f6083SPeter Grehan {
32241aa51504SJohn Baldwin 	struct vmx_vcpu *vcpu = vcpui;
3225366f6083SPeter Grehan 
32260f00260cSJohn Baldwin 	vpid_free(vcpu->state.vpid);
32270f00260cSJohn Baldwin 	free(vcpu->pir_desc, M_VMX);
32280f00260cSJohn Baldwin 	free(vcpu->apic_page, M_VMX);
32290f00260cSJohn Baldwin 	free(vcpu->vmcs, M_VMX);
32301aa51504SJohn Baldwin 	free(vcpu, M_VMX);
32310f00260cSJohn Baldwin }
323245e51299SNeel Natu 
32331aa51504SJohn Baldwin static void
3234869c8d19SJohn Baldwin vmx_cleanup(void *vmi)
32351aa51504SJohn Baldwin {
3236869c8d19SJohn Baldwin 	struct vmx *vmx = vmi;
32371aa51504SJohn Baldwin 
32381aa51504SJohn Baldwin 	if (virtual_interrupt_delivery)
32391aa51504SJohn Baldwin 		vm_unmap_mmio(vmx->vm, DEFAULT_APIC_BASE, PAGE_SIZE);
32401aa51504SJohn Baldwin 
32410f00260cSJohn Baldwin 	free(vmx->msr_bitmap, M_VMX);
3242366f6083SPeter Grehan 	free(vmx, M_VMX);
3243366f6083SPeter Grehan 
3244366f6083SPeter Grehan 	return;
3245366f6083SPeter Grehan }
3246366f6083SPeter Grehan 
3247366f6083SPeter Grehan static register_t *
3248366f6083SPeter Grehan vmxctx_regptr(struct vmxctx *vmxctx, int reg)
3249366f6083SPeter Grehan {
3250366f6083SPeter Grehan 
3251366f6083SPeter Grehan 	switch (reg) {
3252366f6083SPeter Grehan 	case VM_REG_GUEST_RAX:
3253366f6083SPeter Grehan 		return (&vmxctx->guest_rax);
3254366f6083SPeter Grehan 	case VM_REG_GUEST_RBX:
3255366f6083SPeter Grehan 		return (&vmxctx->guest_rbx);
3256366f6083SPeter Grehan 	case VM_REG_GUEST_RCX:
3257366f6083SPeter Grehan 		return (&vmxctx->guest_rcx);
3258366f6083SPeter Grehan 	case VM_REG_GUEST_RDX:
3259366f6083SPeter Grehan 		return (&vmxctx->guest_rdx);
3260366f6083SPeter Grehan 	case VM_REG_GUEST_RSI:
3261366f6083SPeter Grehan 		return (&vmxctx->guest_rsi);
3262366f6083SPeter Grehan 	case VM_REG_GUEST_RDI:
3263366f6083SPeter Grehan 		return (&vmxctx->guest_rdi);
3264366f6083SPeter Grehan 	case VM_REG_GUEST_RBP:
3265366f6083SPeter Grehan 		return (&vmxctx->guest_rbp);
3266366f6083SPeter Grehan 	case VM_REG_GUEST_R8:
3267366f6083SPeter Grehan 		return (&vmxctx->guest_r8);
3268366f6083SPeter Grehan 	case VM_REG_GUEST_R9:
3269366f6083SPeter Grehan 		return (&vmxctx->guest_r9);
3270366f6083SPeter Grehan 	case VM_REG_GUEST_R10:
3271366f6083SPeter Grehan 		return (&vmxctx->guest_r10);
3272366f6083SPeter Grehan 	case VM_REG_GUEST_R11:
3273366f6083SPeter Grehan 		return (&vmxctx->guest_r11);
3274366f6083SPeter Grehan 	case VM_REG_GUEST_R12:
3275366f6083SPeter Grehan 		return (&vmxctx->guest_r12);
3276366f6083SPeter Grehan 	case VM_REG_GUEST_R13:
3277366f6083SPeter Grehan 		return (&vmxctx->guest_r13);
3278366f6083SPeter Grehan 	case VM_REG_GUEST_R14:
3279366f6083SPeter Grehan 		return (&vmxctx->guest_r14);
3280366f6083SPeter Grehan 	case VM_REG_GUEST_R15:
3281366f6083SPeter Grehan 		return (&vmxctx->guest_r15);
328237a723a5SNeel Natu 	case VM_REG_GUEST_CR2:
328337a723a5SNeel Natu 		return (&vmxctx->guest_cr2);
328465eefbe4SJohn Baldwin 	case VM_REG_GUEST_DR0:
328565eefbe4SJohn Baldwin 		return (&vmxctx->guest_dr0);
328665eefbe4SJohn Baldwin 	case VM_REG_GUEST_DR1:
328765eefbe4SJohn Baldwin 		return (&vmxctx->guest_dr1);
328865eefbe4SJohn Baldwin 	case VM_REG_GUEST_DR2:
328965eefbe4SJohn Baldwin 		return (&vmxctx->guest_dr2);
329065eefbe4SJohn Baldwin 	case VM_REG_GUEST_DR3:
329165eefbe4SJohn Baldwin 		return (&vmxctx->guest_dr3);
329265eefbe4SJohn Baldwin 	case VM_REG_GUEST_DR6:
329365eefbe4SJohn Baldwin 		return (&vmxctx->guest_dr6);
3294366f6083SPeter Grehan 	default:
3295366f6083SPeter Grehan 		break;
3296366f6083SPeter Grehan 	}
3297366f6083SPeter Grehan 	return (NULL);
3298366f6083SPeter Grehan }
3299366f6083SPeter Grehan 
3300366f6083SPeter Grehan static int
3301366f6083SPeter Grehan vmxctx_getreg(struct vmxctx *vmxctx, int reg, uint64_t *retval)
3302366f6083SPeter Grehan {
3303366f6083SPeter Grehan 	register_t *regp;
3304366f6083SPeter Grehan 
3305366f6083SPeter Grehan 	if ((regp = vmxctx_regptr(vmxctx, reg)) != NULL) {
3306366f6083SPeter Grehan 		*retval = *regp;
3307366f6083SPeter Grehan 		return (0);
3308366f6083SPeter Grehan 	} else
3309366f6083SPeter Grehan 		return (EINVAL);
3310366f6083SPeter Grehan }
3311366f6083SPeter Grehan 
3312366f6083SPeter Grehan static int
3313366f6083SPeter Grehan vmxctx_setreg(struct vmxctx *vmxctx, int reg, uint64_t val)
3314366f6083SPeter Grehan {
3315366f6083SPeter Grehan 	register_t *regp;
3316366f6083SPeter Grehan 
3317366f6083SPeter Grehan 	if ((regp = vmxctx_regptr(vmxctx, reg)) != NULL) {
3318366f6083SPeter Grehan 		*regp = val;
3319366f6083SPeter Grehan 		return (0);
3320366f6083SPeter Grehan 	} else
3321366f6083SPeter Grehan 		return (EINVAL);
3322366f6083SPeter Grehan }
3323366f6083SPeter Grehan 
3324366f6083SPeter Grehan static int
33251aa51504SJohn Baldwin vmx_get_intr_shadow(struct vmx_vcpu *vcpu, int running, uint64_t *retval)
3326d1819632SNeel Natu {
3327d1819632SNeel Natu 	uint64_t gi;
3328d1819632SNeel Natu 	int error;
3329d1819632SNeel Natu 
33301aa51504SJohn Baldwin 	error = vmcs_getreg(vcpu->vmcs, running,
3331d1819632SNeel Natu 	    VMCS_IDENT(VMCS_GUEST_INTERRUPTIBILITY), &gi);
3332d1819632SNeel Natu 	*retval = (gi & HWINTR_BLOCKING) ? 1 : 0;
3333d1819632SNeel Natu 	return (error);
3334d1819632SNeel Natu }
3335d1819632SNeel Natu 
3336d1819632SNeel Natu static int
3337869c8d19SJohn Baldwin vmx_modify_intr_shadow(struct vmx_vcpu *vcpu, int running, uint64_t val)
3338d1819632SNeel Natu {
3339d1819632SNeel Natu 	struct vmcs *vmcs;
3340d1819632SNeel Natu 	uint64_t gi;
3341d1819632SNeel Natu 	int error, ident;
3342d1819632SNeel Natu 
3343d1819632SNeel Natu 	/*
3344d1819632SNeel Natu 	 * Forcing the vcpu into an interrupt shadow is not supported.
3345d1819632SNeel Natu 	 */
3346d1819632SNeel Natu 	if (val) {
3347d1819632SNeel Natu 		error = EINVAL;
3348d1819632SNeel Natu 		goto done;
3349d1819632SNeel Natu 	}
3350d1819632SNeel Natu 
33511aa51504SJohn Baldwin 	vmcs = vcpu->vmcs;
3352d1819632SNeel Natu 	ident = VMCS_IDENT(VMCS_GUEST_INTERRUPTIBILITY);
3353d1819632SNeel Natu 	error = vmcs_getreg(vmcs, running, ident, &gi);
3354d1819632SNeel Natu 	if (error == 0) {
3355d1819632SNeel Natu 		gi &= ~HWINTR_BLOCKING;
3356d1819632SNeel Natu 		error = vmcs_setreg(vmcs, running, ident, gi);
3357d1819632SNeel Natu 	}
3358d1819632SNeel Natu done:
3359*57e0119eSJohn Baldwin 	VMX_CTR2(vcpu, "Setting intr_shadow to %#lx %s", val,
3360*57e0119eSJohn Baldwin 	    error ? "failed" : "succeeded");
3361d1819632SNeel Natu 	return (error);
3362d1819632SNeel Natu }
3363d1819632SNeel Natu 
3364d1819632SNeel Natu static int
3365aaaa0656SPeter Grehan vmx_shadow_reg(int reg)
3366aaaa0656SPeter Grehan {
3367aaaa0656SPeter Grehan 	int shreg;
3368aaaa0656SPeter Grehan 
3369aaaa0656SPeter Grehan 	shreg = -1;
3370aaaa0656SPeter Grehan 
3371aaaa0656SPeter Grehan 	switch (reg) {
3372aaaa0656SPeter Grehan 	case VM_REG_GUEST_CR0:
3373aaaa0656SPeter Grehan 		shreg = VMCS_CR0_SHADOW;
3374aaaa0656SPeter Grehan 		break;
3375aaaa0656SPeter Grehan 	case VM_REG_GUEST_CR4:
3376aaaa0656SPeter Grehan 		shreg = VMCS_CR4_SHADOW;
3377aaaa0656SPeter Grehan 		break;
3378aaaa0656SPeter Grehan 	default:
3379aaaa0656SPeter Grehan 		break;
3380aaaa0656SPeter Grehan 	}
3381aaaa0656SPeter Grehan 
3382aaaa0656SPeter Grehan 	return (shreg);
3383aaaa0656SPeter Grehan }
3384aaaa0656SPeter Grehan 
3385aaaa0656SPeter Grehan static int
3386869c8d19SJohn Baldwin vmx_getreg(void *vcpui, int reg, uint64_t *retval)
3387366f6083SPeter Grehan {
3388d3c11f40SPeter Grehan 	int running, hostcpu;
33891aa51504SJohn Baldwin 	struct vmx_vcpu *vcpu = vcpui;
3390869c8d19SJohn Baldwin 	struct vmx *vmx = vcpu->vmx;
3391366f6083SPeter Grehan 
33921aa51504SJohn Baldwin 	running = vcpu_is_running(vmx->vm, vcpu->vcpuid, &hostcpu);
3393d3c11f40SPeter Grehan 	if (running && hostcpu != curcpu)
33941aa51504SJohn Baldwin 		panic("vmx_getreg: %s%d is running", vm_name(vmx->vm),
33951aa51504SJohn Baldwin 		    vcpu->vcpuid);
3396d3c11f40SPeter Grehan 
3397d1819632SNeel Natu 	if (reg == VM_REG_GUEST_INTR_SHADOW)
33981aa51504SJohn Baldwin 		return (vmx_get_intr_shadow(vcpu, running, retval));
3399d1819632SNeel Natu 
34001aa51504SJohn Baldwin 	if (vmxctx_getreg(&vcpu->ctx, reg, retval) == 0)
3401366f6083SPeter Grehan 		return (0);
3402366f6083SPeter Grehan 
34031aa51504SJohn Baldwin 	return (vmcs_getreg(vcpu->vmcs, running, reg, retval));
3404366f6083SPeter Grehan }
3405366f6083SPeter Grehan 
3406366f6083SPeter Grehan static int
3407869c8d19SJohn Baldwin vmx_setreg(void *vcpui, int reg, uint64_t val)
3408366f6083SPeter Grehan {
3409aaaa0656SPeter Grehan 	int error, hostcpu, running, shadow;
3410366f6083SPeter Grehan 	uint64_t ctls;
34113527963bSNeel Natu 	pmap_t pmap;
34121aa51504SJohn Baldwin 	struct vmx_vcpu *vcpu = vcpui;
3413869c8d19SJohn Baldwin 	struct vmx *vmx = vcpu->vmx;
3414366f6083SPeter Grehan 
34151aa51504SJohn Baldwin 	running = vcpu_is_running(vmx->vm, vcpu->vcpuid, &hostcpu);
3416d3c11f40SPeter Grehan 	if (running && hostcpu != curcpu)
34171aa51504SJohn Baldwin 		panic("vmx_setreg: %s%d is running", vm_name(vmx->vm),
34181aa51504SJohn Baldwin 		    vcpu->vcpuid);
3419d3c11f40SPeter Grehan 
3420d1819632SNeel Natu 	if (reg == VM_REG_GUEST_INTR_SHADOW)
3421869c8d19SJohn Baldwin 		return (vmx_modify_intr_shadow(vcpu, running, val));
3422d1819632SNeel Natu 
34231aa51504SJohn Baldwin 	if (vmxctx_setreg(&vcpu->ctx, reg, val) == 0)
3424366f6083SPeter Grehan 		return (0);
3425366f6083SPeter Grehan 
342609860d44SEd Maste 	/* Do not permit user write access to VMCS fields by offset. */
342709860d44SEd Maste 	if (reg < 0)
342809860d44SEd Maste 		return (EINVAL);
342909860d44SEd Maste 
34301aa51504SJohn Baldwin 	error = vmcs_setreg(vcpu->vmcs, running, reg, val);
3431366f6083SPeter Grehan 
3432366f6083SPeter Grehan 	if (error == 0) {
3433366f6083SPeter Grehan 		/*
3434366f6083SPeter Grehan 		 * If the "load EFER" VM-entry control is 1 then the
3435366f6083SPeter Grehan 		 * value of EFER.LMA must be identical to "IA-32e mode guest"
3436366f6083SPeter Grehan 		 * bit in the VM-entry control.
3437366f6083SPeter Grehan 		 */
3438366f6083SPeter Grehan 		if ((entry_ctls & VM_ENTRY_LOAD_EFER) != 0 &&
3439366f6083SPeter Grehan 		    (reg == VM_REG_GUEST_EFER)) {
34401aa51504SJohn Baldwin 			vmcs_getreg(vcpu->vmcs, running,
3441366f6083SPeter Grehan 				    VMCS_IDENT(VMCS_ENTRY_CTLS), &ctls);
3442366f6083SPeter Grehan 			if (val & EFER_LMA)
3443366f6083SPeter Grehan 				ctls |= VM_ENTRY_GUEST_LMA;
3444366f6083SPeter Grehan 			else
3445366f6083SPeter Grehan 				ctls &= ~VM_ENTRY_GUEST_LMA;
34461aa51504SJohn Baldwin 			vmcs_setreg(vcpu->vmcs, running,
3447366f6083SPeter Grehan 				    VMCS_IDENT(VMCS_ENTRY_CTLS), ctls);
3448366f6083SPeter Grehan 		}
3449aaaa0656SPeter Grehan 
3450aaaa0656SPeter Grehan 		shadow = vmx_shadow_reg(reg);
3451aaaa0656SPeter Grehan 		if (shadow > 0) {
3452aaaa0656SPeter Grehan 			/*
3453aaaa0656SPeter Grehan 			 * Store the unmodified value in the shadow
3454aaaa0656SPeter Grehan 			 */
34551aa51504SJohn Baldwin 			error = vmcs_setreg(vcpu->vmcs, running,
3456aaaa0656SPeter Grehan 				    VMCS_IDENT(shadow), val);
3457aaaa0656SPeter Grehan 		}
34583527963bSNeel Natu 
34593527963bSNeel Natu 		if (reg == VM_REG_GUEST_CR3) {
34603527963bSNeel Natu 			/*
34613527963bSNeel Natu 			 * Invalidate the guest vcpu's TLB mappings to emulate
34623527963bSNeel Natu 			 * the behavior of updating %cr3.
34633527963bSNeel Natu 			 *
34643527963bSNeel Natu 			 * XXX the processor retains global mappings when %cr3
34653527963bSNeel Natu 			 * is updated but vmx_invvpid() does not.
34663527963bSNeel Natu 			 */
34671aa51504SJohn Baldwin 			pmap = vcpu->ctx.pmap;
34683527963bSNeel Natu 			vmx_invvpid(vmx, vcpu, pmap, running);
34693527963bSNeel Natu 		}
3470366f6083SPeter Grehan 	}
3471366f6083SPeter Grehan 
3472366f6083SPeter Grehan 	return (error);
3473366f6083SPeter Grehan }
3474366f6083SPeter Grehan 
3475366f6083SPeter Grehan static int
3476869c8d19SJohn Baldwin vmx_getdesc(void *vcpui, int reg, struct seg_desc *desc)
3477366f6083SPeter Grehan {
3478ba6f5e23SNeel Natu 	int hostcpu, running;
34791aa51504SJohn Baldwin 	struct vmx_vcpu *vcpu = vcpui;
3480869c8d19SJohn Baldwin 	struct vmx *vmx = vcpu->vmx;
3481366f6083SPeter Grehan 
34821aa51504SJohn Baldwin 	running = vcpu_is_running(vmx->vm, vcpu->vcpuid, &hostcpu);
3483ba6f5e23SNeel Natu 	if (running && hostcpu != curcpu)
34841aa51504SJohn Baldwin 		panic("vmx_getdesc: %s%d is running", vm_name(vmx->vm),
34851aa51504SJohn Baldwin 		    vcpu->vcpuid);
3486ba6f5e23SNeel Natu 
34871aa51504SJohn Baldwin 	return (vmcs_getdesc(vcpu->vmcs, running, reg, desc));
3488366f6083SPeter Grehan }
3489366f6083SPeter Grehan 
3490366f6083SPeter Grehan static int
3491869c8d19SJohn Baldwin vmx_setdesc(void *vcpui, int reg, struct seg_desc *desc)
3492366f6083SPeter Grehan {
3493ba6f5e23SNeel Natu 	int hostcpu, running;
34941aa51504SJohn Baldwin 	struct vmx_vcpu *vcpu = vcpui;
3495869c8d19SJohn Baldwin 	struct vmx *vmx = vcpu->vmx;
3496366f6083SPeter Grehan 
34971aa51504SJohn Baldwin 	running = vcpu_is_running(vmx->vm, vcpu->vcpuid, &hostcpu);
3498ba6f5e23SNeel Natu 	if (running && hostcpu != curcpu)
34991aa51504SJohn Baldwin 		panic("vmx_setdesc: %s%d is running", vm_name(vmx->vm),
35001aa51504SJohn Baldwin 		    vcpu->vcpuid);
3501ba6f5e23SNeel Natu 
35021aa51504SJohn Baldwin 	return (vmcs_setdesc(vcpu->vmcs, running, reg, desc));
3503366f6083SPeter Grehan }
3504366f6083SPeter Grehan 
3505366f6083SPeter Grehan static int
3506869c8d19SJohn Baldwin vmx_getcap(void *vcpui, int type, int *retval)
3507366f6083SPeter Grehan {
35081aa51504SJohn Baldwin 	struct vmx_vcpu *vcpu = vcpui;
3509366f6083SPeter Grehan 	int vcap;
3510366f6083SPeter Grehan 	int ret;
3511366f6083SPeter Grehan 
3512366f6083SPeter Grehan 	ret = ENOENT;
3513366f6083SPeter Grehan 
35141aa51504SJohn Baldwin 	vcap = vcpu->cap.set;
3515366f6083SPeter Grehan 
3516366f6083SPeter Grehan 	switch (type) {
3517366f6083SPeter Grehan 	case VM_CAP_HALT_EXIT:
3518366f6083SPeter Grehan 		if (cap_halt_exit)
3519366f6083SPeter Grehan 			ret = 0;
3520366f6083SPeter Grehan 		break;
3521366f6083SPeter Grehan 	case VM_CAP_PAUSE_EXIT:
3522366f6083SPeter Grehan 		if (cap_pause_exit)
3523366f6083SPeter Grehan 			ret = 0;
3524366f6083SPeter Grehan 		break;
3525366f6083SPeter Grehan 	case VM_CAP_MTRAP_EXIT:
3526366f6083SPeter Grehan 		if (cap_monitor_trap)
3527366f6083SPeter Grehan 			ret = 0;
3528366f6083SPeter Grehan 		break;
3529f5f5f1e7SPeter Grehan 	case VM_CAP_RDPID:
3530f5f5f1e7SPeter Grehan 		if (cap_rdpid)
3531f5f5f1e7SPeter Grehan 			ret = 0;
3532f5f5f1e7SPeter Grehan 		break;
3533f5f5f1e7SPeter Grehan 	case VM_CAP_RDTSCP:
3534f5f5f1e7SPeter Grehan 		if (cap_rdtscp)
3535f5f5f1e7SPeter Grehan 			ret = 0;
3536f5f5f1e7SPeter Grehan 		break;
3537366f6083SPeter Grehan 	case VM_CAP_UNRESTRICTED_GUEST:
3538366f6083SPeter Grehan 		if (cap_unrestricted_guest)
3539366f6083SPeter Grehan 			ret = 0;
3540366f6083SPeter Grehan 		break;
354149cc03daSNeel Natu 	case VM_CAP_ENABLE_INVPCID:
354249cc03daSNeel Natu 		if (cap_invpcid)
354349cc03daSNeel Natu 			ret = 0;
354449cc03daSNeel Natu 		break;
3545cbd03a9dSJohn Baldwin 	case VM_CAP_BPT_EXIT:
35460bda8d3eSCorvin Köhne 	case VM_CAP_IPI_EXIT:
3547cbd03a9dSJohn Baldwin 		ret = 0;
3548cbd03a9dSJohn Baldwin 		break;
3549366f6083SPeter Grehan 	default:
3550366f6083SPeter Grehan 		break;
3551366f6083SPeter Grehan 	}
3552366f6083SPeter Grehan 
3553366f6083SPeter Grehan 	if (ret == 0)
3554366f6083SPeter Grehan 		*retval = (vcap & (1 << type)) ? 1 : 0;
3555366f6083SPeter Grehan 
3556366f6083SPeter Grehan 	return (ret);
3557366f6083SPeter Grehan }
3558366f6083SPeter Grehan 
3559366f6083SPeter Grehan static int
3560869c8d19SJohn Baldwin vmx_setcap(void *vcpui, int type, int val)
3561366f6083SPeter Grehan {
35621aa51504SJohn Baldwin 	struct vmx_vcpu *vcpu = vcpui;
35631aa51504SJohn Baldwin 	struct vmcs *vmcs = vcpu->vmcs;
35640bda8d3eSCorvin Köhne 	struct vlapic *vlapic;
3565366f6083SPeter Grehan 	uint32_t baseval;
3566366f6083SPeter Grehan 	uint32_t *pptr;
3567366f6083SPeter Grehan 	int error;
3568366f6083SPeter Grehan 	int flag;
3569366f6083SPeter Grehan 	int reg;
3570366f6083SPeter Grehan 	int retval;
3571366f6083SPeter Grehan 
3572366f6083SPeter Grehan 	retval = ENOENT;
3573366f6083SPeter Grehan 	pptr = NULL;
3574366f6083SPeter Grehan 
3575366f6083SPeter Grehan 	switch (type) {
3576366f6083SPeter Grehan 	case VM_CAP_HALT_EXIT:
3577366f6083SPeter Grehan 		if (cap_halt_exit) {
3578366f6083SPeter Grehan 			retval = 0;
35791aa51504SJohn Baldwin 			pptr = &vcpu->cap.proc_ctls;
3580366f6083SPeter Grehan 			baseval = *pptr;
3581366f6083SPeter Grehan 			flag = PROCBASED_HLT_EXITING;
3582366f6083SPeter Grehan 			reg = VMCS_PRI_PROC_BASED_CTLS;
3583366f6083SPeter Grehan 		}
3584366f6083SPeter Grehan 		break;
3585366f6083SPeter Grehan 	case VM_CAP_MTRAP_EXIT:
3586366f6083SPeter Grehan 		if (cap_monitor_trap) {
3587366f6083SPeter Grehan 			retval = 0;
35881aa51504SJohn Baldwin 			pptr = &vcpu->cap.proc_ctls;
3589366f6083SPeter Grehan 			baseval = *pptr;
3590366f6083SPeter Grehan 			flag = PROCBASED_MTF;
3591366f6083SPeter Grehan 			reg = VMCS_PRI_PROC_BASED_CTLS;
3592366f6083SPeter Grehan 		}
3593366f6083SPeter Grehan 		break;
3594366f6083SPeter Grehan 	case VM_CAP_PAUSE_EXIT:
3595366f6083SPeter Grehan 		if (cap_pause_exit) {
3596366f6083SPeter Grehan 			retval = 0;
35971aa51504SJohn Baldwin 			pptr = &vcpu->cap.proc_ctls;
3598366f6083SPeter Grehan 			baseval = *pptr;
3599366f6083SPeter Grehan 			flag = PROCBASED_PAUSE_EXITING;
3600366f6083SPeter Grehan 			reg = VMCS_PRI_PROC_BASED_CTLS;
3601366f6083SPeter Grehan 		}
3602366f6083SPeter Grehan 		break;
3603f5f5f1e7SPeter Grehan 	case VM_CAP_RDPID:
3604f5f5f1e7SPeter Grehan 	case VM_CAP_RDTSCP:
3605f5f5f1e7SPeter Grehan 		if (cap_rdpid || cap_rdtscp)
3606f5f5f1e7SPeter Grehan 			/*
3607f5f5f1e7SPeter Grehan 			 * Choose not to support enabling/disabling
3608f5f5f1e7SPeter Grehan 			 * RDPID/RDTSCP via libvmmapi since, as per the
360915add60dSPeter Grehan 			 * discussion in vmx_modinit(), RDPID/RDTSCP are
3610f5f5f1e7SPeter Grehan 			 * either always enabled or always disabled.
3611f5f5f1e7SPeter Grehan 			 */
3612f5f5f1e7SPeter Grehan 			error = EOPNOTSUPP;
3613f5f5f1e7SPeter Grehan 		break;
3614366f6083SPeter Grehan 	case VM_CAP_UNRESTRICTED_GUEST:
3615366f6083SPeter Grehan 		if (cap_unrestricted_guest) {
3616366f6083SPeter Grehan 			retval = 0;
36171aa51504SJohn Baldwin 			pptr = &vcpu->cap.proc_ctls2;
361849cc03daSNeel Natu 			baseval = *pptr;
3619366f6083SPeter Grehan 			flag = PROCBASED2_UNRESTRICTED_GUEST;
3620366f6083SPeter Grehan 			reg = VMCS_SEC_PROC_BASED_CTLS;
3621366f6083SPeter Grehan 		}
3622366f6083SPeter Grehan 		break;
362349cc03daSNeel Natu 	case VM_CAP_ENABLE_INVPCID:
362449cc03daSNeel Natu 		if (cap_invpcid) {
362549cc03daSNeel Natu 			retval = 0;
36261aa51504SJohn Baldwin 			pptr = &vcpu->cap.proc_ctls2;
362749cc03daSNeel Natu 			baseval = *pptr;
362849cc03daSNeel Natu 			flag = PROCBASED2_ENABLE_INVPCID;
362949cc03daSNeel Natu 			reg = VMCS_SEC_PROC_BASED_CTLS;
363049cc03daSNeel Natu 		}
363149cc03daSNeel Natu 		break;
3632cbd03a9dSJohn Baldwin 	case VM_CAP_BPT_EXIT:
3633cbd03a9dSJohn Baldwin 		retval = 0;
3634cbd03a9dSJohn Baldwin 
3635cbd03a9dSJohn Baldwin 		/* Don't change the bitmap if we are tracing all exceptions. */
36361aa51504SJohn Baldwin 		if (vcpu->cap.exc_bitmap != 0xffffffff) {
36371aa51504SJohn Baldwin 			pptr = &vcpu->cap.exc_bitmap;
3638cbd03a9dSJohn Baldwin 			baseval = *pptr;
3639cbd03a9dSJohn Baldwin 			flag = (1 << IDT_BP);
3640cbd03a9dSJohn Baldwin 			reg = VMCS_EXCEPTION_BITMAP;
3641cbd03a9dSJohn Baldwin 		}
3642cbd03a9dSJohn Baldwin 		break;
36430bda8d3eSCorvin Köhne 	case VM_CAP_IPI_EXIT:
36440bda8d3eSCorvin Köhne 		retval = 0;
36450bda8d3eSCorvin Köhne 
3646869c8d19SJohn Baldwin 		vlapic = vm_lapic(vcpu->vmx->vm, vcpu->vcpuid);
36470bda8d3eSCorvin Köhne 		vlapic->ipi_exit = val;
36480bda8d3eSCorvin Köhne 		break;
3649366f6083SPeter Grehan 	default:
3650366f6083SPeter Grehan 		break;
3651366f6083SPeter Grehan 	}
3652366f6083SPeter Grehan 
3653cbd03a9dSJohn Baldwin 	if (retval)
3654cbd03a9dSJohn Baldwin 		return (retval);
3655cbd03a9dSJohn Baldwin 
3656cbd03a9dSJohn Baldwin 	if (pptr != NULL) {
3657366f6083SPeter Grehan 		if (val) {
3658366f6083SPeter Grehan 			baseval |= flag;
3659366f6083SPeter Grehan 		} else {
3660366f6083SPeter Grehan 			baseval &= ~flag;
3661366f6083SPeter Grehan 		}
3662366f6083SPeter Grehan 		VMPTRLD(vmcs);
3663366f6083SPeter Grehan 		error = vmwrite(reg, baseval);
3664366f6083SPeter Grehan 		VMCLEAR(vmcs);
3665366f6083SPeter Grehan 
3666cbd03a9dSJohn Baldwin 		if (error)
3667cbd03a9dSJohn Baldwin 			return (error);
3668cbd03a9dSJohn Baldwin 
3669366f6083SPeter Grehan 		/*
3670366f6083SPeter Grehan 		 * Update optional stored flags, and record
3671366f6083SPeter Grehan 		 * setting
3672366f6083SPeter Grehan 		 */
3673366f6083SPeter Grehan 		*pptr = baseval;
3674366f6083SPeter Grehan 	}
3675366f6083SPeter Grehan 
3676366f6083SPeter Grehan 	if (val) {
36771aa51504SJohn Baldwin 		vcpu->cap.set |= (1 << type);
3678366f6083SPeter Grehan 	} else {
36791aa51504SJohn Baldwin 		vcpu->cap.set &= ~(1 << type);
3680366f6083SPeter Grehan 	}
3681366f6083SPeter Grehan 
3682cbd03a9dSJohn Baldwin 	return (0);
3683366f6083SPeter Grehan }
3684366f6083SPeter Grehan 
368515add60dSPeter Grehan static struct vmspace *
368615add60dSPeter Grehan vmx_vmspace_alloc(vm_offset_t min, vm_offset_t max)
368715add60dSPeter Grehan {
368815add60dSPeter Grehan 	return (ept_vmspace_alloc(min, max));
368915add60dSPeter Grehan }
369015add60dSPeter Grehan 
369115add60dSPeter Grehan static void
369215add60dSPeter Grehan vmx_vmspace_free(struct vmspace *vmspace)
369315add60dSPeter Grehan {
369415add60dSPeter Grehan 	ept_vmspace_free(vmspace);
369515add60dSPeter Grehan }
369615add60dSPeter Grehan 
369788c4b8d1SNeel Natu struct vlapic_vtx {
369888c4b8d1SNeel Natu 	struct vlapic	vlapic;
3699176666c2SNeel Natu 	struct pir_desc	*pir_desc;
37001aa51504SJohn Baldwin 	struct vmx_vcpu	*vcpu;
37012c352febSJohn Baldwin 	u_int	pending_prio;
370288c4b8d1SNeel Natu };
370388c4b8d1SNeel Natu 
37042c352febSJohn Baldwin #define VPR_PRIO_BIT(vpr)	(1 << ((vpr) >> 4))
37052c352febSJohn Baldwin 
370688c4b8d1SNeel Natu #define	VMX_CTR_PIR(vm, vcpuid, pir_desc, notify, vector, level, msg)	\
370788c4b8d1SNeel Natu do {									\
370888c4b8d1SNeel Natu 	VCPU_CTR2(vm, vcpuid, msg " assert %s-triggered vector %d",	\
370988c4b8d1SNeel Natu 	    level ? "level" : "edge", vector);				\
371088c4b8d1SNeel Natu 	VCPU_CTR1(vm, vcpuid, msg " pir0 0x%016lx", pir_desc->pir[0]);	\
371188c4b8d1SNeel Natu 	VCPU_CTR1(vm, vcpuid, msg " pir1 0x%016lx", pir_desc->pir[1]);	\
371288c4b8d1SNeel Natu 	VCPU_CTR1(vm, vcpuid, msg " pir2 0x%016lx", pir_desc->pir[2]);	\
371388c4b8d1SNeel Natu 	VCPU_CTR1(vm, vcpuid, msg " pir3 0x%016lx", pir_desc->pir[3]);	\
371488c4b8d1SNeel Natu 	VCPU_CTR1(vm, vcpuid, msg " notify: %s", notify ? "yes" : "no");\
371588c4b8d1SNeel Natu } while (0)
371688c4b8d1SNeel Natu 
371788c4b8d1SNeel Natu /*
371888c4b8d1SNeel Natu  * vlapic->ops handlers that utilize the APICv hardware assist described in
371988c4b8d1SNeel Natu  * Chapter 29 of the Intel SDM.
372088c4b8d1SNeel Natu  */
372188c4b8d1SNeel Natu static int
372288c4b8d1SNeel Natu vmx_set_intr_ready(struct vlapic *vlapic, int vector, bool level)
372388c4b8d1SNeel Natu {
372488c4b8d1SNeel Natu 	struct vlapic_vtx *vlapic_vtx;
372588c4b8d1SNeel Natu 	struct pir_desc *pir_desc;
372688c4b8d1SNeel Natu 	uint64_t mask;
37272c352febSJohn Baldwin 	int idx, notify = 0;
372888c4b8d1SNeel Natu 
372988c4b8d1SNeel Natu 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
3730176666c2SNeel Natu 	pir_desc = vlapic_vtx->pir_desc;
373188c4b8d1SNeel Natu 
373288c4b8d1SNeel Natu 	/*
373388c4b8d1SNeel Natu 	 * Keep track of interrupt requests in the PIR descriptor. This is
373488c4b8d1SNeel Natu 	 * because the virtual APIC page pointed to by the VMCS cannot be
373588c4b8d1SNeel Natu 	 * modified if the vcpu is running.
373688c4b8d1SNeel Natu 	 */
373788c4b8d1SNeel Natu 	idx = vector / 64;
373888c4b8d1SNeel Natu 	mask = 1UL << (vector % 64);
373988c4b8d1SNeel Natu 	atomic_set_long(&pir_desc->pir[idx], mask);
37402c352febSJohn Baldwin 
37412c352febSJohn Baldwin 	/*
37422c352febSJohn Baldwin 	 * A notification is required whenever the 'pending' bit makes a
37432c352febSJohn Baldwin 	 * transition from 0->1.
37442c352febSJohn Baldwin 	 *
37452c352febSJohn Baldwin 	 * Even if the 'pending' bit is already asserted, notification about
37462c352febSJohn Baldwin 	 * the incoming interrupt may still be necessary.  For example, if a
37472c352febSJohn Baldwin 	 * vCPU is HLTed with a high PPR, a low priority interrupt would cause
37482c352febSJohn Baldwin 	 * the 0->1 'pending' transition with a notification, but the vCPU
37492c352febSJohn Baldwin 	 * would ignore the interrupt for the time being.  The same vCPU would
37502c352febSJohn Baldwin 	 * need to then be notified if a high-priority interrupt arrived which
37512c352febSJohn Baldwin 	 * satisfied the PPR.
37522c352febSJohn Baldwin 	 *
37532c352febSJohn Baldwin 	 * The priorities of interrupts injected while 'pending' is asserted
37542c352febSJohn Baldwin 	 * are tracked in a custom bitfield 'pending_prio'.  Should the
37552c352febSJohn Baldwin 	 * to-be-injected interrupt exceed the priorities already present, the
37562c352febSJohn Baldwin 	 * notification is sent.  The priorities recorded in 'pending_prio' are
37572c352febSJohn Baldwin 	 * cleared whenever the 'pending' bit makes another 0->1 transition.
37582c352febSJohn Baldwin 	 */
37592c352febSJohn Baldwin 	if (atomic_cmpset_long(&pir_desc->pending, 0, 1) != 0) {
37602c352febSJohn Baldwin 		notify = 1;
37612c352febSJohn Baldwin 		vlapic_vtx->pending_prio = 0;
37622c352febSJohn Baldwin 	} else {
37632c352febSJohn Baldwin 		const u_int old_prio = vlapic_vtx->pending_prio;
37642c352febSJohn Baldwin 		const u_int prio_bit = VPR_PRIO_BIT(vector & APIC_TPR_INT);
37652c352febSJohn Baldwin 
37662c352febSJohn Baldwin 		if ((old_prio & prio_bit) == 0 && prio_bit > old_prio) {
37672c352febSJohn Baldwin 			atomic_set_int(&vlapic_vtx->pending_prio, prio_bit);
37682c352febSJohn Baldwin 			notify = 1;
37692c352febSJohn Baldwin 		}
37702c352febSJohn Baldwin 	}
377188c4b8d1SNeel Natu 
377288c4b8d1SNeel Natu 	VMX_CTR_PIR(vlapic->vm, vlapic->vcpuid, pir_desc, notify, vector,
377388c4b8d1SNeel Natu 	    level, "vmx_set_intr_ready");
377488c4b8d1SNeel Natu 	return (notify);
377588c4b8d1SNeel Natu }
377688c4b8d1SNeel Natu 
377788c4b8d1SNeel Natu static int
377888c4b8d1SNeel Natu vmx_pending_intr(struct vlapic *vlapic, int *vecptr)
377988c4b8d1SNeel Natu {
378088c4b8d1SNeel Natu 	struct vlapic_vtx *vlapic_vtx;
378188c4b8d1SNeel Natu 	struct pir_desc *pir_desc;
378288c4b8d1SNeel Natu 	struct LAPIC *lapic;
378388c4b8d1SNeel Natu 	uint64_t pending, pirval;
378488c4b8d1SNeel Natu 	uint32_t ppr, vpr;
378588c4b8d1SNeel Natu 	int i;
378688c4b8d1SNeel Natu 
378788c4b8d1SNeel Natu 	/*
378888c4b8d1SNeel Natu 	 * This function is only expected to be called from the 'HLT' exit
378988c4b8d1SNeel Natu 	 * handler which does not care about the vector that is pending.
379088c4b8d1SNeel Natu 	 */
379188c4b8d1SNeel Natu 	KASSERT(vecptr == NULL, ("vmx_pending_intr: vecptr must be NULL"));
379288c4b8d1SNeel Natu 
379388c4b8d1SNeel Natu 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
3794176666c2SNeel Natu 	pir_desc = vlapic_vtx->pir_desc;
379588c4b8d1SNeel Natu 
379688c4b8d1SNeel Natu 	pending = atomic_load_acq_long(&pir_desc->pending);
37979e33a616STycho Nightingale 	if (!pending) {
37989e33a616STycho Nightingale 		/*
37999e33a616STycho Nightingale 		 * While a virtual interrupt may have already been
38009e33a616STycho Nightingale 		 * processed the actual delivery maybe pending the
38019e33a616STycho Nightingale 		 * interruptibility of the guest.  Recognize a pending
38029e33a616STycho Nightingale 		 * interrupt by reevaluating virtual interrupts
38039e33a616STycho Nightingale 		 * following Section 29.2.1 in the Intel SDM Volume 3.
38049e33a616STycho Nightingale 		 */
3805490768e2STycho Nightingale 		struct vm_exit *vmexit;
38069e33a616STycho Nightingale 		uint8_t rvi, ppr;
38079e33a616STycho Nightingale 
3808490768e2STycho Nightingale 		vmexit = vm_exitinfo(vlapic->vm, vlapic->vcpuid);
3809490768e2STycho Nightingale 		KASSERT(vmexit->exitcode == VM_EXITCODE_HLT,
3810490768e2STycho Nightingale 		    ("vmx_pending_intr: exitcode not 'HLT'"));
3811490768e2STycho Nightingale 		rvi = vmexit->u.hlt.intr_status & APIC_TPR_INT;
38129e33a616STycho Nightingale 		lapic = vlapic->apic_page;
38139e33a616STycho Nightingale 		ppr = lapic->ppr & APIC_TPR_INT;
38149e33a616STycho Nightingale 		if (rvi > ppr) {
38159e33a616STycho Nightingale 			return (1);
38169e33a616STycho Nightingale 		}
38179e33a616STycho Nightingale 
38189e33a616STycho Nightingale 		return (0);
38199e33a616STycho Nightingale 	}
382088c4b8d1SNeel Natu 
382188c4b8d1SNeel Natu 	/*
382288c4b8d1SNeel Natu 	 * If there is an interrupt pending then it will be recognized only
382388c4b8d1SNeel Natu 	 * if its priority is greater than the processor priority.
382488c4b8d1SNeel Natu 	 *
382588c4b8d1SNeel Natu 	 * Special case: if the processor priority is zero then any pending
382688c4b8d1SNeel Natu 	 * interrupt will be recognized.
382788c4b8d1SNeel Natu 	 */
382888c4b8d1SNeel Natu 	lapic = vlapic->apic_page;
38299e33a616STycho Nightingale 	ppr = lapic->ppr & APIC_TPR_INT;
383088c4b8d1SNeel Natu 	if (ppr == 0)
383188c4b8d1SNeel Natu 		return (1);
383288c4b8d1SNeel Natu 
383388c4b8d1SNeel Natu 	VCPU_CTR1(vlapic->vm, vlapic->vcpuid, "HLT with non-zero PPR %d",
383488c4b8d1SNeel Natu 	    lapic->ppr);
383588c4b8d1SNeel Natu 
38362c352febSJohn Baldwin 	vpr = 0;
383788c4b8d1SNeel Natu 	for (i = 3; i >= 0; i--) {
383888c4b8d1SNeel Natu 		pirval = pir_desc->pir[i];
383988c4b8d1SNeel Natu 		if (pirval != 0) {
38409e33a616STycho Nightingale 			vpr = (i * 64 + flsl(pirval) - 1) & APIC_TPR_INT;
38412c352febSJohn Baldwin 			break;
384288c4b8d1SNeel Natu 		}
384388c4b8d1SNeel Natu 	}
38442c352febSJohn Baldwin 
38452c352febSJohn Baldwin 	/*
38462c352febSJohn Baldwin 	 * If the highest-priority pending interrupt falls short of the
38472c352febSJohn Baldwin 	 * processor priority of this vCPU, ensure that 'pending_prio' does not
38482c352febSJohn Baldwin 	 * have any stale bits which would preclude a higher-priority interrupt
38492c352febSJohn Baldwin 	 * from incurring a notification later.
38502c352febSJohn Baldwin 	 */
38512c352febSJohn Baldwin 	if (vpr <= ppr) {
38522c352febSJohn Baldwin 		const u_int prio_bit = VPR_PRIO_BIT(vpr);
38532c352febSJohn Baldwin 		const u_int old = vlapic_vtx->pending_prio;
38542c352febSJohn Baldwin 
38552c352febSJohn Baldwin 		if (old > prio_bit && (old & prio_bit) == 0) {
38562c352febSJohn Baldwin 			vlapic_vtx->pending_prio = prio_bit;
38572c352febSJohn Baldwin 		}
385888c4b8d1SNeel Natu 		return (0);
385988c4b8d1SNeel Natu 	}
38602c352febSJohn Baldwin 	return (1);
38612c352febSJohn Baldwin }
386288c4b8d1SNeel Natu 
386388c4b8d1SNeel Natu static void
386488c4b8d1SNeel Natu vmx_intr_accepted(struct vlapic *vlapic, int vector)
386588c4b8d1SNeel Natu {
386688c4b8d1SNeel Natu 
386788c4b8d1SNeel Natu 	panic("vmx_intr_accepted: not expected to be called");
386888c4b8d1SNeel Natu }
386988c4b8d1SNeel Natu 
3870176666c2SNeel Natu static void
387130b94db8SNeel Natu vmx_set_tmr(struct vlapic *vlapic, int vector, bool level)
387230b94db8SNeel Natu {
387330b94db8SNeel Natu 	struct vlapic_vtx *vlapic_vtx;
387430b94db8SNeel Natu 	struct vmcs *vmcs;
387530b94db8SNeel Natu 	uint64_t mask, val;
387630b94db8SNeel Natu 
387730b94db8SNeel Natu 	KASSERT(vector >= 0 && vector <= 255, ("invalid vector %d", vector));
387830b94db8SNeel Natu 	KASSERT(!vcpu_is_running(vlapic->vm, vlapic->vcpuid, NULL),
387930b94db8SNeel Natu 	    ("vmx_set_tmr: vcpu cannot be running"));
388030b94db8SNeel Natu 
388130b94db8SNeel Natu 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
38821aa51504SJohn Baldwin 	vmcs = vlapic_vtx->vcpu->vmcs;
388330b94db8SNeel Natu 	mask = 1UL << (vector % 64);
388430b94db8SNeel Natu 
388530b94db8SNeel Natu 	VMPTRLD(vmcs);
388630b94db8SNeel Natu 	val = vmcs_read(VMCS_EOI_EXIT(vector));
388730b94db8SNeel Natu 	if (level)
388830b94db8SNeel Natu 		val |= mask;
388930b94db8SNeel Natu 	else
389030b94db8SNeel Natu 		val &= ~mask;
389130b94db8SNeel Natu 	vmcs_write(VMCS_EOI_EXIT(vector), val);
389230b94db8SNeel Natu 	VMCLEAR(vmcs);
389330b94db8SNeel Natu }
389430b94db8SNeel Natu 
389530b94db8SNeel Natu static void
38961bc51badSMichael Reifenberger vmx_enable_x2apic_mode_ts(struct vlapic *vlapic)
38971bc51badSMichael Reifenberger {
38981aa51504SJohn Baldwin 	struct vlapic_vtx *vlapic_vtx;
38990f00260cSJohn Baldwin 	struct vmx_vcpu *vcpu;
39001bc51badSMichael Reifenberger 	struct vmcs *vmcs;
39011bc51badSMichael Reifenberger 	uint32_t proc_ctls;
39021bc51badSMichael Reifenberger 
39031aa51504SJohn Baldwin 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
39041aa51504SJohn Baldwin 	vcpu = vlapic_vtx->vcpu;
39050f00260cSJohn Baldwin 	vmcs = vcpu->vmcs;
39061bc51badSMichael Reifenberger 
39070f00260cSJohn Baldwin 	proc_ctls = vcpu->cap.proc_ctls;
39081bc51badSMichael Reifenberger 	proc_ctls &= ~PROCBASED_USE_TPR_SHADOW;
39091bc51badSMichael Reifenberger 	proc_ctls |= PROCBASED_CR8_LOAD_EXITING;
39101bc51badSMichael Reifenberger 	proc_ctls |= PROCBASED_CR8_STORE_EXITING;
39110f00260cSJohn Baldwin 	vcpu->cap.proc_ctls = proc_ctls;
39121bc51badSMichael Reifenberger 
39131bc51badSMichael Reifenberger 	VMPTRLD(vmcs);
39141bc51badSMichael Reifenberger 	vmcs_write(VMCS_PRI_PROC_BASED_CTLS, proc_ctls);
39151bc51badSMichael Reifenberger 	VMCLEAR(vmcs);
39161bc51badSMichael Reifenberger }
39171bc51badSMichael Reifenberger 
39181bc51badSMichael Reifenberger static void
39191bc51badSMichael Reifenberger vmx_enable_x2apic_mode_vid(struct vlapic *vlapic)
3920159dd56fSNeel Natu {
39211aa51504SJohn Baldwin 	struct vlapic_vtx *vlapic_vtx;
3922159dd56fSNeel Natu 	struct vmx *vmx;
39230f00260cSJohn Baldwin 	struct vmx_vcpu *vcpu;
3924159dd56fSNeel Natu 	struct vmcs *vmcs;
3925159dd56fSNeel Natu 	uint32_t proc_ctls2;
39261aa51504SJohn Baldwin 	int error __diagused;
3927159dd56fSNeel Natu 
39281aa51504SJohn Baldwin 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
39291aa51504SJohn Baldwin 	vcpu = vlapic_vtx->vcpu;
3930869c8d19SJohn Baldwin 	vmx = vcpu->vmx;
39310f00260cSJohn Baldwin 	vmcs = vcpu->vmcs;
3932159dd56fSNeel Natu 
39330f00260cSJohn Baldwin 	proc_ctls2 = vcpu->cap.proc_ctls2;
3934159dd56fSNeel Natu 	KASSERT((proc_ctls2 & PROCBASED2_VIRTUALIZE_APIC_ACCESSES) != 0,
3935159dd56fSNeel Natu 	    ("%s: invalid proc_ctls2 %#x", __func__, proc_ctls2));
3936159dd56fSNeel Natu 
3937159dd56fSNeel Natu 	proc_ctls2 &= ~PROCBASED2_VIRTUALIZE_APIC_ACCESSES;
3938159dd56fSNeel Natu 	proc_ctls2 |= PROCBASED2_VIRTUALIZE_X2APIC_MODE;
39390f00260cSJohn Baldwin 	vcpu->cap.proc_ctls2 = proc_ctls2;
3940159dd56fSNeel Natu 
3941159dd56fSNeel Natu 	VMPTRLD(vmcs);
3942159dd56fSNeel Natu 	vmcs_write(VMCS_SEC_PROC_BASED_CTLS, proc_ctls2);
3943159dd56fSNeel Natu 	VMCLEAR(vmcs);
3944159dd56fSNeel Natu 
3945159dd56fSNeel Natu 	if (vlapic->vcpuid == 0) {
3946159dd56fSNeel Natu 		/*
3947159dd56fSNeel Natu 		 * The nested page table mappings are shared by all vcpus
3948159dd56fSNeel Natu 		 * so unmap the APIC access page just once.
3949159dd56fSNeel Natu 		 */
3950159dd56fSNeel Natu 		error = vm_unmap_mmio(vmx->vm, DEFAULT_APIC_BASE, PAGE_SIZE);
3951159dd56fSNeel Natu 		KASSERT(error == 0, ("%s: vm_unmap_mmio error %d",
3952159dd56fSNeel Natu 		    __func__, error));
3953159dd56fSNeel Natu 
3954159dd56fSNeel Natu 		/*
3955159dd56fSNeel Natu 		 * The MSR bitmap is shared by all vcpus so modify it only
3956159dd56fSNeel Natu 		 * once in the context of vcpu 0.
3957159dd56fSNeel Natu 		 */
3958159dd56fSNeel Natu 		error = vmx_allow_x2apic_msrs(vmx);
3959159dd56fSNeel Natu 		KASSERT(error == 0, ("%s: vmx_allow_x2apic_msrs error %d",
3960159dd56fSNeel Natu 		    __func__, error));
3961159dd56fSNeel Natu 	}
3962159dd56fSNeel Natu }
3963159dd56fSNeel Natu 
3964159dd56fSNeel Natu static void
3965176666c2SNeel Natu vmx_post_intr(struct vlapic *vlapic, int hostcpu)
3966176666c2SNeel Natu {
3967176666c2SNeel Natu 
3968176666c2SNeel Natu 	ipi_cpu(hostcpu, pirvec);
3969176666c2SNeel Natu }
3970176666c2SNeel Natu 
397188c4b8d1SNeel Natu /*
397288c4b8d1SNeel Natu  * Transfer the pending interrupts in the PIR descriptor to the IRR
397388c4b8d1SNeel Natu  * in the virtual APIC page.
397488c4b8d1SNeel Natu  */
397588c4b8d1SNeel Natu static void
397688c4b8d1SNeel Natu vmx_inject_pir(struct vlapic *vlapic)
397788c4b8d1SNeel Natu {
397888c4b8d1SNeel Natu 	struct vlapic_vtx *vlapic_vtx;
397988c4b8d1SNeel Natu 	struct pir_desc *pir_desc;
398088c4b8d1SNeel Natu 	struct LAPIC *lapic;
398188c4b8d1SNeel Natu 	uint64_t val, pirval;
39820e30c5c0SWarner Losh 	int rvi, pirbase = -1;
398388c4b8d1SNeel Natu 	uint16_t intr_status_old, intr_status_new;
398488c4b8d1SNeel Natu 
398588c4b8d1SNeel Natu 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
3986176666c2SNeel Natu 	pir_desc = vlapic_vtx->pir_desc;
398788c4b8d1SNeel Natu 	if (atomic_cmpset_long(&pir_desc->pending, 1, 0) == 0) {
398888c4b8d1SNeel Natu 		VCPU_CTR0(vlapic->vm, vlapic->vcpuid, "vmx_inject_pir: "
398988c4b8d1SNeel Natu 		    "no posted interrupt pending");
399088c4b8d1SNeel Natu 		return;
399188c4b8d1SNeel Natu 	}
399288c4b8d1SNeel Natu 
399388c4b8d1SNeel Natu 	pirval = 0;
3994201b1cccSPeter Grehan 	pirbase = -1;
399588c4b8d1SNeel Natu 	lapic = vlapic->apic_page;
399688c4b8d1SNeel Natu 
399788c4b8d1SNeel Natu 	val = atomic_readandclear_long(&pir_desc->pir[0]);
399888c4b8d1SNeel Natu 	if (val != 0) {
399988c4b8d1SNeel Natu 		lapic->irr0 |= val;
400088c4b8d1SNeel Natu 		lapic->irr1 |= val >> 32;
400188c4b8d1SNeel Natu 		pirbase = 0;
400288c4b8d1SNeel Natu 		pirval = val;
400388c4b8d1SNeel Natu 	}
400488c4b8d1SNeel Natu 
400588c4b8d1SNeel Natu 	val = atomic_readandclear_long(&pir_desc->pir[1]);
400688c4b8d1SNeel Natu 	if (val != 0) {
400788c4b8d1SNeel Natu 		lapic->irr2 |= val;
400888c4b8d1SNeel Natu 		lapic->irr3 |= val >> 32;
400988c4b8d1SNeel Natu 		pirbase = 64;
401088c4b8d1SNeel Natu 		pirval = val;
401188c4b8d1SNeel Natu 	}
401288c4b8d1SNeel Natu 
401388c4b8d1SNeel Natu 	val = atomic_readandclear_long(&pir_desc->pir[2]);
401488c4b8d1SNeel Natu 	if (val != 0) {
401588c4b8d1SNeel Natu 		lapic->irr4 |= val;
401688c4b8d1SNeel Natu 		lapic->irr5 |= val >> 32;
401788c4b8d1SNeel Natu 		pirbase = 128;
401888c4b8d1SNeel Natu 		pirval = val;
401988c4b8d1SNeel Natu 	}
402088c4b8d1SNeel Natu 
402188c4b8d1SNeel Natu 	val = atomic_readandclear_long(&pir_desc->pir[3]);
402288c4b8d1SNeel Natu 	if (val != 0) {
402388c4b8d1SNeel Natu 		lapic->irr6 |= val;
402488c4b8d1SNeel Natu 		lapic->irr7 |= val >> 32;
402588c4b8d1SNeel Natu 		pirbase = 192;
402688c4b8d1SNeel Natu 		pirval = val;
402788c4b8d1SNeel Natu 	}
4028201b1cccSPeter Grehan 
402988c4b8d1SNeel Natu 	VLAPIC_CTR_IRR(vlapic, "vmx_inject_pir");
403088c4b8d1SNeel Natu 
403188c4b8d1SNeel Natu 	/*
403288c4b8d1SNeel Natu 	 * Update RVI so the processor can evaluate pending virtual
403388c4b8d1SNeel Natu 	 * interrupts on VM-entry.
4034201b1cccSPeter Grehan 	 *
4035201b1cccSPeter Grehan 	 * It is possible for pirval to be 0 here, even though the
4036201b1cccSPeter Grehan 	 * pending bit has been set. The scenario is:
4037201b1cccSPeter Grehan 	 * CPU-Y is sending a posted interrupt to CPU-X, which
4038201b1cccSPeter Grehan 	 * is running a guest and processing posted interrupts in h/w.
4039201b1cccSPeter Grehan 	 * CPU-X will eventually exit and the state seen in s/w is
4040201b1cccSPeter Grehan 	 * the pending bit set, but no PIR bits set.
4041201b1cccSPeter Grehan 	 *
4042201b1cccSPeter Grehan 	 *      CPU-X                      CPU-Y
4043201b1cccSPeter Grehan 	 *   (vm running)                (host running)
4044201b1cccSPeter Grehan 	 *   rx posted interrupt
4045201b1cccSPeter Grehan 	 *   CLEAR pending bit
4046201b1cccSPeter Grehan 	 *				 SET PIR bit
4047201b1cccSPeter Grehan 	 *   READ/CLEAR PIR bits
4048201b1cccSPeter Grehan 	 *				 SET pending bit
4049201b1cccSPeter Grehan 	 *   (vm exit)
4050201b1cccSPeter Grehan 	 *   pending bit set, PIR 0
405188c4b8d1SNeel Natu 	 */
405288c4b8d1SNeel Natu 	if (pirval != 0) {
405388c4b8d1SNeel Natu 		rvi = pirbase + flsl(pirval) - 1;
405488c4b8d1SNeel Natu 		intr_status_old = vmcs_read(VMCS_GUEST_INTR_STATUS);
405588c4b8d1SNeel Natu 		intr_status_new = (intr_status_old & 0xFF00) | rvi;
405688c4b8d1SNeel Natu 		if (intr_status_new > intr_status_old) {
405788c4b8d1SNeel Natu 			vmcs_write(VMCS_GUEST_INTR_STATUS, intr_status_new);
405888c4b8d1SNeel Natu 			VCPU_CTR2(vlapic->vm, vlapic->vcpuid, "vmx_inject_pir: "
405988c4b8d1SNeel Natu 			    "guest_intr_status changed from 0x%04x to 0x%04x",
406088c4b8d1SNeel Natu 			    intr_status_old, intr_status_new);
406188c4b8d1SNeel Natu 		}
406288c4b8d1SNeel Natu 	}
406388c4b8d1SNeel Natu }
406488c4b8d1SNeel Natu 
4065de5ea6b6SNeel Natu static struct vlapic *
4066869c8d19SJohn Baldwin vmx_vlapic_init(void *vcpui)
4067de5ea6b6SNeel Natu {
4068de5ea6b6SNeel Natu 	struct vmx *vmx;
40691aa51504SJohn Baldwin 	struct vmx_vcpu *vcpu;
4070de5ea6b6SNeel Natu 	struct vlapic *vlapic;
4071176666c2SNeel Natu 	struct vlapic_vtx *vlapic_vtx;
4072de5ea6b6SNeel Natu 
40731aa51504SJohn Baldwin 	vcpu = vcpui;
4074869c8d19SJohn Baldwin 	vmx = vcpu->vmx;
4075de5ea6b6SNeel Natu 
407688c4b8d1SNeel Natu 	vlapic = malloc(sizeof(struct vlapic_vtx), M_VLAPIC, M_WAITOK | M_ZERO);
4077de5ea6b6SNeel Natu 	vlapic->vm = vmx->vm;
40781aa51504SJohn Baldwin 	vlapic->vcpuid = vcpu->vcpuid;
40791aa51504SJohn Baldwin 	vlapic->apic_page = (struct LAPIC *)vcpu->apic_page;
4080de5ea6b6SNeel Natu 
4081176666c2SNeel Natu 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
40821aa51504SJohn Baldwin 	vlapic_vtx->pir_desc = vcpu->pir_desc;
40831aa51504SJohn Baldwin 	vlapic_vtx->vcpu = vcpu;
4084176666c2SNeel Natu 
40851bc51badSMichael Reifenberger 	if (tpr_shadowing) {
40861bc51badSMichael Reifenberger 		vlapic->ops.enable_x2apic_mode = vmx_enable_x2apic_mode_ts;
40871bc51badSMichael Reifenberger 	}
40881bc51badSMichael Reifenberger 
408988c4b8d1SNeel Natu 	if (virtual_interrupt_delivery) {
409088c4b8d1SNeel Natu 		vlapic->ops.set_intr_ready = vmx_set_intr_ready;
409188c4b8d1SNeel Natu 		vlapic->ops.pending_intr = vmx_pending_intr;
409288c4b8d1SNeel Natu 		vlapic->ops.intr_accepted = vmx_intr_accepted;
409330b94db8SNeel Natu 		vlapic->ops.set_tmr = vmx_set_tmr;
40941bc51badSMichael Reifenberger 		vlapic->ops.enable_x2apic_mode = vmx_enable_x2apic_mode_vid;
409588c4b8d1SNeel Natu 	}
409688c4b8d1SNeel Natu 
4097176666c2SNeel Natu 	if (posted_interrupts)
4098176666c2SNeel Natu 		vlapic->ops.post_intr = vmx_post_intr;
4099176666c2SNeel Natu 
4100de5ea6b6SNeel Natu 	vlapic_init(vlapic);
4101de5ea6b6SNeel Natu 
4102de5ea6b6SNeel Natu 	return (vlapic);
4103de5ea6b6SNeel Natu }
4104de5ea6b6SNeel Natu 
4105de5ea6b6SNeel Natu static void
4106869c8d19SJohn Baldwin vmx_vlapic_cleanup(struct vlapic *vlapic)
4107de5ea6b6SNeel Natu {
4108de5ea6b6SNeel Natu 
4109de5ea6b6SNeel Natu 	vlapic_cleanup(vlapic);
4110de5ea6b6SNeel Natu 	free(vlapic, M_VLAPIC);
4111de5ea6b6SNeel Natu }
4112de5ea6b6SNeel Natu 
4113483d953aSJohn Baldwin #ifdef BHYVE_SNAPSHOT
4114483d953aSJohn Baldwin static int
4115869c8d19SJohn Baldwin vmx_snapshot(void *vmi, struct vm_snapshot_meta *meta)
4116483d953aSJohn Baldwin {
411739ec056eSJohn Baldwin 	return (0);
4118483d953aSJohn Baldwin }
4119483d953aSJohn Baldwin 
4120483d953aSJohn Baldwin static int
4121869c8d19SJohn Baldwin vmx_vcpu_snapshot(void *vcpui, struct vm_snapshot_meta *meta)
4122483d953aSJohn Baldwin {
4123483d953aSJohn Baldwin 	struct vmcs *vmcs;
4124483d953aSJohn Baldwin 	struct vmx *vmx;
412539ec056eSJohn Baldwin 	struct vmx_vcpu *vcpu;
412639ec056eSJohn Baldwin 	struct vmxctx *vmxctx;
4127483d953aSJohn Baldwin 	int err, run, hostcpu;
4128483d953aSJohn Baldwin 
4129483d953aSJohn Baldwin 	err = 0;
4130869c8d19SJohn Baldwin 	vcpu = vcpui;
4131869c8d19SJohn Baldwin 	vmx = vcpu->vmx;
413239ec056eSJohn Baldwin 	vmcs = vcpu->vmcs;
4133483d953aSJohn Baldwin 
41341aa51504SJohn Baldwin 	run = vcpu_is_running(vmx->vm, vcpu->vcpuid, &hostcpu);
4135483d953aSJohn Baldwin 	if (run && hostcpu != curcpu) {
413639ec056eSJohn Baldwin 		printf("%s: %s%d is running", __func__, vm_name(vmx->vm),
41371aa51504SJohn Baldwin 		    vcpu->vcpuid);
4138483d953aSJohn Baldwin 		return (EINVAL);
4139483d953aSJohn Baldwin 	}
4140483d953aSJohn Baldwin 
4141483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_CR0, meta);
4142483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_CR3, meta);
4143483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_CR4, meta);
4144483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_DR7, meta);
4145483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_RSP, meta);
4146483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_RIP, meta);
4147483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_RFLAGS, meta);
4148483d953aSJohn Baldwin 
4149483d953aSJohn Baldwin 	/* Guest segments */
4150483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_ES, meta);
4151483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_ES, meta);
4152483d953aSJohn Baldwin 
4153483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_CS, meta);
4154483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_CS, meta);
4155483d953aSJohn Baldwin 
4156483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_SS, meta);
4157483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_SS, meta);
4158483d953aSJohn Baldwin 
4159483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_DS, meta);
4160483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_DS, meta);
4161483d953aSJohn Baldwin 
4162483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_FS, meta);
4163483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_FS, meta);
4164483d953aSJohn Baldwin 
4165483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_GS, meta);
4166483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_GS, meta);
4167483d953aSJohn Baldwin 
4168483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_TR, meta);
4169483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_TR, meta);
4170483d953aSJohn Baldwin 
4171483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_LDTR, meta);
4172483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_LDTR, meta);
4173483d953aSJohn Baldwin 
4174483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_EFER, meta);
4175483d953aSJohn Baldwin 
4176483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_IDTR, meta);
4177483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_GDTR, meta);
4178483d953aSJohn Baldwin 
4179483d953aSJohn Baldwin 	/* Guest page tables */
4180483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_PDPTE0, meta);
4181483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_PDPTE1, meta);
4182483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_PDPTE2, meta);
4183483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_PDPTE3, meta);
4184483d953aSJohn Baldwin 
4185483d953aSJohn Baldwin 	/* Other guest state */
4186483d953aSJohn Baldwin 	err += vmcs_snapshot_any(vmcs, run, VMCS_GUEST_IA32_SYSENTER_CS, meta);
4187483d953aSJohn Baldwin 	err += vmcs_snapshot_any(vmcs, run, VMCS_GUEST_IA32_SYSENTER_ESP, meta);
4188483d953aSJohn Baldwin 	err += vmcs_snapshot_any(vmcs, run, VMCS_GUEST_IA32_SYSENTER_EIP, meta);
4189483d953aSJohn Baldwin 	err += vmcs_snapshot_any(vmcs, run, VMCS_GUEST_INTERRUPTIBILITY, meta);
4190483d953aSJohn Baldwin 	err += vmcs_snapshot_any(vmcs, run, VMCS_GUEST_ACTIVITY, meta);
4191483d953aSJohn Baldwin 	err += vmcs_snapshot_any(vmcs, run, VMCS_ENTRY_CTLS, meta);
4192483d953aSJohn Baldwin 	err += vmcs_snapshot_any(vmcs, run, VMCS_EXIT_CTLS, meta);
419339ec056eSJohn Baldwin 	if (err != 0)
419439ec056eSJohn Baldwin 		goto done;
4195483d953aSJohn Baldwin 
419639ec056eSJohn Baldwin 	SNAPSHOT_BUF_OR_LEAVE(vcpu->guest_msrs,
419739ec056eSJohn Baldwin 	    sizeof(vcpu->guest_msrs), meta, err, done);
419839ec056eSJohn Baldwin 
419939ec056eSJohn Baldwin 	vmxctx = &vcpu->ctx;
420039ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rdi, meta, err, done);
420139ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rsi, meta, err, done);
420239ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rdx, meta, err, done);
420339ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rcx, meta, err, done);
420439ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r8, meta, err, done);
420539ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r9, meta, err, done);
420639ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rax, meta, err, done);
420739ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rbx, meta, err, done);
420839ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rbp, meta, err, done);
420939ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r10, meta, err, done);
421039ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r11, meta, err, done);
421139ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r12, meta, err, done);
421239ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r13, meta, err, done);
421339ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r14, meta, err, done);
421439ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r15, meta, err, done);
421539ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_cr2, meta, err, done);
421639ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_dr0, meta, err, done);
421739ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_dr1, meta, err, done);
421839ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_dr2, meta, err, done);
421939ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_dr3, meta, err, done);
422039ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_dr6, meta, err, done);
422139ec056eSJohn Baldwin 
422239ec056eSJohn Baldwin done:
4223483d953aSJohn Baldwin 	return (err);
4224483d953aSJohn Baldwin }
4225483d953aSJohn Baldwin 
4226483d953aSJohn Baldwin static int
4227869c8d19SJohn Baldwin vmx_restore_tsc(void *vcpui, uint64_t offset)
4228483d953aSJohn Baldwin {
42291aa51504SJohn Baldwin 	struct vmx_vcpu *vcpu = vcpui;
4230869c8d19SJohn Baldwin 	struct vmcs *vmcs;
4231869c8d19SJohn Baldwin 	struct vmx *vmx;
4232483d953aSJohn Baldwin 	int error, running, hostcpu;
4233483d953aSJohn Baldwin 
4234869c8d19SJohn Baldwin 	vmx = vcpu->vmx;
42351aa51504SJohn Baldwin 	vmcs = vcpu->vmcs;
4236483d953aSJohn Baldwin 
42371aa51504SJohn Baldwin 	running = vcpu_is_running(vmx->vm, vcpu->vcpuid, &hostcpu);
4238483d953aSJohn Baldwin 	if (running && hostcpu != curcpu) {
42391aa51504SJohn Baldwin 		printf("%s: %s%d is running", __func__, vm_name(vmx->vm),
42401aa51504SJohn Baldwin 		    vcpu->vcpuid);
4241483d953aSJohn Baldwin 		return (EINVAL);
4242483d953aSJohn Baldwin 	}
4243483d953aSJohn Baldwin 
4244483d953aSJohn Baldwin 	if (!running)
4245483d953aSJohn Baldwin 		VMPTRLD(vmcs);
4246483d953aSJohn Baldwin 
4247483d953aSJohn Baldwin 	error = vmx_set_tsc_offset(vmx, vcpu, offset);
4248483d953aSJohn Baldwin 
4249483d953aSJohn Baldwin 	if (!running)
4250483d953aSJohn Baldwin 		VMCLEAR(vmcs);
4251483d953aSJohn Baldwin 	return (error);
4252483d953aSJohn Baldwin }
4253483d953aSJohn Baldwin #endif
4254483d953aSJohn Baldwin 
425515add60dSPeter Grehan const struct vmm_ops vmm_ops_intel = {
425615add60dSPeter Grehan 	.modinit	= vmx_modinit,
425715add60dSPeter Grehan 	.modcleanup	= vmx_modcleanup,
425815add60dSPeter Grehan 	.modresume	= vmx_modresume,
425913a7c4d4SMark Johnston 	.init		= vmx_init,
426015add60dSPeter Grehan 	.run		= vmx_run,
426113a7c4d4SMark Johnston 	.cleanup	= vmx_cleanup,
42621aa51504SJohn Baldwin 	.vcpu_init	= vmx_vcpu_init,
42631aa51504SJohn Baldwin 	.vcpu_cleanup	= vmx_vcpu_cleanup,
426415add60dSPeter Grehan 	.getreg		= vmx_getreg,
426515add60dSPeter Grehan 	.setreg		= vmx_setreg,
426615add60dSPeter Grehan 	.getdesc	= vmx_getdesc,
426715add60dSPeter Grehan 	.setdesc	= vmx_setdesc,
426815add60dSPeter Grehan 	.getcap		= vmx_getcap,
426915add60dSPeter Grehan 	.setcap		= vmx_setcap,
427015add60dSPeter Grehan 	.vmspace_alloc	= vmx_vmspace_alloc,
427115add60dSPeter Grehan 	.vmspace_free	= vmx_vmspace_free,
427213a7c4d4SMark Johnston 	.vlapic_init	= vmx_vlapic_init,
427313a7c4d4SMark Johnston 	.vlapic_cleanup	= vmx_vlapic_cleanup,
4274483d953aSJohn Baldwin #ifdef BHYVE_SNAPSHOT
427515add60dSPeter Grehan 	.snapshot	= vmx_snapshot,
427639ec056eSJohn Baldwin 	.vcpu_snapshot	= vmx_vcpu_snapshot,
427715add60dSPeter Grehan 	.restore_tsc	= vmx_restore_tsc,
4278483d953aSJohn Baldwin #endif
4279366f6083SPeter Grehan };
4280