xref: /freebsd/sys/amd64/vmm/intel/vmx.c (revision 39ec056e6dbd89e26ee21d2928dbd37335de0ebc)
1366f6083SPeter Grehan /*-
2c49761ddSPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
3c49761ddSPedro F. Giffuni  *
4366f6083SPeter Grehan  * Copyright (c) 2011 NetApp, Inc.
5366f6083SPeter Grehan  * All rights reserved.
62c352febSJohn Baldwin  * Copyright (c) 2018 Joyent, Inc.
7366f6083SPeter Grehan  *
8366f6083SPeter Grehan  * Redistribution and use in source and binary forms, with or without
9366f6083SPeter Grehan  * modification, are permitted provided that the following conditions
10366f6083SPeter Grehan  * are met:
11366f6083SPeter Grehan  * 1. Redistributions of source code must retain the above copyright
12366f6083SPeter Grehan  *    notice, this list of conditions and the following disclaimer.
13366f6083SPeter Grehan  * 2. Redistributions in binary form must reproduce the above copyright
14366f6083SPeter Grehan  *    notice, this list of conditions and the following disclaimer in the
15366f6083SPeter Grehan  *    documentation and/or other materials provided with the distribution.
16366f6083SPeter Grehan  *
17366f6083SPeter Grehan  * THIS SOFTWARE IS PROVIDED BY NETAPP, INC ``AS IS'' AND
18366f6083SPeter Grehan  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19366f6083SPeter Grehan  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20366f6083SPeter Grehan  * ARE DISCLAIMED.  IN NO EVENT SHALL NETAPP, INC OR CONTRIBUTORS BE LIABLE
21366f6083SPeter Grehan  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22366f6083SPeter Grehan  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23366f6083SPeter Grehan  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24366f6083SPeter Grehan  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25366f6083SPeter Grehan  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26366f6083SPeter Grehan  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27366f6083SPeter Grehan  * SUCH DAMAGE.
28366f6083SPeter Grehan  *
29366f6083SPeter Grehan  * $FreeBSD$
30366f6083SPeter Grehan  */
31366f6083SPeter Grehan 
32366f6083SPeter Grehan #include <sys/cdefs.h>
33366f6083SPeter Grehan __FBSDID("$FreeBSD$");
34366f6083SPeter Grehan 
35483d953aSJohn Baldwin #include "opt_bhyve_snapshot.h"
36483d953aSJohn Baldwin 
37366f6083SPeter Grehan #include <sys/param.h>
38366f6083SPeter Grehan #include <sys/systm.h>
39366f6083SPeter Grehan #include <sys/smp.h>
40366f6083SPeter Grehan #include <sys/kernel.h>
41366f6083SPeter Grehan #include <sys/malloc.h>
42366f6083SPeter Grehan #include <sys/pcpu.h>
43366f6083SPeter Grehan #include <sys/proc.h>
44b7924341SAndrew Turner #include <sys/reg.h>
456f5a9606SMark Johnston #include <sys/smr.h>
463565b59eSNeel Natu #include <sys/sysctl.h>
47366f6083SPeter Grehan 
48366f6083SPeter Grehan #include <vm/vm.h>
49366f6083SPeter Grehan #include <vm/pmap.h>
50366f6083SPeter Grehan 
51366f6083SPeter Grehan #include <machine/psl.h>
52366f6083SPeter Grehan #include <machine/cpufunc.h>
538b287612SJohn Baldwin #include <machine/md_var.h>
54366f6083SPeter Grehan #include <machine/segments.h>
55176666c2SNeel Natu #include <machine/smp.h>
56608f97c3SPeter Grehan #include <machine/specialreg.h>
57366f6083SPeter Grehan #include <machine/vmparam.h>
58366f6083SPeter Grehan 
59366f6083SPeter Grehan #include <machine/vmm.h>
60dc506506SNeel Natu #include <machine/vmm_dev.h>
61e813a873SNeel Natu #include <machine/vmm_instruction_emul.h>
62483d953aSJohn Baldwin #include <machine/vmm_snapshot.h>
63483d953aSJohn Baldwin 
64c3498942SNeel Natu #include "vmm_lapic.h"
65b01c2033SNeel Natu #include "vmm_host.h"
66762fd208STycho Nightingale #include "vmm_ioport.h"
67366f6083SPeter Grehan #include "vmm_ktr.h"
68366f6083SPeter Grehan #include "vmm_stat.h"
690775fbb4STycho Nightingale #include "vatpic.h"
70de5ea6b6SNeel Natu #include "vlapic.h"
71de5ea6b6SNeel Natu #include "vlapic_priv.h"
72366f6083SPeter Grehan 
73366f6083SPeter Grehan #include "ept.h"
74366f6083SPeter Grehan #include "vmx_cpufunc.h"
75366f6083SPeter Grehan #include "vmx.h"
76c3498942SNeel Natu #include "vmx_msr.h"
77366f6083SPeter Grehan #include "x86.h"
78366f6083SPeter Grehan #include "vmx_controls.h"
79366f6083SPeter Grehan 
80366f6083SPeter Grehan #define	PINBASED_CTLS_ONE_SETTING					\
81366f6083SPeter Grehan 	(PINBASED_EXTINT_EXITING	|				\
82366f6083SPeter Grehan 	 PINBASED_NMI_EXITING		|				\
83366f6083SPeter Grehan 	 PINBASED_VIRTUAL_NMI)
84366f6083SPeter Grehan #define	PINBASED_CTLS_ZERO_SETTING	0
85366f6083SPeter Grehan 
86366f6083SPeter Grehan #define PROCBASED_CTLS_WINDOW_SETTING					\
87366f6083SPeter Grehan 	(PROCBASED_INT_WINDOW_EXITING	|				\
88366f6083SPeter Grehan 	 PROCBASED_NMI_WINDOW_EXITING)
89366f6083SPeter Grehan 
90366f6083SPeter Grehan #define	PROCBASED_CTLS_ONE_SETTING					\
91366f6083SPeter Grehan 	(PROCBASED_SECONDARY_CONTROLS	|				\
9265145c7fSNeel Natu 	 PROCBASED_MWAIT_EXITING	|				\
9365145c7fSNeel Natu 	 PROCBASED_MONITOR_EXITING	|				\
94366f6083SPeter Grehan 	 PROCBASED_IO_EXITING		|				\
95366f6083SPeter Grehan 	 PROCBASED_MSR_BITMAPS		|				\
96594db002STycho Nightingale 	 PROCBASED_CTLS_WINDOW_SETTING	|				\
97594db002STycho Nightingale 	 PROCBASED_CR8_LOAD_EXITING	|				\
98594db002STycho Nightingale 	 PROCBASED_CR8_STORE_EXITING)
99366f6083SPeter Grehan #define	PROCBASED_CTLS_ZERO_SETTING	\
100366f6083SPeter Grehan 	(PROCBASED_CR3_LOAD_EXITING |	\
101366f6083SPeter Grehan 	PROCBASED_CR3_STORE_EXITING |	\
102366f6083SPeter Grehan 	PROCBASED_IO_BITMAPS)
103366f6083SPeter Grehan 
104366f6083SPeter Grehan #define	PROCBASED_CTLS2_ONE_SETTING	PROCBASED2_ENABLE_EPT
105366f6083SPeter Grehan #define	PROCBASED_CTLS2_ZERO_SETTING	0
106366f6083SPeter Grehan 
107d72978ecSNeel Natu #define	VM_EXIT_CTLS_ONE_SETTING					\
10865eefbe4SJohn Baldwin 	(VM_EXIT_SAVE_DEBUG_CONTROLS		|			\
10965eefbe4SJohn Baldwin 	VM_EXIT_HOST_LMA			|			\
110366f6083SPeter Grehan 	VM_EXIT_SAVE_EFER			|			\
111d72978ecSNeel Natu 	VM_EXIT_LOAD_EFER			|			\
112a318f7ddSNeel Natu 	VM_EXIT_ACKNOWLEDGE_INTERRUPT)
113d72978ecSNeel Natu 
11465eefbe4SJohn Baldwin #define	VM_EXIT_CTLS_ZERO_SETTING	0
115366f6083SPeter Grehan 
11665eefbe4SJohn Baldwin #define	VM_ENTRY_CTLS_ONE_SETTING					\
11765eefbe4SJohn Baldwin 	(VM_ENTRY_LOAD_DEBUG_CONTROLS		|			\
11865eefbe4SJohn Baldwin 	VM_ENTRY_LOAD_EFER)
119608f97c3SPeter Grehan 
120366f6083SPeter Grehan #define	VM_ENTRY_CTLS_ZERO_SETTING					\
12165eefbe4SJohn Baldwin 	(VM_ENTRY_INTO_SMM			|			\
122366f6083SPeter Grehan 	VM_ENTRY_DEACTIVATE_DUAL_MONITOR)
123366f6083SPeter Grehan 
124366f6083SPeter Grehan #define	HANDLED		1
125366f6083SPeter Grehan #define	UNHANDLED	0
126366f6083SPeter Grehan 
127de5ea6b6SNeel Natu static MALLOC_DEFINE(M_VMX, "vmx", "vmx");
128de5ea6b6SNeel Natu static MALLOC_DEFINE(M_VLAPIC, "vlapic", "vlapic");
129366f6083SPeter Grehan 
1303565b59eSNeel Natu SYSCTL_DECL(_hw_vmm);
131b40598c5SPawel Biernacki SYSCTL_NODE(_hw_vmm, OID_AUTO, vmx, CTLFLAG_RW | CTLFLAG_MPSAFE, NULL,
132b40598c5SPawel Biernacki     NULL);
1333565b59eSNeel Natu 
134b3996dd4SJohn Baldwin int vmxon_enabled[MAXCPU];
135366f6083SPeter Grehan static char vmxon_region[MAXCPU][PAGE_SIZE] __aligned(PAGE_SIZE);
136366f6083SPeter Grehan 
137366f6083SPeter Grehan static uint32_t pinbased_ctls, procbased_ctls, procbased_ctls2;
138366f6083SPeter Grehan static uint32_t exit_ctls, entry_ctls;
139366f6083SPeter Grehan 
140366f6083SPeter Grehan static uint64_t cr0_ones_mask, cr0_zeros_mask;
1413565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr0_ones_mask, CTLFLAG_RD,
1423565b59eSNeel Natu 	     &cr0_ones_mask, 0, NULL);
1433565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr0_zeros_mask, CTLFLAG_RD,
1443565b59eSNeel Natu 	     &cr0_zeros_mask, 0, NULL);
1453565b59eSNeel Natu 
146366f6083SPeter Grehan static uint64_t cr4_ones_mask, cr4_zeros_mask;
1473565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr4_ones_mask, CTLFLAG_RD,
1483565b59eSNeel Natu 	     &cr4_ones_mask, 0, NULL);
1493565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr4_zeros_mask, CTLFLAG_RD,
1503565b59eSNeel Natu 	     &cr4_zeros_mask, 0, NULL);
151366f6083SPeter Grehan 
1523565b59eSNeel Natu static int vmx_initialized;
1533565b59eSNeel Natu SYSCTL_INT(_hw_vmm_vmx, OID_AUTO, initialized, CTLFLAG_RD,
1543565b59eSNeel Natu 	   &vmx_initialized, 0, "Intel VMX initialized");
1553565b59eSNeel Natu 
156366f6083SPeter Grehan /*
157366f6083SPeter Grehan  * Optional capabilities
158366f6083SPeter Grehan  */
159b40598c5SPawel Biernacki static SYSCTL_NODE(_hw_vmm_vmx, OID_AUTO, cap,
160b40598c5SPawel Biernacki     CTLFLAG_RW | CTLFLAG_MPSAFE, NULL,
161b40598c5SPawel Biernacki     NULL);
16206fc6db9SJohn Baldwin 
163366f6083SPeter Grehan static int cap_halt_exit;
16406fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, halt_exit, CTLFLAG_RD, &cap_halt_exit, 0,
16506fc6db9SJohn Baldwin     "HLT triggers a VM-exit");
16606fc6db9SJohn Baldwin 
167366f6083SPeter Grehan static int cap_pause_exit;
16806fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, pause_exit, CTLFLAG_RD, &cap_pause_exit,
16906fc6db9SJohn Baldwin     0, "PAUSE triggers a VM-exit");
17006fc6db9SJohn Baldwin 
1713ba952e1SCorvin Köhne static int cap_wbinvd_exit;
1723ba952e1SCorvin Köhne SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, wbinvd_exit, CTLFLAG_RD, &cap_wbinvd_exit,
1733ba952e1SCorvin Köhne     0, "WBINVD triggers a VM-exit");
1743ba952e1SCorvin Köhne 
175f5f5f1e7SPeter Grehan static int cap_rdpid;
176f5f5f1e7SPeter Grehan SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, rdpid, CTLFLAG_RD, &cap_rdpid, 0,
177f5f5f1e7SPeter Grehan     "Guests are allowed to use RDPID");
178f5f5f1e7SPeter Grehan 
179f5f5f1e7SPeter Grehan static int cap_rdtscp;
180f5f5f1e7SPeter Grehan SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, rdtscp, CTLFLAG_RD, &cap_rdtscp, 0,
181f5f5f1e7SPeter Grehan     "Guests are allowed to use RDTSCP");
182f5f5f1e7SPeter Grehan 
183366f6083SPeter Grehan static int cap_unrestricted_guest;
18406fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, unrestricted_guest, CTLFLAG_RD,
18506fc6db9SJohn Baldwin     &cap_unrestricted_guest, 0, "Unrestricted guests");
18606fc6db9SJohn Baldwin 
187366f6083SPeter Grehan static int cap_monitor_trap;
18806fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, monitor_trap, CTLFLAG_RD,
18906fc6db9SJohn Baldwin     &cap_monitor_trap, 0, "Monitor trap flag");
19006fc6db9SJohn Baldwin 
19149cc03daSNeel Natu static int cap_invpcid;
19206fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, invpcid, CTLFLAG_RD, &cap_invpcid,
19306fc6db9SJohn Baldwin     0, "Guests are allowed to use INVPCID");
194366f6083SPeter Grehan 
1951bc51badSMichael Reifenberger static int tpr_shadowing;
1961bc51badSMichael Reifenberger SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, tpr_shadowing, CTLFLAG_RD,
1971bc51badSMichael Reifenberger     &tpr_shadowing, 0, "TPR shadowing support");
1981bc51badSMichael Reifenberger 
19988c4b8d1SNeel Natu static int virtual_interrupt_delivery;
20006fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, virtual_interrupt_delivery, CTLFLAG_RD,
20188c4b8d1SNeel Natu     &virtual_interrupt_delivery, 0, "APICv virtual interrupt delivery support");
20288c4b8d1SNeel Natu 
203176666c2SNeel Natu static int posted_interrupts;
20406fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, posted_interrupts, CTLFLAG_RD,
205176666c2SNeel Natu     &posted_interrupts, 0, "APICv posted interrupt support");
206176666c2SNeel Natu 
20718a2b08eSNeel Natu static int pirvec = -1;
208176666c2SNeel Natu SYSCTL_INT(_hw_vmm_vmx, OID_AUTO, posted_interrupt_vector, CTLFLAG_RD,
209176666c2SNeel Natu     &pirvec, 0, "APICv posted interrupt vector");
210176666c2SNeel Natu 
21145e51299SNeel Natu static struct unrhdr *vpid_unr;
21245e51299SNeel Natu static u_int vpid_alloc_failed;
21345e51299SNeel Natu SYSCTL_UINT(_hw_vmm_vmx, OID_AUTO, vpid_alloc_failed, CTLFLAG_RD,
21445e51299SNeel Natu 	    &vpid_alloc_failed, 0, NULL);
21545e51299SNeel Natu 
216d3588766SMark Johnston int guest_l1d_flush;
217c30578feSKonstantin Belousov SYSCTL_INT(_hw_vmm_vmx, OID_AUTO, l1d_flush, CTLFLAG_RD,
218c30578feSKonstantin Belousov     &guest_l1d_flush, 0, NULL);
219d3588766SMark Johnston int guest_l1d_flush_sw;
220c1141fbaSKonstantin Belousov SYSCTL_INT(_hw_vmm_vmx, OID_AUTO, l1d_flush_sw, CTLFLAG_RD,
221c1141fbaSKonstantin Belousov     &guest_l1d_flush_sw, 0, NULL);
222c30578feSKonstantin Belousov 
223c1141fbaSKonstantin Belousov static struct msr_entry msr_load_list[1] __aligned(16);
224c30578feSKonstantin Belousov 
22588c4b8d1SNeel Natu /*
2266ac73777STycho Nightingale  * The definitions of SDT probes for VMX.
2276ac73777STycho Nightingale  */
2286ac73777STycho Nightingale 
2296ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, entry,
2306ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2316ac73777STycho Nightingale 
2326ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, taskswitch,
2336ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "struct vm_task_switch *");
2346ac73777STycho Nightingale 
2356ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, craccess,
2366ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint64_t");
2376ac73777STycho Nightingale 
2386ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, rdmsr,
2396ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint32_t");
2406ac73777STycho Nightingale 
2416ac73777STycho Nightingale SDT_PROBE_DEFINE5(vmm, vmx, exit, wrmsr,
2426ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint32_t", "uint64_t");
2436ac73777STycho Nightingale 
2446ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, halt,
2456ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2466ac73777STycho Nightingale 
2476ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, mtrap,
2486ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2496ac73777STycho Nightingale 
2506ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, pause,
2516ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2526ac73777STycho Nightingale 
2536ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, intrwindow,
2546ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2556ac73777STycho Nightingale 
2566ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, interrupt,
2576ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint32_t");
2586ac73777STycho Nightingale 
2596ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, nmiwindow,
2606ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2616ac73777STycho Nightingale 
2626ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, inout,
2636ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2646ac73777STycho Nightingale 
2656ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, cpuid,
2666ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2676ac73777STycho Nightingale 
2686ac73777STycho Nightingale SDT_PROBE_DEFINE5(vmm, vmx, exit, exception,
2696ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint32_t", "int");
2706ac73777STycho Nightingale 
2716ac73777STycho Nightingale SDT_PROBE_DEFINE5(vmm, vmx, exit, nestedfault,
2726ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint64_t", "uint64_t");
2736ac73777STycho Nightingale 
2746ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, mmiofault,
2756ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint64_t");
2766ac73777STycho Nightingale 
2776ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, eoi,
2786ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2796ac73777STycho Nightingale 
2806ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, apicaccess,
2816ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2826ac73777STycho Nightingale 
2836ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, apicwrite,
2846ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "struct vlapic *");
2856ac73777STycho Nightingale 
2866ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, xsetbv,
2876ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2886ac73777STycho Nightingale 
2896ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, monitor,
2906ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2916ac73777STycho Nightingale 
2926ac73777STycho Nightingale SDT_PROBE_DEFINE3(vmm, vmx, exit, mwait,
2936ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *");
2946ac73777STycho Nightingale 
29527d26457SAndrew Turner SDT_PROBE_DEFINE3(vmm, vmx, exit, vminsn,
29627d26457SAndrew Turner     "struct vmx *", "int", "struct vm_exit *");
29727d26457SAndrew Turner 
2986ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, unknown,
2996ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "uint32_t");
3006ac73777STycho Nightingale 
3016ac73777STycho Nightingale SDT_PROBE_DEFINE4(vmm, vmx, exit, return,
3026ac73777STycho Nightingale     "struct vmx *", "int", "struct vm_exit *", "int");
3036ac73777STycho Nightingale 
3046ac73777STycho Nightingale /*
30588c4b8d1SNeel Natu  * Use the last page below 4GB as the APIC access address. This address is
30688c4b8d1SNeel Natu  * occupied by the boot firmware so it is guaranteed that it will not conflict
30788c4b8d1SNeel Natu  * with a page in system memory.
30888c4b8d1SNeel Natu  */
30988c4b8d1SNeel Natu #define	APIC_ACCESS_ADDRESS	0xFFFFF000
31088c4b8d1SNeel Natu 
311d17b5104SNeel Natu static int vmx_getdesc(void *arg, int vcpu, int reg, struct seg_desc *desc);
312d17b5104SNeel Natu static int vmx_getreg(void *arg, int vcpu, int reg, uint64_t *retval);
313c3498942SNeel Natu static int vmxctx_setreg(struct vmxctx *vmxctx, int reg, uint64_t val);
31488c4b8d1SNeel Natu static void vmx_inject_pir(struct vlapic *vlapic);
315483d953aSJohn Baldwin #ifdef BHYVE_SNAPSHOT
316483d953aSJohn Baldwin static int vmx_restore_tsc(void *arg, int vcpu, uint64_t now);
317483d953aSJohn Baldwin #endif
31888c4b8d1SNeel Natu 
319f5f5f1e7SPeter Grehan static inline bool
320f5f5f1e7SPeter Grehan host_has_rdpid(void)
321f5f5f1e7SPeter Grehan {
322f5f5f1e7SPeter Grehan 	return ((cpu_stdext_feature2 & CPUID_STDEXT2_RDPID) != 0);
323f5f5f1e7SPeter Grehan }
324f5f5f1e7SPeter Grehan 
325f5f5f1e7SPeter Grehan static inline bool
326f5f5f1e7SPeter Grehan host_has_rdtscp(void)
327f5f5f1e7SPeter Grehan {
328f5f5f1e7SPeter Grehan 	return ((amd_feature & AMDID_RDTSCP) != 0);
329f5f5f1e7SPeter Grehan }
330f5f5f1e7SPeter Grehan 
331366f6083SPeter Grehan #ifdef KTR
332366f6083SPeter Grehan static const char *
333366f6083SPeter Grehan exit_reason_to_str(int reason)
334366f6083SPeter Grehan {
335366f6083SPeter Grehan 	static char reasonbuf[32];
336366f6083SPeter Grehan 
337366f6083SPeter Grehan 	switch (reason) {
338366f6083SPeter Grehan 	case EXIT_REASON_EXCEPTION:
339366f6083SPeter Grehan 		return "exception";
340366f6083SPeter Grehan 	case EXIT_REASON_EXT_INTR:
341366f6083SPeter Grehan 		return "extint";
342366f6083SPeter Grehan 	case EXIT_REASON_TRIPLE_FAULT:
343366f6083SPeter Grehan 		return "triplefault";
344366f6083SPeter Grehan 	case EXIT_REASON_INIT:
345366f6083SPeter Grehan 		return "init";
346366f6083SPeter Grehan 	case EXIT_REASON_SIPI:
347366f6083SPeter Grehan 		return "sipi";
348366f6083SPeter Grehan 	case EXIT_REASON_IO_SMI:
349366f6083SPeter Grehan 		return "iosmi";
350366f6083SPeter Grehan 	case EXIT_REASON_SMI:
351366f6083SPeter Grehan 		return "smi";
352366f6083SPeter Grehan 	case EXIT_REASON_INTR_WINDOW:
353366f6083SPeter Grehan 		return "intrwindow";
354366f6083SPeter Grehan 	case EXIT_REASON_NMI_WINDOW:
355366f6083SPeter Grehan 		return "nmiwindow";
356366f6083SPeter Grehan 	case EXIT_REASON_TASK_SWITCH:
357366f6083SPeter Grehan 		return "taskswitch";
358366f6083SPeter Grehan 	case EXIT_REASON_CPUID:
359366f6083SPeter Grehan 		return "cpuid";
360366f6083SPeter Grehan 	case EXIT_REASON_GETSEC:
361366f6083SPeter Grehan 		return "getsec";
362366f6083SPeter Grehan 	case EXIT_REASON_HLT:
363366f6083SPeter Grehan 		return "hlt";
364366f6083SPeter Grehan 	case EXIT_REASON_INVD:
365366f6083SPeter Grehan 		return "invd";
366366f6083SPeter Grehan 	case EXIT_REASON_INVLPG:
367366f6083SPeter Grehan 		return "invlpg";
368366f6083SPeter Grehan 	case EXIT_REASON_RDPMC:
369366f6083SPeter Grehan 		return "rdpmc";
370366f6083SPeter Grehan 	case EXIT_REASON_RDTSC:
371366f6083SPeter Grehan 		return "rdtsc";
372366f6083SPeter Grehan 	case EXIT_REASON_RSM:
373366f6083SPeter Grehan 		return "rsm";
374366f6083SPeter Grehan 	case EXIT_REASON_VMCALL:
375366f6083SPeter Grehan 		return "vmcall";
376366f6083SPeter Grehan 	case EXIT_REASON_VMCLEAR:
377366f6083SPeter Grehan 		return "vmclear";
378366f6083SPeter Grehan 	case EXIT_REASON_VMLAUNCH:
379366f6083SPeter Grehan 		return "vmlaunch";
380366f6083SPeter Grehan 	case EXIT_REASON_VMPTRLD:
381366f6083SPeter Grehan 		return "vmptrld";
382366f6083SPeter Grehan 	case EXIT_REASON_VMPTRST:
383366f6083SPeter Grehan 		return "vmptrst";
384366f6083SPeter Grehan 	case EXIT_REASON_VMREAD:
385366f6083SPeter Grehan 		return "vmread";
386366f6083SPeter Grehan 	case EXIT_REASON_VMRESUME:
387366f6083SPeter Grehan 		return "vmresume";
388366f6083SPeter Grehan 	case EXIT_REASON_VMWRITE:
389366f6083SPeter Grehan 		return "vmwrite";
390366f6083SPeter Grehan 	case EXIT_REASON_VMXOFF:
391366f6083SPeter Grehan 		return "vmxoff";
392366f6083SPeter Grehan 	case EXIT_REASON_VMXON:
393366f6083SPeter Grehan 		return "vmxon";
394366f6083SPeter Grehan 	case EXIT_REASON_CR_ACCESS:
395366f6083SPeter Grehan 		return "craccess";
396366f6083SPeter Grehan 	case EXIT_REASON_DR_ACCESS:
397366f6083SPeter Grehan 		return "draccess";
398366f6083SPeter Grehan 	case EXIT_REASON_INOUT:
399366f6083SPeter Grehan 		return "inout";
400366f6083SPeter Grehan 	case EXIT_REASON_RDMSR:
401366f6083SPeter Grehan 		return "rdmsr";
402366f6083SPeter Grehan 	case EXIT_REASON_WRMSR:
403366f6083SPeter Grehan 		return "wrmsr";
404366f6083SPeter Grehan 	case EXIT_REASON_INVAL_VMCS:
405366f6083SPeter Grehan 		return "invalvmcs";
406366f6083SPeter Grehan 	case EXIT_REASON_INVAL_MSR:
407366f6083SPeter Grehan 		return "invalmsr";
408366f6083SPeter Grehan 	case EXIT_REASON_MWAIT:
409366f6083SPeter Grehan 		return "mwait";
410366f6083SPeter Grehan 	case EXIT_REASON_MTF:
411366f6083SPeter Grehan 		return "mtf";
412366f6083SPeter Grehan 	case EXIT_REASON_MONITOR:
413366f6083SPeter Grehan 		return "monitor";
414366f6083SPeter Grehan 	case EXIT_REASON_PAUSE:
415366f6083SPeter Grehan 		return "pause";
416b0538143SNeel Natu 	case EXIT_REASON_MCE_DURING_ENTRY:
417b0538143SNeel Natu 		return "mce-during-entry";
418366f6083SPeter Grehan 	case EXIT_REASON_TPR:
419366f6083SPeter Grehan 		return "tpr";
42088c4b8d1SNeel Natu 	case EXIT_REASON_APIC_ACCESS:
42188c4b8d1SNeel Natu 		return "apic-access";
422366f6083SPeter Grehan 	case EXIT_REASON_GDTR_IDTR:
423366f6083SPeter Grehan 		return "gdtridtr";
424366f6083SPeter Grehan 	case EXIT_REASON_LDTR_TR:
425366f6083SPeter Grehan 		return "ldtrtr";
426366f6083SPeter Grehan 	case EXIT_REASON_EPT_FAULT:
427366f6083SPeter Grehan 		return "eptfault";
428366f6083SPeter Grehan 	case EXIT_REASON_EPT_MISCONFIG:
429366f6083SPeter Grehan 		return "eptmisconfig";
430366f6083SPeter Grehan 	case EXIT_REASON_INVEPT:
431366f6083SPeter Grehan 		return "invept";
432366f6083SPeter Grehan 	case EXIT_REASON_RDTSCP:
433366f6083SPeter Grehan 		return "rdtscp";
434366f6083SPeter Grehan 	case EXIT_REASON_VMX_PREEMPT:
435366f6083SPeter Grehan 		return "vmxpreempt";
436366f6083SPeter Grehan 	case EXIT_REASON_INVVPID:
437366f6083SPeter Grehan 		return "invvpid";
438366f6083SPeter Grehan 	case EXIT_REASON_WBINVD:
439366f6083SPeter Grehan 		return "wbinvd";
440366f6083SPeter Grehan 	case EXIT_REASON_XSETBV:
441366f6083SPeter Grehan 		return "xsetbv";
44288c4b8d1SNeel Natu 	case EXIT_REASON_APIC_WRITE:
44388c4b8d1SNeel Natu 		return "apic-write";
444366f6083SPeter Grehan 	default:
445366f6083SPeter Grehan 		snprintf(reasonbuf, sizeof(reasonbuf), "%d", reason);
446366f6083SPeter Grehan 		return (reasonbuf);
447366f6083SPeter Grehan 	}
448366f6083SPeter Grehan }
449366f6083SPeter Grehan #endif	/* KTR */
450366f6083SPeter Grehan 
451159dd56fSNeel Natu static int
452159dd56fSNeel Natu vmx_allow_x2apic_msrs(struct vmx *vmx)
453159dd56fSNeel Natu {
454159dd56fSNeel Natu 	int i, error;
455159dd56fSNeel Natu 
456159dd56fSNeel Natu 	error = 0;
457159dd56fSNeel Natu 
458159dd56fSNeel Natu 	/*
459159dd56fSNeel Natu 	 * Allow readonly access to the following x2APIC MSRs from the guest.
460159dd56fSNeel Natu 	 */
461159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_ID);
462159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_VERSION);
463159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LDR);
464159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_SVR);
465159dd56fSNeel Natu 
466159dd56fSNeel Natu 	for (i = 0; i < 8; i++)
467159dd56fSNeel Natu 		error += guest_msr_ro(vmx, MSR_APIC_ISR0 + i);
468159dd56fSNeel Natu 
469159dd56fSNeel Natu 	for (i = 0; i < 8; i++)
470159dd56fSNeel Natu 		error += guest_msr_ro(vmx, MSR_APIC_TMR0 + i);
471159dd56fSNeel Natu 
472159dd56fSNeel Natu 	for (i = 0; i < 8; i++)
473159dd56fSNeel Natu 		error += guest_msr_ro(vmx, MSR_APIC_IRR0 + i);
474159dd56fSNeel Natu 
475159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_ESR);
476159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_TIMER);
477159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_THERMAL);
478159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_PCINT);
479159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_LINT0);
480159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_LINT1);
481159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_ERROR);
482159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_ICR_TIMER);
483159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_DCR_TIMER);
484159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_ICR);
485159dd56fSNeel Natu 
486159dd56fSNeel Natu 	/*
487159dd56fSNeel Natu 	 * Allow TPR, EOI and SELF_IPI MSRs to be read and written by the guest.
488159dd56fSNeel Natu 	 *
489159dd56fSNeel Natu 	 * These registers get special treatment described in the section
490159dd56fSNeel Natu 	 * "Virtualizing MSR-Based APIC Accesses".
491159dd56fSNeel Natu 	 */
492159dd56fSNeel Natu 	error += guest_msr_rw(vmx, MSR_APIC_TPR);
493159dd56fSNeel Natu 	error += guest_msr_rw(vmx, MSR_APIC_EOI);
494159dd56fSNeel Natu 	error += guest_msr_rw(vmx, MSR_APIC_SELF_IPI);
495159dd56fSNeel Natu 
496159dd56fSNeel Natu 	return (error);
497159dd56fSNeel Natu }
498159dd56fSNeel Natu 
499366f6083SPeter Grehan u_long
500366f6083SPeter Grehan vmx_fix_cr0(u_long cr0)
501366f6083SPeter Grehan {
502366f6083SPeter Grehan 
503366f6083SPeter Grehan 	return ((cr0 | cr0_ones_mask) & ~cr0_zeros_mask);
504366f6083SPeter Grehan }
505366f6083SPeter Grehan 
506366f6083SPeter Grehan u_long
507366f6083SPeter Grehan vmx_fix_cr4(u_long cr4)
508366f6083SPeter Grehan {
509366f6083SPeter Grehan 
510366f6083SPeter Grehan 	return ((cr4 | cr4_ones_mask) & ~cr4_zeros_mask);
511366f6083SPeter Grehan }
512366f6083SPeter Grehan 
513366f6083SPeter Grehan static void
51445e51299SNeel Natu vpid_free(int vpid)
51545e51299SNeel Natu {
51645e51299SNeel Natu 	if (vpid < 0 || vpid > 0xffff)
51745e51299SNeel Natu 		panic("vpid_free: invalid vpid %d", vpid);
51845e51299SNeel Natu 
51945e51299SNeel Natu 	/*
52045e51299SNeel Natu 	 * VPIDs [0,VM_MAXCPU] are special and are not allocated from
52145e51299SNeel Natu 	 * the unit number allocator.
52245e51299SNeel Natu 	 */
52345e51299SNeel Natu 
52445e51299SNeel Natu 	if (vpid > VM_MAXCPU)
52545e51299SNeel Natu 		free_unr(vpid_unr, vpid);
52645e51299SNeel Natu }
52745e51299SNeel Natu 
52845e51299SNeel Natu static void
52945e51299SNeel Natu vpid_alloc(uint16_t *vpid, int num)
53045e51299SNeel Natu {
53145e51299SNeel Natu 	int i, x;
53245e51299SNeel Natu 
53345e51299SNeel Natu 	if (num <= 0 || num > VM_MAXCPU)
53445e51299SNeel Natu 		panic("invalid number of vpids requested: %d", num);
53545e51299SNeel Natu 
53645e51299SNeel Natu 	/*
53745e51299SNeel Natu 	 * If the "enable vpid" execution control is not enabled then the
53845e51299SNeel Natu 	 * VPID is required to be 0 for all vcpus.
53945e51299SNeel Natu 	 */
54045e51299SNeel Natu 	if ((procbased_ctls2 & PROCBASED2_ENABLE_VPID) == 0) {
54145e51299SNeel Natu 		for (i = 0; i < num; i++)
54245e51299SNeel Natu 			vpid[i] = 0;
54345e51299SNeel Natu 		return;
54445e51299SNeel Natu 	}
54545e51299SNeel Natu 
54645e51299SNeel Natu 	/*
54745e51299SNeel Natu 	 * Allocate a unique VPID for each vcpu from the unit number allocator.
54845e51299SNeel Natu 	 */
54945e51299SNeel Natu 	for (i = 0; i < num; i++) {
55045e51299SNeel Natu 		x = alloc_unr(vpid_unr);
55145e51299SNeel Natu 		if (x == -1)
55245e51299SNeel Natu 			break;
55345e51299SNeel Natu 		else
55445e51299SNeel Natu 			vpid[i] = x;
55545e51299SNeel Natu 	}
55645e51299SNeel Natu 
55745e51299SNeel Natu 	if (i < num) {
55845e51299SNeel Natu 		atomic_add_int(&vpid_alloc_failed, 1);
55945e51299SNeel Natu 
56045e51299SNeel Natu 		/*
56145e51299SNeel Natu 		 * If the unit number allocator does not have enough unique
56245e51299SNeel Natu 		 * VPIDs then we need to allocate from the [1,VM_MAXCPU] range.
56345e51299SNeel Natu 		 *
56445e51299SNeel Natu 		 * These VPIDs are not be unique across VMs but this does not
56545e51299SNeel Natu 		 * affect correctness because the combined mappings are also
56645e51299SNeel Natu 		 * tagged with the EP4TA which is unique for each VM.
56745e51299SNeel Natu 		 *
56845e51299SNeel Natu 		 * It is still sub-optimal because the invvpid will invalidate
56945e51299SNeel Natu 		 * combined mappings for a particular VPID across all EP4TAs.
57045e51299SNeel Natu 		 */
57145e51299SNeel Natu 		while (i-- > 0)
57245e51299SNeel Natu 			vpid_free(vpid[i]);
57345e51299SNeel Natu 
57445e51299SNeel Natu 		for (i = 0; i < num; i++)
57545e51299SNeel Natu 			vpid[i] = i + 1;
57645e51299SNeel Natu 	}
57745e51299SNeel Natu }
57845e51299SNeel Natu 
57945e51299SNeel Natu static void
58045e51299SNeel Natu vpid_init(void)
58145e51299SNeel Natu {
58245e51299SNeel Natu 	/*
58345e51299SNeel Natu 	 * VPID 0 is required when the "enable VPID" execution control is
58445e51299SNeel Natu 	 * disabled.
58545e51299SNeel Natu 	 *
58645e51299SNeel Natu 	 * VPIDs [1,VM_MAXCPU] are used as the "overflow namespace" when the
58745e51299SNeel Natu 	 * unit number allocator does not have sufficient unique VPIDs to
58845e51299SNeel Natu 	 * satisfy the allocation.
58945e51299SNeel Natu 	 *
59045e51299SNeel Natu 	 * The remaining VPIDs are managed by the unit number allocator.
59145e51299SNeel Natu 	 */
59245e51299SNeel Natu 	vpid_unr = new_unrhdr(VM_MAXCPU + 1, 0xffff, NULL);
59345e51299SNeel Natu }
59445e51299SNeel Natu 
59545e51299SNeel Natu static void
596366f6083SPeter Grehan vmx_disable(void *arg __unused)
597366f6083SPeter Grehan {
598366f6083SPeter Grehan 	struct invvpid_desc invvpid_desc = { 0 };
599366f6083SPeter Grehan 	struct invept_desc invept_desc = { 0 };
600366f6083SPeter Grehan 
601366f6083SPeter Grehan 	if (vmxon_enabled[curcpu]) {
602366f6083SPeter Grehan 		/*
603366f6083SPeter Grehan 		 * See sections 25.3.3.3 and 25.3.3.4 in Intel Vol 3b.
604366f6083SPeter Grehan 		 *
605366f6083SPeter Grehan 		 * VMXON or VMXOFF are not required to invalidate any TLB
606366f6083SPeter Grehan 		 * caching structures. This prevents potential retention of
607366f6083SPeter Grehan 		 * cached information in the TLB between distinct VMX episodes.
608366f6083SPeter Grehan 		 */
609366f6083SPeter Grehan 		invvpid(INVVPID_TYPE_ALL_CONTEXTS, invvpid_desc);
610366f6083SPeter Grehan 		invept(INVEPT_TYPE_ALL_CONTEXTS, invept_desc);
611366f6083SPeter Grehan 		vmxoff();
612366f6083SPeter Grehan 	}
613366f6083SPeter Grehan 	load_cr4(rcr4() & ~CR4_VMXE);
614366f6083SPeter Grehan }
615366f6083SPeter Grehan 
616366f6083SPeter Grehan static int
61715add60dSPeter Grehan vmx_modcleanup(void)
618366f6083SPeter Grehan {
619366f6083SPeter Grehan 
62018a2b08eSNeel Natu 	if (pirvec >= 0)
62118a2b08eSNeel Natu 		lapic_ipi_free(pirvec);
622176666c2SNeel Natu 
62345e51299SNeel Natu 	if (vpid_unr != NULL) {
62445e51299SNeel Natu 		delete_unrhdr(vpid_unr);
62545e51299SNeel Natu 		vpid_unr = NULL;
62645e51299SNeel Natu 	}
62745e51299SNeel Natu 
628c1141fbaSKonstantin Belousov 	if (nmi_flush_l1d_sw == 1)
629c1141fbaSKonstantin Belousov 		nmi_flush_l1d_sw = 0;
630c1141fbaSKonstantin Belousov 
631366f6083SPeter Grehan 	smp_rendezvous(NULL, vmx_disable, NULL, NULL);
632366f6083SPeter Grehan 
633366f6083SPeter Grehan 	return (0);
634366f6083SPeter Grehan }
635366f6083SPeter Grehan 
636366f6083SPeter Grehan static void
637366f6083SPeter Grehan vmx_enable(void *arg __unused)
638366f6083SPeter Grehan {
639366f6083SPeter Grehan 	int error;
64011669a68STycho Nightingale 	uint64_t feature_control;
64111669a68STycho Nightingale 
64211669a68STycho Nightingale 	feature_control = rdmsr(MSR_IA32_FEATURE_CONTROL);
64311669a68STycho Nightingale 	if ((feature_control & IA32_FEATURE_CONTROL_LOCK) == 0 ||
64411669a68STycho Nightingale 	    (feature_control & IA32_FEATURE_CONTROL_VMX_EN) == 0) {
64511669a68STycho Nightingale 		wrmsr(MSR_IA32_FEATURE_CONTROL,
64611669a68STycho Nightingale 		    feature_control | IA32_FEATURE_CONTROL_VMX_EN |
64711669a68STycho Nightingale 		    IA32_FEATURE_CONTROL_LOCK);
64811669a68STycho Nightingale 	}
649366f6083SPeter Grehan 
650366f6083SPeter Grehan 	load_cr4(rcr4() | CR4_VMXE);
651366f6083SPeter Grehan 
652366f6083SPeter Grehan 	*(uint32_t *)vmxon_region[curcpu] = vmx_revision();
653366f6083SPeter Grehan 	error = vmxon(vmxon_region[curcpu]);
654366f6083SPeter Grehan 	if (error == 0)
655366f6083SPeter Grehan 		vmxon_enabled[curcpu] = 1;
656366f6083SPeter Grehan }
657366f6083SPeter Grehan 
65863e62d39SJohn Baldwin static void
65915add60dSPeter Grehan vmx_modresume(void)
66063e62d39SJohn Baldwin {
66163e62d39SJohn Baldwin 
66263e62d39SJohn Baldwin 	if (vmxon_enabled[curcpu])
66363e62d39SJohn Baldwin 		vmxon(vmxon_region[curcpu]);
66463e62d39SJohn Baldwin }
66563e62d39SJohn Baldwin 
666366f6083SPeter Grehan static int
66715add60dSPeter Grehan vmx_modinit(int ipinum)
668366f6083SPeter Grehan {
6691bc51badSMichael Reifenberger 	int error;
670d17b5104SNeel Natu 	uint64_t basic, fixed0, fixed1, feature_control;
67188c4b8d1SNeel Natu 	uint32_t tmp, procbased2_vid_bits;
672366f6083SPeter Grehan 
673366f6083SPeter Grehan 	/* CPUID.1:ECX[bit 5] must be 1 for processor to support VMX */
6748b287612SJohn Baldwin 	if (!(cpu_feature2 & CPUID2_VMX)) {
67515add60dSPeter Grehan 		printf("vmx_modinit: processor does not support VMX "
67615add60dSPeter Grehan 		    "operation\n");
677366f6083SPeter Grehan 		return (ENXIO);
678366f6083SPeter Grehan 	}
679366f6083SPeter Grehan 
6804bff7fadSNeel Natu 	/*
6814bff7fadSNeel Natu 	 * Verify that MSR_IA32_FEATURE_CONTROL lock and VMXON enable bits
6824bff7fadSNeel Natu 	 * are set (bits 0 and 2 respectively).
6834bff7fadSNeel Natu 	 */
6844bff7fadSNeel Natu 	feature_control = rdmsr(MSR_IA32_FEATURE_CONTROL);
68511669a68STycho Nightingale 	if ((feature_control & IA32_FEATURE_CONTROL_LOCK) == 1 &&
686150369abSNeel Natu 	    (feature_control & IA32_FEATURE_CONTROL_VMX_EN) == 0) {
68715add60dSPeter Grehan 		printf("vmx_modinit: VMX operation disabled by BIOS\n");
6884bff7fadSNeel Natu 		return (ENXIO);
6894bff7fadSNeel Natu 	}
6904bff7fadSNeel Natu 
691d17b5104SNeel Natu 	/*
692d17b5104SNeel Natu 	 * Verify capabilities MSR_VMX_BASIC:
693d17b5104SNeel Natu 	 * - bit 54 indicates support for INS/OUTS decoding
694d17b5104SNeel Natu 	 */
695d17b5104SNeel Natu 	basic = rdmsr(MSR_VMX_BASIC);
696d17b5104SNeel Natu 	if ((basic & (1UL << 54)) == 0) {
69715add60dSPeter Grehan 		printf("vmx_modinit: processor does not support desired basic "
698d17b5104SNeel Natu 		    "capabilities\n");
699d17b5104SNeel Natu 		return (EINVAL);
700d17b5104SNeel Natu 	}
701d17b5104SNeel Natu 
702366f6083SPeter Grehan 	/* Check support for primary processor-based VM-execution controls */
703366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
704366f6083SPeter Grehan 			       MSR_VMX_TRUE_PROCBASED_CTLS,
705366f6083SPeter Grehan 			       PROCBASED_CTLS_ONE_SETTING,
706366f6083SPeter Grehan 			       PROCBASED_CTLS_ZERO_SETTING, &procbased_ctls);
707366f6083SPeter Grehan 	if (error) {
70815add60dSPeter Grehan 		printf("vmx_modinit: processor does not support desired "
70915add60dSPeter Grehan 		    "primary processor-based controls\n");
710366f6083SPeter Grehan 		return (error);
711366f6083SPeter Grehan 	}
712366f6083SPeter Grehan 
713366f6083SPeter Grehan 	/* Clear the processor-based ctl bits that are set on demand */
714366f6083SPeter Grehan 	procbased_ctls &= ~PROCBASED_CTLS_WINDOW_SETTING;
715366f6083SPeter Grehan 
716366f6083SPeter Grehan 	/* Check support for secondary processor-based VM-execution controls */
717366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2,
718366f6083SPeter Grehan 			       MSR_VMX_PROCBASED_CTLS2,
719366f6083SPeter Grehan 			       PROCBASED_CTLS2_ONE_SETTING,
720366f6083SPeter Grehan 			       PROCBASED_CTLS2_ZERO_SETTING, &procbased_ctls2);
721366f6083SPeter Grehan 	if (error) {
72215add60dSPeter Grehan 		printf("vmx_modinit: processor does not support desired "
72315add60dSPeter Grehan 		    "secondary processor-based controls\n");
724366f6083SPeter Grehan 		return (error);
725366f6083SPeter Grehan 	}
726366f6083SPeter Grehan 
727366f6083SPeter Grehan 	/* Check support for VPID */
728366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2, MSR_VMX_PROCBASED_CTLS2,
729366f6083SPeter Grehan 			       PROCBASED2_ENABLE_VPID, 0, &tmp);
730366f6083SPeter Grehan 	if (error == 0)
731366f6083SPeter Grehan 		procbased_ctls2 |= PROCBASED2_ENABLE_VPID;
732366f6083SPeter Grehan 
733366f6083SPeter Grehan 	/* Check support for pin-based VM-execution controls */
734366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PINBASED_CTLS,
735366f6083SPeter Grehan 			       MSR_VMX_TRUE_PINBASED_CTLS,
736366f6083SPeter Grehan 			       PINBASED_CTLS_ONE_SETTING,
737366f6083SPeter Grehan 			       PINBASED_CTLS_ZERO_SETTING, &pinbased_ctls);
738366f6083SPeter Grehan 	if (error) {
73915add60dSPeter Grehan 		printf("vmx_modinit: processor does not support desired "
740366f6083SPeter Grehan 		    "pin-based controls\n");
741366f6083SPeter Grehan 		return (error);
742366f6083SPeter Grehan 	}
743366f6083SPeter Grehan 
744366f6083SPeter Grehan 	/* Check support for VM-exit controls */
745366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_EXIT_CTLS, MSR_VMX_TRUE_EXIT_CTLS,
746366f6083SPeter Grehan 			       VM_EXIT_CTLS_ONE_SETTING,
747366f6083SPeter Grehan 			       VM_EXIT_CTLS_ZERO_SETTING,
748366f6083SPeter Grehan 			       &exit_ctls);
749366f6083SPeter Grehan 	if (error) {
75015add60dSPeter Grehan 		printf("vmx_modinit: processor does not support desired "
751366f6083SPeter Grehan 		    "exit controls\n");
752366f6083SPeter Grehan 		return (error);
753366f6083SPeter Grehan 	}
754366f6083SPeter Grehan 
755366f6083SPeter Grehan 	/* Check support for VM-entry controls */
756d72978ecSNeel Natu 	error = vmx_set_ctlreg(MSR_VMX_ENTRY_CTLS, MSR_VMX_TRUE_ENTRY_CTLS,
757d72978ecSNeel Natu 	    VM_ENTRY_CTLS_ONE_SETTING, VM_ENTRY_CTLS_ZERO_SETTING,
758366f6083SPeter Grehan 	    &entry_ctls);
759366f6083SPeter Grehan 	if (error) {
76015add60dSPeter Grehan 		printf("vmx_modinit: processor does not support desired "
761366f6083SPeter Grehan 		    "entry controls\n");
762366f6083SPeter Grehan 		return (error);
763366f6083SPeter Grehan 	}
764366f6083SPeter Grehan 
765366f6083SPeter Grehan 	/*
766366f6083SPeter Grehan 	 * Check support for optional features by testing them
767366f6083SPeter Grehan 	 * as individual bits
768366f6083SPeter Grehan 	 */
769366f6083SPeter Grehan 	cap_halt_exit = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
770366f6083SPeter Grehan 					MSR_VMX_TRUE_PROCBASED_CTLS,
771366f6083SPeter Grehan 					PROCBASED_HLT_EXITING, 0,
772366f6083SPeter Grehan 					&tmp) == 0);
773366f6083SPeter Grehan 
774366f6083SPeter Grehan 	cap_monitor_trap = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
775366f6083SPeter Grehan 					MSR_VMX_PROCBASED_CTLS,
776366f6083SPeter Grehan 					PROCBASED_MTF, 0,
777366f6083SPeter Grehan 					&tmp) == 0);
778366f6083SPeter Grehan 
779366f6083SPeter Grehan 	cap_pause_exit = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
780366f6083SPeter Grehan 					 MSR_VMX_TRUE_PROCBASED_CTLS,
781366f6083SPeter Grehan 					 PROCBASED_PAUSE_EXITING, 0,
782366f6083SPeter Grehan 					 &tmp) == 0);
783366f6083SPeter Grehan 
7843ba952e1SCorvin Köhne 	cap_wbinvd_exit = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2,
7853ba952e1SCorvin Köhne 					MSR_VMX_PROCBASED_CTLS2,
7863ba952e1SCorvin Köhne 					PROCBASED2_WBINVD_EXITING,
7873ba952e1SCorvin Köhne 					0,
7883ba952e1SCorvin Köhne 					&tmp) == 0);
7893ba952e1SCorvin Köhne 
790f5f5f1e7SPeter Grehan 	/*
791f5f5f1e7SPeter Grehan 	 * Check support for RDPID and/or RDTSCP.
792f5f5f1e7SPeter Grehan 	 *
793f5f5f1e7SPeter Grehan 	 * Support a pass-through-based implementation of these via the
794f5f5f1e7SPeter Grehan 	 * "enable RDTSCP" VM-execution control and the "RDTSC exiting"
795f5f5f1e7SPeter Grehan 	 * VM-execution control.
796f5f5f1e7SPeter Grehan 	 *
797f5f5f1e7SPeter Grehan 	 * The "enable RDTSCP" VM-execution control applies to both RDPID
798f5f5f1e7SPeter Grehan 	 * and RDTSCP (see SDM volume 3, section 25.3, "Changes to
799f5f5f1e7SPeter Grehan 	 * Instruction Behavior in VMX Non-root operation"); this is why
800f5f5f1e7SPeter Grehan 	 * only this VM-execution control needs to be enabled in order to
801f5f5f1e7SPeter Grehan 	 * enable passing through whichever of RDPID and/or RDTSCP are
802f5f5f1e7SPeter Grehan 	 * supported by the host.
803f5f5f1e7SPeter Grehan 	 *
804f5f5f1e7SPeter Grehan 	 * The "RDTSC exiting" VM-execution control applies to both RDTSC
805f5f5f1e7SPeter Grehan 	 * and RDTSCP (again, per SDM volume 3, section 25.3), and is
806f5f5f1e7SPeter Grehan 	 * already set up for RDTSC and RDTSCP pass-through by the current
807f5f5f1e7SPeter Grehan 	 * implementation of RDTSC.
808f5f5f1e7SPeter Grehan 	 *
809f5f5f1e7SPeter Grehan 	 * Although RDPID and RDTSCP are optional capabilities, since there
810f5f5f1e7SPeter Grehan 	 * does not currently seem to be a use case for enabling/disabling
811f5f5f1e7SPeter Grehan 	 * these via libvmmapi, choose not to support this and, instead,
812f5f5f1e7SPeter Grehan 	 * just statically always enable or always disable this support
813f5f5f1e7SPeter Grehan 	 * across all vCPUs on all VMs. (Note that there may be some
814f5f5f1e7SPeter Grehan 	 * complications to providing this functionality, e.g., the MSR
815f5f5f1e7SPeter Grehan 	 * bitmap is currently per-VM rather than per-vCPU while the
816f5f5f1e7SPeter Grehan 	 * capability API wants to be able to control capabilities on a
817f5f5f1e7SPeter Grehan 	 * per-vCPU basis).
818f5f5f1e7SPeter Grehan 	 */
819f5f5f1e7SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2,
820f5f5f1e7SPeter Grehan 			       MSR_VMX_PROCBASED_CTLS2,
821f5f5f1e7SPeter Grehan 			       PROCBASED2_ENABLE_RDTSCP, 0, &tmp);
822f5f5f1e7SPeter Grehan 	cap_rdpid = error == 0 && host_has_rdpid();
823f5f5f1e7SPeter Grehan 	cap_rdtscp = error == 0 && host_has_rdtscp();
824f5f5f1e7SPeter Grehan 	if (cap_rdpid || cap_rdtscp)
825f5f5f1e7SPeter Grehan 		procbased_ctls2 |= PROCBASED2_ENABLE_RDTSCP;
826f5f5f1e7SPeter Grehan 
827366f6083SPeter Grehan 	cap_unrestricted_guest = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2,
828366f6083SPeter Grehan 					MSR_VMX_PROCBASED_CTLS2,
829366f6083SPeter Grehan 					PROCBASED2_UNRESTRICTED_GUEST, 0,
830366f6083SPeter Grehan 				        &tmp) == 0);
831366f6083SPeter Grehan 
83249cc03daSNeel Natu 	cap_invpcid = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2,
83349cc03daSNeel Natu 	    MSR_VMX_PROCBASED_CTLS2, PROCBASED2_ENABLE_INVPCID, 0,
83449cc03daSNeel Natu 	    &tmp) == 0);
83549cc03daSNeel Natu 
83688c4b8d1SNeel Natu 	/*
8371bc51badSMichael Reifenberger 	 * Check support for TPR shadow.
8381bc51badSMichael Reifenberger 	 */
8391bc51badSMichael Reifenberger 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
8401bc51badSMichael Reifenberger 	    MSR_VMX_TRUE_PROCBASED_CTLS, PROCBASED_USE_TPR_SHADOW, 0,
8411bc51badSMichael Reifenberger 	    &tmp);
8421bc51badSMichael Reifenberger 	if (error == 0) {
8431bc51badSMichael Reifenberger 		tpr_shadowing = 1;
8441bc51badSMichael Reifenberger 		TUNABLE_INT_FETCH("hw.vmm.vmx.use_tpr_shadowing",
8451bc51badSMichael Reifenberger 		    &tpr_shadowing);
8461bc51badSMichael Reifenberger 	}
8471bc51badSMichael Reifenberger 
8481bc51badSMichael Reifenberger 	if (tpr_shadowing) {
8491bc51badSMichael Reifenberger 		procbased_ctls |= PROCBASED_USE_TPR_SHADOW;
8501bc51badSMichael Reifenberger 		procbased_ctls &= ~PROCBASED_CR8_LOAD_EXITING;
8511bc51badSMichael Reifenberger 		procbased_ctls &= ~PROCBASED_CR8_STORE_EXITING;
8521bc51badSMichael Reifenberger 	}
8531bc51badSMichael Reifenberger 
8541bc51badSMichael Reifenberger 	/*
85588c4b8d1SNeel Natu 	 * Check support for virtual interrupt delivery.
85688c4b8d1SNeel Natu 	 */
85788c4b8d1SNeel Natu 	procbased2_vid_bits = (PROCBASED2_VIRTUALIZE_APIC_ACCESSES |
85888c4b8d1SNeel Natu 	    PROCBASED2_VIRTUALIZE_X2APIC_MODE |
85988c4b8d1SNeel Natu 	    PROCBASED2_APIC_REGISTER_VIRTUALIZATION |
86088c4b8d1SNeel Natu 	    PROCBASED2_VIRTUAL_INTERRUPT_DELIVERY);
86188c4b8d1SNeel Natu 
86288c4b8d1SNeel Natu 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2, MSR_VMX_PROCBASED_CTLS2,
86388c4b8d1SNeel Natu 	    procbased2_vid_bits, 0, &tmp);
8641bc51badSMichael Reifenberger 	if (error == 0 && tpr_shadowing) {
86588c4b8d1SNeel Natu 		virtual_interrupt_delivery = 1;
86688c4b8d1SNeel Natu 		TUNABLE_INT_FETCH("hw.vmm.vmx.use_apic_vid",
86788c4b8d1SNeel Natu 		    &virtual_interrupt_delivery);
86888c4b8d1SNeel Natu 	}
86988c4b8d1SNeel Natu 
87088c4b8d1SNeel Natu 	if (virtual_interrupt_delivery) {
87188c4b8d1SNeel Natu 		procbased_ctls |= PROCBASED_USE_TPR_SHADOW;
87288c4b8d1SNeel Natu 		procbased_ctls2 |= procbased2_vid_bits;
87388c4b8d1SNeel Natu 		procbased_ctls2 &= ~PROCBASED2_VIRTUALIZE_X2APIC_MODE;
874176666c2SNeel Natu 
875176666c2SNeel Natu 		/*
876176666c2SNeel Natu 		 * Check for Posted Interrupts only if Virtual Interrupt
877176666c2SNeel Natu 		 * Delivery is enabled.
878176666c2SNeel Natu 		 */
879176666c2SNeel Natu 		error = vmx_set_ctlreg(MSR_VMX_PINBASED_CTLS,
880176666c2SNeel Natu 		    MSR_VMX_TRUE_PINBASED_CTLS, PINBASED_POSTED_INTERRUPT, 0,
881176666c2SNeel Natu 		    &tmp);
882176666c2SNeel Natu 		if (error == 0) {
883bd50262fSKonstantin Belousov 			pirvec = lapic_ipi_alloc(pti ? &IDTVEC(justreturn1_pti) :
884bd50262fSKonstantin Belousov 			    &IDTVEC(justreturn));
88518a2b08eSNeel Natu 			if (pirvec < 0) {
886176666c2SNeel Natu 				if (bootverbose) {
88715add60dSPeter Grehan 					printf("vmx_modinit: unable to "
88815add60dSPeter Grehan 					    "allocate posted interrupt "
88915add60dSPeter Grehan 					    "vector\n");
89088c4b8d1SNeel Natu 				}
891176666c2SNeel Natu 			} else {
892176666c2SNeel Natu 				posted_interrupts = 1;
893176666c2SNeel Natu 				TUNABLE_INT_FETCH("hw.vmm.vmx.use_apic_pir",
894176666c2SNeel Natu 				    &posted_interrupts);
895176666c2SNeel Natu 			}
896176666c2SNeel Natu 		}
897176666c2SNeel Natu 	}
898176666c2SNeel Natu 
899176666c2SNeel Natu 	if (posted_interrupts)
900176666c2SNeel Natu 		    pinbased_ctls |= PINBASED_POSTED_INTERRUPT;
90149cc03daSNeel Natu 
902366f6083SPeter Grehan 	/* Initialize EPT */
903add611fdSNeel Natu 	error = ept_init(ipinum);
904366f6083SPeter Grehan 	if (error) {
90515add60dSPeter Grehan 		printf("vmx_modinit: ept initialization failed (%d)\n", error);
906366f6083SPeter Grehan 		return (error);
907366f6083SPeter Grehan 	}
908366f6083SPeter Grehan 
90923437573SKonstantin Belousov 	guest_l1d_flush = (cpu_ia32_arch_caps &
91023437573SKonstantin Belousov 	    IA32_ARCH_CAP_SKIP_L1DFL_VMENTRY) == 0;
911c30578feSKonstantin Belousov 	TUNABLE_INT_FETCH("hw.vmm.l1d_flush", &guest_l1d_flush);
912c1141fbaSKonstantin Belousov 
913c1141fbaSKonstantin Belousov 	/*
914c1141fbaSKonstantin Belousov 	 * L1D cache flush is enabled.  Use IA32_FLUSH_CMD MSR when
915c1141fbaSKonstantin Belousov 	 * available.  Otherwise fall back to the software flush
916c1141fbaSKonstantin Belousov 	 * method which loads enough data from the kernel text to
917c1141fbaSKonstantin Belousov 	 * flush existing L1D content, both on VMX entry and on NMI
918c1141fbaSKonstantin Belousov 	 * return.
919c1141fbaSKonstantin Belousov 	 */
920c1141fbaSKonstantin Belousov 	if (guest_l1d_flush) {
921c1141fbaSKonstantin Belousov 		if ((cpu_stdext_feature3 & CPUID_STDEXT3_L1D_FLUSH) == 0) {
922c1141fbaSKonstantin Belousov 			guest_l1d_flush_sw = 1;
923c1141fbaSKonstantin Belousov 			TUNABLE_INT_FETCH("hw.vmm.l1d_flush_sw",
924c1141fbaSKonstantin Belousov 			    &guest_l1d_flush_sw);
925c1141fbaSKonstantin Belousov 		}
926c1141fbaSKonstantin Belousov 		if (guest_l1d_flush_sw) {
927c1141fbaSKonstantin Belousov 			if (nmi_flush_l1d_sw <= 1)
928c1141fbaSKonstantin Belousov 				nmi_flush_l1d_sw = 1;
929c1141fbaSKonstantin Belousov 		} else {
930c1141fbaSKonstantin Belousov 			msr_load_list[0].index = MSR_IA32_FLUSH_CMD;
931c1141fbaSKonstantin Belousov 			msr_load_list[0].val = IA32_FLUSH_CMD_L1D;
932c1141fbaSKonstantin Belousov 		}
933c1141fbaSKonstantin Belousov 	}
934c30578feSKonstantin Belousov 
935366f6083SPeter Grehan 	/*
936366f6083SPeter Grehan 	 * Stash the cr0 and cr4 bits that must be fixed to 0 or 1
937366f6083SPeter Grehan 	 */
938366f6083SPeter Grehan 	fixed0 = rdmsr(MSR_VMX_CR0_FIXED0);
939366f6083SPeter Grehan 	fixed1 = rdmsr(MSR_VMX_CR0_FIXED1);
940366f6083SPeter Grehan 	cr0_ones_mask = fixed0 & fixed1;
941366f6083SPeter Grehan 	cr0_zeros_mask = ~fixed0 & ~fixed1;
942366f6083SPeter Grehan 
943366f6083SPeter Grehan 	/*
944366f6083SPeter Grehan 	 * CR0_PE and CR0_PG can be set to zero in VMX non-root operation
945366f6083SPeter Grehan 	 * if unrestricted guest execution is allowed.
946366f6083SPeter Grehan 	 */
947366f6083SPeter Grehan 	if (cap_unrestricted_guest)
948366f6083SPeter Grehan 		cr0_ones_mask &= ~(CR0_PG | CR0_PE);
949366f6083SPeter Grehan 
950366f6083SPeter Grehan 	/*
951366f6083SPeter Grehan 	 * Do not allow the guest to set CR0_NW or CR0_CD.
952366f6083SPeter Grehan 	 */
953366f6083SPeter Grehan 	cr0_zeros_mask |= (CR0_NW | CR0_CD);
954366f6083SPeter Grehan 
955366f6083SPeter Grehan 	fixed0 = rdmsr(MSR_VMX_CR4_FIXED0);
956366f6083SPeter Grehan 	fixed1 = rdmsr(MSR_VMX_CR4_FIXED1);
957366f6083SPeter Grehan 	cr4_ones_mask = fixed0 & fixed1;
958366f6083SPeter Grehan 	cr4_zeros_mask = ~fixed0 & ~fixed1;
959366f6083SPeter Grehan 
96045e51299SNeel Natu 	vpid_init();
96145e51299SNeel Natu 
962c3498942SNeel Natu 	vmx_msr_init();
963c3498942SNeel Natu 
964366f6083SPeter Grehan 	/* enable VMX operation */
965366f6083SPeter Grehan 	smp_rendezvous(NULL, vmx_enable, NULL, NULL);
966366f6083SPeter Grehan 
9673565b59eSNeel Natu 	vmx_initialized = 1;
9683565b59eSNeel Natu 
969366f6083SPeter Grehan 	return (0);
970366f6083SPeter Grehan }
971366f6083SPeter Grehan 
972f7d47425SNeel Natu static void
973f7d47425SNeel Natu vmx_trigger_hostintr(int vector)
974f7d47425SNeel Natu {
975f7d47425SNeel Natu 	uintptr_t func;
976f7d47425SNeel Natu 	struct gate_descriptor *gd;
977f7d47425SNeel Natu 
978f7d47425SNeel Natu 	gd = &idt[vector];
979f7d47425SNeel Natu 
980f7d47425SNeel Natu 	KASSERT(vector >= 32 && vector <= 255, ("vmx_trigger_hostintr: "
981f7d47425SNeel Natu 	    "invalid vector %d", vector));
982f7d47425SNeel Natu 	KASSERT(gd->gd_p == 1, ("gate descriptor for vector %d not present",
983f7d47425SNeel Natu 	    vector));
984f7d47425SNeel Natu 	KASSERT(gd->gd_type == SDT_SYSIGT, ("gate descriptor for vector %d "
985f7d47425SNeel Natu 	    "has invalid type %d", vector, gd->gd_type));
986f7d47425SNeel Natu 	KASSERT(gd->gd_dpl == SEL_KPL, ("gate descriptor for vector %d "
987f7d47425SNeel Natu 	    "has invalid dpl %d", vector, gd->gd_dpl));
988f7d47425SNeel Natu 	KASSERT(gd->gd_selector == GSEL(GCODE_SEL, SEL_KPL), ("gate descriptor "
989f7d47425SNeel Natu 	    "for vector %d has invalid selector %d", vector, gd->gd_selector));
990f7d47425SNeel Natu 	KASSERT(gd->gd_ist == 0, ("gate descriptor for vector %d has invalid "
991f7d47425SNeel Natu 	    "IST %d", vector, gd->gd_ist));
992f7d47425SNeel Natu 
993f7d47425SNeel Natu 	func = ((long)gd->gd_hioffset << 16 | gd->gd_looffset);
994f7d47425SNeel Natu 	vmx_call_isr(func);
995f7d47425SNeel Natu }
996f7d47425SNeel Natu 
997366f6083SPeter Grehan static int
998aaaa0656SPeter Grehan vmx_setup_cr_shadow(int which, struct vmcs *vmcs, uint32_t initial)
999366f6083SPeter Grehan {
100039c21c2dSNeel Natu 	int error, mask_ident, shadow_ident;
1001aaaa0656SPeter Grehan 	uint64_t mask_value;
1002366f6083SPeter Grehan 
100339c21c2dSNeel Natu 	if (which != 0 && which != 4)
100439c21c2dSNeel Natu 		panic("vmx_setup_cr_shadow: unknown cr%d", which);
100539c21c2dSNeel Natu 
100639c21c2dSNeel Natu 	if (which == 0) {
100739c21c2dSNeel Natu 		mask_ident = VMCS_CR0_MASK;
100839c21c2dSNeel Natu 		mask_value = cr0_ones_mask | cr0_zeros_mask;
100939c21c2dSNeel Natu 		shadow_ident = VMCS_CR0_SHADOW;
101039c21c2dSNeel Natu 	} else {
101139c21c2dSNeel Natu 		mask_ident = VMCS_CR4_MASK;
101239c21c2dSNeel Natu 		mask_value = cr4_ones_mask | cr4_zeros_mask;
101339c21c2dSNeel Natu 		shadow_ident = VMCS_CR4_SHADOW;
101439c21c2dSNeel Natu 	}
101539c21c2dSNeel Natu 
1016d3c11f40SPeter Grehan 	error = vmcs_setreg(vmcs, 0, VMCS_IDENT(mask_ident), mask_value);
1017366f6083SPeter Grehan 	if (error)
1018366f6083SPeter Grehan 		return (error);
1019366f6083SPeter Grehan 
1020aaaa0656SPeter Grehan 	error = vmcs_setreg(vmcs, 0, VMCS_IDENT(shadow_ident), initial);
1021366f6083SPeter Grehan 	if (error)
1022366f6083SPeter Grehan 		return (error);
1023366f6083SPeter Grehan 
1024366f6083SPeter Grehan 	return (0);
1025366f6083SPeter Grehan }
1026aaaa0656SPeter Grehan #define	vmx_setup_cr0_shadow(vmcs,init)	vmx_setup_cr_shadow(0, (vmcs), (init))
1027aaaa0656SPeter Grehan #define	vmx_setup_cr4_shadow(vmcs,init)	vmx_setup_cr_shadow(4, (vmcs), (init))
1028366f6083SPeter Grehan 
1029366f6083SPeter Grehan static void *
103015add60dSPeter Grehan vmx_init(struct vm *vm, pmap_t pmap)
1031366f6083SPeter Grehan {
1032c3498942SNeel Natu 	int i, error;
1033366f6083SPeter Grehan 	struct vmx *vmx;
1034c847a506SNeel Natu 	struct vmcs *vmcs;
10350f00260cSJohn Baldwin 	struct vmx_vcpu *vcpu;
1036b0538143SNeel Natu 	uint32_t exc_bitmap;
103735abc6c2SJohn Baldwin 	uint16_t maxcpus = vm_get_maxcpus(vm);
103835abc6c2SJohn Baldwin 	uint16_t vpid[maxcpus];
1039366f6083SPeter Grehan 
1040366f6083SPeter Grehan 	vmx = malloc(sizeof(struct vmx), M_VMX, M_WAITOK | M_ZERO);
1041366f6083SPeter Grehan 	vmx->vm = vm;
1042366f6083SPeter Grehan 
10439ce875d9SKonstantin Belousov 	vmx->eptp = eptp(vtophys((vm_offset_t)pmap->pm_pmltop));
1044318224bbSNeel Natu 
1045366f6083SPeter Grehan 	/*
1046366f6083SPeter Grehan 	 * Clean up EPTP-tagged guest physical and combined mappings
1047366f6083SPeter Grehan 	 *
1048366f6083SPeter Grehan 	 * VMX transitions are not required to invalidate any guest physical
1049366f6083SPeter Grehan 	 * mappings. So, it may be possible for stale guest physical mappings
1050366f6083SPeter Grehan 	 * to be present in the processor TLBs.
1051366f6083SPeter Grehan 	 *
1052366f6083SPeter Grehan 	 * Combined mappings for this EP4TA are also invalidated for all VPIDs.
1053366f6083SPeter Grehan 	 */
1054318224bbSNeel Natu 	ept_invalidate_mappings(vmx->eptp);
1055366f6083SPeter Grehan 
10560f00260cSJohn Baldwin 	vmx->msr_bitmap = malloc_aligned(PAGE_SIZE, PAGE_SIZE, M_VMX,
10570f00260cSJohn Baldwin 	    M_WAITOK | M_ZERO);
1058366f6083SPeter Grehan 	msr_bitmap_initialize(vmx->msr_bitmap);
1059366f6083SPeter Grehan 
1060366f6083SPeter Grehan 	/*
1061366f6083SPeter Grehan 	 * It is safe to allow direct access to MSR_GSBASE and MSR_FSBASE.
1062366f6083SPeter Grehan 	 * The guest FSBASE and GSBASE are saved and restored during
1063366f6083SPeter Grehan 	 * vm-exit and vm-entry respectively. The host FSBASE and GSBASE are
1064366f6083SPeter Grehan 	 * always restored from the vmcs host state area on vm-exit.
1065366f6083SPeter Grehan 	 *
10661fb0ea3fSPeter Grehan 	 * The SYSENTER_CS/ESP/EIP MSRs are identical to FS/GSBASE in
10671fb0ea3fSPeter Grehan 	 * how they are saved/restored so can be directly accessed by the
10681fb0ea3fSPeter Grehan 	 * guest.
10691fb0ea3fSPeter Grehan 	 *
1070366f6083SPeter Grehan 	 * MSR_EFER is saved and restored in the guest VMCS area on a
1071366f6083SPeter Grehan 	 * VM exit and entry respectively. It is also restored from the
1072366f6083SPeter Grehan 	 * host VMCS area on a VM exit.
10738d1d7a9eSPeter Grehan 	 *
1074277bdd99STycho Nightingale 	 * The TSC MSR is exposed read-only. Writes are disallowed as
1075277bdd99STycho Nightingale 	 * that will impact the host TSC.  If the guest does a write
1076277bdd99STycho Nightingale 	 * the "use TSC offsetting" execution control is enabled and the
1077277bdd99STycho Nightingale 	 * difference between the host TSC and the guest TSC is written
1078277bdd99STycho Nightingale 	 * into the TSC offset in the VMCS.
1079f5f5f1e7SPeter Grehan 	 *
1080f5f5f1e7SPeter Grehan 	 * Guest TSC_AUX support is enabled if any of guest RDPID and/or
1081f5f5f1e7SPeter Grehan 	 * guest RDTSCP support are enabled (since, as per Table 2-2 in SDM
1082f5f5f1e7SPeter Grehan 	 * volume 4, TSC_AUX is supported if any of RDPID and/or RDTSCP are
1083f5f5f1e7SPeter Grehan 	 * supported). If guest TSC_AUX support is enabled, TSC_AUX is
1084f5f5f1e7SPeter Grehan 	 * exposed read-only so that the VMM can do one fewer MSR read per
1085f5f5f1e7SPeter Grehan 	 * exit than if this register were exposed read-write; the guest
1086f5f5f1e7SPeter Grehan 	 * restore value can be updated during guest writes (expected to be
1087f5f5f1e7SPeter Grehan 	 * rare) instead of during all exits (common).
1088366f6083SPeter Grehan 	 */
1089366f6083SPeter Grehan 	if (guest_msr_rw(vmx, MSR_GSBASE) ||
1090366f6083SPeter Grehan 	    guest_msr_rw(vmx, MSR_FSBASE) ||
10911fb0ea3fSPeter Grehan 	    guest_msr_rw(vmx, MSR_SYSENTER_CS_MSR) ||
10921fb0ea3fSPeter Grehan 	    guest_msr_rw(vmx, MSR_SYSENTER_ESP_MSR) ||
10931fb0ea3fSPeter Grehan 	    guest_msr_rw(vmx, MSR_SYSENTER_EIP_MSR) ||
10948d1d7a9eSPeter Grehan 	    guest_msr_rw(vmx, MSR_EFER) ||
1095f5f5f1e7SPeter Grehan 	    guest_msr_ro(vmx, MSR_TSC) ||
1096f5f5f1e7SPeter Grehan 	    ((cap_rdpid || cap_rdtscp) && guest_msr_ro(vmx, MSR_TSC_AUX)))
109715add60dSPeter Grehan 		panic("vmx_init: error setting guest msr access");
1098366f6083SPeter Grehan 
109935abc6c2SJohn Baldwin 	vpid_alloc(vpid, maxcpus);
110045e51299SNeel Natu 
110188c4b8d1SNeel Natu 	if (virtual_interrupt_delivery) {
110288c4b8d1SNeel Natu 		error = vm_map_mmio(vm, DEFAULT_APIC_BASE, PAGE_SIZE,
110388c4b8d1SNeel Natu 		    APIC_ACCESS_ADDRESS);
110488c4b8d1SNeel Natu 		/* XXX this should really return an error to the caller */
110588c4b8d1SNeel Natu 		KASSERT(error == 0, ("vm_map_mmio(apicbase) error %d", error));
110688c4b8d1SNeel Natu 	}
110788c4b8d1SNeel Natu 
1108a488c9c9SRodney W. Grimes 	for (i = 0; i < maxcpus; i++) {
11090f00260cSJohn Baldwin 		vcpu = &vmx->vcpus[i];
11100f00260cSJohn Baldwin 
11110f00260cSJohn Baldwin 		vcpu->vmcs = malloc_aligned(sizeof(*vmcs), PAGE_SIZE, M_VMX,
11120f00260cSJohn Baldwin 		    M_WAITOK | M_ZERO);
11130f00260cSJohn Baldwin 		vcpu->apic_page = malloc_aligned(PAGE_SIZE, PAGE_SIZE, M_VMX,
11140f00260cSJohn Baldwin 		    M_WAITOK | M_ZERO);
11150f00260cSJohn Baldwin 		vcpu->pir_desc = malloc_aligned(sizeof(*vcpu->pir_desc), 64,
11160f00260cSJohn Baldwin 		    M_VMX, M_WAITOK | M_ZERO);
11170f00260cSJohn Baldwin 
11180f00260cSJohn Baldwin 		vmcs = vcpu->vmcs;
1119c847a506SNeel Natu 		vmcs->identifier = vmx_revision();
1120c847a506SNeel Natu 		error = vmclear(vmcs);
1121366f6083SPeter Grehan 		if (error != 0) {
112215add60dSPeter Grehan 			panic("vmx_init: vmclear error %d on vcpu %d\n",
1123366f6083SPeter Grehan 			      error, i);
1124366f6083SPeter Grehan 		}
1125366f6083SPeter Grehan 
1126c3498942SNeel Natu 		vmx_msr_guest_init(vmx, i);
1127c3498942SNeel Natu 
1128c847a506SNeel Natu 		error = vmcs_init(vmcs);
1129c847a506SNeel Natu 		KASSERT(error == 0, ("vmcs_init error %d", error));
1130366f6083SPeter Grehan 
1131c847a506SNeel Natu 		VMPTRLD(vmcs);
1132c847a506SNeel Natu 		error = 0;
11330f00260cSJohn Baldwin 		error += vmwrite(VMCS_HOST_RSP, (u_long)&vcpu->ctx);
1134c847a506SNeel Natu 		error += vmwrite(VMCS_EPTP, vmx->eptp);
1135c847a506SNeel Natu 		error += vmwrite(VMCS_PIN_BASED_CTLS, pinbased_ctls);
1136c847a506SNeel Natu 		error += vmwrite(VMCS_PRI_PROC_BASED_CTLS, procbased_ctls);
11373ba952e1SCorvin Köhne 		if (vcpu_trap_wbinvd(vm, i)) {
11383ba952e1SCorvin Köhne 			KASSERT(cap_wbinvd_exit, ("WBINVD trap not available"));
11393ba952e1SCorvin Köhne 			procbased_ctls2 |= PROCBASED2_WBINVD_EXITING;
11403ba952e1SCorvin Köhne 		}
1141c847a506SNeel Natu 		error += vmwrite(VMCS_SEC_PROC_BASED_CTLS, procbased_ctls2);
1142c847a506SNeel Natu 		error += vmwrite(VMCS_EXIT_CTLS, exit_ctls);
1143c847a506SNeel Natu 		error += vmwrite(VMCS_ENTRY_CTLS, entry_ctls);
1144c847a506SNeel Natu 		error += vmwrite(VMCS_MSR_BITMAP, vtophys(vmx->msr_bitmap));
1145c847a506SNeel Natu 		error += vmwrite(VMCS_VPID, vpid[i]);
1146b0538143SNeel Natu 
1147c1141fbaSKonstantin Belousov 		if (guest_l1d_flush && !guest_l1d_flush_sw) {
1148c1141fbaSKonstantin Belousov 			vmcs_write(VMCS_ENTRY_MSR_LOAD, pmap_kextract(
1149c1141fbaSKonstantin Belousov 			    (vm_offset_t)&msr_load_list[0]));
1150c1141fbaSKonstantin Belousov 			vmcs_write(VMCS_ENTRY_MSR_LOAD_COUNT,
1151c1141fbaSKonstantin Belousov 			    nitems(msr_load_list));
1152c1141fbaSKonstantin Belousov 			vmcs_write(VMCS_EXIT_MSR_STORE, 0);
1153c1141fbaSKonstantin Belousov 			vmcs_write(VMCS_EXIT_MSR_STORE_COUNT, 0);
1154c1141fbaSKonstantin Belousov 		}
1155c1141fbaSKonstantin Belousov 
1156b0538143SNeel Natu 		/* exception bitmap */
1157b0538143SNeel Natu 		if (vcpu_trace_exceptions(vm, i))
1158b0538143SNeel Natu 			exc_bitmap = 0xffffffff;
1159b0538143SNeel Natu 		else
1160b0538143SNeel Natu 			exc_bitmap = 1 << IDT_MC;
1161b0538143SNeel Natu 		error += vmwrite(VMCS_EXCEPTION_BITMAP, exc_bitmap);
1162b0538143SNeel Natu 
11630f00260cSJohn Baldwin 		vcpu->ctx.guest_dr6 = DBREG_DR6_RESERVED1;
11649e2154ffSJohn Baldwin 		error += vmwrite(VMCS_GUEST_DR7, DBREG_DR7_RESERVED1);
116565eefbe4SJohn Baldwin 
11661bc51badSMichael Reifenberger 		if (tpr_shadowing) {
116788c4b8d1SNeel Natu 			error += vmwrite(VMCS_VIRTUAL_APIC,
11680f00260cSJohn Baldwin 			    vtophys(vcpu->apic_page));
11691bc51badSMichael Reifenberger 		}
11701bc51badSMichael Reifenberger 
11711bc51badSMichael Reifenberger 		if (virtual_interrupt_delivery) {
11721bc51badSMichael Reifenberger 			error += vmwrite(VMCS_APIC_ACCESS, APIC_ACCESS_ADDRESS);
117388c4b8d1SNeel Natu 			error += vmwrite(VMCS_EOI_EXIT0, 0);
117488c4b8d1SNeel Natu 			error += vmwrite(VMCS_EOI_EXIT1, 0);
117588c4b8d1SNeel Natu 			error += vmwrite(VMCS_EOI_EXIT2, 0);
117688c4b8d1SNeel Natu 			error += vmwrite(VMCS_EOI_EXIT3, 0);
117788c4b8d1SNeel Natu 		}
1178176666c2SNeel Natu 		if (posted_interrupts) {
1179176666c2SNeel Natu 			error += vmwrite(VMCS_PIR_VECTOR, pirvec);
1180176666c2SNeel Natu 			error += vmwrite(VMCS_PIR_DESC,
11810f00260cSJohn Baldwin 			    vtophys(vcpu->pir_desc));
1182176666c2SNeel Natu 		}
1183c847a506SNeel Natu 		VMCLEAR(vmcs);
118415add60dSPeter Grehan 		KASSERT(error == 0, ("vmx_init: error customizing the vmcs"));
1185366f6083SPeter Grehan 
11860f00260cSJohn Baldwin 		vcpu->cap.set = 0;
11870f00260cSJohn Baldwin 		vcpu->cap.set |= cap_rdpid != 0 ? 1 << VM_CAP_RDPID : 0;
11880f00260cSJohn Baldwin 		vcpu->cap.set |= cap_rdtscp != 0 ? 1 << VM_CAP_RDTSCP : 0;
11890f00260cSJohn Baldwin 		vcpu->cap.proc_ctls = procbased_ctls;
11900f00260cSJohn Baldwin 		vcpu->cap.proc_ctls2 = procbased_ctls2;
11910f00260cSJohn Baldwin 		vcpu->cap.exc_bitmap = exc_bitmap;
1192366f6083SPeter Grehan 
11930f00260cSJohn Baldwin 		vcpu->state.nextrip = ~0;
11940f00260cSJohn Baldwin 		vcpu->state.lastcpu = NOCPU;
11950f00260cSJohn Baldwin 		vcpu->state.vpid = vpid[i];
1196366f6083SPeter Grehan 
1197aaaa0656SPeter Grehan 		/*
1198aaaa0656SPeter Grehan 		 * Set up the CR0/4 shadows, and init the read shadow
1199aaaa0656SPeter Grehan 		 * to the power-on register value from the Intel Sys Arch.
1200aaaa0656SPeter Grehan 		 *  CR0 - 0x60000010
1201aaaa0656SPeter Grehan 		 *  CR4 - 0
1202aaaa0656SPeter Grehan 		 */
1203c847a506SNeel Natu 		error = vmx_setup_cr0_shadow(vmcs, 0x60000010);
120439c21c2dSNeel Natu 		if (error != 0)
120539c21c2dSNeel Natu 			panic("vmx_setup_cr0_shadow %d", error);
120639c21c2dSNeel Natu 
1207c847a506SNeel Natu 		error = vmx_setup_cr4_shadow(vmcs, 0);
120839c21c2dSNeel Natu 		if (error != 0)
120939c21c2dSNeel Natu 			panic("vmx_setup_cr4_shadow %d", error);
1210318224bbSNeel Natu 
12110f00260cSJohn Baldwin 		vcpu->ctx.pmap = pmap;
1212366f6083SPeter Grehan 	}
1213366f6083SPeter Grehan 
1214366f6083SPeter Grehan 	return (vmx);
1215366f6083SPeter Grehan }
1216366f6083SPeter Grehan 
1217366f6083SPeter Grehan static int
1218a2da7af6SNeel Natu vmx_handle_cpuid(struct vm *vm, int vcpu, struct vmxctx *vmxctx)
1219366f6083SPeter Grehan {
1220a3f2a9c5SJohn Baldwin 	int handled;
1221366f6083SPeter Grehan 
1222a3f2a9c5SJohn Baldwin 	handled = x86_emulate_cpuid(vm, vcpu, (uint64_t *)&vmxctx->guest_rax,
1223a3f2a9c5SJohn Baldwin 	    (uint64_t *)&vmxctx->guest_rbx, (uint64_t *)&vmxctx->guest_rcx,
1224a3f2a9c5SJohn Baldwin 	    (uint64_t *)&vmxctx->guest_rdx);
1225366f6083SPeter Grehan 	return (handled);
1226366f6083SPeter Grehan }
1227366f6083SPeter Grehan 
1228366f6083SPeter Grehan static __inline void
1229366f6083SPeter Grehan vmx_run_trace(struct vmx *vmx, int vcpu)
1230366f6083SPeter Grehan {
1231366f6083SPeter Grehan #ifdef KTR
1232513c8d33SNeel Natu 	VCPU_CTR1(vmx->vm, vcpu, "Resume execution at %#lx", vmcs_guest_rip());
1233366f6083SPeter Grehan #endif
1234366f6083SPeter Grehan }
1235366f6083SPeter Grehan 
1236366f6083SPeter Grehan static __inline void
1237366f6083SPeter Grehan vmx_exit_trace(struct vmx *vmx, int vcpu, uint64_t rip, uint32_t exit_reason,
1238eeefa4e4SNeel Natu 	       int handled)
1239366f6083SPeter Grehan {
1240366f6083SPeter Grehan #ifdef KTR
1241513c8d33SNeel Natu 	VCPU_CTR3(vmx->vm, vcpu, "%s %s vmexit at 0x%0lx",
1242366f6083SPeter Grehan 		 handled ? "handled" : "unhandled",
1243366f6083SPeter Grehan 		 exit_reason_to_str(exit_reason), rip);
1244eeefa4e4SNeel Natu #endif
1245eeefa4e4SNeel Natu }
1246366f6083SPeter Grehan 
1247eeefa4e4SNeel Natu static __inline void
1248eeefa4e4SNeel Natu vmx_astpending_trace(struct vmx *vmx, int vcpu, uint64_t rip)
1249eeefa4e4SNeel Natu {
1250eeefa4e4SNeel Natu #ifdef KTR
1251513c8d33SNeel Natu 	VCPU_CTR1(vmx->vm, vcpu, "astpending vmexit at 0x%0lx", rip);
1252366f6083SPeter Grehan #endif
1253366f6083SPeter Grehan }
1254366f6083SPeter Grehan 
1255953c2c47SNeel Natu static VMM_STAT_INTEL(VCPU_INVVPID_SAVED, "Number of vpid invalidations saved");
12563527963bSNeel Natu static VMM_STAT_INTEL(VCPU_INVVPID_DONE, "Number of vpid invalidations done");
1257953c2c47SNeel Natu 
12583527963bSNeel Natu /*
12593527963bSNeel Natu  * Invalidate guest mappings identified by its vpid from the TLB.
12603527963bSNeel Natu  */
12613527963bSNeel Natu static __inline void
12623527963bSNeel Natu vmx_invvpid(struct vmx *vmx, int vcpu, pmap_t pmap, int running)
1263366f6083SPeter Grehan {
1264366f6083SPeter Grehan 	struct vmxstate *vmxstate;
1265953c2c47SNeel Natu 	struct invvpid_desc invvpid_desc;
1266366f6083SPeter Grehan 
12670f00260cSJohn Baldwin 	vmxstate = &vmx->vcpus[vcpu].state;
12683527963bSNeel Natu 	if (vmxstate->vpid == 0)
12693de83862SNeel Natu 		return;
1270366f6083SPeter Grehan 
12713527963bSNeel Natu 	if (!running) {
12723527963bSNeel Natu 		/*
12733527963bSNeel Natu 		 * Set the 'lastcpu' to an invalid host cpu.
12743527963bSNeel Natu 		 *
12753527963bSNeel Natu 		 * This will invalidate TLB entries tagged with the vcpu's
12763527963bSNeel Natu 		 * vpid the next time it runs via vmx_set_pcpu_defaults().
12773527963bSNeel Natu 		 */
12783527963bSNeel Natu 		vmxstate->lastcpu = NOCPU;
12793527963bSNeel Natu 		return;
12803527963bSNeel Natu 	}
1281953c2c47SNeel Natu 
12823527963bSNeel Natu 	KASSERT(curthread->td_critnest > 0, ("%s: vcpu %d running outside "
12833527963bSNeel Natu 	    "critical section", __func__, vcpu));
1284366f6083SPeter Grehan 
1285366f6083SPeter Grehan 	/*
12863527963bSNeel Natu 	 * Invalidate all mappings tagged with 'vpid'
1287366f6083SPeter Grehan 	 *
1288366f6083SPeter Grehan 	 * We do this because this vcpu was executing on a different host
1289366f6083SPeter Grehan 	 * cpu when it last ran. We do not track whether it invalidated
1290366f6083SPeter Grehan 	 * mappings associated with its 'vpid' during that run. So we must
1291366f6083SPeter Grehan 	 * assume that the mappings associated with 'vpid' on 'curcpu' are
1292366f6083SPeter Grehan 	 * stale and invalidate them.
1293366f6083SPeter Grehan 	 *
1294366f6083SPeter Grehan 	 * Note that we incur this penalty only when the scheduler chooses to
1295366f6083SPeter Grehan 	 * move the thread associated with this vcpu between host cpus.
1296366f6083SPeter Grehan 	 *
1297366f6083SPeter Grehan 	 * Note also that this will invalidate mappings tagged with 'vpid'
1298366f6083SPeter Grehan 	 * for "all" EP4TAs.
1299366f6083SPeter Grehan 	 */
13006f5a9606SMark Johnston 	if (atomic_load_long(&pmap->pm_eptgen) == vmx->eptgen[curcpu]) {
1301953c2c47SNeel Natu 		invvpid_desc._res1 = 0;
1302953c2c47SNeel Natu 		invvpid_desc._res2 = 0;
1303366f6083SPeter Grehan 		invvpid_desc.vpid = vmxstate->vpid;
13040e30c5c0SWarner Losh 		invvpid_desc.linear_addr = 0;
1305366f6083SPeter Grehan 		invvpid(INVVPID_TYPE_SINGLE_CONTEXT, invvpid_desc);
13063527963bSNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VCPU_INVVPID_DONE, 1);
1307953c2c47SNeel Natu 	} else {
1308953c2c47SNeel Natu 		/*
1309953c2c47SNeel Natu 		 * The invvpid can be skipped if an invept is going to
1310953c2c47SNeel Natu 		 * be performed before entering the guest. The invept
1311953c2c47SNeel Natu 		 * will invalidate combined mappings tagged with
1312953c2c47SNeel Natu 		 * 'vmx->eptp' for all vpids.
1313953c2c47SNeel Natu 		 */
1314953c2c47SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VCPU_INVVPID_SAVED, 1);
1315953c2c47SNeel Natu 	}
1316366f6083SPeter Grehan }
13173527963bSNeel Natu 
13183527963bSNeel Natu static void
13193527963bSNeel Natu vmx_set_pcpu_defaults(struct vmx *vmx, int vcpu, pmap_t pmap)
13203527963bSNeel Natu {
13213527963bSNeel Natu 	struct vmxstate *vmxstate;
13223527963bSNeel Natu 
13230f00260cSJohn Baldwin 	vmxstate = &vmx->vcpus[vcpu].state;
13243527963bSNeel Natu 	if (vmxstate->lastcpu == curcpu)
13253527963bSNeel Natu 		return;
13263527963bSNeel Natu 
13273527963bSNeel Natu 	vmxstate->lastcpu = curcpu;
13283527963bSNeel Natu 
13293527963bSNeel Natu 	vmm_stat_incr(vmx->vm, vcpu, VCPU_MIGRATIONS, 1);
13303527963bSNeel Natu 
13313527963bSNeel Natu 	vmcs_write(VMCS_HOST_TR_BASE, vmm_get_host_trbase());
13323527963bSNeel Natu 	vmcs_write(VMCS_HOST_GDTR_BASE, vmm_get_host_gdtrbase());
13333527963bSNeel Natu 	vmcs_write(VMCS_HOST_GS_BASE, vmm_get_host_gsbase());
13343527963bSNeel Natu 	vmx_invvpid(vmx, vcpu, pmap, 1);
1335366f6083SPeter Grehan }
1336366f6083SPeter Grehan 
1337366f6083SPeter Grehan /*
1338366f6083SPeter Grehan  * We depend on 'procbased_ctls' to have the Interrupt Window Exiting bit set.
1339366f6083SPeter Grehan  */
1340366f6083SPeter Grehan CTASSERT((PROCBASED_CTLS_ONE_SETTING & PROCBASED_INT_WINDOW_EXITING) != 0);
1341366f6083SPeter Grehan 
1342366f6083SPeter Grehan static void __inline
1343366f6083SPeter Grehan vmx_set_int_window_exiting(struct vmx *vmx, int vcpu)
1344366f6083SPeter Grehan {
13450f00260cSJohn Baldwin 	struct vmx_vcpu *vmx_vcpu = &vmx->vcpus[vcpu];
1346366f6083SPeter Grehan 
13470f00260cSJohn Baldwin 	if ((vmx_vcpu->cap.proc_ctls & PROCBASED_INT_WINDOW_EXITING) == 0) {
13480f00260cSJohn Baldwin 		vmx_vcpu->cap.proc_ctls |= PROCBASED_INT_WINDOW_EXITING;
13490f00260cSJohn Baldwin 		vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vmx_vcpu->cap.proc_ctls);
135048b2d828SNeel Natu 		VCPU_CTR0(vmx->vm, vcpu, "Enabling interrupt window exiting");
135148b2d828SNeel Natu 	}
1352366f6083SPeter Grehan }
1353366f6083SPeter Grehan 
1354366f6083SPeter Grehan static void __inline
1355366f6083SPeter Grehan vmx_clear_int_window_exiting(struct vmx *vmx, int vcpu)
1356366f6083SPeter Grehan {
13570f00260cSJohn Baldwin 	struct vmx_vcpu *vmx_vcpu = &vmx->vcpus[vcpu];
1358366f6083SPeter Grehan 
13590f00260cSJohn Baldwin 	KASSERT((vmx_vcpu->cap.proc_ctls & PROCBASED_INT_WINDOW_EXITING) != 0,
13600f00260cSJohn Baldwin 	    ("intr_window_exiting not set: %#x", vmx_vcpu->cap.proc_ctls));
13610f00260cSJohn Baldwin 	vmx_vcpu->cap.proc_ctls &= ~PROCBASED_INT_WINDOW_EXITING;
13620f00260cSJohn Baldwin 	vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vmx_vcpu->cap.proc_ctls);
136348b2d828SNeel Natu 	VCPU_CTR0(vmx->vm, vcpu, "Disabling interrupt window exiting");
1364366f6083SPeter Grehan }
1365366f6083SPeter Grehan 
1366366f6083SPeter Grehan static void __inline
1367366f6083SPeter Grehan vmx_set_nmi_window_exiting(struct vmx *vmx, int vcpu)
1368366f6083SPeter Grehan {
13690f00260cSJohn Baldwin 	struct vmx_vcpu *vmx_vcpu = &vmx->vcpus[vcpu];
1370366f6083SPeter Grehan 
13710f00260cSJohn Baldwin 	if ((vmx_vcpu->cap.proc_ctls & PROCBASED_NMI_WINDOW_EXITING) == 0) {
13720f00260cSJohn Baldwin 		vmx_vcpu->cap.proc_ctls |= PROCBASED_NMI_WINDOW_EXITING;
13730f00260cSJohn Baldwin 		vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vmx_vcpu->cap.proc_ctls);
137448b2d828SNeel Natu 		VCPU_CTR0(vmx->vm, vcpu, "Enabling NMI window exiting");
137548b2d828SNeel Natu 	}
1376366f6083SPeter Grehan }
1377366f6083SPeter Grehan 
1378366f6083SPeter Grehan static void __inline
1379366f6083SPeter Grehan vmx_clear_nmi_window_exiting(struct vmx *vmx, int vcpu)
1380366f6083SPeter Grehan {
13810f00260cSJohn Baldwin 	struct vmx_vcpu *vmx_vcpu = &vmx->vcpus[vcpu];
1382366f6083SPeter Grehan 
13830f00260cSJohn Baldwin 	KASSERT((vmx_vcpu->cap.proc_ctls & PROCBASED_NMI_WINDOW_EXITING) != 0,
13840f00260cSJohn Baldwin 	    ("nmi_window_exiting not set %#x", vmx_vcpu->cap.proc_ctls));
13850f00260cSJohn Baldwin 	vmx_vcpu->cap.proc_ctls &= ~PROCBASED_NMI_WINDOW_EXITING;
13860f00260cSJohn Baldwin 	vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vmx_vcpu->cap.proc_ctls);
138748b2d828SNeel Natu 	VCPU_CTR0(vmx->vm, vcpu, "Disabling NMI window exiting");
1388366f6083SPeter Grehan }
1389366f6083SPeter Grehan 
1390277bdd99STycho Nightingale int
1391277bdd99STycho Nightingale vmx_set_tsc_offset(struct vmx *vmx, int vcpu, uint64_t offset)
1392277bdd99STycho Nightingale {
13930f00260cSJohn Baldwin 	struct vmx_vcpu *vmx_vcpu = &vmx->vcpus[vcpu];
1394277bdd99STycho Nightingale 	int error;
1395277bdd99STycho Nightingale 
13960f00260cSJohn Baldwin 	if ((vmx_vcpu->cap.proc_ctls & PROCBASED_TSC_OFFSET) == 0) {
13970f00260cSJohn Baldwin 		vmx_vcpu->cap.proc_ctls |= PROCBASED_TSC_OFFSET;
13980f00260cSJohn Baldwin 		vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vmx_vcpu->cap.proc_ctls);
1399277bdd99STycho Nightingale 		VCPU_CTR0(vmx->vm, vcpu, "Enabling TSC offsetting");
1400277bdd99STycho Nightingale 	}
1401277bdd99STycho Nightingale 
1402277bdd99STycho Nightingale 	error = vmwrite(VMCS_TSC_OFFSET, offset);
1403483d953aSJohn Baldwin #ifdef BHYVE_SNAPSHOT
1404483d953aSJohn Baldwin 	if (error == 0)
1405483d953aSJohn Baldwin 		error = vm_set_tsc_offset(vmx->vm, vcpu, offset);
1406483d953aSJohn Baldwin #endif
1407277bdd99STycho Nightingale 	return (error);
1408277bdd99STycho Nightingale }
1409277bdd99STycho Nightingale 
141048b2d828SNeel Natu #define	NMI_BLOCKING	(VMCS_INTERRUPTIBILITY_NMI_BLOCKING |		\
141148b2d828SNeel Natu 			 VMCS_INTERRUPTIBILITY_MOVSS_BLOCKING)
141248b2d828SNeel Natu #define	HWINTR_BLOCKING	(VMCS_INTERRUPTIBILITY_STI_BLOCKING |		\
141348b2d828SNeel Natu 			 VMCS_INTERRUPTIBILITY_MOVSS_BLOCKING)
141448b2d828SNeel Natu 
141548b2d828SNeel Natu static void
1416366f6083SPeter Grehan vmx_inject_nmi(struct vmx *vmx, int vcpu)
1417366f6083SPeter Grehan {
14185c272efaSRobert Wing 	uint32_t gi __diagused, info;
1419366f6083SPeter Grehan 
142048b2d828SNeel Natu 	gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
142148b2d828SNeel Natu 	KASSERT((gi & NMI_BLOCKING) == 0, ("vmx_inject_nmi: invalid guest "
142248b2d828SNeel Natu 	    "interruptibility-state %#x", gi));
1423366f6083SPeter Grehan 
142448b2d828SNeel Natu 	info = vmcs_read(VMCS_ENTRY_INTR_INFO);
142548b2d828SNeel Natu 	KASSERT((info & VMCS_INTR_VALID) == 0, ("vmx_inject_nmi: invalid "
142648b2d828SNeel Natu 	    "VM-entry interruption information %#x", info));
1427366f6083SPeter Grehan 
1428366f6083SPeter Grehan 	/*
1429366f6083SPeter Grehan 	 * Inject the virtual NMI. The vector must be the NMI IDT entry
1430366f6083SPeter Grehan 	 * or the VMCS entry check will fail.
1431366f6083SPeter Grehan 	 */
143248b2d828SNeel Natu 	info = IDT_NMI | VMCS_INTR_T_NMI | VMCS_INTR_VALID;
14333de83862SNeel Natu 	vmcs_write(VMCS_ENTRY_INTR_INFO, info);
1434366f6083SPeter Grehan 
1435513c8d33SNeel Natu 	VCPU_CTR0(vmx->vm, vcpu, "Injecting vNMI");
1436366f6083SPeter Grehan 
1437366f6083SPeter Grehan 	/* Clear the request */
1438f352ff0cSNeel Natu 	vm_nmi_clear(vmx->vm, vcpu);
1439366f6083SPeter Grehan }
1440366f6083SPeter Grehan 
1441366f6083SPeter Grehan static void
14422ce12423SNeel Natu vmx_inject_interrupts(struct vmx *vmx, int vcpu, struct vlapic *vlapic,
14432ce12423SNeel Natu     uint64_t guestrip)
1444366f6083SPeter Grehan {
14450f00260cSJohn Baldwin 	struct vmx_vcpu *vmx_vcpu = &vmx->vcpus[vcpu];
14460775fbb4STycho Nightingale 	int vector, need_nmi_exiting, extint_pending;
1447091d4532SNeel Natu 	uint64_t rflags, entryinfo;
144848b2d828SNeel Natu 	uint32_t gi, info;
1449366f6083SPeter Grehan 
14500f00260cSJohn Baldwin 	if (vmx_vcpu->state.nextrip != guestrip) {
14512ce12423SNeel Natu 		gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
14522ce12423SNeel Natu 		if (gi & HWINTR_BLOCKING) {
14532ce12423SNeel Natu 			VCPU_CTR2(vmx->vm, vcpu, "Guest interrupt blocking "
14542ce12423SNeel Natu 			    "cleared due to rip change: %#lx/%#lx",
14550f00260cSJohn Baldwin 			    vmx_vcpu->state.nextrip, guestrip);
14562ce12423SNeel Natu 			gi &= ~HWINTR_BLOCKING;
14572ce12423SNeel Natu 			vmcs_write(VMCS_GUEST_INTERRUPTIBILITY, gi);
14582ce12423SNeel Natu 		}
14592ce12423SNeel Natu 	}
14602ce12423SNeel Natu 
1461091d4532SNeel Natu 	if (vm_entry_intinfo(vmx->vm, vcpu, &entryinfo)) {
1462091d4532SNeel Natu 		KASSERT((entryinfo & VMCS_INTR_VALID) != 0, ("%s: entry "
1463091d4532SNeel Natu 		    "intinfo is not valid: %#lx", __func__, entryinfo));
1464dc506506SNeel Natu 
1465dc506506SNeel Natu 		info = vmcs_read(VMCS_ENTRY_INTR_INFO);
1466dc506506SNeel Natu 		KASSERT((info & VMCS_INTR_VALID) == 0, ("%s: cannot inject "
1467019008ebSNeel Natu 		     "pending exception: %#lx/%#x", __func__, entryinfo, info));
1468dc506506SNeel Natu 
1469091d4532SNeel Natu 		info = entryinfo;
1470091d4532SNeel Natu 		vector = info & 0xff;
1471091d4532SNeel Natu 		if (vector == IDT_BP || vector == IDT_OF) {
1472091d4532SNeel Natu 			/*
1473091d4532SNeel Natu 			 * VT-x requires #BP and #OF to be injected as software
1474091d4532SNeel Natu 			 * exceptions.
1475091d4532SNeel Natu 			 */
1476091d4532SNeel Natu 			info &= ~VMCS_INTR_T_MASK;
1477091d4532SNeel Natu 			info |= VMCS_INTR_T_SWEXCEPTION;
1478dc506506SNeel Natu 		}
1479091d4532SNeel Natu 
1480091d4532SNeel Natu 		if (info & VMCS_INTR_DEL_ERRCODE)
1481091d4532SNeel Natu 			vmcs_write(VMCS_ENTRY_EXCEPTION_ERROR, entryinfo >> 32);
1482091d4532SNeel Natu 
1483dc506506SNeel Natu 		vmcs_write(VMCS_ENTRY_INTR_INFO, info);
1484dc506506SNeel Natu 	}
1485dc506506SNeel Natu 
148648b2d828SNeel Natu 	if (vm_nmi_pending(vmx->vm, vcpu)) {
1487366f6083SPeter Grehan 		/*
148848b2d828SNeel Natu 		 * If there are no conditions blocking NMI injection then
148948b2d828SNeel Natu 		 * inject it directly here otherwise enable "NMI window
149048b2d828SNeel Natu 		 * exiting" to inject it as soon as we can.
1491eeefa4e4SNeel Natu 		 *
149248b2d828SNeel Natu 		 * We also check for STI_BLOCKING because some implementations
149348b2d828SNeel Natu 		 * don't allow NMI injection in this case. If we are running
149448b2d828SNeel Natu 		 * on a processor that doesn't have this restriction it will
149548b2d828SNeel Natu 		 * immediately exit and the NMI will be injected in the
149648b2d828SNeel Natu 		 * "NMI window exiting" handler.
1497366f6083SPeter Grehan 		 */
149848b2d828SNeel Natu 		need_nmi_exiting = 1;
149948b2d828SNeel Natu 		gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
150048b2d828SNeel Natu 		if ((gi & (HWINTR_BLOCKING | NMI_BLOCKING)) == 0) {
15013de83862SNeel Natu 			info = vmcs_read(VMCS_ENTRY_INTR_INFO);
150248b2d828SNeel Natu 			if ((info & VMCS_INTR_VALID) == 0) {
150348b2d828SNeel Natu 				vmx_inject_nmi(vmx, vcpu);
150448b2d828SNeel Natu 				need_nmi_exiting = 0;
150548b2d828SNeel Natu 			} else {
150648b2d828SNeel Natu 				VCPU_CTR1(vmx->vm, vcpu, "Cannot inject NMI "
150748b2d828SNeel Natu 				    "due to VM-entry intr info %#x", info);
150848b2d828SNeel Natu 			}
150948b2d828SNeel Natu 		} else {
151048b2d828SNeel Natu 			VCPU_CTR1(vmx->vm, vcpu, "Cannot inject NMI due to "
151148b2d828SNeel Natu 			    "Guest Interruptibility-state %#x", gi);
151248b2d828SNeel Natu 		}
1513eeefa4e4SNeel Natu 
151448b2d828SNeel Natu 		if (need_nmi_exiting)
151548b2d828SNeel Natu 			vmx_set_nmi_window_exiting(vmx, vcpu);
151648b2d828SNeel Natu 	}
1517366f6083SPeter Grehan 
15180775fbb4STycho Nightingale 	extint_pending = vm_extint_pending(vmx->vm, vcpu);
15190775fbb4STycho Nightingale 
15200775fbb4STycho Nightingale 	if (!extint_pending && virtual_interrupt_delivery) {
152188c4b8d1SNeel Natu 		vmx_inject_pir(vlapic);
152288c4b8d1SNeel Natu 		return;
152388c4b8d1SNeel Natu 	}
152488c4b8d1SNeel Natu 
152548b2d828SNeel Natu 	/*
152636736912SNeel Natu 	 * If interrupt-window exiting is already in effect then don't bother
152736736912SNeel Natu 	 * checking for pending interrupts. This is just an optimization and
152836736912SNeel Natu 	 * not needed for correctness.
152948b2d828SNeel Natu 	 */
15300f00260cSJohn Baldwin 	if ((vmx_vcpu->cap.proc_ctls & PROCBASED_INT_WINDOW_EXITING) != 0) {
153136736912SNeel Natu 		VCPU_CTR0(vmx->vm, vcpu, "Skip interrupt injection due to "
153236736912SNeel Natu 		    "pending int_window_exiting");
153348b2d828SNeel Natu 		return;
153436736912SNeel Natu 	}
153548b2d828SNeel Natu 
15360775fbb4STycho Nightingale 	if (!extint_pending) {
1537366f6083SPeter Grehan 		/* Ask the local apic for a vector to inject */
15384d1e82a8SNeel Natu 		if (!vlapic_pending_intr(vlapic, &vector))
1539366f6083SPeter Grehan 			return;
1540a026dc3fSTycho Nightingale 
1541a026dc3fSTycho Nightingale 		/*
1542a026dc3fSTycho Nightingale 		 * From the Intel SDM, Volume 3, Section "Maskable
1543a026dc3fSTycho Nightingale 		 * Hardware Interrupts":
1544a026dc3fSTycho Nightingale 		 * - maskable interrupt vectors [16,255] can be delivered
1545a026dc3fSTycho Nightingale 		 *   through the local APIC.
1546a026dc3fSTycho Nightingale 		*/
1547a026dc3fSTycho Nightingale 		KASSERT(vector >= 16 && vector <= 255,
1548a026dc3fSTycho Nightingale 		    ("invalid vector %d from local APIC", vector));
15490775fbb4STycho Nightingale 	} else {
15500775fbb4STycho Nightingale 		/* Ask the legacy pic for a vector to inject */
15510775fbb4STycho Nightingale 		vatpic_pending_intr(vmx->vm, &vector);
1552366f6083SPeter Grehan 
1553a026dc3fSTycho Nightingale 		/*
1554a026dc3fSTycho Nightingale 		 * From the Intel SDM, Volume 3, Section "Maskable
1555a026dc3fSTycho Nightingale 		 * Hardware Interrupts":
1556a026dc3fSTycho Nightingale 		 * - maskable interrupt vectors [0,255] can be delivered
1557a026dc3fSTycho Nightingale 		 *   through the INTR pin.
1558a026dc3fSTycho Nightingale 		 */
1559a026dc3fSTycho Nightingale 		KASSERT(vector >= 0 && vector <= 255,
1560a026dc3fSTycho Nightingale 		    ("invalid vector %d from INTR", vector));
1561a026dc3fSTycho Nightingale 	}
1562366f6083SPeter Grehan 
1563366f6083SPeter Grehan 	/* Check RFLAGS.IF and the interruptibility state of the guest */
15643de83862SNeel Natu 	rflags = vmcs_read(VMCS_GUEST_RFLAGS);
156536736912SNeel Natu 	if ((rflags & PSL_I) == 0) {
156636736912SNeel Natu 		VCPU_CTR2(vmx->vm, vcpu, "Cannot inject vector %d due to "
156736736912SNeel Natu 		    "rflags %#lx", vector, rflags);
1568366f6083SPeter Grehan 		goto cantinject;
156936736912SNeel Natu 	}
1570366f6083SPeter Grehan 
157148b2d828SNeel Natu 	gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
157236736912SNeel Natu 	if (gi & HWINTR_BLOCKING) {
157336736912SNeel Natu 		VCPU_CTR2(vmx->vm, vcpu, "Cannot inject vector %d due to "
157436736912SNeel Natu 		    "Guest Interruptibility-state %#x", vector, gi);
1575366f6083SPeter Grehan 		goto cantinject;
157636736912SNeel Natu 	}
157736736912SNeel Natu 
157836736912SNeel Natu 	info = vmcs_read(VMCS_ENTRY_INTR_INFO);
157936736912SNeel Natu 	if (info & VMCS_INTR_VALID) {
158036736912SNeel Natu 		/*
158136736912SNeel Natu 		 * This is expected and could happen for multiple reasons:
158236736912SNeel Natu 		 * - A vectoring VM-entry was aborted due to astpending
158336736912SNeel Natu 		 * - A VM-exit happened during event injection.
1584dc506506SNeel Natu 		 * - An exception was injected above.
158536736912SNeel Natu 		 * - An NMI was injected above or after "NMI window exiting"
158636736912SNeel Natu 		 */
158736736912SNeel Natu 		VCPU_CTR2(vmx->vm, vcpu, "Cannot inject vector %d due to "
158836736912SNeel Natu 		    "VM-entry intr info %#x", vector, info);
158936736912SNeel Natu 		goto cantinject;
159036736912SNeel Natu 	}
1591366f6083SPeter Grehan 
1592366f6083SPeter Grehan 	/* Inject the interrupt */
1593160471d2SNeel Natu 	info = VMCS_INTR_T_HWINTR | VMCS_INTR_VALID;
1594366f6083SPeter Grehan 	info |= vector;
15953de83862SNeel Natu 	vmcs_write(VMCS_ENTRY_INTR_INFO, info);
1596366f6083SPeter Grehan 
15970775fbb4STycho Nightingale 	if (!extint_pending) {
1598366f6083SPeter Grehan 		/* Update the Local APIC ISR */
1599de5ea6b6SNeel Natu 		vlapic_intr_accepted(vlapic, vector);
16000775fbb4STycho Nightingale 	} else {
16010775fbb4STycho Nightingale 		vm_extint_clear(vmx->vm, vcpu);
16020775fbb4STycho Nightingale 		vatpic_intr_accepted(vmx->vm, vector);
16030775fbb4STycho Nightingale 
16040775fbb4STycho Nightingale 		/*
16050775fbb4STycho Nightingale 		 * After we accepted the current ExtINT the PIC may
16060775fbb4STycho Nightingale 		 * have posted another one.  If that is the case, set
16070775fbb4STycho Nightingale 		 * the Interrupt Window Exiting execution control so
16080775fbb4STycho Nightingale 		 * we can inject that one too.
16090494cb1bSNeel Natu 		 *
16100494cb1bSNeel Natu 		 * Also, interrupt window exiting allows us to inject any
16110494cb1bSNeel Natu 		 * pending APIC vector that was preempted by the ExtINT
16120494cb1bSNeel Natu 		 * as soon as possible. This applies both for the software
16130494cb1bSNeel Natu 		 * emulated vlapic and the hardware assisted virtual APIC.
16140775fbb4STycho Nightingale 		 */
16150775fbb4STycho Nightingale 		vmx_set_int_window_exiting(vmx, vcpu);
16160775fbb4STycho Nightingale 	}
1617366f6083SPeter Grehan 
1618513c8d33SNeel Natu 	VCPU_CTR1(vmx->vm, vcpu, "Injecting hwintr at vector %d", vector);
1619366f6083SPeter Grehan 
1620366f6083SPeter Grehan 	return;
1621366f6083SPeter Grehan 
1622366f6083SPeter Grehan cantinject:
1623366f6083SPeter Grehan 	/*
1624366f6083SPeter Grehan 	 * Set the Interrupt Window Exiting execution control so we can inject
1625366f6083SPeter Grehan 	 * the interrupt as soon as blocking condition goes away.
1626366f6083SPeter Grehan 	 */
1627366f6083SPeter Grehan 	vmx_set_int_window_exiting(vmx, vcpu);
1628366f6083SPeter Grehan }
1629366f6083SPeter Grehan 
1630e5a1d950SNeel Natu /*
1631e5a1d950SNeel Natu  * If the Virtual NMIs execution control is '1' then the logical processor
1632e5a1d950SNeel Natu  * tracks virtual-NMI blocking in the Guest Interruptibility-state field of
1633e5a1d950SNeel Natu  * the VMCS. An IRET instruction in VMX non-root operation will remove any
1634e5a1d950SNeel Natu  * virtual-NMI blocking.
1635e5a1d950SNeel Natu  *
1636e5a1d950SNeel Natu  * This unblocking occurs even if the IRET causes a fault. In this case the
1637e5a1d950SNeel Natu  * hypervisor needs to restore virtual-NMI blocking before resuming the guest.
1638e5a1d950SNeel Natu  */
1639e5a1d950SNeel Natu static void
1640e5a1d950SNeel Natu vmx_restore_nmi_blocking(struct vmx *vmx, int vcpuid)
1641e5a1d950SNeel Natu {
1642e5a1d950SNeel Natu 	uint32_t gi;
1643e5a1d950SNeel Natu 
1644e5a1d950SNeel Natu 	VCPU_CTR0(vmx->vm, vcpuid, "Restore Virtual-NMI blocking");
1645e5a1d950SNeel Natu 	gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
1646e5a1d950SNeel Natu 	gi |= VMCS_INTERRUPTIBILITY_NMI_BLOCKING;
1647e5a1d950SNeel Natu 	vmcs_write(VMCS_GUEST_INTERRUPTIBILITY, gi);
1648e5a1d950SNeel Natu }
1649e5a1d950SNeel Natu 
1650e5a1d950SNeel Natu static void
1651e5a1d950SNeel Natu vmx_clear_nmi_blocking(struct vmx *vmx, int vcpuid)
1652e5a1d950SNeel Natu {
1653e5a1d950SNeel Natu 	uint32_t gi;
1654e5a1d950SNeel Natu 
1655e5a1d950SNeel Natu 	VCPU_CTR0(vmx->vm, vcpuid, "Clear Virtual-NMI blocking");
1656e5a1d950SNeel Natu 	gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
1657e5a1d950SNeel Natu 	gi &= ~VMCS_INTERRUPTIBILITY_NMI_BLOCKING;
1658e5a1d950SNeel Natu 	vmcs_write(VMCS_GUEST_INTERRUPTIBILITY, gi);
1659e5a1d950SNeel Natu }
1660e5a1d950SNeel Natu 
1661091d4532SNeel Natu static void
1662091d4532SNeel Natu vmx_assert_nmi_blocking(struct vmx *vmx, int vcpuid)
1663091d4532SNeel Natu {
16645c272efaSRobert Wing 	uint32_t gi __diagused;
1665091d4532SNeel Natu 
1666091d4532SNeel Natu 	gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
1667091d4532SNeel Natu 	KASSERT(gi & VMCS_INTERRUPTIBILITY_NMI_BLOCKING,
1668091d4532SNeel Natu 	    ("NMI blocking is not in effect %#x", gi));
1669091d4532SNeel Natu }
1670091d4532SNeel Natu 
1671366f6083SPeter Grehan static int
1672a0efd3fbSJohn Baldwin vmx_emulate_xsetbv(struct vmx *vmx, int vcpu, struct vm_exit *vmexit)
1673abb023fbSJohn Baldwin {
1674abb023fbSJohn Baldwin 	struct vmxctx *vmxctx;
1675abb023fbSJohn Baldwin 	uint64_t xcrval;
1676abb023fbSJohn Baldwin 	const struct xsave_limits *limits;
1677abb023fbSJohn Baldwin 
16780f00260cSJohn Baldwin 	vmxctx = &vmx->vcpus[vcpu].ctx;
1679abb023fbSJohn Baldwin 	limits = vmm_get_xsave_limits();
1680abb023fbSJohn Baldwin 
1681a0efd3fbSJohn Baldwin 	/*
1682a0efd3fbSJohn Baldwin 	 * Note that the processor raises a GP# fault on its own if
1683a0efd3fbSJohn Baldwin 	 * xsetbv is executed for CPL != 0, so we do not have to
1684a0efd3fbSJohn Baldwin 	 * emulate that fault here.
1685a0efd3fbSJohn Baldwin 	 */
1686a0efd3fbSJohn Baldwin 
1687a0efd3fbSJohn Baldwin 	/* Only xcr0 is supported. */
1688a0efd3fbSJohn Baldwin 	if (vmxctx->guest_rcx != 0) {
1689dc506506SNeel Natu 		vm_inject_gp(vmx->vm, vcpu);
1690a0efd3fbSJohn Baldwin 		return (HANDLED);
1691a0efd3fbSJohn Baldwin 	}
1692a0efd3fbSJohn Baldwin 
1693a0efd3fbSJohn Baldwin 	/* We only handle xcr0 if both the host and guest have XSAVE enabled. */
1694a0efd3fbSJohn Baldwin 	if (!limits->xsave_enabled || !(vmcs_read(VMCS_GUEST_CR4) & CR4_XSAVE)) {
1695dc506506SNeel Natu 		vm_inject_ud(vmx->vm, vcpu);
1696a0efd3fbSJohn Baldwin 		return (HANDLED);
1697a0efd3fbSJohn Baldwin 	}
1698abb023fbSJohn Baldwin 
1699abb023fbSJohn Baldwin 	xcrval = vmxctx->guest_rdx << 32 | (vmxctx->guest_rax & 0xffffffff);
1700a0efd3fbSJohn Baldwin 	if ((xcrval & ~limits->xcr0_allowed) != 0) {
1701dc506506SNeel Natu 		vm_inject_gp(vmx->vm, vcpu);
1702a0efd3fbSJohn Baldwin 		return (HANDLED);
1703a0efd3fbSJohn Baldwin 	}
1704abb023fbSJohn Baldwin 
1705a0efd3fbSJohn Baldwin 	if (!(xcrval & XFEATURE_ENABLED_X87)) {
1706dc506506SNeel Natu 		vm_inject_gp(vmx->vm, vcpu);
1707a0efd3fbSJohn Baldwin 		return (HANDLED);
1708a0efd3fbSJohn Baldwin 	}
1709abb023fbSJohn Baldwin 
171044a68c4eSJohn Baldwin 	/* AVX (YMM_Hi128) requires SSE. */
171144a68c4eSJohn Baldwin 	if (xcrval & XFEATURE_ENABLED_AVX &&
171244a68c4eSJohn Baldwin 	    (xcrval & XFEATURE_AVX) != XFEATURE_AVX) {
171344a68c4eSJohn Baldwin 		vm_inject_gp(vmx->vm, vcpu);
171444a68c4eSJohn Baldwin 		return (HANDLED);
171544a68c4eSJohn Baldwin 	}
171644a68c4eSJohn Baldwin 
171744a68c4eSJohn Baldwin 	/*
171844a68c4eSJohn Baldwin 	 * AVX512 requires base AVX (YMM_Hi128) as well as OpMask,
171944a68c4eSJohn Baldwin 	 * ZMM_Hi256, and Hi16_ZMM.
172044a68c4eSJohn Baldwin 	 */
172144a68c4eSJohn Baldwin 	if (xcrval & XFEATURE_AVX512 &&
172244a68c4eSJohn Baldwin 	    (xcrval & (XFEATURE_AVX512 | XFEATURE_AVX)) !=
172344a68c4eSJohn Baldwin 	    (XFEATURE_AVX512 | XFEATURE_AVX)) {
172444a68c4eSJohn Baldwin 		vm_inject_gp(vmx->vm, vcpu);
172544a68c4eSJohn Baldwin 		return (HANDLED);
172644a68c4eSJohn Baldwin 	}
172744a68c4eSJohn Baldwin 
172844a68c4eSJohn Baldwin 	/*
172944a68c4eSJohn Baldwin 	 * Intel MPX requires both bound register state flags to be
173044a68c4eSJohn Baldwin 	 * set.
173144a68c4eSJohn Baldwin 	 */
173244a68c4eSJohn Baldwin 	if (((xcrval & XFEATURE_ENABLED_BNDREGS) != 0) !=
173344a68c4eSJohn Baldwin 	    ((xcrval & XFEATURE_ENABLED_BNDCSR) != 0)) {
1734dc506506SNeel Natu 		vm_inject_gp(vmx->vm, vcpu);
1735a0efd3fbSJohn Baldwin 		return (HANDLED);
1736a0efd3fbSJohn Baldwin 	}
1737abb023fbSJohn Baldwin 
1738abb023fbSJohn Baldwin 	/*
1739abb023fbSJohn Baldwin 	 * This runs "inside" vmrun() with the guest's FPU state, so
1740abb023fbSJohn Baldwin 	 * modifying xcr0 directly modifies the guest's xcr0, not the
1741abb023fbSJohn Baldwin 	 * host's.
1742abb023fbSJohn Baldwin 	 */
1743abb023fbSJohn Baldwin 	load_xcr(0, xcrval);
1744abb023fbSJohn Baldwin 	return (HANDLED);
1745abb023fbSJohn Baldwin }
1746abb023fbSJohn Baldwin 
1747594db002STycho Nightingale static uint64_t
1748594db002STycho Nightingale vmx_get_guest_reg(struct vmx *vmx, int vcpu, int ident)
1749366f6083SPeter Grehan {
1750366f6083SPeter Grehan 	const struct vmxctx *vmxctx;
1751366f6083SPeter Grehan 
17520f00260cSJohn Baldwin 	vmxctx = &vmx->vcpus[vcpu].ctx;
1753594db002STycho Nightingale 
1754594db002STycho Nightingale 	switch (ident) {
1755594db002STycho Nightingale 	case 0:
1756594db002STycho Nightingale 		return (vmxctx->guest_rax);
1757594db002STycho Nightingale 	case 1:
1758594db002STycho Nightingale 		return (vmxctx->guest_rcx);
1759594db002STycho Nightingale 	case 2:
1760594db002STycho Nightingale 		return (vmxctx->guest_rdx);
1761594db002STycho Nightingale 	case 3:
1762594db002STycho Nightingale 		return (vmxctx->guest_rbx);
1763594db002STycho Nightingale 	case 4:
1764594db002STycho Nightingale 		return (vmcs_read(VMCS_GUEST_RSP));
1765594db002STycho Nightingale 	case 5:
1766594db002STycho Nightingale 		return (vmxctx->guest_rbp);
1767594db002STycho Nightingale 	case 6:
1768594db002STycho Nightingale 		return (vmxctx->guest_rsi);
1769594db002STycho Nightingale 	case 7:
1770594db002STycho Nightingale 		return (vmxctx->guest_rdi);
1771594db002STycho Nightingale 	case 8:
1772594db002STycho Nightingale 		return (vmxctx->guest_r8);
1773594db002STycho Nightingale 	case 9:
1774594db002STycho Nightingale 		return (vmxctx->guest_r9);
1775594db002STycho Nightingale 	case 10:
1776594db002STycho Nightingale 		return (vmxctx->guest_r10);
1777594db002STycho Nightingale 	case 11:
1778594db002STycho Nightingale 		return (vmxctx->guest_r11);
1779594db002STycho Nightingale 	case 12:
1780594db002STycho Nightingale 		return (vmxctx->guest_r12);
1781594db002STycho Nightingale 	case 13:
1782594db002STycho Nightingale 		return (vmxctx->guest_r13);
1783594db002STycho Nightingale 	case 14:
1784594db002STycho Nightingale 		return (vmxctx->guest_r14);
1785594db002STycho Nightingale 	case 15:
1786594db002STycho Nightingale 		return (vmxctx->guest_r15);
1787594db002STycho Nightingale 	default:
1788594db002STycho Nightingale 		panic("invalid vmx register %d", ident);
1789594db002STycho Nightingale 	}
1790594db002STycho Nightingale }
1791594db002STycho Nightingale 
1792594db002STycho Nightingale static void
1793594db002STycho Nightingale vmx_set_guest_reg(struct vmx *vmx, int vcpu, int ident, uint64_t regval)
1794594db002STycho Nightingale {
1795594db002STycho Nightingale 	struct vmxctx *vmxctx;
1796594db002STycho Nightingale 
17970f00260cSJohn Baldwin 	vmxctx = &vmx->vcpus[vcpu].ctx;
1798594db002STycho Nightingale 
1799594db002STycho Nightingale 	switch (ident) {
1800594db002STycho Nightingale 	case 0:
1801594db002STycho Nightingale 		vmxctx->guest_rax = regval;
1802594db002STycho Nightingale 		break;
1803594db002STycho Nightingale 	case 1:
1804594db002STycho Nightingale 		vmxctx->guest_rcx = regval;
1805594db002STycho Nightingale 		break;
1806594db002STycho Nightingale 	case 2:
1807594db002STycho Nightingale 		vmxctx->guest_rdx = regval;
1808594db002STycho Nightingale 		break;
1809594db002STycho Nightingale 	case 3:
1810594db002STycho Nightingale 		vmxctx->guest_rbx = regval;
1811594db002STycho Nightingale 		break;
1812594db002STycho Nightingale 	case 4:
1813594db002STycho Nightingale 		vmcs_write(VMCS_GUEST_RSP, regval);
1814594db002STycho Nightingale 		break;
1815594db002STycho Nightingale 	case 5:
1816594db002STycho Nightingale 		vmxctx->guest_rbp = regval;
1817594db002STycho Nightingale 		break;
1818594db002STycho Nightingale 	case 6:
1819594db002STycho Nightingale 		vmxctx->guest_rsi = regval;
1820594db002STycho Nightingale 		break;
1821594db002STycho Nightingale 	case 7:
1822594db002STycho Nightingale 		vmxctx->guest_rdi = regval;
1823594db002STycho Nightingale 		break;
1824594db002STycho Nightingale 	case 8:
1825594db002STycho Nightingale 		vmxctx->guest_r8 = regval;
1826594db002STycho Nightingale 		break;
1827594db002STycho Nightingale 	case 9:
1828594db002STycho Nightingale 		vmxctx->guest_r9 = regval;
1829594db002STycho Nightingale 		break;
1830594db002STycho Nightingale 	case 10:
1831594db002STycho Nightingale 		vmxctx->guest_r10 = regval;
1832594db002STycho Nightingale 		break;
1833594db002STycho Nightingale 	case 11:
1834594db002STycho Nightingale 		vmxctx->guest_r11 = regval;
1835594db002STycho Nightingale 		break;
1836594db002STycho Nightingale 	case 12:
1837594db002STycho Nightingale 		vmxctx->guest_r12 = regval;
1838594db002STycho Nightingale 		break;
1839594db002STycho Nightingale 	case 13:
1840594db002STycho Nightingale 		vmxctx->guest_r13 = regval;
1841594db002STycho Nightingale 		break;
1842594db002STycho Nightingale 	case 14:
1843594db002STycho Nightingale 		vmxctx->guest_r14 = regval;
1844594db002STycho Nightingale 		break;
1845594db002STycho Nightingale 	case 15:
1846594db002STycho Nightingale 		vmxctx->guest_r15 = regval;
1847594db002STycho Nightingale 		break;
1848594db002STycho Nightingale 	default:
1849594db002STycho Nightingale 		panic("invalid vmx register %d", ident);
1850594db002STycho Nightingale 	}
1851594db002STycho Nightingale }
1852594db002STycho Nightingale 
1853594db002STycho Nightingale static int
1854594db002STycho Nightingale vmx_emulate_cr0_access(struct vmx *vmx, int vcpu, uint64_t exitqual)
1855594db002STycho Nightingale {
1856594db002STycho Nightingale 	uint64_t crval, regval;
1857594db002STycho Nightingale 
1858594db002STycho Nightingale 	/* We only handle mov to %cr0 at this time */
185939c21c2dSNeel Natu 	if ((exitqual & 0xf0) != 0x00)
186039c21c2dSNeel Natu 		return (UNHANDLED);
186139c21c2dSNeel Natu 
1862594db002STycho Nightingale 	regval = vmx_get_guest_reg(vmx, vcpu, (exitqual >> 8) & 0xf);
1863366f6083SPeter Grehan 
1864594db002STycho Nightingale 	vmcs_write(VMCS_CR0_SHADOW, regval);
1865366f6083SPeter Grehan 
1866594db002STycho Nightingale 	crval = regval | cr0_ones_mask;
1867594db002STycho Nightingale 	crval &= ~cr0_zeros_mask;
1868594db002STycho Nightingale 	vmcs_write(VMCS_GUEST_CR0, crval);
1869366f6083SPeter Grehan 
1870594db002STycho Nightingale 	if (regval & CR0_PG) {
187180a902efSPeter Grehan 		uint64_t efer, entry_ctls;
187280a902efSPeter Grehan 
187380a902efSPeter Grehan 		/*
187480a902efSPeter Grehan 		 * If CR0.PG is 1 and EFER.LME is 1 then EFER.LMA and
187580a902efSPeter Grehan 		 * the "IA-32e mode guest" bit in VM-entry control must be
187680a902efSPeter Grehan 		 * equal.
187780a902efSPeter Grehan 		 */
18783de83862SNeel Natu 		efer = vmcs_read(VMCS_GUEST_IA32_EFER);
187980a902efSPeter Grehan 		if (efer & EFER_LME) {
188080a902efSPeter Grehan 			efer |= EFER_LMA;
18813de83862SNeel Natu 			vmcs_write(VMCS_GUEST_IA32_EFER, efer);
18823de83862SNeel Natu 			entry_ctls = vmcs_read(VMCS_ENTRY_CTLS);
188380a902efSPeter Grehan 			entry_ctls |= VM_ENTRY_GUEST_LMA;
18843de83862SNeel Natu 			vmcs_write(VMCS_ENTRY_CTLS, entry_ctls);
188580a902efSPeter Grehan 		}
188680a902efSPeter Grehan 	}
188780a902efSPeter Grehan 
1888366f6083SPeter Grehan 	return (HANDLED);
1889366f6083SPeter Grehan }
1890366f6083SPeter Grehan 
1891594db002STycho Nightingale static int
1892594db002STycho Nightingale vmx_emulate_cr4_access(struct vmx *vmx, int vcpu, uint64_t exitqual)
1893594db002STycho Nightingale {
1894594db002STycho Nightingale 	uint64_t crval, regval;
1895594db002STycho Nightingale 
1896594db002STycho Nightingale 	/* We only handle mov to %cr4 at this time */
1897594db002STycho Nightingale 	if ((exitqual & 0xf0) != 0x00)
1898594db002STycho Nightingale 		return (UNHANDLED);
1899594db002STycho Nightingale 
1900594db002STycho Nightingale 	regval = vmx_get_guest_reg(vmx, vcpu, (exitqual >> 8) & 0xf);
1901594db002STycho Nightingale 
1902594db002STycho Nightingale 	vmcs_write(VMCS_CR4_SHADOW, regval);
1903594db002STycho Nightingale 
1904594db002STycho Nightingale 	crval = regval | cr4_ones_mask;
1905594db002STycho Nightingale 	crval &= ~cr4_zeros_mask;
1906594db002STycho Nightingale 	vmcs_write(VMCS_GUEST_CR4, crval);
1907594db002STycho Nightingale 
1908594db002STycho Nightingale 	return (HANDLED);
1909594db002STycho Nightingale }
1910594db002STycho Nightingale 
1911594db002STycho Nightingale static int
1912594db002STycho Nightingale vmx_emulate_cr8_access(struct vmx *vmx, int vcpu, uint64_t exitqual)
1913594db002STycho Nightingale {
1914051f2bd1SNeel Natu 	struct vlapic *vlapic;
1915051f2bd1SNeel Natu 	uint64_t cr8;
1916051f2bd1SNeel Natu 	int regnum;
1917594db002STycho Nightingale 
1918594db002STycho Nightingale 	/* We only handle mov %cr8 to/from a register at this time. */
1919594db002STycho Nightingale 	if ((exitqual & 0xe0) != 0x00) {
1920594db002STycho Nightingale 		return (UNHANDLED);
1921594db002STycho Nightingale 	}
1922594db002STycho Nightingale 
1923051f2bd1SNeel Natu 	vlapic = vm_lapic(vmx->vm, vcpu);
1924051f2bd1SNeel Natu 	regnum = (exitqual >> 8) & 0xf;
1925594db002STycho Nightingale 	if (exitqual & 0x10) {
1926051f2bd1SNeel Natu 		cr8 = vlapic_get_cr8(vlapic);
1927051f2bd1SNeel Natu 		vmx_set_guest_reg(vmx, vcpu, regnum, cr8);
1928594db002STycho Nightingale 	} else {
1929051f2bd1SNeel Natu 		cr8 = vmx_get_guest_reg(vmx, vcpu, regnum);
1930051f2bd1SNeel Natu 		vlapic_set_cr8(vlapic, cr8);
1931594db002STycho Nightingale 	}
1932594db002STycho Nightingale 
1933594db002STycho Nightingale 	return (HANDLED);
1934594db002STycho Nightingale }
1935594db002STycho Nightingale 
1936e4c8a13dSNeel Natu /*
1937e4c8a13dSNeel Natu  * From section "Guest Register State" in the Intel SDM: CPL = SS.DPL
1938e4c8a13dSNeel Natu  */
1939e4c8a13dSNeel Natu static int
1940e4c8a13dSNeel Natu vmx_cpl(void)
1941e4c8a13dSNeel Natu {
1942e4c8a13dSNeel Natu 	uint32_t ssar;
1943e4c8a13dSNeel Natu 
1944e4c8a13dSNeel Natu 	ssar = vmcs_read(VMCS_GUEST_SS_ACCESS_RIGHTS);
1945e4c8a13dSNeel Natu 	return ((ssar >> 5) & 0x3);
1946e4c8a13dSNeel Natu }
1947e4c8a13dSNeel Natu 
1948e813a873SNeel Natu static enum vm_cpu_mode
194900f3efe1SJohn Baldwin vmx_cpu_mode(void)
195000f3efe1SJohn Baldwin {
1951b301b9e2SNeel Natu 	uint32_t csar;
195200f3efe1SJohn Baldwin 
1953b301b9e2SNeel Natu 	if (vmcs_read(VMCS_GUEST_IA32_EFER) & EFER_LMA) {
1954b301b9e2SNeel Natu 		csar = vmcs_read(VMCS_GUEST_CS_ACCESS_RIGHTS);
1955b301b9e2SNeel Natu 		if (csar & 0x2000)
1956b301b9e2SNeel Natu 			return (CPU_MODE_64BIT);	/* CS.L = 1 */
195700f3efe1SJohn Baldwin 		else
195800f3efe1SJohn Baldwin 			return (CPU_MODE_COMPATIBILITY);
1959b301b9e2SNeel Natu 	} else if (vmcs_read(VMCS_GUEST_CR0) & CR0_PE) {
1960b301b9e2SNeel Natu 		return (CPU_MODE_PROTECTED);
1961b301b9e2SNeel Natu 	} else {
1962b301b9e2SNeel Natu 		return (CPU_MODE_REAL);
1963b301b9e2SNeel Natu 	}
196400f3efe1SJohn Baldwin }
196500f3efe1SJohn Baldwin 
1966e813a873SNeel Natu static enum vm_paging_mode
196700f3efe1SJohn Baldwin vmx_paging_mode(void)
196800f3efe1SJohn Baldwin {
1969f3eb12e4SKonstantin Belousov 	uint64_t cr4;
197000f3efe1SJohn Baldwin 
197100f3efe1SJohn Baldwin 	if (!(vmcs_read(VMCS_GUEST_CR0) & CR0_PG))
197200f3efe1SJohn Baldwin 		return (PAGING_MODE_FLAT);
1973f3eb12e4SKonstantin Belousov 	cr4 = vmcs_read(VMCS_GUEST_CR4);
1974f3eb12e4SKonstantin Belousov 	if (!(cr4 & CR4_PAE))
197500f3efe1SJohn Baldwin 		return (PAGING_MODE_32);
1976f3eb12e4SKonstantin Belousov 	if (vmcs_read(VMCS_GUEST_IA32_EFER) & EFER_LME) {
1977f3eb12e4SKonstantin Belousov 		if (!(cr4 & CR4_LA57))
197800f3efe1SJohn Baldwin 			return (PAGING_MODE_64);
1979f3eb12e4SKonstantin Belousov 		return (PAGING_MODE_64_LA57);
1980f3eb12e4SKonstantin Belousov 	} else
198100f3efe1SJohn Baldwin 		return (PAGING_MODE_PAE);
198200f3efe1SJohn Baldwin }
198300f3efe1SJohn Baldwin 
1984d17b5104SNeel Natu static uint64_t
1985d17b5104SNeel Natu inout_str_index(struct vmx *vmx, int vcpuid, int in)
1986d17b5104SNeel Natu {
1987d17b5104SNeel Natu 	uint64_t val;
19885c272efaSRobert Wing 	int error __diagused;
1989d17b5104SNeel Natu 	enum vm_reg_name reg;
1990d17b5104SNeel Natu 
1991d17b5104SNeel Natu 	reg = in ? VM_REG_GUEST_RDI : VM_REG_GUEST_RSI;
1992d17b5104SNeel Natu 	error = vmx_getreg(vmx, vcpuid, reg, &val);
1993d17b5104SNeel Natu 	KASSERT(error == 0, ("%s: vmx_getreg error %d", __func__, error));
1994d17b5104SNeel Natu 	return (val);
1995d17b5104SNeel Natu }
1996d17b5104SNeel Natu 
1997d17b5104SNeel Natu static uint64_t
1998d17b5104SNeel Natu inout_str_count(struct vmx *vmx, int vcpuid, int rep)
1999d17b5104SNeel Natu {
2000d17b5104SNeel Natu 	uint64_t val;
20015c272efaSRobert Wing 	int error __diagused;
2002d17b5104SNeel Natu 
2003d17b5104SNeel Natu 	if (rep) {
2004d17b5104SNeel Natu 		error = vmx_getreg(vmx, vcpuid, VM_REG_GUEST_RCX, &val);
2005d17b5104SNeel Natu 		KASSERT(!error, ("%s: vmx_getreg error %d", __func__, error));
2006d17b5104SNeel Natu 	} else {
2007d17b5104SNeel Natu 		val = 1;
2008d17b5104SNeel Natu 	}
2009d17b5104SNeel Natu 	return (val);
2010d17b5104SNeel Natu }
2011d17b5104SNeel Natu 
2012d17b5104SNeel Natu static int
2013d17b5104SNeel Natu inout_str_addrsize(uint32_t inst_info)
2014d17b5104SNeel Natu {
2015d17b5104SNeel Natu 	uint32_t size;
2016d17b5104SNeel Natu 
2017d17b5104SNeel Natu 	size = (inst_info >> 7) & 0x7;
2018d17b5104SNeel Natu 	switch (size) {
2019d17b5104SNeel Natu 	case 0:
2020d17b5104SNeel Natu 		return (2);	/* 16 bit */
2021d17b5104SNeel Natu 	case 1:
2022d17b5104SNeel Natu 		return (4);	/* 32 bit */
2023d17b5104SNeel Natu 	case 2:
2024d17b5104SNeel Natu 		return (8);	/* 64 bit */
2025d17b5104SNeel Natu 	default:
2026d17b5104SNeel Natu 		panic("%s: invalid size encoding %d", __func__, size);
2027d17b5104SNeel Natu 	}
2028d17b5104SNeel Natu }
2029d17b5104SNeel Natu 
2030d17b5104SNeel Natu static void
2031d17b5104SNeel Natu inout_str_seginfo(struct vmx *vmx, int vcpuid, uint32_t inst_info, int in,
2032d17b5104SNeel Natu     struct vm_inout_str *vis)
2033d17b5104SNeel Natu {
20345c272efaSRobert Wing 	int error __diagused, s;
2035d17b5104SNeel Natu 
2036d17b5104SNeel Natu 	if (in) {
2037d17b5104SNeel Natu 		vis->seg_name = VM_REG_GUEST_ES;
2038d17b5104SNeel Natu 	} else {
2039d17b5104SNeel Natu 		s = (inst_info >> 15) & 0x7;
2040d17b5104SNeel Natu 		vis->seg_name = vm_segment_name(s);
2041d17b5104SNeel Natu 	}
2042d17b5104SNeel Natu 
2043d17b5104SNeel Natu 	error = vmx_getdesc(vmx, vcpuid, vis->seg_name, &vis->seg_desc);
2044d17b5104SNeel Natu 	KASSERT(error == 0, ("%s: vmx_getdesc error %d", __func__, error));
2045d17b5104SNeel Natu }
2046d17b5104SNeel Natu 
2047e4c8a13dSNeel Natu static void
2048e813a873SNeel Natu vmx_paging_info(struct vm_guest_paging *paging)
2049e813a873SNeel Natu {
2050e813a873SNeel Natu 	paging->cr3 = vmcs_guest_cr3();
2051e813a873SNeel Natu 	paging->cpl = vmx_cpl();
2052e813a873SNeel Natu 	paging->cpu_mode = vmx_cpu_mode();
2053e813a873SNeel Natu 	paging->paging_mode = vmx_paging_mode();
2054e813a873SNeel Natu }
2055e813a873SNeel Natu 
2056e813a873SNeel Natu static void
2057e4c8a13dSNeel Natu vmexit_inst_emul(struct vm_exit *vmexit, uint64_t gpa, uint64_t gla)
2058e4c8a13dSNeel Natu {
2059f7a9f178SNeel Natu 	struct vm_guest_paging *paging;
2060f7a9f178SNeel Natu 	uint32_t csar;
2061f7a9f178SNeel Natu 
2062f7a9f178SNeel Natu 	paging = &vmexit->u.inst_emul.paging;
2063f7a9f178SNeel Natu 
2064e4c8a13dSNeel Natu 	vmexit->exitcode = VM_EXITCODE_INST_EMUL;
20651c73ea3eSNeel Natu 	vmexit->inst_length = 0;
2066e4c8a13dSNeel Natu 	vmexit->u.inst_emul.gpa = gpa;
2067e4c8a13dSNeel Natu 	vmexit->u.inst_emul.gla = gla;
2068f7a9f178SNeel Natu 	vmx_paging_info(paging);
2069f7a9f178SNeel Natu 	switch (paging->cpu_mode) {
2070e4f605eeSTycho Nightingale 	case CPU_MODE_REAL:
2071e4f605eeSTycho Nightingale 		vmexit->u.inst_emul.cs_base = vmcs_read(VMCS_GUEST_CS_BASE);
2072e4f605eeSTycho Nightingale 		vmexit->u.inst_emul.cs_d = 0;
2073e4f605eeSTycho Nightingale 		break;
2074f7a9f178SNeel Natu 	case CPU_MODE_PROTECTED:
2075f7a9f178SNeel Natu 	case CPU_MODE_COMPATIBILITY:
2076e4f605eeSTycho Nightingale 		vmexit->u.inst_emul.cs_base = vmcs_read(VMCS_GUEST_CS_BASE);
2077f7a9f178SNeel Natu 		csar = vmcs_read(VMCS_GUEST_CS_ACCESS_RIGHTS);
2078f7a9f178SNeel Natu 		vmexit->u.inst_emul.cs_d = SEG_DESC_DEF32(csar);
2079f7a9f178SNeel Natu 		break;
2080f7a9f178SNeel Natu 	default:
2081e4f605eeSTycho Nightingale 		vmexit->u.inst_emul.cs_base = 0;
2082f7a9f178SNeel Natu 		vmexit->u.inst_emul.cs_d = 0;
2083f7a9f178SNeel Natu 		break;
2084f7a9f178SNeel Natu 	}
2085c2a875f9SNeel Natu 	vie_init(&vmexit->u.inst_emul.vie, NULL, 0);
2086e4c8a13dSNeel Natu }
2087e4c8a13dSNeel Natu 
2088366f6083SPeter Grehan static int
2089318224bbSNeel Natu ept_fault_type(uint64_t ept_qual)
2090a2da7af6SNeel Natu {
2091318224bbSNeel Natu 	int fault_type;
2092a2da7af6SNeel Natu 
2093318224bbSNeel Natu 	if (ept_qual & EPT_VIOLATION_DATA_WRITE)
2094318224bbSNeel Natu 		fault_type = VM_PROT_WRITE;
2095318224bbSNeel Natu 	else if (ept_qual & EPT_VIOLATION_INST_FETCH)
2096318224bbSNeel Natu 		fault_type = VM_PROT_EXECUTE;
2097318224bbSNeel Natu 	else
2098318224bbSNeel Natu 		fault_type= VM_PROT_READ;
2099318224bbSNeel Natu 
2100318224bbSNeel Natu 	return (fault_type);
2101318224bbSNeel Natu }
2102318224bbSNeel Natu 
2103490d56c5SEd Maste static bool
2104318224bbSNeel Natu ept_emulation_fault(uint64_t ept_qual)
2105318224bbSNeel Natu {
2106318224bbSNeel Natu 	int read, write;
2107318224bbSNeel Natu 
2108318224bbSNeel Natu 	/* EPT fault on an instruction fetch doesn't make sense here */
2109a2da7af6SNeel Natu 	if (ept_qual & EPT_VIOLATION_INST_FETCH)
2110490d56c5SEd Maste 		return (false);
2111a2da7af6SNeel Natu 
2112318224bbSNeel Natu 	/* EPT fault must be a read fault or a write fault */
2113a2da7af6SNeel Natu 	read = ept_qual & EPT_VIOLATION_DATA_READ ? 1 : 0;
2114a2da7af6SNeel Natu 	write = ept_qual & EPT_VIOLATION_DATA_WRITE ? 1 : 0;
21153b2b0011SPeter Grehan 	if ((read | write) == 0)
2116490d56c5SEd Maste 		return (false);
2117a2da7af6SNeel Natu 
2118a2da7af6SNeel Natu 	/*
21193b2b0011SPeter Grehan 	 * The EPT violation must have been caused by accessing a
21203b2b0011SPeter Grehan 	 * guest-physical address that is a translation of a guest-linear
21213b2b0011SPeter Grehan 	 * address.
2122a2da7af6SNeel Natu 	 */
2123a2da7af6SNeel Natu 	if ((ept_qual & EPT_VIOLATION_GLA_VALID) == 0 ||
2124a2da7af6SNeel Natu 	    (ept_qual & EPT_VIOLATION_XLAT_VALID) == 0) {
2125490d56c5SEd Maste 		return (false);
2126a2da7af6SNeel Natu 	}
2127a2da7af6SNeel Natu 
2128490d56c5SEd Maste 	return (true);
2129a2da7af6SNeel Natu }
2130a2da7af6SNeel Natu 
2131159dd56fSNeel Natu static __inline int
2132159dd56fSNeel Natu apic_access_virtualization(struct vmx *vmx, int vcpuid)
2133159dd56fSNeel Natu {
2134159dd56fSNeel Natu 	uint32_t proc_ctls2;
2135159dd56fSNeel Natu 
21360f00260cSJohn Baldwin 	proc_ctls2 = vmx->vcpus[vcpuid].cap.proc_ctls2;
2137159dd56fSNeel Natu 	return ((proc_ctls2 & PROCBASED2_VIRTUALIZE_APIC_ACCESSES) ? 1 : 0);
2138159dd56fSNeel Natu }
2139159dd56fSNeel Natu 
2140159dd56fSNeel Natu static __inline int
2141159dd56fSNeel Natu x2apic_virtualization(struct vmx *vmx, int vcpuid)
2142159dd56fSNeel Natu {
2143159dd56fSNeel Natu 	uint32_t proc_ctls2;
2144159dd56fSNeel Natu 
21450f00260cSJohn Baldwin 	proc_ctls2 = vmx->vcpus[vcpuid].cap.proc_ctls2;
2146159dd56fSNeel Natu 	return ((proc_ctls2 & PROCBASED2_VIRTUALIZE_X2APIC_MODE) ? 1 : 0);
2147159dd56fSNeel Natu }
2148159dd56fSNeel Natu 
2149a2da7af6SNeel Natu static int
2150159dd56fSNeel Natu vmx_handle_apic_write(struct vmx *vmx, int vcpuid, struct vlapic *vlapic,
2151159dd56fSNeel Natu     uint64_t qual)
215288c4b8d1SNeel Natu {
215388c4b8d1SNeel Natu 	int error, handled, offset;
2154159dd56fSNeel Natu 	uint32_t *apic_regs, vector;
215588c4b8d1SNeel Natu 	bool retu;
215688c4b8d1SNeel Natu 
2157a0efd3fbSJohn Baldwin 	handled = HANDLED;
215888c4b8d1SNeel Natu 	offset = APIC_WRITE_OFFSET(qual);
2159159dd56fSNeel Natu 
2160159dd56fSNeel Natu 	if (!apic_access_virtualization(vmx, vcpuid)) {
2161159dd56fSNeel Natu 		/*
2162159dd56fSNeel Natu 		 * In general there should not be any APIC write VM-exits
2163159dd56fSNeel Natu 		 * unless APIC-access virtualization is enabled.
2164159dd56fSNeel Natu 		 *
2165159dd56fSNeel Natu 		 * However self-IPI virtualization can legitimately trigger
2166159dd56fSNeel Natu 		 * an APIC-write VM-exit so treat it specially.
2167159dd56fSNeel Natu 		 */
2168159dd56fSNeel Natu 		if (x2apic_virtualization(vmx, vcpuid) &&
2169159dd56fSNeel Natu 		    offset == APIC_OFFSET_SELF_IPI) {
2170159dd56fSNeel Natu 			apic_regs = (uint32_t *)(vlapic->apic_page);
2171159dd56fSNeel Natu 			vector = apic_regs[APIC_OFFSET_SELF_IPI / 4];
2172159dd56fSNeel Natu 			vlapic_self_ipi_handler(vlapic, vector);
2173159dd56fSNeel Natu 			return (HANDLED);
2174159dd56fSNeel Natu 		} else
2175159dd56fSNeel Natu 			return (UNHANDLED);
2176159dd56fSNeel Natu 	}
2177159dd56fSNeel Natu 
217888c4b8d1SNeel Natu 	switch (offset) {
217988c4b8d1SNeel Natu 	case APIC_OFFSET_ID:
218088c4b8d1SNeel Natu 		vlapic_id_write_handler(vlapic);
218188c4b8d1SNeel Natu 		break;
218288c4b8d1SNeel Natu 	case APIC_OFFSET_LDR:
218388c4b8d1SNeel Natu 		vlapic_ldr_write_handler(vlapic);
218488c4b8d1SNeel Natu 		break;
218588c4b8d1SNeel Natu 	case APIC_OFFSET_DFR:
218688c4b8d1SNeel Natu 		vlapic_dfr_write_handler(vlapic);
218788c4b8d1SNeel Natu 		break;
218888c4b8d1SNeel Natu 	case APIC_OFFSET_SVR:
218988c4b8d1SNeel Natu 		vlapic_svr_write_handler(vlapic);
219088c4b8d1SNeel Natu 		break;
219188c4b8d1SNeel Natu 	case APIC_OFFSET_ESR:
219288c4b8d1SNeel Natu 		vlapic_esr_write_handler(vlapic);
219388c4b8d1SNeel Natu 		break;
219488c4b8d1SNeel Natu 	case APIC_OFFSET_ICR_LOW:
219588c4b8d1SNeel Natu 		retu = false;
219688c4b8d1SNeel Natu 		error = vlapic_icrlo_write_handler(vlapic, &retu);
219788c4b8d1SNeel Natu 		if (error != 0 || retu)
2198a0efd3fbSJohn Baldwin 			handled = UNHANDLED;
219988c4b8d1SNeel Natu 		break;
220088c4b8d1SNeel Natu 	case APIC_OFFSET_CMCI_LVT:
220188c4b8d1SNeel Natu 	case APIC_OFFSET_TIMER_LVT ... APIC_OFFSET_ERROR_LVT:
220288c4b8d1SNeel Natu 		vlapic_lvt_write_handler(vlapic, offset);
220388c4b8d1SNeel Natu 		break;
220488c4b8d1SNeel Natu 	case APIC_OFFSET_TIMER_ICR:
220588c4b8d1SNeel Natu 		vlapic_icrtmr_write_handler(vlapic);
220688c4b8d1SNeel Natu 		break;
220788c4b8d1SNeel Natu 	case APIC_OFFSET_TIMER_DCR:
220888c4b8d1SNeel Natu 		vlapic_dcr_write_handler(vlapic);
220988c4b8d1SNeel Natu 		break;
221088c4b8d1SNeel Natu 	default:
2211a0efd3fbSJohn Baldwin 		handled = UNHANDLED;
221288c4b8d1SNeel Natu 		break;
221388c4b8d1SNeel Natu 	}
221488c4b8d1SNeel Natu 	return (handled);
221588c4b8d1SNeel Natu }
221688c4b8d1SNeel Natu 
221788c4b8d1SNeel Natu static bool
2218159dd56fSNeel Natu apic_access_fault(struct vmx *vmx, int vcpuid, uint64_t gpa)
221988c4b8d1SNeel Natu {
222088c4b8d1SNeel Natu 
2221159dd56fSNeel Natu 	if (apic_access_virtualization(vmx, vcpuid) &&
222288c4b8d1SNeel Natu 	    (gpa >= DEFAULT_APIC_BASE && gpa < DEFAULT_APIC_BASE + PAGE_SIZE))
222388c4b8d1SNeel Natu 		return (true);
222488c4b8d1SNeel Natu 	else
222588c4b8d1SNeel Natu 		return (false);
222688c4b8d1SNeel Natu }
222788c4b8d1SNeel Natu 
222888c4b8d1SNeel Natu static int
222988c4b8d1SNeel Natu vmx_handle_apic_access(struct vmx *vmx, int vcpuid, struct vm_exit *vmexit)
223088c4b8d1SNeel Natu {
223188c4b8d1SNeel Natu 	uint64_t qual;
223288c4b8d1SNeel Natu 	int access_type, offset, allowed;
223388c4b8d1SNeel Natu 
2234159dd56fSNeel Natu 	if (!apic_access_virtualization(vmx, vcpuid))
223588c4b8d1SNeel Natu 		return (UNHANDLED);
223688c4b8d1SNeel Natu 
223788c4b8d1SNeel Natu 	qual = vmexit->u.vmx.exit_qualification;
223888c4b8d1SNeel Natu 	access_type = APIC_ACCESS_TYPE(qual);
223988c4b8d1SNeel Natu 	offset = APIC_ACCESS_OFFSET(qual);
224088c4b8d1SNeel Natu 
224188c4b8d1SNeel Natu 	allowed = 0;
224288c4b8d1SNeel Natu 	if (access_type == 0) {
224388c4b8d1SNeel Natu 		/*
224488c4b8d1SNeel Natu 		 * Read data access to the following registers is expected.
224588c4b8d1SNeel Natu 		 */
224688c4b8d1SNeel Natu 		switch (offset) {
224788c4b8d1SNeel Natu 		case APIC_OFFSET_APR:
224888c4b8d1SNeel Natu 		case APIC_OFFSET_PPR:
224988c4b8d1SNeel Natu 		case APIC_OFFSET_RRR:
225088c4b8d1SNeel Natu 		case APIC_OFFSET_CMCI_LVT:
225188c4b8d1SNeel Natu 		case APIC_OFFSET_TIMER_CCR:
225288c4b8d1SNeel Natu 			allowed = 1;
225388c4b8d1SNeel Natu 			break;
225488c4b8d1SNeel Natu 		default:
225588c4b8d1SNeel Natu 			break;
225688c4b8d1SNeel Natu 		}
225788c4b8d1SNeel Natu 	} else if (access_type == 1) {
225888c4b8d1SNeel Natu 		/*
225988c4b8d1SNeel Natu 		 * Write data access to the following registers is expected.
226088c4b8d1SNeel Natu 		 */
226188c4b8d1SNeel Natu 		switch (offset) {
226288c4b8d1SNeel Natu 		case APIC_OFFSET_VER:
226388c4b8d1SNeel Natu 		case APIC_OFFSET_APR:
226488c4b8d1SNeel Natu 		case APIC_OFFSET_PPR:
226588c4b8d1SNeel Natu 		case APIC_OFFSET_RRR:
226688c4b8d1SNeel Natu 		case APIC_OFFSET_ISR0 ... APIC_OFFSET_ISR7:
226788c4b8d1SNeel Natu 		case APIC_OFFSET_TMR0 ... APIC_OFFSET_TMR7:
226888c4b8d1SNeel Natu 		case APIC_OFFSET_IRR0 ... APIC_OFFSET_IRR7:
226988c4b8d1SNeel Natu 		case APIC_OFFSET_CMCI_LVT:
227088c4b8d1SNeel Natu 		case APIC_OFFSET_TIMER_CCR:
227188c4b8d1SNeel Natu 			allowed = 1;
227288c4b8d1SNeel Natu 			break;
227388c4b8d1SNeel Natu 		default:
227488c4b8d1SNeel Natu 			break;
227588c4b8d1SNeel Natu 		}
227688c4b8d1SNeel Natu 	}
227788c4b8d1SNeel Natu 
227888c4b8d1SNeel Natu 	if (allowed) {
2279e4c8a13dSNeel Natu 		vmexit_inst_emul(vmexit, DEFAULT_APIC_BASE + offset,
2280e4c8a13dSNeel Natu 		    VIE_INVALID_GLA);
228188c4b8d1SNeel Natu 	}
228288c4b8d1SNeel Natu 
228388c4b8d1SNeel Natu 	/*
228488c4b8d1SNeel Natu 	 * Regardless of whether the APIC-access is allowed this handler
228588c4b8d1SNeel Natu 	 * always returns UNHANDLED:
228688c4b8d1SNeel Natu 	 * - if the access is allowed then it is handled by emulating the
228788c4b8d1SNeel Natu 	 *   instruction that caused the VM-exit (outside the critical section)
228888c4b8d1SNeel Natu 	 * - if the access is not allowed then it will be converted to an
228988c4b8d1SNeel Natu 	 *   exitcode of VM_EXITCODE_VMX and will be dealt with in userland.
229088c4b8d1SNeel Natu 	 */
229188c4b8d1SNeel Natu 	return (UNHANDLED);
229288c4b8d1SNeel Natu }
229388c4b8d1SNeel Natu 
22943d5444c8SNeel Natu static enum task_switch_reason
22953d5444c8SNeel Natu vmx_task_switch_reason(uint64_t qual)
22963d5444c8SNeel Natu {
22973d5444c8SNeel Natu 	int reason;
22983d5444c8SNeel Natu 
22993d5444c8SNeel Natu 	reason = (qual >> 30) & 0x3;
23003d5444c8SNeel Natu 	switch (reason) {
23013d5444c8SNeel Natu 	case 0:
23023d5444c8SNeel Natu 		return (TSR_CALL);
23033d5444c8SNeel Natu 	case 1:
23043d5444c8SNeel Natu 		return (TSR_IRET);
23053d5444c8SNeel Natu 	case 2:
23063d5444c8SNeel Natu 		return (TSR_JMP);
23073d5444c8SNeel Natu 	case 3:
23083d5444c8SNeel Natu 		return (TSR_IDT_GATE);
23093d5444c8SNeel Natu 	default:
23103d5444c8SNeel Natu 		panic("%s: invalid reason %d", __func__, reason);
23113d5444c8SNeel Natu 	}
23123d5444c8SNeel Natu }
23133d5444c8SNeel Natu 
231488c4b8d1SNeel Natu static int
2315c3498942SNeel Natu emulate_wrmsr(struct vmx *vmx, int vcpuid, u_int num, uint64_t val, bool *retu)
2316c3498942SNeel Natu {
2317c3498942SNeel Natu 	int error;
2318c3498942SNeel Natu 
2319c3498942SNeel Natu 	if (lapic_msr(num))
2320c3498942SNeel Natu 		error = lapic_wrmsr(vmx->vm, vcpuid, num, val, retu);
2321c3498942SNeel Natu 	else
2322c3498942SNeel Natu 		error = vmx_wrmsr(vmx, vcpuid, num, val, retu);
2323c3498942SNeel Natu 
2324c3498942SNeel Natu 	return (error);
2325c3498942SNeel Natu }
2326c3498942SNeel Natu 
2327c3498942SNeel Natu static int
2328c3498942SNeel Natu emulate_rdmsr(struct vmx *vmx, int vcpuid, u_int num, bool *retu)
2329c3498942SNeel Natu {
2330c3498942SNeel Natu 	struct vmxctx *vmxctx;
2331c3498942SNeel Natu 	uint64_t result;
2332c3498942SNeel Natu 	uint32_t eax, edx;
2333c3498942SNeel Natu 	int error;
2334c3498942SNeel Natu 
2335c3498942SNeel Natu 	if (lapic_msr(num))
2336c3498942SNeel Natu 		error = lapic_rdmsr(vmx->vm, vcpuid, num, &result, retu);
2337c3498942SNeel Natu 	else
2338c3498942SNeel Natu 		error = vmx_rdmsr(vmx, vcpuid, num, &result, retu);
2339c3498942SNeel Natu 
2340c3498942SNeel Natu 	if (error == 0) {
2341c3498942SNeel Natu 		eax = result;
23420f00260cSJohn Baldwin 		vmxctx = &vmx->vcpus[vcpuid].ctx;
2343c3498942SNeel Natu 		error = vmxctx_setreg(vmxctx, VM_REG_GUEST_RAX, eax);
2344c3498942SNeel Natu 		KASSERT(error == 0, ("vmxctx_setreg(rax) error %d", error));
2345c3498942SNeel Natu 
2346c3498942SNeel Natu 		edx = result >> 32;
2347c3498942SNeel Natu 		error = vmxctx_setreg(vmxctx, VM_REG_GUEST_RDX, edx);
2348c3498942SNeel Natu 		KASSERT(error == 0, ("vmxctx_setreg(rdx) error %d", error));
2349c3498942SNeel Natu 	}
2350c3498942SNeel Natu 
2351c3498942SNeel Natu 	return (error);
2352c3498942SNeel Natu }
2353c3498942SNeel Natu 
2354c3498942SNeel Natu static int
2355366f6083SPeter Grehan vmx_exit_process(struct vmx *vmx, int vcpu, struct vm_exit *vmexit)
2356366f6083SPeter Grehan {
2357c9c75df4SNeel Natu 	int error, errcode, errcode_valid, handled, in;
23580f00260cSJohn Baldwin 	struct vmx_vcpu *vmx_vcpu;
2359366f6083SPeter Grehan 	struct vmxctx *vmxctx;
236088c4b8d1SNeel Natu 	struct vlapic *vlapic;
2361d17b5104SNeel Natu 	struct vm_inout_str *vis;
23623d5444c8SNeel Natu 	struct vm_task_switch *ts;
2363d17b5104SNeel Natu 	uint32_t eax, ecx, edx, idtvec_info, idtvec_err, intr_info, inst_info;
2364b0538143SNeel Natu 	uint32_t intr_type, intr_vec, reason;
2365091d4532SNeel Natu 	uint64_t exitintinfo, qual, gpa;
2366becd9849SNeel Natu 	bool retu;
2367366f6083SPeter Grehan 
2368160471d2SNeel Natu 	CTASSERT((PINBASED_CTLS_ONE_SETTING & PINBASED_VIRTUAL_NMI) != 0);
2369c308b23bSNeel Natu 	CTASSERT((PINBASED_CTLS_ONE_SETTING & PINBASED_NMI_EXITING) != 0);
2370160471d2SNeel Natu 
2371a0efd3fbSJohn Baldwin 	handled = UNHANDLED;
23720f00260cSJohn Baldwin 	vmx_vcpu = &vmx->vcpus[vcpu];
23730f00260cSJohn Baldwin 	vmxctx = &vmx_vcpu->ctx;
23740492757cSNeel Natu 
2375366f6083SPeter Grehan 	qual = vmexit->u.vmx.exit_qualification;
2376318224bbSNeel Natu 	reason = vmexit->u.vmx.exit_reason;
2377366f6083SPeter Grehan 	vmexit->exitcode = VM_EXITCODE_BOGUS;
2378366f6083SPeter Grehan 
237961592433SNeel Natu 	vmm_stat_incr(vmx->vm, vcpu, VMEXIT_COUNT, 1);
23806ac73777STycho Nightingale 	SDT_PROBE3(vmm, vmx, exit, entry, vmx, vcpu, vmexit);
238161592433SNeel Natu 
2382318224bbSNeel Natu 	/*
2383b0538143SNeel Natu 	 * VM-entry failures during or after loading guest state.
2384b0538143SNeel Natu 	 *
2385b0538143SNeel Natu 	 * These VM-exits are uncommon but must be handled specially
2386b0538143SNeel Natu 	 * as most VM-exit fields are not populated as usual.
2387b0538143SNeel Natu 	 */
2388b0538143SNeel Natu 	if (__predict_false(reason == EXIT_REASON_MCE_DURING_ENTRY)) {
2389b0538143SNeel Natu 		VCPU_CTR0(vmx->vm, vcpu, "Handling MCE during VM-entry");
2390b0538143SNeel Natu 		__asm __volatile("int $18");
2391b0538143SNeel Natu 		return (1);
2392b0538143SNeel Natu 	}
2393b0538143SNeel Natu 
2394b0538143SNeel Natu 	/*
23953d5444c8SNeel Natu 	 * VM exits that can be triggered during event delivery need to
23963d5444c8SNeel Natu 	 * be handled specially by re-injecting the event if the IDT
23973d5444c8SNeel Natu 	 * vectoring information field's valid bit is set.
2398318224bbSNeel Natu 	 *
2399318224bbSNeel Natu 	 * See "Information for VM Exits During Event Delivery" in Intel SDM
2400318224bbSNeel Natu 	 * for details.
2401318224bbSNeel Natu 	 */
2402318224bbSNeel Natu 	idtvec_info = vmcs_idt_vectoring_info();
2403318224bbSNeel Natu 	if (idtvec_info & VMCS_IDT_VEC_VALID) {
2404318224bbSNeel Natu 		idtvec_info &= ~(1 << 12); /* clear undefined bit */
2405091d4532SNeel Natu 		exitintinfo = idtvec_info;
2406318224bbSNeel Natu 		if (idtvec_info & VMCS_IDT_VEC_ERRCODE_VALID) {
2407318224bbSNeel Natu 			idtvec_err = vmcs_idt_vectoring_err();
2408091d4532SNeel Natu 			exitintinfo |= (uint64_t)idtvec_err << 32;
2409318224bbSNeel Natu 		}
2410091d4532SNeel Natu 		error = vm_exit_intinfo(vmx->vm, vcpu, exitintinfo);
2411091d4532SNeel Natu 		KASSERT(error == 0, ("%s: vm_set_intinfo error %d",
2412091d4532SNeel Natu 		    __func__, error));
2413091d4532SNeel Natu 
2414160471d2SNeel Natu 		/*
2415160471d2SNeel Natu 		 * If 'virtual NMIs' are being used and the VM-exit
2416160471d2SNeel Natu 		 * happened while injecting an NMI during the previous
2417091d4532SNeel Natu 		 * VM-entry, then clear "blocking by NMI" in the
2418091d4532SNeel Natu 		 * Guest Interruptibility-State so the NMI can be
2419091d4532SNeel Natu 		 * reinjected on the subsequent VM-entry.
2420091d4532SNeel Natu 		 *
2421091d4532SNeel Natu 		 * However, if the NMI was being delivered through a task
2422091d4532SNeel Natu 		 * gate, then the new task must start execution with NMIs
2423091d4532SNeel Natu 		 * blocked so don't clear NMI blocking in this case.
2424160471d2SNeel Natu 		 */
2425091d4532SNeel Natu 		intr_type = idtvec_info & VMCS_INTR_T_MASK;
2426091d4532SNeel Natu 		if (intr_type == VMCS_INTR_T_NMI) {
2427091d4532SNeel Natu 			if (reason != EXIT_REASON_TASK_SWITCH)
2428e5a1d950SNeel Natu 				vmx_clear_nmi_blocking(vmx, vcpu);
2429091d4532SNeel Natu 			else
2430091d4532SNeel Natu 				vmx_assert_nmi_blocking(vmx, vcpu);
2431160471d2SNeel Natu 		}
2432091d4532SNeel Natu 
2433091d4532SNeel Natu 		/*
2434091d4532SNeel Natu 		 * Update VM-entry instruction length if the event being
2435091d4532SNeel Natu 		 * delivered was a software interrupt or software exception.
2436091d4532SNeel Natu 		 */
2437091d4532SNeel Natu 		if (intr_type == VMCS_INTR_T_SWINTR ||
2438091d4532SNeel Natu 		    intr_type == VMCS_INTR_T_PRIV_SWEXCEPTION ||
2439091d4532SNeel Natu 		    intr_type == VMCS_INTR_T_SWEXCEPTION) {
24403de83862SNeel Natu 			vmcs_write(VMCS_ENTRY_INST_LENGTH, vmexit->inst_length);
2441318224bbSNeel Natu 		}
2442318224bbSNeel Natu 	}
2443318224bbSNeel Natu 
2444318224bbSNeel Natu 	switch (reason) {
24453d5444c8SNeel Natu 	case EXIT_REASON_TASK_SWITCH:
24463d5444c8SNeel Natu 		ts = &vmexit->u.task_switch;
24473d5444c8SNeel Natu 		ts->tsssel = qual & 0xffff;
24483d5444c8SNeel Natu 		ts->reason = vmx_task_switch_reason(qual);
24493d5444c8SNeel Natu 		ts->ext = 0;
24503d5444c8SNeel Natu 		ts->errcode_valid = 0;
24513d5444c8SNeel Natu 		vmx_paging_info(&ts->paging);
24523d5444c8SNeel Natu 		/*
24533d5444c8SNeel Natu 		 * If the task switch was due to a CALL, JMP, IRET, software
24543d5444c8SNeel Natu 		 * interrupt (INT n) or software exception (INT3, INTO),
24553d5444c8SNeel Natu 		 * then the saved %rip references the instruction that caused
24563d5444c8SNeel Natu 		 * the task switch. The instruction length field in the VMCS
24573d5444c8SNeel Natu 		 * is valid in this case.
24583d5444c8SNeel Natu 		 *
24593d5444c8SNeel Natu 		 * In all other cases (e.g., NMI, hardware exception) the
24603d5444c8SNeel Natu 		 * saved %rip is one that would have been saved in the old TSS
24613d5444c8SNeel Natu 		 * had the task switch completed normally so the instruction
24623d5444c8SNeel Natu 		 * length field is not needed in this case and is explicitly
24633d5444c8SNeel Natu 		 * set to 0.
24643d5444c8SNeel Natu 		 */
24653d5444c8SNeel Natu 		if (ts->reason == TSR_IDT_GATE) {
24663d5444c8SNeel Natu 			KASSERT(idtvec_info & VMCS_IDT_VEC_VALID,
2467091d4532SNeel Natu 			    ("invalid idtvec_info %#x for IDT task switch",
24683d5444c8SNeel Natu 			    idtvec_info));
24693d5444c8SNeel Natu 			intr_type = idtvec_info & VMCS_INTR_T_MASK;
24703d5444c8SNeel Natu 			if (intr_type != VMCS_INTR_T_SWINTR &&
24713d5444c8SNeel Natu 			    intr_type != VMCS_INTR_T_SWEXCEPTION &&
24723d5444c8SNeel Natu 			    intr_type != VMCS_INTR_T_PRIV_SWEXCEPTION) {
24733d5444c8SNeel Natu 				/* Task switch triggered by external event */
24743d5444c8SNeel Natu 				ts->ext = 1;
24753d5444c8SNeel Natu 				vmexit->inst_length = 0;
24763d5444c8SNeel Natu 				if (idtvec_info & VMCS_IDT_VEC_ERRCODE_VALID) {
24773d5444c8SNeel Natu 					ts->errcode_valid = 1;
24783d5444c8SNeel Natu 					ts->errcode = vmcs_idt_vectoring_err();
24793d5444c8SNeel Natu 				}
24803d5444c8SNeel Natu 			}
24813d5444c8SNeel Natu 		}
24823d5444c8SNeel Natu 		vmexit->exitcode = VM_EXITCODE_TASK_SWITCH;
24836ac73777STycho Nightingale 		SDT_PROBE4(vmm, vmx, exit, taskswitch, vmx, vcpu, vmexit, ts);
24843d5444c8SNeel Natu 		VCPU_CTR4(vmx->vm, vcpu, "task switch reason %d, tss 0x%04x, "
24853d5444c8SNeel Natu 		    "%s errcode 0x%016lx", ts->reason, ts->tsssel,
24863d5444c8SNeel Natu 		    ts->ext ? "external" : "internal",
24873d5444c8SNeel Natu 		    ((uint64_t)ts->errcode << 32) | ts->errcode_valid);
24883d5444c8SNeel Natu 		break;
2489366f6083SPeter Grehan 	case EXIT_REASON_CR_ACCESS:
2490b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_CR_ACCESS, 1);
24916ac73777STycho Nightingale 		SDT_PROBE4(vmm, vmx, exit, craccess, vmx, vcpu, vmexit, qual);
2492594db002STycho Nightingale 		switch (qual & 0xf) {
2493594db002STycho Nightingale 		case 0:
2494594db002STycho Nightingale 			handled = vmx_emulate_cr0_access(vmx, vcpu, qual);
2495594db002STycho Nightingale 			break;
2496594db002STycho Nightingale 		case 4:
2497594db002STycho Nightingale 			handled = vmx_emulate_cr4_access(vmx, vcpu, qual);
2498594db002STycho Nightingale 			break;
2499594db002STycho Nightingale 		case 8:
2500594db002STycho Nightingale 			handled = vmx_emulate_cr8_access(vmx, vcpu, qual);
2501594db002STycho Nightingale 			break;
2502594db002STycho Nightingale 		}
2503366f6083SPeter Grehan 		break;
2504366f6083SPeter Grehan 	case EXIT_REASON_RDMSR:
2505b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_RDMSR, 1);
2506becd9849SNeel Natu 		retu = false;
2507366f6083SPeter Grehan 		ecx = vmxctx->guest_rcx;
25082cb97c9dSNeel Natu 		VCPU_CTR1(vmx->vm, vcpu, "rdmsr 0x%08x", ecx);
25096ac73777STycho Nightingale 		SDT_PROBE4(vmm, vmx, exit, rdmsr, vmx, vcpu, vmexit, ecx);
2510c3498942SNeel Natu 		error = emulate_rdmsr(vmx, vcpu, ecx, &retu);
2511b42206f3SNeel Natu 		if (error) {
2512366f6083SPeter Grehan 			vmexit->exitcode = VM_EXITCODE_RDMSR;
2513366f6083SPeter Grehan 			vmexit->u.msr.code = ecx;
2514becd9849SNeel Natu 		} else if (!retu) {
2515a0efd3fbSJohn Baldwin 			handled = HANDLED;
2516becd9849SNeel Natu 		} else {
2517becd9849SNeel Natu 			/* Return to userspace with a valid exitcode */
2518becd9849SNeel Natu 			KASSERT(vmexit->exitcode != VM_EXITCODE_BOGUS,
2519c3498942SNeel Natu 			    ("emulate_rdmsr retu with bogus exitcode"));
2520becd9849SNeel Natu 		}
2521366f6083SPeter Grehan 		break;
2522366f6083SPeter Grehan 	case EXIT_REASON_WRMSR:
2523b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_WRMSR, 1);
2524becd9849SNeel Natu 		retu = false;
2525366f6083SPeter Grehan 		eax = vmxctx->guest_rax;
2526366f6083SPeter Grehan 		ecx = vmxctx->guest_rcx;
2527366f6083SPeter Grehan 		edx = vmxctx->guest_rdx;
25282cb97c9dSNeel Natu 		VCPU_CTR2(vmx->vm, vcpu, "wrmsr 0x%08x value 0x%016lx",
25292cb97c9dSNeel Natu 		    ecx, (uint64_t)edx << 32 | eax);
25306ac73777STycho Nightingale 		SDT_PROBE5(vmm, vmx, exit, wrmsr, vmx, vmexit, vcpu, ecx,
25316ac73777STycho Nightingale 		    (uint64_t)edx << 32 | eax);
2532c3498942SNeel Natu 		error = emulate_wrmsr(vmx, vcpu, ecx,
2533becd9849SNeel Natu 		    (uint64_t)edx << 32 | eax, &retu);
2534b42206f3SNeel Natu 		if (error) {
2535366f6083SPeter Grehan 			vmexit->exitcode = VM_EXITCODE_WRMSR;
2536366f6083SPeter Grehan 			vmexit->u.msr.code = ecx;
2537366f6083SPeter Grehan 			vmexit->u.msr.wval = (uint64_t)edx << 32 | eax;
2538becd9849SNeel Natu 		} else if (!retu) {
2539a0efd3fbSJohn Baldwin 			handled = HANDLED;
2540becd9849SNeel Natu 		} else {
2541becd9849SNeel Natu 			/* Return to userspace with a valid exitcode */
2542becd9849SNeel Natu 			KASSERT(vmexit->exitcode != VM_EXITCODE_BOGUS,
2543becd9849SNeel Natu 			    ("emulate_wrmsr retu with bogus exitcode"));
2544becd9849SNeel Natu 		}
2545366f6083SPeter Grehan 		break;
2546366f6083SPeter Grehan 	case EXIT_REASON_HLT:
2547f76fc5d4SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_HLT, 1);
25486ac73777STycho Nightingale 		SDT_PROBE3(vmm, vmx, exit, halt, vmx, vcpu, vmexit);
2549366f6083SPeter Grehan 		vmexit->exitcode = VM_EXITCODE_HLT;
25503de83862SNeel Natu 		vmexit->u.hlt.rflags = vmcs_read(VMCS_GUEST_RFLAGS);
2551490768e2STycho Nightingale 		if (virtual_interrupt_delivery)
2552490768e2STycho Nightingale 			vmexit->u.hlt.intr_status =
2553490768e2STycho Nightingale 			    vmcs_read(VMCS_GUEST_INTR_STATUS);
2554490768e2STycho Nightingale 		else
2555490768e2STycho Nightingale 			vmexit->u.hlt.intr_status = 0;
2556366f6083SPeter Grehan 		break;
2557366f6083SPeter Grehan 	case EXIT_REASON_MTF:
2558b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_MTRAP, 1);
25596ac73777STycho Nightingale 		SDT_PROBE3(vmm, vmx, exit, mtrap, vmx, vcpu, vmexit);
2560366f6083SPeter Grehan 		vmexit->exitcode = VM_EXITCODE_MTRAP;
2561c9c75df4SNeel Natu 		vmexit->inst_length = 0;
2562366f6083SPeter Grehan 		break;
2563366f6083SPeter Grehan 	case EXIT_REASON_PAUSE:
2564b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_PAUSE, 1);
25656ac73777STycho Nightingale 		SDT_PROBE3(vmm, vmx, exit, pause, vmx, vcpu, vmexit);
2566366f6083SPeter Grehan 		vmexit->exitcode = VM_EXITCODE_PAUSE;
2567366f6083SPeter Grehan 		break;
2568366f6083SPeter Grehan 	case EXIT_REASON_INTR_WINDOW:
2569b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_INTR_WINDOW, 1);
25706ac73777STycho Nightingale 		SDT_PROBE3(vmm, vmx, exit, intrwindow, vmx, vcpu, vmexit);
2571366f6083SPeter Grehan 		vmx_clear_int_window_exiting(vmx, vcpu);
2572b5aaf7b2SNeel Natu 		return (1);
2573366f6083SPeter Grehan 	case EXIT_REASON_EXT_INTR:
2574366f6083SPeter Grehan 		/*
2575366f6083SPeter Grehan 		 * External interrupts serve only to cause VM exits and allow
2576366f6083SPeter Grehan 		 * the host interrupt handler to run.
2577366f6083SPeter Grehan 		 *
2578366f6083SPeter Grehan 		 * If this external interrupt triggers a virtual interrupt
2579366f6083SPeter Grehan 		 * to a VM, then that state will be recorded by the
2580366f6083SPeter Grehan 		 * host interrupt handler in the VM's softc. We will inject
2581366f6083SPeter Grehan 		 * this virtual interrupt during the subsequent VM enter.
2582366f6083SPeter Grehan 		 */
2583f7d47425SNeel Natu 		intr_info = vmcs_read(VMCS_EXIT_INTR_INFO);
25846ac73777STycho Nightingale 		SDT_PROBE4(vmm, vmx, exit, interrupt,
25856ac73777STycho Nightingale 		    vmx, vcpu, vmexit, intr_info);
2586722b6744SJohn Baldwin 
2587722b6744SJohn Baldwin 		/*
2588722b6744SJohn Baldwin 		 * XXX: Ignore this exit if VMCS_INTR_VALID is not set.
2589ad3e3687SJohn Baldwin 		 * This appears to be a bug in VMware Fusion?
2590722b6744SJohn Baldwin 		 */
2591722b6744SJohn Baldwin 		if (!(intr_info & VMCS_INTR_VALID))
2592722b6744SJohn Baldwin 			return (1);
2593160471d2SNeel Natu 		KASSERT((intr_info & VMCS_INTR_VALID) != 0 &&
2594160471d2SNeel Natu 		    (intr_info & VMCS_INTR_T_MASK) == VMCS_INTR_T_HWINTR,
2595f7d47425SNeel Natu 		    ("VM exit interruption info invalid: %#x", intr_info));
2596f7d47425SNeel Natu 		vmx_trigger_hostintr(intr_info & 0xff);
2597366f6083SPeter Grehan 
2598366f6083SPeter Grehan 		/*
2599366f6083SPeter Grehan 		 * This is special. We want to treat this as an 'handled'
2600366f6083SPeter Grehan 		 * VM-exit but not increment the instruction pointer.
2601366f6083SPeter Grehan 		 */
2602366f6083SPeter Grehan 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_EXTINT, 1);
2603366f6083SPeter Grehan 		return (1);
2604366f6083SPeter Grehan 	case EXIT_REASON_NMI_WINDOW:
26056ac73777STycho Nightingale 		SDT_PROBE3(vmm, vmx, exit, nmiwindow, vmx, vcpu, vmexit);
2606366f6083SPeter Grehan 		/* Exit to allow the pending virtual NMI to be injected */
260748b2d828SNeel Natu 		if (vm_nmi_pending(vmx->vm, vcpu))
260848b2d828SNeel Natu 			vmx_inject_nmi(vmx, vcpu);
2609366f6083SPeter Grehan 		vmx_clear_nmi_window_exiting(vmx, vcpu);
261048b2d828SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_NMI_WINDOW, 1);
2611366f6083SPeter Grehan 		return (1);
2612366f6083SPeter Grehan 	case EXIT_REASON_INOUT:
2613b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_INOUT, 1);
2614366f6083SPeter Grehan 		vmexit->exitcode = VM_EXITCODE_INOUT;
2615366f6083SPeter Grehan 		vmexit->u.inout.bytes = (qual & 0x7) + 1;
2616d17b5104SNeel Natu 		vmexit->u.inout.in = in = (qual & 0x8) ? 1 : 0;
2617366f6083SPeter Grehan 		vmexit->u.inout.string = (qual & 0x10) ? 1 : 0;
2618366f6083SPeter Grehan 		vmexit->u.inout.rep = (qual & 0x20) ? 1 : 0;
2619366f6083SPeter Grehan 		vmexit->u.inout.port = (uint16_t)(qual >> 16);
2620366f6083SPeter Grehan 		vmexit->u.inout.eax = (uint32_t)(vmxctx->guest_rax);
2621d17b5104SNeel Natu 		if (vmexit->u.inout.string) {
2622d17b5104SNeel Natu 			inst_info = vmcs_read(VMCS_EXIT_INSTRUCTION_INFO);
2623d17b5104SNeel Natu 			vmexit->exitcode = VM_EXITCODE_INOUT_STR;
2624d17b5104SNeel Natu 			vis = &vmexit->u.inout_str;
2625e813a873SNeel Natu 			vmx_paging_info(&vis->paging);
2626d17b5104SNeel Natu 			vis->rflags = vmcs_read(VMCS_GUEST_RFLAGS);
2627d17b5104SNeel Natu 			vis->cr0 = vmcs_read(VMCS_GUEST_CR0);
2628d17b5104SNeel Natu 			vis->index = inout_str_index(vmx, vcpu, in);
2629d17b5104SNeel Natu 			vis->count = inout_str_count(vmx, vcpu, vis->inout.rep);
2630d17b5104SNeel Natu 			vis->addrsize = inout_str_addrsize(inst_info);
2631d17b5104SNeel Natu 			inout_str_seginfo(vmx, vcpu, inst_info, in, vis);
2632762fd208STycho Nightingale 		}
26336ac73777STycho Nightingale 		SDT_PROBE3(vmm, vmx, exit, inout, vmx, vcpu, vmexit);
2634366f6083SPeter Grehan 		break;
2635366f6083SPeter Grehan 	case EXIT_REASON_CPUID:
2636b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_CPUID, 1);
26376ac73777STycho Nightingale 		SDT_PROBE3(vmm, vmx, exit, cpuid, vmx, vcpu, vmexit);
2638a2da7af6SNeel Natu 		handled = vmx_handle_cpuid(vmx->vm, vcpu, vmxctx);
2639366f6083SPeter Grehan 		break;
2640e5a1d950SNeel Natu 	case EXIT_REASON_EXCEPTION:
2641c308b23bSNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_EXCEPTION, 1);
2642e5a1d950SNeel Natu 		intr_info = vmcs_read(VMCS_EXIT_INTR_INFO);
2643e5a1d950SNeel Natu 		KASSERT((intr_info & VMCS_INTR_VALID) != 0,
2644e5a1d950SNeel Natu 		    ("VM exit interruption info invalid: %#x", intr_info));
2645c308b23bSNeel Natu 
2646b0538143SNeel Natu 		intr_vec = intr_info & 0xff;
2647b0538143SNeel Natu 		intr_type = intr_info & VMCS_INTR_T_MASK;
2648b0538143SNeel Natu 
2649e5a1d950SNeel Natu 		/*
2650e5a1d950SNeel Natu 		 * If Virtual NMIs control is 1 and the VM-exit is due to a
2651e5a1d950SNeel Natu 		 * fault encountered during the execution of IRET then we must
2652e5a1d950SNeel Natu 		 * restore the state of "virtual-NMI blocking" before resuming
2653e5a1d950SNeel Natu 		 * the guest.
2654e5a1d950SNeel Natu 		 *
2655e5a1d950SNeel Natu 		 * See "Resuming Guest Software after Handling an Exception".
2656091d4532SNeel Natu 		 * See "Information for VM Exits Due to Vectored Events".
2657e5a1d950SNeel Natu 		 */
2658e5a1d950SNeel Natu 		if ((idtvec_info & VMCS_IDT_VEC_VALID) == 0 &&
2659b0538143SNeel Natu 		    (intr_vec != IDT_DF) &&
2660e5a1d950SNeel Natu 		    (intr_info & EXIT_QUAL_NMIUDTI) != 0)
2661e5a1d950SNeel Natu 			vmx_restore_nmi_blocking(vmx, vcpu);
2662c308b23bSNeel Natu 
2663c308b23bSNeel Natu 		/*
266462fbd7c2SNeel Natu 		 * The NMI has already been handled in vmx_exit_handle_nmi().
2665c308b23bSNeel Natu 		 */
2666b0538143SNeel Natu 		if (intr_type == VMCS_INTR_T_NMI)
2667c308b23bSNeel Natu 			return (1);
2668b0538143SNeel Natu 
2669b0538143SNeel Natu 		/*
2670b0538143SNeel Natu 		 * Call the machine check handler by hand. Also don't reflect
2671b0538143SNeel Natu 		 * the machine check back into the guest.
2672b0538143SNeel Natu 		 */
2673b0538143SNeel Natu 		if (intr_vec == IDT_MC) {
2674b0538143SNeel Natu 			VCPU_CTR0(vmx->vm, vcpu, "Vectoring to MCE handler");
2675b0538143SNeel Natu 			__asm __volatile("int $18");
2676b0538143SNeel Natu 			return (1);
2677b0538143SNeel Natu 		}
2678b0538143SNeel Natu 
2679cbd03a9dSJohn Baldwin 		/*
2680cbd03a9dSJohn Baldwin 		 * If the hypervisor has requested user exits for
2681cbd03a9dSJohn Baldwin 		 * debug exceptions, bounce them out to userland.
2682cbd03a9dSJohn Baldwin 		 */
2683cbd03a9dSJohn Baldwin 		if (intr_type == VMCS_INTR_T_SWEXCEPTION && intr_vec == IDT_BP &&
26840f00260cSJohn Baldwin 		    (vmx_vcpu->cap.set & (1 << VM_CAP_BPT_EXIT))) {
2685cbd03a9dSJohn Baldwin 			vmexit->exitcode = VM_EXITCODE_BPT;
2686cbd03a9dSJohn Baldwin 			vmexit->u.bpt.inst_length = vmexit->inst_length;
2687cbd03a9dSJohn Baldwin 			vmexit->inst_length = 0;
2688cbd03a9dSJohn Baldwin 			break;
2689cbd03a9dSJohn Baldwin 		}
2690cbd03a9dSJohn Baldwin 
2691b0538143SNeel Natu 		if (intr_vec == IDT_PF) {
2692b0538143SNeel Natu 			error = vmxctx_setreg(vmxctx, VM_REG_GUEST_CR2, qual);
2693b0538143SNeel Natu 			KASSERT(error == 0, ("%s: vmxctx_setreg(cr2) error %d",
2694b0538143SNeel Natu 			    __func__, error));
2695b0538143SNeel Natu 		}
2696b0538143SNeel Natu 
2697b0538143SNeel Natu 		/*
2698b0538143SNeel Natu 		 * Software exceptions exhibit trap-like behavior. This in
2699b0538143SNeel Natu 		 * turn requires populating the VM-entry instruction length
2700b0538143SNeel Natu 		 * so that the %rip in the trap frame is past the INT3/INTO
2701b0538143SNeel Natu 		 * instruction.
2702b0538143SNeel Natu 		 */
2703b0538143SNeel Natu 		if (intr_type == VMCS_INTR_T_SWEXCEPTION)
2704b0538143SNeel Natu 			vmcs_write(VMCS_ENTRY_INST_LENGTH, vmexit->inst_length);
2705b0538143SNeel Natu 
2706b0538143SNeel Natu 		/* Reflect all other exceptions back into the guest */
2707c9c75df4SNeel Natu 		errcode_valid = errcode = 0;
2708b0538143SNeel Natu 		if (intr_info & VMCS_INTR_DEL_ERRCODE) {
2709c9c75df4SNeel Natu 			errcode_valid = 1;
2710c9c75df4SNeel Natu 			errcode = vmcs_read(VMCS_EXIT_INTR_ERRCODE);
2711b0538143SNeel Natu 		}
2712b0538143SNeel Natu 		VCPU_CTR2(vmx->vm, vcpu, "Reflecting exception %d/%#x into "
2713c9c75df4SNeel Natu 		    "the guest", intr_vec, errcode);
27146ac73777STycho Nightingale 		SDT_PROBE5(vmm, vmx, exit, exception,
27156ac73777STycho Nightingale 		    vmx, vcpu, vmexit, intr_vec, errcode);
2716c9c75df4SNeel Natu 		error = vm_inject_exception(vmx->vm, vcpu, intr_vec,
2717c9c75df4SNeel Natu 		    errcode_valid, errcode, 0);
2718b0538143SNeel Natu 		KASSERT(error == 0, ("%s: vm_inject_exception error %d",
2719b0538143SNeel Natu 		    __func__, error));
2720b0538143SNeel Natu 		return (1);
2721b0538143SNeel Natu 
2722cd942e0fSPeter Grehan 	case EXIT_REASON_EPT_FAULT:
2723318224bbSNeel Natu 		/*
2724318224bbSNeel Natu 		 * If 'gpa' lies within the address space allocated to
2725318224bbSNeel Natu 		 * memory then this must be a nested page fault otherwise
2726318224bbSNeel Natu 		 * this must be an instruction that accesses MMIO space.
2727318224bbSNeel Natu 		 */
2728a2da7af6SNeel Natu 		gpa = vmcs_gpa();
27299b1aa8d6SNeel Natu 		if (vm_mem_allocated(vmx->vm, vcpu, gpa) ||
2730159dd56fSNeel Natu 		    apic_access_fault(vmx, vcpu, gpa)) {
2731cd942e0fSPeter Grehan 			vmexit->exitcode = VM_EXITCODE_PAGING;
2732d087a399SNeel Natu 			vmexit->inst_length = 0;
273313ec9371SPeter Grehan 			vmexit->u.paging.gpa = gpa;
2734318224bbSNeel Natu 			vmexit->u.paging.fault_type = ept_fault_type(qual);
2735bf73979dSNeel Natu 			vmm_stat_incr(vmx->vm, vcpu, VMEXIT_NESTED_FAULT, 1);
27366ac73777STycho Nightingale 			SDT_PROBE5(vmm, vmx, exit, nestedfault,
27376ac73777STycho Nightingale 			    vmx, vcpu, vmexit, gpa, qual);
2738318224bbSNeel Natu 		} else if (ept_emulation_fault(qual)) {
2739e4c8a13dSNeel Natu 			vmexit_inst_emul(vmexit, gpa, vmcs_gla());
2740bf73979dSNeel Natu 			vmm_stat_incr(vmx->vm, vcpu, VMEXIT_INST_EMUL, 1);
27416ac73777STycho Nightingale 			SDT_PROBE4(vmm, vmx, exit, mmiofault,
27426ac73777STycho Nightingale 			    vmx, vcpu, vmexit, gpa);
2743a2da7af6SNeel Natu 		}
2744e5a1d950SNeel Natu 		/*
2745e5a1d950SNeel Natu 		 * If Virtual NMIs control is 1 and the VM-exit is due to an
2746e5a1d950SNeel Natu 		 * EPT fault during the execution of IRET then we must restore
2747e5a1d950SNeel Natu 		 * the state of "virtual-NMI blocking" before resuming.
2748e5a1d950SNeel Natu 		 *
2749e5a1d950SNeel Natu 		 * See description of "NMI unblocking due to IRET" in
2750e5a1d950SNeel Natu 		 * "Exit Qualification for EPT Violations".
2751e5a1d950SNeel Natu 		 */
2752e5a1d950SNeel Natu 		if ((idtvec_info & VMCS_IDT_VEC_VALID) == 0 &&
2753e5a1d950SNeel Natu 		    (qual & EXIT_QUAL_NMIUDTI) != 0)
2754e5a1d950SNeel Natu 			vmx_restore_nmi_blocking(vmx, vcpu);
2755cd942e0fSPeter Grehan 		break;
275630b94db8SNeel Natu 	case EXIT_REASON_VIRTUALIZED_EOI:
275730b94db8SNeel Natu 		vmexit->exitcode = VM_EXITCODE_IOAPIC_EOI;
275830b94db8SNeel Natu 		vmexit->u.ioapic_eoi.vector = qual & 0xFF;
27596ac73777STycho Nightingale 		SDT_PROBE3(vmm, vmx, exit, eoi, vmx, vcpu, vmexit);
276030b94db8SNeel Natu 		vmexit->inst_length = 0;	/* trap-like */
276130b94db8SNeel Natu 		break;
276288c4b8d1SNeel Natu 	case EXIT_REASON_APIC_ACCESS:
27636ac73777STycho Nightingale 		SDT_PROBE3(vmm, vmx, exit, apicaccess, vmx, vcpu, vmexit);
276488c4b8d1SNeel Natu 		handled = vmx_handle_apic_access(vmx, vcpu, vmexit);
276588c4b8d1SNeel Natu 		break;
276688c4b8d1SNeel Natu 	case EXIT_REASON_APIC_WRITE:
276788c4b8d1SNeel Natu 		/*
276888c4b8d1SNeel Natu 		 * APIC-write VM exit is trap-like so the %rip is already
276988c4b8d1SNeel Natu 		 * pointing to the next instruction.
277088c4b8d1SNeel Natu 		 */
277188c4b8d1SNeel Natu 		vmexit->inst_length = 0;
277288c4b8d1SNeel Natu 		vlapic = vm_lapic(vmx->vm, vcpu);
27736ac73777STycho Nightingale 		SDT_PROBE4(vmm, vmx, exit, apicwrite,
27746ac73777STycho Nightingale 		    vmx, vcpu, vmexit, vlapic);
2775159dd56fSNeel Natu 		handled = vmx_handle_apic_write(vmx, vcpu, vlapic, qual);
277688c4b8d1SNeel Natu 		break;
2777abb023fbSJohn Baldwin 	case EXIT_REASON_XSETBV:
27786ac73777STycho Nightingale 		SDT_PROBE3(vmm, vmx, exit, xsetbv, vmx, vcpu, vmexit);
2779a0efd3fbSJohn Baldwin 		handled = vmx_emulate_xsetbv(vmx, vcpu, vmexit);
2780abb023fbSJohn Baldwin 		break;
278165145c7fSNeel Natu 	case EXIT_REASON_MONITOR:
27826ac73777STycho Nightingale 		SDT_PROBE3(vmm, vmx, exit, monitor, vmx, vcpu, vmexit);
278365145c7fSNeel Natu 		vmexit->exitcode = VM_EXITCODE_MONITOR;
278465145c7fSNeel Natu 		break;
278565145c7fSNeel Natu 	case EXIT_REASON_MWAIT:
27866ac73777STycho Nightingale 		SDT_PROBE3(vmm, vmx, exit, mwait, vmx, vcpu, vmexit);
278765145c7fSNeel Natu 		vmexit->exitcode = VM_EXITCODE_MWAIT;
278865145c7fSNeel Natu 		break;
27891bc51badSMichael Reifenberger 	case EXIT_REASON_TPR:
27901bc51badSMichael Reifenberger 		vlapic = vm_lapic(vmx->vm, vcpu);
27911bc51badSMichael Reifenberger 		vlapic_sync_tpr(vlapic);
27921bc51badSMichael Reifenberger 		vmexit->inst_length = 0;
27931bc51badSMichael Reifenberger 		handled = HANDLED;
27941bc51badSMichael Reifenberger 		break;
279527d26457SAndrew Turner 	case EXIT_REASON_VMCALL:
279627d26457SAndrew Turner 	case EXIT_REASON_VMCLEAR:
279727d26457SAndrew Turner 	case EXIT_REASON_VMLAUNCH:
279827d26457SAndrew Turner 	case EXIT_REASON_VMPTRLD:
279927d26457SAndrew Turner 	case EXIT_REASON_VMPTRST:
280027d26457SAndrew Turner 	case EXIT_REASON_VMREAD:
280127d26457SAndrew Turner 	case EXIT_REASON_VMRESUME:
280227d26457SAndrew Turner 	case EXIT_REASON_VMWRITE:
280327d26457SAndrew Turner 	case EXIT_REASON_VMXOFF:
280427d26457SAndrew Turner 	case EXIT_REASON_VMXON:
280527d26457SAndrew Turner 		SDT_PROBE3(vmm, vmx, exit, vminsn, vmx, vcpu, vmexit);
280627d26457SAndrew Turner 		vmexit->exitcode = VM_EXITCODE_VMINSN;
280727d26457SAndrew Turner 		break;
28084eadbef9SCorvin Köhne 	case EXIT_REASON_INVD:
28093ba952e1SCorvin Köhne 	case EXIT_REASON_WBINVD:
28104eadbef9SCorvin Köhne 		/* ignore exit */
28113ba952e1SCorvin Köhne 		handled = HANDLED;
28123ba952e1SCorvin Köhne 		break;
2813366f6083SPeter Grehan 	default:
28146ac73777STycho Nightingale 		SDT_PROBE4(vmm, vmx, exit, unknown,
28156ac73777STycho Nightingale 		    vmx, vcpu, vmexit, reason);
2816b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_UNKNOWN, 1);
2817366f6083SPeter Grehan 		break;
2818366f6083SPeter Grehan 	}
2819366f6083SPeter Grehan 
2820366f6083SPeter Grehan 	if (handled) {
2821366f6083SPeter Grehan 		/*
2822366f6083SPeter Grehan 		 * It is possible that control is returned to userland
2823366f6083SPeter Grehan 		 * even though we were able to handle the VM exit in the
2824eeefa4e4SNeel Natu 		 * kernel.
2825366f6083SPeter Grehan 		 *
2826366f6083SPeter Grehan 		 * In such a case we want to make sure that the userland
2827366f6083SPeter Grehan 		 * restarts guest execution at the instruction *after*
2828366f6083SPeter Grehan 		 * the one we just processed. Therefore we update the
2829366f6083SPeter Grehan 		 * guest rip in the VMCS and in 'vmexit'.
2830366f6083SPeter Grehan 		 */
2831366f6083SPeter Grehan 		vmexit->rip += vmexit->inst_length;
2832366f6083SPeter Grehan 		vmexit->inst_length = 0;
28333de83862SNeel Natu 		vmcs_write(VMCS_GUEST_RIP, vmexit->rip);
2834366f6083SPeter Grehan 	} else {
2835366f6083SPeter Grehan 		if (vmexit->exitcode == VM_EXITCODE_BOGUS) {
2836366f6083SPeter Grehan 			/*
2837366f6083SPeter Grehan 			 * If this VM exit was not claimed by anybody then
2838366f6083SPeter Grehan 			 * treat it as a generic VMX exit.
2839366f6083SPeter Grehan 			 */
2840366f6083SPeter Grehan 			vmexit->exitcode = VM_EXITCODE_VMX;
28410492757cSNeel Natu 			vmexit->u.vmx.status = VM_SUCCESS;
2842c308b23bSNeel Natu 			vmexit->u.vmx.inst_type = 0;
2843c308b23bSNeel Natu 			vmexit->u.vmx.inst_error = 0;
2844366f6083SPeter Grehan 		} else {
2845366f6083SPeter Grehan 			/*
2846366f6083SPeter Grehan 			 * The exitcode and collateral have been populated.
2847366f6083SPeter Grehan 			 * The VM exit will be processed further in userland.
2848366f6083SPeter Grehan 			 */
2849366f6083SPeter Grehan 		}
2850366f6083SPeter Grehan 	}
28516ac73777STycho Nightingale 
28526ac73777STycho Nightingale 	SDT_PROBE4(vmm, vmx, exit, return,
28536ac73777STycho Nightingale 	    vmx, vcpu, vmexit, handled);
2854366f6083SPeter Grehan 	return (handled);
2855366f6083SPeter Grehan }
2856366f6083SPeter Grehan 
285740487465SNeel Natu static __inline void
28580492757cSNeel Natu vmx_exit_inst_error(struct vmxctx *vmxctx, int rc, struct vm_exit *vmexit)
28590492757cSNeel Natu {
28600492757cSNeel Natu 
28610492757cSNeel Natu 	KASSERT(vmxctx->inst_fail_status != VM_SUCCESS,
28620492757cSNeel Natu 	    ("vmx_exit_inst_error: invalid inst_fail_status %d",
28630492757cSNeel Natu 	    vmxctx->inst_fail_status));
28640492757cSNeel Natu 
28650492757cSNeel Natu 	vmexit->inst_length = 0;
28660492757cSNeel Natu 	vmexit->exitcode = VM_EXITCODE_VMX;
28670492757cSNeel Natu 	vmexit->u.vmx.status = vmxctx->inst_fail_status;
28680492757cSNeel Natu 	vmexit->u.vmx.inst_error = vmcs_instruction_error();
28690492757cSNeel Natu 	vmexit->u.vmx.exit_reason = ~0;
28700492757cSNeel Natu 	vmexit->u.vmx.exit_qualification = ~0;
28710492757cSNeel Natu 
28720492757cSNeel Natu 	switch (rc) {
28730492757cSNeel Natu 	case VMX_VMRESUME_ERROR:
28740492757cSNeel Natu 	case VMX_VMLAUNCH_ERROR:
28750492757cSNeel Natu 		vmexit->u.vmx.inst_type = rc;
28760492757cSNeel Natu 		break;
28770492757cSNeel Natu 	default:
28780492757cSNeel Natu 		panic("vm_exit_inst_error: vmx_enter_guest returned %d", rc);
28790492757cSNeel Natu 	}
28800492757cSNeel Natu }
28810492757cSNeel Natu 
288262fbd7c2SNeel Natu /*
288362fbd7c2SNeel Natu  * If the NMI-exiting VM execution control is set to '1' then an NMI in
288462fbd7c2SNeel Natu  * non-root operation causes a VM-exit. NMI blocking is in effect so it is
288562fbd7c2SNeel Natu  * sufficient to simply vector to the NMI handler via a software interrupt.
288662fbd7c2SNeel Natu  * However, this must be done before maskable interrupts are enabled
288762fbd7c2SNeel Natu  * otherwise the "iret" issued by an interrupt handler will incorrectly
288862fbd7c2SNeel Natu  * clear NMI blocking.
288962fbd7c2SNeel Natu  */
289062fbd7c2SNeel Natu static __inline void
289162fbd7c2SNeel Natu vmx_exit_handle_nmi(struct vmx *vmx, int vcpuid, struct vm_exit *vmexit)
289262fbd7c2SNeel Natu {
289362fbd7c2SNeel Natu 	uint32_t intr_info;
289462fbd7c2SNeel Natu 
289562fbd7c2SNeel Natu 	KASSERT((read_rflags() & PSL_I) == 0, ("interrupts enabled"));
289662fbd7c2SNeel Natu 
289762fbd7c2SNeel Natu 	if (vmexit->u.vmx.exit_reason != EXIT_REASON_EXCEPTION)
289862fbd7c2SNeel Natu 		return;
289962fbd7c2SNeel Natu 
290062fbd7c2SNeel Natu 	intr_info = vmcs_read(VMCS_EXIT_INTR_INFO);
290162fbd7c2SNeel Natu 	KASSERT((intr_info & VMCS_INTR_VALID) != 0,
290262fbd7c2SNeel Natu 	    ("VM exit interruption info invalid: %#x", intr_info));
290362fbd7c2SNeel Natu 
290462fbd7c2SNeel Natu 	if ((intr_info & VMCS_INTR_T_MASK) == VMCS_INTR_T_NMI) {
290562fbd7c2SNeel Natu 		KASSERT((intr_info & 0xff) == IDT_NMI, ("VM exit due "
290662fbd7c2SNeel Natu 		    "to NMI has invalid vector: %#x", intr_info));
290762fbd7c2SNeel Natu 		VCPU_CTR0(vmx->vm, vcpuid, "Vectoring to NMI handler");
290862fbd7c2SNeel Natu 		__asm __volatile("int $2");
290962fbd7c2SNeel Natu 	}
291062fbd7c2SNeel Natu }
291162fbd7c2SNeel Natu 
291265eefbe4SJohn Baldwin static __inline void
291365eefbe4SJohn Baldwin vmx_dr_enter_guest(struct vmxctx *vmxctx)
291465eefbe4SJohn Baldwin {
291565eefbe4SJohn Baldwin 	register_t rflags;
291665eefbe4SJohn Baldwin 
291765eefbe4SJohn Baldwin 	/* Save host control debug registers. */
291865eefbe4SJohn Baldwin 	vmxctx->host_dr7 = rdr7();
291965eefbe4SJohn Baldwin 	vmxctx->host_debugctl = rdmsr(MSR_DEBUGCTLMSR);
292065eefbe4SJohn Baldwin 
292165eefbe4SJohn Baldwin 	/*
292265eefbe4SJohn Baldwin 	 * Disable debugging in DR7 and DEBUGCTL to avoid triggering
292365eefbe4SJohn Baldwin 	 * exceptions in the host based on the guest DRx values.  The
292465eefbe4SJohn Baldwin 	 * guest DR7 and DEBUGCTL are saved/restored in the VMCS.
292565eefbe4SJohn Baldwin 	 */
292665eefbe4SJohn Baldwin 	load_dr7(0);
292765eefbe4SJohn Baldwin 	wrmsr(MSR_DEBUGCTLMSR, 0);
292865eefbe4SJohn Baldwin 
292965eefbe4SJohn Baldwin 	/*
293065eefbe4SJohn Baldwin 	 * Disable single stepping the kernel to avoid corrupting the
293165eefbe4SJohn Baldwin 	 * guest DR6.  A debugger might still be able to corrupt the
293265eefbe4SJohn Baldwin 	 * guest DR6 by setting a breakpoint after this point and then
293365eefbe4SJohn Baldwin 	 * single stepping.
293465eefbe4SJohn Baldwin 	 */
293565eefbe4SJohn Baldwin 	rflags = read_rflags();
293665eefbe4SJohn Baldwin 	vmxctx->host_tf = rflags & PSL_T;
293765eefbe4SJohn Baldwin 	write_rflags(rflags & ~PSL_T);
293865eefbe4SJohn Baldwin 
293965eefbe4SJohn Baldwin 	/* Save host debug registers. */
294065eefbe4SJohn Baldwin 	vmxctx->host_dr0 = rdr0();
294165eefbe4SJohn Baldwin 	vmxctx->host_dr1 = rdr1();
294265eefbe4SJohn Baldwin 	vmxctx->host_dr2 = rdr2();
294365eefbe4SJohn Baldwin 	vmxctx->host_dr3 = rdr3();
294465eefbe4SJohn Baldwin 	vmxctx->host_dr6 = rdr6();
294565eefbe4SJohn Baldwin 
294665eefbe4SJohn Baldwin 	/* Restore guest debug registers. */
294765eefbe4SJohn Baldwin 	load_dr0(vmxctx->guest_dr0);
294865eefbe4SJohn Baldwin 	load_dr1(vmxctx->guest_dr1);
294965eefbe4SJohn Baldwin 	load_dr2(vmxctx->guest_dr2);
295065eefbe4SJohn Baldwin 	load_dr3(vmxctx->guest_dr3);
295165eefbe4SJohn Baldwin 	load_dr6(vmxctx->guest_dr6);
295265eefbe4SJohn Baldwin }
295365eefbe4SJohn Baldwin 
295465eefbe4SJohn Baldwin static __inline void
295565eefbe4SJohn Baldwin vmx_dr_leave_guest(struct vmxctx *vmxctx)
295665eefbe4SJohn Baldwin {
295765eefbe4SJohn Baldwin 
295865eefbe4SJohn Baldwin 	/* Save guest debug registers. */
295965eefbe4SJohn Baldwin 	vmxctx->guest_dr0 = rdr0();
296065eefbe4SJohn Baldwin 	vmxctx->guest_dr1 = rdr1();
296165eefbe4SJohn Baldwin 	vmxctx->guest_dr2 = rdr2();
296265eefbe4SJohn Baldwin 	vmxctx->guest_dr3 = rdr3();
296365eefbe4SJohn Baldwin 	vmxctx->guest_dr6 = rdr6();
296465eefbe4SJohn Baldwin 
296565eefbe4SJohn Baldwin 	/*
296665eefbe4SJohn Baldwin 	 * Restore host debug registers.  Restore DR7, DEBUGCTL, and
296765eefbe4SJohn Baldwin 	 * PSL_T last.
296865eefbe4SJohn Baldwin 	 */
296965eefbe4SJohn Baldwin 	load_dr0(vmxctx->host_dr0);
297065eefbe4SJohn Baldwin 	load_dr1(vmxctx->host_dr1);
297165eefbe4SJohn Baldwin 	load_dr2(vmxctx->host_dr2);
297265eefbe4SJohn Baldwin 	load_dr3(vmxctx->host_dr3);
297365eefbe4SJohn Baldwin 	load_dr6(vmxctx->host_dr6);
297465eefbe4SJohn Baldwin 	wrmsr(MSR_DEBUGCTLMSR, vmxctx->host_debugctl);
297565eefbe4SJohn Baldwin 	load_dr7(vmxctx->host_dr7);
297665eefbe4SJohn Baldwin 	write_rflags(read_rflags() | vmxctx->host_tf);
297765eefbe4SJohn Baldwin }
297865eefbe4SJohn Baldwin 
29798e2cbc56SMark Johnston static __inline void
29808e2cbc56SMark Johnston vmx_pmap_activate(struct vmx *vmx, pmap_t pmap)
29818e2cbc56SMark Johnston {
29828e2cbc56SMark Johnston 	long eptgen;
29838e2cbc56SMark Johnston 	int cpu;
29848e2cbc56SMark Johnston 
29858e2cbc56SMark Johnston 	cpu = curcpu;
29868e2cbc56SMark Johnston 
29878e2cbc56SMark Johnston 	CPU_SET_ATOMIC(cpu, &pmap->pm_active);
29886f5a9606SMark Johnston 	smr_enter(pmap->pm_eptsmr);
29898e2cbc56SMark Johnston 	eptgen = atomic_load_long(&pmap->pm_eptgen);
29908e2cbc56SMark Johnston 	if (eptgen != vmx->eptgen[cpu]) {
29918e2cbc56SMark Johnston 		vmx->eptgen[cpu] = eptgen;
29928e2cbc56SMark Johnston 		invept(INVEPT_TYPE_SINGLE_CONTEXT,
29938e2cbc56SMark Johnston 		    (struct invept_desc){ .eptp = vmx->eptp, ._res = 0 });
29948e2cbc56SMark Johnston 	}
29958e2cbc56SMark Johnston }
29968e2cbc56SMark Johnston 
29978e2cbc56SMark Johnston static __inline void
29988e2cbc56SMark Johnston vmx_pmap_deactivate(struct vmx *vmx, pmap_t pmap)
29998e2cbc56SMark Johnston {
30006f5a9606SMark Johnston 	smr_exit(pmap->pm_eptsmr);
30018e2cbc56SMark Johnston 	CPU_CLR_ATOMIC(curcpu, &pmap->pm_active);
30028e2cbc56SMark Johnston }
30038e2cbc56SMark Johnston 
30040492757cSNeel Natu static int
30052ce12423SNeel Natu vmx_run(void *arg, int vcpu, register_t rip, pmap_t pmap,
3006248e6799SNeel Natu     struct vm_eventinfo *evinfo)
30070492757cSNeel Natu {
30080492757cSNeel Natu 	int rc, handled, launched;
3009366f6083SPeter Grehan 	struct vmx *vmx;
30100f00260cSJohn Baldwin 	struct vmx_vcpu *vmx_vcpu;
30115b8a8cd1SNeel Natu 	struct vm *vm;
3012366f6083SPeter Grehan 	struct vmxctx *vmxctx;
3013366f6083SPeter Grehan 	struct vmcs *vmcs;
301498ed632cSNeel Natu 	struct vm_exit *vmexit;
3015de5ea6b6SNeel Natu 	struct vlapic *vlapic;
301679c59630SNeel Natu 	uint32_t exit_reason;
3017b843f9beSJohn Baldwin 	struct region_descriptor gdtr, idtr;
3018b843f9beSJohn Baldwin 	uint16_t ldt_sel;
3019366f6083SPeter Grehan 
3020366f6083SPeter Grehan 	vmx = arg;
30215b8a8cd1SNeel Natu 	vm = vmx->vm;
30220f00260cSJohn Baldwin 	vmx_vcpu = &vmx->vcpus[vcpu];
30230f00260cSJohn Baldwin 	vmcs = vmx_vcpu->vmcs;
30240f00260cSJohn Baldwin 	vmxctx = &vmx_vcpu->ctx;
30255b8a8cd1SNeel Natu 	vlapic = vm_lapic(vm, vcpu);
30265b8a8cd1SNeel Natu 	vmexit = vm_exitinfo(vm, vcpu);
30270492757cSNeel Natu 	launched = 0;
302898ed632cSNeel Natu 
3029318224bbSNeel Natu 	KASSERT(vmxctx->pmap == pmap,
3030318224bbSNeel Natu 	    ("pmap %p different than ctx pmap %p", pmap, vmxctx->pmap));
3031318224bbSNeel Natu 
3032c3498942SNeel Natu 	vmx_msr_guest_enter(vmx, vcpu);
3033c3498942SNeel Natu 
3034366f6083SPeter Grehan 	VMPTRLD(vmcs);
3035366f6083SPeter Grehan 
3036366f6083SPeter Grehan 	/*
3037366f6083SPeter Grehan 	 * XXX
3038366f6083SPeter Grehan 	 * We do this every time because we may setup the virtual machine
3039366f6083SPeter Grehan 	 * from a different process than the one that actually runs it.
3040366f6083SPeter Grehan 	 *
3041366f6083SPeter Grehan 	 * If the life of a virtual machine was spent entirely in the context
304215add60dSPeter Grehan 	 * of a single process we could do this once in vmx_init().
3043366f6083SPeter Grehan 	 */
30443de83862SNeel Natu 	vmcs_write(VMCS_HOST_CR3, rcr3());
3045366f6083SPeter Grehan 
30462ce12423SNeel Natu 	vmcs_write(VMCS_GUEST_RIP, rip);
3047953c2c47SNeel Natu 	vmx_set_pcpu_defaults(vmx, vcpu, pmap);
3048366f6083SPeter Grehan 	do {
30492ce12423SNeel Natu 		KASSERT(vmcs_guest_rip() == rip, ("%s: vmcs guest rip mismatch "
30502ce12423SNeel Natu 		    "%#lx/%#lx", __func__, vmcs_guest_rip(), rip));
305140487465SNeel Natu 
30522ce12423SNeel Natu 		handled = UNHANDLED;
30530492757cSNeel Natu 		/*
30540492757cSNeel Natu 		 * Interrupts are disabled from this point on until the
30550492757cSNeel Natu 		 * guest starts executing. This is done for the following
30560492757cSNeel Natu 		 * reasons:
30570492757cSNeel Natu 		 *
30580492757cSNeel Natu 		 * If an AST is asserted on this thread after the check below,
30590492757cSNeel Natu 		 * then the IPI_AST notification will not be lost, because it
30600492757cSNeel Natu 		 * will cause a VM exit due to external interrupt as soon as
30610492757cSNeel Natu 		 * the guest state is loaded.
30620492757cSNeel Natu 		 *
30630492757cSNeel Natu 		 * A posted interrupt after 'vmx_inject_interrupts()' will
30640492757cSNeel Natu 		 * not be "lost" because it will be held pending in the host
30650492757cSNeel Natu 		 * APIC because interrupts are disabled. The pending interrupt
30660492757cSNeel Natu 		 * will be recognized as soon as the guest state is loaded.
30670492757cSNeel Natu 		 *
30680492757cSNeel Natu 		 * The same reasoning applies to the IPI generated by
30690492757cSNeel Natu 		 * pmap_invalidate_ept().
30700492757cSNeel Natu 		 */
30710492757cSNeel Natu 		disable_intr();
30722ce12423SNeel Natu 		vmx_inject_interrupts(vmx, vcpu, vlapic, rip);
3073091d4532SNeel Natu 
3074091d4532SNeel Natu 		/*
3075091d4532SNeel Natu 		 * Check for vcpu suspension after injecting events because
3076091d4532SNeel Natu 		 * vmx_inject_interrupts() can suspend the vcpu due to a
3077091d4532SNeel Natu 		 * triple fault.
3078091d4532SNeel Natu 		 */
3079248e6799SNeel Natu 		if (vcpu_suspended(evinfo)) {
30800492757cSNeel Natu 			enable_intr();
30812ce12423SNeel Natu 			vm_exit_suspended(vmx->vm, vcpu, rip);
30820492757cSNeel Natu 			break;
30830492757cSNeel Natu 		}
30840492757cSNeel Natu 
3085248e6799SNeel Natu 		if (vcpu_rendezvous_pending(evinfo)) {
30865b8a8cd1SNeel Natu 			enable_intr();
30872ce12423SNeel Natu 			vm_exit_rendezvous(vmx->vm, vcpu, rip);
30885b8a8cd1SNeel Natu 			break;
30895b8a8cd1SNeel Natu 		}
30905b8a8cd1SNeel Natu 
3091248e6799SNeel Natu 		if (vcpu_reqidle(evinfo)) {
3092248e6799SNeel Natu 			enable_intr();
3093248e6799SNeel Natu 			vm_exit_reqidle(vmx->vm, vcpu, rip);
3094248e6799SNeel Natu 			break;
3095248e6799SNeel Natu 		}
3096248e6799SNeel Natu 
3097f008d157SNeel Natu 		if (vcpu_should_yield(vm, vcpu)) {
3098b15a09c0SNeel Natu 			enable_intr();
30992ce12423SNeel Natu 			vm_exit_astpending(vmx->vm, vcpu, rip);
31002ce12423SNeel Natu 			vmx_astpending_trace(vmx, vcpu, rip);
310140487465SNeel Natu 			handled = HANDLED;
3102b15a09c0SNeel Natu 			break;
3103b15a09c0SNeel Natu 		}
3104b15a09c0SNeel Natu 
3105fc276d92SJohn Baldwin 		if (vcpu_debugged(vm, vcpu)) {
3106fc276d92SJohn Baldwin 			enable_intr();
3107fc276d92SJohn Baldwin 			vm_exit_debug(vmx->vm, vcpu, rip);
3108fc276d92SJohn Baldwin 			break;
3109fc276d92SJohn Baldwin 		}
3110fc276d92SJohn Baldwin 
3111b843f9beSJohn Baldwin 		/*
31121bc51badSMichael Reifenberger 		 * If TPR Shadowing is enabled, the TPR Threshold
31131bc51badSMichael Reifenberger 		 * must be updated right before entering the guest.
31141bc51badSMichael Reifenberger 		 */
31151bc51badSMichael Reifenberger 		if (tpr_shadowing && !virtual_interrupt_delivery) {
31160f00260cSJohn Baldwin 			if ((vmx_vcpu->cap.proc_ctls & PROCBASED_USE_TPR_SHADOW) != 0) {
31171bc51badSMichael Reifenberger 				vmcs_write(VMCS_TPR_THRESHOLD, vlapic_get_cr8(vlapic));
31181bc51badSMichael Reifenberger 			}
31191bc51badSMichael Reifenberger 		}
31201bc51badSMichael Reifenberger 
31211bc51badSMichael Reifenberger 		/*
3122b843f9beSJohn Baldwin 		 * VM exits restore the base address but not the
3123b843f9beSJohn Baldwin 		 * limits of GDTR and IDTR.  The VMCS only stores the
3124b843f9beSJohn Baldwin 		 * base address, so VM exits set the limits to 0xffff.
3125b843f9beSJohn Baldwin 		 * Save and restore the full GDTR and IDTR to restore
3126b843f9beSJohn Baldwin 		 * the limits.
3127b843f9beSJohn Baldwin 		 *
3128b843f9beSJohn Baldwin 		 * The VMCS does not save the LDTR at all, and VM
3129b843f9beSJohn Baldwin 		 * exits clear LDTR as if a NULL selector were loaded.
3130b843f9beSJohn Baldwin 		 * The userspace hypervisor probably doesn't use a
3131b843f9beSJohn Baldwin 		 * LDT, but save and restore it to be safe.
3132b843f9beSJohn Baldwin 		 */
3133b843f9beSJohn Baldwin 		sgdt(&gdtr);
3134b843f9beSJohn Baldwin 		sidt(&idtr);
3135b843f9beSJohn Baldwin 		ldt_sel = sldt();
3136b843f9beSJohn Baldwin 
3137f5f5f1e7SPeter Grehan 		/*
3138f5f5f1e7SPeter Grehan 		 * The TSC_AUX MSR must be saved/restored while interrupts
3139f5f5f1e7SPeter Grehan 		 * are disabled so that it is not possible for the guest
3140f5f5f1e7SPeter Grehan 		 * TSC_AUX MSR value to be overwritten by the resume
3141f5f5f1e7SPeter Grehan 		 * portion of the IPI_SUSPEND codepath. This is why the
3142f5f5f1e7SPeter Grehan 		 * transition of this MSR is handled separately from those
3143f5f5f1e7SPeter Grehan 		 * handled by vmx_msr_guest_{enter,exit}(), which are ok to
3144f5f5f1e7SPeter Grehan 		 * be transitioned with preemption disabled but interrupts
3145f5f5f1e7SPeter Grehan 		 * enabled.
3146f5f5f1e7SPeter Grehan 		 *
3147f5f5f1e7SPeter Grehan 		 * These vmx_msr_guest_{enter,exit}_tsc_aux() calls can be
3148f5f5f1e7SPeter Grehan 		 * anywhere in this loop so long as they happen with
3149f5f5f1e7SPeter Grehan 		 * interrupts disabled. This location is chosen for
3150f5f5f1e7SPeter Grehan 		 * simplicity.
3151f5f5f1e7SPeter Grehan 		 */
3152f5f5f1e7SPeter Grehan 		vmx_msr_guest_enter_tsc_aux(vmx, vcpu);
3153f5f5f1e7SPeter Grehan 
315465eefbe4SJohn Baldwin 		vmx_dr_enter_guest(vmxctx);
315579c59630SNeel Natu 
31568e2cbc56SMark Johnston 		/*
31578e2cbc56SMark Johnston 		 * Mark the EPT as active on this host CPU and invalidate
31588e2cbc56SMark Johnston 		 * EPTP-tagged TLB entries if required.
31598e2cbc56SMark Johnston 		 */
31608e2cbc56SMark Johnston 		vmx_pmap_activate(vmx, pmap);
31618e2cbc56SMark Johnston 
31628e2cbc56SMark Johnston 		vmx_run_trace(vmx, vcpu);
31638e2cbc56SMark Johnston 		rc = vmx_enter_guest(vmxctx, vmx, launched);
31648e2cbc56SMark Johnston 
31658e2cbc56SMark Johnston 		vmx_pmap_deactivate(vmx, pmap);
31668e2cbc56SMark Johnston 		vmx_dr_leave_guest(vmxctx);
3167f5f5f1e7SPeter Grehan 		vmx_msr_guest_exit_tsc_aux(vmx, vcpu);
3168f5f5f1e7SPeter Grehan 
3169b843f9beSJohn Baldwin 		bare_lgdt(&gdtr);
3170b843f9beSJohn Baldwin 		lidt(&idtr);
3171b843f9beSJohn Baldwin 		lldt(ldt_sel);
3172b843f9beSJohn Baldwin 
317379c59630SNeel Natu 		/* Collect some information for VM exit processing */
317479c59630SNeel Natu 		vmexit->rip = rip = vmcs_guest_rip();
317579c59630SNeel Natu 		vmexit->inst_length = vmexit_instruction_length();
317679c59630SNeel Natu 		vmexit->u.vmx.exit_reason = exit_reason = vmcs_exit_reason();
317779c59630SNeel Natu 		vmexit->u.vmx.exit_qualification = vmcs_exit_qualification();
317879c59630SNeel Natu 
31792ce12423SNeel Natu 		/* Update 'nextrip' */
31800f00260cSJohn Baldwin 		vmx_vcpu->state.nextrip = rip;
31812ce12423SNeel Natu 
31820492757cSNeel Natu 		if (rc == VMX_GUEST_VMEXIT) {
318362fbd7c2SNeel Natu 			vmx_exit_handle_nmi(vmx, vcpu, vmexit);
318462fbd7c2SNeel Natu 			enable_intr();
31850492757cSNeel Natu 			handled = vmx_exit_process(vmx, vcpu, vmexit);
31860492757cSNeel Natu 		} else {
318762fbd7c2SNeel Natu 			enable_intr();
318840487465SNeel Natu 			vmx_exit_inst_error(vmxctx, rc, vmexit);
3189eeefa4e4SNeel Natu 		}
319062fbd7c2SNeel Natu 		launched = 1;
319179c59630SNeel Natu 		vmx_exit_trace(vmx, vcpu, rip, exit_reason, handled);
31922ce12423SNeel Natu 		rip = vmexit->rip;
3193eeefa4e4SNeel Natu 	} while (handled);
3194366f6083SPeter Grehan 
3195366f6083SPeter Grehan 	/*
3196366f6083SPeter Grehan 	 * If a VM exit has been handled then the exitcode must be BOGUS
3197366f6083SPeter Grehan 	 * If a VM exit is not handled then the exitcode must not be BOGUS
3198366f6083SPeter Grehan 	 */
3199366f6083SPeter Grehan 	if ((handled && vmexit->exitcode != VM_EXITCODE_BOGUS) ||
3200366f6083SPeter Grehan 	    (!handled && vmexit->exitcode == VM_EXITCODE_BOGUS)) {
3201366f6083SPeter Grehan 		panic("Mismatch between handled (%d) and exitcode (%d)",
3202366f6083SPeter Grehan 		      handled, vmexit->exitcode);
3203366f6083SPeter Grehan 	}
3204366f6083SPeter Grehan 
32055b8a8cd1SNeel Natu 	VCPU_CTR1(vm, vcpu, "returning from vmx_run: exitcode %d",
32060492757cSNeel Natu 	    vmexit->exitcode);
3207366f6083SPeter Grehan 
3208366f6083SPeter Grehan 	VMCLEAR(vmcs);
3209c3498942SNeel Natu 	vmx_msr_guest_exit(vmx, vcpu);
3210c3498942SNeel Natu 
3211366f6083SPeter Grehan 	return (0);
3212366f6083SPeter Grehan }
3213366f6083SPeter Grehan 
3214366f6083SPeter Grehan static void
321515add60dSPeter Grehan vmx_cleanup(void *arg)
3216366f6083SPeter Grehan {
321763c9389aSNeel Natu 	int i;
32180f00260cSJohn Baldwin 	struct vmx_vcpu *vcpu;
3219366f6083SPeter Grehan 	struct vmx *vmx = arg;
3220a488c9c9SRodney W. Grimes 	uint16_t maxcpus;
3221366f6083SPeter Grehan 
3222159dd56fSNeel Natu 	if (apic_access_virtualization(vmx, 0))
322388c4b8d1SNeel Natu 		vm_unmap_mmio(vmx->vm, DEFAULT_APIC_BASE, PAGE_SIZE);
322488c4b8d1SNeel Natu 
3225a488c9c9SRodney W. Grimes 	maxcpus = vm_get_maxcpus(vmx->vm);
32260f00260cSJohn Baldwin 	for (i = 0; i < maxcpus; i++) {
32270f00260cSJohn Baldwin 		vcpu = &vmx->vcpus[i];
32280f00260cSJohn Baldwin 		vpid_free(vcpu->state.vpid);
32290f00260cSJohn Baldwin 		free(vcpu->pir_desc, M_VMX);
32300f00260cSJohn Baldwin 		free(vcpu->apic_page, M_VMX);
32310f00260cSJohn Baldwin 		free(vcpu->vmcs, M_VMX);
32320f00260cSJohn Baldwin 	}
323345e51299SNeel Natu 
32340f00260cSJohn Baldwin 	free(vmx->msr_bitmap, M_VMX);
3235366f6083SPeter Grehan 	free(vmx, M_VMX);
3236366f6083SPeter Grehan 
3237366f6083SPeter Grehan 	return;
3238366f6083SPeter Grehan }
3239366f6083SPeter Grehan 
3240366f6083SPeter Grehan static register_t *
3241366f6083SPeter Grehan vmxctx_regptr(struct vmxctx *vmxctx, int reg)
3242366f6083SPeter Grehan {
3243366f6083SPeter Grehan 
3244366f6083SPeter Grehan 	switch (reg) {
3245366f6083SPeter Grehan 	case VM_REG_GUEST_RAX:
3246366f6083SPeter Grehan 		return (&vmxctx->guest_rax);
3247366f6083SPeter Grehan 	case VM_REG_GUEST_RBX:
3248366f6083SPeter Grehan 		return (&vmxctx->guest_rbx);
3249366f6083SPeter Grehan 	case VM_REG_GUEST_RCX:
3250366f6083SPeter Grehan 		return (&vmxctx->guest_rcx);
3251366f6083SPeter Grehan 	case VM_REG_GUEST_RDX:
3252366f6083SPeter Grehan 		return (&vmxctx->guest_rdx);
3253366f6083SPeter Grehan 	case VM_REG_GUEST_RSI:
3254366f6083SPeter Grehan 		return (&vmxctx->guest_rsi);
3255366f6083SPeter Grehan 	case VM_REG_GUEST_RDI:
3256366f6083SPeter Grehan 		return (&vmxctx->guest_rdi);
3257366f6083SPeter Grehan 	case VM_REG_GUEST_RBP:
3258366f6083SPeter Grehan 		return (&vmxctx->guest_rbp);
3259366f6083SPeter Grehan 	case VM_REG_GUEST_R8:
3260366f6083SPeter Grehan 		return (&vmxctx->guest_r8);
3261366f6083SPeter Grehan 	case VM_REG_GUEST_R9:
3262366f6083SPeter Grehan 		return (&vmxctx->guest_r9);
3263366f6083SPeter Grehan 	case VM_REG_GUEST_R10:
3264366f6083SPeter Grehan 		return (&vmxctx->guest_r10);
3265366f6083SPeter Grehan 	case VM_REG_GUEST_R11:
3266366f6083SPeter Grehan 		return (&vmxctx->guest_r11);
3267366f6083SPeter Grehan 	case VM_REG_GUEST_R12:
3268366f6083SPeter Grehan 		return (&vmxctx->guest_r12);
3269366f6083SPeter Grehan 	case VM_REG_GUEST_R13:
3270366f6083SPeter Grehan 		return (&vmxctx->guest_r13);
3271366f6083SPeter Grehan 	case VM_REG_GUEST_R14:
3272366f6083SPeter Grehan 		return (&vmxctx->guest_r14);
3273366f6083SPeter Grehan 	case VM_REG_GUEST_R15:
3274366f6083SPeter Grehan 		return (&vmxctx->guest_r15);
327537a723a5SNeel Natu 	case VM_REG_GUEST_CR2:
327637a723a5SNeel Natu 		return (&vmxctx->guest_cr2);
327765eefbe4SJohn Baldwin 	case VM_REG_GUEST_DR0:
327865eefbe4SJohn Baldwin 		return (&vmxctx->guest_dr0);
327965eefbe4SJohn Baldwin 	case VM_REG_GUEST_DR1:
328065eefbe4SJohn Baldwin 		return (&vmxctx->guest_dr1);
328165eefbe4SJohn Baldwin 	case VM_REG_GUEST_DR2:
328265eefbe4SJohn Baldwin 		return (&vmxctx->guest_dr2);
328365eefbe4SJohn Baldwin 	case VM_REG_GUEST_DR3:
328465eefbe4SJohn Baldwin 		return (&vmxctx->guest_dr3);
328565eefbe4SJohn Baldwin 	case VM_REG_GUEST_DR6:
328665eefbe4SJohn Baldwin 		return (&vmxctx->guest_dr6);
3287366f6083SPeter Grehan 	default:
3288366f6083SPeter Grehan 		break;
3289366f6083SPeter Grehan 	}
3290366f6083SPeter Grehan 	return (NULL);
3291366f6083SPeter Grehan }
3292366f6083SPeter Grehan 
3293366f6083SPeter Grehan static int
3294366f6083SPeter Grehan vmxctx_getreg(struct vmxctx *vmxctx, int reg, uint64_t *retval)
3295366f6083SPeter Grehan {
3296366f6083SPeter Grehan 	register_t *regp;
3297366f6083SPeter Grehan 
3298366f6083SPeter Grehan 	if ((regp = vmxctx_regptr(vmxctx, reg)) != NULL) {
3299366f6083SPeter Grehan 		*retval = *regp;
3300366f6083SPeter Grehan 		return (0);
3301366f6083SPeter Grehan 	} else
3302366f6083SPeter Grehan 		return (EINVAL);
3303366f6083SPeter Grehan }
3304366f6083SPeter Grehan 
3305366f6083SPeter Grehan static int
3306366f6083SPeter Grehan vmxctx_setreg(struct vmxctx *vmxctx, int reg, uint64_t val)
3307366f6083SPeter Grehan {
3308366f6083SPeter Grehan 	register_t *regp;
3309366f6083SPeter Grehan 
3310366f6083SPeter Grehan 	if ((regp = vmxctx_regptr(vmxctx, reg)) != NULL) {
3311366f6083SPeter Grehan 		*regp = val;
3312366f6083SPeter Grehan 		return (0);
3313366f6083SPeter Grehan 	} else
3314366f6083SPeter Grehan 		return (EINVAL);
3315366f6083SPeter Grehan }
3316366f6083SPeter Grehan 
3317366f6083SPeter Grehan static int
3318d1819632SNeel Natu vmx_get_intr_shadow(struct vmx *vmx, int vcpu, int running, uint64_t *retval)
3319d1819632SNeel Natu {
3320d1819632SNeel Natu 	uint64_t gi;
3321d1819632SNeel Natu 	int error;
3322d1819632SNeel Natu 
33230f00260cSJohn Baldwin 	error = vmcs_getreg(vmx->vcpus[vcpu].vmcs, running,
3324d1819632SNeel Natu 	    VMCS_IDENT(VMCS_GUEST_INTERRUPTIBILITY), &gi);
3325d1819632SNeel Natu 	*retval = (gi & HWINTR_BLOCKING) ? 1 : 0;
3326d1819632SNeel Natu 	return (error);
3327d1819632SNeel Natu }
3328d1819632SNeel Natu 
3329d1819632SNeel Natu static int
3330d1819632SNeel Natu vmx_modify_intr_shadow(struct vmx *vmx, int vcpu, int running, uint64_t val)
3331d1819632SNeel Natu {
3332d1819632SNeel Natu 	struct vmcs *vmcs;
3333d1819632SNeel Natu 	uint64_t gi;
3334d1819632SNeel Natu 	int error, ident;
3335d1819632SNeel Natu 
3336d1819632SNeel Natu 	/*
3337d1819632SNeel Natu 	 * Forcing the vcpu into an interrupt shadow is not supported.
3338d1819632SNeel Natu 	 */
3339d1819632SNeel Natu 	if (val) {
3340d1819632SNeel Natu 		error = EINVAL;
3341d1819632SNeel Natu 		goto done;
3342d1819632SNeel Natu 	}
3343d1819632SNeel Natu 
33440f00260cSJohn Baldwin 	vmcs = vmx->vcpus[vcpu].vmcs;
3345d1819632SNeel Natu 	ident = VMCS_IDENT(VMCS_GUEST_INTERRUPTIBILITY);
3346d1819632SNeel Natu 	error = vmcs_getreg(vmcs, running, ident, &gi);
3347d1819632SNeel Natu 	if (error == 0) {
3348d1819632SNeel Natu 		gi &= ~HWINTR_BLOCKING;
3349d1819632SNeel Natu 		error = vmcs_setreg(vmcs, running, ident, gi);
3350d1819632SNeel Natu 	}
3351d1819632SNeel Natu done:
3352d1819632SNeel Natu 	VCPU_CTR2(vmx->vm, vcpu, "Setting intr_shadow to %#lx %s", val,
3353d1819632SNeel Natu 	    error ? "failed" : "succeeded");
3354d1819632SNeel Natu 	return (error);
3355d1819632SNeel Natu }
3356d1819632SNeel Natu 
3357d1819632SNeel Natu static int
3358aaaa0656SPeter Grehan vmx_shadow_reg(int reg)
3359aaaa0656SPeter Grehan {
3360aaaa0656SPeter Grehan 	int shreg;
3361aaaa0656SPeter Grehan 
3362aaaa0656SPeter Grehan 	shreg = -1;
3363aaaa0656SPeter Grehan 
3364aaaa0656SPeter Grehan 	switch (reg) {
3365aaaa0656SPeter Grehan 	case VM_REG_GUEST_CR0:
3366aaaa0656SPeter Grehan 		shreg = VMCS_CR0_SHADOW;
3367aaaa0656SPeter Grehan 		break;
3368aaaa0656SPeter Grehan 	case VM_REG_GUEST_CR4:
3369aaaa0656SPeter Grehan 		shreg = VMCS_CR4_SHADOW;
3370aaaa0656SPeter Grehan 		break;
3371aaaa0656SPeter Grehan 	default:
3372aaaa0656SPeter Grehan 		break;
3373aaaa0656SPeter Grehan 	}
3374aaaa0656SPeter Grehan 
3375aaaa0656SPeter Grehan 	return (shreg);
3376aaaa0656SPeter Grehan }
3377aaaa0656SPeter Grehan 
3378aaaa0656SPeter Grehan static int
3379366f6083SPeter Grehan vmx_getreg(void *arg, int vcpu, int reg, uint64_t *retval)
3380366f6083SPeter Grehan {
3381d3c11f40SPeter Grehan 	int running, hostcpu;
3382366f6083SPeter Grehan 	struct vmx *vmx = arg;
3383366f6083SPeter Grehan 
3384d3c11f40SPeter Grehan 	running = vcpu_is_running(vmx->vm, vcpu, &hostcpu);
3385d3c11f40SPeter Grehan 	if (running && hostcpu != curcpu)
3386d3c11f40SPeter Grehan 		panic("vmx_getreg: %s%d is running", vm_name(vmx->vm), vcpu);
3387d3c11f40SPeter Grehan 
3388d1819632SNeel Natu 	if (reg == VM_REG_GUEST_INTR_SHADOW)
3389d1819632SNeel Natu 		return (vmx_get_intr_shadow(vmx, vcpu, running, retval));
3390d1819632SNeel Natu 
33910f00260cSJohn Baldwin 	if (vmxctx_getreg(&vmx->vcpus[vcpu].ctx, reg, retval) == 0)
3392366f6083SPeter Grehan 		return (0);
3393366f6083SPeter Grehan 
33940f00260cSJohn Baldwin 	return (vmcs_getreg(vmx->vcpus[vcpu].vmcs, running, reg, retval));
3395366f6083SPeter Grehan }
3396366f6083SPeter Grehan 
3397366f6083SPeter Grehan static int
3398366f6083SPeter Grehan vmx_setreg(void *arg, int vcpu, int reg, uint64_t val)
3399366f6083SPeter Grehan {
3400aaaa0656SPeter Grehan 	int error, hostcpu, running, shadow;
3401366f6083SPeter Grehan 	uint64_t ctls;
34023527963bSNeel Natu 	pmap_t pmap;
3403366f6083SPeter Grehan 	struct vmx *vmx = arg;
34040f00260cSJohn Baldwin 	struct vmx_vcpu *vmx_vcpu = &vmx->vcpus[vcpu];
3405366f6083SPeter Grehan 
3406d3c11f40SPeter Grehan 	running = vcpu_is_running(vmx->vm, vcpu, &hostcpu);
3407d3c11f40SPeter Grehan 	if (running && hostcpu != curcpu)
3408d3c11f40SPeter Grehan 		panic("vmx_setreg: %s%d is running", vm_name(vmx->vm), vcpu);
3409d3c11f40SPeter Grehan 
3410d1819632SNeel Natu 	if (reg == VM_REG_GUEST_INTR_SHADOW)
3411d1819632SNeel Natu 		return (vmx_modify_intr_shadow(vmx, vcpu, running, val));
3412d1819632SNeel Natu 
34130f00260cSJohn Baldwin 	if (vmxctx_setreg(&vmx_vcpu->ctx, reg, val) == 0)
3414366f6083SPeter Grehan 		return (0);
3415366f6083SPeter Grehan 
341609860d44SEd Maste 	/* Do not permit user write access to VMCS fields by offset. */
341709860d44SEd Maste 	if (reg < 0)
341809860d44SEd Maste 		return (EINVAL);
341909860d44SEd Maste 
34200f00260cSJohn Baldwin 	error = vmcs_setreg(vmx_vcpu->vmcs, running, reg, val);
3421366f6083SPeter Grehan 
3422366f6083SPeter Grehan 	if (error == 0) {
3423366f6083SPeter Grehan 		/*
3424366f6083SPeter Grehan 		 * If the "load EFER" VM-entry control is 1 then the
3425366f6083SPeter Grehan 		 * value of EFER.LMA must be identical to "IA-32e mode guest"
3426366f6083SPeter Grehan 		 * bit in the VM-entry control.
3427366f6083SPeter Grehan 		 */
3428366f6083SPeter Grehan 		if ((entry_ctls & VM_ENTRY_LOAD_EFER) != 0 &&
3429366f6083SPeter Grehan 		    (reg == VM_REG_GUEST_EFER)) {
34300f00260cSJohn Baldwin 			vmcs_getreg(vmx_vcpu->vmcs, running,
3431366f6083SPeter Grehan 				    VMCS_IDENT(VMCS_ENTRY_CTLS), &ctls);
3432366f6083SPeter Grehan 			if (val & EFER_LMA)
3433366f6083SPeter Grehan 				ctls |= VM_ENTRY_GUEST_LMA;
3434366f6083SPeter Grehan 			else
3435366f6083SPeter Grehan 				ctls &= ~VM_ENTRY_GUEST_LMA;
34360f00260cSJohn Baldwin 			vmcs_setreg(vmx_vcpu->vmcs, running,
3437366f6083SPeter Grehan 				    VMCS_IDENT(VMCS_ENTRY_CTLS), ctls);
3438366f6083SPeter Grehan 		}
3439aaaa0656SPeter Grehan 
3440aaaa0656SPeter Grehan 		shadow = vmx_shadow_reg(reg);
3441aaaa0656SPeter Grehan 		if (shadow > 0) {
3442aaaa0656SPeter Grehan 			/*
3443aaaa0656SPeter Grehan 			 * Store the unmodified value in the shadow
3444aaaa0656SPeter Grehan 			 */
34450f00260cSJohn Baldwin 			error = vmcs_setreg(vmx_vcpu->vmcs, running,
3446aaaa0656SPeter Grehan 				    VMCS_IDENT(shadow), val);
3447aaaa0656SPeter Grehan 		}
34483527963bSNeel Natu 
34493527963bSNeel Natu 		if (reg == VM_REG_GUEST_CR3) {
34503527963bSNeel Natu 			/*
34513527963bSNeel Natu 			 * Invalidate the guest vcpu's TLB mappings to emulate
34523527963bSNeel Natu 			 * the behavior of updating %cr3.
34533527963bSNeel Natu 			 *
34543527963bSNeel Natu 			 * XXX the processor retains global mappings when %cr3
34553527963bSNeel Natu 			 * is updated but vmx_invvpid() does not.
34563527963bSNeel Natu 			 */
34570f00260cSJohn Baldwin 			pmap = vmx_vcpu->ctx.pmap;
34583527963bSNeel Natu 			vmx_invvpid(vmx, vcpu, pmap, running);
34593527963bSNeel Natu 		}
3460366f6083SPeter Grehan 	}
3461366f6083SPeter Grehan 
3462366f6083SPeter Grehan 	return (error);
3463366f6083SPeter Grehan }
3464366f6083SPeter Grehan 
3465366f6083SPeter Grehan static int
3466366f6083SPeter Grehan vmx_getdesc(void *arg, int vcpu, int reg, struct seg_desc *desc)
3467366f6083SPeter Grehan {
3468ba6f5e23SNeel Natu 	int hostcpu, running;
3469366f6083SPeter Grehan 	struct vmx *vmx = arg;
3470366f6083SPeter Grehan 
3471ba6f5e23SNeel Natu 	running = vcpu_is_running(vmx->vm, vcpu, &hostcpu);
3472ba6f5e23SNeel Natu 	if (running && hostcpu != curcpu)
3473ba6f5e23SNeel Natu 		panic("vmx_getdesc: %s%d is running", vm_name(vmx->vm), vcpu);
3474ba6f5e23SNeel Natu 
34750f00260cSJohn Baldwin 	return (vmcs_getdesc(vmx->vcpus[vcpu].vmcs, running, reg, desc));
3476366f6083SPeter Grehan }
3477366f6083SPeter Grehan 
3478366f6083SPeter Grehan static int
3479366f6083SPeter Grehan vmx_setdesc(void *arg, int vcpu, int reg, struct seg_desc *desc)
3480366f6083SPeter Grehan {
3481ba6f5e23SNeel Natu 	int hostcpu, running;
3482366f6083SPeter Grehan 	struct vmx *vmx = arg;
3483366f6083SPeter Grehan 
3484ba6f5e23SNeel Natu 	running = vcpu_is_running(vmx->vm, vcpu, &hostcpu);
3485ba6f5e23SNeel Natu 	if (running && hostcpu != curcpu)
3486ba6f5e23SNeel Natu 		panic("vmx_setdesc: %s%d is running", vm_name(vmx->vm), vcpu);
3487ba6f5e23SNeel Natu 
34880f00260cSJohn Baldwin 	return (vmcs_setdesc(vmx->vcpus[vcpu].vmcs, running, reg, desc));
3489366f6083SPeter Grehan }
3490366f6083SPeter Grehan 
3491366f6083SPeter Grehan static int
3492366f6083SPeter Grehan vmx_getcap(void *arg, int vcpu, int type, int *retval)
3493366f6083SPeter Grehan {
3494366f6083SPeter Grehan 	struct vmx *vmx = arg;
3495366f6083SPeter Grehan 	int vcap;
3496366f6083SPeter Grehan 	int ret;
3497366f6083SPeter Grehan 
3498366f6083SPeter Grehan 	ret = ENOENT;
3499366f6083SPeter Grehan 
35000f00260cSJohn Baldwin 	vcap = vmx->vcpus[vcpu].cap.set;
3501366f6083SPeter Grehan 
3502366f6083SPeter Grehan 	switch (type) {
3503366f6083SPeter Grehan 	case VM_CAP_HALT_EXIT:
3504366f6083SPeter Grehan 		if (cap_halt_exit)
3505366f6083SPeter Grehan 			ret = 0;
3506366f6083SPeter Grehan 		break;
3507366f6083SPeter Grehan 	case VM_CAP_PAUSE_EXIT:
3508366f6083SPeter Grehan 		if (cap_pause_exit)
3509366f6083SPeter Grehan 			ret = 0;
3510366f6083SPeter Grehan 		break;
3511366f6083SPeter Grehan 	case VM_CAP_MTRAP_EXIT:
3512366f6083SPeter Grehan 		if (cap_monitor_trap)
3513366f6083SPeter Grehan 			ret = 0;
3514366f6083SPeter Grehan 		break;
3515f5f5f1e7SPeter Grehan 	case VM_CAP_RDPID:
3516f5f5f1e7SPeter Grehan 		if (cap_rdpid)
3517f5f5f1e7SPeter Grehan 			ret = 0;
3518f5f5f1e7SPeter Grehan 		break;
3519f5f5f1e7SPeter Grehan 	case VM_CAP_RDTSCP:
3520f5f5f1e7SPeter Grehan 		if (cap_rdtscp)
3521f5f5f1e7SPeter Grehan 			ret = 0;
3522f5f5f1e7SPeter Grehan 		break;
3523366f6083SPeter Grehan 	case VM_CAP_UNRESTRICTED_GUEST:
3524366f6083SPeter Grehan 		if (cap_unrestricted_guest)
3525366f6083SPeter Grehan 			ret = 0;
3526366f6083SPeter Grehan 		break;
352749cc03daSNeel Natu 	case VM_CAP_ENABLE_INVPCID:
352849cc03daSNeel Natu 		if (cap_invpcid)
352949cc03daSNeel Natu 			ret = 0;
353049cc03daSNeel Natu 		break;
3531cbd03a9dSJohn Baldwin 	case VM_CAP_BPT_EXIT:
35320bda8d3eSCorvin Köhne 	case VM_CAP_IPI_EXIT:
3533cbd03a9dSJohn Baldwin 		ret = 0;
3534cbd03a9dSJohn Baldwin 		break;
3535366f6083SPeter Grehan 	default:
3536366f6083SPeter Grehan 		break;
3537366f6083SPeter Grehan 	}
3538366f6083SPeter Grehan 
3539366f6083SPeter Grehan 	if (ret == 0)
3540366f6083SPeter Grehan 		*retval = (vcap & (1 << type)) ? 1 : 0;
3541366f6083SPeter Grehan 
3542366f6083SPeter Grehan 	return (ret);
3543366f6083SPeter Grehan }
3544366f6083SPeter Grehan 
3545366f6083SPeter Grehan static int
3546366f6083SPeter Grehan vmx_setcap(void *arg, int vcpu, int type, int val)
3547366f6083SPeter Grehan {
3548366f6083SPeter Grehan 	struct vmx *vmx = arg;
35490f00260cSJohn Baldwin 	struct vmx_vcpu *vmx_vcpu = &vmx->vcpus[vcpu];
35500f00260cSJohn Baldwin 	struct vmcs *vmcs = vmx_vcpu->vmcs;
35510bda8d3eSCorvin Köhne 	struct vlapic *vlapic;
3552366f6083SPeter Grehan 	uint32_t baseval;
3553366f6083SPeter Grehan 	uint32_t *pptr;
3554366f6083SPeter Grehan 	int error;
3555366f6083SPeter Grehan 	int flag;
3556366f6083SPeter Grehan 	int reg;
3557366f6083SPeter Grehan 	int retval;
3558366f6083SPeter Grehan 
3559366f6083SPeter Grehan 	retval = ENOENT;
3560366f6083SPeter Grehan 	pptr = NULL;
3561366f6083SPeter Grehan 
3562366f6083SPeter Grehan 	switch (type) {
3563366f6083SPeter Grehan 	case VM_CAP_HALT_EXIT:
3564366f6083SPeter Grehan 		if (cap_halt_exit) {
3565366f6083SPeter Grehan 			retval = 0;
35660f00260cSJohn Baldwin 			pptr = &vmx_vcpu->cap.proc_ctls;
3567366f6083SPeter Grehan 			baseval = *pptr;
3568366f6083SPeter Grehan 			flag = PROCBASED_HLT_EXITING;
3569366f6083SPeter Grehan 			reg = VMCS_PRI_PROC_BASED_CTLS;
3570366f6083SPeter Grehan 		}
3571366f6083SPeter Grehan 		break;
3572366f6083SPeter Grehan 	case VM_CAP_MTRAP_EXIT:
3573366f6083SPeter Grehan 		if (cap_monitor_trap) {
3574366f6083SPeter Grehan 			retval = 0;
35750f00260cSJohn Baldwin 			pptr = &vmx_vcpu->cap.proc_ctls;
3576366f6083SPeter Grehan 			baseval = *pptr;
3577366f6083SPeter Grehan 			flag = PROCBASED_MTF;
3578366f6083SPeter Grehan 			reg = VMCS_PRI_PROC_BASED_CTLS;
3579366f6083SPeter Grehan 		}
3580366f6083SPeter Grehan 		break;
3581366f6083SPeter Grehan 	case VM_CAP_PAUSE_EXIT:
3582366f6083SPeter Grehan 		if (cap_pause_exit) {
3583366f6083SPeter Grehan 			retval = 0;
35840f00260cSJohn Baldwin 			pptr = &vmx_vcpu->cap.proc_ctls;
3585366f6083SPeter Grehan 			baseval = *pptr;
3586366f6083SPeter Grehan 			flag = PROCBASED_PAUSE_EXITING;
3587366f6083SPeter Grehan 			reg = VMCS_PRI_PROC_BASED_CTLS;
3588366f6083SPeter Grehan 		}
3589366f6083SPeter Grehan 		break;
3590f5f5f1e7SPeter Grehan 	case VM_CAP_RDPID:
3591f5f5f1e7SPeter Grehan 	case VM_CAP_RDTSCP:
3592f5f5f1e7SPeter Grehan 		if (cap_rdpid || cap_rdtscp)
3593f5f5f1e7SPeter Grehan 			/*
3594f5f5f1e7SPeter Grehan 			 * Choose not to support enabling/disabling
3595f5f5f1e7SPeter Grehan 			 * RDPID/RDTSCP via libvmmapi since, as per the
359615add60dSPeter Grehan 			 * discussion in vmx_modinit(), RDPID/RDTSCP are
3597f5f5f1e7SPeter Grehan 			 * either always enabled or always disabled.
3598f5f5f1e7SPeter Grehan 			 */
3599f5f5f1e7SPeter Grehan 			error = EOPNOTSUPP;
3600f5f5f1e7SPeter Grehan 		break;
3601366f6083SPeter Grehan 	case VM_CAP_UNRESTRICTED_GUEST:
3602366f6083SPeter Grehan 		if (cap_unrestricted_guest) {
3603366f6083SPeter Grehan 			retval = 0;
36040f00260cSJohn Baldwin 			pptr = &vmx_vcpu->cap.proc_ctls2;
360549cc03daSNeel Natu 			baseval = *pptr;
3606366f6083SPeter Grehan 			flag = PROCBASED2_UNRESTRICTED_GUEST;
3607366f6083SPeter Grehan 			reg = VMCS_SEC_PROC_BASED_CTLS;
3608366f6083SPeter Grehan 		}
3609366f6083SPeter Grehan 		break;
361049cc03daSNeel Natu 	case VM_CAP_ENABLE_INVPCID:
361149cc03daSNeel Natu 		if (cap_invpcid) {
361249cc03daSNeel Natu 			retval = 0;
36130f00260cSJohn Baldwin 			pptr = &vmx_vcpu->cap.proc_ctls2;
361449cc03daSNeel Natu 			baseval = *pptr;
361549cc03daSNeel Natu 			flag = PROCBASED2_ENABLE_INVPCID;
361649cc03daSNeel Natu 			reg = VMCS_SEC_PROC_BASED_CTLS;
361749cc03daSNeel Natu 		}
361849cc03daSNeel Natu 		break;
3619cbd03a9dSJohn Baldwin 	case VM_CAP_BPT_EXIT:
3620cbd03a9dSJohn Baldwin 		retval = 0;
3621cbd03a9dSJohn Baldwin 
3622cbd03a9dSJohn Baldwin 		/* Don't change the bitmap if we are tracing all exceptions. */
36230f00260cSJohn Baldwin 		if (vmx_vcpu->cap.exc_bitmap != 0xffffffff) {
36240f00260cSJohn Baldwin 			pptr = &vmx_vcpu->cap.exc_bitmap;
3625cbd03a9dSJohn Baldwin 			baseval = *pptr;
3626cbd03a9dSJohn Baldwin 			flag = (1 << IDT_BP);
3627cbd03a9dSJohn Baldwin 			reg = VMCS_EXCEPTION_BITMAP;
3628cbd03a9dSJohn Baldwin 		}
3629cbd03a9dSJohn Baldwin 		break;
36300bda8d3eSCorvin Köhne 	case VM_CAP_IPI_EXIT:
36310bda8d3eSCorvin Köhne 		retval = 0;
36320bda8d3eSCorvin Köhne 
36330bda8d3eSCorvin Köhne 		vlapic = vm_lapic(vmx->vm, vcpu);
36340bda8d3eSCorvin Köhne 		vlapic->ipi_exit = val;
36350bda8d3eSCorvin Köhne 		break;
3636366f6083SPeter Grehan 	default:
3637366f6083SPeter Grehan 		break;
3638366f6083SPeter Grehan 	}
3639366f6083SPeter Grehan 
3640cbd03a9dSJohn Baldwin 	if (retval)
3641cbd03a9dSJohn Baldwin 		return (retval);
3642cbd03a9dSJohn Baldwin 
3643cbd03a9dSJohn Baldwin 	if (pptr != NULL) {
3644366f6083SPeter Grehan 		if (val) {
3645366f6083SPeter Grehan 			baseval |= flag;
3646366f6083SPeter Grehan 		} else {
3647366f6083SPeter Grehan 			baseval &= ~flag;
3648366f6083SPeter Grehan 		}
3649366f6083SPeter Grehan 		VMPTRLD(vmcs);
3650366f6083SPeter Grehan 		error = vmwrite(reg, baseval);
3651366f6083SPeter Grehan 		VMCLEAR(vmcs);
3652366f6083SPeter Grehan 
3653cbd03a9dSJohn Baldwin 		if (error)
3654cbd03a9dSJohn Baldwin 			return (error);
3655cbd03a9dSJohn Baldwin 
3656366f6083SPeter Grehan 		/*
3657366f6083SPeter Grehan 		 * Update optional stored flags, and record
3658366f6083SPeter Grehan 		 * setting
3659366f6083SPeter Grehan 		 */
3660366f6083SPeter Grehan 		*pptr = baseval;
3661366f6083SPeter Grehan 	}
3662366f6083SPeter Grehan 
3663366f6083SPeter Grehan 	if (val) {
36640f00260cSJohn Baldwin 		vmx_vcpu->cap.set |= (1 << type);
3665366f6083SPeter Grehan 	} else {
36660f00260cSJohn Baldwin 		vmx_vcpu->cap.set &= ~(1 << type);
3667366f6083SPeter Grehan 	}
3668366f6083SPeter Grehan 
3669cbd03a9dSJohn Baldwin 	return (0);
3670366f6083SPeter Grehan }
3671366f6083SPeter Grehan 
367215add60dSPeter Grehan static struct vmspace *
367315add60dSPeter Grehan vmx_vmspace_alloc(vm_offset_t min, vm_offset_t max)
367415add60dSPeter Grehan {
367515add60dSPeter Grehan 	return (ept_vmspace_alloc(min, max));
367615add60dSPeter Grehan }
367715add60dSPeter Grehan 
367815add60dSPeter Grehan static void
367915add60dSPeter Grehan vmx_vmspace_free(struct vmspace *vmspace)
368015add60dSPeter Grehan {
368115add60dSPeter Grehan 	ept_vmspace_free(vmspace);
368215add60dSPeter Grehan }
368315add60dSPeter Grehan 
368488c4b8d1SNeel Natu struct vlapic_vtx {
368588c4b8d1SNeel Natu 	struct vlapic	vlapic;
3686176666c2SNeel Natu 	struct pir_desc	*pir_desc;
368730b94db8SNeel Natu 	struct vmx	*vmx;
36882c352febSJohn Baldwin 	u_int	pending_prio;
368988c4b8d1SNeel Natu };
369088c4b8d1SNeel Natu 
36912c352febSJohn Baldwin #define VPR_PRIO_BIT(vpr)	(1 << ((vpr) >> 4))
36922c352febSJohn Baldwin 
369388c4b8d1SNeel Natu #define	VMX_CTR_PIR(vm, vcpuid, pir_desc, notify, vector, level, msg)	\
369488c4b8d1SNeel Natu do {									\
369588c4b8d1SNeel Natu 	VCPU_CTR2(vm, vcpuid, msg " assert %s-triggered vector %d",	\
369688c4b8d1SNeel Natu 	    level ? "level" : "edge", vector);				\
369788c4b8d1SNeel Natu 	VCPU_CTR1(vm, vcpuid, msg " pir0 0x%016lx", pir_desc->pir[0]);	\
369888c4b8d1SNeel Natu 	VCPU_CTR1(vm, vcpuid, msg " pir1 0x%016lx", pir_desc->pir[1]);	\
369988c4b8d1SNeel Natu 	VCPU_CTR1(vm, vcpuid, msg " pir2 0x%016lx", pir_desc->pir[2]);	\
370088c4b8d1SNeel Natu 	VCPU_CTR1(vm, vcpuid, msg " pir3 0x%016lx", pir_desc->pir[3]);	\
370188c4b8d1SNeel Natu 	VCPU_CTR1(vm, vcpuid, msg " notify: %s", notify ? "yes" : "no");\
370288c4b8d1SNeel Natu } while (0)
370388c4b8d1SNeel Natu 
370488c4b8d1SNeel Natu /*
370588c4b8d1SNeel Natu  * vlapic->ops handlers that utilize the APICv hardware assist described in
370688c4b8d1SNeel Natu  * Chapter 29 of the Intel SDM.
370788c4b8d1SNeel Natu  */
370888c4b8d1SNeel Natu static int
370988c4b8d1SNeel Natu vmx_set_intr_ready(struct vlapic *vlapic, int vector, bool level)
371088c4b8d1SNeel Natu {
371188c4b8d1SNeel Natu 	struct vlapic_vtx *vlapic_vtx;
371288c4b8d1SNeel Natu 	struct pir_desc *pir_desc;
371388c4b8d1SNeel Natu 	uint64_t mask;
37142c352febSJohn Baldwin 	int idx, notify = 0;
371588c4b8d1SNeel Natu 
371688c4b8d1SNeel Natu 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
3717176666c2SNeel Natu 	pir_desc = vlapic_vtx->pir_desc;
371888c4b8d1SNeel Natu 
371988c4b8d1SNeel Natu 	/*
372088c4b8d1SNeel Natu 	 * Keep track of interrupt requests in the PIR descriptor. This is
372188c4b8d1SNeel Natu 	 * because the virtual APIC page pointed to by the VMCS cannot be
372288c4b8d1SNeel Natu 	 * modified if the vcpu is running.
372388c4b8d1SNeel Natu 	 */
372488c4b8d1SNeel Natu 	idx = vector / 64;
372588c4b8d1SNeel Natu 	mask = 1UL << (vector % 64);
372688c4b8d1SNeel Natu 	atomic_set_long(&pir_desc->pir[idx], mask);
37272c352febSJohn Baldwin 
37282c352febSJohn Baldwin 	/*
37292c352febSJohn Baldwin 	 * A notification is required whenever the 'pending' bit makes a
37302c352febSJohn Baldwin 	 * transition from 0->1.
37312c352febSJohn Baldwin 	 *
37322c352febSJohn Baldwin 	 * Even if the 'pending' bit is already asserted, notification about
37332c352febSJohn Baldwin 	 * the incoming interrupt may still be necessary.  For example, if a
37342c352febSJohn Baldwin 	 * vCPU is HLTed with a high PPR, a low priority interrupt would cause
37352c352febSJohn Baldwin 	 * the 0->1 'pending' transition with a notification, but the vCPU
37362c352febSJohn Baldwin 	 * would ignore the interrupt for the time being.  The same vCPU would
37372c352febSJohn Baldwin 	 * need to then be notified if a high-priority interrupt arrived which
37382c352febSJohn Baldwin 	 * satisfied the PPR.
37392c352febSJohn Baldwin 	 *
37402c352febSJohn Baldwin 	 * The priorities of interrupts injected while 'pending' is asserted
37412c352febSJohn Baldwin 	 * are tracked in a custom bitfield 'pending_prio'.  Should the
37422c352febSJohn Baldwin 	 * to-be-injected interrupt exceed the priorities already present, the
37432c352febSJohn Baldwin 	 * notification is sent.  The priorities recorded in 'pending_prio' are
37442c352febSJohn Baldwin 	 * cleared whenever the 'pending' bit makes another 0->1 transition.
37452c352febSJohn Baldwin 	 */
37462c352febSJohn Baldwin 	if (atomic_cmpset_long(&pir_desc->pending, 0, 1) != 0) {
37472c352febSJohn Baldwin 		notify = 1;
37482c352febSJohn Baldwin 		vlapic_vtx->pending_prio = 0;
37492c352febSJohn Baldwin 	} else {
37502c352febSJohn Baldwin 		const u_int old_prio = vlapic_vtx->pending_prio;
37512c352febSJohn Baldwin 		const u_int prio_bit = VPR_PRIO_BIT(vector & APIC_TPR_INT);
37522c352febSJohn Baldwin 
37532c352febSJohn Baldwin 		if ((old_prio & prio_bit) == 0 && prio_bit > old_prio) {
37542c352febSJohn Baldwin 			atomic_set_int(&vlapic_vtx->pending_prio, prio_bit);
37552c352febSJohn Baldwin 			notify = 1;
37562c352febSJohn Baldwin 		}
37572c352febSJohn Baldwin 	}
375888c4b8d1SNeel Natu 
375988c4b8d1SNeel Natu 	VMX_CTR_PIR(vlapic->vm, vlapic->vcpuid, pir_desc, notify, vector,
376088c4b8d1SNeel Natu 	    level, "vmx_set_intr_ready");
376188c4b8d1SNeel Natu 	return (notify);
376288c4b8d1SNeel Natu }
376388c4b8d1SNeel Natu 
376488c4b8d1SNeel Natu static int
376588c4b8d1SNeel Natu vmx_pending_intr(struct vlapic *vlapic, int *vecptr)
376688c4b8d1SNeel Natu {
376788c4b8d1SNeel Natu 	struct vlapic_vtx *vlapic_vtx;
376888c4b8d1SNeel Natu 	struct pir_desc *pir_desc;
376988c4b8d1SNeel Natu 	struct LAPIC *lapic;
377088c4b8d1SNeel Natu 	uint64_t pending, pirval;
377188c4b8d1SNeel Natu 	uint32_t ppr, vpr;
377288c4b8d1SNeel Natu 	int i;
377388c4b8d1SNeel Natu 
377488c4b8d1SNeel Natu 	/*
377588c4b8d1SNeel Natu 	 * This function is only expected to be called from the 'HLT' exit
377688c4b8d1SNeel Natu 	 * handler which does not care about the vector that is pending.
377788c4b8d1SNeel Natu 	 */
377888c4b8d1SNeel Natu 	KASSERT(vecptr == NULL, ("vmx_pending_intr: vecptr must be NULL"));
377988c4b8d1SNeel Natu 
378088c4b8d1SNeel Natu 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
3781176666c2SNeel Natu 	pir_desc = vlapic_vtx->pir_desc;
378288c4b8d1SNeel Natu 
378388c4b8d1SNeel Natu 	pending = atomic_load_acq_long(&pir_desc->pending);
37849e33a616STycho Nightingale 	if (!pending) {
37859e33a616STycho Nightingale 		/*
37869e33a616STycho Nightingale 		 * While a virtual interrupt may have already been
37879e33a616STycho Nightingale 		 * processed the actual delivery maybe pending the
37889e33a616STycho Nightingale 		 * interruptibility of the guest.  Recognize a pending
37899e33a616STycho Nightingale 		 * interrupt by reevaluating virtual interrupts
37909e33a616STycho Nightingale 		 * following Section 29.2.1 in the Intel SDM Volume 3.
37919e33a616STycho Nightingale 		 */
3792490768e2STycho Nightingale 		struct vm_exit *vmexit;
37939e33a616STycho Nightingale 		uint8_t rvi, ppr;
37949e33a616STycho Nightingale 
3795490768e2STycho Nightingale 		vmexit = vm_exitinfo(vlapic->vm, vlapic->vcpuid);
3796490768e2STycho Nightingale 		KASSERT(vmexit->exitcode == VM_EXITCODE_HLT,
3797490768e2STycho Nightingale 		    ("vmx_pending_intr: exitcode not 'HLT'"));
3798490768e2STycho Nightingale 		rvi = vmexit->u.hlt.intr_status & APIC_TPR_INT;
37999e33a616STycho Nightingale 		lapic = vlapic->apic_page;
38009e33a616STycho Nightingale 		ppr = lapic->ppr & APIC_TPR_INT;
38019e33a616STycho Nightingale 		if (rvi > ppr) {
38029e33a616STycho Nightingale 			return (1);
38039e33a616STycho Nightingale 		}
38049e33a616STycho Nightingale 
38059e33a616STycho Nightingale 		return (0);
38069e33a616STycho Nightingale 	}
380788c4b8d1SNeel Natu 
380888c4b8d1SNeel Natu 	/*
380988c4b8d1SNeel Natu 	 * If there is an interrupt pending then it will be recognized only
381088c4b8d1SNeel Natu 	 * if its priority is greater than the processor priority.
381188c4b8d1SNeel Natu 	 *
381288c4b8d1SNeel Natu 	 * Special case: if the processor priority is zero then any pending
381388c4b8d1SNeel Natu 	 * interrupt will be recognized.
381488c4b8d1SNeel Natu 	 */
381588c4b8d1SNeel Natu 	lapic = vlapic->apic_page;
38169e33a616STycho Nightingale 	ppr = lapic->ppr & APIC_TPR_INT;
381788c4b8d1SNeel Natu 	if (ppr == 0)
381888c4b8d1SNeel Natu 		return (1);
381988c4b8d1SNeel Natu 
382088c4b8d1SNeel Natu 	VCPU_CTR1(vlapic->vm, vlapic->vcpuid, "HLT with non-zero PPR %d",
382188c4b8d1SNeel Natu 	    lapic->ppr);
382288c4b8d1SNeel Natu 
38232c352febSJohn Baldwin 	vpr = 0;
382488c4b8d1SNeel Natu 	for (i = 3; i >= 0; i--) {
382588c4b8d1SNeel Natu 		pirval = pir_desc->pir[i];
382688c4b8d1SNeel Natu 		if (pirval != 0) {
38279e33a616STycho Nightingale 			vpr = (i * 64 + flsl(pirval) - 1) & APIC_TPR_INT;
38282c352febSJohn Baldwin 			break;
382988c4b8d1SNeel Natu 		}
383088c4b8d1SNeel Natu 	}
38312c352febSJohn Baldwin 
38322c352febSJohn Baldwin 	/*
38332c352febSJohn Baldwin 	 * If the highest-priority pending interrupt falls short of the
38342c352febSJohn Baldwin 	 * processor priority of this vCPU, ensure that 'pending_prio' does not
38352c352febSJohn Baldwin 	 * have any stale bits which would preclude a higher-priority interrupt
38362c352febSJohn Baldwin 	 * from incurring a notification later.
38372c352febSJohn Baldwin 	 */
38382c352febSJohn Baldwin 	if (vpr <= ppr) {
38392c352febSJohn Baldwin 		const u_int prio_bit = VPR_PRIO_BIT(vpr);
38402c352febSJohn Baldwin 		const u_int old = vlapic_vtx->pending_prio;
38412c352febSJohn Baldwin 
38422c352febSJohn Baldwin 		if (old > prio_bit && (old & prio_bit) == 0) {
38432c352febSJohn Baldwin 			vlapic_vtx->pending_prio = prio_bit;
38442c352febSJohn Baldwin 		}
384588c4b8d1SNeel Natu 		return (0);
384688c4b8d1SNeel Natu 	}
38472c352febSJohn Baldwin 	return (1);
38482c352febSJohn Baldwin }
384988c4b8d1SNeel Natu 
385088c4b8d1SNeel Natu static void
385188c4b8d1SNeel Natu vmx_intr_accepted(struct vlapic *vlapic, int vector)
385288c4b8d1SNeel Natu {
385388c4b8d1SNeel Natu 
385488c4b8d1SNeel Natu 	panic("vmx_intr_accepted: not expected to be called");
385588c4b8d1SNeel Natu }
385688c4b8d1SNeel Natu 
3857176666c2SNeel Natu static void
385830b94db8SNeel Natu vmx_set_tmr(struct vlapic *vlapic, int vector, bool level)
385930b94db8SNeel Natu {
386030b94db8SNeel Natu 	struct vlapic_vtx *vlapic_vtx;
386130b94db8SNeel Natu 	struct vmx *vmx;
386230b94db8SNeel Natu 	struct vmcs *vmcs;
386330b94db8SNeel Natu 	uint64_t mask, val;
386430b94db8SNeel Natu 
386530b94db8SNeel Natu 	KASSERT(vector >= 0 && vector <= 255, ("invalid vector %d", vector));
386630b94db8SNeel Natu 	KASSERT(!vcpu_is_running(vlapic->vm, vlapic->vcpuid, NULL),
386730b94db8SNeel Natu 	    ("vmx_set_tmr: vcpu cannot be running"));
386830b94db8SNeel Natu 
386930b94db8SNeel Natu 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
387030b94db8SNeel Natu 	vmx = vlapic_vtx->vmx;
38710f00260cSJohn Baldwin 	vmcs = vmx->vcpus[vlapic->vcpuid].vmcs;
387230b94db8SNeel Natu 	mask = 1UL << (vector % 64);
387330b94db8SNeel Natu 
387430b94db8SNeel Natu 	VMPTRLD(vmcs);
387530b94db8SNeel Natu 	val = vmcs_read(VMCS_EOI_EXIT(vector));
387630b94db8SNeel Natu 	if (level)
387730b94db8SNeel Natu 		val |= mask;
387830b94db8SNeel Natu 	else
387930b94db8SNeel Natu 		val &= ~mask;
388030b94db8SNeel Natu 	vmcs_write(VMCS_EOI_EXIT(vector), val);
388130b94db8SNeel Natu 	VMCLEAR(vmcs);
388230b94db8SNeel Natu }
388330b94db8SNeel Natu 
388430b94db8SNeel Natu static void
38851bc51badSMichael Reifenberger vmx_enable_x2apic_mode_ts(struct vlapic *vlapic)
38861bc51badSMichael Reifenberger {
38871bc51badSMichael Reifenberger 	struct vmx *vmx;
38880f00260cSJohn Baldwin 	struct vmx_vcpu *vcpu;
38891bc51badSMichael Reifenberger 	struct vmcs *vmcs;
38901bc51badSMichael Reifenberger 	uint32_t proc_ctls;
38911bc51badSMichael Reifenberger 	int vcpuid;
38921bc51badSMichael Reifenberger 
38931bc51badSMichael Reifenberger 	vcpuid = vlapic->vcpuid;
38941bc51badSMichael Reifenberger 	vmx = ((struct vlapic_vtx *)vlapic)->vmx;
38950f00260cSJohn Baldwin 	vcpu = &vmx->vcpus[vcpuid];
38960f00260cSJohn Baldwin 	vmcs = vcpu->vmcs;
38971bc51badSMichael Reifenberger 
38980f00260cSJohn Baldwin 	proc_ctls = vcpu->cap.proc_ctls;
38991bc51badSMichael Reifenberger 	proc_ctls &= ~PROCBASED_USE_TPR_SHADOW;
39001bc51badSMichael Reifenberger 	proc_ctls |= PROCBASED_CR8_LOAD_EXITING;
39011bc51badSMichael Reifenberger 	proc_ctls |= PROCBASED_CR8_STORE_EXITING;
39020f00260cSJohn Baldwin 	vcpu->cap.proc_ctls = proc_ctls;
39031bc51badSMichael Reifenberger 
39041bc51badSMichael Reifenberger 	VMPTRLD(vmcs);
39051bc51badSMichael Reifenberger 	vmcs_write(VMCS_PRI_PROC_BASED_CTLS, proc_ctls);
39061bc51badSMichael Reifenberger 	VMCLEAR(vmcs);
39071bc51badSMichael Reifenberger }
39081bc51badSMichael Reifenberger 
39091bc51badSMichael Reifenberger static void
39101bc51badSMichael Reifenberger vmx_enable_x2apic_mode_vid(struct vlapic *vlapic)
3911159dd56fSNeel Natu {
3912159dd56fSNeel Natu 	struct vmx *vmx;
39130f00260cSJohn Baldwin 	struct vmx_vcpu *vcpu;
3914159dd56fSNeel Natu 	struct vmcs *vmcs;
3915159dd56fSNeel Natu 	uint32_t proc_ctls2;
39165c272efaSRobert Wing 	int vcpuid, error __diagused;
3917159dd56fSNeel Natu 
3918159dd56fSNeel Natu 	vcpuid = vlapic->vcpuid;
3919159dd56fSNeel Natu 	vmx = ((struct vlapic_vtx *)vlapic)->vmx;
39200f00260cSJohn Baldwin 	vcpu = &vmx->vcpus[vcpuid];
39210f00260cSJohn Baldwin 	vmcs = vcpu->vmcs;
3922159dd56fSNeel Natu 
39230f00260cSJohn Baldwin 	proc_ctls2 = vcpu->cap.proc_ctls2;
3924159dd56fSNeel Natu 	KASSERT((proc_ctls2 & PROCBASED2_VIRTUALIZE_APIC_ACCESSES) != 0,
3925159dd56fSNeel Natu 	    ("%s: invalid proc_ctls2 %#x", __func__, proc_ctls2));
3926159dd56fSNeel Natu 
3927159dd56fSNeel Natu 	proc_ctls2 &= ~PROCBASED2_VIRTUALIZE_APIC_ACCESSES;
3928159dd56fSNeel Natu 	proc_ctls2 |= PROCBASED2_VIRTUALIZE_X2APIC_MODE;
39290f00260cSJohn Baldwin 	vcpu->cap.proc_ctls2 = proc_ctls2;
3930159dd56fSNeel Natu 
3931159dd56fSNeel Natu 	VMPTRLD(vmcs);
3932159dd56fSNeel Natu 	vmcs_write(VMCS_SEC_PROC_BASED_CTLS, proc_ctls2);
3933159dd56fSNeel Natu 	VMCLEAR(vmcs);
3934159dd56fSNeel Natu 
3935159dd56fSNeel Natu 	if (vlapic->vcpuid == 0) {
3936159dd56fSNeel Natu 		/*
3937159dd56fSNeel Natu 		 * The nested page table mappings are shared by all vcpus
3938159dd56fSNeel Natu 		 * so unmap the APIC access page just once.
3939159dd56fSNeel Natu 		 */
3940159dd56fSNeel Natu 		error = vm_unmap_mmio(vmx->vm, DEFAULT_APIC_BASE, PAGE_SIZE);
3941159dd56fSNeel Natu 		KASSERT(error == 0, ("%s: vm_unmap_mmio error %d",
3942159dd56fSNeel Natu 		    __func__, error));
3943159dd56fSNeel Natu 
3944159dd56fSNeel Natu 		/*
3945159dd56fSNeel Natu 		 * The MSR bitmap is shared by all vcpus so modify it only
3946159dd56fSNeel Natu 		 * once in the context of vcpu 0.
3947159dd56fSNeel Natu 		 */
3948159dd56fSNeel Natu 		error = vmx_allow_x2apic_msrs(vmx);
3949159dd56fSNeel Natu 		KASSERT(error == 0, ("%s: vmx_allow_x2apic_msrs error %d",
3950159dd56fSNeel Natu 		    __func__, error));
3951159dd56fSNeel Natu 	}
3952159dd56fSNeel Natu }
3953159dd56fSNeel Natu 
3954159dd56fSNeel Natu static void
3955176666c2SNeel Natu vmx_post_intr(struct vlapic *vlapic, int hostcpu)
3956176666c2SNeel Natu {
3957176666c2SNeel Natu 
3958176666c2SNeel Natu 	ipi_cpu(hostcpu, pirvec);
3959176666c2SNeel Natu }
3960176666c2SNeel Natu 
396188c4b8d1SNeel Natu /*
396288c4b8d1SNeel Natu  * Transfer the pending interrupts in the PIR descriptor to the IRR
396388c4b8d1SNeel Natu  * in the virtual APIC page.
396488c4b8d1SNeel Natu  */
396588c4b8d1SNeel Natu static void
396688c4b8d1SNeel Natu vmx_inject_pir(struct vlapic *vlapic)
396788c4b8d1SNeel Natu {
396888c4b8d1SNeel Natu 	struct vlapic_vtx *vlapic_vtx;
396988c4b8d1SNeel Natu 	struct pir_desc *pir_desc;
397088c4b8d1SNeel Natu 	struct LAPIC *lapic;
397188c4b8d1SNeel Natu 	uint64_t val, pirval;
39720e30c5c0SWarner Losh 	int rvi, pirbase = -1;
397388c4b8d1SNeel Natu 	uint16_t intr_status_old, intr_status_new;
397488c4b8d1SNeel Natu 
397588c4b8d1SNeel Natu 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
3976176666c2SNeel Natu 	pir_desc = vlapic_vtx->pir_desc;
397788c4b8d1SNeel Natu 	if (atomic_cmpset_long(&pir_desc->pending, 1, 0) == 0) {
397888c4b8d1SNeel Natu 		VCPU_CTR0(vlapic->vm, vlapic->vcpuid, "vmx_inject_pir: "
397988c4b8d1SNeel Natu 		    "no posted interrupt pending");
398088c4b8d1SNeel Natu 		return;
398188c4b8d1SNeel Natu 	}
398288c4b8d1SNeel Natu 
398388c4b8d1SNeel Natu 	pirval = 0;
3984201b1cccSPeter Grehan 	pirbase = -1;
398588c4b8d1SNeel Natu 	lapic = vlapic->apic_page;
398688c4b8d1SNeel Natu 
398788c4b8d1SNeel Natu 	val = atomic_readandclear_long(&pir_desc->pir[0]);
398888c4b8d1SNeel Natu 	if (val != 0) {
398988c4b8d1SNeel Natu 		lapic->irr0 |= val;
399088c4b8d1SNeel Natu 		lapic->irr1 |= val >> 32;
399188c4b8d1SNeel Natu 		pirbase = 0;
399288c4b8d1SNeel Natu 		pirval = val;
399388c4b8d1SNeel Natu 	}
399488c4b8d1SNeel Natu 
399588c4b8d1SNeel Natu 	val = atomic_readandclear_long(&pir_desc->pir[1]);
399688c4b8d1SNeel Natu 	if (val != 0) {
399788c4b8d1SNeel Natu 		lapic->irr2 |= val;
399888c4b8d1SNeel Natu 		lapic->irr3 |= val >> 32;
399988c4b8d1SNeel Natu 		pirbase = 64;
400088c4b8d1SNeel Natu 		pirval = val;
400188c4b8d1SNeel Natu 	}
400288c4b8d1SNeel Natu 
400388c4b8d1SNeel Natu 	val = atomic_readandclear_long(&pir_desc->pir[2]);
400488c4b8d1SNeel Natu 	if (val != 0) {
400588c4b8d1SNeel Natu 		lapic->irr4 |= val;
400688c4b8d1SNeel Natu 		lapic->irr5 |= val >> 32;
400788c4b8d1SNeel Natu 		pirbase = 128;
400888c4b8d1SNeel Natu 		pirval = val;
400988c4b8d1SNeel Natu 	}
401088c4b8d1SNeel Natu 
401188c4b8d1SNeel Natu 	val = atomic_readandclear_long(&pir_desc->pir[3]);
401288c4b8d1SNeel Natu 	if (val != 0) {
401388c4b8d1SNeel Natu 		lapic->irr6 |= val;
401488c4b8d1SNeel Natu 		lapic->irr7 |= val >> 32;
401588c4b8d1SNeel Natu 		pirbase = 192;
401688c4b8d1SNeel Natu 		pirval = val;
401788c4b8d1SNeel Natu 	}
4018201b1cccSPeter Grehan 
401988c4b8d1SNeel Natu 	VLAPIC_CTR_IRR(vlapic, "vmx_inject_pir");
402088c4b8d1SNeel Natu 
402188c4b8d1SNeel Natu 	/*
402288c4b8d1SNeel Natu 	 * Update RVI so the processor can evaluate pending virtual
402388c4b8d1SNeel Natu 	 * interrupts on VM-entry.
4024201b1cccSPeter Grehan 	 *
4025201b1cccSPeter Grehan 	 * It is possible for pirval to be 0 here, even though the
4026201b1cccSPeter Grehan 	 * pending bit has been set. The scenario is:
4027201b1cccSPeter Grehan 	 * CPU-Y is sending a posted interrupt to CPU-X, which
4028201b1cccSPeter Grehan 	 * is running a guest and processing posted interrupts in h/w.
4029201b1cccSPeter Grehan 	 * CPU-X will eventually exit and the state seen in s/w is
4030201b1cccSPeter Grehan 	 * the pending bit set, but no PIR bits set.
4031201b1cccSPeter Grehan 	 *
4032201b1cccSPeter Grehan 	 *      CPU-X                      CPU-Y
4033201b1cccSPeter Grehan 	 *   (vm running)                (host running)
4034201b1cccSPeter Grehan 	 *   rx posted interrupt
4035201b1cccSPeter Grehan 	 *   CLEAR pending bit
4036201b1cccSPeter Grehan 	 *				 SET PIR bit
4037201b1cccSPeter Grehan 	 *   READ/CLEAR PIR bits
4038201b1cccSPeter Grehan 	 *				 SET pending bit
4039201b1cccSPeter Grehan 	 *   (vm exit)
4040201b1cccSPeter Grehan 	 *   pending bit set, PIR 0
404188c4b8d1SNeel Natu 	 */
404288c4b8d1SNeel Natu 	if (pirval != 0) {
404388c4b8d1SNeel Natu 		rvi = pirbase + flsl(pirval) - 1;
404488c4b8d1SNeel Natu 		intr_status_old = vmcs_read(VMCS_GUEST_INTR_STATUS);
404588c4b8d1SNeel Natu 		intr_status_new = (intr_status_old & 0xFF00) | rvi;
404688c4b8d1SNeel Natu 		if (intr_status_new > intr_status_old) {
404788c4b8d1SNeel Natu 			vmcs_write(VMCS_GUEST_INTR_STATUS, intr_status_new);
404888c4b8d1SNeel Natu 			VCPU_CTR2(vlapic->vm, vlapic->vcpuid, "vmx_inject_pir: "
404988c4b8d1SNeel Natu 			    "guest_intr_status changed from 0x%04x to 0x%04x",
405088c4b8d1SNeel Natu 			    intr_status_old, intr_status_new);
405188c4b8d1SNeel Natu 		}
405288c4b8d1SNeel Natu 	}
405388c4b8d1SNeel Natu }
405488c4b8d1SNeel Natu 
4055de5ea6b6SNeel Natu static struct vlapic *
4056de5ea6b6SNeel Natu vmx_vlapic_init(void *arg, int vcpuid)
4057de5ea6b6SNeel Natu {
4058de5ea6b6SNeel Natu 	struct vmx *vmx;
4059de5ea6b6SNeel Natu 	struct vlapic *vlapic;
4060176666c2SNeel Natu 	struct vlapic_vtx *vlapic_vtx;
4061de5ea6b6SNeel Natu 
4062de5ea6b6SNeel Natu 	vmx = arg;
4063de5ea6b6SNeel Natu 
406488c4b8d1SNeel Natu 	vlapic = malloc(sizeof(struct vlapic_vtx), M_VLAPIC, M_WAITOK | M_ZERO);
4065de5ea6b6SNeel Natu 	vlapic->vm = vmx->vm;
4066de5ea6b6SNeel Natu 	vlapic->vcpuid = vcpuid;
40670f00260cSJohn Baldwin 	vlapic->apic_page = (struct LAPIC *)vmx->vcpus[vcpuid].apic_page;
4068de5ea6b6SNeel Natu 
4069176666c2SNeel Natu 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
40700f00260cSJohn Baldwin 	vlapic_vtx->pir_desc = vmx->vcpus[vcpuid].pir_desc;
407130b94db8SNeel Natu 	vlapic_vtx->vmx = vmx;
4072176666c2SNeel Natu 
40731bc51badSMichael Reifenberger 	if (tpr_shadowing) {
40741bc51badSMichael Reifenberger 		vlapic->ops.enable_x2apic_mode = vmx_enable_x2apic_mode_ts;
40751bc51badSMichael Reifenberger 	}
40761bc51badSMichael Reifenberger 
407788c4b8d1SNeel Natu 	if (virtual_interrupt_delivery) {
407888c4b8d1SNeel Natu 		vlapic->ops.set_intr_ready = vmx_set_intr_ready;
407988c4b8d1SNeel Natu 		vlapic->ops.pending_intr = vmx_pending_intr;
408088c4b8d1SNeel Natu 		vlapic->ops.intr_accepted = vmx_intr_accepted;
408130b94db8SNeel Natu 		vlapic->ops.set_tmr = vmx_set_tmr;
40821bc51badSMichael Reifenberger 		vlapic->ops.enable_x2apic_mode = vmx_enable_x2apic_mode_vid;
408388c4b8d1SNeel Natu 	}
408488c4b8d1SNeel Natu 
4085176666c2SNeel Natu 	if (posted_interrupts)
4086176666c2SNeel Natu 		vlapic->ops.post_intr = vmx_post_intr;
4087176666c2SNeel Natu 
4088de5ea6b6SNeel Natu 	vlapic_init(vlapic);
4089de5ea6b6SNeel Natu 
4090de5ea6b6SNeel Natu 	return (vlapic);
4091de5ea6b6SNeel Natu }
4092de5ea6b6SNeel Natu 
4093de5ea6b6SNeel Natu static void
4094de5ea6b6SNeel Natu vmx_vlapic_cleanup(void *arg, struct vlapic *vlapic)
4095de5ea6b6SNeel Natu {
4096de5ea6b6SNeel Natu 
4097de5ea6b6SNeel Natu 	vlapic_cleanup(vlapic);
4098de5ea6b6SNeel Natu 	free(vlapic, M_VLAPIC);
4099de5ea6b6SNeel Natu }
4100de5ea6b6SNeel Natu 
4101483d953aSJohn Baldwin #ifdef BHYVE_SNAPSHOT
4102483d953aSJohn Baldwin static int
410315add60dSPeter Grehan vmx_snapshot(void *arg, struct vm_snapshot_meta *meta)
4104483d953aSJohn Baldwin {
4105*39ec056eSJohn Baldwin 	return (0);
4106483d953aSJohn Baldwin }
4107483d953aSJohn Baldwin 
4108483d953aSJohn Baldwin static int
4109*39ec056eSJohn Baldwin vmx_vcpu_snapshot(void *arg, struct vm_snapshot_meta *meta, int vcpuid)
4110483d953aSJohn Baldwin {
4111483d953aSJohn Baldwin 	struct vmcs *vmcs;
4112483d953aSJohn Baldwin 	struct vmx *vmx;
4113*39ec056eSJohn Baldwin 	struct vmx_vcpu *vcpu;
4114*39ec056eSJohn Baldwin 	struct vmxctx *vmxctx;
4115483d953aSJohn Baldwin 	int err, run, hostcpu;
4116483d953aSJohn Baldwin 
4117483d953aSJohn Baldwin 	vmx = (struct vmx *)arg;
4118483d953aSJohn Baldwin 	err = 0;
4119483d953aSJohn Baldwin 
4120483d953aSJohn Baldwin 	KASSERT(arg != NULL, ("%s: arg was NULL", __func__));
4121*39ec056eSJohn Baldwin 	vcpu = &vmx->vcpus[vcpuid];
4122*39ec056eSJohn Baldwin 	vmcs = vcpu->vmcs;
4123483d953aSJohn Baldwin 
4124*39ec056eSJohn Baldwin 	run = vcpu_is_running(vmx->vm, vcpuid, &hostcpu);
4125483d953aSJohn Baldwin 	if (run && hostcpu != curcpu) {
4126*39ec056eSJohn Baldwin 		printf("%s: %s%d is running", __func__, vm_name(vmx->vm),
4127*39ec056eSJohn Baldwin 		    vcpuid);
4128483d953aSJohn Baldwin 		return (EINVAL);
4129483d953aSJohn Baldwin 	}
4130483d953aSJohn Baldwin 
4131483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_CR0, meta);
4132483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_CR3, meta);
4133483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_CR4, meta);
4134483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_DR7, meta);
4135483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_RSP, meta);
4136483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_RIP, meta);
4137483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_RFLAGS, meta);
4138483d953aSJohn Baldwin 
4139483d953aSJohn Baldwin 	/* Guest segments */
4140483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_ES, meta);
4141483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_ES, meta);
4142483d953aSJohn Baldwin 
4143483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_CS, meta);
4144483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_CS, meta);
4145483d953aSJohn Baldwin 
4146483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_SS, meta);
4147483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_SS, meta);
4148483d953aSJohn Baldwin 
4149483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_DS, meta);
4150483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_DS, meta);
4151483d953aSJohn Baldwin 
4152483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_FS, meta);
4153483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_FS, meta);
4154483d953aSJohn Baldwin 
4155483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_GS, meta);
4156483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_GS, meta);
4157483d953aSJohn Baldwin 
4158483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_TR, meta);
4159483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_TR, meta);
4160483d953aSJohn Baldwin 
4161483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_LDTR, meta);
4162483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_LDTR, meta);
4163483d953aSJohn Baldwin 
4164483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_EFER, meta);
4165483d953aSJohn Baldwin 
4166483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_IDTR, meta);
4167483d953aSJohn Baldwin 	err += vmcs_snapshot_desc(vmcs, run, VM_REG_GUEST_GDTR, meta);
4168483d953aSJohn Baldwin 
4169483d953aSJohn Baldwin 	/* Guest page tables */
4170483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_PDPTE0, meta);
4171483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_PDPTE1, meta);
4172483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_PDPTE2, meta);
4173483d953aSJohn Baldwin 	err += vmcs_snapshot_reg(vmcs, run, VM_REG_GUEST_PDPTE3, meta);
4174483d953aSJohn Baldwin 
4175483d953aSJohn Baldwin 	/* Other guest state */
4176483d953aSJohn Baldwin 	err += vmcs_snapshot_any(vmcs, run, VMCS_GUEST_IA32_SYSENTER_CS, meta);
4177483d953aSJohn Baldwin 	err += vmcs_snapshot_any(vmcs, run, VMCS_GUEST_IA32_SYSENTER_ESP, meta);
4178483d953aSJohn Baldwin 	err += vmcs_snapshot_any(vmcs, run, VMCS_GUEST_IA32_SYSENTER_EIP, meta);
4179483d953aSJohn Baldwin 	err += vmcs_snapshot_any(vmcs, run, VMCS_GUEST_INTERRUPTIBILITY, meta);
4180483d953aSJohn Baldwin 	err += vmcs_snapshot_any(vmcs, run, VMCS_GUEST_ACTIVITY, meta);
4181483d953aSJohn Baldwin 	err += vmcs_snapshot_any(vmcs, run, VMCS_ENTRY_CTLS, meta);
4182483d953aSJohn Baldwin 	err += vmcs_snapshot_any(vmcs, run, VMCS_EXIT_CTLS, meta);
4183*39ec056eSJohn Baldwin 	if (err != 0)
4184*39ec056eSJohn Baldwin 		goto done;
4185483d953aSJohn Baldwin 
4186*39ec056eSJohn Baldwin 	SNAPSHOT_BUF_OR_LEAVE(vcpu->guest_msrs,
4187*39ec056eSJohn Baldwin 	    sizeof(vcpu->guest_msrs), meta, err, done);
4188*39ec056eSJohn Baldwin 
4189*39ec056eSJohn Baldwin 	vmxctx = &vcpu->ctx;
4190*39ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rdi, meta, err, done);
4191*39ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rsi, meta, err, done);
4192*39ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rdx, meta, err, done);
4193*39ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rcx, meta, err, done);
4194*39ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r8, meta, err, done);
4195*39ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r9, meta, err, done);
4196*39ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rax, meta, err, done);
4197*39ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rbx, meta, err, done);
4198*39ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_rbp, meta, err, done);
4199*39ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r10, meta, err, done);
4200*39ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r11, meta, err, done);
4201*39ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r12, meta, err, done);
4202*39ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r13, meta, err, done);
4203*39ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r14, meta, err, done);
4204*39ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_r15, meta, err, done);
4205*39ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_cr2, meta, err, done);
4206*39ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_dr0, meta, err, done);
4207*39ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_dr1, meta, err, done);
4208*39ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_dr2, meta, err, done);
4209*39ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_dr3, meta, err, done);
4210*39ec056eSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vmxctx->guest_dr6, meta, err, done);
4211*39ec056eSJohn Baldwin 
4212*39ec056eSJohn Baldwin done:
4213483d953aSJohn Baldwin 	return (err);
4214483d953aSJohn Baldwin }
4215483d953aSJohn Baldwin 
4216483d953aSJohn Baldwin static int
4217483d953aSJohn Baldwin vmx_restore_tsc(void *arg, int vcpu, uint64_t offset)
4218483d953aSJohn Baldwin {
4219483d953aSJohn Baldwin 	struct vmcs *vmcs;
4220483d953aSJohn Baldwin 	struct vmx *vmx = (struct vmx *)arg;
4221483d953aSJohn Baldwin 	int error, running, hostcpu;
4222483d953aSJohn Baldwin 
4223483d953aSJohn Baldwin 	KASSERT(arg != NULL, ("%s: arg was NULL", __func__));
42240f00260cSJohn Baldwin 	vmcs = vmx->vcpus[vcpu].vmcs;
4225483d953aSJohn Baldwin 
4226483d953aSJohn Baldwin 	running = vcpu_is_running(vmx->vm, vcpu, &hostcpu);
4227483d953aSJohn Baldwin 	if (running && hostcpu != curcpu) {
4228483d953aSJohn Baldwin 		printf("%s: %s%d is running", __func__, vm_name(vmx->vm), vcpu);
4229483d953aSJohn Baldwin 		return (EINVAL);
4230483d953aSJohn Baldwin 	}
4231483d953aSJohn Baldwin 
4232483d953aSJohn Baldwin 	if (!running)
4233483d953aSJohn Baldwin 		VMPTRLD(vmcs);
4234483d953aSJohn Baldwin 
4235483d953aSJohn Baldwin 	error = vmx_set_tsc_offset(vmx, vcpu, offset);
4236483d953aSJohn Baldwin 
4237483d953aSJohn Baldwin 	if (!running)
4238483d953aSJohn Baldwin 		VMCLEAR(vmcs);
4239483d953aSJohn Baldwin 	return (error);
4240483d953aSJohn Baldwin }
4241483d953aSJohn Baldwin #endif
4242483d953aSJohn Baldwin 
424315add60dSPeter Grehan const struct vmm_ops vmm_ops_intel = {
424415add60dSPeter Grehan 	.modinit	= vmx_modinit,
424515add60dSPeter Grehan 	.modcleanup	= vmx_modcleanup,
424615add60dSPeter Grehan 	.modresume	= vmx_modresume,
424713a7c4d4SMark Johnston 	.init		= vmx_init,
424815add60dSPeter Grehan 	.run		= vmx_run,
424913a7c4d4SMark Johnston 	.cleanup	= vmx_cleanup,
425015add60dSPeter Grehan 	.getreg		= vmx_getreg,
425115add60dSPeter Grehan 	.setreg		= vmx_setreg,
425215add60dSPeter Grehan 	.getdesc	= vmx_getdesc,
425315add60dSPeter Grehan 	.setdesc	= vmx_setdesc,
425415add60dSPeter Grehan 	.getcap		= vmx_getcap,
425515add60dSPeter Grehan 	.setcap		= vmx_setcap,
425615add60dSPeter Grehan 	.vmspace_alloc	= vmx_vmspace_alloc,
425715add60dSPeter Grehan 	.vmspace_free	= vmx_vmspace_free,
425813a7c4d4SMark Johnston 	.vlapic_init	= vmx_vlapic_init,
425913a7c4d4SMark Johnston 	.vlapic_cleanup	= vmx_vlapic_cleanup,
4260483d953aSJohn Baldwin #ifdef BHYVE_SNAPSHOT
426115add60dSPeter Grehan 	.snapshot	= vmx_snapshot,
4262*39ec056eSJohn Baldwin 	.vcpu_snapshot	= vmx_vcpu_snapshot,
426315add60dSPeter Grehan 	.restore_tsc	= vmx_restore_tsc,
4264483d953aSJohn Baldwin #endif
4265366f6083SPeter Grehan };
4266