xref: /freebsd/sys/amd64/vmm/intel/vmx.c (revision 248e6799e93164c97e2d0a2cc9c6736ceeef929c)
1366f6083SPeter Grehan /*-
2366f6083SPeter Grehan  * Copyright (c) 2011 NetApp, Inc.
3366f6083SPeter Grehan  * All rights reserved.
4366f6083SPeter Grehan  *
5366f6083SPeter Grehan  * Redistribution and use in source and binary forms, with or without
6366f6083SPeter Grehan  * modification, are permitted provided that the following conditions
7366f6083SPeter Grehan  * are met:
8366f6083SPeter Grehan  * 1. Redistributions of source code must retain the above copyright
9366f6083SPeter Grehan  *    notice, this list of conditions and the following disclaimer.
10366f6083SPeter Grehan  * 2. Redistributions in binary form must reproduce the above copyright
11366f6083SPeter Grehan  *    notice, this list of conditions and the following disclaimer in the
12366f6083SPeter Grehan  *    documentation and/or other materials provided with the distribution.
13366f6083SPeter Grehan  *
14366f6083SPeter Grehan  * THIS SOFTWARE IS PROVIDED BY NETAPP, INC ``AS IS'' AND
15366f6083SPeter Grehan  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16366f6083SPeter Grehan  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17366f6083SPeter Grehan  * ARE DISCLAIMED.  IN NO EVENT SHALL NETAPP, INC OR CONTRIBUTORS BE LIABLE
18366f6083SPeter Grehan  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19366f6083SPeter Grehan  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20366f6083SPeter Grehan  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21366f6083SPeter Grehan  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22366f6083SPeter Grehan  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23366f6083SPeter Grehan  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
24366f6083SPeter Grehan  * SUCH DAMAGE.
25366f6083SPeter Grehan  *
26366f6083SPeter Grehan  * $FreeBSD$
27366f6083SPeter Grehan  */
28366f6083SPeter Grehan 
29366f6083SPeter Grehan #include <sys/cdefs.h>
30366f6083SPeter Grehan __FBSDID("$FreeBSD$");
31366f6083SPeter Grehan 
32366f6083SPeter Grehan #include <sys/param.h>
33366f6083SPeter Grehan #include <sys/systm.h>
34366f6083SPeter Grehan #include <sys/smp.h>
35366f6083SPeter Grehan #include <sys/kernel.h>
36366f6083SPeter Grehan #include <sys/malloc.h>
37366f6083SPeter Grehan #include <sys/pcpu.h>
38366f6083SPeter Grehan #include <sys/proc.h>
393565b59eSNeel Natu #include <sys/sysctl.h>
40366f6083SPeter Grehan 
41366f6083SPeter Grehan #include <vm/vm.h>
42366f6083SPeter Grehan #include <vm/pmap.h>
43366f6083SPeter Grehan 
44366f6083SPeter Grehan #include <machine/psl.h>
45366f6083SPeter Grehan #include <machine/cpufunc.h>
468b287612SJohn Baldwin #include <machine/md_var.h>
47366f6083SPeter Grehan #include <machine/segments.h>
48176666c2SNeel Natu #include <machine/smp.h>
49608f97c3SPeter Grehan #include <machine/specialreg.h>
50366f6083SPeter Grehan #include <machine/vmparam.h>
51366f6083SPeter Grehan 
52366f6083SPeter Grehan #include <machine/vmm.h>
53dc506506SNeel Natu #include <machine/vmm_dev.h>
54e813a873SNeel Natu #include <machine/vmm_instruction_emul.h>
55c3498942SNeel Natu #include "vmm_lapic.h"
56b01c2033SNeel Natu #include "vmm_host.h"
57762fd208STycho Nightingale #include "vmm_ioport.h"
58366f6083SPeter Grehan #include "vmm_ktr.h"
59366f6083SPeter Grehan #include "vmm_stat.h"
600775fbb4STycho Nightingale #include "vatpic.h"
61de5ea6b6SNeel Natu #include "vlapic.h"
62de5ea6b6SNeel Natu #include "vlapic_priv.h"
63366f6083SPeter Grehan 
64366f6083SPeter Grehan #include "ept.h"
65366f6083SPeter Grehan #include "vmx_cpufunc.h"
66366f6083SPeter Grehan #include "vmx.h"
67c3498942SNeel Natu #include "vmx_msr.h"
68366f6083SPeter Grehan #include "x86.h"
69366f6083SPeter Grehan #include "vmx_controls.h"
70366f6083SPeter Grehan 
71366f6083SPeter Grehan #define	PINBASED_CTLS_ONE_SETTING					\
72366f6083SPeter Grehan 	(PINBASED_EXTINT_EXITING	|				\
73366f6083SPeter Grehan 	 PINBASED_NMI_EXITING		|				\
74366f6083SPeter Grehan 	 PINBASED_VIRTUAL_NMI)
75366f6083SPeter Grehan #define	PINBASED_CTLS_ZERO_SETTING	0
76366f6083SPeter Grehan 
77366f6083SPeter Grehan #define PROCBASED_CTLS_WINDOW_SETTING					\
78366f6083SPeter Grehan 	(PROCBASED_INT_WINDOW_EXITING	|				\
79366f6083SPeter Grehan 	 PROCBASED_NMI_WINDOW_EXITING)
80366f6083SPeter Grehan 
81366f6083SPeter Grehan #define	PROCBASED_CTLS_ONE_SETTING 					\
82366f6083SPeter Grehan 	(PROCBASED_SECONDARY_CONTROLS	|				\
8365145c7fSNeel Natu 	 PROCBASED_MWAIT_EXITING	|				\
8465145c7fSNeel Natu 	 PROCBASED_MONITOR_EXITING	|				\
85366f6083SPeter Grehan 	 PROCBASED_IO_EXITING		|				\
86366f6083SPeter Grehan 	 PROCBASED_MSR_BITMAPS		|				\
87594db002STycho Nightingale 	 PROCBASED_CTLS_WINDOW_SETTING	|				\
88594db002STycho Nightingale 	 PROCBASED_CR8_LOAD_EXITING	|				\
89594db002STycho Nightingale 	 PROCBASED_CR8_STORE_EXITING)
90366f6083SPeter Grehan #define	PROCBASED_CTLS_ZERO_SETTING	\
91366f6083SPeter Grehan 	(PROCBASED_CR3_LOAD_EXITING |	\
92366f6083SPeter Grehan 	PROCBASED_CR3_STORE_EXITING |	\
93366f6083SPeter Grehan 	PROCBASED_IO_BITMAPS)
94366f6083SPeter Grehan 
95366f6083SPeter Grehan #define	PROCBASED_CTLS2_ONE_SETTING	PROCBASED2_ENABLE_EPT
96366f6083SPeter Grehan #define	PROCBASED_CTLS2_ZERO_SETTING	0
97366f6083SPeter Grehan 
98d72978ecSNeel Natu #define	VM_EXIT_CTLS_ONE_SETTING					\
99366f6083SPeter Grehan 	(VM_EXIT_HOST_LMA			|			\
100366f6083SPeter Grehan 	VM_EXIT_SAVE_EFER			|			\
101d72978ecSNeel Natu 	VM_EXIT_LOAD_EFER			|			\
102a318f7ddSNeel Natu 	VM_EXIT_ACKNOWLEDGE_INTERRUPT)
103d72978ecSNeel Natu 
104366f6083SPeter Grehan #define	VM_EXIT_CTLS_ZERO_SETTING	VM_EXIT_SAVE_DEBUG_CONTROLS
105366f6083SPeter Grehan 
106a318f7ddSNeel Natu #define	VM_ENTRY_CTLS_ONE_SETTING	(VM_ENTRY_LOAD_EFER)
107608f97c3SPeter Grehan 
108366f6083SPeter Grehan #define	VM_ENTRY_CTLS_ZERO_SETTING					\
109366f6083SPeter Grehan 	(VM_ENTRY_LOAD_DEBUG_CONTROLS		|			\
110366f6083SPeter Grehan 	VM_ENTRY_INTO_SMM			|			\
111366f6083SPeter Grehan 	VM_ENTRY_DEACTIVATE_DUAL_MONITOR)
112366f6083SPeter Grehan 
113366f6083SPeter Grehan #define	HANDLED		1
114366f6083SPeter Grehan #define	UNHANDLED	0
115366f6083SPeter Grehan 
116de5ea6b6SNeel Natu static MALLOC_DEFINE(M_VMX, "vmx", "vmx");
117de5ea6b6SNeel Natu static MALLOC_DEFINE(M_VLAPIC, "vlapic", "vlapic");
118366f6083SPeter Grehan 
1193565b59eSNeel Natu SYSCTL_DECL(_hw_vmm);
1203565b59eSNeel Natu SYSCTL_NODE(_hw_vmm, OID_AUTO, vmx, CTLFLAG_RW, NULL, NULL);
1213565b59eSNeel Natu 
122b3996dd4SJohn Baldwin int vmxon_enabled[MAXCPU];
123366f6083SPeter Grehan static char vmxon_region[MAXCPU][PAGE_SIZE] __aligned(PAGE_SIZE);
124366f6083SPeter Grehan 
125366f6083SPeter Grehan static uint32_t pinbased_ctls, procbased_ctls, procbased_ctls2;
126366f6083SPeter Grehan static uint32_t exit_ctls, entry_ctls;
127366f6083SPeter Grehan 
128366f6083SPeter Grehan static uint64_t cr0_ones_mask, cr0_zeros_mask;
1293565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr0_ones_mask, CTLFLAG_RD,
1303565b59eSNeel Natu 	     &cr0_ones_mask, 0, NULL);
1313565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr0_zeros_mask, CTLFLAG_RD,
1323565b59eSNeel Natu 	     &cr0_zeros_mask, 0, NULL);
1333565b59eSNeel Natu 
134366f6083SPeter Grehan static uint64_t cr4_ones_mask, cr4_zeros_mask;
1353565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr4_ones_mask, CTLFLAG_RD,
1363565b59eSNeel Natu 	     &cr4_ones_mask, 0, NULL);
1373565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr4_zeros_mask, CTLFLAG_RD,
1383565b59eSNeel Natu 	     &cr4_zeros_mask, 0, NULL);
139366f6083SPeter Grehan 
1403565b59eSNeel Natu static int vmx_initialized;
1413565b59eSNeel Natu SYSCTL_INT(_hw_vmm_vmx, OID_AUTO, initialized, CTLFLAG_RD,
1423565b59eSNeel Natu 	   &vmx_initialized, 0, "Intel VMX initialized");
1433565b59eSNeel Natu 
144366f6083SPeter Grehan /*
145366f6083SPeter Grehan  * Optional capabilities
146366f6083SPeter Grehan  */
14706fc6db9SJohn Baldwin static SYSCTL_NODE(_hw_vmm_vmx, OID_AUTO, cap, CTLFLAG_RW, NULL, NULL);
14806fc6db9SJohn Baldwin 
149366f6083SPeter Grehan static int cap_halt_exit;
15006fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, halt_exit, CTLFLAG_RD, &cap_halt_exit, 0,
15106fc6db9SJohn Baldwin     "HLT triggers a VM-exit");
15206fc6db9SJohn Baldwin 
153366f6083SPeter Grehan static int cap_pause_exit;
15406fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, pause_exit, CTLFLAG_RD, &cap_pause_exit,
15506fc6db9SJohn Baldwin     0, "PAUSE triggers a VM-exit");
15606fc6db9SJohn Baldwin 
157366f6083SPeter Grehan static int cap_unrestricted_guest;
15806fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, unrestricted_guest, CTLFLAG_RD,
15906fc6db9SJohn Baldwin     &cap_unrestricted_guest, 0, "Unrestricted guests");
16006fc6db9SJohn Baldwin 
161366f6083SPeter Grehan static int cap_monitor_trap;
16206fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, monitor_trap, CTLFLAG_RD,
16306fc6db9SJohn Baldwin     &cap_monitor_trap, 0, "Monitor trap flag");
16406fc6db9SJohn Baldwin 
16549cc03daSNeel Natu static int cap_invpcid;
16606fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, invpcid, CTLFLAG_RD, &cap_invpcid,
16706fc6db9SJohn Baldwin     0, "Guests are allowed to use INVPCID");
168366f6083SPeter Grehan 
16988c4b8d1SNeel Natu static int virtual_interrupt_delivery;
17006fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, virtual_interrupt_delivery, CTLFLAG_RD,
17188c4b8d1SNeel Natu     &virtual_interrupt_delivery, 0, "APICv virtual interrupt delivery support");
17288c4b8d1SNeel Natu 
173176666c2SNeel Natu static int posted_interrupts;
17406fc6db9SJohn Baldwin SYSCTL_INT(_hw_vmm_vmx_cap, OID_AUTO, posted_interrupts, CTLFLAG_RD,
175176666c2SNeel Natu     &posted_interrupts, 0, "APICv posted interrupt support");
176176666c2SNeel Natu 
17718a2b08eSNeel Natu static int pirvec = -1;
178176666c2SNeel Natu SYSCTL_INT(_hw_vmm_vmx, OID_AUTO, posted_interrupt_vector, CTLFLAG_RD,
179176666c2SNeel Natu     &pirvec, 0, "APICv posted interrupt vector");
180176666c2SNeel Natu 
18145e51299SNeel Natu static struct unrhdr *vpid_unr;
18245e51299SNeel Natu static u_int vpid_alloc_failed;
18345e51299SNeel Natu SYSCTL_UINT(_hw_vmm_vmx, OID_AUTO, vpid_alloc_failed, CTLFLAG_RD,
18445e51299SNeel Natu 	    &vpid_alloc_failed, 0, NULL);
18545e51299SNeel Natu 
18688c4b8d1SNeel Natu /*
18788c4b8d1SNeel Natu  * Use the last page below 4GB as the APIC access address. This address is
18888c4b8d1SNeel Natu  * occupied by the boot firmware so it is guaranteed that it will not conflict
18988c4b8d1SNeel Natu  * with a page in system memory.
19088c4b8d1SNeel Natu  */
19188c4b8d1SNeel Natu #define	APIC_ACCESS_ADDRESS	0xFFFFF000
19288c4b8d1SNeel Natu 
193d17b5104SNeel Natu static int vmx_getdesc(void *arg, int vcpu, int reg, struct seg_desc *desc);
194d17b5104SNeel Natu static int vmx_getreg(void *arg, int vcpu, int reg, uint64_t *retval);
195c3498942SNeel Natu static int vmxctx_setreg(struct vmxctx *vmxctx, int reg, uint64_t val);
19688c4b8d1SNeel Natu static void vmx_inject_pir(struct vlapic *vlapic);
19788c4b8d1SNeel Natu 
198366f6083SPeter Grehan #ifdef KTR
199366f6083SPeter Grehan static const char *
200366f6083SPeter Grehan exit_reason_to_str(int reason)
201366f6083SPeter Grehan {
202366f6083SPeter Grehan 	static char reasonbuf[32];
203366f6083SPeter Grehan 
204366f6083SPeter Grehan 	switch (reason) {
205366f6083SPeter Grehan 	case EXIT_REASON_EXCEPTION:
206366f6083SPeter Grehan 		return "exception";
207366f6083SPeter Grehan 	case EXIT_REASON_EXT_INTR:
208366f6083SPeter Grehan 		return "extint";
209366f6083SPeter Grehan 	case EXIT_REASON_TRIPLE_FAULT:
210366f6083SPeter Grehan 		return "triplefault";
211366f6083SPeter Grehan 	case EXIT_REASON_INIT:
212366f6083SPeter Grehan 		return "init";
213366f6083SPeter Grehan 	case EXIT_REASON_SIPI:
214366f6083SPeter Grehan 		return "sipi";
215366f6083SPeter Grehan 	case EXIT_REASON_IO_SMI:
216366f6083SPeter Grehan 		return "iosmi";
217366f6083SPeter Grehan 	case EXIT_REASON_SMI:
218366f6083SPeter Grehan 		return "smi";
219366f6083SPeter Grehan 	case EXIT_REASON_INTR_WINDOW:
220366f6083SPeter Grehan 		return "intrwindow";
221366f6083SPeter Grehan 	case EXIT_REASON_NMI_WINDOW:
222366f6083SPeter Grehan 		return "nmiwindow";
223366f6083SPeter Grehan 	case EXIT_REASON_TASK_SWITCH:
224366f6083SPeter Grehan 		return "taskswitch";
225366f6083SPeter Grehan 	case EXIT_REASON_CPUID:
226366f6083SPeter Grehan 		return "cpuid";
227366f6083SPeter Grehan 	case EXIT_REASON_GETSEC:
228366f6083SPeter Grehan 		return "getsec";
229366f6083SPeter Grehan 	case EXIT_REASON_HLT:
230366f6083SPeter Grehan 		return "hlt";
231366f6083SPeter Grehan 	case EXIT_REASON_INVD:
232366f6083SPeter Grehan 		return "invd";
233366f6083SPeter Grehan 	case EXIT_REASON_INVLPG:
234366f6083SPeter Grehan 		return "invlpg";
235366f6083SPeter Grehan 	case EXIT_REASON_RDPMC:
236366f6083SPeter Grehan 		return "rdpmc";
237366f6083SPeter Grehan 	case EXIT_REASON_RDTSC:
238366f6083SPeter Grehan 		return "rdtsc";
239366f6083SPeter Grehan 	case EXIT_REASON_RSM:
240366f6083SPeter Grehan 		return "rsm";
241366f6083SPeter Grehan 	case EXIT_REASON_VMCALL:
242366f6083SPeter Grehan 		return "vmcall";
243366f6083SPeter Grehan 	case EXIT_REASON_VMCLEAR:
244366f6083SPeter Grehan 		return "vmclear";
245366f6083SPeter Grehan 	case EXIT_REASON_VMLAUNCH:
246366f6083SPeter Grehan 		return "vmlaunch";
247366f6083SPeter Grehan 	case EXIT_REASON_VMPTRLD:
248366f6083SPeter Grehan 		return "vmptrld";
249366f6083SPeter Grehan 	case EXIT_REASON_VMPTRST:
250366f6083SPeter Grehan 		return "vmptrst";
251366f6083SPeter Grehan 	case EXIT_REASON_VMREAD:
252366f6083SPeter Grehan 		return "vmread";
253366f6083SPeter Grehan 	case EXIT_REASON_VMRESUME:
254366f6083SPeter Grehan 		return "vmresume";
255366f6083SPeter Grehan 	case EXIT_REASON_VMWRITE:
256366f6083SPeter Grehan 		return "vmwrite";
257366f6083SPeter Grehan 	case EXIT_REASON_VMXOFF:
258366f6083SPeter Grehan 		return "vmxoff";
259366f6083SPeter Grehan 	case EXIT_REASON_VMXON:
260366f6083SPeter Grehan 		return "vmxon";
261366f6083SPeter Grehan 	case EXIT_REASON_CR_ACCESS:
262366f6083SPeter Grehan 		return "craccess";
263366f6083SPeter Grehan 	case EXIT_REASON_DR_ACCESS:
264366f6083SPeter Grehan 		return "draccess";
265366f6083SPeter Grehan 	case EXIT_REASON_INOUT:
266366f6083SPeter Grehan 		return "inout";
267366f6083SPeter Grehan 	case EXIT_REASON_RDMSR:
268366f6083SPeter Grehan 		return "rdmsr";
269366f6083SPeter Grehan 	case EXIT_REASON_WRMSR:
270366f6083SPeter Grehan 		return "wrmsr";
271366f6083SPeter Grehan 	case EXIT_REASON_INVAL_VMCS:
272366f6083SPeter Grehan 		return "invalvmcs";
273366f6083SPeter Grehan 	case EXIT_REASON_INVAL_MSR:
274366f6083SPeter Grehan 		return "invalmsr";
275366f6083SPeter Grehan 	case EXIT_REASON_MWAIT:
276366f6083SPeter Grehan 		return "mwait";
277366f6083SPeter Grehan 	case EXIT_REASON_MTF:
278366f6083SPeter Grehan 		return "mtf";
279366f6083SPeter Grehan 	case EXIT_REASON_MONITOR:
280366f6083SPeter Grehan 		return "monitor";
281366f6083SPeter Grehan 	case EXIT_REASON_PAUSE:
282366f6083SPeter Grehan 		return "pause";
283b0538143SNeel Natu 	case EXIT_REASON_MCE_DURING_ENTRY:
284b0538143SNeel Natu 		return "mce-during-entry";
285366f6083SPeter Grehan 	case EXIT_REASON_TPR:
286366f6083SPeter Grehan 		return "tpr";
28788c4b8d1SNeel Natu 	case EXIT_REASON_APIC_ACCESS:
28888c4b8d1SNeel Natu 		return "apic-access";
289366f6083SPeter Grehan 	case EXIT_REASON_GDTR_IDTR:
290366f6083SPeter Grehan 		return "gdtridtr";
291366f6083SPeter Grehan 	case EXIT_REASON_LDTR_TR:
292366f6083SPeter Grehan 		return "ldtrtr";
293366f6083SPeter Grehan 	case EXIT_REASON_EPT_FAULT:
294366f6083SPeter Grehan 		return "eptfault";
295366f6083SPeter Grehan 	case EXIT_REASON_EPT_MISCONFIG:
296366f6083SPeter Grehan 		return "eptmisconfig";
297366f6083SPeter Grehan 	case EXIT_REASON_INVEPT:
298366f6083SPeter Grehan 		return "invept";
299366f6083SPeter Grehan 	case EXIT_REASON_RDTSCP:
300366f6083SPeter Grehan 		return "rdtscp";
301366f6083SPeter Grehan 	case EXIT_REASON_VMX_PREEMPT:
302366f6083SPeter Grehan 		return "vmxpreempt";
303366f6083SPeter Grehan 	case EXIT_REASON_INVVPID:
304366f6083SPeter Grehan 		return "invvpid";
305366f6083SPeter Grehan 	case EXIT_REASON_WBINVD:
306366f6083SPeter Grehan 		return "wbinvd";
307366f6083SPeter Grehan 	case EXIT_REASON_XSETBV:
308366f6083SPeter Grehan 		return "xsetbv";
30988c4b8d1SNeel Natu 	case EXIT_REASON_APIC_WRITE:
31088c4b8d1SNeel Natu 		return "apic-write";
311366f6083SPeter Grehan 	default:
312366f6083SPeter Grehan 		snprintf(reasonbuf, sizeof(reasonbuf), "%d", reason);
313366f6083SPeter Grehan 		return (reasonbuf);
314366f6083SPeter Grehan 	}
315366f6083SPeter Grehan }
316366f6083SPeter Grehan #endif	/* KTR */
317366f6083SPeter Grehan 
318159dd56fSNeel Natu static int
319159dd56fSNeel Natu vmx_allow_x2apic_msrs(struct vmx *vmx)
320159dd56fSNeel Natu {
321159dd56fSNeel Natu 	int i, error;
322159dd56fSNeel Natu 
323159dd56fSNeel Natu 	error = 0;
324159dd56fSNeel Natu 
325159dd56fSNeel Natu 	/*
326159dd56fSNeel Natu 	 * Allow readonly access to the following x2APIC MSRs from the guest.
327159dd56fSNeel Natu 	 */
328159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_ID);
329159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_VERSION);
330159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LDR);
331159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_SVR);
332159dd56fSNeel Natu 
333159dd56fSNeel Natu 	for (i = 0; i < 8; i++)
334159dd56fSNeel Natu 		error += guest_msr_ro(vmx, MSR_APIC_ISR0 + i);
335159dd56fSNeel Natu 
336159dd56fSNeel Natu 	for (i = 0; i < 8; i++)
337159dd56fSNeel Natu 		error += guest_msr_ro(vmx, MSR_APIC_TMR0 + i);
338159dd56fSNeel Natu 
339159dd56fSNeel Natu 	for (i = 0; i < 8; i++)
340159dd56fSNeel Natu 		error += guest_msr_ro(vmx, MSR_APIC_IRR0 + i);
341159dd56fSNeel Natu 
342159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_ESR);
343159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_TIMER);
344159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_THERMAL);
345159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_PCINT);
346159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_LINT0);
347159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_LINT1);
348159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_ERROR);
349159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_ICR_TIMER);
350159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_DCR_TIMER);
351159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_ICR);
352159dd56fSNeel Natu 
353159dd56fSNeel Natu 	/*
354159dd56fSNeel Natu 	 * Allow TPR, EOI and SELF_IPI MSRs to be read and written by the guest.
355159dd56fSNeel Natu 	 *
356159dd56fSNeel Natu 	 * These registers get special treatment described in the section
357159dd56fSNeel Natu 	 * "Virtualizing MSR-Based APIC Accesses".
358159dd56fSNeel Natu 	 */
359159dd56fSNeel Natu 	error += guest_msr_rw(vmx, MSR_APIC_TPR);
360159dd56fSNeel Natu 	error += guest_msr_rw(vmx, MSR_APIC_EOI);
361159dd56fSNeel Natu 	error += guest_msr_rw(vmx, MSR_APIC_SELF_IPI);
362159dd56fSNeel Natu 
363159dd56fSNeel Natu 	return (error);
364159dd56fSNeel Natu }
365159dd56fSNeel Natu 
366366f6083SPeter Grehan u_long
367366f6083SPeter Grehan vmx_fix_cr0(u_long cr0)
368366f6083SPeter Grehan {
369366f6083SPeter Grehan 
370366f6083SPeter Grehan 	return ((cr0 | cr0_ones_mask) & ~cr0_zeros_mask);
371366f6083SPeter Grehan }
372366f6083SPeter Grehan 
373366f6083SPeter Grehan u_long
374366f6083SPeter Grehan vmx_fix_cr4(u_long cr4)
375366f6083SPeter Grehan {
376366f6083SPeter Grehan 
377366f6083SPeter Grehan 	return ((cr4 | cr4_ones_mask) & ~cr4_zeros_mask);
378366f6083SPeter Grehan }
379366f6083SPeter Grehan 
380366f6083SPeter Grehan static void
38145e51299SNeel Natu vpid_free(int vpid)
38245e51299SNeel Natu {
38345e51299SNeel Natu 	if (vpid < 0 || vpid > 0xffff)
38445e51299SNeel Natu 		panic("vpid_free: invalid vpid %d", vpid);
38545e51299SNeel Natu 
38645e51299SNeel Natu 	/*
38745e51299SNeel Natu 	 * VPIDs [0,VM_MAXCPU] are special and are not allocated from
38845e51299SNeel Natu 	 * the unit number allocator.
38945e51299SNeel Natu 	 */
39045e51299SNeel Natu 
39145e51299SNeel Natu 	if (vpid > VM_MAXCPU)
39245e51299SNeel Natu 		free_unr(vpid_unr, vpid);
39345e51299SNeel Natu }
39445e51299SNeel Natu 
39545e51299SNeel Natu static void
39645e51299SNeel Natu vpid_alloc(uint16_t *vpid, int num)
39745e51299SNeel Natu {
39845e51299SNeel Natu 	int i, x;
39945e51299SNeel Natu 
40045e51299SNeel Natu 	if (num <= 0 || num > VM_MAXCPU)
40145e51299SNeel Natu 		panic("invalid number of vpids requested: %d", num);
40245e51299SNeel Natu 
40345e51299SNeel Natu 	/*
40445e51299SNeel Natu 	 * If the "enable vpid" execution control is not enabled then the
40545e51299SNeel Natu 	 * VPID is required to be 0 for all vcpus.
40645e51299SNeel Natu 	 */
40745e51299SNeel Natu 	if ((procbased_ctls2 & PROCBASED2_ENABLE_VPID) == 0) {
40845e51299SNeel Natu 		for (i = 0; i < num; i++)
40945e51299SNeel Natu 			vpid[i] = 0;
41045e51299SNeel Natu 		return;
41145e51299SNeel Natu 	}
41245e51299SNeel Natu 
41345e51299SNeel Natu 	/*
41445e51299SNeel Natu 	 * Allocate a unique VPID for each vcpu from the unit number allocator.
41545e51299SNeel Natu 	 */
41645e51299SNeel Natu 	for (i = 0; i < num; i++) {
41745e51299SNeel Natu 		x = alloc_unr(vpid_unr);
41845e51299SNeel Natu 		if (x == -1)
41945e51299SNeel Natu 			break;
42045e51299SNeel Natu 		else
42145e51299SNeel Natu 			vpid[i] = x;
42245e51299SNeel Natu 	}
42345e51299SNeel Natu 
42445e51299SNeel Natu 	if (i < num) {
42545e51299SNeel Natu 		atomic_add_int(&vpid_alloc_failed, 1);
42645e51299SNeel Natu 
42745e51299SNeel Natu 		/*
42845e51299SNeel Natu 		 * If the unit number allocator does not have enough unique
42945e51299SNeel Natu 		 * VPIDs then we need to allocate from the [1,VM_MAXCPU] range.
43045e51299SNeel Natu 		 *
43145e51299SNeel Natu 		 * These VPIDs are not be unique across VMs but this does not
43245e51299SNeel Natu 		 * affect correctness because the combined mappings are also
43345e51299SNeel Natu 		 * tagged with the EP4TA which is unique for each VM.
43445e51299SNeel Natu 		 *
43545e51299SNeel Natu 		 * It is still sub-optimal because the invvpid will invalidate
43645e51299SNeel Natu 		 * combined mappings for a particular VPID across all EP4TAs.
43745e51299SNeel Natu 		 */
43845e51299SNeel Natu 		while (i-- > 0)
43945e51299SNeel Natu 			vpid_free(vpid[i]);
44045e51299SNeel Natu 
44145e51299SNeel Natu 		for (i = 0; i < num; i++)
44245e51299SNeel Natu 			vpid[i] = i + 1;
44345e51299SNeel Natu 	}
44445e51299SNeel Natu }
44545e51299SNeel Natu 
44645e51299SNeel Natu static void
44745e51299SNeel Natu vpid_init(void)
44845e51299SNeel Natu {
44945e51299SNeel Natu 	/*
45045e51299SNeel Natu 	 * VPID 0 is required when the "enable VPID" execution control is
45145e51299SNeel Natu 	 * disabled.
45245e51299SNeel Natu 	 *
45345e51299SNeel Natu 	 * VPIDs [1,VM_MAXCPU] are used as the "overflow namespace" when the
45445e51299SNeel Natu 	 * unit number allocator does not have sufficient unique VPIDs to
45545e51299SNeel Natu 	 * satisfy the allocation.
45645e51299SNeel Natu 	 *
45745e51299SNeel Natu 	 * The remaining VPIDs are managed by the unit number allocator.
45845e51299SNeel Natu 	 */
45945e51299SNeel Natu 	vpid_unr = new_unrhdr(VM_MAXCPU + 1, 0xffff, NULL);
46045e51299SNeel Natu }
46145e51299SNeel Natu 
46245e51299SNeel Natu static void
463366f6083SPeter Grehan vmx_disable(void *arg __unused)
464366f6083SPeter Grehan {
465366f6083SPeter Grehan 	struct invvpid_desc invvpid_desc = { 0 };
466366f6083SPeter Grehan 	struct invept_desc invept_desc = { 0 };
467366f6083SPeter Grehan 
468366f6083SPeter Grehan 	if (vmxon_enabled[curcpu]) {
469366f6083SPeter Grehan 		/*
470366f6083SPeter Grehan 		 * See sections 25.3.3.3 and 25.3.3.4 in Intel Vol 3b.
471366f6083SPeter Grehan 		 *
472366f6083SPeter Grehan 		 * VMXON or VMXOFF are not required to invalidate any TLB
473366f6083SPeter Grehan 		 * caching structures. This prevents potential retention of
474366f6083SPeter Grehan 		 * cached information in the TLB between distinct VMX episodes.
475366f6083SPeter Grehan 		 */
476366f6083SPeter Grehan 		invvpid(INVVPID_TYPE_ALL_CONTEXTS, invvpid_desc);
477366f6083SPeter Grehan 		invept(INVEPT_TYPE_ALL_CONTEXTS, invept_desc);
478366f6083SPeter Grehan 		vmxoff();
479366f6083SPeter Grehan 	}
480366f6083SPeter Grehan 	load_cr4(rcr4() & ~CR4_VMXE);
481366f6083SPeter Grehan }
482366f6083SPeter Grehan 
483366f6083SPeter Grehan static int
484366f6083SPeter Grehan vmx_cleanup(void)
485366f6083SPeter Grehan {
486366f6083SPeter Grehan 
48718a2b08eSNeel Natu 	if (pirvec >= 0)
48818a2b08eSNeel Natu 		lapic_ipi_free(pirvec);
489176666c2SNeel Natu 
49045e51299SNeel Natu 	if (vpid_unr != NULL) {
49145e51299SNeel Natu 		delete_unrhdr(vpid_unr);
49245e51299SNeel Natu 		vpid_unr = NULL;
49345e51299SNeel Natu 	}
49445e51299SNeel Natu 
495366f6083SPeter Grehan 	smp_rendezvous(NULL, vmx_disable, NULL, NULL);
496366f6083SPeter Grehan 
497366f6083SPeter Grehan 	return (0);
498366f6083SPeter Grehan }
499366f6083SPeter Grehan 
500366f6083SPeter Grehan static void
501366f6083SPeter Grehan vmx_enable(void *arg __unused)
502366f6083SPeter Grehan {
503366f6083SPeter Grehan 	int error;
50411669a68STycho Nightingale 	uint64_t feature_control;
50511669a68STycho Nightingale 
50611669a68STycho Nightingale 	feature_control = rdmsr(MSR_IA32_FEATURE_CONTROL);
50711669a68STycho Nightingale 	if ((feature_control & IA32_FEATURE_CONTROL_LOCK) == 0 ||
50811669a68STycho Nightingale 	    (feature_control & IA32_FEATURE_CONTROL_VMX_EN) == 0) {
50911669a68STycho Nightingale 		wrmsr(MSR_IA32_FEATURE_CONTROL,
51011669a68STycho Nightingale 		    feature_control | IA32_FEATURE_CONTROL_VMX_EN |
51111669a68STycho Nightingale 		    IA32_FEATURE_CONTROL_LOCK);
51211669a68STycho Nightingale 	}
513366f6083SPeter Grehan 
514366f6083SPeter Grehan 	load_cr4(rcr4() | CR4_VMXE);
515366f6083SPeter Grehan 
516366f6083SPeter Grehan 	*(uint32_t *)vmxon_region[curcpu] = vmx_revision();
517366f6083SPeter Grehan 	error = vmxon(vmxon_region[curcpu]);
518366f6083SPeter Grehan 	if (error == 0)
519366f6083SPeter Grehan 		vmxon_enabled[curcpu] = 1;
520366f6083SPeter Grehan }
521366f6083SPeter Grehan 
52263e62d39SJohn Baldwin static void
52363e62d39SJohn Baldwin vmx_restore(void)
52463e62d39SJohn Baldwin {
52563e62d39SJohn Baldwin 
52663e62d39SJohn Baldwin 	if (vmxon_enabled[curcpu])
52763e62d39SJohn Baldwin 		vmxon(vmxon_region[curcpu]);
52863e62d39SJohn Baldwin }
52963e62d39SJohn Baldwin 
530366f6083SPeter Grehan static int
531add611fdSNeel Natu vmx_init(int ipinum)
532366f6083SPeter Grehan {
53388c4b8d1SNeel Natu 	int error, use_tpr_shadow;
534d17b5104SNeel Natu 	uint64_t basic, fixed0, fixed1, feature_control;
53588c4b8d1SNeel Natu 	uint32_t tmp, procbased2_vid_bits;
536366f6083SPeter Grehan 
537366f6083SPeter Grehan 	/* CPUID.1:ECX[bit 5] must be 1 for processor to support VMX */
5388b287612SJohn Baldwin 	if (!(cpu_feature2 & CPUID2_VMX)) {
539366f6083SPeter Grehan 		printf("vmx_init: processor does not support VMX operation\n");
540366f6083SPeter Grehan 		return (ENXIO);
541366f6083SPeter Grehan 	}
542366f6083SPeter Grehan 
5434bff7fadSNeel Natu 	/*
5444bff7fadSNeel Natu 	 * Verify that MSR_IA32_FEATURE_CONTROL lock and VMXON enable bits
5454bff7fadSNeel Natu 	 * are set (bits 0 and 2 respectively).
5464bff7fadSNeel Natu 	 */
5474bff7fadSNeel Natu 	feature_control = rdmsr(MSR_IA32_FEATURE_CONTROL);
54811669a68STycho Nightingale 	if ((feature_control & IA32_FEATURE_CONTROL_LOCK) == 1 &&
549150369abSNeel Natu 	    (feature_control & IA32_FEATURE_CONTROL_VMX_EN) == 0) {
5504bff7fadSNeel Natu 		printf("vmx_init: VMX operation disabled by BIOS\n");
5514bff7fadSNeel Natu 		return (ENXIO);
5524bff7fadSNeel Natu 	}
5534bff7fadSNeel Natu 
554d17b5104SNeel Natu 	/*
555d17b5104SNeel Natu 	 * Verify capabilities MSR_VMX_BASIC:
556d17b5104SNeel Natu 	 * - bit 54 indicates support for INS/OUTS decoding
557d17b5104SNeel Natu 	 */
558d17b5104SNeel Natu 	basic = rdmsr(MSR_VMX_BASIC);
559d17b5104SNeel Natu 	if ((basic & (1UL << 54)) == 0) {
560d17b5104SNeel Natu 		printf("vmx_init: processor does not support desired basic "
561d17b5104SNeel Natu 		    "capabilities\n");
562d17b5104SNeel Natu 		return (EINVAL);
563d17b5104SNeel Natu 	}
564d17b5104SNeel Natu 
565366f6083SPeter Grehan 	/* Check support for primary processor-based VM-execution controls */
566366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
567366f6083SPeter Grehan 			       MSR_VMX_TRUE_PROCBASED_CTLS,
568366f6083SPeter Grehan 			       PROCBASED_CTLS_ONE_SETTING,
569366f6083SPeter Grehan 			       PROCBASED_CTLS_ZERO_SETTING, &procbased_ctls);
570366f6083SPeter Grehan 	if (error) {
571366f6083SPeter Grehan 		printf("vmx_init: processor does not support desired primary "
572366f6083SPeter Grehan 		       "processor-based controls\n");
573366f6083SPeter Grehan 		return (error);
574366f6083SPeter Grehan 	}
575366f6083SPeter Grehan 
576366f6083SPeter Grehan 	/* Clear the processor-based ctl bits that are set on demand */
577366f6083SPeter Grehan 	procbased_ctls &= ~PROCBASED_CTLS_WINDOW_SETTING;
578366f6083SPeter Grehan 
579366f6083SPeter Grehan 	/* Check support for secondary processor-based VM-execution controls */
580366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2,
581366f6083SPeter Grehan 			       MSR_VMX_PROCBASED_CTLS2,
582366f6083SPeter Grehan 			       PROCBASED_CTLS2_ONE_SETTING,
583366f6083SPeter Grehan 			       PROCBASED_CTLS2_ZERO_SETTING, &procbased_ctls2);
584366f6083SPeter Grehan 	if (error) {
585366f6083SPeter Grehan 		printf("vmx_init: processor does not support desired secondary "
586366f6083SPeter Grehan 		       "processor-based controls\n");
587366f6083SPeter Grehan 		return (error);
588366f6083SPeter Grehan 	}
589366f6083SPeter Grehan 
590366f6083SPeter Grehan 	/* Check support for VPID */
591366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2, MSR_VMX_PROCBASED_CTLS2,
592366f6083SPeter Grehan 			       PROCBASED2_ENABLE_VPID, 0, &tmp);
593366f6083SPeter Grehan 	if (error == 0)
594366f6083SPeter Grehan 		procbased_ctls2 |= PROCBASED2_ENABLE_VPID;
595366f6083SPeter Grehan 
596366f6083SPeter Grehan 	/* Check support for pin-based VM-execution controls */
597366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PINBASED_CTLS,
598366f6083SPeter Grehan 			       MSR_VMX_TRUE_PINBASED_CTLS,
599366f6083SPeter Grehan 			       PINBASED_CTLS_ONE_SETTING,
600366f6083SPeter Grehan 			       PINBASED_CTLS_ZERO_SETTING, &pinbased_ctls);
601366f6083SPeter Grehan 	if (error) {
602366f6083SPeter Grehan 		printf("vmx_init: processor does not support desired "
603366f6083SPeter Grehan 		       "pin-based controls\n");
604366f6083SPeter Grehan 		return (error);
605366f6083SPeter Grehan 	}
606366f6083SPeter Grehan 
607366f6083SPeter Grehan 	/* Check support for VM-exit controls */
608366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_EXIT_CTLS, MSR_VMX_TRUE_EXIT_CTLS,
609366f6083SPeter Grehan 			       VM_EXIT_CTLS_ONE_SETTING,
610366f6083SPeter Grehan 			       VM_EXIT_CTLS_ZERO_SETTING,
611366f6083SPeter Grehan 			       &exit_ctls);
612366f6083SPeter Grehan 	if (error) {
613366f6083SPeter Grehan 		printf("vmx_init: processor does not support desired "
614366f6083SPeter Grehan 		    "exit controls\n");
615366f6083SPeter Grehan 		return (error);
616366f6083SPeter Grehan 	}
617366f6083SPeter Grehan 
618366f6083SPeter Grehan 	/* Check support for VM-entry controls */
619d72978ecSNeel Natu 	error = vmx_set_ctlreg(MSR_VMX_ENTRY_CTLS, MSR_VMX_TRUE_ENTRY_CTLS,
620d72978ecSNeel Natu 	    VM_ENTRY_CTLS_ONE_SETTING, VM_ENTRY_CTLS_ZERO_SETTING,
621366f6083SPeter Grehan 	    &entry_ctls);
622366f6083SPeter Grehan 	if (error) {
623366f6083SPeter Grehan 		printf("vmx_init: processor does not support desired "
624366f6083SPeter Grehan 		    "entry controls\n");
625366f6083SPeter Grehan 		return (error);
626366f6083SPeter Grehan 	}
627366f6083SPeter Grehan 
628366f6083SPeter Grehan 	/*
629366f6083SPeter Grehan 	 * Check support for optional features by testing them
630366f6083SPeter Grehan 	 * as individual bits
631366f6083SPeter Grehan 	 */
632366f6083SPeter Grehan 	cap_halt_exit = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
633366f6083SPeter Grehan 					MSR_VMX_TRUE_PROCBASED_CTLS,
634366f6083SPeter Grehan 					PROCBASED_HLT_EXITING, 0,
635366f6083SPeter Grehan 					&tmp) == 0);
636366f6083SPeter Grehan 
637366f6083SPeter Grehan 	cap_monitor_trap = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
638366f6083SPeter Grehan 					MSR_VMX_PROCBASED_CTLS,
639366f6083SPeter Grehan 					PROCBASED_MTF, 0,
640366f6083SPeter Grehan 					&tmp) == 0);
641366f6083SPeter Grehan 
642366f6083SPeter Grehan 	cap_pause_exit = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
643366f6083SPeter Grehan 					 MSR_VMX_TRUE_PROCBASED_CTLS,
644366f6083SPeter Grehan 					 PROCBASED_PAUSE_EXITING, 0,
645366f6083SPeter Grehan 					 &tmp) == 0);
646366f6083SPeter Grehan 
647366f6083SPeter Grehan 	cap_unrestricted_guest = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2,
648366f6083SPeter Grehan 					MSR_VMX_PROCBASED_CTLS2,
649366f6083SPeter Grehan 					PROCBASED2_UNRESTRICTED_GUEST, 0,
650366f6083SPeter Grehan 				        &tmp) == 0);
651366f6083SPeter Grehan 
65249cc03daSNeel Natu 	cap_invpcid = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2,
65349cc03daSNeel Natu 	    MSR_VMX_PROCBASED_CTLS2, PROCBASED2_ENABLE_INVPCID, 0,
65449cc03daSNeel Natu 	    &tmp) == 0);
65549cc03daSNeel Natu 
65688c4b8d1SNeel Natu 	/*
65788c4b8d1SNeel Natu 	 * Check support for virtual interrupt delivery.
65888c4b8d1SNeel Natu 	 */
65988c4b8d1SNeel Natu 	procbased2_vid_bits = (PROCBASED2_VIRTUALIZE_APIC_ACCESSES |
66088c4b8d1SNeel Natu 	    PROCBASED2_VIRTUALIZE_X2APIC_MODE |
66188c4b8d1SNeel Natu 	    PROCBASED2_APIC_REGISTER_VIRTUALIZATION |
66288c4b8d1SNeel Natu 	    PROCBASED2_VIRTUAL_INTERRUPT_DELIVERY);
66388c4b8d1SNeel Natu 
66488c4b8d1SNeel Natu 	use_tpr_shadow = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
66588c4b8d1SNeel Natu 	    MSR_VMX_TRUE_PROCBASED_CTLS, PROCBASED_USE_TPR_SHADOW, 0,
66688c4b8d1SNeel Natu 	    &tmp) == 0);
66788c4b8d1SNeel Natu 
66888c4b8d1SNeel Natu 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2, MSR_VMX_PROCBASED_CTLS2,
66988c4b8d1SNeel Natu 	    procbased2_vid_bits, 0, &tmp);
67088c4b8d1SNeel Natu 	if (error == 0 && use_tpr_shadow) {
67188c4b8d1SNeel Natu 		virtual_interrupt_delivery = 1;
67288c4b8d1SNeel Natu 		TUNABLE_INT_FETCH("hw.vmm.vmx.use_apic_vid",
67388c4b8d1SNeel Natu 		    &virtual_interrupt_delivery);
67488c4b8d1SNeel Natu 	}
67588c4b8d1SNeel Natu 
67688c4b8d1SNeel Natu 	if (virtual_interrupt_delivery) {
67788c4b8d1SNeel Natu 		procbased_ctls |= PROCBASED_USE_TPR_SHADOW;
67888c4b8d1SNeel Natu 		procbased_ctls2 |= procbased2_vid_bits;
67988c4b8d1SNeel Natu 		procbased_ctls2 &= ~PROCBASED2_VIRTUALIZE_X2APIC_MODE;
680176666c2SNeel Natu 
681176666c2SNeel Natu 		/*
682594db002STycho Nightingale 		 * No need to emulate accesses to %CR8 if virtual
683594db002STycho Nightingale 		 * interrupt delivery is enabled.
684594db002STycho Nightingale 		 */
685594db002STycho Nightingale 		procbased_ctls &= ~PROCBASED_CR8_LOAD_EXITING;
686594db002STycho Nightingale 		procbased_ctls &= ~PROCBASED_CR8_STORE_EXITING;
687594db002STycho Nightingale 
688594db002STycho Nightingale 		/*
689176666c2SNeel Natu 		 * Check for Posted Interrupts only if Virtual Interrupt
690176666c2SNeel Natu 		 * Delivery is enabled.
691176666c2SNeel Natu 		 */
692176666c2SNeel Natu 		error = vmx_set_ctlreg(MSR_VMX_PINBASED_CTLS,
693176666c2SNeel Natu 		    MSR_VMX_TRUE_PINBASED_CTLS, PINBASED_POSTED_INTERRUPT, 0,
694176666c2SNeel Natu 		    &tmp);
695176666c2SNeel Natu 		if (error == 0) {
69618a2b08eSNeel Natu 			pirvec = lapic_ipi_alloc(&IDTVEC(justreturn));
69718a2b08eSNeel Natu 			if (pirvec < 0) {
698176666c2SNeel Natu 				if (bootverbose) {
699176666c2SNeel Natu 					printf("vmx_init: unable to allocate "
700176666c2SNeel Natu 					    "posted interrupt vector\n");
70188c4b8d1SNeel Natu 				}
702176666c2SNeel Natu 			} else {
703176666c2SNeel Natu 				posted_interrupts = 1;
704176666c2SNeel Natu 				TUNABLE_INT_FETCH("hw.vmm.vmx.use_apic_pir",
705176666c2SNeel Natu 				    &posted_interrupts);
706176666c2SNeel Natu 			}
707176666c2SNeel Natu 		}
708176666c2SNeel Natu 	}
709176666c2SNeel Natu 
710176666c2SNeel Natu 	if (posted_interrupts)
711176666c2SNeel Natu 		    pinbased_ctls |= PINBASED_POSTED_INTERRUPT;
71249cc03daSNeel Natu 
713366f6083SPeter Grehan 	/* Initialize EPT */
714add611fdSNeel Natu 	error = ept_init(ipinum);
715366f6083SPeter Grehan 	if (error) {
716366f6083SPeter Grehan 		printf("vmx_init: ept initialization failed (%d)\n", error);
717366f6083SPeter Grehan 		return (error);
718366f6083SPeter Grehan 	}
719366f6083SPeter Grehan 
720366f6083SPeter Grehan 	/*
721366f6083SPeter Grehan 	 * Stash the cr0 and cr4 bits that must be fixed to 0 or 1
722366f6083SPeter Grehan 	 */
723366f6083SPeter Grehan 	fixed0 = rdmsr(MSR_VMX_CR0_FIXED0);
724366f6083SPeter Grehan 	fixed1 = rdmsr(MSR_VMX_CR0_FIXED1);
725366f6083SPeter Grehan 	cr0_ones_mask = fixed0 & fixed1;
726366f6083SPeter Grehan 	cr0_zeros_mask = ~fixed0 & ~fixed1;
727366f6083SPeter Grehan 
728366f6083SPeter Grehan 	/*
729366f6083SPeter Grehan 	 * CR0_PE and CR0_PG can be set to zero in VMX non-root operation
730366f6083SPeter Grehan 	 * if unrestricted guest execution is allowed.
731366f6083SPeter Grehan 	 */
732366f6083SPeter Grehan 	if (cap_unrestricted_guest)
733366f6083SPeter Grehan 		cr0_ones_mask &= ~(CR0_PG | CR0_PE);
734366f6083SPeter Grehan 
735366f6083SPeter Grehan 	/*
736366f6083SPeter Grehan 	 * Do not allow the guest to set CR0_NW or CR0_CD.
737366f6083SPeter Grehan 	 */
738366f6083SPeter Grehan 	cr0_zeros_mask |= (CR0_NW | CR0_CD);
739366f6083SPeter Grehan 
740366f6083SPeter Grehan 	fixed0 = rdmsr(MSR_VMX_CR4_FIXED0);
741366f6083SPeter Grehan 	fixed1 = rdmsr(MSR_VMX_CR4_FIXED1);
742366f6083SPeter Grehan 	cr4_ones_mask = fixed0 & fixed1;
743366f6083SPeter Grehan 	cr4_zeros_mask = ~fixed0 & ~fixed1;
744366f6083SPeter Grehan 
74545e51299SNeel Natu 	vpid_init();
74645e51299SNeel Natu 
747c3498942SNeel Natu 	vmx_msr_init();
748c3498942SNeel Natu 
749366f6083SPeter Grehan 	/* enable VMX operation */
750366f6083SPeter Grehan 	smp_rendezvous(NULL, vmx_enable, NULL, NULL);
751366f6083SPeter Grehan 
7523565b59eSNeel Natu 	vmx_initialized = 1;
7533565b59eSNeel Natu 
754366f6083SPeter Grehan 	return (0);
755366f6083SPeter Grehan }
756366f6083SPeter Grehan 
757f7d47425SNeel Natu static void
758f7d47425SNeel Natu vmx_trigger_hostintr(int vector)
759f7d47425SNeel Natu {
760f7d47425SNeel Natu 	uintptr_t func;
761f7d47425SNeel Natu 	struct gate_descriptor *gd;
762f7d47425SNeel Natu 
763f7d47425SNeel Natu 	gd = &idt[vector];
764f7d47425SNeel Natu 
765f7d47425SNeel Natu 	KASSERT(vector >= 32 && vector <= 255, ("vmx_trigger_hostintr: "
766f7d47425SNeel Natu 	    "invalid vector %d", vector));
767f7d47425SNeel Natu 	KASSERT(gd->gd_p == 1, ("gate descriptor for vector %d not present",
768f7d47425SNeel Natu 	    vector));
769f7d47425SNeel Natu 	KASSERT(gd->gd_type == SDT_SYSIGT, ("gate descriptor for vector %d "
770f7d47425SNeel Natu 	    "has invalid type %d", vector, gd->gd_type));
771f7d47425SNeel Natu 	KASSERT(gd->gd_dpl == SEL_KPL, ("gate descriptor for vector %d "
772f7d47425SNeel Natu 	    "has invalid dpl %d", vector, gd->gd_dpl));
773f7d47425SNeel Natu 	KASSERT(gd->gd_selector == GSEL(GCODE_SEL, SEL_KPL), ("gate descriptor "
774f7d47425SNeel Natu 	    "for vector %d has invalid selector %d", vector, gd->gd_selector));
775f7d47425SNeel Natu 	KASSERT(gd->gd_ist == 0, ("gate descriptor for vector %d has invalid "
776f7d47425SNeel Natu 	    "IST %d", vector, gd->gd_ist));
777f7d47425SNeel Natu 
778f7d47425SNeel Natu 	func = ((long)gd->gd_hioffset << 16 | gd->gd_looffset);
779f7d47425SNeel Natu 	vmx_call_isr(func);
780f7d47425SNeel Natu }
781f7d47425SNeel Natu 
782366f6083SPeter Grehan static int
783aaaa0656SPeter Grehan vmx_setup_cr_shadow(int which, struct vmcs *vmcs, uint32_t initial)
784366f6083SPeter Grehan {
78539c21c2dSNeel Natu 	int error, mask_ident, shadow_ident;
786aaaa0656SPeter Grehan 	uint64_t mask_value;
787366f6083SPeter Grehan 
78839c21c2dSNeel Natu 	if (which != 0 && which != 4)
78939c21c2dSNeel Natu 		panic("vmx_setup_cr_shadow: unknown cr%d", which);
79039c21c2dSNeel Natu 
79139c21c2dSNeel Natu 	if (which == 0) {
79239c21c2dSNeel Natu 		mask_ident = VMCS_CR0_MASK;
79339c21c2dSNeel Natu 		mask_value = cr0_ones_mask | cr0_zeros_mask;
79439c21c2dSNeel Natu 		shadow_ident = VMCS_CR0_SHADOW;
79539c21c2dSNeel Natu 	} else {
79639c21c2dSNeel Natu 		mask_ident = VMCS_CR4_MASK;
79739c21c2dSNeel Natu 		mask_value = cr4_ones_mask | cr4_zeros_mask;
79839c21c2dSNeel Natu 		shadow_ident = VMCS_CR4_SHADOW;
79939c21c2dSNeel Natu 	}
80039c21c2dSNeel Natu 
801d3c11f40SPeter Grehan 	error = vmcs_setreg(vmcs, 0, VMCS_IDENT(mask_ident), mask_value);
802366f6083SPeter Grehan 	if (error)
803366f6083SPeter Grehan 		return (error);
804366f6083SPeter Grehan 
805aaaa0656SPeter Grehan 	error = vmcs_setreg(vmcs, 0, VMCS_IDENT(shadow_ident), initial);
806366f6083SPeter Grehan 	if (error)
807366f6083SPeter Grehan 		return (error);
808366f6083SPeter Grehan 
809366f6083SPeter Grehan 	return (0);
810366f6083SPeter Grehan }
811aaaa0656SPeter Grehan #define	vmx_setup_cr0_shadow(vmcs,init)	vmx_setup_cr_shadow(0, (vmcs), (init))
812aaaa0656SPeter Grehan #define	vmx_setup_cr4_shadow(vmcs,init)	vmx_setup_cr_shadow(4, (vmcs), (init))
813366f6083SPeter Grehan 
814366f6083SPeter Grehan static void *
815318224bbSNeel Natu vmx_vminit(struct vm *vm, pmap_t pmap)
816366f6083SPeter Grehan {
81745e51299SNeel Natu 	uint16_t vpid[VM_MAXCPU];
818c3498942SNeel Natu 	int i, error;
819366f6083SPeter Grehan 	struct vmx *vmx;
820c847a506SNeel Natu 	struct vmcs *vmcs;
821b0538143SNeel Natu 	uint32_t exc_bitmap;
822366f6083SPeter Grehan 
823366f6083SPeter Grehan 	vmx = malloc(sizeof(struct vmx), M_VMX, M_WAITOK | M_ZERO);
824366f6083SPeter Grehan 	if ((uintptr_t)vmx & PAGE_MASK) {
825366f6083SPeter Grehan 		panic("malloc of struct vmx not aligned on %d byte boundary",
826366f6083SPeter Grehan 		      PAGE_SIZE);
827366f6083SPeter Grehan 	}
828366f6083SPeter Grehan 	vmx->vm = vm;
829366f6083SPeter Grehan 
830318224bbSNeel Natu 	vmx->eptp = eptp(vtophys((vm_offset_t)pmap->pm_pml4));
831318224bbSNeel Natu 
832366f6083SPeter Grehan 	/*
833366f6083SPeter Grehan 	 * Clean up EPTP-tagged guest physical and combined mappings
834366f6083SPeter Grehan 	 *
835366f6083SPeter Grehan 	 * VMX transitions are not required to invalidate any guest physical
836366f6083SPeter Grehan 	 * mappings. So, it may be possible for stale guest physical mappings
837366f6083SPeter Grehan 	 * to be present in the processor TLBs.
838366f6083SPeter Grehan 	 *
839366f6083SPeter Grehan 	 * Combined mappings for this EP4TA are also invalidated for all VPIDs.
840366f6083SPeter Grehan 	 */
841318224bbSNeel Natu 	ept_invalidate_mappings(vmx->eptp);
842366f6083SPeter Grehan 
843366f6083SPeter Grehan 	msr_bitmap_initialize(vmx->msr_bitmap);
844366f6083SPeter Grehan 
845366f6083SPeter Grehan 	/*
846366f6083SPeter Grehan 	 * It is safe to allow direct access to MSR_GSBASE and MSR_FSBASE.
847366f6083SPeter Grehan 	 * The guest FSBASE and GSBASE are saved and restored during
848366f6083SPeter Grehan 	 * vm-exit and vm-entry respectively. The host FSBASE and GSBASE are
849366f6083SPeter Grehan 	 * always restored from the vmcs host state area on vm-exit.
850366f6083SPeter Grehan 	 *
8511fb0ea3fSPeter Grehan 	 * The SYSENTER_CS/ESP/EIP MSRs are identical to FS/GSBASE in
8521fb0ea3fSPeter Grehan 	 * how they are saved/restored so can be directly accessed by the
8531fb0ea3fSPeter Grehan 	 * guest.
8541fb0ea3fSPeter Grehan 	 *
855366f6083SPeter Grehan 	 * MSR_EFER is saved and restored in the guest VMCS area on a
856366f6083SPeter Grehan 	 * VM exit and entry respectively. It is also restored from the
857366f6083SPeter Grehan 	 * host VMCS area on a VM exit.
8588d1d7a9eSPeter Grehan 	 *
8598d1d7a9eSPeter Grehan 	 * The TSC MSR is exposed read-only. Writes are disallowed as that
8608d1d7a9eSPeter Grehan 	 * will impact the host TSC.
8618d1d7a9eSPeter Grehan 	 * XXX Writes would be implemented with a wrmsr trap, and
8628d1d7a9eSPeter Grehan 	 * then modifying the TSC offset in the VMCS.
863366f6083SPeter Grehan 	 */
864366f6083SPeter Grehan 	if (guest_msr_rw(vmx, MSR_GSBASE) ||
865366f6083SPeter Grehan 	    guest_msr_rw(vmx, MSR_FSBASE) ||
8661fb0ea3fSPeter Grehan 	    guest_msr_rw(vmx, MSR_SYSENTER_CS_MSR) ||
8671fb0ea3fSPeter Grehan 	    guest_msr_rw(vmx, MSR_SYSENTER_ESP_MSR) ||
8681fb0ea3fSPeter Grehan 	    guest_msr_rw(vmx, MSR_SYSENTER_EIP_MSR) ||
8698d1d7a9eSPeter Grehan 	    guest_msr_rw(vmx, MSR_EFER) ||
8708d1d7a9eSPeter Grehan 	    guest_msr_ro(vmx, MSR_TSC))
871366f6083SPeter Grehan 		panic("vmx_vminit: error setting guest msr access");
872366f6083SPeter Grehan 
87345e51299SNeel Natu 	vpid_alloc(vpid, VM_MAXCPU);
87445e51299SNeel Natu 
87588c4b8d1SNeel Natu 	if (virtual_interrupt_delivery) {
87688c4b8d1SNeel Natu 		error = vm_map_mmio(vm, DEFAULT_APIC_BASE, PAGE_SIZE,
87788c4b8d1SNeel Natu 		    APIC_ACCESS_ADDRESS);
87888c4b8d1SNeel Natu 		/* XXX this should really return an error to the caller */
87988c4b8d1SNeel Natu 		KASSERT(error == 0, ("vm_map_mmio(apicbase) error %d", error));
88088c4b8d1SNeel Natu 	}
88188c4b8d1SNeel Natu 
882366f6083SPeter Grehan 	for (i = 0; i < VM_MAXCPU; i++) {
883c847a506SNeel Natu 		vmcs = &vmx->vmcs[i];
884c847a506SNeel Natu 		vmcs->identifier = vmx_revision();
885c847a506SNeel Natu 		error = vmclear(vmcs);
886366f6083SPeter Grehan 		if (error != 0) {
887366f6083SPeter Grehan 			panic("vmx_vminit: vmclear error %d on vcpu %d\n",
888366f6083SPeter Grehan 			      error, i);
889366f6083SPeter Grehan 		}
890366f6083SPeter Grehan 
891c3498942SNeel Natu 		vmx_msr_guest_init(vmx, i);
892c3498942SNeel Natu 
893c847a506SNeel Natu 		error = vmcs_init(vmcs);
894c847a506SNeel Natu 		KASSERT(error == 0, ("vmcs_init error %d", error));
895366f6083SPeter Grehan 
896c847a506SNeel Natu 		VMPTRLD(vmcs);
897c847a506SNeel Natu 		error = 0;
898c847a506SNeel Natu 		error += vmwrite(VMCS_HOST_RSP, (u_long)&vmx->ctx[i]);
899c847a506SNeel Natu 		error += vmwrite(VMCS_EPTP, vmx->eptp);
900c847a506SNeel Natu 		error += vmwrite(VMCS_PIN_BASED_CTLS, pinbased_ctls);
901c847a506SNeel Natu 		error += vmwrite(VMCS_PRI_PROC_BASED_CTLS, procbased_ctls);
902c847a506SNeel Natu 		error += vmwrite(VMCS_SEC_PROC_BASED_CTLS, procbased_ctls2);
903c847a506SNeel Natu 		error += vmwrite(VMCS_EXIT_CTLS, exit_ctls);
904c847a506SNeel Natu 		error += vmwrite(VMCS_ENTRY_CTLS, entry_ctls);
905c847a506SNeel Natu 		error += vmwrite(VMCS_MSR_BITMAP, vtophys(vmx->msr_bitmap));
906c847a506SNeel Natu 		error += vmwrite(VMCS_VPID, vpid[i]);
907b0538143SNeel Natu 
908b0538143SNeel Natu 		/* exception bitmap */
909b0538143SNeel Natu 		if (vcpu_trace_exceptions(vm, i))
910b0538143SNeel Natu 			exc_bitmap = 0xffffffff;
911b0538143SNeel Natu 		else
912b0538143SNeel Natu 			exc_bitmap = 1 << IDT_MC;
913b0538143SNeel Natu 		error += vmwrite(VMCS_EXCEPTION_BITMAP, exc_bitmap);
914b0538143SNeel Natu 
91588c4b8d1SNeel Natu 		if (virtual_interrupt_delivery) {
91688c4b8d1SNeel Natu 			error += vmwrite(VMCS_APIC_ACCESS, APIC_ACCESS_ADDRESS);
91788c4b8d1SNeel Natu 			error += vmwrite(VMCS_VIRTUAL_APIC,
91888c4b8d1SNeel Natu 			    vtophys(&vmx->apic_page[i]));
91988c4b8d1SNeel Natu 			error += vmwrite(VMCS_EOI_EXIT0, 0);
92088c4b8d1SNeel Natu 			error += vmwrite(VMCS_EOI_EXIT1, 0);
92188c4b8d1SNeel Natu 			error += vmwrite(VMCS_EOI_EXIT2, 0);
92288c4b8d1SNeel Natu 			error += vmwrite(VMCS_EOI_EXIT3, 0);
92388c4b8d1SNeel Natu 		}
924176666c2SNeel Natu 		if (posted_interrupts) {
925176666c2SNeel Natu 			error += vmwrite(VMCS_PIR_VECTOR, pirvec);
926176666c2SNeel Natu 			error += vmwrite(VMCS_PIR_DESC,
927176666c2SNeel Natu 			    vtophys(&vmx->pir_desc[i]));
928176666c2SNeel Natu 		}
929c847a506SNeel Natu 		VMCLEAR(vmcs);
930c847a506SNeel Natu 		KASSERT(error == 0, ("vmx_vminit: error customizing the vmcs"));
931366f6083SPeter Grehan 
932366f6083SPeter Grehan 		vmx->cap[i].set = 0;
933366f6083SPeter Grehan 		vmx->cap[i].proc_ctls = procbased_ctls;
93449cc03daSNeel Natu 		vmx->cap[i].proc_ctls2 = procbased_ctls2;
935366f6083SPeter Grehan 
9362ce12423SNeel Natu 		vmx->state[i].nextrip = ~0;
9373527963bSNeel Natu 		vmx->state[i].lastcpu = NOCPU;
93845e51299SNeel Natu 		vmx->state[i].vpid = vpid[i];
939366f6083SPeter Grehan 
940aaaa0656SPeter Grehan 		/*
941aaaa0656SPeter Grehan 		 * Set up the CR0/4 shadows, and init the read shadow
942aaaa0656SPeter Grehan 		 * to the power-on register value from the Intel Sys Arch.
943aaaa0656SPeter Grehan 		 *  CR0 - 0x60000010
944aaaa0656SPeter Grehan 		 *  CR4 - 0
945aaaa0656SPeter Grehan 		 */
946c847a506SNeel Natu 		error = vmx_setup_cr0_shadow(vmcs, 0x60000010);
94739c21c2dSNeel Natu 		if (error != 0)
94839c21c2dSNeel Natu 			panic("vmx_setup_cr0_shadow %d", error);
94939c21c2dSNeel Natu 
950c847a506SNeel Natu 		error = vmx_setup_cr4_shadow(vmcs, 0);
95139c21c2dSNeel Natu 		if (error != 0)
95239c21c2dSNeel Natu 			panic("vmx_setup_cr4_shadow %d", error);
953318224bbSNeel Natu 
954318224bbSNeel Natu 		vmx->ctx[i].pmap = pmap;
955366f6083SPeter Grehan 	}
956366f6083SPeter Grehan 
957366f6083SPeter Grehan 	return (vmx);
958366f6083SPeter Grehan }
959366f6083SPeter Grehan 
960366f6083SPeter Grehan static int
961a2da7af6SNeel Natu vmx_handle_cpuid(struct vm *vm, int vcpu, struct vmxctx *vmxctx)
962366f6083SPeter Grehan {
963366f6083SPeter Grehan 	int handled, func;
964366f6083SPeter Grehan 
965366f6083SPeter Grehan 	func = vmxctx->guest_rax;
966366f6083SPeter Grehan 
967a2da7af6SNeel Natu 	handled = x86_emulate_cpuid(vm, vcpu,
968a2da7af6SNeel Natu 				    (uint32_t*)(&vmxctx->guest_rax),
969a2da7af6SNeel Natu 				    (uint32_t*)(&vmxctx->guest_rbx),
970a2da7af6SNeel Natu 				    (uint32_t*)(&vmxctx->guest_rcx),
971a2da7af6SNeel Natu 				    (uint32_t*)(&vmxctx->guest_rdx));
972366f6083SPeter Grehan 	return (handled);
973366f6083SPeter Grehan }
974366f6083SPeter Grehan 
975366f6083SPeter Grehan static __inline void
976366f6083SPeter Grehan vmx_run_trace(struct vmx *vmx, int vcpu)
977366f6083SPeter Grehan {
978366f6083SPeter Grehan #ifdef KTR
979513c8d33SNeel Natu 	VCPU_CTR1(vmx->vm, vcpu, "Resume execution at %#lx", vmcs_guest_rip());
980366f6083SPeter Grehan #endif
981366f6083SPeter Grehan }
982366f6083SPeter Grehan 
983366f6083SPeter Grehan static __inline void
984366f6083SPeter Grehan vmx_exit_trace(struct vmx *vmx, int vcpu, uint64_t rip, uint32_t exit_reason,
985eeefa4e4SNeel Natu 	       int handled)
986366f6083SPeter Grehan {
987366f6083SPeter Grehan #ifdef KTR
988513c8d33SNeel Natu 	VCPU_CTR3(vmx->vm, vcpu, "%s %s vmexit at 0x%0lx",
989366f6083SPeter Grehan 		 handled ? "handled" : "unhandled",
990366f6083SPeter Grehan 		 exit_reason_to_str(exit_reason), rip);
991eeefa4e4SNeel Natu #endif
992eeefa4e4SNeel Natu }
993366f6083SPeter Grehan 
994eeefa4e4SNeel Natu static __inline void
995eeefa4e4SNeel Natu vmx_astpending_trace(struct vmx *vmx, int vcpu, uint64_t rip)
996eeefa4e4SNeel Natu {
997eeefa4e4SNeel Natu #ifdef KTR
998513c8d33SNeel Natu 	VCPU_CTR1(vmx->vm, vcpu, "astpending vmexit at 0x%0lx", rip);
999366f6083SPeter Grehan #endif
1000366f6083SPeter Grehan }
1001366f6083SPeter Grehan 
1002953c2c47SNeel Natu static VMM_STAT_INTEL(VCPU_INVVPID_SAVED, "Number of vpid invalidations saved");
10033527963bSNeel Natu static VMM_STAT_INTEL(VCPU_INVVPID_DONE, "Number of vpid invalidations done");
1004953c2c47SNeel Natu 
10053527963bSNeel Natu /*
10063527963bSNeel Natu  * Invalidate guest mappings identified by its vpid from the TLB.
10073527963bSNeel Natu  */
10083527963bSNeel Natu static __inline void
10093527963bSNeel Natu vmx_invvpid(struct vmx *vmx, int vcpu, pmap_t pmap, int running)
1010366f6083SPeter Grehan {
1011366f6083SPeter Grehan 	struct vmxstate *vmxstate;
1012953c2c47SNeel Natu 	struct invvpid_desc invvpid_desc;
1013366f6083SPeter Grehan 
1014366f6083SPeter Grehan 	vmxstate = &vmx->state[vcpu];
10153527963bSNeel Natu 	if (vmxstate->vpid == 0)
10163de83862SNeel Natu 		return;
1017366f6083SPeter Grehan 
10183527963bSNeel Natu 	if (!running) {
10193527963bSNeel Natu 		/*
10203527963bSNeel Natu 		 * Set the 'lastcpu' to an invalid host cpu.
10213527963bSNeel Natu 		 *
10223527963bSNeel Natu 		 * This will invalidate TLB entries tagged with the vcpu's
10233527963bSNeel Natu 		 * vpid the next time it runs via vmx_set_pcpu_defaults().
10243527963bSNeel Natu 		 */
10253527963bSNeel Natu 		vmxstate->lastcpu = NOCPU;
10263527963bSNeel Natu 		return;
10273527963bSNeel Natu 	}
1028953c2c47SNeel Natu 
10293527963bSNeel Natu 	KASSERT(curthread->td_critnest > 0, ("%s: vcpu %d running outside "
10303527963bSNeel Natu 	    "critical section", __func__, vcpu));
1031366f6083SPeter Grehan 
1032366f6083SPeter Grehan 	/*
10333527963bSNeel Natu 	 * Invalidate all mappings tagged with 'vpid'
1034366f6083SPeter Grehan 	 *
1035366f6083SPeter Grehan 	 * We do this because this vcpu was executing on a different host
1036366f6083SPeter Grehan 	 * cpu when it last ran. We do not track whether it invalidated
1037366f6083SPeter Grehan 	 * mappings associated with its 'vpid' during that run. So we must
1038366f6083SPeter Grehan 	 * assume that the mappings associated with 'vpid' on 'curcpu' are
1039366f6083SPeter Grehan 	 * stale and invalidate them.
1040366f6083SPeter Grehan 	 *
1041366f6083SPeter Grehan 	 * Note that we incur this penalty only when the scheduler chooses to
1042366f6083SPeter Grehan 	 * move the thread associated with this vcpu between host cpus.
1043366f6083SPeter Grehan 	 *
1044366f6083SPeter Grehan 	 * Note also that this will invalidate mappings tagged with 'vpid'
1045366f6083SPeter Grehan 	 * for "all" EP4TAs.
1046366f6083SPeter Grehan 	 */
1047953c2c47SNeel Natu 	if (pmap->pm_eptgen == vmx->eptgen[curcpu]) {
1048953c2c47SNeel Natu 		invvpid_desc._res1 = 0;
1049953c2c47SNeel Natu 		invvpid_desc._res2 = 0;
1050366f6083SPeter Grehan 		invvpid_desc.vpid = vmxstate->vpid;
10510e30c5c0SWarner Losh 		invvpid_desc.linear_addr = 0;
1052366f6083SPeter Grehan 		invvpid(INVVPID_TYPE_SINGLE_CONTEXT, invvpid_desc);
10533527963bSNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VCPU_INVVPID_DONE, 1);
1054953c2c47SNeel Natu 	} else {
1055953c2c47SNeel Natu 		/*
1056953c2c47SNeel Natu 		 * The invvpid can be skipped if an invept is going to
1057953c2c47SNeel Natu 		 * be performed before entering the guest. The invept
1058953c2c47SNeel Natu 		 * will invalidate combined mappings tagged with
1059953c2c47SNeel Natu 		 * 'vmx->eptp' for all vpids.
1060953c2c47SNeel Natu 		 */
1061953c2c47SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VCPU_INVVPID_SAVED, 1);
1062953c2c47SNeel Natu 	}
1063366f6083SPeter Grehan }
10643527963bSNeel Natu 
10653527963bSNeel Natu static void
10663527963bSNeel Natu vmx_set_pcpu_defaults(struct vmx *vmx, int vcpu, pmap_t pmap)
10673527963bSNeel Natu {
10683527963bSNeel Natu 	struct vmxstate *vmxstate;
10693527963bSNeel Natu 
10703527963bSNeel Natu 	vmxstate = &vmx->state[vcpu];
10713527963bSNeel Natu 	if (vmxstate->lastcpu == curcpu)
10723527963bSNeel Natu 		return;
10733527963bSNeel Natu 
10743527963bSNeel Natu 	vmxstate->lastcpu = curcpu;
10753527963bSNeel Natu 
10763527963bSNeel Natu 	vmm_stat_incr(vmx->vm, vcpu, VCPU_MIGRATIONS, 1);
10773527963bSNeel Natu 
10783527963bSNeel Natu 	vmcs_write(VMCS_HOST_TR_BASE, vmm_get_host_trbase());
10793527963bSNeel Natu 	vmcs_write(VMCS_HOST_GDTR_BASE, vmm_get_host_gdtrbase());
10803527963bSNeel Natu 	vmcs_write(VMCS_HOST_GS_BASE, vmm_get_host_gsbase());
10813527963bSNeel Natu 	vmx_invvpid(vmx, vcpu, pmap, 1);
1082366f6083SPeter Grehan }
1083366f6083SPeter Grehan 
1084366f6083SPeter Grehan /*
1085366f6083SPeter Grehan  * We depend on 'procbased_ctls' to have the Interrupt Window Exiting bit set.
1086366f6083SPeter Grehan  */
1087366f6083SPeter Grehan CTASSERT((PROCBASED_CTLS_ONE_SETTING & PROCBASED_INT_WINDOW_EXITING) != 0);
1088366f6083SPeter Grehan 
1089366f6083SPeter Grehan static void __inline
1090366f6083SPeter Grehan vmx_set_int_window_exiting(struct vmx *vmx, int vcpu)
1091366f6083SPeter Grehan {
1092366f6083SPeter Grehan 
109348b2d828SNeel Natu 	if ((vmx->cap[vcpu].proc_ctls & PROCBASED_INT_WINDOW_EXITING) == 0) {
1094366f6083SPeter Grehan 		vmx->cap[vcpu].proc_ctls |= PROCBASED_INT_WINDOW_EXITING;
10953de83862SNeel Natu 		vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vmx->cap[vcpu].proc_ctls);
109648b2d828SNeel Natu 		VCPU_CTR0(vmx->vm, vcpu, "Enabling interrupt window exiting");
109748b2d828SNeel Natu 	}
1098366f6083SPeter Grehan }
1099366f6083SPeter Grehan 
1100366f6083SPeter Grehan static void __inline
1101366f6083SPeter Grehan vmx_clear_int_window_exiting(struct vmx *vmx, int vcpu)
1102366f6083SPeter Grehan {
1103366f6083SPeter Grehan 
110448b2d828SNeel Natu 	KASSERT((vmx->cap[vcpu].proc_ctls & PROCBASED_INT_WINDOW_EXITING) != 0,
110548b2d828SNeel Natu 	    ("intr_window_exiting not set: %#x", vmx->cap[vcpu].proc_ctls));
1106366f6083SPeter Grehan 	vmx->cap[vcpu].proc_ctls &= ~PROCBASED_INT_WINDOW_EXITING;
11073de83862SNeel Natu 	vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vmx->cap[vcpu].proc_ctls);
110848b2d828SNeel Natu 	VCPU_CTR0(vmx->vm, vcpu, "Disabling interrupt window exiting");
1109366f6083SPeter Grehan }
1110366f6083SPeter Grehan 
1111366f6083SPeter Grehan static void __inline
1112366f6083SPeter Grehan vmx_set_nmi_window_exiting(struct vmx *vmx, int vcpu)
1113366f6083SPeter Grehan {
1114366f6083SPeter Grehan 
111548b2d828SNeel Natu 	if ((vmx->cap[vcpu].proc_ctls & PROCBASED_NMI_WINDOW_EXITING) == 0) {
1116366f6083SPeter Grehan 		vmx->cap[vcpu].proc_ctls |= PROCBASED_NMI_WINDOW_EXITING;
11173de83862SNeel Natu 		vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vmx->cap[vcpu].proc_ctls);
111848b2d828SNeel Natu 		VCPU_CTR0(vmx->vm, vcpu, "Enabling NMI window exiting");
111948b2d828SNeel Natu 	}
1120366f6083SPeter Grehan }
1121366f6083SPeter Grehan 
1122366f6083SPeter Grehan static void __inline
1123366f6083SPeter Grehan vmx_clear_nmi_window_exiting(struct vmx *vmx, int vcpu)
1124366f6083SPeter Grehan {
1125366f6083SPeter Grehan 
112648b2d828SNeel Natu 	KASSERT((vmx->cap[vcpu].proc_ctls & PROCBASED_NMI_WINDOW_EXITING) != 0,
112748b2d828SNeel Natu 	    ("nmi_window_exiting not set %#x", vmx->cap[vcpu].proc_ctls));
1128366f6083SPeter Grehan 	vmx->cap[vcpu].proc_ctls &= ~PROCBASED_NMI_WINDOW_EXITING;
11293de83862SNeel Natu 	vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vmx->cap[vcpu].proc_ctls);
113048b2d828SNeel Natu 	VCPU_CTR0(vmx->vm, vcpu, "Disabling NMI window exiting");
1131366f6083SPeter Grehan }
1132366f6083SPeter Grehan 
113348b2d828SNeel Natu #define	NMI_BLOCKING	(VMCS_INTERRUPTIBILITY_NMI_BLOCKING |		\
113448b2d828SNeel Natu 			 VMCS_INTERRUPTIBILITY_MOVSS_BLOCKING)
113548b2d828SNeel Natu #define	HWINTR_BLOCKING	(VMCS_INTERRUPTIBILITY_STI_BLOCKING |		\
113648b2d828SNeel Natu 			 VMCS_INTERRUPTIBILITY_MOVSS_BLOCKING)
113748b2d828SNeel Natu 
113848b2d828SNeel Natu static void
1139366f6083SPeter Grehan vmx_inject_nmi(struct vmx *vmx, int vcpu)
1140366f6083SPeter Grehan {
114148b2d828SNeel Natu 	uint32_t gi, info;
1142366f6083SPeter Grehan 
114348b2d828SNeel Natu 	gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
114448b2d828SNeel Natu 	KASSERT((gi & NMI_BLOCKING) == 0, ("vmx_inject_nmi: invalid guest "
114548b2d828SNeel Natu 	    "interruptibility-state %#x", gi));
1146366f6083SPeter Grehan 
114748b2d828SNeel Natu 	info = vmcs_read(VMCS_ENTRY_INTR_INFO);
114848b2d828SNeel Natu 	KASSERT((info & VMCS_INTR_VALID) == 0, ("vmx_inject_nmi: invalid "
114948b2d828SNeel Natu 	    "VM-entry interruption information %#x", info));
1150366f6083SPeter Grehan 
1151366f6083SPeter Grehan 	/*
1152366f6083SPeter Grehan 	 * Inject the virtual NMI. The vector must be the NMI IDT entry
1153366f6083SPeter Grehan 	 * or the VMCS entry check will fail.
1154366f6083SPeter Grehan 	 */
115548b2d828SNeel Natu 	info = IDT_NMI | VMCS_INTR_T_NMI | VMCS_INTR_VALID;
11563de83862SNeel Natu 	vmcs_write(VMCS_ENTRY_INTR_INFO, info);
1157366f6083SPeter Grehan 
1158513c8d33SNeel Natu 	VCPU_CTR0(vmx->vm, vcpu, "Injecting vNMI");
1159366f6083SPeter Grehan 
1160366f6083SPeter Grehan 	/* Clear the request */
1161f352ff0cSNeel Natu 	vm_nmi_clear(vmx->vm, vcpu);
1162366f6083SPeter Grehan }
1163366f6083SPeter Grehan 
1164366f6083SPeter Grehan static void
11652ce12423SNeel Natu vmx_inject_interrupts(struct vmx *vmx, int vcpu, struct vlapic *vlapic,
11662ce12423SNeel Natu     uint64_t guestrip)
1167366f6083SPeter Grehan {
11680775fbb4STycho Nightingale 	int vector, need_nmi_exiting, extint_pending;
1169091d4532SNeel Natu 	uint64_t rflags, entryinfo;
117048b2d828SNeel Natu 	uint32_t gi, info;
1171366f6083SPeter Grehan 
11722ce12423SNeel Natu 	if (vmx->state[vcpu].nextrip != guestrip) {
11732ce12423SNeel Natu 		gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
11742ce12423SNeel Natu 		if (gi & HWINTR_BLOCKING) {
11752ce12423SNeel Natu 			VCPU_CTR2(vmx->vm, vcpu, "Guest interrupt blocking "
11762ce12423SNeel Natu 			    "cleared due to rip change: %#lx/%#lx",
11772ce12423SNeel Natu 			    vmx->state[vcpu].nextrip, guestrip);
11782ce12423SNeel Natu 			gi &= ~HWINTR_BLOCKING;
11792ce12423SNeel Natu 			vmcs_write(VMCS_GUEST_INTERRUPTIBILITY, gi);
11802ce12423SNeel Natu 		}
11812ce12423SNeel Natu 	}
11822ce12423SNeel Natu 
1183091d4532SNeel Natu 	if (vm_entry_intinfo(vmx->vm, vcpu, &entryinfo)) {
1184091d4532SNeel Natu 		KASSERT((entryinfo & VMCS_INTR_VALID) != 0, ("%s: entry "
1185091d4532SNeel Natu 		    "intinfo is not valid: %#lx", __func__, entryinfo));
1186dc506506SNeel Natu 
1187dc506506SNeel Natu 		info = vmcs_read(VMCS_ENTRY_INTR_INFO);
1188dc506506SNeel Natu 		KASSERT((info & VMCS_INTR_VALID) == 0, ("%s: cannot inject "
1189019008ebSNeel Natu 		     "pending exception: %#lx/%#x", __func__, entryinfo, info));
1190dc506506SNeel Natu 
1191091d4532SNeel Natu 		info = entryinfo;
1192091d4532SNeel Natu 		vector = info & 0xff;
1193091d4532SNeel Natu 		if (vector == IDT_BP || vector == IDT_OF) {
1194091d4532SNeel Natu 			/*
1195091d4532SNeel Natu 			 * VT-x requires #BP and #OF to be injected as software
1196091d4532SNeel Natu 			 * exceptions.
1197091d4532SNeel Natu 			 */
1198091d4532SNeel Natu 			info &= ~VMCS_INTR_T_MASK;
1199091d4532SNeel Natu 			info |= VMCS_INTR_T_SWEXCEPTION;
1200dc506506SNeel Natu 		}
1201091d4532SNeel Natu 
1202091d4532SNeel Natu 		if (info & VMCS_INTR_DEL_ERRCODE)
1203091d4532SNeel Natu 			vmcs_write(VMCS_ENTRY_EXCEPTION_ERROR, entryinfo >> 32);
1204091d4532SNeel Natu 
1205dc506506SNeel Natu 		vmcs_write(VMCS_ENTRY_INTR_INFO, info);
1206dc506506SNeel Natu 	}
1207dc506506SNeel Natu 
120848b2d828SNeel Natu 	if (vm_nmi_pending(vmx->vm, vcpu)) {
1209366f6083SPeter Grehan 		/*
121048b2d828SNeel Natu 		 * If there are no conditions blocking NMI injection then
121148b2d828SNeel Natu 		 * inject it directly here otherwise enable "NMI window
121248b2d828SNeel Natu 		 * exiting" to inject it as soon as we can.
1213eeefa4e4SNeel Natu 		 *
121448b2d828SNeel Natu 		 * We also check for STI_BLOCKING because some implementations
121548b2d828SNeel Natu 		 * don't allow NMI injection in this case. If we are running
121648b2d828SNeel Natu 		 * on a processor that doesn't have this restriction it will
121748b2d828SNeel Natu 		 * immediately exit and the NMI will be injected in the
121848b2d828SNeel Natu 		 * "NMI window exiting" handler.
1219366f6083SPeter Grehan 		 */
122048b2d828SNeel Natu 		need_nmi_exiting = 1;
122148b2d828SNeel Natu 		gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
122248b2d828SNeel Natu 		if ((gi & (HWINTR_BLOCKING | NMI_BLOCKING)) == 0) {
12233de83862SNeel Natu 			info = vmcs_read(VMCS_ENTRY_INTR_INFO);
122448b2d828SNeel Natu 			if ((info & VMCS_INTR_VALID) == 0) {
122548b2d828SNeel Natu 				vmx_inject_nmi(vmx, vcpu);
122648b2d828SNeel Natu 				need_nmi_exiting = 0;
122748b2d828SNeel Natu 			} else {
122848b2d828SNeel Natu 				VCPU_CTR1(vmx->vm, vcpu, "Cannot inject NMI "
122948b2d828SNeel Natu 				    "due to VM-entry intr info %#x", info);
123048b2d828SNeel Natu 			}
123148b2d828SNeel Natu 		} else {
123248b2d828SNeel Natu 			VCPU_CTR1(vmx->vm, vcpu, "Cannot inject NMI due to "
123348b2d828SNeel Natu 			    "Guest Interruptibility-state %#x", gi);
123448b2d828SNeel Natu 		}
1235eeefa4e4SNeel Natu 
123648b2d828SNeel Natu 		if (need_nmi_exiting)
123748b2d828SNeel Natu 			vmx_set_nmi_window_exiting(vmx, vcpu);
123848b2d828SNeel Natu 	}
1239366f6083SPeter Grehan 
12400775fbb4STycho Nightingale 	extint_pending = vm_extint_pending(vmx->vm, vcpu);
12410775fbb4STycho Nightingale 
12420775fbb4STycho Nightingale 	if (!extint_pending && virtual_interrupt_delivery) {
124388c4b8d1SNeel Natu 		vmx_inject_pir(vlapic);
124488c4b8d1SNeel Natu 		return;
124588c4b8d1SNeel Natu 	}
124688c4b8d1SNeel Natu 
124748b2d828SNeel Natu 	/*
124836736912SNeel Natu 	 * If interrupt-window exiting is already in effect then don't bother
124936736912SNeel Natu 	 * checking for pending interrupts. This is just an optimization and
125036736912SNeel Natu 	 * not needed for correctness.
125148b2d828SNeel Natu 	 */
125236736912SNeel Natu 	if ((vmx->cap[vcpu].proc_ctls & PROCBASED_INT_WINDOW_EXITING) != 0) {
125336736912SNeel Natu 		VCPU_CTR0(vmx->vm, vcpu, "Skip interrupt injection due to "
125436736912SNeel Natu 		    "pending int_window_exiting");
125548b2d828SNeel Natu 		return;
125636736912SNeel Natu 	}
125748b2d828SNeel Natu 
12580775fbb4STycho Nightingale 	if (!extint_pending) {
1259366f6083SPeter Grehan 		/* Ask the local apic for a vector to inject */
12604d1e82a8SNeel Natu 		if (!vlapic_pending_intr(vlapic, &vector))
1261366f6083SPeter Grehan 			return;
1262a026dc3fSTycho Nightingale 
1263a026dc3fSTycho Nightingale 		/*
1264a026dc3fSTycho Nightingale 		 * From the Intel SDM, Volume 3, Section "Maskable
1265a026dc3fSTycho Nightingale 		 * Hardware Interrupts":
1266a026dc3fSTycho Nightingale 		 * - maskable interrupt vectors [16,255] can be delivered
1267a026dc3fSTycho Nightingale 		 *   through the local APIC.
1268a026dc3fSTycho Nightingale 		*/
1269a026dc3fSTycho Nightingale 		KASSERT(vector >= 16 && vector <= 255,
1270a026dc3fSTycho Nightingale 		    ("invalid vector %d from local APIC", vector));
12710775fbb4STycho Nightingale 	} else {
12720775fbb4STycho Nightingale 		/* Ask the legacy pic for a vector to inject */
12730775fbb4STycho Nightingale 		vatpic_pending_intr(vmx->vm, &vector);
1274366f6083SPeter Grehan 
1275a026dc3fSTycho Nightingale 		/*
1276a026dc3fSTycho Nightingale 		 * From the Intel SDM, Volume 3, Section "Maskable
1277a026dc3fSTycho Nightingale 		 * Hardware Interrupts":
1278a026dc3fSTycho Nightingale 		 * - maskable interrupt vectors [0,255] can be delivered
1279a026dc3fSTycho Nightingale 		 *   through the INTR pin.
1280a026dc3fSTycho Nightingale 		 */
1281a026dc3fSTycho Nightingale 		KASSERT(vector >= 0 && vector <= 255,
1282a026dc3fSTycho Nightingale 		    ("invalid vector %d from INTR", vector));
1283a026dc3fSTycho Nightingale 	}
1284366f6083SPeter Grehan 
1285366f6083SPeter Grehan 	/* Check RFLAGS.IF and the interruptibility state of the guest */
12863de83862SNeel Natu 	rflags = vmcs_read(VMCS_GUEST_RFLAGS);
128736736912SNeel Natu 	if ((rflags & PSL_I) == 0) {
128836736912SNeel Natu 		VCPU_CTR2(vmx->vm, vcpu, "Cannot inject vector %d due to "
128936736912SNeel Natu 		    "rflags %#lx", vector, rflags);
1290366f6083SPeter Grehan 		goto cantinject;
129136736912SNeel Natu 	}
1292366f6083SPeter Grehan 
129348b2d828SNeel Natu 	gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
129436736912SNeel Natu 	if (gi & HWINTR_BLOCKING) {
129536736912SNeel Natu 		VCPU_CTR2(vmx->vm, vcpu, "Cannot inject vector %d due to "
129636736912SNeel Natu 		    "Guest Interruptibility-state %#x", vector, gi);
1297366f6083SPeter Grehan 		goto cantinject;
129836736912SNeel Natu 	}
129936736912SNeel Natu 
130036736912SNeel Natu 	info = vmcs_read(VMCS_ENTRY_INTR_INFO);
130136736912SNeel Natu 	if (info & VMCS_INTR_VALID) {
130236736912SNeel Natu 		/*
130336736912SNeel Natu 		 * This is expected and could happen for multiple reasons:
130436736912SNeel Natu 		 * - A vectoring VM-entry was aborted due to astpending
130536736912SNeel Natu 		 * - A VM-exit happened during event injection.
1306dc506506SNeel Natu 		 * - An exception was injected above.
130736736912SNeel Natu 		 * - An NMI was injected above or after "NMI window exiting"
130836736912SNeel Natu 		 */
130936736912SNeel Natu 		VCPU_CTR2(vmx->vm, vcpu, "Cannot inject vector %d due to "
131036736912SNeel Natu 		    "VM-entry intr info %#x", vector, info);
131136736912SNeel Natu 		goto cantinject;
131236736912SNeel Natu 	}
1313366f6083SPeter Grehan 
1314366f6083SPeter Grehan 	/* Inject the interrupt */
1315160471d2SNeel Natu 	info = VMCS_INTR_T_HWINTR | VMCS_INTR_VALID;
1316366f6083SPeter Grehan 	info |= vector;
13173de83862SNeel Natu 	vmcs_write(VMCS_ENTRY_INTR_INFO, info);
1318366f6083SPeter Grehan 
13190775fbb4STycho Nightingale 	if (!extint_pending) {
1320366f6083SPeter Grehan 		/* Update the Local APIC ISR */
1321de5ea6b6SNeel Natu 		vlapic_intr_accepted(vlapic, vector);
13220775fbb4STycho Nightingale 	} else {
13230775fbb4STycho Nightingale 		vm_extint_clear(vmx->vm, vcpu);
13240775fbb4STycho Nightingale 		vatpic_intr_accepted(vmx->vm, vector);
13250775fbb4STycho Nightingale 
13260775fbb4STycho Nightingale 		/*
13270775fbb4STycho Nightingale 		 * After we accepted the current ExtINT the PIC may
13280775fbb4STycho Nightingale 		 * have posted another one.  If that is the case, set
13290775fbb4STycho Nightingale 		 * the Interrupt Window Exiting execution control so
13300775fbb4STycho Nightingale 		 * we can inject that one too.
13310494cb1bSNeel Natu 		 *
13320494cb1bSNeel Natu 		 * Also, interrupt window exiting allows us to inject any
13330494cb1bSNeel Natu 		 * pending APIC vector that was preempted by the ExtINT
13340494cb1bSNeel Natu 		 * as soon as possible. This applies both for the software
13350494cb1bSNeel Natu 		 * emulated vlapic and the hardware assisted virtual APIC.
13360775fbb4STycho Nightingale 		 */
13370775fbb4STycho Nightingale 		vmx_set_int_window_exiting(vmx, vcpu);
13380775fbb4STycho Nightingale 	}
1339366f6083SPeter Grehan 
1340513c8d33SNeel Natu 	VCPU_CTR1(vmx->vm, vcpu, "Injecting hwintr at vector %d", vector);
1341366f6083SPeter Grehan 
1342366f6083SPeter Grehan 	return;
1343366f6083SPeter Grehan 
1344366f6083SPeter Grehan cantinject:
1345366f6083SPeter Grehan 	/*
1346366f6083SPeter Grehan 	 * Set the Interrupt Window Exiting execution control so we can inject
1347366f6083SPeter Grehan 	 * the interrupt as soon as blocking condition goes away.
1348366f6083SPeter Grehan 	 */
1349366f6083SPeter Grehan 	vmx_set_int_window_exiting(vmx, vcpu);
1350366f6083SPeter Grehan }
1351366f6083SPeter Grehan 
1352e5a1d950SNeel Natu /*
1353e5a1d950SNeel Natu  * If the Virtual NMIs execution control is '1' then the logical processor
1354e5a1d950SNeel Natu  * tracks virtual-NMI blocking in the Guest Interruptibility-state field of
1355e5a1d950SNeel Natu  * the VMCS. An IRET instruction in VMX non-root operation will remove any
1356e5a1d950SNeel Natu  * virtual-NMI blocking.
1357e5a1d950SNeel Natu  *
1358e5a1d950SNeel Natu  * This unblocking occurs even if the IRET causes a fault. In this case the
1359e5a1d950SNeel Natu  * hypervisor needs to restore virtual-NMI blocking before resuming the guest.
1360e5a1d950SNeel Natu  */
1361e5a1d950SNeel Natu static void
1362e5a1d950SNeel Natu vmx_restore_nmi_blocking(struct vmx *vmx, int vcpuid)
1363e5a1d950SNeel Natu {
1364e5a1d950SNeel Natu 	uint32_t gi;
1365e5a1d950SNeel Natu 
1366e5a1d950SNeel Natu 	VCPU_CTR0(vmx->vm, vcpuid, "Restore Virtual-NMI blocking");
1367e5a1d950SNeel Natu 	gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
1368e5a1d950SNeel Natu 	gi |= VMCS_INTERRUPTIBILITY_NMI_BLOCKING;
1369e5a1d950SNeel Natu 	vmcs_write(VMCS_GUEST_INTERRUPTIBILITY, gi);
1370e5a1d950SNeel Natu }
1371e5a1d950SNeel Natu 
1372e5a1d950SNeel Natu static void
1373e5a1d950SNeel Natu vmx_clear_nmi_blocking(struct vmx *vmx, int vcpuid)
1374e5a1d950SNeel Natu {
1375e5a1d950SNeel Natu 	uint32_t gi;
1376e5a1d950SNeel Natu 
1377e5a1d950SNeel Natu 	VCPU_CTR0(vmx->vm, vcpuid, "Clear Virtual-NMI blocking");
1378e5a1d950SNeel Natu 	gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
1379e5a1d950SNeel Natu 	gi &= ~VMCS_INTERRUPTIBILITY_NMI_BLOCKING;
1380e5a1d950SNeel Natu 	vmcs_write(VMCS_GUEST_INTERRUPTIBILITY, gi);
1381e5a1d950SNeel Natu }
1382e5a1d950SNeel Natu 
1383091d4532SNeel Natu static void
1384091d4532SNeel Natu vmx_assert_nmi_blocking(struct vmx *vmx, int vcpuid)
1385091d4532SNeel Natu {
1386091d4532SNeel Natu 	uint32_t gi;
1387091d4532SNeel Natu 
1388091d4532SNeel Natu 	gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
1389091d4532SNeel Natu 	KASSERT(gi & VMCS_INTERRUPTIBILITY_NMI_BLOCKING,
1390091d4532SNeel Natu 	    ("NMI blocking is not in effect %#x", gi));
1391091d4532SNeel Natu }
1392091d4532SNeel Natu 
1393366f6083SPeter Grehan static int
1394a0efd3fbSJohn Baldwin vmx_emulate_xsetbv(struct vmx *vmx, int vcpu, struct vm_exit *vmexit)
1395abb023fbSJohn Baldwin {
1396abb023fbSJohn Baldwin 	struct vmxctx *vmxctx;
1397abb023fbSJohn Baldwin 	uint64_t xcrval;
1398abb023fbSJohn Baldwin 	const struct xsave_limits *limits;
1399abb023fbSJohn Baldwin 
1400abb023fbSJohn Baldwin 	vmxctx = &vmx->ctx[vcpu];
1401abb023fbSJohn Baldwin 	limits = vmm_get_xsave_limits();
1402abb023fbSJohn Baldwin 
1403a0efd3fbSJohn Baldwin 	/*
1404a0efd3fbSJohn Baldwin 	 * Note that the processor raises a GP# fault on its own if
1405a0efd3fbSJohn Baldwin 	 * xsetbv is executed for CPL != 0, so we do not have to
1406a0efd3fbSJohn Baldwin 	 * emulate that fault here.
1407a0efd3fbSJohn Baldwin 	 */
1408a0efd3fbSJohn Baldwin 
1409a0efd3fbSJohn Baldwin 	/* Only xcr0 is supported. */
1410a0efd3fbSJohn Baldwin 	if (vmxctx->guest_rcx != 0) {
1411dc506506SNeel Natu 		vm_inject_gp(vmx->vm, vcpu);
1412a0efd3fbSJohn Baldwin 		return (HANDLED);
1413a0efd3fbSJohn Baldwin 	}
1414a0efd3fbSJohn Baldwin 
1415a0efd3fbSJohn Baldwin 	/* We only handle xcr0 if both the host and guest have XSAVE enabled. */
1416a0efd3fbSJohn Baldwin 	if (!limits->xsave_enabled || !(vmcs_read(VMCS_GUEST_CR4) & CR4_XSAVE)) {
1417dc506506SNeel Natu 		vm_inject_ud(vmx->vm, vcpu);
1418a0efd3fbSJohn Baldwin 		return (HANDLED);
1419a0efd3fbSJohn Baldwin 	}
1420abb023fbSJohn Baldwin 
1421abb023fbSJohn Baldwin 	xcrval = vmxctx->guest_rdx << 32 | (vmxctx->guest_rax & 0xffffffff);
1422a0efd3fbSJohn Baldwin 	if ((xcrval & ~limits->xcr0_allowed) != 0) {
1423dc506506SNeel Natu 		vm_inject_gp(vmx->vm, vcpu);
1424a0efd3fbSJohn Baldwin 		return (HANDLED);
1425a0efd3fbSJohn Baldwin 	}
1426abb023fbSJohn Baldwin 
1427a0efd3fbSJohn Baldwin 	if (!(xcrval & XFEATURE_ENABLED_X87)) {
1428dc506506SNeel Natu 		vm_inject_gp(vmx->vm, vcpu);
1429a0efd3fbSJohn Baldwin 		return (HANDLED);
1430a0efd3fbSJohn Baldwin 	}
1431abb023fbSJohn Baldwin 
143244a68c4eSJohn Baldwin 	/* AVX (YMM_Hi128) requires SSE. */
143344a68c4eSJohn Baldwin 	if (xcrval & XFEATURE_ENABLED_AVX &&
143444a68c4eSJohn Baldwin 	    (xcrval & XFEATURE_AVX) != XFEATURE_AVX) {
143544a68c4eSJohn Baldwin 		vm_inject_gp(vmx->vm, vcpu);
143644a68c4eSJohn Baldwin 		return (HANDLED);
143744a68c4eSJohn Baldwin 	}
143844a68c4eSJohn Baldwin 
143944a68c4eSJohn Baldwin 	/*
144044a68c4eSJohn Baldwin 	 * AVX512 requires base AVX (YMM_Hi128) as well as OpMask,
144144a68c4eSJohn Baldwin 	 * ZMM_Hi256, and Hi16_ZMM.
144244a68c4eSJohn Baldwin 	 */
144344a68c4eSJohn Baldwin 	if (xcrval & XFEATURE_AVX512 &&
144444a68c4eSJohn Baldwin 	    (xcrval & (XFEATURE_AVX512 | XFEATURE_AVX)) !=
144544a68c4eSJohn Baldwin 	    (XFEATURE_AVX512 | XFEATURE_AVX)) {
144644a68c4eSJohn Baldwin 		vm_inject_gp(vmx->vm, vcpu);
144744a68c4eSJohn Baldwin 		return (HANDLED);
144844a68c4eSJohn Baldwin 	}
144944a68c4eSJohn Baldwin 
145044a68c4eSJohn Baldwin 	/*
145144a68c4eSJohn Baldwin 	 * Intel MPX requires both bound register state flags to be
145244a68c4eSJohn Baldwin 	 * set.
145344a68c4eSJohn Baldwin 	 */
145444a68c4eSJohn Baldwin 	if (((xcrval & XFEATURE_ENABLED_BNDREGS) != 0) !=
145544a68c4eSJohn Baldwin 	    ((xcrval & XFEATURE_ENABLED_BNDCSR) != 0)) {
1456dc506506SNeel Natu 		vm_inject_gp(vmx->vm, vcpu);
1457a0efd3fbSJohn Baldwin 		return (HANDLED);
1458a0efd3fbSJohn Baldwin 	}
1459abb023fbSJohn Baldwin 
1460abb023fbSJohn Baldwin 	/*
1461abb023fbSJohn Baldwin 	 * This runs "inside" vmrun() with the guest's FPU state, so
1462abb023fbSJohn Baldwin 	 * modifying xcr0 directly modifies the guest's xcr0, not the
1463abb023fbSJohn Baldwin 	 * host's.
1464abb023fbSJohn Baldwin 	 */
1465abb023fbSJohn Baldwin 	load_xcr(0, xcrval);
1466abb023fbSJohn Baldwin 	return (HANDLED);
1467abb023fbSJohn Baldwin }
1468abb023fbSJohn Baldwin 
1469594db002STycho Nightingale static uint64_t
1470594db002STycho Nightingale vmx_get_guest_reg(struct vmx *vmx, int vcpu, int ident)
1471366f6083SPeter Grehan {
1472366f6083SPeter Grehan 	const struct vmxctx *vmxctx;
1473366f6083SPeter Grehan 
1474594db002STycho Nightingale 	vmxctx = &vmx->ctx[vcpu];
1475594db002STycho Nightingale 
1476594db002STycho Nightingale 	switch (ident) {
1477594db002STycho Nightingale 	case 0:
1478594db002STycho Nightingale 		return (vmxctx->guest_rax);
1479594db002STycho Nightingale 	case 1:
1480594db002STycho Nightingale 		return (vmxctx->guest_rcx);
1481594db002STycho Nightingale 	case 2:
1482594db002STycho Nightingale 		return (vmxctx->guest_rdx);
1483594db002STycho Nightingale 	case 3:
1484594db002STycho Nightingale 		return (vmxctx->guest_rbx);
1485594db002STycho Nightingale 	case 4:
1486594db002STycho Nightingale 		return (vmcs_read(VMCS_GUEST_RSP));
1487594db002STycho Nightingale 	case 5:
1488594db002STycho Nightingale 		return (vmxctx->guest_rbp);
1489594db002STycho Nightingale 	case 6:
1490594db002STycho Nightingale 		return (vmxctx->guest_rsi);
1491594db002STycho Nightingale 	case 7:
1492594db002STycho Nightingale 		return (vmxctx->guest_rdi);
1493594db002STycho Nightingale 	case 8:
1494594db002STycho Nightingale 		return (vmxctx->guest_r8);
1495594db002STycho Nightingale 	case 9:
1496594db002STycho Nightingale 		return (vmxctx->guest_r9);
1497594db002STycho Nightingale 	case 10:
1498594db002STycho Nightingale 		return (vmxctx->guest_r10);
1499594db002STycho Nightingale 	case 11:
1500594db002STycho Nightingale 		return (vmxctx->guest_r11);
1501594db002STycho Nightingale 	case 12:
1502594db002STycho Nightingale 		return (vmxctx->guest_r12);
1503594db002STycho Nightingale 	case 13:
1504594db002STycho Nightingale 		return (vmxctx->guest_r13);
1505594db002STycho Nightingale 	case 14:
1506594db002STycho Nightingale 		return (vmxctx->guest_r14);
1507594db002STycho Nightingale 	case 15:
1508594db002STycho Nightingale 		return (vmxctx->guest_r15);
1509594db002STycho Nightingale 	default:
1510594db002STycho Nightingale 		panic("invalid vmx register %d", ident);
1511594db002STycho Nightingale 	}
1512594db002STycho Nightingale }
1513594db002STycho Nightingale 
1514594db002STycho Nightingale static void
1515594db002STycho Nightingale vmx_set_guest_reg(struct vmx *vmx, int vcpu, int ident, uint64_t regval)
1516594db002STycho Nightingale {
1517594db002STycho Nightingale 	struct vmxctx *vmxctx;
1518594db002STycho Nightingale 
1519594db002STycho Nightingale 	vmxctx = &vmx->ctx[vcpu];
1520594db002STycho Nightingale 
1521594db002STycho Nightingale 	switch (ident) {
1522594db002STycho Nightingale 	case 0:
1523594db002STycho Nightingale 		vmxctx->guest_rax = regval;
1524594db002STycho Nightingale 		break;
1525594db002STycho Nightingale 	case 1:
1526594db002STycho Nightingale 		vmxctx->guest_rcx = regval;
1527594db002STycho Nightingale 		break;
1528594db002STycho Nightingale 	case 2:
1529594db002STycho Nightingale 		vmxctx->guest_rdx = regval;
1530594db002STycho Nightingale 		break;
1531594db002STycho Nightingale 	case 3:
1532594db002STycho Nightingale 		vmxctx->guest_rbx = regval;
1533594db002STycho Nightingale 		break;
1534594db002STycho Nightingale 	case 4:
1535594db002STycho Nightingale 		vmcs_write(VMCS_GUEST_RSP, regval);
1536594db002STycho Nightingale 		break;
1537594db002STycho Nightingale 	case 5:
1538594db002STycho Nightingale 		vmxctx->guest_rbp = regval;
1539594db002STycho Nightingale 		break;
1540594db002STycho Nightingale 	case 6:
1541594db002STycho Nightingale 		vmxctx->guest_rsi = regval;
1542594db002STycho Nightingale 		break;
1543594db002STycho Nightingale 	case 7:
1544594db002STycho Nightingale 		vmxctx->guest_rdi = regval;
1545594db002STycho Nightingale 		break;
1546594db002STycho Nightingale 	case 8:
1547594db002STycho Nightingale 		vmxctx->guest_r8 = regval;
1548594db002STycho Nightingale 		break;
1549594db002STycho Nightingale 	case 9:
1550594db002STycho Nightingale 		vmxctx->guest_r9 = regval;
1551594db002STycho Nightingale 		break;
1552594db002STycho Nightingale 	case 10:
1553594db002STycho Nightingale 		vmxctx->guest_r10 = regval;
1554594db002STycho Nightingale 		break;
1555594db002STycho Nightingale 	case 11:
1556594db002STycho Nightingale 		vmxctx->guest_r11 = regval;
1557594db002STycho Nightingale 		break;
1558594db002STycho Nightingale 	case 12:
1559594db002STycho Nightingale 		vmxctx->guest_r12 = regval;
1560594db002STycho Nightingale 		break;
1561594db002STycho Nightingale 	case 13:
1562594db002STycho Nightingale 		vmxctx->guest_r13 = regval;
1563594db002STycho Nightingale 		break;
1564594db002STycho Nightingale 	case 14:
1565594db002STycho Nightingale 		vmxctx->guest_r14 = regval;
1566594db002STycho Nightingale 		break;
1567594db002STycho Nightingale 	case 15:
1568594db002STycho Nightingale 		vmxctx->guest_r15 = regval;
1569594db002STycho Nightingale 		break;
1570594db002STycho Nightingale 	default:
1571594db002STycho Nightingale 		panic("invalid vmx register %d", ident);
1572594db002STycho Nightingale 	}
1573594db002STycho Nightingale }
1574594db002STycho Nightingale 
1575594db002STycho Nightingale static int
1576594db002STycho Nightingale vmx_emulate_cr0_access(struct vmx *vmx, int vcpu, uint64_t exitqual)
1577594db002STycho Nightingale {
1578594db002STycho Nightingale 	uint64_t crval, regval;
1579594db002STycho Nightingale 
1580594db002STycho Nightingale 	/* We only handle mov to %cr0 at this time */
158139c21c2dSNeel Natu 	if ((exitqual & 0xf0) != 0x00)
158239c21c2dSNeel Natu 		return (UNHANDLED);
158339c21c2dSNeel Natu 
1584594db002STycho Nightingale 	regval = vmx_get_guest_reg(vmx, vcpu, (exitqual >> 8) & 0xf);
1585366f6083SPeter Grehan 
1586594db002STycho Nightingale 	vmcs_write(VMCS_CR0_SHADOW, regval);
1587366f6083SPeter Grehan 
1588594db002STycho Nightingale 	crval = regval | cr0_ones_mask;
1589594db002STycho Nightingale 	crval &= ~cr0_zeros_mask;
1590594db002STycho Nightingale 	vmcs_write(VMCS_GUEST_CR0, crval);
1591366f6083SPeter Grehan 
1592594db002STycho Nightingale 	if (regval & CR0_PG) {
159380a902efSPeter Grehan 		uint64_t efer, entry_ctls;
159480a902efSPeter Grehan 
159580a902efSPeter Grehan 		/*
159680a902efSPeter Grehan 		 * If CR0.PG is 1 and EFER.LME is 1 then EFER.LMA and
159780a902efSPeter Grehan 		 * the "IA-32e mode guest" bit in VM-entry control must be
159880a902efSPeter Grehan 		 * equal.
159980a902efSPeter Grehan 		 */
16003de83862SNeel Natu 		efer = vmcs_read(VMCS_GUEST_IA32_EFER);
160180a902efSPeter Grehan 		if (efer & EFER_LME) {
160280a902efSPeter Grehan 			efer |= EFER_LMA;
16033de83862SNeel Natu 			vmcs_write(VMCS_GUEST_IA32_EFER, efer);
16043de83862SNeel Natu 			entry_ctls = vmcs_read(VMCS_ENTRY_CTLS);
160580a902efSPeter Grehan 			entry_ctls |= VM_ENTRY_GUEST_LMA;
16063de83862SNeel Natu 			vmcs_write(VMCS_ENTRY_CTLS, entry_ctls);
160780a902efSPeter Grehan 		}
160880a902efSPeter Grehan 	}
160980a902efSPeter Grehan 
1610366f6083SPeter Grehan 	return (HANDLED);
1611366f6083SPeter Grehan }
1612366f6083SPeter Grehan 
1613594db002STycho Nightingale static int
1614594db002STycho Nightingale vmx_emulate_cr4_access(struct vmx *vmx, int vcpu, uint64_t exitqual)
1615594db002STycho Nightingale {
1616594db002STycho Nightingale 	uint64_t crval, regval;
1617594db002STycho Nightingale 
1618594db002STycho Nightingale 	/* We only handle mov to %cr4 at this time */
1619594db002STycho Nightingale 	if ((exitqual & 0xf0) != 0x00)
1620594db002STycho Nightingale 		return (UNHANDLED);
1621594db002STycho Nightingale 
1622594db002STycho Nightingale 	regval = vmx_get_guest_reg(vmx, vcpu, (exitqual >> 8) & 0xf);
1623594db002STycho Nightingale 
1624594db002STycho Nightingale 	vmcs_write(VMCS_CR4_SHADOW, regval);
1625594db002STycho Nightingale 
1626594db002STycho Nightingale 	crval = regval | cr4_ones_mask;
1627594db002STycho Nightingale 	crval &= ~cr4_zeros_mask;
1628594db002STycho Nightingale 	vmcs_write(VMCS_GUEST_CR4, crval);
1629594db002STycho Nightingale 
1630594db002STycho Nightingale 	return (HANDLED);
1631594db002STycho Nightingale }
1632594db002STycho Nightingale 
1633594db002STycho Nightingale static int
1634594db002STycho Nightingale vmx_emulate_cr8_access(struct vmx *vmx, int vcpu, uint64_t exitqual)
1635594db002STycho Nightingale {
1636051f2bd1SNeel Natu 	struct vlapic *vlapic;
1637051f2bd1SNeel Natu 	uint64_t cr8;
1638051f2bd1SNeel Natu 	int regnum;
1639594db002STycho Nightingale 
1640594db002STycho Nightingale 	/* We only handle mov %cr8 to/from a register at this time. */
1641594db002STycho Nightingale 	if ((exitqual & 0xe0) != 0x00) {
1642594db002STycho Nightingale 		return (UNHANDLED);
1643594db002STycho Nightingale 	}
1644594db002STycho Nightingale 
1645051f2bd1SNeel Natu 	vlapic = vm_lapic(vmx->vm, vcpu);
1646051f2bd1SNeel Natu 	regnum = (exitqual >> 8) & 0xf;
1647594db002STycho Nightingale 	if (exitqual & 0x10) {
1648051f2bd1SNeel Natu 		cr8 = vlapic_get_cr8(vlapic);
1649051f2bd1SNeel Natu 		vmx_set_guest_reg(vmx, vcpu, regnum, cr8);
1650594db002STycho Nightingale 	} else {
1651051f2bd1SNeel Natu 		cr8 = vmx_get_guest_reg(vmx, vcpu, regnum);
1652051f2bd1SNeel Natu 		vlapic_set_cr8(vlapic, cr8);
1653594db002STycho Nightingale 	}
1654594db002STycho Nightingale 
1655594db002STycho Nightingale 	return (HANDLED);
1656594db002STycho Nightingale }
1657594db002STycho Nightingale 
1658e4c8a13dSNeel Natu /*
1659e4c8a13dSNeel Natu  * From section "Guest Register State" in the Intel SDM: CPL = SS.DPL
1660e4c8a13dSNeel Natu  */
1661e4c8a13dSNeel Natu static int
1662e4c8a13dSNeel Natu vmx_cpl(void)
1663e4c8a13dSNeel Natu {
1664e4c8a13dSNeel Natu 	uint32_t ssar;
1665e4c8a13dSNeel Natu 
1666e4c8a13dSNeel Natu 	ssar = vmcs_read(VMCS_GUEST_SS_ACCESS_RIGHTS);
1667e4c8a13dSNeel Natu 	return ((ssar >> 5) & 0x3);
1668e4c8a13dSNeel Natu }
1669e4c8a13dSNeel Natu 
1670e813a873SNeel Natu static enum vm_cpu_mode
167100f3efe1SJohn Baldwin vmx_cpu_mode(void)
167200f3efe1SJohn Baldwin {
1673b301b9e2SNeel Natu 	uint32_t csar;
167400f3efe1SJohn Baldwin 
1675b301b9e2SNeel Natu 	if (vmcs_read(VMCS_GUEST_IA32_EFER) & EFER_LMA) {
1676b301b9e2SNeel Natu 		csar = vmcs_read(VMCS_GUEST_CS_ACCESS_RIGHTS);
1677b301b9e2SNeel Natu 		if (csar & 0x2000)
1678b301b9e2SNeel Natu 			return (CPU_MODE_64BIT);	/* CS.L = 1 */
167900f3efe1SJohn Baldwin 		else
168000f3efe1SJohn Baldwin 			return (CPU_MODE_COMPATIBILITY);
1681b301b9e2SNeel Natu 	} else if (vmcs_read(VMCS_GUEST_CR0) & CR0_PE) {
1682b301b9e2SNeel Natu 		return (CPU_MODE_PROTECTED);
1683b301b9e2SNeel Natu 	} else {
1684b301b9e2SNeel Natu 		return (CPU_MODE_REAL);
1685b301b9e2SNeel Natu 	}
168600f3efe1SJohn Baldwin }
168700f3efe1SJohn Baldwin 
1688e813a873SNeel Natu static enum vm_paging_mode
168900f3efe1SJohn Baldwin vmx_paging_mode(void)
169000f3efe1SJohn Baldwin {
169100f3efe1SJohn Baldwin 
169200f3efe1SJohn Baldwin 	if (!(vmcs_read(VMCS_GUEST_CR0) & CR0_PG))
169300f3efe1SJohn Baldwin 		return (PAGING_MODE_FLAT);
169400f3efe1SJohn Baldwin 	if (!(vmcs_read(VMCS_GUEST_CR4) & CR4_PAE))
169500f3efe1SJohn Baldwin 		return (PAGING_MODE_32);
169600f3efe1SJohn Baldwin 	if (vmcs_read(VMCS_GUEST_IA32_EFER) & EFER_LME)
169700f3efe1SJohn Baldwin 		return (PAGING_MODE_64);
169800f3efe1SJohn Baldwin 	else
169900f3efe1SJohn Baldwin 		return (PAGING_MODE_PAE);
170000f3efe1SJohn Baldwin }
170100f3efe1SJohn Baldwin 
1702d17b5104SNeel Natu static uint64_t
1703d17b5104SNeel Natu inout_str_index(struct vmx *vmx, int vcpuid, int in)
1704d17b5104SNeel Natu {
1705d17b5104SNeel Natu 	uint64_t val;
1706d17b5104SNeel Natu 	int error;
1707d17b5104SNeel Natu 	enum vm_reg_name reg;
1708d17b5104SNeel Natu 
1709d17b5104SNeel Natu 	reg = in ? VM_REG_GUEST_RDI : VM_REG_GUEST_RSI;
1710d17b5104SNeel Natu 	error = vmx_getreg(vmx, vcpuid, reg, &val);
1711d17b5104SNeel Natu 	KASSERT(error == 0, ("%s: vmx_getreg error %d", __func__, error));
1712d17b5104SNeel Natu 	return (val);
1713d17b5104SNeel Natu }
1714d17b5104SNeel Natu 
1715d17b5104SNeel Natu static uint64_t
1716d17b5104SNeel Natu inout_str_count(struct vmx *vmx, int vcpuid, int rep)
1717d17b5104SNeel Natu {
1718d17b5104SNeel Natu 	uint64_t val;
1719d17b5104SNeel Natu 	int error;
1720d17b5104SNeel Natu 
1721d17b5104SNeel Natu 	if (rep) {
1722d17b5104SNeel Natu 		error = vmx_getreg(vmx, vcpuid, VM_REG_GUEST_RCX, &val);
1723d17b5104SNeel Natu 		KASSERT(!error, ("%s: vmx_getreg error %d", __func__, error));
1724d17b5104SNeel Natu 	} else {
1725d17b5104SNeel Natu 		val = 1;
1726d17b5104SNeel Natu 	}
1727d17b5104SNeel Natu 	return (val);
1728d17b5104SNeel Natu }
1729d17b5104SNeel Natu 
1730d17b5104SNeel Natu static int
1731d17b5104SNeel Natu inout_str_addrsize(uint32_t inst_info)
1732d17b5104SNeel Natu {
1733d17b5104SNeel Natu 	uint32_t size;
1734d17b5104SNeel Natu 
1735d17b5104SNeel Natu 	size = (inst_info >> 7) & 0x7;
1736d17b5104SNeel Natu 	switch (size) {
1737d17b5104SNeel Natu 	case 0:
1738d17b5104SNeel Natu 		return (2);	/* 16 bit */
1739d17b5104SNeel Natu 	case 1:
1740d17b5104SNeel Natu 		return (4);	/* 32 bit */
1741d17b5104SNeel Natu 	case 2:
1742d17b5104SNeel Natu 		return (8);	/* 64 bit */
1743d17b5104SNeel Natu 	default:
1744d17b5104SNeel Natu 		panic("%s: invalid size encoding %d", __func__, size);
1745d17b5104SNeel Natu 	}
1746d17b5104SNeel Natu }
1747d17b5104SNeel Natu 
1748d17b5104SNeel Natu static void
1749d17b5104SNeel Natu inout_str_seginfo(struct vmx *vmx, int vcpuid, uint32_t inst_info, int in,
1750d17b5104SNeel Natu     struct vm_inout_str *vis)
1751d17b5104SNeel Natu {
1752d17b5104SNeel Natu 	int error, s;
1753d17b5104SNeel Natu 
1754d17b5104SNeel Natu 	if (in) {
1755d17b5104SNeel Natu 		vis->seg_name = VM_REG_GUEST_ES;
1756d17b5104SNeel Natu 	} else {
1757d17b5104SNeel Natu 		s = (inst_info >> 15) & 0x7;
1758d17b5104SNeel Natu 		vis->seg_name = vm_segment_name(s);
1759d17b5104SNeel Natu 	}
1760d17b5104SNeel Natu 
1761d17b5104SNeel Natu 	error = vmx_getdesc(vmx, vcpuid, vis->seg_name, &vis->seg_desc);
1762d17b5104SNeel Natu 	KASSERT(error == 0, ("%s: vmx_getdesc error %d", __func__, error));
1763d17b5104SNeel Natu }
1764d17b5104SNeel Natu 
1765e4c8a13dSNeel Natu static void
1766e813a873SNeel Natu vmx_paging_info(struct vm_guest_paging *paging)
1767e813a873SNeel Natu {
1768e813a873SNeel Natu 	paging->cr3 = vmcs_guest_cr3();
1769e813a873SNeel Natu 	paging->cpl = vmx_cpl();
1770e813a873SNeel Natu 	paging->cpu_mode = vmx_cpu_mode();
1771e813a873SNeel Natu 	paging->paging_mode = vmx_paging_mode();
1772e813a873SNeel Natu }
1773e813a873SNeel Natu 
1774e813a873SNeel Natu static void
1775e4c8a13dSNeel Natu vmexit_inst_emul(struct vm_exit *vmexit, uint64_t gpa, uint64_t gla)
1776e4c8a13dSNeel Natu {
1777f7a9f178SNeel Natu 	struct vm_guest_paging *paging;
1778f7a9f178SNeel Natu 	uint32_t csar;
1779f7a9f178SNeel Natu 
1780f7a9f178SNeel Natu 	paging = &vmexit->u.inst_emul.paging;
1781f7a9f178SNeel Natu 
1782e4c8a13dSNeel Natu 	vmexit->exitcode = VM_EXITCODE_INST_EMUL;
17831c73ea3eSNeel Natu 	vmexit->inst_length = 0;
1784e4c8a13dSNeel Natu 	vmexit->u.inst_emul.gpa = gpa;
1785e4c8a13dSNeel Natu 	vmexit->u.inst_emul.gla = gla;
1786f7a9f178SNeel Natu 	vmx_paging_info(paging);
1787f7a9f178SNeel Natu 	switch (paging->cpu_mode) {
1788e4f605eeSTycho Nightingale 	case CPU_MODE_REAL:
1789e4f605eeSTycho Nightingale 		vmexit->u.inst_emul.cs_base = vmcs_read(VMCS_GUEST_CS_BASE);
1790e4f605eeSTycho Nightingale 		vmexit->u.inst_emul.cs_d = 0;
1791e4f605eeSTycho Nightingale 		break;
1792f7a9f178SNeel Natu 	case CPU_MODE_PROTECTED:
1793f7a9f178SNeel Natu 	case CPU_MODE_COMPATIBILITY:
1794e4f605eeSTycho Nightingale 		vmexit->u.inst_emul.cs_base = vmcs_read(VMCS_GUEST_CS_BASE);
1795f7a9f178SNeel Natu 		csar = vmcs_read(VMCS_GUEST_CS_ACCESS_RIGHTS);
1796f7a9f178SNeel Natu 		vmexit->u.inst_emul.cs_d = SEG_DESC_DEF32(csar);
1797f7a9f178SNeel Natu 		break;
1798f7a9f178SNeel Natu 	default:
1799e4f605eeSTycho Nightingale 		vmexit->u.inst_emul.cs_base = 0;
1800f7a9f178SNeel Natu 		vmexit->u.inst_emul.cs_d = 0;
1801f7a9f178SNeel Natu 		break;
1802f7a9f178SNeel Natu 	}
1803c2a875f9SNeel Natu 	vie_init(&vmexit->u.inst_emul.vie, NULL, 0);
1804e4c8a13dSNeel Natu }
1805e4c8a13dSNeel Natu 
1806366f6083SPeter Grehan static int
1807318224bbSNeel Natu ept_fault_type(uint64_t ept_qual)
1808a2da7af6SNeel Natu {
1809318224bbSNeel Natu 	int fault_type;
1810a2da7af6SNeel Natu 
1811318224bbSNeel Natu 	if (ept_qual & EPT_VIOLATION_DATA_WRITE)
1812318224bbSNeel Natu 		fault_type = VM_PROT_WRITE;
1813318224bbSNeel Natu 	else if (ept_qual & EPT_VIOLATION_INST_FETCH)
1814318224bbSNeel Natu 		fault_type = VM_PROT_EXECUTE;
1815318224bbSNeel Natu 	else
1816318224bbSNeel Natu 		fault_type= VM_PROT_READ;
1817318224bbSNeel Natu 
1818318224bbSNeel Natu 	return (fault_type);
1819318224bbSNeel Natu }
1820318224bbSNeel Natu 
1821318224bbSNeel Natu static boolean_t
1822318224bbSNeel Natu ept_emulation_fault(uint64_t ept_qual)
1823318224bbSNeel Natu {
1824318224bbSNeel Natu 	int read, write;
1825318224bbSNeel Natu 
1826318224bbSNeel Natu 	/* EPT fault on an instruction fetch doesn't make sense here */
1827a2da7af6SNeel Natu 	if (ept_qual & EPT_VIOLATION_INST_FETCH)
1828318224bbSNeel Natu 		return (FALSE);
1829a2da7af6SNeel Natu 
1830318224bbSNeel Natu 	/* EPT fault must be a read fault or a write fault */
1831a2da7af6SNeel Natu 	read = ept_qual & EPT_VIOLATION_DATA_READ ? 1 : 0;
1832a2da7af6SNeel Natu 	write = ept_qual & EPT_VIOLATION_DATA_WRITE ? 1 : 0;
18333b2b0011SPeter Grehan 	if ((read | write) == 0)
1834318224bbSNeel Natu 		return (FALSE);
1835a2da7af6SNeel Natu 
1836a2da7af6SNeel Natu 	/*
18373b2b0011SPeter Grehan 	 * The EPT violation must have been caused by accessing a
18383b2b0011SPeter Grehan 	 * guest-physical address that is a translation of a guest-linear
18393b2b0011SPeter Grehan 	 * address.
1840a2da7af6SNeel Natu 	 */
1841a2da7af6SNeel Natu 	if ((ept_qual & EPT_VIOLATION_GLA_VALID) == 0 ||
1842a2da7af6SNeel Natu 	    (ept_qual & EPT_VIOLATION_XLAT_VALID) == 0) {
1843318224bbSNeel Natu 		return (FALSE);
1844a2da7af6SNeel Natu 	}
1845a2da7af6SNeel Natu 
1846318224bbSNeel Natu 	return (TRUE);
1847a2da7af6SNeel Natu }
1848a2da7af6SNeel Natu 
1849159dd56fSNeel Natu static __inline int
1850159dd56fSNeel Natu apic_access_virtualization(struct vmx *vmx, int vcpuid)
1851159dd56fSNeel Natu {
1852159dd56fSNeel Natu 	uint32_t proc_ctls2;
1853159dd56fSNeel Natu 
1854159dd56fSNeel Natu 	proc_ctls2 = vmx->cap[vcpuid].proc_ctls2;
1855159dd56fSNeel Natu 	return ((proc_ctls2 & PROCBASED2_VIRTUALIZE_APIC_ACCESSES) ? 1 : 0);
1856159dd56fSNeel Natu }
1857159dd56fSNeel Natu 
1858159dd56fSNeel Natu static __inline int
1859159dd56fSNeel Natu x2apic_virtualization(struct vmx *vmx, int vcpuid)
1860159dd56fSNeel Natu {
1861159dd56fSNeel Natu 	uint32_t proc_ctls2;
1862159dd56fSNeel Natu 
1863159dd56fSNeel Natu 	proc_ctls2 = vmx->cap[vcpuid].proc_ctls2;
1864159dd56fSNeel Natu 	return ((proc_ctls2 & PROCBASED2_VIRTUALIZE_X2APIC_MODE) ? 1 : 0);
1865159dd56fSNeel Natu }
1866159dd56fSNeel Natu 
1867a2da7af6SNeel Natu static int
1868159dd56fSNeel Natu vmx_handle_apic_write(struct vmx *vmx, int vcpuid, struct vlapic *vlapic,
1869159dd56fSNeel Natu     uint64_t qual)
187088c4b8d1SNeel Natu {
187188c4b8d1SNeel Natu 	int error, handled, offset;
1872159dd56fSNeel Natu 	uint32_t *apic_regs, vector;
187388c4b8d1SNeel Natu 	bool retu;
187488c4b8d1SNeel Natu 
1875a0efd3fbSJohn Baldwin 	handled = HANDLED;
187688c4b8d1SNeel Natu 	offset = APIC_WRITE_OFFSET(qual);
1877159dd56fSNeel Natu 
1878159dd56fSNeel Natu 	if (!apic_access_virtualization(vmx, vcpuid)) {
1879159dd56fSNeel Natu 		/*
1880159dd56fSNeel Natu 		 * In general there should not be any APIC write VM-exits
1881159dd56fSNeel Natu 		 * unless APIC-access virtualization is enabled.
1882159dd56fSNeel Natu 		 *
1883159dd56fSNeel Natu 		 * However self-IPI virtualization can legitimately trigger
1884159dd56fSNeel Natu 		 * an APIC-write VM-exit so treat it specially.
1885159dd56fSNeel Natu 		 */
1886159dd56fSNeel Natu 		if (x2apic_virtualization(vmx, vcpuid) &&
1887159dd56fSNeel Natu 		    offset == APIC_OFFSET_SELF_IPI) {
1888159dd56fSNeel Natu 			apic_regs = (uint32_t *)(vlapic->apic_page);
1889159dd56fSNeel Natu 			vector = apic_regs[APIC_OFFSET_SELF_IPI / 4];
1890159dd56fSNeel Natu 			vlapic_self_ipi_handler(vlapic, vector);
1891159dd56fSNeel Natu 			return (HANDLED);
1892159dd56fSNeel Natu 		} else
1893159dd56fSNeel Natu 			return (UNHANDLED);
1894159dd56fSNeel Natu 	}
1895159dd56fSNeel Natu 
189688c4b8d1SNeel Natu 	switch (offset) {
189788c4b8d1SNeel Natu 	case APIC_OFFSET_ID:
189888c4b8d1SNeel Natu 		vlapic_id_write_handler(vlapic);
189988c4b8d1SNeel Natu 		break;
190088c4b8d1SNeel Natu 	case APIC_OFFSET_LDR:
190188c4b8d1SNeel Natu 		vlapic_ldr_write_handler(vlapic);
190288c4b8d1SNeel Natu 		break;
190388c4b8d1SNeel Natu 	case APIC_OFFSET_DFR:
190488c4b8d1SNeel Natu 		vlapic_dfr_write_handler(vlapic);
190588c4b8d1SNeel Natu 		break;
190688c4b8d1SNeel Natu 	case APIC_OFFSET_SVR:
190788c4b8d1SNeel Natu 		vlapic_svr_write_handler(vlapic);
190888c4b8d1SNeel Natu 		break;
190988c4b8d1SNeel Natu 	case APIC_OFFSET_ESR:
191088c4b8d1SNeel Natu 		vlapic_esr_write_handler(vlapic);
191188c4b8d1SNeel Natu 		break;
191288c4b8d1SNeel Natu 	case APIC_OFFSET_ICR_LOW:
191388c4b8d1SNeel Natu 		retu = false;
191488c4b8d1SNeel Natu 		error = vlapic_icrlo_write_handler(vlapic, &retu);
191588c4b8d1SNeel Natu 		if (error != 0 || retu)
1916a0efd3fbSJohn Baldwin 			handled = UNHANDLED;
191788c4b8d1SNeel Natu 		break;
191888c4b8d1SNeel Natu 	case APIC_OFFSET_CMCI_LVT:
191988c4b8d1SNeel Natu 	case APIC_OFFSET_TIMER_LVT ... APIC_OFFSET_ERROR_LVT:
192088c4b8d1SNeel Natu 		vlapic_lvt_write_handler(vlapic, offset);
192188c4b8d1SNeel Natu 		break;
192288c4b8d1SNeel Natu 	case APIC_OFFSET_TIMER_ICR:
192388c4b8d1SNeel Natu 		vlapic_icrtmr_write_handler(vlapic);
192488c4b8d1SNeel Natu 		break;
192588c4b8d1SNeel Natu 	case APIC_OFFSET_TIMER_DCR:
192688c4b8d1SNeel Natu 		vlapic_dcr_write_handler(vlapic);
192788c4b8d1SNeel Natu 		break;
192888c4b8d1SNeel Natu 	default:
1929a0efd3fbSJohn Baldwin 		handled = UNHANDLED;
193088c4b8d1SNeel Natu 		break;
193188c4b8d1SNeel Natu 	}
193288c4b8d1SNeel Natu 	return (handled);
193388c4b8d1SNeel Natu }
193488c4b8d1SNeel Natu 
193588c4b8d1SNeel Natu static bool
1936159dd56fSNeel Natu apic_access_fault(struct vmx *vmx, int vcpuid, uint64_t gpa)
193788c4b8d1SNeel Natu {
193888c4b8d1SNeel Natu 
1939159dd56fSNeel Natu 	if (apic_access_virtualization(vmx, vcpuid) &&
194088c4b8d1SNeel Natu 	    (gpa >= DEFAULT_APIC_BASE && gpa < DEFAULT_APIC_BASE + PAGE_SIZE))
194188c4b8d1SNeel Natu 		return (true);
194288c4b8d1SNeel Natu 	else
194388c4b8d1SNeel Natu 		return (false);
194488c4b8d1SNeel Natu }
194588c4b8d1SNeel Natu 
194688c4b8d1SNeel Natu static int
194788c4b8d1SNeel Natu vmx_handle_apic_access(struct vmx *vmx, int vcpuid, struct vm_exit *vmexit)
194888c4b8d1SNeel Natu {
194988c4b8d1SNeel Natu 	uint64_t qual;
195088c4b8d1SNeel Natu 	int access_type, offset, allowed;
195188c4b8d1SNeel Natu 
1952159dd56fSNeel Natu 	if (!apic_access_virtualization(vmx, vcpuid))
195388c4b8d1SNeel Natu 		return (UNHANDLED);
195488c4b8d1SNeel Natu 
195588c4b8d1SNeel Natu 	qual = vmexit->u.vmx.exit_qualification;
195688c4b8d1SNeel Natu 	access_type = APIC_ACCESS_TYPE(qual);
195788c4b8d1SNeel Natu 	offset = APIC_ACCESS_OFFSET(qual);
195888c4b8d1SNeel Natu 
195988c4b8d1SNeel Natu 	allowed = 0;
196088c4b8d1SNeel Natu 	if (access_type == 0) {
196188c4b8d1SNeel Natu 		/*
196288c4b8d1SNeel Natu 		 * Read data access to the following registers is expected.
196388c4b8d1SNeel Natu 		 */
196488c4b8d1SNeel Natu 		switch (offset) {
196588c4b8d1SNeel Natu 		case APIC_OFFSET_APR:
196688c4b8d1SNeel Natu 		case APIC_OFFSET_PPR:
196788c4b8d1SNeel Natu 		case APIC_OFFSET_RRR:
196888c4b8d1SNeel Natu 		case APIC_OFFSET_CMCI_LVT:
196988c4b8d1SNeel Natu 		case APIC_OFFSET_TIMER_CCR:
197088c4b8d1SNeel Natu 			allowed = 1;
197188c4b8d1SNeel Natu 			break;
197288c4b8d1SNeel Natu 		default:
197388c4b8d1SNeel Natu 			break;
197488c4b8d1SNeel Natu 		}
197588c4b8d1SNeel Natu 	} else if (access_type == 1) {
197688c4b8d1SNeel Natu 		/*
197788c4b8d1SNeel Natu 		 * Write data access to the following registers is expected.
197888c4b8d1SNeel Natu 		 */
197988c4b8d1SNeel Natu 		switch (offset) {
198088c4b8d1SNeel Natu 		case APIC_OFFSET_VER:
198188c4b8d1SNeel Natu 		case APIC_OFFSET_APR:
198288c4b8d1SNeel Natu 		case APIC_OFFSET_PPR:
198388c4b8d1SNeel Natu 		case APIC_OFFSET_RRR:
198488c4b8d1SNeel Natu 		case APIC_OFFSET_ISR0 ... APIC_OFFSET_ISR7:
198588c4b8d1SNeel Natu 		case APIC_OFFSET_TMR0 ... APIC_OFFSET_TMR7:
198688c4b8d1SNeel Natu 		case APIC_OFFSET_IRR0 ... APIC_OFFSET_IRR7:
198788c4b8d1SNeel Natu 		case APIC_OFFSET_CMCI_LVT:
198888c4b8d1SNeel Natu 		case APIC_OFFSET_TIMER_CCR:
198988c4b8d1SNeel Natu 			allowed = 1;
199088c4b8d1SNeel Natu 			break;
199188c4b8d1SNeel Natu 		default:
199288c4b8d1SNeel Natu 			break;
199388c4b8d1SNeel Natu 		}
199488c4b8d1SNeel Natu 	}
199588c4b8d1SNeel Natu 
199688c4b8d1SNeel Natu 	if (allowed) {
1997e4c8a13dSNeel Natu 		vmexit_inst_emul(vmexit, DEFAULT_APIC_BASE + offset,
1998e4c8a13dSNeel Natu 		    VIE_INVALID_GLA);
199988c4b8d1SNeel Natu 	}
200088c4b8d1SNeel Natu 
200188c4b8d1SNeel Natu 	/*
200288c4b8d1SNeel Natu 	 * Regardless of whether the APIC-access is allowed this handler
200388c4b8d1SNeel Natu 	 * always returns UNHANDLED:
200488c4b8d1SNeel Natu 	 * - if the access is allowed then it is handled by emulating the
200588c4b8d1SNeel Natu 	 *   instruction that caused the VM-exit (outside the critical section)
200688c4b8d1SNeel Natu 	 * - if the access is not allowed then it will be converted to an
200788c4b8d1SNeel Natu 	 *   exitcode of VM_EXITCODE_VMX and will be dealt with in userland.
200888c4b8d1SNeel Natu 	 */
200988c4b8d1SNeel Natu 	return (UNHANDLED);
201088c4b8d1SNeel Natu }
201188c4b8d1SNeel Natu 
20123d5444c8SNeel Natu static enum task_switch_reason
20133d5444c8SNeel Natu vmx_task_switch_reason(uint64_t qual)
20143d5444c8SNeel Natu {
20153d5444c8SNeel Natu 	int reason;
20163d5444c8SNeel Natu 
20173d5444c8SNeel Natu 	reason = (qual >> 30) & 0x3;
20183d5444c8SNeel Natu 	switch (reason) {
20193d5444c8SNeel Natu 	case 0:
20203d5444c8SNeel Natu 		return (TSR_CALL);
20213d5444c8SNeel Natu 	case 1:
20223d5444c8SNeel Natu 		return (TSR_IRET);
20233d5444c8SNeel Natu 	case 2:
20243d5444c8SNeel Natu 		return (TSR_JMP);
20253d5444c8SNeel Natu 	case 3:
20263d5444c8SNeel Natu 		return (TSR_IDT_GATE);
20273d5444c8SNeel Natu 	default:
20283d5444c8SNeel Natu 		panic("%s: invalid reason %d", __func__, reason);
20293d5444c8SNeel Natu 	}
20303d5444c8SNeel Natu }
20313d5444c8SNeel Natu 
203288c4b8d1SNeel Natu static int
2033c3498942SNeel Natu emulate_wrmsr(struct vmx *vmx, int vcpuid, u_int num, uint64_t val, bool *retu)
2034c3498942SNeel Natu {
2035c3498942SNeel Natu 	int error;
2036c3498942SNeel Natu 
2037c3498942SNeel Natu 	if (lapic_msr(num))
2038c3498942SNeel Natu 		error = lapic_wrmsr(vmx->vm, vcpuid, num, val, retu);
2039c3498942SNeel Natu 	else
2040c3498942SNeel Natu 		error = vmx_wrmsr(vmx, vcpuid, num, val, retu);
2041c3498942SNeel Natu 
2042c3498942SNeel Natu 	return (error);
2043c3498942SNeel Natu }
2044c3498942SNeel Natu 
2045c3498942SNeel Natu static int
2046c3498942SNeel Natu emulate_rdmsr(struct vmx *vmx, int vcpuid, u_int num, bool *retu)
2047c3498942SNeel Natu {
2048c3498942SNeel Natu 	struct vmxctx *vmxctx;
2049c3498942SNeel Natu 	uint64_t result;
2050c3498942SNeel Natu 	uint32_t eax, edx;
2051c3498942SNeel Natu 	int error;
2052c3498942SNeel Natu 
2053c3498942SNeel Natu 	if (lapic_msr(num))
2054c3498942SNeel Natu 		error = lapic_rdmsr(vmx->vm, vcpuid, num, &result, retu);
2055c3498942SNeel Natu 	else
2056c3498942SNeel Natu 		error = vmx_rdmsr(vmx, vcpuid, num, &result, retu);
2057c3498942SNeel Natu 
2058c3498942SNeel Natu 	if (error == 0) {
2059c3498942SNeel Natu 		eax = result;
2060c3498942SNeel Natu 		vmxctx = &vmx->ctx[vcpuid];
2061c3498942SNeel Natu 		error = vmxctx_setreg(vmxctx, VM_REG_GUEST_RAX, eax);
2062c3498942SNeel Natu 		KASSERT(error == 0, ("vmxctx_setreg(rax) error %d", error));
2063c3498942SNeel Natu 
2064c3498942SNeel Natu 		edx = result >> 32;
2065c3498942SNeel Natu 		error = vmxctx_setreg(vmxctx, VM_REG_GUEST_RDX, edx);
2066c3498942SNeel Natu 		KASSERT(error == 0, ("vmxctx_setreg(rdx) error %d", error));
2067c3498942SNeel Natu 	}
2068c3498942SNeel Natu 
2069c3498942SNeel Natu 	return (error);
2070c3498942SNeel Natu }
2071c3498942SNeel Natu 
2072c3498942SNeel Natu static int
2073366f6083SPeter Grehan vmx_exit_process(struct vmx *vmx, int vcpu, struct vm_exit *vmexit)
2074366f6083SPeter Grehan {
2075c9c75df4SNeel Natu 	int error, errcode, errcode_valid, handled, in;
2076366f6083SPeter Grehan 	struct vmxctx *vmxctx;
207788c4b8d1SNeel Natu 	struct vlapic *vlapic;
2078d17b5104SNeel Natu 	struct vm_inout_str *vis;
20793d5444c8SNeel Natu 	struct vm_task_switch *ts;
2080d17b5104SNeel Natu 	uint32_t eax, ecx, edx, idtvec_info, idtvec_err, intr_info, inst_info;
2081b0538143SNeel Natu 	uint32_t intr_type, intr_vec, reason;
2082091d4532SNeel Natu 	uint64_t exitintinfo, qual, gpa;
2083becd9849SNeel Natu 	bool retu;
2084366f6083SPeter Grehan 
2085160471d2SNeel Natu 	CTASSERT((PINBASED_CTLS_ONE_SETTING & PINBASED_VIRTUAL_NMI) != 0);
2086c308b23bSNeel Natu 	CTASSERT((PINBASED_CTLS_ONE_SETTING & PINBASED_NMI_EXITING) != 0);
2087160471d2SNeel Natu 
2088a0efd3fbSJohn Baldwin 	handled = UNHANDLED;
2089366f6083SPeter Grehan 	vmxctx = &vmx->ctx[vcpu];
20900492757cSNeel Natu 
2091366f6083SPeter Grehan 	qual = vmexit->u.vmx.exit_qualification;
2092318224bbSNeel Natu 	reason = vmexit->u.vmx.exit_reason;
2093366f6083SPeter Grehan 	vmexit->exitcode = VM_EXITCODE_BOGUS;
2094366f6083SPeter Grehan 
209561592433SNeel Natu 	vmm_stat_incr(vmx->vm, vcpu, VMEXIT_COUNT, 1);
209661592433SNeel Natu 
2097318224bbSNeel Natu 	/*
2098b0538143SNeel Natu 	 * VM-entry failures during or after loading guest state.
2099b0538143SNeel Natu 	 *
2100b0538143SNeel Natu 	 * These VM-exits are uncommon but must be handled specially
2101b0538143SNeel Natu 	 * as most VM-exit fields are not populated as usual.
2102b0538143SNeel Natu 	 */
2103b0538143SNeel Natu 	if (__predict_false(reason == EXIT_REASON_MCE_DURING_ENTRY)) {
2104b0538143SNeel Natu 		VCPU_CTR0(vmx->vm, vcpu, "Handling MCE during VM-entry");
2105b0538143SNeel Natu 		__asm __volatile("int $18");
2106b0538143SNeel Natu 		return (1);
2107b0538143SNeel Natu 	}
2108b0538143SNeel Natu 
2109b0538143SNeel Natu 	/*
21103d5444c8SNeel Natu 	 * VM exits that can be triggered during event delivery need to
21113d5444c8SNeel Natu 	 * be handled specially by re-injecting the event if the IDT
21123d5444c8SNeel Natu 	 * vectoring information field's valid bit is set.
2113318224bbSNeel Natu 	 *
2114318224bbSNeel Natu 	 * See "Information for VM Exits During Event Delivery" in Intel SDM
2115318224bbSNeel Natu 	 * for details.
2116318224bbSNeel Natu 	 */
2117318224bbSNeel Natu 	idtvec_info = vmcs_idt_vectoring_info();
2118318224bbSNeel Natu 	if (idtvec_info & VMCS_IDT_VEC_VALID) {
2119318224bbSNeel Natu 		idtvec_info &= ~(1 << 12); /* clear undefined bit */
2120091d4532SNeel Natu 		exitintinfo = idtvec_info;
2121318224bbSNeel Natu 		if (idtvec_info & VMCS_IDT_VEC_ERRCODE_VALID) {
2122318224bbSNeel Natu 			idtvec_err = vmcs_idt_vectoring_err();
2123091d4532SNeel Natu 			exitintinfo |= (uint64_t)idtvec_err << 32;
2124318224bbSNeel Natu 		}
2125091d4532SNeel Natu 		error = vm_exit_intinfo(vmx->vm, vcpu, exitintinfo);
2126091d4532SNeel Natu 		KASSERT(error == 0, ("%s: vm_set_intinfo error %d",
2127091d4532SNeel Natu 		    __func__, error));
2128091d4532SNeel Natu 
2129160471d2SNeel Natu 		/*
2130160471d2SNeel Natu 		 * If 'virtual NMIs' are being used and the VM-exit
2131160471d2SNeel Natu 		 * happened while injecting an NMI during the previous
2132091d4532SNeel Natu 		 * VM-entry, then clear "blocking by NMI" in the
2133091d4532SNeel Natu 		 * Guest Interruptibility-State so the NMI can be
2134091d4532SNeel Natu 		 * reinjected on the subsequent VM-entry.
2135091d4532SNeel Natu 		 *
2136091d4532SNeel Natu 		 * However, if the NMI was being delivered through a task
2137091d4532SNeel Natu 		 * gate, then the new task must start execution with NMIs
2138091d4532SNeel Natu 		 * blocked so don't clear NMI blocking in this case.
2139160471d2SNeel Natu 		 */
2140091d4532SNeel Natu 		intr_type = idtvec_info & VMCS_INTR_T_MASK;
2141091d4532SNeel Natu 		if (intr_type == VMCS_INTR_T_NMI) {
2142091d4532SNeel Natu 			if (reason != EXIT_REASON_TASK_SWITCH)
2143e5a1d950SNeel Natu 				vmx_clear_nmi_blocking(vmx, vcpu);
2144091d4532SNeel Natu 			else
2145091d4532SNeel Natu 				vmx_assert_nmi_blocking(vmx, vcpu);
2146160471d2SNeel Natu 		}
2147091d4532SNeel Natu 
2148091d4532SNeel Natu 		/*
2149091d4532SNeel Natu 		 * Update VM-entry instruction length if the event being
2150091d4532SNeel Natu 		 * delivered was a software interrupt or software exception.
2151091d4532SNeel Natu 		 */
2152091d4532SNeel Natu 		if (intr_type == VMCS_INTR_T_SWINTR ||
2153091d4532SNeel Natu 		    intr_type == VMCS_INTR_T_PRIV_SWEXCEPTION ||
2154091d4532SNeel Natu 		    intr_type == VMCS_INTR_T_SWEXCEPTION) {
21553de83862SNeel Natu 			vmcs_write(VMCS_ENTRY_INST_LENGTH, vmexit->inst_length);
2156318224bbSNeel Natu 		}
2157318224bbSNeel Natu 	}
2158318224bbSNeel Natu 
2159318224bbSNeel Natu 	switch (reason) {
21603d5444c8SNeel Natu 	case EXIT_REASON_TASK_SWITCH:
21613d5444c8SNeel Natu 		ts = &vmexit->u.task_switch;
21623d5444c8SNeel Natu 		ts->tsssel = qual & 0xffff;
21633d5444c8SNeel Natu 		ts->reason = vmx_task_switch_reason(qual);
21643d5444c8SNeel Natu 		ts->ext = 0;
21653d5444c8SNeel Natu 		ts->errcode_valid = 0;
21663d5444c8SNeel Natu 		vmx_paging_info(&ts->paging);
21673d5444c8SNeel Natu 		/*
21683d5444c8SNeel Natu 		 * If the task switch was due to a CALL, JMP, IRET, software
21693d5444c8SNeel Natu 		 * interrupt (INT n) or software exception (INT3, INTO),
21703d5444c8SNeel Natu 		 * then the saved %rip references the instruction that caused
21713d5444c8SNeel Natu 		 * the task switch. The instruction length field in the VMCS
21723d5444c8SNeel Natu 		 * is valid in this case.
21733d5444c8SNeel Natu 		 *
21743d5444c8SNeel Natu 		 * In all other cases (e.g., NMI, hardware exception) the
21753d5444c8SNeel Natu 		 * saved %rip is one that would have been saved in the old TSS
21763d5444c8SNeel Natu 		 * had the task switch completed normally so the instruction
21773d5444c8SNeel Natu 		 * length field is not needed in this case and is explicitly
21783d5444c8SNeel Natu 		 * set to 0.
21793d5444c8SNeel Natu 		 */
21803d5444c8SNeel Natu 		if (ts->reason == TSR_IDT_GATE) {
21813d5444c8SNeel Natu 			KASSERT(idtvec_info & VMCS_IDT_VEC_VALID,
2182091d4532SNeel Natu 			    ("invalid idtvec_info %#x for IDT task switch",
21833d5444c8SNeel Natu 			    idtvec_info));
21843d5444c8SNeel Natu 			intr_type = idtvec_info & VMCS_INTR_T_MASK;
21853d5444c8SNeel Natu 			if (intr_type != VMCS_INTR_T_SWINTR &&
21863d5444c8SNeel Natu 			    intr_type != VMCS_INTR_T_SWEXCEPTION &&
21873d5444c8SNeel Natu 			    intr_type != VMCS_INTR_T_PRIV_SWEXCEPTION) {
21883d5444c8SNeel Natu 				/* Task switch triggered by external event */
21893d5444c8SNeel Natu 				ts->ext = 1;
21903d5444c8SNeel Natu 				vmexit->inst_length = 0;
21913d5444c8SNeel Natu 				if (idtvec_info & VMCS_IDT_VEC_ERRCODE_VALID) {
21923d5444c8SNeel Natu 					ts->errcode_valid = 1;
21933d5444c8SNeel Natu 					ts->errcode = vmcs_idt_vectoring_err();
21943d5444c8SNeel Natu 				}
21953d5444c8SNeel Natu 			}
21963d5444c8SNeel Natu 		}
21973d5444c8SNeel Natu 		vmexit->exitcode = VM_EXITCODE_TASK_SWITCH;
21983d5444c8SNeel Natu 		VCPU_CTR4(vmx->vm, vcpu, "task switch reason %d, tss 0x%04x, "
21993d5444c8SNeel Natu 		    "%s errcode 0x%016lx", ts->reason, ts->tsssel,
22003d5444c8SNeel Natu 		    ts->ext ? "external" : "internal",
22013d5444c8SNeel Natu 		    ((uint64_t)ts->errcode << 32) | ts->errcode_valid);
22023d5444c8SNeel Natu 		break;
2203366f6083SPeter Grehan 	case EXIT_REASON_CR_ACCESS:
2204b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_CR_ACCESS, 1);
2205594db002STycho Nightingale 		switch (qual & 0xf) {
2206594db002STycho Nightingale 		case 0:
2207594db002STycho Nightingale 			handled = vmx_emulate_cr0_access(vmx, vcpu, qual);
2208594db002STycho Nightingale 			break;
2209594db002STycho Nightingale 		case 4:
2210594db002STycho Nightingale 			handled = vmx_emulate_cr4_access(vmx, vcpu, qual);
2211594db002STycho Nightingale 			break;
2212594db002STycho Nightingale 		case 8:
2213594db002STycho Nightingale 			handled = vmx_emulate_cr8_access(vmx, vcpu, qual);
2214594db002STycho Nightingale 			break;
2215594db002STycho Nightingale 		}
2216366f6083SPeter Grehan 		break;
2217366f6083SPeter Grehan 	case EXIT_REASON_RDMSR:
2218b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_RDMSR, 1);
2219becd9849SNeel Natu 		retu = false;
2220366f6083SPeter Grehan 		ecx = vmxctx->guest_rcx;
22212cb97c9dSNeel Natu 		VCPU_CTR1(vmx->vm, vcpu, "rdmsr 0x%08x", ecx);
2222c3498942SNeel Natu 		error = emulate_rdmsr(vmx, vcpu, ecx, &retu);
2223b42206f3SNeel Natu 		if (error) {
2224366f6083SPeter Grehan 			vmexit->exitcode = VM_EXITCODE_RDMSR;
2225366f6083SPeter Grehan 			vmexit->u.msr.code = ecx;
2226becd9849SNeel Natu 		} else if (!retu) {
2227a0efd3fbSJohn Baldwin 			handled = HANDLED;
2228becd9849SNeel Natu 		} else {
2229becd9849SNeel Natu 			/* Return to userspace with a valid exitcode */
2230becd9849SNeel Natu 			KASSERT(vmexit->exitcode != VM_EXITCODE_BOGUS,
2231c3498942SNeel Natu 			    ("emulate_rdmsr retu with bogus exitcode"));
2232becd9849SNeel Natu 		}
2233366f6083SPeter Grehan 		break;
2234366f6083SPeter Grehan 	case EXIT_REASON_WRMSR:
2235b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_WRMSR, 1);
2236becd9849SNeel Natu 		retu = false;
2237366f6083SPeter Grehan 		eax = vmxctx->guest_rax;
2238366f6083SPeter Grehan 		ecx = vmxctx->guest_rcx;
2239366f6083SPeter Grehan 		edx = vmxctx->guest_rdx;
22402cb97c9dSNeel Natu 		VCPU_CTR2(vmx->vm, vcpu, "wrmsr 0x%08x value 0x%016lx",
22412cb97c9dSNeel Natu 		    ecx, (uint64_t)edx << 32 | eax);
2242c3498942SNeel Natu 		error = emulate_wrmsr(vmx, vcpu, ecx,
2243becd9849SNeel Natu 		    (uint64_t)edx << 32 | eax, &retu);
2244b42206f3SNeel Natu 		if (error) {
2245366f6083SPeter Grehan 			vmexit->exitcode = VM_EXITCODE_WRMSR;
2246366f6083SPeter Grehan 			vmexit->u.msr.code = ecx;
2247366f6083SPeter Grehan 			vmexit->u.msr.wval = (uint64_t)edx << 32 | eax;
2248becd9849SNeel Natu 		} else if (!retu) {
2249a0efd3fbSJohn Baldwin 			handled = HANDLED;
2250becd9849SNeel Natu 		} else {
2251becd9849SNeel Natu 			/* Return to userspace with a valid exitcode */
2252becd9849SNeel Natu 			KASSERT(vmexit->exitcode != VM_EXITCODE_BOGUS,
2253becd9849SNeel Natu 			    ("emulate_wrmsr retu with bogus exitcode"));
2254becd9849SNeel Natu 		}
2255366f6083SPeter Grehan 		break;
2256366f6083SPeter Grehan 	case EXIT_REASON_HLT:
2257f76fc5d4SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_HLT, 1);
2258366f6083SPeter Grehan 		vmexit->exitcode = VM_EXITCODE_HLT;
22593de83862SNeel Natu 		vmexit->u.hlt.rflags = vmcs_read(VMCS_GUEST_RFLAGS);
2260366f6083SPeter Grehan 		break;
2261366f6083SPeter Grehan 	case EXIT_REASON_MTF:
2262b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_MTRAP, 1);
2263366f6083SPeter Grehan 		vmexit->exitcode = VM_EXITCODE_MTRAP;
2264c9c75df4SNeel Natu 		vmexit->inst_length = 0;
2265366f6083SPeter Grehan 		break;
2266366f6083SPeter Grehan 	case EXIT_REASON_PAUSE:
2267b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_PAUSE, 1);
2268366f6083SPeter Grehan 		vmexit->exitcode = VM_EXITCODE_PAUSE;
2269366f6083SPeter Grehan 		break;
2270366f6083SPeter Grehan 	case EXIT_REASON_INTR_WINDOW:
2271b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_INTR_WINDOW, 1);
2272366f6083SPeter Grehan 		vmx_clear_int_window_exiting(vmx, vcpu);
2273b5aaf7b2SNeel Natu 		return (1);
2274366f6083SPeter Grehan 	case EXIT_REASON_EXT_INTR:
2275366f6083SPeter Grehan 		/*
2276366f6083SPeter Grehan 		 * External interrupts serve only to cause VM exits and allow
2277366f6083SPeter Grehan 		 * the host interrupt handler to run.
2278366f6083SPeter Grehan 		 *
2279366f6083SPeter Grehan 		 * If this external interrupt triggers a virtual interrupt
2280366f6083SPeter Grehan 		 * to a VM, then that state will be recorded by the
2281366f6083SPeter Grehan 		 * host interrupt handler in the VM's softc. We will inject
2282366f6083SPeter Grehan 		 * this virtual interrupt during the subsequent VM enter.
2283366f6083SPeter Grehan 		 */
2284f7d47425SNeel Natu 		intr_info = vmcs_read(VMCS_EXIT_INTR_INFO);
2285722b6744SJohn Baldwin 
2286722b6744SJohn Baldwin 		/*
2287722b6744SJohn Baldwin 		 * XXX: Ignore this exit if VMCS_INTR_VALID is not set.
2288ad3e3687SJohn Baldwin 		 * This appears to be a bug in VMware Fusion?
2289722b6744SJohn Baldwin 		 */
2290722b6744SJohn Baldwin 		if (!(intr_info & VMCS_INTR_VALID))
2291722b6744SJohn Baldwin 			return (1);
2292160471d2SNeel Natu 		KASSERT((intr_info & VMCS_INTR_VALID) != 0 &&
2293160471d2SNeel Natu 		    (intr_info & VMCS_INTR_T_MASK) == VMCS_INTR_T_HWINTR,
2294f7d47425SNeel Natu 		    ("VM exit interruption info invalid: %#x", intr_info));
2295f7d47425SNeel Natu 		vmx_trigger_hostintr(intr_info & 0xff);
2296366f6083SPeter Grehan 
2297366f6083SPeter Grehan 		/*
2298366f6083SPeter Grehan 		 * This is special. We want to treat this as an 'handled'
2299366f6083SPeter Grehan 		 * VM-exit but not increment the instruction pointer.
2300366f6083SPeter Grehan 		 */
2301366f6083SPeter Grehan 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_EXTINT, 1);
2302366f6083SPeter Grehan 		return (1);
2303366f6083SPeter Grehan 	case EXIT_REASON_NMI_WINDOW:
2304366f6083SPeter Grehan 		/* Exit to allow the pending virtual NMI to be injected */
230548b2d828SNeel Natu 		if (vm_nmi_pending(vmx->vm, vcpu))
230648b2d828SNeel Natu 			vmx_inject_nmi(vmx, vcpu);
2307366f6083SPeter Grehan 		vmx_clear_nmi_window_exiting(vmx, vcpu);
230848b2d828SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_NMI_WINDOW, 1);
2309366f6083SPeter Grehan 		return (1);
2310366f6083SPeter Grehan 	case EXIT_REASON_INOUT:
2311b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_INOUT, 1);
2312366f6083SPeter Grehan 		vmexit->exitcode = VM_EXITCODE_INOUT;
2313366f6083SPeter Grehan 		vmexit->u.inout.bytes = (qual & 0x7) + 1;
2314d17b5104SNeel Natu 		vmexit->u.inout.in = in = (qual & 0x8) ? 1 : 0;
2315366f6083SPeter Grehan 		vmexit->u.inout.string = (qual & 0x10) ? 1 : 0;
2316366f6083SPeter Grehan 		vmexit->u.inout.rep = (qual & 0x20) ? 1 : 0;
2317366f6083SPeter Grehan 		vmexit->u.inout.port = (uint16_t)(qual >> 16);
2318366f6083SPeter Grehan 		vmexit->u.inout.eax = (uint32_t)(vmxctx->guest_rax);
2319d17b5104SNeel Natu 		if (vmexit->u.inout.string) {
2320d17b5104SNeel Natu 			inst_info = vmcs_read(VMCS_EXIT_INSTRUCTION_INFO);
2321d17b5104SNeel Natu 			vmexit->exitcode = VM_EXITCODE_INOUT_STR;
2322d17b5104SNeel Natu 			vis = &vmexit->u.inout_str;
2323e813a873SNeel Natu 			vmx_paging_info(&vis->paging);
2324d17b5104SNeel Natu 			vis->rflags = vmcs_read(VMCS_GUEST_RFLAGS);
2325d17b5104SNeel Natu 			vis->cr0 = vmcs_read(VMCS_GUEST_CR0);
2326d17b5104SNeel Natu 			vis->index = inout_str_index(vmx, vcpu, in);
2327d17b5104SNeel Natu 			vis->count = inout_str_count(vmx, vcpu, vis->inout.rep);
2328d17b5104SNeel Natu 			vis->addrsize = inout_str_addrsize(inst_info);
2329d17b5104SNeel Natu 			inout_str_seginfo(vmx, vcpu, inst_info, in, vis);
2330762fd208STycho Nightingale 		}
2331366f6083SPeter Grehan 		break;
2332366f6083SPeter Grehan 	case EXIT_REASON_CPUID:
2333b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_CPUID, 1);
2334a2da7af6SNeel Natu 		handled = vmx_handle_cpuid(vmx->vm, vcpu, vmxctx);
2335366f6083SPeter Grehan 		break;
2336e5a1d950SNeel Natu 	case EXIT_REASON_EXCEPTION:
2337c308b23bSNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_EXCEPTION, 1);
2338e5a1d950SNeel Natu 		intr_info = vmcs_read(VMCS_EXIT_INTR_INFO);
2339e5a1d950SNeel Natu 		KASSERT((intr_info & VMCS_INTR_VALID) != 0,
2340e5a1d950SNeel Natu 		    ("VM exit interruption info invalid: %#x", intr_info));
2341c308b23bSNeel Natu 
2342b0538143SNeel Natu 		intr_vec = intr_info & 0xff;
2343b0538143SNeel Natu 		intr_type = intr_info & VMCS_INTR_T_MASK;
2344b0538143SNeel Natu 
2345e5a1d950SNeel Natu 		/*
2346e5a1d950SNeel Natu 		 * If Virtual NMIs control is 1 and the VM-exit is due to a
2347e5a1d950SNeel Natu 		 * fault encountered during the execution of IRET then we must
2348e5a1d950SNeel Natu 		 * restore the state of "virtual-NMI blocking" before resuming
2349e5a1d950SNeel Natu 		 * the guest.
2350e5a1d950SNeel Natu 		 *
2351e5a1d950SNeel Natu 		 * See "Resuming Guest Software after Handling an Exception".
2352091d4532SNeel Natu 		 * See "Information for VM Exits Due to Vectored Events".
2353e5a1d950SNeel Natu 		 */
2354e5a1d950SNeel Natu 		if ((idtvec_info & VMCS_IDT_VEC_VALID) == 0 &&
2355b0538143SNeel Natu 		    (intr_vec != IDT_DF) &&
2356e5a1d950SNeel Natu 		    (intr_info & EXIT_QUAL_NMIUDTI) != 0)
2357e5a1d950SNeel Natu 			vmx_restore_nmi_blocking(vmx, vcpu);
2358c308b23bSNeel Natu 
2359c308b23bSNeel Natu 		/*
236062fbd7c2SNeel Natu 		 * The NMI has already been handled in vmx_exit_handle_nmi().
2361c308b23bSNeel Natu 		 */
2362b0538143SNeel Natu 		if (intr_type == VMCS_INTR_T_NMI)
2363c308b23bSNeel Natu 			return (1);
2364b0538143SNeel Natu 
2365b0538143SNeel Natu 		/*
2366b0538143SNeel Natu 		 * Call the machine check handler by hand. Also don't reflect
2367b0538143SNeel Natu 		 * the machine check back into the guest.
2368b0538143SNeel Natu 		 */
2369b0538143SNeel Natu 		if (intr_vec == IDT_MC) {
2370b0538143SNeel Natu 			VCPU_CTR0(vmx->vm, vcpu, "Vectoring to MCE handler");
2371b0538143SNeel Natu 			__asm __volatile("int $18");
2372b0538143SNeel Natu 			return (1);
2373b0538143SNeel Natu 		}
2374b0538143SNeel Natu 
2375b0538143SNeel Natu 		if (intr_vec == IDT_PF) {
2376b0538143SNeel Natu 			error = vmxctx_setreg(vmxctx, VM_REG_GUEST_CR2, qual);
2377b0538143SNeel Natu 			KASSERT(error == 0, ("%s: vmxctx_setreg(cr2) error %d",
2378b0538143SNeel Natu 			    __func__, error));
2379b0538143SNeel Natu 		}
2380b0538143SNeel Natu 
2381b0538143SNeel Natu 		/*
2382b0538143SNeel Natu 		 * Software exceptions exhibit trap-like behavior. This in
2383b0538143SNeel Natu 		 * turn requires populating the VM-entry instruction length
2384b0538143SNeel Natu 		 * so that the %rip in the trap frame is past the INT3/INTO
2385b0538143SNeel Natu 		 * instruction.
2386b0538143SNeel Natu 		 */
2387b0538143SNeel Natu 		if (intr_type == VMCS_INTR_T_SWEXCEPTION)
2388b0538143SNeel Natu 			vmcs_write(VMCS_ENTRY_INST_LENGTH, vmexit->inst_length);
2389b0538143SNeel Natu 
2390b0538143SNeel Natu 		/* Reflect all other exceptions back into the guest */
2391c9c75df4SNeel Natu 		errcode_valid = errcode = 0;
2392b0538143SNeel Natu 		if (intr_info & VMCS_INTR_DEL_ERRCODE) {
2393c9c75df4SNeel Natu 			errcode_valid = 1;
2394c9c75df4SNeel Natu 			errcode = vmcs_read(VMCS_EXIT_INTR_ERRCODE);
2395b0538143SNeel Natu 		}
2396b0538143SNeel Natu 		VCPU_CTR2(vmx->vm, vcpu, "Reflecting exception %d/%#x into "
2397c9c75df4SNeel Natu 		    "the guest", intr_vec, errcode);
2398c9c75df4SNeel Natu 		error = vm_inject_exception(vmx->vm, vcpu, intr_vec,
2399c9c75df4SNeel Natu 		    errcode_valid, errcode, 0);
2400b0538143SNeel Natu 		KASSERT(error == 0, ("%s: vm_inject_exception error %d",
2401b0538143SNeel Natu 		    __func__, error));
2402b0538143SNeel Natu 		return (1);
2403b0538143SNeel Natu 
2404cd942e0fSPeter Grehan 	case EXIT_REASON_EPT_FAULT:
2405318224bbSNeel Natu 		/*
2406318224bbSNeel Natu 		 * If 'gpa' lies within the address space allocated to
2407318224bbSNeel Natu 		 * memory then this must be a nested page fault otherwise
2408318224bbSNeel Natu 		 * this must be an instruction that accesses MMIO space.
2409318224bbSNeel Natu 		 */
2410a2da7af6SNeel Natu 		gpa = vmcs_gpa();
2411159dd56fSNeel Natu 		if (vm_mem_allocated(vmx->vm, gpa) ||
2412159dd56fSNeel Natu 		    apic_access_fault(vmx, vcpu, gpa)) {
2413cd942e0fSPeter Grehan 			vmexit->exitcode = VM_EXITCODE_PAGING;
2414d087a399SNeel Natu 			vmexit->inst_length = 0;
241513ec9371SPeter Grehan 			vmexit->u.paging.gpa = gpa;
2416318224bbSNeel Natu 			vmexit->u.paging.fault_type = ept_fault_type(qual);
2417bf73979dSNeel Natu 			vmm_stat_incr(vmx->vm, vcpu, VMEXIT_NESTED_FAULT, 1);
2418318224bbSNeel Natu 		} else if (ept_emulation_fault(qual)) {
2419e4c8a13dSNeel Natu 			vmexit_inst_emul(vmexit, gpa, vmcs_gla());
2420bf73979dSNeel Natu 			vmm_stat_incr(vmx->vm, vcpu, VMEXIT_INST_EMUL, 1);
2421a2da7af6SNeel Natu 		}
2422e5a1d950SNeel Natu 		/*
2423e5a1d950SNeel Natu 		 * If Virtual NMIs control is 1 and the VM-exit is due to an
2424e5a1d950SNeel Natu 		 * EPT fault during the execution of IRET then we must restore
2425e5a1d950SNeel Natu 		 * the state of "virtual-NMI blocking" before resuming.
2426e5a1d950SNeel Natu 		 *
2427e5a1d950SNeel Natu 		 * See description of "NMI unblocking due to IRET" in
2428e5a1d950SNeel Natu 		 * "Exit Qualification for EPT Violations".
2429e5a1d950SNeel Natu 		 */
2430e5a1d950SNeel Natu 		if ((idtvec_info & VMCS_IDT_VEC_VALID) == 0 &&
2431e5a1d950SNeel Natu 		    (qual & EXIT_QUAL_NMIUDTI) != 0)
2432e5a1d950SNeel Natu 			vmx_restore_nmi_blocking(vmx, vcpu);
2433cd942e0fSPeter Grehan 		break;
243430b94db8SNeel Natu 	case EXIT_REASON_VIRTUALIZED_EOI:
243530b94db8SNeel Natu 		vmexit->exitcode = VM_EXITCODE_IOAPIC_EOI;
243630b94db8SNeel Natu 		vmexit->u.ioapic_eoi.vector = qual & 0xFF;
243730b94db8SNeel Natu 		vmexit->inst_length = 0;	/* trap-like */
243830b94db8SNeel Natu 		break;
243988c4b8d1SNeel Natu 	case EXIT_REASON_APIC_ACCESS:
244088c4b8d1SNeel Natu 		handled = vmx_handle_apic_access(vmx, vcpu, vmexit);
244188c4b8d1SNeel Natu 		break;
244288c4b8d1SNeel Natu 	case EXIT_REASON_APIC_WRITE:
244388c4b8d1SNeel Natu 		/*
244488c4b8d1SNeel Natu 		 * APIC-write VM exit is trap-like so the %rip is already
244588c4b8d1SNeel Natu 		 * pointing to the next instruction.
244688c4b8d1SNeel Natu 		 */
244788c4b8d1SNeel Natu 		vmexit->inst_length = 0;
244888c4b8d1SNeel Natu 		vlapic = vm_lapic(vmx->vm, vcpu);
2449159dd56fSNeel Natu 		handled = vmx_handle_apic_write(vmx, vcpu, vlapic, qual);
245088c4b8d1SNeel Natu 		break;
2451abb023fbSJohn Baldwin 	case EXIT_REASON_XSETBV:
2452a0efd3fbSJohn Baldwin 		handled = vmx_emulate_xsetbv(vmx, vcpu, vmexit);
2453abb023fbSJohn Baldwin 		break;
245465145c7fSNeel Natu 	case EXIT_REASON_MONITOR:
245565145c7fSNeel Natu 		vmexit->exitcode = VM_EXITCODE_MONITOR;
245665145c7fSNeel Natu 		break;
245765145c7fSNeel Natu 	case EXIT_REASON_MWAIT:
245865145c7fSNeel Natu 		vmexit->exitcode = VM_EXITCODE_MWAIT;
245965145c7fSNeel Natu 		break;
2460366f6083SPeter Grehan 	default:
2461b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_UNKNOWN, 1);
2462366f6083SPeter Grehan 		break;
2463366f6083SPeter Grehan 	}
2464366f6083SPeter Grehan 
2465366f6083SPeter Grehan 	if (handled) {
2466366f6083SPeter Grehan 		/*
2467366f6083SPeter Grehan 		 * It is possible that control is returned to userland
2468366f6083SPeter Grehan 		 * even though we were able to handle the VM exit in the
2469eeefa4e4SNeel Natu 		 * kernel.
2470366f6083SPeter Grehan 		 *
2471366f6083SPeter Grehan 		 * In such a case we want to make sure that the userland
2472366f6083SPeter Grehan 		 * restarts guest execution at the instruction *after*
2473366f6083SPeter Grehan 		 * the one we just processed. Therefore we update the
2474366f6083SPeter Grehan 		 * guest rip in the VMCS and in 'vmexit'.
2475366f6083SPeter Grehan 		 */
2476366f6083SPeter Grehan 		vmexit->rip += vmexit->inst_length;
2477366f6083SPeter Grehan 		vmexit->inst_length = 0;
24783de83862SNeel Natu 		vmcs_write(VMCS_GUEST_RIP, vmexit->rip);
2479366f6083SPeter Grehan 	} else {
2480366f6083SPeter Grehan 		if (vmexit->exitcode == VM_EXITCODE_BOGUS) {
2481366f6083SPeter Grehan 			/*
2482366f6083SPeter Grehan 			 * If this VM exit was not claimed by anybody then
2483366f6083SPeter Grehan 			 * treat it as a generic VMX exit.
2484366f6083SPeter Grehan 			 */
2485366f6083SPeter Grehan 			vmexit->exitcode = VM_EXITCODE_VMX;
24860492757cSNeel Natu 			vmexit->u.vmx.status = VM_SUCCESS;
2487c308b23bSNeel Natu 			vmexit->u.vmx.inst_type = 0;
2488c308b23bSNeel Natu 			vmexit->u.vmx.inst_error = 0;
2489366f6083SPeter Grehan 		} else {
2490366f6083SPeter Grehan 			/*
2491366f6083SPeter Grehan 			 * The exitcode and collateral have been populated.
2492366f6083SPeter Grehan 			 * The VM exit will be processed further in userland.
2493366f6083SPeter Grehan 			 */
2494366f6083SPeter Grehan 		}
2495366f6083SPeter Grehan 	}
2496366f6083SPeter Grehan 	return (handled);
2497366f6083SPeter Grehan }
2498366f6083SPeter Grehan 
249940487465SNeel Natu static __inline void
25000492757cSNeel Natu vmx_exit_inst_error(struct vmxctx *vmxctx, int rc, struct vm_exit *vmexit)
25010492757cSNeel Natu {
25020492757cSNeel Natu 
25030492757cSNeel Natu 	KASSERT(vmxctx->inst_fail_status != VM_SUCCESS,
25040492757cSNeel Natu 	    ("vmx_exit_inst_error: invalid inst_fail_status %d",
25050492757cSNeel Natu 	    vmxctx->inst_fail_status));
25060492757cSNeel Natu 
25070492757cSNeel Natu 	vmexit->inst_length = 0;
25080492757cSNeel Natu 	vmexit->exitcode = VM_EXITCODE_VMX;
25090492757cSNeel Natu 	vmexit->u.vmx.status = vmxctx->inst_fail_status;
25100492757cSNeel Natu 	vmexit->u.vmx.inst_error = vmcs_instruction_error();
25110492757cSNeel Natu 	vmexit->u.vmx.exit_reason = ~0;
25120492757cSNeel Natu 	vmexit->u.vmx.exit_qualification = ~0;
25130492757cSNeel Natu 
25140492757cSNeel Natu 	switch (rc) {
25150492757cSNeel Natu 	case VMX_VMRESUME_ERROR:
25160492757cSNeel Natu 	case VMX_VMLAUNCH_ERROR:
25170492757cSNeel Natu 	case VMX_INVEPT_ERROR:
25180492757cSNeel Natu 		vmexit->u.vmx.inst_type = rc;
25190492757cSNeel Natu 		break;
25200492757cSNeel Natu 	default:
25210492757cSNeel Natu 		panic("vm_exit_inst_error: vmx_enter_guest returned %d", rc);
25220492757cSNeel Natu 	}
25230492757cSNeel Natu }
25240492757cSNeel Natu 
252562fbd7c2SNeel Natu /*
252662fbd7c2SNeel Natu  * If the NMI-exiting VM execution control is set to '1' then an NMI in
252762fbd7c2SNeel Natu  * non-root operation causes a VM-exit. NMI blocking is in effect so it is
252862fbd7c2SNeel Natu  * sufficient to simply vector to the NMI handler via a software interrupt.
252962fbd7c2SNeel Natu  * However, this must be done before maskable interrupts are enabled
253062fbd7c2SNeel Natu  * otherwise the "iret" issued by an interrupt handler will incorrectly
253162fbd7c2SNeel Natu  * clear NMI blocking.
253262fbd7c2SNeel Natu  */
253362fbd7c2SNeel Natu static __inline void
253462fbd7c2SNeel Natu vmx_exit_handle_nmi(struct vmx *vmx, int vcpuid, struct vm_exit *vmexit)
253562fbd7c2SNeel Natu {
253662fbd7c2SNeel Natu 	uint32_t intr_info;
253762fbd7c2SNeel Natu 
253862fbd7c2SNeel Natu 	KASSERT((read_rflags() & PSL_I) == 0, ("interrupts enabled"));
253962fbd7c2SNeel Natu 
254062fbd7c2SNeel Natu 	if (vmexit->u.vmx.exit_reason != EXIT_REASON_EXCEPTION)
254162fbd7c2SNeel Natu 		return;
254262fbd7c2SNeel Natu 
254362fbd7c2SNeel Natu 	intr_info = vmcs_read(VMCS_EXIT_INTR_INFO);
254462fbd7c2SNeel Natu 	KASSERT((intr_info & VMCS_INTR_VALID) != 0,
254562fbd7c2SNeel Natu 	    ("VM exit interruption info invalid: %#x", intr_info));
254662fbd7c2SNeel Natu 
254762fbd7c2SNeel Natu 	if ((intr_info & VMCS_INTR_T_MASK) == VMCS_INTR_T_NMI) {
254862fbd7c2SNeel Natu 		KASSERT((intr_info & 0xff) == IDT_NMI, ("VM exit due "
254962fbd7c2SNeel Natu 		    "to NMI has invalid vector: %#x", intr_info));
255062fbd7c2SNeel Natu 		VCPU_CTR0(vmx->vm, vcpuid, "Vectoring to NMI handler");
255162fbd7c2SNeel Natu 		__asm __volatile("int $2");
255262fbd7c2SNeel Natu 	}
255362fbd7c2SNeel Natu }
255462fbd7c2SNeel Natu 
25550492757cSNeel Natu static int
25562ce12423SNeel Natu vmx_run(void *arg, int vcpu, register_t rip, pmap_t pmap,
2557*248e6799SNeel Natu     struct vm_eventinfo *evinfo)
25580492757cSNeel Natu {
25590492757cSNeel Natu 	int rc, handled, launched;
2560366f6083SPeter Grehan 	struct vmx *vmx;
25615b8a8cd1SNeel Natu 	struct vm *vm;
2562366f6083SPeter Grehan 	struct vmxctx *vmxctx;
2563366f6083SPeter Grehan 	struct vmcs *vmcs;
256498ed632cSNeel Natu 	struct vm_exit *vmexit;
2565de5ea6b6SNeel Natu 	struct vlapic *vlapic;
256679c59630SNeel Natu 	uint32_t exit_reason;
2567366f6083SPeter Grehan 
2568366f6083SPeter Grehan 	vmx = arg;
25695b8a8cd1SNeel Natu 	vm = vmx->vm;
2570366f6083SPeter Grehan 	vmcs = &vmx->vmcs[vcpu];
2571366f6083SPeter Grehan 	vmxctx = &vmx->ctx[vcpu];
25725b8a8cd1SNeel Natu 	vlapic = vm_lapic(vm, vcpu);
25735b8a8cd1SNeel Natu 	vmexit = vm_exitinfo(vm, vcpu);
25740492757cSNeel Natu 	launched = 0;
257598ed632cSNeel Natu 
2576318224bbSNeel Natu 	KASSERT(vmxctx->pmap == pmap,
2577318224bbSNeel Natu 	    ("pmap %p different than ctx pmap %p", pmap, vmxctx->pmap));
2578318224bbSNeel Natu 
2579c3498942SNeel Natu 	vmx_msr_guest_enter(vmx, vcpu);
2580c3498942SNeel Natu 
2581366f6083SPeter Grehan 	VMPTRLD(vmcs);
2582366f6083SPeter Grehan 
2583366f6083SPeter Grehan 	/*
2584366f6083SPeter Grehan 	 * XXX
2585366f6083SPeter Grehan 	 * We do this every time because we may setup the virtual machine
2586366f6083SPeter Grehan 	 * from a different process than the one that actually runs it.
2587366f6083SPeter Grehan 	 *
2588366f6083SPeter Grehan 	 * If the life of a virtual machine was spent entirely in the context
2589c847a506SNeel Natu 	 * of a single process we could do this once in vmx_vminit().
2590366f6083SPeter Grehan 	 */
25913de83862SNeel Natu 	vmcs_write(VMCS_HOST_CR3, rcr3());
2592366f6083SPeter Grehan 
25932ce12423SNeel Natu 	vmcs_write(VMCS_GUEST_RIP, rip);
2594953c2c47SNeel Natu 	vmx_set_pcpu_defaults(vmx, vcpu, pmap);
2595366f6083SPeter Grehan 	do {
25962ce12423SNeel Natu 		KASSERT(vmcs_guest_rip() == rip, ("%s: vmcs guest rip mismatch "
25972ce12423SNeel Natu 		    "%#lx/%#lx", __func__, vmcs_guest_rip(), rip));
259840487465SNeel Natu 
25992ce12423SNeel Natu 		handled = UNHANDLED;
26000492757cSNeel Natu 		/*
26010492757cSNeel Natu 		 * Interrupts are disabled from this point on until the
26020492757cSNeel Natu 		 * guest starts executing. This is done for the following
26030492757cSNeel Natu 		 * reasons:
26040492757cSNeel Natu 		 *
26050492757cSNeel Natu 		 * If an AST is asserted on this thread after the check below,
26060492757cSNeel Natu 		 * then the IPI_AST notification will not be lost, because it
26070492757cSNeel Natu 		 * will cause a VM exit due to external interrupt as soon as
26080492757cSNeel Natu 		 * the guest state is loaded.
26090492757cSNeel Natu 		 *
26100492757cSNeel Natu 		 * A posted interrupt after 'vmx_inject_interrupts()' will
26110492757cSNeel Natu 		 * not be "lost" because it will be held pending in the host
26120492757cSNeel Natu 		 * APIC because interrupts are disabled. The pending interrupt
26130492757cSNeel Natu 		 * will be recognized as soon as the guest state is loaded.
26140492757cSNeel Natu 		 *
26150492757cSNeel Natu 		 * The same reasoning applies to the IPI generated by
26160492757cSNeel Natu 		 * pmap_invalidate_ept().
26170492757cSNeel Natu 		 */
26180492757cSNeel Natu 		disable_intr();
26192ce12423SNeel Natu 		vmx_inject_interrupts(vmx, vcpu, vlapic, rip);
2620091d4532SNeel Natu 
2621091d4532SNeel Natu 		/*
2622091d4532SNeel Natu 		 * Check for vcpu suspension after injecting events because
2623091d4532SNeel Natu 		 * vmx_inject_interrupts() can suspend the vcpu due to a
2624091d4532SNeel Natu 		 * triple fault.
2625091d4532SNeel Natu 		 */
2626*248e6799SNeel Natu 		if (vcpu_suspended(evinfo)) {
26270492757cSNeel Natu 			enable_intr();
26282ce12423SNeel Natu 			vm_exit_suspended(vmx->vm, vcpu, rip);
26290492757cSNeel Natu 			break;
26300492757cSNeel Natu 		}
26310492757cSNeel Natu 
2632*248e6799SNeel Natu 		if (vcpu_rendezvous_pending(evinfo)) {
26335b8a8cd1SNeel Natu 			enable_intr();
26342ce12423SNeel Natu 			vm_exit_rendezvous(vmx->vm, vcpu, rip);
26355b8a8cd1SNeel Natu 			break;
26365b8a8cd1SNeel Natu 		}
26375b8a8cd1SNeel Natu 
2638*248e6799SNeel Natu 		if (vcpu_reqidle(evinfo)) {
2639*248e6799SNeel Natu 			enable_intr();
2640*248e6799SNeel Natu 			vm_exit_reqidle(vmx->vm, vcpu, rip);
2641*248e6799SNeel Natu 			break;
2642*248e6799SNeel Natu 		}
2643*248e6799SNeel Natu 
2644f008d157SNeel Natu 		if (vcpu_should_yield(vm, vcpu)) {
2645b15a09c0SNeel Natu 			enable_intr();
26462ce12423SNeel Natu 			vm_exit_astpending(vmx->vm, vcpu, rip);
26472ce12423SNeel Natu 			vmx_astpending_trace(vmx, vcpu, rip);
264840487465SNeel Natu 			handled = HANDLED;
2649b15a09c0SNeel Natu 			break;
2650b15a09c0SNeel Natu 		}
2651b15a09c0SNeel Natu 
2652366f6083SPeter Grehan 		vmx_run_trace(vmx, vcpu);
2653953c2c47SNeel Natu 		rc = vmx_enter_guest(vmxctx, vmx, launched);
265479c59630SNeel Natu 
265579c59630SNeel Natu 		/* Collect some information for VM exit processing */
265679c59630SNeel Natu 		vmexit->rip = rip = vmcs_guest_rip();
265779c59630SNeel Natu 		vmexit->inst_length = vmexit_instruction_length();
265879c59630SNeel Natu 		vmexit->u.vmx.exit_reason = exit_reason = vmcs_exit_reason();
265979c59630SNeel Natu 		vmexit->u.vmx.exit_qualification = vmcs_exit_qualification();
266079c59630SNeel Natu 
26612ce12423SNeel Natu 		/* Update 'nextrip' */
26622ce12423SNeel Natu 		vmx->state[vcpu].nextrip = rip;
26632ce12423SNeel Natu 
26640492757cSNeel Natu 		if (rc == VMX_GUEST_VMEXIT) {
266562fbd7c2SNeel Natu 			vmx_exit_handle_nmi(vmx, vcpu, vmexit);
266662fbd7c2SNeel Natu 			enable_intr();
26670492757cSNeel Natu 			handled = vmx_exit_process(vmx, vcpu, vmexit);
26680492757cSNeel Natu 		} else {
266962fbd7c2SNeel Natu 			enable_intr();
267040487465SNeel Natu 			vmx_exit_inst_error(vmxctx, rc, vmexit);
2671eeefa4e4SNeel Natu 		}
267262fbd7c2SNeel Natu 		launched = 1;
267379c59630SNeel Natu 		vmx_exit_trace(vmx, vcpu, rip, exit_reason, handled);
26742ce12423SNeel Natu 		rip = vmexit->rip;
2675eeefa4e4SNeel Natu 	} while (handled);
2676366f6083SPeter Grehan 
2677366f6083SPeter Grehan 	/*
2678366f6083SPeter Grehan 	 * If a VM exit has been handled then the exitcode must be BOGUS
2679366f6083SPeter Grehan 	 * If a VM exit is not handled then the exitcode must not be BOGUS
2680366f6083SPeter Grehan 	 */
2681366f6083SPeter Grehan 	if ((handled && vmexit->exitcode != VM_EXITCODE_BOGUS) ||
2682366f6083SPeter Grehan 	    (!handled && vmexit->exitcode == VM_EXITCODE_BOGUS)) {
2683366f6083SPeter Grehan 		panic("Mismatch between handled (%d) and exitcode (%d)",
2684366f6083SPeter Grehan 		      handled, vmexit->exitcode);
2685366f6083SPeter Grehan 	}
2686366f6083SPeter Grehan 
2687b5aaf7b2SNeel Natu 	if (!handled)
26885b8a8cd1SNeel Natu 		vmm_stat_incr(vm, vcpu, VMEXIT_USERSPACE, 1);
2689b5aaf7b2SNeel Natu 
26905b8a8cd1SNeel Natu 	VCPU_CTR1(vm, vcpu, "returning from vmx_run: exitcode %d",
26910492757cSNeel Natu 	    vmexit->exitcode);
2692366f6083SPeter Grehan 
2693366f6083SPeter Grehan 	VMCLEAR(vmcs);
2694c3498942SNeel Natu 	vmx_msr_guest_exit(vmx, vcpu);
2695c3498942SNeel Natu 
2696366f6083SPeter Grehan 	return (0);
2697366f6083SPeter Grehan }
2698366f6083SPeter Grehan 
2699366f6083SPeter Grehan static void
2700366f6083SPeter Grehan vmx_vmcleanup(void *arg)
2701366f6083SPeter Grehan {
270263c9389aSNeel Natu 	int i;
2703366f6083SPeter Grehan 	struct vmx *vmx = arg;
2704366f6083SPeter Grehan 
2705159dd56fSNeel Natu 	if (apic_access_virtualization(vmx, 0))
270688c4b8d1SNeel Natu 		vm_unmap_mmio(vmx->vm, DEFAULT_APIC_BASE, PAGE_SIZE);
270788c4b8d1SNeel Natu 
270845e51299SNeel Natu 	for (i = 0; i < VM_MAXCPU; i++)
270945e51299SNeel Natu 		vpid_free(vmx->state[i].vpid);
271045e51299SNeel Natu 
2711366f6083SPeter Grehan 	free(vmx, M_VMX);
2712366f6083SPeter Grehan 
2713366f6083SPeter Grehan 	return;
2714366f6083SPeter Grehan }
2715366f6083SPeter Grehan 
2716366f6083SPeter Grehan static register_t *
2717366f6083SPeter Grehan vmxctx_regptr(struct vmxctx *vmxctx, int reg)
2718366f6083SPeter Grehan {
2719366f6083SPeter Grehan 
2720366f6083SPeter Grehan 	switch (reg) {
2721366f6083SPeter Grehan 	case VM_REG_GUEST_RAX:
2722366f6083SPeter Grehan 		return (&vmxctx->guest_rax);
2723366f6083SPeter Grehan 	case VM_REG_GUEST_RBX:
2724366f6083SPeter Grehan 		return (&vmxctx->guest_rbx);
2725366f6083SPeter Grehan 	case VM_REG_GUEST_RCX:
2726366f6083SPeter Grehan 		return (&vmxctx->guest_rcx);
2727366f6083SPeter Grehan 	case VM_REG_GUEST_RDX:
2728366f6083SPeter Grehan 		return (&vmxctx->guest_rdx);
2729366f6083SPeter Grehan 	case VM_REG_GUEST_RSI:
2730366f6083SPeter Grehan 		return (&vmxctx->guest_rsi);
2731366f6083SPeter Grehan 	case VM_REG_GUEST_RDI:
2732366f6083SPeter Grehan 		return (&vmxctx->guest_rdi);
2733366f6083SPeter Grehan 	case VM_REG_GUEST_RBP:
2734366f6083SPeter Grehan 		return (&vmxctx->guest_rbp);
2735366f6083SPeter Grehan 	case VM_REG_GUEST_R8:
2736366f6083SPeter Grehan 		return (&vmxctx->guest_r8);
2737366f6083SPeter Grehan 	case VM_REG_GUEST_R9:
2738366f6083SPeter Grehan 		return (&vmxctx->guest_r9);
2739366f6083SPeter Grehan 	case VM_REG_GUEST_R10:
2740366f6083SPeter Grehan 		return (&vmxctx->guest_r10);
2741366f6083SPeter Grehan 	case VM_REG_GUEST_R11:
2742366f6083SPeter Grehan 		return (&vmxctx->guest_r11);
2743366f6083SPeter Grehan 	case VM_REG_GUEST_R12:
2744366f6083SPeter Grehan 		return (&vmxctx->guest_r12);
2745366f6083SPeter Grehan 	case VM_REG_GUEST_R13:
2746366f6083SPeter Grehan 		return (&vmxctx->guest_r13);
2747366f6083SPeter Grehan 	case VM_REG_GUEST_R14:
2748366f6083SPeter Grehan 		return (&vmxctx->guest_r14);
2749366f6083SPeter Grehan 	case VM_REG_GUEST_R15:
2750366f6083SPeter Grehan 		return (&vmxctx->guest_r15);
275137a723a5SNeel Natu 	case VM_REG_GUEST_CR2:
275237a723a5SNeel Natu 		return (&vmxctx->guest_cr2);
2753366f6083SPeter Grehan 	default:
2754366f6083SPeter Grehan 		break;
2755366f6083SPeter Grehan 	}
2756366f6083SPeter Grehan 	return (NULL);
2757366f6083SPeter Grehan }
2758366f6083SPeter Grehan 
2759366f6083SPeter Grehan static int
2760366f6083SPeter Grehan vmxctx_getreg(struct vmxctx *vmxctx, int reg, uint64_t *retval)
2761366f6083SPeter Grehan {
2762366f6083SPeter Grehan 	register_t *regp;
2763366f6083SPeter Grehan 
2764366f6083SPeter Grehan 	if ((regp = vmxctx_regptr(vmxctx, reg)) != NULL) {
2765366f6083SPeter Grehan 		*retval = *regp;
2766366f6083SPeter Grehan 		return (0);
2767366f6083SPeter Grehan 	} else
2768366f6083SPeter Grehan 		return (EINVAL);
2769366f6083SPeter Grehan }
2770366f6083SPeter Grehan 
2771366f6083SPeter Grehan static int
2772366f6083SPeter Grehan vmxctx_setreg(struct vmxctx *vmxctx, int reg, uint64_t val)
2773366f6083SPeter Grehan {
2774366f6083SPeter Grehan 	register_t *regp;
2775366f6083SPeter Grehan 
2776366f6083SPeter Grehan 	if ((regp = vmxctx_regptr(vmxctx, reg)) != NULL) {
2777366f6083SPeter Grehan 		*regp = val;
2778366f6083SPeter Grehan 		return (0);
2779366f6083SPeter Grehan 	} else
2780366f6083SPeter Grehan 		return (EINVAL);
2781366f6083SPeter Grehan }
2782366f6083SPeter Grehan 
2783366f6083SPeter Grehan static int
2784d1819632SNeel Natu vmx_get_intr_shadow(struct vmx *vmx, int vcpu, int running, uint64_t *retval)
2785d1819632SNeel Natu {
2786d1819632SNeel Natu 	uint64_t gi;
2787d1819632SNeel Natu 	int error;
2788d1819632SNeel Natu 
2789d1819632SNeel Natu 	error = vmcs_getreg(&vmx->vmcs[vcpu], running,
2790d1819632SNeel Natu 	    VMCS_IDENT(VMCS_GUEST_INTERRUPTIBILITY), &gi);
2791d1819632SNeel Natu 	*retval = (gi & HWINTR_BLOCKING) ? 1 : 0;
2792d1819632SNeel Natu 	return (error);
2793d1819632SNeel Natu }
2794d1819632SNeel Natu 
2795d1819632SNeel Natu static int
2796d1819632SNeel Natu vmx_modify_intr_shadow(struct vmx *vmx, int vcpu, int running, uint64_t val)
2797d1819632SNeel Natu {
2798d1819632SNeel Natu 	struct vmcs *vmcs;
2799d1819632SNeel Natu 	uint64_t gi;
2800d1819632SNeel Natu 	int error, ident;
2801d1819632SNeel Natu 
2802d1819632SNeel Natu 	/*
2803d1819632SNeel Natu 	 * Forcing the vcpu into an interrupt shadow is not supported.
2804d1819632SNeel Natu 	 */
2805d1819632SNeel Natu 	if (val) {
2806d1819632SNeel Natu 		error = EINVAL;
2807d1819632SNeel Natu 		goto done;
2808d1819632SNeel Natu 	}
2809d1819632SNeel Natu 
2810d1819632SNeel Natu 	vmcs = &vmx->vmcs[vcpu];
2811d1819632SNeel Natu 	ident = VMCS_IDENT(VMCS_GUEST_INTERRUPTIBILITY);
2812d1819632SNeel Natu 	error = vmcs_getreg(vmcs, running, ident, &gi);
2813d1819632SNeel Natu 	if (error == 0) {
2814d1819632SNeel Natu 		gi &= ~HWINTR_BLOCKING;
2815d1819632SNeel Natu 		error = vmcs_setreg(vmcs, running, ident, gi);
2816d1819632SNeel Natu 	}
2817d1819632SNeel Natu done:
2818d1819632SNeel Natu 	VCPU_CTR2(vmx->vm, vcpu, "Setting intr_shadow to %#lx %s", val,
2819d1819632SNeel Natu 	    error ? "failed" : "succeeded");
2820d1819632SNeel Natu 	return (error);
2821d1819632SNeel Natu }
2822d1819632SNeel Natu 
2823d1819632SNeel Natu static int
2824aaaa0656SPeter Grehan vmx_shadow_reg(int reg)
2825aaaa0656SPeter Grehan {
2826aaaa0656SPeter Grehan 	int shreg;
2827aaaa0656SPeter Grehan 
2828aaaa0656SPeter Grehan 	shreg = -1;
2829aaaa0656SPeter Grehan 
2830aaaa0656SPeter Grehan 	switch (reg) {
2831aaaa0656SPeter Grehan 	case VM_REG_GUEST_CR0:
2832aaaa0656SPeter Grehan 		shreg = VMCS_CR0_SHADOW;
2833aaaa0656SPeter Grehan                 break;
2834aaaa0656SPeter Grehan         case VM_REG_GUEST_CR4:
2835aaaa0656SPeter Grehan 		shreg = VMCS_CR4_SHADOW;
2836aaaa0656SPeter Grehan 		break;
2837aaaa0656SPeter Grehan 	default:
2838aaaa0656SPeter Grehan 		break;
2839aaaa0656SPeter Grehan 	}
2840aaaa0656SPeter Grehan 
2841aaaa0656SPeter Grehan 	return (shreg);
2842aaaa0656SPeter Grehan }
2843aaaa0656SPeter Grehan 
2844aaaa0656SPeter Grehan static int
2845366f6083SPeter Grehan vmx_getreg(void *arg, int vcpu, int reg, uint64_t *retval)
2846366f6083SPeter Grehan {
2847d3c11f40SPeter Grehan 	int running, hostcpu;
2848366f6083SPeter Grehan 	struct vmx *vmx = arg;
2849366f6083SPeter Grehan 
2850d3c11f40SPeter Grehan 	running = vcpu_is_running(vmx->vm, vcpu, &hostcpu);
2851d3c11f40SPeter Grehan 	if (running && hostcpu != curcpu)
2852d3c11f40SPeter Grehan 		panic("vmx_getreg: %s%d is running", vm_name(vmx->vm), vcpu);
2853d3c11f40SPeter Grehan 
2854d1819632SNeel Natu 	if (reg == VM_REG_GUEST_INTR_SHADOW)
2855d1819632SNeel Natu 		return (vmx_get_intr_shadow(vmx, vcpu, running, retval));
2856d1819632SNeel Natu 
2857366f6083SPeter Grehan 	if (vmxctx_getreg(&vmx->ctx[vcpu], reg, retval) == 0)
2858366f6083SPeter Grehan 		return (0);
2859366f6083SPeter Grehan 
2860d3c11f40SPeter Grehan 	return (vmcs_getreg(&vmx->vmcs[vcpu], running, reg, retval));
2861366f6083SPeter Grehan }
2862366f6083SPeter Grehan 
2863366f6083SPeter Grehan static int
2864366f6083SPeter Grehan vmx_setreg(void *arg, int vcpu, int reg, uint64_t val)
2865366f6083SPeter Grehan {
2866aaaa0656SPeter Grehan 	int error, hostcpu, running, shadow;
2867366f6083SPeter Grehan 	uint64_t ctls;
28683527963bSNeel Natu 	pmap_t pmap;
2869366f6083SPeter Grehan 	struct vmx *vmx = arg;
2870366f6083SPeter Grehan 
2871d3c11f40SPeter Grehan 	running = vcpu_is_running(vmx->vm, vcpu, &hostcpu);
2872d3c11f40SPeter Grehan 	if (running && hostcpu != curcpu)
2873d3c11f40SPeter Grehan 		panic("vmx_setreg: %s%d is running", vm_name(vmx->vm), vcpu);
2874d3c11f40SPeter Grehan 
2875d1819632SNeel Natu 	if (reg == VM_REG_GUEST_INTR_SHADOW)
2876d1819632SNeel Natu 		return (vmx_modify_intr_shadow(vmx, vcpu, running, val));
2877d1819632SNeel Natu 
2878366f6083SPeter Grehan 	if (vmxctx_setreg(&vmx->ctx[vcpu], reg, val) == 0)
2879366f6083SPeter Grehan 		return (0);
2880366f6083SPeter Grehan 
2881d3c11f40SPeter Grehan 	error = vmcs_setreg(&vmx->vmcs[vcpu], running, reg, val);
2882366f6083SPeter Grehan 
2883366f6083SPeter Grehan 	if (error == 0) {
2884366f6083SPeter Grehan 		/*
2885366f6083SPeter Grehan 		 * If the "load EFER" VM-entry control is 1 then the
2886366f6083SPeter Grehan 		 * value of EFER.LMA must be identical to "IA-32e mode guest"
2887366f6083SPeter Grehan 		 * bit in the VM-entry control.
2888366f6083SPeter Grehan 		 */
2889366f6083SPeter Grehan 		if ((entry_ctls & VM_ENTRY_LOAD_EFER) != 0 &&
2890366f6083SPeter Grehan 		    (reg == VM_REG_GUEST_EFER)) {
2891d3c11f40SPeter Grehan 			vmcs_getreg(&vmx->vmcs[vcpu], running,
2892366f6083SPeter Grehan 				    VMCS_IDENT(VMCS_ENTRY_CTLS), &ctls);
2893366f6083SPeter Grehan 			if (val & EFER_LMA)
2894366f6083SPeter Grehan 				ctls |= VM_ENTRY_GUEST_LMA;
2895366f6083SPeter Grehan 			else
2896366f6083SPeter Grehan 				ctls &= ~VM_ENTRY_GUEST_LMA;
2897d3c11f40SPeter Grehan 			vmcs_setreg(&vmx->vmcs[vcpu], running,
2898366f6083SPeter Grehan 				    VMCS_IDENT(VMCS_ENTRY_CTLS), ctls);
2899366f6083SPeter Grehan 		}
2900aaaa0656SPeter Grehan 
2901aaaa0656SPeter Grehan 		shadow = vmx_shadow_reg(reg);
2902aaaa0656SPeter Grehan 		if (shadow > 0) {
2903aaaa0656SPeter Grehan 			/*
2904aaaa0656SPeter Grehan 			 * Store the unmodified value in the shadow
2905aaaa0656SPeter Grehan 			 */
2906aaaa0656SPeter Grehan 			error = vmcs_setreg(&vmx->vmcs[vcpu], running,
2907aaaa0656SPeter Grehan 				    VMCS_IDENT(shadow), val);
2908aaaa0656SPeter Grehan 		}
29093527963bSNeel Natu 
29103527963bSNeel Natu 		if (reg == VM_REG_GUEST_CR3) {
29113527963bSNeel Natu 			/*
29123527963bSNeel Natu 			 * Invalidate the guest vcpu's TLB mappings to emulate
29133527963bSNeel Natu 			 * the behavior of updating %cr3.
29143527963bSNeel Natu 			 *
29153527963bSNeel Natu 			 * XXX the processor retains global mappings when %cr3
29163527963bSNeel Natu 			 * is updated but vmx_invvpid() does not.
29173527963bSNeel Natu 			 */
29183527963bSNeel Natu 			pmap = vmx->ctx[vcpu].pmap;
29193527963bSNeel Natu 			vmx_invvpid(vmx, vcpu, pmap, running);
29203527963bSNeel Natu 		}
2921366f6083SPeter Grehan 	}
2922366f6083SPeter Grehan 
2923366f6083SPeter Grehan 	return (error);
2924366f6083SPeter Grehan }
2925366f6083SPeter Grehan 
2926366f6083SPeter Grehan static int
2927366f6083SPeter Grehan vmx_getdesc(void *arg, int vcpu, int reg, struct seg_desc *desc)
2928366f6083SPeter Grehan {
2929ba6f5e23SNeel Natu 	int hostcpu, running;
2930366f6083SPeter Grehan 	struct vmx *vmx = arg;
2931366f6083SPeter Grehan 
2932ba6f5e23SNeel Natu 	running = vcpu_is_running(vmx->vm, vcpu, &hostcpu);
2933ba6f5e23SNeel Natu 	if (running && hostcpu != curcpu)
2934ba6f5e23SNeel Natu 		panic("vmx_getdesc: %s%d is running", vm_name(vmx->vm), vcpu);
2935ba6f5e23SNeel Natu 
2936ba6f5e23SNeel Natu 	return (vmcs_getdesc(&vmx->vmcs[vcpu], running, reg, desc));
2937366f6083SPeter Grehan }
2938366f6083SPeter Grehan 
2939366f6083SPeter Grehan static int
2940366f6083SPeter Grehan vmx_setdesc(void *arg, int vcpu, int reg, struct seg_desc *desc)
2941366f6083SPeter Grehan {
2942ba6f5e23SNeel Natu 	int hostcpu, running;
2943366f6083SPeter Grehan 	struct vmx *vmx = arg;
2944366f6083SPeter Grehan 
2945ba6f5e23SNeel Natu 	running = vcpu_is_running(vmx->vm, vcpu, &hostcpu);
2946ba6f5e23SNeel Natu 	if (running && hostcpu != curcpu)
2947ba6f5e23SNeel Natu 		panic("vmx_setdesc: %s%d is running", vm_name(vmx->vm), vcpu);
2948ba6f5e23SNeel Natu 
2949ba6f5e23SNeel Natu 	return (vmcs_setdesc(&vmx->vmcs[vcpu], running, reg, desc));
2950366f6083SPeter Grehan }
2951366f6083SPeter Grehan 
2952366f6083SPeter Grehan static int
2953366f6083SPeter Grehan vmx_getcap(void *arg, int vcpu, int type, int *retval)
2954366f6083SPeter Grehan {
2955366f6083SPeter Grehan 	struct vmx *vmx = arg;
2956366f6083SPeter Grehan 	int vcap;
2957366f6083SPeter Grehan 	int ret;
2958366f6083SPeter Grehan 
2959366f6083SPeter Grehan 	ret = ENOENT;
2960366f6083SPeter Grehan 
2961366f6083SPeter Grehan 	vcap = vmx->cap[vcpu].set;
2962366f6083SPeter Grehan 
2963366f6083SPeter Grehan 	switch (type) {
2964366f6083SPeter Grehan 	case VM_CAP_HALT_EXIT:
2965366f6083SPeter Grehan 		if (cap_halt_exit)
2966366f6083SPeter Grehan 			ret = 0;
2967366f6083SPeter Grehan 		break;
2968366f6083SPeter Grehan 	case VM_CAP_PAUSE_EXIT:
2969366f6083SPeter Grehan 		if (cap_pause_exit)
2970366f6083SPeter Grehan 			ret = 0;
2971366f6083SPeter Grehan 		break;
2972366f6083SPeter Grehan 	case VM_CAP_MTRAP_EXIT:
2973366f6083SPeter Grehan 		if (cap_monitor_trap)
2974366f6083SPeter Grehan 			ret = 0;
2975366f6083SPeter Grehan 		break;
2976366f6083SPeter Grehan 	case VM_CAP_UNRESTRICTED_GUEST:
2977366f6083SPeter Grehan 		if (cap_unrestricted_guest)
2978366f6083SPeter Grehan 			ret = 0;
2979366f6083SPeter Grehan 		break;
298049cc03daSNeel Natu 	case VM_CAP_ENABLE_INVPCID:
298149cc03daSNeel Natu 		if (cap_invpcid)
298249cc03daSNeel Natu 			ret = 0;
298349cc03daSNeel Natu 		break;
2984366f6083SPeter Grehan 	default:
2985366f6083SPeter Grehan 		break;
2986366f6083SPeter Grehan 	}
2987366f6083SPeter Grehan 
2988366f6083SPeter Grehan 	if (ret == 0)
2989366f6083SPeter Grehan 		*retval = (vcap & (1 << type)) ? 1 : 0;
2990366f6083SPeter Grehan 
2991366f6083SPeter Grehan 	return (ret);
2992366f6083SPeter Grehan }
2993366f6083SPeter Grehan 
2994366f6083SPeter Grehan static int
2995366f6083SPeter Grehan vmx_setcap(void *arg, int vcpu, int type, int val)
2996366f6083SPeter Grehan {
2997366f6083SPeter Grehan 	struct vmx *vmx = arg;
2998366f6083SPeter Grehan 	struct vmcs *vmcs = &vmx->vmcs[vcpu];
2999366f6083SPeter Grehan 	uint32_t baseval;
3000366f6083SPeter Grehan 	uint32_t *pptr;
3001366f6083SPeter Grehan 	int error;
3002366f6083SPeter Grehan 	int flag;
3003366f6083SPeter Grehan 	int reg;
3004366f6083SPeter Grehan 	int retval;
3005366f6083SPeter Grehan 
3006366f6083SPeter Grehan 	retval = ENOENT;
3007366f6083SPeter Grehan 	pptr = NULL;
3008366f6083SPeter Grehan 
3009366f6083SPeter Grehan 	switch (type) {
3010366f6083SPeter Grehan 	case VM_CAP_HALT_EXIT:
3011366f6083SPeter Grehan 		if (cap_halt_exit) {
3012366f6083SPeter Grehan 			retval = 0;
3013366f6083SPeter Grehan 			pptr = &vmx->cap[vcpu].proc_ctls;
3014366f6083SPeter Grehan 			baseval = *pptr;
3015366f6083SPeter Grehan 			flag = PROCBASED_HLT_EXITING;
3016366f6083SPeter Grehan 			reg = VMCS_PRI_PROC_BASED_CTLS;
3017366f6083SPeter Grehan 		}
3018366f6083SPeter Grehan 		break;
3019366f6083SPeter Grehan 	case VM_CAP_MTRAP_EXIT:
3020366f6083SPeter Grehan 		if (cap_monitor_trap) {
3021366f6083SPeter Grehan 			retval = 0;
3022366f6083SPeter Grehan 			pptr = &vmx->cap[vcpu].proc_ctls;
3023366f6083SPeter Grehan 			baseval = *pptr;
3024366f6083SPeter Grehan 			flag = PROCBASED_MTF;
3025366f6083SPeter Grehan 			reg = VMCS_PRI_PROC_BASED_CTLS;
3026366f6083SPeter Grehan 		}
3027366f6083SPeter Grehan 		break;
3028366f6083SPeter Grehan 	case VM_CAP_PAUSE_EXIT:
3029366f6083SPeter Grehan 		if (cap_pause_exit) {
3030366f6083SPeter Grehan 			retval = 0;
3031366f6083SPeter Grehan 			pptr = &vmx->cap[vcpu].proc_ctls;
3032366f6083SPeter Grehan 			baseval = *pptr;
3033366f6083SPeter Grehan 			flag = PROCBASED_PAUSE_EXITING;
3034366f6083SPeter Grehan 			reg = VMCS_PRI_PROC_BASED_CTLS;
3035366f6083SPeter Grehan 		}
3036366f6083SPeter Grehan 		break;
3037366f6083SPeter Grehan 	case VM_CAP_UNRESTRICTED_GUEST:
3038366f6083SPeter Grehan 		if (cap_unrestricted_guest) {
3039366f6083SPeter Grehan 			retval = 0;
304049cc03daSNeel Natu 			pptr = &vmx->cap[vcpu].proc_ctls2;
304149cc03daSNeel Natu 			baseval = *pptr;
3042366f6083SPeter Grehan 			flag = PROCBASED2_UNRESTRICTED_GUEST;
3043366f6083SPeter Grehan 			reg = VMCS_SEC_PROC_BASED_CTLS;
3044366f6083SPeter Grehan 		}
3045366f6083SPeter Grehan 		break;
304649cc03daSNeel Natu 	case VM_CAP_ENABLE_INVPCID:
304749cc03daSNeel Natu 		if (cap_invpcid) {
304849cc03daSNeel Natu 			retval = 0;
304949cc03daSNeel Natu 			pptr = &vmx->cap[vcpu].proc_ctls2;
305049cc03daSNeel Natu 			baseval = *pptr;
305149cc03daSNeel Natu 			flag = PROCBASED2_ENABLE_INVPCID;
305249cc03daSNeel Natu 			reg = VMCS_SEC_PROC_BASED_CTLS;
305349cc03daSNeel Natu 		}
305449cc03daSNeel Natu 		break;
3055366f6083SPeter Grehan 	default:
3056366f6083SPeter Grehan 		break;
3057366f6083SPeter Grehan 	}
3058366f6083SPeter Grehan 
3059366f6083SPeter Grehan 	if (retval == 0) {
3060366f6083SPeter Grehan 		if (val) {
3061366f6083SPeter Grehan 			baseval |= flag;
3062366f6083SPeter Grehan 		} else {
3063366f6083SPeter Grehan 			baseval &= ~flag;
3064366f6083SPeter Grehan 		}
3065366f6083SPeter Grehan 		VMPTRLD(vmcs);
3066366f6083SPeter Grehan 		error = vmwrite(reg, baseval);
3067366f6083SPeter Grehan 		VMCLEAR(vmcs);
3068366f6083SPeter Grehan 
3069366f6083SPeter Grehan 		if (error) {
3070366f6083SPeter Grehan 			retval = error;
3071366f6083SPeter Grehan 		} else {
3072366f6083SPeter Grehan 			/*
3073366f6083SPeter Grehan 			 * Update optional stored flags, and record
3074366f6083SPeter Grehan 			 * setting
3075366f6083SPeter Grehan 			 */
3076366f6083SPeter Grehan 			if (pptr != NULL) {
3077366f6083SPeter Grehan 				*pptr = baseval;
3078366f6083SPeter Grehan 			}
3079366f6083SPeter Grehan 
3080366f6083SPeter Grehan 			if (val) {
3081366f6083SPeter Grehan 				vmx->cap[vcpu].set |= (1 << type);
3082366f6083SPeter Grehan 			} else {
3083366f6083SPeter Grehan 				vmx->cap[vcpu].set &= ~(1 << type);
3084366f6083SPeter Grehan 			}
3085366f6083SPeter Grehan 		}
3086366f6083SPeter Grehan 	}
3087366f6083SPeter Grehan 
3088366f6083SPeter Grehan         return (retval);
3089366f6083SPeter Grehan }
3090366f6083SPeter Grehan 
309188c4b8d1SNeel Natu struct vlapic_vtx {
309288c4b8d1SNeel Natu 	struct vlapic	vlapic;
3093176666c2SNeel Natu 	struct pir_desc	*pir_desc;
309430b94db8SNeel Natu 	struct vmx	*vmx;
309588c4b8d1SNeel Natu };
309688c4b8d1SNeel Natu 
309788c4b8d1SNeel Natu #define	VMX_CTR_PIR(vm, vcpuid, pir_desc, notify, vector, level, msg)	\
309888c4b8d1SNeel Natu do {									\
309988c4b8d1SNeel Natu 	VCPU_CTR2(vm, vcpuid, msg " assert %s-triggered vector %d",	\
310088c4b8d1SNeel Natu 	    level ? "level" : "edge", vector);				\
310188c4b8d1SNeel Natu 	VCPU_CTR1(vm, vcpuid, msg " pir0 0x%016lx", pir_desc->pir[0]);	\
310288c4b8d1SNeel Natu 	VCPU_CTR1(vm, vcpuid, msg " pir1 0x%016lx", pir_desc->pir[1]);	\
310388c4b8d1SNeel Natu 	VCPU_CTR1(vm, vcpuid, msg " pir2 0x%016lx", pir_desc->pir[2]);	\
310488c4b8d1SNeel Natu 	VCPU_CTR1(vm, vcpuid, msg " pir3 0x%016lx", pir_desc->pir[3]);	\
310588c4b8d1SNeel Natu 	VCPU_CTR1(vm, vcpuid, msg " notify: %s", notify ? "yes" : "no");\
310688c4b8d1SNeel Natu } while (0)
310788c4b8d1SNeel Natu 
310888c4b8d1SNeel Natu /*
310988c4b8d1SNeel Natu  * vlapic->ops handlers that utilize the APICv hardware assist described in
311088c4b8d1SNeel Natu  * Chapter 29 of the Intel SDM.
311188c4b8d1SNeel Natu  */
311288c4b8d1SNeel Natu static int
311388c4b8d1SNeel Natu vmx_set_intr_ready(struct vlapic *vlapic, int vector, bool level)
311488c4b8d1SNeel Natu {
311588c4b8d1SNeel Natu 	struct vlapic_vtx *vlapic_vtx;
311688c4b8d1SNeel Natu 	struct pir_desc *pir_desc;
311788c4b8d1SNeel Natu 	uint64_t mask;
311888c4b8d1SNeel Natu 	int idx, notify;
311988c4b8d1SNeel Natu 
312088c4b8d1SNeel Natu 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
3121176666c2SNeel Natu 	pir_desc = vlapic_vtx->pir_desc;
312288c4b8d1SNeel Natu 
312388c4b8d1SNeel Natu 	/*
312488c4b8d1SNeel Natu 	 * Keep track of interrupt requests in the PIR descriptor. This is
312588c4b8d1SNeel Natu 	 * because the virtual APIC page pointed to by the VMCS cannot be
312688c4b8d1SNeel Natu 	 * modified if the vcpu is running.
312788c4b8d1SNeel Natu 	 */
312888c4b8d1SNeel Natu 	idx = vector / 64;
312988c4b8d1SNeel Natu 	mask = 1UL << (vector % 64);
313088c4b8d1SNeel Natu 	atomic_set_long(&pir_desc->pir[idx], mask);
313188c4b8d1SNeel Natu 	notify = atomic_cmpset_long(&pir_desc->pending, 0, 1);
313288c4b8d1SNeel Natu 
313388c4b8d1SNeel Natu 	VMX_CTR_PIR(vlapic->vm, vlapic->vcpuid, pir_desc, notify, vector,
313488c4b8d1SNeel Natu 	    level, "vmx_set_intr_ready");
313588c4b8d1SNeel Natu 	return (notify);
313688c4b8d1SNeel Natu }
313788c4b8d1SNeel Natu 
313888c4b8d1SNeel Natu static int
313988c4b8d1SNeel Natu vmx_pending_intr(struct vlapic *vlapic, int *vecptr)
314088c4b8d1SNeel Natu {
314188c4b8d1SNeel Natu 	struct vlapic_vtx *vlapic_vtx;
314288c4b8d1SNeel Natu 	struct pir_desc *pir_desc;
314388c4b8d1SNeel Natu 	struct LAPIC *lapic;
314488c4b8d1SNeel Natu 	uint64_t pending, pirval;
314588c4b8d1SNeel Natu 	uint32_t ppr, vpr;
314688c4b8d1SNeel Natu 	int i;
314788c4b8d1SNeel Natu 
314888c4b8d1SNeel Natu 	/*
314988c4b8d1SNeel Natu 	 * This function is only expected to be called from the 'HLT' exit
315088c4b8d1SNeel Natu 	 * handler which does not care about the vector that is pending.
315188c4b8d1SNeel Natu 	 */
315288c4b8d1SNeel Natu 	KASSERT(vecptr == NULL, ("vmx_pending_intr: vecptr must be NULL"));
315388c4b8d1SNeel Natu 
315488c4b8d1SNeel Natu 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
3155176666c2SNeel Natu 	pir_desc = vlapic_vtx->pir_desc;
315688c4b8d1SNeel Natu 
315788c4b8d1SNeel Natu 	pending = atomic_load_acq_long(&pir_desc->pending);
315888c4b8d1SNeel Natu 	if (!pending)
315988c4b8d1SNeel Natu 		return (0);	/* common case */
316088c4b8d1SNeel Natu 
316188c4b8d1SNeel Natu 	/*
316288c4b8d1SNeel Natu 	 * If there is an interrupt pending then it will be recognized only
316388c4b8d1SNeel Natu 	 * if its priority is greater than the processor priority.
316488c4b8d1SNeel Natu 	 *
316588c4b8d1SNeel Natu 	 * Special case: if the processor priority is zero then any pending
316688c4b8d1SNeel Natu 	 * interrupt will be recognized.
316788c4b8d1SNeel Natu 	 */
316888c4b8d1SNeel Natu 	lapic = vlapic->apic_page;
316988c4b8d1SNeel Natu 	ppr = lapic->ppr & 0xf0;
317088c4b8d1SNeel Natu 	if (ppr == 0)
317188c4b8d1SNeel Natu 		return (1);
317288c4b8d1SNeel Natu 
317388c4b8d1SNeel Natu 	VCPU_CTR1(vlapic->vm, vlapic->vcpuid, "HLT with non-zero PPR %d",
317488c4b8d1SNeel Natu 	    lapic->ppr);
317588c4b8d1SNeel Natu 
317688c4b8d1SNeel Natu 	for (i = 3; i >= 0; i--) {
317788c4b8d1SNeel Natu 		pirval = pir_desc->pir[i];
317888c4b8d1SNeel Natu 		if (pirval != 0) {
317988c4b8d1SNeel Natu 			vpr = (i * 64 + flsl(pirval) - 1) & 0xf0;
318088c4b8d1SNeel Natu 			return (vpr > ppr);
318188c4b8d1SNeel Natu 		}
318288c4b8d1SNeel Natu 	}
318388c4b8d1SNeel Natu 	return (0);
318488c4b8d1SNeel Natu }
318588c4b8d1SNeel Natu 
318688c4b8d1SNeel Natu static void
318788c4b8d1SNeel Natu vmx_intr_accepted(struct vlapic *vlapic, int vector)
318888c4b8d1SNeel Natu {
318988c4b8d1SNeel Natu 
319088c4b8d1SNeel Natu 	panic("vmx_intr_accepted: not expected to be called");
319188c4b8d1SNeel Natu }
319288c4b8d1SNeel Natu 
3193176666c2SNeel Natu static void
319430b94db8SNeel Natu vmx_set_tmr(struct vlapic *vlapic, int vector, bool level)
319530b94db8SNeel Natu {
319630b94db8SNeel Natu 	struct vlapic_vtx *vlapic_vtx;
319730b94db8SNeel Natu 	struct vmx *vmx;
319830b94db8SNeel Natu 	struct vmcs *vmcs;
319930b94db8SNeel Natu 	uint64_t mask, val;
320030b94db8SNeel Natu 
320130b94db8SNeel Natu 	KASSERT(vector >= 0 && vector <= 255, ("invalid vector %d", vector));
320230b94db8SNeel Natu 	KASSERT(!vcpu_is_running(vlapic->vm, vlapic->vcpuid, NULL),
320330b94db8SNeel Natu 	    ("vmx_set_tmr: vcpu cannot be running"));
320430b94db8SNeel Natu 
320530b94db8SNeel Natu 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
320630b94db8SNeel Natu 	vmx = vlapic_vtx->vmx;
320730b94db8SNeel Natu 	vmcs = &vmx->vmcs[vlapic->vcpuid];
320830b94db8SNeel Natu 	mask = 1UL << (vector % 64);
320930b94db8SNeel Natu 
321030b94db8SNeel Natu 	VMPTRLD(vmcs);
321130b94db8SNeel Natu 	val = vmcs_read(VMCS_EOI_EXIT(vector));
321230b94db8SNeel Natu 	if (level)
321330b94db8SNeel Natu 		val |= mask;
321430b94db8SNeel Natu 	else
321530b94db8SNeel Natu 		val &= ~mask;
321630b94db8SNeel Natu 	vmcs_write(VMCS_EOI_EXIT(vector), val);
321730b94db8SNeel Natu 	VMCLEAR(vmcs);
321830b94db8SNeel Natu }
321930b94db8SNeel Natu 
322030b94db8SNeel Natu static void
3221159dd56fSNeel Natu vmx_enable_x2apic_mode(struct vlapic *vlapic)
3222159dd56fSNeel Natu {
3223159dd56fSNeel Natu 	struct vmx *vmx;
3224159dd56fSNeel Natu 	struct vmcs *vmcs;
3225159dd56fSNeel Natu 	uint32_t proc_ctls2;
3226159dd56fSNeel Natu 	int vcpuid, error;
3227159dd56fSNeel Natu 
3228159dd56fSNeel Natu 	vcpuid = vlapic->vcpuid;
3229159dd56fSNeel Natu 	vmx = ((struct vlapic_vtx *)vlapic)->vmx;
3230159dd56fSNeel Natu 	vmcs = &vmx->vmcs[vcpuid];
3231159dd56fSNeel Natu 
3232159dd56fSNeel Natu 	proc_ctls2 = vmx->cap[vcpuid].proc_ctls2;
3233159dd56fSNeel Natu 	KASSERT((proc_ctls2 & PROCBASED2_VIRTUALIZE_APIC_ACCESSES) != 0,
3234159dd56fSNeel Natu 	    ("%s: invalid proc_ctls2 %#x", __func__, proc_ctls2));
3235159dd56fSNeel Natu 
3236159dd56fSNeel Natu 	proc_ctls2 &= ~PROCBASED2_VIRTUALIZE_APIC_ACCESSES;
3237159dd56fSNeel Natu 	proc_ctls2 |= PROCBASED2_VIRTUALIZE_X2APIC_MODE;
3238159dd56fSNeel Natu 	vmx->cap[vcpuid].proc_ctls2 = proc_ctls2;
3239159dd56fSNeel Natu 
3240159dd56fSNeel Natu 	VMPTRLD(vmcs);
3241159dd56fSNeel Natu 	vmcs_write(VMCS_SEC_PROC_BASED_CTLS, proc_ctls2);
3242159dd56fSNeel Natu 	VMCLEAR(vmcs);
3243159dd56fSNeel Natu 
3244159dd56fSNeel Natu 	if (vlapic->vcpuid == 0) {
3245159dd56fSNeel Natu 		/*
3246159dd56fSNeel Natu 		 * The nested page table mappings are shared by all vcpus
3247159dd56fSNeel Natu 		 * so unmap the APIC access page just once.
3248159dd56fSNeel Natu 		 */
3249159dd56fSNeel Natu 		error = vm_unmap_mmio(vmx->vm, DEFAULT_APIC_BASE, PAGE_SIZE);
3250159dd56fSNeel Natu 		KASSERT(error == 0, ("%s: vm_unmap_mmio error %d",
3251159dd56fSNeel Natu 		    __func__, error));
3252159dd56fSNeel Natu 
3253159dd56fSNeel Natu 		/*
3254159dd56fSNeel Natu 		 * The MSR bitmap is shared by all vcpus so modify it only
3255159dd56fSNeel Natu 		 * once in the context of vcpu 0.
3256159dd56fSNeel Natu 		 */
3257159dd56fSNeel Natu 		error = vmx_allow_x2apic_msrs(vmx);
3258159dd56fSNeel Natu 		KASSERT(error == 0, ("%s: vmx_allow_x2apic_msrs error %d",
3259159dd56fSNeel Natu 		    __func__, error));
3260159dd56fSNeel Natu 	}
3261159dd56fSNeel Natu }
3262159dd56fSNeel Natu 
3263159dd56fSNeel Natu static void
3264176666c2SNeel Natu vmx_post_intr(struct vlapic *vlapic, int hostcpu)
3265176666c2SNeel Natu {
3266176666c2SNeel Natu 
3267176666c2SNeel Natu 	ipi_cpu(hostcpu, pirvec);
3268176666c2SNeel Natu }
3269176666c2SNeel Natu 
327088c4b8d1SNeel Natu /*
327188c4b8d1SNeel Natu  * Transfer the pending interrupts in the PIR descriptor to the IRR
327288c4b8d1SNeel Natu  * in the virtual APIC page.
327388c4b8d1SNeel Natu  */
327488c4b8d1SNeel Natu static void
327588c4b8d1SNeel Natu vmx_inject_pir(struct vlapic *vlapic)
327688c4b8d1SNeel Natu {
327788c4b8d1SNeel Natu 	struct vlapic_vtx *vlapic_vtx;
327888c4b8d1SNeel Natu 	struct pir_desc *pir_desc;
327988c4b8d1SNeel Natu 	struct LAPIC *lapic;
328088c4b8d1SNeel Natu 	uint64_t val, pirval;
32810e30c5c0SWarner Losh 	int rvi, pirbase = -1;
328288c4b8d1SNeel Natu 	uint16_t intr_status_old, intr_status_new;
328388c4b8d1SNeel Natu 
328488c4b8d1SNeel Natu 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
3285176666c2SNeel Natu 	pir_desc = vlapic_vtx->pir_desc;
328688c4b8d1SNeel Natu 	if (atomic_cmpset_long(&pir_desc->pending, 1, 0) == 0) {
328788c4b8d1SNeel Natu 		VCPU_CTR0(vlapic->vm, vlapic->vcpuid, "vmx_inject_pir: "
328888c4b8d1SNeel Natu 		    "no posted interrupt pending");
328988c4b8d1SNeel Natu 		return;
329088c4b8d1SNeel Natu 	}
329188c4b8d1SNeel Natu 
329288c4b8d1SNeel Natu 	pirval = 0;
3293201b1cccSPeter Grehan 	pirbase = -1;
329488c4b8d1SNeel Natu 	lapic = vlapic->apic_page;
329588c4b8d1SNeel Natu 
329688c4b8d1SNeel Natu 	val = atomic_readandclear_long(&pir_desc->pir[0]);
329788c4b8d1SNeel Natu 	if (val != 0) {
329888c4b8d1SNeel Natu 		lapic->irr0 |= val;
329988c4b8d1SNeel Natu 		lapic->irr1 |= val >> 32;
330088c4b8d1SNeel Natu 		pirbase = 0;
330188c4b8d1SNeel Natu 		pirval = val;
330288c4b8d1SNeel Natu 	}
330388c4b8d1SNeel Natu 
330488c4b8d1SNeel Natu 	val = atomic_readandclear_long(&pir_desc->pir[1]);
330588c4b8d1SNeel Natu 	if (val != 0) {
330688c4b8d1SNeel Natu 		lapic->irr2 |= val;
330788c4b8d1SNeel Natu 		lapic->irr3 |= val >> 32;
330888c4b8d1SNeel Natu 		pirbase = 64;
330988c4b8d1SNeel Natu 		pirval = val;
331088c4b8d1SNeel Natu 	}
331188c4b8d1SNeel Natu 
331288c4b8d1SNeel Natu 	val = atomic_readandclear_long(&pir_desc->pir[2]);
331388c4b8d1SNeel Natu 	if (val != 0) {
331488c4b8d1SNeel Natu 		lapic->irr4 |= val;
331588c4b8d1SNeel Natu 		lapic->irr5 |= val >> 32;
331688c4b8d1SNeel Natu 		pirbase = 128;
331788c4b8d1SNeel Natu 		pirval = val;
331888c4b8d1SNeel Natu 	}
331988c4b8d1SNeel Natu 
332088c4b8d1SNeel Natu 	val = atomic_readandclear_long(&pir_desc->pir[3]);
332188c4b8d1SNeel Natu 	if (val != 0) {
332288c4b8d1SNeel Natu 		lapic->irr6 |= val;
332388c4b8d1SNeel Natu 		lapic->irr7 |= val >> 32;
332488c4b8d1SNeel Natu 		pirbase = 192;
332588c4b8d1SNeel Natu 		pirval = val;
332688c4b8d1SNeel Natu 	}
3327201b1cccSPeter Grehan 
332888c4b8d1SNeel Natu 	VLAPIC_CTR_IRR(vlapic, "vmx_inject_pir");
332988c4b8d1SNeel Natu 
333088c4b8d1SNeel Natu 	/*
333188c4b8d1SNeel Natu 	 * Update RVI so the processor can evaluate pending virtual
333288c4b8d1SNeel Natu 	 * interrupts on VM-entry.
3333201b1cccSPeter Grehan 	 *
3334201b1cccSPeter Grehan 	 * It is possible for pirval to be 0 here, even though the
3335201b1cccSPeter Grehan 	 * pending bit has been set. The scenario is:
3336201b1cccSPeter Grehan 	 * CPU-Y is sending a posted interrupt to CPU-X, which
3337201b1cccSPeter Grehan 	 * is running a guest and processing posted interrupts in h/w.
3338201b1cccSPeter Grehan 	 * CPU-X will eventually exit and the state seen in s/w is
3339201b1cccSPeter Grehan 	 * the pending bit set, but no PIR bits set.
3340201b1cccSPeter Grehan 	 *
3341201b1cccSPeter Grehan 	 *      CPU-X                      CPU-Y
3342201b1cccSPeter Grehan 	 *   (vm running)                (host running)
3343201b1cccSPeter Grehan 	 *   rx posted interrupt
3344201b1cccSPeter Grehan 	 *   CLEAR pending bit
3345201b1cccSPeter Grehan 	 *				 SET PIR bit
3346201b1cccSPeter Grehan 	 *   READ/CLEAR PIR bits
3347201b1cccSPeter Grehan 	 *				 SET pending bit
3348201b1cccSPeter Grehan 	 *   (vm exit)
3349201b1cccSPeter Grehan 	 *   pending bit set, PIR 0
335088c4b8d1SNeel Natu 	 */
335188c4b8d1SNeel Natu 	if (pirval != 0) {
335288c4b8d1SNeel Natu 		rvi = pirbase + flsl(pirval) - 1;
335388c4b8d1SNeel Natu 		intr_status_old = vmcs_read(VMCS_GUEST_INTR_STATUS);
335488c4b8d1SNeel Natu 		intr_status_new = (intr_status_old & 0xFF00) | rvi;
335588c4b8d1SNeel Natu 		if (intr_status_new > intr_status_old) {
335688c4b8d1SNeel Natu 			vmcs_write(VMCS_GUEST_INTR_STATUS, intr_status_new);
335788c4b8d1SNeel Natu 			VCPU_CTR2(vlapic->vm, vlapic->vcpuid, "vmx_inject_pir: "
335888c4b8d1SNeel Natu 			    "guest_intr_status changed from 0x%04x to 0x%04x",
335988c4b8d1SNeel Natu 			    intr_status_old, intr_status_new);
336088c4b8d1SNeel Natu 		}
336188c4b8d1SNeel Natu 	}
336288c4b8d1SNeel Natu }
336388c4b8d1SNeel Natu 
3364de5ea6b6SNeel Natu static struct vlapic *
3365de5ea6b6SNeel Natu vmx_vlapic_init(void *arg, int vcpuid)
3366de5ea6b6SNeel Natu {
3367de5ea6b6SNeel Natu 	struct vmx *vmx;
3368de5ea6b6SNeel Natu 	struct vlapic *vlapic;
3369176666c2SNeel Natu 	struct vlapic_vtx *vlapic_vtx;
3370de5ea6b6SNeel Natu 
3371de5ea6b6SNeel Natu 	vmx = arg;
3372de5ea6b6SNeel Natu 
337388c4b8d1SNeel Natu 	vlapic = malloc(sizeof(struct vlapic_vtx), M_VLAPIC, M_WAITOK | M_ZERO);
3374de5ea6b6SNeel Natu 	vlapic->vm = vmx->vm;
3375de5ea6b6SNeel Natu 	vlapic->vcpuid = vcpuid;
3376de5ea6b6SNeel Natu 	vlapic->apic_page = (struct LAPIC *)&vmx->apic_page[vcpuid];
3377de5ea6b6SNeel Natu 
3378176666c2SNeel Natu 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
3379176666c2SNeel Natu 	vlapic_vtx->pir_desc = &vmx->pir_desc[vcpuid];
338030b94db8SNeel Natu 	vlapic_vtx->vmx = vmx;
3381176666c2SNeel Natu 
338288c4b8d1SNeel Natu 	if (virtual_interrupt_delivery) {
338388c4b8d1SNeel Natu 		vlapic->ops.set_intr_ready = vmx_set_intr_ready;
338488c4b8d1SNeel Natu 		vlapic->ops.pending_intr = vmx_pending_intr;
338588c4b8d1SNeel Natu 		vlapic->ops.intr_accepted = vmx_intr_accepted;
338630b94db8SNeel Natu 		vlapic->ops.set_tmr = vmx_set_tmr;
3387159dd56fSNeel Natu 		vlapic->ops.enable_x2apic_mode = vmx_enable_x2apic_mode;
338888c4b8d1SNeel Natu 	}
338988c4b8d1SNeel Natu 
3390176666c2SNeel Natu 	if (posted_interrupts)
3391176666c2SNeel Natu 		vlapic->ops.post_intr = vmx_post_intr;
3392176666c2SNeel Natu 
3393de5ea6b6SNeel Natu 	vlapic_init(vlapic);
3394de5ea6b6SNeel Natu 
3395de5ea6b6SNeel Natu 	return (vlapic);
3396de5ea6b6SNeel Natu }
3397de5ea6b6SNeel Natu 
3398de5ea6b6SNeel Natu static void
3399de5ea6b6SNeel Natu vmx_vlapic_cleanup(void *arg, struct vlapic *vlapic)
3400de5ea6b6SNeel Natu {
3401de5ea6b6SNeel Natu 
3402de5ea6b6SNeel Natu 	vlapic_cleanup(vlapic);
3403de5ea6b6SNeel Natu 	free(vlapic, M_VLAPIC);
3404de5ea6b6SNeel Natu }
3405de5ea6b6SNeel Natu 
3406366f6083SPeter Grehan struct vmm_ops vmm_ops_intel = {
3407366f6083SPeter Grehan 	vmx_init,
3408366f6083SPeter Grehan 	vmx_cleanup,
340963e62d39SJohn Baldwin 	vmx_restore,
3410366f6083SPeter Grehan 	vmx_vminit,
3411366f6083SPeter Grehan 	vmx_run,
3412366f6083SPeter Grehan 	vmx_vmcleanup,
3413366f6083SPeter Grehan 	vmx_getreg,
3414366f6083SPeter Grehan 	vmx_setreg,
3415366f6083SPeter Grehan 	vmx_getdesc,
3416366f6083SPeter Grehan 	vmx_setdesc,
3417366f6083SPeter Grehan 	vmx_getcap,
3418318224bbSNeel Natu 	vmx_setcap,
3419318224bbSNeel Natu 	ept_vmspace_alloc,
3420318224bbSNeel Natu 	ept_vmspace_free,
3421de5ea6b6SNeel Natu 	vmx_vlapic_init,
3422de5ea6b6SNeel Natu 	vmx_vlapic_cleanup,
3423366f6083SPeter Grehan };
3424