xref: /freebsd/sys/amd64/vmm/intel/vmx.c (revision 051f2bd19d7968c8a01d7a114c6384a4d507477e)
1366f6083SPeter Grehan /*-
2366f6083SPeter Grehan  * Copyright (c) 2011 NetApp, Inc.
3366f6083SPeter Grehan  * All rights reserved.
4366f6083SPeter Grehan  *
5366f6083SPeter Grehan  * Redistribution and use in source and binary forms, with or without
6366f6083SPeter Grehan  * modification, are permitted provided that the following conditions
7366f6083SPeter Grehan  * are met:
8366f6083SPeter Grehan  * 1. Redistributions of source code must retain the above copyright
9366f6083SPeter Grehan  *    notice, this list of conditions and the following disclaimer.
10366f6083SPeter Grehan  * 2. Redistributions in binary form must reproduce the above copyright
11366f6083SPeter Grehan  *    notice, this list of conditions and the following disclaimer in the
12366f6083SPeter Grehan  *    documentation and/or other materials provided with the distribution.
13366f6083SPeter Grehan  *
14366f6083SPeter Grehan  * THIS SOFTWARE IS PROVIDED BY NETAPP, INC ``AS IS'' AND
15366f6083SPeter Grehan  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16366f6083SPeter Grehan  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17366f6083SPeter Grehan  * ARE DISCLAIMED.  IN NO EVENT SHALL NETAPP, INC OR CONTRIBUTORS BE LIABLE
18366f6083SPeter Grehan  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19366f6083SPeter Grehan  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20366f6083SPeter Grehan  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21366f6083SPeter Grehan  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22366f6083SPeter Grehan  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23366f6083SPeter Grehan  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
24366f6083SPeter Grehan  * SUCH DAMAGE.
25366f6083SPeter Grehan  *
26366f6083SPeter Grehan  * $FreeBSD$
27366f6083SPeter Grehan  */
28366f6083SPeter Grehan 
29366f6083SPeter Grehan #include <sys/cdefs.h>
30366f6083SPeter Grehan __FBSDID("$FreeBSD$");
31366f6083SPeter Grehan 
32366f6083SPeter Grehan #include <sys/param.h>
33366f6083SPeter Grehan #include <sys/systm.h>
34366f6083SPeter Grehan #include <sys/smp.h>
35366f6083SPeter Grehan #include <sys/kernel.h>
36366f6083SPeter Grehan #include <sys/malloc.h>
37366f6083SPeter Grehan #include <sys/pcpu.h>
38366f6083SPeter Grehan #include <sys/proc.h>
393565b59eSNeel Natu #include <sys/sysctl.h>
40366f6083SPeter Grehan 
41366f6083SPeter Grehan #include <vm/vm.h>
42366f6083SPeter Grehan #include <vm/pmap.h>
43366f6083SPeter Grehan 
44366f6083SPeter Grehan #include <machine/psl.h>
45366f6083SPeter Grehan #include <machine/cpufunc.h>
468b287612SJohn Baldwin #include <machine/md_var.h>
47366f6083SPeter Grehan #include <machine/segments.h>
48176666c2SNeel Natu #include <machine/smp.h>
49608f97c3SPeter Grehan #include <machine/specialreg.h>
50366f6083SPeter Grehan #include <machine/vmparam.h>
51366f6083SPeter Grehan 
52366f6083SPeter Grehan #include <machine/vmm.h>
53dc506506SNeel Natu #include <machine/vmm_dev.h>
54e813a873SNeel Natu #include <machine/vmm_instruction_emul.h>
55b01c2033SNeel Natu #include "vmm_host.h"
56762fd208STycho Nightingale #include "vmm_ioport.h"
57176666c2SNeel Natu #include "vmm_ipi.h"
58366f6083SPeter Grehan #include "vmm_msr.h"
59366f6083SPeter Grehan #include "vmm_ktr.h"
60366f6083SPeter Grehan #include "vmm_stat.h"
610775fbb4STycho Nightingale #include "vatpic.h"
62de5ea6b6SNeel Natu #include "vlapic.h"
63de5ea6b6SNeel Natu #include "vlapic_priv.h"
64366f6083SPeter Grehan 
65366f6083SPeter Grehan #include "vmx_msr.h"
66366f6083SPeter Grehan #include "ept.h"
67366f6083SPeter Grehan #include "vmx_cpufunc.h"
68366f6083SPeter Grehan #include "vmx.h"
69366f6083SPeter Grehan #include "x86.h"
70366f6083SPeter Grehan #include "vmx_controls.h"
71366f6083SPeter Grehan 
72366f6083SPeter Grehan #define	PINBASED_CTLS_ONE_SETTING					\
73366f6083SPeter Grehan 	(PINBASED_EXTINT_EXITING	|				\
74366f6083SPeter Grehan 	 PINBASED_NMI_EXITING		|				\
75366f6083SPeter Grehan 	 PINBASED_VIRTUAL_NMI)
76366f6083SPeter Grehan #define	PINBASED_CTLS_ZERO_SETTING	0
77366f6083SPeter Grehan 
78366f6083SPeter Grehan #define PROCBASED_CTLS_WINDOW_SETTING					\
79366f6083SPeter Grehan 	(PROCBASED_INT_WINDOW_EXITING	|				\
80366f6083SPeter Grehan 	 PROCBASED_NMI_WINDOW_EXITING)
81366f6083SPeter Grehan 
82366f6083SPeter Grehan #define	PROCBASED_CTLS_ONE_SETTING 					\
83366f6083SPeter Grehan 	(PROCBASED_SECONDARY_CONTROLS	|				\
84366f6083SPeter Grehan 	 PROCBASED_IO_EXITING		|				\
85366f6083SPeter Grehan 	 PROCBASED_MSR_BITMAPS		|				\
86594db002STycho Nightingale 	 PROCBASED_CTLS_WINDOW_SETTING	|				\
87594db002STycho Nightingale 	 PROCBASED_CR8_LOAD_EXITING	|				\
88594db002STycho Nightingale 	 PROCBASED_CR8_STORE_EXITING)
89366f6083SPeter Grehan #define	PROCBASED_CTLS_ZERO_SETTING	\
90366f6083SPeter Grehan 	(PROCBASED_CR3_LOAD_EXITING |	\
91366f6083SPeter Grehan 	PROCBASED_CR3_STORE_EXITING |	\
92366f6083SPeter Grehan 	PROCBASED_IO_BITMAPS)
93366f6083SPeter Grehan 
94366f6083SPeter Grehan #define	PROCBASED_CTLS2_ONE_SETTING	PROCBASED2_ENABLE_EPT
95366f6083SPeter Grehan #define	PROCBASED_CTLS2_ZERO_SETTING	0
96366f6083SPeter Grehan 
97608f97c3SPeter Grehan #define VM_EXIT_CTLS_ONE_SETTING_NO_PAT					\
98366f6083SPeter Grehan 	(VM_EXIT_HOST_LMA			|			\
99366f6083SPeter Grehan 	VM_EXIT_SAVE_EFER			|			\
100366f6083SPeter Grehan 	VM_EXIT_LOAD_EFER)
101608f97c3SPeter Grehan 
102608f97c3SPeter Grehan #define	VM_EXIT_CTLS_ONE_SETTING					\
103608f97c3SPeter Grehan 	(VM_EXIT_CTLS_ONE_SETTING_NO_PAT       	|			\
104f7d47425SNeel Natu 	VM_EXIT_ACKNOWLEDGE_INTERRUPT		|			\
105608f97c3SPeter Grehan 	VM_EXIT_SAVE_PAT			|			\
106608f97c3SPeter Grehan 	VM_EXIT_LOAD_PAT)
107366f6083SPeter Grehan #define	VM_EXIT_CTLS_ZERO_SETTING	VM_EXIT_SAVE_DEBUG_CONTROLS
108366f6083SPeter Grehan 
109608f97c3SPeter Grehan #define	VM_ENTRY_CTLS_ONE_SETTING_NO_PAT	VM_ENTRY_LOAD_EFER
110608f97c3SPeter Grehan 
111366f6083SPeter Grehan #define	VM_ENTRY_CTLS_ONE_SETTING					\
112608f97c3SPeter Grehan 	(VM_ENTRY_CTLS_ONE_SETTING_NO_PAT     	|			\
113608f97c3SPeter Grehan 	VM_ENTRY_LOAD_PAT)
114366f6083SPeter Grehan #define	VM_ENTRY_CTLS_ZERO_SETTING					\
115366f6083SPeter Grehan 	(VM_ENTRY_LOAD_DEBUG_CONTROLS		|			\
116366f6083SPeter Grehan 	VM_ENTRY_INTO_SMM			|			\
117366f6083SPeter Grehan 	VM_ENTRY_DEACTIVATE_DUAL_MONITOR)
118366f6083SPeter Grehan 
119366f6083SPeter Grehan #define	guest_msr_rw(vmx, msr) \
120366f6083SPeter Grehan 	msr_bitmap_change_access((vmx)->msr_bitmap, (msr), MSR_BITMAP_ACCESS_RW)
121366f6083SPeter Grehan 
122159dd56fSNeel Natu #define	guest_msr_ro(vmx, msr) \
123159dd56fSNeel Natu     msr_bitmap_change_access((vmx)->msr_bitmap, (msr), MSR_BITMAP_ACCESS_READ)
124159dd56fSNeel Natu 
125366f6083SPeter Grehan #define	HANDLED		1
126366f6083SPeter Grehan #define	UNHANDLED	0
127366f6083SPeter Grehan 
128de5ea6b6SNeel Natu static MALLOC_DEFINE(M_VMX, "vmx", "vmx");
129de5ea6b6SNeel Natu static MALLOC_DEFINE(M_VLAPIC, "vlapic", "vlapic");
130366f6083SPeter Grehan 
1313565b59eSNeel Natu SYSCTL_DECL(_hw_vmm);
1323565b59eSNeel Natu SYSCTL_NODE(_hw_vmm, OID_AUTO, vmx, CTLFLAG_RW, NULL, NULL);
1333565b59eSNeel Natu 
134b3996dd4SJohn Baldwin int vmxon_enabled[MAXCPU];
135366f6083SPeter Grehan static char vmxon_region[MAXCPU][PAGE_SIZE] __aligned(PAGE_SIZE);
136366f6083SPeter Grehan 
137366f6083SPeter Grehan static uint32_t pinbased_ctls, procbased_ctls, procbased_ctls2;
138366f6083SPeter Grehan static uint32_t exit_ctls, entry_ctls;
139366f6083SPeter Grehan 
140366f6083SPeter Grehan static uint64_t cr0_ones_mask, cr0_zeros_mask;
1413565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr0_ones_mask, CTLFLAG_RD,
1423565b59eSNeel Natu 	     &cr0_ones_mask, 0, NULL);
1433565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr0_zeros_mask, CTLFLAG_RD,
1443565b59eSNeel Natu 	     &cr0_zeros_mask, 0, NULL);
1453565b59eSNeel Natu 
146366f6083SPeter Grehan static uint64_t cr4_ones_mask, cr4_zeros_mask;
1473565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr4_ones_mask, CTLFLAG_RD,
1483565b59eSNeel Natu 	     &cr4_ones_mask, 0, NULL);
1493565b59eSNeel Natu SYSCTL_ULONG(_hw_vmm_vmx, OID_AUTO, cr4_zeros_mask, CTLFLAG_RD,
1503565b59eSNeel Natu 	     &cr4_zeros_mask, 0, NULL);
151366f6083SPeter Grehan 
152608f97c3SPeter Grehan static int vmx_no_patmsr;
153608f97c3SPeter Grehan 
1543565b59eSNeel Natu static int vmx_initialized;
1553565b59eSNeel Natu SYSCTL_INT(_hw_vmm_vmx, OID_AUTO, initialized, CTLFLAG_RD,
1563565b59eSNeel Natu 	   &vmx_initialized, 0, "Intel VMX initialized");
1573565b59eSNeel Natu 
158366f6083SPeter Grehan /*
159366f6083SPeter Grehan  * Optional capabilities
160366f6083SPeter Grehan  */
161366f6083SPeter Grehan static int cap_halt_exit;
162366f6083SPeter Grehan static int cap_pause_exit;
163366f6083SPeter Grehan static int cap_unrestricted_guest;
164366f6083SPeter Grehan static int cap_monitor_trap;
16549cc03daSNeel Natu static int cap_invpcid;
166366f6083SPeter Grehan 
16788c4b8d1SNeel Natu static int virtual_interrupt_delivery;
16888c4b8d1SNeel Natu SYSCTL_INT(_hw_vmm_vmx, OID_AUTO, virtual_interrupt_delivery, CTLFLAG_RD,
16988c4b8d1SNeel Natu     &virtual_interrupt_delivery, 0, "APICv virtual interrupt delivery support");
17088c4b8d1SNeel Natu 
171176666c2SNeel Natu static int posted_interrupts;
172176666c2SNeel Natu SYSCTL_INT(_hw_vmm_vmx, OID_AUTO, posted_interrupts, CTLFLAG_RD,
173176666c2SNeel Natu     &posted_interrupts, 0, "APICv posted interrupt support");
174176666c2SNeel Natu 
175176666c2SNeel Natu static int pirvec;
176176666c2SNeel Natu SYSCTL_INT(_hw_vmm_vmx, OID_AUTO, posted_interrupt_vector, CTLFLAG_RD,
177176666c2SNeel Natu     &pirvec, 0, "APICv posted interrupt vector");
178176666c2SNeel Natu 
17945e51299SNeel Natu static struct unrhdr *vpid_unr;
18045e51299SNeel Natu static u_int vpid_alloc_failed;
18145e51299SNeel Natu SYSCTL_UINT(_hw_vmm_vmx, OID_AUTO, vpid_alloc_failed, CTLFLAG_RD,
18245e51299SNeel Natu 	    &vpid_alloc_failed, 0, NULL);
18345e51299SNeel Natu 
18488c4b8d1SNeel Natu /*
18588c4b8d1SNeel Natu  * Use the last page below 4GB as the APIC access address. This address is
18688c4b8d1SNeel Natu  * occupied by the boot firmware so it is guaranteed that it will not conflict
18788c4b8d1SNeel Natu  * with a page in system memory.
18888c4b8d1SNeel Natu  */
18988c4b8d1SNeel Natu #define	APIC_ACCESS_ADDRESS	0xFFFFF000
19088c4b8d1SNeel Natu 
191d17b5104SNeel Natu static int vmx_getdesc(void *arg, int vcpu, int reg, struct seg_desc *desc);
192d17b5104SNeel Natu static int vmx_getreg(void *arg, int vcpu, int reg, uint64_t *retval);
19388c4b8d1SNeel Natu static void vmx_inject_pir(struct vlapic *vlapic);
19488c4b8d1SNeel Natu 
195366f6083SPeter Grehan #ifdef KTR
196366f6083SPeter Grehan static const char *
197366f6083SPeter Grehan exit_reason_to_str(int reason)
198366f6083SPeter Grehan {
199366f6083SPeter Grehan 	static char reasonbuf[32];
200366f6083SPeter Grehan 
201366f6083SPeter Grehan 	switch (reason) {
202366f6083SPeter Grehan 	case EXIT_REASON_EXCEPTION:
203366f6083SPeter Grehan 		return "exception";
204366f6083SPeter Grehan 	case EXIT_REASON_EXT_INTR:
205366f6083SPeter Grehan 		return "extint";
206366f6083SPeter Grehan 	case EXIT_REASON_TRIPLE_FAULT:
207366f6083SPeter Grehan 		return "triplefault";
208366f6083SPeter Grehan 	case EXIT_REASON_INIT:
209366f6083SPeter Grehan 		return "init";
210366f6083SPeter Grehan 	case EXIT_REASON_SIPI:
211366f6083SPeter Grehan 		return "sipi";
212366f6083SPeter Grehan 	case EXIT_REASON_IO_SMI:
213366f6083SPeter Grehan 		return "iosmi";
214366f6083SPeter Grehan 	case EXIT_REASON_SMI:
215366f6083SPeter Grehan 		return "smi";
216366f6083SPeter Grehan 	case EXIT_REASON_INTR_WINDOW:
217366f6083SPeter Grehan 		return "intrwindow";
218366f6083SPeter Grehan 	case EXIT_REASON_NMI_WINDOW:
219366f6083SPeter Grehan 		return "nmiwindow";
220366f6083SPeter Grehan 	case EXIT_REASON_TASK_SWITCH:
221366f6083SPeter Grehan 		return "taskswitch";
222366f6083SPeter Grehan 	case EXIT_REASON_CPUID:
223366f6083SPeter Grehan 		return "cpuid";
224366f6083SPeter Grehan 	case EXIT_REASON_GETSEC:
225366f6083SPeter Grehan 		return "getsec";
226366f6083SPeter Grehan 	case EXIT_REASON_HLT:
227366f6083SPeter Grehan 		return "hlt";
228366f6083SPeter Grehan 	case EXIT_REASON_INVD:
229366f6083SPeter Grehan 		return "invd";
230366f6083SPeter Grehan 	case EXIT_REASON_INVLPG:
231366f6083SPeter Grehan 		return "invlpg";
232366f6083SPeter Grehan 	case EXIT_REASON_RDPMC:
233366f6083SPeter Grehan 		return "rdpmc";
234366f6083SPeter Grehan 	case EXIT_REASON_RDTSC:
235366f6083SPeter Grehan 		return "rdtsc";
236366f6083SPeter Grehan 	case EXIT_REASON_RSM:
237366f6083SPeter Grehan 		return "rsm";
238366f6083SPeter Grehan 	case EXIT_REASON_VMCALL:
239366f6083SPeter Grehan 		return "vmcall";
240366f6083SPeter Grehan 	case EXIT_REASON_VMCLEAR:
241366f6083SPeter Grehan 		return "vmclear";
242366f6083SPeter Grehan 	case EXIT_REASON_VMLAUNCH:
243366f6083SPeter Grehan 		return "vmlaunch";
244366f6083SPeter Grehan 	case EXIT_REASON_VMPTRLD:
245366f6083SPeter Grehan 		return "vmptrld";
246366f6083SPeter Grehan 	case EXIT_REASON_VMPTRST:
247366f6083SPeter Grehan 		return "vmptrst";
248366f6083SPeter Grehan 	case EXIT_REASON_VMREAD:
249366f6083SPeter Grehan 		return "vmread";
250366f6083SPeter Grehan 	case EXIT_REASON_VMRESUME:
251366f6083SPeter Grehan 		return "vmresume";
252366f6083SPeter Grehan 	case EXIT_REASON_VMWRITE:
253366f6083SPeter Grehan 		return "vmwrite";
254366f6083SPeter Grehan 	case EXIT_REASON_VMXOFF:
255366f6083SPeter Grehan 		return "vmxoff";
256366f6083SPeter Grehan 	case EXIT_REASON_VMXON:
257366f6083SPeter Grehan 		return "vmxon";
258366f6083SPeter Grehan 	case EXIT_REASON_CR_ACCESS:
259366f6083SPeter Grehan 		return "craccess";
260366f6083SPeter Grehan 	case EXIT_REASON_DR_ACCESS:
261366f6083SPeter Grehan 		return "draccess";
262366f6083SPeter Grehan 	case EXIT_REASON_INOUT:
263366f6083SPeter Grehan 		return "inout";
264366f6083SPeter Grehan 	case EXIT_REASON_RDMSR:
265366f6083SPeter Grehan 		return "rdmsr";
266366f6083SPeter Grehan 	case EXIT_REASON_WRMSR:
267366f6083SPeter Grehan 		return "wrmsr";
268366f6083SPeter Grehan 	case EXIT_REASON_INVAL_VMCS:
269366f6083SPeter Grehan 		return "invalvmcs";
270366f6083SPeter Grehan 	case EXIT_REASON_INVAL_MSR:
271366f6083SPeter Grehan 		return "invalmsr";
272366f6083SPeter Grehan 	case EXIT_REASON_MWAIT:
273366f6083SPeter Grehan 		return "mwait";
274366f6083SPeter Grehan 	case EXIT_REASON_MTF:
275366f6083SPeter Grehan 		return "mtf";
276366f6083SPeter Grehan 	case EXIT_REASON_MONITOR:
277366f6083SPeter Grehan 		return "monitor";
278366f6083SPeter Grehan 	case EXIT_REASON_PAUSE:
279366f6083SPeter Grehan 		return "pause";
280366f6083SPeter Grehan 	case EXIT_REASON_MCE:
281366f6083SPeter Grehan 		return "mce";
282366f6083SPeter Grehan 	case EXIT_REASON_TPR:
283366f6083SPeter Grehan 		return "tpr";
28488c4b8d1SNeel Natu 	case EXIT_REASON_APIC_ACCESS:
28588c4b8d1SNeel Natu 		return "apic-access";
286366f6083SPeter Grehan 	case EXIT_REASON_GDTR_IDTR:
287366f6083SPeter Grehan 		return "gdtridtr";
288366f6083SPeter Grehan 	case EXIT_REASON_LDTR_TR:
289366f6083SPeter Grehan 		return "ldtrtr";
290366f6083SPeter Grehan 	case EXIT_REASON_EPT_FAULT:
291366f6083SPeter Grehan 		return "eptfault";
292366f6083SPeter Grehan 	case EXIT_REASON_EPT_MISCONFIG:
293366f6083SPeter Grehan 		return "eptmisconfig";
294366f6083SPeter Grehan 	case EXIT_REASON_INVEPT:
295366f6083SPeter Grehan 		return "invept";
296366f6083SPeter Grehan 	case EXIT_REASON_RDTSCP:
297366f6083SPeter Grehan 		return "rdtscp";
298366f6083SPeter Grehan 	case EXIT_REASON_VMX_PREEMPT:
299366f6083SPeter Grehan 		return "vmxpreempt";
300366f6083SPeter Grehan 	case EXIT_REASON_INVVPID:
301366f6083SPeter Grehan 		return "invvpid";
302366f6083SPeter Grehan 	case EXIT_REASON_WBINVD:
303366f6083SPeter Grehan 		return "wbinvd";
304366f6083SPeter Grehan 	case EXIT_REASON_XSETBV:
305366f6083SPeter Grehan 		return "xsetbv";
30688c4b8d1SNeel Natu 	case EXIT_REASON_APIC_WRITE:
30788c4b8d1SNeel Natu 		return "apic-write";
308366f6083SPeter Grehan 	default:
309366f6083SPeter Grehan 		snprintf(reasonbuf, sizeof(reasonbuf), "%d", reason);
310366f6083SPeter Grehan 		return (reasonbuf);
311366f6083SPeter Grehan 	}
312366f6083SPeter Grehan }
313366f6083SPeter Grehan #endif	/* KTR */
314366f6083SPeter Grehan 
315159dd56fSNeel Natu static int
316159dd56fSNeel Natu vmx_allow_x2apic_msrs(struct vmx *vmx)
317159dd56fSNeel Natu {
318159dd56fSNeel Natu 	int i, error;
319159dd56fSNeel Natu 
320159dd56fSNeel Natu 	error = 0;
321159dd56fSNeel Natu 
322159dd56fSNeel Natu 	/*
323159dd56fSNeel Natu 	 * Allow readonly access to the following x2APIC MSRs from the guest.
324159dd56fSNeel Natu 	 */
325159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_ID);
326159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_VERSION);
327159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LDR);
328159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_SVR);
329159dd56fSNeel Natu 
330159dd56fSNeel Natu 	for (i = 0; i < 8; i++)
331159dd56fSNeel Natu 		error += guest_msr_ro(vmx, MSR_APIC_ISR0 + i);
332159dd56fSNeel Natu 
333159dd56fSNeel Natu 	for (i = 0; i < 8; i++)
334159dd56fSNeel Natu 		error += guest_msr_ro(vmx, MSR_APIC_TMR0 + i);
335159dd56fSNeel Natu 
336159dd56fSNeel Natu 	for (i = 0; i < 8; i++)
337159dd56fSNeel Natu 		error += guest_msr_ro(vmx, MSR_APIC_IRR0 + i);
338159dd56fSNeel Natu 
339159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_ESR);
340159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_TIMER);
341159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_THERMAL);
342159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_PCINT);
343159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_LINT0);
344159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_LINT1);
345159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_LVT_ERROR);
346159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_ICR_TIMER);
347159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_DCR_TIMER);
348159dd56fSNeel Natu 	error += guest_msr_ro(vmx, MSR_APIC_ICR);
349159dd56fSNeel Natu 
350159dd56fSNeel Natu 	/*
351159dd56fSNeel Natu 	 * Allow TPR, EOI and SELF_IPI MSRs to be read and written by the guest.
352159dd56fSNeel Natu 	 *
353159dd56fSNeel Natu 	 * These registers get special treatment described in the section
354159dd56fSNeel Natu 	 * "Virtualizing MSR-Based APIC Accesses".
355159dd56fSNeel Natu 	 */
356159dd56fSNeel Natu 	error += guest_msr_rw(vmx, MSR_APIC_TPR);
357159dd56fSNeel Natu 	error += guest_msr_rw(vmx, MSR_APIC_EOI);
358159dd56fSNeel Natu 	error += guest_msr_rw(vmx, MSR_APIC_SELF_IPI);
359159dd56fSNeel Natu 
360159dd56fSNeel Natu 	return (error);
361159dd56fSNeel Natu }
362159dd56fSNeel Natu 
363366f6083SPeter Grehan u_long
364366f6083SPeter Grehan vmx_fix_cr0(u_long cr0)
365366f6083SPeter Grehan {
366366f6083SPeter Grehan 
367366f6083SPeter Grehan 	return ((cr0 | cr0_ones_mask) & ~cr0_zeros_mask);
368366f6083SPeter Grehan }
369366f6083SPeter Grehan 
370366f6083SPeter Grehan u_long
371366f6083SPeter Grehan vmx_fix_cr4(u_long cr4)
372366f6083SPeter Grehan {
373366f6083SPeter Grehan 
374366f6083SPeter Grehan 	return ((cr4 | cr4_ones_mask) & ~cr4_zeros_mask);
375366f6083SPeter Grehan }
376366f6083SPeter Grehan 
377366f6083SPeter Grehan static void
37845e51299SNeel Natu vpid_free(int vpid)
37945e51299SNeel Natu {
38045e51299SNeel Natu 	if (vpid < 0 || vpid > 0xffff)
38145e51299SNeel Natu 		panic("vpid_free: invalid vpid %d", vpid);
38245e51299SNeel Natu 
38345e51299SNeel Natu 	/*
38445e51299SNeel Natu 	 * VPIDs [0,VM_MAXCPU] are special and are not allocated from
38545e51299SNeel Natu 	 * the unit number allocator.
38645e51299SNeel Natu 	 */
38745e51299SNeel Natu 
38845e51299SNeel Natu 	if (vpid > VM_MAXCPU)
38945e51299SNeel Natu 		free_unr(vpid_unr, vpid);
39045e51299SNeel Natu }
39145e51299SNeel Natu 
39245e51299SNeel Natu static void
39345e51299SNeel Natu vpid_alloc(uint16_t *vpid, int num)
39445e51299SNeel Natu {
39545e51299SNeel Natu 	int i, x;
39645e51299SNeel Natu 
39745e51299SNeel Natu 	if (num <= 0 || num > VM_MAXCPU)
39845e51299SNeel Natu 		panic("invalid number of vpids requested: %d", num);
39945e51299SNeel Natu 
40045e51299SNeel Natu 	/*
40145e51299SNeel Natu 	 * If the "enable vpid" execution control is not enabled then the
40245e51299SNeel Natu 	 * VPID is required to be 0 for all vcpus.
40345e51299SNeel Natu 	 */
40445e51299SNeel Natu 	if ((procbased_ctls2 & PROCBASED2_ENABLE_VPID) == 0) {
40545e51299SNeel Natu 		for (i = 0; i < num; i++)
40645e51299SNeel Natu 			vpid[i] = 0;
40745e51299SNeel Natu 		return;
40845e51299SNeel Natu 	}
40945e51299SNeel Natu 
41045e51299SNeel Natu 	/*
41145e51299SNeel Natu 	 * Allocate a unique VPID for each vcpu from the unit number allocator.
41245e51299SNeel Natu 	 */
41345e51299SNeel Natu 	for (i = 0; i < num; i++) {
41445e51299SNeel Natu 		x = alloc_unr(vpid_unr);
41545e51299SNeel Natu 		if (x == -1)
41645e51299SNeel Natu 			break;
41745e51299SNeel Natu 		else
41845e51299SNeel Natu 			vpid[i] = x;
41945e51299SNeel Natu 	}
42045e51299SNeel Natu 
42145e51299SNeel Natu 	if (i < num) {
42245e51299SNeel Natu 		atomic_add_int(&vpid_alloc_failed, 1);
42345e51299SNeel Natu 
42445e51299SNeel Natu 		/*
42545e51299SNeel Natu 		 * If the unit number allocator does not have enough unique
42645e51299SNeel Natu 		 * VPIDs then we need to allocate from the [1,VM_MAXCPU] range.
42745e51299SNeel Natu 		 *
42845e51299SNeel Natu 		 * These VPIDs are not be unique across VMs but this does not
42945e51299SNeel Natu 		 * affect correctness because the combined mappings are also
43045e51299SNeel Natu 		 * tagged with the EP4TA which is unique for each VM.
43145e51299SNeel Natu 		 *
43245e51299SNeel Natu 		 * It is still sub-optimal because the invvpid will invalidate
43345e51299SNeel Natu 		 * combined mappings for a particular VPID across all EP4TAs.
43445e51299SNeel Natu 		 */
43545e51299SNeel Natu 		while (i-- > 0)
43645e51299SNeel Natu 			vpid_free(vpid[i]);
43745e51299SNeel Natu 
43845e51299SNeel Natu 		for (i = 0; i < num; i++)
43945e51299SNeel Natu 			vpid[i] = i + 1;
44045e51299SNeel Natu 	}
44145e51299SNeel Natu }
44245e51299SNeel Natu 
44345e51299SNeel Natu static void
44445e51299SNeel Natu vpid_init(void)
44545e51299SNeel Natu {
44645e51299SNeel Natu 	/*
44745e51299SNeel Natu 	 * VPID 0 is required when the "enable VPID" execution control is
44845e51299SNeel Natu 	 * disabled.
44945e51299SNeel Natu 	 *
45045e51299SNeel Natu 	 * VPIDs [1,VM_MAXCPU] are used as the "overflow namespace" when the
45145e51299SNeel Natu 	 * unit number allocator does not have sufficient unique VPIDs to
45245e51299SNeel Natu 	 * satisfy the allocation.
45345e51299SNeel Natu 	 *
45445e51299SNeel Natu 	 * The remaining VPIDs are managed by the unit number allocator.
45545e51299SNeel Natu 	 */
45645e51299SNeel Natu 	vpid_unr = new_unrhdr(VM_MAXCPU + 1, 0xffff, NULL);
45745e51299SNeel Natu }
45845e51299SNeel Natu 
45945e51299SNeel Natu static void
460366f6083SPeter Grehan msr_save_area_init(struct msr_entry *g_area, int *g_count)
461366f6083SPeter Grehan {
462366f6083SPeter Grehan 	int cnt;
463366f6083SPeter Grehan 
464366f6083SPeter Grehan 	static struct msr_entry guest_msrs[] = {
465366f6083SPeter Grehan 		{ MSR_KGSBASE, 0, 0 },
466366f6083SPeter Grehan 	};
467366f6083SPeter Grehan 
468366f6083SPeter Grehan 	cnt = sizeof(guest_msrs) / sizeof(guest_msrs[0]);
469366f6083SPeter Grehan 	if (cnt > GUEST_MSR_MAX_ENTRIES)
470366f6083SPeter Grehan 		panic("guest msr save area overrun");
471366f6083SPeter Grehan 	bcopy(guest_msrs, g_area, sizeof(guest_msrs));
472366f6083SPeter Grehan 	*g_count = cnt;
473366f6083SPeter Grehan }
474366f6083SPeter Grehan 
475366f6083SPeter Grehan static void
476366f6083SPeter Grehan vmx_disable(void *arg __unused)
477366f6083SPeter Grehan {
478366f6083SPeter Grehan 	struct invvpid_desc invvpid_desc = { 0 };
479366f6083SPeter Grehan 	struct invept_desc invept_desc = { 0 };
480366f6083SPeter Grehan 
481366f6083SPeter Grehan 	if (vmxon_enabled[curcpu]) {
482366f6083SPeter Grehan 		/*
483366f6083SPeter Grehan 		 * See sections 25.3.3.3 and 25.3.3.4 in Intel Vol 3b.
484366f6083SPeter Grehan 		 *
485366f6083SPeter Grehan 		 * VMXON or VMXOFF are not required to invalidate any TLB
486366f6083SPeter Grehan 		 * caching structures. This prevents potential retention of
487366f6083SPeter Grehan 		 * cached information in the TLB between distinct VMX episodes.
488366f6083SPeter Grehan 		 */
489366f6083SPeter Grehan 		invvpid(INVVPID_TYPE_ALL_CONTEXTS, invvpid_desc);
490366f6083SPeter Grehan 		invept(INVEPT_TYPE_ALL_CONTEXTS, invept_desc);
491366f6083SPeter Grehan 		vmxoff();
492366f6083SPeter Grehan 	}
493366f6083SPeter Grehan 	load_cr4(rcr4() & ~CR4_VMXE);
494366f6083SPeter Grehan }
495366f6083SPeter Grehan 
496366f6083SPeter Grehan static int
497366f6083SPeter Grehan vmx_cleanup(void)
498366f6083SPeter Grehan {
499366f6083SPeter Grehan 
500176666c2SNeel Natu 	if (pirvec != 0)
501176666c2SNeel Natu 		vmm_ipi_free(pirvec);
502176666c2SNeel Natu 
50345e51299SNeel Natu 	if (vpid_unr != NULL) {
50445e51299SNeel Natu 		delete_unrhdr(vpid_unr);
50545e51299SNeel Natu 		vpid_unr = NULL;
50645e51299SNeel Natu 	}
50745e51299SNeel Natu 
508366f6083SPeter Grehan 	smp_rendezvous(NULL, vmx_disable, NULL, NULL);
509366f6083SPeter Grehan 
510366f6083SPeter Grehan 	return (0);
511366f6083SPeter Grehan }
512366f6083SPeter Grehan 
513366f6083SPeter Grehan static void
514366f6083SPeter Grehan vmx_enable(void *arg __unused)
515366f6083SPeter Grehan {
516366f6083SPeter Grehan 	int error;
51711669a68STycho Nightingale 	uint64_t feature_control;
51811669a68STycho Nightingale 
51911669a68STycho Nightingale 	feature_control = rdmsr(MSR_IA32_FEATURE_CONTROL);
52011669a68STycho Nightingale 	if ((feature_control & IA32_FEATURE_CONTROL_LOCK) == 0 ||
52111669a68STycho Nightingale 	    (feature_control & IA32_FEATURE_CONTROL_VMX_EN) == 0) {
52211669a68STycho Nightingale 		wrmsr(MSR_IA32_FEATURE_CONTROL,
52311669a68STycho Nightingale 		    feature_control | IA32_FEATURE_CONTROL_VMX_EN |
52411669a68STycho Nightingale 		    IA32_FEATURE_CONTROL_LOCK);
52511669a68STycho Nightingale 	}
526366f6083SPeter Grehan 
527366f6083SPeter Grehan 	load_cr4(rcr4() | CR4_VMXE);
528366f6083SPeter Grehan 
529366f6083SPeter Grehan 	*(uint32_t *)vmxon_region[curcpu] = vmx_revision();
530366f6083SPeter Grehan 	error = vmxon(vmxon_region[curcpu]);
531366f6083SPeter Grehan 	if (error == 0)
532366f6083SPeter Grehan 		vmxon_enabled[curcpu] = 1;
533366f6083SPeter Grehan }
534366f6083SPeter Grehan 
53563e62d39SJohn Baldwin static void
53663e62d39SJohn Baldwin vmx_restore(void)
53763e62d39SJohn Baldwin {
53863e62d39SJohn Baldwin 
53963e62d39SJohn Baldwin 	if (vmxon_enabled[curcpu])
54063e62d39SJohn Baldwin 		vmxon(vmxon_region[curcpu]);
54163e62d39SJohn Baldwin }
54263e62d39SJohn Baldwin 
543366f6083SPeter Grehan static int
544add611fdSNeel Natu vmx_init(int ipinum)
545366f6083SPeter Grehan {
54688c4b8d1SNeel Natu 	int error, use_tpr_shadow;
547d17b5104SNeel Natu 	uint64_t basic, fixed0, fixed1, feature_control;
54888c4b8d1SNeel Natu 	uint32_t tmp, procbased2_vid_bits;
549366f6083SPeter Grehan 
550366f6083SPeter Grehan 	/* CPUID.1:ECX[bit 5] must be 1 for processor to support VMX */
5518b287612SJohn Baldwin 	if (!(cpu_feature2 & CPUID2_VMX)) {
552366f6083SPeter Grehan 		printf("vmx_init: processor does not support VMX operation\n");
553366f6083SPeter Grehan 		return (ENXIO);
554366f6083SPeter Grehan 	}
555366f6083SPeter Grehan 
5564bff7fadSNeel Natu 	/*
5574bff7fadSNeel Natu 	 * Verify that MSR_IA32_FEATURE_CONTROL lock and VMXON enable bits
5584bff7fadSNeel Natu 	 * are set (bits 0 and 2 respectively).
5594bff7fadSNeel Natu 	 */
5604bff7fadSNeel Natu 	feature_control = rdmsr(MSR_IA32_FEATURE_CONTROL);
56111669a68STycho Nightingale 	if ((feature_control & IA32_FEATURE_CONTROL_LOCK) == 1 &&
562150369abSNeel Natu 	    (feature_control & IA32_FEATURE_CONTROL_VMX_EN) == 0) {
5634bff7fadSNeel Natu 		printf("vmx_init: VMX operation disabled by BIOS\n");
5644bff7fadSNeel Natu 		return (ENXIO);
5654bff7fadSNeel Natu 	}
5664bff7fadSNeel Natu 
567d17b5104SNeel Natu 	/*
568d17b5104SNeel Natu 	 * Verify capabilities MSR_VMX_BASIC:
569d17b5104SNeel Natu 	 * - bit 54 indicates support for INS/OUTS decoding
570d17b5104SNeel Natu 	 */
571d17b5104SNeel Natu 	basic = rdmsr(MSR_VMX_BASIC);
572d17b5104SNeel Natu 	if ((basic & (1UL << 54)) == 0) {
573d17b5104SNeel Natu 		printf("vmx_init: processor does not support desired basic "
574d17b5104SNeel Natu 		    "capabilities\n");
575d17b5104SNeel Natu 		return (EINVAL);
576d17b5104SNeel Natu 	}
577d17b5104SNeel Natu 
578366f6083SPeter Grehan 	/* Check support for primary processor-based VM-execution controls */
579366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
580366f6083SPeter Grehan 			       MSR_VMX_TRUE_PROCBASED_CTLS,
581366f6083SPeter Grehan 			       PROCBASED_CTLS_ONE_SETTING,
582366f6083SPeter Grehan 			       PROCBASED_CTLS_ZERO_SETTING, &procbased_ctls);
583366f6083SPeter Grehan 	if (error) {
584366f6083SPeter Grehan 		printf("vmx_init: processor does not support desired primary "
585366f6083SPeter Grehan 		       "processor-based controls\n");
586366f6083SPeter Grehan 		return (error);
587366f6083SPeter Grehan 	}
588366f6083SPeter Grehan 
589366f6083SPeter Grehan 	/* Clear the processor-based ctl bits that are set on demand */
590366f6083SPeter Grehan 	procbased_ctls &= ~PROCBASED_CTLS_WINDOW_SETTING;
591366f6083SPeter Grehan 
592366f6083SPeter Grehan 	/* Check support for secondary processor-based VM-execution controls */
593366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2,
594366f6083SPeter Grehan 			       MSR_VMX_PROCBASED_CTLS2,
595366f6083SPeter Grehan 			       PROCBASED_CTLS2_ONE_SETTING,
596366f6083SPeter Grehan 			       PROCBASED_CTLS2_ZERO_SETTING, &procbased_ctls2);
597366f6083SPeter Grehan 	if (error) {
598366f6083SPeter Grehan 		printf("vmx_init: processor does not support desired secondary "
599366f6083SPeter Grehan 		       "processor-based controls\n");
600366f6083SPeter Grehan 		return (error);
601366f6083SPeter Grehan 	}
602366f6083SPeter Grehan 
603366f6083SPeter Grehan 	/* Check support for VPID */
604366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2, MSR_VMX_PROCBASED_CTLS2,
605366f6083SPeter Grehan 			       PROCBASED2_ENABLE_VPID, 0, &tmp);
606366f6083SPeter Grehan 	if (error == 0)
607366f6083SPeter Grehan 		procbased_ctls2 |= PROCBASED2_ENABLE_VPID;
608366f6083SPeter Grehan 
609366f6083SPeter Grehan 	/* Check support for pin-based VM-execution controls */
610366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_PINBASED_CTLS,
611366f6083SPeter Grehan 			       MSR_VMX_TRUE_PINBASED_CTLS,
612366f6083SPeter Grehan 			       PINBASED_CTLS_ONE_SETTING,
613366f6083SPeter Grehan 			       PINBASED_CTLS_ZERO_SETTING, &pinbased_ctls);
614366f6083SPeter Grehan 	if (error) {
615366f6083SPeter Grehan 		printf("vmx_init: processor does not support desired "
616366f6083SPeter Grehan 		       "pin-based controls\n");
617366f6083SPeter Grehan 		return (error);
618366f6083SPeter Grehan 	}
619366f6083SPeter Grehan 
620366f6083SPeter Grehan 	/* Check support for VM-exit controls */
621366f6083SPeter Grehan 	error = vmx_set_ctlreg(MSR_VMX_EXIT_CTLS, MSR_VMX_TRUE_EXIT_CTLS,
622366f6083SPeter Grehan 			       VM_EXIT_CTLS_ONE_SETTING,
623366f6083SPeter Grehan 			       VM_EXIT_CTLS_ZERO_SETTING,
624366f6083SPeter Grehan 			       &exit_ctls);
625366f6083SPeter Grehan 	if (error) {
626608f97c3SPeter Grehan 		/* Try again without the PAT MSR bits */
627608f97c3SPeter Grehan 		error = vmx_set_ctlreg(MSR_VMX_EXIT_CTLS,
628608f97c3SPeter Grehan 				       MSR_VMX_TRUE_EXIT_CTLS,
629608f97c3SPeter Grehan 				       VM_EXIT_CTLS_ONE_SETTING_NO_PAT,
630608f97c3SPeter Grehan 				       VM_EXIT_CTLS_ZERO_SETTING,
631608f97c3SPeter Grehan 				       &exit_ctls);
632608f97c3SPeter Grehan 		if (error) {
633366f6083SPeter Grehan 			printf("vmx_init: processor does not support desired "
634366f6083SPeter Grehan 			       "exit controls\n");
635366f6083SPeter Grehan 			return (error);
636608f97c3SPeter Grehan 		} else {
637608f97c3SPeter Grehan 			if (bootverbose)
638608f97c3SPeter Grehan 				printf("vmm: PAT MSR access not supported\n");
639608f97c3SPeter Grehan 			guest_msr_valid(MSR_PAT);
640608f97c3SPeter Grehan 			vmx_no_patmsr = 1;
641608f97c3SPeter Grehan 		}
642366f6083SPeter Grehan 	}
643366f6083SPeter Grehan 
644366f6083SPeter Grehan 	/* Check support for VM-entry controls */
645608f97c3SPeter Grehan 	if (!vmx_no_patmsr) {
646608f97c3SPeter Grehan 		error = vmx_set_ctlreg(MSR_VMX_ENTRY_CTLS,
647608f97c3SPeter Grehan 				       MSR_VMX_TRUE_ENTRY_CTLS,
648366f6083SPeter Grehan 				       VM_ENTRY_CTLS_ONE_SETTING,
649366f6083SPeter Grehan 				       VM_ENTRY_CTLS_ZERO_SETTING,
650366f6083SPeter Grehan 				       &entry_ctls);
651608f97c3SPeter Grehan 	} else {
652608f97c3SPeter Grehan 		error = vmx_set_ctlreg(MSR_VMX_ENTRY_CTLS,
653608f97c3SPeter Grehan 				       MSR_VMX_TRUE_ENTRY_CTLS,
654608f97c3SPeter Grehan 				       VM_ENTRY_CTLS_ONE_SETTING_NO_PAT,
655608f97c3SPeter Grehan 				       VM_ENTRY_CTLS_ZERO_SETTING,
656608f97c3SPeter Grehan 				       &entry_ctls);
657608f97c3SPeter Grehan 	}
658608f97c3SPeter Grehan 
659366f6083SPeter Grehan 	if (error) {
660366f6083SPeter Grehan 		printf("vmx_init: processor does not support desired "
661366f6083SPeter Grehan 		       "entry controls\n");
662366f6083SPeter Grehan 		       return (error);
663366f6083SPeter Grehan 	}
664366f6083SPeter Grehan 
665366f6083SPeter Grehan 	/*
666366f6083SPeter Grehan 	 * Check support for optional features by testing them
667366f6083SPeter Grehan 	 * as individual bits
668366f6083SPeter Grehan 	 */
669366f6083SPeter Grehan 	cap_halt_exit = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
670366f6083SPeter Grehan 					MSR_VMX_TRUE_PROCBASED_CTLS,
671366f6083SPeter Grehan 					PROCBASED_HLT_EXITING, 0,
672366f6083SPeter Grehan 					&tmp) == 0);
673366f6083SPeter Grehan 
674366f6083SPeter Grehan 	cap_monitor_trap = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
675366f6083SPeter Grehan 					MSR_VMX_PROCBASED_CTLS,
676366f6083SPeter Grehan 					PROCBASED_MTF, 0,
677366f6083SPeter Grehan 					&tmp) == 0);
678366f6083SPeter Grehan 
679366f6083SPeter Grehan 	cap_pause_exit = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
680366f6083SPeter Grehan 					 MSR_VMX_TRUE_PROCBASED_CTLS,
681366f6083SPeter Grehan 					 PROCBASED_PAUSE_EXITING, 0,
682366f6083SPeter Grehan 					 &tmp) == 0);
683366f6083SPeter Grehan 
684366f6083SPeter Grehan 	cap_unrestricted_guest = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2,
685366f6083SPeter Grehan 					MSR_VMX_PROCBASED_CTLS2,
686366f6083SPeter Grehan 					PROCBASED2_UNRESTRICTED_GUEST, 0,
687366f6083SPeter Grehan 				        &tmp) == 0);
688366f6083SPeter Grehan 
68949cc03daSNeel Natu 	cap_invpcid = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2,
69049cc03daSNeel Natu 	    MSR_VMX_PROCBASED_CTLS2, PROCBASED2_ENABLE_INVPCID, 0,
69149cc03daSNeel Natu 	    &tmp) == 0);
69249cc03daSNeel Natu 
69388c4b8d1SNeel Natu 	/*
69488c4b8d1SNeel Natu 	 * Check support for virtual interrupt delivery.
69588c4b8d1SNeel Natu 	 */
69688c4b8d1SNeel Natu 	procbased2_vid_bits = (PROCBASED2_VIRTUALIZE_APIC_ACCESSES |
69788c4b8d1SNeel Natu 	    PROCBASED2_VIRTUALIZE_X2APIC_MODE |
69888c4b8d1SNeel Natu 	    PROCBASED2_APIC_REGISTER_VIRTUALIZATION |
69988c4b8d1SNeel Natu 	    PROCBASED2_VIRTUAL_INTERRUPT_DELIVERY);
70088c4b8d1SNeel Natu 
70188c4b8d1SNeel Natu 	use_tpr_shadow = (vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS,
70288c4b8d1SNeel Natu 	    MSR_VMX_TRUE_PROCBASED_CTLS, PROCBASED_USE_TPR_SHADOW, 0,
70388c4b8d1SNeel Natu 	    &tmp) == 0);
70488c4b8d1SNeel Natu 
70588c4b8d1SNeel Natu 	error = vmx_set_ctlreg(MSR_VMX_PROCBASED_CTLS2, MSR_VMX_PROCBASED_CTLS2,
70688c4b8d1SNeel Natu 	    procbased2_vid_bits, 0, &tmp);
70788c4b8d1SNeel Natu 	if (error == 0 && use_tpr_shadow) {
70888c4b8d1SNeel Natu 		virtual_interrupt_delivery = 1;
70988c4b8d1SNeel Natu 		TUNABLE_INT_FETCH("hw.vmm.vmx.use_apic_vid",
71088c4b8d1SNeel Natu 		    &virtual_interrupt_delivery);
71188c4b8d1SNeel Natu 	}
71288c4b8d1SNeel Natu 
71388c4b8d1SNeel Natu 	if (virtual_interrupt_delivery) {
71488c4b8d1SNeel Natu 		procbased_ctls |= PROCBASED_USE_TPR_SHADOW;
71588c4b8d1SNeel Natu 		procbased_ctls2 |= procbased2_vid_bits;
71688c4b8d1SNeel Natu 		procbased_ctls2 &= ~PROCBASED2_VIRTUALIZE_X2APIC_MODE;
717176666c2SNeel Natu 
718176666c2SNeel Natu 		/*
719594db002STycho Nightingale 		 * No need to emulate accesses to %CR8 if virtual
720594db002STycho Nightingale 		 * interrupt delivery is enabled.
721594db002STycho Nightingale 		 */
722594db002STycho Nightingale 		procbased_ctls &= ~PROCBASED_CR8_LOAD_EXITING;
723594db002STycho Nightingale 		procbased_ctls &= ~PROCBASED_CR8_STORE_EXITING;
724594db002STycho Nightingale 
725594db002STycho Nightingale 		/*
726176666c2SNeel Natu 		 * Check for Posted Interrupts only if Virtual Interrupt
727176666c2SNeel Natu 		 * Delivery is enabled.
728176666c2SNeel Natu 		 */
729176666c2SNeel Natu 		error = vmx_set_ctlreg(MSR_VMX_PINBASED_CTLS,
730176666c2SNeel Natu 		    MSR_VMX_TRUE_PINBASED_CTLS, PINBASED_POSTED_INTERRUPT, 0,
731176666c2SNeel Natu 		    &tmp);
732176666c2SNeel Natu 		if (error == 0) {
733176666c2SNeel Natu 			pirvec = vmm_ipi_alloc();
734176666c2SNeel Natu 			if (pirvec == 0) {
735176666c2SNeel Natu 				if (bootverbose) {
736176666c2SNeel Natu 					printf("vmx_init: unable to allocate "
737176666c2SNeel Natu 					    "posted interrupt vector\n");
73888c4b8d1SNeel Natu 				}
739176666c2SNeel Natu 			} else {
740176666c2SNeel Natu 				posted_interrupts = 1;
741176666c2SNeel Natu 				TUNABLE_INT_FETCH("hw.vmm.vmx.use_apic_pir",
742176666c2SNeel Natu 				    &posted_interrupts);
743176666c2SNeel Natu 			}
744176666c2SNeel Natu 		}
745176666c2SNeel Natu 	}
746176666c2SNeel Natu 
747176666c2SNeel Natu 	if (posted_interrupts)
748176666c2SNeel Natu 		    pinbased_ctls |= PINBASED_POSTED_INTERRUPT;
74949cc03daSNeel Natu 
750366f6083SPeter Grehan 	/* Initialize EPT */
751add611fdSNeel Natu 	error = ept_init(ipinum);
752366f6083SPeter Grehan 	if (error) {
753366f6083SPeter Grehan 		printf("vmx_init: ept initialization failed (%d)\n", error);
754366f6083SPeter Grehan 		return (error);
755366f6083SPeter Grehan 	}
756366f6083SPeter Grehan 
757366f6083SPeter Grehan 	/*
758366f6083SPeter Grehan 	 * Stash the cr0 and cr4 bits that must be fixed to 0 or 1
759366f6083SPeter Grehan 	 */
760366f6083SPeter Grehan 	fixed0 = rdmsr(MSR_VMX_CR0_FIXED0);
761366f6083SPeter Grehan 	fixed1 = rdmsr(MSR_VMX_CR0_FIXED1);
762366f6083SPeter Grehan 	cr0_ones_mask = fixed0 & fixed1;
763366f6083SPeter Grehan 	cr0_zeros_mask = ~fixed0 & ~fixed1;
764366f6083SPeter Grehan 
765366f6083SPeter Grehan 	/*
766366f6083SPeter Grehan 	 * CR0_PE and CR0_PG can be set to zero in VMX non-root operation
767366f6083SPeter Grehan 	 * if unrestricted guest execution is allowed.
768366f6083SPeter Grehan 	 */
769366f6083SPeter Grehan 	if (cap_unrestricted_guest)
770366f6083SPeter Grehan 		cr0_ones_mask &= ~(CR0_PG | CR0_PE);
771366f6083SPeter Grehan 
772366f6083SPeter Grehan 	/*
773366f6083SPeter Grehan 	 * Do not allow the guest to set CR0_NW or CR0_CD.
774366f6083SPeter Grehan 	 */
775366f6083SPeter Grehan 	cr0_zeros_mask |= (CR0_NW | CR0_CD);
776366f6083SPeter Grehan 
777366f6083SPeter Grehan 	fixed0 = rdmsr(MSR_VMX_CR4_FIXED0);
778366f6083SPeter Grehan 	fixed1 = rdmsr(MSR_VMX_CR4_FIXED1);
779366f6083SPeter Grehan 	cr4_ones_mask = fixed0 & fixed1;
780366f6083SPeter Grehan 	cr4_zeros_mask = ~fixed0 & ~fixed1;
781366f6083SPeter Grehan 
78245e51299SNeel Natu 	vpid_init();
78345e51299SNeel Natu 
784366f6083SPeter Grehan 	/* enable VMX operation */
785366f6083SPeter Grehan 	smp_rendezvous(NULL, vmx_enable, NULL, NULL);
786366f6083SPeter Grehan 
7873565b59eSNeel Natu 	vmx_initialized = 1;
7883565b59eSNeel Natu 
789366f6083SPeter Grehan 	return (0);
790366f6083SPeter Grehan }
791366f6083SPeter Grehan 
792f7d47425SNeel Natu static void
793f7d47425SNeel Natu vmx_trigger_hostintr(int vector)
794f7d47425SNeel Natu {
795f7d47425SNeel Natu 	uintptr_t func;
796f7d47425SNeel Natu 	struct gate_descriptor *gd;
797f7d47425SNeel Natu 
798f7d47425SNeel Natu 	gd = &idt[vector];
799f7d47425SNeel Natu 
800f7d47425SNeel Natu 	KASSERT(vector >= 32 && vector <= 255, ("vmx_trigger_hostintr: "
801f7d47425SNeel Natu 	    "invalid vector %d", vector));
802f7d47425SNeel Natu 	KASSERT(gd->gd_p == 1, ("gate descriptor for vector %d not present",
803f7d47425SNeel Natu 	    vector));
804f7d47425SNeel Natu 	KASSERT(gd->gd_type == SDT_SYSIGT, ("gate descriptor for vector %d "
805f7d47425SNeel Natu 	    "has invalid type %d", vector, gd->gd_type));
806f7d47425SNeel Natu 	KASSERT(gd->gd_dpl == SEL_KPL, ("gate descriptor for vector %d "
807f7d47425SNeel Natu 	    "has invalid dpl %d", vector, gd->gd_dpl));
808f7d47425SNeel Natu 	KASSERT(gd->gd_selector == GSEL(GCODE_SEL, SEL_KPL), ("gate descriptor "
809f7d47425SNeel Natu 	    "for vector %d has invalid selector %d", vector, gd->gd_selector));
810f7d47425SNeel Natu 	KASSERT(gd->gd_ist == 0, ("gate descriptor for vector %d has invalid "
811f7d47425SNeel Natu 	    "IST %d", vector, gd->gd_ist));
812f7d47425SNeel Natu 
813f7d47425SNeel Natu 	func = ((long)gd->gd_hioffset << 16 | gd->gd_looffset);
814f7d47425SNeel Natu 	vmx_call_isr(func);
815f7d47425SNeel Natu }
816f7d47425SNeel Natu 
817366f6083SPeter Grehan static int
818aaaa0656SPeter Grehan vmx_setup_cr_shadow(int which, struct vmcs *vmcs, uint32_t initial)
819366f6083SPeter Grehan {
82039c21c2dSNeel Natu 	int error, mask_ident, shadow_ident;
821aaaa0656SPeter Grehan 	uint64_t mask_value;
822366f6083SPeter Grehan 
82339c21c2dSNeel Natu 	if (which != 0 && which != 4)
82439c21c2dSNeel Natu 		panic("vmx_setup_cr_shadow: unknown cr%d", which);
82539c21c2dSNeel Natu 
82639c21c2dSNeel Natu 	if (which == 0) {
82739c21c2dSNeel Natu 		mask_ident = VMCS_CR0_MASK;
82839c21c2dSNeel Natu 		mask_value = cr0_ones_mask | cr0_zeros_mask;
82939c21c2dSNeel Natu 		shadow_ident = VMCS_CR0_SHADOW;
83039c21c2dSNeel Natu 	} else {
83139c21c2dSNeel Natu 		mask_ident = VMCS_CR4_MASK;
83239c21c2dSNeel Natu 		mask_value = cr4_ones_mask | cr4_zeros_mask;
83339c21c2dSNeel Natu 		shadow_ident = VMCS_CR4_SHADOW;
83439c21c2dSNeel Natu 	}
83539c21c2dSNeel Natu 
836d3c11f40SPeter Grehan 	error = vmcs_setreg(vmcs, 0, VMCS_IDENT(mask_ident), mask_value);
837366f6083SPeter Grehan 	if (error)
838366f6083SPeter Grehan 		return (error);
839366f6083SPeter Grehan 
840aaaa0656SPeter Grehan 	error = vmcs_setreg(vmcs, 0, VMCS_IDENT(shadow_ident), initial);
841366f6083SPeter Grehan 	if (error)
842366f6083SPeter Grehan 		return (error);
843366f6083SPeter Grehan 
844366f6083SPeter Grehan 	return (0);
845366f6083SPeter Grehan }
846aaaa0656SPeter Grehan #define	vmx_setup_cr0_shadow(vmcs,init)	vmx_setup_cr_shadow(0, (vmcs), (init))
847aaaa0656SPeter Grehan #define	vmx_setup_cr4_shadow(vmcs,init)	vmx_setup_cr_shadow(4, (vmcs), (init))
848366f6083SPeter Grehan 
849366f6083SPeter Grehan static void *
850318224bbSNeel Natu vmx_vminit(struct vm *vm, pmap_t pmap)
851366f6083SPeter Grehan {
85245e51299SNeel Natu 	uint16_t vpid[VM_MAXCPU];
853366f6083SPeter Grehan 	int i, error, guest_msr_count;
854366f6083SPeter Grehan 	struct vmx *vmx;
855c847a506SNeel Natu 	struct vmcs *vmcs;
856366f6083SPeter Grehan 
857366f6083SPeter Grehan 	vmx = malloc(sizeof(struct vmx), M_VMX, M_WAITOK | M_ZERO);
858366f6083SPeter Grehan 	if ((uintptr_t)vmx & PAGE_MASK) {
859366f6083SPeter Grehan 		panic("malloc of struct vmx not aligned on %d byte boundary",
860366f6083SPeter Grehan 		      PAGE_SIZE);
861366f6083SPeter Grehan 	}
862366f6083SPeter Grehan 	vmx->vm = vm;
863366f6083SPeter Grehan 
864318224bbSNeel Natu 	vmx->eptp = eptp(vtophys((vm_offset_t)pmap->pm_pml4));
865318224bbSNeel Natu 
866366f6083SPeter Grehan 	/*
867366f6083SPeter Grehan 	 * Clean up EPTP-tagged guest physical and combined mappings
868366f6083SPeter Grehan 	 *
869366f6083SPeter Grehan 	 * VMX transitions are not required to invalidate any guest physical
870366f6083SPeter Grehan 	 * mappings. So, it may be possible for stale guest physical mappings
871366f6083SPeter Grehan 	 * to be present in the processor TLBs.
872366f6083SPeter Grehan 	 *
873366f6083SPeter Grehan 	 * Combined mappings for this EP4TA are also invalidated for all VPIDs.
874366f6083SPeter Grehan 	 */
875318224bbSNeel Natu 	ept_invalidate_mappings(vmx->eptp);
876366f6083SPeter Grehan 
877366f6083SPeter Grehan 	msr_bitmap_initialize(vmx->msr_bitmap);
878366f6083SPeter Grehan 
879366f6083SPeter Grehan 	/*
880366f6083SPeter Grehan 	 * It is safe to allow direct access to MSR_GSBASE and MSR_FSBASE.
881366f6083SPeter Grehan 	 * The guest FSBASE and GSBASE are saved and restored during
882366f6083SPeter Grehan 	 * vm-exit and vm-entry respectively. The host FSBASE and GSBASE are
883366f6083SPeter Grehan 	 * always restored from the vmcs host state area on vm-exit.
884366f6083SPeter Grehan 	 *
8851fb0ea3fSPeter Grehan 	 * The SYSENTER_CS/ESP/EIP MSRs are identical to FS/GSBASE in
8861fb0ea3fSPeter Grehan 	 * how they are saved/restored so can be directly accessed by the
8871fb0ea3fSPeter Grehan 	 * guest.
8881fb0ea3fSPeter Grehan 	 *
889366f6083SPeter Grehan 	 * Guest KGSBASE is saved and restored in the guest MSR save area.
890366f6083SPeter Grehan 	 * Host KGSBASE is restored before returning to userland from the pcb.
891366f6083SPeter Grehan 	 * There will be a window of time when we are executing in the host
892366f6083SPeter Grehan 	 * kernel context with a value of KGSBASE from the guest. This is ok
893366f6083SPeter Grehan 	 * because the value of KGSBASE is inconsequential in kernel context.
894366f6083SPeter Grehan 	 *
895366f6083SPeter Grehan 	 * MSR_EFER is saved and restored in the guest VMCS area on a
896366f6083SPeter Grehan 	 * VM exit and entry respectively. It is also restored from the
897366f6083SPeter Grehan 	 * host VMCS area on a VM exit.
8988d1d7a9eSPeter Grehan 	 *
8998d1d7a9eSPeter Grehan 	 * The TSC MSR is exposed read-only. Writes are disallowed as that
9008d1d7a9eSPeter Grehan 	 * will impact the host TSC.
9018d1d7a9eSPeter Grehan 	 * XXX Writes would be implemented with a wrmsr trap, and
9028d1d7a9eSPeter Grehan 	 * then modifying the TSC offset in the VMCS.
903366f6083SPeter Grehan 	 */
904366f6083SPeter Grehan 	if (guest_msr_rw(vmx, MSR_GSBASE) ||
905366f6083SPeter Grehan 	    guest_msr_rw(vmx, MSR_FSBASE) ||
9061fb0ea3fSPeter Grehan 	    guest_msr_rw(vmx, MSR_SYSENTER_CS_MSR) ||
9071fb0ea3fSPeter Grehan 	    guest_msr_rw(vmx, MSR_SYSENTER_ESP_MSR) ||
9081fb0ea3fSPeter Grehan 	    guest_msr_rw(vmx, MSR_SYSENTER_EIP_MSR) ||
909366f6083SPeter Grehan 	    guest_msr_rw(vmx, MSR_KGSBASE) ||
9108d1d7a9eSPeter Grehan 	    guest_msr_rw(vmx, MSR_EFER) ||
9118d1d7a9eSPeter Grehan 	    guest_msr_ro(vmx, MSR_TSC))
912366f6083SPeter Grehan 		panic("vmx_vminit: error setting guest msr access");
913366f6083SPeter Grehan 
914608f97c3SPeter Grehan 	/*
915608f97c3SPeter Grehan 	 * MSR_PAT is saved and restored in the guest VMCS are on a VM exit
916608f97c3SPeter Grehan 	 * and entry respectively. It is also restored from the host VMCS
917608f97c3SPeter Grehan 	 * area on a VM exit. However, if running on a system with no
918608f97c3SPeter Grehan 	 * MSR_PAT save/restore support, leave access disabled so accesses
919608f97c3SPeter Grehan 	 * will be trapped.
920608f97c3SPeter Grehan 	 */
921608f97c3SPeter Grehan 	if (!vmx_no_patmsr && guest_msr_rw(vmx, MSR_PAT))
922608f97c3SPeter Grehan 		panic("vmx_vminit: error setting guest pat msr access");
923608f97c3SPeter Grehan 
92445e51299SNeel Natu 	vpid_alloc(vpid, VM_MAXCPU);
92545e51299SNeel Natu 
92688c4b8d1SNeel Natu 	if (virtual_interrupt_delivery) {
92788c4b8d1SNeel Natu 		error = vm_map_mmio(vm, DEFAULT_APIC_BASE, PAGE_SIZE,
92888c4b8d1SNeel Natu 		    APIC_ACCESS_ADDRESS);
92988c4b8d1SNeel Natu 		/* XXX this should really return an error to the caller */
93088c4b8d1SNeel Natu 		KASSERT(error == 0, ("vm_map_mmio(apicbase) error %d", error));
93188c4b8d1SNeel Natu 	}
93288c4b8d1SNeel Natu 
933366f6083SPeter Grehan 	for (i = 0; i < VM_MAXCPU; i++) {
934c847a506SNeel Natu 		vmcs = &vmx->vmcs[i];
935c847a506SNeel Natu 		vmcs->identifier = vmx_revision();
936c847a506SNeel Natu 		error = vmclear(vmcs);
937366f6083SPeter Grehan 		if (error != 0) {
938366f6083SPeter Grehan 			panic("vmx_vminit: vmclear error %d on vcpu %d\n",
939366f6083SPeter Grehan 			      error, i);
940366f6083SPeter Grehan 		}
941366f6083SPeter Grehan 
942c847a506SNeel Natu 		error = vmcs_init(vmcs);
943c847a506SNeel Natu 		KASSERT(error == 0, ("vmcs_init error %d", error));
944366f6083SPeter Grehan 
945c847a506SNeel Natu 		VMPTRLD(vmcs);
946c847a506SNeel Natu 		error = 0;
947c847a506SNeel Natu 		error += vmwrite(VMCS_HOST_RSP, (u_long)&vmx->ctx[i]);
948c847a506SNeel Natu 		error += vmwrite(VMCS_EPTP, vmx->eptp);
949c847a506SNeel Natu 		error += vmwrite(VMCS_PIN_BASED_CTLS, pinbased_ctls);
950c847a506SNeel Natu 		error += vmwrite(VMCS_PRI_PROC_BASED_CTLS, procbased_ctls);
951c847a506SNeel Natu 		error += vmwrite(VMCS_SEC_PROC_BASED_CTLS, procbased_ctls2);
952c847a506SNeel Natu 		error += vmwrite(VMCS_EXIT_CTLS, exit_ctls);
953c847a506SNeel Natu 		error += vmwrite(VMCS_ENTRY_CTLS, entry_ctls);
954c847a506SNeel Natu 		error += vmwrite(VMCS_MSR_BITMAP, vtophys(vmx->msr_bitmap));
955c847a506SNeel Natu 		error += vmwrite(VMCS_VPID, vpid[i]);
95688c4b8d1SNeel Natu 		if (virtual_interrupt_delivery) {
95788c4b8d1SNeel Natu 			error += vmwrite(VMCS_APIC_ACCESS, APIC_ACCESS_ADDRESS);
95888c4b8d1SNeel Natu 			error += vmwrite(VMCS_VIRTUAL_APIC,
95988c4b8d1SNeel Natu 			    vtophys(&vmx->apic_page[i]));
96088c4b8d1SNeel Natu 			error += vmwrite(VMCS_EOI_EXIT0, 0);
96188c4b8d1SNeel Natu 			error += vmwrite(VMCS_EOI_EXIT1, 0);
96288c4b8d1SNeel Natu 			error += vmwrite(VMCS_EOI_EXIT2, 0);
96388c4b8d1SNeel Natu 			error += vmwrite(VMCS_EOI_EXIT3, 0);
96488c4b8d1SNeel Natu 		}
965176666c2SNeel Natu 		if (posted_interrupts) {
966176666c2SNeel Natu 			error += vmwrite(VMCS_PIR_VECTOR, pirvec);
967176666c2SNeel Natu 			error += vmwrite(VMCS_PIR_DESC,
968176666c2SNeel Natu 			    vtophys(&vmx->pir_desc[i]));
969176666c2SNeel Natu 		}
970c847a506SNeel Natu 		VMCLEAR(vmcs);
971c847a506SNeel Natu 		KASSERT(error == 0, ("vmx_vminit: error customizing the vmcs"));
972366f6083SPeter Grehan 
973366f6083SPeter Grehan 		vmx->cap[i].set = 0;
974366f6083SPeter Grehan 		vmx->cap[i].proc_ctls = procbased_ctls;
97549cc03daSNeel Natu 		vmx->cap[i].proc_ctls2 = procbased_ctls2;
976366f6083SPeter Grehan 
977366f6083SPeter Grehan 		vmx->state[i].lastcpu = -1;
97845e51299SNeel Natu 		vmx->state[i].vpid = vpid[i];
979366f6083SPeter Grehan 
980366f6083SPeter Grehan 		msr_save_area_init(vmx->guest_msrs[i], &guest_msr_count);
981366f6083SPeter Grehan 
982c847a506SNeel Natu 		error = vmcs_set_msr_save(vmcs, vtophys(vmx->guest_msrs[i]),
983366f6083SPeter Grehan 		    guest_msr_count);
984366f6083SPeter Grehan 		if (error != 0)
985366f6083SPeter Grehan 			panic("vmcs_set_msr_save error %d", error);
986366f6083SPeter Grehan 
987aaaa0656SPeter Grehan 		/*
988aaaa0656SPeter Grehan 		 * Set up the CR0/4 shadows, and init the read shadow
989aaaa0656SPeter Grehan 		 * to the power-on register value from the Intel Sys Arch.
990aaaa0656SPeter Grehan 		 *  CR0 - 0x60000010
991aaaa0656SPeter Grehan 		 *  CR4 - 0
992aaaa0656SPeter Grehan 		 */
993c847a506SNeel Natu 		error = vmx_setup_cr0_shadow(vmcs, 0x60000010);
99439c21c2dSNeel Natu 		if (error != 0)
99539c21c2dSNeel Natu 			panic("vmx_setup_cr0_shadow %d", error);
99639c21c2dSNeel Natu 
997c847a506SNeel Natu 		error = vmx_setup_cr4_shadow(vmcs, 0);
99839c21c2dSNeel Natu 		if (error != 0)
99939c21c2dSNeel Natu 			panic("vmx_setup_cr4_shadow %d", error);
1000318224bbSNeel Natu 
1001318224bbSNeel Natu 		vmx->ctx[i].pmap = pmap;
1002366f6083SPeter Grehan 	}
1003366f6083SPeter Grehan 
1004366f6083SPeter Grehan 	return (vmx);
1005366f6083SPeter Grehan }
1006366f6083SPeter Grehan 
1007366f6083SPeter Grehan static int
1008a2da7af6SNeel Natu vmx_handle_cpuid(struct vm *vm, int vcpu, struct vmxctx *vmxctx)
1009366f6083SPeter Grehan {
1010366f6083SPeter Grehan 	int handled, func;
1011366f6083SPeter Grehan 
1012366f6083SPeter Grehan 	func = vmxctx->guest_rax;
1013366f6083SPeter Grehan 
1014a2da7af6SNeel Natu 	handled = x86_emulate_cpuid(vm, vcpu,
1015a2da7af6SNeel Natu 				    (uint32_t*)(&vmxctx->guest_rax),
1016a2da7af6SNeel Natu 				    (uint32_t*)(&vmxctx->guest_rbx),
1017a2da7af6SNeel Natu 				    (uint32_t*)(&vmxctx->guest_rcx),
1018a2da7af6SNeel Natu 				    (uint32_t*)(&vmxctx->guest_rdx));
1019366f6083SPeter Grehan 	return (handled);
1020366f6083SPeter Grehan }
1021366f6083SPeter Grehan 
1022366f6083SPeter Grehan static __inline void
1023366f6083SPeter Grehan vmx_run_trace(struct vmx *vmx, int vcpu)
1024366f6083SPeter Grehan {
1025366f6083SPeter Grehan #ifdef KTR
1026513c8d33SNeel Natu 	VCPU_CTR1(vmx->vm, vcpu, "Resume execution at %#lx", vmcs_guest_rip());
1027366f6083SPeter Grehan #endif
1028366f6083SPeter Grehan }
1029366f6083SPeter Grehan 
1030366f6083SPeter Grehan static __inline void
1031366f6083SPeter Grehan vmx_exit_trace(struct vmx *vmx, int vcpu, uint64_t rip, uint32_t exit_reason,
1032eeefa4e4SNeel Natu 	       int handled)
1033366f6083SPeter Grehan {
1034366f6083SPeter Grehan #ifdef KTR
1035513c8d33SNeel Natu 	VCPU_CTR3(vmx->vm, vcpu, "%s %s vmexit at 0x%0lx",
1036366f6083SPeter Grehan 		 handled ? "handled" : "unhandled",
1037366f6083SPeter Grehan 		 exit_reason_to_str(exit_reason), rip);
1038eeefa4e4SNeel Natu #endif
1039eeefa4e4SNeel Natu }
1040366f6083SPeter Grehan 
1041eeefa4e4SNeel Natu static __inline void
1042eeefa4e4SNeel Natu vmx_astpending_trace(struct vmx *vmx, int vcpu, uint64_t rip)
1043eeefa4e4SNeel Natu {
1044eeefa4e4SNeel Natu #ifdef KTR
1045513c8d33SNeel Natu 	VCPU_CTR1(vmx->vm, vcpu, "astpending vmexit at 0x%0lx", rip);
1046366f6083SPeter Grehan #endif
1047366f6083SPeter Grehan }
1048366f6083SPeter Grehan 
1049953c2c47SNeel Natu static VMM_STAT_INTEL(VCPU_INVVPID_SAVED, "Number of vpid invalidations saved");
1050953c2c47SNeel Natu 
10513de83862SNeel Natu static void
1052953c2c47SNeel Natu vmx_set_pcpu_defaults(struct vmx *vmx, int vcpu, pmap_t pmap)
1053366f6083SPeter Grehan {
1054366f6083SPeter Grehan 	struct vmxstate *vmxstate;
1055953c2c47SNeel Natu 	struct invvpid_desc invvpid_desc;
1056366f6083SPeter Grehan 
1057366f6083SPeter Grehan 	vmxstate = &vmx->state[vcpu];
1058953c2c47SNeel Natu 	if (vmxstate->lastcpu == curcpu)
10593de83862SNeel Natu 		return;
1060366f6083SPeter Grehan 
1061953c2c47SNeel Natu 	vmxstate->lastcpu = curcpu;
1062953c2c47SNeel Natu 
1063366f6083SPeter Grehan 	vmm_stat_incr(vmx->vm, vcpu, VCPU_MIGRATIONS, 1);
1064366f6083SPeter Grehan 
10653de83862SNeel Natu 	vmcs_write(VMCS_HOST_TR_BASE, vmm_get_host_trbase());
10663de83862SNeel Natu 	vmcs_write(VMCS_HOST_GDTR_BASE, vmm_get_host_gdtrbase());
10673de83862SNeel Natu 	vmcs_write(VMCS_HOST_GS_BASE, vmm_get_host_gsbase());
1068366f6083SPeter Grehan 
1069366f6083SPeter Grehan 	/*
1070366f6083SPeter Grehan 	 * If we are using VPIDs then invalidate all mappings tagged with 'vpid'
1071366f6083SPeter Grehan 	 *
1072366f6083SPeter Grehan 	 * We do this because this vcpu was executing on a different host
1073366f6083SPeter Grehan 	 * cpu when it last ran. We do not track whether it invalidated
1074366f6083SPeter Grehan 	 * mappings associated with its 'vpid' during that run. So we must
1075366f6083SPeter Grehan 	 * assume that the mappings associated with 'vpid' on 'curcpu' are
1076366f6083SPeter Grehan 	 * stale and invalidate them.
1077366f6083SPeter Grehan 	 *
1078366f6083SPeter Grehan 	 * Note that we incur this penalty only when the scheduler chooses to
1079366f6083SPeter Grehan 	 * move the thread associated with this vcpu between host cpus.
1080366f6083SPeter Grehan 	 *
1081366f6083SPeter Grehan 	 * Note also that this will invalidate mappings tagged with 'vpid'
1082366f6083SPeter Grehan 	 * for "all" EP4TAs.
1083366f6083SPeter Grehan 	 */
1084366f6083SPeter Grehan 	if (vmxstate->vpid != 0) {
1085953c2c47SNeel Natu 		if (pmap->pm_eptgen == vmx->eptgen[curcpu]) {
1086953c2c47SNeel Natu 			invvpid_desc._res1 = 0;
1087953c2c47SNeel Natu 			invvpid_desc._res2 = 0;
1088366f6083SPeter Grehan 			invvpid_desc.vpid = vmxstate->vpid;
10890e30c5c0SWarner Losh 			invvpid_desc.linear_addr = 0;
1090366f6083SPeter Grehan 			invvpid(INVVPID_TYPE_SINGLE_CONTEXT, invvpid_desc);
1091953c2c47SNeel Natu 		} else {
1092953c2c47SNeel Natu 			/*
1093953c2c47SNeel Natu 			 * The invvpid can be skipped if an invept is going to
1094953c2c47SNeel Natu 			 * be performed before entering the guest. The invept
1095953c2c47SNeel Natu 			 * will invalidate combined mappings tagged with
1096953c2c47SNeel Natu 			 * 'vmx->eptp' for all vpids.
1097953c2c47SNeel Natu 			 */
1098953c2c47SNeel Natu 			vmm_stat_incr(vmx->vm, vcpu, VCPU_INVVPID_SAVED, 1);
1099953c2c47SNeel Natu 		}
1100366f6083SPeter Grehan 	}
1101366f6083SPeter Grehan }
1102366f6083SPeter Grehan 
1103366f6083SPeter Grehan /*
1104366f6083SPeter Grehan  * We depend on 'procbased_ctls' to have the Interrupt Window Exiting bit set.
1105366f6083SPeter Grehan  */
1106366f6083SPeter Grehan CTASSERT((PROCBASED_CTLS_ONE_SETTING & PROCBASED_INT_WINDOW_EXITING) != 0);
1107366f6083SPeter Grehan 
1108366f6083SPeter Grehan static void __inline
1109366f6083SPeter Grehan vmx_set_int_window_exiting(struct vmx *vmx, int vcpu)
1110366f6083SPeter Grehan {
1111366f6083SPeter Grehan 
111248b2d828SNeel Natu 	if ((vmx->cap[vcpu].proc_ctls & PROCBASED_INT_WINDOW_EXITING) == 0) {
1113366f6083SPeter Grehan 		vmx->cap[vcpu].proc_ctls |= PROCBASED_INT_WINDOW_EXITING;
11143de83862SNeel Natu 		vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vmx->cap[vcpu].proc_ctls);
111548b2d828SNeel Natu 		VCPU_CTR0(vmx->vm, vcpu, "Enabling interrupt window exiting");
111648b2d828SNeel Natu 	}
1117366f6083SPeter Grehan }
1118366f6083SPeter Grehan 
1119366f6083SPeter Grehan static void __inline
1120366f6083SPeter Grehan vmx_clear_int_window_exiting(struct vmx *vmx, int vcpu)
1121366f6083SPeter Grehan {
1122366f6083SPeter Grehan 
112348b2d828SNeel Natu 	KASSERT((vmx->cap[vcpu].proc_ctls & PROCBASED_INT_WINDOW_EXITING) != 0,
112448b2d828SNeel Natu 	    ("intr_window_exiting not set: %#x", vmx->cap[vcpu].proc_ctls));
1125366f6083SPeter Grehan 	vmx->cap[vcpu].proc_ctls &= ~PROCBASED_INT_WINDOW_EXITING;
11263de83862SNeel Natu 	vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vmx->cap[vcpu].proc_ctls);
112748b2d828SNeel Natu 	VCPU_CTR0(vmx->vm, vcpu, "Disabling interrupt window exiting");
1128366f6083SPeter Grehan }
1129366f6083SPeter Grehan 
1130366f6083SPeter Grehan static void __inline
1131366f6083SPeter Grehan vmx_set_nmi_window_exiting(struct vmx *vmx, int vcpu)
1132366f6083SPeter Grehan {
1133366f6083SPeter Grehan 
113448b2d828SNeel Natu 	if ((vmx->cap[vcpu].proc_ctls & PROCBASED_NMI_WINDOW_EXITING) == 0) {
1135366f6083SPeter Grehan 		vmx->cap[vcpu].proc_ctls |= PROCBASED_NMI_WINDOW_EXITING;
11363de83862SNeel Natu 		vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vmx->cap[vcpu].proc_ctls);
113748b2d828SNeel Natu 		VCPU_CTR0(vmx->vm, vcpu, "Enabling NMI window exiting");
113848b2d828SNeel Natu 	}
1139366f6083SPeter Grehan }
1140366f6083SPeter Grehan 
1141366f6083SPeter Grehan static void __inline
1142366f6083SPeter Grehan vmx_clear_nmi_window_exiting(struct vmx *vmx, int vcpu)
1143366f6083SPeter Grehan {
1144366f6083SPeter Grehan 
114548b2d828SNeel Natu 	KASSERT((vmx->cap[vcpu].proc_ctls & PROCBASED_NMI_WINDOW_EXITING) != 0,
114648b2d828SNeel Natu 	    ("nmi_window_exiting not set %#x", vmx->cap[vcpu].proc_ctls));
1147366f6083SPeter Grehan 	vmx->cap[vcpu].proc_ctls &= ~PROCBASED_NMI_WINDOW_EXITING;
11483de83862SNeel Natu 	vmcs_write(VMCS_PRI_PROC_BASED_CTLS, vmx->cap[vcpu].proc_ctls);
114948b2d828SNeel Natu 	VCPU_CTR0(vmx->vm, vcpu, "Disabling NMI window exiting");
1150366f6083SPeter Grehan }
1151366f6083SPeter Grehan 
115248b2d828SNeel Natu #define	NMI_BLOCKING	(VMCS_INTERRUPTIBILITY_NMI_BLOCKING |		\
115348b2d828SNeel Natu 			 VMCS_INTERRUPTIBILITY_MOVSS_BLOCKING)
115448b2d828SNeel Natu #define	HWINTR_BLOCKING	(VMCS_INTERRUPTIBILITY_STI_BLOCKING |		\
115548b2d828SNeel Natu 			 VMCS_INTERRUPTIBILITY_MOVSS_BLOCKING)
115648b2d828SNeel Natu 
115748b2d828SNeel Natu static void
1158366f6083SPeter Grehan vmx_inject_nmi(struct vmx *vmx, int vcpu)
1159366f6083SPeter Grehan {
116048b2d828SNeel Natu 	uint32_t gi, info;
1161366f6083SPeter Grehan 
116248b2d828SNeel Natu 	gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
116348b2d828SNeel Natu 	KASSERT((gi & NMI_BLOCKING) == 0, ("vmx_inject_nmi: invalid guest "
116448b2d828SNeel Natu 	    "interruptibility-state %#x", gi));
1165366f6083SPeter Grehan 
116648b2d828SNeel Natu 	info = vmcs_read(VMCS_ENTRY_INTR_INFO);
116748b2d828SNeel Natu 	KASSERT((info & VMCS_INTR_VALID) == 0, ("vmx_inject_nmi: invalid "
116848b2d828SNeel Natu 	    "VM-entry interruption information %#x", info));
1169366f6083SPeter Grehan 
1170366f6083SPeter Grehan 	/*
1171366f6083SPeter Grehan 	 * Inject the virtual NMI. The vector must be the NMI IDT entry
1172366f6083SPeter Grehan 	 * or the VMCS entry check will fail.
1173366f6083SPeter Grehan 	 */
117448b2d828SNeel Natu 	info = IDT_NMI | VMCS_INTR_T_NMI | VMCS_INTR_VALID;
11753de83862SNeel Natu 	vmcs_write(VMCS_ENTRY_INTR_INFO, info);
1176366f6083SPeter Grehan 
1177513c8d33SNeel Natu 	VCPU_CTR0(vmx->vm, vcpu, "Injecting vNMI");
1178366f6083SPeter Grehan 
1179366f6083SPeter Grehan 	/* Clear the request */
1180f352ff0cSNeel Natu 	vm_nmi_clear(vmx->vm, vcpu);
1181366f6083SPeter Grehan }
1182366f6083SPeter Grehan 
1183366f6083SPeter Grehan static void
1184de5ea6b6SNeel Natu vmx_inject_interrupts(struct vmx *vmx, int vcpu, struct vlapic *vlapic)
1185366f6083SPeter Grehan {
1186dc506506SNeel Natu 	struct vm_exception exc;
11870775fbb4STycho Nightingale 	int vector, need_nmi_exiting, extint_pending;
118848b2d828SNeel Natu 	uint64_t rflags;
118948b2d828SNeel Natu 	uint32_t gi, info;
1190366f6083SPeter Grehan 
1191dc506506SNeel Natu 	if (vm_exception_pending(vmx->vm, vcpu, &exc)) {
1192dc506506SNeel Natu 		KASSERT(exc.vector >= 0 && exc.vector < 32,
1193dc506506SNeel Natu 		    ("%s: invalid exception vector %d", __func__, exc.vector));
1194dc506506SNeel Natu 
1195dc506506SNeel Natu 		info = vmcs_read(VMCS_ENTRY_INTR_INFO);
1196dc506506SNeel Natu 		KASSERT((info & VMCS_INTR_VALID) == 0, ("%s: cannot inject "
1197dc506506SNeel Natu 		     "pending exception %d: %#x", __func__, exc.vector, info));
1198dc506506SNeel Natu 
1199dc506506SNeel Natu 		info = exc.vector | VMCS_INTR_T_HWEXCEPTION | VMCS_INTR_VALID;
1200dc506506SNeel Natu 		if (exc.error_code_valid) {
1201dc506506SNeel Natu 			info |= VMCS_INTR_DEL_ERRCODE;
1202dc506506SNeel Natu 			vmcs_write(VMCS_ENTRY_EXCEPTION_ERROR, exc.error_code);
1203dc506506SNeel Natu 		}
1204dc506506SNeel Natu 		vmcs_write(VMCS_ENTRY_INTR_INFO, info);
1205dc506506SNeel Natu 	}
1206dc506506SNeel Natu 
120748b2d828SNeel Natu 	if (vm_nmi_pending(vmx->vm, vcpu)) {
1208366f6083SPeter Grehan 		/*
120948b2d828SNeel Natu 		 * If there are no conditions blocking NMI injection then
121048b2d828SNeel Natu 		 * inject it directly here otherwise enable "NMI window
121148b2d828SNeel Natu 		 * exiting" to inject it as soon as we can.
1212eeefa4e4SNeel Natu 		 *
121348b2d828SNeel Natu 		 * We also check for STI_BLOCKING because some implementations
121448b2d828SNeel Natu 		 * don't allow NMI injection in this case. If we are running
121548b2d828SNeel Natu 		 * on a processor that doesn't have this restriction it will
121648b2d828SNeel Natu 		 * immediately exit and the NMI will be injected in the
121748b2d828SNeel Natu 		 * "NMI window exiting" handler.
1218366f6083SPeter Grehan 		 */
121948b2d828SNeel Natu 		need_nmi_exiting = 1;
122048b2d828SNeel Natu 		gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
122148b2d828SNeel Natu 		if ((gi & (HWINTR_BLOCKING | NMI_BLOCKING)) == 0) {
12223de83862SNeel Natu 			info = vmcs_read(VMCS_ENTRY_INTR_INFO);
122348b2d828SNeel Natu 			if ((info & VMCS_INTR_VALID) == 0) {
122448b2d828SNeel Natu 				vmx_inject_nmi(vmx, vcpu);
122548b2d828SNeel Natu 				need_nmi_exiting = 0;
122648b2d828SNeel Natu 			} else {
122748b2d828SNeel Natu 				VCPU_CTR1(vmx->vm, vcpu, "Cannot inject NMI "
122848b2d828SNeel Natu 				    "due to VM-entry intr info %#x", info);
122948b2d828SNeel Natu 			}
123048b2d828SNeel Natu 		} else {
123148b2d828SNeel Natu 			VCPU_CTR1(vmx->vm, vcpu, "Cannot inject NMI due to "
123248b2d828SNeel Natu 			    "Guest Interruptibility-state %#x", gi);
123348b2d828SNeel Natu 		}
1234eeefa4e4SNeel Natu 
123548b2d828SNeel Natu 		if (need_nmi_exiting)
123648b2d828SNeel Natu 			vmx_set_nmi_window_exiting(vmx, vcpu);
123748b2d828SNeel Natu 	}
1238366f6083SPeter Grehan 
12390775fbb4STycho Nightingale 	extint_pending = vm_extint_pending(vmx->vm, vcpu);
12400775fbb4STycho Nightingale 
12410775fbb4STycho Nightingale 	if (!extint_pending && virtual_interrupt_delivery) {
124288c4b8d1SNeel Natu 		vmx_inject_pir(vlapic);
124388c4b8d1SNeel Natu 		return;
124488c4b8d1SNeel Natu 	}
124588c4b8d1SNeel Natu 
124648b2d828SNeel Natu 	/*
124736736912SNeel Natu 	 * If interrupt-window exiting is already in effect then don't bother
124836736912SNeel Natu 	 * checking for pending interrupts. This is just an optimization and
124936736912SNeel Natu 	 * not needed for correctness.
125048b2d828SNeel Natu 	 */
125136736912SNeel Natu 	if ((vmx->cap[vcpu].proc_ctls & PROCBASED_INT_WINDOW_EXITING) != 0) {
125236736912SNeel Natu 		VCPU_CTR0(vmx->vm, vcpu, "Skip interrupt injection due to "
125336736912SNeel Natu 		    "pending int_window_exiting");
125448b2d828SNeel Natu 		return;
125536736912SNeel Natu 	}
125648b2d828SNeel Natu 
12570775fbb4STycho Nightingale 	if (!extint_pending) {
1258366f6083SPeter Grehan 		/* Ask the local apic for a vector to inject */
12594d1e82a8SNeel Natu 		if (!vlapic_pending_intr(vlapic, &vector))
1260366f6083SPeter Grehan 			return;
12610775fbb4STycho Nightingale 	} else {
12620775fbb4STycho Nightingale 		/* Ask the legacy pic for a vector to inject */
12630775fbb4STycho Nightingale 		vatpic_pending_intr(vmx->vm, &vector);
12640775fbb4STycho Nightingale 	}
1265366f6083SPeter Grehan 
126648b2d828SNeel Natu 	KASSERT(vector >= 32 && vector <= 255, ("invalid vector %d", vector));
1267366f6083SPeter Grehan 
1268366f6083SPeter Grehan 	/* Check RFLAGS.IF and the interruptibility state of the guest */
12693de83862SNeel Natu 	rflags = vmcs_read(VMCS_GUEST_RFLAGS);
127036736912SNeel Natu 	if ((rflags & PSL_I) == 0) {
127136736912SNeel Natu 		VCPU_CTR2(vmx->vm, vcpu, "Cannot inject vector %d due to "
127236736912SNeel Natu 		    "rflags %#lx", vector, rflags);
1273366f6083SPeter Grehan 		goto cantinject;
127436736912SNeel Natu 	}
1275366f6083SPeter Grehan 
127648b2d828SNeel Natu 	gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
127736736912SNeel Natu 	if (gi & HWINTR_BLOCKING) {
127836736912SNeel Natu 		VCPU_CTR2(vmx->vm, vcpu, "Cannot inject vector %d due to "
127936736912SNeel Natu 		    "Guest Interruptibility-state %#x", vector, gi);
1280366f6083SPeter Grehan 		goto cantinject;
128136736912SNeel Natu 	}
128236736912SNeel Natu 
128336736912SNeel Natu 	info = vmcs_read(VMCS_ENTRY_INTR_INFO);
128436736912SNeel Natu 	if (info & VMCS_INTR_VALID) {
128536736912SNeel Natu 		/*
128636736912SNeel Natu 		 * This is expected and could happen for multiple reasons:
128736736912SNeel Natu 		 * - A vectoring VM-entry was aborted due to astpending
128836736912SNeel Natu 		 * - A VM-exit happened during event injection.
1289dc506506SNeel Natu 		 * - An exception was injected above.
129036736912SNeel Natu 		 * - An NMI was injected above or after "NMI window exiting"
129136736912SNeel Natu 		 */
129236736912SNeel Natu 		VCPU_CTR2(vmx->vm, vcpu, "Cannot inject vector %d due to "
129336736912SNeel Natu 		    "VM-entry intr info %#x", vector, info);
129436736912SNeel Natu 		goto cantinject;
129536736912SNeel Natu 	}
1296366f6083SPeter Grehan 
1297366f6083SPeter Grehan 	/* Inject the interrupt */
1298160471d2SNeel Natu 	info = VMCS_INTR_T_HWINTR | VMCS_INTR_VALID;
1299366f6083SPeter Grehan 	info |= vector;
13003de83862SNeel Natu 	vmcs_write(VMCS_ENTRY_INTR_INFO, info);
1301366f6083SPeter Grehan 
13020775fbb4STycho Nightingale 	if (!extint_pending) {
1303366f6083SPeter Grehan 		/* Update the Local APIC ISR */
1304de5ea6b6SNeel Natu 		vlapic_intr_accepted(vlapic, vector);
13050775fbb4STycho Nightingale 	} else {
13060775fbb4STycho Nightingale 		vm_extint_clear(vmx->vm, vcpu);
13070775fbb4STycho Nightingale 		vatpic_intr_accepted(vmx->vm, vector);
13080775fbb4STycho Nightingale 
13090775fbb4STycho Nightingale 		/*
13100775fbb4STycho Nightingale 		 * After we accepted the current ExtINT the PIC may
13110775fbb4STycho Nightingale 		 * have posted another one.  If that is the case, set
13120775fbb4STycho Nightingale 		 * the Interrupt Window Exiting execution control so
13130775fbb4STycho Nightingale 		 * we can inject that one too.
13140775fbb4STycho Nightingale 		 */
13150775fbb4STycho Nightingale 		if (vm_extint_pending(vmx->vm, vcpu))
13160775fbb4STycho Nightingale 			vmx_set_int_window_exiting(vmx, vcpu);
13170775fbb4STycho Nightingale 	}
1318366f6083SPeter Grehan 
1319513c8d33SNeel Natu 	VCPU_CTR1(vmx->vm, vcpu, "Injecting hwintr at vector %d", vector);
1320366f6083SPeter Grehan 
1321366f6083SPeter Grehan 	return;
1322366f6083SPeter Grehan 
1323366f6083SPeter Grehan cantinject:
1324366f6083SPeter Grehan 	/*
1325366f6083SPeter Grehan 	 * Set the Interrupt Window Exiting execution control so we can inject
1326366f6083SPeter Grehan 	 * the interrupt as soon as blocking condition goes away.
1327366f6083SPeter Grehan 	 */
1328366f6083SPeter Grehan 	vmx_set_int_window_exiting(vmx, vcpu);
1329366f6083SPeter Grehan }
1330366f6083SPeter Grehan 
1331e5a1d950SNeel Natu /*
1332e5a1d950SNeel Natu  * If the Virtual NMIs execution control is '1' then the logical processor
1333e5a1d950SNeel Natu  * tracks virtual-NMI blocking in the Guest Interruptibility-state field of
1334e5a1d950SNeel Natu  * the VMCS. An IRET instruction in VMX non-root operation will remove any
1335e5a1d950SNeel Natu  * virtual-NMI blocking.
1336e5a1d950SNeel Natu  *
1337e5a1d950SNeel Natu  * This unblocking occurs even if the IRET causes a fault. In this case the
1338e5a1d950SNeel Natu  * hypervisor needs to restore virtual-NMI blocking before resuming the guest.
1339e5a1d950SNeel Natu  */
1340e5a1d950SNeel Natu static void
1341e5a1d950SNeel Natu vmx_restore_nmi_blocking(struct vmx *vmx, int vcpuid)
1342e5a1d950SNeel Natu {
1343e5a1d950SNeel Natu 	uint32_t gi;
1344e5a1d950SNeel Natu 
1345e5a1d950SNeel Natu 	VCPU_CTR0(vmx->vm, vcpuid, "Restore Virtual-NMI blocking");
1346e5a1d950SNeel Natu 	gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
1347e5a1d950SNeel Natu 	gi |= VMCS_INTERRUPTIBILITY_NMI_BLOCKING;
1348e5a1d950SNeel Natu 	vmcs_write(VMCS_GUEST_INTERRUPTIBILITY, gi);
1349e5a1d950SNeel Natu }
1350e5a1d950SNeel Natu 
1351e5a1d950SNeel Natu static void
1352e5a1d950SNeel Natu vmx_clear_nmi_blocking(struct vmx *vmx, int vcpuid)
1353e5a1d950SNeel Natu {
1354e5a1d950SNeel Natu 	uint32_t gi;
1355e5a1d950SNeel Natu 
1356e5a1d950SNeel Natu 	VCPU_CTR0(vmx->vm, vcpuid, "Clear Virtual-NMI blocking");
1357e5a1d950SNeel Natu 	gi = vmcs_read(VMCS_GUEST_INTERRUPTIBILITY);
1358e5a1d950SNeel Natu 	gi &= ~VMCS_INTERRUPTIBILITY_NMI_BLOCKING;
1359e5a1d950SNeel Natu 	vmcs_write(VMCS_GUEST_INTERRUPTIBILITY, gi);
1360e5a1d950SNeel Natu }
1361e5a1d950SNeel Natu 
1362366f6083SPeter Grehan static int
1363a0efd3fbSJohn Baldwin vmx_emulate_xsetbv(struct vmx *vmx, int vcpu, struct vm_exit *vmexit)
1364abb023fbSJohn Baldwin {
1365abb023fbSJohn Baldwin 	struct vmxctx *vmxctx;
1366abb023fbSJohn Baldwin 	uint64_t xcrval;
1367abb023fbSJohn Baldwin 	const struct xsave_limits *limits;
1368abb023fbSJohn Baldwin 
1369abb023fbSJohn Baldwin 	vmxctx = &vmx->ctx[vcpu];
1370abb023fbSJohn Baldwin 	limits = vmm_get_xsave_limits();
1371abb023fbSJohn Baldwin 
1372a0efd3fbSJohn Baldwin 	/*
1373a0efd3fbSJohn Baldwin 	 * Note that the processor raises a GP# fault on its own if
1374a0efd3fbSJohn Baldwin 	 * xsetbv is executed for CPL != 0, so we do not have to
1375a0efd3fbSJohn Baldwin 	 * emulate that fault here.
1376a0efd3fbSJohn Baldwin 	 */
1377a0efd3fbSJohn Baldwin 
1378a0efd3fbSJohn Baldwin 	/* Only xcr0 is supported. */
1379a0efd3fbSJohn Baldwin 	if (vmxctx->guest_rcx != 0) {
1380dc506506SNeel Natu 		vm_inject_gp(vmx->vm, vcpu);
1381a0efd3fbSJohn Baldwin 		return (HANDLED);
1382a0efd3fbSJohn Baldwin 	}
1383a0efd3fbSJohn Baldwin 
1384a0efd3fbSJohn Baldwin 	/* We only handle xcr0 if both the host and guest have XSAVE enabled. */
1385a0efd3fbSJohn Baldwin 	if (!limits->xsave_enabled || !(vmcs_read(VMCS_GUEST_CR4) & CR4_XSAVE)) {
1386dc506506SNeel Natu 		vm_inject_ud(vmx->vm, vcpu);
1387a0efd3fbSJohn Baldwin 		return (HANDLED);
1388a0efd3fbSJohn Baldwin 	}
1389abb023fbSJohn Baldwin 
1390abb023fbSJohn Baldwin 	xcrval = vmxctx->guest_rdx << 32 | (vmxctx->guest_rax & 0xffffffff);
1391a0efd3fbSJohn Baldwin 	if ((xcrval & ~limits->xcr0_allowed) != 0) {
1392dc506506SNeel Natu 		vm_inject_gp(vmx->vm, vcpu);
1393a0efd3fbSJohn Baldwin 		return (HANDLED);
1394a0efd3fbSJohn Baldwin 	}
1395abb023fbSJohn Baldwin 
1396a0efd3fbSJohn Baldwin 	if (!(xcrval & XFEATURE_ENABLED_X87)) {
1397dc506506SNeel Natu 		vm_inject_gp(vmx->vm, vcpu);
1398a0efd3fbSJohn Baldwin 		return (HANDLED);
1399a0efd3fbSJohn Baldwin 	}
1400abb023fbSJohn Baldwin 
140144a68c4eSJohn Baldwin 	/* AVX (YMM_Hi128) requires SSE. */
140244a68c4eSJohn Baldwin 	if (xcrval & XFEATURE_ENABLED_AVX &&
140344a68c4eSJohn Baldwin 	    (xcrval & XFEATURE_AVX) != XFEATURE_AVX) {
140444a68c4eSJohn Baldwin 		vm_inject_gp(vmx->vm, vcpu);
140544a68c4eSJohn Baldwin 		return (HANDLED);
140644a68c4eSJohn Baldwin 	}
140744a68c4eSJohn Baldwin 
140844a68c4eSJohn Baldwin 	/*
140944a68c4eSJohn Baldwin 	 * AVX512 requires base AVX (YMM_Hi128) as well as OpMask,
141044a68c4eSJohn Baldwin 	 * ZMM_Hi256, and Hi16_ZMM.
141144a68c4eSJohn Baldwin 	 */
141244a68c4eSJohn Baldwin 	if (xcrval & XFEATURE_AVX512 &&
141344a68c4eSJohn Baldwin 	    (xcrval & (XFEATURE_AVX512 | XFEATURE_AVX)) !=
141444a68c4eSJohn Baldwin 	    (XFEATURE_AVX512 | XFEATURE_AVX)) {
141544a68c4eSJohn Baldwin 		vm_inject_gp(vmx->vm, vcpu);
141644a68c4eSJohn Baldwin 		return (HANDLED);
141744a68c4eSJohn Baldwin 	}
141844a68c4eSJohn Baldwin 
141944a68c4eSJohn Baldwin 	/*
142044a68c4eSJohn Baldwin 	 * Intel MPX requires both bound register state flags to be
142144a68c4eSJohn Baldwin 	 * set.
142244a68c4eSJohn Baldwin 	 */
142344a68c4eSJohn Baldwin 	if (((xcrval & XFEATURE_ENABLED_BNDREGS) != 0) !=
142444a68c4eSJohn Baldwin 	    ((xcrval & XFEATURE_ENABLED_BNDCSR) != 0)) {
1425dc506506SNeel Natu 		vm_inject_gp(vmx->vm, vcpu);
1426a0efd3fbSJohn Baldwin 		return (HANDLED);
1427a0efd3fbSJohn Baldwin 	}
1428abb023fbSJohn Baldwin 
1429abb023fbSJohn Baldwin 	/*
1430abb023fbSJohn Baldwin 	 * This runs "inside" vmrun() with the guest's FPU state, so
1431abb023fbSJohn Baldwin 	 * modifying xcr0 directly modifies the guest's xcr0, not the
1432abb023fbSJohn Baldwin 	 * host's.
1433abb023fbSJohn Baldwin 	 */
1434abb023fbSJohn Baldwin 	load_xcr(0, xcrval);
1435abb023fbSJohn Baldwin 	return (HANDLED);
1436abb023fbSJohn Baldwin }
1437abb023fbSJohn Baldwin 
1438594db002STycho Nightingale static uint64_t
1439594db002STycho Nightingale vmx_get_guest_reg(struct vmx *vmx, int vcpu, int ident)
1440366f6083SPeter Grehan {
1441366f6083SPeter Grehan 	const struct vmxctx *vmxctx;
1442366f6083SPeter Grehan 
1443594db002STycho Nightingale 	vmxctx = &vmx->ctx[vcpu];
1444594db002STycho Nightingale 
1445594db002STycho Nightingale 	switch (ident) {
1446594db002STycho Nightingale 	case 0:
1447594db002STycho Nightingale 		return (vmxctx->guest_rax);
1448594db002STycho Nightingale 	case 1:
1449594db002STycho Nightingale 		return (vmxctx->guest_rcx);
1450594db002STycho Nightingale 	case 2:
1451594db002STycho Nightingale 		return (vmxctx->guest_rdx);
1452594db002STycho Nightingale 	case 3:
1453594db002STycho Nightingale 		return (vmxctx->guest_rbx);
1454594db002STycho Nightingale 	case 4:
1455594db002STycho Nightingale 		return (vmcs_read(VMCS_GUEST_RSP));
1456594db002STycho Nightingale 	case 5:
1457594db002STycho Nightingale 		return (vmxctx->guest_rbp);
1458594db002STycho Nightingale 	case 6:
1459594db002STycho Nightingale 		return (vmxctx->guest_rsi);
1460594db002STycho Nightingale 	case 7:
1461594db002STycho Nightingale 		return (vmxctx->guest_rdi);
1462594db002STycho Nightingale 	case 8:
1463594db002STycho Nightingale 		return (vmxctx->guest_r8);
1464594db002STycho Nightingale 	case 9:
1465594db002STycho Nightingale 		return (vmxctx->guest_r9);
1466594db002STycho Nightingale 	case 10:
1467594db002STycho Nightingale 		return (vmxctx->guest_r10);
1468594db002STycho Nightingale 	case 11:
1469594db002STycho Nightingale 		return (vmxctx->guest_r11);
1470594db002STycho Nightingale 	case 12:
1471594db002STycho Nightingale 		return (vmxctx->guest_r12);
1472594db002STycho Nightingale 	case 13:
1473594db002STycho Nightingale 		return (vmxctx->guest_r13);
1474594db002STycho Nightingale 	case 14:
1475594db002STycho Nightingale 		return (vmxctx->guest_r14);
1476594db002STycho Nightingale 	case 15:
1477594db002STycho Nightingale 		return (vmxctx->guest_r15);
1478594db002STycho Nightingale 	default:
1479594db002STycho Nightingale 		panic("invalid vmx register %d", ident);
1480594db002STycho Nightingale 	}
1481594db002STycho Nightingale }
1482594db002STycho Nightingale 
1483594db002STycho Nightingale static void
1484594db002STycho Nightingale vmx_set_guest_reg(struct vmx *vmx, int vcpu, int ident, uint64_t regval)
1485594db002STycho Nightingale {
1486594db002STycho Nightingale 	struct vmxctx *vmxctx;
1487594db002STycho Nightingale 
1488594db002STycho Nightingale 	vmxctx = &vmx->ctx[vcpu];
1489594db002STycho Nightingale 
1490594db002STycho Nightingale 	switch (ident) {
1491594db002STycho Nightingale 	case 0:
1492594db002STycho Nightingale 		vmxctx->guest_rax = regval;
1493594db002STycho Nightingale 		break;
1494594db002STycho Nightingale 	case 1:
1495594db002STycho Nightingale 		vmxctx->guest_rcx = regval;
1496594db002STycho Nightingale 		break;
1497594db002STycho Nightingale 	case 2:
1498594db002STycho Nightingale 		vmxctx->guest_rdx = regval;
1499594db002STycho Nightingale 		break;
1500594db002STycho Nightingale 	case 3:
1501594db002STycho Nightingale 		vmxctx->guest_rbx = regval;
1502594db002STycho Nightingale 		break;
1503594db002STycho Nightingale 	case 4:
1504594db002STycho Nightingale 		vmcs_write(VMCS_GUEST_RSP, regval);
1505594db002STycho Nightingale 		break;
1506594db002STycho Nightingale 	case 5:
1507594db002STycho Nightingale 		vmxctx->guest_rbp = regval;
1508594db002STycho Nightingale 		break;
1509594db002STycho Nightingale 	case 6:
1510594db002STycho Nightingale 		vmxctx->guest_rsi = regval;
1511594db002STycho Nightingale 		break;
1512594db002STycho Nightingale 	case 7:
1513594db002STycho Nightingale 		vmxctx->guest_rdi = regval;
1514594db002STycho Nightingale 		break;
1515594db002STycho Nightingale 	case 8:
1516594db002STycho Nightingale 		vmxctx->guest_r8 = regval;
1517594db002STycho Nightingale 		break;
1518594db002STycho Nightingale 	case 9:
1519594db002STycho Nightingale 		vmxctx->guest_r9 = regval;
1520594db002STycho Nightingale 		break;
1521594db002STycho Nightingale 	case 10:
1522594db002STycho Nightingale 		vmxctx->guest_r10 = regval;
1523594db002STycho Nightingale 		break;
1524594db002STycho Nightingale 	case 11:
1525594db002STycho Nightingale 		vmxctx->guest_r11 = regval;
1526594db002STycho Nightingale 		break;
1527594db002STycho Nightingale 	case 12:
1528594db002STycho Nightingale 		vmxctx->guest_r12 = regval;
1529594db002STycho Nightingale 		break;
1530594db002STycho Nightingale 	case 13:
1531594db002STycho Nightingale 		vmxctx->guest_r13 = regval;
1532594db002STycho Nightingale 		break;
1533594db002STycho Nightingale 	case 14:
1534594db002STycho Nightingale 		vmxctx->guest_r14 = regval;
1535594db002STycho Nightingale 		break;
1536594db002STycho Nightingale 	case 15:
1537594db002STycho Nightingale 		vmxctx->guest_r15 = regval;
1538594db002STycho Nightingale 		break;
1539594db002STycho Nightingale 	default:
1540594db002STycho Nightingale 		panic("invalid vmx register %d", ident);
1541594db002STycho Nightingale 	}
1542594db002STycho Nightingale }
1543594db002STycho Nightingale 
1544594db002STycho Nightingale static int
1545594db002STycho Nightingale vmx_emulate_cr0_access(struct vmx *vmx, int vcpu, uint64_t exitqual)
1546594db002STycho Nightingale {
1547594db002STycho Nightingale 	uint64_t crval, regval;
1548594db002STycho Nightingale 
1549594db002STycho Nightingale 	/* We only handle mov to %cr0 at this time */
155039c21c2dSNeel Natu 	if ((exitqual & 0xf0) != 0x00)
155139c21c2dSNeel Natu 		return (UNHANDLED);
155239c21c2dSNeel Natu 
1553594db002STycho Nightingale 	regval = vmx_get_guest_reg(vmx, vcpu, (exitqual >> 8) & 0xf);
1554366f6083SPeter Grehan 
1555594db002STycho Nightingale 	vmcs_write(VMCS_CR0_SHADOW, regval);
1556366f6083SPeter Grehan 
1557594db002STycho Nightingale 	crval = regval | cr0_ones_mask;
1558594db002STycho Nightingale 	crval &= ~cr0_zeros_mask;
1559594db002STycho Nightingale 	vmcs_write(VMCS_GUEST_CR0, crval);
1560366f6083SPeter Grehan 
1561594db002STycho Nightingale 	if (regval & CR0_PG) {
156280a902efSPeter Grehan 		uint64_t efer, entry_ctls;
156380a902efSPeter Grehan 
156480a902efSPeter Grehan 		/*
156580a902efSPeter Grehan 		 * If CR0.PG is 1 and EFER.LME is 1 then EFER.LMA and
156680a902efSPeter Grehan 		 * the "IA-32e mode guest" bit in VM-entry control must be
156780a902efSPeter Grehan 		 * equal.
156880a902efSPeter Grehan 		 */
15693de83862SNeel Natu 		efer = vmcs_read(VMCS_GUEST_IA32_EFER);
157080a902efSPeter Grehan 		if (efer & EFER_LME) {
157180a902efSPeter Grehan 			efer |= EFER_LMA;
15723de83862SNeel Natu 			vmcs_write(VMCS_GUEST_IA32_EFER, efer);
15733de83862SNeel Natu 			entry_ctls = vmcs_read(VMCS_ENTRY_CTLS);
157480a902efSPeter Grehan 			entry_ctls |= VM_ENTRY_GUEST_LMA;
15753de83862SNeel Natu 			vmcs_write(VMCS_ENTRY_CTLS, entry_ctls);
157680a902efSPeter Grehan 		}
157780a902efSPeter Grehan 	}
157880a902efSPeter Grehan 
1579366f6083SPeter Grehan 	return (HANDLED);
1580366f6083SPeter Grehan }
1581366f6083SPeter Grehan 
1582594db002STycho Nightingale static int
1583594db002STycho Nightingale vmx_emulate_cr4_access(struct vmx *vmx, int vcpu, uint64_t exitqual)
1584594db002STycho Nightingale {
1585594db002STycho Nightingale 	uint64_t crval, regval;
1586594db002STycho Nightingale 
1587594db002STycho Nightingale 	/* We only handle mov to %cr4 at this time */
1588594db002STycho Nightingale 	if ((exitqual & 0xf0) != 0x00)
1589594db002STycho Nightingale 		return (UNHANDLED);
1590594db002STycho Nightingale 
1591594db002STycho Nightingale 	regval = vmx_get_guest_reg(vmx, vcpu, (exitqual >> 8) & 0xf);
1592594db002STycho Nightingale 
1593594db002STycho Nightingale 	vmcs_write(VMCS_CR4_SHADOW, regval);
1594594db002STycho Nightingale 
1595594db002STycho Nightingale 	crval = regval | cr4_ones_mask;
1596594db002STycho Nightingale 	crval &= ~cr4_zeros_mask;
1597594db002STycho Nightingale 	vmcs_write(VMCS_GUEST_CR4, crval);
1598594db002STycho Nightingale 
1599594db002STycho Nightingale 	return (HANDLED);
1600594db002STycho Nightingale }
1601594db002STycho Nightingale 
1602594db002STycho Nightingale static int
1603594db002STycho Nightingale vmx_emulate_cr8_access(struct vmx *vmx, int vcpu, uint64_t exitqual)
1604594db002STycho Nightingale {
1605*051f2bd1SNeel Natu 	struct vlapic *vlapic;
1606*051f2bd1SNeel Natu 	uint64_t cr8;
1607*051f2bd1SNeel Natu 	int regnum;
1608594db002STycho Nightingale 
1609594db002STycho Nightingale 	/* We only handle mov %cr8 to/from a register at this time. */
1610594db002STycho Nightingale 	if ((exitqual & 0xe0) != 0x00) {
1611594db002STycho Nightingale 		return (UNHANDLED);
1612594db002STycho Nightingale 	}
1613594db002STycho Nightingale 
1614*051f2bd1SNeel Natu 	vlapic = vm_lapic(vmx->vm, vcpu);
1615*051f2bd1SNeel Natu 	regnum = (exitqual >> 8) & 0xf;
1616594db002STycho Nightingale 	if (exitqual & 0x10) {
1617*051f2bd1SNeel Natu 		cr8 = vlapic_get_cr8(vlapic);
1618*051f2bd1SNeel Natu 		vmx_set_guest_reg(vmx, vcpu, regnum, cr8);
1619594db002STycho Nightingale 	} else {
1620*051f2bd1SNeel Natu 		cr8 = vmx_get_guest_reg(vmx, vcpu, regnum);
1621*051f2bd1SNeel Natu 		vlapic_set_cr8(vlapic, cr8);
1622594db002STycho Nightingale 	}
1623594db002STycho Nightingale 
1624594db002STycho Nightingale 	return (HANDLED);
1625594db002STycho Nightingale }
1626594db002STycho Nightingale 
1627e4c8a13dSNeel Natu /*
1628e4c8a13dSNeel Natu  * From section "Guest Register State" in the Intel SDM: CPL = SS.DPL
1629e4c8a13dSNeel Natu  */
1630e4c8a13dSNeel Natu static int
1631e4c8a13dSNeel Natu vmx_cpl(void)
1632e4c8a13dSNeel Natu {
1633e4c8a13dSNeel Natu 	uint32_t ssar;
1634e4c8a13dSNeel Natu 
1635e4c8a13dSNeel Natu 	ssar = vmcs_read(VMCS_GUEST_SS_ACCESS_RIGHTS);
1636e4c8a13dSNeel Natu 	return ((ssar >> 5) & 0x3);
1637e4c8a13dSNeel Natu }
1638e4c8a13dSNeel Natu 
1639e813a873SNeel Natu static enum vm_cpu_mode
164000f3efe1SJohn Baldwin vmx_cpu_mode(void)
164100f3efe1SJohn Baldwin {
164200f3efe1SJohn Baldwin 
164300f3efe1SJohn Baldwin 	if (vmcs_read(VMCS_GUEST_IA32_EFER) & EFER_LMA)
164400f3efe1SJohn Baldwin 		return (CPU_MODE_64BIT);
164500f3efe1SJohn Baldwin 	else
164600f3efe1SJohn Baldwin 		return (CPU_MODE_COMPATIBILITY);
164700f3efe1SJohn Baldwin }
164800f3efe1SJohn Baldwin 
1649e813a873SNeel Natu static enum vm_paging_mode
165000f3efe1SJohn Baldwin vmx_paging_mode(void)
165100f3efe1SJohn Baldwin {
165200f3efe1SJohn Baldwin 
165300f3efe1SJohn Baldwin 	if (!(vmcs_read(VMCS_GUEST_CR0) & CR0_PG))
165400f3efe1SJohn Baldwin 		return (PAGING_MODE_FLAT);
165500f3efe1SJohn Baldwin 	if (!(vmcs_read(VMCS_GUEST_CR4) & CR4_PAE))
165600f3efe1SJohn Baldwin 		return (PAGING_MODE_32);
165700f3efe1SJohn Baldwin 	if (vmcs_read(VMCS_GUEST_IA32_EFER) & EFER_LME)
165800f3efe1SJohn Baldwin 		return (PAGING_MODE_64);
165900f3efe1SJohn Baldwin 	else
166000f3efe1SJohn Baldwin 		return (PAGING_MODE_PAE);
166100f3efe1SJohn Baldwin }
166200f3efe1SJohn Baldwin 
1663d17b5104SNeel Natu static uint64_t
1664d17b5104SNeel Natu inout_str_index(struct vmx *vmx, int vcpuid, int in)
1665d17b5104SNeel Natu {
1666d17b5104SNeel Natu 	uint64_t val;
1667d17b5104SNeel Natu 	int error;
1668d17b5104SNeel Natu 	enum vm_reg_name reg;
1669d17b5104SNeel Natu 
1670d17b5104SNeel Natu 	reg = in ? VM_REG_GUEST_RDI : VM_REG_GUEST_RSI;
1671d17b5104SNeel Natu 	error = vmx_getreg(vmx, vcpuid, reg, &val);
1672d17b5104SNeel Natu 	KASSERT(error == 0, ("%s: vmx_getreg error %d", __func__, error));
1673d17b5104SNeel Natu 	return (val);
1674d17b5104SNeel Natu }
1675d17b5104SNeel Natu 
1676d17b5104SNeel Natu static uint64_t
1677d17b5104SNeel Natu inout_str_count(struct vmx *vmx, int vcpuid, int rep)
1678d17b5104SNeel Natu {
1679d17b5104SNeel Natu 	uint64_t val;
1680d17b5104SNeel Natu 	int error;
1681d17b5104SNeel Natu 
1682d17b5104SNeel Natu 	if (rep) {
1683d17b5104SNeel Natu 		error = vmx_getreg(vmx, vcpuid, VM_REG_GUEST_RCX, &val);
1684d17b5104SNeel Natu 		KASSERT(!error, ("%s: vmx_getreg error %d", __func__, error));
1685d17b5104SNeel Natu 	} else {
1686d17b5104SNeel Natu 		val = 1;
1687d17b5104SNeel Natu 	}
1688d17b5104SNeel Natu 	return (val);
1689d17b5104SNeel Natu }
1690d17b5104SNeel Natu 
1691d17b5104SNeel Natu static int
1692d17b5104SNeel Natu inout_str_addrsize(uint32_t inst_info)
1693d17b5104SNeel Natu {
1694d17b5104SNeel Natu 	uint32_t size;
1695d17b5104SNeel Natu 
1696d17b5104SNeel Natu 	size = (inst_info >> 7) & 0x7;
1697d17b5104SNeel Natu 	switch (size) {
1698d17b5104SNeel Natu 	case 0:
1699d17b5104SNeel Natu 		return (2);	/* 16 bit */
1700d17b5104SNeel Natu 	case 1:
1701d17b5104SNeel Natu 		return (4);	/* 32 bit */
1702d17b5104SNeel Natu 	case 2:
1703d17b5104SNeel Natu 		return (8);	/* 64 bit */
1704d17b5104SNeel Natu 	default:
1705d17b5104SNeel Natu 		panic("%s: invalid size encoding %d", __func__, size);
1706d17b5104SNeel Natu 	}
1707d17b5104SNeel Natu }
1708d17b5104SNeel Natu 
1709d17b5104SNeel Natu static void
1710d17b5104SNeel Natu inout_str_seginfo(struct vmx *vmx, int vcpuid, uint32_t inst_info, int in,
1711d17b5104SNeel Natu     struct vm_inout_str *vis)
1712d17b5104SNeel Natu {
1713d17b5104SNeel Natu 	int error, s;
1714d17b5104SNeel Natu 
1715d17b5104SNeel Natu 	if (in) {
1716d17b5104SNeel Natu 		vis->seg_name = VM_REG_GUEST_ES;
1717d17b5104SNeel Natu 	} else {
1718d17b5104SNeel Natu 		s = (inst_info >> 15) & 0x7;
1719d17b5104SNeel Natu 		vis->seg_name = vm_segment_name(s);
1720d17b5104SNeel Natu 	}
1721d17b5104SNeel Natu 
1722d17b5104SNeel Natu 	error = vmx_getdesc(vmx, vcpuid, vis->seg_name, &vis->seg_desc);
1723d17b5104SNeel Natu 	KASSERT(error == 0, ("%s: vmx_getdesc error %d", __func__, error));
1724d17b5104SNeel Natu 
1725d17b5104SNeel Natu 	/* XXX modify svm.c to update bit 16 of seg_desc.access (unusable) */
1726d17b5104SNeel Natu }
1727d17b5104SNeel Natu 
1728e4c8a13dSNeel Natu static void
1729e813a873SNeel Natu vmx_paging_info(struct vm_guest_paging *paging)
1730e813a873SNeel Natu {
1731e813a873SNeel Natu 	paging->cr3 = vmcs_guest_cr3();
1732e813a873SNeel Natu 	paging->cpl = vmx_cpl();
1733e813a873SNeel Natu 	paging->cpu_mode = vmx_cpu_mode();
1734e813a873SNeel Natu 	paging->paging_mode = vmx_paging_mode();
1735e813a873SNeel Natu }
1736e813a873SNeel Natu 
1737e813a873SNeel Natu static void
1738e4c8a13dSNeel Natu vmexit_inst_emul(struct vm_exit *vmexit, uint64_t gpa, uint64_t gla)
1739e4c8a13dSNeel Natu {
1740e4c8a13dSNeel Natu 	vmexit->exitcode = VM_EXITCODE_INST_EMUL;
1741e4c8a13dSNeel Natu 	vmexit->u.inst_emul.gpa = gpa;
1742e4c8a13dSNeel Natu 	vmexit->u.inst_emul.gla = gla;
1743e813a873SNeel Natu 	vmx_paging_info(&vmexit->u.inst_emul.paging);
1744e4c8a13dSNeel Natu }
1745e4c8a13dSNeel Natu 
1746366f6083SPeter Grehan static int
1747318224bbSNeel Natu ept_fault_type(uint64_t ept_qual)
1748a2da7af6SNeel Natu {
1749318224bbSNeel Natu 	int fault_type;
1750a2da7af6SNeel Natu 
1751318224bbSNeel Natu 	if (ept_qual & EPT_VIOLATION_DATA_WRITE)
1752318224bbSNeel Natu 		fault_type = VM_PROT_WRITE;
1753318224bbSNeel Natu 	else if (ept_qual & EPT_VIOLATION_INST_FETCH)
1754318224bbSNeel Natu 		fault_type = VM_PROT_EXECUTE;
1755318224bbSNeel Natu 	else
1756318224bbSNeel Natu 		fault_type= VM_PROT_READ;
1757318224bbSNeel Natu 
1758318224bbSNeel Natu 	return (fault_type);
1759318224bbSNeel Natu }
1760318224bbSNeel Natu 
1761318224bbSNeel Natu static boolean_t
1762318224bbSNeel Natu ept_emulation_fault(uint64_t ept_qual)
1763318224bbSNeel Natu {
1764318224bbSNeel Natu 	int read, write;
1765318224bbSNeel Natu 
1766318224bbSNeel Natu 	/* EPT fault on an instruction fetch doesn't make sense here */
1767a2da7af6SNeel Natu 	if (ept_qual & EPT_VIOLATION_INST_FETCH)
1768318224bbSNeel Natu 		return (FALSE);
1769a2da7af6SNeel Natu 
1770318224bbSNeel Natu 	/* EPT fault must be a read fault or a write fault */
1771a2da7af6SNeel Natu 	read = ept_qual & EPT_VIOLATION_DATA_READ ? 1 : 0;
1772a2da7af6SNeel Natu 	write = ept_qual & EPT_VIOLATION_DATA_WRITE ? 1 : 0;
17733b2b0011SPeter Grehan 	if ((read | write) == 0)
1774318224bbSNeel Natu 		return (FALSE);
1775a2da7af6SNeel Natu 
1776a2da7af6SNeel Natu 	/*
17773b2b0011SPeter Grehan 	 * The EPT violation must have been caused by accessing a
17783b2b0011SPeter Grehan 	 * guest-physical address that is a translation of a guest-linear
17793b2b0011SPeter Grehan 	 * address.
1780a2da7af6SNeel Natu 	 */
1781a2da7af6SNeel Natu 	if ((ept_qual & EPT_VIOLATION_GLA_VALID) == 0 ||
1782a2da7af6SNeel Natu 	    (ept_qual & EPT_VIOLATION_XLAT_VALID) == 0) {
1783318224bbSNeel Natu 		return (FALSE);
1784a2da7af6SNeel Natu 	}
1785a2da7af6SNeel Natu 
1786318224bbSNeel Natu 	return (TRUE);
1787a2da7af6SNeel Natu }
1788a2da7af6SNeel Natu 
1789159dd56fSNeel Natu static __inline int
1790159dd56fSNeel Natu apic_access_virtualization(struct vmx *vmx, int vcpuid)
1791159dd56fSNeel Natu {
1792159dd56fSNeel Natu 	uint32_t proc_ctls2;
1793159dd56fSNeel Natu 
1794159dd56fSNeel Natu 	proc_ctls2 = vmx->cap[vcpuid].proc_ctls2;
1795159dd56fSNeel Natu 	return ((proc_ctls2 & PROCBASED2_VIRTUALIZE_APIC_ACCESSES) ? 1 : 0);
1796159dd56fSNeel Natu }
1797159dd56fSNeel Natu 
1798159dd56fSNeel Natu static __inline int
1799159dd56fSNeel Natu x2apic_virtualization(struct vmx *vmx, int vcpuid)
1800159dd56fSNeel Natu {
1801159dd56fSNeel Natu 	uint32_t proc_ctls2;
1802159dd56fSNeel Natu 
1803159dd56fSNeel Natu 	proc_ctls2 = vmx->cap[vcpuid].proc_ctls2;
1804159dd56fSNeel Natu 	return ((proc_ctls2 & PROCBASED2_VIRTUALIZE_X2APIC_MODE) ? 1 : 0);
1805159dd56fSNeel Natu }
1806159dd56fSNeel Natu 
1807a2da7af6SNeel Natu static int
1808159dd56fSNeel Natu vmx_handle_apic_write(struct vmx *vmx, int vcpuid, struct vlapic *vlapic,
1809159dd56fSNeel Natu     uint64_t qual)
181088c4b8d1SNeel Natu {
181188c4b8d1SNeel Natu 	int error, handled, offset;
1812159dd56fSNeel Natu 	uint32_t *apic_regs, vector;
181388c4b8d1SNeel Natu 	bool retu;
181488c4b8d1SNeel Natu 
1815a0efd3fbSJohn Baldwin 	handled = HANDLED;
181688c4b8d1SNeel Natu 	offset = APIC_WRITE_OFFSET(qual);
1817159dd56fSNeel Natu 
1818159dd56fSNeel Natu 	if (!apic_access_virtualization(vmx, vcpuid)) {
1819159dd56fSNeel Natu 		/*
1820159dd56fSNeel Natu 		 * In general there should not be any APIC write VM-exits
1821159dd56fSNeel Natu 		 * unless APIC-access virtualization is enabled.
1822159dd56fSNeel Natu 		 *
1823159dd56fSNeel Natu 		 * However self-IPI virtualization can legitimately trigger
1824159dd56fSNeel Natu 		 * an APIC-write VM-exit so treat it specially.
1825159dd56fSNeel Natu 		 */
1826159dd56fSNeel Natu 		if (x2apic_virtualization(vmx, vcpuid) &&
1827159dd56fSNeel Natu 		    offset == APIC_OFFSET_SELF_IPI) {
1828159dd56fSNeel Natu 			apic_regs = (uint32_t *)(vlapic->apic_page);
1829159dd56fSNeel Natu 			vector = apic_regs[APIC_OFFSET_SELF_IPI / 4];
1830159dd56fSNeel Natu 			vlapic_self_ipi_handler(vlapic, vector);
1831159dd56fSNeel Natu 			return (HANDLED);
1832159dd56fSNeel Natu 		} else
1833159dd56fSNeel Natu 			return (UNHANDLED);
1834159dd56fSNeel Natu 	}
1835159dd56fSNeel Natu 
183688c4b8d1SNeel Natu 	switch (offset) {
183788c4b8d1SNeel Natu 	case APIC_OFFSET_ID:
183888c4b8d1SNeel Natu 		vlapic_id_write_handler(vlapic);
183988c4b8d1SNeel Natu 		break;
184088c4b8d1SNeel Natu 	case APIC_OFFSET_LDR:
184188c4b8d1SNeel Natu 		vlapic_ldr_write_handler(vlapic);
184288c4b8d1SNeel Natu 		break;
184388c4b8d1SNeel Natu 	case APIC_OFFSET_DFR:
184488c4b8d1SNeel Natu 		vlapic_dfr_write_handler(vlapic);
184588c4b8d1SNeel Natu 		break;
184688c4b8d1SNeel Natu 	case APIC_OFFSET_SVR:
184788c4b8d1SNeel Natu 		vlapic_svr_write_handler(vlapic);
184888c4b8d1SNeel Natu 		break;
184988c4b8d1SNeel Natu 	case APIC_OFFSET_ESR:
185088c4b8d1SNeel Natu 		vlapic_esr_write_handler(vlapic);
185188c4b8d1SNeel Natu 		break;
185288c4b8d1SNeel Natu 	case APIC_OFFSET_ICR_LOW:
185388c4b8d1SNeel Natu 		retu = false;
185488c4b8d1SNeel Natu 		error = vlapic_icrlo_write_handler(vlapic, &retu);
185588c4b8d1SNeel Natu 		if (error != 0 || retu)
1856a0efd3fbSJohn Baldwin 			handled = UNHANDLED;
185788c4b8d1SNeel Natu 		break;
185888c4b8d1SNeel Natu 	case APIC_OFFSET_CMCI_LVT:
185988c4b8d1SNeel Natu 	case APIC_OFFSET_TIMER_LVT ... APIC_OFFSET_ERROR_LVT:
186088c4b8d1SNeel Natu 		vlapic_lvt_write_handler(vlapic, offset);
186188c4b8d1SNeel Natu 		break;
186288c4b8d1SNeel Natu 	case APIC_OFFSET_TIMER_ICR:
186388c4b8d1SNeel Natu 		vlapic_icrtmr_write_handler(vlapic);
186488c4b8d1SNeel Natu 		break;
186588c4b8d1SNeel Natu 	case APIC_OFFSET_TIMER_DCR:
186688c4b8d1SNeel Natu 		vlapic_dcr_write_handler(vlapic);
186788c4b8d1SNeel Natu 		break;
186888c4b8d1SNeel Natu 	default:
1869a0efd3fbSJohn Baldwin 		handled = UNHANDLED;
187088c4b8d1SNeel Natu 		break;
187188c4b8d1SNeel Natu 	}
187288c4b8d1SNeel Natu 	return (handled);
187388c4b8d1SNeel Natu }
187488c4b8d1SNeel Natu 
187588c4b8d1SNeel Natu static bool
1876159dd56fSNeel Natu apic_access_fault(struct vmx *vmx, int vcpuid, uint64_t gpa)
187788c4b8d1SNeel Natu {
187888c4b8d1SNeel Natu 
1879159dd56fSNeel Natu 	if (apic_access_virtualization(vmx, vcpuid) &&
188088c4b8d1SNeel Natu 	    (gpa >= DEFAULT_APIC_BASE && gpa < DEFAULT_APIC_BASE + PAGE_SIZE))
188188c4b8d1SNeel Natu 		return (true);
188288c4b8d1SNeel Natu 	else
188388c4b8d1SNeel Natu 		return (false);
188488c4b8d1SNeel Natu }
188588c4b8d1SNeel Natu 
188688c4b8d1SNeel Natu static int
188788c4b8d1SNeel Natu vmx_handle_apic_access(struct vmx *vmx, int vcpuid, struct vm_exit *vmexit)
188888c4b8d1SNeel Natu {
188988c4b8d1SNeel Natu 	uint64_t qual;
189088c4b8d1SNeel Natu 	int access_type, offset, allowed;
189188c4b8d1SNeel Natu 
1892159dd56fSNeel Natu 	if (!apic_access_virtualization(vmx, vcpuid))
189388c4b8d1SNeel Natu 		return (UNHANDLED);
189488c4b8d1SNeel Natu 
189588c4b8d1SNeel Natu 	qual = vmexit->u.vmx.exit_qualification;
189688c4b8d1SNeel Natu 	access_type = APIC_ACCESS_TYPE(qual);
189788c4b8d1SNeel Natu 	offset = APIC_ACCESS_OFFSET(qual);
189888c4b8d1SNeel Natu 
189988c4b8d1SNeel Natu 	allowed = 0;
190088c4b8d1SNeel Natu 	if (access_type == 0) {
190188c4b8d1SNeel Natu 		/*
190288c4b8d1SNeel Natu 		 * Read data access to the following registers is expected.
190388c4b8d1SNeel Natu 		 */
190488c4b8d1SNeel Natu 		switch (offset) {
190588c4b8d1SNeel Natu 		case APIC_OFFSET_APR:
190688c4b8d1SNeel Natu 		case APIC_OFFSET_PPR:
190788c4b8d1SNeel Natu 		case APIC_OFFSET_RRR:
190888c4b8d1SNeel Natu 		case APIC_OFFSET_CMCI_LVT:
190988c4b8d1SNeel Natu 		case APIC_OFFSET_TIMER_CCR:
191088c4b8d1SNeel Natu 			allowed = 1;
191188c4b8d1SNeel Natu 			break;
191288c4b8d1SNeel Natu 		default:
191388c4b8d1SNeel Natu 			break;
191488c4b8d1SNeel Natu 		}
191588c4b8d1SNeel Natu 	} else if (access_type == 1) {
191688c4b8d1SNeel Natu 		/*
191788c4b8d1SNeel Natu 		 * Write data access to the following registers is expected.
191888c4b8d1SNeel Natu 		 */
191988c4b8d1SNeel Natu 		switch (offset) {
192088c4b8d1SNeel Natu 		case APIC_OFFSET_VER:
192188c4b8d1SNeel Natu 		case APIC_OFFSET_APR:
192288c4b8d1SNeel Natu 		case APIC_OFFSET_PPR:
192388c4b8d1SNeel Natu 		case APIC_OFFSET_RRR:
192488c4b8d1SNeel Natu 		case APIC_OFFSET_ISR0 ... APIC_OFFSET_ISR7:
192588c4b8d1SNeel Natu 		case APIC_OFFSET_TMR0 ... APIC_OFFSET_TMR7:
192688c4b8d1SNeel Natu 		case APIC_OFFSET_IRR0 ... APIC_OFFSET_IRR7:
192788c4b8d1SNeel Natu 		case APIC_OFFSET_CMCI_LVT:
192888c4b8d1SNeel Natu 		case APIC_OFFSET_TIMER_CCR:
192988c4b8d1SNeel Natu 			allowed = 1;
193088c4b8d1SNeel Natu 			break;
193188c4b8d1SNeel Natu 		default:
193288c4b8d1SNeel Natu 			break;
193388c4b8d1SNeel Natu 		}
193488c4b8d1SNeel Natu 	}
193588c4b8d1SNeel Natu 
193688c4b8d1SNeel Natu 	if (allowed) {
1937e4c8a13dSNeel Natu 		vmexit_inst_emul(vmexit, DEFAULT_APIC_BASE + offset,
1938e4c8a13dSNeel Natu 		    VIE_INVALID_GLA);
193988c4b8d1SNeel Natu 	}
194088c4b8d1SNeel Natu 
194188c4b8d1SNeel Natu 	/*
194288c4b8d1SNeel Natu 	 * Regardless of whether the APIC-access is allowed this handler
194388c4b8d1SNeel Natu 	 * always returns UNHANDLED:
194488c4b8d1SNeel Natu 	 * - if the access is allowed then it is handled by emulating the
194588c4b8d1SNeel Natu 	 *   instruction that caused the VM-exit (outside the critical section)
194688c4b8d1SNeel Natu 	 * - if the access is not allowed then it will be converted to an
194788c4b8d1SNeel Natu 	 *   exitcode of VM_EXITCODE_VMX and will be dealt with in userland.
194888c4b8d1SNeel Natu 	 */
194988c4b8d1SNeel Natu 	return (UNHANDLED);
195088c4b8d1SNeel Natu }
195188c4b8d1SNeel Natu 
195288c4b8d1SNeel Natu static int
1953366f6083SPeter Grehan vmx_exit_process(struct vmx *vmx, int vcpu, struct vm_exit *vmexit)
1954366f6083SPeter Grehan {
1955d17b5104SNeel Natu 	int error, handled, in;
1956366f6083SPeter Grehan 	struct vmxctx *vmxctx;
195788c4b8d1SNeel Natu 	struct vlapic *vlapic;
1958d17b5104SNeel Natu 	struct vm_inout_str *vis;
1959d17b5104SNeel Natu 	uint32_t eax, ecx, edx, idtvec_info, idtvec_err, intr_info, inst_info;
1960d17b5104SNeel Natu 	uint32_t reason;
19613de83862SNeel Natu 	uint64_t qual, gpa;
1962becd9849SNeel Natu 	bool retu;
1963366f6083SPeter Grehan 
1964160471d2SNeel Natu 	CTASSERT((PINBASED_CTLS_ONE_SETTING & PINBASED_VIRTUAL_NMI) != 0);
1965c308b23bSNeel Natu 	CTASSERT((PINBASED_CTLS_ONE_SETTING & PINBASED_NMI_EXITING) != 0);
1966160471d2SNeel Natu 
1967a0efd3fbSJohn Baldwin 	handled = UNHANDLED;
1968366f6083SPeter Grehan 	vmxctx = &vmx->ctx[vcpu];
19690492757cSNeel Natu 
1970366f6083SPeter Grehan 	qual = vmexit->u.vmx.exit_qualification;
1971318224bbSNeel Natu 	reason = vmexit->u.vmx.exit_reason;
1972366f6083SPeter Grehan 	vmexit->exitcode = VM_EXITCODE_BOGUS;
1973366f6083SPeter Grehan 
197461592433SNeel Natu 	vmm_stat_incr(vmx->vm, vcpu, VMEXIT_COUNT, 1);
197561592433SNeel Natu 
1976318224bbSNeel Natu 	/*
1977318224bbSNeel Natu 	 * VM exits that could be triggered during event injection on the
1978318224bbSNeel Natu 	 * previous VM entry need to be handled specially by re-injecting
1979318224bbSNeel Natu 	 * the event.
1980318224bbSNeel Natu 	 *
1981318224bbSNeel Natu 	 * See "Information for VM Exits During Event Delivery" in Intel SDM
1982318224bbSNeel Natu 	 * for details.
1983318224bbSNeel Natu 	 */
1984318224bbSNeel Natu 	switch (reason) {
1985318224bbSNeel Natu 	case EXIT_REASON_EPT_FAULT:
1986318224bbSNeel Natu 	case EXIT_REASON_EPT_MISCONFIG:
198788c4b8d1SNeel Natu 	case EXIT_REASON_APIC_ACCESS:
1988318224bbSNeel Natu 	case EXIT_REASON_TASK_SWITCH:
1989318224bbSNeel Natu 	case EXIT_REASON_EXCEPTION:
1990318224bbSNeel Natu 		idtvec_info = vmcs_idt_vectoring_info();
1991318224bbSNeel Natu 		if (idtvec_info & VMCS_IDT_VEC_VALID) {
1992318224bbSNeel Natu 			idtvec_info &= ~(1 << 12); /* clear undefined bit */
19933de83862SNeel Natu 			vmcs_write(VMCS_ENTRY_INTR_INFO, idtvec_info);
1994318224bbSNeel Natu 			if (idtvec_info & VMCS_IDT_VEC_ERRCODE_VALID) {
1995318224bbSNeel Natu 				idtvec_err = vmcs_idt_vectoring_err();
19963de83862SNeel Natu 				vmcs_write(VMCS_ENTRY_EXCEPTION_ERROR,
19973de83862SNeel Natu 				    idtvec_err);
1998318224bbSNeel Natu 			}
1999160471d2SNeel Natu 			/*
2000160471d2SNeel Natu 			 * If 'virtual NMIs' are being used and the VM-exit
2001160471d2SNeel Natu 			 * happened while injecting an NMI during the previous
2002160471d2SNeel Natu 			 * VM-entry, then clear "blocking by NMI" in the Guest
2003160471d2SNeel Natu 			 * Interruptibility-state.
2004160471d2SNeel Natu 			 */
2005160471d2SNeel Natu 			if ((idtvec_info & VMCS_INTR_T_MASK) ==
2006160471d2SNeel Natu 			    VMCS_INTR_T_NMI) {
2007e5a1d950SNeel Natu 				 vmx_clear_nmi_blocking(vmx, vcpu);
2008160471d2SNeel Natu 			}
20093de83862SNeel Natu 			vmcs_write(VMCS_ENTRY_INST_LENGTH, vmexit->inst_length);
2010318224bbSNeel Natu 		}
2011318224bbSNeel Natu 	default:
2012e5a1d950SNeel Natu 		idtvec_info = 0;
2013318224bbSNeel Natu 		break;
2014318224bbSNeel Natu 	}
2015318224bbSNeel Natu 
2016318224bbSNeel Natu 	switch (reason) {
2017366f6083SPeter Grehan 	case EXIT_REASON_CR_ACCESS:
2018b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_CR_ACCESS, 1);
2019594db002STycho Nightingale 		switch (qual & 0xf) {
2020594db002STycho Nightingale 		case 0:
2021594db002STycho Nightingale 			handled = vmx_emulate_cr0_access(vmx, vcpu, qual);
2022594db002STycho Nightingale 			break;
2023594db002STycho Nightingale 		case 4:
2024594db002STycho Nightingale 			handled = vmx_emulate_cr4_access(vmx, vcpu, qual);
2025594db002STycho Nightingale 			break;
2026594db002STycho Nightingale 		case 8:
2027594db002STycho Nightingale 			handled = vmx_emulate_cr8_access(vmx, vcpu, qual);
2028594db002STycho Nightingale 			break;
2029594db002STycho Nightingale 		}
2030366f6083SPeter Grehan 		break;
2031366f6083SPeter Grehan 	case EXIT_REASON_RDMSR:
2032b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_RDMSR, 1);
2033becd9849SNeel Natu 		retu = false;
2034366f6083SPeter Grehan 		ecx = vmxctx->guest_rcx;
20352cb97c9dSNeel Natu 		VCPU_CTR1(vmx->vm, vcpu, "rdmsr 0x%08x", ecx);
2036becd9849SNeel Natu 		error = emulate_rdmsr(vmx->vm, vcpu, ecx, &retu);
2037b42206f3SNeel Natu 		if (error) {
2038366f6083SPeter Grehan 			vmexit->exitcode = VM_EXITCODE_RDMSR;
2039366f6083SPeter Grehan 			vmexit->u.msr.code = ecx;
2040becd9849SNeel Natu 		} else if (!retu) {
2041a0efd3fbSJohn Baldwin 			handled = HANDLED;
2042becd9849SNeel Natu 		} else {
2043becd9849SNeel Natu 			/* Return to userspace with a valid exitcode */
2044becd9849SNeel Natu 			KASSERT(vmexit->exitcode != VM_EXITCODE_BOGUS,
2045becd9849SNeel Natu 			    ("emulate_wrmsr retu with bogus exitcode"));
2046becd9849SNeel Natu 		}
2047366f6083SPeter Grehan 		break;
2048366f6083SPeter Grehan 	case EXIT_REASON_WRMSR:
2049b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_WRMSR, 1);
2050becd9849SNeel Natu 		retu = false;
2051366f6083SPeter Grehan 		eax = vmxctx->guest_rax;
2052366f6083SPeter Grehan 		ecx = vmxctx->guest_rcx;
2053366f6083SPeter Grehan 		edx = vmxctx->guest_rdx;
20542cb97c9dSNeel Natu 		VCPU_CTR2(vmx->vm, vcpu, "wrmsr 0x%08x value 0x%016lx",
20552cb97c9dSNeel Natu 		    ecx, (uint64_t)edx << 32 | eax);
2056b42206f3SNeel Natu 		error = emulate_wrmsr(vmx->vm, vcpu, ecx,
2057becd9849SNeel Natu 		    (uint64_t)edx << 32 | eax, &retu);
2058b42206f3SNeel Natu 		if (error) {
2059366f6083SPeter Grehan 			vmexit->exitcode = VM_EXITCODE_WRMSR;
2060366f6083SPeter Grehan 			vmexit->u.msr.code = ecx;
2061366f6083SPeter Grehan 			vmexit->u.msr.wval = (uint64_t)edx << 32 | eax;
2062becd9849SNeel Natu 		} else if (!retu) {
2063a0efd3fbSJohn Baldwin 			handled = HANDLED;
2064becd9849SNeel Natu 		} else {
2065becd9849SNeel Natu 			/* Return to userspace with a valid exitcode */
2066becd9849SNeel Natu 			KASSERT(vmexit->exitcode != VM_EXITCODE_BOGUS,
2067becd9849SNeel Natu 			    ("emulate_wrmsr retu with bogus exitcode"));
2068becd9849SNeel Natu 		}
2069366f6083SPeter Grehan 		break;
2070366f6083SPeter Grehan 	case EXIT_REASON_HLT:
2071f76fc5d4SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_HLT, 1);
2072366f6083SPeter Grehan 		vmexit->exitcode = VM_EXITCODE_HLT;
20733de83862SNeel Natu 		vmexit->u.hlt.rflags = vmcs_read(VMCS_GUEST_RFLAGS);
2074366f6083SPeter Grehan 		break;
2075366f6083SPeter Grehan 	case EXIT_REASON_MTF:
2076b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_MTRAP, 1);
2077366f6083SPeter Grehan 		vmexit->exitcode = VM_EXITCODE_MTRAP;
2078366f6083SPeter Grehan 		break;
2079366f6083SPeter Grehan 	case EXIT_REASON_PAUSE:
2080b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_PAUSE, 1);
2081366f6083SPeter Grehan 		vmexit->exitcode = VM_EXITCODE_PAUSE;
2082366f6083SPeter Grehan 		break;
2083366f6083SPeter Grehan 	case EXIT_REASON_INTR_WINDOW:
2084b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_INTR_WINDOW, 1);
2085366f6083SPeter Grehan 		vmx_clear_int_window_exiting(vmx, vcpu);
2086b5aaf7b2SNeel Natu 		return (1);
2087366f6083SPeter Grehan 	case EXIT_REASON_EXT_INTR:
2088366f6083SPeter Grehan 		/*
2089366f6083SPeter Grehan 		 * External interrupts serve only to cause VM exits and allow
2090366f6083SPeter Grehan 		 * the host interrupt handler to run.
2091366f6083SPeter Grehan 		 *
2092366f6083SPeter Grehan 		 * If this external interrupt triggers a virtual interrupt
2093366f6083SPeter Grehan 		 * to a VM, then that state will be recorded by the
2094366f6083SPeter Grehan 		 * host interrupt handler in the VM's softc. We will inject
2095366f6083SPeter Grehan 		 * this virtual interrupt during the subsequent VM enter.
2096366f6083SPeter Grehan 		 */
2097f7d47425SNeel Natu 		intr_info = vmcs_read(VMCS_EXIT_INTR_INFO);
2098722b6744SJohn Baldwin 
2099722b6744SJohn Baldwin 		/*
2100722b6744SJohn Baldwin 		 * XXX: Ignore this exit if VMCS_INTR_VALID is not set.
2101ad3e3687SJohn Baldwin 		 * This appears to be a bug in VMware Fusion?
2102722b6744SJohn Baldwin 		 */
2103722b6744SJohn Baldwin 		if (!(intr_info & VMCS_INTR_VALID))
2104722b6744SJohn Baldwin 			return (1);
2105160471d2SNeel Natu 		KASSERT((intr_info & VMCS_INTR_VALID) != 0 &&
2106160471d2SNeel Natu 		    (intr_info & VMCS_INTR_T_MASK) == VMCS_INTR_T_HWINTR,
2107f7d47425SNeel Natu 		    ("VM exit interruption info invalid: %#x", intr_info));
2108f7d47425SNeel Natu 		vmx_trigger_hostintr(intr_info & 0xff);
2109366f6083SPeter Grehan 
2110366f6083SPeter Grehan 		/*
2111366f6083SPeter Grehan 		 * This is special. We want to treat this as an 'handled'
2112366f6083SPeter Grehan 		 * VM-exit but not increment the instruction pointer.
2113366f6083SPeter Grehan 		 */
2114366f6083SPeter Grehan 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_EXTINT, 1);
2115366f6083SPeter Grehan 		return (1);
2116366f6083SPeter Grehan 	case EXIT_REASON_NMI_WINDOW:
2117366f6083SPeter Grehan 		/* Exit to allow the pending virtual NMI to be injected */
211848b2d828SNeel Natu 		if (vm_nmi_pending(vmx->vm, vcpu))
211948b2d828SNeel Natu 			vmx_inject_nmi(vmx, vcpu);
2120366f6083SPeter Grehan 		vmx_clear_nmi_window_exiting(vmx, vcpu);
212148b2d828SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_NMI_WINDOW, 1);
2122366f6083SPeter Grehan 		return (1);
2123366f6083SPeter Grehan 	case EXIT_REASON_INOUT:
2124b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_INOUT, 1);
2125366f6083SPeter Grehan 		vmexit->exitcode = VM_EXITCODE_INOUT;
2126366f6083SPeter Grehan 		vmexit->u.inout.bytes = (qual & 0x7) + 1;
2127d17b5104SNeel Natu 		vmexit->u.inout.in = in = (qual & 0x8) ? 1 : 0;
2128366f6083SPeter Grehan 		vmexit->u.inout.string = (qual & 0x10) ? 1 : 0;
2129366f6083SPeter Grehan 		vmexit->u.inout.rep = (qual & 0x20) ? 1 : 0;
2130366f6083SPeter Grehan 		vmexit->u.inout.port = (uint16_t)(qual >> 16);
2131366f6083SPeter Grehan 		vmexit->u.inout.eax = (uint32_t)(vmxctx->guest_rax);
2132d17b5104SNeel Natu 		if (vmexit->u.inout.string) {
2133d17b5104SNeel Natu 			inst_info = vmcs_read(VMCS_EXIT_INSTRUCTION_INFO);
2134d17b5104SNeel Natu 			vmexit->exitcode = VM_EXITCODE_INOUT_STR;
2135d17b5104SNeel Natu 			vis = &vmexit->u.inout_str;
2136e813a873SNeel Natu 			vmx_paging_info(&vis->paging);
2137d17b5104SNeel Natu 			vis->rflags = vmcs_read(VMCS_GUEST_RFLAGS);
2138d17b5104SNeel Natu 			vis->cr0 = vmcs_read(VMCS_GUEST_CR0);
2139d17b5104SNeel Natu 			vis->index = inout_str_index(vmx, vcpu, in);
2140d17b5104SNeel Natu 			vis->count = inout_str_count(vmx, vcpu, vis->inout.rep);
2141d17b5104SNeel Natu 			vis->addrsize = inout_str_addrsize(inst_info);
2142d17b5104SNeel Natu 			inout_str_seginfo(vmx, vcpu, inst_info, in, vis);
2143762fd208STycho Nightingale 		}
2144366f6083SPeter Grehan 		break;
2145366f6083SPeter Grehan 	case EXIT_REASON_CPUID:
2146b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_CPUID, 1);
2147a2da7af6SNeel Natu 		handled = vmx_handle_cpuid(vmx->vm, vcpu, vmxctx);
2148366f6083SPeter Grehan 		break;
2149e5a1d950SNeel Natu 	case EXIT_REASON_EXCEPTION:
2150c308b23bSNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_EXCEPTION, 1);
2151e5a1d950SNeel Natu 		intr_info = vmcs_read(VMCS_EXIT_INTR_INFO);
2152e5a1d950SNeel Natu 		KASSERT((intr_info & VMCS_INTR_VALID) != 0,
2153e5a1d950SNeel Natu 		    ("VM exit interruption info invalid: %#x", intr_info));
2154c308b23bSNeel Natu 
2155e5a1d950SNeel Natu 		/*
2156e5a1d950SNeel Natu 		 * If Virtual NMIs control is 1 and the VM-exit is due to a
2157e5a1d950SNeel Natu 		 * fault encountered during the execution of IRET then we must
2158e5a1d950SNeel Natu 		 * restore the state of "virtual-NMI blocking" before resuming
2159e5a1d950SNeel Natu 		 * the guest.
2160e5a1d950SNeel Natu 		 *
2161e5a1d950SNeel Natu 		 * See "Resuming Guest Software after Handling an Exception".
2162e5a1d950SNeel Natu 		 */
2163e5a1d950SNeel Natu 		if ((idtvec_info & VMCS_IDT_VEC_VALID) == 0 &&
2164e5a1d950SNeel Natu 		    (intr_info & 0xff) != IDT_DF &&
2165e5a1d950SNeel Natu 		    (intr_info & EXIT_QUAL_NMIUDTI) != 0)
2166e5a1d950SNeel Natu 			vmx_restore_nmi_blocking(vmx, vcpu);
2167c308b23bSNeel Natu 
2168c308b23bSNeel Natu 		/*
216962fbd7c2SNeel Natu 		 * The NMI has already been handled in vmx_exit_handle_nmi().
2170c308b23bSNeel Natu 		 */
217162fbd7c2SNeel Natu 		if ((intr_info & VMCS_INTR_T_MASK) == VMCS_INTR_T_NMI)
2172c308b23bSNeel Natu 			return (1);
2173e5a1d950SNeel Natu 		break;
2174cd942e0fSPeter Grehan 	case EXIT_REASON_EPT_FAULT:
2175318224bbSNeel Natu 		/*
2176318224bbSNeel Natu 		 * If 'gpa' lies within the address space allocated to
2177318224bbSNeel Natu 		 * memory then this must be a nested page fault otherwise
2178318224bbSNeel Natu 		 * this must be an instruction that accesses MMIO space.
2179318224bbSNeel Natu 		 */
2180a2da7af6SNeel Natu 		gpa = vmcs_gpa();
2181159dd56fSNeel Natu 		if (vm_mem_allocated(vmx->vm, gpa) ||
2182159dd56fSNeel Natu 		    apic_access_fault(vmx, vcpu, gpa)) {
2183cd942e0fSPeter Grehan 			vmexit->exitcode = VM_EXITCODE_PAGING;
218413ec9371SPeter Grehan 			vmexit->u.paging.gpa = gpa;
2185318224bbSNeel Natu 			vmexit->u.paging.fault_type = ept_fault_type(qual);
2186bf73979dSNeel Natu 			vmm_stat_incr(vmx->vm, vcpu, VMEXIT_NESTED_FAULT, 1);
2187318224bbSNeel Natu 		} else if (ept_emulation_fault(qual)) {
2188e4c8a13dSNeel Natu 			vmexit_inst_emul(vmexit, gpa, vmcs_gla());
2189bf73979dSNeel Natu 			vmm_stat_incr(vmx->vm, vcpu, VMEXIT_INST_EMUL, 1);
2190a2da7af6SNeel Natu 		}
2191e5a1d950SNeel Natu 		/*
2192e5a1d950SNeel Natu 		 * If Virtual NMIs control is 1 and the VM-exit is due to an
2193e5a1d950SNeel Natu 		 * EPT fault during the execution of IRET then we must restore
2194e5a1d950SNeel Natu 		 * the state of "virtual-NMI blocking" before resuming.
2195e5a1d950SNeel Natu 		 *
2196e5a1d950SNeel Natu 		 * See description of "NMI unblocking due to IRET" in
2197e5a1d950SNeel Natu 		 * "Exit Qualification for EPT Violations".
2198e5a1d950SNeel Natu 		 */
2199e5a1d950SNeel Natu 		if ((idtvec_info & VMCS_IDT_VEC_VALID) == 0 &&
2200e5a1d950SNeel Natu 		    (qual & EXIT_QUAL_NMIUDTI) != 0)
2201e5a1d950SNeel Natu 			vmx_restore_nmi_blocking(vmx, vcpu);
2202cd942e0fSPeter Grehan 		break;
220330b94db8SNeel Natu 	case EXIT_REASON_VIRTUALIZED_EOI:
220430b94db8SNeel Natu 		vmexit->exitcode = VM_EXITCODE_IOAPIC_EOI;
220530b94db8SNeel Natu 		vmexit->u.ioapic_eoi.vector = qual & 0xFF;
220630b94db8SNeel Natu 		vmexit->inst_length = 0;	/* trap-like */
220730b94db8SNeel Natu 		break;
220888c4b8d1SNeel Natu 	case EXIT_REASON_APIC_ACCESS:
220988c4b8d1SNeel Natu 		handled = vmx_handle_apic_access(vmx, vcpu, vmexit);
221088c4b8d1SNeel Natu 		break;
221188c4b8d1SNeel Natu 	case EXIT_REASON_APIC_WRITE:
221288c4b8d1SNeel Natu 		/*
221388c4b8d1SNeel Natu 		 * APIC-write VM exit is trap-like so the %rip is already
221488c4b8d1SNeel Natu 		 * pointing to the next instruction.
221588c4b8d1SNeel Natu 		 */
221688c4b8d1SNeel Natu 		vmexit->inst_length = 0;
221788c4b8d1SNeel Natu 		vlapic = vm_lapic(vmx->vm, vcpu);
2218159dd56fSNeel Natu 		handled = vmx_handle_apic_write(vmx, vcpu, vlapic, qual);
221988c4b8d1SNeel Natu 		break;
2220abb023fbSJohn Baldwin 	case EXIT_REASON_XSETBV:
2221a0efd3fbSJohn Baldwin 		handled = vmx_emulate_xsetbv(vmx, vcpu, vmexit);
2222abb023fbSJohn Baldwin 		break;
2223366f6083SPeter Grehan 	default:
2224b5aaf7b2SNeel Natu 		vmm_stat_incr(vmx->vm, vcpu, VMEXIT_UNKNOWN, 1);
2225366f6083SPeter Grehan 		break;
2226366f6083SPeter Grehan 	}
2227366f6083SPeter Grehan 
2228366f6083SPeter Grehan 	if (handled) {
2229366f6083SPeter Grehan 		/*
2230366f6083SPeter Grehan 		 * It is possible that control is returned to userland
2231366f6083SPeter Grehan 		 * even though we were able to handle the VM exit in the
2232eeefa4e4SNeel Natu 		 * kernel.
2233366f6083SPeter Grehan 		 *
2234366f6083SPeter Grehan 		 * In such a case we want to make sure that the userland
2235366f6083SPeter Grehan 		 * restarts guest execution at the instruction *after*
2236366f6083SPeter Grehan 		 * the one we just processed. Therefore we update the
2237366f6083SPeter Grehan 		 * guest rip in the VMCS and in 'vmexit'.
2238366f6083SPeter Grehan 		 */
2239366f6083SPeter Grehan 		vmexit->rip += vmexit->inst_length;
2240366f6083SPeter Grehan 		vmexit->inst_length = 0;
22413de83862SNeel Natu 		vmcs_write(VMCS_GUEST_RIP, vmexit->rip);
2242366f6083SPeter Grehan 	} else {
2243366f6083SPeter Grehan 		if (vmexit->exitcode == VM_EXITCODE_BOGUS) {
2244366f6083SPeter Grehan 			/*
2245366f6083SPeter Grehan 			 * If this VM exit was not claimed by anybody then
2246366f6083SPeter Grehan 			 * treat it as a generic VMX exit.
2247366f6083SPeter Grehan 			 */
2248366f6083SPeter Grehan 			vmexit->exitcode = VM_EXITCODE_VMX;
22490492757cSNeel Natu 			vmexit->u.vmx.status = VM_SUCCESS;
2250c308b23bSNeel Natu 			vmexit->u.vmx.inst_type = 0;
2251c308b23bSNeel Natu 			vmexit->u.vmx.inst_error = 0;
2252366f6083SPeter Grehan 		} else {
2253366f6083SPeter Grehan 			/*
2254366f6083SPeter Grehan 			 * The exitcode and collateral have been populated.
2255366f6083SPeter Grehan 			 * The VM exit will be processed further in userland.
2256366f6083SPeter Grehan 			 */
2257366f6083SPeter Grehan 		}
2258366f6083SPeter Grehan 	}
2259366f6083SPeter Grehan 	return (handled);
2260366f6083SPeter Grehan }
2261366f6083SPeter Grehan 
22620492757cSNeel Natu static __inline int
22630492757cSNeel Natu vmx_exit_astpending(struct vmx *vmx, int vcpu, struct vm_exit *vmexit)
2264366f6083SPeter Grehan {
22650492757cSNeel Natu 
22660492757cSNeel Natu 	vmexit->rip = vmcs_guest_rip();
22670492757cSNeel Natu 	vmexit->inst_length = 0;
22680492757cSNeel Natu 	vmexit->exitcode = VM_EXITCODE_BOGUS;
22690492757cSNeel Natu 	vmx_astpending_trace(vmx, vcpu, vmexit->rip);
22700492757cSNeel Natu 	vmm_stat_incr(vmx->vm, vcpu, VMEXIT_ASTPENDING, 1);
22710492757cSNeel Natu 
22720492757cSNeel Natu 	return (HANDLED);
22730492757cSNeel Natu }
22740492757cSNeel Natu 
22750492757cSNeel Natu static __inline int
22765b8a8cd1SNeel Natu vmx_exit_rendezvous(struct vmx *vmx, int vcpu, struct vm_exit *vmexit)
22775b8a8cd1SNeel Natu {
22785b8a8cd1SNeel Natu 
22795b8a8cd1SNeel Natu 	vmexit->rip = vmcs_guest_rip();
22805b8a8cd1SNeel Natu 	vmexit->inst_length = 0;
22815b8a8cd1SNeel Natu 	vmexit->exitcode = VM_EXITCODE_RENDEZVOUS;
22825b8a8cd1SNeel Natu 	vmm_stat_incr(vmx->vm, vcpu, VMEXIT_RENDEZVOUS, 1);
22835b8a8cd1SNeel Natu 
22845b8a8cd1SNeel Natu 	return (UNHANDLED);
22855b8a8cd1SNeel Natu }
22865b8a8cd1SNeel Natu 
22875b8a8cd1SNeel Natu static __inline int
22880492757cSNeel Natu vmx_exit_inst_error(struct vmxctx *vmxctx, int rc, struct vm_exit *vmexit)
22890492757cSNeel Natu {
22900492757cSNeel Natu 
22910492757cSNeel Natu 	KASSERT(vmxctx->inst_fail_status != VM_SUCCESS,
22920492757cSNeel Natu 	    ("vmx_exit_inst_error: invalid inst_fail_status %d",
22930492757cSNeel Natu 	    vmxctx->inst_fail_status));
22940492757cSNeel Natu 
22950492757cSNeel Natu 	vmexit->inst_length = 0;
22960492757cSNeel Natu 	vmexit->exitcode = VM_EXITCODE_VMX;
22970492757cSNeel Natu 	vmexit->u.vmx.status = vmxctx->inst_fail_status;
22980492757cSNeel Natu 	vmexit->u.vmx.inst_error = vmcs_instruction_error();
22990492757cSNeel Natu 	vmexit->u.vmx.exit_reason = ~0;
23000492757cSNeel Natu 	vmexit->u.vmx.exit_qualification = ~0;
23010492757cSNeel Natu 
23020492757cSNeel Natu 	switch (rc) {
23030492757cSNeel Natu 	case VMX_VMRESUME_ERROR:
23040492757cSNeel Natu 	case VMX_VMLAUNCH_ERROR:
23050492757cSNeel Natu 	case VMX_INVEPT_ERROR:
23060492757cSNeel Natu 		vmexit->u.vmx.inst_type = rc;
23070492757cSNeel Natu 		break;
23080492757cSNeel Natu 	default:
23090492757cSNeel Natu 		panic("vm_exit_inst_error: vmx_enter_guest returned %d", rc);
23100492757cSNeel Natu 	}
23110492757cSNeel Natu 
23120492757cSNeel Natu 	return (UNHANDLED);
23130492757cSNeel Natu }
23140492757cSNeel Natu 
231562fbd7c2SNeel Natu /*
231662fbd7c2SNeel Natu  * If the NMI-exiting VM execution control is set to '1' then an NMI in
231762fbd7c2SNeel Natu  * non-root operation causes a VM-exit. NMI blocking is in effect so it is
231862fbd7c2SNeel Natu  * sufficient to simply vector to the NMI handler via a software interrupt.
231962fbd7c2SNeel Natu  * However, this must be done before maskable interrupts are enabled
232062fbd7c2SNeel Natu  * otherwise the "iret" issued by an interrupt handler will incorrectly
232162fbd7c2SNeel Natu  * clear NMI blocking.
232262fbd7c2SNeel Natu  */
232362fbd7c2SNeel Natu static __inline void
232462fbd7c2SNeel Natu vmx_exit_handle_nmi(struct vmx *vmx, int vcpuid, struct vm_exit *vmexit)
232562fbd7c2SNeel Natu {
232662fbd7c2SNeel Natu 	uint32_t intr_info;
232762fbd7c2SNeel Natu 
232862fbd7c2SNeel Natu 	KASSERT((read_rflags() & PSL_I) == 0, ("interrupts enabled"));
232962fbd7c2SNeel Natu 
233062fbd7c2SNeel Natu 	if (vmexit->u.vmx.exit_reason != EXIT_REASON_EXCEPTION)
233162fbd7c2SNeel Natu 		return;
233262fbd7c2SNeel Natu 
233362fbd7c2SNeel Natu 	intr_info = vmcs_read(VMCS_EXIT_INTR_INFO);
233462fbd7c2SNeel Natu 	KASSERT((intr_info & VMCS_INTR_VALID) != 0,
233562fbd7c2SNeel Natu 	    ("VM exit interruption info invalid: %#x", intr_info));
233662fbd7c2SNeel Natu 
233762fbd7c2SNeel Natu 	if ((intr_info & VMCS_INTR_T_MASK) == VMCS_INTR_T_NMI) {
233862fbd7c2SNeel Natu 		KASSERT((intr_info & 0xff) == IDT_NMI, ("VM exit due "
233962fbd7c2SNeel Natu 		    "to NMI has invalid vector: %#x", intr_info));
234062fbd7c2SNeel Natu 		VCPU_CTR0(vmx->vm, vcpuid, "Vectoring to NMI handler");
234162fbd7c2SNeel Natu 		__asm __volatile("int $2");
234262fbd7c2SNeel Natu 	}
234362fbd7c2SNeel Natu }
234462fbd7c2SNeel Natu 
23450492757cSNeel Natu static int
23465b8a8cd1SNeel Natu vmx_run(void *arg, int vcpu, register_t startrip, pmap_t pmap,
2347b15a09c0SNeel Natu     void *rendezvous_cookie, void *suspend_cookie)
23480492757cSNeel Natu {
23490492757cSNeel Natu 	int rc, handled, launched;
2350366f6083SPeter Grehan 	struct vmx *vmx;
23515b8a8cd1SNeel Natu 	struct vm *vm;
2352366f6083SPeter Grehan 	struct vmxctx *vmxctx;
2353366f6083SPeter Grehan 	struct vmcs *vmcs;
235498ed632cSNeel Natu 	struct vm_exit *vmexit;
2355de5ea6b6SNeel Natu 	struct vlapic *vlapic;
235679c59630SNeel Natu 	uint64_t rip;
235779c59630SNeel Natu 	uint32_t exit_reason;
2358366f6083SPeter Grehan 
2359366f6083SPeter Grehan 	vmx = arg;
23605b8a8cd1SNeel Natu 	vm = vmx->vm;
2361366f6083SPeter Grehan 	vmcs = &vmx->vmcs[vcpu];
2362366f6083SPeter Grehan 	vmxctx = &vmx->ctx[vcpu];
23635b8a8cd1SNeel Natu 	vlapic = vm_lapic(vm, vcpu);
23645b8a8cd1SNeel Natu 	vmexit = vm_exitinfo(vm, vcpu);
23650492757cSNeel Natu 	launched = 0;
236698ed632cSNeel Natu 
2367318224bbSNeel Natu 	KASSERT(vmxctx->pmap == pmap,
2368318224bbSNeel Natu 	    ("pmap %p different than ctx pmap %p", pmap, vmxctx->pmap));
2369318224bbSNeel Natu 
2370366f6083SPeter Grehan 	VMPTRLD(vmcs);
2371366f6083SPeter Grehan 
2372366f6083SPeter Grehan 	/*
2373366f6083SPeter Grehan 	 * XXX
2374366f6083SPeter Grehan 	 * We do this every time because we may setup the virtual machine
2375366f6083SPeter Grehan 	 * from a different process than the one that actually runs it.
2376366f6083SPeter Grehan 	 *
2377366f6083SPeter Grehan 	 * If the life of a virtual machine was spent entirely in the context
2378c847a506SNeel Natu 	 * of a single process we could do this once in vmx_vminit().
2379366f6083SPeter Grehan 	 */
23803de83862SNeel Natu 	vmcs_write(VMCS_HOST_CR3, rcr3());
2381366f6083SPeter Grehan 
23820492757cSNeel Natu 	vmcs_write(VMCS_GUEST_RIP, startrip);
2383953c2c47SNeel Natu 	vmx_set_pcpu_defaults(vmx, vcpu, pmap);
2384366f6083SPeter Grehan 	do {
23850492757cSNeel Natu 		/*
23860492757cSNeel Natu 		 * Interrupts are disabled from this point on until the
23870492757cSNeel Natu 		 * guest starts executing. This is done for the following
23880492757cSNeel Natu 		 * reasons:
23890492757cSNeel Natu 		 *
23900492757cSNeel Natu 		 * If an AST is asserted on this thread after the check below,
23910492757cSNeel Natu 		 * then the IPI_AST notification will not be lost, because it
23920492757cSNeel Natu 		 * will cause a VM exit due to external interrupt as soon as
23930492757cSNeel Natu 		 * the guest state is loaded.
23940492757cSNeel Natu 		 *
23950492757cSNeel Natu 		 * A posted interrupt after 'vmx_inject_interrupts()' will
23960492757cSNeel Natu 		 * not be "lost" because it will be held pending in the host
23970492757cSNeel Natu 		 * APIC because interrupts are disabled. The pending interrupt
23980492757cSNeel Natu 		 * will be recognized as soon as the guest state is loaded.
23990492757cSNeel Natu 		 *
24000492757cSNeel Natu 		 * The same reasoning applies to the IPI generated by
24010492757cSNeel Natu 		 * pmap_invalidate_ept().
24020492757cSNeel Natu 		 */
24030492757cSNeel Natu 		disable_intr();
2404b15a09c0SNeel Natu 		if (vcpu_suspended(suspend_cookie)) {
24050492757cSNeel Natu 			enable_intr();
2406f0fdcfe2SNeel Natu 			vm_exit_suspended(vmx->vm, vcpu, vmcs_guest_rip());
2407f0fdcfe2SNeel Natu 			handled = UNHANDLED;
24080492757cSNeel Natu 			break;
24090492757cSNeel Natu 		}
24100492757cSNeel Natu 
24115b8a8cd1SNeel Natu 		if (vcpu_rendezvous_pending(rendezvous_cookie)) {
24125b8a8cd1SNeel Natu 			enable_intr();
24135b8a8cd1SNeel Natu 			handled = vmx_exit_rendezvous(vmx, vcpu, vmexit);
24145b8a8cd1SNeel Natu 			break;
24155b8a8cd1SNeel Natu 		}
24165b8a8cd1SNeel Natu 
2417b15a09c0SNeel Natu 		if (curthread->td_flags & (TDF_ASTPENDING | TDF_NEEDRESCHED)) {
2418b15a09c0SNeel Natu 			enable_intr();
2419b15a09c0SNeel Natu 			handled = vmx_exit_astpending(vmx, vcpu, vmexit);
2420b15a09c0SNeel Natu 			break;
2421b15a09c0SNeel Natu 		}
2422b15a09c0SNeel Natu 
2423de5ea6b6SNeel Natu 		vmx_inject_interrupts(vmx, vcpu, vlapic);
2424366f6083SPeter Grehan 		vmx_run_trace(vmx, vcpu);
2425953c2c47SNeel Natu 		rc = vmx_enter_guest(vmxctx, vmx, launched);
242679c59630SNeel Natu 
242779c59630SNeel Natu 		/* Collect some information for VM exit processing */
242879c59630SNeel Natu 		vmexit->rip = rip = vmcs_guest_rip();
242979c59630SNeel Natu 		vmexit->inst_length = vmexit_instruction_length();
243079c59630SNeel Natu 		vmexit->u.vmx.exit_reason = exit_reason = vmcs_exit_reason();
243179c59630SNeel Natu 		vmexit->u.vmx.exit_qualification = vmcs_exit_qualification();
243279c59630SNeel Natu 
24330492757cSNeel Natu 		if (rc == VMX_GUEST_VMEXIT) {
243462fbd7c2SNeel Natu 			vmx_exit_handle_nmi(vmx, vcpu, vmexit);
243562fbd7c2SNeel Natu 			enable_intr();
24360492757cSNeel Natu 			handled = vmx_exit_process(vmx, vcpu, vmexit);
24370492757cSNeel Natu 		} else {
243862fbd7c2SNeel Natu 			enable_intr();
24390492757cSNeel Natu 			handled = vmx_exit_inst_error(vmxctx, rc, vmexit);
2440eeefa4e4SNeel Natu 		}
244162fbd7c2SNeel Natu 		launched = 1;
244279c59630SNeel Natu 		vmx_exit_trace(vmx, vcpu, rip, exit_reason, handled);
2443eeefa4e4SNeel Natu 	} while (handled);
2444366f6083SPeter Grehan 
2445366f6083SPeter Grehan 	/*
2446366f6083SPeter Grehan 	 * If a VM exit has been handled then the exitcode must be BOGUS
2447366f6083SPeter Grehan 	 * If a VM exit is not handled then the exitcode must not be BOGUS
2448366f6083SPeter Grehan 	 */
2449366f6083SPeter Grehan 	if ((handled && vmexit->exitcode != VM_EXITCODE_BOGUS) ||
2450366f6083SPeter Grehan 	    (!handled && vmexit->exitcode == VM_EXITCODE_BOGUS)) {
2451366f6083SPeter Grehan 		panic("Mismatch between handled (%d) and exitcode (%d)",
2452366f6083SPeter Grehan 		      handled, vmexit->exitcode);
2453366f6083SPeter Grehan 	}
2454366f6083SPeter Grehan 
2455b5aaf7b2SNeel Natu 	if (!handled)
24565b8a8cd1SNeel Natu 		vmm_stat_incr(vm, vcpu, VMEXIT_USERSPACE, 1);
2457b5aaf7b2SNeel Natu 
24585b8a8cd1SNeel Natu 	VCPU_CTR1(vm, vcpu, "returning from vmx_run: exitcode %d",
24590492757cSNeel Natu 	    vmexit->exitcode);
2460366f6083SPeter Grehan 
2461366f6083SPeter Grehan 	VMCLEAR(vmcs);
2462366f6083SPeter Grehan 	return (0);
2463366f6083SPeter Grehan }
2464366f6083SPeter Grehan 
2465366f6083SPeter Grehan static void
2466366f6083SPeter Grehan vmx_vmcleanup(void *arg)
2467366f6083SPeter Grehan {
246863c9389aSNeel Natu 	int i;
2469366f6083SPeter Grehan 	struct vmx *vmx = arg;
2470366f6083SPeter Grehan 
2471159dd56fSNeel Natu 	if (apic_access_virtualization(vmx, 0))
247288c4b8d1SNeel Natu 		vm_unmap_mmio(vmx->vm, DEFAULT_APIC_BASE, PAGE_SIZE);
247388c4b8d1SNeel Natu 
247445e51299SNeel Natu 	for (i = 0; i < VM_MAXCPU; i++)
247545e51299SNeel Natu 		vpid_free(vmx->state[i].vpid);
247645e51299SNeel Natu 
2477366f6083SPeter Grehan 	free(vmx, M_VMX);
2478366f6083SPeter Grehan 
2479366f6083SPeter Grehan 	return;
2480366f6083SPeter Grehan }
2481366f6083SPeter Grehan 
2482366f6083SPeter Grehan static register_t *
2483366f6083SPeter Grehan vmxctx_regptr(struct vmxctx *vmxctx, int reg)
2484366f6083SPeter Grehan {
2485366f6083SPeter Grehan 
2486366f6083SPeter Grehan 	switch (reg) {
2487366f6083SPeter Grehan 	case VM_REG_GUEST_RAX:
2488366f6083SPeter Grehan 		return (&vmxctx->guest_rax);
2489366f6083SPeter Grehan 	case VM_REG_GUEST_RBX:
2490366f6083SPeter Grehan 		return (&vmxctx->guest_rbx);
2491366f6083SPeter Grehan 	case VM_REG_GUEST_RCX:
2492366f6083SPeter Grehan 		return (&vmxctx->guest_rcx);
2493366f6083SPeter Grehan 	case VM_REG_GUEST_RDX:
2494366f6083SPeter Grehan 		return (&vmxctx->guest_rdx);
2495366f6083SPeter Grehan 	case VM_REG_GUEST_RSI:
2496366f6083SPeter Grehan 		return (&vmxctx->guest_rsi);
2497366f6083SPeter Grehan 	case VM_REG_GUEST_RDI:
2498366f6083SPeter Grehan 		return (&vmxctx->guest_rdi);
2499366f6083SPeter Grehan 	case VM_REG_GUEST_RBP:
2500366f6083SPeter Grehan 		return (&vmxctx->guest_rbp);
2501366f6083SPeter Grehan 	case VM_REG_GUEST_R8:
2502366f6083SPeter Grehan 		return (&vmxctx->guest_r8);
2503366f6083SPeter Grehan 	case VM_REG_GUEST_R9:
2504366f6083SPeter Grehan 		return (&vmxctx->guest_r9);
2505366f6083SPeter Grehan 	case VM_REG_GUEST_R10:
2506366f6083SPeter Grehan 		return (&vmxctx->guest_r10);
2507366f6083SPeter Grehan 	case VM_REG_GUEST_R11:
2508366f6083SPeter Grehan 		return (&vmxctx->guest_r11);
2509366f6083SPeter Grehan 	case VM_REG_GUEST_R12:
2510366f6083SPeter Grehan 		return (&vmxctx->guest_r12);
2511366f6083SPeter Grehan 	case VM_REG_GUEST_R13:
2512366f6083SPeter Grehan 		return (&vmxctx->guest_r13);
2513366f6083SPeter Grehan 	case VM_REG_GUEST_R14:
2514366f6083SPeter Grehan 		return (&vmxctx->guest_r14);
2515366f6083SPeter Grehan 	case VM_REG_GUEST_R15:
2516366f6083SPeter Grehan 		return (&vmxctx->guest_r15);
251737a723a5SNeel Natu 	case VM_REG_GUEST_CR2:
251837a723a5SNeel Natu 		return (&vmxctx->guest_cr2);
2519366f6083SPeter Grehan 	default:
2520366f6083SPeter Grehan 		break;
2521366f6083SPeter Grehan 	}
2522366f6083SPeter Grehan 	return (NULL);
2523366f6083SPeter Grehan }
2524366f6083SPeter Grehan 
2525366f6083SPeter Grehan static int
2526366f6083SPeter Grehan vmxctx_getreg(struct vmxctx *vmxctx, int reg, uint64_t *retval)
2527366f6083SPeter Grehan {
2528366f6083SPeter Grehan 	register_t *regp;
2529366f6083SPeter Grehan 
2530366f6083SPeter Grehan 	if ((regp = vmxctx_regptr(vmxctx, reg)) != NULL) {
2531366f6083SPeter Grehan 		*retval = *regp;
2532366f6083SPeter Grehan 		return (0);
2533366f6083SPeter Grehan 	} else
2534366f6083SPeter Grehan 		return (EINVAL);
2535366f6083SPeter Grehan }
2536366f6083SPeter Grehan 
2537366f6083SPeter Grehan static int
2538366f6083SPeter Grehan vmxctx_setreg(struct vmxctx *vmxctx, int reg, uint64_t val)
2539366f6083SPeter Grehan {
2540366f6083SPeter Grehan 	register_t *regp;
2541366f6083SPeter Grehan 
2542366f6083SPeter Grehan 	if ((regp = vmxctx_regptr(vmxctx, reg)) != NULL) {
2543366f6083SPeter Grehan 		*regp = val;
2544366f6083SPeter Grehan 		return (0);
2545366f6083SPeter Grehan 	} else
2546366f6083SPeter Grehan 		return (EINVAL);
2547366f6083SPeter Grehan }
2548366f6083SPeter Grehan 
2549366f6083SPeter Grehan static int
2550aaaa0656SPeter Grehan vmx_shadow_reg(int reg)
2551aaaa0656SPeter Grehan {
2552aaaa0656SPeter Grehan 	int shreg;
2553aaaa0656SPeter Grehan 
2554aaaa0656SPeter Grehan 	shreg = -1;
2555aaaa0656SPeter Grehan 
2556aaaa0656SPeter Grehan 	switch (reg) {
2557aaaa0656SPeter Grehan 	case VM_REG_GUEST_CR0:
2558aaaa0656SPeter Grehan 		shreg = VMCS_CR0_SHADOW;
2559aaaa0656SPeter Grehan                 break;
2560aaaa0656SPeter Grehan         case VM_REG_GUEST_CR4:
2561aaaa0656SPeter Grehan 		shreg = VMCS_CR4_SHADOW;
2562aaaa0656SPeter Grehan 		break;
2563aaaa0656SPeter Grehan 	default:
2564aaaa0656SPeter Grehan 		break;
2565aaaa0656SPeter Grehan 	}
2566aaaa0656SPeter Grehan 
2567aaaa0656SPeter Grehan 	return (shreg);
2568aaaa0656SPeter Grehan }
2569aaaa0656SPeter Grehan 
2570aaaa0656SPeter Grehan static int
2571366f6083SPeter Grehan vmx_getreg(void *arg, int vcpu, int reg, uint64_t *retval)
2572366f6083SPeter Grehan {
2573d3c11f40SPeter Grehan 	int running, hostcpu;
2574366f6083SPeter Grehan 	struct vmx *vmx = arg;
2575366f6083SPeter Grehan 
2576d3c11f40SPeter Grehan 	running = vcpu_is_running(vmx->vm, vcpu, &hostcpu);
2577d3c11f40SPeter Grehan 	if (running && hostcpu != curcpu)
2578d3c11f40SPeter Grehan 		panic("vmx_getreg: %s%d is running", vm_name(vmx->vm), vcpu);
2579d3c11f40SPeter Grehan 
2580366f6083SPeter Grehan 	if (vmxctx_getreg(&vmx->ctx[vcpu], reg, retval) == 0)
2581366f6083SPeter Grehan 		return (0);
2582366f6083SPeter Grehan 
2583d3c11f40SPeter Grehan 	return (vmcs_getreg(&vmx->vmcs[vcpu], running, reg, retval));
2584366f6083SPeter Grehan }
2585366f6083SPeter Grehan 
2586366f6083SPeter Grehan static int
2587366f6083SPeter Grehan vmx_setreg(void *arg, int vcpu, int reg, uint64_t val)
2588366f6083SPeter Grehan {
2589aaaa0656SPeter Grehan 	int error, hostcpu, running, shadow;
2590366f6083SPeter Grehan 	uint64_t ctls;
2591366f6083SPeter Grehan 	struct vmx *vmx = arg;
2592366f6083SPeter Grehan 
2593d3c11f40SPeter Grehan 	running = vcpu_is_running(vmx->vm, vcpu, &hostcpu);
2594d3c11f40SPeter Grehan 	if (running && hostcpu != curcpu)
2595d3c11f40SPeter Grehan 		panic("vmx_setreg: %s%d is running", vm_name(vmx->vm), vcpu);
2596d3c11f40SPeter Grehan 
2597366f6083SPeter Grehan 	if (vmxctx_setreg(&vmx->ctx[vcpu], reg, val) == 0)
2598366f6083SPeter Grehan 		return (0);
2599366f6083SPeter Grehan 
2600d3c11f40SPeter Grehan 	error = vmcs_setreg(&vmx->vmcs[vcpu], running, reg, val);
2601366f6083SPeter Grehan 
2602366f6083SPeter Grehan 	if (error == 0) {
2603366f6083SPeter Grehan 		/*
2604366f6083SPeter Grehan 		 * If the "load EFER" VM-entry control is 1 then the
2605366f6083SPeter Grehan 		 * value of EFER.LMA must be identical to "IA-32e mode guest"
2606366f6083SPeter Grehan 		 * bit in the VM-entry control.
2607366f6083SPeter Grehan 		 */
2608366f6083SPeter Grehan 		if ((entry_ctls & VM_ENTRY_LOAD_EFER) != 0 &&
2609366f6083SPeter Grehan 		    (reg == VM_REG_GUEST_EFER)) {
2610d3c11f40SPeter Grehan 			vmcs_getreg(&vmx->vmcs[vcpu], running,
2611366f6083SPeter Grehan 				    VMCS_IDENT(VMCS_ENTRY_CTLS), &ctls);
2612366f6083SPeter Grehan 			if (val & EFER_LMA)
2613366f6083SPeter Grehan 				ctls |= VM_ENTRY_GUEST_LMA;
2614366f6083SPeter Grehan 			else
2615366f6083SPeter Grehan 				ctls &= ~VM_ENTRY_GUEST_LMA;
2616d3c11f40SPeter Grehan 			vmcs_setreg(&vmx->vmcs[vcpu], running,
2617366f6083SPeter Grehan 				    VMCS_IDENT(VMCS_ENTRY_CTLS), ctls);
2618366f6083SPeter Grehan 		}
2619aaaa0656SPeter Grehan 
2620aaaa0656SPeter Grehan 		shadow = vmx_shadow_reg(reg);
2621aaaa0656SPeter Grehan 		if (shadow > 0) {
2622aaaa0656SPeter Grehan 			/*
2623aaaa0656SPeter Grehan 			 * Store the unmodified value in the shadow
2624aaaa0656SPeter Grehan 			 */
2625aaaa0656SPeter Grehan 			error = vmcs_setreg(&vmx->vmcs[vcpu], running,
2626aaaa0656SPeter Grehan 				    VMCS_IDENT(shadow), val);
2627aaaa0656SPeter Grehan 		}
2628366f6083SPeter Grehan 	}
2629366f6083SPeter Grehan 
2630366f6083SPeter Grehan 	return (error);
2631366f6083SPeter Grehan }
2632366f6083SPeter Grehan 
2633366f6083SPeter Grehan static int
2634366f6083SPeter Grehan vmx_getdesc(void *arg, int vcpu, int reg, struct seg_desc *desc)
2635366f6083SPeter Grehan {
2636ba6f5e23SNeel Natu 	int hostcpu, running;
2637366f6083SPeter Grehan 	struct vmx *vmx = arg;
2638366f6083SPeter Grehan 
2639ba6f5e23SNeel Natu 	running = vcpu_is_running(vmx->vm, vcpu, &hostcpu);
2640ba6f5e23SNeel Natu 	if (running && hostcpu != curcpu)
2641ba6f5e23SNeel Natu 		panic("vmx_getdesc: %s%d is running", vm_name(vmx->vm), vcpu);
2642ba6f5e23SNeel Natu 
2643ba6f5e23SNeel Natu 	return (vmcs_getdesc(&vmx->vmcs[vcpu], running, reg, desc));
2644366f6083SPeter Grehan }
2645366f6083SPeter Grehan 
2646366f6083SPeter Grehan static int
2647366f6083SPeter Grehan vmx_setdesc(void *arg, int vcpu, int reg, struct seg_desc *desc)
2648366f6083SPeter Grehan {
2649ba6f5e23SNeel Natu 	int hostcpu, running;
2650366f6083SPeter Grehan 	struct vmx *vmx = arg;
2651366f6083SPeter Grehan 
2652ba6f5e23SNeel Natu 	running = vcpu_is_running(vmx->vm, vcpu, &hostcpu);
2653ba6f5e23SNeel Natu 	if (running && hostcpu != curcpu)
2654ba6f5e23SNeel Natu 		panic("vmx_setdesc: %s%d is running", vm_name(vmx->vm), vcpu);
2655ba6f5e23SNeel Natu 
2656ba6f5e23SNeel Natu 	return (vmcs_setdesc(&vmx->vmcs[vcpu], running, reg, desc));
2657366f6083SPeter Grehan }
2658366f6083SPeter Grehan 
2659366f6083SPeter Grehan static int
2660366f6083SPeter Grehan vmx_getcap(void *arg, int vcpu, int type, int *retval)
2661366f6083SPeter Grehan {
2662366f6083SPeter Grehan 	struct vmx *vmx = arg;
2663366f6083SPeter Grehan 	int vcap;
2664366f6083SPeter Grehan 	int ret;
2665366f6083SPeter Grehan 
2666366f6083SPeter Grehan 	ret = ENOENT;
2667366f6083SPeter Grehan 
2668366f6083SPeter Grehan 	vcap = vmx->cap[vcpu].set;
2669366f6083SPeter Grehan 
2670366f6083SPeter Grehan 	switch (type) {
2671366f6083SPeter Grehan 	case VM_CAP_HALT_EXIT:
2672366f6083SPeter Grehan 		if (cap_halt_exit)
2673366f6083SPeter Grehan 			ret = 0;
2674366f6083SPeter Grehan 		break;
2675366f6083SPeter Grehan 	case VM_CAP_PAUSE_EXIT:
2676366f6083SPeter Grehan 		if (cap_pause_exit)
2677366f6083SPeter Grehan 			ret = 0;
2678366f6083SPeter Grehan 		break;
2679366f6083SPeter Grehan 	case VM_CAP_MTRAP_EXIT:
2680366f6083SPeter Grehan 		if (cap_monitor_trap)
2681366f6083SPeter Grehan 			ret = 0;
2682366f6083SPeter Grehan 		break;
2683366f6083SPeter Grehan 	case VM_CAP_UNRESTRICTED_GUEST:
2684366f6083SPeter Grehan 		if (cap_unrestricted_guest)
2685366f6083SPeter Grehan 			ret = 0;
2686366f6083SPeter Grehan 		break;
268749cc03daSNeel Natu 	case VM_CAP_ENABLE_INVPCID:
268849cc03daSNeel Natu 		if (cap_invpcid)
268949cc03daSNeel Natu 			ret = 0;
269049cc03daSNeel Natu 		break;
2691366f6083SPeter Grehan 	default:
2692366f6083SPeter Grehan 		break;
2693366f6083SPeter Grehan 	}
2694366f6083SPeter Grehan 
2695366f6083SPeter Grehan 	if (ret == 0)
2696366f6083SPeter Grehan 		*retval = (vcap & (1 << type)) ? 1 : 0;
2697366f6083SPeter Grehan 
2698366f6083SPeter Grehan 	return (ret);
2699366f6083SPeter Grehan }
2700366f6083SPeter Grehan 
2701366f6083SPeter Grehan static int
2702366f6083SPeter Grehan vmx_setcap(void *arg, int vcpu, int type, int val)
2703366f6083SPeter Grehan {
2704366f6083SPeter Grehan 	struct vmx *vmx = arg;
2705366f6083SPeter Grehan 	struct vmcs *vmcs = &vmx->vmcs[vcpu];
2706366f6083SPeter Grehan 	uint32_t baseval;
2707366f6083SPeter Grehan 	uint32_t *pptr;
2708366f6083SPeter Grehan 	int error;
2709366f6083SPeter Grehan 	int flag;
2710366f6083SPeter Grehan 	int reg;
2711366f6083SPeter Grehan 	int retval;
2712366f6083SPeter Grehan 
2713366f6083SPeter Grehan 	retval = ENOENT;
2714366f6083SPeter Grehan 	pptr = NULL;
2715366f6083SPeter Grehan 
2716366f6083SPeter Grehan 	switch (type) {
2717366f6083SPeter Grehan 	case VM_CAP_HALT_EXIT:
2718366f6083SPeter Grehan 		if (cap_halt_exit) {
2719366f6083SPeter Grehan 			retval = 0;
2720366f6083SPeter Grehan 			pptr = &vmx->cap[vcpu].proc_ctls;
2721366f6083SPeter Grehan 			baseval = *pptr;
2722366f6083SPeter Grehan 			flag = PROCBASED_HLT_EXITING;
2723366f6083SPeter Grehan 			reg = VMCS_PRI_PROC_BASED_CTLS;
2724366f6083SPeter Grehan 		}
2725366f6083SPeter Grehan 		break;
2726366f6083SPeter Grehan 	case VM_CAP_MTRAP_EXIT:
2727366f6083SPeter Grehan 		if (cap_monitor_trap) {
2728366f6083SPeter Grehan 			retval = 0;
2729366f6083SPeter Grehan 			pptr = &vmx->cap[vcpu].proc_ctls;
2730366f6083SPeter Grehan 			baseval = *pptr;
2731366f6083SPeter Grehan 			flag = PROCBASED_MTF;
2732366f6083SPeter Grehan 			reg = VMCS_PRI_PROC_BASED_CTLS;
2733366f6083SPeter Grehan 		}
2734366f6083SPeter Grehan 		break;
2735366f6083SPeter Grehan 	case VM_CAP_PAUSE_EXIT:
2736366f6083SPeter Grehan 		if (cap_pause_exit) {
2737366f6083SPeter Grehan 			retval = 0;
2738366f6083SPeter Grehan 			pptr = &vmx->cap[vcpu].proc_ctls;
2739366f6083SPeter Grehan 			baseval = *pptr;
2740366f6083SPeter Grehan 			flag = PROCBASED_PAUSE_EXITING;
2741366f6083SPeter Grehan 			reg = VMCS_PRI_PROC_BASED_CTLS;
2742366f6083SPeter Grehan 		}
2743366f6083SPeter Grehan 		break;
2744366f6083SPeter Grehan 	case VM_CAP_UNRESTRICTED_GUEST:
2745366f6083SPeter Grehan 		if (cap_unrestricted_guest) {
2746366f6083SPeter Grehan 			retval = 0;
274749cc03daSNeel Natu 			pptr = &vmx->cap[vcpu].proc_ctls2;
274849cc03daSNeel Natu 			baseval = *pptr;
2749366f6083SPeter Grehan 			flag = PROCBASED2_UNRESTRICTED_GUEST;
2750366f6083SPeter Grehan 			reg = VMCS_SEC_PROC_BASED_CTLS;
2751366f6083SPeter Grehan 		}
2752366f6083SPeter Grehan 		break;
275349cc03daSNeel Natu 	case VM_CAP_ENABLE_INVPCID:
275449cc03daSNeel Natu 		if (cap_invpcid) {
275549cc03daSNeel Natu 			retval = 0;
275649cc03daSNeel Natu 			pptr = &vmx->cap[vcpu].proc_ctls2;
275749cc03daSNeel Natu 			baseval = *pptr;
275849cc03daSNeel Natu 			flag = PROCBASED2_ENABLE_INVPCID;
275949cc03daSNeel Natu 			reg = VMCS_SEC_PROC_BASED_CTLS;
276049cc03daSNeel Natu 		}
276149cc03daSNeel Natu 		break;
2762366f6083SPeter Grehan 	default:
2763366f6083SPeter Grehan 		break;
2764366f6083SPeter Grehan 	}
2765366f6083SPeter Grehan 
2766366f6083SPeter Grehan 	if (retval == 0) {
2767366f6083SPeter Grehan 		if (val) {
2768366f6083SPeter Grehan 			baseval |= flag;
2769366f6083SPeter Grehan 		} else {
2770366f6083SPeter Grehan 			baseval &= ~flag;
2771366f6083SPeter Grehan 		}
2772366f6083SPeter Grehan 		VMPTRLD(vmcs);
2773366f6083SPeter Grehan 		error = vmwrite(reg, baseval);
2774366f6083SPeter Grehan 		VMCLEAR(vmcs);
2775366f6083SPeter Grehan 
2776366f6083SPeter Grehan 		if (error) {
2777366f6083SPeter Grehan 			retval = error;
2778366f6083SPeter Grehan 		} else {
2779366f6083SPeter Grehan 			/*
2780366f6083SPeter Grehan 			 * Update optional stored flags, and record
2781366f6083SPeter Grehan 			 * setting
2782366f6083SPeter Grehan 			 */
2783366f6083SPeter Grehan 			if (pptr != NULL) {
2784366f6083SPeter Grehan 				*pptr = baseval;
2785366f6083SPeter Grehan 			}
2786366f6083SPeter Grehan 
2787366f6083SPeter Grehan 			if (val) {
2788366f6083SPeter Grehan 				vmx->cap[vcpu].set |= (1 << type);
2789366f6083SPeter Grehan 			} else {
2790366f6083SPeter Grehan 				vmx->cap[vcpu].set &= ~(1 << type);
2791366f6083SPeter Grehan 			}
2792366f6083SPeter Grehan 		}
2793366f6083SPeter Grehan 	}
2794366f6083SPeter Grehan 
2795366f6083SPeter Grehan         return (retval);
2796366f6083SPeter Grehan }
2797366f6083SPeter Grehan 
279888c4b8d1SNeel Natu struct vlapic_vtx {
279988c4b8d1SNeel Natu 	struct vlapic	vlapic;
2800176666c2SNeel Natu 	struct pir_desc	*pir_desc;
280130b94db8SNeel Natu 	struct vmx	*vmx;
280288c4b8d1SNeel Natu };
280388c4b8d1SNeel Natu 
280488c4b8d1SNeel Natu #define	VMX_CTR_PIR(vm, vcpuid, pir_desc, notify, vector, level, msg)	\
280588c4b8d1SNeel Natu do {									\
280688c4b8d1SNeel Natu 	VCPU_CTR2(vm, vcpuid, msg " assert %s-triggered vector %d",	\
280788c4b8d1SNeel Natu 	    level ? "level" : "edge", vector);				\
280888c4b8d1SNeel Natu 	VCPU_CTR1(vm, vcpuid, msg " pir0 0x%016lx", pir_desc->pir[0]);	\
280988c4b8d1SNeel Natu 	VCPU_CTR1(vm, vcpuid, msg " pir1 0x%016lx", pir_desc->pir[1]);	\
281088c4b8d1SNeel Natu 	VCPU_CTR1(vm, vcpuid, msg " pir2 0x%016lx", pir_desc->pir[2]);	\
281188c4b8d1SNeel Natu 	VCPU_CTR1(vm, vcpuid, msg " pir3 0x%016lx", pir_desc->pir[3]);	\
281288c4b8d1SNeel Natu 	VCPU_CTR1(vm, vcpuid, msg " notify: %s", notify ? "yes" : "no");\
281388c4b8d1SNeel Natu } while (0)
281488c4b8d1SNeel Natu 
281588c4b8d1SNeel Natu /*
281688c4b8d1SNeel Natu  * vlapic->ops handlers that utilize the APICv hardware assist described in
281788c4b8d1SNeel Natu  * Chapter 29 of the Intel SDM.
281888c4b8d1SNeel Natu  */
281988c4b8d1SNeel Natu static int
282088c4b8d1SNeel Natu vmx_set_intr_ready(struct vlapic *vlapic, int vector, bool level)
282188c4b8d1SNeel Natu {
282288c4b8d1SNeel Natu 	struct vlapic_vtx *vlapic_vtx;
282388c4b8d1SNeel Natu 	struct pir_desc *pir_desc;
282488c4b8d1SNeel Natu 	uint64_t mask;
282588c4b8d1SNeel Natu 	int idx, notify;
282688c4b8d1SNeel Natu 
282788c4b8d1SNeel Natu 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
2828176666c2SNeel Natu 	pir_desc = vlapic_vtx->pir_desc;
282988c4b8d1SNeel Natu 
283088c4b8d1SNeel Natu 	/*
283188c4b8d1SNeel Natu 	 * Keep track of interrupt requests in the PIR descriptor. This is
283288c4b8d1SNeel Natu 	 * because the virtual APIC page pointed to by the VMCS cannot be
283388c4b8d1SNeel Natu 	 * modified if the vcpu is running.
283488c4b8d1SNeel Natu 	 */
283588c4b8d1SNeel Natu 	idx = vector / 64;
283688c4b8d1SNeel Natu 	mask = 1UL << (vector % 64);
283788c4b8d1SNeel Natu 	atomic_set_long(&pir_desc->pir[idx], mask);
283888c4b8d1SNeel Natu 	notify = atomic_cmpset_long(&pir_desc->pending, 0, 1);
283988c4b8d1SNeel Natu 
284088c4b8d1SNeel Natu 	VMX_CTR_PIR(vlapic->vm, vlapic->vcpuid, pir_desc, notify, vector,
284188c4b8d1SNeel Natu 	    level, "vmx_set_intr_ready");
284288c4b8d1SNeel Natu 	return (notify);
284388c4b8d1SNeel Natu }
284488c4b8d1SNeel Natu 
284588c4b8d1SNeel Natu static int
284688c4b8d1SNeel Natu vmx_pending_intr(struct vlapic *vlapic, int *vecptr)
284788c4b8d1SNeel Natu {
284888c4b8d1SNeel Natu 	struct vlapic_vtx *vlapic_vtx;
284988c4b8d1SNeel Natu 	struct pir_desc *pir_desc;
285088c4b8d1SNeel Natu 	struct LAPIC *lapic;
285188c4b8d1SNeel Natu 	uint64_t pending, pirval;
285288c4b8d1SNeel Natu 	uint32_t ppr, vpr;
285388c4b8d1SNeel Natu 	int i;
285488c4b8d1SNeel Natu 
285588c4b8d1SNeel Natu 	/*
285688c4b8d1SNeel Natu 	 * This function is only expected to be called from the 'HLT' exit
285788c4b8d1SNeel Natu 	 * handler which does not care about the vector that is pending.
285888c4b8d1SNeel Natu 	 */
285988c4b8d1SNeel Natu 	KASSERT(vecptr == NULL, ("vmx_pending_intr: vecptr must be NULL"));
286088c4b8d1SNeel Natu 
286188c4b8d1SNeel Natu 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
2862176666c2SNeel Natu 	pir_desc = vlapic_vtx->pir_desc;
286388c4b8d1SNeel Natu 
286488c4b8d1SNeel Natu 	pending = atomic_load_acq_long(&pir_desc->pending);
286588c4b8d1SNeel Natu 	if (!pending)
286688c4b8d1SNeel Natu 		return (0);	/* common case */
286788c4b8d1SNeel Natu 
286888c4b8d1SNeel Natu 	/*
286988c4b8d1SNeel Natu 	 * If there is an interrupt pending then it will be recognized only
287088c4b8d1SNeel Natu 	 * if its priority is greater than the processor priority.
287188c4b8d1SNeel Natu 	 *
287288c4b8d1SNeel Natu 	 * Special case: if the processor priority is zero then any pending
287388c4b8d1SNeel Natu 	 * interrupt will be recognized.
287488c4b8d1SNeel Natu 	 */
287588c4b8d1SNeel Natu 	lapic = vlapic->apic_page;
287688c4b8d1SNeel Natu 	ppr = lapic->ppr & 0xf0;
287788c4b8d1SNeel Natu 	if (ppr == 0)
287888c4b8d1SNeel Natu 		return (1);
287988c4b8d1SNeel Natu 
288088c4b8d1SNeel Natu 	VCPU_CTR1(vlapic->vm, vlapic->vcpuid, "HLT with non-zero PPR %d",
288188c4b8d1SNeel Natu 	    lapic->ppr);
288288c4b8d1SNeel Natu 
288388c4b8d1SNeel Natu 	for (i = 3; i >= 0; i--) {
288488c4b8d1SNeel Natu 		pirval = pir_desc->pir[i];
288588c4b8d1SNeel Natu 		if (pirval != 0) {
288688c4b8d1SNeel Natu 			vpr = (i * 64 + flsl(pirval) - 1) & 0xf0;
288788c4b8d1SNeel Natu 			return (vpr > ppr);
288888c4b8d1SNeel Natu 		}
288988c4b8d1SNeel Natu 	}
289088c4b8d1SNeel Natu 	return (0);
289188c4b8d1SNeel Natu }
289288c4b8d1SNeel Natu 
289388c4b8d1SNeel Natu static void
289488c4b8d1SNeel Natu vmx_intr_accepted(struct vlapic *vlapic, int vector)
289588c4b8d1SNeel Natu {
289688c4b8d1SNeel Natu 
289788c4b8d1SNeel Natu 	panic("vmx_intr_accepted: not expected to be called");
289888c4b8d1SNeel Natu }
289988c4b8d1SNeel Natu 
2900176666c2SNeel Natu static void
290130b94db8SNeel Natu vmx_set_tmr(struct vlapic *vlapic, int vector, bool level)
290230b94db8SNeel Natu {
290330b94db8SNeel Natu 	struct vlapic_vtx *vlapic_vtx;
290430b94db8SNeel Natu 	struct vmx *vmx;
290530b94db8SNeel Natu 	struct vmcs *vmcs;
290630b94db8SNeel Natu 	uint64_t mask, val;
290730b94db8SNeel Natu 
290830b94db8SNeel Natu 	KASSERT(vector >= 0 && vector <= 255, ("invalid vector %d", vector));
290930b94db8SNeel Natu 	KASSERT(!vcpu_is_running(vlapic->vm, vlapic->vcpuid, NULL),
291030b94db8SNeel Natu 	    ("vmx_set_tmr: vcpu cannot be running"));
291130b94db8SNeel Natu 
291230b94db8SNeel Natu 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
291330b94db8SNeel Natu 	vmx = vlapic_vtx->vmx;
291430b94db8SNeel Natu 	vmcs = &vmx->vmcs[vlapic->vcpuid];
291530b94db8SNeel Natu 	mask = 1UL << (vector % 64);
291630b94db8SNeel Natu 
291730b94db8SNeel Natu 	VMPTRLD(vmcs);
291830b94db8SNeel Natu 	val = vmcs_read(VMCS_EOI_EXIT(vector));
291930b94db8SNeel Natu 	if (level)
292030b94db8SNeel Natu 		val |= mask;
292130b94db8SNeel Natu 	else
292230b94db8SNeel Natu 		val &= ~mask;
292330b94db8SNeel Natu 	vmcs_write(VMCS_EOI_EXIT(vector), val);
292430b94db8SNeel Natu 	VMCLEAR(vmcs);
292530b94db8SNeel Natu }
292630b94db8SNeel Natu 
292730b94db8SNeel Natu static void
2928159dd56fSNeel Natu vmx_enable_x2apic_mode(struct vlapic *vlapic)
2929159dd56fSNeel Natu {
2930159dd56fSNeel Natu 	struct vmx *vmx;
2931159dd56fSNeel Natu 	struct vmcs *vmcs;
2932159dd56fSNeel Natu 	uint32_t proc_ctls2;
2933159dd56fSNeel Natu 	int vcpuid, error;
2934159dd56fSNeel Natu 
2935159dd56fSNeel Natu 	vcpuid = vlapic->vcpuid;
2936159dd56fSNeel Natu 	vmx = ((struct vlapic_vtx *)vlapic)->vmx;
2937159dd56fSNeel Natu 	vmcs = &vmx->vmcs[vcpuid];
2938159dd56fSNeel Natu 
2939159dd56fSNeel Natu 	proc_ctls2 = vmx->cap[vcpuid].proc_ctls2;
2940159dd56fSNeel Natu 	KASSERT((proc_ctls2 & PROCBASED2_VIRTUALIZE_APIC_ACCESSES) != 0,
2941159dd56fSNeel Natu 	    ("%s: invalid proc_ctls2 %#x", __func__, proc_ctls2));
2942159dd56fSNeel Natu 
2943159dd56fSNeel Natu 	proc_ctls2 &= ~PROCBASED2_VIRTUALIZE_APIC_ACCESSES;
2944159dd56fSNeel Natu 	proc_ctls2 |= PROCBASED2_VIRTUALIZE_X2APIC_MODE;
2945159dd56fSNeel Natu 	vmx->cap[vcpuid].proc_ctls2 = proc_ctls2;
2946159dd56fSNeel Natu 
2947159dd56fSNeel Natu 	VMPTRLD(vmcs);
2948159dd56fSNeel Natu 	vmcs_write(VMCS_SEC_PROC_BASED_CTLS, proc_ctls2);
2949159dd56fSNeel Natu 	VMCLEAR(vmcs);
2950159dd56fSNeel Natu 
2951159dd56fSNeel Natu 	if (vlapic->vcpuid == 0) {
2952159dd56fSNeel Natu 		/*
2953159dd56fSNeel Natu 		 * The nested page table mappings are shared by all vcpus
2954159dd56fSNeel Natu 		 * so unmap the APIC access page just once.
2955159dd56fSNeel Natu 		 */
2956159dd56fSNeel Natu 		error = vm_unmap_mmio(vmx->vm, DEFAULT_APIC_BASE, PAGE_SIZE);
2957159dd56fSNeel Natu 		KASSERT(error == 0, ("%s: vm_unmap_mmio error %d",
2958159dd56fSNeel Natu 		    __func__, error));
2959159dd56fSNeel Natu 
2960159dd56fSNeel Natu 		/*
2961159dd56fSNeel Natu 		 * The MSR bitmap is shared by all vcpus so modify it only
2962159dd56fSNeel Natu 		 * once in the context of vcpu 0.
2963159dd56fSNeel Natu 		 */
2964159dd56fSNeel Natu 		error = vmx_allow_x2apic_msrs(vmx);
2965159dd56fSNeel Natu 		KASSERT(error == 0, ("%s: vmx_allow_x2apic_msrs error %d",
2966159dd56fSNeel Natu 		    __func__, error));
2967159dd56fSNeel Natu 	}
2968159dd56fSNeel Natu }
2969159dd56fSNeel Natu 
2970159dd56fSNeel Natu static void
2971176666c2SNeel Natu vmx_post_intr(struct vlapic *vlapic, int hostcpu)
2972176666c2SNeel Natu {
2973176666c2SNeel Natu 
2974176666c2SNeel Natu 	ipi_cpu(hostcpu, pirvec);
2975176666c2SNeel Natu }
2976176666c2SNeel Natu 
297788c4b8d1SNeel Natu /*
297888c4b8d1SNeel Natu  * Transfer the pending interrupts in the PIR descriptor to the IRR
297988c4b8d1SNeel Natu  * in the virtual APIC page.
298088c4b8d1SNeel Natu  */
298188c4b8d1SNeel Natu static void
298288c4b8d1SNeel Natu vmx_inject_pir(struct vlapic *vlapic)
298388c4b8d1SNeel Natu {
298488c4b8d1SNeel Natu 	struct vlapic_vtx *vlapic_vtx;
298588c4b8d1SNeel Natu 	struct pir_desc *pir_desc;
298688c4b8d1SNeel Natu 	struct LAPIC *lapic;
298788c4b8d1SNeel Natu 	uint64_t val, pirval;
29880e30c5c0SWarner Losh 	int rvi, pirbase = -1;
298988c4b8d1SNeel Natu 	uint16_t intr_status_old, intr_status_new;
299088c4b8d1SNeel Natu 
299188c4b8d1SNeel Natu 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
2992176666c2SNeel Natu 	pir_desc = vlapic_vtx->pir_desc;
299388c4b8d1SNeel Natu 	if (atomic_cmpset_long(&pir_desc->pending, 1, 0) == 0) {
299488c4b8d1SNeel Natu 		VCPU_CTR0(vlapic->vm, vlapic->vcpuid, "vmx_inject_pir: "
299588c4b8d1SNeel Natu 		    "no posted interrupt pending");
299688c4b8d1SNeel Natu 		return;
299788c4b8d1SNeel Natu 	}
299888c4b8d1SNeel Natu 
299988c4b8d1SNeel Natu 	pirval = 0;
3000201b1cccSPeter Grehan 	pirbase = -1;
300188c4b8d1SNeel Natu 	lapic = vlapic->apic_page;
300288c4b8d1SNeel Natu 
300388c4b8d1SNeel Natu 	val = atomic_readandclear_long(&pir_desc->pir[0]);
300488c4b8d1SNeel Natu 	if (val != 0) {
300588c4b8d1SNeel Natu 		lapic->irr0 |= val;
300688c4b8d1SNeel Natu 		lapic->irr1 |= val >> 32;
300788c4b8d1SNeel Natu 		pirbase = 0;
300888c4b8d1SNeel Natu 		pirval = val;
300988c4b8d1SNeel Natu 	}
301088c4b8d1SNeel Natu 
301188c4b8d1SNeel Natu 	val = atomic_readandclear_long(&pir_desc->pir[1]);
301288c4b8d1SNeel Natu 	if (val != 0) {
301388c4b8d1SNeel Natu 		lapic->irr2 |= val;
301488c4b8d1SNeel Natu 		lapic->irr3 |= val >> 32;
301588c4b8d1SNeel Natu 		pirbase = 64;
301688c4b8d1SNeel Natu 		pirval = val;
301788c4b8d1SNeel Natu 	}
301888c4b8d1SNeel Natu 
301988c4b8d1SNeel Natu 	val = atomic_readandclear_long(&pir_desc->pir[2]);
302088c4b8d1SNeel Natu 	if (val != 0) {
302188c4b8d1SNeel Natu 		lapic->irr4 |= val;
302288c4b8d1SNeel Natu 		lapic->irr5 |= val >> 32;
302388c4b8d1SNeel Natu 		pirbase = 128;
302488c4b8d1SNeel Natu 		pirval = val;
302588c4b8d1SNeel Natu 	}
302688c4b8d1SNeel Natu 
302788c4b8d1SNeel Natu 	val = atomic_readandclear_long(&pir_desc->pir[3]);
302888c4b8d1SNeel Natu 	if (val != 0) {
302988c4b8d1SNeel Natu 		lapic->irr6 |= val;
303088c4b8d1SNeel Natu 		lapic->irr7 |= val >> 32;
303188c4b8d1SNeel Natu 		pirbase = 192;
303288c4b8d1SNeel Natu 		pirval = val;
303388c4b8d1SNeel Natu 	}
3034201b1cccSPeter Grehan 
303588c4b8d1SNeel Natu 	VLAPIC_CTR_IRR(vlapic, "vmx_inject_pir");
303688c4b8d1SNeel Natu 
303788c4b8d1SNeel Natu 	/*
303888c4b8d1SNeel Natu 	 * Update RVI so the processor can evaluate pending virtual
303988c4b8d1SNeel Natu 	 * interrupts on VM-entry.
3040201b1cccSPeter Grehan 	 *
3041201b1cccSPeter Grehan 	 * It is possible for pirval to be 0 here, even though the
3042201b1cccSPeter Grehan 	 * pending bit has been set. The scenario is:
3043201b1cccSPeter Grehan 	 * CPU-Y is sending a posted interrupt to CPU-X, which
3044201b1cccSPeter Grehan 	 * is running a guest and processing posted interrupts in h/w.
3045201b1cccSPeter Grehan 	 * CPU-X will eventually exit and the state seen in s/w is
3046201b1cccSPeter Grehan 	 * the pending bit set, but no PIR bits set.
3047201b1cccSPeter Grehan 	 *
3048201b1cccSPeter Grehan 	 *      CPU-X                      CPU-Y
3049201b1cccSPeter Grehan 	 *   (vm running)                (host running)
3050201b1cccSPeter Grehan 	 *   rx posted interrupt
3051201b1cccSPeter Grehan 	 *   CLEAR pending bit
3052201b1cccSPeter Grehan 	 *				 SET PIR bit
3053201b1cccSPeter Grehan 	 *   READ/CLEAR PIR bits
3054201b1cccSPeter Grehan 	 *				 SET pending bit
3055201b1cccSPeter Grehan 	 *   (vm exit)
3056201b1cccSPeter Grehan 	 *   pending bit set, PIR 0
305788c4b8d1SNeel Natu 	 */
305888c4b8d1SNeel Natu 	if (pirval != 0) {
305988c4b8d1SNeel Natu 		rvi = pirbase + flsl(pirval) - 1;
306088c4b8d1SNeel Natu 		intr_status_old = vmcs_read(VMCS_GUEST_INTR_STATUS);
306188c4b8d1SNeel Natu 		intr_status_new = (intr_status_old & 0xFF00) | rvi;
306288c4b8d1SNeel Natu 		if (intr_status_new > intr_status_old) {
306388c4b8d1SNeel Natu 			vmcs_write(VMCS_GUEST_INTR_STATUS, intr_status_new);
306488c4b8d1SNeel Natu 			VCPU_CTR2(vlapic->vm, vlapic->vcpuid, "vmx_inject_pir: "
306588c4b8d1SNeel Natu 			    "guest_intr_status changed from 0x%04x to 0x%04x",
306688c4b8d1SNeel Natu 			    intr_status_old, intr_status_new);
306788c4b8d1SNeel Natu 		}
306888c4b8d1SNeel Natu 	}
306988c4b8d1SNeel Natu }
307088c4b8d1SNeel Natu 
3071de5ea6b6SNeel Natu static struct vlapic *
3072de5ea6b6SNeel Natu vmx_vlapic_init(void *arg, int vcpuid)
3073de5ea6b6SNeel Natu {
3074de5ea6b6SNeel Natu 	struct vmx *vmx;
3075de5ea6b6SNeel Natu 	struct vlapic *vlapic;
3076176666c2SNeel Natu 	struct vlapic_vtx *vlapic_vtx;
3077de5ea6b6SNeel Natu 
3078de5ea6b6SNeel Natu 	vmx = arg;
3079de5ea6b6SNeel Natu 
308088c4b8d1SNeel Natu 	vlapic = malloc(sizeof(struct vlapic_vtx), M_VLAPIC, M_WAITOK | M_ZERO);
3081de5ea6b6SNeel Natu 	vlapic->vm = vmx->vm;
3082de5ea6b6SNeel Natu 	vlapic->vcpuid = vcpuid;
3083de5ea6b6SNeel Natu 	vlapic->apic_page = (struct LAPIC *)&vmx->apic_page[vcpuid];
3084de5ea6b6SNeel Natu 
3085176666c2SNeel Natu 	vlapic_vtx = (struct vlapic_vtx *)vlapic;
3086176666c2SNeel Natu 	vlapic_vtx->pir_desc = &vmx->pir_desc[vcpuid];
308730b94db8SNeel Natu 	vlapic_vtx->vmx = vmx;
3088176666c2SNeel Natu 
308988c4b8d1SNeel Natu 	if (virtual_interrupt_delivery) {
309088c4b8d1SNeel Natu 		vlapic->ops.set_intr_ready = vmx_set_intr_ready;
309188c4b8d1SNeel Natu 		vlapic->ops.pending_intr = vmx_pending_intr;
309288c4b8d1SNeel Natu 		vlapic->ops.intr_accepted = vmx_intr_accepted;
309330b94db8SNeel Natu 		vlapic->ops.set_tmr = vmx_set_tmr;
3094159dd56fSNeel Natu 		vlapic->ops.enable_x2apic_mode = vmx_enable_x2apic_mode;
309588c4b8d1SNeel Natu 	}
309688c4b8d1SNeel Natu 
3097176666c2SNeel Natu 	if (posted_interrupts)
3098176666c2SNeel Natu 		vlapic->ops.post_intr = vmx_post_intr;
3099176666c2SNeel Natu 
3100de5ea6b6SNeel Natu 	vlapic_init(vlapic);
3101de5ea6b6SNeel Natu 
3102de5ea6b6SNeel Natu 	return (vlapic);
3103de5ea6b6SNeel Natu }
3104de5ea6b6SNeel Natu 
3105de5ea6b6SNeel Natu static void
3106de5ea6b6SNeel Natu vmx_vlapic_cleanup(void *arg, struct vlapic *vlapic)
3107de5ea6b6SNeel Natu {
3108de5ea6b6SNeel Natu 
3109de5ea6b6SNeel Natu 	vlapic_cleanup(vlapic);
3110de5ea6b6SNeel Natu 	free(vlapic, M_VLAPIC);
3111de5ea6b6SNeel Natu }
3112de5ea6b6SNeel Natu 
3113366f6083SPeter Grehan struct vmm_ops vmm_ops_intel = {
3114366f6083SPeter Grehan 	vmx_init,
3115366f6083SPeter Grehan 	vmx_cleanup,
311663e62d39SJohn Baldwin 	vmx_restore,
3117366f6083SPeter Grehan 	vmx_vminit,
3118366f6083SPeter Grehan 	vmx_run,
3119366f6083SPeter Grehan 	vmx_vmcleanup,
3120366f6083SPeter Grehan 	vmx_getreg,
3121366f6083SPeter Grehan 	vmx_setreg,
3122366f6083SPeter Grehan 	vmx_getdesc,
3123366f6083SPeter Grehan 	vmx_setdesc,
3124366f6083SPeter Grehan 	vmx_getcap,
3125318224bbSNeel Natu 	vmx_setcap,
3126318224bbSNeel Natu 	ept_vmspace_alloc,
3127318224bbSNeel Natu 	ept_vmspace_free,
3128de5ea6b6SNeel Natu 	vmx_vlapic_init,
3129de5ea6b6SNeel Natu 	vmx_vlapic_cleanup,
3130366f6083SPeter Grehan };
3131