18f02c5e4SNeel Natu /*- 2*ebc3c37cSMarcelo Araujo * SPDX-License-Identifier: BSD-2-Clause-FreeBSD 3*ebc3c37cSMarcelo Araujo * 48f02c5e4SNeel Natu * Copyright (c) 2014, Neel Natu (neel@freebsd.org) 58f02c5e4SNeel Natu * All rights reserved. 68f02c5e4SNeel Natu * 78f02c5e4SNeel Natu * Redistribution and use in source and binary forms, with or without 88f02c5e4SNeel Natu * modification, are permitted provided that the following conditions 98f02c5e4SNeel Natu * are met: 108f02c5e4SNeel Natu * 1. Redistributions of source code must retain the above copyright 118f02c5e4SNeel Natu * notice unmodified, this list of conditions, and the following 128f02c5e4SNeel Natu * disclaimer. 138f02c5e4SNeel Natu * 2. Redistributions in binary form must reproduce the above copyright 148f02c5e4SNeel Natu * notice, this list of conditions and the following disclaimer in the 158f02c5e4SNeel Natu * documentation and/or other materials provided with the distribution. 168f02c5e4SNeel Natu * 178f02c5e4SNeel Natu * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 188f02c5e4SNeel Natu * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 198f02c5e4SNeel Natu * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 208f02c5e4SNeel Natu * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 218f02c5e4SNeel Natu * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 228f02c5e4SNeel Natu * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 238f02c5e4SNeel Natu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 248f02c5e4SNeel Natu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 258f02c5e4SNeel Natu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 268f02c5e4SNeel Natu * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 278f02c5e4SNeel Natu */ 288f02c5e4SNeel Natu 298f02c5e4SNeel Natu #include <sys/cdefs.h> 308f02c5e4SNeel Natu __FBSDID("$FreeBSD$"); 318f02c5e4SNeel Natu 327d786ee2SNeel Natu #include <sys/param.h> 338f02c5e4SNeel Natu #include <sys/errno.h> 347d786ee2SNeel Natu #include <sys/systm.h> 358f02c5e4SNeel Natu 368f02c5e4SNeel Natu #include <machine/cpufunc.h> 378f02c5e4SNeel Natu #include <machine/specialreg.h> 387d786ee2SNeel Natu #include <machine/vmm.h> 398f02c5e4SNeel Natu 407d786ee2SNeel Natu #include "svm.h" 417d786ee2SNeel Natu #include "vmcb.h" 427d786ee2SNeel Natu #include "svm_softc.h" 438f02c5e4SNeel Natu #include "svm_msr.h" 448f02c5e4SNeel Natu 458f02c5e4SNeel Natu #ifndef MSR_AMDK8_IPM 468f02c5e4SNeel Natu #define MSR_AMDK8_IPM 0xc0010055 478f02c5e4SNeel Natu #endif 488f02c5e4SNeel Natu 498f02c5e4SNeel Natu enum { 508f02c5e4SNeel Natu IDX_MSR_LSTAR, 518f02c5e4SNeel Natu IDX_MSR_CSTAR, 528f02c5e4SNeel Natu IDX_MSR_STAR, 538f02c5e4SNeel Natu IDX_MSR_SF_MASK, 548f02c5e4SNeel Natu HOST_MSR_NUM /* must be the last enumeration */ 558f02c5e4SNeel Natu }; 568f02c5e4SNeel Natu 578f02c5e4SNeel Natu static uint64_t host_msrs[HOST_MSR_NUM]; 588f02c5e4SNeel Natu 598f02c5e4SNeel Natu void 608f02c5e4SNeel Natu svm_msr_init(void) 618f02c5e4SNeel Natu { 628f02c5e4SNeel Natu /* 638f02c5e4SNeel Natu * It is safe to cache the values of the following MSRs because they 648f02c5e4SNeel Natu * don't change based on curcpu, curproc or curthread. 658f02c5e4SNeel Natu */ 668f02c5e4SNeel Natu host_msrs[IDX_MSR_LSTAR] = rdmsr(MSR_LSTAR); 678f02c5e4SNeel Natu host_msrs[IDX_MSR_CSTAR] = rdmsr(MSR_CSTAR); 688f02c5e4SNeel Natu host_msrs[IDX_MSR_STAR] = rdmsr(MSR_STAR); 698f02c5e4SNeel Natu host_msrs[IDX_MSR_SF_MASK] = rdmsr(MSR_SF_MASK); 708f02c5e4SNeel Natu } 718f02c5e4SNeel Natu 728f02c5e4SNeel Natu void 738f02c5e4SNeel Natu svm_msr_guest_init(struct svm_softc *sc, int vcpu) 748f02c5e4SNeel Natu { 758f02c5e4SNeel Natu /* 768f02c5e4SNeel Natu * All the MSRs accessible to the guest are either saved/restored by 778f02c5e4SNeel Natu * hardware on every #VMEXIT/VMRUN (e.g., G_PAT) or are saved/restored 788f02c5e4SNeel Natu * by VMSAVE/VMLOAD (e.g., MSR_GSBASE). 798f02c5e4SNeel Natu * 808f02c5e4SNeel Natu * There are no guest MSRs that are saved/restored "by hand" so nothing 818f02c5e4SNeel Natu * more to do here. 828f02c5e4SNeel Natu */ 838f02c5e4SNeel Natu return; 848f02c5e4SNeel Natu } 858f02c5e4SNeel Natu 868f02c5e4SNeel Natu void 878f02c5e4SNeel Natu svm_msr_guest_enter(struct svm_softc *sc, int vcpu) 888f02c5e4SNeel Natu { 898f02c5e4SNeel Natu /* 908f02c5e4SNeel Natu * Save host MSRs (if any) and restore guest MSRs (if any). 918f02c5e4SNeel Natu */ 928f02c5e4SNeel Natu } 938f02c5e4SNeel Natu 948f02c5e4SNeel Natu void 958f02c5e4SNeel Natu svm_msr_guest_exit(struct svm_softc *sc, int vcpu) 968f02c5e4SNeel Natu { 978f02c5e4SNeel Natu /* 988f02c5e4SNeel Natu * Save guest MSRs (if any) and restore host MSRs. 998f02c5e4SNeel Natu */ 1008f02c5e4SNeel Natu wrmsr(MSR_LSTAR, host_msrs[IDX_MSR_LSTAR]); 1018f02c5e4SNeel Natu wrmsr(MSR_CSTAR, host_msrs[IDX_MSR_CSTAR]); 1028f02c5e4SNeel Natu wrmsr(MSR_STAR, host_msrs[IDX_MSR_STAR]); 1038f02c5e4SNeel Natu wrmsr(MSR_SF_MASK, host_msrs[IDX_MSR_SF_MASK]); 1048f02c5e4SNeel Natu 1058f02c5e4SNeel Natu /* MSR_KGSBASE will be restored on the way back to userspace */ 1068f02c5e4SNeel Natu } 1078f02c5e4SNeel Natu 1088f02c5e4SNeel Natu int 1098f02c5e4SNeel Natu svm_rdmsr(struct svm_softc *sc, int vcpu, u_int num, uint64_t *result, 1108f02c5e4SNeel Natu bool *retu) 1118f02c5e4SNeel Natu { 1128f02c5e4SNeel Natu int error = 0; 1138f02c5e4SNeel Natu 1148f02c5e4SNeel Natu switch (num) { 1151d29bfc1SNeel Natu case MSR_MCG_CAP: 1161d29bfc1SNeel Natu case MSR_MCG_STATUS: 1171d29bfc1SNeel Natu *result = 0; 1181d29bfc1SNeel Natu break; 1197d786ee2SNeel Natu case MSR_MTRRcap: 1207d786ee2SNeel Natu case MSR_MTRRdefType: 1217d786ee2SNeel Natu case MSR_MTRR4kBase ... MSR_MTRR4kBase + 8: 1227d786ee2SNeel Natu case MSR_MTRR16kBase ... MSR_MTRR16kBase + 1: 1237d786ee2SNeel Natu case MSR_MTRR64kBase: 124fe22991fSNeel Natu case MSR_SYSCFG: 1257d786ee2SNeel Natu *result = 0; 1267d786ee2SNeel Natu break; 1278f02c5e4SNeel Natu case MSR_AMDK8_IPM: 1288f02c5e4SNeel Natu *result = 0; 1298f02c5e4SNeel Natu break; 1308f02c5e4SNeel Natu default: 1318f02c5e4SNeel Natu error = EINVAL; 1328f02c5e4SNeel Natu break; 1338f02c5e4SNeel Natu } 1348f02c5e4SNeel Natu 1358f02c5e4SNeel Natu return (error); 1368f02c5e4SNeel Natu } 1378f02c5e4SNeel Natu 1388f02c5e4SNeel Natu int 1398f02c5e4SNeel Natu svm_wrmsr(struct svm_softc *sc, int vcpu, u_int num, uint64_t val, bool *retu) 1408f02c5e4SNeel Natu { 1418f02c5e4SNeel Natu int error = 0; 1428f02c5e4SNeel Natu 1438f02c5e4SNeel Natu switch (num) { 1441d29bfc1SNeel Natu case MSR_MCG_CAP: 1451d29bfc1SNeel Natu case MSR_MCG_STATUS: 1461d29bfc1SNeel Natu break; /* ignore writes */ 1477d786ee2SNeel Natu case MSR_MTRRcap: 1487d786ee2SNeel Natu vm_inject_gp(sc->vm, vcpu); 1497d786ee2SNeel Natu break; 1507d786ee2SNeel Natu case MSR_MTRRdefType: 1517d786ee2SNeel Natu case MSR_MTRR4kBase ... MSR_MTRR4kBase + 8: 1527d786ee2SNeel Natu case MSR_MTRR16kBase ... MSR_MTRR16kBase + 1: 1537d786ee2SNeel Natu case MSR_MTRR64kBase: 154fe22991fSNeel Natu case MSR_SYSCFG: 1557d786ee2SNeel Natu break; /* Ignore writes */ 1568f02c5e4SNeel Natu case MSR_AMDK8_IPM: 1578f02c5e4SNeel Natu /* 1588f02c5e4SNeel Natu * Ignore writes to the "Interrupt Pending Message" MSR. 1598f02c5e4SNeel Natu */ 1608f02c5e4SNeel Natu break; 161441a3497SAnish Gupta case MSR_K8_UCODE_UPDATE: 162441a3497SAnish Gupta /* 163441a3497SAnish Gupta * Ignore writes to microcode update register. 164441a3497SAnish Gupta */ 165441a3497SAnish Gupta break; 1668f02c5e4SNeel Natu default: 1678f02c5e4SNeel Natu error = EINVAL; 1688f02c5e4SNeel Natu break; 1698f02c5e4SNeel Natu } 1708f02c5e4SNeel Natu 1718f02c5e4SNeel Natu return (error); 1728f02c5e4SNeel Natu } 173