1 /*- 2 * Copyright (c) 1991 The Regents of the University of California. 3 * All rights reserved. 4 * 5 * Redistribution and use in source and binary forms, with or without 6 * modification, are permitted provided that the following conditions 7 * are met: 8 * 1. Redistributions of source code must retain the above copyright 9 * notice, this list of conditions and the following disclaimer. 10 * 2. Redistributions in binary form must reproduce the above copyright 11 * notice, this list of conditions and the following disclaimer in the 12 * documentation and/or other materials provided with the distribution. 13 * 3. All advertising materials mentioning features or use of this software 14 * must display the following acknowledgement: 15 * This product includes software developed by the University of 16 * California, Berkeley and its contributors. 17 * 4. Neither the name of the University nor the names of its contributors 18 * may be used to endorse or promote products derived from this software 19 * without specific prior written permission. 20 * 21 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 22 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 23 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 24 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 25 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 26 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 27 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 28 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 29 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 30 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 31 * SUCH DAMAGE. 32 * 33 * from: @(#)specialreg.h 7.1 (Berkeley) 5/9/91 34 * $FreeBSD$ 35 */ 36 37 #ifndef _MACHINE_SPECIALREG_H_ 38 #define _MACHINE_SPECIALREG_H_ 39 40 /* 41 * Bits in 386 special registers: 42 */ 43 #define CR0_PE 0x00000001 /* Protected mode Enable */ 44 #define CR0_MP 0x00000002 /* "Math" (fpu) Present */ 45 #define CR0_EM 0x00000004 /* EMulate FPU instructions. (trap ESC only) */ 46 #define CR0_TS 0x00000008 /* Task Switched (if MP, trap ESC and WAIT) */ 47 #define CR0_PG 0x80000000 /* PaGing enable */ 48 49 /* 50 * Bits in 486 special registers: 51 */ 52 #define CR0_NE 0x00000020 /* Numeric Error enable (EX16 vs IRQ13) */ 53 #define CR0_WP 0x00010000 /* Write Protect (honor page protect in 54 all modes) */ 55 #define CR0_AM 0x00040000 /* Alignment Mask (set to enable AC flag) */ 56 #define CR0_NW 0x20000000 /* Not Write-through */ 57 #define CR0_CD 0x40000000 /* Cache Disable */ 58 59 /* 60 * Bits in PPro special registers 61 */ 62 #define CR4_VME 0x00000001 /* Virtual 8086 mode extensions */ 63 #define CR4_PVI 0x00000002 /* Protected-mode virtual interrupts */ 64 #define CR4_TSD 0x00000004 /* Time stamp disable */ 65 #define CR4_DE 0x00000008 /* Debugging extensions */ 66 #define CR4_PSE 0x00000010 /* Page size extensions */ 67 #define CR4_PAE 0x00000020 /* Physical address extension */ 68 #define CR4_MCE 0x00000040 /* Machine check enable */ 69 #define CR4_PGE 0x00000080 /* Page global enable */ 70 #define CR4_PCE 0x00000100 /* Performance monitoring counter enable */ 71 #define CR4_FXSR 0x00000200 /* Fast FPU save/restore used by OS */ 72 #define CR4_XMM 0x00000400 /* enable SIMD/MMX2 to use except 16 */ 73 74 /* 75 * Bits in AMD64 special registers. EFER is 64 bits wide. 76 */ 77 #define EFER_SCE 0x000000001 /* System Call Extensions (R/W) */ 78 #define EFER_LME 0x000000100 /* Long mode enable (R/W) */ 79 #define EFER_LMA 0x000000400 /* Long mode active (R) */ 80 #define EFER_NXE 0x000000800 /* PTE No-Execute bit enable (R/W) */ 81 82 /* 83 * CPUID instruction features register 84 */ 85 #define CPUID_FPU 0x00000001 86 #define CPUID_VME 0x00000002 87 #define CPUID_DE 0x00000004 88 #define CPUID_PSE 0x00000008 89 #define CPUID_TSC 0x00000010 90 #define CPUID_MSR 0x00000020 91 #define CPUID_PAE 0x00000040 92 #define CPUID_MCE 0x00000080 93 #define CPUID_CX8 0x00000100 94 #define CPUID_APIC 0x00000200 95 #define CPUID_B10 0x00000400 96 #define CPUID_SEP 0x00000800 97 #define CPUID_MTRR 0x00001000 98 #define CPUID_PGE 0x00002000 99 #define CPUID_MCA 0x00004000 100 #define CPUID_CMOV 0x00008000 101 #define CPUID_PAT 0x00010000 102 #define CPUID_PSE36 0x00020000 103 #define CPUID_PSN 0x00040000 104 #define CPUID_CLFSH 0x00080000 105 #define CPUID_B20 0x00100000 106 #define CPUID_DS 0x00200000 107 #define CPUID_ACPI 0x00400000 108 #define CPUID_MMX 0x00800000 109 #define CPUID_FXSR 0x01000000 110 #define CPUID_SSE 0x02000000 111 #define CPUID_XMM 0x02000000 112 #define CPUID_SSE2 0x04000000 113 #define CPUID_SS 0x08000000 114 #define CPUID_HTT 0x10000000 115 #define CPUID_TM 0x20000000 116 #define CPUID_B30 0x40000000 117 #define CPUID_PBE 0x80000000 118 119 /* 120 * CPUID instruction 1 ebx info 121 */ 122 #define CPUID_BRAND_INDEX 0x000000ff 123 #define CPUID_CLFUSH_SIZE 0x0000ff00 124 #define CPUID_HTT_CORES 0x00ff0000 125 #define CPUID_LOCAL_APIC_ID 0xff000000 126 127 /* 128 * Model-specific registers for the i386 family 129 */ 130 #define MSR_P5_MC_ADDR 0x000 131 #define MSR_P5_MC_TYPE 0x001 132 #define MSR_TSC 0x010 133 #define MSR_P5_CESR 0x011 134 #define MSR_P5_CTR0 0x012 135 #define MSR_P5_CTR1 0x013 136 #define MSR_IA32_PLATFORM_ID 0x017 137 #define MSR_APICBASE 0x01b 138 #define MSR_EBL_CR_POWERON 0x02a 139 #define MSR_TEST_CTL 0x033 140 #define MSR_BIOS_UPDT_TRIG 0x079 141 #define MSR_BBL_CR_D0 0x088 142 #define MSR_BBL_CR_D1 0x089 143 #define MSR_BBL_CR_D2 0x08a 144 #define MSR_BIOS_SIGN 0x08b 145 #define MSR_PERFCTR0 0x0c1 146 #define MSR_PERFCTR1 0x0c2 147 #define MSR_MTRRcap 0x0fe 148 #define MSR_BBL_CR_ADDR 0x116 149 #define MSR_BBL_CR_DECC 0x118 150 #define MSR_BBL_CR_CTL 0x119 151 #define MSR_BBL_CR_TRIG 0x11a 152 #define MSR_BBL_CR_BUSY 0x11b 153 #define MSR_BBL_CR_CTL3 0x11e 154 #define MSR_SYSENTER_CS_MSR 0x174 155 #define MSR_SYSENTER_ESP_MSR 0x175 156 #define MSR_SYSENTER_EIP_MSR 0x176 157 #define MSR_MCG_CAP 0x179 158 #define MSR_MCG_STATUS 0x17a 159 #define MSR_MCG_CTL 0x17b 160 #define MSR_EVNTSEL0 0x186 161 #define MSR_EVNTSEL1 0x187 162 #define MSR_THERM_CONTROL 0x19a 163 #define MSR_THERM_INTERRUPT 0x19b 164 #define MSR_THERM_STATUS 0x19c 165 #define MSR_DEBUGCTLMSR 0x1d9 166 #define MSR_LASTBRANCHFROMIP 0x1db 167 #define MSR_LASTBRANCHTOIP 0x1dc 168 #define MSR_LASTINTFROMIP 0x1dd 169 #define MSR_LASTINTTOIP 0x1de 170 #define MSR_ROB_CR_BKUPTMPDR6 0x1e0 171 #define MSR_MTRRVarBase 0x200 172 #define MSR_MTRR64kBase 0x250 173 #define MSR_MTRR16kBase 0x258 174 #define MSR_MTRR4kBase 0x268 175 #define MSR_PAT 0x277 176 #define MSR_MTRRdefType 0x2ff 177 #define MSR_MC0_CTL 0x400 178 #define MSR_MC0_STATUS 0x401 179 #define MSR_MC0_ADDR 0x402 180 #define MSR_MC0_MISC 0x403 181 #define MSR_MC1_CTL 0x404 182 #define MSR_MC1_STATUS 0x405 183 #define MSR_MC1_ADDR 0x406 184 #define MSR_MC1_MISC 0x407 185 #define MSR_MC2_CTL 0x408 186 #define MSR_MC2_STATUS 0x409 187 #define MSR_MC2_ADDR 0x40a 188 #define MSR_MC2_MISC 0x40b 189 #define MSR_MC4_CTL 0x40c 190 #define MSR_MC4_STATUS 0x40d 191 #define MSR_MC4_ADDR 0x40e 192 #define MSR_MC4_MISC 0x40f 193 #define MSR_MC3_CTL 0x410 194 #define MSR_MC3_STATUS 0x411 195 #define MSR_MC3_ADDR 0x412 196 #define MSR_MC3_MISC 0x413 197 198 /* 199 * Constants related to MSR's. 200 */ 201 #define APICBASE_RESERVED 0x000006ff 202 #define APICBASE_BSP 0x00000100 203 #define APICBASE_ENABLED 0x00000800 204 #define APICBASE_ADDRESS 0xfffff000 205 206 /* 207 * Constants related to MTRRs 208 */ 209 #define MTRR_N64K 8 /* numbers of fixed-size entries */ 210 #define MTRR_N16K 16 211 #define MTRR_N4K 64 212 213 /* Performance Control Register (5x86 only). */ 214 #define PCR0 0x20 215 #define PCR0_RSTK 0x01 /* Enables return stack */ 216 #define PCR0_BTB 0x02 /* Enables branch target buffer */ 217 #define PCR0_LOOP 0x04 /* Enables loop */ 218 #define PCR0_AIS 0x08 /* Enables all instrcutions stalled to 219 serialize pipe. */ 220 #define PCR0_MLR 0x10 /* Enables reordering of misaligned loads */ 221 #define PCR0_BTBRT 0x40 /* Enables BTB test register. */ 222 #define PCR0_LSSER 0x80 /* Disable reorder */ 223 224 /* Device Identification Registers */ 225 #define DIR0 0xfe 226 #define DIR1 0xff 227 228 /* 229 * The following four 3-byte registers control the non-cacheable regions. 230 * These registers must be written as three separate bytes. 231 * 232 * NCRx+0: A31-A24 of starting address 233 * NCRx+1: A23-A16 of starting address 234 * NCRx+2: A15-A12 of starting address | NCR_SIZE_xx. 235 * 236 * The non-cacheable region's starting address must be aligned to the 237 * size indicated by the NCR_SIZE_xx field. 238 */ 239 #define NCR1 0xc4 240 #define NCR2 0xc7 241 #define NCR3 0xca 242 #define NCR4 0xcd 243 244 #define NCR_SIZE_0K 0 245 #define NCR_SIZE_4K 1 246 #define NCR_SIZE_8K 2 247 #define NCR_SIZE_16K 3 248 #define NCR_SIZE_32K 4 249 #define NCR_SIZE_64K 5 250 #define NCR_SIZE_128K 6 251 #define NCR_SIZE_256K 7 252 #define NCR_SIZE_512K 8 253 #define NCR_SIZE_1M 9 254 #define NCR_SIZE_2M 10 255 #define NCR_SIZE_4M 11 256 #define NCR_SIZE_8M 12 257 #define NCR_SIZE_16M 13 258 #define NCR_SIZE_32M 14 259 #define NCR_SIZE_4G 15 260 261 /* 262 * The address region registers are used to specify the location and 263 * size for the eight address regions. 264 * 265 * ARRx + 0: A31-A24 of start address 266 * ARRx + 1: A23-A16 of start address 267 * ARRx + 2: A15-A12 of start address | ARR_SIZE_xx 268 */ 269 #define ARR0 0xc4 270 #define ARR1 0xc7 271 #define ARR2 0xca 272 #define ARR3 0xcd 273 #define ARR4 0xd0 274 #define ARR5 0xd3 275 #define ARR6 0xd6 276 #define ARR7 0xd9 277 278 #define ARR_SIZE_0K 0 279 #define ARR_SIZE_4K 1 280 #define ARR_SIZE_8K 2 281 #define ARR_SIZE_16K 3 282 #define ARR_SIZE_32K 4 283 #define ARR_SIZE_64K 5 284 #define ARR_SIZE_128K 6 285 #define ARR_SIZE_256K 7 286 #define ARR_SIZE_512K 8 287 #define ARR_SIZE_1M 9 288 #define ARR_SIZE_2M 10 289 #define ARR_SIZE_4M 11 290 #define ARR_SIZE_8M 12 291 #define ARR_SIZE_16M 13 292 #define ARR_SIZE_32M 14 293 #define ARR_SIZE_4G 15 294 295 /* 296 * The region control registers specify the attributes associated with 297 * the ARRx addres regions. 298 */ 299 #define RCR0 0xdc 300 #define RCR1 0xdd 301 #define RCR2 0xde 302 #define RCR3 0xdf 303 #define RCR4 0xe0 304 #define RCR5 0xe1 305 #define RCR6 0xe2 306 #define RCR7 0xe3 307 308 #define RCR_RCD 0x01 /* Disables caching for ARRx (x = 0-6). */ 309 #define RCR_RCE 0x01 /* Enables caching for ARR7. */ 310 #define RCR_WWO 0x02 /* Weak write ordering. */ 311 #define RCR_WL 0x04 /* Weak locking. */ 312 #define RCR_WG 0x08 /* Write gathering. */ 313 #define RCR_WT 0x10 /* Write-through. */ 314 #define RCR_NLB 0x20 /* LBA# pin is not asserted. */ 315 316 /* AMD Write Allocate Top-Of-Memory and Control Register */ 317 #define AMD_WT_ALLOC_TME 0x40000 /* top-of-memory enable */ 318 #define AMD_WT_ALLOC_PRE 0x20000 /* programmable range enable */ 319 #define AMD_WT_ALLOC_FRE 0x10000 /* fixed (A0000-FFFFF) range enable */ 320 321 /* X86-64 MSR's */ 322 #define MSR_EFER 0xc0000080 /* extended features */ 323 #define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target/cs/ss */ 324 #define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target rip */ 325 #define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target rip */ 326 #define MSR_SF_MASK 0xc0000084 /* syscall flags mask */ 327 #define MSR_FSBASE 0xc0000100 /* base address of the %fs "segment" */ 328 #define MSR_GSBASE 0xc0000101 /* base address of the %gs "segment" */ 329 #define MSR_KGSBASE 0xc0000102 /* base address of the kernel %gs */ 330 #define MSR_PERFEVSEL0 0xc0010000 331 #define MSR_PERFEVSEL1 0xc0010001 332 #define MSR_PERFEVSEL2 0xc0010002 333 #define MSR_PERFEVSEL3 0xc0010003 334 #undef MSR_PERFCTR0 335 #undef MSR_PERFCTR1 336 #define MSR_PERFCTR0 0xc0010004 337 #define MSR_PERFCTR1 0xc0010005 338 #define MSR_PERFCTR2 0xc0010006 339 #define MSR_PERFCTR3 0xc0010007 340 #define MSR_SYSCFG 0xc0010010 341 #define MSR_IORRBASE0 0xc0010016 342 #define MSR_IORRMASK0 0xc0010017 343 #define MSR_IORRBASE1 0xc0010018 344 #define MSR_IORRMASK1 0xc0010019 345 #define MSR_TOP_MEM 0xc001001a /* boundary for ram below 4G */ 346 #define MSR_TOP_MEM2 0xc001001d /* boundary for ram above 4G */ 347 348 #endif /* !_MACHINE_SPECIALREG_H_ */ 349