xref: /freebsd/sys/amd64/include/param.h (revision 87b759f0fa1f7554d50ce640c40138512bbded44)
1 /*-
2  * SPDX-License-Identifier: BSD-4-Clause
3  *
4  * Copyright (c) 2002 David E. O'Brien.  All rights reserved.
5  * Copyright (c) 1992, 1993
6  *	The Regents of the University of California.  All rights reserved.
7  *
8  * This code is derived from software contributed to Berkeley by
9  * the Systems Programming Group of the University of Utah Computer
10  * Science Department and Ralph Campbell.
11  *
12  * Redistribution and use in source and binary forms, with or without
13  * modification, are permitted provided that the following conditions
14  * are met:
15  * 1. Redistributions of source code must retain the above copyright
16  *    notice, this list of conditions and the following disclaimer.
17  * 2. Redistributions in binary form must reproduce the above copyright
18  *    notice, this list of conditions and the following disclaimer in the
19  *    documentation and/or other materials provided with the distribution.
20  * 3. All advertising materials mentioning features or use of this software
21  *    must display the following acknowledgement:
22  *	This product includes software developed by the University of
23  *	California, Berkeley and its contributors.
24  * 4. Neither the name of the University nor the names of its contributors
25  *    may be used to endorse or promote products derived from this software
26  *    without specific prior written permission.
27  *
28  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
29  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
30  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
31  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
32  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
33  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
34  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
35  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
36  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
37  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
38  * SUCH DAMAGE.
39  */
40 
41 #ifndef _AMD64_INCLUDE_PARAM_H_
42 #define	_AMD64_INCLUDE_PARAM_H_
43 
44 #include <machine/_align.h>
45 
46 /*
47  * Machine dependent constants for AMD64.
48  */
49 
50 #define __HAVE_ACPI
51 #define __PCI_REROUTE_INTERRUPT
52 
53 #ifndef MACHINE
54 #define	MACHINE		"amd64"
55 #endif
56 #ifndef MACHINE_ARCH
57 #define	MACHINE_ARCH	"amd64"
58 #endif
59 #ifndef MACHINE_ARCH32
60 #define	MACHINE_ARCH32	"i386"
61 #endif
62 
63 #ifdef SMP
64 #ifndef MAXCPU
65 #define MAXCPU		1024
66 #endif
67 #else
68 #define MAXCPU		1
69 #endif
70 
71 #ifndef MAXMEMDOM
72 #define	MAXMEMDOM	8
73 #endif
74 
75 #define	ALIGNBYTES		_ALIGNBYTES
76 #define	ALIGN(p)		_ALIGN(p)
77 /*
78  * ALIGNED_POINTER is a boolean macro that checks whether an address
79  * is valid to fetch data elements of type t from on this architecture.
80  * This does not reflect the optimal alignment, just the possibility
81  * (within reasonable limits).
82  */
83 #define	ALIGNED_POINTER(p, t)	1
84 
85 /*
86  * CACHE_LINE_SIZE is the compile-time maximum cache line size for an
87  * architecture.  It should be used with appropriate caution.
88  */
89 #define	CACHE_LINE_SHIFT	6
90 #define	CACHE_LINE_SIZE		(1 << CACHE_LINE_SHIFT)
91 
92 /* Size of the level 1 page table units */
93 #define NPTEPG		(PAGE_SIZE/(sizeof (pt_entry_t)))
94 #define	NPTEPGSHIFT	9		/* LOG2(NPTEPG) */
95 #define PAGE_SHIFT	12		/* LOG2(PAGE_SIZE) */
96 #define PAGE_SIZE	(1<<PAGE_SHIFT)	/* bytes/page */
97 #define PAGE_MASK	(PAGE_SIZE-1)
98 /* Size of the level 2 page directory units */
99 #define	NPDEPG		(PAGE_SIZE/(sizeof (pd_entry_t)))
100 #define	NPDEPGSHIFT	9		/* LOG2(NPDEPG) */
101 #define	PDRSHIFT	21              /* LOG2(NBPDR) */
102 #define	NBPDR		(1<<PDRSHIFT)   /* bytes/page dir */
103 #define	PDRMASK		(NBPDR-1)
104 /* Size of the level 3 page directory pointer table units */
105 #define	NPDPEPG		(PAGE_SIZE/(sizeof (pdp_entry_t)))
106 #define	NPDPEPGSHIFT	9		/* LOG2(NPDPEPG) */
107 #define	PDPSHIFT	30		/* LOG2(NBPDP) */
108 #define	NBPDP		(1<<PDPSHIFT)	/* bytes/page dir ptr table */
109 #define	PDPMASK		(NBPDP-1)
110 /* Size of the level 4 page-map level-4 table units */
111 #define	NPML4EPG	(PAGE_SIZE/(sizeof (pml4_entry_t)))
112 #define	NPML4EPGSHIFT	9		/* LOG2(NPML4EPG) */
113 #define	PML4SHIFT	39		/* LOG2(NBPML4) */
114 #define	NBPML4		(1UL<<PML4SHIFT)/* bytes/page map lev4 table */
115 #define	PML4MASK	(NBPML4-1)
116 /* Size of the level 5 page-map level-5 table units */
117 #define	NPML5EPG	(PAGE_SIZE/(sizeof (pml5_entry_t)))
118 #define	NPML5EPGSHIFT	9		/* LOG2(NPML5EPG) */
119 #define	PML5SHIFT	48		/* LOG2(NBPML5) */
120 #define	NBPML5		(1UL<<PML5SHIFT)/* bytes/page map lev5 table */
121 #define	PML5MASK	(NBPML5-1)
122 
123 #define	MAXPAGESIZES	3	/* maximum number of supported page sizes */
124 
125 #define IOPAGES	2		/* pages of i/o permission bitmap */
126 /*
127  * I/O permission bitmap has a bit for each I/O port plus an additional
128  * byte at the end with all bits set. See section "I/O Permission Bit Map"
129  * in the Intel SDM for more details.
130  */
131 #define	IOPERM_BITMAP_SIZE	(IOPAGES * PAGE_SIZE + 1)
132 
133 #ifndef	KSTACK_PAGES
134 #if defined(KASAN) || defined(KMSAN)
135 #define	KSTACK_PAGES	6
136 #else
137 #define	KSTACK_PAGES	4	/* pages of kstack (with pcb) */
138 #endif
139 #endif
140 #define	KSTACK_GUARD_PAGES 1	/* pages of kstack guard; 0 disables */
141 
142 /*
143  * Mach derived conversion macros
144  */
145 #define	round_page(x)	((((unsigned long)(x)) + PAGE_MASK) & ~(PAGE_MASK))
146 #define	trunc_page(x)	((unsigned long)(x) & ~(PAGE_MASK))
147 #define trunc_2mpage(x)	((unsigned long)(x) & ~PDRMASK)
148 #define round_2mpage(x)	((((unsigned long)(x)) + PDRMASK) & ~PDRMASK)
149 #define trunc_1gpage(x)	((unsigned long)(x) & ~PDPMASK)
150 
151 #define	atop(x)		((unsigned long)(x) >> PAGE_SHIFT)
152 #define	ptoa(x)		((unsigned long)(x) << PAGE_SHIFT)
153 
154 #define	amd64_btop(x)	((unsigned long)(x) >> PAGE_SHIFT)
155 #define	amd64_ptob(x)	((unsigned long)(x) << PAGE_SHIFT)
156 
157 #define	pgtok(x)	((unsigned long)(x) * (PAGE_SIZE / 1024))
158 
159 #define	INKERNEL(va) (((va) >= DMAP_MIN_ADDRESS && (va) < DMAP_MAX_ADDRESS) \
160     || ((va) >= VM_MIN_KERNEL_ADDRESS && (va) < VM_MAX_KERNEL_ADDRESS))
161 
162 #ifdef SMP
163 #define SC_TABLESIZE    1024                     /* Must be power of 2. */
164 #endif
165 
166 #endif /* !_AMD64_INCLUDE_PARAM_H_ */
167