xref: /freebsd/sys/amd64/include/intr_machdep.h (revision 724b4bfdf1306e4f2c451b6d146fe0fe0353b2c8)
1 /*-
2  * Copyright (c) 2003 John Baldwin <jhb@FreeBSD.org>
3  * All rights reserved.
4  *
5  * Redistribution and use in source and binary forms, with or without
6  * modification, are permitted provided that the following conditions
7  * are met:
8  * 1. Redistributions of source code must retain the above copyright
9  *    notice, this list of conditions and the following disclaimer.
10  * 2. Redistributions in binary form must reproduce the above copyright
11  *    notice, this list of conditions and the following disclaimer in the
12  *    documentation and/or other materials provided with the distribution.
13  *
14  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
18  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
24  * SUCH DAMAGE.
25  *
26  * $FreeBSD$
27  */
28 
29 #ifndef __MACHINE_INTR_MACHDEP_H__
30 #define	__MACHINE_INTR_MACHDEP_H__
31 
32 #ifdef _KERNEL
33 
34 /*
35  * The maximum number of I/O interrupts we allow.  This number is rather
36  * arbitrary as it is just the maximum IRQ resource value.  The interrupt
37  * source for a given IRQ maps that I/O interrupt to device interrupt
38  * source whether it be a pin on an interrupt controller or an MSI interrupt.
39  * The 16 ISA IRQs are assigned fixed IDT vectors, but all other device
40  * interrupts allocate IDT vectors on demand.  Currently we have 191 IDT
41  * vectors available for device interrupts.  On many systems with I/O APICs,
42  * a lot of the IRQs are not used, so this number can be much larger than
43  * 191 and still be safe since only interrupt sources in actual use will
44  * allocate IDT vectors.
45  *
46  * The first 255 IRQs (0 - 254) are reserved for ISA IRQs and PCI intline IRQs.
47  * IRQ values beyond 256 are used by MSI.  We leave 255 unused to avoid
48  * confusion since 255 is used in PCI to indicate an invalid IRQ.
49  */
50 #define	NUM_MSI_INTS	512
51 #define	FIRST_MSI_INT	256
52 #define	NUM_IO_INTS	(FIRST_MSI_INT + NUM_MSI_INTS)
53 
54 /*
55  * Default base address for MSI messages on x86 platforms.
56  */
57 #define	MSI_INTEL_ADDR_BASE		0xfee00000
58 
59 /*
60  * - 1 ??? dummy counter.
61  * - 2 counters for each I/O interrupt.
62  * - 1 counter for each CPU for lapic timer.
63  * - 8 counters for each CPU for IPI counters for SMP.
64  */
65 #ifdef SMP
66 #define	INTRCNT_COUNT	(1 + NUM_IO_INTS * 2 + (1 + 8) * MAXCPU)
67 #else
68 #define	INTRCNT_COUNT	(1 + NUM_IO_INTS * 2 + 1)
69 #endif
70 
71 #ifndef LOCORE
72 
73 typedef void inthand_t(u_int cs, u_int ef, u_int esp, u_int ss);
74 
75 #define	IDTVEC(name)	__CONCAT(X,name)
76 
77 struct intsrc;
78 
79 /*
80  * Methods that a PIC provides to mask/unmask a given interrupt source,
81  * "turn on" the interrupt on the CPU side by setting up an IDT entry, and
82  * return the vector associated with this source.
83  */
84 struct pic {
85 	void (*pic_enable_source)(struct intsrc *);
86 	void (*pic_disable_source)(struct intsrc *, int);
87 	void (*pic_eoi_source)(struct intsrc *);
88 	void (*pic_enable_intr)(struct intsrc *);
89 	void (*pic_disable_intr)(struct intsrc *);
90 	int (*pic_vector)(struct intsrc *);
91 	int (*pic_source_pending)(struct intsrc *);
92 	void (*pic_suspend)(struct pic *);
93 	void (*pic_resume)(struct pic *);
94 	int (*pic_config_intr)(struct intsrc *, enum intr_trigger,
95 	    enum intr_polarity);
96 	int (*pic_assign_cpu)(struct intsrc *, u_int apic_id);
97 	STAILQ_ENTRY(pic) pics;
98 };
99 
100 /* Flags for pic_disable_source() */
101 enum {
102 	PIC_EOI,
103 	PIC_NO_EOI,
104 };
105 
106 /*
107  * An interrupt source.  The upper-layer code uses the PIC methods to
108  * control a given source.  The lower-layer PIC drivers can store additional
109  * private data in a given interrupt source such as an interrupt pin number
110  * or an I/O APIC pointer.
111  */
112 struct intsrc {
113 	struct pic *is_pic;
114 	struct intr_event *is_event;
115 	u_long *is_count;
116 	u_long *is_straycount;
117 	u_int is_index;
118 	u_int is_handlers;
119 };
120 
121 struct trapframe;
122 
123 /*
124  * The following data structure holds per-cpu data, and is placed just
125  * above the top of the space used for the NMI stack.
126  */
127 struct nmi_pcpu {
128 	register_t	np_pcpu;
129 	register_t	__padding;	/* pad to 16 bytes */
130 };
131 
132 extern struct mtx icu_lock;
133 extern int elcr_found;
134 
135 #ifndef DEV_ATPIC
136 void	atpic_reset(void);
137 #endif
138 /* XXX: The elcr_* prototypes probably belong somewhere else. */
139 int	elcr_probe(void);
140 enum intr_trigger elcr_read_trigger(u_int irq);
141 void	elcr_resume(void);
142 void	elcr_write_trigger(u_int irq, enum intr_trigger trigger);
143 #ifdef SMP
144 void	intr_add_cpu(u_int cpu);
145 #endif
146 int	intr_add_handler(const char *name, int vector, driver_filter_t filter,
147 			 driver_intr_t handler, void *arg, enum intr_type flags,
148 			 void **cookiep);
149 #ifdef SMP
150 int	intr_bind(u_int vector, u_char cpu);
151 #endif
152 int	intr_config_intr(int vector, enum intr_trigger trig,
153     enum intr_polarity pol);
154 int	intr_describe(u_int vector, void *ih, const char *descr);
155 void	intr_execute_handlers(struct intsrc *isrc, struct trapframe *frame);
156 u_int	intr_next_cpu(void);
157 struct intsrc *intr_lookup_source(int vector);
158 int	intr_register_pic(struct pic *pic);
159 int	intr_register_source(struct intsrc *isrc);
160 int	intr_remove_handler(void *cookie);
161 void	intr_resume(void);
162 void	intr_suspend(void);
163 void	intrcnt_add(const char *name, u_long **countp);
164 void	nexus_add_irq(u_long irq);
165 int	msi_alloc(device_t dev, int count, int maxcount, int *irqs);
166 void	msi_init(void);
167 int	msi_map(int irq, uint64_t *addr, uint32_t *data);
168 int	msi_release(int *irqs, int count);
169 int	msix_alloc(device_t dev, int *irq);
170 int	msix_release(int irq);
171 
172 #endif	/* !LOCORE */
173 #endif	/* _KERNEL */
174 #endif	/* !__MACHINE_INTR_MACHDEP_H__ */
175