xref: /freebsd/sys/amd64/amd64/initcpu.c (revision cd45fec044f605e37d174829f69da625e3df43ab)
1cda07865SPeter Wemm /*-
24536af6aSKATO Takenori  * Copyright (c) KATO Takenori, 1997, 1998.
3a8e282d6SKATO Takenori  *
4a8e282d6SKATO Takenori  * All rights reserved.  Unpublished rights reserved under the copyright
5a8e282d6SKATO Takenori  * laws of Japan.
6a8e282d6SKATO Takenori  *
7a8e282d6SKATO Takenori  * Redistribution and use in source and binary forms, with or without
8a8e282d6SKATO Takenori  * modification, are permitted provided that the following conditions
9a8e282d6SKATO Takenori  * are met:
10a8e282d6SKATO Takenori  *
11a8e282d6SKATO Takenori  * 1. Redistributions of source code must retain the above copyright
12a8e282d6SKATO Takenori  *    notice, this list of conditions and the following disclaimer as
13a8e282d6SKATO Takenori  *    the first lines of this file unmodified.
14a8e282d6SKATO Takenori  * 2. Redistributions in binary form must reproduce the above copyright
15a8e282d6SKATO Takenori  *    notice, this list of conditions and the following disclaimer in the
16a8e282d6SKATO Takenori  *    documentation and/or other materials provided with the distribution.
17a8e282d6SKATO Takenori  *
18a8e282d6SKATO Takenori  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19a8e282d6SKATO Takenori  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20a8e282d6SKATO Takenori  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21a8e282d6SKATO Takenori  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22a8e282d6SKATO Takenori  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
23a8e282d6SKATO Takenori  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24a8e282d6SKATO Takenori  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25a8e282d6SKATO Takenori  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26a8e282d6SKATO Takenori  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
27a8e282d6SKATO Takenori  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28a8e282d6SKATO Takenori  */
29a8e282d6SKATO Takenori 
3056ae44c5SDavid E. O'Brien #include <sys/cdefs.h>
3156ae44c5SDavid E. O'Brien __FBSDID("$FreeBSD$");
3256ae44c5SDavid E. O'Brien 
33a8e282d6SKATO Takenori #include "opt_cpu.h"
34a8e282d6SKATO Takenori 
35a8e282d6SKATO Takenori #include <sys/param.h>
36a8e282d6SKATO Takenori #include <sys/kernel.h>
37a8e282d6SKATO Takenori #include <sys/systm.h>
389d146ac5SPeter Wemm #include <sys/sysctl.h>
39a8e282d6SKATO Takenori 
40a8e282d6SKATO Takenori #include <machine/cputypes.h>
41a8e282d6SKATO Takenori #include <machine/md_var.h>
42a8e282d6SKATO Takenori #include <machine/specialreg.h>
43a8e282d6SKATO Takenori 
44430e272cSPeter Wemm #include <vm/vm.h>
45430e272cSPeter Wemm #include <vm/pmap.h>
4620916c1fSKATO Takenori 
4710deca7eSJohn Baldwin static int	hw_instruction_sse;
489d146ac5SPeter Wemm SYSCTL_INT(_hw, OID_AUTO, instruction_sse, CTLFLAG_RD,
4910deca7eSJohn Baldwin     &hw_instruction_sse, 0, "SIMD/MMX2 instructions available in CPU");
506f5c96c4SJun Kuriyama /*
516f5c96c4SJun Kuriyama  * -1: automatic (default)
526f5c96c4SJun Kuriyama  *  0: keep enable CLFLUSH
536f5c96c4SJun Kuriyama  *  1: force disable CLFLUSH
546f5c96c4SJun Kuriyama  */
556f5c96c4SJun Kuriyama static int	hw_clflush_disable = -1;
569d146ac5SPeter Wemm 
57afa88623SPeter Wemm int	cpu;			/* Are we 386, 386sx, 486, etc? */
58afa88623SPeter Wemm u_int	cpu_feature;		/* Feature flags */
59430e272cSPeter Wemm u_int	cpu_feature2;		/* Feature flags */
609c3acb0bSJung-uk Kim u_int	amd_feature;		/* AMD feature flags */
619c3acb0bSJung-uk Kim u_int	amd_feature2;		/* AMD feature flags */
62780f139bSJung-uk Kim u_int	amd_pminfo;		/* AMD advanced power management info */
6392df0bdaSJung-uk Kim u_int	via_feature_rng;	/* VIA RNG features */
6492df0bdaSJung-uk Kim u_int	via_feature_xcrypt;	/* VIA ACE features */
65afa88623SPeter Wemm u_int	cpu_high;		/* Highest arg to CPUID */
66430e272cSPeter Wemm u_int	cpu_exthigh;		/* Highest arg to extended CPUID */
67afa88623SPeter Wemm u_int	cpu_id;			/* Stepping ID */
68afa88623SPeter Wemm u_int	cpu_procinfo;		/* HyperThreading Info / Brand Index / CLFUSH */
699c3acb0bSJung-uk Kim u_int	cpu_procinfo2;		/* Multicore info */
70afa88623SPeter Wemm char	cpu_vendor[20];		/* CPU Origin code */
715113aa0aSJung-uk Kim u_int	cpu_vendor_id;		/* CPU vendor ID */
7210deca7eSJohn Baldwin u_int	cpu_fxsr;		/* SSE enabled */
737da6810bSDavid Xu u_int	cpu_mxcsr_mask;		/* Valid bits in mxcsr */
74206a3368SKonstantin Belousov u_int	cpu_clflush_line_size = 32;
754faa812aSPeter Wemm 
7692df0bdaSJung-uk Kim SYSCTL_UINT(_hw, OID_AUTO, via_feature_rng, CTLFLAG_RD,
77*cd45fec0SJung-uk Kim 	&via_feature_rng, 0, "VIA RNG feature available in CPU");
7892df0bdaSJung-uk Kim SYSCTL_UINT(_hw, OID_AUTO, via_feature_xcrypt, CTLFLAG_RD,
79*cd45fec0SJung-uk Kim 	&via_feature_xcrypt, 0, "VIA xcrypt feature available in CPU");
8092df0bdaSJung-uk Kim 
8192df0bdaSJung-uk Kim /*
82*cd45fec0SJung-uk Kim  * Initialize special VIA features
8392df0bdaSJung-uk Kim  */
8492df0bdaSJung-uk Kim static void
8592df0bdaSJung-uk Kim init_via(void)
8692df0bdaSJung-uk Kim {
8792df0bdaSJung-uk Kim 	u_int regs[4], val;
8892df0bdaSJung-uk Kim 
89*cd45fec0SJung-uk Kim 	/*
90*cd45fec0SJung-uk Kim 	 * Check extended CPUID for PadLock features.
91*cd45fec0SJung-uk Kim 	 *
92*cd45fec0SJung-uk Kim 	 * http://www.via.com.tw/en/downloads/whitepapers/initiatives/padlock/programming_guide.pdf
93*cd45fec0SJung-uk Kim 	 */
9492df0bdaSJung-uk Kim 	do_cpuid(0xc0000000, regs);
95*cd45fec0SJung-uk Kim 	if (regs[0] >= 0xc0000001) {
9692df0bdaSJung-uk Kim 		do_cpuid(0xc0000001, regs);
9792df0bdaSJung-uk Kim 		val = regs[3];
9892df0bdaSJung-uk Kim 	} else
99*cd45fec0SJung-uk Kim 		return;
10092df0bdaSJung-uk Kim 
101*cd45fec0SJung-uk Kim 	/* Enable RNG if present. */
102*cd45fec0SJung-uk Kim 	if ((val & VIA_CPUID_HAS_RNG) != 0) {
10392df0bdaSJung-uk Kim 		via_feature_rng = VIA_HAS_RNG;
104*cd45fec0SJung-uk Kim 		wrmsr(0x110B, rdmsr(0x110B) | VIA_CPUID_DO_RNG);
10592df0bdaSJung-uk Kim 	}
106*cd45fec0SJung-uk Kim 
107*cd45fec0SJung-uk Kim 	/* Enable PadLock if present. */
108*cd45fec0SJung-uk Kim 	if ((val & VIA_CPUID_HAS_ACE) != 0)
10992df0bdaSJung-uk Kim 		via_feature_xcrypt |= VIA_HAS_AES;
110*cd45fec0SJung-uk Kim 	if ((val & VIA_CPUID_HAS_ACE2) != 0)
11192df0bdaSJung-uk Kim 		via_feature_xcrypt |= VIA_HAS_AESCTR;
112*cd45fec0SJung-uk Kim 	if ((val & VIA_CPUID_HAS_PHE) != 0)
11392df0bdaSJung-uk Kim 		via_feature_xcrypt |= VIA_HAS_SHA;
114*cd45fec0SJung-uk Kim 	if ((val & VIA_CPUID_HAS_PMM) != 0)
11592df0bdaSJung-uk Kim 		via_feature_xcrypt |= VIA_HAS_MM;
116*cd45fec0SJung-uk Kim 	if (via_feature_xcrypt != 0)
117*cd45fec0SJung-uk Kim 		wrmsr(0x1107, rdmsr(0x1107) | (1 << 28));
11892df0bdaSJung-uk Kim }
11992df0bdaSJung-uk Kim 
1209d146ac5SPeter Wemm /*
121430e272cSPeter Wemm  * Initialize CPU control registers
1229d146ac5SPeter Wemm  */
1239d146ac5SPeter Wemm void
124430e272cSPeter Wemm initializecpu(void)
1259d146ac5SPeter Wemm {
126430e272cSPeter Wemm 	uint64_t msr;
127430e272cSPeter Wemm 
1289d146ac5SPeter Wemm 	if ((cpu_feature & CPUID_XMM) && (cpu_feature & CPUID_FXSR)) {
1299d146ac5SPeter Wemm 		load_cr4(rcr4() | CR4_FXSR | CR4_XMM);
1309d146ac5SPeter Wemm 		cpu_fxsr = hw_instruction_sse = 1;
1319d146ac5SPeter Wemm 	}
132430e272cSPeter Wemm 	if ((amd_feature & AMDID_NX) != 0) {
133430e272cSPeter Wemm 		msr = rdmsr(MSR_EFER) | EFER_NXE;
134430e272cSPeter Wemm 		wrmsr(MSR_EFER, msr);
135430e272cSPeter Wemm 		pg_nx = PG_NX;
1369d146ac5SPeter Wemm 	}
137*cd45fec0SJung-uk Kim 	if (cpu_vendor_id == CPU_VENDOR_CENTAUR)
13892df0bdaSJung-uk Kim 		init_via();
139ec24e8d4SKonstantin Belousov }
140ec24e8d4SKonstantin Belousov 
141ec24e8d4SKonstantin Belousov void
142ec24e8d4SKonstantin Belousov initializecpucache()
143ec24e8d4SKonstantin Belousov {
144206a3368SKonstantin Belousov 
145206a3368SKonstantin Belousov 	/*
146206a3368SKonstantin Belousov 	 * CPUID with %eax = 1, %ebx returns
147206a3368SKonstantin Belousov 	 * Bits 15-8: CLFLUSH line size
148206a3368SKonstantin Belousov 	 * 	(Value * 8 = cache line size in bytes)
149206a3368SKonstantin Belousov 	 */
150206a3368SKonstantin Belousov 	if ((cpu_feature & CPUID_CLFSH) != 0)
151206a3368SKonstantin Belousov 		cpu_clflush_line_size = ((cpu_procinfo >> 8) & 0xff) * 8;
152b02395c6SKonstantin Belousov 	/*
1537134e390SJohn Baldwin 	 * XXXKIB: (temporary) hack to work around traps generated
1547134e390SJohn Baldwin 	 * when CLFLUSHing APIC register window under virtualization
1557134e390SJohn Baldwin 	 * environments.  These environments tend to disable the
1567134e390SJohn Baldwin 	 * CPUID_SS feature even though the native CPU supports it.
157b02395c6SKonstantin Belousov 	 */
1586f5c96c4SJun Kuriyama 	TUNABLE_INT_FETCH("hw.clflush_disable", &hw_clflush_disable);
1597134e390SJohn Baldwin 	if (vm_guest != VM_GUEST_NO && hw_clflush_disable == -1)
160b02395c6SKonstantin Belousov 		cpu_feature &= ~CPUID_CLFSH;
1616f5c96c4SJun Kuriyama 	/*
1626f5c96c4SJun Kuriyama 	 * Allow to disable CLFLUSH feature manually by
1637134e390SJohn Baldwin 	 * hw.clflush_disable tunable.
1646f5c96c4SJun Kuriyama 	 */
165bb830eceSJun Kuriyama 	if (hw_clflush_disable == 1)
1666f5c96c4SJun Kuriyama 		cpu_feature &= ~CPUID_CLFSH;
1676f5c96c4SJun Kuriyama }
168