15b81b6b3SRodney W. Grimes /*- 25b81b6b3SRodney W. Grimes * Copyright (c) 1990 William Jolitz. 35b81b6b3SRodney W. Grimes * Copyright (c) 1991 The Regents of the University of California. 45b81b6b3SRodney W. Grimes * All rights reserved. 55b81b6b3SRodney W. Grimes * 65b81b6b3SRodney W. Grimes * Redistribution and use in source and binary forms, with or without 75b81b6b3SRodney W. Grimes * modification, are permitted provided that the following conditions 85b81b6b3SRodney W. Grimes * are met: 95b81b6b3SRodney W. Grimes * 1. Redistributions of source code must retain the above copyright 105b81b6b3SRodney W. Grimes * notice, this list of conditions and the following disclaimer. 115b81b6b3SRodney W. Grimes * 2. Redistributions in binary form must reproduce the above copyright 125b81b6b3SRodney W. Grimes * notice, this list of conditions and the following disclaimer in the 135b81b6b3SRodney W. Grimes * documentation and/or other materials provided with the distribution. 145b81b6b3SRodney W. Grimes * 4. Neither the name of the University nor the names of its contributors 155b81b6b3SRodney W. Grimes * may be used to endorse or promote products derived from this software 165b81b6b3SRodney W. Grimes * without specific prior written permission. 175b81b6b3SRodney W. Grimes * 185b81b6b3SRodney W. Grimes * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 195b81b6b3SRodney W. Grimes * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 205b81b6b3SRodney W. Grimes * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 215b81b6b3SRodney W. Grimes * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 225b81b6b3SRodney W. Grimes * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 235b81b6b3SRodney W. Grimes * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 245b81b6b3SRodney W. Grimes * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 255b81b6b3SRodney W. Grimes * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 265b81b6b3SRodney W. Grimes * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 275b81b6b3SRodney W. Grimes * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 285b81b6b3SRodney W. Grimes * SUCH DAMAGE. 295b81b6b3SRodney W. Grimes * 3021616ec3SPeter Wemm * from: @(#)npx.c 7.2 (Berkeley) 5/12/91 315b81b6b3SRodney W. Grimes */ 325b81b6b3SRodney W. Grimes 3356ae44c5SDavid E. O'Brien #include <sys/cdefs.h> 3456ae44c5SDavid E. O'Brien __FBSDID("$FreeBSD$"); 3556ae44c5SDavid E. O'Brien 36f540b106SGarrett Wollman #include <sys/param.h> 37f540b106SGarrett Wollman #include <sys/systm.h> 386182fdbdSPeter Wemm #include <sys/bus.h> 393a34a5c3SPoul-Henning Kamp #include <sys/kernel.h> 40fb919e4dSMark Murray #include <sys/lock.h> 41cd59d49dSBruce Evans #include <sys/malloc.h> 426182fdbdSPeter Wemm #include <sys/module.h> 43c1ef8aacSJake Burkholder #include <sys/mutex.h> 44fb919e4dSMark Murray #include <sys/mutex.h> 45fb919e4dSMark Murray #include <sys/proc.h> 46fb919e4dSMark Murray #include <sys/sysctl.h> 476182fdbdSPeter Wemm #include <machine/bus.h> 486182fdbdSPeter Wemm #include <sys/rman.h> 49663f1485SBruce Evans #include <sys/signalvar.h> 502741efecSPeter Grehan #include <vm/uma.h> 512f86936aSGarrett Wollman 527f47cf2fSBruce Evans #include <machine/cputypes.h> 537f47cf2fSBruce Evans #include <machine/frame.h> 540d2a2989SPeter Wemm #include <machine/intr_machdep.h> 55c673fe98SBruce Evans #include <machine/md_var.h> 565400ed3bSPeter Wemm #include <machine/pcb.h> 577f47cf2fSBruce Evans #include <machine/psl.h> 586182fdbdSPeter Wemm #include <machine/resource.h> 59f540b106SGarrett Wollman #include <machine/specialreg.h> 607f47cf2fSBruce Evans #include <machine/segments.h> 6130abe507SJonathan Mini #include <machine/ucontext.h> 622f86936aSGarrett Wollman 635b81b6b3SRodney W. Grimes /* 64bf2f09eeSPeter Wemm * Floating point support. 655b81b6b3SRodney W. Grimes */ 665b81b6b3SRodney W. Grimes 67a5f50ef9SJoerg Wunsch #if defined(__GNUCLIKE_ASM) && !defined(lint) 685b81b6b3SRodney W. Grimes 6917275403SJung-uk Kim #define fldcw(cw) __asm __volatile("fldcw %0" : : "m" (cw)) 7030402401SJung-uk Kim #define fnclex() __asm __volatile("fnclex") 7130402401SJung-uk Kim #define fninit() __asm __volatile("fninit") 721d37f051SBruce Evans #define fnstcw(addr) __asm __volatile("fnstcw %0" : "=m" (*(addr))) 732e50fa36SJung-uk Kim #define fnstsw(addr) __asm __volatile("fnstsw %0" : "=am" (*(addr))) 7430402401SJung-uk Kim #define fxrstor(addr) __asm __volatile("fxrstor %0" : : "m" (*(addr))) 759d146ac5SPeter Wemm #define fxsave(addr) __asm __volatile("fxsave %0" : "=m" (*(addr))) 7607c86dcfSJung-uk Kim #define ldmxcsr(csr) __asm __volatile("ldmxcsr %0" : : "m" (csr)) 77a81f9fedSKonstantin Belousov #define stmxcsr(addr) __asm __volatile("stmxcsr %0" : : "m" (*(addr))) 785b81b6b3SRodney W. Grimes 7994818d19SKonstantin Belousov static __inline void 8094818d19SKonstantin Belousov xrstor(char *addr, uint64_t mask) 8194818d19SKonstantin Belousov { 8294818d19SKonstantin Belousov uint32_t low, hi; 8394818d19SKonstantin Belousov 8494818d19SKonstantin Belousov low = mask; 8594818d19SKonstantin Belousov hi = mask >> 32; 867574a595SJohn Baldwin __asm __volatile("xrstor %0" : : "m" (*addr), "a" (low), "d" (hi)); 8794818d19SKonstantin Belousov } 8894818d19SKonstantin Belousov 8994818d19SKonstantin Belousov static __inline void 9094818d19SKonstantin Belousov xsave(char *addr, uint64_t mask) 9194818d19SKonstantin Belousov { 9294818d19SKonstantin Belousov uint32_t low, hi; 9394818d19SKonstantin Belousov 9494818d19SKonstantin Belousov low = mask; 9594818d19SKonstantin Belousov hi = mask >> 32; 967574a595SJohn Baldwin __asm __volatile("xsave %0" : "=m" (*addr) : "a" (low), "d" (hi) : 977574a595SJohn Baldwin "memory"); 9894818d19SKonstantin Belousov } 9994818d19SKonstantin Belousov 100cf4e1c46SPeter Wemm #else /* !(__GNUCLIKE_ASM && !lint) */ 1015b81b6b3SRodney W. Grimes 10217275403SJung-uk Kim void fldcw(u_short cw); 10389c9a483SAlfred Perlstein void fnclex(void); 10489c9a483SAlfred Perlstein void fninit(void); 10589c9a483SAlfred Perlstein void fnstcw(caddr_t addr); 10689c9a483SAlfred Perlstein void fnstsw(caddr_t addr); 10789c9a483SAlfred Perlstein void fxsave(caddr_t addr); 10889c9a483SAlfred Perlstein void fxrstor(caddr_t addr); 10907c86dcfSJung-uk Kim void ldmxcsr(u_int csr); 110a42fa0afSKonstantin Belousov void stmxcsr(u_int *csr); 11194818d19SKonstantin Belousov void xrstor(char *addr, uint64_t mask); 11294818d19SKonstantin Belousov void xsave(char *addr, uint64_t mask); 1135b81b6b3SRodney W. Grimes 114cf4e1c46SPeter Wemm #endif /* __GNUCLIKE_ASM && !lint */ 1155b81b6b3SRodney W. Grimes 116d706ec29SJohn Baldwin #define start_emulating() load_cr0(rcr0() | CR0_TS) 117d706ec29SJohn Baldwin #define stop_emulating() clts() 118d706ec29SJohn Baldwin 1198c6f8f3dSKonstantin Belousov CTASSERT(sizeof(struct savefpu) == 512); 1208c6f8f3dSKonstantin Belousov CTASSERT(sizeof(struct xstate_hdr) == 64); 1218c6f8f3dSKonstantin Belousov CTASSERT(sizeof(struct savefpu_ymm) == 832); 1228c6f8f3dSKonstantin Belousov 1238c6f8f3dSKonstantin Belousov /* 1248c6f8f3dSKonstantin Belousov * This requirement is to make it easier for asm code to calculate 1258c6f8f3dSKonstantin Belousov * offset of the fpu save area from the pcb address. FPU save area 126b74a2290SKonstantin Belousov * must be 64-byte aligned. 1278c6f8f3dSKonstantin Belousov */ 1288c6f8f3dSKonstantin Belousov CTASSERT(sizeof(struct pcb) % XSAVE_AREA_ALIGN == 0); 1295b81b6b3SRodney W. Grimes 1302652af56SColin Percival static void fpu_clean_state(void); 1312652af56SColin Percival 1320b7dc0a7SJohn Baldwin SYSCTL_INT(_hw, HW_FLOATINGPT, floatingpoint, CTLFLAG_RD, 1330b7dc0a7SJohn Baldwin NULL, 1, "Floating point instructions executed in hardware"); 1343a34a5c3SPoul-Henning Kamp 1358c6f8f3dSKonstantin Belousov int use_xsave; /* non-static for cpu_switch.S */ 1368c6f8f3dSKonstantin Belousov uint64_t xsave_mask; /* the same */ 1372741efecSPeter Grehan static uma_zone_t fpu_save_area_zone; 1388c6f8f3dSKonstantin Belousov static struct savefpu *fpu_initialstate; 1398c6f8f3dSKonstantin Belousov 140333d0c60SKonstantin Belousov struct xsave_area_elm_descr { 141333d0c60SKonstantin Belousov u_int offset; 142333d0c60SKonstantin Belousov u_int size; 143333d0c60SKonstantin Belousov } *xsave_area_desc; 144333d0c60SKonstantin Belousov 1458c6f8f3dSKonstantin Belousov void 1468c6f8f3dSKonstantin Belousov fpusave(void *addr) 1478c6f8f3dSKonstantin Belousov { 1488c6f8f3dSKonstantin Belousov 1498c6f8f3dSKonstantin Belousov if (use_xsave) 1508c6f8f3dSKonstantin Belousov xsave((char *)addr, xsave_mask); 1518c6f8f3dSKonstantin Belousov else 1528c6f8f3dSKonstantin Belousov fxsave((char *)addr); 1538c6f8f3dSKonstantin Belousov } 1548c6f8f3dSKonstantin Belousov 1552741efecSPeter Grehan void 1568c6f8f3dSKonstantin Belousov fpurestore(void *addr) 1578c6f8f3dSKonstantin Belousov { 1588c6f8f3dSKonstantin Belousov 1598c6f8f3dSKonstantin Belousov if (use_xsave) 1608c6f8f3dSKonstantin Belousov xrstor((char *)addr, xsave_mask); 1618c6f8f3dSKonstantin Belousov else 1628c6f8f3dSKonstantin Belousov fxrstor((char *)addr); 1638c6f8f3dSKonstantin Belousov } 1643902c3efSSteve Passe 1651d22d877SJung-uk Kim void 1661d22d877SJung-uk Kim fpususpend(void *addr) 1671d22d877SJung-uk Kim { 1681d22d877SJung-uk Kim u_long cr0; 1691d22d877SJung-uk Kim 1701d22d877SJung-uk Kim cr0 = rcr0(); 1711d22d877SJung-uk Kim stop_emulating(); 1721d22d877SJung-uk Kim fpusave(addr); 1731d22d877SJung-uk Kim load_cr0(cr0); 1741d22d877SJung-uk Kim } 1751d22d877SJung-uk Kim 1765b81b6b3SRodney W. Grimes /* 1778c6f8f3dSKonstantin Belousov * Enable XSAVE if supported and allowed by user. 1788c6f8f3dSKonstantin Belousov * Calculate the xsave_mask. 1798c6f8f3dSKonstantin Belousov */ 1808c6f8f3dSKonstantin Belousov static void 1818c6f8f3dSKonstantin Belousov fpuinit_bsp1(void) 1828c6f8f3dSKonstantin Belousov { 1838c6f8f3dSKonstantin Belousov u_int cp[4]; 1848c6f8f3dSKonstantin Belousov uint64_t xsave_mask_user; 1858c6f8f3dSKonstantin Belousov 1868c6f8f3dSKonstantin Belousov if ((cpu_feature2 & CPUID2_XSAVE) != 0) { 1878c6f8f3dSKonstantin Belousov use_xsave = 1; 1888c6f8f3dSKonstantin Belousov TUNABLE_INT_FETCH("hw.use_xsave", &use_xsave); 1898c6f8f3dSKonstantin Belousov } 1908c6f8f3dSKonstantin Belousov if (!use_xsave) 1918c6f8f3dSKonstantin Belousov return; 1928c6f8f3dSKonstantin Belousov 1938c6f8f3dSKonstantin Belousov cpuid_count(0xd, 0x0, cp); 1948c6f8f3dSKonstantin Belousov xsave_mask = XFEATURE_ENABLED_X87 | XFEATURE_ENABLED_SSE; 1958c6f8f3dSKonstantin Belousov if ((cp[0] & xsave_mask) != xsave_mask) 1968c6f8f3dSKonstantin Belousov panic("CPU0 does not support X87 or SSE: %x", cp[0]); 1978c6f8f3dSKonstantin Belousov xsave_mask = ((uint64_t)cp[3] << 32) | cp[0]; 1988c6f8f3dSKonstantin Belousov xsave_mask_user = xsave_mask; 1998c6f8f3dSKonstantin Belousov TUNABLE_ULONG_FETCH("hw.xsave_mask", &xsave_mask_user); 2008c6f8f3dSKonstantin Belousov xsave_mask_user |= XFEATURE_ENABLED_X87 | XFEATURE_ENABLED_SSE; 2018c6f8f3dSKonstantin Belousov xsave_mask &= xsave_mask_user; 2020eb7ae8dSJohn Baldwin if ((xsave_mask & XFEATURE_AVX512) != XFEATURE_AVX512) 2030eb7ae8dSJohn Baldwin xsave_mask &= ~XFEATURE_AVX512; 2040eb7ae8dSJohn Baldwin if ((xsave_mask & XFEATURE_MPX) != XFEATURE_MPX) 2050eb7ae8dSJohn Baldwin xsave_mask &= ~XFEATURE_MPX; 206333d0c60SKonstantin Belousov 207333d0c60SKonstantin Belousov cpuid_count(0xd, 0x1, cp); 208333d0c60SKonstantin Belousov if ((cp[0] & CPUID_EXTSTATE_XSAVEOPT) != 0) { 209333d0c60SKonstantin Belousov /* 210333d0c60SKonstantin Belousov * Patch the XSAVE instruction in the cpu_switch code 211333d0c60SKonstantin Belousov * to XSAVEOPT. We assume that XSAVE encoding used 212333d0c60SKonstantin Belousov * REX byte, and set the bit 4 of the r/m byte. 213333d0c60SKonstantin Belousov */ 214333d0c60SKonstantin Belousov ctx_switch_xsave[3] |= 0x10; 215333d0c60SKonstantin Belousov } 2168c6f8f3dSKonstantin Belousov } 2178c6f8f3dSKonstantin Belousov 2188c6f8f3dSKonstantin Belousov /* 2198c6f8f3dSKonstantin Belousov * Calculate the fpu save area size. 2208c6f8f3dSKonstantin Belousov */ 2218c6f8f3dSKonstantin Belousov static void 2228c6f8f3dSKonstantin Belousov fpuinit_bsp2(void) 2238c6f8f3dSKonstantin Belousov { 2248c6f8f3dSKonstantin Belousov u_int cp[4]; 2258c6f8f3dSKonstantin Belousov 2268c6f8f3dSKonstantin Belousov if (use_xsave) { 2278c6f8f3dSKonstantin Belousov cpuid_count(0xd, 0x0, cp); 2288c6f8f3dSKonstantin Belousov cpu_max_ext_state_size = cp[1]; 2298c6f8f3dSKonstantin Belousov 2308c6f8f3dSKonstantin Belousov /* 2318c6f8f3dSKonstantin Belousov * Reload the cpu_feature2, since we enabled OSXSAVE. 2328c6f8f3dSKonstantin Belousov */ 2338c6f8f3dSKonstantin Belousov do_cpuid(1, cp); 2348c6f8f3dSKonstantin Belousov cpu_feature2 = cp[2]; 2358c6f8f3dSKonstantin Belousov } else 2368c6f8f3dSKonstantin Belousov cpu_max_ext_state_size = sizeof(struct savefpu); 2378c6f8f3dSKonstantin Belousov } 2388c6f8f3dSKonstantin Belousov 2398c6f8f3dSKonstantin Belousov /* 2408c6f8f3dSKonstantin Belousov * Initialize the floating point unit. 241da4113b3SPeter Wemm */ 242398dbb11SPeter Wemm void 2431c89210cSPeter Wemm fpuinit(void) 244da4113b3SPeter Wemm { 2450689bdccSJohn Baldwin register_t saveintr; 24696a7759eSPeter Wemm u_int mxcsr; 247398dbb11SPeter Wemm u_short control; 248da4113b3SPeter Wemm 2498c6f8f3dSKonstantin Belousov if (IS_BSP()) 2508c6f8f3dSKonstantin Belousov fpuinit_bsp1(); 2518c6f8f3dSKonstantin Belousov 2528c6f8f3dSKonstantin Belousov if (use_xsave) { 2538c6f8f3dSKonstantin Belousov load_cr4(rcr4() | CR4_XSAVE); 2547574a595SJohn Baldwin load_xcr(XCR0, xsave_mask); 2558c6f8f3dSKonstantin Belousov } 2568c6f8f3dSKonstantin Belousov 2578c6f8f3dSKonstantin Belousov /* 2588c6f8f3dSKonstantin Belousov * XCR0 shall be set up before CPU can report the save area size. 2598c6f8f3dSKonstantin Belousov */ 2608c6f8f3dSKonstantin Belousov if (IS_BSP()) 2618c6f8f3dSKonstantin Belousov fpuinit_bsp2(); 2628c6f8f3dSKonstantin Belousov 26399753495SKonstantin Belousov /* 26499753495SKonstantin Belousov * It is too early for critical_enter() to work on AP. 26599753495SKonstantin Belousov */ 2660689bdccSJohn Baldwin saveintr = intr_disable(); 2675b81b6b3SRodney W. Grimes stop_emulating(); 2685b81b6b3SRodney W. Grimes fninit(); 269398dbb11SPeter Wemm control = __INITIAL_FPUCW__; 27017275403SJung-uk Kim fldcw(control); 27196a7759eSPeter Wemm mxcsr = __INITIAL_MXCSR__; 27296a7759eSPeter Wemm ldmxcsr(mxcsr); 273a8346a98SJohn Baldwin start_emulating(); 2740689bdccSJohn Baldwin intr_restore(saveintr); 2755b81b6b3SRodney W. Grimes } 2765b81b6b3SRodney W. Grimes 2775b81b6b3SRodney W. Grimes /* 2788c6f8f3dSKonstantin Belousov * On the boot CPU we generate a clean state that is used to 2798c6f8f3dSKonstantin Belousov * initialize the floating point unit when it is first used by a 2808c6f8f3dSKonstantin Belousov * process. 2818c6f8f3dSKonstantin Belousov */ 2828c6f8f3dSKonstantin Belousov static void 2838c6f8f3dSKonstantin Belousov fpuinitstate(void *arg __unused) 2848c6f8f3dSKonstantin Belousov { 2858c6f8f3dSKonstantin Belousov register_t saveintr; 286333d0c60SKonstantin Belousov int cp[4], i, max_ext_n; 2878c6f8f3dSKonstantin Belousov 2888c6f8f3dSKonstantin Belousov fpu_initialstate = malloc(cpu_max_ext_state_size, M_DEVBUF, 2898c6f8f3dSKonstantin Belousov M_WAITOK | M_ZERO); 2908c6f8f3dSKonstantin Belousov saveintr = intr_disable(); 2918c6f8f3dSKonstantin Belousov stop_emulating(); 2928c6f8f3dSKonstantin Belousov 2938c6f8f3dSKonstantin Belousov fpusave(fpu_initialstate); 2948c6f8f3dSKonstantin Belousov if (fpu_initialstate->sv_env.en_mxcsr_mask) 2958c6f8f3dSKonstantin Belousov cpu_mxcsr_mask = fpu_initialstate->sv_env.en_mxcsr_mask; 2968c6f8f3dSKonstantin Belousov else 2978c6f8f3dSKonstantin Belousov cpu_mxcsr_mask = 0xFFBF; 2988c6f8f3dSKonstantin Belousov 2998c6f8f3dSKonstantin Belousov /* 3008c6f8f3dSKonstantin Belousov * The fninit instruction does not modify XMM registers. The 3018c6f8f3dSKonstantin Belousov * fpusave call dumped the garbage contained in the registers 3028c6f8f3dSKonstantin Belousov * after reset to the initial state saved. Clear XMM 3038c6f8f3dSKonstantin Belousov * registers file image to make the startup program state and 3048c6f8f3dSKonstantin Belousov * signal handler XMM register content predictable. 3058c6f8f3dSKonstantin Belousov */ 3068c6f8f3dSKonstantin Belousov bzero(&fpu_initialstate->sv_xmm[0], sizeof(struct xmmacc)); 3078c6f8f3dSKonstantin Belousov 308333d0c60SKonstantin Belousov /* 309333d0c60SKonstantin Belousov * Create a table describing the layout of the CPU Extended 310333d0c60SKonstantin Belousov * Save Area. 311333d0c60SKonstantin Belousov */ 31214f52559SKonstantin Belousov if (use_xsave) { 313333d0c60SKonstantin Belousov max_ext_n = flsl(xsave_mask); 314333d0c60SKonstantin Belousov xsave_area_desc = malloc(max_ext_n * sizeof(struct 315333d0c60SKonstantin Belousov xsave_area_elm_descr), M_DEVBUF, M_WAITOK | M_ZERO); 316333d0c60SKonstantin Belousov /* x87 state */ 317333d0c60SKonstantin Belousov xsave_area_desc[0].offset = 0; 318333d0c60SKonstantin Belousov xsave_area_desc[0].size = 160; 319333d0c60SKonstantin Belousov /* XMM */ 320333d0c60SKonstantin Belousov xsave_area_desc[1].offset = 160; 321333d0c60SKonstantin Belousov xsave_area_desc[1].size = 288 - 160; 322333d0c60SKonstantin Belousov 323333d0c60SKonstantin Belousov for (i = 2; i < max_ext_n; i++) { 324333d0c60SKonstantin Belousov cpuid_count(0xd, i, cp); 325333d0c60SKonstantin Belousov xsave_area_desc[i].offset = cp[1]; 326333d0c60SKonstantin Belousov xsave_area_desc[i].size = cp[0]; 327333d0c60SKonstantin Belousov } 328333d0c60SKonstantin Belousov } 329333d0c60SKonstantin Belousov 3302741efecSPeter Grehan fpu_save_area_zone = uma_zcreate("FPU_save_area", 3312741efecSPeter Grehan cpu_max_ext_state_size, NULL, NULL, NULL, NULL, 3322741efecSPeter Grehan XSAVE_AREA_ALIGN - 1, 0); 3332741efecSPeter Grehan 3348c6f8f3dSKonstantin Belousov start_emulating(); 3358c6f8f3dSKonstantin Belousov intr_restore(saveintr); 3368c6f8f3dSKonstantin Belousov } 3378c6f8f3dSKonstantin Belousov SYSINIT(fpuinitstate, SI_SUB_DRIVERS, SI_ORDER_ANY, fpuinitstate, NULL); 3388c6f8f3dSKonstantin Belousov 3398c6f8f3dSKonstantin Belousov /* 3405b81b6b3SRodney W. Grimes * Free coprocessor (if we have it). 3415b81b6b3SRodney W. Grimes */ 3425b81b6b3SRodney W. Grimes void 343bf2f09eeSPeter Wemm fpuexit(struct thread *td) 3445b81b6b3SRodney W. Grimes { 3455b81b6b3SRodney W. Grimes 34699753495SKonstantin Belousov critical_enter(); 3471c89210cSPeter Wemm if (curthread == PCPU_GET(fpcurthread)) { 3481c89210cSPeter Wemm stop_emulating(); 34983b22b05SKonstantin Belousov fpusave(curpcb->pcb_save); 3501c89210cSPeter Wemm start_emulating(); 3511c89210cSPeter Wemm PCPU_SET(fpcurthread, 0); 3521c89210cSPeter Wemm } 35399753495SKonstantin Belousov critical_exit(); 3545b81b6b3SRodney W. Grimes } 3555b81b6b3SRodney W. Grimes 35630abe507SJonathan Mini int 357bf2f09eeSPeter Wemm fpuformat() 35830abe507SJonathan Mini { 35930abe507SJonathan Mini 36030abe507SJonathan Mini return (_MC_FPFMT_XMM); 36130abe507SJonathan Mini } 36230abe507SJonathan Mini 3635b81b6b3SRodney W. Grimes /* 364a7674320SMartin Cracauer * The following mechanism is used to ensure that the FPE_... value 365a7674320SMartin Cracauer * that is passed as a trapcode to the signal handler of the user 366a7674320SMartin Cracauer * process does not have more than one bit set. 367a7674320SMartin Cracauer * 368a7674320SMartin Cracauer * Multiple bits may be set if the user process modifies the control 369a7674320SMartin Cracauer * word while a status word bit is already set. While this is a sign 370a7674320SMartin Cracauer * of bad coding, we have no choise than to narrow them down to one 371a7674320SMartin Cracauer * bit, since we must not send a trapcode that is not exactly one of 372a7674320SMartin Cracauer * the FPE_ macros. 373a7674320SMartin Cracauer * 374a7674320SMartin Cracauer * The mechanism has a static table with 127 entries. Each combination 375a7674320SMartin Cracauer * of the 7 FPU status word exception bits directly translates to a 376a7674320SMartin Cracauer * position in this table, where a single FPE_... value is stored. 377a7674320SMartin Cracauer * This FPE_... value stored there is considered the "most important" 378a7674320SMartin Cracauer * of the exception bits and will be sent as the signal code. The 379a7674320SMartin Cracauer * precedence of the bits is based upon Intel Document "Numerical 380a7674320SMartin Cracauer * Applications", Chapter "Special Computational Situations". 381a7674320SMartin Cracauer * 382a7674320SMartin Cracauer * The macro to choose one of these values does these steps: 1) Throw 383a7674320SMartin Cracauer * away status word bits that cannot be masked. 2) Throw away the bits 384a7674320SMartin Cracauer * currently masked in the control word, assuming the user isn't 385a7674320SMartin Cracauer * interested in them anymore. 3) Reinsert status word bit 7 (stack 386a7674320SMartin Cracauer * fault) if it is set, which cannot be masked but must be presered. 387a7674320SMartin Cracauer * 4) Use the remaining bits to point into the trapcode table. 388a7674320SMartin Cracauer * 389a7674320SMartin Cracauer * The 6 maskable bits in order of their preference, as stated in the 390a7674320SMartin Cracauer * above referenced Intel manual: 391a7674320SMartin Cracauer * 1 Invalid operation (FP_X_INV) 392a7674320SMartin Cracauer * 1a Stack underflow 393a7674320SMartin Cracauer * 1b Stack overflow 394a7674320SMartin Cracauer * 1c Operand of unsupported format 395a7674320SMartin Cracauer * 1d SNaN operand. 396a7674320SMartin Cracauer * 2 QNaN operand (not an exception, irrelavant here) 397a7674320SMartin Cracauer * 3 Any other invalid-operation not mentioned above or zero divide 398a7674320SMartin Cracauer * (FP_X_INV, FP_X_DZ) 399a7674320SMartin Cracauer * 4 Denormal operand (FP_X_DNML) 400a7674320SMartin Cracauer * 5 Numeric over/underflow (FP_X_OFL, FP_X_UFL) 401784648c6SMartin Cracauer * 6 Inexact result (FP_X_IMP) 402784648c6SMartin Cracauer */ 403a7674320SMartin Cracauer static char fpetable[128] = { 404a7674320SMartin Cracauer 0, 405a7674320SMartin Cracauer FPE_FLTINV, /* 1 - INV */ 406a7674320SMartin Cracauer FPE_FLTUND, /* 2 - DNML */ 407a7674320SMartin Cracauer FPE_FLTINV, /* 3 - INV | DNML */ 408a7674320SMartin Cracauer FPE_FLTDIV, /* 4 - DZ */ 409a7674320SMartin Cracauer FPE_FLTINV, /* 5 - INV | DZ */ 410a7674320SMartin Cracauer FPE_FLTDIV, /* 6 - DNML | DZ */ 411a7674320SMartin Cracauer FPE_FLTINV, /* 7 - INV | DNML | DZ */ 412a7674320SMartin Cracauer FPE_FLTOVF, /* 8 - OFL */ 413a7674320SMartin Cracauer FPE_FLTINV, /* 9 - INV | OFL */ 414a7674320SMartin Cracauer FPE_FLTUND, /* A - DNML | OFL */ 415a7674320SMartin Cracauer FPE_FLTINV, /* B - INV | DNML | OFL */ 416a7674320SMartin Cracauer FPE_FLTDIV, /* C - DZ | OFL */ 417a7674320SMartin Cracauer FPE_FLTINV, /* D - INV | DZ | OFL */ 418a7674320SMartin Cracauer FPE_FLTDIV, /* E - DNML | DZ | OFL */ 419a7674320SMartin Cracauer FPE_FLTINV, /* F - INV | DNML | DZ | OFL */ 420a7674320SMartin Cracauer FPE_FLTUND, /* 10 - UFL */ 421a7674320SMartin Cracauer FPE_FLTINV, /* 11 - INV | UFL */ 422a7674320SMartin Cracauer FPE_FLTUND, /* 12 - DNML | UFL */ 423a7674320SMartin Cracauer FPE_FLTINV, /* 13 - INV | DNML | UFL */ 424a7674320SMartin Cracauer FPE_FLTDIV, /* 14 - DZ | UFL */ 425a7674320SMartin Cracauer FPE_FLTINV, /* 15 - INV | DZ | UFL */ 426a7674320SMartin Cracauer FPE_FLTDIV, /* 16 - DNML | DZ | UFL */ 427a7674320SMartin Cracauer FPE_FLTINV, /* 17 - INV | DNML | DZ | UFL */ 428a7674320SMartin Cracauer FPE_FLTOVF, /* 18 - OFL | UFL */ 429a7674320SMartin Cracauer FPE_FLTINV, /* 19 - INV | OFL | UFL */ 430a7674320SMartin Cracauer FPE_FLTUND, /* 1A - DNML | OFL | UFL */ 431a7674320SMartin Cracauer FPE_FLTINV, /* 1B - INV | DNML | OFL | UFL */ 432a7674320SMartin Cracauer FPE_FLTDIV, /* 1C - DZ | OFL | UFL */ 433a7674320SMartin Cracauer FPE_FLTINV, /* 1D - INV | DZ | OFL | UFL */ 434a7674320SMartin Cracauer FPE_FLTDIV, /* 1E - DNML | DZ | OFL | UFL */ 435a7674320SMartin Cracauer FPE_FLTINV, /* 1F - INV | DNML | DZ | OFL | UFL */ 436a7674320SMartin Cracauer FPE_FLTRES, /* 20 - IMP */ 437a7674320SMartin Cracauer FPE_FLTINV, /* 21 - INV | IMP */ 438a7674320SMartin Cracauer FPE_FLTUND, /* 22 - DNML | IMP */ 439a7674320SMartin Cracauer FPE_FLTINV, /* 23 - INV | DNML | IMP */ 440a7674320SMartin Cracauer FPE_FLTDIV, /* 24 - DZ | IMP */ 441a7674320SMartin Cracauer FPE_FLTINV, /* 25 - INV | DZ | IMP */ 442a7674320SMartin Cracauer FPE_FLTDIV, /* 26 - DNML | DZ | IMP */ 443a7674320SMartin Cracauer FPE_FLTINV, /* 27 - INV | DNML | DZ | IMP */ 444a7674320SMartin Cracauer FPE_FLTOVF, /* 28 - OFL | IMP */ 445a7674320SMartin Cracauer FPE_FLTINV, /* 29 - INV | OFL | IMP */ 446a7674320SMartin Cracauer FPE_FLTUND, /* 2A - DNML | OFL | IMP */ 447a7674320SMartin Cracauer FPE_FLTINV, /* 2B - INV | DNML | OFL | IMP */ 448a7674320SMartin Cracauer FPE_FLTDIV, /* 2C - DZ | OFL | IMP */ 449a7674320SMartin Cracauer FPE_FLTINV, /* 2D - INV | DZ | OFL | IMP */ 450a7674320SMartin Cracauer FPE_FLTDIV, /* 2E - DNML | DZ | OFL | IMP */ 451a7674320SMartin Cracauer FPE_FLTINV, /* 2F - INV | DNML | DZ | OFL | IMP */ 452a7674320SMartin Cracauer FPE_FLTUND, /* 30 - UFL | IMP */ 453a7674320SMartin Cracauer FPE_FLTINV, /* 31 - INV | UFL | IMP */ 454a7674320SMartin Cracauer FPE_FLTUND, /* 32 - DNML | UFL | IMP */ 455a7674320SMartin Cracauer FPE_FLTINV, /* 33 - INV | DNML | UFL | IMP */ 456a7674320SMartin Cracauer FPE_FLTDIV, /* 34 - DZ | UFL | IMP */ 457a7674320SMartin Cracauer FPE_FLTINV, /* 35 - INV | DZ | UFL | IMP */ 458a7674320SMartin Cracauer FPE_FLTDIV, /* 36 - DNML | DZ | UFL | IMP */ 459a7674320SMartin Cracauer FPE_FLTINV, /* 37 - INV | DNML | DZ | UFL | IMP */ 460a7674320SMartin Cracauer FPE_FLTOVF, /* 38 - OFL | UFL | IMP */ 461a7674320SMartin Cracauer FPE_FLTINV, /* 39 - INV | OFL | UFL | IMP */ 462a7674320SMartin Cracauer FPE_FLTUND, /* 3A - DNML | OFL | UFL | IMP */ 463a7674320SMartin Cracauer FPE_FLTINV, /* 3B - INV | DNML | OFL | UFL | IMP */ 464a7674320SMartin Cracauer FPE_FLTDIV, /* 3C - DZ | OFL | UFL | IMP */ 465a7674320SMartin Cracauer FPE_FLTINV, /* 3D - INV | DZ | OFL | UFL | IMP */ 466a7674320SMartin Cracauer FPE_FLTDIV, /* 3E - DNML | DZ | OFL | UFL | IMP */ 467a7674320SMartin Cracauer FPE_FLTINV, /* 3F - INV | DNML | DZ | OFL | UFL | IMP */ 468a7674320SMartin Cracauer FPE_FLTSUB, /* 40 - STK */ 469a7674320SMartin Cracauer FPE_FLTSUB, /* 41 - INV | STK */ 470a7674320SMartin Cracauer FPE_FLTUND, /* 42 - DNML | STK */ 471a7674320SMartin Cracauer FPE_FLTSUB, /* 43 - INV | DNML | STK */ 472a7674320SMartin Cracauer FPE_FLTDIV, /* 44 - DZ | STK */ 473a7674320SMartin Cracauer FPE_FLTSUB, /* 45 - INV | DZ | STK */ 474a7674320SMartin Cracauer FPE_FLTDIV, /* 46 - DNML | DZ | STK */ 475a7674320SMartin Cracauer FPE_FLTSUB, /* 47 - INV | DNML | DZ | STK */ 476a7674320SMartin Cracauer FPE_FLTOVF, /* 48 - OFL | STK */ 477a7674320SMartin Cracauer FPE_FLTSUB, /* 49 - INV | OFL | STK */ 478a7674320SMartin Cracauer FPE_FLTUND, /* 4A - DNML | OFL | STK */ 479a7674320SMartin Cracauer FPE_FLTSUB, /* 4B - INV | DNML | OFL | STK */ 480a7674320SMartin Cracauer FPE_FLTDIV, /* 4C - DZ | OFL | STK */ 481a7674320SMartin Cracauer FPE_FLTSUB, /* 4D - INV | DZ | OFL | STK */ 482a7674320SMartin Cracauer FPE_FLTDIV, /* 4E - DNML | DZ | OFL | STK */ 483a7674320SMartin Cracauer FPE_FLTSUB, /* 4F - INV | DNML | DZ | OFL | STK */ 484a7674320SMartin Cracauer FPE_FLTUND, /* 50 - UFL | STK */ 485a7674320SMartin Cracauer FPE_FLTSUB, /* 51 - INV | UFL | STK */ 486a7674320SMartin Cracauer FPE_FLTUND, /* 52 - DNML | UFL | STK */ 487a7674320SMartin Cracauer FPE_FLTSUB, /* 53 - INV | DNML | UFL | STK */ 488a7674320SMartin Cracauer FPE_FLTDIV, /* 54 - DZ | UFL | STK */ 489a7674320SMartin Cracauer FPE_FLTSUB, /* 55 - INV | DZ | UFL | STK */ 490a7674320SMartin Cracauer FPE_FLTDIV, /* 56 - DNML | DZ | UFL | STK */ 491a7674320SMartin Cracauer FPE_FLTSUB, /* 57 - INV | DNML | DZ | UFL | STK */ 492a7674320SMartin Cracauer FPE_FLTOVF, /* 58 - OFL | UFL | STK */ 493a7674320SMartin Cracauer FPE_FLTSUB, /* 59 - INV | OFL | UFL | STK */ 494a7674320SMartin Cracauer FPE_FLTUND, /* 5A - DNML | OFL | UFL | STK */ 495a7674320SMartin Cracauer FPE_FLTSUB, /* 5B - INV | DNML | OFL | UFL | STK */ 496a7674320SMartin Cracauer FPE_FLTDIV, /* 5C - DZ | OFL | UFL | STK */ 497a7674320SMartin Cracauer FPE_FLTSUB, /* 5D - INV | DZ | OFL | UFL | STK */ 498a7674320SMartin Cracauer FPE_FLTDIV, /* 5E - DNML | DZ | OFL | UFL | STK */ 499a7674320SMartin Cracauer FPE_FLTSUB, /* 5F - INV | DNML | DZ | OFL | UFL | STK */ 500a7674320SMartin Cracauer FPE_FLTRES, /* 60 - IMP | STK */ 501a7674320SMartin Cracauer FPE_FLTSUB, /* 61 - INV | IMP | STK */ 502a7674320SMartin Cracauer FPE_FLTUND, /* 62 - DNML | IMP | STK */ 503a7674320SMartin Cracauer FPE_FLTSUB, /* 63 - INV | DNML | IMP | STK */ 504a7674320SMartin Cracauer FPE_FLTDIV, /* 64 - DZ | IMP | STK */ 505a7674320SMartin Cracauer FPE_FLTSUB, /* 65 - INV | DZ | IMP | STK */ 506a7674320SMartin Cracauer FPE_FLTDIV, /* 66 - DNML | DZ | IMP | STK */ 507a7674320SMartin Cracauer FPE_FLTSUB, /* 67 - INV | DNML | DZ | IMP | STK */ 508a7674320SMartin Cracauer FPE_FLTOVF, /* 68 - OFL | IMP | STK */ 509a7674320SMartin Cracauer FPE_FLTSUB, /* 69 - INV | OFL | IMP | STK */ 510a7674320SMartin Cracauer FPE_FLTUND, /* 6A - DNML | OFL | IMP | STK */ 511a7674320SMartin Cracauer FPE_FLTSUB, /* 6B - INV | DNML | OFL | IMP | STK */ 512a7674320SMartin Cracauer FPE_FLTDIV, /* 6C - DZ | OFL | IMP | STK */ 513a7674320SMartin Cracauer FPE_FLTSUB, /* 6D - INV | DZ | OFL | IMP | STK */ 514a7674320SMartin Cracauer FPE_FLTDIV, /* 6E - DNML | DZ | OFL | IMP | STK */ 515a7674320SMartin Cracauer FPE_FLTSUB, /* 6F - INV | DNML | DZ | OFL | IMP | STK */ 516a7674320SMartin Cracauer FPE_FLTUND, /* 70 - UFL | IMP | STK */ 517a7674320SMartin Cracauer FPE_FLTSUB, /* 71 - INV | UFL | IMP | STK */ 518a7674320SMartin Cracauer FPE_FLTUND, /* 72 - DNML | UFL | IMP | STK */ 519a7674320SMartin Cracauer FPE_FLTSUB, /* 73 - INV | DNML | UFL | IMP | STK */ 520a7674320SMartin Cracauer FPE_FLTDIV, /* 74 - DZ | UFL | IMP | STK */ 521a7674320SMartin Cracauer FPE_FLTSUB, /* 75 - INV | DZ | UFL | IMP | STK */ 522a7674320SMartin Cracauer FPE_FLTDIV, /* 76 - DNML | DZ | UFL | IMP | STK */ 523a7674320SMartin Cracauer FPE_FLTSUB, /* 77 - INV | DNML | DZ | UFL | IMP | STK */ 524a7674320SMartin Cracauer FPE_FLTOVF, /* 78 - OFL | UFL | IMP | STK */ 525a7674320SMartin Cracauer FPE_FLTSUB, /* 79 - INV | OFL | UFL | IMP | STK */ 526a7674320SMartin Cracauer FPE_FLTUND, /* 7A - DNML | OFL | UFL | IMP | STK */ 527a7674320SMartin Cracauer FPE_FLTSUB, /* 7B - INV | DNML | OFL | UFL | IMP | STK */ 528a7674320SMartin Cracauer FPE_FLTDIV, /* 7C - DZ | OFL | UFL | IMP | STK */ 529a7674320SMartin Cracauer FPE_FLTSUB, /* 7D - INV | DZ | OFL | UFL | IMP | STK */ 530a7674320SMartin Cracauer FPE_FLTDIV, /* 7E - DNML | DZ | OFL | UFL | IMP | STK */ 531a7674320SMartin Cracauer FPE_FLTSUB, /* 7F - INV | DNML | DZ | OFL | UFL | IMP | STK */ 532a7674320SMartin Cracauer }; 533a7674320SMartin Cracauer 534a7674320SMartin Cracauer /* 535dfa8a512SKonstantin Belousov * Read the FP status and control words, then generate si_code value 536dfa8a512SKonstantin Belousov * for SIGFPE. The error code chosen will be one of the 537dfa8a512SKonstantin Belousov * FPE_... macros. It will be sent as the second argument to old 538dfa8a512SKonstantin Belousov * BSD-style signal handlers and as "siginfo_t->si_code" (second 539dfa8a512SKonstantin Belousov * argument) to SA_SIGINFO signal handlers. 5405b81b6b3SRodney W. Grimes * 541dfa8a512SKonstantin Belousov * Some time ago, we cleared the x87 exceptions with FNCLEX there. 542dfa8a512SKonstantin Belousov * Clearing exceptions was necessary mainly to avoid IRQ13 bugs. The 543dfa8a512SKonstantin Belousov * usermode code which understands the FPU hardware enough to enable 544dfa8a512SKonstantin Belousov * the exceptions, can also handle clearing the exception state in the 545dfa8a512SKonstantin Belousov * handler. The only consequence of not clearing the exception is the 546dfa8a512SKonstantin Belousov * rethrow of the SIGFPE on return from the signal handler and 547dfa8a512SKonstantin Belousov * reexecution of the corresponding instruction. 548bc84db62SKonstantin Belousov * 549dfa8a512SKonstantin Belousov * For XMM traps, the exceptions were never cleared. 5505b81b6b3SRodney W. Grimes */ 5511c1771cbSBruce Evans int 552bc84db62SKonstantin Belousov fputrap_x87(void) 5535b81b6b3SRodney W. Grimes { 554bc84db62SKonstantin Belousov struct savefpu *pcb_save; 5551c1771cbSBruce Evans u_short control, status; 5565b81b6b3SRodney W. Grimes 55799753495SKonstantin Belousov critical_enter(); 5585b81b6b3SRodney W. Grimes 5595b81b6b3SRodney W. Grimes /* 5601c1771cbSBruce Evans * Interrupt handling (for another interrupt) may have pushed the 5611c1771cbSBruce Evans * state to memory. Fetch the relevant parts of the state from 5621c1771cbSBruce Evans * wherever they are. 5635b81b6b3SRodney W. Grimes */ 5640bbc8826SJohn Baldwin if (PCPU_GET(fpcurthread) != curthread) { 56583b22b05SKonstantin Belousov pcb_save = curpcb->pcb_save; 566bc84db62SKonstantin Belousov control = pcb_save->sv_env.en_cw; 567bc84db62SKonstantin Belousov status = pcb_save->sv_env.en_sw; 5685b81b6b3SRodney W. Grimes } else { 5691c1771cbSBruce Evans fnstcw(&control); 5701c1771cbSBruce Evans fnstsw(&status); 5715b81b6b3SRodney W. Grimes } 5721c1771cbSBruce Evans 57399753495SKonstantin Belousov critical_exit(); 5741c1771cbSBruce Evans return (fpetable[status & ((~control & 0x3f) | 0x40)]); 5755b81b6b3SRodney W. Grimes } 5765b81b6b3SRodney W. Grimes 577bc84db62SKonstantin Belousov int 578bc84db62SKonstantin Belousov fputrap_sse(void) 579bc84db62SKonstantin Belousov { 580bc84db62SKonstantin Belousov u_int mxcsr; 581bc84db62SKonstantin Belousov 582bc84db62SKonstantin Belousov critical_enter(); 583bc84db62SKonstantin Belousov if (PCPU_GET(fpcurthread) != curthread) 58483b22b05SKonstantin Belousov mxcsr = curpcb->pcb_save->sv_env.en_mxcsr; 585bc84db62SKonstantin Belousov else 586bc84db62SKonstantin Belousov stmxcsr(&mxcsr); 587bc84db62SKonstantin Belousov critical_exit(); 588bc84db62SKonstantin Belousov return (fpetable[(mxcsr & (~mxcsr >> 7)) & 0x3f]); 589bc84db62SKonstantin Belousov } 590bc84db62SKonstantin Belousov 5915b81b6b3SRodney W. Grimes /* 5925b81b6b3SRodney W. Grimes * Implement device not available (DNA) exception 5935b81b6b3SRodney W. Grimes * 5940bbc8826SJohn Baldwin * It would be better to switch FP context here (if curthread != fpcurthread) 59537e52b59SBruce Evans * and not necessarily for every context switch, but it is too hard to 59637e52b59SBruce Evans * access foreign pcb's. 5975b81b6b3SRodney W. Grimes */ 59830abe507SJonathan Mini 59930abe507SJonathan Mini static int err_count = 0; 60030abe507SJonathan Mini 601a8346a98SJohn Baldwin void 602a8346a98SJohn Baldwin fpudna(void) 6035b81b6b3SRodney W. Grimes { 60405f6ee66SJake Burkholder 60599753495SKonstantin Belousov critical_enter(); 60630abe507SJonathan Mini if (PCPU_GET(fpcurthread) == curthread) { 607bf2f09eeSPeter Wemm printf("fpudna: fpcurthread == curthread %d times\n", 60830abe507SJonathan Mini ++err_count); 60930abe507SJonathan Mini stop_emulating(); 61099753495SKonstantin Belousov critical_exit(); 611a8346a98SJohn Baldwin return; 61230abe507SJonathan Mini } 6130bbc8826SJohn Baldwin if (PCPU_GET(fpcurthread) != NULL) { 614bf2f09eeSPeter Wemm printf("fpudna: fpcurthread = %p (%d), curthread = %p (%d)\n", 61530abe507SJonathan Mini PCPU_GET(fpcurthread), 61630abe507SJonathan Mini PCPU_GET(fpcurthread)->td_proc->p_pid, 61730abe507SJonathan Mini curthread, curthread->td_proc->p_pid); 618bf2f09eeSPeter Wemm panic("fpudna"); 6195b81b6b3SRodney W. Grimes } 6205b81b6b3SRodney W. Grimes stop_emulating(); 6215b81b6b3SRodney W. Grimes /* 622bf2f09eeSPeter Wemm * Record new context early in case frstor causes a trap. 6235b81b6b3SRodney W. Grimes */ 6240bbc8826SJohn Baldwin PCPU_SET(fpcurthread, curthread); 6259d146ac5SPeter Wemm 6262652af56SColin Percival fpu_clean_state(); 6272652af56SColin Percival 6281965c139SKonstantin Belousov if ((curpcb->pcb_flags & PCB_FPUINITDONE) == 0) { 6295b81b6b3SRodney W. Grimes /* 63063de9515SJohn Baldwin * This is the first time this thread has used the FPU or 63163de9515SJohn Baldwin * the PCB doesn't contain a clean FPU state. Explicitly 63263de9515SJohn Baldwin * load an initial state. 633333d0c60SKonstantin Belousov * 634333d0c60SKonstantin Belousov * We prefer to restore the state from the actual save 635333d0c60SKonstantin Belousov * area in PCB instead of directly loading from 636333d0c60SKonstantin Belousov * fpu_initialstate, to ignite the XSAVEOPT 637333d0c60SKonstantin Belousov * tracking engine. 6385b81b6b3SRodney W. Grimes */ 6391965c139SKonstantin Belousov bcopy(fpu_initialstate, curpcb->pcb_save, cpu_max_ext_state_size); 6401965c139SKonstantin Belousov fpurestore(curpcb->pcb_save); 6411965c139SKonstantin Belousov if (curpcb->pcb_initial_fpucw != __INITIAL_FPUCW__) 6421965c139SKonstantin Belousov fldcw(curpcb->pcb_initial_fpucw); 6431965c139SKonstantin Belousov if (PCB_USER_FPU(curpcb)) 6441965c139SKonstantin Belousov set_pcb_flags(curpcb, 645e6c006d9SJung-uk Kim PCB_FPUINITDONE | PCB_USERFPUINITDONE); 646e6c006d9SJung-uk Kim else 6471965c139SKonstantin Belousov set_pcb_flags(curpcb, PCB_FPUINITDONE); 6481c89210cSPeter Wemm } else 6491965c139SKonstantin Belousov fpurestore(curpcb->pcb_save); 65099753495SKonstantin Belousov critical_exit(); 6515b81b6b3SRodney W. Grimes } 6525b81b6b3SRodney W. Grimes 65330abe507SJonathan Mini void 654bf2f09eeSPeter Wemm fpudrop() 65530abe507SJonathan Mini { 65630abe507SJonathan Mini struct thread *td; 65730abe507SJonathan Mini 65830abe507SJonathan Mini td = PCPU_GET(fpcurthread); 65999753495SKonstantin Belousov KASSERT(td == curthread, ("fpudrop: fpcurthread != curthread")); 6604a23ecc7SKonstantin Belousov CRITICAL_ASSERT(td); 66130abe507SJonathan Mini PCPU_SET(fpcurthread, NULL); 662e6c006d9SJung-uk Kim clear_pcb_flags(td->td_pcb, PCB_FPUINITDONE); 66330abe507SJonathan Mini start_emulating(); 66430abe507SJonathan Mini } 66530abe507SJonathan Mini 66630abe507SJonathan Mini /* 6675c6eb037SKonstantin Belousov * Get the user state of the FPU into pcb->pcb_user_save without 6685c6eb037SKonstantin Belousov * dropping ownership (if possible). It returns the FPU ownership 6695c6eb037SKonstantin Belousov * status. 67030abe507SJonathan Mini */ 67130abe507SJonathan Mini int 6725c6eb037SKonstantin Belousov fpugetregs(struct thread *td) 6736cf9a08dSKonstantin Belousov { 6746cf9a08dSKonstantin Belousov struct pcb *pcb; 675333d0c60SKonstantin Belousov uint64_t *xstate_bv, bit; 676333d0c60SKonstantin Belousov char *sa; 67714f52559SKonstantin Belousov int max_ext_n, i, owned; 6786cf9a08dSKonstantin Belousov 6796cf9a08dSKonstantin Belousov pcb = td->td_pcb; 6806cf9a08dSKonstantin Belousov if ((pcb->pcb_flags & PCB_USERFPUINITDONE) == 0) { 6818c6f8f3dSKonstantin Belousov bcopy(fpu_initialstate, get_pcb_user_save_pcb(pcb), 6828c6f8f3dSKonstantin Belousov cpu_max_ext_state_size); 6838c6f8f3dSKonstantin Belousov get_pcb_user_save_pcb(pcb)->sv_env.en_cw = 6848c6f8f3dSKonstantin Belousov pcb->pcb_initial_fpucw; 6855c6eb037SKonstantin Belousov fpuuserinited(td); 6865c6eb037SKonstantin Belousov return (_MC_FPOWNED_PCB); 6876cf9a08dSKonstantin Belousov } 68899753495SKonstantin Belousov critical_enter(); 6896cf9a08dSKonstantin Belousov if (td == PCPU_GET(fpcurthread) && PCB_USER_FPU(pcb)) { 6908c6f8f3dSKonstantin Belousov fpusave(get_pcb_user_save_pcb(pcb)); 69114f52559SKonstantin Belousov owned = _MC_FPOWNED_FPU; 6926cf9a08dSKonstantin Belousov } else { 69314f52559SKonstantin Belousov owned = _MC_FPOWNED_PCB; 69414f52559SKonstantin Belousov } 69599753495SKonstantin Belousov critical_exit(); 69614f52559SKonstantin Belousov if (use_xsave) { 697333d0c60SKonstantin Belousov /* 698333d0c60SKonstantin Belousov * Handle partially saved state. 699333d0c60SKonstantin Belousov */ 700333d0c60SKonstantin Belousov sa = (char *)get_pcb_user_save_pcb(pcb); 701333d0c60SKonstantin Belousov xstate_bv = (uint64_t *)(sa + sizeof(struct savefpu) + 702333d0c60SKonstantin Belousov offsetof(struct xstate_hdr, xstate_bv)); 703333d0c60SKonstantin Belousov max_ext_n = flsl(xsave_mask); 704333d0c60SKonstantin Belousov for (i = 0; i < max_ext_n; i++) { 705241b67bbSKonstantin Belousov bit = 1ULL << i; 706241b67bbSKonstantin Belousov if ((xsave_mask & bit) == 0 || (*xstate_bv & bit) != 0) 707333d0c60SKonstantin Belousov continue; 708333d0c60SKonstantin Belousov bcopy((char *)fpu_initialstate + 709333d0c60SKonstantin Belousov xsave_area_desc[i].offset, 710333d0c60SKonstantin Belousov sa + xsave_area_desc[i].offset, 711333d0c60SKonstantin Belousov xsave_area_desc[i].size); 712333d0c60SKonstantin Belousov *xstate_bv |= bit; 713333d0c60SKonstantin Belousov } 714333d0c60SKonstantin Belousov } 71514f52559SKonstantin Belousov return (owned); 7166cf9a08dSKonstantin Belousov } 7176cf9a08dSKonstantin Belousov 7185c6eb037SKonstantin Belousov void 7195c6eb037SKonstantin Belousov fpuuserinited(struct thread *td) 72030abe507SJonathan Mini { 7216cf9a08dSKonstantin Belousov struct pcb *pcb; 72230abe507SJonathan Mini 7236cf9a08dSKonstantin Belousov pcb = td->td_pcb; 7245c6eb037SKonstantin Belousov if (PCB_USER_FPU(pcb)) 725e6c006d9SJung-uk Kim set_pcb_flags(pcb, 726e6c006d9SJung-uk Kim PCB_FPUINITDONE | PCB_USERFPUINITDONE); 727e6c006d9SJung-uk Kim else 728e6c006d9SJung-uk Kim set_pcb_flags(pcb, PCB_FPUINITDONE); 72930abe507SJonathan Mini } 73030abe507SJonathan Mini 7318c6f8f3dSKonstantin Belousov int 7328c6f8f3dSKonstantin Belousov fpusetxstate(struct thread *td, char *xfpustate, size_t xfpustate_size) 7338c6f8f3dSKonstantin Belousov { 7348c6f8f3dSKonstantin Belousov struct xstate_hdr *hdr, *ehdr; 7358c6f8f3dSKonstantin Belousov size_t len, max_len; 7368c6f8f3dSKonstantin Belousov uint64_t bv; 7378c6f8f3dSKonstantin Belousov 7388c6f8f3dSKonstantin Belousov /* XXXKIB should we clear all extended state in xstate_bv instead ? */ 7398c6f8f3dSKonstantin Belousov if (xfpustate == NULL) 7408c6f8f3dSKonstantin Belousov return (0); 7418c6f8f3dSKonstantin Belousov if (!use_xsave) 7428c6f8f3dSKonstantin Belousov return (EOPNOTSUPP); 7438c6f8f3dSKonstantin Belousov 7448c6f8f3dSKonstantin Belousov len = xfpustate_size; 7458c6f8f3dSKonstantin Belousov if (len < sizeof(struct xstate_hdr)) 7468c6f8f3dSKonstantin Belousov return (EINVAL); 7478c6f8f3dSKonstantin Belousov max_len = cpu_max_ext_state_size - sizeof(struct savefpu); 7488c6f8f3dSKonstantin Belousov if (len > max_len) 7498c6f8f3dSKonstantin Belousov return (EINVAL); 7508c6f8f3dSKonstantin Belousov 7518c6f8f3dSKonstantin Belousov ehdr = (struct xstate_hdr *)xfpustate; 7528c6f8f3dSKonstantin Belousov bv = ehdr->xstate_bv; 7538c6f8f3dSKonstantin Belousov 7548c6f8f3dSKonstantin Belousov /* 7558c6f8f3dSKonstantin Belousov * Avoid #gp. 7568c6f8f3dSKonstantin Belousov */ 7578c6f8f3dSKonstantin Belousov if (bv & ~xsave_mask) 7588c6f8f3dSKonstantin Belousov return (EINVAL); 7598c6f8f3dSKonstantin Belousov 7608c6f8f3dSKonstantin Belousov hdr = (struct xstate_hdr *)(get_pcb_user_save_td(td) + 1); 7618c6f8f3dSKonstantin Belousov 7628c6f8f3dSKonstantin Belousov hdr->xstate_bv = bv; 7638c6f8f3dSKonstantin Belousov bcopy(xfpustate + sizeof(struct xstate_hdr), 7648c6f8f3dSKonstantin Belousov (char *)(hdr + 1), len - sizeof(struct xstate_hdr)); 7658c6f8f3dSKonstantin Belousov 7668c6f8f3dSKonstantin Belousov return (0); 7678c6f8f3dSKonstantin Belousov } 7688c6f8f3dSKonstantin Belousov 76930abe507SJonathan Mini /* 77030abe507SJonathan Mini * Set the state of the FPU. 77130abe507SJonathan Mini */ 7728c6f8f3dSKonstantin Belousov int 7738c6f8f3dSKonstantin Belousov fpusetregs(struct thread *td, struct savefpu *addr, char *xfpustate, 7748c6f8f3dSKonstantin Belousov size_t xfpustate_size) 7756cf9a08dSKonstantin Belousov { 7766cf9a08dSKonstantin Belousov struct pcb *pcb; 7778c6f8f3dSKonstantin Belousov int error; 7786cf9a08dSKonstantin Belousov 7796cf9a08dSKonstantin Belousov pcb = td->td_pcb; 78099753495SKonstantin Belousov critical_enter(); 7816cf9a08dSKonstantin Belousov if (td == PCPU_GET(fpcurthread) && PCB_USER_FPU(pcb)) { 7828c6f8f3dSKonstantin Belousov error = fpusetxstate(td, xfpustate, xfpustate_size); 7838c6f8f3dSKonstantin Belousov if (error != 0) { 7848c6f8f3dSKonstantin Belousov critical_exit(); 7858c6f8f3dSKonstantin Belousov return (error); 7868c6f8f3dSKonstantin Belousov } 7878c6f8f3dSKonstantin Belousov bcopy(addr, get_pcb_user_save_td(td), sizeof(*addr)); 7888c6f8f3dSKonstantin Belousov fpurestore(get_pcb_user_save_td(td)); 78999753495SKonstantin Belousov critical_exit(); 790e6c006d9SJung-uk Kim set_pcb_flags(pcb, PCB_FPUINITDONE | PCB_USERFPUINITDONE); 7916cf9a08dSKonstantin Belousov } else { 79299753495SKonstantin Belousov critical_exit(); 7938c6f8f3dSKonstantin Belousov error = fpusetxstate(td, xfpustate, xfpustate_size); 7948c6f8f3dSKonstantin Belousov if (error != 0) 7958c6f8f3dSKonstantin Belousov return (error); 7968c6f8f3dSKonstantin Belousov bcopy(addr, get_pcb_user_save_td(td), sizeof(*addr)); 7975c6eb037SKonstantin Belousov fpuuserinited(td); 7986cf9a08dSKonstantin Belousov } 7998c6f8f3dSKonstantin Belousov return (0); 8006cf9a08dSKonstantin Belousov } 8016cf9a08dSKonstantin Belousov 8026182fdbdSPeter Wemm /* 8032652af56SColin Percival * On AuthenticAMD processors, the fxrstor instruction does not restore 8042652af56SColin Percival * the x87's stored last instruction pointer, last data pointer, and last 8052652af56SColin Percival * opcode values, except in the rare case in which the exception summary 8062652af56SColin Percival * (ES) bit in the x87 status word is set to 1. 8072652af56SColin Percival * 8082652af56SColin Percival * In order to avoid leaking this information across processes, we clean 8092652af56SColin Percival * these values by performing a dummy load before executing fxrstor(). 8102652af56SColin Percival */ 8112652af56SColin Percival static void 8122652af56SColin Percival fpu_clean_state(void) 8132652af56SColin Percival { 814b9dda9d6SJohn Baldwin static float dummy_variable = 0.0; 8152652af56SColin Percival u_short status; 8162652af56SColin Percival 8172652af56SColin Percival /* 8182652af56SColin Percival * Clear the ES bit in the x87 status word if it is currently 8192652af56SColin Percival * set, in order to avoid causing a fault in the upcoming load. 8202652af56SColin Percival */ 8212652af56SColin Percival fnstsw(&status); 8222652af56SColin Percival if (status & 0x80) 8232652af56SColin Percival fnclex(); 8242652af56SColin Percival 8252652af56SColin Percival /* 8262652af56SColin Percival * Load the dummy variable into the x87 stack. This mangles 8272652af56SColin Percival * the x87 stack, but we don't care since we're about to call 8282652af56SColin Percival * fxrstor() anyway. 8292652af56SColin Percival */ 83014965052SDimitry Andric __asm __volatile("ffree %%st(7); flds %0" : : "m" (dummy_variable)); 8312652af56SColin Percival } 8322652af56SColin Percival 8332652af56SColin Percival /* 834398dbb11SPeter Wemm * This really sucks. We want the acpi version only, but it requires 835398dbb11SPeter Wemm * the isa_if.h file in order to get the definitions. 8366182fdbdSPeter Wemm */ 837398dbb11SPeter Wemm #include "opt_isa.h" 838afa88623SPeter Wemm #ifdef DEV_ISA 839398dbb11SPeter Wemm #include <isa/isavar.h> 84054f1d0ceSGarrett Wollman /* 8415f063c7bSMike Smith * This sucks up the legacy ISA support assignments from PNPBIOS/ACPI. 84254f1d0ceSGarrett Wollman */ 843398dbb11SPeter Wemm static struct isa_pnp_id fpupnp_ids[] = { 84454f1d0ceSGarrett Wollman { 0x040cd041, "Legacy ISA coprocessor support" }, /* PNP0C04 */ 84554f1d0ceSGarrett Wollman { 0 } 84654f1d0ceSGarrett Wollman }; 84754f1d0ceSGarrett Wollman 84854f1d0ceSGarrett Wollman static int 849398dbb11SPeter Wemm fpupnp_probe(device_t dev) 85054f1d0ceSGarrett Wollman { 851bb9c06c1SMike Smith int result; 852bf2f09eeSPeter Wemm 853398dbb11SPeter Wemm result = ISA_PNP_PROBE(device_get_parent(dev), dev, fpupnp_ids); 854bf2f09eeSPeter Wemm if (result <= 0) 855bb9c06c1SMike Smith device_quiet(dev); 856bb9c06c1SMike Smith return (result); 85754f1d0ceSGarrett Wollman } 85854f1d0ceSGarrett Wollman 85954f1d0ceSGarrett Wollman static int 860398dbb11SPeter Wemm fpupnp_attach(device_t dev) 86154f1d0ceSGarrett Wollman { 862bf2f09eeSPeter Wemm 86354f1d0ceSGarrett Wollman return (0); 86454f1d0ceSGarrett Wollman } 86554f1d0ceSGarrett Wollman 866398dbb11SPeter Wemm static device_method_t fpupnp_methods[] = { 86754f1d0ceSGarrett Wollman /* Device interface */ 868398dbb11SPeter Wemm DEVMETHOD(device_probe, fpupnp_probe), 869398dbb11SPeter Wemm DEVMETHOD(device_attach, fpupnp_attach), 87054f1d0ceSGarrett Wollman DEVMETHOD(device_detach, bus_generic_detach), 87154f1d0ceSGarrett Wollman DEVMETHOD(device_shutdown, bus_generic_shutdown), 87254f1d0ceSGarrett Wollman DEVMETHOD(device_suspend, bus_generic_suspend), 87354f1d0ceSGarrett Wollman DEVMETHOD(device_resume, bus_generic_resume), 87454f1d0ceSGarrett Wollman 87554f1d0ceSGarrett Wollman { 0, 0 } 87654f1d0ceSGarrett Wollman }; 87754f1d0ceSGarrett Wollman 878398dbb11SPeter Wemm static driver_t fpupnp_driver = { 879398dbb11SPeter Wemm "fpupnp", 880398dbb11SPeter Wemm fpupnp_methods, 88154f1d0ceSGarrett Wollman 1, /* no softc */ 88254f1d0ceSGarrett Wollman }; 88354f1d0ceSGarrett Wollman 884398dbb11SPeter Wemm static devclass_t fpupnp_devclass; 88554f1d0ceSGarrett Wollman 886398dbb11SPeter Wemm DRIVER_MODULE(fpupnp, acpi, fpupnp_driver, fpupnp_devclass, 0, 0); 887586079ccSBruce Evans #endif /* DEV_ISA */ 8886cf9a08dSKonstantin Belousov 8898c6f8f3dSKonstantin Belousov static MALLOC_DEFINE(M_FPUKERN_CTX, "fpukern_ctx", 8908c6f8f3dSKonstantin Belousov "Kernel contexts for FPU state"); 8918c6f8f3dSKonstantin Belousov 8928c6f8f3dSKonstantin Belousov #define FPU_KERN_CTX_FPUINITDONE 0x01 893*633034feSKonstantin Belousov #define FPU_KERN_CTX_DUMMY 0x02 /* avoided save for the kern thread */ 8948c6f8f3dSKonstantin Belousov 8958c6f8f3dSKonstantin Belousov struct fpu_kern_ctx { 8968c6f8f3dSKonstantin Belousov struct savefpu *prev; 8978c6f8f3dSKonstantin Belousov uint32_t flags; 8988c6f8f3dSKonstantin Belousov char hwstate1[]; 8998c6f8f3dSKonstantin Belousov }; 9008c6f8f3dSKonstantin Belousov 9018c6f8f3dSKonstantin Belousov struct fpu_kern_ctx * 9028c6f8f3dSKonstantin Belousov fpu_kern_alloc_ctx(u_int flags) 9038c6f8f3dSKonstantin Belousov { 9048c6f8f3dSKonstantin Belousov struct fpu_kern_ctx *res; 9058c6f8f3dSKonstantin Belousov size_t sz; 9068c6f8f3dSKonstantin Belousov 9078c6f8f3dSKonstantin Belousov sz = sizeof(struct fpu_kern_ctx) + XSAVE_AREA_ALIGN + 9088c6f8f3dSKonstantin Belousov cpu_max_ext_state_size; 9098c6f8f3dSKonstantin Belousov res = malloc(sz, M_FPUKERN_CTX, ((flags & FPU_KERN_NOWAIT) ? 9108c6f8f3dSKonstantin Belousov M_NOWAIT : M_WAITOK) | M_ZERO); 9118c6f8f3dSKonstantin Belousov return (res); 9128c6f8f3dSKonstantin Belousov } 9138c6f8f3dSKonstantin Belousov 9148c6f8f3dSKonstantin Belousov void 9158c6f8f3dSKonstantin Belousov fpu_kern_free_ctx(struct fpu_kern_ctx *ctx) 9168c6f8f3dSKonstantin Belousov { 9178c6f8f3dSKonstantin Belousov 9188c6f8f3dSKonstantin Belousov /* XXXKIB clear the memory ? */ 9198c6f8f3dSKonstantin Belousov free(ctx, M_FPUKERN_CTX); 9208c6f8f3dSKonstantin Belousov } 9218c6f8f3dSKonstantin Belousov 9228c6f8f3dSKonstantin Belousov static struct savefpu * 9238c6f8f3dSKonstantin Belousov fpu_kern_ctx_savefpu(struct fpu_kern_ctx *ctx) 9248c6f8f3dSKonstantin Belousov { 9258c6f8f3dSKonstantin Belousov vm_offset_t p; 9268c6f8f3dSKonstantin Belousov 9278c6f8f3dSKonstantin Belousov p = (vm_offset_t)&ctx->hwstate1; 9288c6f8f3dSKonstantin Belousov p = roundup2(p, XSAVE_AREA_ALIGN); 9298c6f8f3dSKonstantin Belousov return ((struct savefpu *)p); 9308c6f8f3dSKonstantin Belousov } 9318c6f8f3dSKonstantin Belousov 9326cf9a08dSKonstantin Belousov int 9336cf9a08dSKonstantin Belousov fpu_kern_enter(struct thread *td, struct fpu_kern_ctx *ctx, u_int flags) 9346cf9a08dSKonstantin Belousov { 9356cf9a08dSKonstantin Belousov struct pcb *pcb; 9366cf9a08dSKonstantin Belousov 937*633034feSKonstantin Belousov if ((flags & FPU_KERN_KTHR) != 0 && is_fpu_kern_thread(0)) { 938*633034feSKonstantin Belousov ctx->flags = FPU_KERN_CTX_DUMMY; 939*633034feSKonstantin Belousov return (0); 940*633034feSKonstantin Belousov } 9416cf9a08dSKonstantin Belousov pcb = td->td_pcb; 9428c6f8f3dSKonstantin Belousov KASSERT(!PCB_USER_FPU(pcb) || pcb->pcb_save == 9438c6f8f3dSKonstantin Belousov get_pcb_user_save_pcb(pcb), ("mangled pcb_save")); 9446cf9a08dSKonstantin Belousov ctx->flags = 0; 9456cf9a08dSKonstantin Belousov if ((pcb->pcb_flags & PCB_FPUINITDONE) != 0) 9466cf9a08dSKonstantin Belousov ctx->flags |= FPU_KERN_CTX_FPUINITDONE; 9476cf9a08dSKonstantin Belousov fpuexit(td); 9486cf9a08dSKonstantin Belousov ctx->prev = pcb->pcb_save; 9498c6f8f3dSKonstantin Belousov pcb->pcb_save = fpu_kern_ctx_savefpu(ctx); 950e6c006d9SJung-uk Kim set_pcb_flags(pcb, PCB_KERNFPU); 951e6c006d9SJung-uk Kim clear_pcb_flags(pcb, PCB_FPUINITDONE); 9526cf9a08dSKonstantin Belousov return (0); 9536cf9a08dSKonstantin Belousov } 9546cf9a08dSKonstantin Belousov 9556cf9a08dSKonstantin Belousov int 9566cf9a08dSKonstantin Belousov fpu_kern_leave(struct thread *td, struct fpu_kern_ctx *ctx) 9576cf9a08dSKonstantin Belousov { 9586cf9a08dSKonstantin Belousov struct pcb *pcb; 9596cf9a08dSKonstantin Belousov 960*633034feSKonstantin Belousov if (is_fpu_kern_thread(0) && (ctx->flags & FPU_KERN_CTX_DUMMY) != 0) 961*633034feSKonstantin Belousov return (0); 962*633034feSKonstantin Belousov KASSERT((ctx->flags & FPU_KERN_CTX_DUMMY) == 0, ("dummy ctx")); 9636cf9a08dSKonstantin Belousov pcb = td->td_pcb; 96499753495SKonstantin Belousov critical_enter(); 9656cf9a08dSKonstantin Belousov if (curthread == PCPU_GET(fpcurthread)) 9666cf9a08dSKonstantin Belousov fpudrop(); 96799753495SKonstantin Belousov critical_exit(); 9686cf9a08dSKonstantin Belousov pcb->pcb_save = ctx->prev; 9698c6f8f3dSKonstantin Belousov if (pcb->pcb_save == get_pcb_user_save_pcb(pcb)) { 970e6c006d9SJung-uk Kim if ((pcb->pcb_flags & PCB_USERFPUINITDONE) != 0) { 971e6c006d9SJung-uk Kim set_pcb_flags(pcb, PCB_FPUINITDONE); 972e6c006d9SJung-uk Kim clear_pcb_flags(pcb, PCB_KERNFPU); 973e6c006d9SJung-uk Kim } else 974e6c006d9SJung-uk Kim clear_pcb_flags(pcb, PCB_FPUINITDONE | PCB_KERNFPU); 9756cf9a08dSKonstantin Belousov } else { 9766cf9a08dSKonstantin Belousov if ((ctx->flags & FPU_KERN_CTX_FPUINITDONE) != 0) 977e6c006d9SJung-uk Kim set_pcb_flags(pcb, PCB_FPUINITDONE); 9786cf9a08dSKonstantin Belousov else 979e6c006d9SJung-uk Kim clear_pcb_flags(pcb, PCB_FPUINITDONE); 9806cf9a08dSKonstantin Belousov KASSERT(!PCB_USER_FPU(pcb), ("unpaired fpu_kern_leave")); 9816cf9a08dSKonstantin Belousov } 9826cf9a08dSKonstantin Belousov return (0); 9836cf9a08dSKonstantin Belousov } 9846cf9a08dSKonstantin Belousov 9856cf9a08dSKonstantin Belousov int 9866cf9a08dSKonstantin Belousov fpu_kern_thread(u_int flags) 9876cf9a08dSKonstantin Belousov { 9886cf9a08dSKonstantin Belousov 9896cf9a08dSKonstantin Belousov KASSERT((curthread->td_pflags & TDP_KTHREAD) != 0, 9906cf9a08dSKonstantin Belousov ("Only kthread may use fpu_kern_thread")); 9911965c139SKonstantin Belousov KASSERT(curpcb->pcb_save == get_pcb_user_save_pcb(curpcb), 9928c6f8f3dSKonstantin Belousov ("mangled pcb_save")); 9931965c139SKonstantin Belousov KASSERT(PCB_USER_FPU(curpcb), ("recursive call")); 9946cf9a08dSKonstantin Belousov 9951965c139SKonstantin Belousov set_pcb_flags(curpcb, PCB_KERNFPU); 9966cf9a08dSKonstantin Belousov return (0); 9976cf9a08dSKonstantin Belousov } 9986cf9a08dSKonstantin Belousov 9996cf9a08dSKonstantin Belousov int 10006cf9a08dSKonstantin Belousov is_fpu_kern_thread(u_int flags) 10016cf9a08dSKonstantin Belousov { 10026cf9a08dSKonstantin Belousov 10036cf9a08dSKonstantin Belousov if ((curthread->td_pflags & TDP_KTHREAD) == 0) 10046cf9a08dSKonstantin Belousov return (0); 100583b22b05SKonstantin Belousov return ((curpcb->pcb_flags & PCB_KERNFPU) != 0); 10066cf9a08dSKonstantin Belousov } 10072741efecSPeter Grehan 10082741efecSPeter Grehan /* 10092741efecSPeter Grehan * FPU save area alloc/free/init utility routines 10102741efecSPeter Grehan */ 10112741efecSPeter Grehan struct savefpu * 10122741efecSPeter Grehan fpu_save_area_alloc(void) 10132741efecSPeter Grehan { 10142741efecSPeter Grehan 10152741efecSPeter Grehan return (uma_zalloc(fpu_save_area_zone, 0)); 10162741efecSPeter Grehan } 10172741efecSPeter Grehan 10182741efecSPeter Grehan void 10192741efecSPeter Grehan fpu_save_area_free(struct savefpu *fsa) 10202741efecSPeter Grehan { 10212741efecSPeter Grehan 10222741efecSPeter Grehan uma_zfree(fpu_save_area_zone, fsa); 10232741efecSPeter Grehan } 10242741efecSPeter Grehan 10252741efecSPeter Grehan void 10262741efecSPeter Grehan fpu_save_area_reset(struct savefpu *fsa) 10272741efecSPeter Grehan { 10282741efecSPeter Grehan 10292741efecSPeter Grehan bcopy(fpu_initialstate, fsa, cpu_max_ext_state_size); 10302741efecSPeter Grehan } 1031