xref: /freebsd/lib/libpmc/pmu-events/arch/x86/sapphirerapids/other.json (revision 370e009188ba90c3290b1479aa06ec98b66e140a)
1[
2    {
3        "BriefDescription": "ASSISTS.PAGE_FAULT",
4        "CollectPEBSRecord": "2",
5        "Counter": "0,1,2,3,4,5,6,7",
6        "EventCode": "0xc1",
7        "EventName": "ASSISTS.PAGE_FAULT",
8        "PEBScounters": "0,1,2,3,4,5,6,7",
9        "SampleAfterValue": "1000003",
10        "UMask": "0x8"
11    },
12    {
13        "BriefDescription": "Counts the cycles where the AMX (Advance Matrix Extension) unit is busy performing an operation.",
14        "Counter": "0,1,2,3,4,5,6,7",
15        "EventCode": "0xb7",
16        "EventName": "EXE.AMX_BUSY",
17        "PEBScounters": "0,1,2,3,4,5,6,7",
18        "SampleAfterValue": "2000003",
19        "UMask": "0x2"
20    },
21    {
22        "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that have any type of response.",
23        "Counter": "0,1,2,3",
24        "EventCode": "0x2A,0x2B",
25        "EventName": "OCR.DEMAND_CODE_RD.ANY_RESPONSE",
26        "MSRIndex": "0x1a6,0x1a7",
27        "MSRValue": "0x10004",
28        "Offcore": "1",
29        "SampleAfterValue": "100003",
30        "UMask": "0x1"
31    },
32    {
33        "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that were supplied by DRAM.",
34        "Counter": "0,1,2,3",
35        "EventCode": "0x2A,0x2B",
36        "EventName": "OCR.DEMAND_CODE_RD.DRAM",
37        "MSRIndex": "0x1a6,0x1a7",
38        "MSRValue": "0x73C000004",
39        "Offcore": "1",
40        "SampleAfterValue": "100003",
41        "UMask": "0x1"
42    },
43    {
44        "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that were supplied by DRAM attached to this socket, unless in Sub NUMA Cluster(SNC) Mode.  In SNC Mode counts only those DRAM accesses that are controlled by the close SNC Cluster.",
45        "Counter": "0,1,2,3",
46        "EventCode": "0x2A,0x2B",
47        "EventName": "OCR.DEMAND_CODE_RD.LOCAL_DRAM",
48        "MSRIndex": "0x1a6,0x1a7",
49        "MSRValue": "0x104000004",
50        "Offcore": "1",
51        "SampleAfterValue": "100003",
52        "UMask": "0x1"
53    },
54    {
55        "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that were supplied by DRAM on a distant memory controller of this socket when the system is in SNC (sub-NUMA cluster) mode.",
56        "Counter": "0,1,2,3",
57        "EventCode": "0x2A,0x2B",
58        "EventName": "OCR.DEMAND_CODE_RD.SNC_DRAM",
59        "MSRIndex": "0x1a6,0x1a7",
60        "MSRValue": "0x708000004",
61        "Offcore": "1",
62        "SampleAfterValue": "100003",
63        "UMask": "0x1"
64    },
65    {
66        "BriefDescription": "Counts demand data reads that have any type of response.",
67        "Counter": "0,1,2,3",
68        "EventCode": "0x2A,0x2B",
69        "EventName": "OCR.DEMAND_DATA_RD.ANY_RESPONSE",
70        "MSRIndex": "0x1a6,0x1a7",
71        "MSRValue": "0x10001",
72        "Offcore": "1",
73        "SampleAfterValue": "100003",
74        "UMask": "0x1"
75    },
76    {
77        "BriefDescription": "Counts demand data reads that were supplied by DRAM.",
78        "Counter": "0,1,2,3",
79        "EventCode": "0x2A,0x2B",
80        "EventName": "OCR.DEMAND_DATA_RD.DRAM",
81        "MSRIndex": "0x1a6,0x1a7",
82        "MSRValue": "0x73C000001",
83        "Offcore": "1",
84        "SampleAfterValue": "100003",
85        "UMask": "0x1"
86    },
87    {
88        "BriefDescription": "Counts demand data reads that were supplied by DRAM attached to this socket, unless in Sub NUMA Cluster(SNC) Mode.  In SNC Mode counts only those DRAM accesses that are controlled by the close SNC Cluster.",
89        "Counter": "0,1,2,3",
90        "EventCode": "0x2A,0x2B",
91        "EventName": "OCR.DEMAND_DATA_RD.LOCAL_DRAM",
92        "MSRIndex": "0x1a6,0x1a7",
93        "MSRValue": "0x104000001",
94        "Offcore": "1",
95        "SampleAfterValue": "100003",
96        "UMask": "0x1"
97    },
98    {
99        "BriefDescription": "Counts demand data reads that were supplied by DRAM attached to another socket.",
100        "Counter": "0,1,2,3",
101        "EventCode": "0x2A,0x2B",
102        "EventName": "OCR.DEMAND_DATA_RD.REMOTE_DRAM",
103        "MSRIndex": "0x1a6,0x1a7",
104        "MSRValue": "0x730000001",
105        "Offcore": "1",
106        "SampleAfterValue": "100003",
107        "UMask": "0x1"
108    },
109    {
110        "BriefDescription": "Counts demand data reads that were supplied by PMM attached to another socket.",
111        "Counter": "0,1,2,3",
112        "EventCode": "0x2A,0x2B",
113        "EventName": "OCR.DEMAND_DATA_RD.REMOTE_PMM",
114        "MSRIndex": "0x1a6,0x1a7",
115        "MSRValue": "0x703000001",
116        "Offcore": "1",
117        "SampleAfterValue": "100003",
118        "UMask": "0x1"
119    },
120    {
121        "BriefDescription": "Counts demand data reads that were supplied by DRAM on a distant memory controller of this socket when the system is in SNC (sub-NUMA cluster) mode.",
122        "Counter": "0,1,2,3",
123        "EventCode": "0x2A,0x2B",
124        "EventName": "OCR.DEMAND_DATA_RD.SNC_DRAM",
125        "MSRIndex": "0x1a6,0x1a7",
126        "MSRValue": "0x708000001",
127        "Offcore": "1",
128        "SampleAfterValue": "100003",
129        "UMask": "0x1"
130    },
131    {
132        "BriefDescription": "Counts demand reads for ownership (RFO) requests and software prefetches for exclusive ownership (PREFETCHW) that have any type of response.",
133        "Counter": "0,1,2,3",
134        "EventCode": "0x2A,0x2B",
135        "EventName": "OCR.DEMAND_RFO.ANY_RESPONSE",
136        "MSRIndex": "0x1a6,0x1a7",
137        "MSRValue": "0x3F3FFC0002",
138        "Offcore": "1",
139        "SampleAfterValue": "100003",
140        "UMask": "0x1"
141    },
142    {
143        "BriefDescription": "Counts demand reads for ownership (RFO) requests and software prefetches for exclusive ownership (PREFETCHW) that were supplied by DRAM.",
144        "Counter": "0,1,2,3",
145        "EventCode": "0x2A,0x2B",
146        "EventName": "OCR.DEMAND_RFO.DRAM",
147        "MSRIndex": "0x1a6,0x1a7",
148        "MSRValue": "0x73C000002",
149        "Offcore": "1",
150        "SampleAfterValue": "100003",
151        "UMask": "0x1"
152    },
153    {
154        "BriefDescription": "Counts demand reads for ownership (RFO) requests and software prefetches for exclusive ownership (PREFETCHW) that were supplied by DRAM attached to this socket, unless in Sub NUMA Cluster(SNC) Mode.  In SNC Mode counts only those DRAM accesses that are controlled by the close SNC Cluster.",
155        "Counter": "0,1,2,3",
156        "EventCode": "0x2A,0x2B",
157        "EventName": "OCR.DEMAND_RFO.LOCAL_DRAM",
158        "MSRIndex": "0x1a6,0x1a7",
159        "MSRValue": "0x104000002",
160        "Offcore": "1",
161        "SampleAfterValue": "100003",
162        "UMask": "0x1"
163    },
164    {
165        "BriefDescription": "Counts demand reads for ownership (RFO) requests and software prefetches for exclusive ownership (PREFETCHW) that were supplied by DRAM on a distant memory controller of this socket when the system is in SNC (sub-NUMA cluster) mode.",
166        "Counter": "0,1,2,3",
167        "EventCode": "0x2A,0x2B",
168        "EventName": "OCR.DEMAND_RFO.SNC_DRAM",
169        "MSRIndex": "0x1a6,0x1a7",
170        "MSRValue": "0x708000002",
171        "Offcore": "1",
172        "SampleAfterValue": "100003",
173        "UMask": "0x1"
174    },
175    {
176        "BriefDescription": "Counts hardware prefetches (which bring data to L2) that have any type of response.",
177        "Counter": "0,1,2,3",
178        "EventCode": "0x2A,0x2B",
179        "EventName": "OCR.HWPF_L2.ANY_RESPONSE",
180        "MSRIndex": "0x1a6,0x1a7",
181        "MSRValue": "0x10070",
182        "Offcore": "1",
183        "SampleAfterValue": "100003",
184        "UMask": "0x1"
185    },
186    {
187        "BriefDescription": "Counts hardware prefetches to the L3 only that have any type of response.",
188        "Counter": "0,1,2,3",
189        "EventCode": "0x2A,0x2B",
190        "EventName": "OCR.HWPF_L3.ANY_RESPONSE",
191        "MSRIndex": "0x1a6,0x1a7",
192        "MSRValue": "0x12380",
193        "Offcore": "1",
194        "SampleAfterValue": "100003",
195        "UMask": "0x1"
196    },
197    {
198        "BriefDescription": "Counts hardware prefetches to the L3 only that were not supplied by the local socket's L1, L2, or L3 caches and the cacheline was homed in a remote socket.",
199        "Counter": "0,1,2,3",
200        "EventCode": "0x2A,0x2B",
201        "EventName": "OCR.HWPF_L3.REMOTE",
202        "MSRIndex": "0x1a6,0x1a7",
203        "MSRValue": "0x90002380",
204        "Offcore": "1",
205        "SampleAfterValue": "100003",
206        "UMask": "0x1"
207    },
208    {
209        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that have any type of response.",
210        "Counter": "0,1,2,3",
211        "EventCode": "0x2A,0x2B",
212        "EventName": "OCR.READS_TO_CORE.ANY_RESPONSE",
213        "MSRIndex": "0x1a6,0x1a7",
214        "MSRValue": "0x3F3FFC4477",
215        "Offcore": "1",
216        "SampleAfterValue": "100003",
217        "UMask": "0x1"
218    },
219    {
220        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by DRAM.",
221        "Counter": "0,1,2,3",
222        "EventCode": "0x2A,0x2B",
223        "EventName": "OCR.READS_TO_CORE.DRAM",
224        "MSRIndex": "0x1a6,0x1a7",
225        "MSRValue": "0x73C004477",
226        "Offcore": "1",
227        "SampleAfterValue": "100003",
228        "UMask": "0x1"
229    },
230    {
231        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by DRAM attached to this socket, unless in Sub NUMA Cluster(SNC) Mode.  In SNC Mode counts only those DRAM accesses that are controlled by the close SNC Cluster.",
232        "Counter": "0,1,2,3",
233        "EventCode": "0x2A,0x2B",
234        "EventName": "OCR.READS_TO_CORE.LOCAL_DRAM",
235        "MSRIndex": "0x1a6,0x1a7",
236        "MSRValue": "0x104004477",
237        "Offcore": "1",
238        "SampleAfterValue": "100003",
239        "UMask": "0x1"
240    },
241    {
242        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by DRAM attached to this socket, whether or not in Sub NUMA Cluster(SNC) Mode.  In SNC Mode counts DRAM accesses that are controlled by the close or distant SNC Cluster.",
243        "Counter": "0,1,2,3",
244        "EventCode": "0x2A,0x2B",
245        "EventName": "OCR.READS_TO_CORE.LOCAL_SOCKET_DRAM",
246        "MSRIndex": "0x1a6,0x1a7",
247        "MSRValue": "0x70C004477",
248        "Offcore": "1",
249        "SampleAfterValue": "100003",
250        "UMask": "0x1"
251    },
252    {
253        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by PMM attached to this socket, whether or not in Sub NUMA Cluster(SNC) Mode.  In SNC Mode counts PMM accesses that are controlled by the close or distant SNC Cluster.",
254        "Counter": "0,1,2,3",
255        "EventCode": "0x2A,0x2B",
256        "EventName": "OCR.READS_TO_CORE.LOCAL_SOCKET_PMM",
257        "MSRIndex": "0x1a6,0x1a7",
258        "MSRValue": "0x700C04477",
259        "Offcore": "1",
260        "SampleAfterValue": "100003",
261        "UMask": "0x1"
262    },
263    {
264        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were not supplied by the local socket's L1, L2, or L3 caches and were supplied by a remote socket.",
265        "Counter": "0,1,2,3",
266        "EventCode": "0x2A,0x2B",
267        "EventName": "OCR.READS_TO_CORE.REMOTE",
268        "MSRIndex": "0x1a6,0x1a7",
269        "MSRValue": "0x3F33004477",
270        "Offcore": "1",
271        "SampleAfterValue": "100003",
272        "UMask": "0x1"
273    },
274    {
275        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by DRAM attached to another socket.",
276        "Counter": "0,1,2,3",
277        "EventCode": "0x2A,0x2B",
278        "EventName": "OCR.READS_TO_CORE.REMOTE_DRAM",
279        "MSRIndex": "0x1a6,0x1a7",
280        "MSRValue": "0x730004477",
281        "Offcore": "1",
282        "SampleAfterValue": "100003",
283        "UMask": "0x1"
284    },
285    {
286        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by DRAM or PMM attached to another socket.",
287        "Counter": "0,1,2,3",
288        "EventCode": "0x2A,0x2B",
289        "EventName": "OCR.READS_TO_CORE.REMOTE_MEMORY",
290        "MSRIndex": "0x1a6,0x1a7",
291        "MSRValue": "0x733004477",
292        "Offcore": "1",
293        "SampleAfterValue": "100003",
294        "UMask": "0x1"
295    },
296    {
297        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by PMM attached to another socket.",
298        "Counter": "0,1,2,3",
299        "EventCode": "0x2A,0x2B",
300        "EventName": "OCR.READS_TO_CORE.REMOTE_PMM",
301        "MSRIndex": "0x1a6,0x1a7",
302        "MSRValue": "0x703004477",
303        "Offcore": "1",
304        "SampleAfterValue": "100003",
305        "UMask": "0x1"
306    },
307    {
308        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by DRAM on a distant memory controller of this socket when the system is in SNC (sub-NUMA cluster) mode.",
309        "Counter": "0,1,2,3",
310        "EventCode": "0x2A,0x2B",
311        "EventName": "OCR.READS_TO_CORE.SNC_DRAM",
312        "MSRIndex": "0x1a6,0x1a7",
313        "MSRValue": "0x708004477",
314        "Offcore": "1",
315        "SampleAfterValue": "100003",
316        "UMask": "0x1"
317    },
318    {
319        "BriefDescription": "Counts streaming stores that have any type of response.",
320        "Counter": "0,1,2,3",
321        "EventCode": "0x2A,0x2B",
322        "EventName": "OCR.STREAMING_WR.ANY_RESPONSE",
323        "MSRIndex": "0x1a6,0x1a7",
324        "MSRValue": "0x10800",
325        "Offcore": "1",
326        "SampleAfterValue": "100003",
327        "UMask": "0x1"
328    },
329    {
330        "BriefDescription": "Counts Demand RFOs, ItoM's, PREFECTHW's, Hardware RFO Prefetches to the L1/L2 and Streaming stores that likely resulted in a store to Memory (DRAM or PMM)",
331        "Counter": "0,1,2,3",
332        "EventCode": "0x2A,0x2B",
333        "EventName": "OCR.WRITE_ESTIMATE.MEMORY",
334        "MSRIndex": "0x1a6,0x1a7",
335        "MSRValue": "0xFBFF80822",
336        "Offcore": "1",
337        "SampleAfterValue": "100003",
338        "UMask": "0x1"
339    },
340    {
341        "BriefDescription": "Cycles when Reservation Station (RS) is empty for the thread.",
342        "CollectPEBSRecord": "2",
343        "Counter": "0,1,2,3,4,5,6,7",
344        "EventCode": "0xa5",
345        "EventName": "RS_EMPTY.CYCLES",
346        "PEBScounters": "0,1,2,3,4,5,6,7",
347        "PublicDescription": "Counts cycles during which the reservation station (RS) is empty for this logical processor.",
348        "SampleAfterValue": "1000003",
349        "UMask": "0x7"
350    },
351    {
352        "BriefDescription": "XQ.FULL_CYCLES",
353        "CollectPEBSRecord": "2",
354        "Counter": "0,1,2,3",
355        "CounterMask": "1",
356        "EventCode": "0x2d",
357        "EventName": "XQ.FULL_CYCLES",
358        "PEBScounters": "0,1,2,3",
359        "SampleAfterValue": "1000003",
360        "UMask": "0x1"
361    }
362]
363