1959826caSMatt Macy[ 2959826caSMatt Macy { 3*18054d02SAlexander Motin "BriefDescription": "Allocated L1D data cache lines in M state.", 4959826caSMatt Macy "Counter": "0,1,2,3", 5*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 692b14858SMatt Macy "EventCode": "0x51", 792b14858SMatt Macy "EventName": "L1D.ALLOCATED_IN_M", 892b14858SMatt Macy "SampleAfterValue": "2000003", 9*18054d02SAlexander Motin "UMask": "0x2" 1092b14858SMatt Macy }, 1192b14858SMatt Macy { 12*18054d02SAlexander Motin "BriefDescription": "Cache lines in M state evicted out of L1D due to Snoop HitM or dirty line replacement.", 1392b14858SMatt Macy "Counter": "0,1,2,3", 14*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 1592b14858SMatt Macy "EventCode": "0x51", 1692b14858SMatt Macy "EventName": "L1D.ALL_M_REPLACEMENT", 1792b14858SMatt Macy "SampleAfterValue": "2000003", 18*18054d02SAlexander Motin "UMask": "0x8" 1992b14858SMatt Macy }, 2092b14858SMatt Macy { 21*18054d02SAlexander Motin "BriefDescription": "L1D data cache lines in M state evicted due to replacement.", 2292b14858SMatt Macy "Counter": "0,1,2,3", 23*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 24*18054d02SAlexander Motin "EventCode": "0x51", 25*18054d02SAlexander Motin "EventName": "L1D.EVICTION", 2692b14858SMatt Macy "SampleAfterValue": "2000003", 27*18054d02SAlexander Motin "UMask": "0x4" 2892b14858SMatt Macy }, 2992b14858SMatt Macy { 30*18054d02SAlexander Motin "BriefDescription": "L1D data line replacements.", 3192b14858SMatt Macy "Counter": "0,1,2,3", 32*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 33*18054d02SAlexander Motin "EventCode": "0x51", 34*18054d02SAlexander Motin "EventName": "L1D.REPLACEMENT", 35*18054d02SAlexander Motin "PublicDescription": "This event counts L1D data line replacements. Replacements occur when a new line is brought into the cache, causing eviction of a line loaded earlier.", 3692b14858SMatt Macy "SampleAfterValue": "2000003", 37*18054d02SAlexander Motin "UMask": "0x1" 38*18054d02SAlexander Motin }, 39*18054d02SAlexander Motin { 40*18054d02SAlexander Motin "BriefDescription": "Cycles when dispatched loads are cancelled due to L1D bank conflicts with other load ports.", 41*18054d02SAlexander Motin "Counter": "0,1,2,3", 42*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 4392b14858SMatt Macy "CounterMask": "1", 4492b14858SMatt Macy "EventCode": "0xBF", 4592b14858SMatt Macy "EventName": "L1D_BLOCKS.BANK_CONFLICT_CYCLES", 4692b14858SMatt Macy "SampleAfterValue": "100003", 47*18054d02SAlexander Motin "UMask": "0x5" 48*18054d02SAlexander Motin }, 49*18054d02SAlexander Motin { 50*18054d02SAlexander Motin "BriefDescription": "Cycles a demand request was blocked due to Fill Buffers inavailability.", 51*18054d02SAlexander Motin "Counter": "0,1,2,3", 52*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 5392b14858SMatt Macy "CounterMask": "1", 54*18054d02SAlexander Motin "EventCode": "0x48", 55*18054d02SAlexander Motin "EventName": "L1D_PEND_MISS.FB_FULL", 5692b14858SMatt Macy "SampleAfterValue": "2000003", 57*18054d02SAlexander Motin "UMask": "0x2" 5892b14858SMatt Macy }, 5992b14858SMatt Macy { 60*18054d02SAlexander Motin "BriefDescription": "L1D miss oustandings duration in cycles.", 61*18054d02SAlexander Motin "Counter": "2", 62*18054d02SAlexander Motin "CounterHTOff": "2", 63*18054d02SAlexander Motin "EventCode": "0x48", 64*18054d02SAlexander Motin "EventName": "L1D_PEND_MISS.PENDING", 6592b14858SMatt Macy "SampleAfterValue": "2000003", 66*18054d02SAlexander Motin "UMask": "0x1" 6792b14858SMatt Macy }, 6892b14858SMatt Macy { 69*18054d02SAlexander Motin "BriefDescription": "Cycles with L1D load Misses outstanding.", 70*18054d02SAlexander Motin "Counter": "2", 71*18054d02SAlexander Motin "CounterHTOff": "2", 72*18054d02SAlexander Motin "CounterMask": "1", 73*18054d02SAlexander Motin "EventCode": "0x48", 74*18054d02SAlexander Motin "EventName": "L1D_PEND_MISS.PENDING_CYCLES", 7592b14858SMatt Macy "SampleAfterValue": "2000003", 76*18054d02SAlexander Motin "UMask": "0x1" 7792b14858SMatt Macy }, 7892b14858SMatt Macy { 79*18054d02SAlexander Motin "AnyThread": "1", 80*18054d02SAlexander Motin "BriefDescription": "Cycles with L1D load Misses outstanding from any thread on physical core.", 81*18054d02SAlexander Motin "Counter": "2", 82*18054d02SAlexander Motin "CounterHTOff": "2", 83*18054d02SAlexander Motin "CounterMask": "1", 84*18054d02SAlexander Motin "EventCode": "0x48", 85*18054d02SAlexander Motin "EventName": "L1D_PEND_MISS.PENDING_CYCLES_ANY", 86*18054d02SAlexander Motin "SampleAfterValue": "2000003", 87*18054d02SAlexander Motin "UMask": "0x1" 8892b14858SMatt Macy }, 8992b14858SMatt Macy { 90*18054d02SAlexander Motin "BriefDescription": "Not rejected writebacks from L1D to L2 cache lines in any state.", 9192b14858SMatt Macy "Counter": "0,1,2,3", 92*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 93*18054d02SAlexander Motin "EventCode": "0x28", 94*18054d02SAlexander Motin "EventName": "L2_L1D_WB_RQSTS.ALL", 95959826caSMatt Macy "SampleAfterValue": "200003", 96*18054d02SAlexander Motin "UMask": "0xf" 97959826caSMatt Macy }, 98959826caSMatt Macy { 99*18054d02SAlexander Motin "BriefDescription": "Not rejected writebacks from L1D to L2 cache lines in E state.", 100959826caSMatt Macy "Counter": "0,1,2,3", 101*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 102*18054d02SAlexander Motin "EventCode": "0x28", 103*18054d02SAlexander Motin "EventName": "L2_L1D_WB_RQSTS.HIT_E", 104959826caSMatt Macy "SampleAfterValue": "200003", 105*18054d02SAlexander Motin "UMask": "0x4" 106959826caSMatt Macy }, 107959826caSMatt Macy { 108*18054d02SAlexander Motin "BriefDescription": "Not rejected writebacks from L1D to L2 cache lines in M state.", 109959826caSMatt Macy "Counter": "0,1,2,3", 110*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 111*18054d02SAlexander Motin "EventCode": "0x28", 112*18054d02SAlexander Motin "EventName": "L2_L1D_WB_RQSTS.HIT_M", 113959826caSMatt Macy "SampleAfterValue": "200003", 114*18054d02SAlexander Motin "UMask": "0x8" 115959826caSMatt Macy }, 116959826caSMatt Macy { 117*18054d02SAlexander Motin "BriefDescription": "Not rejected writebacks from L1D to L2 cache lines in S state.", 118959826caSMatt Macy "Counter": "0,1,2,3", 119*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 120*18054d02SAlexander Motin "EventCode": "0x28", 121*18054d02SAlexander Motin "EventName": "L2_L1D_WB_RQSTS.HIT_S", 122959826caSMatt Macy "SampleAfterValue": "200003", 123*18054d02SAlexander Motin "UMask": "0x2" 124959826caSMatt Macy }, 125959826caSMatt Macy { 126*18054d02SAlexander Motin "BriefDescription": "Count the number of modified Lines evicted from L1 and missed L2. (Non-rejected WBs from the DCU.).", 127959826caSMatt Macy "Counter": "0,1,2,3", 128*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 129*18054d02SAlexander Motin "EventCode": "0x28", 130*18054d02SAlexander Motin "EventName": "L2_L1D_WB_RQSTS.MISS", 131959826caSMatt Macy "SampleAfterValue": "200003", 132*18054d02SAlexander Motin "UMask": "0x1" 133959826caSMatt Macy }, 134959826caSMatt Macy { 135*18054d02SAlexander Motin "BriefDescription": "L2 cache lines filling L2.", 136959826caSMatt Macy "Counter": "0,1,2,3", 137*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 138959826caSMatt Macy "EventCode": "0xF1", 139*18054d02SAlexander Motin "EventName": "L2_LINES_IN.ALL", 140*18054d02SAlexander Motin "PublicDescription": "This event counts the number of L2 cache lines brought into the L2 cache. Lines are filled into the L2 cache when there was an L2 miss.", 141959826caSMatt Macy "SampleAfterValue": "100003", 142*18054d02SAlexander Motin "UMask": "0x7" 143959826caSMatt Macy }, 144959826caSMatt Macy { 145*18054d02SAlexander Motin "BriefDescription": "L2 cache lines in E state filling L2.", 146959826caSMatt Macy "Counter": "0,1,2,3", 147*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 148959826caSMatt Macy "EventCode": "0xF1", 149959826caSMatt Macy "EventName": "L2_LINES_IN.E", 150959826caSMatt Macy "SampleAfterValue": "100003", 151*18054d02SAlexander Motin "UMask": "0x4" 152959826caSMatt Macy }, 153959826caSMatt Macy { 154*18054d02SAlexander Motin "BriefDescription": "L2 cache lines in I state filling L2.", 155*18054d02SAlexander Motin "Counter": "0,1,2,3", 156*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 157959826caSMatt Macy "EventCode": "0xF1", 158*18054d02SAlexander Motin "EventName": "L2_LINES_IN.I", 159959826caSMatt Macy "SampleAfterValue": "100003", 160*18054d02SAlexander Motin "UMask": "0x1" 161959826caSMatt Macy }, 162959826caSMatt Macy { 163*18054d02SAlexander Motin "BriefDescription": "L2 cache lines in S state filling L2.", 164959826caSMatt Macy "Counter": "0,1,2,3", 165*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 166*18054d02SAlexander Motin "EventCode": "0xF1", 167*18054d02SAlexander Motin "EventName": "L2_LINES_IN.S", 168*18054d02SAlexander Motin "SampleAfterValue": "100003", 169*18054d02SAlexander Motin "UMask": "0x2" 170*18054d02SAlexander Motin }, 171*18054d02SAlexander Motin { 172*18054d02SAlexander Motin "BriefDescription": "Clean L2 cache lines evicted by demand.", 173*18054d02SAlexander Motin "Counter": "0,1,2,3", 174*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 175*18054d02SAlexander Motin "EventCode": "0xF2", 176959826caSMatt Macy "EventName": "L2_LINES_OUT.DEMAND_CLEAN", 177959826caSMatt Macy "SampleAfterValue": "100003", 178*18054d02SAlexander Motin "UMask": "0x1" 179959826caSMatt Macy }, 180959826caSMatt Macy { 181*18054d02SAlexander Motin "BriefDescription": "Dirty L2 cache lines evicted by demand.", 182959826caSMatt Macy "Counter": "0,1,2,3", 183*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 184*18054d02SAlexander Motin "EventCode": "0xF2", 185959826caSMatt Macy "EventName": "L2_LINES_OUT.DEMAND_DIRTY", 186959826caSMatt Macy "SampleAfterValue": "100003", 187*18054d02SAlexander Motin "UMask": "0x2" 188959826caSMatt Macy }, 189959826caSMatt Macy { 190*18054d02SAlexander Motin "BriefDescription": "Dirty L2 cache lines filling the L2.", 191959826caSMatt Macy "Counter": "0,1,2,3", 192*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 193959826caSMatt Macy "EventCode": "0xF2", 194959826caSMatt Macy "EventName": "L2_LINES_OUT.DIRTY_ALL", 195959826caSMatt Macy "SampleAfterValue": "100003", 196*18054d02SAlexander Motin "UMask": "0xa" 197959826caSMatt Macy }, 198959826caSMatt Macy { 199*18054d02SAlexander Motin "BriefDescription": "Clean L2 cache lines evicted by L2 prefetch.", 200959826caSMatt Macy "Counter": "0,1,2,3", 201*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 202*18054d02SAlexander Motin "EventCode": "0xF2", 203*18054d02SAlexander Motin "EventName": "L2_LINES_OUT.PF_CLEAN", 204959826caSMatt Macy "SampleAfterValue": "100003", 205*18054d02SAlexander Motin "UMask": "0x4" 206959826caSMatt Macy }, 207959826caSMatt Macy { 208*18054d02SAlexander Motin "BriefDescription": "Dirty L2 cache lines evicted by L2 prefetch.", 209959826caSMatt Macy "Counter": "0,1,2,3", 210*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 211*18054d02SAlexander Motin "EventCode": "0xF2", 212*18054d02SAlexander Motin "EventName": "L2_LINES_OUT.PF_DIRTY", 213*18054d02SAlexander Motin "SampleAfterValue": "100003", 214*18054d02SAlexander Motin "UMask": "0x8" 215*18054d02SAlexander Motin }, 216*18054d02SAlexander Motin { 217*18054d02SAlexander Motin "BriefDescription": "L2 code requests.", 218*18054d02SAlexander Motin "Counter": "0,1,2,3", 219*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 220*18054d02SAlexander Motin "EventCode": "0x24", 221*18054d02SAlexander Motin "EventName": "L2_RQSTS.ALL_CODE_RD", 222*18054d02SAlexander Motin "SampleAfterValue": "200003", 223*18054d02SAlexander Motin "UMask": "0x30" 224*18054d02SAlexander Motin }, 225*18054d02SAlexander Motin { 226*18054d02SAlexander Motin "BriefDescription": "Demand Data Read requests.", 227*18054d02SAlexander Motin "Counter": "0,1,2,3", 228*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 229*18054d02SAlexander Motin "EventCode": "0x24", 230*18054d02SAlexander Motin "EventName": "L2_RQSTS.ALL_DEMAND_DATA_RD", 231*18054d02SAlexander Motin "SampleAfterValue": "200003", 232*18054d02SAlexander Motin "UMask": "0x3" 233*18054d02SAlexander Motin }, 234*18054d02SAlexander Motin { 235*18054d02SAlexander Motin "BriefDescription": "Requests from L2 hardware prefetchers.", 236*18054d02SAlexander Motin "Counter": "0,1,2,3", 237*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 238*18054d02SAlexander Motin "EventCode": "0x24", 239*18054d02SAlexander Motin "EventName": "L2_RQSTS.ALL_PF", 240*18054d02SAlexander Motin "SampleAfterValue": "200003", 241*18054d02SAlexander Motin "UMask": "0xc0" 242*18054d02SAlexander Motin }, 243*18054d02SAlexander Motin { 244*18054d02SAlexander Motin "BriefDescription": "RFO requests to L2 cache.", 245*18054d02SAlexander Motin "Counter": "0,1,2,3", 246*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 247*18054d02SAlexander Motin "EventCode": "0x24", 248*18054d02SAlexander Motin "EventName": "L2_RQSTS.ALL_RFO", 249*18054d02SAlexander Motin "SampleAfterValue": "200003", 250*18054d02SAlexander Motin "UMask": "0xc" 251*18054d02SAlexander Motin }, 252*18054d02SAlexander Motin { 253*18054d02SAlexander Motin "BriefDescription": "L2 cache hits when fetching instructions, code reads.", 254*18054d02SAlexander Motin "Counter": "0,1,2,3", 255*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 256*18054d02SAlexander Motin "EventCode": "0x24", 257*18054d02SAlexander Motin "EventName": "L2_RQSTS.CODE_RD_HIT", 258*18054d02SAlexander Motin "SampleAfterValue": "200003", 259*18054d02SAlexander Motin "UMask": "0x10" 260*18054d02SAlexander Motin }, 261*18054d02SAlexander Motin { 262*18054d02SAlexander Motin "BriefDescription": "L2 cache misses when fetching instructions.", 263*18054d02SAlexander Motin "Counter": "0,1,2,3", 264*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 265*18054d02SAlexander Motin "EventCode": "0x24", 266*18054d02SAlexander Motin "EventName": "L2_RQSTS.CODE_RD_MISS", 267*18054d02SAlexander Motin "SampleAfterValue": "200003", 268*18054d02SAlexander Motin "UMask": "0x20" 269*18054d02SAlexander Motin }, 270*18054d02SAlexander Motin { 271*18054d02SAlexander Motin "BriefDescription": "Demand Data Read requests that hit L2 cache.", 272*18054d02SAlexander Motin "Counter": "0,1,2,3", 273*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 274*18054d02SAlexander Motin "EventCode": "0x24", 275*18054d02SAlexander Motin "EventName": "L2_RQSTS.DEMAND_DATA_RD_HIT", 276*18054d02SAlexander Motin "SampleAfterValue": "200003", 277*18054d02SAlexander Motin "UMask": "0x1" 278*18054d02SAlexander Motin }, 279*18054d02SAlexander Motin { 280*18054d02SAlexander Motin "BriefDescription": "Requests from the L2 hardware prefetchers that hit L2 cache.", 281*18054d02SAlexander Motin "Counter": "0,1,2,3", 282*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 283*18054d02SAlexander Motin "EventCode": "0x24", 284*18054d02SAlexander Motin "EventName": "L2_RQSTS.PF_HIT", 285*18054d02SAlexander Motin "SampleAfterValue": "200003", 286*18054d02SAlexander Motin "UMask": "0x40" 287*18054d02SAlexander Motin }, 288*18054d02SAlexander Motin { 289*18054d02SAlexander Motin "BriefDescription": "Requests from the L2 hardware prefetchers that miss L2 cache.", 290*18054d02SAlexander Motin "Counter": "0,1,2,3", 291*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 292*18054d02SAlexander Motin "EventCode": "0x24", 293*18054d02SAlexander Motin "EventName": "L2_RQSTS.PF_MISS", 294*18054d02SAlexander Motin "SampleAfterValue": "200003", 295*18054d02SAlexander Motin "UMask": "0x80" 296*18054d02SAlexander Motin }, 297*18054d02SAlexander Motin { 298*18054d02SAlexander Motin "BriefDescription": "RFO requests that hit L2 cache.", 299*18054d02SAlexander Motin "Counter": "0,1,2,3", 300*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 301*18054d02SAlexander Motin "EventCode": "0x24", 302*18054d02SAlexander Motin "EventName": "L2_RQSTS.RFO_HIT", 303*18054d02SAlexander Motin "SampleAfterValue": "200003", 304*18054d02SAlexander Motin "UMask": "0x4" 305*18054d02SAlexander Motin }, 306*18054d02SAlexander Motin { 307*18054d02SAlexander Motin "BriefDescription": "RFO requests that miss L2 cache.", 308*18054d02SAlexander Motin "Counter": "0,1,2,3", 309*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 310*18054d02SAlexander Motin "EventCode": "0x24", 311*18054d02SAlexander Motin "EventName": "L2_RQSTS.RFO_MISS", 312*18054d02SAlexander Motin "SampleAfterValue": "200003", 313*18054d02SAlexander Motin "UMask": "0x8" 314*18054d02SAlexander Motin }, 315*18054d02SAlexander Motin { 316*18054d02SAlexander Motin "BriefDescription": "RFOs that access cache lines in any state.", 317*18054d02SAlexander Motin "Counter": "0,1,2,3", 318*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 319*18054d02SAlexander Motin "EventCode": "0x27", 320*18054d02SAlexander Motin "EventName": "L2_STORE_LOCK_RQSTS.ALL", 321*18054d02SAlexander Motin "SampleAfterValue": "200003", 322*18054d02SAlexander Motin "UMask": "0xf" 323*18054d02SAlexander Motin }, 324*18054d02SAlexander Motin { 325*18054d02SAlexander Motin "BriefDescription": "RFOs that hit cache lines in E state.", 326*18054d02SAlexander Motin "Counter": "0,1,2,3", 327*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 328*18054d02SAlexander Motin "EventCode": "0x27", 329*18054d02SAlexander Motin "EventName": "L2_STORE_LOCK_RQSTS.HIT_E", 330*18054d02SAlexander Motin "SampleAfterValue": "200003", 331*18054d02SAlexander Motin "UMask": "0x4" 332*18054d02SAlexander Motin }, 333*18054d02SAlexander Motin { 334*18054d02SAlexander Motin "BriefDescription": "RFOs that hit cache lines in M state.", 335*18054d02SAlexander Motin "Counter": "0,1,2,3", 336*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 337*18054d02SAlexander Motin "EventCode": "0x27", 338*18054d02SAlexander Motin "EventName": "L2_STORE_LOCK_RQSTS.HIT_M", 339*18054d02SAlexander Motin "SampleAfterValue": "200003", 340*18054d02SAlexander Motin "UMask": "0x8" 341*18054d02SAlexander Motin }, 342*18054d02SAlexander Motin { 343*18054d02SAlexander Motin "BriefDescription": "RFOs that miss cache lines.", 344*18054d02SAlexander Motin "Counter": "0,1,2,3", 345*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 346*18054d02SAlexander Motin "EventCode": "0x27", 347*18054d02SAlexander Motin "EventName": "L2_STORE_LOCK_RQSTS.MISS", 348*18054d02SAlexander Motin "SampleAfterValue": "200003", 349*18054d02SAlexander Motin "UMask": "0x1" 350*18054d02SAlexander Motin }, 351*18054d02SAlexander Motin { 352*18054d02SAlexander Motin "BriefDescription": "L2 or LLC HW prefetches that access L2 cache.", 353*18054d02SAlexander Motin "Counter": "0,1,2,3", 354*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 355*18054d02SAlexander Motin "EventCode": "0xF0", 356*18054d02SAlexander Motin "EventName": "L2_TRANS.ALL_PF", 357*18054d02SAlexander Motin "SampleAfterValue": "200003", 358*18054d02SAlexander Motin "UMask": "0x8" 359*18054d02SAlexander Motin }, 360*18054d02SAlexander Motin { 361*18054d02SAlexander Motin "BriefDescription": "Transactions accessing L2 pipe.", 362*18054d02SAlexander Motin "Counter": "0,1,2,3", 363*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 364*18054d02SAlexander Motin "EventCode": "0xF0", 365*18054d02SAlexander Motin "EventName": "L2_TRANS.ALL_REQUESTS", 366*18054d02SAlexander Motin "SampleAfterValue": "200003", 367*18054d02SAlexander Motin "UMask": "0x80" 368*18054d02SAlexander Motin }, 369*18054d02SAlexander Motin { 370*18054d02SAlexander Motin "BriefDescription": "L2 cache accesses when fetching instructions.", 371*18054d02SAlexander Motin "Counter": "0,1,2,3", 372*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 373*18054d02SAlexander Motin "EventCode": "0xF0", 374*18054d02SAlexander Motin "EventName": "L2_TRANS.CODE_RD", 375*18054d02SAlexander Motin "SampleAfterValue": "200003", 376*18054d02SAlexander Motin "UMask": "0x4" 377*18054d02SAlexander Motin }, 378*18054d02SAlexander Motin { 379*18054d02SAlexander Motin "BriefDescription": "Demand Data Read requests that access L2 cache.", 380*18054d02SAlexander Motin "Counter": "0,1,2,3", 381*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 382*18054d02SAlexander Motin "EventCode": "0xF0", 383*18054d02SAlexander Motin "EventName": "L2_TRANS.DEMAND_DATA_RD", 384*18054d02SAlexander Motin "SampleAfterValue": "200003", 385*18054d02SAlexander Motin "UMask": "0x1" 386*18054d02SAlexander Motin }, 387*18054d02SAlexander Motin { 388*18054d02SAlexander Motin "BriefDescription": "L1D writebacks that access L2 cache.", 389*18054d02SAlexander Motin "Counter": "0,1,2,3", 390*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 391*18054d02SAlexander Motin "EventCode": "0xF0", 392*18054d02SAlexander Motin "EventName": "L2_TRANS.L1D_WB", 393*18054d02SAlexander Motin "SampleAfterValue": "200003", 394*18054d02SAlexander Motin "UMask": "0x10" 395*18054d02SAlexander Motin }, 396*18054d02SAlexander Motin { 397*18054d02SAlexander Motin "BriefDescription": "L2 fill requests that access L2 cache.", 398*18054d02SAlexander Motin "Counter": "0,1,2,3", 399*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 400*18054d02SAlexander Motin "EventCode": "0xF0", 401*18054d02SAlexander Motin "EventName": "L2_TRANS.L2_FILL", 402*18054d02SAlexander Motin "SampleAfterValue": "200003", 403*18054d02SAlexander Motin "UMask": "0x20" 404*18054d02SAlexander Motin }, 405*18054d02SAlexander Motin { 406*18054d02SAlexander Motin "BriefDescription": "L2 writebacks that access L2 cache.", 407*18054d02SAlexander Motin "Counter": "0,1,2,3", 408*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 409*18054d02SAlexander Motin "EventCode": "0xF0", 410*18054d02SAlexander Motin "EventName": "L2_TRANS.L2_WB", 411*18054d02SAlexander Motin "SampleAfterValue": "200003", 412*18054d02SAlexander Motin "UMask": "0x40" 413*18054d02SAlexander Motin }, 414*18054d02SAlexander Motin { 415*18054d02SAlexander Motin "BriefDescription": "RFO requests that access L2 cache.", 416*18054d02SAlexander Motin "Counter": "0,1,2,3", 417*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 418*18054d02SAlexander Motin "EventCode": "0xF0", 419*18054d02SAlexander Motin "EventName": "L2_TRANS.RFO", 420*18054d02SAlexander Motin "SampleAfterValue": "200003", 421*18054d02SAlexander Motin "UMask": "0x2" 422*18054d02SAlexander Motin }, 423*18054d02SAlexander Motin { 424*18054d02SAlexander Motin "BriefDescription": "Cycles when L1D is locked.", 425*18054d02SAlexander Motin "Counter": "0,1,2,3", 426*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 427*18054d02SAlexander Motin "EventCode": "0x63", 428*18054d02SAlexander Motin "EventName": "LOCK_CYCLES.CACHE_LOCK_DURATION", 429*18054d02SAlexander Motin "SampleAfterValue": "2000003", 430*18054d02SAlexander Motin "UMask": "0x2" 431*18054d02SAlexander Motin }, 432*18054d02SAlexander Motin { 433*18054d02SAlexander Motin "BriefDescription": "Core-originated cacheable demand requests missed LLC.", 434*18054d02SAlexander Motin "Counter": "0,1,2,3", 435*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 436*18054d02SAlexander Motin "EventCode": "0x2E", 437*18054d02SAlexander Motin "EventName": "LONGEST_LAT_CACHE.MISS", 438*18054d02SAlexander Motin "SampleAfterValue": "100003", 439*18054d02SAlexander Motin "UMask": "0x41" 440*18054d02SAlexander Motin }, 441*18054d02SAlexander Motin { 442*18054d02SAlexander Motin "BriefDescription": "Core-originated cacheable demand requests that refer to LLC.", 443*18054d02SAlexander Motin "Counter": "0,1,2,3", 444*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 445*18054d02SAlexander Motin "EventCode": "0x2E", 446*18054d02SAlexander Motin "EventName": "LONGEST_LAT_CACHE.REFERENCE", 447*18054d02SAlexander Motin "SampleAfterValue": "100003", 448*18054d02SAlexander Motin "UMask": "0x4f" 449*18054d02SAlexander Motin }, 450*18054d02SAlexander Motin { 451*18054d02SAlexander Motin "BriefDescription": "Retired load uops which data sources were LLC and cross-core snoop hits in on-pkg core cache. (Precise Event - PEBS).", 452*18054d02SAlexander Motin "Counter": "0,1,2,3", 453*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 454*18054d02SAlexander Motin "EventCode": "0xD2", 455*18054d02SAlexander Motin "EventName": "MEM_LOAD_UOPS_LLC_HIT_RETIRED.XSNP_HIT", 456*18054d02SAlexander Motin "PEBS": "1", 457*18054d02SAlexander Motin "PublicDescription": "This event counts retired load uops that hit in the last-level cache (L3) and were found in a non-modified state in a neighboring core's private cache (same package). Since the last level cache is inclusive, hits to the L3 may require snooping the private L2 caches of any cores on the same socket that have the line. In this case, a snoop was required, and another L2 had the line in a non-modified state. (Precise Event - PEBS)", 458*18054d02SAlexander Motin "SampleAfterValue": "20011", 459*18054d02SAlexander Motin "UMask": "0x2" 460*18054d02SAlexander Motin }, 461*18054d02SAlexander Motin { 462*18054d02SAlexander Motin "BriefDescription": "Retired load uops which data sources were HitM responses from shared LLC. (Precise Event - PEBS).", 463*18054d02SAlexander Motin "Counter": "0,1,2,3", 464*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 465*18054d02SAlexander Motin "EventCode": "0xD2", 466*18054d02SAlexander Motin "EventName": "MEM_LOAD_UOPS_LLC_HIT_RETIRED.XSNP_HITM", 467*18054d02SAlexander Motin "PEBS": "1", 468*18054d02SAlexander Motin "PublicDescription": "This event counts retired load uops that hit in the last-level cache (L3) and were found in a non-modified state in a neighboring core's private cache (same package). Since the last level cache is inclusive, hits to the L3 may require snooping the private L2 caches of any cores on the same socket that have the line. In this case, a snoop was required, and another L2 had the line in a modified state, so the line had to be invalidated in that L2 cache and transferred to the requesting L2. (Precise Event - PEBS)", 469*18054d02SAlexander Motin "SampleAfterValue": "20011", 470*18054d02SAlexander Motin "UMask": "0x4" 471*18054d02SAlexander Motin }, 472*18054d02SAlexander Motin { 473*18054d02SAlexander Motin "BriefDescription": "Retired load uops which data sources were LLC hit and cross-core snoop missed in on-pkg core cache. (Precise Event - PEBS).", 474*18054d02SAlexander Motin "Counter": "0,1,2,3", 475*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 476*18054d02SAlexander Motin "EventCode": "0xD2", 477*18054d02SAlexander Motin "EventName": "MEM_LOAD_UOPS_LLC_HIT_RETIRED.XSNP_MISS", 478*18054d02SAlexander Motin "PEBS": "1", 479*18054d02SAlexander Motin "SampleAfterValue": "20011", 480*18054d02SAlexander Motin "UMask": "0x1" 481*18054d02SAlexander Motin }, 482*18054d02SAlexander Motin { 483*18054d02SAlexander Motin "BriefDescription": "Retired load uops which data sources were hits in LLC without snoops required. (Precise Event - PEBS).", 484*18054d02SAlexander Motin "Counter": "0,1,2,3", 485*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 486*18054d02SAlexander Motin "EventCode": "0xD2", 487*18054d02SAlexander Motin "EventName": "MEM_LOAD_UOPS_LLC_HIT_RETIRED.XSNP_NONE", 488*18054d02SAlexander Motin "PEBS": "1", 489*18054d02SAlexander Motin "SampleAfterValue": "100003", 490*18054d02SAlexander Motin "UMask": "0x8" 491*18054d02SAlexander Motin }, 492*18054d02SAlexander Motin { 493*18054d02SAlexander Motin "BriefDescription": "Retired load uops with unknown information as data source in cache serviced the load. (Precise Event - PEBS).", 494*18054d02SAlexander Motin "Counter": "0,1,2,3", 495*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 496*18054d02SAlexander Motin "EventCode": "0xD4", 497*18054d02SAlexander Motin "EventName": "MEM_LOAD_UOPS_MISC_RETIRED.LLC_MISS", 498*18054d02SAlexander Motin "PEBS": "1", 499*18054d02SAlexander Motin "PublicDescription": "This event counts retired demand loads that missed the last-level (L3) cache. This means that the load is usually satisfied from memory in a client system or possibly from the remote socket in a server. Demand loads are non speculative load uops. (Precise Event - PEBS)", 500*18054d02SAlexander Motin "SampleAfterValue": "100007", 501*18054d02SAlexander Motin "UMask": "0x2" 502*18054d02SAlexander Motin }, 503*18054d02SAlexander Motin { 504*18054d02SAlexander Motin "BriefDescription": "Retired load uops which data sources were load uops missed L1 but hit FB due to preceding miss to the same cache line with data not ready. (Precise Event - PEBS).", 505*18054d02SAlexander Motin "Counter": "0,1,2,3", 506*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 507*18054d02SAlexander Motin "EventCode": "0xD1", 508*18054d02SAlexander Motin "EventName": "MEM_LOAD_UOPS_RETIRED.HIT_LFB", 509*18054d02SAlexander Motin "PEBS": "1", 510*18054d02SAlexander Motin "SampleAfterValue": "100003", 511*18054d02SAlexander Motin "UMask": "0x40" 512*18054d02SAlexander Motin }, 513*18054d02SAlexander Motin { 514*18054d02SAlexander Motin "BriefDescription": "Retired load uops with L1 cache hits as data sources. (Precise Event - PEBS).", 515*18054d02SAlexander Motin "Counter": "0,1,2,3", 516*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 517*18054d02SAlexander Motin "EventCode": "0xD1", 518*18054d02SAlexander Motin "EventName": "MEM_LOAD_UOPS_RETIRED.L1_HIT", 519*18054d02SAlexander Motin "PEBS": "1", 520*18054d02SAlexander Motin "SampleAfterValue": "2000003", 521*18054d02SAlexander Motin "UMask": "0x1" 522*18054d02SAlexander Motin }, 523*18054d02SAlexander Motin { 524*18054d02SAlexander Motin "BriefDescription": "Retired load uops with L2 cache hits as data sources. (Precise Event - PEBS).", 525*18054d02SAlexander Motin "Counter": "0,1,2,3", 526*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 527*18054d02SAlexander Motin "EventCode": "0xD1", 528*18054d02SAlexander Motin "EventName": "MEM_LOAD_UOPS_RETIRED.L2_HIT", 529*18054d02SAlexander Motin "PEBS": "1", 530*18054d02SAlexander Motin "SampleAfterValue": "100003", 531*18054d02SAlexander Motin "UMask": "0x2" 532*18054d02SAlexander Motin }, 533*18054d02SAlexander Motin { 534*18054d02SAlexander Motin "BriefDescription": "Retired load uops which data sources were data hits in LLC without snoops required. (Precise Event - PEBS).", 535*18054d02SAlexander Motin "Counter": "0,1,2,3", 536*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 537*18054d02SAlexander Motin "EventCode": "0xD1", 538*18054d02SAlexander Motin "EventName": "MEM_LOAD_UOPS_RETIRED.LLC_HIT", 539*18054d02SAlexander Motin "PEBS": "1", 540*18054d02SAlexander Motin "PublicDescription": "This event counts retired load uops that hit in the last-level (L3) cache without snoops required. (Precise Event - PEBS)", 541*18054d02SAlexander Motin "SampleAfterValue": "50021", 542*18054d02SAlexander Motin "UMask": "0x4" 543*18054d02SAlexander Motin }, 544*18054d02SAlexander Motin { 545*18054d02SAlexander Motin "BriefDescription": "All retired load uops. (Precise Event - PEBS).", 546*18054d02SAlexander Motin "Counter": "0,1,2,3", 547*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 548*18054d02SAlexander Motin "EventCode": "0xD0", 549*18054d02SAlexander Motin "EventName": "MEM_UOPS_RETIRED.ALL_LOADS", 550*18054d02SAlexander Motin "PEBS": "1", 551*18054d02SAlexander Motin "PublicDescription": "This event counts the number of load uops retired (Precise Event)", 552*18054d02SAlexander Motin "SampleAfterValue": "2000003", 553*18054d02SAlexander Motin "UMask": "0x81" 554*18054d02SAlexander Motin }, 555*18054d02SAlexander Motin { 556*18054d02SAlexander Motin "BriefDescription": "All retired store uops. (Precise Event - PEBS).", 557*18054d02SAlexander Motin "Counter": "0,1,2,3", 558*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 559*18054d02SAlexander Motin "EventCode": "0xD0", 560*18054d02SAlexander Motin "EventName": "MEM_UOPS_RETIRED.ALL_STORES", 561*18054d02SAlexander Motin "PEBS": "1", 562*18054d02SAlexander Motin "PublicDescription": "This event counts the number of store uops retired. (Precise Event - PEBS)", 563*18054d02SAlexander Motin "SampleAfterValue": "2000003", 564*18054d02SAlexander Motin "UMask": "0x82" 565*18054d02SAlexander Motin }, 566*18054d02SAlexander Motin { 567*18054d02SAlexander Motin "BriefDescription": "Retired load uops with locked access. (Precise Event - PEBS).", 568*18054d02SAlexander Motin "Counter": "0,1,2,3", 569*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 570*18054d02SAlexander Motin "EventCode": "0xD0", 571*18054d02SAlexander Motin "EventName": "MEM_UOPS_RETIRED.LOCK_LOADS", 572*18054d02SAlexander Motin "PEBS": "1", 573*18054d02SAlexander Motin "SampleAfterValue": "100007", 574*18054d02SAlexander Motin "UMask": "0x21" 575*18054d02SAlexander Motin }, 576*18054d02SAlexander Motin { 577*18054d02SAlexander Motin "BriefDescription": "Retired load uops that split across a cacheline boundary. (Precise Event - PEBS).", 578*18054d02SAlexander Motin "Counter": "0,1,2,3", 579*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 580*18054d02SAlexander Motin "EventCode": "0xD0", 581*18054d02SAlexander Motin "EventName": "MEM_UOPS_RETIRED.SPLIT_LOADS", 582*18054d02SAlexander Motin "PEBS": "1", 583*18054d02SAlexander Motin "PublicDescription": "This event counts line-splitted load uops retired to the architected path. A line split is across 64B cache-line which includes a page split (4K). (Precise Event - PEBS)", 584*18054d02SAlexander Motin "SampleAfterValue": "100003", 585*18054d02SAlexander Motin "UMask": "0x41" 586*18054d02SAlexander Motin }, 587*18054d02SAlexander Motin { 588*18054d02SAlexander Motin "BriefDescription": "Retired store uops that split across a cacheline boundary. (Precise Event - PEBS).", 589*18054d02SAlexander Motin "Counter": "0,1,2,3", 590*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 591*18054d02SAlexander Motin "EventCode": "0xD0", 592*18054d02SAlexander Motin "EventName": "MEM_UOPS_RETIRED.SPLIT_STORES", 593*18054d02SAlexander Motin "PEBS": "1", 594*18054d02SAlexander Motin "PublicDescription": "This event counts line-splitted store uops retired to the architected path. A line split is across 64B cache-line which includes a page split (4K). (Precise Event - PEBS)", 595*18054d02SAlexander Motin "SampleAfterValue": "100003", 596*18054d02SAlexander Motin "UMask": "0x42" 597*18054d02SAlexander Motin }, 598*18054d02SAlexander Motin { 599*18054d02SAlexander Motin "BriefDescription": "Retired load uops that miss the STLB. (Precise Event - PEBS).", 600*18054d02SAlexander Motin "Counter": "0,1,2,3", 601*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 602*18054d02SAlexander Motin "EventCode": "0xD0", 603*18054d02SAlexander Motin "EventName": "MEM_UOPS_RETIRED.STLB_MISS_LOADS", 604*18054d02SAlexander Motin "PEBS": "1", 605*18054d02SAlexander Motin "SampleAfterValue": "100003", 606*18054d02SAlexander Motin "UMask": "0x11" 607*18054d02SAlexander Motin }, 608*18054d02SAlexander Motin { 609*18054d02SAlexander Motin "BriefDescription": "Retired store uops that miss the STLB. (Precise Event - PEBS).", 610*18054d02SAlexander Motin "Counter": "0,1,2,3", 611*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 612*18054d02SAlexander Motin "EventCode": "0xD0", 613*18054d02SAlexander Motin "EventName": "MEM_UOPS_RETIRED.STLB_MISS_STORES", 614*18054d02SAlexander Motin "PEBS": "1", 615*18054d02SAlexander Motin "SampleAfterValue": "100003", 616*18054d02SAlexander Motin "UMask": "0x12" 617*18054d02SAlexander Motin }, 618*18054d02SAlexander Motin { 619*18054d02SAlexander Motin "BriefDescription": "Demand and prefetch data reads.", 620*18054d02SAlexander Motin "Counter": "0,1,2,3", 621*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 622*18054d02SAlexander Motin "EventCode": "0xB0", 623*18054d02SAlexander Motin "EventName": "OFFCORE_REQUESTS.ALL_DATA_RD", 624*18054d02SAlexander Motin "SampleAfterValue": "100003", 625*18054d02SAlexander Motin "UMask": "0x8" 626*18054d02SAlexander Motin }, 627*18054d02SAlexander Motin { 628*18054d02SAlexander Motin "BriefDescription": "Cacheable and noncachaeble code read requests.", 629*18054d02SAlexander Motin "Counter": "0,1,2,3", 630*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 631*18054d02SAlexander Motin "EventCode": "0xB0", 632*18054d02SAlexander Motin "EventName": "OFFCORE_REQUESTS.DEMAND_CODE_RD", 633*18054d02SAlexander Motin "SampleAfterValue": "100003", 634*18054d02SAlexander Motin "UMask": "0x2" 635*18054d02SAlexander Motin }, 636*18054d02SAlexander Motin { 637*18054d02SAlexander Motin "BriefDescription": "Demand Data Read requests sent to uncore.", 638*18054d02SAlexander Motin "Counter": "0,1,2,3", 639*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 640*18054d02SAlexander Motin "EventCode": "0xB0", 641*18054d02SAlexander Motin "EventName": "OFFCORE_REQUESTS.DEMAND_DATA_RD", 642*18054d02SAlexander Motin "SampleAfterValue": "100003", 643*18054d02SAlexander Motin "UMask": "0x1" 644*18054d02SAlexander Motin }, 645*18054d02SAlexander Motin { 646*18054d02SAlexander Motin "BriefDescription": "Demand RFO requests including regular RFOs, locks, ItoM.", 647*18054d02SAlexander Motin "Counter": "0,1,2,3", 648*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 649*18054d02SAlexander Motin "EventCode": "0xB0", 650*18054d02SAlexander Motin "EventName": "OFFCORE_REQUESTS.DEMAND_RFO", 651*18054d02SAlexander Motin "SampleAfterValue": "100003", 652*18054d02SAlexander Motin "UMask": "0x4" 653*18054d02SAlexander Motin }, 654*18054d02SAlexander Motin { 655*18054d02SAlexander Motin "BriefDescription": "Cases when offcore requests buffer cannot take more entries for core.", 656*18054d02SAlexander Motin "Counter": "0,1,2,3", 657*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 658*18054d02SAlexander Motin "EventCode": "0xB2", 659*18054d02SAlexander Motin "EventName": "OFFCORE_REQUESTS_BUFFER.SQ_FULL", 660*18054d02SAlexander Motin "SampleAfterValue": "2000003", 661*18054d02SAlexander Motin "UMask": "0x1" 662*18054d02SAlexander Motin }, 663*18054d02SAlexander Motin { 664*18054d02SAlexander Motin "BriefDescription": "Offcore outstanding cacheable Core Data Read transactions in SuperQueue (SQ), queue to uncore.", 665*18054d02SAlexander Motin "Counter": "0,1,2,3", 666*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 667*18054d02SAlexander Motin "EventCode": "0x60", 668*18054d02SAlexander Motin "EventName": "OFFCORE_REQUESTS_OUTSTANDING.ALL_DATA_RD", 669*18054d02SAlexander Motin "SampleAfterValue": "2000003", 670*18054d02SAlexander Motin "UMask": "0x8" 671*18054d02SAlexander Motin }, 672*18054d02SAlexander Motin { 673*18054d02SAlexander Motin "BriefDescription": "Cycles when offcore outstanding cacheable Core Data Read transactions are present in SuperQueue (SQ), queue to uncore.", 674*18054d02SAlexander Motin "Counter": "0,1,2,3", 675*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 676*18054d02SAlexander Motin "CounterMask": "1", 677*18054d02SAlexander Motin "EventCode": "0x60", 678*18054d02SAlexander Motin "EventName": "OFFCORE_REQUESTS_OUTSTANDING.CYCLES_WITH_DATA_RD", 679*18054d02SAlexander Motin "SampleAfterValue": "2000003", 680*18054d02SAlexander Motin "UMask": "0x8" 681*18054d02SAlexander Motin }, 682*18054d02SAlexander Motin { 683*18054d02SAlexander Motin "BriefDescription": "Cycles when offcore outstanding Demand Data Read transactions are present in SuperQueue (SQ), queue to uncore.", 684*18054d02SAlexander Motin "Counter": "0,1,2,3", 685*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 686*18054d02SAlexander Motin "CounterMask": "1", 687*18054d02SAlexander Motin "EventCode": "0x60", 688*18054d02SAlexander Motin "EventName": "OFFCORE_REQUESTS_OUTSTANDING.CYCLES_WITH_DEMAND_DATA_RD", 689*18054d02SAlexander Motin "SampleAfterValue": "2000003", 690*18054d02SAlexander Motin "UMask": "0x1" 691*18054d02SAlexander Motin }, 692*18054d02SAlexander Motin { 693*18054d02SAlexander Motin "BriefDescription": "Offcore outstanding demand rfo reads transactions in SuperQueue (SQ), queue to uncore, every cycle.", 694*18054d02SAlexander Motin "Counter": "0,1,2,3", 695*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 696*18054d02SAlexander Motin "CounterMask": "1", 697*18054d02SAlexander Motin "EventCode": "0x60", 698*18054d02SAlexander Motin "EventName": "OFFCORE_REQUESTS_OUTSTANDING.CYCLES_WITH_DEMAND_RFO", 699*18054d02SAlexander Motin "SampleAfterValue": "2000003", 700*18054d02SAlexander Motin "UMask": "0x4" 701*18054d02SAlexander Motin }, 702*18054d02SAlexander Motin { 703*18054d02SAlexander Motin "BriefDescription": "Offcore outstanding Demand Data Read transactions in uncore queue.", 704*18054d02SAlexander Motin "Counter": "0,1,2,3", 705*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 706*18054d02SAlexander Motin "EventCode": "0x60", 707*18054d02SAlexander Motin "EventName": "OFFCORE_REQUESTS_OUTSTANDING.DEMAND_DATA_RD", 708*18054d02SAlexander Motin "SampleAfterValue": "2000003", 709*18054d02SAlexander Motin "UMask": "0x1" 710*18054d02SAlexander Motin }, 711*18054d02SAlexander Motin { 712*18054d02SAlexander Motin "BriefDescription": "Cycles with at least 6 offcore outstanding Demand Data Read transactions in uncore queue.", 713*18054d02SAlexander Motin "Counter": "0,1,2,3", 714*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 715*18054d02SAlexander Motin "CounterMask": "6", 716*18054d02SAlexander Motin "EventCode": "0x60", 717*18054d02SAlexander Motin "EventName": "OFFCORE_REQUESTS_OUTSTANDING.DEMAND_DATA_RD_C6", 718*18054d02SAlexander Motin "SampleAfterValue": "2000003", 719*18054d02SAlexander Motin "UMask": "0x1" 720*18054d02SAlexander Motin }, 721*18054d02SAlexander Motin { 722*18054d02SAlexander Motin "BriefDescription": "Offcore outstanding RFO store transactions in SuperQueue (SQ), queue to uncore.", 723*18054d02SAlexander Motin "Counter": "0,1,2,3", 724*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 725*18054d02SAlexander Motin "EventCode": "0x60", 726*18054d02SAlexander Motin "EventName": "OFFCORE_REQUESTS_OUTSTANDING.DEMAND_RFO", 727*18054d02SAlexander Motin "SampleAfterValue": "2000003", 728*18054d02SAlexander Motin "UMask": "0x4" 729*18054d02SAlexander Motin }, 730*18054d02SAlexander Motin { 731*18054d02SAlexander Motin "BriefDescription": "Counts demand & prefetch code reads that hit in the LLC and the snoop to one of the sibling cores hits the line in M state and the line is forwarded.", 732*18054d02SAlexander Motin "Counter": "0,1,2,3", 733*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 734*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 735959826caSMatt Macy "EventName": "OFFCORE_RESPONSE.ALL_CODE_RD.LLC_HIT.HITM_OTHER_CORE", 736959826caSMatt Macy "MSRIndex": "0x1a6,0x1a7", 737*18054d02SAlexander Motin "MSRValue": "0x10003c0244", 738*18054d02SAlexander Motin "Offcore": "1", 739959826caSMatt Macy "SampleAfterValue": "100003", 740*18054d02SAlexander Motin "UMask": "0x1" 741959826caSMatt Macy }, 742959826caSMatt Macy { 743*18054d02SAlexander Motin "BriefDescription": "Counts demand & prefetch code reads that hit in the LLC and sibling core snoops are not needed as either the core-valid bit is not set or the shared line is present in multiple cores.", 744959826caSMatt Macy "Counter": "0,1,2,3", 745*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 746*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 747959826caSMatt Macy "EventName": "OFFCORE_RESPONSE.ALL_CODE_RD.LLC_HIT.NO_SNOOP_NEEDED", 748959826caSMatt Macy "MSRIndex": "0x1a6,0x1a7", 749*18054d02SAlexander Motin "MSRValue": "0x1003c0244", 750*18054d02SAlexander Motin "Offcore": "1", 751959826caSMatt Macy "SampleAfterValue": "100003", 752*18054d02SAlexander Motin "UMask": "0x1" 753959826caSMatt Macy }, 754959826caSMatt Macy { 755*18054d02SAlexander Motin "BriefDescription": "Counts demand & prefetch code reads that hit in the LLC and the snoops sent to sibling cores return clean response.", 756959826caSMatt Macy "Counter": "0,1,2,3", 757*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 758*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 759959826caSMatt Macy "EventName": "OFFCORE_RESPONSE.ALL_CODE_RD.LLC_HIT.SNOOP_MISS", 760959826caSMatt Macy "MSRIndex": "0x1a6,0x1a7", 761*18054d02SAlexander Motin "MSRValue": "0x2003c0244", 762959826caSMatt Macy "Offcore": "1", 763959826caSMatt Macy "SampleAfterValue": "100003", 764*18054d02SAlexander Motin "UMask": "0x1" 765959826caSMatt Macy }, 766959826caSMatt Macy { 767*18054d02SAlexander Motin "BriefDescription": "Counts all demand & prefetch data reads.", 768959826caSMatt Macy "Counter": "0,1,2,3", 769*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 770959826caSMatt Macy "EventCode": "0xB7, 0xBB", 771959826caSMatt Macy "EventName": "OFFCORE_RESPONSE.ALL_DATA_RD.ANY_RESPONSE", 772959826caSMatt Macy "MSRIndex": "0x1a6,0x1a7", 773*18054d02SAlexander Motin "MSRValue": "0x000105B3", 774*18054d02SAlexander Motin "Offcore": "1", 775959826caSMatt Macy "SampleAfterValue": "100003", 776*18054d02SAlexander Motin "UMask": "0x1" 777959826caSMatt Macy }, 778959826caSMatt Macy { 779*18054d02SAlexander Motin "BriefDescription": "Counts all demand & prefetch data reads that hit in the LLC.", 780959826caSMatt Macy "Counter": "0,1,2,3", 781*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 782*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 783*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.ALL_DATA_RD.LLC_HIT.ANY_RESPONSE", 784959826caSMatt Macy "MSRIndex": "0x1a6,0x1a7", 785*18054d02SAlexander Motin "MSRValue": "0x3f803c0091", 786*18054d02SAlexander Motin "Offcore": "1", 787959826caSMatt Macy "SampleAfterValue": "100003", 788*18054d02SAlexander Motin "UMask": "0x1" 789959826caSMatt Macy }, 790959826caSMatt Macy { 791*18054d02SAlexander Motin "BriefDescription": "Counts demand & prefetch data reads that hit in the LLC and the snoop to one of the sibling cores hits the line in M state and the line is forwarded.", 792959826caSMatt Macy "Counter": "0,1,2,3", 793*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 794*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 795*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.ALL_DATA_RD.LLC_HIT.HITM_OTHER_CORE", 796*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 797*18054d02SAlexander Motin "MSRValue": "0x10003c0091", 798959826caSMatt Macy "Offcore": "1", 799*18054d02SAlexander Motin "SampleAfterValue": "100003", 800*18054d02SAlexander Motin "UMask": "0x1" 801*18054d02SAlexander Motin }, 802*18054d02SAlexander Motin { 803*18054d02SAlexander Motin "BriefDescription": "Counts demand & prefetch data reads that hit in the LLC and the snoops to sibling cores hit in either E/S state and the line is not forwarded.", 804*18054d02SAlexander Motin "Counter": "0,1,2,3", 805*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 806*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 807*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.ALL_DATA_RD.LLC_HIT.HIT_OTHER_CORE_NO_FWD", 808*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 809*18054d02SAlexander Motin "MSRValue": "0x4003c0091", 810*18054d02SAlexander Motin "Offcore": "1", 811*18054d02SAlexander Motin "SampleAfterValue": "100003", 812*18054d02SAlexander Motin "UMask": "0x1" 813*18054d02SAlexander Motin }, 814*18054d02SAlexander Motin { 815*18054d02SAlexander Motin "BriefDescription": "Counts demand & prefetch data reads that hit in the LLC and sibling core snoops are not needed as either the core-valid bit is not set or the shared line is present in multiple cores.", 816*18054d02SAlexander Motin "Counter": "0,1,2,3", 817*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 818*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 819*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.ALL_DATA_RD.LLC_HIT.NO_SNOOP_NEEDED", 820*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 821*18054d02SAlexander Motin "MSRValue": "0x1003c0091", 822*18054d02SAlexander Motin "Offcore": "1", 823*18054d02SAlexander Motin "SampleAfterValue": "100003", 824*18054d02SAlexander Motin "UMask": "0x1" 825*18054d02SAlexander Motin }, 826*18054d02SAlexander Motin { 827*18054d02SAlexander Motin "BriefDescription": "Counts demand & prefetch data reads that hit in the LLC and the snoops sent to sibling cores return clean response.", 828*18054d02SAlexander Motin "Counter": "0,1,2,3", 829*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 830*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 831*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.ALL_DATA_RD.LLC_HIT.SNOOP_MISS", 832*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 833*18054d02SAlexander Motin "MSRValue": "0x2003c0091", 834*18054d02SAlexander Motin "Offcore": "1", 835*18054d02SAlexander Motin "SampleAfterValue": "100003", 836*18054d02SAlexander Motin "UMask": "0x1" 837*18054d02SAlexander Motin }, 838*18054d02SAlexander Motin { 839*18054d02SAlexander Motin "BriefDescription": "Counts all prefetch code reads that hit in the LLC.", 840*18054d02SAlexander Motin "Counter": "0,1,2,3", 841*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 842*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 843*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.ALL_PF_CODE_RD.LLC_HIT.ANY_RESPONSE", 844*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 845*18054d02SAlexander Motin "MSRValue": "0x3f803c0240", 846*18054d02SAlexander Motin "Offcore": "1", 847*18054d02SAlexander Motin "SampleAfterValue": "100003", 848*18054d02SAlexander Motin "UMask": "0x1" 849*18054d02SAlexander Motin }, 850*18054d02SAlexander Motin { 851*18054d02SAlexander Motin "BriefDescription": "Counts prefetch code reads that hit in the LLC and the snoop to one of the sibling cores hits the line in M state and the line is forwarded.", 852*18054d02SAlexander Motin "Counter": "0,1,2,3", 853*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 854*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 855*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.ALL_PF_CODE_RD.LLC_HIT.HITM_OTHER_CORE", 856*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 857*18054d02SAlexander Motin "MSRValue": "0x10003c0240", 858*18054d02SAlexander Motin "Offcore": "1", 859*18054d02SAlexander Motin "SampleAfterValue": "100003", 860*18054d02SAlexander Motin "UMask": "0x1" 861*18054d02SAlexander Motin }, 862*18054d02SAlexander Motin { 863*18054d02SAlexander Motin "BriefDescription": "Counts prefetch code reads that hit in the LLC and the snoops to sibling cores hit in either E/S state and the line is not forwarded.", 864*18054d02SAlexander Motin "Counter": "0,1,2,3", 865*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 866*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 867*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.ALL_PF_CODE_RD.LLC_HIT.HIT_OTHER_CORE_NO_FWD", 868*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 869*18054d02SAlexander Motin "MSRValue": "0x4003c0240", 870*18054d02SAlexander Motin "Offcore": "1", 871*18054d02SAlexander Motin "SampleAfterValue": "100003", 872*18054d02SAlexander Motin "UMask": "0x1" 873*18054d02SAlexander Motin }, 874*18054d02SAlexander Motin { 875*18054d02SAlexander Motin "BriefDescription": "Counts prefetch code reads that hit in the LLC and sibling core snoops are not needed as either the core-valid bit is not set or the shared line is present in multiple cores.", 876*18054d02SAlexander Motin "Counter": "0,1,2,3", 877*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 878*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 879*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.ALL_PF_CODE_RD.LLC_HIT.NO_SNOOP_NEEDED", 880*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 881*18054d02SAlexander Motin "MSRValue": "0x1003c0240", 882*18054d02SAlexander Motin "Offcore": "1", 883*18054d02SAlexander Motin "SampleAfterValue": "100003", 884*18054d02SAlexander Motin "UMask": "0x1" 885*18054d02SAlexander Motin }, 886*18054d02SAlexander Motin { 887*18054d02SAlexander Motin "BriefDescription": "Counts prefetch code reads that hit in the LLC and the snoops sent to sibling cores return clean response.", 888*18054d02SAlexander Motin "Counter": "0,1,2,3", 889*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 890*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 891*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.ALL_PF_CODE_RD.LLC_HIT.SNOOP_MISS", 892*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 893*18054d02SAlexander Motin "MSRValue": "0x2003c0240", 894*18054d02SAlexander Motin "Offcore": "1", 895*18054d02SAlexander Motin "SampleAfterValue": "100003", 896*18054d02SAlexander Motin "UMask": "0x1" 897*18054d02SAlexander Motin }, 898*18054d02SAlexander Motin { 899*18054d02SAlexander Motin "BriefDescription": "Counts all prefetch data reads that hit in the LLC.", 900*18054d02SAlexander Motin "Counter": "0,1,2,3", 901*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 902*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 903*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.ALL_PF_DATA_RD.LLC_HIT.ANY_RESPONSE", 904*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 905*18054d02SAlexander Motin "MSRValue": "0x3f803c0090", 906*18054d02SAlexander Motin "Offcore": "1", 907*18054d02SAlexander Motin "SampleAfterValue": "100003", 908*18054d02SAlexander Motin "UMask": "0x1" 909*18054d02SAlexander Motin }, 910*18054d02SAlexander Motin { 911*18054d02SAlexander Motin "BriefDescription": "Counts prefetch data reads that hit in the LLC and the snoop to one of the sibling cores hits the line in M state and the line is forwarded.", 912*18054d02SAlexander Motin "Counter": "0,1,2,3", 913*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 914*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 915*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.ALL_PF_DATA_RD.LLC_HIT.HITM_OTHER_CORE", 916*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 917*18054d02SAlexander Motin "MSRValue": "0x10003c0090", 918*18054d02SAlexander Motin "Offcore": "1", 919*18054d02SAlexander Motin "SampleAfterValue": "100003", 920*18054d02SAlexander Motin "UMask": "0x1" 921*18054d02SAlexander Motin }, 922*18054d02SAlexander Motin { 923*18054d02SAlexander Motin "BriefDescription": "Counts prefetch data reads that hit in the LLC and the snoops to sibling cores hit in either E/S state and the line is not forwarded.", 924*18054d02SAlexander Motin "Counter": "0,1,2,3", 925*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 926*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 927*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.ALL_PF_DATA_RD.LLC_HIT.HIT_OTHER_CORE_NO_FWD", 928*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 929*18054d02SAlexander Motin "MSRValue": "0x4003c0090", 930*18054d02SAlexander Motin "Offcore": "1", 931*18054d02SAlexander Motin "SampleAfterValue": "100003", 932*18054d02SAlexander Motin "UMask": "0x1" 933*18054d02SAlexander Motin }, 934*18054d02SAlexander Motin { 935*18054d02SAlexander Motin "BriefDescription": "Counts prefetch data reads that hit in the LLC and sibling core snoops are not needed as either the core-valid bit is not set or the shared line is present in multiple cores.", 936*18054d02SAlexander Motin "Counter": "0,1,2,3", 937*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 938*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 939*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.ALL_PF_DATA_RD.LLC_HIT.NO_SNOOP_NEEDED", 940*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 941*18054d02SAlexander Motin "MSRValue": "0x1003c0090", 942*18054d02SAlexander Motin "Offcore": "1", 943*18054d02SAlexander Motin "SampleAfterValue": "100003", 944*18054d02SAlexander Motin "UMask": "0x1" 945*18054d02SAlexander Motin }, 946*18054d02SAlexander Motin { 947*18054d02SAlexander Motin "BriefDescription": "Counts prefetch data reads that hit in the LLC and the snoops sent to sibling cores return clean response.", 948*18054d02SAlexander Motin "Counter": "0,1,2,3", 949*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 950*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 951*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.ALL_PF_DATA_RD.LLC_HIT.SNOOP_MISS", 952*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 953*18054d02SAlexander Motin "MSRValue": "0x2003c0090", 954*18054d02SAlexander Motin "Offcore": "1", 955*18054d02SAlexander Motin "SampleAfterValue": "100003", 956*18054d02SAlexander Motin "UMask": "0x1" 957*18054d02SAlexander Motin }, 958*18054d02SAlexander Motin { 959*18054d02SAlexander Motin "BriefDescription": "Counts all prefetch RFOs that hit in the LLC.", 960*18054d02SAlexander Motin "Counter": "0,1,2,3", 961*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 962*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 963*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.ALL_PF_RFO.LLC_HIT.ANY_RESPONSE", 964*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 965*18054d02SAlexander Motin "MSRValue": "0x3f803c0120", 966*18054d02SAlexander Motin "Offcore": "1", 967*18054d02SAlexander Motin "SampleAfterValue": "100003", 968*18054d02SAlexander Motin "UMask": "0x1" 969*18054d02SAlexander Motin }, 970*18054d02SAlexander Motin { 971*18054d02SAlexander Motin "BriefDescription": "Counts prefetch RFOs that hit in the LLC and the snoop to one of the sibling cores hits the line in M state and the line is forwarded.", 972*18054d02SAlexander Motin "Counter": "0,1,2,3", 973*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 974*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 975*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.ALL_PF_RFO.LLC_HIT.HITM_OTHER_CORE", 976*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 977*18054d02SAlexander Motin "MSRValue": "0x10003c0120", 978*18054d02SAlexander Motin "Offcore": "1", 979*18054d02SAlexander Motin "SampleAfterValue": "100003", 980*18054d02SAlexander Motin "UMask": "0x1" 981*18054d02SAlexander Motin }, 982*18054d02SAlexander Motin { 983*18054d02SAlexander Motin "BriefDescription": "Counts prefetch RFOs that hit in the LLC and the snoops to sibling cores hit in either E/S state and the line is not forwarded.", 984*18054d02SAlexander Motin "Counter": "0,1,2,3", 985*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 986*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 987*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.ALL_PF_RFO.LLC_HIT.HIT_OTHER_CORE_NO_FWD", 988*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 989*18054d02SAlexander Motin "MSRValue": "0x4003c0120", 990*18054d02SAlexander Motin "Offcore": "1", 991*18054d02SAlexander Motin "SampleAfterValue": "100003", 992*18054d02SAlexander Motin "UMask": "0x1" 993*18054d02SAlexander Motin }, 994*18054d02SAlexander Motin { 995*18054d02SAlexander Motin "BriefDescription": "Counts prefetch RFOs that hit in the LLC and sibling core snoops are not needed as either the core-valid bit is not set or the shared line is present in multiple cores.", 996*18054d02SAlexander Motin "Counter": "0,1,2,3", 997*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 998*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 999*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.ALL_PF_RFO.LLC_HIT.NO_SNOOP_NEEDED", 1000*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1001*18054d02SAlexander Motin "MSRValue": "0x1003c0120", 1002*18054d02SAlexander Motin "Offcore": "1", 1003*18054d02SAlexander Motin "SampleAfterValue": "100003", 1004*18054d02SAlexander Motin "UMask": "0x1" 1005*18054d02SAlexander Motin }, 1006*18054d02SAlexander Motin { 1007*18054d02SAlexander Motin "BriefDescription": "Counts prefetch RFOs that hit in the LLC and the snoops sent to sibling cores return clean response.", 1008*18054d02SAlexander Motin "Counter": "0,1,2,3", 1009*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1010*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1011*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.ALL_PF_RFO.LLC_HIT.SNOOP_MISS", 1012*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1013*18054d02SAlexander Motin "MSRValue": "0x2003c0120", 1014*18054d02SAlexander Motin "Offcore": "1", 1015*18054d02SAlexander Motin "SampleAfterValue": "100003", 1016*18054d02SAlexander Motin "UMask": "0x1" 1017*18054d02SAlexander Motin }, 1018*18054d02SAlexander Motin { 1019*18054d02SAlexander Motin "BriefDescription": "Counts all data/code/rfo references (demand & prefetch) .", 1020*18054d02SAlexander Motin "Counter": "0,1,2,3", 1021*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1022*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1023959826caSMatt Macy "EventName": "OFFCORE_RESPONSE.ALL_READS.ANY_RESPONSE", 1024959826caSMatt Macy "MSRIndex": "0x1a6,0x1a7", 1025*18054d02SAlexander Motin "MSRValue": "0x000107F7", 1026*18054d02SAlexander Motin "Offcore": "1", 1027959826caSMatt Macy "SampleAfterValue": "100003", 1028*18054d02SAlexander Motin "UMask": "0x1" 1029959826caSMatt Macy }, 1030959826caSMatt Macy { 1031*18054d02SAlexander Motin "BriefDescription": "Counts all data/code/rfo reads (demand & prefetch) that hit in the LLC.", 1032959826caSMatt Macy "Counter": "0,1,2,3", 1033*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1034*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1035*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.ALL_READS.LLC_HIT.ANY_RESPONSE", 1036*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1037*18054d02SAlexander Motin "MSRValue": "0x3f803c03f7", 1038959826caSMatt Macy "Offcore": "1", 1039*18054d02SAlexander Motin "SampleAfterValue": "100003", 1040*18054d02SAlexander Motin "UMask": "0x1" 1041*18054d02SAlexander Motin }, 1042*18054d02SAlexander Motin { 1043*18054d02SAlexander Motin "BriefDescription": "Counts data/code/rfo reads (demand & prefetch) that hit in the LLC and the snoop to one of the sibling cores hits the line in M state and the line is forwarded.", 1044*18054d02SAlexander Motin "Counter": "0,1,2,3", 1045*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1046*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1047*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.ALL_READS.LLC_HIT.HITM_OTHER_CORE", 1048*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1049*18054d02SAlexander Motin "MSRValue": "0x10003c03f7", 1050*18054d02SAlexander Motin "Offcore": "1", 1051*18054d02SAlexander Motin "SampleAfterValue": "100003", 1052*18054d02SAlexander Motin "UMask": "0x1" 1053*18054d02SAlexander Motin }, 1054*18054d02SAlexander Motin { 1055*18054d02SAlexander Motin "BriefDescription": "Counts data/code/rfo reads (demand & prefetch) that hit in the LLC and the snoops to sibling cores hit in either E/S state and the line is not forwarded.", 1056*18054d02SAlexander Motin "Counter": "0,1,2,3", 1057*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1058*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1059*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.ALL_READS.LLC_HIT.HIT_OTHER_CORE_NO_FWD", 1060*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1061*18054d02SAlexander Motin "MSRValue": "0x4003c03f7", 1062*18054d02SAlexander Motin "Offcore": "1", 1063*18054d02SAlexander Motin "SampleAfterValue": "100003", 1064*18054d02SAlexander Motin "UMask": "0x1" 1065*18054d02SAlexander Motin }, 1066*18054d02SAlexander Motin { 1067*18054d02SAlexander Motin "BriefDescription": "Counts data/code/rfo reads (demand & prefetch) that hit in the LLC and sibling core snoops are not needed as either the core-valid bit is not set or the shared line is present in multiple cores.", 1068*18054d02SAlexander Motin "Counter": "0,1,2,3", 1069*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1070*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1071*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.ALL_READS.LLC_HIT.NO_SNOOP_NEEDED", 1072*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1073*18054d02SAlexander Motin "MSRValue": "0x1003c03f7", 1074*18054d02SAlexander Motin "Offcore": "1", 1075*18054d02SAlexander Motin "SampleAfterValue": "100003", 1076*18054d02SAlexander Motin "UMask": "0x1" 1077*18054d02SAlexander Motin }, 1078*18054d02SAlexander Motin { 1079*18054d02SAlexander Motin "BriefDescription": "Counts data/code/rfo reads (demand & prefetch) that hit in the LLC and the snoops sent to sibling cores return clean response.", 1080*18054d02SAlexander Motin "Counter": "0,1,2,3", 1081*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1082*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1083*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.ALL_READS.LLC_HIT.SNOOP_MISS", 1084*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1085*18054d02SAlexander Motin "MSRValue": "0x2003c03f7", 1086*18054d02SAlexander Motin "Offcore": "1", 1087*18054d02SAlexander Motin "SampleAfterValue": "100003", 1088*18054d02SAlexander Motin "UMask": "0x1" 1089*18054d02SAlexander Motin }, 1090*18054d02SAlexander Motin { 1091*18054d02SAlexander Motin "BriefDescription": "Counts all demand & prefetch prefetch RFOs .", 1092*18054d02SAlexander Motin "Counter": "0,1,2,3", 1093*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1094*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1095*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.ALL_RFO.ANY_RESPONSE", 1096*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1097*18054d02SAlexander Motin "MSRValue": "0x00010122", 1098*18054d02SAlexander Motin "Offcore": "1", 1099*18054d02SAlexander Motin "SampleAfterValue": "100003", 1100*18054d02SAlexander Motin "UMask": "0x1" 1101*18054d02SAlexander Motin }, 1102*18054d02SAlexander Motin { 1103*18054d02SAlexander Motin "BriefDescription": "Counts all demand & prefetch RFOs that hit in the LLC.", 1104*18054d02SAlexander Motin "Counter": "0,1,2,3", 1105*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1106*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1107*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.ALL_RFO.LLC_HIT.ANY_RESPONSE", 1108*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1109*18054d02SAlexander Motin "MSRValue": "0x3f803c0122", 1110*18054d02SAlexander Motin "Offcore": "1", 1111*18054d02SAlexander Motin "SampleAfterValue": "100003", 1112*18054d02SAlexander Motin "UMask": "0x1" 1113*18054d02SAlexander Motin }, 1114*18054d02SAlexander Motin { 1115*18054d02SAlexander Motin "BriefDescription": "Counts demand & prefetch RFOs that hit in the LLC and the snoop to one of the sibling cores hits the line in M state and the line is forwarded.", 1116*18054d02SAlexander Motin "Counter": "0,1,2,3", 1117*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1118*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1119*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.ALL_RFO.LLC_HIT.HITM_OTHER_CORE", 1120*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1121*18054d02SAlexander Motin "MSRValue": "0x10003c0122", 1122*18054d02SAlexander Motin "Offcore": "1", 1123*18054d02SAlexander Motin "SampleAfterValue": "100003", 1124*18054d02SAlexander Motin "UMask": "0x1" 1125*18054d02SAlexander Motin }, 1126*18054d02SAlexander Motin { 1127*18054d02SAlexander Motin "BriefDescription": "Counts demand & prefetch RFOs that hit in the LLC and the snoops to sibling cores hit in either E/S state and the line is not forwarded.", 1128*18054d02SAlexander Motin "Counter": "0,1,2,3", 1129*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1130*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1131*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.ALL_RFO.LLC_HIT.HIT_OTHER_CORE_NO_FWD", 1132*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1133*18054d02SAlexander Motin "MSRValue": "0x4003c0122", 1134*18054d02SAlexander Motin "Offcore": "1", 1135*18054d02SAlexander Motin "SampleAfterValue": "100003", 1136*18054d02SAlexander Motin "UMask": "0x1" 1137*18054d02SAlexander Motin }, 1138*18054d02SAlexander Motin { 1139*18054d02SAlexander Motin "BriefDescription": "Counts demand & prefetch RFOs that hit in the LLC and sibling core snoops are not needed as either the core-valid bit is not set or the shared line is present in multiple cores.", 1140*18054d02SAlexander Motin "Counter": "0,1,2,3", 1141*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1142*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1143*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.ALL_RFO.LLC_HIT.NO_SNOOP_NEEDED", 1144*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1145*18054d02SAlexander Motin "MSRValue": "0x1003c0122", 1146*18054d02SAlexander Motin "Offcore": "1", 1147*18054d02SAlexander Motin "SampleAfterValue": "100003", 1148*18054d02SAlexander Motin "UMask": "0x1" 1149*18054d02SAlexander Motin }, 1150*18054d02SAlexander Motin { 1151*18054d02SAlexander Motin "BriefDescription": "Counts demand & prefetch RFOs that hit in the LLC and the snoops sent to sibling cores return clean response.", 1152*18054d02SAlexander Motin "Counter": "0,1,2,3", 1153*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1154*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1155*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.ALL_RFO.LLC_HIT.SNOOP_MISS", 1156*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1157*18054d02SAlexander Motin "MSRValue": "0x2003c0122", 1158*18054d02SAlexander Motin "Offcore": "1", 1159*18054d02SAlexander Motin "SampleAfterValue": "100003", 1160*18054d02SAlexander Motin "UMask": "0x1" 1161*18054d02SAlexander Motin }, 1162*18054d02SAlexander Motin { 1163*18054d02SAlexander Motin "BriefDescription": "COREWB & ANY_RESPONSE", 1164*18054d02SAlexander Motin "Counter": "0,1,2,3", 1165*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1166*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1167*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.COREWB.ANY_RESPONSE", 1168*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1169*18054d02SAlexander Motin "MSRValue": "0x10008", 1170*18054d02SAlexander Motin "Offcore": "1", 1171*18054d02SAlexander Motin "SampleAfterValue": "100003", 1172*18054d02SAlexander Motin "UMask": "0x1" 1173*18054d02SAlexander Motin }, 1174*18054d02SAlexander Motin { 1175*18054d02SAlexander Motin "BriefDescription": "REQUEST = DATA_INTO_CORE and RESPONSE = ANY_RESPONSE", 1176*18054d02SAlexander Motin "Counter": "0,1,2,3", 1177*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1178*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1179959826caSMatt Macy "EventName": "OFFCORE_RESPONSE.DATA_IN.ANY_RESPONSE", 1180959826caSMatt Macy "MSRIndex": "0x1a6,0x1a7", 1181*18054d02SAlexander Motin "MSRValue": "0x10433", 1182*18054d02SAlexander Motin "Offcore": "1", 1183959826caSMatt Macy "SampleAfterValue": "100003", 1184*18054d02SAlexander Motin "UMask": "0x1" 1185959826caSMatt Macy }, 1186959826caSMatt Macy { 1187*18054d02SAlexander Motin "BriefDescription": "Counts all demand code reads.", 1188959826caSMatt Macy "Counter": "0,1,2,3", 1189*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1190*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1191*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.DEMAND_CODE_RD.ANY_RESPONSE", 1192*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1193*18054d02SAlexander Motin "MSRValue": "0x00010004", 1194959826caSMatt Macy "Offcore": "1", 1195*18054d02SAlexander Motin "SampleAfterValue": "100003", 1196*18054d02SAlexander Motin "UMask": "0x1" 1197*18054d02SAlexander Motin }, 1198*18054d02SAlexander Motin { 1199*18054d02SAlexander Motin "BriefDescription": "Counts all demand code reads that hit in the LLC.", 1200*18054d02SAlexander Motin "Counter": "0,1,2,3", 1201*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1202*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1203*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.DEMAND_CODE_RD.LLC_HIT.ANY_RESPONSE", 1204*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1205*18054d02SAlexander Motin "MSRValue": "0x3f803c0004", 1206*18054d02SAlexander Motin "Offcore": "1", 1207*18054d02SAlexander Motin "SampleAfterValue": "100003", 1208*18054d02SAlexander Motin "UMask": "0x1" 1209*18054d02SAlexander Motin }, 1210*18054d02SAlexander Motin { 1211*18054d02SAlexander Motin "BriefDescription": "Counts demand code reads that hit in the LLC and the snoop to one of the sibling cores hits the line in M state and the line is forwarded.", 1212*18054d02SAlexander Motin "Counter": "0,1,2,3", 1213*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1214*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1215*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.DEMAND_CODE_RD.LLC_HIT.HITM_OTHER_CORE", 1216*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1217*18054d02SAlexander Motin "MSRValue": "0x10003c0004", 1218*18054d02SAlexander Motin "Offcore": "1", 1219*18054d02SAlexander Motin "SampleAfterValue": "100003", 1220*18054d02SAlexander Motin "UMask": "0x1" 1221*18054d02SAlexander Motin }, 1222*18054d02SAlexander Motin { 1223*18054d02SAlexander Motin "BriefDescription": "Counts demand code reads that hit in the LLC and the snoops to sibling cores hit in either E/S state and the line is not forwarded.", 1224*18054d02SAlexander Motin "Counter": "0,1,2,3", 1225*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1226*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1227*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.DEMAND_CODE_RD.LLC_HIT.HIT_OTHER_CORE_NO_FWD", 1228*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1229*18054d02SAlexander Motin "MSRValue": "0x4003c0004", 1230*18054d02SAlexander Motin "Offcore": "1", 1231*18054d02SAlexander Motin "SampleAfterValue": "100003", 1232*18054d02SAlexander Motin "UMask": "0x1" 1233*18054d02SAlexander Motin }, 1234*18054d02SAlexander Motin { 1235*18054d02SAlexander Motin "BriefDescription": "Counts demand code reads that hit in the LLC and sibling core snoops are not needed as either the core-valid bit is not set or the shared line is present in multiple cores.", 1236*18054d02SAlexander Motin "Counter": "0,1,2,3", 1237*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1238*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1239*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.DEMAND_CODE_RD.LLC_HIT.NO_SNOOP_NEEDED", 1240*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1241*18054d02SAlexander Motin "MSRValue": "0x1003c0004", 1242*18054d02SAlexander Motin "Offcore": "1", 1243*18054d02SAlexander Motin "SampleAfterValue": "100003", 1244*18054d02SAlexander Motin "UMask": "0x1" 1245*18054d02SAlexander Motin }, 1246*18054d02SAlexander Motin { 1247*18054d02SAlexander Motin "BriefDescription": "Counts demand code reads that hit in the LLC and the snoops sent to sibling cores return clean response.", 1248*18054d02SAlexander Motin "Counter": "0,1,2,3", 1249*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1250*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1251*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.DEMAND_CODE_RD.LLC_HIT.SNOOP_MISS", 1252*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1253*18054d02SAlexander Motin "MSRValue": "0x2003c0004", 1254*18054d02SAlexander Motin "Offcore": "1", 1255*18054d02SAlexander Motin "SampleAfterValue": "100003", 1256*18054d02SAlexander Motin "UMask": "0x1" 1257*18054d02SAlexander Motin }, 1258*18054d02SAlexander Motin { 1259*18054d02SAlexander Motin "BriefDescription": "Counts all demand data reads .", 1260*18054d02SAlexander Motin "Counter": "0,1,2,3", 1261*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1262*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1263*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.ANY_RESPONSE", 1264*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1265*18054d02SAlexander Motin "MSRValue": "0x00010001", 1266*18054d02SAlexander Motin "Offcore": "1", 1267*18054d02SAlexander Motin "SampleAfterValue": "100003", 1268*18054d02SAlexander Motin "UMask": "0x1" 1269*18054d02SAlexander Motin }, 1270*18054d02SAlexander Motin { 1271*18054d02SAlexander Motin "BriefDescription": "Counts all demand data reads that hit in the LLC.", 1272*18054d02SAlexander Motin "Counter": "0,1,2,3", 1273*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1274*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1275*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.LLC_HIT.ANY_RESPONSE", 1276*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1277*18054d02SAlexander Motin "MSRValue": "0x3f803c0001", 1278*18054d02SAlexander Motin "Offcore": "1", 1279*18054d02SAlexander Motin "SampleAfterValue": "100003", 1280*18054d02SAlexander Motin "UMask": "0x1" 1281*18054d02SAlexander Motin }, 1282*18054d02SAlexander Motin { 1283*18054d02SAlexander Motin "BriefDescription": "Counts demand data reads that hit in the LLC and the snoop to one of the sibling cores hits the line in M state and the line is forwarded.", 1284*18054d02SAlexander Motin "Counter": "0,1,2,3", 1285*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1286*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1287*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.LLC_HIT.HITM_OTHER_CORE", 1288*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1289*18054d02SAlexander Motin "MSRValue": "0x10003c0001", 1290*18054d02SAlexander Motin "Offcore": "1", 1291*18054d02SAlexander Motin "SampleAfterValue": "100003", 1292*18054d02SAlexander Motin "UMask": "0x1" 1293*18054d02SAlexander Motin }, 1294*18054d02SAlexander Motin { 1295*18054d02SAlexander Motin "BriefDescription": "Counts demand data reads that hit in the LLC and the snoops to sibling cores hit in either E/S state and the line is not forwarded.", 1296*18054d02SAlexander Motin "Counter": "0,1,2,3", 1297*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1298*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1299*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.LLC_HIT.HIT_OTHER_CORE_NO_FWD", 1300*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1301*18054d02SAlexander Motin "MSRValue": "0x4003c0001", 1302*18054d02SAlexander Motin "Offcore": "1", 1303*18054d02SAlexander Motin "SampleAfterValue": "100003", 1304*18054d02SAlexander Motin "UMask": "0x1" 1305*18054d02SAlexander Motin }, 1306*18054d02SAlexander Motin { 1307*18054d02SAlexander Motin "BriefDescription": "Counts demand data reads that hit in the LLC and sibling core snoops are not needed as either the core-valid bit is not set or the shared line is present in multiple cores.", 1308*18054d02SAlexander Motin "Counter": "0,1,2,3", 1309*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1310*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1311*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.LLC_HIT.NO_SNOOP_NEEDED", 1312*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1313*18054d02SAlexander Motin "MSRValue": "0x1003c0001", 1314*18054d02SAlexander Motin "Offcore": "1", 1315*18054d02SAlexander Motin "SampleAfterValue": "100003", 1316*18054d02SAlexander Motin "UMask": "0x1" 1317*18054d02SAlexander Motin }, 1318*18054d02SAlexander Motin { 1319*18054d02SAlexander Motin "BriefDescription": "Counts demand data reads that hit in the LLC and the snoops sent to sibling cores return clean response.", 1320*18054d02SAlexander Motin "Counter": "0,1,2,3", 1321*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1322*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1323*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.LLC_HIT.SNOOP_MISS", 1324*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1325*18054d02SAlexander Motin "MSRValue": "0x2003c0001", 1326*18054d02SAlexander Motin "Offcore": "1", 1327*18054d02SAlexander Motin "SampleAfterValue": "100003", 1328*18054d02SAlexander Motin "UMask": "0x1" 1329*18054d02SAlexander Motin }, 1330*18054d02SAlexander Motin { 1331*18054d02SAlexander Motin "BriefDescription": "Counts all demand rfo's .", 1332*18054d02SAlexander Motin "Counter": "0,1,2,3", 1333*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1334*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1335*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.ANY_RESPONSE", 1336*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1337*18054d02SAlexander Motin "MSRValue": "0x00010002", 1338*18054d02SAlexander Motin "Offcore": "1", 1339*18054d02SAlexander Motin "SampleAfterValue": "100003", 1340*18054d02SAlexander Motin "UMask": "0x1" 1341*18054d02SAlexander Motin }, 1342*18054d02SAlexander Motin { 1343*18054d02SAlexander Motin "BriefDescription": "Counts all demand data writes (RFOs) that hit in the LLC.", 1344*18054d02SAlexander Motin "Counter": "0,1,2,3", 1345*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1346*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1347*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.LLC_HIT.ANY_RESPONSE", 1348*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1349*18054d02SAlexander Motin "MSRValue": "0x3f803c0002", 1350*18054d02SAlexander Motin "Offcore": "1", 1351*18054d02SAlexander Motin "SampleAfterValue": "100003", 1352*18054d02SAlexander Motin "UMask": "0x1" 1353*18054d02SAlexander Motin }, 1354*18054d02SAlexander Motin { 1355*18054d02SAlexander Motin "BriefDescription": "Counts demand data writes (RFOs) that hit in the LLC and the snoop to one of the sibling cores hits the line in M state and the line is forwarded.", 1356*18054d02SAlexander Motin "Counter": "0,1,2,3", 1357*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1358*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1359*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.LLC_HIT.HITM_OTHER_CORE", 1360*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1361*18054d02SAlexander Motin "MSRValue": "0x10003c0002", 1362*18054d02SAlexander Motin "Offcore": "1", 1363*18054d02SAlexander Motin "SampleAfterValue": "100003", 1364*18054d02SAlexander Motin "UMask": "0x1" 1365*18054d02SAlexander Motin }, 1366*18054d02SAlexander Motin { 1367*18054d02SAlexander Motin "BriefDescription": "Counts demand data writes (RFOs) that hit in the LLC and the snoops to sibling cores hit in either E/S state and the line is not forwarded.", 1368*18054d02SAlexander Motin "Counter": "0,1,2,3", 1369*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1370*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1371*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.LLC_HIT.HIT_OTHER_CORE_NO_FWD", 1372*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1373*18054d02SAlexander Motin "MSRValue": "0x4003c0002", 1374*18054d02SAlexander Motin "Offcore": "1", 1375*18054d02SAlexander Motin "SampleAfterValue": "100003", 1376*18054d02SAlexander Motin "UMask": "0x1" 1377*18054d02SAlexander Motin }, 1378*18054d02SAlexander Motin { 1379*18054d02SAlexander Motin "BriefDescription": "Counts demand data writes (RFOs) that hit in the LLC and sibling core snoops are not needed as either the core-valid bit is not set or the shared line is present in multiple cores.", 1380*18054d02SAlexander Motin "Counter": "0,1,2,3", 1381*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1382*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1383*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.LLC_HIT.NO_SNOOP_NEEDED", 1384*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1385*18054d02SAlexander Motin "MSRValue": "0x1003c0002", 1386*18054d02SAlexander Motin "Offcore": "1", 1387*18054d02SAlexander Motin "SampleAfterValue": "100003", 1388*18054d02SAlexander Motin "UMask": "0x1" 1389*18054d02SAlexander Motin }, 1390*18054d02SAlexander Motin { 1391*18054d02SAlexander Motin "BriefDescription": "Counts demand data writes (RFOs) that hit in the LLC and the snoops sent to sibling cores return clean response.", 1392*18054d02SAlexander Motin "Counter": "0,1,2,3", 1393*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1394*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1395*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.LLC_HIT.SNOOP_MISS", 1396*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1397*18054d02SAlexander Motin "MSRValue": "0x2003c0002", 1398*18054d02SAlexander Motin "Offcore": "1", 1399*18054d02SAlexander Motin "SampleAfterValue": "100003", 1400*18054d02SAlexander Motin "UMask": "0x1" 1401*18054d02SAlexander Motin }, 1402*18054d02SAlexander Motin { 1403*18054d02SAlexander Motin "BriefDescription": "REQUEST = DEMAND_RFO and RESPONSE = LLC_HIT_M and SNOOP = HITM", 1404*18054d02SAlexander Motin "Counter": "0,1,2,3", 1405*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1406*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1407959826caSMatt Macy "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.LLC_HIT_M.HITM", 1408959826caSMatt Macy "MSRIndex": "0x1a6,0x1a7", 1409*18054d02SAlexander Motin "MSRValue": "0x1000040002", 1410*18054d02SAlexander Motin "Offcore": "1", 1411959826caSMatt Macy "SampleAfterValue": "100003", 1412*18054d02SAlexander Motin "UMask": "0x1" 1413959826caSMatt Macy }, 1414959826caSMatt Macy { 1415*18054d02SAlexander Motin "BriefDescription": "Counts miscellaneous accesses that include port i/o, MMIO and uncacheable memory accesses. It also includes L2 hints sent to LLC to keep a line from being evicted out of the core caches.", 1416959826caSMatt Macy "Counter": "0,1,2,3", 1417*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1418*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1419*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.OTHER.ANY_RESPONSE", 1420*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1421*18054d02SAlexander Motin "MSRValue": "0x18000", 1422959826caSMatt Macy "Offcore": "1", 1423*18054d02SAlexander Motin "SampleAfterValue": "100003", 1424*18054d02SAlexander Motin "UMask": "0x1" 1425*18054d02SAlexander Motin }, 1426*18054d02SAlexander Motin { 1427*18054d02SAlexander Motin "BriefDescription": "Counts L2 hints sent to LLC to keep a line from being evicted out of the core caches.", 1428*18054d02SAlexander Motin "Counter": "0,1,2,3", 1429*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1430*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1431*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.OTHER.LRU_HINTS", 1432*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1433*18054d02SAlexander Motin "MSRValue": "0x803c8000", 1434*18054d02SAlexander Motin "Offcore": "1", 1435*18054d02SAlexander Motin "SampleAfterValue": "100003", 1436*18054d02SAlexander Motin "UMask": "0x1" 1437*18054d02SAlexander Motin }, 1438*18054d02SAlexander Motin { 1439*18054d02SAlexander Motin "BriefDescription": "Counts miscellaneous accesses that include port i/o, MMIO and uncacheable memory accesses.", 1440*18054d02SAlexander Motin "Counter": "0,1,2,3", 1441*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1442*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1443*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.OTHER.PORTIO_MMIO_UC", 1444*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1445*18054d02SAlexander Motin "MSRValue": "0x2380408000", 1446*18054d02SAlexander Motin "Offcore": "1", 1447*18054d02SAlexander Motin "SampleAfterValue": "100003", 1448*18054d02SAlexander Motin "UMask": "0x1" 1449*18054d02SAlexander Motin }, 1450*18054d02SAlexander Motin { 1451*18054d02SAlexander Motin "BriefDescription": "REQUEST = PF_RFO and RESPONSE = ANY_RESPONSE", 1452*18054d02SAlexander Motin "Counter": "0,1,2,3", 1453*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1454*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1455959826caSMatt Macy "EventName": "OFFCORE_RESPONSE.PF_IFETCH.ANY_RESPONSE", 1456959826caSMatt Macy "MSRIndex": "0x1a6,0x1a7", 1457*18054d02SAlexander Motin "MSRValue": "0x10040", 1458*18054d02SAlexander Motin "Offcore": "1", 1459959826caSMatt Macy "SampleAfterValue": "100003", 1460*18054d02SAlexander Motin "UMask": "0x1" 1461959826caSMatt Macy }, 1462959826caSMatt Macy { 1463*18054d02SAlexander Motin "BriefDescription": "Counts all prefetch (that bring data to L2) code reads that hit in the LLC.", 1464959826caSMatt Macy "Counter": "0,1,2,3", 1465*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1466*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1467*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.PF_L2_CODE_RD.LLC_HIT.ANY_RESPONSE", 1468*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1469*18054d02SAlexander Motin "MSRValue": "0x3f803c0040", 1470959826caSMatt Macy "Offcore": "1", 1471*18054d02SAlexander Motin "SampleAfterValue": "100003", 1472*18054d02SAlexander Motin "UMask": "0x1" 1473*18054d02SAlexander Motin }, 1474*18054d02SAlexander Motin { 1475*18054d02SAlexander Motin "BriefDescription": "Counts prefetch (that bring data to L2) code reads that hit in the LLC and the snoop to one of the sibling cores hits the line in M state and the line is forwarded.", 1476*18054d02SAlexander Motin "Counter": "0,1,2,3", 1477*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1478*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1479*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.PF_L2_CODE_RD.LLC_HIT.HITM_OTHER_CORE", 1480*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1481*18054d02SAlexander Motin "MSRValue": "0x10003c0040", 1482*18054d02SAlexander Motin "Offcore": "1", 1483*18054d02SAlexander Motin "SampleAfterValue": "100003", 1484*18054d02SAlexander Motin "UMask": "0x1" 1485*18054d02SAlexander Motin }, 1486*18054d02SAlexander Motin { 1487*18054d02SAlexander Motin "BriefDescription": "Counts prefetch (that bring data to L2) code reads that hit in the LLC and the snoops to sibling cores hit in either E/S state and the line is not forwarded.", 1488*18054d02SAlexander Motin "Counter": "0,1,2,3", 1489*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1490*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1491*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.PF_L2_CODE_RD.LLC_HIT.HIT_OTHER_CORE_NO_FWD", 1492*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1493*18054d02SAlexander Motin "MSRValue": "0x4003c0040", 1494*18054d02SAlexander Motin "Offcore": "1", 1495*18054d02SAlexander Motin "SampleAfterValue": "100003", 1496*18054d02SAlexander Motin "UMask": "0x1" 1497*18054d02SAlexander Motin }, 1498*18054d02SAlexander Motin { 1499*18054d02SAlexander Motin "BriefDescription": "Counts prefetch (that bring data to L2) code reads that hit in the LLC and sibling core snoops are not needed as either the core-valid bit is not set or the shared line is present in multiple cores.", 1500*18054d02SAlexander Motin "Counter": "0,1,2,3", 1501*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1502*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1503*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.PF_L2_CODE_RD.LLC_HIT.NO_SNOOP_NEEDED", 1504*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1505*18054d02SAlexander Motin "MSRValue": "0x1003c0040", 1506*18054d02SAlexander Motin "Offcore": "1", 1507*18054d02SAlexander Motin "SampleAfterValue": "100003", 1508*18054d02SAlexander Motin "UMask": "0x1" 1509*18054d02SAlexander Motin }, 1510*18054d02SAlexander Motin { 1511*18054d02SAlexander Motin "BriefDescription": "Counts prefetch (that bring data to L2) code reads that hit in the LLC and the snoops sent to sibling cores return clean response.", 1512*18054d02SAlexander Motin "Counter": "0,1,2,3", 1513*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1514*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1515*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.PF_L2_CODE_RD.LLC_HIT.SNOOP_MISS", 1516*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1517*18054d02SAlexander Motin "MSRValue": "0x2003c0040", 1518*18054d02SAlexander Motin "Offcore": "1", 1519*18054d02SAlexander Motin "SampleAfterValue": "100003", 1520*18054d02SAlexander Motin "UMask": "0x1" 1521*18054d02SAlexander Motin }, 1522*18054d02SAlexander Motin { 1523*18054d02SAlexander Motin "BriefDescription": "Counts all prefetch (that bring data to L2) data reads that hit in the LLC.", 1524*18054d02SAlexander Motin "Counter": "0,1,2,3", 1525*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1526*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1527*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.PF_L2_DATA_RD.LLC_HIT.ANY_RESPONSE", 1528*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1529*18054d02SAlexander Motin "MSRValue": "0x3f803c0010", 1530*18054d02SAlexander Motin "Offcore": "1", 1531*18054d02SAlexander Motin "SampleAfterValue": "100003", 1532*18054d02SAlexander Motin "UMask": "0x1" 1533*18054d02SAlexander Motin }, 1534*18054d02SAlexander Motin { 1535*18054d02SAlexander Motin "BriefDescription": "Counts prefetch (that bring data to L2) data reads that hit in the LLC and the snoop to one of the sibling cores hits the line in M state and the line is forwarded.", 1536*18054d02SAlexander Motin "Counter": "0,1,2,3", 1537*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1538*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1539*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.PF_L2_DATA_RD.LLC_HIT.HITM_OTHER_CORE", 1540*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1541*18054d02SAlexander Motin "MSRValue": "0x10003c0010", 1542*18054d02SAlexander Motin "Offcore": "1", 1543*18054d02SAlexander Motin "SampleAfterValue": "100003", 1544*18054d02SAlexander Motin "UMask": "0x1" 1545*18054d02SAlexander Motin }, 1546*18054d02SAlexander Motin { 1547*18054d02SAlexander Motin "BriefDescription": "Counts prefetch (that bring data to L2) data reads that hit in the LLC and the snoops to sibling cores hit in either E/S state and the line is not forwarded.", 1548*18054d02SAlexander Motin "Counter": "0,1,2,3", 1549*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1550*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1551*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.PF_L2_DATA_RD.LLC_HIT.HIT_OTHER_CORE_NO_FWD", 1552*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1553*18054d02SAlexander Motin "MSRValue": "0x4003c0010", 1554*18054d02SAlexander Motin "Offcore": "1", 1555*18054d02SAlexander Motin "SampleAfterValue": "100003", 1556*18054d02SAlexander Motin "UMask": "0x1" 1557*18054d02SAlexander Motin }, 1558*18054d02SAlexander Motin { 1559*18054d02SAlexander Motin "BriefDescription": "Counts prefetch (that bring data to L2) data reads that hit in the LLC and sibling core snoops are not needed as either the core-valid bit is not set or the shared line is present in multiple cores.", 1560*18054d02SAlexander Motin "Counter": "0,1,2,3", 1561*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1562*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1563*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.PF_L2_DATA_RD.LLC_HIT.NO_SNOOP_NEEDED", 1564*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1565*18054d02SAlexander Motin "MSRValue": "0x1003c0010", 1566*18054d02SAlexander Motin "Offcore": "1", 1567*18054d02SAlexander Motin "SampleAfterValue": "100003", 1568*18054d02SAlexander Motin "UMask": "0x1" 1569*18054d02SAlexander Motin }, 1570*18054d02SAlexander Motin { 1571*18054d02SAlexander Motin "BriefDescription": "Counts prefetch (that bring data to L2) data reads that hit in the LLC and the snoops sent to sibling cores return clean response.", 1572*18054d02SAlexander Motin "Counter": "0,1,2,3", 1573*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1574*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1575*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.PF_L2_DATA_RD.LLC_HIT.SNOOP_MISS", 1576*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1577*18054d02SAlexander Motin "MSRValue": "0x2003c0010", 1578*18054d02SAlexander Motin "Offcore": "1", 1579*18054d02SAlexander Motin "SampleAfterValue": "100003", 1580*18054d02SAlexander Motin "UMask": "0x1" 1581*18054d02SAlexander Motin }, 1582*18054d02SAlexander Motin { 1583*18054d02SAlexander Motin "BriefDescription": "Counts all prefetch (that bring data to L2) RFOs that hit in the LLC.", 1584*18054d02SAlexander Motin "Counter": "0,1,2,3", 1585*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1586*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1587*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.PF_L2_RFO.LLC_HIT.ANY_RESPONSE", 1588*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1589*18054d02SAlexander Motin "MSRValue": "0x3f803c0020", 1590*18054d02SAlexander Motin "Offcore": "1", 1591*18054d02SAlexander Motin "SampleAfterValue": "100003", 1592*18054d02SAlexander Motin "UMask": "0x1" 1593*18054d02SAlexander Motin }, 1594*18054d02SAlexander Motin { 1595*18054d02SAlexander Motin "BriefDescription": "Counts prefetch (that bring data to L2) RFOs that hit in the LLC and the snoop to one of the sibling cores hits the line in M state and the line is forwarded.", 1596*18054d02SAlexander Motin "Counter": "0,1,2,3", 1597*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1598*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1599*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.PF_L2_RFO.LLC_HIT.HITM_OTHER_CORE", 1600*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1601*18054d02SAlexander Motin "MSRValue": "0x10003c0020", 1602*18054d02SAlexander Motin "Offcore": "1", 1603*18054d02SAlexander Motin "SampleAfterValue": "100003", 1604*18054d02SAlexander Motin "UMask": "0x1" 1605*18054d02SAlexander Motin }, 1606*18054d02SAlexander Motin { 1607*18054d02SAlexander Motin "BriefDescription": "Counts prefetch (that bring data to L2) RFOs that hit in the LLC and the snoops to sibling cores hit in either E/S state and the line is not forwarded.", 1608*18054d02SAlexander Motin "Counter": "0,1,2,3", 1609*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1610*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1611*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.PF_L2_RFO.LLC_HIT.HIT_OTHER_CORE_NO_FWD", 1612*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1613*18054d02SAlexander Motin "MSRValue": "0x4003c0020", 1614*18054d02SAlexander Motin "Offcore": "1", 1615*18054d02SAlexander Motin "SampleAfterValue": "100003", 1616*18054d02SAlexander Motin "UMask": "0x1" 1617*18054d02SAlexander Motin }, 1618*18054d02SAlexander Motin { 1619*18054d02SAlexander Motin "BriefDescription": "Counts prefetch (that bring data to L2) RFOs that hit in the LLC and sibling core snoops are not needed as either the core-valid bit is not set or the shared line is present in multiple cores.", 1620*18054d02SAlexander Motin "Counter": "0,1,2,3", 1621*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1622*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1623*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.PF_L2_RFO.LLC_HIT.NO_SNOOP_NEEDED", 1624*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1625*18054d02SAlexander Motin "MSRValue": "0x1003c0020", 1626*18054d02SAlexander Motin "Offcore": "1", 1627*18054d02SAlexander Motin "SampleAfterValue": "100003", 1628*18054d02SAlexander Motin "UMask": "0x1" 1629*18054d02SAlexander Motin }, 1630*18054d02SAlexander Motin { 1631*18054d02SAlexander Motin "BriefDescription": "Counts prefetch (that bring data to L2) RFOs that hit in the LLC and the snoops sent to sibling cores return clean response.", 1632*18054d02SAlexander Motin "Counter": "0,1,2,3", 1633*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1634*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1635*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.PF_L2_RFO.LLC_HIT.SNOOP_MISS", 1636*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1637*18054d02SAlexander Motin "MSRValue": "0x2003c0020", 1638*18054d02SAlexander Motin "Offcore": "1", 1639*18054d02SAlexander Motin "SampleAfterValue": "100003", 1640*18054d02SAlexander Motin "UMask": "0x1" 1641*18054d02SAlexander Motin }, 1642*18054d02SAlexander Motin { 1643*18054d02SAlexander Motin "BriefDescription": "Counts all prefetch (that bring data to LLC only) code reads that hit in the LLC.", 1644*18054d02SAlexander Motin "Counter": "0,1,2,3", 1645*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1646*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1647*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.PF_LLC_CODE_RD.LLC_HIT.ANY_RESPONSE", 1648*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1649*18054d02SAlexander Motin "MSRValue": "0x3f803c0200", 1650*18054d02SAlexander Motin "Offcore": "1", 1651*18054d02SAlexander Motin "SampleAfterValue": "100003", 1652*18054d02SAlexander Motin "UMask": "0x1" 1653*18054d02SAlexander Motin }, 1654*18054d02SAlexander Motin { 1655*18054d02SAlexander Motin "BriefDescription": "Counts prefetch (that bring data to LLC only) code reads that hit in the LLC and the snoop to one of the sibling cores hits the line in M state and the line is forwarded.", 1656*18054d02SAlexander Motin "Counter": "0,1,2,3", 1657*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1658*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1659*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.PF_LLC_CODE_RD.LLC_HIT.HITM_OTHER_CORE", 1660*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1661*18054d02SAlexander Motin "MSRValue": "0x10003c0200", 1662*18054d02SAlexander Motin "Offcore": "1", 1663*18054d02SAlexander Motin "SampleAfterValue": "100003", 1664*18054d02SAlexander Motin "UMask": "0x1" 1665*18054d02SAlexander Motin }, 1666*18054d02SAlexander Motin { 1667*18054d02SAlexander Motin "BriefDescription": "Counts prefetch (that bring data to LLC only) code reads that hit in the LLC and the snoops to sibling cores hit in either E/S state and the line is not forwarded.", 1668*18054d02SAlexander Motin "Counter": "0,1,2,3", 1669*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1670*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1671*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.PF_LLC_CODE_RD.LLC_HIT.HIT_OTHER_CORE_NO_FWD", 1672*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1673*18054d02SAlexander Motin "MSRValue": "0x4003c0200", 1674*18054d02SAlexander Motin "Offcore": "1", 1675*18054d02SAlexander Motin "SampleAfterValue": "100003", 1676*18054d02SAlexander Motin "UMask": "0x1" 1677*18054d02SAlexander Motin }, 1678*18054d02SAlexander Motin { 1679*18054d02SAlexander Motin "BriefDescription": "Counts prefetch (that bring data to LLC only) code reads that hit in the LLC and sibling core snoops are not needed as either the core-valid bit is not set or the shared line is present in multiple cores.", 1680*18054d02SAlexander Motin "Counter": "0,1,2,3", 1681*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1682*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1683*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.PF_LLC_CODE_RD.LLC_HIT.NO_SNOOP_NEEDED", 1684*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1685*18054d02SAlexander Motin "MSRValue": "0x1003c0200", 1686*18054d02SAlexander Motin "Offcore": "1", 1687*18054d02SAlexander Motin "SampleAfterValue": "100003", 1688*18054d02SAlexander Motin "UMask": "0x1" 1689*18054d02SAlexander Motin }, 1690*18054d02SAlexander Motin { 1691*18054d02SAlexander Motin "BriefDescription": "Counts prefetch (that bring data to LLC only) code reads that hit in the LLC and the snoops sent to sibling cores return clean response.", 1692*18054d02SAlexander Motin "Counter": "0,1,2,3", 1693*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1694*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1695*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.PF_LLC_CODE_RD.LLC_HIT.SNOOP_MISS", 1696*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1697*18054d02SAlexander Motin "MSRValue": "0x2003c0200", 1698*18054d02SAlexander Motin "Offcore": "1", 1699*18054d02SAlexander Motin "SampleAfterValue": "100003", 1700*18054d02SAlexander Motin "UMask": "0x1" 1701*18054d02SAlexander Motin }, 1702*18054d02SAlexander Motin { 1703*18054d02SAlexander Motin "BriefDescription": "Counts all prefetch (that bring data to LLC only) data reads that hit in the LLC.", 1704*18054d02SAlexander Motin "Counter": "0,1,2,3", 1705*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1706*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1707*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.PF_LLC_DATA_RD.LLC_HIT.ANY_RESPONSE", 1708*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1709*18054d02SAlexander Motin "MSRValue": "0x3f803c0080", 1710*18054d02SAlexander Motin "Offcore": "1", 1711*18054d02SAlexander Motin "SampleAfterValue": "100003", 1712*18054d02SAlexander Motin "UMask": "0x1" 1713*18054d02SAlexander Motin }, 1714*18054d02SAlexander Motin { 1715*18054d02SAlexander Motin "BriefDescription": "Counts prefetch (that bring data to LLC only) data reads that hit in the LLC and the snoop to one of the sibling cores hits the line in M state and the line is forwarded.", 1716*18054d02SAlexander Motin "Counter": "0,1,2,3", 1717*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1718*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1719*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.PF_LLC_DATA_RD.LLC_HIT.HITM_OTHER_CORE", 1720*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1721*18054d02SAlexander Motin "MSRValue": "0x10003c0080", 1722*18054d02SAlexander Motin "Offcore": "1", 1723*18054d02SAlexander Motin "SampleAfterValue": "100003", 1724*18054d02SAlexander Motin "UMask": "0x1" 1725*18054d02SAlexander Motin }, 1726*18054d02SAlexander Motin { 1727*18054d02SAlexander Motin "BriefDescription": "Counts prefetch (that bring data to LLC only) data reads that hit in the LLC and the snoops to sibling cores hit in either E/S state and the line is not forwarded.", 1728*18054d02SAlexander Motin "Counter": "0,1,2,3", 1729*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1730*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1731*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.PF_LLC_DATA_RD.LLC_HIT.HIT_OTHER_CORE_NO_FWD", 1732*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1733*18054d02SAlexander Motin "MSRValue": "0x4003c0080", 1734*18054d02SAlexander Motin "Offcore": "1", 1735*18054d02SAlexander Motin "SampleAfterValue": "100003", 1736*18054d02SAlexander Motin "UMask": "0x1" 1737*18054d02SAlexander Motin }, 1738*18054d02SAlexander Motin { 1739*18054d02SAlexander Motin "BriefDescription": "Counts prefetch (that bring data to LLC only) data reads that hit in the LLC and sibling core snoops are not needed as either the core-valid bit is not set or the shared line is present in multiple cores.", 1740*18054d02SAlexander Motin "Counter": "0,1,2,3", 1741*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1742*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1743*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.PF_LLC_DATA_RD.LLC_HIT.NO_SNOOP_NEEDED", 1744*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1745*18054d02SAlexander Motin "MSRValue": "0x1003c0080", 1746*18054d02SAlexander Motin "Offcore": "1", 1747*18054d02SAlexander Motin "SampleAfterValue": "100003", 1748*18054d02SAlexander Motin "UMask": "0x1" 1749*18054d02SAlexander Motin }, 1750*18054d02SAlexander Motin { 1751*18054d02SAlexander Motin "BriefDescription": "Counts prefetch (that bring data to LLC only) data reads that hit in the LLC and the snoops sent to sibling cores return clean response.", 1752*18054d02SAlexander Motin "Counter": "0,1,2,3", 1753*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1754*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1755*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.PF_LLC_DATA_RD.LLC_HIT.SNOOP_MISS", 1756*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1757*18054d02SAlexander Motin "MSRValue": "0x2003c0080", 1758*18054d02SAlexander Motin "Offcore": "1", 1759*18054d02SAlexander Motin "SampleAfterValue": "100003", 1760*18054d02SAlexander Motin "UMask": "0x1" 1761*18054d02SAlexander Motin }, 1762*18054d02SAlexander Motin { 1763*18054d02SAlexander Motin "BriefDescription": "Counts all prefetch (that bring data to LLC only) RFOs that hit in the LLC.", 1764*18054d02SAlexander Motin "Counter": "0,1,2,3", 1765*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1766*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1767*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.PF_LLC_RFO.LLC_HIT.ANY_RESPONSE", 1768*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1769*18054d02SAlexander Motin "MSRValue": "0x3f803c0100", 1770*18054d02SAlexander Motin "Offcore": "1", 1771*18054d02SAlexander Motin "SampleAfterValue": "100003", 1772*18054d02SAlexander Motin "UMask": "0x1" 1773*18054d02SAlexander Motin }, 1774*18054d02SAlexander Motin { 1775*18054d02SAlexander Motin "BriefDescription": "Counts prefetch (that bring data to LLC only) RFOs that hit in the LLC and the snoop to one of the sibling cores hits the line in M state and the line is forwarded.", 1776*18054d02SAlexander Motin "Counter": "0,1,2,3", 1777*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1778*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1779*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.PF_LLC_RFO.LLC_HIT.HITM_OTHER_CORE", 1780*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1781*18054d02SAlexander Motin "MSRValue": "0x10003c0100", 1782*18054d02SAlexander Motin "Offcore": "1", 1783*18054d02SAlexander Motin "SampleAfterValue": "100003", 1784*18054d02SAlexander Motin "UMask": "0x1" 1785*18054d02SAlexander Motin }, 1786*18054d02SAlexander Motin { 1787*18054d02SAlexander Motin "BriefDescription": "Counts prefetch (that bring data to LLC only) RFOs that hit in the LLC and the snoops to sibling cores hit in either E/S state and the line is not forwarded.", 1788*18054d02SAlexander Motin "Counter": "0,1,2,3", 1789*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1790*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1791*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.PF_LLC_RFO.LLC_HIT.HIT_OTHER_CORE_NO_FWD", 1792*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1793*18054d02SAlexander Motin "MSRValue": "0x4003c0100", 1794*18054d02SAlexander Motin "Offcore": "1", 1795*18054d02SAlexander Motin "SampleAfterValue": "100003", 1796*18054d02SAlexander Motin "UMask": "0x1" 1797*18054d02SAlexander Motin }, 1798*18054d02SAlexander Motin { 1799*18054d02SAlexander Motin "BriefDescription": "Counts prefetch (that bring data to LLC only) RFOs that hit in the LLC and sibling core snoops are not needed as either the core-valid bit is not set or the shared line is present in multiple cores.", 1800*18054d02SAlexander Motin "Counter": "0,1,2,3", 1801*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1802*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1803*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.PF_LLC_RFO.LLC_HIT.NO_SNOOP_NEEDED", 1804*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1805*18054d02SAlexander Motin "MSRValue": "0x1003c0100", 1806*18054d02SAlexander Motin "Offcore": "1", 1807*18054d02SAlexander Motin "SampleAfterValue": "100003", 1808*18054d02SAlexander Motin "UMask": "0x1" 1809*18054d02SAlexander Motin }, 1810*18054d02SAlexander Motin { 1811*18054d02SAlexander Motin "BriefDescription": "Counts prefetch (that bring data to LLC only) RFOs that hit in the LLC and the snoops sent to sibling cores return clean response.", 1812*18054d02SAlexander Motin "Counter": "0,1,2,3", 1813*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1814*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1815*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.PF_LLC_RFO.LLC_HIT.SNOOP_MISS", 1816*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1817*18054d02SAlexander Motin "MSRValue": "0x2003c0100", 1818*18054d02SAlexander Motin "Offcore": "1", 1819*18054d02SAlexander Motin "SampleAfterValue": "100003", 1820*18054d02SAlexander Motin "UMask": "0x1" 1821*18054d02SAlexander Motin }, 1822*18054d02SAlexander Motin { 1823*18054d02SAlexander Motin "BriefDescription": "REQUEST = PF_LLC_DATA_RD and RESPONSE = ANY_RESPONSE", 1824*18054d02SAlexander Motin "Counter": "0,1,2,3", 1825*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1826*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1827959826caSMatt Macy "EventName": "OFFCORE_RESPONSE.PF_L_DATA_RD.ANY_RESPONSE", 1828959826caSMatt Macy "MSRIndex": "0x1a6,0x1a7", 1829*18054d02SAlexander Motin "MSRValue": "0x10080", 1830*18054d02SAlexander Motin "Offcore": "1", 1831959826caSMatt Macy "SampleAfterValue": "100003", 1832*18054d02SAlexander Motin "UMask": "0x1" 1833959826caSMatt Macy }, 1834959826caSMatt Macy { 1835*18054d02SAlexander Motin "BriefDescription": "REQUEST = PF_LLC_IFETCH and RESPONSE = ANY_RESPONSE", 1836959826caSMatt Macy "Counter": "0,1,2,3", 1837*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1838*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1839959826caSMatt Macy "EventName": "OFFCORE_RESPONSE.PF_L_IFETCH.ANY_RESPONSE", 1840959826caSMatt Macy "MSRIndex": "0x1a6,0x1a7", 1841*18054d02SAlexander Motin "MSRValue": "0x10200", 1842*18054d02SAlexander Motin "Offcore": "1", 1843959826caSMatt Macy "SampleAfterValue": "100003", 1844*18054d02SAlexander Motin "UMask": "0x1" 1845*18054d02SAlexander Motin }, 1846*18054d02SAlexander Motin { 1847*18054d02SAlexander Motin "BriefDescription": "Counts requests where the address of an atomic lock instruction spans a cache line boundary or the lock instruction is executed on uncacheable address.", 1848*18054d02SAlexander Motin "Counter": "0,1,2,3", 1849*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1850*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1851*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.SPLIT_LOCK_UC_LOCK.ANY_RESPONSE", 1852*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1853*18054d02SAlexander Motin "MSRValue": "0x10400", 1854*18054d02SAlexander Motin "Offcore": "1", 1855*18054d02SAlexander Motin "SampleAfterValue": "100003", 1856*18054d02SAlexander Motin "UMask": "0x1" 1857*18054d02SAlexander Motin }, 1858*18054d02SAlexander Motin { 1859*18054d02SAlexander Motin "BriefDescription": "Counts non-temporal stores.", 1860*18054d02SAlexander Motin "Counter": "0,1,2,3", 1861*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3", 1862*18054d02SAlexander Motin "EventCode": "0xB7, 0xBB", 1863*18054d02SAlexander Motin "EventName": "OFFCORE_RESPONSE.STREAMING_STORES.ANY_RESPONSE", 1864*18054d02SAlexander Motin "MSRIndex": "0x1a6,0x1a7", 1865*18054d02SAlexander Motin "MSRValue": "0x10800", 1866*18054d02SAlexander Motin "Offcore": "1", 1867*18054d02SAlexander Motin "SampleAfterValue": "100003", 1868*18054d02SAlexander Motin "UMask": "0x1" 1869*18054d02SAlexander Motin }, 1870*18054d02SAlexander Motin { 1871*18054d02SAlexander Motin "BriefDescription": "Split locks in SQ.", 1872*18054d02SAlexander Motin "Counter": "0,1,2,3", 1873*18054d02SAlexander Motin "CounterHTOff": "0,1,2,3,4,5,6,7", 1874*18054d02SAlexander Motin "EventCode": "0xF4", 1875*18054d02SAlexander Motin "EventName": "SQ_MISC.SPLIT_LOCK", 1876*18054d02SAlexander Motin "SampleAfterValue": "100003", 1877*18054d02SAlexander Motin "UMask": "0x10" 1878959826caSMatt Macy } 1879959826caSMatt Macy]