1959826caSMatt Macy[ 2959826caSMatt Macy { 3*18054d02SAlexander Motin "BriefDescription": "Counts the number of branch instructions retired", 4959826caSMatt Macy "Counter": "0,1", 5*18054d02SAlexander Motin "EventCode": "0xC4", 6959826caSMatt Macy "EventName": "BR_INST_RETIRED.ALL_BRANCHES", 7*18054d02SAlexander Motin "PEBS": "1", 8*18054d02SAlexander Motin "SampleAfterValue": "200003" 9959826caSMatt Macy }, 10959826caSMatt Macy { 11*18054d02SAlexander Motin "BriefDescription": "Counts the number of near CALL branch instructions retired.", 12959826caSMatt Macy "Counter": "0,1", 13959826caSMatt Macy "EventCode": "0xC4", 14959826caSMatt Macy "EventName": "BR_INST_RETIRED.CALL", 15*18054d02SAlexander Motin "PEBS": "1", 16959826caSMatt Macy "SampleAfterValue": "200003", 17*18054d02SAlexander Motin "UMask": "0xf9" 18959826caSMatt Macy }, 19959826caSMatt Macy { 20*18054d02SAlexander Motin "BriefDescription": "Counts the number of far branch instructions retired.", 21959826caSMatt Macy "Counter": "0,1", 22959826caSMatt Macy "EventCode": "0xC4", 23959826caSMatt Macy "EventName": "BR_INST_RETIRED.FAR_BRANCH", 24*18054d02SAlexander Motin "PEBS": "1", 25959826caSMatt Macy "SampleAfterValue": "200003", 26*18054d02SAlexander Motin "UMask": "0xbf" 27959826caSMatt Macy }, 28959826caSMatt Macy { 29*18054d02SAlexander Motin "BriefDescription": "Counts the number of near indirect CALL branch instructions retired.", 30959826caSMatt Macy "Counter": "0,1", 31*18054d02SAlexander Motin "EventCode": "0xC4", 32*18054d02SAlexander Motin "EventName": "BR_INST_RETIRED.IND_CALL", 33*18054d02SAlexander Motin "PEBS": "1", 34*18054d02SAlexander Motin "SampleAfterValue": "200003", 35*18054d02SAlexander Motin "UMask": "0xfb" 36*18054d02SAlexander Motin }, 37*18054d02SAlexander Motin { 38*18054d02SAlexander Motin "BriefDescription": "Counts the number of branch instructions retired that were conditional jumps.", 39*18054d02SAlexander Motin "Counter": "0,1", 40*18054d02SAlexander Motin "EventCode": "0xC4", 41*18054d02SAlexander Motin "EventName": "BR_INST_RETIRED.JCC", 42*18054d02SAlexander Motin "PEBS": "1", 43*18054d02SAlexander Motin "SampleAfterValue": "200003", 44*18054d02SAlexander Motin "UMask": "0x7e" 45*18054d02SAlexander Motin }, 46*18054d02SAlexander Motin { 47*18054d02SAlexander Motin "BriefDescription": "Counts the number of branch instructions retired that were near indirect CALL or near indirect JMP.", 48*18054d02SAlexander Motin "Counter": "0,1", 49*18054d02SAlexander Motin "EventCode": "0xC4", 50*18054d02SAlexander Motin "EventName": "BR_INST_RETIRED.NON_RETURN_IND", 51*18054d02SAlexander Motin "PEBS": "1", 52*18054d02SAlexander Motin "SampleAfterValue": "200003", 53*18054d02SAlexander Motin "UMask": "0xeb" 54*18054d02SAlexander Motin }, 55*18054d02SAlexander Motin { 56*18054d02SAlexander Motin "BriefDescription": "Counts the number of near relative CALL branch instructions retired.", 57*18054d02SAlexander Motin "Counter": "0,1", 58*18054d02SAlexander Motin "EventCode": "0xC4", 59*18054d02SAlexander Motin "EventName": "BR_INST_RETIRED.REL_CALL", 60*18054d02SAlexander Motin "PEBS": "1", 61*18054d02SAlexander Motin "SampleAfterValue": "200003", 62*18054d02SAlexander Motin "UMask": "0xfd" 63*18054d02SAlexander Motin }, 64*18054d02SAlexander Motin { 65*18054d02SAlexander Motin "BriefDescription": "Counts the number of near RET branch instructions retired.", 66*18054d02SAlexander Motin "Counter": "0,1", 67*18054d02SAlexander Motin "EventCode": "0xC4", 68*18054d02SAlexander Motin "EventName": "BR_INST_RETIRED.RETURN", 69*18054d02SAlexander Motin "PEBS": "1", 70*18054d02SAlexander Motin "SampleAfterValue": "200003", 71*18054d02SAlexander Motin "UMask": "0xf7" 72*18054d02SAlexander Motin }, 73*18054d02SAlexander Motin { 74*18054d02SAlexander Motin "BriefDescription": "Counts the number of branch instructions retired that were conditional jumps and predicted taken.", 75*18054d02SAlexander Motin "Counter": "0,1", 76*18054d02SAlexander Motin "EventCode": "0xC4", 77*18054d02SAlexander Motin "EventName": "BR_INST_RETIRED.TAKEN_JCC", 78*18054d02SAlexander Motin "PEBS": "1", 79*18054d02SAlexander Motin "SampleAfterValue": "200003", 80*18054d02SAlexander Motin "UMask": "0xfe" 81*18054d02SAlexander Motin }, 82*18054d02SAlexander Motin { 83*18054d02SAlexander Motin "BriefDescription": "Counts the number of mispredicted branch instructions retired", 84*18054d02SAlexander Motin "Counter": "0,1", 85*18054d02SAlexander Motin "EventCode": "0xC5", 86959826caSMatt Macy "EventName": "BR_MISP_RETIRED.ALL_BRANCHES", 87*18054d02SAlexander Motin "PEBS": "1", 88*18054d02SAlexander Motin "SampleAfterValue": "200003" 89959826caSMatt Macy }, 90959826caSMatt Macy { 91*18054d02SAlexander Motin "BriefDescription": "Counts the number of mispredicted near CALL branch instructions retired.", 92959826caSMatt Macy "Counter": "0,1", 93*18054d02SAlexander Motin "EventCode": "0xC5", 94*18054d02SAlexander Motin "EventName": "BR_MISP_RETIRED.CALL", 95*18054d02SAlexander Motin "PEBS": "1", 96959826caSMatt Macy "SampleAfterValue": "200003", 97*18054d02SAlexander Motin "UMask": "0xf9" 98959826caSMatt Macy }, 99959826caSMatt Macy { 100*18054d02SAlexander Motin "BriefDescription": "Counts the number of mispredicted far branch instructions retired.", 101959826caSMatt Macy "Counter": "0,1", 102*18054d02SAlexander Motin "EventCode": "0xC5", 103*18054d02SAlexander Motin "EventName": "BR_MISP_RETIRED.FAR_BRANCH", 104*18054d02SAlexander Motin "PEBS": "1", 105959826caSMatt Macy "SampleAfterValue": "200003", 106*18054d02SAlexander Motin "UMask": "0xbf" 107959826caSMatt Macy }, 108959826caSMatt Macy { 109*18054d02SAlexander Motin "BriefDescription": "Counts the number of mispredicted near indirect CALL branch instructions retired.", 110959826caSMatt Macy "Counter": "0,1", 111*18054d02SAlexander Motin "EventCode": "0xC5", 112959826caSMatt Macy "EventName": "BR_MISP_RETIRED.IND_CALL", 113*18054d02SAlexander Motin "PEBS": "1", 114959826caSMatt Macy "SampleAfterValue": "200003", 115*18054d02SAlexander Motin "UMask": "0xfb" 116959826caSMatt Macy }, 117959826caSMatt Macy { 118*18054d02SAlexander Motin "BriefDescription": "Counts the number of mispredicted branch instructions retired that were conditional jumps.", 119959826caSMatt Macy "Counter": "0,1", 120*18054d02SAlexander Motin "EventCode": "0xC5", 121*18054d02SAlexander Motin "EventName": "BR_MISP_RETIRED.JCC", 122*18054d02SAlexander Motin "PEBS": "1", 123959826caSMatt Macy "SampleAfterValue": "200003", 124*18054d02SAlexander Motin "UMask": "0x7e" 125959826caSMatt Macy }, 126959826caSMatt Macy { 127*18054d02SAlexander Motin "BriefDescription": "Counts the number of mispredicted branch instructions retired that were near indirect CALL or near indirect JMP.", 128959826caSMatt Macy "Counter": "0,1", 129*18054d02SAlexander Motin "EventCode": "0xC5", 130959826caSMatt Macy "EventName": "BR_MISP_RETIRED.NON_RETURN_IND", 131*18054d02SAlexander Motin "PEBS": "1", 132959826caSMatt Macy "SampleAfterValue": "200003", 133*18054d02SAlexander Motin "UMask": "0xeb" 134959826caSMatt Macy }, 135959826caSMatt Macy { 136*18054d02SAlexander Motin "BriefDescription": "Counts the number of mispredicted near relative CALL branch instructions retired.", 137959826caSMatt Macy "Counter": "0,1", 138*18054d02SAlexander Motin "EventCode": "0xC5", 139*18054d02SAlexander Motin "EventName": "BR_MISP_RETIRED.REL_CALL", 140*18054d02SAlexander Motin "PEBS": "1", 141959826caSMatt Macy "SampleAfterValue": "200003", 142*18054d02SAlexander Motin "UMask": "0xfd" 143959826caSMatt Macy }, 144959826caSMatt Macy { 145*18054d02SAlexander Motin "BriefDescription": "Counts the number of mispredicted near RET branch instructions retired.", 146959826caSMatt Macy "Counter": "0,1", 147*18054d02SAlexander Motin "EventCode": "0xC5", 148*18054d02SAlexander Motin "EventName": "BR_MISP_RETIRED.RETURN", 149*18054d02SAlexander Motin "PEBS": "1", 150959826caSMatt Macy "SampleAfterValue": "200003", 151*18054d02SAlexander Motin "UMask": "0xf7" 152959826caSMatt Macy }, 153959826caSMatt Macy { 154*18054d02SAlexander Motin "BriefDescription": "Counts the number of mispredicted branch instructions retired that were conditional jumps and predicted taken.", 155959826caSMatt Macy "Counter": "0,1", 156*18054d02SAlexander Motin "EventCode": "0xC5", 157*18054d02SAlexander Motin "EventName": "BR_MISP_RETIRED.TAKEN_JCC", 158*18054d02SAlexander Motin "PEBS": "1", 159959826caSMatt Macy "SampleAfterValue": "200003", 160*18054d02SAlexander Motin "UMask": "0xfe" 161959826caSMatt Macy }, 162959826caSMatt Macy { 163*18054d02SAlexander Motin "BriefDescription": "Counts the number of unhalted reference clock cycles", 164959826caSMatt Macy "Counter": "0,1", 165959826caSMatt Macy "EventCode": "0x3C", 166959826caSMatt Macy "EventName": "CPU_CLK_UNHALTED.REF", 167959826caSMatt Macy "SampleAfterValue": "2000003", 168*18054d02SAlexander Motin "UMask": "0x1" 169959826caSMatt Macy }, 170959826caSMatt Macy { 171*18054d02SAlexander Motin "BriefDescription": "Fixed Counter: Counts the number of unhalted reference clock cycles", 172959826caSMatt Macy "Counter": "Fixed counter 3", 173959826caSMatt Macy "EventName": "CPU_CLK_UNHALTED.REF_TSC", 174959826caSMatt Macy "SampleAfterValue": "2000003", 175*18054d02SAlexander Motin "UMask": "0x3" 176959826caSMatt Macy }, 177959826caSMatt Macy { 178*18054d02SAlexander Motin "BriefDescription": "Fixed Counter: Counts the number of unhalted core clock cycles", 179*18054d02SAlexander Motin "Counter": "Fixed counter 2", 180*18054d02SAlexander Motin "EventName": "CPU_CLK_UNHALTED.THREAD", 181*18054d02SAlexander Motin "PublicDescription": "This event counts the number of core cycles while the thread is not in a halt state. The thread enters the halt state when it is running the HLT instruction. This event is a component in many key event ratios. The core frequency may change from time to time due to transitions associated with Enhanced Intel SpeedStep Technology or TM2. For this reason this event may have a changing ratio with regards to time. When the core frequency is constant, this event can approximate elapsed time while the core was not in the halt state. It is counted on a dedicated fixed counter", 182*18054d02SAlexander Motin "SampleAfterValue": "2000003", 183*18054d02SAlexander Motin "UMask": "0x2" 184*18054d02SAlexander Motin }, 185*18054d02SAlexander Motin { 186*18054d02SAlexander Motin "BriefDescription": "Counts the number of unhalted core clock cycles", 187959826caSMatt Macy "Counter": "0,1", 188*18054d02SAlexander Motin "EventCode": "0x3C", 189*18054d02SAlexander Motin "EventName": "CPU_CLK_UNHALTED.THREAD_P", 190*18054d02SAlexander Motin "SampleAfterValue": "2000003" 191959826caSMatt Macy }, 192959826caSMatt Macy { 193*18054d02SAlexander Motin "BriefDescription": "Cycles the number of core cycles when divider is busy. Does not imply a stall waiting for the divider.", 194959826caSMatt Macy "Counter": "0,1", 195*18054d02SAlexander Motin "EventCode": "0xCD", 196*18054d02SAlexander Motin "EventName": "CYCLES_DIV_BUSY.ALL", 197*18054d02SAlexander Motin "PublicDescription": "This event counts cycles when the divider is busy. More specifically cycles when the divide unit is unable to accept a new divide uop because it is busy processing a previously dispatched uop. The cycles will be counted irrespective of whether or not another divide uop is waiting to enter the divide unit (from the RS). This event counts integer divides, x87 divides, divss, divsd, sqrtss, sqrtsd event and does not count vector divides.", 198*18054d02SAlexander Motin "SampleAfterValue": "2000003", 199*18054d02SAlexander Motin "UMask": "0x1" 200959826caSMatt Macy }, 201959826caSMatt Macy { 202*18054d02SAlexander Motin "BriefDescription": "Fixed Counter: Counts the number of instructions retired", 203*18054d02SAlexander Motin "Counter": "Fixed counter 1", 204*18054d02SAlexander Motin "EventName": "INST_RETIRED.ANY", 205*18054d02SAlexander Motin "PublicDescription": "This event counts the number of instructions that retire. For instructions that consist of multiple micro-ops, this event counts exactly once, as the last micro-op of the instruction retires. The event continues counting while instructions retire, including during interrupt service routines caused by hardware interrupts, faults or traps.", 206*18054d02SAlexander Motin "SampleAfterValue": "2000003", 207*18054d02SAlexander Motin "UMask": "0x1" 208*18054d02SAlexander Motin }, 209*18054d02SAlexander Motin { 210*18054d02SAlexander Motin "BriefDescription": "Counts the total number of instructions retired", 211959826caSMatt Macy "Counter": "0,1", 212*18054d02SAlexander Motin "EventCode": "0xC0", 213*18054d02SAlexander Motin "EventName": "INST_RETIRED.ANY_P", 214*18054d02SAlexander Motin "SampleAfterValue": "2000003" 215959826caSMatt Macy }, 216959826caSMatt Macy { 217*18054d02SAlexander Motin "BriefDescription": "Counts all nukes", 218*18054d02SAlexander Motin "Counter": "0,1", 219*18054d02SAlexander Motin "EventCode": "0xC3", 220*18054d02SAlexander Motin "EventName": "MACHINE_CLEARS.ALL", 221*18054d02SAlexander Motin "SampleAfterValue": "200003", 222*18054d02SAlexander Motin "UMask": "0x8" 223*18054d02SAlexander Motin }, 224*18054d02SAlexander Motin { 225*18054d02SAlexander Motin "BriefDescription": "Counts the number of times that the machine clears due to program modifying data within 1K of a recently fetched code page", 226*18054d02SAlexander Motin "Counter": "0,1", 227*18054d02SAlexander Motin "EventCode": "0xC3", 228*18054d02SAlexander Motin "EventName": "MACHINE_CLEARS.SMC", 229*18054d02SAlexander Motin "SampleAfterValue": "200003", 230*18054d02SAlexander Motin "UMask": "0x1" 231*18054d02SAlexander Motin }, 232*18054d02SAlexander Motin { 233*18054d02SAlexander Motin "BriefDescription": "Counts the total number of core cycles when no micro-ops are allocated for any reason.", 234*18054d02SAlexander Motin "Counter": "0,1", 235*18054d02SAlexander Motin "EventCode": "0xCA", 236*18054d02SAlexander Motin "EventName": "NO_ALLOC_CYCLES.ALL", 237*18054d02SAlexander Motin "SampleAfterValue": "200003", 238*18054d02SAlexander Motin "UMask": "0x7f" 239*18054d02SAlexander Motin }, 240*18054d02SAlexander Motin { 241*18054d02SAlexander Motin "BriefDescription": "Counts the number of core cycles when no micro-ops are allocated and the alloc pipe is stalled waiting for a mispredicted branch to retire.", 242*18054d02SAlexander Motin "Counter": "0,1", 243*18054d02SAlexander Motin "EventCode": "0xCA", 244*18054d02SAlexander Motin "EventName": "NO_ALLOC_CYCLES.MISPREDICTS", 245*18054d02SAlexander Motin "PublicDescription": "This event counts the number of core cycles when no uops are allocated and the alloc pipe is stalled waiting for a mispredicted branch to retire.", 246*18054d02SAlexander Motin "SampleAfterValue": "200003", 247*18054d02SAlexander Motin "UMask": "0x4" 248*18054d02SAlexander Motin }, 249*18054d02SAlexander Motin { 250*18054d02SAlexander Motin "BriefDescription": "Counts the number of core cycles when no micro-ops are allocated, the IQ is empty, and no other condition is blocking allocation.", 251*18054d02SAlexander Motin "Counter": "0,1", 252*18054d02SAlexander Motin "EventCode": "0xCA", 253*18054d02SAlexander Motin "EventName": "NO_ALLOC_CYCLES.NOT_DELIVERED", 254*18054d02SAlexander Motin "PublicDescription": "This event counts the number of core cycles when no uops are allocated, the instruction queue is empty and the alloc pipe is stalled waiting for instructions to be fetched.", 255*18054d02SAlexander Motin "SampleAfterValue": "200003", 256*18054d02SAlexander Motin "UMask": "0x90" 257*18054d02SAlexander Motin }, 258*18054d02SAlexander Motin { 259*18054d02SAlexander Motin "BriefDescription": "Counts the number of core cycles when no micro-ops are allocated and a RATstall (caused by reservation station full) is asserted.", 260*18054d02SAlexander Motin "Counter": "0,1", 261*18054d02SAlexander Motin "EventCode": "0xCA", 262*18054d02SAlexander Motin "EventName": "NO_ALLOC_CYCLES.RAT_STALL", 263*18054d02SAlexander Motin "SampleAfterValue": "200003", 264*18054d02SAlexander Motin "UMask": "0x20" 265*18054d02SAlexander Motin }, 266*18054d02SAlexander Motin { 267*18054d02SAlexander Motin "BriefDescription": "Counts the number of core cycles when no micro-ops are allocated and the ROB is full", 268*18054d02SAlexander Motin "Counter": "0,1", 269*18054d02SAlexander Motin "EventCode": "0xCA", 270*18054d02SAlexander Motin "EventName": "NO_ALLOC_CYCLES.ROB_FULL", 271*18054d02SAlexander Motin "SampleAfterValue": "200003", 272*18054d02SAlexander Motin "UMask": "0x1" 273*18054d02SAlexander Motin }, 274*18054d02SAlexander Motin { 275*18054d02SAlexander Motin "BriefDescription": "Counts any retired load that was pushed into the recycle queue for any reason.", 276*18054d02SAlexander Motin "Counter": "0,1", 277959826caSMatt Macy "EventCode": "0x03", 278959826caSMatt Macy "EventName": "RECYCLEQ.ANY_LD", 279959826caSMatt Macy "SampleAfterValue": "200003", 280*18054d02SAlexander Motin "UMask": "0x40" 281959826caSMatt Macy }, 282959826caSMatt Macy { 283*18054d02SAlexander Motin "BriefDescription": "Counts any retired store that was pushed into the recycle queue for any reason.", 284959826caSMatt Macy "Counter": "0,1", 285*18054d02SAlexander Motin "EventCode": "0x03", 286959826caSMatt Macy "EventName": "RECYCLEQ.ANY_ST", 287959826caSMatt Macy "SampleAfterValue": "200003", 288*18054d02SAlexander Motin "UMask": "0x80" 289959826caSMatt Macy }, 290959826caSMatt Macy { 291*18054d02SAlexander Motin "BriefDescription": "Counts the number of occurences a retired load gets blocked because its address overlaps with a store whose data is not ready", 292959826caSMatt Macy "Counter": "0,1", 293*18054d02SAlexander Motin "EventCode": "0x03", 294*18054d02SAlexander Motin "EventName": "RECYCLEQ.LD_BLOCK_STD_NOTREADY", 295959826caSMatt Macy "SampleAfterValue": "200003", 296*18054d02SAlexander Motin "UMask": "0x2" 297959826caSMatt Macy }, 298959826caSMatt Macy { 299*18054d02SAlexander Motin "BriefDescription": "Counts the number of occurences a retired load gets blocked because its address partially overlaps with a store", 300959826caSMatt Macy "Counter": "0,1", 301*18054d02SAlexander Motin "Data_LA": "1", 302*18054d02SAlexander Motin "EventCode": "0x03", 303*18054d02SAlexander Motin "EventName": "RECYCLEQ.LD_BLOCK_ST_FORWARD", 304*18054d02SAlexander Motin "PEBS": "1", 305959826caSMatt Macy "SampleAfterValue": "200003", 306*18054d02SAlexander Motin "UMask": "0x1" 307959826caSMatt Macy }, 308959826caSMatt Macy { 309*18054d02SAlexander Motin "BriefDescription": "Counts the number of occurences a retired load that is a cache line split. Each split should be counted only once.", 310959826caSMatt Macy "Counter": "0,1", 311*18054d02SAlexander Motin "Data_LA": "1", 312*18054d02SAlexander Motin "EventCode": "0x03", 313*18054d02SAlexander Motin "EventName": "RECYCLEQ.LD_SPLITS", 314*18054d02SAlexander Motin "PEBS": "1", 315959826caSMatt Macy "SampleAfterValue": "200003", 316*18054d02SAlexander Motin "UMask": "0x8" 317*18054d02SAlexander Motin }, 318*18054d02SAlexander Motin { 319*18054d02SAlexander Motin "BriefDescription": "Counts all the retired locked loads. It does not include stores because we would double count if we count stores", 320*18054d02SAlexander Motin "Counter": "0,1", 321*18054d02SAlexander Motin "EventCode": "0x03", 322*18054d02SAlexander Motin "EventName": "RECYCLEQ.LOCK", 323*18054d02SAlexander Motin "SampleAfterValue": "200003", 324*18054d02SAlexander Motin "UMask": "0x10" 325*18054d02SAlexander Motin }, 326*18054d02SAlexander Motin { 327*18054d02SAlexander Motin "BriefDescription": "Counts the store micro-ops retired that were pushed in the rehad queue because the store address buffer is full", 328*18054d02SAlexander Motin "Counter": "0,1", 329*18054d02SAlexander Motin "EventCode": "0x03", 330*18054d02SAlexander Motin "EventName": "RECYCLEQ.STA_FULL", 331*18054d02SAlexander Motin "SampleAfterValue": "200003", 332*18054d02SAlexander Motin "UMask": "0x20" 333*18054d02SAlexander Motin }, 334*18054d02SAlexander Motin { 335*18054d02SAlexander Motin "BriefDescription": "Counts the number of occurences a retired store that is a cache line split. Each split should be counted only once.", 336*18054d02SAlexander Motin "Counter": "0,1", 337*18054d02SAlexander Motin "EventCode": "0x03", 338*18054d02SAlexander Motin "EventName": "RECYCLEQ.ST_SPLITS", 339*18054d02SAlexander Motin "PublicDescription": "This event counts the number of retired store that experienced a cache line boundary split(Precise Event). Note that each spilt should be counted only once.", 340*18054d02SAlexander Motin "SampleAfterValue": "200003", 341*18054d02SAlexander Motin "UMask": "0x4" 342*18054d02SAlexander Motin }, 343*18054d02SAlexander Motin { 344*18054d02SAlexander Motin "BriefDescription": "Counts the total number of core cycles the Alloc pipeline is stalled when any one of the reservation stations is full.", 345*18054d02SAlexander Motin "Counter": "0,1", 346*18054d02SAlexander Motin "EventCode": "0xCB", 347*18054d02SAlexander Motin "EventName": "RS_FULL_STALL.ALL", 348*18054d02SAlexander Motin "SampleAfterValue": "200003", 349*18054d02SAlexander Motin "UMask": "0x1f" 350*18054d02SAlexander Motin }, 351*18054d02SAlexander Motin { 352*18054d02SAlexander Motin "BriefDescription": "Counts the number of core cycles when allocation pipeline is stalled and is waiting for a free MEC reservation station entry.", 353*18054d02SAlexander Motin "Counter": "0,1", 354*18054d02SAlexander Motin "EventCode": "0xCB", 355*18054d02SAlexander Motin "EventName": "RS_FULL_STALL.MEC", 356*18054d02SAlexander Motin "SampleAfterValue": "200003", 357*18054d02SAlexander Motin "UMask": "0x1" 358*18054d02SAlexander Motin }, 359*18054d02SAlexander Motin { 360*18054d02SAlexander Motin "BriefDescription": "Counts the number of micro-ops retired", 361*18054d02SAlexander Motin "Counter": "0,1", 362*18054d02SAlexander Motin "EventCode": "0xC2", 363*18054d02SAlexander Motin "EventName": "UOPS_RETIRED.ALL", 364*18054d02SAlexander Motin "PublicDescription": "This event counts the number of micro-ops (uops) retired. The processor decodes complex macro instructions into a sequence of simpler uops. Most instructions are composed of one or two uops. Some instructions are decoded into longer sequences such as repeat instructions, floating point transcendental instructions, and assists.", 365*18054d02SAlexander Motin "SampleAfterValue": "2000003", 366*18054d02SAlexander Motin "UMask": "0x10" 367*18054d02SAlexander Motin }, 368*18054d02SAlexander Motin { 369*18054d02SAlexander Motin "BriefDescription": "Counts the number of micro-ops retired that are from the complex flows issued by the micro-sequencer (MS).", 370*18054d02SAlexander Motin "Counter": "0,1", 371*18054d02SAlexander Motin "EventCode": "0xC2", 372*18054d02SAlexander Motin "EventName": "UOPS_RETIRED.MS", 373*18054d02SAlexander Motin "PublicDescription": "This event counts the number of micro-ops retired that were supplied from MSROM.", 374*18054d02SAlexander Motin "SampleAfterValue": "2000003", 375*18054d02SAlexander Motin "UMask": "0x1" 376959826caSMatt Macy } 377959826caSMatt Macy]