xref: /freebsd/lib/libpmc/pmu-events/arch/x86/emeraldrapids/pipeline.json (revision 51a01f3debff8abf63c7cc21db9523c8feb53823)
1*51a01f3dSAnaëlle CAZUC[
2*51a01f3dSAnaëlle CAZUC    {
3*51a01f3dSAnaëlle CAZUC        "BriefDescription": "This event is deprecated. Refer to new event ARITH.DIV_ACTIVE",
4*51a01f3dSAnaëlle CAZUC        "CounterMask": "1",
5*51a01f3dSAnaëlle CAZUC        "Deprecated": "1",
6*51a01f3dSAnaëlle CAZUC        "EventCode": "0xb0",
7*51a01f3dSAnaëlle CAZUC        "EventName": "ARITH.DIVIDER_ACTIVE",
8*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "1000003",
9*51a01f3dSAnaëlle CAZUC        "UMask": "0x9"
10*51a01f3dSAnaëlle CAZUC    },
11*51a01f3dSAnaëlle CAZUC    {
12*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Cycles when divide unit is busy executing divide or square root operations.",
13*51a01f3dSAnaëlle CAZUC        "CounterMask": "1",
14*51a01f3dSAnaëlle CAZUC        "EventCode": "0xb0",
15*51a01f3dSAnaëlle CAZUC        "EventName": "ARITH.DIV_ACTIVE",
16*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts cycles when divide unit is busy executing divide or square root operations. Accounts for integer and floating-point operations.",
17*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "1000003",
18*51a01f3dSAnaëlle CAZUC        "UMask": "0x9"
19*51a01f3dSAnaëlle CAZUC    },
20*51a01f3dSAnaëlle CAZUC    {
21*51a01f3dSAnaëlle CAZUC        "BriefDescription": "This event is deprecated. Refer to new event ARITH.FPDIV_ACTIVE",
22*51a01f3dSAnaëlle CAZUC        "CounterMask": "1",
23*51a01f3dSAnaëlle CAZUC        "Deprecated": "1",
24*51a01f3dSAnaëlle CAZUC        "EventCode": "0xb0",
25*51a01f3dSAnaëlle CAZUC        "EventName": "ARITH.FP_DIVIDER_ACTIVE",
26*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "1000003",
27*51a01f3dSAnaëlle CAZUC        "UMask": "0x1"
28*51a01f3dSAnaëlle CAZUC    },
29*51a01f3dSAnaëlle CAZUC    {
30*51a01f3dSAnaëlle CAZUC        "BriefDescription": "This event counts the cycles the integer divider is busy.",
31*51a01f3dSAnaëlle CAZUC        "CounterMask": "1",
32*51a01f3dSAnaëlle CAZUC        "EventCode": "0xb0",
33*51a01f3dSAnaëlle CAZUC        "EventName": "ARITH.IDIV_ACTIVE",
34*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "1000003",
35*51a01f3dSAnaëlle CAZUC        "UMask": "0x8"
36*51a01f3dSAnaëlle CAZUC    },
37*51a01f3dSAnaëlle CAZUC    {
38*51a01f3dSAnaëlle CAZUC        "BriefDescription": "This event is deprecated. Refer to new event ARITH.IDIV_ACTIVE",
39*51a01f3dSAnaëlle CAZUC        "CounterMask": "1",
40*51a01f3dSAnaëlle CAZUC        "Deprecated": "1",
41*51a01f3dSAnaëlle CAZUC        "EventCode": "0xb0",
42*51a01f3dSAnaëlle CAZUC        "EventName": "ARITH.INT_DIVIDER_ACTIVE",
43*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "1000003",
44*51a01f3dSAnaëlle CAZUC        "UMask": "0x8"
45*51a01f3dSAnaëlle CAZUC    },
46*51a01f3dSAnaëlle CAZUC    {
47*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Number of occurrences where a microcode assist is invoked by hardware.",
48*51a01f3dSAnaëlle CAZUC        "EventCode": "0xc1",
49*51a01f3dSAnaëlle CAZUC        "EventName": "ASSISTS.ANY",
50*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts the number of occurrences where a microcode assist is invoked by hardware. Examples include AD (page Access Dirty), FP and AVX related assists.",
51*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "100003",
52*51a01f3dSAnaëlle CAZUC        "UMask": "0x1b"
53*51a01f3dSAnaëlle CAZUC    },
54*51a01f3dSAnaëlle CAZUC    {
55*51a01f3dSAnaëlle CAZUC        "BriefDescription": "All branch instructions retired.",
56*51a01f3dSAnaëlle CAZUC        "EventCode": "0xc4",
57*51a01f3dSAnaëlle CAZUC        "EventName": "BR_INST_RETIRED.ALL_BRANCHES",
58*51a01f3dSAnaëlle CAZUC        "PEBS": "1",
59*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts all branch instructions retired.",
60*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "400009"
61*51a01f3dSAnaëlle CAZUC    },
62*51a01f3dSAnaëlle CAZUC    {
63*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Conditional branch instructions retired.",
64*51a01f3dSAnaëlle CAZUC        "EventCode": "0xc4",
65*51a01f3dSAnaëlle CAZUC        "EventName": "BR_INST_RETIRED.COND",
66*51a01f3dSAnaëlle CAZUC        "PEBS": "1",
67*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts conditional branch instructions retired.",
68*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "400009",
69*51a01f3dSAnaëlle CAZUC        "UMask": "0x11"
70*51a01f3dSAnaëlle CAZUC    },
71*51a01f3dSAnaëlle CAZUC    {
72*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Not taken branch instructions retired.",
73*51a01f3dSAnaëlle CAZUC        "EventCode": "0xc4",
74*51a01f3dSAnaëlle CAZUC        "EventName": "BR_INST_RETIRED.COND_NTAKEN",
75*51a01f3dSAnaëlle CAZUC        "PEBS": "1",
76*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts not taken branch instructions retired.",
77*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "400009",
78*51a01f3dSAnaëlle CAZUC        "UMask": "0x10"
79*51a01f3dSAnaëlle CAZUC    },
80*51a01f3dSAnaëlle CAZUC    {
81*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Taken conditional branch instructions retired.",
82*51a01f3dSAnaëlle CAZUC        "EventCode": "0xc4",
83*51a01f3dSAnaëlle CAZUC        "EventName": "BR_INST_RETIRED.COND_TAKEN",
84*51a01f3dSAnaëlle CAZUC        "PEBS": "1",
85*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts taken conditional branch instructions retired.",
86*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "400009",
87*51a01f3dSAnaëlle CAZUC        "UMask": "0x1"
88*51a01f3dSAnaëlle CAZUC    },
89*51a01f3dSAnaëlle CAZUC    {
90*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Far branch instructions retired.",
91*51a01f3dSAnaëlle CAZUC        "EventCode": "0xc4",
92*51a01f3dSAnaëlle CAZUC        "EventName": "BR_INST_RETIRED.FAR_BRANCH",
93*51a01f3dSAnaëlle CAZUC        "PEBS": "1",
94*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts far branch instructions retired.",
95*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "100007",
96*51a01f3dSAnaëlle CAZUC        "UMask": "0x40"
97*51a01f3dSAnaëlle CAZUC    },
98*51a01f3dSAnaëlle CAZUC    {
99*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Indirect near branch instructions retired (excluding returns)",
100*51a01f3dSAnaëlle CAZUC        "EventCode": "0xc4",
101*51a01f3dSAnaëlle CAZUC        "EventName": "BR_INST_RETIRED.INDIRECT",
102*51a01f3dSAnaëlle CAZUC        "PEBS": "1",
103*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts near indirect branch instructions retired excluding returns. TSX abort is an indirect branch.",
104*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "100003",
105*51a01f3dSAnaëlle CAZUC        "UMask": "0x80"
106*51a01f3dSAnaëlle CAZUC    },
107*51a01f3dSAnaëlle CAZUC    {
108*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Direct and indirect near call instructions retired.",
109*51a01f3dSAnaëlle CAZUC        "EventCode": "0xc4",
110*51a01f3dSAnaëlle CAZUC        "EventName": "BR_INST_RETIRED.NEAR_CALL",
111*51a01f3dSAnaëlle CAZUC        "PEBS": "1",
112*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts both direct and indirect near call instructions retired.",
113*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "100007",
114*51a01f3dSAnaëlle CAZUC        "UMask": "0x2"
115*51a01f3dSAnaëlle CAZUC    },
116*51a01f3dSAnaëlle CAZUC    {
117*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Return instructions retired.",
118*51a01f3dSAnaëlle CAZUC        "EventCode": "0xc4",
119*51a01f3dSAnaëlle CAZUC        "EventName": "BR_INST_RETIRED.NEAR_RETURN",
120*51a01f3dSAnaëlle CAZUC        "PEBS": "1",
121*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts return instructions retired.",
122*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "100007",
123*51a01f3dSAnaëlle CAZUC        "UMask": "0x8"
124*51a01f3dSAnaëlle CAZUC    },
125*51a01f3dSAnaëlle CAZUC    {
126*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Taken branch instructions retired.",
127*51a01f3dSAnaëlle CAZUC        "EventCode": "0xc4",
128*51a01f3dSAnaëlle CAZUC        "EventName": "BR_INST_RETIRED.NEAR_TAKEN",
129*51a01f3dSAnaëlle CAZUC        "PEBS": "1",
130*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts taken branch instructions retired.",
131*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "400009",
132*51a01f3dSAnaëlle CAZUC        "UMask": "0x20"
133*51a01f3dSAnaëlle CAZUC    },
134*51a01f3dSAnaëlle CAZUC    {
135*51a01f3dSAnaëlle CAZUC        "BriefDescription": "All mispredicted branch instructions retired.",
136*51a01f3dSAnaëlle CAZUC        "EventCode": "0xc5",
137*51a01f3dSAnaëlle CAZUC        "EventName": "BR_MISP_RETIRED.ALL_BRANCHES",
138*51a01f3dSAnaëlle CAZUC        "PEBS": "1",
139*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts all the retired branch instructions that were mispredicted by the processor. A branch misprediction occurs when the processor incorrectly predicts the destination of the branch.  When the misprediction is discovered at execution, all the instructions executed in the wrong (speculative) path must be discarded, and the processor must start fetching from the correct path.",
140*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "400009"
141*51a01f3dSAnaëlle CAZUC    },
142*51a01f3dSAnaëlle CAZUC    {
143*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Mispredicted conditional branch instructions retired.",
144*51a01f3dSAnaëlle CAZUC        "EventCode": "0xc5",
145*51a01f3dSAnaëlle CAZUC        "EventName": "BR_MISP_RETIRED.COND",
146*51a01f3dSAnaëlle CAZUC        "PEBS": "1",
147*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts mispredicted conditional branch instructions retired.",
148*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "400009",
149*51a01f3dSAnaëlle CAZUC        "UMask": "0x11"
150*51a01f3dSAnaëlle CAZUC    },
151*51a01f3dSAnaëlle CAZUC    {
152*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Mispredicted non-taken conditional branch instructions retired.",
153*51a01f3dSAnaëlle CAZUC        "EventCode": "0xc5",
154*51a01f3dSAnaëlle CAZUC        "EventName": "BR_MISP_RETIRED.COND_NTAKEN",
155*51a01f3dSAnaëlle CAZUC        "PEBS": "1",
156*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts the number of conditional branch instructions retired that were mispredicted and the branch direction was not taken.",
157*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "400009",
158*51a01f3dSAnaëlle CAZUC        "UMask": "0x10"
159*51a01f3dSAnaëlle CAZUC    },
160*51a01f3dSAnaëlle CAZUC    {
161*51a01f3dSAnaëlle CAZUC        "BriefDescription": "number of branch instructions retired that were mispredicted and taken.",
162*51a01f3dSAnaëlle CAZUC        "EventCode": "0xc5",
163*51a01f3dSAnaëlle CAZUC        "EventName": "BR_MISP_RETIRED.COND_TAKEN",
164*51a01f3dSAnaëlle CAZUC        "PEBS": "1",
165*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts taken conditional mispredicted branch instructions retired.",
166*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "400009",
167*51a01f3dSAnaëlle CAZUC        "UMask": "0x1"
168*51a01f3dSAnaëlle CAZUC    },
169*51a01f3dSAnaëlle CAZUC    {
170*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Miss-predicted near indirect branch instructions retired (excluding returns)",
171*51a01f3dSAnaëlle CAZUC        "EventCode": "0xc5",
172*51a01f3dSAnaëlle CAZUC        "EventName": "BR_MISP_RETIRED.INDIRECT",
173*51a01f3dSAnaëlle CAZUC        "PEBS": "1",
174*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts miss-predicted near indirect branch instructions retired excluding returns. TSX abort is an indirect branch.",
175*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "100003",
176*51a01f3dSAnaëlle CAZUC        "UMask": "0x80"
177*51a01f3dSAnaëlle CAZUC    },
178*51a01f3dSAnaëlle CAZUC    {
179*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Mispredicted indirect CALL retired.",
180*51a01f3dSAnaëlle CAZUC        "EventCode": "0xc5",
181*51a01f3dSAnaëlle CAZUC        "EventName": "BR_MISP_RETIRED.INDIRECT_CALL",
182*51a01f3dSAnaëlle CAZUC        "PEBS": "1",
183*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts retired mispredicted indirect (near taken) CALL instructions, including both register and memory indirect.",
184*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "400009",
185*51a01f3dSAnaëlle CAZUC        "UMask": "0x2"
186*51a01f3dSAnaëlle CAZUC    },
187*51a01f3dSAnaëlle CAZUC    {
188*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Number of near branch instructions retired that were mispredicted and taken.",
189*51a01f3dSAnaëlle CAZUC        "EventCode": "0xc5",
190*51a01f3dSAnaëlle CAZUC        "EventName": "BR_MISP_RETIRED.NEAR_TAKEN",
191*51a01f3dSAnaëlle CAZUC        "PEBS": "1",
192*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts number of near branch instructions retired that were mispredicted and taken.",
193*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "400009",
194*51a01f3dSAnaëlle CAZUC        "UMask": "0x20"
195*51a01f3dSAnaëlle CAZUC    },
196*51a01f3dSAnaëlle CAZUC    {
197*51a01f3dSAnaëlle CAZUC        "BriefDescription": "This event counts the number of mispredicted ret instructions retired. Non PEBS",
198*51a01f3dSAnaëlle CAZUC        "EventCode": "0xc5",
199*51a01f3dSAnaëlle CAZUC        "EventName": "BR_MISP_RETIRED.RET",
200*51a01f3dSAnaëlle CAZUC        "PEBS": "1",
201*51a01f3dSAnaëlle CAZUC        "PublicDescription": "This is a non-precise version (that is, does not use PEBS) of the event that counts mispredicted return instructions retired.",
202*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "100007",
203*51a01f3dSAnaëlle CAZUC        "UMask": "0x8"
204*51a01f3dSAnaëlle CAZUC    },
205*51a01f3dSAnaëlle CAZUC    {
206*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Core clocks when the thread is in the C0.1 light-weight slower wakeup time but more power saving optimized state.",
207*51a01f3dSAnaëlle CAZUC        "EventCode": "0xec",
208*51a01f3dSAnaëlle CAZUC        "EventName": "CPU_CLK_UNHALTED.C01",
209*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts core clocks when the thread is in the C0.1 light-weight slower wakeup time but more power saving optimized state.  This state can be entered via the TPAUSE or UMWAIT instructions.",
210*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
211*51a01f3dSAnaëlle CAZUC        "UMask": "0x10"
212*51a01f3dSAnaëlle CAZUC    },
213*51a01f3dSAnaëlle CAZUC    {
214*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Core clocks when the thread is in the C0.2 light-weight faster wakeup time but less power saving optimized state.",
215*51a01f3dSAnaëlle CAZUC        "EventCode": "0xec",
216*51a01f3dSAnaëlle CAZUC        "EventName": "CPU_CLK_UNHALTED.C02",
217*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts core clocks when the thread is in the C0.2 light-weight faster wakeup time but less power saving optimized state.  This state can be entered via the TPAUSE or UMWAIT instructions.",
218*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
219*51a01f3dSAnaëlle CAZUC        "UMask": "0x20"
220*51a01f3dSAnaëlle CAZUC    },
221*51a01f3dSAnaëlle CAZUC    {
222*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Core clocks when the thread is in the C0.1 or C0.2 or running a PAUSE in C0 ACPI state.",
223*51a01f3dSAnaëlle CAZUC        "EventCode": "0xec",
224*51a01f3dSAnaëlle CAZUC        "EventName": "CPU_CLK_UNHALTED.C0_WAIT",
225*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts core clocks when the thread is in the C0.1 or C0.2 power saving optimized states (TPAUSE or UMWAIT instructions) or running the PAUSE instruction.",
226*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
227*51a01f3dSAnaëlle CAZUC        "UMask": "0x70"
228*51a01f3dSAnaëlle CAZUC    },
229*51a01f3dSAnaëlle CAZUC    {
230*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Cycle counts are evenly distributed between active threads in the Core.",
231*51a01f3dSAnaëlle CAZUC        "EventCode": "0xec",
232*51a01f3dSAnaëlle CAZUC        "EventName": "CPU_CLK_UNHALTED.DISTRIBUTED",
233*51a01f3dSAnaëlle CAZUC        "PublicDescription": "This event distributes cycle counts between active hyperthreads, i.e., those in C0.  A hyperthread becomes inactive when it executes the HLT or MWAIT instructions.  If all other hyperthreads are inactive (or disabled or do not exist), all counts are attributed to this hyperthread. To obtain the full count when the Core is active, sum the counts from each hyperthread.",
234*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
235*51a01f3dSAnaëlle CAZUC        "UMask": "0x2"
236*51a01f3dSAnaëlle CAZUC    },
237*51a01f3dSAnaëlle CAZUC    {
238*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Core crystal clock cycles when this thread is unhalted and the other thread is halted.",
239*51a01f3dSAnaëlle CAZUC        "EventCode": "0x3c",
240*51a01f3dSAnaëlle CAZUC        "EventName": "CPU_CLK_UNHALTED.ONE_THREAD_ACTIVE",
241*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts Core crystal clock cycles when current thread is unhalted and the other thread is halted.",
242*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "25003",
243*51a01f3dSAnaëlle CAZUC        "UMask": "0x2"
244*51a01f3dSAnaëlle CAZUC    },
245*51a01f3dSAnaëlle CAZUC    {
246*51a01f3dSAnaëlle CAZUC        "BriefDescription": "CPU_CLK_UNHALTED.PAUSE",
247*51a01f3dSAnaëlle CAZUC        "EventCode": "0xec",
248*51a01f3dSAnaëlle CAZUC        "EventName": "CPU_CLK_UNHALTED.PAUSE",
249*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
250*51a01f3dSAnaëlle CAZUC        "UMask": "0x40"
251*51a01f3dSAnaëlle CAZUC    },
252*51a01f3dSAnaëlle CAZUC    {
253*51a01f3dSAnaëlle CAZUC        "BriefDescription": "CPU_CLK_UNHALTED.PAUSE_INST",
254*51a01f3dSAnaëlle CAZUC        "CounterMask": "1",
255*51a01f3dSAnaëlle CAZUC        "EdgeDetect": "1",
256*51a01f3dSAnaëlle CAZUC        "EventCode": "0xec",
257*51a01f3dSAnaëlle CAZUC        "EventName": "CPU_CLK_UNHALTED.PAUSE_INST",
258*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
259*51a01f3dSAnaëlle CAZUC        "UMask": "0x40"
260*51a01f3dSAnaëlle CAZUC    },
261*51a01f3dSAnaëlle CAZUC    {
262*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Core crystal clock cycles. Cycle counts are evenly distributed between active threads in the Core.",
263*51a01f3dSAnaëlle CAZUC        "EventCode": "0x3c",
264*51a01f3dSAnaëlle CAZUC        "EventName": "CPU_CLK_UNHALTED.REF_DISTRIBUTED",
265*51a01f3dSAnaëlle CAZUC        "PublicDescription": "This event distributes Core crystal clock cycle counts between active hyperthreads, i.e., those in C0 sleep-state. A hyperthread becomes inactive when it executes the HLT or MWAIT instructions. If one thread is active in a core, all counts are attributed to this hyperthread. To obtain the full count when the Core is active, sum the counts from each hyperthread.",
266*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
267*51a01f3dSAnaëlle CAZUC        "UMask": "0x8"
268*51a01f3dSAnaëlle CAZUC    },
269*51a01f3dSAnaëlle CAZUC    {
270*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Reference cycles when the core is not in halt state.",
271*51a01f3dSAnaëlle CAZUC        "EventName": "CPU_CLK_UNHALTED.REF_TSC",
272*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts the number of reference cycles when the core is not in a halt state. The core enters the halt state when it is running the HLT instruction or the MWAIT instruction. This event is not affected by core frequency changes (for example, P states, TM2 transitions) but has the same incrementing frequency as the time stamp counter. This event can approximate elapsed time while the core was not in a halt state. It is counted on a dedicated fixed counter, leaving the eight programmable counters available for other events. Note: On all current platforms this event stops counting during 'throttling (TM)' states duty off periods the processor is 'halted'.  The counter update is done at a lower clock rate then the core clock the overflow status bit for this counter may appear 'sticky'.  After the counter has overflowed and software clears the overflow status bit and resets the counter to less than MAX. The reset value to the counter is not clocked immediately so the overflow status bit will flip 'high (1)' and generate another PMI (if enabled) after which the reset value gets clocked into the counter. Therefore, software will get the interrupt, read the overflow status bit '1 for bit 34 while the counter value is less than MAX. Software should ignore this case.",
273*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
274*51a01f3dSAnaëlle CAZUC        "UMask": "0x3"
275*51a01f3dSAnaëlle CAZUC    },
276*51a01f3dSAnaëlle CAZUC    {
277*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Reference cycles when the core is not in halt state.",
278*51a01f3dSAnaëlle CAZUC        "EventCode": "0x3c",
279*51a01f3dSAnaëlle CAZUC        "EventName": "CPU_CLK_UNHALTED.REF_TSC_P",
280*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts the number of reference cycles when the core is not in a halt state. The core enters the halt state when it is running the HLT instruction or the MWAIT instruction. This event is not affected by core frequency changes (for example, P states, TM2 transitions) but has the same incrementing frequency as the time stamp counter. This event can approximate elapsed time while the core was not in a halt state. It is counted on a dedicated fixed counter, leaving the four (eight when Hyperthreading is disabled) programmable counters available for other events. Note: On all current platforms this event stops counting during 'throttling (TM)' states duty off periods the processor is 'halted'.  The counter update is done at a lower clock rate then the core clock the overflow status bit for this counter may appear 'sticky'.  After the counter has overflowed and software clears the overflow status bit and resets the counter to less than MAX. The reset value to the counter is not clocked immediately so the overflow status bit will flip 'high (1)' and generate another PMI (if enabled) after which the reset value gets clocked into the counter. Therefore, software will get the interrupt, read the overflow status bit '1 for bit 34 while the counter value is less than MAX. Software should ignore this case.",
281*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
282*51a01f3dSAnaëlle CAZUC        "UMask": "0x1"
283*51a01f3dSAnaëlle CAZUC    },
284*51a01f3dSAnaëlle CAZUC    {
285*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Core cycles when the thread is not in halt state",
286*51a01f3dSAnaëlle CAZUC        "EventName": "CPU_CLK_UNHALTED.THREAD",
287*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts the number of core cycles while the thread is not in a halt state. The thread enters the halt state when it is running the HLT instruction. This event is a component in many key event ratios. The core frequency may change from time to time due to transitions associated with Enhanced Intel SpeedStep Technology or TM2. For this reason this event may have a changing ratio with regards to time. When the core frequency is constant, this event can approximate elapsed time while the core was not in the halt state. It is counted on a dedicated fixed counter, leaving the eight programmable counters available for other events.",
288*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
289*51a01f3dSAnaëlle CAZUC        "UMask": "0x2"
290*51a01f3dSAnaëlle CAZUC    },
291*51a01f3dSAnaëlle CAZUC    {
292*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Thread cycles when thread is not in halt state",
293*51a01f3dSAnaëlle CAZUC        "EventCode": "0x3c",
294*51a01f3dSAnaëlle CAZUC        "EventName": "CPU_CLK_UNHALTED.THREAD_P",
295*51a01f3dSAnaëlle CAZUC        "PublicDescription": "This is an architectural event that counts the number of thread cycles while the thread is not in a halt state. The thread enters the halt state when it is running the HLT instruction. The core frequency may change from time to time due to power or thermal throttling. For this reason, this event may have a changing ratio with regards to wall clock time.",
296*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003"
297*51a01f3dSAnaëlle CAZUC    },
298*51a01f3dSAnaëlle CAZUC    {
299*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Cycles while L1 cache miss demand load is outstanding.",
300*51a01f3dSAnaëlle CAZUC        "CounterMask": "8",
301*51a01f3dSAnaëlle CAZUC        "EventCode": "0xa3",
302*51a01f3dSAnaëlle CAZUC        "EventName": "CYCLE_ACTIVITY.CYCLES_L1D_MISS",
303*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "1000003",
304*51a01f3dSAnaëlle CAZUC        "UMask": "0x8"
305*51a01f3dSAnaëlle CAZUC    },
306*51a01f3dSAnaëlle CAZUC    {
307*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Cycles while L2 cache miss demand load is outstanding.",
308*51a01f3dSAnaëlle CAZUC        "CounterMask": "1",
309*51a01f3dSAnaëlle CAZUC        "EventCode": "0xa3",
310*51a01f3dSAnaëlle CAZUC        "EventName": "CYCLE_ACTIVITY.CYCLES_L2_MISS",
311*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "1000003",
312*51a01f3dSAnaëlle CAZUC        "UMask": "0x1"
313*51a01f3dSAnaëlle CAZUC    },
314*51a01f3dSAnaëlle CAZUC    {
315*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Cycles while memory subsystem has an outstanding load.",
316*51a01f3dSAnaëlle CAZUC        "CounterMask": "16",
317*51a01f3dSAnaëlle CAZUC        "EventCode": "0xa3",
318*51a01f3dSAnaëlle CAZUC        "EventName": "CYCLE_ACTIVITY.CYCLES_MEM_ANY",
319*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "1000003",
320*51a01f3dSAnaëlle CAZUC        "UMask": "0x10"
321*51a01f3dSAnaëlle CAZUC    },
322*51a01f3dSAnaëlle CAZUC    {
323*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Execution stalls while L1 cache miss demand load is outstanding.",
324*51a01f3dSAnaëlle CAZUC        "CounterMask": "12",
325*51a01f3dSAnaëlle CAZUC        "EventCode": "0xa3",
326*51a01f3dSAnaëlle CAZUC        "EventName": "CYCLE_ACTIVITY.STALLS_L1D_MISS",
327*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "1000003",
328*51a01f3dSAnaëlle CAZUC        "UMask": "0xc"
329*51a01f3dSAnaëlle CAZUC    },
330*51a01f3dSAnaëlle CAZUC    {
331*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Execution stalls while L2 cache miss demand load is outstanding.",
332*51a01f3dSAnaëlle CAZUC        "CounterMask": "5",
333*51a01f3dSAnaëlle CAZUC        "EventCode": "0xa3",
334*51a01f3dSAnaëlle CAZUC        "EventName": "CYCLE_ACTIVITY.STALLS_L2_MISS",
335*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "1000003",
336*51a01f3dSAnaëlle CAZUC        "UMask": "0x5"
337*51a01f3dSAnaëlle CAZUC    },
338*51a01f3dSAnaëlle CAZUC    {
339*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Total execution stalls.",
340*51a01f3dSAnaëlle CAZUC        "CounterMask": "4",
341*51a01f3dSAnaëlle CAZUC        "EventCode": "0xa3",
342*51a01f3dSAnaëlle CAZUC        "EventName": "CYCLE_ACTIVITY.STALLS_TOTAL",
343*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "1000003",
344*51a01f3dSAnaëlle CAZUC        "UMask": "0x4"
345*51a01f3dSAnaëlle CAZUC    },
346*51a01f3dSAnaëlle CAZUC    {
347*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Cycles total of 1 uop is executed on all ports and Reservation Station was not empty.",
348*51a01f3dSAnaëlle CAZUC        "EventCode": "0xa6",
349*51a01f3dSAnaëlle CAZUC        "EventName": "EXE_ACTIVITY.1_PORTS_UTIL",
350*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts cycles during which a total of 1 uop was executed on all ports and Reservation Station (RS) was not empty.",
351*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
352*51a01f3dSAnaëlle CAZUC        "UMask": "0x2"
353*51a01f3dSAnaëlle CAZUC    },
354*51a01f3dSAnaëlle CAZUC    {
355*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Cycles total of 2 uops are executed on all ports and Reservation Station was not empty.",
356*51a01f3dSAnaëlle CAZUC        "EventCode": "0xa6",
357*51a01f3dSAnaëlle CAZUC        "EventName": "EXE_ACTIVITY.2_PORTS_UTIL",
358*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts cycles during which a total of 2 uops were executed on all ports and Reservation Station (RS) was not empty.",
359*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
360*51a01f3dSAnaëlle CAZUC        "UMask": "0x4"
361*51a01f3dSAnaëlle CAZUC    },
362*51a01f3dSAnaëlle CAZUC    {
363*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Cycles total of 3 uops are executed on all ports and Reservation Station was not empty.",
364*51a01f3dSAnaëlle CAZUC        "EventCode": "0xa6",
365*51a01f3dSAnaëlle CAZUC        "EventName": "EXE_ACTIVITY.3_PORTS_UTIL",
366*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Cycles total of 3 uops are executed on all ports and Reservation Station (RS) was not empty.",
367*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
368*51a01f3dSAnaëlle CAZUC        "UMask": "0x8"
369*51a01f3dSAnaëlle CAZUC    },
370*51a01f3dSAnaëlle CAZUC    {
371*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Cycles total of 4 uops are executed on all ports and Reservation Station was not empty.",
372*51a01f3dSAnaëlle CAZUC        "EventCode": "0xa6",
373*51a01f3dSAnaëlle CAZUC        "EventName": "EXE_ACTIVITY.4_PORTS_UTIL",
374*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Cycles total of 4 uops are executed on all ports and Reservation Station (RS) was not empty.",
375*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
376*51a01f3dSAnaëlle CAZUC        "UMask": "0x10"
377*51a01f3dSAnaëlle CAZUC    },
378*51a01f3dSAnaëlle CAZUC    {
379*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Execution stalls while memory subsystem has an outstanding load.",
380*51a01f3dSAnaëlle CAZUC        "CounterMask": "5",
381*51a01f3dSAnaëlle CAZUC        "EventCode": "0xa6",
382*51a01f3dSAnaëlle CAZUC        "EventName": "EXE_ACTIVITY.BOUND_ON_LOADS",
383*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
384*51a01f3dSAnaëlle CAZUC        "UMask": "0x21"
385*51a01f3dSAnaëlle CAZUC    },
386*51a01f3dSAnaëlle CAZUC    {
387*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Cycles where the Store Buffer was full and no loads caused an execution stall.",
388*51a01f3dSAnaëlle CAZUC        "CounterMask": "2",
389*51a01f3dSAnaëlle CAZUC        "EventCode": "0xa6",
390*51a01f3dSAnaëlle CAZUC        "EventName": "EXE_ACTIVITY.BOUND_ON_STORES",
391*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts cycles where the Store Buffer was full and no loads caused an execution stall.",
392*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "1000003",
393*51a01f3dSAnaëlle CAZUC        "UMask": "0x40"
394*51a01f3dSAnaëlle CAZUC    },
395*51a01f3dSAnaëlle CAZUC    {
396*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Cycles no uop executed while RS was not empty, the SB was not full and there was no outstanding load.",
397*51a01f3dSAnaëlle CAZUC        "EventCode": "0xa6",
398*51a01f3dSAnaëlle CAZUC        "EventName": "EXE_ACTIVITY.EXE_BOUND_0_PORTS",
399*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Number of cycles total of 0 uops executed on all ports, Reservation Station (RS) was not empty, the Store Buffer (SB) was not full and there was no outstanding load.",
400*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "1000003",
401*51a01f3dSAnaëlle CAZUC        "UMask": "0x80"
402*51a01f3dSAnaëlle CAZUC    },
403*51a01f3dSAnaëlle CAZUC    {
404*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Instruction decoders utilized in a cycle",
405*51a01f3dSAnaëlle CAZUC        "EventCode": "0x75",
406*51a01f3dSAnaëlle CAZUC        "EventName": "INST_DECODED.DECODERS",
407*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Number of decoders utilized in a cycle when the MITE (legacy decode pipeline) fetches instructions.",
408*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
409*51a01f3dSAnaëlle CAZUC        "UMask": "0x1"
410*51a01f3dSAnaëlle CAZUC    },
411*51a01f3dSAnaëlle CAZUC    {
412*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Number of instructions retired. Fixed Counter - architectural event",
413*51a01f3dSAnaëlle CAZUC        "EventName": "INST_RETIRED.ANY",
414*51a01f3dSAnaëlle CAZUC        "PEBS": "1",
415*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts the number of X86 instructions retired - an Architectural PerfMon event. Counting continues during hardware interrupts, traps, and inside interrupt handlers. Notes: INST_RETIRED.ANY is counted by a designated fixed counter freeing up programmable counters to count other events. INST_RETIRED.ANY_P is counted by a programmable counter.",
416*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
417*51a01f3dSAnaëlle CAZUC        "UMask": "0x1"
418*51a01f3dSAnaëlle CAZUC    },
419*51a01f3dSAnaëlle CAZUC    {
420*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Number of instructions retired. General Counter - architectural event",
421*51a01f3dSAnaëlle CAZUC        "EventCode": "0xc0",
422*51a01f3dSAnaëlle CAZUC        "EventName": "INST_RETIRED.ANY_P",
423*51a01f3dSAnaëlle CAZUC        "PEBS": "1",
424*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts the number of X86 instructions retired - an Architectural PerfMon event. Counting continues during hardware interrupts, traps, and inside interrupt handlers. Notes: INST_RETIRED.ANY is counted by a designated fixed counter freeing up programmable counters to count other events. INST_RETIRED.ANY_P is counted by a programmable counter.",
425*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003"
426*51a01f3dSAnaëlle CAZUC    },
427*51a01f3dSAnaëlle CAZUC    {
428*51a01f3dSAnaëlle CAZUC        "BriefDescription": "INST_RETIRED.MACRO_FUSED",
429*51a01f3dSAnaëlle CAZUC        "EventCode": "0xc0",
430*51a01f3dSAnaëlle CAZUC        "EventName": "INST_RETIRED.MACRO_FUSED",
431*51a01f3dSAnaëlle CAZUC        "PEBS": "1",
432*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
433*51a01f3dSAnaëlle CAZUC        "UMask": "0x10"
434*51a01f3dSAnaëlle CAZUC    },
435*51a01f3dSAnaëlle CAZUC    {
436*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Retired NOP instructions.",
437*51a01f3dSAnaëlle CAZUC        "EventCode": "0xc0",
438*51a01f3dSAnaëlle CAZUC        "EventName": "INST_RETIRED.NOP",
439*51a01f3dSAnaëlle CAZUC        "PEBS": "1",
440*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts all retired NOP or ENDBR32/64 instructions",
441*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
442*51a01f3dSAnaëlle CAZUC        "UMask": "0x2"
443*51a01f3dSAnaëlle CAZUC    },
444*51a01f3dSAnaëlle CAZUC    {
445*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Precise instruction retired with PEBS precise-distribution",
446*51a01f3dSAnaëlle CAZUC        "EventName": "INST_RETIRED.PREC_DIST",
447*51a01f3dSAnaëlle CAZUC        "PEBS": "1",
448*51a01f3dSAnaëlle CAZUC        "PublicDescription": "A version of INST_RETIRED that allows for a precise distribution of samples across instructions retired. It utilizes the Precise Distribution of Instructions Retired (PDIR++) feature to fix bias in how retired instructions get sampled. Use on Fixed Counter 0.",
449*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
450*51a01f3dSAnaëlle CAZUC        "UMask": "0x1"
451*51a01f3dSAnaëlle CAZUC    },
452*51a01f3dSAnaëlle CAZUC    {
453*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Iterations of Repeat string retired instructions.",
454*51a01f3dSAnaëlle CAZUC        "EventCode": "0xc0",
455*51a01f3dSAnaëlle CAZUC        "EventName": "INST_RETIRED.REP_ITERATION",
456*51a01f3dSAnaëlle CAZUC        "PEBS": "1",
457*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Number of iterations of Repeat (REP) string retired instructions such as MOVS, CMPS, and SCAS. Each has a byte, word, and doubleword version and string instructions can be repeated using a repetition prefix, REP, that allows their architectural execution to be repeated a number of times as specified by the RCX register. Note the number of iterations is implementation-dependent.",
458*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
459*51a01f3dSAnaëlle CAZUC        "UMask": "0x8"
460*51a01f3dSAnaëlle CAZUC    },
461*51a01f3dSAnaëlle CAZUC    {
462*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Clears speculative count",
463*51a01f3dSAnaëlle CAZUC        "CounterMask": "1",
464*51a01f3dSAnaëlle CAZUC        "EdgeDetect": "1",
465*51a01f3dSAnaëlle CAZUC        "EventCode": "0xad",
466*51a01f3dSAnaëlle CAZUC        "EventName": "INT_MISC.CLEARS_COUNT",
467*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts the number of speculative clears due to any type of branch misprediction or machine clears",
468*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "500009",
469*51a01f3dSAnaëlle CAZUC        "UMask": "0x1"
470*51a01f3dSAnaëlle CAZUC    },
471*51a01f3dSAnaëlle CAZUC    {
472*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Counts cycles after recovery from a branch misprediction or machine clear till the first uop is issued from the resteered path.",
473*51a01f3dSAnaëlle CAZUC        "EventCode": "0xad",
474*51a01f3dSAnaëlle CAZUC        "EventName": "INT_MISC.CLEAR_RESTEER_CYCLES",
475*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Cycles after recovery from a branch misprediction or machine clear till the first uop is issued from the resteered path.",
476*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "500009",
477*51a01f3dSAnaëlle CAZUC        "UMask": "0x80"
478*51a01f3dSAnaëlle CAZUC    },
479*51a01f3dSAnaëlle CAZUC    {
480*51a01f3dSAnaëlle CAZUC        "BriefDescription": "INT_MISC.MBA_STALLS",
481*51a01f3dSAnaëlle CAZUC        "EventCode": "0xad",
482*51a01f3dSAnaëlle CAZUC        "EventName": "INT_MISC.MBA_STALLS",
483*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "1000003",
484*51a01f3dSAnaëlle CAZUC        "UMask": "0x20"
485*51a01f3dSAnaëlle CAZUC    },
486*51a01f3dSAnaëlle CAZUC    {
487*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Core cycles the allocator was stalled due to recovery from earlier clear event for this thread",
488*51a01f3dSAnaëlle CAZUC        "EventCode": "0xad",
489*51a01f3dSAnaëlle CAZUC        "EventName": "INT_MISC.RECOVERY_CYCLES",
490*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts core cycles when the Resource allocator was stalled due to recovery from an earlier branch misprediction or machine clear event.",
491*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "500009",
492*51a01f3dSAnaëlle CAZUC        "UMask": "0x1"
493*51a01f3dSAnaëlle CAZUC    },
494*51a01f3dSAnaëlle CAZUC    {
495*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Bubble cycles of BAClear (Unknown Branch).",
496*51a01f3dSAnaëlle CAZUC        "EventCode": "0xad",
497*51a01f3dSAnaëlle CAZUC        "EventName": "INT_MISC.UNKNOWN_BRANCH_CYCLES",
498*51a01f3dSAnaëlle CAZUC        "MSRIndex": "0x3F7",
499*51a01f3dSAnaëlle CAZUC        "MSRValue": "0x7",
500*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "1000003",
501*51a01f3dSAnaëlle CAZUC        "UMask": "0x40"
502*51a01f3dSAnaëlle CAZUC    },
503*51a01f3dSAnaëlle CAZUC    {
504*51a01f3dSAnaëlle CAZUC        "BriefDescription": "TMA slots where uops got dropped",
505*51a01f3dSAnaëlle CAZUC        "EventCode": "0xad",
506*51a01f3dSAnaëlle CAZUC        "EventName": "INT_MISC.UOP_DROPPING",
507*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Estimated number of Top-down Microarchitecture Analysis slots that got dropped due to non front-end reasons",
508*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "1000003",
509*51a01f3dSAnaëlle CAZUC        "UMask": "0x10"
510*51a01f3dSAnaëlle CAZUC    },
511*51a01f3dSAnaëlle CAZUC    {
512*51a01f3dSAnaëlle CAZUC        "BriefDescription": "INT_VEC_RETIRED.128BIT",
513*51a01f3dSAnaëlle CAZUC        "EventCode": "0xe7",
514*51a01f3dSAnaëlle CAZUC        "EventName": "INT_VEC_RETIRED.128BIT",
515*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "1000003",
516*51a01f3dSAnaëlle CAZUC        "UMask": "0x13"
517*51a01f3dSAnaëlle CAZUC    },
518*51a01f3dSAnaëlle CAZUC    {
519*51a01f3dSAnaëlle CAZUC        "BriefDescription": "INT_VEC_RETIRED.256BIT",
520*51a01f3dSAnaëlle CAZUC        "EventCode": "0xe7",
521*51a01f3dSAnaëlle CAZUC        "EventName": "INT_VEC_RETIRED.256BIT",
522*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "1000003",
523*51a01f3dSAnaëlle CAZUC        "UMask": "0xac"
524*51a01f3dSAnaëlle CAZUC    },
525*51a01f3dSAnaëlle CAZUC    {
526*51a01f3dSAnaëlle CAZUC        "BriefDescription": "integer ADD, SUB, SAD 128-bit vector instructions.",
527*51a01f3dSAnaëlle CAZUC        "EventCode": "0xe7",
528*51a01f3dSAnaëlle CAZUC        "EventName": "INT_VEC_RETIRED.ADD_128",
529*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Number of retired integer ADD/SUB (regular or horizontal), SAD 128-bit vector instructions.",
530*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "1000003",
531*51a01f3dSAnaëlle CAZUC        "UMask": "0x3"
532*51a01f3dSAnaëlle CAZUC    },
533*51a01f3dSAnaëlle CAZUC    {
534*51a01f3dSAnaëlle CAZUC        "BriefDescription": "integer ADD, SUB, SAD 256-bit vector instructions.",
535*51a01f3dSAnaëlle CAZUC        "EventCode": "0xe7",
536*51a01f3dSAnaëlle CAZUC        "EventName": "INT_VEC_RETIRED.ADD_256",
537*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Number of retired integer ADD/SUB (regular or horizontal), SAD 256-bit vector instructions.",
538*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "1000003",
539*51a01f3dSAnaëlle CAZUC        "UMask": "0xc"
540*51a01f3dSAnaëlle CAZUC    },
541*51a01f3dSAnaëlle CAZUC    {
542*51a01f3dSAnaëlle CAZUC        "BriefDescription": "INT_VEC_RETIRED.MUL_256",
543*51a01f3dSAnaëlle CAZUC        "EventCode": "0xe7",
544*51a01f3dSAnaëlle CAZUC        "EventName": "INT_VEC_RETIRED.MUL_256",
545*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "1000003",
546*51a01f3dSAnaëlle CAZUC        "UMask": "0x80"
547*51a01f3dSAnaëlle CAZUC    },
548*51a01f3dSAnaëlle CAZUC    {
549*51a01f3dSAnaëlle CAZUC        "BriefDescription": "INT_VEC_RETIRED.SHUFFLES",
550*51a01f3dSAnaëlle CAZUC        "EventCode": "0xe7",
551*51a01f3dSAnaëlle CAZUC        "EventName": "INT_VEC_RETIRED.SHUFFLES",
552*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "1000003",
553*51a01f3dSAnaëlle CAZUC        "UMask": "0x40"
554*51a01f3dSAnaëlle CAZUC    },
555*51a01f3dSAnaëlle CAZUC    {
556*51a01f3dSAnaëlle CAZUC        "BriefDescription": "INT_VEC_RETIRED.VNNI_128",
557*51a01f3dSAnaëlle CAZUC        "EventCode": "0xe7",
558*51a01f3dSAnaëlle CAZUC        "EventName": "INT_VEC_RETIRED.VNNI_128",
559*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "1000003",
560*51a01f3dSAnaëlle CAZUC        "UMask": "0x10"
561*51a01f3dSAnaëlle CAZUC    },
562*51a01f3dSAnaëlle CAZUC    {
563*51a01f3dSAnaëlle CAZUC        "BriefDescription": "INT_VEC_RETIRED.VNNI_256",
564*51a01f3dSAnaëlle CAZUC        "EventCode": "0xe7",
565*51a01f3dSAnaëlle CAZUC        "EventName": "INT_VEC_RETIRED.VNNI_256",
566*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "1000003",
567*51a01f3dSAnaëlle CAZUC        "UMask": "0x20"
568*51a01f3dSAnaëlle CAZUC    },
569*51a01f3dSAnaëlle CAZUC    {
570*51a01f3dSAnaëlle CAZUC        "BriefDescription": "False dependencies in MOB due to partial compare on address.",
571*51a01f3dSAnaëlle CAZUC        "EventCode": "0x03",
572*51a01f3dSAnaëlle CAZUC        "EventName": "LD_BLOCKS.ADDRESS_ALIAS",
573*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts the number of times a load got blocked due to false dependencies in MOB due to partial compare on address.",
574*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "100003",
575*51a01f3dSAnaëlle CAZUC        "UMask": "0x4"
576*51a01f3dSAnaëlle CAZUC    },
577*51a01f3dSAnaëlle CAZUC    {
578*51a01f3dSAnaëlle CAZUC        "BriefDescription": "The number of times that split load operations are temporarily blocked because all resources for handling the split accesses are in use.",
579*51a01f3dSAnaëlle CAZUC        "EventCode": "0x03",
580*51a01f3dSAnaëlle CAZUC        "EventName": "LD_BLOCKS.NO_SR",
581*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts the number of times that split load operations are temporarily blocked because all resources for handling the split accesses are in use.",
582*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "100003",
583*51a01f3dSAnaëlle CAZUC        "UMask": "0x88"
584*51a01f3dSAnaëlle CAZUC    },
585*51a01f3dSAnaëlle CAZUC    {
586*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Loads blocked due to overlapping with a preceding store that cannot be forwarded.",
587*51a01f3dSAnaëlle CAZUC        "EventCode": "0x03",
588*51a01f3dSAnaëlle CAZUC        "EventName": "LD_BLOCKS.STORE_FORWARD",
589*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts the number of times where store forwarding was prevented for a load operation. The most common case is a load blocked due to the address of memory access (partially) overlapping with a preceding uncompleted store. Note: See the table of not supported store forwards in the Optimization Guide.",
590*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "100003",
591*51a01f3dSAnaëlle CAZUC        "UMask": "0x82"
592*51a01f3dSAnaëlle CAZUC    },
593*51a01f3dSAnaëlle CAZUC    {
594*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Counts the number of demand load dispatches that hit L1D fill buffer (FB) allocated for software prefetch.",
595*51a01f3dSAnaëlle CAZUC        "EventCode": "0x4c",
596*51a01f3dSAnaëlle CAZUC        "EventName": "LOAD_HIT_PREFETCH.SWPF",
597*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts all not software-prefetch load dispatches that hit the fill buffer (FB) allocated for the software prefetch. It can also be incremented by some lock instructions. So it should only be used with profiling so that the locks can be excluded by ASM (Assembly File) inspection of the nearby instructions.",
598*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "100003",
599*51a01f3dSAnaëlle CAZUC        "UMask": "0x1"
600*51a01f3dSAnaëlle CAZUC    },
601*51a01f3dSAnaëlle CAZUC    {
602*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Cycles Uops delivered by the LSD, but didn't come from the decoder.",
603*51a01f3dSAnaëlle CAZUC        "CounterMask": "1",
604*51a01f3dSAnaëlle CAZUC        "EventCode": "0xa8",
605*51a01f3dSAnaëlle CAZUC        "EventName": "LSD.CYCLES_ACTIVE",
606*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts the cycles when at least one uop is delivered by the LSD (Loop-stream detector).",
607*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
608*51a01f3dSAnaëlle CAZUC        "UMask": "0x1"
609*51a01f3dSAnaëlle CAZUC    },
610*51a01f3dSAnaëlle CAZUC    {
611*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Cycles optimal number of Uops delivered by the LSD, but did not come from the decoder.",
612*51a01f3dSAnaëlle CAZUC        "CounterMask": "6",
613*51a01f3dSAnaëlle CAZUC        "EventCode": "0xa8",
614*51a01f3dSAnaëlle CAZUC        "EventName": "LSD.CYCLES_OK",
615*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts the cycles when optimal number of uops is delivered by the LSD (Loop-stream detector).",
616*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
617*51a01f3dSAnaëlle CAZUC        "UMask": "0x1"
618*51a01f3dSAnaëlle CAZUC    },
619*51a01f3dSAnaëlle CAZUC    {
620*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Number of Uops delivered by the LSD.",
621*51a01f3dSAnaëlle CAZUC        "EventCode": "0xa8",
622*51a01f3dSAnaëlle CAZUC        "EventName": "LSD.UOPS",
623*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts the number of uops delivered to the back-end by the LSD(Loop Stream Detector).",
624*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
625*51a01f3dSAnaëlle CAZUC        "UMask": "0x1"
626*51a01f3dSAnaëlle CAZUC    },
627*51a01f3dSAnaëlle CAZUC    {
628*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Number of machine clears (nukes) of any type.",
629*51a01f3dSAnaëlle CAZUC        "CounterMask": "1",
630*51a01f3dSAnaëlle CAZUC        "EdgeDetect": "1",
631*51a01f3dSAnaëlle CAZUC        "EventCode": "0xc3",
632*51a01f3dSAnaëlle CAZUC        "EventName": "MACHINE_CLEARS.COUNT",
633*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts the number of machine clears (nukes) of any type.",
634*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "100003",
635*51a01f3dSAnaëlle CAZUC        "UMask": "0x1"
636*51a01f3dSAnaëlle CAZUC    },
637*51a01f3dSAnaëlle CAZUC    {
638*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Self-modifying code (SMC) detected.",
639*51a01f3dSAnaëlle CAZUC        "EventCode": "0xc3",
640*51a01f3dSAnaëlle CAZUC        "EventName": "MACHINE_CLEARS.SMC",
641*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts self-modifying code (SMC) detected, which causes a machine clear.",
642*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "100003",
643*51a01f3dSAnaëlle CAZUC        "UMask": "0x4"
644*51a01f3dSAnaëlle CAZUC    },
645*51a01f3dSAnaëlle CAZUC    {
646*51a01f3dSAnaëlle CAZUC        "BriefDescription": "LFENCE instructions retired",
647*51a01f3dSAnaëlle CAZUC        "EventCode": "0xe0",
648*51a01f3dSAnaëlle CAZUC        "EventName": "MISC2_RETIRED.LFENCE",
649*51a01f3dSAnaëlle CAZUC        "PublicDescription": "number of LFENCE retired instructions",
650*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "400009",
651*51a01f3dSAnaëlle CAZUC        "UMask": "0x20"
652*51a01f3dSAnaëlle CAZUC    },
653*51a01f3dSAnaëlle CAZUC    {
654*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Increments whenever there is an update to the LBR array.",
655*51a01f3dSAnaëlle CAZUC        "EventCode": "0xcc",
656*51a01f3dSAnaëlle CAZUC        "EventName": "MISC_RETIRED.LBR_INSERTS",
657*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Increments when an entry is added to the Last Branch Record (LBR) array (or removed from the array in case of RETURNs in call stack mode). The event requires LBR enable via IA32_DEBUGCTL MSR and branch type selection via MSR_LBR_SELECT.",
658*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "100003",
659*51a01f3dSAnaëlle CAZUC        "UMask": "0x20"
660*51a01f3dSAnaëlle CAZUC    },
661*51a01f3dSAnaëlle CAZUC    {
662*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Cycles stalled due to no store buffers available. (not including draining form sync).",
663*51a01f3dSAnaëlle CAZUC        "EventCode": "0xa2",
664*51a01f3dSAnaëlle CAZUC        "EventName": "RESOURCE_STALLS.SB",
665*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts allocation stall cycles caused by the store buffer (SB) being full. This counts cycles that the pipeline back-end blocked uop delivery from the front-end.",
666*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "100003",
667*51a01f3dSAnaëlle CAZUC        "UMask": "0x8"
668*51a01f3dSAnaëlle CAZUC    },
669*51a01f3dSAnaëlle CAZUC    {
670*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Counts cycles where the pipeline is stalled due to serializing operations.",
671*51a01f3dSAnaëlle CAZUC        "EventCode": "0xa2",
672*51a01f3dSAnaëlle CAZUC        "EventName": "RESOURCE_STALLS.SCOREBOARD",
673*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "100003",
674*51a01f3dSAnaëlle CAZUC        "UMask": "0x2"
675*51a01f3dSAnaëlle CAZUC    },
676*51a01f3dSAnaëlle CAZUC    {
677*51a01f3dSAnaëlle CAZUC        "BriefDescription": "TMA slots where no uops were being issued due to lack of back-end resources.",
678*51a01f3dSAnaëlle CAZUC        "EventCode": "0xa4",
679*51a01f3dSAnaëlle CAZUC        "EventName": "TOPDOWN.BACKEND_BOUND_SLOTS",
680*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Number of slots in TMA method where no micro-operations were being issued from front-end to back-end of the machine due to lack of back-end resources.",
681*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "10000003",
682*51a01f3dSAnaëlle CAZUC        "UMask": "0x2"
683*51a01f3dSAnaëlle CAZUC    },
684*51a01f3dSAnaëlle CAZUC    {
685*51a01f3dSAnaëlle CAZUC        "BriefDescription": "TMA slots wasted due to incorrect speculations.",
686*51a01f3dSAnaëlle CAZUC        "EventCode": "0xa4",
687*51a01f3dSAnaëlle CAZUC        "EventName": "TOPDOWN.BAD_SPEC_SLOTS",
688*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Number of slots of TMA method that were wasted due to incorrect speculation. It covers all types of control-flow or data-related mis-speculations.",
689*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "10000003",
690*51a01f3dSAnaëlle CAZUC        "UMask": "0x4"
691*51a01f3dSAnaëlle CAZUC    },
692*51a01f3dSAnaëlle CAZUC    {
693*51a01f3dSAnaëlle CAZUC        "BriefDescription": "TMA slots wasted due to incorrect speculation by branch mispredictions",
694*51a01f3dSAnaëlle CAZUC        "EventCode": "0xa4",
695*51a01f3dSAnaëlle CAZUC        "EventName": "TOPDOWN.BR_MISPREDICT_SLOTS",
696*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Number of TMA slots that were wasted due to incorrect speculation by (any type of) branch mispredictions. This event estimates number of speculative operations that were issued but not retired as well as the out-of-order engine recovery past a branch misprediction.",
697*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "10000003",
698*51a01f3dSAnaëlle CAZUC        "UMask": "0x8"
699*51a01f3dSAnaëlle CAZUC    },
700*51a01f3dSAnaëlle CAZUC    {
701*51a01f3dSAnaëlle CAZUC        "BriefDescription": "TOPDOWN.MEMORY_BOUND_SLOTS",
702*51a01f3dSAnaëlle CAZUC        "EventCode": "0xa4",
703*51a01f3dSAnaëlle CAZUC        "EventName": "TOPDOWN.MEMORY_BOUND_SLOTS",
704*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "10000003",
705*51a01f3dSAnaëlle CAZUC        "UMask": "0x10"
706*51a01f3dSAnaëlle CAZUC    },
707*51a01f3dSAnaëlle CAZUC    {
708*51a01f3dSAnaëlle CAZUC        "BriefDescription": "TMA slots available for an unhalted logical processor. Fixed counter - architectural event",
709*51a01f3dSAnaëlle CAZUC        "EventName": "TOPDOWN.SLOTS",
710*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Number of available slots for an unhalted logical processor. The event increments by machine-width of the narrowest pipeline as employed by the Top-down Microarchitecture Analysis method (TMA). The count is distributed among unhalted logical processors (hyper-threads) who share the same physical core. Software can use this event as the denominator for the top-level metrics of the TMA method. This architectural event is counted on a designated fixed counter (Fixed Counter 3).",
711*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "10000003",
712*51a01f3dSAnaëlle CAZUC        "UMask": "0x4"
713*51a01f3dSAnaëlle CAZUC    },
714*51a01f3dSAnaëlle CAZUC    {
715*51a01f3dSAnaëlle CAZUC        "BriefDescription": "TMA slots available for an unhalted logical processor. General counter - architectural event",
716*51a01f3dSAnaëlle CAZUC        "EventCode": "0xa4",
717*51a01f3dSAnaëlle CAZUC        "EventName": "TOPDOWN.SLOTS_P",
718*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts the number of available slots for an unhalted logical processor. The event increments by machine-width of the narrowest pipeline as employed by the Top-down Microarchitecture Analysis method. The count is distributed among unhalted logical processors (hyper-threads) who share the same physical core.",
719*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "10000003",
720*51a01f3dSAnaëlle CAZUC        "UMask": "0x1"
721*51a01f3dSAnaëlle CAZUC    },
722*51a01f3dSAnaëlle CAZUC    {
723*51a01f3dSAnaëlle CAZUC        "BriefDescription": "UOPS_DECODED.DEC0_UOPS",
724*51a01f3dSAnaëlle CAZUC        "EventCode": "0x76",
725*51a01f3dSAnaëlle CAZUC        "EventName": "UOPS_DECODED.DEC0_UOPS",
726*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "1000003",
727*51a01f3dSAnaëlle CAZUC        "UMask": "0x1"
728*51a01f3dSAnaëlle CAZUC    },
729*51a01f3dSAnaëlle CAZUC    {
730*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Uops executed on port 0",
731*51a01f3dSAnaëlle CAZUC        "EventCode": "0xb2",
732*51a01f3dSAnaëlle CAZUC        "EventName": "UOPS_DISPATCHED.PORT_0",
733*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Number of uops dispatch to execution  port 0.",
734*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
735*51a01f3dSAnaëlle CAZUC        "UMask": "0x1"
736*51a01f3dSAnaëlle CAZUC    },
737*51a01f3dSAnaëlle CAZUC    {
738*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Uops executed on port 1",
739*51a01f3dSAnaëlle CAZUC        "EventCode": "0xb2",
740*51a01f3dSAnaëlle CAZUC        "EventName": "UOPS_DISPATCHED.PORT_1",
741*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Number of uops dispatch to execution  port 1.",
742*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
743*51a01f3dSAnaëlle CAZUC        "UMask": "0x2"
744*51a01f3dSAnaëlle CAZUC    },
745*51a01f3dSAnaëlle CAZUC    {
746*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Uops executed on ports 2, 3 and 10",
747*51a01f3dSAnaëlle CAZUC        "EventCode": "0xb2",
748*51a01f3dSAnaëlle CAZUC        "EventName": "UOPS_DISPATCHED.PORT_2_3_10",
749*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Number of uops dispatch to execution ports 2, 3 and 10",
750*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
751*51a01f3dSAnaëlle CAZUC        "UMask": "0x4"
752*51a01f3dSAnaëlle CAZUC    },
753*51a01f3dSAnaëlle CAZUC    {
754*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Uops executed on ports 4 and 9",
755*51a01f3dSAnaëlle CAZUC        "EventCode": "0xb2",
756*51a01f3dSAnaëlle CAZUC        "EventName": "UOPS_DISPATCHED.PORT_4_9",
757*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Number of uops dispatch to execution ports 4 and 9",
758*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
759*51a01f3dSAnaëlle CAZUC        "UMask": "0x10"
760*51a01f3dSAnaëlle CAZUC    },
761*51a01f3dSAnaëlle CAZUC    {
762*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Uops executed on ports 5 and 11",
763*51a01f3dSAnaëlle CAZUC        "EventCode": "0xb2",
764*51a01f3dSAnaëlle CAZUC        "EventName": "UOPS_DISPATCHED.PORT_5_11",
765*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Number of uops dispatch to execution ports 5 and 11",
766*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
767*51a01f3dSAnaëlle CAZUC        "UMask": "0x20"
768*51a01f3dSAnaëlle CAZUC    },
769*51a01f3dSAnaëlle CAZUC    {
770*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Uops executed on port 6",
771*51a01f3dSAnaëlle CAZUC        "EventCode": "0xb2",
772*51a01f3dSAnaëlle CAZUC        "EventName": "UOPS_DISPATCHED.PORT_6",
773*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Number of uops dispatch to execution  port 6.",
774*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
775*51a01f3dSAnaëlle CAZUC        "UMask": "0x40"
776*51a01f3dSAnaëlle CAZUC    },
777*51a01f3dSAnaëlle CAZUC    {
778*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Uops executed on ports 7 and 8",
779*51a01f3dSAnaëlle CAZUC        "EventCode": "0xb2",
780*51a01f3dSAnaëlle CAZUC        "EventName": "UOPS_DISPATCHED.PORT_7_8",
781*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Number of uops dispatch to execution  ports 7 and 8.",
782*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
783*51a01f3dSAnaëlle CAZUC        "UMask": "0x80"
784*51a01f3dSAnaëlle CAZUC    },
785*51a01f3dSAnaëlle CAZUC    {
786*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Number of uops executed on the core.",
787*51a01f3dSAnaëlle CAZUC        "EventCode": "0xb1",
788*51a01f3dSAnaëlle CAZUC        "EventName": "UOPS_EXECUTED.CORE",
789*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts the number of uops executed from any thread.",
790*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
791*51a01f3dSAnaëlle CAZUC        "UMask": "0x2"
792*51a01f3dSAnaëlle CAZUC    },
793*51a01f3dSAnaëlle CAZUC    {
794*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Cycles at least 1 micro-op is executed from any thread on physical core.",
795*51a01f3dSAnaëlle CAZUC        "CounterMask": "1",
796*51a01f3dSAnaëlle CAZUC        "EventCode": "0xb1",
797*51a01f3dSAnaëlle CAZUC        "EventName": "UOPS_EXECUTED.CORE_CYCLES_GE_1",
798*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts cycles when at least 1 micro-op is executed from any thread on physical core.",
799*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
800*51a01f3dSAnaëlle CAZUC        "UMask": "0x2"
801*51a01f3dSAnaëlle CAZUC    },
802*51a01f3dSAnaëlle CAZUC    {
803*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Cycles at least 2 micro-op is executed from any thread on physical core.",
804*51a01f3dSAnaëlle CAZUC        "CounterMask": "2",
805*51a01f3dSAnaëlle CAZUC        "EventCode": "0xb1",
806*51a01f3dSAnaëlle CAZUC        "EventName": "UOPS_EXECUTED.CORE_CYCLES_GE_2",
807*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts cycles when at least 2 micro-ops are executed from any thread on physical core.",
808*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
809*51a01f3dSAnaëlle CAZUC        "UMask": "0x2"
810*51a01f3dSAnaëlle CAZUC    },
811*51a01f3dSAnaëlle CAZUC    {
812*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Cycles at least 3 micro-op is executed from any thread on physical core.",
813*51a01f3dSAnaëlle CAZUC        "CounterMask": "3",
814*51a01f3dSAnaëlle CAZUC        "EventCode": "0xb1",
815*51a01f3dSAnaëlle CAZUC        "EventName": "UOPS_EXECUTED.CORE_CYCLES_GE_3",
816*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts cycles when at least 3 micro-ops are executed from any thread on physical core.",
817*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
818*51a01f3dSAnaëlle CAZUC        "UMask": "0x2"
819*51a01f3dSAnaëlle CAZUC    },
820*51a01f3dSAnaëlle CAZUC    {
821*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Cycles at least 4 micro-op is executed from any thread on physical core.",
822*51a01f3dSAnaëlle CAZUC        "CounterMask": "4",
823*51a01f3dSAnaëlle CAZUC        "EventCode": "0xb1",
824*51a01f3dSAnaëlle CAZUC        "EventName": "UOPS_EXECUTED.CORE_CYCLES_GE_4",
825*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts cycles when at least 4 micro-ops are executed from any thread on physical core.",
826*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
827*51a01f3dSAnaëlle CAZUC        "UMask": "0x2"
828*51a01f3dSAnaëlle CAZUC    },
829*51a01f3dSAnaëlle CAZUC    {
830*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Cycles where at least 1 uop was executed per-thread",
831*51a01f3dSAnaëlle CAZUC        "CounterMask": "1",
832*51a01f3dSAnaëlle CAZUC        "EventCode": "0xb1",
833*51a01f3dSAnaëlle CAZUC        "EventName": "UOPS_EXECUTED.CYCLES_GE_1",
834*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Cycles where at least 1 uop was executed per-thread.",
835*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
836*51a01f3dSAnaëlle CAZUC        "UMask": "0x1"
837*51a01f3dSAnaëlle CAZUC    },
838*51a01f3dSAnaëlle CAZUC    {
839*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Cycles where at least 2 uops were executed per-thread",
840*51a01f3dSAnaëlle CAZUC        "CounterMask": "2",
841*51a01f3dSAnaëlle CAZUC        "EventCode": "0xb1",
842*51a01f3dSAnaëlle CAZUC        "EventName": "UOPS_EXECUTED.CYCLES_GE_2",
843*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Cycles where at least 2 uops were executed per-thread.",
844*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
845*51a01f3dSAnaëlle CAZUC        "UMask": "0x1"
846*51a01f3dSAnaëlle CAZUC    },
847*51a01f3dSAnaëlle CAZUC    {
848*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Cycles where at least 3 uops were executed per-thread",
849*51a01f3dSAnaëlle CAZUC        "CounterMask": "3",
850*51a01f3dSAnaëlle CAZUC        "EventCode": "0xb1",
851*51a01f3dSAnaëlle CAZUC        "EventName": "UOPS_EXECUTED.CYCLES_GE_3",
852*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Cycles where at least 3 uops were executed per-thread.",
853*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
854*51a01f3dSAnaëlle CAZUC        "UMask": "0x1"
855*51a01f3dSAnaëlle CAZUC    },
856*51a01f3dSAnaëlle CAZUC    {
857*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Cycles where at least 4 uops were executed per-thread",
858*51a01f3dSAnaëlle CAZUC        "CounterMask": "4",
859*51a01f3dSAnaëlle CAZUC        "EventCode": "0xb1",
860*51a01f3dSAnaëlle CAZUC        "EventName": "UOPS_EXECUTED.CYCLES_GE_4",
861*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Cycles where at least 4 uops were executed per-thread.",
862*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
863*51a01f3dSAnaëlle CAZUC        "UMask": "0x1"
864*51a01f3dSAnaëlle CAZUC    },
865*51a01f3dSAnaëlle CAZUC    {
866*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Counts number of cycles no uops were dispatched to be executed on this thread.",
867*51a01f3dSAnaëlle CAZUC        "CounterMask": "1",
868*51a01f3dSAnaëlle CAZUC        "EventCode": "0xb1",
869*51a01f3dSAnaëlle CAZUC        "EventName": "UOPS_EXECUTED.STALLS",
870*51a01f3dSAnaëlle CAZUC        "Invert": "1",
871*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts cycles during which no uops were dispatched from the Reservation Station (RS) per thread.",
872*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
873*51a01f3dSAnaëlle CAZUC        "UMask": "0x1"
874*51a01f3dSAnaëlle CAZUC    },
875*51a01f3dSAnaëlle CAZUC    {
876*51a01f3dSAnaëlle CAZUC        "BriefDescription": "This event is deprecated. Refer to new event UOPS_EXECUTED.STALLS",
877*51a01f3dSAnaëlle CAZUC        "CounterMask": "1",
878*51a01f3dSAnaëlle CAZUC        "Deprecated": "1",
879*51a01f3dSAnaëlle CAZUC        "EventCode": "0xb1",
880*51a01f3dSAnaëlle CAZUC        "EventName": "UOPS_EXECUTED.STALL_CYCLES",
881*51a01f3dSAnaëlle CAZUC        "Invert": "1",
882*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
883*51a01f3dSAnaëlle CAZUC        "UMask": "0x1"
884*51a01f3dSAnaëlle CAZUC    },
885*51a01f3dSAnaëlle CAZUC    {
886*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Counts the number of uops to be executed per-thread each cycle.",
887*51a01f3dSAnaëlle CAZUC        "EventCode": "0xb1",
888*51a01f3dSAnaëlle CAZUC        "EventName": "UOPS_EXECUTED.THREAD",
889*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
890*51a01f3dSAnaëlle CAZUC        "UMask": "0x1"
891*51a01f3dSAnaëlle CAZUC    },
892*51a01f3dSAnaëlle CAZUC    {
893*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Counts the number of x87 uops dispatched.",
894*51a01f3dSAnaëlle CAZUC        "EventCode": "0xb1",
895*51a01f3dSAnaëlle CAZUC        "EventName": "UOPS_EXECUTED.X87",
896*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts the number of x87 uops executed.",
897*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
898*51a01f3dSAnaëlle CAZUC        "UMask": "0x10"
899*51a01f3dSAnaëlle CAZUC    },
900*51a01f3dSAnaëlle CAZUC    {
901*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Uops that RAT issues to RS",
902*51a01f3dSAnaëlle CAZUC        "EventCode": "0xae",
903*51a01f3dSAnaëlle CAZUC        "EventName": "UOPS_ISSUED.ANY",
904*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts the number of uops that the Resource Allocation Table (RAT) issues to the Reservation Station (RS).",
905*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
906*51a01f3dSAnaëlle CAZUC        "UMask": "0x1"
907*51a01f3dSAnaëlle CAZUC    },
908*51a01f3dSAnaëlle CAZUC    {
909*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Cycles with retired uop(s).",
910*51a01f3dSAnaëlle CAZUC        "CounterMask": "1",
911*51a01f3dSAnaëlle CAZUC        "EventCode": "0xc2",
912*51a01f3dSAnaëlle CAZUC        "EventName": "UOPS_RETIRED.CYCLES",
913*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts cycles where at least one uop has retired.",
914*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "1000003",
915*51a01f3dSAnaëlle CAZUC        "UMask": "0x2"
916*51a01f3dSAnaëlle CAZUC    },
917*51a01f3dSAnaëlle CAZUC    {
918*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Retired uops except the last uop of each instruction.",
919*51a01f3dSAnaëlle CAZUC        "EventCode": "0xc2",
920*51a01f3dSAnaëlle CAZUC        "EventName": "UOPS_RETIRED.HEAVY",
921*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts the number of retired micro-operations (uops) except the last uop of each instruction. An instruction that is decoded into less than two uops does not contribute to the count.",
922*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
923*51a01f3dSAnaëlle CAZUC        "UMask": "0x1"
924*51a01f3dSAnaëlle CAZUC    },
925*51a01f3dSAnaëlle CAZUC    {
926*51a01f3dSAnaëlle CAZUC        "BriefDescription": "UOPS_RETIRED.MS",
927*51a01f3dSAnaëlle CAZUC        "EventCode": "0xc2",
928*51a01f3dSAnaëlle CAZUC        "EventName": "UOPS_RETIRED.MS",
929*51a01f3dSAnaëlle CAZUC        "MSRIndex": "0x3F7",
930*51a01f3dSAnaëlle CAZUC        "MSRValue": "0x8",
931*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
932*51a01f3dSAnaëlle CAZUC        "UMask": "0x4"
933*51a01f3dSAnaëlle CAZUC    },
934*51a01f3dSAnaëlle CAZUC    {
935*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Retirement slots used.",
936*51a01f3dSAnaëlle CAZUC        "EventCode": "0xc2",
937*51a01f3dSAnaëlle CAZUC        "EventName": "UOPS_RETIRED.SLOTS",
938*51a01f3dSAnaëlle CAZUC        "PublicDescription": "Counts the retirement slots used each cycle.",
939*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "2000003",
940*51a01f3dSAnaëlle CAZUC        "UMask": "0x2"
941*51a01f3dSAnaëlle CAZUC    },
942*51a01f3dSAnaëlle CAZUC    {
943*51a01f3dSAnaëlle CAZUC        "BriefDescription": "Cycles without actually retired uops.",
944*51a01f3dSAnaëlle CAZUC        "CounterMask": "1",
945*51a01f3dSAnaëlle CAZUC        "EventCode": "0xc2",
946*51a01f3dSAnaëlle CAZUC        "EventName": "UOPS_RETIRED.STALLS",
947*51a01f3dSAnaëlle CAZUC        "Invert": "1",
948*51a01f3dSAnaëlle CAZUC        "PublicDescription": "This event counts cycles without actually retired uops.",
949*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "1000003",
950*51a01f3dSAnaëlle CAZUC        "UMask": "0x2"
951*51a01f3dSAnaëlle CAZUC    },
952*51a01f3dSAnaëlle CAZUC    {
953*51a01f3dSAnaëlle CAZUC        "BriefDescription": "This event is deprecated. Refer to new event UOPS_RETIRED.STALLS",
954*51a01f3dSAnaëlle CAZUC        "CounterMask": "1",
955*51a01f3dSAnaëlle CAZUC        "Deprecated": "1",
956*51a01f3dSAnaëlle CAZUC        "EventCode": "0xc2",
957*51a01f3dSAnaëlle CAZUC        "EventName": "UOPS_RETIRED.STALL_CYCLES",
958*51a01f3dSAnaëlle CAZUC        "Invert": "1",
959*51a01f3dSAnaëlle CAZUC        "SampleAfterValue": "1000003",
960*51a01f3dSAnaëlle CAZUC        "UMask": "0x2"
961*51a01f3dSAnaëlle CAZUC    }
962*51a01f3dSAnaëlle CAZUC]
963