xref: /freebsd/lib/libpmc/pmu-events/arch/x86/cascadelakex/floating-point.json (revision 994297b01b98816bea1abf45ae4bac1bc69ee7a0)
1[
2    {
3        "BriefDescription": "Number of SSE/AVX computational 128-bit packed double precision floating-point instructions retired; some instructions will count twice as noted below.  Each count represents 2 computation operations, one for each element.  Applies to SSE* and AVX* packed double precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT RSQRT14 RCP14 DPP FM(N)ADD/SUB.  DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.",
4        "Counter": "0,1,2,3",
5        "CounterHTOff": "0,1,2,3,4,5,6,7",
6        "EventCode": "0xC7",
7        "EventName": "FP_ARITH_INST_RETIRED.128B_PACKED_DOUBLE",
8        "SampleAfterValue": "2000003",
9        "UMask": "0x4"
10    },
11    {
12        "BriefDescription": "Number of SSE/AVX computational 128-bit packed single precision floating-point instructions retired; some instructions will count twice as noted below.  Each count represents 4 computation operations, one for each element.  Applies to SSE* and AVX* packed single precision floating-point instructions: ADD SUB MUL DIV MIN MAX RCP14 RSQRT14 SQRT DPP FM(N)ADD/SUB.  DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.",
13        "Counter": "0,1,2,3",
14        "CounterHTOff": "0,1,2,3,4,5,6,7",
15        "EventCode": "0xC7",
16        "EventName": "FP_ARITH_INST_RETIRED.128B_PACKED_SINGLE",
17        "SampleAfterValue": "2000003",
18        "UMask": "0x8"
19    },
20    {
21        "BriefDescription": "Number of SSE/AVX computational 256-bit packed double precision floating-point instructions retired; some instructions will count twice as noted below.  Each count represents 4 computation operations, one for each element.  Applies to SSE* and AVX* packed double precision floating-point instructions: ADD SUB MUL DIV MIN MAX RCP14 RSQRT14 SQRT DPP FM(N)ADD/SUB.  DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.",
22        "Counter": "0,1,2,3",
23        "CounterHTOff": "0,1,2,3,4,5,6,7",
24        "EventCode": "0xC7",
25        "EventName": "FP_ARITH_INST_RETIRED.256B_PACKED_DOUBLE",
26        "SampleAfterValue": "2000003",
27        "UMask": "0x10"
28    },
29    {
30        "BriefDescription": "Number of SSE/AVX computational 256-bit packed single precision floating-point instructions retired; some instructions will count twice as noted below.  Each count represents 8 computation operations, one for each element.  Applies to SSE* and AVX* packed single precision floating-point instructions: ADD SUB MUL DIV MIN MAX RCP14 RSQRT14 SQRT DPP FM(N)ADD/SUB.  DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.",
31        "Counter": "0,1,2,3",
32        "CounterHTOff": "0,1,2,3,4,5,6,7",
33        "EventCode": "0xC7",
34        "EventName": "FP_ARITH_INST_RETIRED.256B_PACKED_SINGLE",
35        "SampleAfterValue": "2000003",
36        "UMask": "0x20"
37    },
38    {
39        "BriefDescription": "Number of SSE/AVX computational 512-bit packed double precision floating-point instructions retired; some instructions will count twice as noted below.  Each count represents 8 computation operations, one for each element.  Applies to SSE* and AVX* packed double precision floating-point instructions: ADD SUB MUL DIV MIN MAX RCP14 RSQRT14 SQRT DPP FM(N)ADD/SUB.  DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.",
40        "Counter": "0,1,2,3",
41        "CounterHTOff": "0,1,2,3,4,5,6,7",
42        "EventCode": "0xC7",
43        "EventName": "FP_ARITH_INST_RETIRED.512B_PACKED_DOUBLE",
44        "SampleAfterValue": "2000003",
45        "UMask": "0x40"
46    },
47    {
48        "BriefDescription": "Number of SSE/AVX computational 512-bit packed single precision floating-point instructions retired; some instructions will count twice as noted below.  Each count represents 16 computation operations, one for each element.  Applies to SSE* and AVX* packed single precision floating-point instructions: ADD SUB MUL DIV MIN MAX RCP14 RSQRT14 SQRT DPP FM(N)ADD/SUB.  DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.",
49        "Counter": "0,1,2,3",
50        "CounterHTOff": "0,1,2,3,4,5,6,7",
51        "EventCode": "0xC7",
52        "EventName": "FP_ARITH_INST_RETIRED.512B_PACKED_SINGLE",
53        "SampleAfterValue": "2000003",
54        "UMask": "0x80"
55    },
56    {
57        "BriefDescription": "Number of SSE/AVX computational scalar double precision floating-point instructions retired; some instructions will count twice as noted below.  Each count represents 1 computation. Applies to SSE* and AVX* scalar double precision floating-point instructions: ADD SUB MUL DIV MIN MAX RCP14 RSQRT14 SQRT DPP FM(N)ADD/SUB.  DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.",
58        "Counter": "0,1,2,3",
59        "CounterHTOff": "0,1,2,3,4,5,6,7",
60        "EventCode": "0xC7",
61        "EventName": "FP_ARITH_INST_RETIRED.SCALAR_DOUBLE",
62        "SampleAfterValue": "2000003",
63        "UMask": "0x1"
64    },
65    {
66        "BriefDescription": "Number of SSE/AVX computational scalar single precision floating-point instructions retired; some instructions will count twice as noted below.  Each count represents 1 computation. Applies to SSE* and AVX* scalar single precision floating-point instructions: ADD SUB MUL DIV MIN MAX RCP14 RSQRT14 SQRT DPP FM(N)ADD/SUB.  DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.",
67        "Counter": "0,1,2,3",
68        "CounterHTOff": "0,1,2,3,4,5,6,7",
69        "EventCode": "0xC7",
70        "EventName": "FP_ARITH_INST_RETIRED.SCALAR_SINGLE",
71        "SampleAfterValue": "2000003",
72        "UMask": "0x2"
73    },
74    {
75        "BriefDescription": "Cycles with any input/output SSE or FP assist",
76        "Counter": "0,1,2,3",
77        "CounterHTOff": "0,1,2,3,4,5,6,7",
78        "CounterMask": "1",
79        "EventCode": "0xCA",
80        "EventName": "FP_ASSIST.ANY",
81        "PublicDescription": "Counts cycles with any input and output SSE or x87 FP assist. If an input and output assist are detected on the same cycle the event increments by 1.",
82        "SampleAfterValue": "100003",
83        "UMask": "0x1e"
84    }
85]