1*278d6950SAlexander Motin[ 2*278d6950SAlexander Motin { 3*278d6950SAlexander Motin "EventName": "ls_mab_alloc.load_store_allocations", 4*278d6950SAlexander Motin "EventCode": "0x41", 5*278d6950SAlexander Motin "BriefDescription": "Miss Address Buffer (MAB) entries allocated by a Load-Store (LS) pipe for load-store allocations.", 6*278d6950SAlexander Motin "UMask": "0x3f" 7*278d6950SAlexander Motin }, 8*278d6950SAlexander Motin { 9*278d6950SAlexander Motin "EventName": "ls_mab_alloc.hardware_prefetcher_allocations", 10*278d6950SAlexander Motin "EventCode": "0x41", 11*278d6950SAlexander Motin "BriefDescription": "Miss Address Buffer (MAB) entries allocated by a Load-Store (LS) pipe for hardware prefetcher allocations.", 12*278d6950SAlexander Motin "UMask": "0x40" 13*278d6950SAlexander Motin }, 14*278d6950SAlexander Motin { 15*278d6950SAlexander Motin "EventName": "ls_mab_alloc.all_allocations", 16*278d6950SAlexander Motin "EventCode": "0x41", 17*278d6950SAlexander Motin "BriefDescription": "Miss Address Buffer (MAB) entries allocated by a Load-Store (LS) pipe for all types of allocations.", 18*278d6950SAlexander Motin "UMask": "0x7f" 19*278d6950SAlexander Motin }, 20*278d6950SAlexander Motin { 21*278d6950SAlexander Motin "EventName": "ls_dmnd_fills_from_sys.local_l2", 22*278d6950SAlexander Motin "EventCode": "0x43", 23*278d6950SAlexander Motin "BriefDescription": "Demand data cache fills from local L2 cache.", 24*278d6950SAlexander Motin "UMask": "0x01" 25*278d6950SAlexander Motin }, 26*278d6950SAlexander Motin { 27*278d6950SAlexander Motin "EventName": "ls_dmnd_fills_from_sys.local_ccx", 28*278d6950SAlexander Motin "EventCode": "0x43", 29*278d6950SAlexander Motin "BriefDescription": "Demand data cache fills from L3 cache or different L2 cache in the same CCX.", 30*278d6950SAlexander Motin "UMask": "0x02" 31*278d6950SAlexander Motin }, 32*278d6950SAlexander Motin { 33*278d6950SAlexander Motin "EventName": "ls_dmnd_fills_from_sys.near_cache", 34*278d6950SAlexander Motin "EventCode": "0x43", 35*278d6950SAlexander Motin "BriefDescription": "Demand data cache fills from cache of another CCX when the address was in the same NUMA node.", 36*278d6950SAlexander Motin "UMask": "0x04" 37*278d6950SAlexander Motin }, 38*278d6950SAlexander Motin { 39*278d6950SAlexander Motin "EventName": "ls_dmnd_fills_from_sys.dram_io_near", 40*278d6950SAlexander Motin "EventCode": "0x43", 41*278d6950SAlexander Motin "BriefDescription": "Demand data cache fills from either DRAM or MMIO in the same NUMA node.", 42*278d6950SAlexander Motin "UMask": "0x08" 43*278d6950SAlexander Motin }, 44*278d6950SAlexander Motin { 45*278d6950SAlexander Motin "EventName": "ls_dmnd_fills_from_sys.far_cache", 46*278d6950SAlexander Motin "EventCode": "0x43", 47*278d6950SAlexander Motin "BriefDescription": "Demand data cache fills from cache of another CCX when the address was in a different NUMA node.", 48*278d6950SAlexander Motin "UMask": "0x10" 49*278d6950SAlexander Motin }, 50*278d6950SAlexander Motin { 51*278d6950SAlexander Motin "EventName": "ls_dmnd_fills_from_sys.dram_io_far", 52*278d6950SAlexander Motin "EventCode": "0x43", 53*278d6950SAlexander Motin "BriefDescription": "Demand data cache fills from either DRAM or MMIO in a different NUMA node (same or different socket).", 54*278d6950SAlexander Motin "UMask": "0x40" 55*278d6950SAlexander Motin }, 56*278d6950SAlexander Motin { 57*278d6950SAlexander Motin "EventName": "ls_dmnd_fills_from_sys.alternate_memories", 58*278d6950SAlexander Motin "EventCode": "0x43", 59*278d6950SAlexander Motin "BriefDescription": "Demand data cache fills from extension memory.", 60*278d6950SAlexander Motin "UMask": "0x80" 61*278d6950SAlexander Motin }, 62*278d6950SAlexander Motin { 63*278d6950SAlexander Motin "EventName": "ls_dmnd_fills_from_sys.all", 64*278d6950SAlexander Motin "EventCode": "0x43", 65*278d6950SAlexander Motin "BriefDescription": "Demand data cache fills from all types of data sources.", 66*278d6950SAlexander Motin "UMask": "0xff" 67*278d6950SAlexander Motin }, 68*278d6950SAlexander Motin { 69*278d6950SAlexander Motin "EventName": "ls_any_fills_from_sys.local_l2", 70*278d6950SAlexander Motin "EventCode": "0x44", 71*278d6950SAlexander Motin "BriefDescription": "Any data cache fills from local L2 cache.", 72*278d6950SAlexander Motin "UMask": "0x01" 73*278d6950SAlexander Motin }, 74*278d6950SAlexander Motin { 75*278d6950SAlexander Motin "EventName": "ls_any_fills_from_sys.local_ccx", 76*278d6950SAlexander Motin "EventCode": "0x44", 77*278d6950SAlexander Motin "BriefDescription": "Any data cache fills from L3 cache or different L2 cache in the same CCX.", 78*278d6950SAlexander Motin "UMask": "0x02" 79*278d6950SAlexander Motin }, 80*278d6950SAlexander Motin { 81*278d6950SAlexander Motin "EventName": "ls_any_fills_from_sys.local_all", 82*278d6950SAlexander Motin "EventCode": "0x44", 83*278d6950SAlexander Motin "BriefDescription": "Any data cache fills from local L2 cache or L3 cache or different L2 cache in the same CCX.", 84*278d6950SAlexander Motin "UMask": "0x03" 85*278d6950SAlexander Motin }, 86*278d6950SAlexander Motin { 87*278d6950SAlexander Motin "EventName": "ls_any_fills_from_sys.near_cache", 88*278d6950SAlexander Motin "EventCode": "0x44", 89*278d6950SAlexander Motin "BriefDescription": "Any data cache fills from cache of another CCX when the address was in the same NUMA node.", 90*278d6950SAlexander Motin "UMask": "0x04" 91*278d6950SAlexander Motin }, 92*278d6950SAlexander Motin { 93*278d6950SAlexander Motin "EventName": "ls_any_fills_from_sys.dram_io_near", 94*278d6950SAlexander Motin "EventCode": "0x44", 95*278d6950SAlexander Motin "BriefDescription": "Any data cache fills from either DRAM or MMIO in the same NUMA node.", 96*278d6950SAlexander Motin "UMask": "0x08" 97*278d6950SAlexander Motin }, 98*278d6950SAlexander Motin { 99*278d6950SAlexander Motin "EventName": "ls_any_fills_from_sys.far_cache", 100*278d6950SAlexander Motin "EventCode": "0x44", 101*278d6950SAlexander Motin "BriefDescription": "Any data cache fills from cache of another CCX when the address was in a different NUMA node.", 102*278d6950SAlexander Motin "UMask": "0x10" 103*278d6950SAlexander Motin }, 104*278d6950SAlexander Motin { 105*278d6950SAlexander Motin "EventName": "ls_any_fills_from_sys.remote_cache", 106*278d6950SAlexander Motin "EventCode": "0x44", 107*278d6950SAlexander Motin "BriefDescription": "Any data cache fills from cache of another CCX when the address was in the same or a different NUMA node.", 108*278d6950SAlexander Motin "UMask": "0x14" 109*278d6950SAlexander Motin }, 110*278d6950SAlexander Motin { 111*278d6950SAlexander Motin "EventName": "ls_any_fills_from_sys.dram_io_far", 112*278d6950SAlexander Motin "EventCode": "0x44", 113*278d6950SAlexander Motin "BriefDescription": "Any data cache fills from either DRAM or MMIO in a different NUMA node (same or different socket).", 114*278d6950SAlexander Motin "UMask": "0x40" 115*278d6950SAlexander Motin }, 116*278d6950SAlexander Motin { 117*278d6950SAlexander Motin "EventName": "ls_any_fills_from_sys.dram_io_all", 118*278d6950SAlexander Motin "EventCode": "0x44", 119*278d6950SAlexander Motin "BriefDescription": "Any data cache fills from either DRAM or MMIO in any NUMA node (same or different socket).", 120*278d6950SAlexander Motin "UMask": "0x48" 121*278d6950SAlexander Motin }, 122*278d6950SAlexander Motin { 123*278d6950SAlexander Motin "EventName": "ls_any_fills_from_sys.far_all", 124*278d6950SAlexander Motin "EventCode": "0x44", 125*278d6950SAlexander Motin "BriefDescription": "Any data cache fills from either cache of another CCX, DRAM or MMIO when the address was in a different NUMA node (same or different socket).", 126*278d6950SAlexander Motin "UMask": "0x50" 127*278d6950SAlexander Motin }, 128*278d6950SAlexander Motin { 129*278d6950SAlexander Motin "EventName": "ls_any_fills_from_sys.all_dram_io", 130*278d6950SAlexander Motin "EventCode": "0x44", 131*278d6950SAlexander Motin "BriefDescription": "Any data cache fills from either DRAM or MMIO in any NUMA node (same or different socket).", 132*278d6950SAlexander Motin "UMask": "0x48" 133*278d6950SAlexander Motin }, 134*278d6950SAlexander Motin { 135*278d6950SAlexander Motin "EventName": "ls_any_fills_from_sys.alternate_memories", 136*278d6950SAlexander Motin "EventCode": "0x44", 137*278d6950SAlexander Motin "BriefDescription": "Any data cache fills from extension memory.", 138*278d6950SAlexander Motin "UMask": "0x80" 139*278d6950SAlexander Motin }, 140*278d6950SAlexander Motin { 141*278d6950SAlexander Motin "EventName": "ls_any_fills_from_sys.all", 142*278d6950SAlexander Motin "EventCode": "0x44", 143*278d6950SAlexander Motin "BriefDescription": "Any data cache fills from all types of data sources.", 144*278d6950SAlexander Motin "UMask": "0xff" 145*278d6950SAlexander Motin }, 146*278d6950SAlexander Motin { 147*278d6950SAlexander Motin "EventName": "ls_pref_instr_disp.prefetch", 148*278d6950SAlexander Motin "EventCode": "0x4b", 149*278d6950SAlexander Motin "BriefDescription": "Software prefetch instructions dispatched (speculative) of type PrefetchT0 (move data to all cache levels), T1 (move data to all cache levels except L1) and T2 (move data to all cache levels except L1 and L2).", 150*278d6950SAlexander Motin "UMask": "0x01" 151*278d6950SAlexander Motin }, 152*278d6950SAlexander Motin { 153*278d6950SAlexander Motin "EventName": "ls_pref_instr_disp.prefetch_w", 154*278d6950SAlexander Motin "EventCode": "0x4b", 155*278d6950SAlexander Motin "BriefDescription": "Software prefetch instructions dispatched (speculative) of type PrefetchW (move data to L1 cache and mark it modifiable).", 156*278d6950SAlexander Motin "UMask": "0x02" 157*278d6950SAlexander Motin }, 158*278d6950SAlexander Motin { 159*278d6950SAlexander Motin "EventName": "ls_pref_instr_disp.prefetch_nta", 160*278d6950SAlexander Motin "EventCode": "0x4b", 161*278d6950SAlexander Motin "BriefDescription": "Software prefetch instructions dispatched (speculative) of type PrefetchNTA (move data with minimum cache pollution i.e. non-temporal access).", 162*278d6950SAlexander Motin "UMask": "0x04" 163*278d6950SAlexander Motin }, 164*278d6950SAlexander Motin { 165*278d6950SAlexander Motin "EventName": "ls_pref_instr_disp.all", 166*278d6950SAlexander Motin "EventCode": "0x4b", 167*278d6950SAlexander Motin "BriefDescription": "Software prefetch instructions dispatched (speculative) of all types.", 168*278d6950SAlexander Motin "UMask": "0x07" 169*278d6950SAlexander Motin }, 170*278d6950SAlexander Motin { 171*278d6950SAlexander Motin "EventName": "ls_inef_sw_pref.data_pipe_sw_pf_dc_hit", 172*278d6950SAlexander Motin "EventCode": "0x52", 173*278d6950SAlexander Motin "BriefDescription": "Software prefetches that did not fetch data outside of the processor core as the PREFETCH instruction saw a data cache hit.", 174*278d6950SAlexander Motin "UMask": "0x01" 175*278d6950SAlexander Motin }, 176*278d6950SAlexander Motin { 177*278d6950SAlexander Motin "EventName": "ls_inef_sw_pref.mab_mch_cnt", 178*278d6950SAlexander Motin "EventCode": "0x52", 179*278d6950SAlexander Motin "BriefDescription": "Software prefetches that did not fetch data outside of the processor core as the PREFETCH instruction saw a match on an already allocated Miss Address Buffer (MAB).", 180*278d6950SAlexander Motin "UMask": "0x02" 181*278d6950SAlexander Motin }, 182*278d6950SAlexander Motin { 183*278d6950SAlexander Motin "EventName": "ls_inef_sw_pref.all", 184*278d6950SAlexander Motin "EventCode": "0x52", 185*278d6950SAlexander Motin "BriefDescript6ion": "Software prefetches that did not fetch data outside of the processor core for any reason.", 186*278d6950SAlexander Motin "UMask": "0x03" 187*278d6950SAlexander Motin }, 188*278d6950SAlexander Motin { 189*278d6950SAlexander Motin "EventName": "ls_sw_pf_dc_fills.local_l2", 190*278d6950SAlexander Motin "EventCode": "0x59", 191*278d6950SAlexander Motin "BriefDescription": "Software prefetch data cache fills from local L2 cache.", 192*278d6950SAlexander Motin "UMask": "0x01" 193*278d6950SAlexander Motin }, 194*278d6950SAlexander Motin { 195*278d6950SAlexander Motin "EventName": "ls_sw_pf_dc_fills.local_ccx", 196*278d6950SAlexander Motin "EventCode": "0x59", 197*278d6950SAlexander Motin "BriefDescription": "Software prefetch data cache fills from L3 cache or different L2 cache in the same CCX.", 198*278d6950SAlexander Motin "UMask": "0x02" 199*278d6950SAlexander Motin }, 200*278d6950SAlexander Motin { 201*278d6950SAlexander Motin "EventName": "ls_sw_pf_dc_fills.near_cache", 202*278d6950SAlexander Motin "EventCode": "0x59", 203*278d6950SAlexander Motin "BriefDescription": "Software prefetch data cache fills from cache of another CCX in the same NUMA node.", 204*278d6950SAlexander Motin "UMask": "0x04" 205*278d6950SAlexander Motin }, 206*278d6950SAlexander Motin { 207*278d6950SAlexander Motin "EventName": "ls_sw_pf_dc_fills.dram_io_near", 208*278d6950SAlexander Motin "EventCode": "0x59", 209*278d6950SAlexander Motin "BriefDescription": "Software prefetch data cache fills from either DRAM or MMIO in the same NUMA node.", 210*278d6950SAlexander Motin "UMask": "0x08" 211*278d6950SAlexander Motin }, 212*278d6950SAlexander Motin { 213*278d6950SAlexander Motin "EventName": "ls_sw_pf_dc_fills.far_cache", 214*278d6950SAlexander Motin "EventCode": "0x59", 215*278d6950SAlexander Motin "BriefDescription": "Software prefetch data cache fills from cache of another CCX in a different NUMA node.", 216*278d6950SAlexander Motin "UMask": "0x10" 217*278d6950SAlexander Motin }, 218*278d6950SAlexander Motin { 219*278d6950SAlexander Motin "EventName": "ls_sw_pf_dc_fills.dram_io_far", 220*278d6950SAlexander Motin "EventCode": "0x59", 221*278d6950SAlexander Motin "BriefDescription": "Software prefetch data cache fills from either DRAM or MMIO in a different NUMA node (same or different socket).", 222*278d6950SAlexander Motin "UMask": "0x40" 223*278d6950SAlexander Motin }, 224*278d6950SAlexander Motin { 225*278d6950SAlexander Motin "EventName": "ls_sw_pf_dc_fills.alternate_memories", 226*278d6950SAlexander Motin "EventCode": "0x59", 227*278d6950SAlexander Motin "BriefDescription": "Software prefetch data cache fills from extension memory.", 228*278d6950SAlexander Motin "UMask": "0x80" 229*278d6950SAlexander Motin }, 230*278d6950SAlexander Motin { 231*278d6950SAlexander Motin "EventName": "ls_sw_pf_dc_fills.all", 232*278d6950SAlexander Motin "EventCode": "0x59", 233*278d6950SAlexander Motin "BriefDescription": "Software prefetch data cache fills from all types of data sources.", 234*278d6950SAlexander Motin "UMask": "0xdf" 235*278d6950SAlexander Motin }, 236*278d6950SAlexander Motin { 237*278d6950SAlexander Motin "EventName": "ls_hw_pf_dc_fills.local_l2", 238*278d6950SAlexander Motin "EventCode": "0x5a", 239*278d6950SAlexander Motin "BriefDescription": "Hardware prefetch data cache fills from local L2 cache.", 240*278d6950SAlexander Motin "UMask": "0x01" 241*278d6950SAlexander Motin }, 242*278d6950SAlexander Motin { 243*278d6950SAlexander Motin "EventName": "ls_hw_pf_dc_fills.local_ccx", 244*278d6950SAlexander Motin "EventCode": "0x5a", 245*278d6950SAlexander Motin "BriefDescription": "Hardware prefetch data cache fills from L3 cache or different L2 cache in the same CCX.", 246*278d6950SAlexander Motin "UMask": "0x02" 247*278d6950SAlexander Motin }, 248*278d6950SAlexander Motin { 249*278d6950SAlexander Motin "EventName": "ls_hw_pf_dc_fills.near_cache", 250*278d6950SAlexander Motin "EventCode": "0x5a", 251*278d6950SAlexander Motin "BriefDescription": "Hardware prefetch data cache fills from cache of another CCX when the address was in the same NUMA node.", 252*278d6950SAlexander Motin "UMask": "0x04" 253*278d6950SAlexander Motin }, 254*278d6950SAlexander Motin { 255*278d6950SAlexander Motin "EventName": "ls_hw_pf_dc_fills.dram_io_near", 256*278d6950SAlexander Motin "EventCode": "0x5a", 257*278d6950SAlexander Motin "BriefDescription": "Hardware prefetch data cache fills from either DRAM or MMIO in the same NUMA node.", 258*278d6950SAlexander Motin "UMask": "0x08" 259*278d6950SAlexander Motin }, 260*278d6950SAlexander Motin { 261*278d6950SAlexander Motin "EventName": "ls_hw_pf_dc_fills.far_cache", 262*278d6950SAlexander Motin "EventCode": "0x5a", 263*278d6950SAlexander Motin "BriefDescription": "Hardware prefetch data cache fills from cache of another CCX when the address was in a different NUMA node.", 264*278d6950SAlexander Motin "UMask": "0x10" 265*278d6950SAlexander Motin }, 266*278d6950SAlexander Motin { 267*278d6950SAlexander Motin "EventName": "ls_hw_pf_dc_fills.dram_io_far", 268*278d6950SAlexander Motin "EventCode": "0x5a", 269*278d6950SAlexander Motin "BriefDescription": "Hardware prefetch data cache fills from either DRAM or MMIO in a different NUMA node (same or different socket).", 270*278d6950SAlexander Motin "UMask": "0x40" 271*278d6950SAlexander Motin }, 272*278d6950SAlexander Motin { 273*278d6950SAlexander Motin "EventName": "ls_hw_pf_dc_fills.alternate_memories", 274*278d6950SAlexander Motin "EventCode": "0x5a", 275*278d6950SAlexander Motin "BriefDescription": "Hardware prefetch data cache fills from extension memory.", 276*278d6950SAlexander Motin "UMask": "0x80" 277*278d6950SAlexander Motin }, 278*278d6950SAlexander Motin { 279*278d6950SAlexander Motin "EventName": "ls_hw_pf_dc_fills.all", 280*278d6950SAlexander Motin "EventCode": "0x5a", 281*278d6950SAlexander Motin "BriefDescription": "Hardware prefetch data cache fills from all types of data sources.", 282*278d6950SAlexander Motin "UMask": "0xdf" 283*278d6950SAlexander Motin }, 284*278d6950SAlexander Motin { 285*278d6950SAlexander Motin "EventName": "ls_alloc_mab_count", 286*278d6950SAlexander Motin "EventCode": "0x5f", 287*278d6950SAlexander Motin "BriefDescription": "In-flight L1 data cache misses i.e. Miss Address Buffer (MAB) allocations each cycle." 288*278d6950SAlexander Motin }, 289*278d6950SAlexander Motin { 290*278d6950SAlexander Motin "EventName": "l2_request_g1.group2", 291*278d6950SAlexander Motin "EventCode": "0x60", 292*278d6950SAlexander Motin "BriefDescription": "L2 cache requests of non-cacheable type (non-cached data and instructions reads, self-modifying code checks).", 293*278d6950SAlexander Motin "UMask": "0x01" 294*278d6950SAlexander Motin }, 295*278d6950SAlexander Motin { 296*278d6950SAlexander Motin "EventName": "l2_request_g1.l2_hw_pf", 297*278d6950SAlexander Motin "EventCode": "0x60", 298*278d6950SAlexander Motin "BriefDescription": "L2 cache requests: from hardware prefetchers to prefetch directly into L2 (hit or miss).", 299*278d6950SAlexander Motin "UMask": "0x02" 300*278d6950SAlexander Motin }, 301*278d6950SAlexander Motin { 302*278d6950SAlexander Motin "EventName": "l2_request_g1.prefetch_l2_cmd", 303*278d6950SAlexander Motin "EventCode": "0x60", 304*278d6950SAlexander Motin "BriefDescription": "L2 cache requests: prefetch directly into L2.", 305*278d6950SAlexander Motin "UMask": "0x04" 306*278d6950SAlexander Motin }, 307*278d6950SAlexander Motin { 308*278d6950SAlexander Motin "EventName": "l2_request_g1.change_to_x", 309*278d6950SAlexander Motin "EventCode": "0x60", 310*278d6950SAlexander Motin "BriefDescription": "L2 cache requests: data cache state change to writable, check L2 for current state.", 311*278d6950SAlexander Motin "UMask": "0x08" 312*278d6950SAlexander Motin }, 313*278d6950SAlexander Motin { 314*278d6950SAlexander Motin "EventName": "l2_request_g1.cacheable_ic_read", 315*278d6950SAlexander Motin "EventCode": "0x60", 316*278d6950SAlexander Motin "BriefDescription": "L2 cache requests: instruction cache reads.", 317*278d6950SAlexander Motin "UMask": "0x10" 318*278d6950SAlexander Motin }, 319*278d6950SAlexander Motin { 320*278d6950SAlexander Motin "EventName": "l2_request_g1.ls_rd_blk_c_s", 321*278d6950SAlexander Motin "EventCode": "0x60", 322*278d6950SAlexander Motin "BriefDescription": "L2 cache requests: data cache shared reads.", 323*278d6950SAlexander Motin "UMask": "0x20" 324*278d6950SAlexander Motin }, 325*278d6950SAlexander Motin { 326*278d6950SAlexander Motin "EventName": "l2_request_g1.rd_blk_x", 327*278d6950SAlexander Motin "EventCode": "0x60", 328*278d6950SAlexander Motin "BriefDescription": "L2 cache requests: data cache stores.", 329*278d6950SAlexander Motin "UMask": "0x40" 330*278d6950SAlexander Motin }, 331*278d6950SAlexander Motin { 332*278d6950SAlexander Motin "EventName": "l2_request_g1.rd_blk_l", 333*278d6950SAlexander Motin "EventCode": "0x60", 334*278d6950SAlexander Motin "BriefDescription": "L2 cache requests: data cache reads including hardware and software prefetch.", 335*278d6950SAlexander Motin "UMask": "0x80" 336*278d6950SAlexander Motin }, 337*278d6950SAlexander Motin { 338*278d6950SAlexander Motin "EventName": "l2_request_g1.all_dc", 339*278d6950SAlexander Motin "EventCode": "0x60", 340*278d6950SAlexander Motin "BriefDescription": "L2 cache requests of common types from L1 data cache (including prefetches).", 341*278d6950SAlexander Motin "UMask": "0xe8" 342*278d6950SAlexander Motin }, 343*278d6950SAlexander Motin { 344*278d6950SAlexander Motin "EventName": "l2_request_g1.all_no_prefetch", 345*278d6950SAlexander Motin "EventCode": "0x60", 346*278d6950SAlexander Motin "BriefDescription": "L2 cache requests of common types not including prefetches.", 347*278d6950SAlexander Motin "UMask": "0xf9" 348*278d6950SAlexander Motin }, 349*278d6950SAlexander Motin { 350*278d6950SAlexander Motin "EventName": "l2_request_g1.all", 351*278d6950SAlexander Motin "EventCode": "0x60", 352*278d6950SAlexander Motin "BriefDescription": "L2 cache requests of all types.", 353*278d6950SAlexander Motin "UMask": "0xff" 354*278d6950SAlexander Motin }, 355*278d6950SAlexander Motin { 356*278d6950SAlexander Motin "EventName": "l2_cache_req_stat.ic_fill_miss", 357*278d6950SAlexander Motin "EventCode": "0x64", 358*278d6950SAlexander Motin "BriefDescription": "Core to L2 cache requests (not including L2 prefetch) with status: instruction cache request miss in L2.", 359*278d6950SAlexander Motin "UMask": "0x01" 360*278d6950SAlexander Motin }, 361*278d6950SAlexander Motin { 362*278d6950SAlexander Motin "EventName": "l2_cache_req_stat.ic_fill_hit_s", 363*278d6950SAlexander Motin "EventCode": "0x64", 364*278d6950SAlexander Motin "BriefDescription": "Core to L2 cache requests (not including L2 prefetch) with status: instruction cache hit non-modifiable line in L2.", 365*278d6950SAlexander Motin "UMask": "0x02" 366*278d6950SAlexander Motin }, 367*278d6950SAlexander Motin { 368*278d6950SAlexander Motin "EventName": "l2_cache_req_stat.ic_fill_hit_x", 369*278d6950SAlexander Motin "EventCode": "0x64", 370*278d6950SAlexander Motin "BriefDescription": "Core to L2 cache requests (not including L2 prefetch) with status: instruction cache hit modifiable line in L2.", 371*278d6950SAlexander Motin "UMask": "0x04" 372*278d6950SAlexander Motin }, 373*278d6950SAlexander Motin { 374*278d6950SAlexander Motin "EventName": "l2_cache_req_stat.ic_hit_in_l2", 375*278d6950SAlexander Motin "EventCode": "0x64", 376*278d6950SAlexander Motin "BriefDescription": "Core to L2 cache requests (not including L2 prefetch) for instruction cache hits.", 377*278d6950SAlexander Motin "UMask": "0x06" 378*278d6950SAlexander Motin }, 379*278d6950SAlexander Motin { 380*278d6950SAlexander Motin "EventName": "l2_cache_req_stat.ic_access_in_l2", 381*278d6950SAlexander Motin "EventCode": "0x64", 382*278d6950SAlexander Motin "BriefDescription": "Core to L2 cache requests (not including L2 prefetch) for instruction cache access.", 383*278d6950SAlexander Motin "UMask": "0x07" 384*278d6950SAlexander Motin }, 385*278d6950SAlexander Motin { 386*278d6950SAlexander Motin "EventName": "l2_cache_req_stat.ls_rd_blk_c", 387*278d6950SAlexander Motin "EventCode": "0x64", 388*278d6950SAlexander Motin "BriefDescription": "Core to L2 cache requests (not including L2 prefetch) with status: data cache request miss in L2.", 389*278d6950SAlexander Motin "UMask": "0x08" 390*278d6950SAlexander Motin }, 391*278d6950SAlexander Motin { 392*278d6950SAlexander Motin "EventName": "l2_cache_req_stat.ic_dc_miss_in_l2", 393*278d6950SAlexander Motin "EventCode": "0x64", 394*278d6950SAlexander Motin "BriefDescription": "Core to L2 cache requests (not including L2 prefetch) for data and instruction cache misses.", 395*278d6950SAlexander Motin "UMask": "0x09" 396*278d6950SAlexander Motin }, 397*278d6950SAlexander Motin { 398*278d6950SAlexander Motin "EventName": "l2_cache_req_stat.ls_rd_blk_x", 399*278d6950SAlexander Motin "EventCode": "0x64", 400*278d6950SAlexander Motin "BriefDescription": "Core to L2 cache requests (not including L2 prefetch) with status: data cache store or state change hit in L2.", 401*278d6950SAlexander Motin "UMask": "0x10" 402*278d6950SAlexander Motin }, 403*278d6950SAlexander Motin { 404*278d6950SAlexander Motin "EventName": "l2_cache_req_stat.ls_rd_blk_l_hit_s", 405*278d6950SAlexander Motin "EventCode": "0x64", 406*278d6950SAlexander Motin "BriefDescription": "Core to L2 cache requests (not including L2 prefetch) with status: data cache read hit non-modifiable line in L2.", 407*278d6950SAlexander Motin "UMask": "0x20" 408*278d6950SAlexander Motin }, 409*278d6950SAlexander Motin { 410*278d6950SAlexander Motin "EventName": "l2_cache_req_stat.ls_rd_blk_l_hit_x", 411*278d6950SAlexander Motin "EventCode": "0x64", 412*278d6950SAlexander Motin "BriefDescription": "Core to L2 cache requests (not including L2 prefetch) with status: data cache read hit modifiable line in L2.", 413*278d6950SAlexander Motin "UMask": "0x40" 414*278d6950SAlexander Motin }, 415*278d6950SAlexander Motin { 416*278d6950SAlexander Motin "EventName": "l2_cache_req_stat.ls_rd_blk_cs", 417*278d6950SAlexander Motin "EventCode": "0x64", 418*278d6950SAlexander Motin "BriefDescription": "Core to L2 cache requests (not including L2 prefetch) with status: data cache shared read hit in L2.", 419*278d6950SAlexander Motin "UMask": "0x80" 420*278d6950SAlexander Motin }, 421*278d6950SAlexander Motin { 422*278d6950SAlexander Motin "EventName": "l2_cache_req_stat.dc_hit_in_l2", 423*278d6950SAlexander Motin "EventCode": "0x64", 424*278d6950SAlexander Motin "BriefDescription": "Core to L2 cache requests (not including L2 prefetch) for data cache hits.", 425*278d6950SAlexander Motin "UMask": "0xf0" 426*278d6950SAlexander Motin }, 427*278d6950SAlexander Motin { 428*278d6950SAlexander Motin "EventName": "l2_cache_req_stat.ic_dc_hit_in_l2", 429*278d6950SAlexander Motin "EventCode": "0x64", 430*278d6950SAlexander Motin "BriefDescription": "Core to L2 cache requests (not including L2 prefetch) for data and instruction cache hits.", 431*278d6950SAlexander Motin "UMask": "0xf6" 432*278d6950SAlexander Motin }, 433*278d6950SAlexander Motin { 434*278d6950SAlexander Motin "EventName": "l2_cache_req_stat.dc_access_in_l2", 435*278d6950SAlexander Motin "EventCode": "0x64", 436*278d6950SAlexander Motin "BriefDescription": "Core to L2 cache requests (not including L2 prefetch) for data cache access.", 437*278d6950SAlexander Motin "UMask": "0xf8" 438*278d6950SAlexander Motin }, 439*278d6950SAlexander Motin { 440*278d6950SAlexander Motin "EventName": "l2_cache_req_stat.all", 441*278d6950SAlexander Motin "EventCode": "0x64", 442*278d6950SAlexander Motin "BriefDescription": "Core to L2 cache requests (not including L2 prefetch) for data and instruction cache access.", 443*278d6950SAlexander Motin "UMask": "0xff" 444*278d6950SAlexander Motin }, 445*278d6950SAlexander Motin { 446*278d6950SAlexander Motin "EventName": "l2_pf_hit_l2.l2_stream", 447*278d6950SAlexander Motin "EventCode": "0x70", 448*278d6950SAlexander Motin "BriefDescription": "L2 prefetches accepted by the L2 pipeline which hit in the L2 cache of type L2Stream (fetch additional sequential lines into L2 cache).", 449*278d6950SAlexander Motin "UMask": "0x01" 450*278d6950SAlexander Motin }, 451*278d6950SAlexander Motin { 452*278d6950SAlexander Motin "EventName": "l2_pf_hit_l2.l2_next_line", 453*278d6950SAlexander Motin "EventCode": "0x70", 454*278d6950SAlexander Motin "BriefDescription": "L2 prefetches accepted by the L2 pipeline which hit in the L2 cache of type L2NextLine (fetch the next line into L2 cache).", 455*278d6950SAlexander Motin "UMask": "0x02" 456*278d6950SAlexander Motin }, 457*278d6950SAlexander Motin { 458*278d6950SAlexander Motin "EventName": "l2_pf_hit_l2.l2_up_down", 459*278d6950SAlexander Motin "EventCode": "0x70", 460*278d6950SAlexander Motin "BriefDescription": "L2 prefetches accepted by the L2 pipeline which hit in the L2 cache of type L2UpDown (fetch the next or previous line into L2 cache for all memory accesses).", 461*278d6950SAlexander Motin "UMask": "0x04" 462*278d6950SAlexander Motin }, 463*278d6950SAlexander Motin { 464*278d6950SAlexander Motin "EventName": "l2_pf_hit_l2.l2_burst", 465*278d6950SAlexander Motin "EventCode": "0x70", 466*278d6950SAlexander Motin "BriefDescription": "L2 prefetches accepted by the L2 pipeline which hit in the L2 cache of type L2Burst (aggressively fetch additional sequential lines into L2 cache).", 467*278d6950SAlexander Motin "UMask": "0x08" 468*278d6950SAlexander Motin }, 469*278d6950SAlexander Motin { 470*278d6950SAlexander Motin "EventName": "l2_pf_hit_l2.l2_stride", 471*278d6950SAlexander Motin "EventCode": "0x70", 472*278d6950SAlexander Motin "BriefDescription": "L2 prefetches accepted by the L2 pipeline which hit in the L2 cache of type L2Stride (fetch additional lines into L2 cache when each access is at a constant distance from the previous).", 473*278d6950SAlexander Motin "UMask": "0x10" 474*278d6950SAlexander Motin }, 475*278d6950SAlexander Motin { 476*278d6950SAlexander Motin "EventName": "l2_pf_hit_l2.l1_stream", 477*278d6950SAlexander Motin "EventCode": "0x70", 478*278d6950SAlexander Motin "BriefDescription": "L2 prefetches accepted by the L2 pipeline which hit in the L2 cache of type L1Stream (fetch additional sequential lines into L1 cache).", 479*278d6950SAlexander Motin "UMask": "0x20" 480*278d6950SAlexander Motin }, 481*278d6950SAlexander Motin { 482*278d6950SAlexander Motin "EventName": "l2_pf_hit_l2.l1_stride", 483*278d6950SAlexander Motin "EventCode": "0x70", 484*278d6950SAlexander Motin "BriefDescription": "L2 prefetches accepted by the L2 pipeline which hit in the L2 cache of type L1Stride (fetch additional lines into L1 cache when each access is a constant distance from the previous).", 485*278d6950SAlexander Motin "UMask": "0x40" 486*278d6950SAlexander Motin }, 487*278d6950SAlexander Motin { 488*278d6950SAlexander Motin "EventName": "l2_pf_hit_l2.l1_region", 489*278d6950SAlexander Motin "EventCode": "0x70", 490*278d6950SAlexander Motin "BriefDescription": "L2 prefetches accepted by the L2 pipeline which hit in the L2 cache of type L1Region (fetch additional lines into L1 cache when the data access for a given instruction tends to be followed by a consistent pattern of other accesses within a localized region).", 491*278d6950SAlexander Motin "UMask": "0x80" 492*278d6950SAlexander Motin }, 493*278d6950SAlexander Motin { 494*278d6950SAlexander Motin "EventName": "l2_pf_hit_l2.all", 495*278d6950SAlexander Motin "EventCode": "0x70", 496*278d6950SAlexander Motin "BriefDescription": "L2 prefetches accepted by the L2 pipeline which hit in the L2 cache of all types.", 497*278d6950SAlexander Motin "UMask": "0xff" 498*278d6950SAlexander Motin }, 499*278d6950SAlexander Motin { 500*278d6950SAlexander Motin "EventName": "l2_pf_miss_l2_hit_l3.l2_stream", 501*278d6950SAlexander Motin "EventCode": "0x71", 502*278d6950SAlexander Motin "BriefDescription": "L2 prefetches accepted by the L2 pipeline which miss the L2 cache and hit in the L3 cache of type L2Stream (fetch additional sequential lines into L2 cache).", 503*278d6950SAlexander Motin "UMask": "0x01" 504*278d6950SAlexander Motin }, 505*278d6950SAlexander Motin { 506*278d6950SAlexander Motin "EventName": "l2_pf_miss_l2_hit_l3.l2_next_line", 507*278d6950SAlexander Motin "EventCode": "0x71", 508*278d6950SAlexander Motin "BriefDescription": "L2 prefetches accepted by the L2 pipeline which miss the L2 cache and hit in the L3 cache of type L2NextLine (fetch the next line into L2 cache).", 509*278d6950SAlexander Motin "UMask": "0x02" 510*278d6950SAlexander Motin }, 511*278d6950SAlexander Motin { 512*278d6950SAlexander Motin "EventName": "l2_pf_miss_l2_hit_l3.l2_up_down", 513*278d6950SAlexander Motin "EventCode": "0x71", 514*278d6950SAlexander Motin "BriefDescription": "L2 prefetches accepted by the L2 pipeline which miss the L2 cache and hit in the L3 cache of type L2UpDown (fetch the next or previous line into L2 cache for all memory accesses).", 515*278d6950SAlexander Motin "UMask": "0x04" 516*278d6950SAlexander Motin }, 517*278d6950SAlexander Motin { 518*278d6950SAlexander Motin "EventName": "l2_pf_miss_l2_hit_l3.l2_burst", 519*278d6950SAlexander Motin "EventCode": "0x71", 520*278d6950SAlexander Motin "BriefDescription": "L2 prefetches accepted by the L2 pipeline which miss the L2 cache and hit in the L3 cache of type L2Burst (aggressively fetch additional sequential lines into L2 cache).", 521*278d6950SAlexander Motin "UMask": "0x08" 522*278d6950SAlexander Motin }, 523*278d6950SAlexander Motin { 524*278d6950SAlexander Motin "EventName": "l2_pf_miss_l2_hit_l3.l2_stride", 525*278d6950SAlexander Motin "EventCode": "0x71", 526*278d6950SAlexander Motin "BriefDescription": "L2 prefetches accepted by the L2 pipeline which miss the L2 cache and hit in the L3 cache of type L2Stride (fetch additional lines into L2 cache when each access is a constant distance from the previous).", 527*278d6950SAlexander Motin "UMask": "0x10" 528*278d6950SAlexander Motin }, 529*278d6950SAlexander Motin { 530*278d6950SAlexander Motin "EventName": "l2_pf_miss_l2_hit_l3.l1_stream", 531*278d6950SAlexander Motin "EventCode": "0x71", 532*278d6950SAlexander Motin "BriefDescription": "L2 prefetches accepted by the L2 pipeline which miss the L2 cache and hit in the L3 cache of type L1Stream (fetch additional sequential lines into L1 cache).", 533*278d6950SAlexander Motin "UMask": "0x20" 534*278d6950SAlexander Motin }, 535*278d6950SAlexander Motin { 536*278d6950SAlexander Motin "EventName": "l2_pf_miss_l2_hit_l3.l1_stride", 537*278d6950SAlexander Motin "EventCode": "0x71", 538*278d6950SAlexander Motin "BriefDescription": "L2 prefetches accepted by the L2 pipeline which miss the L2 cache and hit in the L3 cache of type L1Stride (fetch additional lines into L1 cache when each access is a constant distance from the previous).", 539*278d6950SAlexander Motin "UMask": "0x40" 540*278d6950SAlexander Motin }, 541*278d6950SAlexander Motin { 542*278d6950SAlexander Motin "EventName": "l2_pf_miss_l2_hit_l3.l1_region", 543*278d6950SAlexander Motin "EventCode": "0x71", 544*278d6950SAlexander Motin "BriefDescription": "L2 prefetches accepted by the L2 pipeline which miss the L2 cache and hit in the L3 cache of type L1Region (fetch additional lines into L1 cache when the data access for a given instruction tends to be followed by a consistent pattern of other accesses within a localized region).", 545*278d6950SAlexander Motin "UMask": "0x80" 546*278d6950SAlexander Motin }, 547*278d6950SAlexander Motin { 548*278d6950SAlexander Motin "EventName": "l2_pf_miss_l2_hit_l3.all", 549*278d6950SAlexander Motin "EventCode": "0x71", 550*278d6950SAlexander Motin "BriefDescription": "L2 prefetches accepted by the L2 pipeline which miss the L2 cache and hit in the L3 cache cache of all types.", 551*278d6950SAlexander Motin "UMask": "0xff" 552*278d6950SAlexander Motin }, 553*278d6950SAlexander Motin { 554*278d6950SAlexander Motin "EventName": "l2_pf_miss_l2_l3.l2_stream", 555*278d6950SAlexander Motin "EventCode": "0x72", 556*278d6950SAlexander Motin "BriefDescription": "L2 prefetches accepted by the L2 pipeline which miss the L2 and the L3 caches of type L2Stream (fetch additional sequential lines into L2 cache).", 557*278d6950SAlexander Motin "UMask": "0x01" 558*278d6950SAlexander Motin }, 559*278d6950SAlexander Motin { 560*278d6950SAlexander Motin "EventName": "l2_pf_miss_l2_l3.l2_next_line", 561*278d6950SAlexander Motin "EventCode": "0x72", 562*278d6950SAlexander Motin "BriefDescription": "L2 prefetches accepted by the L2 pipeline which miss the L2 and the L3 caches of type L2NextLine (fetch the next line into L2 cache).", 563*278d6950SAlexander Motin "UMask": "0x02" 564*278d6950SAlexander Motin }, 565*278d6950SAlexander Motin { 566*278d6950SAlexander Motin "EventName": "l2_pf_miss_l2_l3.l2_up_down", 567*278d6950SAlexander Motin "EventCode": "0x72", 568*278d6950SAlexander Motin "BriefDescription": "L2 prefetches accepted by the L2 pipeline which miss the L2 and the L3 caches of type L2UpDown (fetch the next or previous line into L2 cache for all memory accesses).", 569*278d6950SAlexander Motin "UMask": "0x04" 570*278d6950SAlexander Motin }, 571*278d6950SAlexander Motin { 572*278d6950SAlexander Motin "EventName": "l2_pf_miss_l2_l3.l2_burst", 573*278d6950SAlexander Motin "EventCode": "0x72", 574*278d6950SAlexander Motin "BriefDescription": "L2 prefetches accepted by the L2 pipeline which miss the L2 and the L3 caches of type L2Burst (aggressively fetch additional sequential lines into L2 cache).", 575*278d6950SAlexander Motin "UMask": "0x08" 576*278d6950SAlexander Motin }, 577*278d6950SAlexander Motin { 578*278d6950SAlexander Motin "EventName": "l2_pf_miss_l2_l3.l2_stride", 579*278d6950SAlexander Motin "EventCode": "0x72", 580*278d6950SAlexander Motin "BriefDescription": "L2 prefetches accepted by the L2 pipeline which miss the L2 and the L3 caches of type L2Stride (fetch additional lines into L2 cache when each access is a constant distance from the previous).", 581*278d6950SAlexander Motin "UMask": "0x10" 582*278d6950SAlexander Motin }, 583*278d6950SAlexander Motin { 584*278d6950SAlexander Motin "EventName": "l2_pf_miss_l2_l3.l1_stream", 585*278d6950SAlexander Motin "EventCode": "0x72", 586*278d6950SAlexander Motin "BriefDescription": "L2 prefetches accepted by the L2 pipeline which miss the L2 and the L3 caches of type L1Stream (fetch additional sequential lines into L1 cache).", 587*278d6950SAlexander Motin "UMask": "0x20" 588*278d6950SAlexander Motin }, 589*278d6950SAlexander Motin { 590*278d6950SAlexander Motin "EventName": "l2_pf_miss_l2_l3.l1_stride", 591*278d6950SAlexander Motin "EventCode": "0x72", 592*278d6950SAlexander Motin "BriefDescription": "L2 prefetches accepted by the L2 pipeline which miss the L2 and the L3 caches of type L1Stride (fetch additional lines into L1 cache when each access is a constant distance from the previous).", 593*278d6950SAlexander Motin "UMask": "0x40" 594*278d6950SAlexander Motin }, 595*278d6950SAlexander Motin { 596*278d6950SAlexander Motin "EventName": "l2_pf_miss_l2_l3.l1_region", 597*278d6950SAlexander Motin "EventCode": "0x72", 598*278d6950SAlexander Motin "BriefDescription": "L2 prefetches accepted by the L2 pipeline which miss the L2 and the L3 caches of type L1Region (fetch additional lines into L1 cache when the data access for a given instruction tends to be followed by a consistent pattern of other accesses within a localized region).", 599*278d6950SAlexander Motin "UMask": "0x80" 600*278d6950SAlexander Motin }, 601*278d6950SAlexander Motin { 602*278d6950SAlexander Motin "EventName": "l2_pf_miss_l2_l3.all", 603*278d6950SAlexander Motin "EventCode": "0x72", 604*278d6950SAlexander Motin "BriefDescription": "L2 prefetches accepted by the L2 pipeline which miss the L2 and the L3 caches of all types.", 605*278d6950SAlexander Motin "UMask": "0xff" 606*278d6950SAlexander Motin }, 607*278d6950SAlexander Motin { 608*278d6950SAlexander Motin "EventName": "ic_cache_fill_l2", 609*278d6950SAlexander Motin "EventCode": "0x82", 610*278d6950SAlexander Motin "BriefDescription": "Instruction cache lines (64 bytes) fulfilled from the L2 cache." 611*278d6950SAlexander Motin }, 612*278d6950SAlexander Motin { 613*278d6950SAlexander Motin "EventName": "ic_cache_fill_sys", 614*278d6950SAlexander Motin "EventCode": "0x83", 615*278d6950SAlexander Motin "BriefDescription": "Instruction cache lines (64 bytes) fulfilled from system memory or another cache." 616*278d6950SAlexander Motin }, 617*278d6950SAlexander Motin { 618*278d6950SAlexander Motin "EventName": "ic_tag_hit_miss.instruction_cache_hit", 619*278d6950SAlexander Motin "EventCode": "0x18e", 620*278d6950SAlexander Motin "BriefDescription": "Instruction cache hits.", 621*278d6950SAlexander Motin "UMask": "0x07" 622*278d6950SAlexander Motin }, 623*278d6950SAlexander Motin { 624*278d6950SAlexander Motin "EventName": "ic_tag_hit_miss.instruction_cache_miss", 625*278d6950SAlexander Motin "EventCode": "0x18e", 626*278d6950SAlexander Motin "BriefDescription": "Instruction cache misses.", 627*278d6950SAlexander Motin "UMask": "0x18" 628*278d6950SAlexander Motin }, 629*278d6950SAlexander Motin { 630*278d6950SAlexander Motin "EventName": "ic_tag_hit_miss.all_instruction_cache_accesses", 631*278d6950SAlexander Motin "EventCode": "0x18e", 632*278d6950SAlexander Motin "BriefDescription": "Instruction cache accesses of all types.", 633*278d6950SAlexander Motin "UMask": "0x1f" 634*278d6950SAlexander Motin }, 635*278d6950SAlexander Motin { 636*278d6950SAlexander Motin "EventName": "op_cache_hit_miss.op_cache_hit", 637*278d6950SAlexander Motin "EventCode": "0x28f", 638*278d6950SAlexander Motin "BriefDescription": "Op cache hits.", 639*278d6950SAlexander Motin "UMask": "0x03" 640*278d6950SAlexander Motin }, 641*278d6950SAlexander Motin { 642*278d6950SAlexander Motin "EventName": "op_cache_hit_miss.op_cache_miss", 643*278d6950SAlexander Motin "EventCode": "0x28f", 644*278d6950SAlexander Motin "BriefDescription": "Op cache misses.", 645*278d6950SAlexander Motin "UMask": "0x04" 646*278d6950SAlexander Motin }, 647*278d6950SAlexander Motin { 648*278d6950SAlexander Motin "EventName": "op_cache_hit_miss.all_op_cache_accesses", 649*278d6950SAlexander Motin "EventCode": "0x28f", 650*278d6950SAlexander Motin "BriefDescription": "Op cache accesses of all types.", 651*278d6950SAlexander Motin "UMask": "0x07" 652*278d6950SAlexander Motin }, 653*278d6950SAlexander Motin { 654*278d6950SAlexander Motin "EventName": "l3_lookup_state.l3_miss", 655*278d6950SAlexander Motin "EventCode": "0x04", 656*278d6950SAlexander Motin "BriefDescription": "L3 cache misses.", 657*278d6950SAlexander Motin "UMask": "0x01", 658*278d6950SAlexander Motin "Unit": "L3PMC" 659*278d6950SAlexander Motin }, 660*278d6950SAlexander Motin { 661*278d6950SAlexander Motin "EventName": "l3_lookup_state.l3_hit", 662*278d6950SAlexander Motin "EventCode": "0x04", 663*278d6950SAlexander Motin "BriefDescription": "L3 cache hits.", 664*278d6950SAlexander Motin "UMask": "0xfe", 665*278d6950SAlexander Motin "Unit": "L3PMC" 666*278d6950SAlexander Motin }, 667*278d6950SAlexander Motin { 668*278d6950SAlexander Motin "EventName": "l3_lookup_state.all_coherent_accesses_to_l3", 669*278d6950SAlexander Motin "EventCode": "0x04", 670*278d6950SAlexander Motin "BriefDescription": "L3 cache requests for all coherent accesses.", 671*278d6950SAlexander Motin "UMask": "0xff", 672*278d6950SAlexander Motin "Unit": "L3PMC" 673*278d6950SAlexander Motin }, 674*278d6950SAlexander Motin { 675*278d6950SAlexander Motin "EventName": "l3_xi_sampled_latency.dram_near", 676*278d6950SAlexander Motin "EventCode": "0xac", 677*278d6950SAlexander Motin "BriefDescription": "Average sampled latency when data is sourced from DRAM in the same NUMA node.", 678*278d6950SAlexander Motin "UMask": "0x01", 679*278d6950SAlexander Motin "EnAllCores": "0x1", 680*278d6950SAlexander Motin "EnAllSlices": "0x1", 681*278d6950SAlexander Motin "SliceId": "0x3", 682*278d6950SAlexander Motin "ThreadMask": "0x3", 683*278d6950SAlexander Motin "Unit": "L3PMC" 684*278d6950SAlexander Motin }, 685*278d6950SAlexander Motin { 686*278d6950SAlexander Motin "EventName": "l3_xi_sampled_latency.dram_far", 687*278d6950SAlexander Motin "EventCode": "0xac", 688*278d6950SAlexander Motin "BriefDescription": "Average sampled latency when data is sourced from DRAM in a different NUMA node.", 689*278d6950SAlexander Motin "UMask": "0x02", 690*278d6950SAlexander Motin "EnAllCores": "0x1", 691*278d6950SAlexander Motin "EnAllSlices": "0x1", 692*278d6950SAlexander Motin "SliceId": "0x3", 693*278d6950SAlexander Motin "ThreadMask": "0x3", 694*278d6950SAlexander Motin "Unit": "L3PMC" 695*278d6950SAlexander Motin }, 696*278d6950SAlexander Motin { 697*278d6950SAlexander Motin "EventName": "l3_xi_sampled_latency.near_cache", 698*278d6950SAlexander Motin "EventCode": "0xac", 699*278d6950SAlexander Motin "BriefDescription": "Average sampled latency when data is sourced from another CCX's cache when the address was in the same NUMA node.", 700*278d6950SAlexander Motin "UMask": "0x04", 701*278d6950SAlexander Motin "EnAllCores": "0x1", 702*278d6950SAlexander Motin "EnAllSlices": "0x1", 703*278d6950SAlexander Motin "SliceId": "0x3", 704*278d6950SAlexander Motin "ThreadMask": "0x3", 705*278d6950SAlexander Motin "Unit": "L3PMC" 706*278d6950SAlexander Motin }, 707*278d6950SAlexander Motin { 708*278d6950SAlexander Motin "EventName": "l3_xi_sampled_latency.far_cache", 709*278d6950SAlexander Motin "EventCode": "0xac", 710*278d6950SAlexander Motin "BriefDescription": "Average sampled latency when data is sourced from another CCX's cache when the address was in a different NUMA node.", 711*278d6950SAlexander Motin "UMask": "0x08", 712*278d6950SAlexander Motin "EnAllCores": "0x1", 713*278d6950SAlexander Motin "EnAllSlices": "0x1", 714*278d6950SAlexander Motin "SliceId": "0x3", 715*278d6950SAlexander Motin "ThreadMask": "0x3", 716*278d6950SAlexander Motin "Unit": "L3PMC" 717*278d6950SAlexander Motin }, 718*278d6950SAlexander Motin { 719*278d6950SAlexander Motin "EventName": "l3_xi_sampled_latency.ext_near", 720*278d6950SAlexander Motin "EventCode": "0xac", 721*278d6950SAlexander Motin "BriefDescription": "Average sampled latency when data is sourced from extension memory (CXL) in the same NUMA node.", 722*278d6950SAlexander Motin "UMask": "0x10", 723*278d6950SAlexander Motin "EnAllCores": "0x1", 724*278d6950SAlexander Motin "EnAllSlices": "0x1", 725*278d6950SAlexander Motin "SliceId": "0x3", 726*278d6950SAlexander Motin "ThreadMask": "0x3", 727*278d6950SAlexander Motin "Unit": "L3PMC" 728*278d6950SAlexander Motin }, 729*278d6950SAlexander Motin { 730*278d6950SAlexander Motin "EventName": "l3_xi_sampled_latency.ext_far", 731*278d6950SAlexander Motin "EventCode": "0xac", 732*278d6950SAlexander Motin "BriefDescription": "Average sampled latency when data is sourced from extension memory (CXL) in a different NUMA node.", 733*278d6950SAlexander Motin "UMask": "0x20", 734*278d6950SAlexander Motin "EnAllCores": "0x1", 735*278d6950SAlexander Motin "EnAllSlices": "0x1", 736*278d6950SAlexander Motin "SliceId": "0x3", 737*278d6950SAlexander Motin "ThreadMask": "0x3", 738*278d6950SAlexander Motin "Unit": "L3PMC" 739*278d6950SAlexander Motin }, 740*278d6950SAlexander Motin { 741*278d6950SAlexander Motin "EventName": "l3_xi_sampled_latency.all", 742*278d6950SAlexander Motin "EventCode": "0xac", 743*278d6950SAlexander Motin "BriefDescription": "Average sampled latency from all data sources.", 744*278d6950SAlexander Motin "UMask": "0x3f", 745*278d6950SAlexander Motin "EnAllCores": "0x1", 746*278d6950SAlexander Motin "EnAllSlices": "0x1", 747*278d6950SAlexander Motin "SliceId": "0x3", 748*278d6950SAlexander Motin "ThreadMask": "0x3", 749*278d6950SAlexander Motin "Unit": "L3PMC" 750*278d6950SAlexander Motin }, 751*278d6950SAlexander Motin { 752*278d6950SAlexander Motin "EventName": "l3_xi_sampled_latency_requests.dram_near", 753*278d6950SAlexander Motin "EventCode": "0xad", 754*278d6950SAlexander Motin "BriefDescription": "L3 cache fill requests sourced from DRAM in the same NUMA node.", 755*278d6950SAlexander Motin "UMask": "0x01", 756*278d6950SAlexander Motin "EnAllCores": "0x1", 757*278d6950SAlexander Motin "EnAllSlices": "0x1", 758*278d6950SAlexander Motin "SliceId": "0x3", 759*278d6950SAlexander Motin "ThreadMask": "0x3", 760*278d6950SAlexander Motin "Unit": "L3PMC" 761*278d6950SAlexander Motin }, 762*278d6950SAlexander Motin { 763*278d6950SAlexander Motin "EventName": "l3_xi_sampled_latency_requests.dram_far", 764*278d6950SAlexander Motin "EventCode": "0xad", 765*278d6950SAlexander Motin "BriefDescription": "L3 cache fill requests sourced from DRAM in a different NUMA node.", 766*278d6950SAlexander Motin "UMask": "0x02", 767*278d6950SAlexander Motin "EnAllCores": "0x1", 768*278d6950SAlexander Motin "EnAllSlices": "0x1", 769*278d6950SAlexander Motin "SliceId": "0x3", 770*278d6950SAlexander Motin "ThreadMask": "0x3", 771*278d6950SAlexander Motin "Unit": "L3PMC" 772*278d6950SAlexander Motin }, 773*278d6950SAlexander Motin { 774*278d6950SAlexander Motin "EventName": "l3_xi_sampled_latency_requests.near_cache", 775*278d6950SAlexander Motin "EventCode": "0xad", 776*278d6950SAlexander Motin "BriefDescription": "L3 cache fill requests sourced from another CCX's cache when the address was in the same NUMA node.", 777*278d6950SAlexander Motin "UMask": "0x04", 778*278d6950SAlexander Motin "EnAllCores": "0x1", 779*278d6950SAlexander Motin "EnAllSlices": "0x1", 780*278d6950SAlexander Motin "SliceId": "0x3", 781*278d6950SAlexander Motin "ThreadMask": "0x3", 782*278d6950SAlexander Motin "Unit": "L3PMC" 783*278d6950SAlexander Motin }, 784*278d6950SAlexander Motin { 785*278d6950SAlexander Motin "EventName": "l3_xi_sampled_latency_requests.far_cache", 786*278d6950SAlexander Motin "EventCode": "0xad", 787*278d6950SAlexander Motin "BriefDescription": "L3 cache fill requests sourced from another CCX's cache when the address was in a different NUMA node.", 788*278d6950SAlexander Motin "UMask": "0x08", 789*278d6950SAlexander Motin "EnAllCores": "0x1", 790*278d6950SAlexander Motin "EnAllSlices": "0x1", 791*278d6950SAlexander Motin "SliceId": "0x3", 792*278d6950SAlexander Motin "ThreadMask": "0x3", 793*278d6950SAlexander Motin "Unit": "L3PMC" 794*278d6950SAlexander Motin }, 795*278d6950SAlexander Motin { 796*278d6950SAlexander Motin "EventName": "l3_xi_sampled_latency_requests.ext_near", 797*278d6950SAlexander Motin "EventCode": "0xad", 798*278d6950SAlexander Motin "BriefDescription": "L3 cache fill requests sourced from extension memory (CXL) in the same NUMA node.", 799*278d6950SAlexander Motin "UMask": "0x10", 800*278d6950SAlexander Motin "EnAllCores": "0x1", 801*278d6950SAlexander Motin "EnAllSlices": "0x1", 802*278d6950SAlexander Motin "SliceId": "0x3", 803*278d6950SAlexander Motin "ThreadMask": "0x3", 804*278d6950SAlexander Motin "Unit": "L3PMC" 805*278d6950SAlexander Motin }, 806*278d6950SAlexander Motin { 807*278d6950SAlexander Motin "EventName": "l3_xi_sampled_latency_requests.ext_far", 808*278d6950SAlexander Motin "EventCode": "0xad", 809*278d6950SAlexander Motin "BriefDescription": "L3 cache fill requests sourced from extension memory (CXL) in a different NUMA node.", 810*278d6950SAlexander Motin "UMask": "0x20", 811*278d6950SAlexander Motin "EnAllCores": "0x1", 812*278d6950SAlexander Motin "EnAllSlices": "0x1", 813*278d6950SAlexander Motin "SliceId": "0x3", 814*278d6950SAlexander Motin "ThreadMask": "0x3", 815*278d6950SAlexander Motin "Unit": "L3PMC" 816*278d6950SAlexander Motin }, 817*278d6950SAlexander Motin { 818*278d6950SAlexander Motin "EventName": "l3_xi_sampled_latency_requests.all", 819*278d6950SAlexander Motin "EventCode": "0xad", 820*278d6950SAlexander Motin "BriefDescription": "L3 cache fill requests sourced from all data sources.", 821*278d6950SAlexander Motin "UMask": "0x3f", 822*278d6950SAlexander Motin "EnAllCores": "0x1", 823*278d6950SAlexander Motin "EnAllSlices": "0x1", 824*278d6950SAlexander Motin "SliceId": "0x3", 825*278d6950SAlexander Motin "ThreadMask": "0x3", 826*278d6950SAlexander Motin "Unit": "L3PMC" 827*278d6950SAlexander Motin } 828*278d6950SAlexander Motin] 829