xref: /freebsd/lib/libpmc/pmu-events/arch/powerpc/power9/pmc.json (revision 3a3deb00a5e449c9478156b162dfa10ec82a2a3f)
1959826caSMatt Macy[
2*3a3deb00SEd Maste  {
3959826caSMatt Macy    "EventCode": "0x20036",
4959826caSMatt Macy    "EventName": "PM_BR_2PATH",
5959826caSMatt Macy    "BriefDescription": "Branches that are not strongly biased"
6959826caSMatt Macy  },
7*3a3deb00SEd Maste  {
8959826caSMatt Macy    "EventCode": "0x40056",
9959826caSMatt Macy    "EventName": "PM_MEM_LOC_THRESH_LSU_HIGH",
10959826caSMatt Macy    "BriefDescription": "Local memory above threshold for LSU medium"
11959826caSMatt Macy  },
12*3a3deb00SEd Maste  {
13959826caSMatt Macy    "EventCode": "0x40118",
14959826caSMatt Macy    "EventName": "PM_MRK_DCACHE_RELOAD_INTV",
15959826caSMatt Macy    "BriefDescription": "Combined Intervention event"
16959826caSMatt Macy  },
17*3a3deb00SEd Maste  {
18959826caSMatt Macy    "EventCode": "0x4F148",
19959826caSMatt Macy    "EventName": "PM_MRK_DPTEG_FROM_DL2L3_MOD",
20959826caSMatt Macy    "BriefDescription": "A Page Table Entry was loaded into the TLB with Modified (M) data from another chip's L2 or L3 on a different Node or Group (Distant), as this chip due to a marked data side request. When using Radix Page Translation, this count excludes PDE reloads. Only PTE reloads are included"
21959826caSMatt Macy  },
22*3a3deb00SEd Maste  {
23959826caSMatt Macy    "EventCode": "0x301E8",
24959826caSMatt Macy    "EventName": "PM_THRESH_EXC_64",
25959826caSMatt Macy    "BriefDescription": "Threshold counter exceeded a value of 64"
26959826caSMatt Macy  },
27*3a3deb00SEd Maste  {
28959826caSMatt Macy    "EventCode": "0x4E04E",
29959826caSMatt Macy    "EventName": "PM_DPTEG_FROM_L3MISS",
30959826caSMatt Macy    "BriefDescription": "A Page Table Entry was loaded into the TLB from a location other than the local core's L3 due to a data side request. When using Radix Page Translation, this count excludes PDE reloads. Only PTE reloads are included"
31959826caSMatt Macy  },
32*3a3deb00SEd Maste  {
33959826caSMatt Macy    "EventCode": "0x40050",
34959826caSMatt Macy    "EventName": "PM_SYS_PUMP_MPRED_RTY",
35959826caSMatt Macy    "BriefDescription": "Final Pump Scope (system) ended up larger than Initial Pump Scope (Chip/Group) for all data types excluding data prefetch (demand load,inst prefetch,inst fetch,xlate)"
36959826caSMatt Macy  },
37*3a3deb00SEd Maste  {
38959826caSMatt Macy    "EventCode": "0x1F14E",
39959826caSMatt Macy    "EventName": "PM_MRK_DPTEG_FROM_L2MISS",
40959826caSMatt Macy    "BriefDescription": "A Page Table Entry was loaded into the TLB from a location other than the local core's L2 due to a marked data side request.. When using Radix Page Translation, this count excludes PDE reloads. Only PTE reloads are included"
41959826caSMatt Macy  },
42*3a3deb00SEd Maste  {
43959826caSMatt Macy    "EventCode": "0x4D018",
44959826caSMatt Macy    "EventName": "PM_CMPLU_STALL_BRU",
45959826caSMatt Macy    "BriefDescription": "Completion stall due to a Branch Unit"
46959826caSMatt Macy  },
47*3a3deb00SEd Maste  {
48959826caSMatt Macy    "EventCode": "0x45052",
49959826caSMatt Macy    "EventName": "PM_4FLOP_CMPL",
50959826caSMatt Macy    "BriefDescription": "4 FLOP instruction completed"
51959826caSMatt Macy  },
52*3a3deb00SEd Maste  {
53959826caSMatt Macy    "EventCode": "0x3D142",
54959826caSMatt Macy    "EventName": "PM_MRK_DATA_FROM_LMEM",
55959826caSMatt Macy    "BriefDescription": "The processor's data cache was reloaded from the local chip's Memory due to a marked load"
56959826caSMatt Macy  },
57*3a3deb00SEd Maste  {
58959826caSMatt Macy    "EventCode": "0x4C01E",
59959826caSMatt Macy    "EventName": "PM_CMPLU_STALL_CRYPTO",
60959826caSMatt Macy    "BriefDescription": "Finish stall because the NTF instruction was routed to the crypto execution pipe and was waiting to finish"
61959826caSMatt Macy  },
62*3a3deb00SEd Maste  {
63959826caSMatt Macy    "EventCode": "0x3000C",
64959826caSMatt Macy    "EventName": "PM_FREQ_DOWN",
65959826caSMatt Macy    "BriefDescription": "Power Management: Below Threshold B"
66959826caSMatt Macy  },
67*3a3deb00SEd Maste  {
68959826caSMatt Macy    "EventCode": "0x4D128",
69959826caSMatt Macy    "EventName": "PM_MRK_DATA_FROM_LMEM_CYC",
70959826caSMatt Macy    "BriefDescription": "Duration in cycles to reload from the local chip's Memory due to a marked load"
71959826caSMatt Macy  },
72*3a3deb00SEd Maste  {
73959826caSMatt Macy    "EventCode": "0x4D054",
74959826caSMatt Macy    "EventName": "PM_8FLOP_CMPL",
75959826caSMatt Macy    "BriefDescription": "8 FLOP instruction completed"
76959826caSMatt Macy  },
77*3a3deb00SEd Maste  {
78959826caSMatt Macy    "EventCode": "0x10026",
79959826caSMatt Macy    "EventName": "PM_TABLEWALK_CYC",
80959826caSMatt Macy    "BriefDescription": "Cycles when an instruction tablewalk is active"
81959826caSMatt Macy  },
82*3a3deb00SEd Maste  {
83959826caSMatt Macy    "EventCode": "0x2C012",
84959826caSMatt Macy    "EventName": "PM_CMPLU_STALL_DCACHE_MISS",
85959826caSMatt Macy    "BriefDescription": "Finish stall because the NTF instruction was a load that missed the L1 and was waiting for the data to return from the nest"
86959826caSMatt Macy  },
87*3a3deb00SEd Maste  {
88959826caSMatt Macy    "EventCode": "0x2E04C",
89959826caSMatt Macy    "EventName": "PM_DPTEG_FROM_MEMORY",
90959826caSMatt Macy    "BriefDescription": "A Page Table Entry was loaded into the TLB from a memory location including L4 from local remote or distant due to a data side request. When using Radix Page Translation, this count excludes PDE reloads. Only PTE reloads are included"
91959826caSMatt Macy  },
92*3a3deb00SEd Maste  {
93959826caSMatt Macy    "EventCode": "0x3F142",
94959826caSMatt Macy    "EventName": "PM_MRK_DPTEG_FROM_L3_DISP_CONFLICT",
95959826caSMatt Macy    "BriefDescription": "A Page Table Entry was loaded into the TLB from local core's L3 with dispatch conflict due to a marked data side request. When using Radix Page Translation, this count excludes PDE reloads. Only PTE reloads are included"
96959826caSMatt Macy  },
97*3a3deb00SEd Maste  {
98959826caSMatt Macy    "EventCode": "0x4F142",
99959826caSMatt Macy    "EventName": "PM_MRK_DPTEG_FROM_L3",
100959826caSMatt Macy    "BriefDescription": "A Page Table Entry was loaded into the TLB from local core's L3 due to a marked data side request. When using Radix Page Translation, this count excludes PDE reloads. Only PTE reloads are included"
101959826caSMatt Macy  },
102*3a3deb00SEd Maste  {
103959826caSMatt Macy    "EventCode": "0x10060",
104959826caSMatt Macy    "EventName": "PM_TM_TRANS_RUN_CYC",
105959826caSMatt Macy    "BriefDescription": "run cycles in transactional state"
106959826caSMatt Macy  },
107*3a3deb00SEd Maste  {
108959826caSMatt Macy    "EventCode": "0x1E04C",
109959826caSMatt Macy    "EventName": "PM_DPTEG_FROM_LL4",
110959826caSMatt Macy    "BriefDescription": "A Page Table Entry was loaded into the TLB from the local chip's L4 cache due to a data side request. When using Radix Page Translation, this count excludes PDE reloads. Only PTE reloads are included"
111959826caSMatt Macy  },
112*3a3deb00SEd Maste  {
113959826caSMatt Macy    "EventCode": "0x45050",
114959826caSMatt Macy    "EventName": "PM_1FLOP_CMPL",
115959826caSMatt Macy    "BriefDescription": "one flop (fadd, fmul, fsub, fcmp, fsel, fabs, fnabs, fres, fsqrte, fneg) operation completed"
116959826caSMatt Macy  }
117959826caSMatt Macy]