17042d3b9SJoseph Koshy.\" Copyright (c) 2008 Joseph Koshy. All rights reserved. 27042d3b9SJoseph Koshy.\" 37042d3b9SJoseph Koshy.\" Redistribution and use in source and binary forms, with or without 47042d3b9SJoseph Koshy.\" modification, are permitted provided that the following conditions 57042d3b9SJoseph Koshy.\" are met: 67042d3b9SJoseph Koshy.\" 1. Redistributions of source code must retain the above copyright 77042d3b9SJoseph Koshy.\" notice, this list of conditions and the following disclaimer. 87042d3b9SJoseph Koshy.\" 2. Redistributions in binary form must reproduce the above copyright 97042d3b9SJoseph Koshy.\" notice, this list of conditions and the following disclaimer in the 107042d3b9SJoseph Koshy.\" documentation and/or other materials provided with the distribution. 117042d3b9SJoseph Koshy.\" 127042d3b9SJoseph Koshy.\" This software is provided by Joseph Koshy ``as is'' and 137042d3b9SJoseph Koshy.\" any express or implied warranties, including, but not limited to, the 147042d3b9SJoseph Koshy.\" implied warranties of merchantability and fitness for a particular purpose 157042d3b9SJoseph Koshy.\" are disclaimed. in no event shall Joseph Koshy be liable 167042d3b9SJoseph Koshy.\" for any direct, indirect, incidental, special, exemplary, or consequential 177042d3b9SJoseph Koshy.\" damages (including, but not limited to, procurement of substitute goods 187042d3b9SJoseph Koshy.\" or services; loss of use, data, or profits; or business interruption) 197042d3b9SJoseph Koshy.\" however caused and on any theory of liability, whether in contract, strict 207042d3b9SJoseph Koshy.\" liability, or tort (including negligence or otherwise) arising in any way 217042d3b9SJoseph Koshy.\" out of the use of this software, even if advised of the possibility of 227042d3b9SJoseph Koshy.\" such damage. 237042d3b9SJoseph Koshy.\" 247042d3b9SJoseph Koshy.\" $FreeBSD$ 257042d3b9SJoseph Koshy.\" 266c292c4dSJoseph Koshy.Dd November 12, 2008 277042d3b9SJoseph Koshy.Os 287042d3b9SJoseph Koshy.Dt PMC.CORE2 3 297042d3b9SJoseph Koshy.Sh NAME 307042d3b9SJoseph Koshy.Nm pmc.core2 317042d3b9SJoseph Koshy.Nd measurement events for 327042d3b9SJoseph Koshy.Tn Intel 337042d3b9SJoseph Koshy.Tn Core2 347042d3b9SJoseph Koshyfamily CPUs 357042d3b9SJoseph Koshy.Sh LIBRARY 367042d3b9SJoseph Koshy.Lb libpmc 377042d3b9SJoseph Koshy.Sh SYNOPSIS 387042d3b9SJoseph Koshy.In pmc.h 397042d3b9SJoseph Koshy.Sh DESCRIPTION 407042d3b9SJoseph Koshy.Tn Intel 417042d3b9SJoseph Koshy.Tn "Core2" 427042d3b9SJoseph KoshyCPUs contain PMCs conforming to version 2 of the 437042d3b9SJoseph Koshy.Tn Intel 447042d3b9SJoseph Koshyperformance measurement architecture. 457042d3b9SJoseph KoshyThese CPUs contains two classes of PMCs: 467042d3b9SJoseph Koshy.Bl -tag -width "Li PMC_CLASS_IAP" 477042d3b9SJoseph Koshy.It Li PMC_CLASS_IAF 487042d3b9SJoseph KoshyFixed-function counters that count only one hardware event per counter. 497042d3b9SJoseph Koshy.It Li PMC_CLASS_IAP 507042d3b9SJoseph KoshyProgrammable counters that may be configured to count one of a defined 517042d3b9SJoseph Koshyset of hardware events. 527042d3b9SJoseph Koshy.El 537042d3b9SJoseph Koshy.Pp 547042d3b9SJoseph KoshyThe number of PMCs available in each class and their widths need to be 557042d3b9SJoseph Koshydetermined at run time by calling 567042d3b9SJoseph Koshy.Xr pmc_cpuinfo 3 . 577042d3b9SJoseph Koshy.Pp 587042d3b9SJoseph KoshyIntel Core2 PMCs are documented in 597042d3b9SJoseph Koshy.Rs 607042d3b9SJoseph Koshy.%B "IA-32 Intel(R) Architecture Software Developer's Manual" 617042d3b9SJoseph Koshy.%T "Volume 3: System Programming Guide" 627042d3b9SJoseph Koshy.%N "Order Number 253669-027US" 637042d3b9SJoseph Koshy.%D July 2008 647042d3b9SJoseph Koshy.%Q "Intel Corporation" 657042d3b9SJoseph Koshy.Re 667042d3b9SJoseph Koshy.Ss CORE2 FIXED FUNCTION PMCS 677042d3b9SJoseph KoshyThese PMCs and their supported events are documented in 687042d3b9SJoseph Koshy.Xr pmc.iaf 3 . 697042d3b9SJoseph Koshy.Ss CORE2 PROGRAMMABLE PMCS 707042d3b9SJoseph KoshyThe programmable PMCs support the following capabilities: 717042d3b9SJoseph Koshy.Bl -column "PMC_CAP_INTERRUPT" "Support" 727042d3b9SJoseph Koshy.It Em Capability Ta Em Support 737042d3b9SJoseph Koshy.It PMC_CAP_CASCADE Ta \&No 747042d3b9SJoseph Koshy.It PMC_CAP_EDGE Ta Yes 757042d3b9SJoseph Koshy.It PMC_CAP_INTERRUPT Ta Yes 767042d3b9SJoseph Koshy.It PMC_CAP_INVERT Ta Yes 777042d3b9SJoseph Koshy.It PMC_CAP_READ Ta Yes 787042d3b9SJoseph Koshy.It PMC_CAP_PRECISE Ta \&No 797042d3b9SJoseph Koshy.It PMC_CAP_SYSTEM Ta Yes 807042d3b9SJoseph Koshy.It PMC_CAP_TAGGING Ta \&No 817042d3b9SJoseph Koshy.It PMC_CAP_THRESHOLD Ta Yes 827042d3b9SJoseph Koshy.It PMC_CAP_USER Ta Yes 837042d3b9SJoseph Koshy.It PMC_CAP_WRITE Ta Yes 847042d3b9SJoseph Koshy.El 857042d3b9SJoseph Koshy.Ss Event Qualifiers 867042d3b9SJoseph KoshyEvent specifiers for these PMCs support the following common 877042d3b9SJoseph Koshyqualifiers: 887042d3b9SJoseph Koshy.Bl -tag -width indent 897042d3b9SJoseph Koshy.It Li cmask= Ns Ar value 907042d3b9SJoseph KoshyConfigure the PMC to increment only if the number of configured 917042d3b9SJoseph Koshyevents measured in a cycle is greater than or equal to 927042d3b9SJoseph Koshy.Ar value . 937042d3b9SJoseph Koshy.It Li edge 947042d3b9SJoseph KoshyConfigure the PMC to count the number of deasserted to asserted 957042d3b9SJoseph Koshytransitions of the conditions expressed by the other qualifiers. 967042d3b9SJoseph KoshyIf specified, the counter will increment only once whenever a 977042d3b9SJoseph Koshycondition becomes true, irrespective of the number of clocks during 987042d3b9SJoseph Koshywhich the condition remains true. 997042d3b9SJoseph Koshy.It Li inv 1007042d3b9SJoseph KoshyInvert the sense of comparision when the 1017042d3b9SJoseph Koshy.Dq Li cmask 1027042d3b9SJoseph Koshyqualifier is present, making the counter increment when the number of 1037042d3b9SJoseph Koshyevents per cycle is less than the value specified by the 1047042d3b9SJoseph Koshy.Dq Li cmask 1057042d3b9SJoseph Koshyqualifier. 1067042d3b9SJoseph Koshy.It Li os 1077042d3b9SJoseph KoshyConfigure the PMC to count events happening at processor privilege 1087042d3b9SJoseph Koshylevel 0. 1097042d3b9SJoseph Koshy.It Li umask= Ns Ar value 1107042d3b9SJoseph KoshyThis qualifier is used to further qualify the event selected (see 1117042d3b9SJoseph Koshybelow). 1127042d3b9SJoseph Koshy.It Li usr 1137042d3b9SJoseph KoshyConfigure the PMC to count events occurring at privilege levels 1, 2 1147042d3b9SJoseph Koshyor 3. 1157042d3b9SJoseph Koshy.El 1167042d3b9SJoseph Koshy.Pp 1177042d3b9SJoseph KoshyIf neither of the 1187042d3b9SJoseph Koshy.Dq Li os 1197042d3b9SJoseph Koshyor 1207042d3b9SJoseph Koshy.Dq Li usr 1217042d3b9SJoseph Koshyqualifiers are specified, the default is to enable both. 1227042d3b9SJoseph Koshy.Pp 1237042d3b9SJoseph KoshyEvents that require core-specificity to be specified use a 1247042d3b9SJoseph Koshyadditional qualifier 1257042d3b9SJoseph Koshy.Dq Li core= Ns Ar core , 1267042d3b9SJoseph Koshywhere argument 1277042d3b9SJoseph Koshy.Ar core 1287042d3b9SJoseph Koshyis one of: 1297042d3b9SJoseph Koshy.Bl -tag -width indent 1307042d3b9SJoseph Koshy.It Li all 1317042d3b9SJoseph KoshyMeasure event conditions on all cores. 1327042d3b9SJoseph Koshy.It Li this 1337042d3b9SJoseph KoshyMeasure event conditions on this core. 1347042d3b9SJoseph Koshy.El 1357042d3b9SJoseph Koshy.Pp 1367042d3b9SJoseph KoshyThe default is 1377042d3b9SJoseph Koshy.Dq Li this . 1387042d3b9SJoseph Koshy.Pp 1397042d3b9SJoseph KoshyEvents that require an agent qualifier to be specified use an 1407042d3b9SJoseph Koshyadditional qualifier 1417042d3b9SJoseph Koshy.Dq Li agent= Ns agent , 1427042d3b9SJoseph Koshywhere argument 1437042d3b9SJoseph Koshy.Ar agent 1447042d3b9SJoseph Koshyis one of: 1457042d3b9SJoseph Koshy.Bl -tag -width indent 1467042d3b9SJoseph Koshy.It Li this 1477042d3b9SJoseph KoshyMeasure events associated with this bus agent. 1487042d3b9SJoseph Koshy.It Li any 1497042d3b9SJoseph KoshyMeasure events caused by any bus agent. 1507042d3b9SJoseph Koshy.El 1517042d3b9SJoseph Koshy.Pp 1527042d3b9SJoseph KoshyThe default is 1537042d3b9SJoseph Koshy.Dq Li this . 1547042d3b9SJoseph Koshy.Pp 1557042d3b9SJoseph KoshyEvents that require a hardware prefetch qualifier to be specified use an 1567042d3b9SJoseph Koshyadditional qualifier 1577042d3b9SJoseph Koshy.Dq Li prefetch= Ns Ar prefetch , 1587042d3b9SJoseph Koshywhere argument 1597042d3b9SJoseph Koshy.Ar prefetch 1607042d3b9SJoseph Koshyis one of: 1617042d3b9SJoseph Koshy.Bl -tag -width "exclude" 1627042d3b9SJoseph Koshy.It Li both 1637042d3b9SJoseph KoshyInclude all prefetches. 1647042d3b9SJoseph Koshy.It Li only 1657042d3b9SJoseph KoshyOnly count hardware prefetches. 1667042d3b9SJoseph Koshy.It Li exclude 1677042d3b9SJoseph KoshyExclude hardware prefetches. 1687042d3b9SJoseph Koshy.El 1697042d3b9SJoseph Koshy.Pp 1707042d3b9SJoseph KoshyThe default is 1717042d3b9SJoseph Koshy.Dq Li both . 1727042d3b9SJoseph Koshy.Pp 1737042d3b9SJoseph KoshyEvents that require a cache coherence qualifier to be specified use an 1747042d3b9SJoseph Koshyadditional qualifer 1757042d3b9SJoseph Koshy.Dq Li cachestate= Ns Ar state , 1767042d3b9SJoseph Koshywhere argument 1777042d3b9SJoseph Koshy.Ar state 1787042d3b9SJoseph Koshycontains one or more of the following letters: 1797042d3b9SJoseph Koshy.Bl -tag -width indent 1807042d3b9SJoseph Koshy.It Li e 1817042d3b9SJoseph KoshyCount cache lines in the exclusive state. 1827042d3b9SJoseph Koshy.It Li i 1837042d3b9SJoseph KoshyCount cache lines in the invalid state. 1847042d3b9SJoseph Koshy.It Li m 1857042d3b9SJoseph KoshyCount cache lines in the modified state. 1867042d3b9SJoseph Koshy.It Li s 1877042d3b9SJoseph KoshyCount cache lines in the shared state. 1887042d3b9SJoseph Koshy.El 1897042d3b9SJoseph Koshy.Pp 1907042d3b9SJoseph KoshyThe default is 1917042d3b9SJoseph Koshy.Dq Li eims . 1927042d3b9SJoseph Koshy.Pp 1937042d3b9SJoseph KoshyEvents that require a snoop response qualifier to be specified use an 1947042d3b9SJoseph Koshyadditional qualifier 1957042d3b9SJoseph Koshy.Dq Li snoopresponse= Ns Ar response , 1967042d3b9SJoseph Koshywhere argument 1977042d3b9SJoseph Koshy.Ar response 1987042d3b9SJoseph Koshycomprises of the following keywords separated by 1997042d3b9SJoseph Koshy.Dq + 2007042d3b9SJoseph Koshysigns: 2017042d3b9SJoseph Koshy.Bl -tag -width indent 2027042d3b9SJoseph Koshy.It Li clean 2037042d3b9SJoseph KoshyMeasure CLEAN responses. 2047042d3b9SJoseph Koshy.It Li hit 2057042d3b9SJoseph KoshyMeasure HIT responses. 2067042d3b9SJoseph Koshy.It Li hitm 2077042d3b9SJoseph KoshyMeasure HITM responses. 2087042d3b9SJoseph Koshy.El 2097042d3b9SJoseph Koshy.Pp 2107042d3b9SJoseph KoshyThe default is to measure all the above responses. 2117042d3b9SJoseph Koshy.Pp 2127042d3b9SJoseph KoshyEvents that require a snoop type qualifier use an additional qualifier 2137042d3b9SJoseph Koshy.Dq Li snooptype= Ns Ar type , 2147042d3b9SJoseph Koshywhere argument 2157042d3b9SJoseph Koshy.Ar type 2167042d3b9SJoseph Koshycomprises the one of the following keywords: 2177042d3b9SJoseph Koshy.Bl -tag -width indent 2187042d3b9SJoseph Koshy.It Li cmp2i 2197042d3b9SJoseph KoshyMeasure CMP2I snoops. 2207042d3b9SJoseph Koshy.It Li cmp2s 2217042d3b9SJoseph KoshyMeasure CMP2S snoops. 2227042d3b9SJoseph Koshy.El 2237042d3b9SJoseph Koshy.Pp 2247042d3b9SJoseph KoshyThe default is to measure both snoops. 2257042d3b9SJoseph Koshy.Ss Event Specifiers (Programmable PMCs) 2267042d3b9SJoseph KoshyCore2 programmable PMCs support the following events: 2277042d3b9SJoseph Koshy.Bl -tag -width indent 2287042d3b9SJoseph Koshy.It Li BACLEARS 229f21fb297SJoseph Koshy.Pq Event E6H , Umask 00H 2307042d3b9SJoseph KoshyThe number of times the front end is resteered. 2317042d3b9SJoseph Koshy.It Li BOGUS_BR 232f21fb297SJoseph Koshy.Pq Event E4H , Umask 00H 2337042d3b9SJoseph KoshyThe number of byte sequences mistakenly detected as taken branch 2347042d3b9SJoseph Koshyinstructions. 2357042d3b9SJoseph Koshy.It Li BR_BAC_MISSP_EXEC 236f21fb297SJoseph Koshy.Pq Event 8AH , Umask 00H 2377042d3b9SJoseph KoshyThe number of branch instructions that were mispredicted when 2387042d3b9SJoseph Koshydecoded. 2397042d3b9SJoseph Koshy.It Li BR_CALL_MISSP_EXEC 240f21fb297SJoseph Koshy.Pq Event 93H , Umask 00H 2417042d3b9SJoseph KoshyThe number of mispredicted 2427042d3b9SJoseph Koshy.Li CALL 2437042d3b9SJoseph Koshyinstructions that were executed. 2447042d3b9SJoseph Koshy.It Li BR_CALL_EXEC 245f21fb297SJoseph Koshy.Pq Event 92H , Umask 00H 2467042d3b9SJoseph KoshyThe number of 2477042d3b9SJoseph Koshy.Li CALL 2487042d3b9SJoseph Koshyinstructions executed. 2497042d3b9SJoseph Koshy.It Li BR_CND_EXEC 250f21fb297SJoseph Koshy.Pq Event 8BH , Umask 00H 2517042d3b9SJoseph KoshyThe number of conditional branches executed, but not necessarily retired. 2527042d3b9SJoseph Koshy.It Li BR_CND_MISSP_EXEC 253f21fb297SJoseph Koshy.Pq Event 8CH , Umask 00H 2547042d3b9SJoseph KoshyThe number of mispredicted conditional branches executed. 2557042d3b9SJoseph Koshy.It Li BR_IND_CALL_EXEC 256f21fb297SJoseph Koshy.Pq Event 94H , Umask 00H 2577042d3b9SJoseph KoshyThe number of indirect 2587042d3b9SJoseph Koshy.Li CALL 2597042d3b9SJoseph Koshyinstructions executed. 2607042d3b9SJoseph Koshy.It Li BR_IND_EXEC 261f21fb297SJoseph Koshy.Pq Event 8DH , Umask 00H 2627042d3b9SJoseph KoshyThe number of indirect branch instructions executed. 2637042d3b9SJoseph Koshy.It Li BR_IND_MISSP_EXEC 264f21fb297SJoseph Koshy.Pq Event 8EH , Umask 00H 2657042d3b9SJoseph KoshyThe number of mispredicted indirect branch instructions executed. 2667042d3b9SJoseph Koshy.It Li BR_INST_DECODED 267f21fb297SJoseph Koshy.Pq Event E0H , Umask 00H 2687042d3b9SJoseph KoshyThe number of branch instructions decoded. 2697042d3b9SJoseph Koshy.It Li BR_INST_EXEC 270f21fb297SJoseph Koshy.Pq Event 88H , Umask 00H 2717042d3b9SJoseph KoshyThe number of branches executed, but not necessarily retired. 2727042d3b9SJoseph Koshy.It Li BR_INST_RETIRED.ANY 2737042d3b9SJoseph Koshy.Pq Event C4H , Umask 00H 2746c292c4dSJoseph Koshy.Pq Alias Qq "Branch Instruction Retired" 2757042d3b9SJoseph KoshyThe number of branch instructions retired. 2766c292c4dSJoseph KoshyThis is an architectural performance event. 2777042d3b9SJoseph Koshy.It Li BR_INST_RETIRED.MISPRED 2786c292c4dSJoseph Koshy.Pq Event C5H, Umask 00H 2796c292c4dSJoseph Koshy.Pq Alias Qq "Branch Misses Retired" 2807042d3b9SJoseph KoshyThe number of mispredicted branch instructions retired. 2816c292c4dSJoseph KoshyThis is an architectural performance event. 2827042d3b9SJoseph Koshy.It Li BR_INST_RETIRED.MISPRED_NOT_TAKEN 2837042d3b9SJoseph Koshy.Pq Event C4H , Umask 02H 2847042d3b9SJoseph KoshyThe number of not taken branch instructions retired that were 2857042d3b9SJoseph Koshymispredicted. 2867042d3b9SJoseph Koshy.It Li BR_INST_RETIRED.MISPRED_TAKEN 2877042d3b9SJoseph Koshy.Pq Event C4H , Umask 08H 2887042d3b9SJoseph KoshyThe number taken branch instructions retired that were mispredicted. 2897042d3b9SJoseph Koshy.It Li BR_INST_RETIRED.PRED_NOT_TAKEN 2907042d3b9SJoseph Koshy.Pq Event C4H , Umask 01H 2917042d3b9SJoseph KoshyThe number of not taken branch instructions retired that were 2927042d3b9SJoseph Koshycorrectly predicted. 2937042d3b9SJoseph Koshy.It Li BR_INST_RETIRED.PRED_TAKEN 2947042d3b9SJoseph Koshy.Pq Event C4H , Umask 04H 2957042d3b9SJoseph KoshyThe number of taken branch instructions retired that were correctly 2967042d3b9SJoseph Koshypredicted. 2977042d3b9SJoseph Koshy.It Li BR_INST_RETIRED.TAKEN 2987042d3b9SJoseph Koshy.Pq Event C4H , Umask 0CH 2997042d3b9SJoseph KoshyThe number of taken branch instructions retired. 3007042d3b9SJoseph Koshy.It Li BR_MISSP_EXEC 301f21fb297SJoseph Koshy.Pq Event 89H , Umask 00H 3027042d3b9SJoseph KoshyThe number of mispredicted branch instructions that were executed. 3037042d3b9SJoseph Koshy.It Li BR_RET_MISSP_EXEC 304f21fb297SJoseph Koshy.Pq Event 90H , Umask 00H 3057042d3b9SJoseph KoshyThe number of mispredicted 3067042d3b9SJoseph Koshy.Li RET 3077042d3b9SJoseph Koshyinstructions executed. 3087042d3b9SJoseph Koshy.It Li BR_RET_BAC_MISSP_EXEC 309f21fb297SJoseph Koshy.Pq Event 91H , Umask 00H 3107042d3b9SJoseph KoshyThe number of 3117042d3b9SJoseph Koshy.Li RET 3127042d3b9SJoseph Koshyinstructions executed that were mispredicted at decode time. 3137042d3b9SJoseph Koshy.It Li BR_RET_EXEC 314f21fb297SJoseph Koshy.Pq Event 8FH , Umask 00H 3157042d3b9SJoseph KoshyThe number of 3167042d3b9SJoseph Koshy.Li RET 3177042d3b9SJoseph Koshyinstructions executed. 3187042d3b9SJoseph Koshy.It Li BR_TKN_BUBBLE_1 319f21fb297SJoseph Koshy.Pq Event 97H , Umask 00H 3207042d3b9SJoseph KoshyThe number of branch predicted taken with bubble 1. 3217042d3b9SJoseph Koshy.It Li BR_TKN_BUBBLE_2 322f21fb297SJoseph Koshy.Pq Event 98H , Umask 00H 3237042d3b9SJoseph KoshyThe number of branch predicted taken with bubble 2. 3247042d3b9SJoseph Koshy.It Li BUSQ_EMPTY Op ,core= Ns Ar core 3257042d3b9SJoseph Koshy.Pq Event 7DH 3267042d3b9SJoseph KoshyThe number of cycles during which the core did not have any pending 3277042d3b9SJoseph Koshytransactions in the bus queue. 3287042d3b9SJoseph Koshy.It Li BUS_BNR_DRV Op ,agent= Ns Ar agent 3297042d3b9SJoseph Koshy.Pq Event 61H 3307042d3b9SJoseph KoshyThe number of Bus Not Ready signals asserted on the bus. 3317042d3b9SJoseph Koshy.It Li BUS_DATA_RCV Op ,core= Ns Ar core 3327042d3b9SJoseph Koshy.Pq Event 64H 3337042d3b9SJoseph KoshyThe number of bus cycles during which the processor is receiving data. 3347042d3b9SJoseph Koshy.It Li BUS_DRDY_CLOCKS Op ,agent= Ns Ar agent 3357042d3b9SJoseph Koshy.Pq Event 62H 3367042d3b9SJoseph KoshyThe number of bus cycles during which the Data Ready signal is asserted 3377042d3b9SJoseph Koshyon the bus. 3387042d3b9SJoseph Koshy.It Li BUS_HIT_DRV Op ,agent= Ns Ar agent 3397042d3b9SJoseph Koshy.Pq Event 7AH 3407042d3b9SJoseph KoshyThe number of bus cycles during which the processor drives the 3417042d3b9SJoseph Koshy.Li HIT# 3427042d3b9SJoseph Koshypin. 3437042d3b9SJoseph Koshy.It Li BUS_HITM_DRV Op ,agent= Ns Ar agent 3447042d3b9SJoseph Koshy.Pq Event 7BH 3457042d3b9SJoseph KoshyThe number of bus cycles during which the processor drives the 3467042d3b9SJoseph Koshy.Li HITM# 3477042d3b9SJoseph Koshypin. 3487042d3b9SJoseph Koshy.It Li BUS_IO_WAIT Op ,core= Ns Ar core 3497042d3b9SJoseph Koshy.Pq Event 7FH 3507042d3b9SJoseph KoshyThe number of core cycles during which I/O requests wait in the bus 3517042d3b9SJoseph Koshyqueue. 3527042d3b9SJoseph Koshy.It Li BUS_LOCK_CLOCKS Xo 3537042d3b9SJoseph Koshy.Op ,agent= Ns Ar agent 3547042d3b9SJoseph Koshy.Op ,core= Ns Ar core 3557042d3b9SJoseph Koshy.Xc 3567042d3b9SJoseph Koshy.Pq Event 63H 3577042d3b9SJoseph KoshyThe number of bus cycles during which the 3587042d3b9SJoseph Koshy.Li LOCK 3597042d3b9SJoseph Koshysignal was asserted on the bus. 3607042d3b9SJoseph Koshy.It Li BUS_REQUEST_OUTSTANDING Xo 3617042d3b9SJoseph Koshy.Op ,agent= Ns Ar agent 3627042d3b9SJoseph Koshy.Op ,core= Ns Ar core 3637042d3b9SJoseph Koshy.Xc 3647042d3b9SJoseph Koshy.Pq Event 60H 3657042d3b9SJoseph KoshyThe number of pending full cache line read transactions on the bus 3667042d3b9SJoseph Koshyoccuring in each cycle. 3677042d3b9SJoseph Koshy.It Li BUS_TRANS_P Xo 3687042d3b9SJoseph Koshy.Op ,agent= Ns Ar agent 3697042d3b9SJoseph Koshy.Op ,core= Ns Ar core 3707042d3b9SJoseph Koshy.Xc 3717042d3b9SJoseph Koshy.Pq Event 6BH 3727042d3b9SJoseph KoshyThe number of partial bus transactions. 3737042d3b9SJoseph Koshy.It Li BUS_TRANS_IFETCH Xo 3747042d3b9SJoseph Koshy.Op ,agent= Ns Ar agent 3757042d3b9SJoseph Koshy.Op ,core= Ns Ar core 3767042d3b9SJoseph Koshy.Xc 3777042d3b9SJoseph Koshy.Pq Event 68H 3787042d3b9SJoseph KoshyThe number of instruction fetch full cache line bus transactions. 3797042d3b9SJoseph Koshy.It Li BUS_TRANS_INVAL Xo 3807042d3b9SJoseph Koshy.Op ,agent= Ns Ar agent 3817042d3b9SJoseph Koshy.Op ,core= Ns Ar core 3827042d3b9SJoseph Koshy.Xc 3837042d3b9SJoseph Koshy.Pq Event 69H 3847042d3b9SJoseph KoshyThe number of invalidate bus transactions. 3857042d3b9SJoseph Koshy.It Li BUS_TRANS_PWR Xo 3867042d3b9SJoseph Koshy.Op ,agent= Ns Ar agent 3877042d3b9SJoseph Koshy.Op ,core= Ns Ar core 3887042d3b9SJoseph Koshy.Xc 3897042d3b9SJoseph Koshy.Pq Event 6AH 3907042d3b9SJoseph KoshyThe number of partial write bus transactions. 3917042d3b9SJoseph Koshy.It Li BUS_TRANS_DEF Xo 3927042d3b9SJoseph Koshy.Op ,agent= Ns Ar agent 3937042d3b9SJoseph Koshy.Op ,core= Ns Ar core 3947042d3b9SJoseph Koshy.Xc 3957042d3b9SJoseph Koshy.Pq Event 6DH 3967042d3b9SJoseph KoshyThe number of deferred bus transactions. 3977042d3b9SJoseph Koshy.It Li BUS_TRANS_BURST Xo 3987042d3b9SJoseph Koshy.Op ,agent= Ns Ar agent 3997042d3b9SJoseph Koshy.Op ,core= Ns Ar core 4007042d3b9SJoseph Koshy.Xc 4017042d3b9SJoseph Koshy.Pq Event 6EH 4027042d3b9SJoseph KoshyThe number of burst transactions. 4037042d3b9SJoseph Koshy.It Li BUS_TRANS_MEM Xo 4047042d3b9SJoseph Koshy.Op ,agent= Ns Ar agent 4057042d3b9SJoseph Koshy.Op ,core= Ns Ar core 4067042d3b9SJoseph Koshy.Xc 4077042d3b9SJoseph Koshy.Pq Event 6FH 4087042d3b9SJoseph KoshyThe number of memory bus transactions. 4097042d3b9SJoseph Koshy.It Li BUS_TRANS_ANY Xo 4107042d3b9SJoseph Koshy.Op ,agent= Ns Ar agent 4117042d3b9SJoseph Koshy.Op ,core= Ns Ar core 4127042d3b9SJoseph Koshy.Xc 4137042d3b9SJoseph Koshy.Pq Event 70H 4147042d3b9SJoseph KoshyThe number of bus transactions of any kind. 4157042d3b9SJoseph Koshy.It Li BUS_TRANS_BRD Xo 4167042d3b9SJoseph Koshy.Op ,agent= Ns Ar agent 4177042d3b9SJoseph Koshy.Op ,core= Ns Ar core 4187042d3b9SJoseph Koshy.Xc 4197042d3b9SJoseph Koshy.Pq Event 65H 4207042d3b9SJoseph KoshyThe number of burst read transactions. 4217042d3b9SJoseph Koshy.It Li BUS_TRANS_IO Xo 4227042d3b9SJoseph Koshy.Op ,agent= Ns Ar agent 4237042d3b9SJoseph Koshy.Op ,core= Ns Ar core 4247042d3b9SJoseph Koshy.Xc 4257042d3b9SJoseph Koshy.Pq Event 6CH 4267042d3b9SJoseph KoshyThe number of completed I/O bus transaactions due to 4277042d3b9SJoseph Koshy.Li IN 4287042d3b9SJoseph Koshyand 4297042d3b9SJoseph Koshy.Li OUT 4307042d3b9SJoseph Koshyinstructions. 4317042d3b9SJoseph Koshy.It Li BUS_TRANS_RFO Xo 4327042d3b9SJoseph Koshy.Op ,agent= Ns Ar agent 4337042d3b9SJoseph Koshy.Op ,core= Ns Ar core 4347042d3b9SJoseph Koshy.Xc 4357042d3b9SJoseph Koshy.Pq Event 66H 4367042d3b9SJoseph KoshyThe number of Read For Ownership bus transactions. 4377042d3b9SJoseph Koshy.It Li BUS_TRANS_WB Xo 4387042d3b9SJoseph Koshy.Op ,agent= Ns Ar agent 4397042d3b9SJoseph Koshy.Op ,core= Ns Ar core 4407042d3b9SJoseph Koshy.Xc 4417042d3b9SJoseph Koshy.Pq Event 67H 4427042d3b9SJoseph KoshyThe number explicit writeback bus transactions due to dirty line 4437042d3b9SJoseph Koshyevictions. 4447042d3b9SJoseph Koshy.It Li CMP_SNOOP Xo 4457042d3b9SJoseph Koshy.Op ,core= Ns Ar core 4467042d3b9SJoseph Koshy.Op ,snooptype= Ns Ar snoop 4477042d3b9SJoseph Koshy.Xc 4487042d3b9SJoseph Koshy.Pq Event 78H 4497042d3b9SJoseph KoshyThe number of times the L1 data cache is snooped by the other core in 4507042d3b9SJoseph Koshythe same processor. 4517042d3b9SJoseph Koshy.It Li CPU_CLK_UNHALTED.BUS 4527042d3b9SJoseph Koshy.Pq Event 3CH , Umask 01H 4536c292c4dSJoseph Koshy.Pq Alias Qq "Unhalted Reference Cycles" 4547042d3b9SJoseph KoshyThe number of bus cycles when the core is not in the halt state. 4556c292c4dSJoseph KoshyThis is an architectural performance event. 4567042d3b9SJoseph Koshy.It Li CPU_CLK_UNHALTED.CORE_P 4577042d3b9SJoseph Koshy.Pq Event 3CH , Umask 00H 4586c292c4dSJoseph Koshy.Pq Alias Qq "Unhalted Core Cycles" 4597042d3b9SJoseph KoshyThe number of core cycles while the core is not in a halt state. 4606c292c4dSJoseph KoshyThis is an architectural performance event. 4617042d3b9SJoseph Koshy.It Li CPU_CLK_UNHALTED.NO_OTHER 4627042d3b9SJoseph Koshy.Pq Event 3CH , Umask 02H 4637042d3b9SJoseph KoshyThe number of bus cycles during which the core remains unhalted and 4647042d3b9SJoseph Koshythe other core is halted. 4657042d3b9SJoseph Koshy.It Li CYCLES_DIV_BUSY 466f21fb297SJoseph Koshy.Pq Event 14H , Umask 00H 4677042d3b9SJoseph KoshyThe number of cycles the divider is busy. 4687042d3b9SJoseph KoshyThis event is only available on PMC0. 4697042d3b9SJoseph Koshy.It Li CYCLES_INT_MASKED 4707042d3b9SJoseph Koshy.Pq Event C6H , Umask 01H 4717042d3b9SJoseph KoshyThe number of cycles during which interrupts are disabled. 4727042d3b9SJoseph Koshy.It Li CYCLES_INT_PENDING_AND_MASKED 4737042d3b9SJoseph Koshy.Pq Event C6H , Umask 02H 4747042d3b9SJoseph KoshyThe number of cycles during which there were pending interrupts while 4757042d3b9SJoseph Koshyinterrupts were disabled. 4767042d3b9SJoseph Koshy.It Li CYCLES_L1I_MEM_STALLED 477f21fb297SJoseph Koshy.Pq Event 86H , Umask 00H 4787042d3b9SJoseph KoshyThe number of cycles for which an instruction fetch stalls. 4797042d3b9SJoseph Koshy.It Li DELAYED_BYPASS.FP 4807042d3b9SJoseph Koshy.Pq Event 19H , Umask 00H 4817042d3b9SJoseph KoshyThe number of floating point operations that used data immediately 4827042d3b9SJoseph Koshyafter the data was generated by a non floating point execution unit. 4837042d3b9SJoseph Koshy.It Li DELAYED_BYPASS.LOAD 4847042d3b9SJoseph Koshy.Pq Event 19H , Umask 01H 4857042d3b9SJoseph KoshyThe number of delayed bypass penalty cycles that a load operation incurred. 4867042d3b9SJoseph Koshy.It Li DELAYED_BYPASS.SIMD 4877042d3b9SJoseph Koshy.Pq Event 19H , Umask 02H 4887042d3b9SJoseph KoshyThe number of times SIMD operations use data immediately after data, 4897042d3b9SJoseph Koshywas generated by a non-SIMD execution unit. 4907042d3b9SJoseph Koshy.It Li DIV 491f21fb297SJoseph Koshy.Pq Event 13H , Umask 00H 4927042d3b9SJoseph KoshyThe number of divide operations executed. 4937042d3b9SJoseph KoshyThis event is only available on PMC1. 4947042d3b9SJoseph Koshy.It Li DTLB_MISSES.ANY 4957042d3b9SJoseph Koshy.Pq Event 08H , Umask 01H 4967042d3b9SJoseph KoshyThe number of Data TLB misses, including misses that result from 4977042d3b9SJoseph Koshyspeculative accesses. 4987042d3b9SJoseph Koshy.It Li DTLB_MISSES.L0_MISS_LD 4997042d3b9SJoseph Koshy.Pq Event 08H , Umask 04H 5007042d3b9SJoseph KoshyThe number of level 0 DTLB misses due to load operations. 5017042d3b9SJoseph Koshy.It Li DTLB_MISSES.MISS_LD 5027042d3b9SJoseph Koshy.Pq Event 08H , Umask 02H 5037042d3b9SJoseph KoshyThe number of Data TLB misses due to load operations. 5047042d3b9SJoseph Koshy.It Li DTLB_MISSES.MISS_ST 5057042d3b9SJoseph Koshy.Pq Event 08H , Umask 08H 5067042d3b9SJoseph KoshyThe number of Data TLB misses due to store operations. 5077042d3b9SJoseph Koshy.It Li EIST_TRANS 508f21fb297SJoseph Koshy.Pq Event 3AH , Umask 00H 5097042d3b9SJoseph KoshyThe number of Enhanced Intel SpeedStep Technology transitions. 5107042d3b9SJoseph Koshy.It Li ESP.ADDITIONS 5117042d3b9SJoseph Koshy.Pq Event ABH , Umask 02H 5127042d3b9SJoseph KoshyThe number of automatic additions to the 5137042d3b9SJoseph Koshy.Li %esp 5147042d3b9SJoseph Koshyregister. 5157042d3b9SJoseph Koshy.It Li ESP.SYNCH 5167042d3b9SJoseph Koshy.Pq Event ABH , Umask 01H 5177042d3b9SJoseph KoshyThe number of times the 5187042d3b9SJoseph Koshy.Li %esp 5197042d3b9SJoseph Koshyregister was explicitly used in an address expression after 5207042d3b9SJoseph Koshyit is implicitly used by a 5217042d3b9SJoseph Koshy.Li PUSH 5227042d3b9SJoseph Koshyor 5237042d3b9SJoseph Koshy.Li POP 5247042d3b9SJoseph Koshyinstruction. 5257042d3b9SJoseph Koshy.It Li EXT_SNOOP Xo 5267042d3b9SJoseph Koshy.Op ,agent= Ns Ar agent 5277042d3b9SJoseph Koshy.Op ,snoopresponse= Ns Ar response 5287042d3b9SJoseph Koshy.Xc 5297042d3b9SJoseph Koshy.Pq Event 77H 5307042d3b9SJoseph KoshyThe number of snoop responses to bus transactions. 5317042d3b9SJoseph Koshy.It Li FP_ASSIST 532f21fb297SJoseph Koshy.Pq Event 11H , Umask 00H 5337042d3b9SJoseph KoshyThe number of floating point operations executed that needed 5347042d3b9SJoseph Koshya microcode assist. 5357042d3b9SJoseph Koshy.It Li FP_COMP_OPS_EXE 536f21fb297SJoseph Koshy.Pq Event 10H , Umask 00H 5377042d3b9SJoseph KoshyThe number of floating point computational micro-ops executed. 5387042d3b9SJoseph KoshyThe event is available only on PMC0. 5397042d3b9SJoseph Koshy.It Li FP_MMX_TRANS_TO_FP 5407042d3b9SJoseph Koshy.Pq Event CCH , Umask 02H 5417042d3b9SJoseph KoshyThe number of transitions from MMX instructions to floating point 5427042d3b9SJoseph Koshyinstructions. 5437042d3b9SJoseph Koshy.It Li FP_MMX_TRANS_TO_MMX 5447042d3b9SJoseph Koshy.Pq Event CCH , Umask 01H 5457042d3b9SJoseph KoshyThe number of transitions from floating point instructions to MMX 5467042d3b9SJoseph Koshyinstructions. 5477042d3b9SJoseph Koshy.It Li HW_INT_RCV 548f21fb297SJoseph Koshy.Pq Event C8H , Umask 00H 5497042d3b9SJoseph KoshyThe number of hardware interrupts recieved. 5507042d3b9SJoseph Koshy.It Li IDLE_DURING_DIV 551f21fb297SJoseph Koshy.Pq Event 18H , Umask 00H 5527042d3b9SJoseph KoshyThe number of cycles the divider is busy and no other execution unit 5537042d3b9SJoseph Koshyor load operation was in progress. 5547042d3b9SJoseph KoshyThis event is available only on PMC0. 5557042d3b9SJoseph Koshy.It Li ILD_STALL 556f21fb297SJoseph Koshy.Pq Event 87H , Umask 00H 5577042d3b9SJoseph KoshyThe number of cycles the instruction length decoder stalled due to a 5587042d3b9SJoseph Koshylength changing prefix. 5597042d3b9SJoseph Koshy.It Li INST_QUEUE.FULL 560f21fb297SJoseph Koshy.Pq Event 83H , Umask 02H 5617042d3b9SJoseph KoshyThe number of cycles during which the instruction queue is full. 5627042d3b9SJoseph Koshy.It Li INST_RETIRED.ANY_P 5637042d3b9SJoseph Koshy.Pq Event C0H , Umask 00H 5646c292c4dSJoseph Koshy.Pq Alias Qq "Instruction Retired" 5657042d3b9SJoseph KoshyThe number of instructions retired. 5666c292c4dSJoseph KoshyThis is an architectural performance event. 5677042d3b9SJoseph Koshy.It Li INST_RETIRED.LOADS 5687042d3b9SJoseph Koshy.Pq Event C0H , Umask 01H 5697042d3b9SJoseph KoshyThe number of instructions retired that contained a load operation. 5707042d3b9SJoseph Koshy.It Li INST_RETIRED.OTHER 571f21fb297SJoseph Koshy.Pq Event C0H , Umask 04H 5727042d3b9SJoseph KoshyThe number of instructions retired that did not contain a load or a 5737042d3b9SJoseph Koshystore operation. 5747042d3b9SJoseph Koshy.It Li INST_RETIRED.STORES 575f21fb297SJoseph Koshy.Pq Event C0H , Umask 02H 5767042d3b9SJoseph KoshyThe number of instructions retired that contained a store operation. 5777042d3b9SJoseph Koshy.It Li INST_RETIRED.VM_H 578f21fb297SJoseph Koshy.Pq Event C0H , Umask 08H 579f21fb297SJoseph Koshy.Pq Tn Core2Extreme 5807042d3b9SJoseph KoshyThe number of instructions retired while in VMX root operation. 5817042d3b9SJoseph Koshy.It Li ITLB.FLUSH 5827042d3b9SJoseph Koshy.Pq Event 82H , Umask 40H 5837042d3b9SJoseph KoshyThe number of ITLB flushes. 5847042d3b9SJoseph Koshy.It Li ITLB.LARGE_MISS 5857042d3b9SJoseph Koshy.Pq Event 82H , Umask 10H 5867042d3b9SJoseph KoshyThe number of instruction fetches from large pages that miss the 5877042d3b9SJoseph KoshyITLB. 5887042d3b9SJoseph Koshy.It Li ITLB.MISSES 5897042d3b9SJoseph Koshy.Pq Event 82H , Umask 12H 5907042d3b9SJoseph KoshyThe number of instruction fetches from both large and small pages that 5917042d3b9SJoseph Koshymiss the ITLB. 5927042d3b9SJoseph Koshy.It Li ITLB.SMALL_MISS 5937042d3b9SJoseph Koshy.Pq Event 82H , Umask 02H 5947042d3b9SJoseph KoshyThe number of instruction fetches from small pages that miss the ITLB. 5957042d3b9SJoseph Koshy.It Li ITLB_MISS_RETIRED 596f21fb297SJoseph Koshy.Pq Event C9H , Umask 00H 5977042d3b9SJoseph KoshyThe number of retired instructions that missed the ITLB when they were 5987042d3b9SJoseph Koshyfetched. 5997042d3b9SJoseph Koshy.It Li L1D_ALL_REF 6007042d3b9SJoseph Koshy.Pq Event 43H , Umask 01H 6017042d3b9SJoseph KoshyThe number of references to L1 data cache counting loads and stores of 6027042d3b9SJoseph Koshyto all memory types. 6037042d3b9SJoseph Koshy.It Li L1D_ALL_CACHE_REF 6047042d3b9SJoseph Koshy.Pq Event 43H , Umask 02H 6057042d3b9SJoseph KoshyThe number of data reads and writes to cacheable memory. 6067042d3b9SJoseph Koshy.It Li L1D_CACHE_LOCK Op ,cachestate= Ns Ar state 6077042d3b9SJoseph Koshy.Pq Event 42H 6087042d3b9SJoseph KoshyThe number of locked reads from cacheable memory. 6097042d3b9SJoseph Koshy.It Li L1D_CACHE_LOCK_DURATION 610f21fb297SJoseph Koshy.Pq Event 42H , Umask 10H 6117042d3b9SJoseph KoshyThe number of cycles during which any cache line is locked by any 6127042d3b9SJoseph Koshylocking instruction. 6137042d3b9SJoseph Koshy.It Li L1D_CACHE_LD Op ,cachestate= Ns Ar state 6147042d3b9SJoseph Koshy.Pq Event 40H 6157042d3b9SJoseph KoshyThe number of data reads from cacheable memory excluding locked 6167042d3b9SJoseph Koshyreads. 6177042d3b9SJoseph Koshy.It Li L1D_CACHE_ST Op ,cachestate= Ns Ar state 6187042d3b9SJoseph Koshy.Pq Event 41H 6197042d3b9SJoseph KoshyThe number of data writes to cacheable memory excluding locked 6207042d3b9SJoseph Koshywrites. 6217042d3b9SJoseph Koshy.It Li L1D_M_EVICT 622f21fb297SJoseph Koshy.Pq Event 47H , Umask 00H 6237042d3b9SJoseph KoshyThe number of modified cache lines evicted from L1 data cache. 6247042d3b9SJoseph Koshy.It Li L1D_M_REPL 625f21fb297SJoseph Koshy.Pq Event 46H , Umask 00H 6267042d3b9SJoseph KoshyThe number of modified lines allocated in L1 data cache. 6277042d3b9SJoseph Koshy.It Li L1D_PEND_MISS 628f21fb297SJoseph Koshy.Pq Event 48H , Umask 00H 6297042d3b9SJoseph KoshyThe total number of outstanding L1 data cache misses at any clock. 630f21fb297SJoseph Koshy.It Li L1D_PREFETCH.REQUESTS 631f21fb297SJoseph Koshy.Pq Event 4EH , Umask 10H 6327042d3b9SJoseph KoshyThe number of times L1 data cache requested to prefetch a data cache 6337042d3b9SJoseph Koshyline. 6347042d3b9SJoseph Koshy.It Li L1D_REPL 635f21fb297SJoseph Koshy.Pq Event 45H , Umask 0FH 6367042d3b9SJoseph KoshyThe number of lines brought into L1 data cache. 6377042d3b9SJoseph Koshy.It Li L1D_SPLIT.LOADS 6387042d3b9SJoseph Koshy.Pq Event 49H , Umask 01H 6397042d3b9SJoseph KoshyThe number of load operations that span two cache lines. 6407042d3b9SJoseph Koshy.It Li L1D_SPLIT.STORES 6417042d3b9SJoseph Koshy.Pq Event 49H , Umask 02H 6427042d3b9SJoseph KoshyThe number of store operations that span two cache lines. 6437042d3b9SJoseph Koshy.It Li L1I_MISSES 644f21fb297SJoseph Koshy.Pq Event 81H , Umask 00H 6457042d3b9SJoseph KoshyThe number of instruction fetch unit misses. 6467042d3b9SJoseph Koshy.It Li L1I_READS 647f21fb297SJoseph Koshy.Pq Event 80H , Umask 00H 6487042d3b9SJoseph KoshyThe number of instruction fetches. 6497042d3b9SJoseph Koshy.It Li L2_ADS Op ,core= Ns core 6507042d3b9SJoseph Koshy.Pq Event 21H 6517042d3b9SJoseph KoshyThe number of cycles that the L2 address bus is in use. 6527042d3b9SJoseph Koshy.It Li L2_DBUS_BUSY_RD Op ,core= Ns core 6537042d3b9SJoseph Koshy.Pq Event 23H 6547042d3b9SJoseph KoshyThe number of cycles during which the L2 data bus is busy transferring 6557042d3b9SJoseph Koshydata to the core. 6567042d3b9SJoseph Koshy.It Li L2_IFETCH Xo 6577042d3b9SJoseph Koshy.Op ,cachestate= Ns Ar state 6587042d3b9SJoseph Koshy.Op ,core= Ns Ar core 6597042d3b9SJoseph Koshy.Xc 6607042d3b9SJoseph Koshy.Pq Event 28H 6617042d3b9SJoseph KoshyThe number of instruction cache line requests from the instruction 6627042d3b9SJoseph Koshyfetch unit. 6637042d3b9SJoseph Koshy.It Li L2_LD Xo 6647042d3b9SJoseph Koshy.Op ,cachestate= Ns Ar state 6657042d3b9SJoseph Koshy.Op ,core= Ns Ar core 6667042d3b9SJoseph Koshy.Op ,prefech= Ns Ar prefetch 6677042d3b9SJoseph Koshy.Xc 6687042d3b9SJoseph Koshy.Pq Event 29H 6697042d3b9SJoseph KoshyThe number of L2 cache read requests from L1 cache and L2 6707042d3b9SJoseph Koshyprefetchers. 6717042d3b9SJoseph Koshy.It Li L2_LINES_IN Xo 6727042d3b9SJoseph Koshy.Op ,core= Ns Ar core 6737042d3b9SJoseph Koshy.Op ,prefetch= Ns Ar prefetch 6747042d3b9SJoseph Koshy.Xc 6757042d3b9SJoseph Koshy.Pq Event 24H 6767042d3b9SJoseph KoshyThe number of cache lines allocated in L2 cache. 6777042d3b9SJoseph Koshy.It Li L2_LINES_OUT Xo 6787042d3b9SJoseph Koshy.Op ,core= Ns Ar core 6797042d3b9SJoseph Koshy.Op ,prefetch= Ns Ar prefetch 6807042d3b9SJoseph Koshy.Xc 6817042d3b9SJoseph Koshy.Pq Event 26H 6827042d3b9SJoseph KoshyThe number of L2 cache lines evicted. 6837042d3b9SJoseph Koshy.It Li L2_LOCK Xo 6847042d3b9SJoseph Koshy.Op ,cachestate= Ns Ar state 6857042d3b9SJoseph Koshy.Op ,core= Ns Ar core 6867042d3b9SJoseph Koshy.Xc 6877042d3b9SJoseph Koshy.Pq Event 2BH 6887042d3b9SJoseph KoshyThe number of locked accesses to cache lines that miss L1 data 6897042d3b9SJoseph Koshycache. 6907042d3b9SJoseph Koshy.It Li L2_M_LINES_IN Op ,core= Ns Ar core 6917042d3b9SJoseph Koshy.Pq Event 25H 6927042d3b9SJoseph KoshyThe number of L2 cache line modifications. 6937042d3b9SJoseph Koshy.It Li L2_M_LINES_OUT Xo 6947042d3b9SJoseph Koshy.Op ,core= Ns Ar core 6957042d3b9SJoseph Koshy.Op ,prefetch= Ns Ar prefetch 6967042d3b9SJoseph Koshy.Xc 6977042d3b9SJoseph Koshy.Pq Event 27H 6987042d3b9SJoseph KoshyThe number of modified lines evicted from L2 cache. 6997042d3b9SJoseph Koshy.It Li L2_NO_REQ Op ,core= Ns Ar core 7007042d3b9SJoseph Koshy.Pq Event 32H 7017042d3b9SJoseph KoshyThe number of cycles during which no L2 cache requests were pending 7027042d3b9SJoseph Koshyfrom a core. 7037042d3b9SJoseph Koshy.It Li L2_REJECT_BUSQ Xo 7047042d3b9SJoseph Koshy.Op ,cachestate= Ns Ar state 7057042d3b9SJoseph Koshy.Op ,core= Ns Ar core 7067042d3b9SJoseph Koshy.Op ,prefetch= Ns Ar prefetch 7077042d3b9SJoseph Koshy.Xc 7087042d3b9SJoseph Koshy.Pq Event 30H 7097042d3b9SJoseph KoshyThe number of L2 cache requests that were rejected. 7107042d3b9SJoseph Koshy.It Li L2_RQSTS Xo 7117042d3b9SJoseph Koshy.Op ,cachestate= Ns Ar state 7127042d3b9SJoseph Koshy.Op ,core= Ns Ar core 7137042d3b9SJoseph Koshy.Op ,prefetch= Ns Ar prefetch 7147042d3b9SJoseph Koshy.Xc 7157042d3b9SJoseph Koshy.Pq Event 2EH 7167042d3b9SJoseph KoshyThe number of completed L2 cache requests. 7177042d3b9SJoseph Koshy.It Li L2_RQSTS.SELF.DEMAND.I_STATE 7187042d3b9SJoseph Koshy.Pq Event 2EH , Umask 41H 7196c292c4dSJoseph Koshy.Pq Alias Qq "LLC Misses" 7207042d3b9SJoseph KoshyThe number of completed L2 cache demand requests from this core that 7217042d3b9SJoseph Koshymissed the L2 cache. 7226c292c4dSJoseph KoshyThis is an architectural performance event. 7237042d3b9SJoseph Koshy.It Li L2_RQSTS.SELF.DEMAND.MESI 7247042d3b9SJoseph Koshy.Pq Event 2EH , Umask 4FH 7256c292c4dSJoseph Koshy.Pq Alias Qq "LLC References" 7267042d3b9SJoseph KoshyThe number of completed L2 cache demand requests from this core. 7276c292c4dSJoseph KoshyThis is an architectural performance event. 7287042d3b9SJoseph Koshy.It Li L2_ST Xo 7297042d3b9SJoseph Koshy.Op ,cachestate= Ns Ar state 7307042d3b9SJoseph Koshy.Op ,core= Ns Ar core 7317042d3b9SJoseph Koshy.Xc 7327042d3b9SJoseph Koshy.Pq Event 2AH 7337042d3b9SJoseph KoshyThe number of store operations that miss the L1 cache and request data 7347042d3b9SJoseph Koshyfrom the L2 cache. 7357042d3b9SJoseph Koshy.It Li LOAD_BLOCK.L1D 7367042d3b9SJoseph Koshy.Pq Event 03H , Umask 20H 7377042d3b9SJoseph KoshyThe number of loads blocked by the L1 data cache. 7387042d3b9SJoseph Koshy.It Li LOAD_BLOCK.OVERLAP_STORE 7397042d3b9SJoseph Koshy.Pq Event 03H , Umask 08H 7407042d3b9SJoseph KoshyThe number of loads that partially overlap an earlier store or are 7417042d3b9SJoseph Koshyaliased with a previous store. 7427042d3b9SJoseph Koshy.It Li LOAD_BLOCK.STA 7437042d3b9SJoseph Koshy.Pq Event 03H , Umask 02H 7447042d3b9SJoseph KoshyThe number of loads blocked by preceding stores whose address is yet 7457042d3b9SJoseph Koshyto be calculated. 7467042d3b9SJoseph Koshy.It Li LOAD_BLOCK.STD 7477042d3b9SJoseph Koshy.Pq Event 03H , Umask 04H 7487042d3b9SJoseph KoshyThe number of loads blocked by preceding stores to the same address 7497042d3b9SJoseph Koshywhose data value is not known. 7507042d3b9SJoseph Koshy.It Li LOAD_BLOCK.UNTIL_RETIRE 7517042d3b9SJoseph Koshy.Pq Event 03H , Umask 10H 7527042d3b9SJoseph KoshyThe numer of load operations that were blocked until retirement. 7537042d3b9SJoseph Koshy.It Li LOAD_HIT_PRE 754f21fb297SJoseph Koshy.Pq Event 4CH , Umask 00H 7557042d3b9SJoseph KoshyThe number of load operations that conflicted with an prefetch to the 7567042d3b9SJoseph Koshysame cache line. 7577042d3b9SJoseph Koshy.It Li MACHINE_NUKES.SMC 7587042d3b9SJoseph Koshy.Pq Event C3H , Umask 01H 7597042d3b9SJoseph KoshyThe number of times a program writes to a code section. 7607042d3b9SJoseph Koshy.It Li MACHINE_NUKES.MEM_ORDER 7617042d3b9SJoseph Koshy.Pq Event C3H , Umask 04H 7627042d3b9SJoseph KoshyThe number of times the execution pipeline was restarted due to a 7637042d3b9SJoseph Koshymemory ordering conflict or memory disambiguation misprediction. 7647042d3b9SJoseph Koshy.It Li MACRO_INSTS.CISC_DECODED 7657042d3b9SJoseph Koshy.Pq Event AAH , Umask 08H 7667042d3b9SJoseph KoshyThe number of complex instructions decoded. 7677042d3b9SJoseph Koshy.It Li MACRO_INSTS.DECODED 7687042d3b9SJoseph Koshy.Pq Event AAH , Umask 01H 7697042d3b9SJoseph KoshyThe number of instructions decoded. 7707042d3b9SJoseph Koshy.It Li MEMORY_DISAMBIGUATION.RESET 7717042d3b9SJoseph Koshy.Pq Event 09H , Umask 01H 7727042d3b9SJoseph KoshyThe number of cycles during which memory disambiguation misprediction 7737042d3b9SJoseph Koshyoccurs. 7747042d3b9SJoseph Koshy.It Li MEMORY_DISAMBIGUATION.SUCCESS 7757042d3b9SJoseph Koshy.Pq Event 09H , Umask 02H 7767042d3b9SJoseph KoshyThe number of load operations that were successfully disambiguated. 7777042d3b9SJoseph Koshy.It Li MEM_LOAD_RETIRED.DTLB_MISS 7787042d3b9SJoseph Koshy.Pq Event CBH , Umask 10H 7797042d3b9SJoseph KoshyThe number of retired loads that missed the DTLB. 7807042d3b9SJoseph Koshy.It Li MEM_LOAD_RETIRED.L1D_LINE_MISS 7817042d3b9SJoseph Koshy.Pq Event CBH , Umask 02H 7827042d3b9SJoseph KoshyThe number of retired load operations that missed L1 data cache and 7837042d3b9SJoseph Koshythat sent a request to L2 cache. 7847042d3b9SJoseph KoshyThis event is only available on PMC0. 7857042d3b9SJoseph Koshy.It Li MEM_LOAD_RETIRED.L1D_MISS 7867042d3b9SJoseph Koshy.Pq Event CBH , Umask 01H 7877042d3b9SJoseph KoshyThe number of retired load operations that missed L1 data cache. 7887042d3b9SJoseph KoshyThis event is only available on PMC0. 7897042d3b9SJoseph Koshy.It Li MEM_LOAD_RETIRED.L2_LINE_MISS 7907042d3b9SJoseph Koshy.Pq Event CBH , Umask 08H 7917042d3b9SJoseph KoshyThe number of load operations that missed L2 cache and that caused a 7927042d3b9SJoseph Koshybus request. 7937042d3b9SJoseph Koshy.It Li MEM_LOAD_RETIRED.L2_MISS 7947042d3b9SJoseph Koshy.Pq Event CBH , Umask 04H 7957042d3b9SJoseph KoshyThe number of load operations that missed L2 cache. 7967042d3b9SJoseph Koshy.It Li MUL 797f21fb297SJoseph Koshy.Pq Event 12H , Umask 00H 7987042d3b9SJoseph KoshyThe number of multiply operations executed. 7997042d3b9SJoseph KoshyThis event is only available on PMC1. 8007042d3b9SJoseph Koshy.It Li PAGE_WALKS.COUNT 8017042d3b9SJoseph Koshy.Pq Event 0CH , Umask 01H 8027042d3b9SJoseph KoshyThe number of page walks executed due to an ITLB or DTLB miss. 8037042d3b9SJoseph Koshy.It Li PAGE_WALKS.CYCLES 8047042d3b9SJoseph Koshy.Pq Event 0CH , Umask 02H 8057042d3b9SJoseph KoshyThe number of cycles spent in a page walk caused by an ITLB or DTLB 8067042d3b9SJoseph Koshymiss. 8077042d3b9SJoseph Koshy.It Li PREF_RQSTS_DN 808f21fb297SJoseph Koshy.Pq Event F8H , Umask 00H 8097042d3b9SJoseph KoshyThe number of downward prefetches issued from the Data Prefetch Logic 8107042d3b9SJoseph Koshyunit to L2 cache. 8117042d3b9SJoseph Koshy.It Li PREF_RQSTS_UP 812f21fb297SJoseph Koshy.Pq Event F0H , Umask 00H 8137042d3b9SJoseph KoshyThe number of upward prefetches issued from the Data Prefetch Logic 8147042d3b9SJoseph Koshyunit to L2 cache. 8157042d3b9SJoseph Koshy.It Li RAT_STALLS.ANY 8167042d3b9SJoseph Koshy.Pq Event D2H , Umask 0FH 8177042d3b9SJoseph KoshyThe number of stall cycles due to any of 8187042d3b9SJoseph Koshy.Li RAT_STALLS.FLAGS 8197042d3b9SJoseph Koshy.Li RAT_STALLS.FPSW , 8207042d3b9SJoseph Koshy.Li RAT_STALLS.PARTIAL 8217042d3b9SJoseph Koshyand 8227042d3b9SJoseph Koshy.Li RAT_STALLS.ROB_READ_PORT . 8237042d3b9SJoseph Koshy.It Li RAT_STALLS.FLAGS 8247042d3b9SJoseph Koshy.Pq Event D2H , Umask 04H 8257042d3b9SJoseph KoshyThe number of cycles execution stalled due to a flag register induced 8267042d3b9SJoseph Koshystall. 8277042d3b9SJoseph Koshy.It Li RAT_STALLS.FPSW 8287042d3b9SJoseph Koshy.Pq Event D2H , Umask 08H 8297042d3b9SJoseph KoshyThe number of times the floating point status word was written. 8307042d3b9SJoseph Koshy.It Li RAT_STALLS.OTHER_SERIALIZATION_STALLS 8317042d3b9SJoseph Koshy.Pq Event D2H , Umask 10H , Tn Core2Extreme 8327042d3b9SJoseph KoshyThe number of stalls due to other RAT resource serialization not 8337042d3b9SJoseph Koshycounted by umask 0FH. 8347042d3b9SJoseph Koshy.It Li RAT_STALLS.PARTIAL_CYCLES 8357042d3b9SJoseph Koshy.Pq Event D2H , Umask 02H 8367042d3b9SJoseph KoshyThe number of cycles of added instruction execution latency due to the 8377042d3b9SJoseph Koshyuse of a register that was partially written by previous instructions. 8387042d3b9SJoseph Koshy.It Li RAT_STALLS.ROB_READ_PORT 8397042d3b9SJoseph Koshy.Pq Event D2H , Umask 01H 8407042d3b9SJoseph KoshyThe number of cycles when ROB read port stalls occurred. 8417042d3b9SJoseph Koshy.It Li RESOURCE_STALLS.ANY 8427042d3b9SJoseph Koshy.Pq Event DCH , Umask 1FH 8437042d3b9SJoseph KoshyThe number of cycles during which any resource related stall 8447042d3b9SJoseph Koshyoccurred. 8457042d3b9SJoseph Koshy.It Li RESOURCE_STALLS.BR_MISS_CLEAR 8467042d3b9SJoseph Koshy.Pq Event DCH , Umask 10H 8477042d3b9SJoseph KoshyThe number of cycles stalled due to branch misprediction. 8487042d3b9SJoseph Koshy.It Li RESOURCE_STALLS.FPCW 8497042d3b9SJoseph Koshy.Pq Event DCH , Umask 08H 8507042d3b9SJoseph KoshyThe number of cycles stalled due to writing the floating point control 8517042d3b9SJoseph Koshyword. 8527042d3b9SJoseph Koshy.It Li RESOURCE_STALLS.LD_ST 8537042d3b9SJoseph Koshy.Pq Event DCH , Umask 04H 8547042d3b9SJoseph KoshyThe number of cycles during which the number of loads and stores in 8557042d3b9SJoseph Koshythe pipeline exceeded their limits. 8567042d3b9SJoseph Koshy.It Li RESOURCE_STALLS.ROB_FULL 8577042d3b9SJoseph Koshy.Pq Event DCH , Umask 01H 8587042d3b9SJoseph KoshyThe number of cycles when the reorder buffer was full. 8597042d3b9SJoseph Koshy.It Li RESOURCE_STALLS.RS_FULL 8607042d3b9SJoseph Koshy.Pq Event DCH , Umask 02H 8617042d3b9SJoseph KoshyThe number of cycles during which the RS was full. 8627042d3b9SJoseph Koshy.It Li RS_UOPS_DISPATCHED 8637042d3b9SJoseph Koshy.Pq Event A0H , Umask 00H 8647042d3b9SJoseph KoshyThe number of micro-ops dispatched for execution. 8657042d3b9SJoseph Koshy.It Li RS_UOPS_DISPATCHED.PORT0 8667042d3b9SJoseph Koshy.Pq Event A1H , Umask 01H 8677042d3b9SJoseph KoshyThe number of cycles micro-ops were dispatched for execution on port 8687042d3b9SJoseph Koshy0. 8697042d3b9SJoseph Koshy.It Li RS_UOPS_DISPATCHED.PORT1 8707042d3b9SJoseph Koshy.Pq Event A1H , Umask 02H 8717042d3b9SJoseph KoshyThe number of cycles micro-ops were dispatched for execution on port 8727042d3b9SJoseph Koshy1. 8737042d3b9SJoseph Koshy.It Li RS_UOPS_DISPATCHED.PORT2 8747042d3b9SJoseph Koshy.Pq Event A1H , Umask 04H 8757042d3b9SJoseph KoshyThe number of cycles micro-ops were dispatched for execution on port 8767042d3b9SJoseph Koshy2. 8777042d3b9SJoseph Koshy.It Li RS_UOPS_DISPATCHED.PORT3 8787042d3b9SJoseph Koshy.Pq Event A1H , Umask 08H 8797042d3b9SJoseph KoshyThe number of cycles micro-ops were dispatched for execution on port 8807042d3b9SJoseph Koshy3. 8817042d3b9SJoseph Koshy.It Li RS_UOPS_DISPATCHED.PORT4 8827042d3b9SJoseph Koshy.Pq Event A1H , Umask 10H 8837042d3b9SJoseph KoshyThe number of cycles micro-ops were dispatched for execution on port 8847042d3b9SJoseph Koshy4. 8857042d3b9SJoseph Koshy.It Li RS_UOPS_DISPATCHED.PORT5 886f21fb297SJoseph Koshy.Pq Event A1H , Umask 20H 8877042d3b9SJoseph KoshyThe number of cycles micro-ops were dispatched for execution on port 8887042d3b9SJoseph Koshy5. 8897042d3b9SJoseph Koshy.It Li SB_DRAIN_CYCLES 8907042d3b9SJoseph Koshy.Pq Event 04H , Umask 01H 8917042d3b9SJoseph KoshyThe number of cycles while the store buffer is draining. 8927042d3b9SJoseph Koshy.It Li SEGMENT_REG_LOADS 893f21fb297SJoseph Koshy.Pq Event 06H , Umask 00H 8947042d3b9SJoseph KoshyThe number of segment register loads. 8957042d3b9SJoseph Koshy.It Li SEG_REG_RENAMES.ANY 8967042d3b9SJoseph Koshy.Pq Event D5H , Umask 0FH 8977042d3b9SJoseph KoshyThe number of times the any segment register was renamed. 8987042d3b9SJoseph Koshy.It Li SEG_REG_RENAMES.DS 8997042d3b9SJoseph Koshy.Pq Event D5H , Umask 02H 9007042d3b9SJoseph KoshyThe number of times the 9017042d3b9SJoseph Koshy.Li %ds 9027042d3b9SJoseph Koshyregister is renamed. 9037042d3b9SJoseph Koshy.It Li SEG_REG_RENAMES.ES 9047042d3b9SJoseph Koshy.Pq Event D5H , Umask 01H 9057042d3b9SJoseph KoshyThe number of times the 9067042d3b9SJoseph Koshy.Li %es 9077042d3b9SJoseph Koshyregister is renamed. 9087042d3b9SJoseph Koshy.It Li SEG_REG_RENAMES.FS 9097042d3b9SJoseph Koshy.Pq Event D5H , Umask 04H 9107042d3b9SJoseph KoshyThe number of times the 9117042d3b9SJoseph Koshy.Li %fs 9127042d3b9SJoseph Koshyregister is renamed. 9137042d3b9SJoseph Koshy.It Li SEG_REG_RENAMES.GS 9147042d3b9SJoseph Koshy.Pq Event D5H , Umask 08H 9157042d3b9SJoseph KoshyThe number of times the 9167042d3b9SJoseph Koshy.Li %gs 9177042d3b9SJoseph Koshyregister is renamed. 9187042d3b9SJoseph Koshy.It Li SEG_RENAME_STALLS.ANY 9197042d3b9SJoseph Koshy.Pq Event D4H , Umask 0FH 9207042d3b9SJoseph KoshyThe number of stalls due to lack of resource to rename any segment 9217042d3b9SJoseph Koshyregister. 9227042d3b9SJoseph Koshy.It Li SEG_RENAME_STALLS.DS 9237042d3b9SJoseph Koshy.Pq Event D4H , Umask 02H 9247042d3b9SJoseph KoshyThe number of stalls due to lack of renaming resources for the 9257042d3b9SJoseph Koshy.Li %ds 9267042d3b9SJoseph Koshyregister. 9277042d3b9SJoseph Koshy.It Li SEG_RENAME_STALLS.ES 9287042d3b9SJoseph Koshy.Pq Event D4H , Umask 01H 9297042d3b9SJoseph KoshyThe number of stalls due to lack of renaming resources for the 9307042d3b9SJoseph Koshy.Li %es 9317042d3b9SJoseph Koshyregister. 9327042d3b9SJoseph Koshy.It Li SEG_RENAME_STALLS.FS 9337042d3b9SJoseph Koshy.Pq Event D4H , Umask 04H 9347042d3b9SJoseph KoshyThe number of stalls due to lack of renaming resources for the 9357042d3b9SJoseph Koshy.Li %fs 9367042d3b9SJoseph Koshyregister. 9377042d3b9SJoseph Koshy.It Li SEG_RENAME_STALLS.GS 9387042d3b9SJoseph Koshy.Pq Event D4H , Umask 08H 9397042d3b9SJoseph KoshyThe number of stalls due to lack of renaming resources for the 9407042d3b9SJoseph Koshy.Li %gs 9417042d3b9SJoseph Koshyregister. 9427042d3b9SJoseph Koshy.It Li SIMD_ASSIST 943f21fb297SJoseph Koshy.Pq Event CDH , Umask 00H 9447042d3b9SJoseph KoshyThe number SIMD assists invoked. 9457042d3b9SJoseph Koshy.It Li SIMD_COMP_INST_RETIRED.PACKED_DOUBLE 9467042d3b9SJoseph Koshy.Pq Event CAH , Umask 04H 9477042d3b9SJoseph KoshyThen number of computational SSE2 packed double precision instructions 9487042d3b9SJoseph Koshyretired. 9497042d3b9SJoseph Koshy.It Li SIMD_COMP_INST_RETIRED.PACKED_SINGLE 9507042d3b9SJoseph Koshy.Pq Event CAH , Umask 01H 9517042d3b9SJoseph KoshyThen number of computational SSE2 packed single precision instructions 9527042d3b9SJoseph Koshyretired. 9537042d3b9SJoseph Koshy.It Li SIMD_COMP_INST_RETIRED.SCALAR_DOUBLE 9547042d3b9SJoseph Koshy.Pq Event CAH , Umask 08H 9557042d3b9SJoseph KoshyThen number of computational SSE2 scalar double precision instructions 9567042d3b9SJoseph Koshyretired. 9577042d3b9SJoseph Koshy.It Li SIMD_COMP_INST_RETIRED.SCALAR_SINGLE 9587042d3b9SJoseph Koshy.Pq Event CAH , Umask 02H 9597042d3b9SJoseph KoshyThen number of computational SSE2 scalar single precision instructions 9607042d3b9SJoseph Koshyretired. 9617042d3b9SJoseph Koshy.It Li SIMD_INSTR_RETIRED 962f21fb297SJoseph Koshy.Pq Event CEH , Umask 00H 9637042d3b9SJoseph KoshyThe number of retired SIMD instructions that use MMX registers. 9647042d3b9SJoseph Koshy.It Li SIMD_INST_RETIRED.ANY 9657042d3b9SJoseph Koshy.Pq Event C7H , Umask 1FH 9667042d3b9SJoseph KoshyThe number of streaming SIMD instructions retired. 9677042d3b9SJoseph Koshy.It Li SIMD_INST_RETIRED.PACKED_DOUBLE 9687042d3b9SJoseph Koshy.Pq Event C7H , Umask 04H 9697042d3b9SJoseph KoshyThe number of SSE2 packed double precision instructions retired. 9707042d3b9SJoseph Koshy.It Li SIMD_INST_RETIRED.PACKED_SINGLE 9717042d3b9SJoseph Koshy.Pq Event C7H , Umask 01H 9727042d3b9SJoseph KoshyThe number of SSE packed single precision instructions retired. 9737042d3b9SJoseph Koshy.It Li SIMD_INST_RETIRED.SCALAR_DOUBLE 9747042d3b9SJoseph Koshy.Pq Event C7H , Umask 08H 9757042d3b9SJoseph KoshyThe number of SSE2 scalar double precision instructions retired. 9767042d3b9SJoseph Koshy.It Li SIMD_INST_RETIRED.SCALAR_SINGLE 9777042d3b9SJoseph Koshy.Pq Event C7H , Umask 02H 9787042d3b9SJoseph KoshyThe number of SSE scalar single precision instructions retired. 9797042d3b9SJoseph Koshy.It Li SIMD_INST_RETIRED.VECTOR 9807042d3b9SJoseph Koshy.Pq Event C7H , Umask 10H 9817042d3b9SJoseph KoshyThe number of SSE2 vector instructions retired. 9827042d3b9SJoseph Koshy.It Li SIMD_SAT_INSTR_RETIRED 983f21fb297SJoseph Koshy.Pq Event CFH , Umask 00H 9847042d3b9SJoseph KoshyThe number of saturated arithmetic SIMD instructions retired. 9857042d3b9SJoseph Koshy.It Li SIMD_SAT_UOP_EXEC 986f21fb297SJoseph Koshy.Pq Event B1H , Umask 00H 9877042d3b9SJoseph KoshyThe number of SIMD saturated arithmetic micro-ops executed. 9887042d3b9SJoseph Koshy.It Li SIMD_UOPS_EXEC 989f21fb297SJoseph Koshy.Pq Event B0H , Umask 00H 9907042d3b9SJoseph KoshyThe number of SIMD micro-ops executed. 9917042d3b9SJoseph Koshy.It Li SIMD_UOP_TYPE_EXEC.ARITHMETIC 9927042d3b9SJoseph Koshy.Pq Event B3H , Umask 20H 9937042d3b9SJoseph KoshyThe number of SIMD packed arithmetic micro-ops executed. 9947042d3b9SJoseph Koshy.It Li SIMD_UOP_TYPE_EXEC.LOGICAL 9957042d3b9SJoseph Koshy.Pq Event B3H , Umask 10H 9967042d3b9SJoseph KoshyThe number of SIMD packed logical micro-ops executed. 9977042d3b9SJoseph Koshy.It Li SIMD_UOP_TYPE_EXEC.MUL 9987042d3b9SJoseph Koshy.Pq Event B3H , Umask 01H 9997042d3b9SJoseph KoshyThe number of SIMD packed multiply micro-ops executed. 10007042d3b9SJoseph Koshy.It Li SIMD_UOP_TYPE_EXEC.PACK 10017042d3b9SJoseph Koshy.Pq Event B3H , Umask 04H 10027042d3b9SJoseph KoshyThe number of SIMD pack micro-ops executed. 10037042d3b9SJoseph Koshy.It Li SIMD_UOP_TYPE_EXEC.SHIFT 10047042d3b9SJoseph Koshy.Pq Event B3H , Umask 02H 10057042d3b9SJoseph KoshyThe number of SIMD packed shift micro-ops executed. 10067042d3b9SJoseph Koshy.It Li SIMD_UOP_TYPE_EXEC.UNPACK 10077042d3b9SJoseph Koshy.Pq Event B3H , Umask 08H 10087042d3b9SJoseph KoshyThe number of SIMD unpack micro-ops executed. 10097042d3b9SJoseph Koshy.It Li SNOOP_STALL_DRV Xo 10107042d3b9SJoseph Koshy.Op ,agent= Ns Ar agent 10117042d3b9SJoseph Koshy.Op ,core= Ns Ar core 10127042d3b9SJoseph Koshy.Xc 10137042d3b9SJoseph Koshy.Pq Event 7EH 10147042d3b9SJoseph KoshyThe number of times the bus stalled for snoops. 10157042d3b9SJoseph Koshy.It Li SSE_PRE_EXEC.L1 10167042d3b9SJoseph Koshy.Pq Event 07H , Umask 01H 10177042d3b9SJoseph KoshyThe number of 10187042d3b9SJoseph Koshy.Li PREFETCHT0 10197042d3b9SJoseph Koshyinstructions executed. 10207042d3b9SJoseph Koshy.It Li SSE_PRE_EXEC.L2 10217042d3b9SJoseph Koshy.Pq Event 07H , Umask 02H 10227042d3b9SJoseph KoshyThe number of 10237042d3b9SJoseph Koshy.Li PREFETCHT1 10247042d3b9SJoseph Koshyinstructions executed. 10257042d3b9SJoseph Koshy.It Li SSE_PRE_EXEC.NTA 10267042d3b9SJoseph Koshy.Pq Event 07H , Umask 00H 10277042d3b9SJoseph KoshyThe number of 10287042d3b9SJoseph Koshy.Li PREFETCHNTA 10297042d3b9SJoseph Koshyinstructions executed. 10307042d3b9SJoseph Koshy.It Li SSE_PRE_EXEC.STORES 10317042d3b9SJoseph Koshy.Pq Event 07H , Umask 03H 10327042d3b9SJoseph KoshyThe number of times SSE non-temporal store instructions were executed. 10337042d3b9SJoseph Koshy.It Li SSE_PRE_MISS.L1 10347042d3b9SJoseph Koshy.Pq Event 4BH , Umask 01H 10357042d3b9SJoseph KoshyThe number of times the 10367042d3b9SJoseph Koshy.Li PREFETCHT0 10377042d3b9SJoseph Koshyinstruction executed and missed all cache levels. 10387042d3b9SJoseph Koshy.It Li SSE_PRE_MISS.L2 10397042d3b9SJoseph Koshy.Pq Event 4BH , Umask 02H 10407042d3b9SJoseph KoshyThe number of times the 10417042d3b9SJoseph Koshy.Li PREFETCHT1 10427042d3b9SJoseph Koshyinstruction executed and missed all cache levels. 10437042d3b9SJoseph Koshy.It Li SSE_PRE_MISS.NTA 10447042d3b9SJoseph Koshy.Pq Event 4BH , Umask 00H 10457042d3b9SJoseph KoshyThe number of times the 10467042d3b9SJoseph Koshy.Li PREFETCHNTA 10477042d3b9SJoseph Koshyinstruction executed and missed all cache levels. 10487042d3b9SJoseph Koshy.It Li STORE_BLOCK.ORDER 10497042d3b9SJoseph Koshy.Pq Event 04H , Umask 02H 10507042d3b9SJoseph KoshyThe number of cycles while a store was waiting for another store to be 10517042d3b9SJoseph Koshyglobally observed. 10527042d3b9SJoseph Koshy.It Li STORE_BLOCK.SNOOP 10537042d3b9SJoseph Koshy.Pq Event 04H , Umask 08H 10547042d3b9SJoseph KoshyThe number of cycles while a store was blocked due to a conflict with 10557042d3b9SJoseph Koshyan internal or external snoop. 10567042d3b9SJoseph Koshy.It Li THERMAL_TRIP 1057f21fb297SJoseph Koshy.Pq Event 3BH , Umask C0H 10587042d3b9SJoseph KoshyThe number of thermal trips. 10597042d3b9SJoseph Koshy.It Li UOPS_RETIRED.LD_IND_BR 10607042d3b9SJoseph Koshy.Pq Event C2H , Umask 01H 10617042d3b9SJoseph KoshyThe number of micro-ops retired that fused a load with another 10627042d3b9SJoseph Koshyoperation. 10637042d3b9SJoseph Koshy.It Li UOPS_RETIRED.STD_STA 10647042d3b9SJoseph Koshy.Pq Event C2H , Umask 02H 10657042d3b9SJoseph KoshyThe number of store address calculations that fused into one micro-op. 10667042d3b9SJoseph Koshy.It Li UOPS_RETIRED.MACRO_FUSION 10677042d3b9SJoseph Koshy.Pq Event C2H , Umask 04H 10687042d3b9SJoseph KoshyThe number of times retired instruction pairs were fused into one 10697042d3b9SJoseph Koshymicro-op. 10707042d3b9SJoseph Koshy.It Li UOPS_RETIRED.FUSED 10717042d3b9SJoseph Koshy.Pq Event C2H , Umask 07H 10727042d3b9SJoseph KoshyThe number of fused micro-ops retired. 10737042d3b9SJoseph Koshy.It Li UOPS_RETIRED.NON_FUSED 10747042d3b9SJoseph Koshy.Pq Event C2H , Umask 8H 10757042d3b9SJoseph KoshyThe number of non-fused micro-ops retired. 10767042d3b9SJoseph Koshy.It Li UOPS_RETIRED.ANY 10777042d3b9SJoseph Koshy.Pq Event C2H , Umask 0FH 10787042d3b9SJoseph KoshyThe number of micro-ops retired. 10797042d3b9SJoseph Koshy.It Li X87_OPS_RETIRED.ANY 10807042d3b9SJoseph Koshy.Pq Event C1H , Umask FEH 10817042d3b9SJoseph KoshyThe number of floating point computational instructions retired. 10827042d3b9SJoseph Koshy.It Li X87_OPS_RETIRED.FXCH 10837042d3b9SJoseph Koshy.Pq Event C1H , Umask 01H 10847042d3b9SJoseph KoshyThe number of 10857042d3b9SJoseph Koshy.Li FXCH 10867042d3b9SJoseph Koshyinstructions retired. 10877042d3b9SJoseph Koshy.El 10887042d3b9SJoseph Koshy.Ss Event Name Aliases 10897042d3b9SJoseph KoshyThe following table shows the mapping between the PMC-independent 10907042d3b9SJoseph Koshyaliases supported by 10917042d3b9SJoseph Koshy.Lb libpmc 10927042d3b9SJoseph Koshyand the underlying hardware events used. 10936c292c4dSJoseph Koshy.Bl -column "branch-mispredicts" "cpu_clk_unhalted.core_p" "PMC Class" 10946c292c4dSJoseph Koshy.It Em Alias Ta Em Event Ta Em PMC Class 10956c292c4dSJoseph Koshy.It Li branches Ta Li BR_INST_RETIRED.ANY Ta Li PMC_CLASS_IAP 10966c292c4dSJoseph Koshy.It Li branch-mispredicts Ta Li BR_INST_RETIRED.MISPRED Ta Li PMC_CLASS_IAP 10976c292c4dSJoseph Koshy.It Li ic-misses Ta Li L1I_MISSES Ta Li PMC_CLASS_IAP 10986c292c4dSJoseph Koshy.It Li instructions Ta Li INST_RETIRED.ANY_P Ta Li PMC_CLASS_IAF 10996c292c4dSJoseph Koshy.It Li interrupts Ta Li HW_INT_RCV Ta Li PMC_CLASS_IAP 11006c292c4dSJoseph Koshy.It Li unhalted-cycles Ta Li CPU_CLK_UNHALTED.CORE_P Ta Li PMC_CLASS_IAF 11017042d3b9SJoseph Koshy.El 11027042d3b9SJoseph Koshy.Sh SEE ALSO 11037042d3b9SJoseph Koshy.Xr pmc 3 , 11047042d3b9SJoseph Koshy.Xr pmc.atom 3 , 11057042d3b9SJoseph Koshy.Xr pmc.core 3 , 11067042d3b9SJoseph Koshy.Xr pmc.iaf 3 , 11077042d3b9SJoseph Koshy.Xr pmc.k7 3 , 11087042d3b9SJoseph Koshy.Xr pmc.k8 3 , 11097042d3b9SJoseph Koshy.Xr pmc.p4 3 , 11107042d3b9SJoseph Koshy.Xr pmc.p5 3 , 11117042d3b9SJoseph Koshy.Xr pmc.p6 3 , 11127042d3b9SJoseph Koshy.Xr pmc.tsc 3 , 11137042d3b9SJoseph Koshy.Xr pmc_cpuinfo 3 , 11147042d3b9SJoseph Koshy.Xr pmclog 3 , 11157042d3b9SJoseph Koshy.Xr hwpmc 4 11167042d3b9SJoseph Koshy.Sh HISTORY 11177042d3b9SJoseph KoshyThe 11187042d3b9SJoseph Koshy.Nm pmc 11197042d3b9SJoseph Koshylibrary first appeared in 11207042d3b9SJoseph Koshy.Fx 6.0 . 11217042d3b9SJoseph Koshy.Sh AUTHORS 11227042d3b9SJoseph KoshyThe 11237042d3b9SJoseph Koshy.Lb libpmc 11247042d3b9SJoseph Koshylibrary was written by 11257042d3b9SJoseph Koshy.An "Joseph Koshy" 11267042d3b9SJoseph Koshy.Aq jkoshy@FreeBSD.org . 1127