1 //===- XtensaTargetMachine.cpp - Define TargetMachine for Xtensa ----------===// 2 // 3 // The LLVM Compiler Infrastructure 4 // 5 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 6 // See https://llvm.org/LICENSE.txt for license information. 7 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 8 // 9 //===----------------------------------------------------------------------===// 10 // 11 // Implements the info about Xtensa target spec. 12 // 13 //===----------------------------------------------------------------------===// 14 15 #include "XtensaTargetMachine.h" 16 #include "TargetInfo/XtensaTargetInfo.h" 17 #include "llvm/CodeGen/Passes.h" 18 #include "llvm/CodeGen/TargetLoweringObjectFileImpl.h" 19 #include "llvm/CodeGen/TargetPassConfig.h" 20 #include "llvm/MC/TargetRegistry.h" 21 #include "llvm/Transforms/Scalar.h" 22 #include <optional> 23 24 using namespace llvm; 25 26 extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeXtensaTarget() { 27 // Register the target. 28 RegisterTargetMachine<XtensaTargetMachine> A(getTheXtensaTarget()); 29 } 30 31 static std::string computeDataLayout(const Triple &TT, StringRef CPU, 32 const TargetOptions &Options, 33 bool IsLittle) { 34 std::string Ret = "e-m:e-p:32:32-i8:8:32-i16:16:32-i64:64-n32"; 35 return Ret; 36 } 37 38 static Reloc::Model getEffectiveRelocModel(bool JIT, 39 std::optional<Reloc::Model> RM) { 40 if (!RM || JIT) 41 return Reloc::Static; 42 return *RM; 43 } 44 45 XtensaTargetMachine::XtensaTargetMachine(const Target &T, const Triple &TT, 46 StringRef CPU, StringRef FS, 47 const TargetOptions &Options, 48 std::optional<Reloc::Model> RM, 49 std::optional<CodeModel::Model> CM, 50 CodeGenOpt::Level OL, bool JIT, 51 bool IsLittle) 52 : LLVMTargetMachine(T, computeDataLayout(TT, CPU, Options, IsLittle), TT, 53 CPU, FS, Options, getEffectiveRelocModel(JIT, RM), 54 getEffectiveCodeModel(CM, CodeModel::Small), OL), 55 TLOF(std::make_unique<TargetLoweringObjectFileELF>()) { 56 initAsmInfo(); 57 } 58 59 XtensaTargetMachine::XtensaTargetMachine(const Target &T, const Triple &TT, 60 StringRef CPU, StringRef FS, 61 const TargetOptions &Options, 62 std::optional<Reloc::Model> RM, 63 std::optional<CodeModel::Model> CM, 64 CodeGenOpt::Level OL, bool JIT) 65 : XtensaTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, JIT, true) {} 66 67 TargetPassConfig *XtensaTargetMachine::createPassConfig(PassManagerBase &PM) { 68 return new TargetPassConfig(*this, PM); 69 } 70