xref: /freebsd/contrib/llvm-project/llvm/lib/Target/X86/X86TargetMachine.cpp (revision fcaf7f8644a9988098ac6be2165bce3ea4786e91)
10b57cec5SDimitry Andric //===-- X86TargetMachine.cpp - Define TargetMachine for the X86 -----------===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric // This file defines the X86 specific subclass of TargetMachine.
100b57cec5SDimitry Andric //
110b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
120b57cec5SDimitry Andric 
130b57cec5SDimitry Andric #include "X86TargetMachine.h"
140b57cec5SDimitry Andric #include "MCTargetDesc/X86MCTargetDesc.h"
150b57cec5SDimitry Andric #include "TargetInfo/X86TargetInfo.h"
160b57cec5SDimitry Andric #include "X86.h"
170b57cec5SDimitry Andric #include "X86CallLowering.h"
180b57cec5SDimitry Andric #include "X86LegalizerInfo.h"
190b57cec5SDimitry Andric #include "X86MacroFusion.h"
200b57cec5SDimitry Andric #include "X86Subtarget.h"
210b57cec5SDimitry Andric #include "X86TargetObjectFile.h"
220b57cec5SDimitry Andric #include "X86TargetTransformInfo.h"
230b57cec5SDimitry Andric #include "llvm/ADT/Optional.h"
240b57cec5SDimitry Andric #include "llvm/ADT/STLExtras.h"
250b57cec5SDimitry Andric #include "llvm/ADT/SmallString.h"
260b57cec5SDimitry Andric #include "llvm/ADT/StringRef.h"
270b57cec5SDimitry Andric #include "llvm/ADT/Triple.h"
280b57cec5SDimitry Andric #include "llvm/Analysis/TargetTransformInfo.h"
290b57cec5SDimitry Andric #include "llvm/CodeGen/ExecutionDomainFix.h"
3081ad6265SDimitry Andric #include "llvm/CodeGen/GlobalISel/CSEInfo.h"
310b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/CallLowering.h"
320b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/IRTranslator.h"
330b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/InstructionSelect.h"
3481ad6265SDimitry Andric #include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
350b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/Legalizer.h"
360b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/RegBankSelect.h"
370b57cec5SDimitry Andric #include "llvm/CodeGen/MachineScheduler.h"
380b57cec5SDimitry Andric #include "llvm/CodeGen/Passes.h"
3981ad6265SDimitry Andric #include "llvm/CodeGen/RegAllocRegistry.h"
400b57cec5SDimitry Andric #include "llvm/CodeGen/TargetPassConfig.h"
410b57cec5SDimitry Andric #include "llvm/IR/Attributes.h"
420b57cec5SDimitry Andric #include "llvm/IR/DataLayout.h"
430b57cec5SDimitry Andric #include "llvm/IR/Function.h"
440b57cec5SDimitry Andric #include "llvm/MC/MCAsmInfo.h"
45349cc55cSDimitry Andric #include "llvm/MC/TargetRegistry.h"
460b57cec5SDimitry Andric #include "llvm/Pass.h"
470b57cec5SDimitry Andric #include "llvm/Support/CodeGen.h"
480b57cec5SDimitry Andric #include "llvm/Support/CommandLine.h"
490b57cec5SDimitry Andric #include "llvm/Support/ErrorHandling.h"
500b57cec5SDimitry Andric #include "llvm/Target/TargetLoweringObjectFile.h"
510b57cec5SDimitry Andric #include "llvm/Target/TargetOptions.h"
52480093f4SDimitry Andric #include "llvm/Transforms/CFGuard.h"
530b57cec5SDimitry Andric #include <memory>
540b57cec5SDimitry Andric #include <string>
550b57cec5SDimitry Andric 
560b57cec5SDimitry Andric using namespace llvm;
570b57cec5SDimitry Andric 
580b57cec5SDimitry Andric static cl::opt<bool> EnableMachineCombinerPass("x86-machine-combiner",
590b57cec5SDimitry Andric                                cl::desc("Enable the machine combiner pass"),
600b57cec5SDimitry Andric                                cl::init(true), cl::Hidden);
610b57cec5SDimitry Andric 
6281ad6265SDimitry Andric static cl::opt<bool>
6381ad6265SDimitry Andric     EnableTileRAPass("x86-tile-ra",
6481ad6265SDimitry Andric                      cl::desc("Enable the tile register allocation pass"),
6581ad6265SDimitry Andric                      cl::init(true), cl::Hidden);
6681ad6265SDimitry Andric 
67480093f4SDimitry Andric extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeX86Target() {
680b57cec5SDimitry Andric   // Register the target.
690b57cec5SDimitry Andric   RegisterTargetMachine<X86TargetMachine> X(getTheX86_32Target());
700b57cec5SDimitry Andric   RegisterTargetMachine<X86TargetMachine> Y(getTheX86_64Target());
710b57cec5SDimitry Andric 
720b57cec5SDimitry Andric   PassRegistry &PR = *PassRegistry::getPassRegistry();
73fe6060f1SDimitry Andric   initializeX86LowerAMXIntrinsicsLegacyPassPass(PR);
74e8d8bef9SDimitry Andric   initializeX86LowerAMXTypeLegacyPassPass(PR);
75fe6060f1SDimitry Andric   initializeX86PreAMXConfigPassPass(PR);
7681ad6265SDimitry Andric   initializeX86PreTileConfigPass(PR);
770b57cec5SDimitry Andric   initializeGlobalISel(PR);
780b57cec5SDimitry Andric   initializeWinEHStatePassPass(PR);
790b57cec5SDimitry Andric   initializeFixupBWInstPassPass(PR);
800b57cec5SDimitry Andric   initializeEvexToVexInstPassPass(PR);
810b57cec5SDimitry Andric   initializeFixupLEAPassPass(PR);
820b57cec5SDimitry Andric   initializeFPSPass(PR);
835ffd83dbSDimitry Andric   initializeX86FixupSetCCPassPass(PR);
840b57cec5SDimitry Andric   initializeX86CallFrameOptimizationPass(PR);
850b57cec5SDimitry Andric   initializeX86CmovConverterPassPass(PR);
86e8d8bef9SDimitry Andric   initializeX86TileConfigPass(PR);
8781ad6265SDimitry Andric   initializeX86FastPreTileConfigPass(PR);
88fe6060f1SDimitry Andric   initializeX86FastTileConfigPass(PR);
89fe6060f1SDimitry Andric   initializeX86LowerTileCopyPass(PR);
900b57cec5SDimitry Andric   initializeX86ExpandPseudoPass(PR);
910b57cec5SDimitry Andric   initializeX86ExecutionDomainFixPass(PR);
920b57cec5SDimitry Andric   initializeX86DomainReassignmentPass(PR);
930b57cec5SDimitry Andric   initializeX86AvoidSFBPassPass(PR);
945ffd83dbSDimitry Andric   initializeX86AvoidTrailingCallPassPass(PR);
950b57cec5SDimitry Andric   initializeX86SpeculativeLoadHardeningPassPass(PR);
965ffd83dbSDimitry Andric   initializeX86SpeculativeExecutionSideEffectSuppressionPass(PR);
970b57cec5SDimitry Andric   initializeX86FlagsCopyLoweringPassPass(PR);
980946e70aSDimitry Andric   initializeX86LoadValueInjectionLoadHardeningPassPass(PR);
990946e70aSDimitry Andric   initializeX86LoadValueInjectionRetHardeningPassPass(PR);
1008bcb0991SDimitry Andric   initializeX86OptimizeLEAPassPass(PR);
1015ffd83dbSDimitry Andric   initializeX86PartialReductionPass(PR);
102e8d8bef9SDimitry Andric   initializePseudoProbeInserterPass(PR);
103753f127fSDimitry Andric   initializeX86ReturnThunksPass(PR);
1040b57cec5SDimitry Andric }
1050b57cec5SDimitry Andric 
1060b57cec5SDimitry Andric static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
1070b57cec5SDimitry Andric   if (TT.isOSBinFormatMachO()) {
1080b57cec5SDimitry Andric     if (TT.getArch() == Triple::x86_64)
1098bcb0991SDimitry Andric       return std::make_unique<X86_64MachoTargetObjectFile>();
1108bcb0991SDimitry Andric     return std::make_unique<TargetLoweringObjectFileMachO>();
1110b57cec5SDimitry Andric   }
1120b57cec5SDimitry Andric 
1130b57cec5SDimitry Andric   if (TT.isOSBinFormatCOFF())
1148bcb0991SDimitry Andric     return std::make_unique<TargetLoweringObjectFileCOFF>();
1155ffd83dbSDimitry Andric   return std::make_unique<X86ELFTargetObjectFile>();
1160b57cec5SDimitry Andric }
1170b57cec5SDimitry Andric 
1180b57cec5SDimitry Andric static std::string computeDataLayout(const Triple &TT) {
1190b57cec5SDimitry Andric   // X86 is little endian
1200b57cec5SDimitry Andric   std::string Ret = "e";
1210b57cec5SDimitry Andric 
1220b57cec5SDimitry Andric   Ret += DataLayout::getManglingComponent(TT);
1230b57cec5SDimitry Andric   // X86 and x32 have 32 bit pointers.
124fe6060f1SDimitry Andric   if (!TT.isArch64Bit() || TT.isX32() || TT.isOSNaCl())
1250b57cec5SDimitry Andric     Ret += "-p:32:32";
1260b57cec5SDimitry Andric 
1278bcb0991SDimitry Andric   // Address spaces for 32 bit signed, 32 bit unsigned, and 64 bit pointers.
1288bcb0991SDimitry Andric   Ret += "-p270:32:32-p271:32:32-p272:64:64";
1298bcb0991SDimitry Andric 
1300b57cec5SDimitry Andric   // Some ABIs align 64 bit integers and doubles to 64 bits, others to 32.
1310b57cec5SDimitry Andric   if (TT.isArch64Bit() || TT.isOSWindows() || TT.isOSNaCl())
1320b57cec5SDimitry Andric     Ret += "-i64:64";
1330b57cec5SDimitry Andric   else if (TT.isOSIAMCU())
1340b57cec5SDimitry Andric     Ret += "-i64:32-f64:32";
1350b57cec5SDimitry Andric   else
1360b57cec5SDimitry Andric     Ret += "-f64:32:64";
1370b57cec5SDimitry Andric 
1380b57cec5SDimitry Andric   // Some ABIs align long double to 128 bits, others to 32.
1390b57cec5SDimitry Andric   if (TT.isOSNaCl() || TT.isOSIAMCU())
1400b57cec5SDimitry Andric     ; // No f80
14104eeddc0SDimitry Andric   else if (TT.isArch64Bit() || TT.isOSDarwin() || TT.isWindowsMSVCEnvironment())
1420b57cec5SDimitry Andric     Ret += "-f80:128";
1430b57cec5SDimitry Andric   else
1440b57cec5SDimitry Andric     Ret += "-f80:32";
1450b57cec5SDimitry Andric 
1460b57cec5SDimitry Andric   if (TT.isOSIAMCU())
1470b57cec5SDimitry Andric     Ret += "-f128:32";
1480b57cec5SDimitry Andric 
1490b57cec5SDimitry Andric   // The registers can hold 8, 16, 32 or, in x86-64, 64 bits.
1500b57cec5SDimitry Andric   if (TT.isArch64Bit())
1510b57cec5SDimitry Andric     Ret += "-n8:16:32:64";
1520b57cec5SDimitry Andric   else
1530b57cec5SDimitry Andric     Ret += "-n8:16:32";
1540b57cec5SDimitry Andric 
1550b57cec5SDimitry Andric   // The stack is aligned to 32 bits on some ABIs and 128 bits on others.
1560b57cec5SDimitry Andric   if ((!TT.isArch64Bit() && TT.isOSWindows()) || TT.isOSIAMCU())
1570b57cec5SDimitry Andric     Ret += "-a:0:32-S32";
1580b57cec5SDimitry Andric   else
1590b57cec5SDimitry Andric     Ret += "-S128";
1600b57cec5SDimitry Andric 
1610b57cec5SDimitry Andric   return Ret;
1620b57cec5SDimitry Andric }
1630b57cec5SDimitry Andric 
1640b57cec5SDimitry Andric static Reloc::Model getEffectiveRelocModel(const Triple &TT,
1650b57cec5SDimitry Andric                                            bool JIT,
1660b57cec5SDimitry Andric                                            Optional<Reloc::Model> RM) {
1670b57cec5SDimitry Andric   bool is64Bit = TT.getArch() == Triple::x86_64;
16881ad6265SDimitry Andric   if (!RM) {
1690b57cec5SDimitry Andric     // JIT codegen should use static relocations by default, since it's
1700b57cec5SDimitry Andric     // typically executed in process and not relocatable.
1710b57cec5SDimitry Andric     if (JIT)
1720b57cec5SDimitry Andric       return Reloc::Static;
1730b57cec5SDimitry Andric 
1740b57cec5SDimitry Andric     // Darwin defaults to PIC in 64 bit mode and dynamic-no-pic in 32 bit mode.
1750b57cec5SDimitry Andric     // Win64 requires rip-rel addressing, thus we force it to PIC. Otherwise we
1760b57cec5SDimitry Andric     // use static relocation model by default.
1770b57cec5SDimitry Andric     if (TT.isOSDarwin()) {
1780b57cec5SDimitry Andric       if (is64Bit)
1790b57cec5SDimitry Andric         return Reloc::PIC_;
1800b57cec5SDimitry Andric       return Reloc::DynamicNoPIC;
1810b57cec5SDimitry Andric     }
1820b57cec5SDimitry Andric     if (TT.isOSWindows() && is64Bit)
1830b57cec5SDimitry Andric       return Reloc::PIC_;
1840b57cec5SDimitry Andric     return Reloc::Static;
1850b57cec5SDimitry Andric   }
1860b57cec5SDimitry Andric 
1870b57cec5SDimitry Andric   // ELF and X86-64 don't have a distinct DynamicNoPIC model.  DynamicNoPIC
1880b57cec5SDimitry Andric   // is defined as a model for code which may be used in static or dynamic
1890b57cec5SDimitry Andric   // executables but not necessarily a shared library. On X86-32 we just
1900b57cec5SDimitry Andric   // compile in -static mode, in x86-64 we use PIC.
1910b57cec5SDimitry Andric   if (*RM == Reloc::DynamicNoPIC) {
1920b57cec5SDimitry Andric     if (is64Bit)
1930b57cec5SDimitry Andric       return Reloc::PIC_;
1940b57cec5SDimitry Andric     if (!TT.isOSDarwin())
1950b57cec5SDimitry Andric       return Reloc::Static;
1960b57cec5SDimitry Andric   }
1970b57cec5SDimitry Andric 
1980b57cec5SDimitry Andric   // If we are on Darwin, disallow static relocation model in X86-64 mode, since
1990b57cec5SDimitry Andric   // the Mach-O file format doesn't support it.
2000b57cec5SDimitry Andric   if (*RM == Reloc::Static && TT.isOSDarwin() && is64Bit)
2010b57cec5SDimitry Andric     return Reloc::PIC_;
2020b57cec5SDimitry Andric 
2030b57cec5SDimitry Andric   return *RM;
2040b57cec5SDimitry Andric }
2050b57cec5SDimitry Andric 
2060b57cec5SDimitry Andric static CodeModel::Model getEffectiveX86CodeModel(Optional<CodeModel::Model> CM,
2070b57cec5SDimitry Andric                                                  bool JIT, bool Is64Bit) {
2080b57cec5SDimitry Andric   if (CM) {
2090b57cec5SDimitry Andric     if (*CM == CodeModel::Tiny)
2100b57cec5SDimitry Andric       report_fatal_error("Target does not support the tiny CodeModel", false);
2110b57cec5SDimitry Andric     return *CM;
2120b57cec5SDimitry Andric   }
2130b57cec5SDimitry Andric   if (JIT)
2140b57cec5SDimitry Andric     return Is64Bit ? CodeModel::Large : CodeModel::Small;
2150b57cec5SDimitry Andric   return CodeModel::Small;
2160b57cec5SDimitry Andric }
2170b57cec5SDimitry Andric 
2180b57cec5SDimitry Andric /// Create an X86 target.
2190b57cec5SDimitry Andric ///
2200b57cec5SDimitry Andric X86TargetMachine::X86TargetMachine(const Target &T, const Triple &TT,
2210b57cec5SDimitry Andric                                    StringRef CPU, StringRef FS,
2220b57cec5SDimitry Andric                                    const TargetOptions &Options,
2230b57cec5SDimitry Andric                                    Optional<Reloc::Model> RM,
2240b57cec5SDimitry Andric                                    Optional<CodeModel::Model> CM,
2250b57cec5SDimitry Andric                                    CodeGenOpt::Level OL, bool JIT)
2260b57cec5SDimitry Andric     : LLVMTargetMachine(
2270b57cec5SDimitry Andric           T, computeDataLayout(TT), TT, CPU, FS, Options,
2280b57cec5SDimitry Andric           getEffectiveRelocModel(TT, JIT, RM),
2290b57cec5SDimitry Andric           getEffectiveX86CodeModel(CM, JIT, TT.getArch() == Triple::x86_64),
2300b57cec5SDimitry Andric           OL),
231d65cd7a5SDimitry Andric       TLOF(createTLOF(getTargetTriple())), IsJIT(JIT) {
23281ad6265SDimitry Andric   // On PS4/PS5, the "return address" of a 'noreturn' call must still be within
2330b57cec5SDimitry Andric   // the calling function, and TrapUnreachable is an easy way to get that.
23481ad6265SDimitry Andric   if (TT.isPS() || TT.isOSBinFormatMachO()) {
2350b57cec5SDimitry Andric     this->Options.TrapUnreachable = true;
2360b57cec5SDimitry Andric     this->Options.NoTrapAfterNoreturn = TT.isOSBinFormatMachO();
2370b57cec5SDimitry Andric   }
2380b57cec5SDimitry Andric 
2390b57cec5SDimitry Andric   setMachineOutliner(true);
2400b57cec5SDimitry Andric 
2415ffd83dbSDimitry Andric   // x86 supports the debug entry values.
2425ffd83dbSDimitry Andric   setSupportsDebugEntryValues(true);
2435ffd83dbSDimitry Andric 
2440b57cec5SDimitry Andric   initAsmInfo();
2450b57cec5SDimitry Andric }
2460b57cec5SDimitry Andric 
2470b57cec5SDimitry Andric X86TargetMachine::~X86TargetMachine() = default;
2480b57cec5SDimitry Andric 
2490b57cec5SDimitry Andric const X86Subtarget *
2500b57cec5SDimitry Andric X86TargetMachine::getSubtargetImpl(const Function &F) const {
2510b57cec5SDimitry Andric   Attribute CPUAttr = F.getFnAttribute("target-cpu");
252e8d8bef9SDimitry Andric   Attribute TuneAttr = F.getFnAttribute("tune-cpu");
2530b57cec5SDimitry Andric   Attribute FSAttr = F.getFnAttribute("target-features");
2540b57cec5SDimitry Andric 
255e8d8bef9SDimitry Andric   StringRef CPU =
256e8d8bef9SDimitry Andric       CPUAttr.isValid() ? CPUAttr.getValueAsString() : (StringRef)TargetCPU;
257*fcaf7f86SDimitry Andric   // "x86-64" is a default target setting for many front ends. In these cases,
258*fcaf7f86SDimitry Andric   // they actually request for "generic" tuning unless the "tune-cpu" was
259*fcaf7f86SDimitry Andric   // specified.
260*fcaf7f86SDimitry Andric   StringRef TuneCPU = TuneAttr.isValid() ? TuneAttr.getValueAsString()
261*fcaf7f86SDimitry Andric                       : CPU == "x86-64"  ? "generic"
262*fcaf7f86SDimitry Andric                                          : (StringRef)CPU;
263e8d8bef9SDimitry Andric   StringRef FS =
264e8d8bef9SDimitry Andric       FSAttr.isValid() ? FSAttr.getValueAsString() : (StringRef)TargetFS;
2650b57cec5SDimitry Andric 
2660b57cec5SDimitry Andric   SmallString<512> Key;
267e8d8bef9SDimitry Andric   // The additions here are ordered so that the definitely short strings are
268e8d8bef9SDimitry Andric   // added first so we won't exceed the small size. We append the
269e8d8bef9SDimitry Andric   // much longer FS string at the end so that we only heap allocate at most
270e8d8bef9SDimitry Andric   // one time.
271e8d8bef9SDimitry Andric 
272e8d8bef9SDimitry Andric   // Extract prefer-vector-width attribute.
273e8d8bef9SDimitry Andric   unsigned PreferVectorWidthOverride = 0;
274e8d8bef9SDimitry Andric   Attribute PreferVecWidthAttr = F.getFnAttribute("prefer-vector-width");
275e8d8bef9SDimitry Andric   if (PreferVecWidthAttr.isValid()) {
276e8d8bef9SDimitry Andric     StringRef Val = PreferVecWidthAttr.getValueAsString();
277e8d8bef9SDimitry Andric     unsigned Width;
278e8d8bef9SDimitry Andric     if (!Val.getAsInteger(0, Width)) {
279fe6060f1SDimitry Andric       Key += 'p';
280e8d8bef9SDimitry Andric       Key += Val;
281e8d8bef9SDimitry Andric       PreferVectorWidthOverride = Width;
282e8d8bef9SDimitry Andric     }
283e8d8bef9SDimitry Andric   }
284e8d8bef9SDimitry Andric 
285e8d8bef9SDimitry Andric   // Extract min-legal-vector-width attribute.
286e8d8bef9SDimitry Andric   unsigned RequiredVectorWidth = UINT32_MAX;
287e8d8bef9SDimitry Andric   Attribute MinLegalVecWidthAttr = F.getFnAttribute("min-legal-vector-width");
288e8d8bef9SDimitry Andric   if (MinLegalVecWidthAttr.isValid()) {
289e8d8bef9SDimitry Andric     StringRef Val = MinLegalVecWidthAttr.getValueAsString();
290e8d8bef9SDimitry Andric     unsigned Width;
291e8d8bef9SDimitry Andric     if (!Val.getAsInteger(0, Width)) {
292fe6060f1SDimitry Andric       Key += 'm';
293e8d8bef9SDimitry Andric       Key += Val;
294e8d8bef9SDimitry Andric       RequiredVectorWidth = Width;
295e8d8bef9SDimitry Andric     }
296e8d8bef9SDimitry Andric   }
297e8d8bef9SDimitry Andric 
298e8d8bef9SDimitry Andric   // Add CPU to the Key.
2990b57cec5SDimitry Andric   Key += CPU;
300e8d8bef9SDimitry Andric 
301e8d8bef9SDimitry Andric   // Add tune CPU to the Key.
302e8d8bef9SDimitry Andric   Key += TuneCPU;
303e8d8bef9SDimitry Andric 
304e8d8bef9SDimitry Andric   // Keep track of the start of the feature portion of the string.
305e8d8bef9SDimitry Andric   unsigned FSStart = Key.size();
3060b57cec5SDimitry Andric 
3070b57cec5SDimitry Andric   // FIXME: This is related to the code below to reset the target options,
3080b57cec5SDimitry Andric   // we need to know whether or not the soft float flag is set on the
3090b57cec5SDimitry Andric   // function before we can generate a subtarget. We also need to use
3100b57cec5SDimitry Andric   // it as a key for the subtarget since that can be the only difference
3110b57cec5SDimitry Andric   // between two functions.
312fe6060f1SDimitry Andric   bool SoftFloat = F.getFnAttribute("use-soft-float").getValueAsBool();
3130b57cec5SDimitry Andric   // If the soft float attribute is set on the function turn on the soft float
3140b57cec5SDimitry Andric   // subtarget feature.
3150b57cec5SDimitry Andric   if (SoftFloat)
316e8d8bef9SDimitry Andric     Key += FS.empty() ? "+soft-float" : "+soft-float,";
3170b57cec5SDimitry Andric 
318e8d8bef9SDimitry Andric   Key += FS;
3190b57cec5SDimitry Andric 
320e8d8bef9SDimitry Andric   // We may have added +soft-float to the features so move the StringRef to
321e8d8bef9SDimitry Andric   // point to the full string in the Key.
322e8d8bef9SDimitry Andric   FS = Key.substr(FSStart);
3230b57cec5SDimitry Andric 
3240b57cec5SDimitry Andric   auto &I = SubtargetMap[Key];
3250b57cec5SDimitry Andric   if (!I) {
3260b57cec5SDimitry Andric     // This needs to be done before we create a new subtarget since any
3270b57cec5SDimitry Andric     // creation will depend on the TM and the code generation flags on the
3280b57cec5SDimitry Andric     // function that reside in TargetOptions.
3290b57cec5SDimitry Andric     resetTargetOptions(F);
3308bcb0991SDimitry Andric     I = std::make_unique<X86Subtarget>(
331e8d8bef9SDimitry Andric         TargetTriple, CPU, TuneCPU, FS, *this,
332fe6060f1SDimitry Andric         MaybeAlign(F.getParent()->getOverrideStackAlignment()),
333fe6060f1SDimitry Andric         PreferVectorWidthOverride, RequiredVectorWidth);
3340b57cec5SDimitry Andric   }
3350b57cec5SDimitry Andric   return I.get();
3360b57cec5SDimitry Andric }
3370b57cec5SDimitry Andric 
338e8d8bef9SDimitry Andric bool X86TargetMachine::isNoopAddrSpaceCast(unsigned SrcAS,
339e8d8bef9SDimitry Andric                                            unsigned DestAS) const {
340e8d8bef9SDimitry Andric   assert(SrcAS != DestAS && "Expected different address spaces!");
341e8d8bef9SDimitry Andric   if (getPointerSize(SrcAS) != getPointerSize(DestAS))
342e8d8bef9SDimitry Andric     return false;
343e8d8bef9SDimitry Andric   return SrcAS < 256 && DestAS < 256;
344e8d8bef9SDimitry Andric }
345e8d8bef9SDimitry Andric 
3460b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
3470b57cec5SDimitry Andric // X86 TTI query.
3480b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
3490b57cec5SDimitry Andric 
3500b57cec5SDimitry Andric TargetTransformInfo
35181ad6265SDimitry Andric X86TargetMachine::getTargetTransformInfo(const Function &F) const {
3520b57cec5SDimitry Andric   return TargetTransformInfo(X86TTIImpl(this, F));
3530b57cec5SDimitry Andric }
3540b57cec5SDimitry Andric 
3550b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
3560b57cec5SDimitry Andric // Pass Pipeline Configuration
3570b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
3580b57cec5SDimitry Andric 
3590b57cec5SDimitry Andric namespace {
3600b57cec5SDimitry Andric 
3610b57cec5SDimitry Andric /// X86 Code Generator Pass Configuration Options.
3620b57cec5SDimitry Andric class X86PassConfig : public TargetPassConfig {
3630b57cec5SDimitry Andric public:
3640b57cec5SDimitry Andric   X86PassConfig(X86TargetMachine &TM, PassManagerBase &PM)
3650b57cec5SDimitry Andric     : TargetPassConfig(TM, PM) {}
3660b57cec5SDimitry Andric 
3670b57cec5SDimitry Andric   X86TargetMachine &getX86TargetMachine() const {
3680b57cec5SDimitry Andric     return getTM<X86TargetMachine>();
3690b57cec5SDimitry Andric   }
3700b57cec5SDimitry Andric 
3710b57cec5SDimitry Andric   ScheduleDAGInstrs *
3720b57cec5SDimitry Andric   createMachineScheduler(MachineSchedContext *C) const override {
3730b57cec5SDimitry Andric     ScheduleDAGMILive *DAG = createGenericSchedLive(C);
3740b57cec5SDimitry Andric     DAG->addMutation(createX86MacroFusionDAGMutation());
3750b57cec5SDimitry Andric     return DAG;
3760b57cec5SDimitry Andric   }
3770b57cec5SDimitry Andric 
3780b57cec5SDimitry Andric   ScheduleDAGInstrs *
3790b57cec5SDimitry Andric   createPostMachineScheduler(MachineSchedContext *C) const override {
3800b57cec5SDimitry Andric     ScheduleDAGMI *DAG = createGenericSchedPostRA(C);
3810b57cec5SDimitry Andric     DAG->addMutation(createX86MacroFusionDAGMutation());
3820b57cec5SDimitry Andric     return DAG;
3830b57cec5SDimitry Andric   }
3840b57cec5SDimitry Andric 
3850b57cec5SDimitry Andric   void addIRPasses() override;
3860b57cec5SDimitry Andric   bool addInstSelector() override;
3870b57cec5SDimitry Andric   bool addIRTranslator() override;
3880b57cec5SDimitry Andric   bool addLegalizeMachineIR() override;
3890b57cec5SDimitry Andric   bool addRegBankSelect() override;
3900b57cec5SDimitry Andric   bool addGlobalInstructionSelect() override;
3910b57cec5SDimitry Andric   bool addILPOpts() override;
3920b57cec5SDimitry Andric   bool addPreISel() override;
3930b57cec5SDimitry Andric   void addMachineSSAOptimization() override;
3940b57cec5SDimitry Andric   void addPreRegAlloc() override;
395fe6060f1SDimitry Andric   bool addPostFastRegAllocRewrite() override;
3960b57cec5SDimitry Andric   void addPostRegAlloc() override;
3970b57cec5SDimitry Andric   void addPreEmitPass() override;
3980b57cec5SDimitry Andric   void addPreEmitPass2() override;
3990b57cec5SDimitry Andric   void addPreSched2() override;
40081ad6265SDimitry Andric   bool addRegAssignAndRewriteOptimized() override;
4010b57cec5SDimitry Andric 
4020b57cec5SDimitry Andric   std::unique_ptr<CSEConfigBase> getCSEConfig() const override;
4030b57cec5SDimitry Andric };
4040b57cec5SDimitry Andric 
4050b57cec5SDimitry Andric class X86ExecutionDomainFix : public ExecutionDomainFix {
4060b57cec5SDimitry Andric public:
4070b57cec5SDimitry Andric   static char ID;
4080b57cec5SDimitry Andric   X86ExecutionDomainFix() : ExecutionDomainFix(ID, X86::VR128XRegClass) {}
4090b57cec5SDimitry Andric   StringRef getPassName() const override {
4100b57cec5SDimitry Andric     return "X86 Execution Dependency Fix";
4110b57cec5SDimitry Andric   }
4120b57cec5SDimitry Andric };
4130b57cec5SDimitry Andric char X86ExecutionDomainFix::ID;
4140b57cec5SDimitry Andric 
4150b57cec5SDimitry Andric } // end anonymous namespace
4160b57cec5SDimitry Andric 
4170b57cec5SDimitry Andric INITIALIZE_PASS_BEGIN(X86ExecutionDomainFix, "x86-execution-domain-fix",
4180b57cec5SDimitry Andric   "X86 Execution Domain Fix", false, false)
4190b57cec5SDimitry Andric INITIALIZE_PASS_DEPENDENCY(ReachingDefAnalysis)
4200b57cec5SDimitry Andric INITIALIZE_PASS_END(X86ExecutionDomainFix, "x86-execution-domain-fix",
4210b57cec5SDimitry Andric   "X86 Execution Domain Fix", false, false)
4220b57cec5SDimitry Andric 
4230b57cec5SDimitry Andric TargetPassConfig *X86TargetMachine::createPassConfig(PassManagerBase &PM) {
4240b57cec5SDimitry Andric   return new X86PassConfig(*this, PM);
4250b57cec5SDimitry Andric }
4260b57cec5SDimitry Andric 
4270b57cec5SDimitry Andric void X86PassConfig::addIRPasses() {
4280b57cec5SDimitry Andric   addPass(createAtomicExpandPass());
429fe6060f1SDimitry Andric 
430fe6060f1SDimitry Andric   // We add both pass anyway and when these two passes run, we skip the pass
431fe6060f1SDimitry Andric   // based on the option level and option attribute.
432fe6060f1SDimitry Andric   addPass(createX86LowerAMXIntrinsicsPass());
433e8d8bef9SDimitry Andric   addPass(createX86LowerAMXTypePass());
4340b57cec5SDimitry Andric 
4350b57cec5SDimitry Andric   TargetPassConfig::addIRPasses();
4360b57cec5SDimitry Andric 
4375ffd83dbSDimitry Andric   if (TM->getOptLevel() != CodeGenOpt::None) {
4380b57cec5SDimitry Andric     addPass(createInterleavedAccessPass());
4395ffd83dbSDimitry Andric     addPass(createX86PartialReductionPass());
4405ffd83dbSDimitry Andric   }
4410b57cec5SDimitry Andric 
4420b57cec5SDimitry Andric   // Add passes that handle indirect branch removal and insertion of a retpoline
4430b57cec5SDimitry Andric   // thunk. These will be a no-op unless a function subtarget has the retpoline
4440b57cec5SDimitry Andric   // feature enabled.
4450b57cec5SDimitry Andric   addPass(createIndirectBrExpandPass());
446480093f4SDimitry Andric 
447480093f4SDimitry Andric   // Add Control Flow Guard checks.
448480093f4SDimitry Andric   const Triple &TT = TM->getTargetTriple();
449480093f4SDimitry Andric   if (TT.isOSWindows()) {
450480093f4SDimitry Andric     if (TT.getArch() == Triple::x86_64) {
451480093f4SDimitry Andric       addPass(createCFGuardDispatchPass());
452480093f4SDimitry Andric     } else {
453480093f4SDimitry Andric       addPass(createCFGuardCheckPass());
454480093f4SDimitry Andric     }
455480093f4SDimitry Andric   }
45681ad6265SDimitry Andric 
45781ad6265SDimitry Andric   if (TM->Options.JMCInstrument)
45881ad6265SDimitry Andric     addPass(createJMCInstrumenterPass());
4590b57cec5SDimitry Andric }
4600b57cec5SDimitry Andric 
4610b57cec5SDimitry Andric bool X86PassConfig::addInstSelector() {
4620b57cec5SDimitry Andric   // Install an instruction selector.
4630b57cec5SDimitry Andric   addPass(createX86ISelDag(getX86TargetMachine(), getOptLevel()));
4640b57cec5SDimitry Andric 
4650b57cec5SDimitry Andric   // For ELF, cleanup any local-dynamic TLS accesses.
4660b57cec5SDimitry Andric   if (TM->getTargetTriple().isOSBinFormatELF() &&
4670b57cec5SDimitry Andric       getOptLevel() != CodeGenOpt::None)
4680b57cec5SDimitry Andric     addPass(createCleanupLocalDynamicTLSPass());
4690b57cec5SDimitry Andric 
4700b57cec5SDimitry Andric   addPass(createX86GlobalBaseRegPass());
4710b57cec5SDimitry Andric   return false;
4720b57cec5SDimitry Andric }
4730b57cec5SDimitry Andric 
4740b57cec5SDimitry Andric bool X86PassConfig::addIRTranslator() {
475e8d8bef9SDimitry Andric   addPass(new IRTranslator(getOptLevel()));
4760b57cec5SDimitry Andric   return false;
4770b57cec5SDimitry Andric }
4780b57cec5SDimitry Andric 
4790b57cec5SDimitry Andric bool X86PassConfig::addLegalizeMachineIR() {
4800b57cec5SDimitry Andric   addPass(new Legalizer());
4810b57cec5SDimitry Andric   return false;
4820b57cec5SDimitry Andric }
4830b57cec5SDimitry Andric 
4840b57cec5SDimitry Andric bool X86PassConfig::addRegBankSelect() {
4850b57cec5SDimitry Andric   addPass(new RegBankSelect());
4860b57cec5SDimitry Andric   return false;
4870b57cec5SDimitry Andric }
4880b57cec5SDimitry Andric 
4890b57cec5SDimitry Andric bool X86PassConfig::addGlobalInstructionSelect() {
490fe6060f1SDimitry Andric   addPass(new InstructionSelect(getOptLevel()));
4910b57cec5SDimitry Andric   return false;
4920b57cec5SDimitry Andric }
4930b57cec5SDimitry Andric 
4940b57cec5SDimitry Andric bool X86PassConfig::addILPOpts() {
4950b57cec5SDimitry Andric   addPass(&EarlyIfConverterID);
4960b57cec5SDimitry Andric   if (EnableMachineCombinerPass)
4970b57cec5SDimitry Andric     addPass(&MachineCombinerID);
4980b57cec5SDimitry Andric   addPass(createX86CmovConverterPass());
4990b57cec5SDimitry Andric   return true;
5000b57cec5SDimitry Andric }
5010b57cec5SDimitry Andric 
5020b57cec5SDimitry Andric bool X86PassConfig::addPreISel() {
5030b57cec5SDimitry Andric   // Only add this pass for 32-bit x86 Windows.
5040b57cec5SDimitry Andric   const Triple &TT = TM->getTargetTriple();
5050b57cec5SDimitry Andric   if (TT.isOSWindows() && TT.getArch() == Triple::x86)
5060b57cec5SDimitry Andric     addPass(createX86WinEHStatePass());
5070b57cec5SDimitry Andric   return true;
5080b57cec5SDimitry Andric }
5090b57cec5SDimitry Andric 
5100b57cec5SDimitry Andric void X86PassConfig::addPreRegAlloc() {
5110b57cec5SDimitry Andric   if (getOptLevel() != CodeGenOpt::None) {
5120b57cec5SDimitry Andric     addPass(&LiveRangeShrinkID);
5130b57cec5SDimitry Andric     addPass(createX86FixupSetCC());
5140b57cec5SDimitry Andric     addPass(createX86OptimizeLEAs());
5150b57cec5SDimitry Andric     addPass(createX86CallFrameOptimization());
5160b57cec5SDimitry Andric     addPass(createX86AvoidStoreForwardingBlocks());
5170b57cec5SDimitry Andric   }
5180b57cec5SDimitry Andric 
5190b57cec5SDimitry Andric   addPass(createX86SpeculativeLoadHardeningPass());
5200b57cec5SDimitry Andric   addPass(createX86FlagsCopyLoweringPass());
521349cc55cSDimitry Andric   addPass(createX86DynAllocaExpander());
522e8d8bef9SDimitry Andric 
52381ad6265SDimitry Andric   if (getOptLevel() != CodeGenOpt::None)
524e8d8bef9SDimitry Andric     addPass(createX86PreTileConfigPass());
52581ad6265SDimitry Andric   else
52681ad6265SDimitry Andric     addPass(createX86FastPreTileConfigPass());
527e8d8bef9SDimitry Andric }
528e8d8bef9SDimitry Andric 
5290b57cec5SDimitry Andric void X86PassConfig::addMachineSSAOptimization() {
5300b57cec5SDimitry Andric   addPass(createX86DomainReassignmentPass());
5310b57cec5SDimitry Andric   TargetPassConfig::addMachineSSAOptimization();
5320b57cec5SDimitry Andric }
5330b57cec5SDimitry Andric 
5340b57cec5SDimitry Andric void X86PassConfig::addPostRegAlloc() {
535fe6060f1SDimitry Andric   addPass(createX86LowerTileCopyPass());
5360b57cec5SDimitry Andric   addPass(createX86FloatingPointStackifierPass());
5375ffd83dbSDimitry Andric   // When -O0 is enabled, the Load Value Injection Hardening pass will fall back
5385ffd83dbSDimitry Andric   // to using the Speculative Execution Side Effect Suppression pass for
5395ffd83dbSDimitry Andric   // mitigation. This is to prevent slow downs due to
5405ffd83dbSDimitry Andric   // analyses needed by the LVIHardening pass when compiling at -O0.
5410946e70aSDimitry Andric   if (getOptLevel() != CodeGenOpt::None)
5420946e70aSDimitry Andric     addPass(createX86LoadValueInjectionLoadHardeningPass());
5430b57cec5SDimitry Andric }
5440b57cec5SDimitry Andric 
5450b57cec5SDimitry Andric void X86PassConfig::addPreSched2() { addPass(createX86ExpandPseudoPass()); }
5460b57cec5SDimitry Andric 
5470b57cec5SDimitry Andric void X86PassConfig::addPreEmitPass() {
5480b57cec5SDimitry Andric   if (getOptLevel() != CodeGenOpt::None) {
5490b57cec5SDimitry Andric     addPass(new X86ExecutionDomainFix());
5500b57cec5SDimitry Andric     addPass(createBreakFalseDeps());
5510b57cec5SDimitry Andric   }
5520b57cec5SDimitry Andric 
5530b57cec5SDimitry Andric   addPass(createX86IndirectBranchTrackingPass());
5540b57cec5SDimitry Andric 
5550b57cec5SDimitry Andric   addPass(createX86IssueVZeroUpperPass());
5560b57cec5SDimitry Andric 
5570b57cec5SDimitry Andric   if (getOptLevel() != CodeGenOpt::None) {
5580b57cec5SDimitry Andric     addPass(createX86FixupBWInsts());
5590b57cec5SDimitry Andric     addPass(createX86PadShortFunctions());
5600b57cec5SDimitry Andric     addPass(createX86FixupLEAs());
5610b57cec5SDimitry Andric   }
5625ffd83dbSDimitry Andric   addPass(createX86EvexToVexInsts());
5630b57cec5SDimitry Andric   addPass(createX86DiscriminateMemOpsPass());
5640b57cec5SDimitry Andric   addPass(createX86InsertPrefetchPass());
5655ffd83dbSDimitry Andric   addPass(createX86InsertX87waitPass());
5660b57cec5SDimitry Andric }
5670b57cec5SDimitry Andric 
5680b57cec5SDimitry Andric void X86PassConfig::addPreEmitPass2() {
5698bcb0991SDimitry Andric   const Triple &TT = TM->getTargetTriple();
5708bcb0991SDimitry Andric   const MCAsmInfo *MAI = TM->getMCAsmInfo();
5718bcb0991SDimitry Andric 
5725ffd83dbSDimitry Andric   // The X86 Speculative Execution Pass must run after all control
5735ffd83dbSDimitry Andric   // flow graph modifying passes. As a result it was listed to run right before
5745ffd83dbSDimitry Andric   // the X86 Retpoline Thunks pass. The reason it must run after control flow
5755ffd83dbSDimitry Andric   // graph modifications is that the model of LFENCE in LLVM has to be updated
5765ffd83dbSDimitry Andric   // (FIXME: https://bugs.llvm.org/show_bug.cgi?id=45167). Currently the
5775ffd83dbSDimitry Andric   // placement of this pass was hand checked to ensure that the subsequent
5785ffd83dbSDimitry Andric   // passes don't move the code around the LFENCEs in a way that will hurt the
5795ffd83dbSDimitry Andric   // correctness of this pass. This placement has been shown to work based on
5805ffd83dbSDimitry Andric   // hand inspection of the codegen output.
5815ffd83dbSDimitry Andric   addPass(createX86SpeculativeExecutionSideEffectSuppression());
5820946e70aSDimitry Andric   addPass(createX86IndirectThunksPass());
583753f127fSDimitry Andric   addPass(createX86ReturnThunksPass());
5848bcb0991SDimitry Andric 
5858bcb0991SDimitry Andric   // Insert extra int3 instructions after trailing call instructions to avoid
5868bcb0991SDimitry Andric   // issues in the unwinder.
5878bcb0991SDimitry Andric   if (TT.isOSWindows() && TT.getArch() == Triple::x86_64)
5888bcb0991SDimitry Andric     addPass(createX86AvoidTrailingCallPass());
5898bcb0991SDimitry Andric 
5900b57cec5SDimitry Andric   // Verify basic block incoming and outgoing cfa offset and register values and
5910b57cec5SDimitry Andric   // correct CFA calculation rule where needed by inserting appropriate CFI
5920b57cec5SDimitry Andric   // instructions.
5930b57cec5SDimitry Andric   if (!TT.isOSDarwin() &&
5940b57cec5SDimitry Andric       (!TT.isOSWindows() ||
5950b57cec5SDimitry Andric        MAI->getExceptionHandlingType() == ExceptionHandling::DwarfCFI))
5960b57cec5SDimitry Andric     addPass(createCFIInstrInserter());
597fe6060f1SDimitry Andric 
598fe6060f1SDimitry Andric   if (TT.isOSWindows()) {
599480093f4SDimitry Andric     // Identify valid longjmp targets for Windows Control Flow Guard.
600480093f4SDimitry Andric     addPass(createCFGuardLongjmpPass());
601fe6060f1SDimitry Andric     // Identify valid eh continuation targets for Windows EHCont Guard.
602fe6060f1SDimitry Andric     addPass(createEHContGuardCatchretPass());
603fe6060f1SDimitry Andric   }
6040946e70aSDimitry Andric   addPass(createX86LoadValueInjectionRetHardeningPass());
605349cc55cSDimitry Andric 
606349cc55cSDimitry Andric   // Insert pseudo probe annotation for callsite profiling
607349cc55cSDimitry Andric   addPass(createPseudoProbeInserter());
6080eae32dcSDimitry Andric 
6090eae32dcSDimitry Andric   // On Darwin platforms, BLR_RVMARKER pseudo instructions are lowered to
6100eae32dcSDimitry Andric   // bundles.
6110eae32dcSDimitry Andric   if (TT.isOSDarwin())
6120eae32dcSDimitry Andric     addPass(createUnpackMachineBundles([](const MachineFunction &MF) {
6130eae32dcSDimitry Andric       // Only run bundle expansion if there are relevant ObjC runtime functions
6140eae32dcSDimitry Andric       // present in the module.
6150eae32dcSDimitry Andric       const Function &F = MF.getFunction();
6160eae32dcSDimitry Andric       const Module *M = F.getParent();
6170eae32dcSDimitry Andric       return M->getFunction("objc_retainAutoreleasedReturnValue") ||
6180eae32dcSDimitry Andric              M->getFunction("objc_unsafeClaimAutoreleasedReturnValue");
6190eae32dcSDimitry Andric     }));
6200b57cec5SDimitry Andric }
6210b57cec5SDimitry Andric 
622fe6060f1SDimitry Andric bool X86PassConfig::addPostFastRegAllocRewrite() {
623fe6060f1SDimitry Andric   addPass(createX86FastTileConfigPass());
624fe6060f1SDimitry Andric   return true;
625fe6060f1SDimitry Andric }
626fe6060f1SDimitry Andric 
6270b57cec5SDimitry Andric std::unique_ptr<CSEConfigBase> X86PassConfig::getCSEConfig() const {
6280b57cec5SDimitry Andric   return getStandardCSEConfigForOpt(TM->getOptLevel());
6290b57cec5SDimitry Andric }
63081ad6265SDimitry Andric 
63181ad6265SDimitry Andric static bool onlyAllocateTileRegisters(const TargetRegisterInfo &TRI,
63281ad6265SDimitry Andric                                       const TargetRegisterClass &RC) {
63381ad6265SDimitry Andric   return static_cast<const X86RegisterInfo &>(TRI).isTileRegisterClass(&RC);
63481ad6265SDimitry Andric }
63581ad6265SDimitry Andric 
63681ad6265SDimitry Andric bool X86PassConfig::addRegAssignAndRewriteOptimized() {
63781ad6265SDimitry Andric   // Don't support tile RA when RA is specified by command line "-regalloc".
63881ad6265SDimitry Andric   if (!isCustomizedRegAlloc() && EnableTileRAPass) {
63981ad6265SDimitry Andric     // Allocate tile register first.
64081ad6265SDimitry Andric     addPass(createGreedyRegisterAllocator(onlyAllocateTileRegisters));
64181ad6265SDimitry Andric     addPass(createX86TileConfigPass());
64281ad6265SDimitry Andric   }
64381ad6265SDimitry Andric   return TargetPassConfig::addRegAssignAndRewriteOptimized();
64481ad6265SDimitry Andric }
645