xref: /freebsd/contrib/llvm-project/llvm/lib/Target/X86/X86TargetMachine.cpp (revision 8bcb0991864975618c09697b1aca10683346d9f0)
10b57cec5SDimitry Andric //===-- X86TargetMachine.cpp - Define TargetMachine for the X86 -----------===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric // This file defines the X86 specific subclass of TargetMachine.
100b57cec5SDimitry Andric //
110b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
120b57cec5SDimitry Andric 
130b57cec5SDimitry Andric #include "X86TargetMachine.h"
140b57cec5SDimitry Andric #include "MCTargetDesc/X86MCTargetDesc.h"
150b57cec5SDimitry Andric #include "TargetInfo/X86TargetInfo.h"
160b57cec5SDimitry Andric #include "X86.h"
170b57cec5SDimitry Andric #include "X86CallLowering.h"
180b57cec5SDimitry Andric #include "X86LegalizerInfo.h"
190b57cec5SDimitry Andric #include "X86MacroFusion.h"
200b57cec5SDimitry Andric #include "X86Subtarget.h"
210b57cec5SDimitry Andric #include "X86TargetObjectFile.h"
220b57cec5SDimitry Andric #include "X86TargetTransformInfo.h"
230b57cec5SDimitry Andric #include "llvm/ADT/Optional.h"
240b57cec5SDimitry Andric #include "llvm/ADT/STLExtras.h"
250b57cec5SDimitry Andric #include "llvm/ADT/SmallString.h"
260b57cec5SDimitry Andric #include "llvm/ADT/StringRef.h"
270b57cec5SDimitry Andric #include "llvm/ADT/Triple.h"
280b57cec5SDimitry Andric #include "llvm/Analysis/TargetTransformInfo.h"
290b57cec5SDimitry Andric #include "llvm/CodeGen/ExecutionDomainFix.h"
300b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/CallLowering.h"
310b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/IRTranslator.h"
320b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/InstructionSelect.h"
330b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/Legalizer.h"
340b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/RegBankSelect.h"
350b57cec5SDimitry Andric #include "llvm/CodeGen/MachineScheduler.h"
360b57cec5SDimitry Andric #include "llvm/CodeGen/Passes.h"
370b57cec5SDimitry Andric #include "llvm/CodeGen/TargetPassConfig.h"
380b57cec5SDimitry Andric #include "llvm/IR/Attributes.h"
390b57cec5SDimitry Andric #include "llvm/IR/DataLayout.h"
400b57cec5SDimitry Andric #include "llvm/IR/Function.h"
410b57cec5SDimitry Andric #include "llvm/MC/MCAsmInfo.h"
420b57cec5SDimitry Andric #include "llvm/Pass.h"
430b57cec5SDimitry Andric #include "llvm/Support/CodeGen.h"
440b57cec5SDimitry Andric #include "llvm/Support/CommandLine.h"
450b57cec5SDimitry Andric #include "llvm/Support/ErrorHandling.h"
460b57cec5SDimitry Andric #include "llvm/Support/TargetRegistry.h"
470b57cec5SDimitry Andric #include "llvm/Target/TargetLoweringObjectFile.h"
480b57cec5SDimitry Andric #include "llvm/Target/TargetOptions.h"
490b57cec5SDimitry Andric #include <memory>
500b57cec5SDimitry Andric #include <string>
510b57cec5SDimitry Andric 
520b57cec5SDimitry Andric using namespace llvm;
530b57cec5SDimitry Andric 
540b57cec5SDimitry Andric static cl::opt<bool> EnableMachineCombinerPass("x86-machine-combiner",
550b57cec5SDimitry Andric                                cl::desc("Enable the machine combiner pass"),
560b57cec5SDimitry Andric                                cl::init(true), cl::Hidden);
570b57cec5SDimitry Andric 
580b57cec5SDimitry Andric static cl::opt<bool> EnableCondBrFoldingPass("x86-condbr-folding",
590b57cec5SDimitry Andric                                cl::desc("Enable the conditional branch "
600b57cec5SDimitry Andric                                         "folding pass"),
610b57cec5SDimitry Andric                                cl::init(false), cl::Hidden);
620b57cec5SDimitry Andric 
630b57cec5SDimitry Andric extern "C" void LLVMInitializeX86Target() {
640b57cec5SDimitry Andric   // Register the target.
650b57cec5SDimitry Andric   RegisterTargetMachine<X86TargetMachine> X(getTheX86_32Target());
660b57cec5SDimitry Andric   RegisterTargetMachine<X86TargetMachine> Y(getTheX86_64Target());
670b57cec5SDimitry Andric 
680b57cec5SDimitry Andric   PassRegistry &PR = *PassRegistry::getPassRegistry();
690b57cec5SDimitry Andric   initializeGlobalISel(PR);
700b57cec5SDimitry Andric   initializeWinEHStatePassPass(PR);
710b57cec5SDimitry Andric   initializeFixupBWInstPassPass(PR);
720b57cec5SDimitry Andric   initializeEvexToVexInstPassPass(PR);
730b57cec5SDimitry Andric   initializeFixupLEAPassPass(PR);
740b57cec5SDimitry Andric   initializeFPSPass(PR);
750b57cec5SDimitry Andric   initializeX86CallFrameOptimizationPass(PR);
760b57cec5SDimitry Andric   initializeX86CmovConverterPassPass(PR);
770b57cec5SDimitry Andric   initializeX86ExpandPseudoPass(PR);
780b57cec5SDimitry Andric   initializeX86ExecutionDomainFixPass(PR);
790b57cec5SDimitry Andric   initializeX86DomainReassignmentPass(PR);
800b57cec5SDimitry Andric   initializeX86AvoidSFBPassPass(PR);
810b57cec5SDimitry Andric   initializeX86SpeculativeLoadHardeningPassPass(PR);
820b57cec5SDimitry Andric   initializeX86FlagsCopyLoweringPassPass(PR);
830b57cec5SDimitry Andric   initializeX86CondBrFoldingPassPass(PR);
84*8bcb0991SDimitry Andric   initializeX86OptimizeLEAPassPass(PR);
850b57cec5SDimitry Andric }
860b57cec5SDimitry Andric 
870b57cec5SDimitry Andric static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
880b57cec5SDimitry Andric   if (TT.isOSBinFormatMachO()) {
890b57cec5SDimitry Andric     if (TT.getArch() == Triple::x86_64)
90*8bcb0991SDimitry Andric       return std::make_unique<X86_64MachoTargetObjectFile>();
91*8bcb0991SDimitry Andric     return std::make_unique<TargetLoweringObjectFileMachO>();
920b57cec5SDimitry Andric   }
930b57cec5SDimitry Andric 
940b57cec5SDimitry Andric   if (TT.isOSFreeBSD())
95*8bcb0991SDimitry Andric     return std::make_unique<X86FreeBSDTargetObjectFile>();
960b57cec5SDimitry Andric   if (TT.isOSLinux() || TT.isOSNaCl() || TT.isOSIAMCU())
97*8bcb0991SDimitry Andric     return std::make_unique<X86LinuxNaClTargetObjectFile>();
980b57cec5SDimitry Andric   if (TT.isOSSolaris())
99*8bcb0991SDimitry Andric     return std::make_unique<X86SolarisTargetObjectFile>();
1000b57cec5SDimitry Andric   if (TT.isOSFuchsia())
101*8bcb0991SDimitry Andric     return std::make_unique<X86FuchsiaTargetObjectFile>();
1020b57cec5SDimitry Andric   if (TT.isOSBinFormatELF())
103*8bcb0991SDimitry Andric     return std::make_unique<X86ELFTargetObjectFile>();
1040b57cec5SDimitry Andric   if (TT.isOSBinFormatCOFF())
105*8bcb0991SDimitry Andric     return std::make_unique<TargetLoweringObjectFileCOFF>();
1060b57cec5SDimitry Andric   llvm_unreachable("unknown subtarget type");
1070b57cec5SDimitry Andric }
1080b57cec5SDimitry Andric 
1090b57cec5SDimitry Andric static std::string computeDataLayout(const Triple &TT) {
1100b57cec5SDimitry Andric   // X86 is little endian
1110b57cec5SDimitry Andric   std::string Ret = "e";
1120b57cec5SDimitry Andric 
1130b57cec5SDimitry Andric   Ret += DataLayout::getManglingComponent(TT);
1140b57cec5SDimitry Andric   // X86 and x32 have 32 bit pointers.
1150b57cec5SDimitry Andric   if ((TT.isArch64Bit() &&
1160b57cec5SDimitry Andric        (TT.getEnvironment() == Triple::GNUX32 || TT.isOSNaCl())) ||
1170b57cec5SDimitry Andric       !TT.isArch64Bit())
1180b57cec5SDimitry Andric     Ret += "-p:32:32";
1190b57cec5SDimitry Andric 
120*8bcb0991SDimitry Andric   // Address spaces for 32 bit signed, 32 bit unsigned, and 64 bit pointers.
121*8bcb0991SDimitry Andric   Ret += "-p270:32:32-p271:32:32-p272:64:64";
122*8bcb0991SDimitry Andric 
1230b57cec5SDimitry Andric   // Some ABIs align 64 bit integers and doubles to 64 bits, others to 32.
1240b57cec5SDimitry Andric   if (TT.isArch64Bit() || TT.isOSWindows() || TT.isOSNaCl())
1250b57cec5SDimitry Andric     Ret += "-i64:64";
1260b57cec5SDimitry Andric   else if (TT.isOSIAMCU())
1270b57cec5SDimitry Andric     Ret += "-i64:32-f64:32";
1280b57cec5SDimitry Andric   else
1290b57cec5SDimitry Andric     Ret += "-f64:32:64";
1300b57cec5SDimitry Andric 
1310b57cec5SDimitry Andric   // Some ABIs align long double to 128 bits, others to 32.
1320b57cec5SDimitry Andric   if (TT.isOSNaCl() || TT.isOSIAMCU())
1330b57cec5SDimitry Andric     ; // No f80
1340b57cec5SDimitry Andric   else if (TT.isArch64Bit() || TT.isOSDarwin())
1350b57cec5SDimitry Andric     Ret += "-f80:128";
1360b57cec5SDimitry Andric   else
1370b57cec5SDimitry Andric     Ret += "-f80:32";
1380b57cec5SDimitry Andric 
1390b57cec5SDimitry Andric   if (TT.isOSIAMCU())
1400b57cec5SDimitry Andric     Ret += "-f128:32";
1410b57cec5SDimitry Andric 
1420b57cec5SDimitry Andric   // The registers can hold 8, 16, 32 or, in x86-64, 64 bits.
1430b57cec5SDimitry Andric   if (TT.isArch64Bit())
1440b57cec5SDimitry Andric     Ret += "-n8:16:32:64";
1450b57cec5SDimitry Andric   else
1460b57cec5SDimitry Andric     Ret += "-n8:16:32";
1470b57cec5SDimitry Andric 
1480b57cec5SDimitry Andric   // The stack is aligned to 32 bits on some ABIs and 128 bits on others.
1490b57cec5SDimitry Andric   if ((!TT.isArch64Bit() && TT.isOSWindows()) || TT.isOSIAMCU())
1500b57cec5SDimitry Andric     Ret += "-a:0:32-S32";
1510b57cec5SDimitry Andric   else
1520b57cec5SDimitry Andric     Ret += "-S128";
1530b57cec5SDimitry Andric 
1540b57cec5SDimitry Andric   return Ret;
1550b57cec5SDimitry Andric }
1560b57cec5SDimitry Andric 
1570b57cec5SDimitry Andric static Reloc::Model getEffectiveRelocModel(const Triple &TT,
1580b57cec5SDimitry Andric                                            bool JIT,
1590b57cec5SDimitry Andric                                            Optional<Reloc::Model> RM) {
1600b57cec5SDimitry Andric   bool is64Bit = TT.getArch() == Triple::x86_64;
1610b57cec5SDimitry Andric   if (!RM.hasValue()) {
1620b57cec5SDimitry Andric     // JIT codegen should use static relocations by default, since it's
1630b57cec5SDimitry Andric     // typically executed in process and not relocatable.
1640b57cec5SDimitry Andric     if (JIT)
1650b57cec5SDimitry Andric       return Reloc::Static;
1660b57cec5SDimitry Andric 
1670b57cec5SDimitry Andric     // Darwin defaults to PIC in 64 bit mode and dynamic-no-pic in 32 bit mode.
1680b57cec5SDimitry Andric     // Win64 requires rip-rel addressing, thus we force it to PIC. Otherwise we
1690b57cec5SDimitry Andric     // use static relocation model by default.
1700b57cec5SDimitry Andric     if (TT.isOSDarwin()) {
1710b57cec5SDimitry Andric       if (is64Bit)
1720b57cec5SDimitry Andric         return Reloc::PIC_;
1730b57cec5SDimitry Andric       return Reloc::DynamicNoPIC;
1740b57cec5SDimitry Andric     }
1750b57cec5SDimitry Andric     if (TT.isOSWindows() && is64Bit)
1760b57cec5SDimitry Andric       return Reloc::PIC_;
1770b57cec5SDimitry Andric     return Reloc::Static;
1780b57cec5SDimitry Andric   }
1790b57cec5SDimitry Andric 
1800b57cec5SDimitry Andric   // ELF and X86-64 don't have a distinct DynamicNoPIC model.  DynamicNoPIC
1810b57cec5SDimitry Andric   // is defined as a model for code which may be used in static or dynamic
1820b57cec5SDimitry Andric   // executables but not necessarily a shared library. On X86-32 we just
1830b57cec5SDimitry Andric   // compile in -static mode, in x86-64 we use PIC.
1840b57cec5SDimitry Andric   if (*RM == Reloc::DynamicNoPIC) {
1850b57cec5SDimitry Andric     if (is64Bit)
1860b57cec5SDimitry Andric       return Reloc::PIC_;
1870b57cec5SDimitry Andric     if (!TT.isOSDarwin())
1880b57cec5SDimitry Andric       return Reloc::Static;
1890b57cec5SDimitry Andric   }
1900b57cec5SDimitry Andric 
1910b57cec5SDimitry Andric   // If we are on Darwin, disallow static relocation model in X86-64 mode, since
1920b57cec5SDimitry Andric   // the Mach-O file format doesn't support it.
1930b57cec5SDimitry Andric   if (*RM == Reloc::Static && TT.isOSDarwin() && is64Bit)
1940b57cec5SDimitry Andric     return Reloc::PIC_;
1950b57cec5SDimitry Andric 
1960b57cec5SDimitry Andric   return *RM;
1970b57cec5SDimitry Andric }
1980b57cec5SDimitry Andric 
1990b57cec5SDimitry Andric static CodeModel::Model getEffectiveX86CodeModel(Optional<CodeModel::Model> CM,
2000b57cec5SDimitry Andric                                                  bool JIT, bool Is64Bit) {
2010b57cec5SDimitry Andric   if (CM) {
2020b57cec5SDimitry Andric     if (*CM == CodeModel::Tiny)
2030b57cec5SDimitry Andric       report_fatal_error("Target does not support the tiny CodeModel", false);
2040b57cec5SDimitry Andric     return *CM;
2050b57cec5SDimitry Andric   }
2060b57cec5SDimitry Andric   if (JIT)
2070b57cec5SDimitry Andric     return Is64Bit ? CodeModel::Large : CodeModel::Small;
2080b57cec5SDimitry Andric   return CodeModel::Small;
2090b57cec5SDimitry Andric }
2100b57cec5SDimitry Andric 
2110b57cec5SDimitry Andric /// Create an X86 target.
2120b57cec5SDimitry Andric ///
2130b57cec5SDimitry Andric X86TargetMachine::X86TargetMachine(const Target &T, const Triple &TT,
2140b57cec5SDimitry Andric                                    StringRef CPU, StringRef FS,
2150b57cec5SDimitry Andric                                    const TargetOptions &Options,
2160b57cec5SDimitry Andric                                    Optional<Reloc::Model> RM,
2170b57cec5SDimitry Andric                                    Optional<CodeModel::Model> CM,
2180b57cec5SDimitry Andric                                    CodeGenOpt::Level OL, bool JIT)
2190b57cec5SDimitry Andric     : LLVMTargetMachine(
2200b57cec5SDimitry Andric           T, computeDataLayout(TT), TT, CPU, FS, Options,
2210b57cec5SDimitry Andric           getEffectiveRelocModel(TT, JIT, RM),
2220b57cec5SDimitry Andric           getEffectiveX86CodeModel(CM, JIT, TT.getArch() == Triple::x86_64),
2230b57cec5SDimitry Andric           OL),
2240b57cec5SDimitry Andric       TLOF(createTLOF(getTargetTriple())) {
2250b57cec5SDimitry Andric   // On PS4, the "return address" of a 'noreturn' call must still be within
2260b57cec5SDimitry Andric   // the calling function, and TrapUnreachable is an easy way to get that.
227*8bcb0991SDimitry Andric   if (TT.isPS4() || TT.isOSBinFormatMachO()) {
2280b57cec5SDimitry Andric     this->Options.TrapUnreachable = true;
2290b57cec5SDimitry Andric     this->Options.NoTrapAfterNoreturn = TT.isOSBinFormatMachO();
2300b57cec5SDimitry Andric   }
2310b57cec5SDimitry Andric 
2320b57cec5SDimitry Andric   // Outlining is available for x86-64.
2330b57cec5SDimitry Andric   if (TT.getArch() == Triple::x86_64)
2340b57cec5SDimitry Andric     setMachineOutliner(true);
2350b57cec5SDimitry Andric 
2360b57cec5SDimitry Andric   initAsmInfo();
2370b57cec5SDimitry Andric }
2380b57cec5SDimitry Andric 
2390b57cec5SDimitry Andric X86TargetMachine::~X86TargetMachine() = default;
2400b57cec5SDimitry Andric 
2410b57cec5SDimitry Andric const X86Subtarget *
2420b57cec5SDimitry Andric X86TargetMachine::getSubtargetImpl(const Function &F) const {
2430b57cec5SDimitry Andric   Attribute CPUAttr = F.getFnAttribute("target-cpu");
2440b57cec5SDimitry Andric   Attribute FSAttr = F.getFnAttribute("target-features");
2450b57cec5SDimitry Andric 
2460b57cec5SDimitry Andric   StringRef CPU = !CPUAttr.hasAttribute(Attribute::None)
2470b57cec5SDimitry Andric                       ? CPUAttr.getValueAsString()
2480b57cec5SDimitry Andric                       : (StringRef)TargetCPU;
2490b57cec5SDimitry Andric   StringRef FS = !FSAttr.hasAttribute(Attribute::None)
2500b57cec5SDimitry Andric                      ? FSAttr.getValueAsString()
2510b57cec5SDimitry Andric                      : (StringRef)TargetFS;
2520b57cec5SDimitry Andric 
2530b57cec5SDimitry Andric   SmallString<512> Key;
2540b57cec5SDimitry Andric   Key.reserve(CPU.size() + FS.size());
2550b57cec5SDimitry Andric   Key += CPU;
2560b57cec5SDimitry Andric   Key += FS;
2570b57cec5SDimitry Andric 
2580b57cec5SDimitry Andric   // FIXME: This is related to the code below to reset the target options,
2590b57cec5SDimitry Andric   // we need to know whether or not the soft float flag is set on the
2600b57cec5SDimitry Andric   // function before we can generate a subtarget. We also need to use
2610b57cec5SDimitry Andric   // it as a key for the subtarget since that can be the only difference
2620b57cec5SDimitry Andric   // between two functions.
2630b57cec5SDimitry Andric   bool SoftFloat =
2640b57cec5SDimitry Andric       F.getFnAttribute("use-soft-float").getValueAsString() == "true";
2650b57cec5SDimitry Andric   // If the soft float attribute is set on the function turn on the soft float
2660b57cec5SDimitry Andric   // subtarget feature.
2670b57cec5SDimitry Andric   if (SoftFloat)
2680b57cec5SDimitry Andric     Key += FS.empty() ? "+soft-float" : ",+soft-float";
2690b57cec5SDimitry Andric 
2700b57cec5SDimitry Andric   // Keep track of the key width after all features are added so we can extract
2710b57cec5SDimitry Andric   // the feature string out later.
2720b57cec5SDimitry Andric   unsigned CPUFSWidth = Key.size();
2730b57cec5SDimitry Andric 
2740b57cec5SDimitry Andric   // Extract prefer-vector-width attribute.
2750b57cec5SDimitry Andric   unsigned PreferVectorWidthOverride = 0;
2760b57cec5SDimitry Andric   if (F.hasFnAttribute("prefer-vector-width")) {
2770b57cec5SDimitry Andric     StringRef Val = F.getFnAttribute("prefer-vector-width").getValueAsString();
2780b57cec5SDimitry Andric     unsigned Width;
2790b57cec5SDimitry Andric     if (!Val.getAsInteger(0, Width)) {
2800b57cec5SDimitry Andric       Key += ",prefer-vector-width=";
2810b57cec5SDimitry Andric       Key += Val;
2820b57cec5SDimitry Andric       PreferVectorWidthOverride = Width;
2830b57cec5SDimitry Andric     }
2840b57cec5SDimitry Andric   }
2850b57cec5SDimitry Andric 
2860b57cec5SDimitry Andric   // Extract min-legal-vector-width attribute.
2870b57cec5SDimitry Andric   unsigned RequiredVectorWidth = UINT32_MAX;
2880b57cec5SDimitry Andric   if (F.hasFnAttribute("min-legal-vector-width")) {
2890b57cec5SDimitry Andric     StringRef Val =
2900b57cec5SDimitry Andric         F.getFnAttribute("min-legal-vector-width").getValueAsString();
2910b57cec5SDimitry Andric     unsigned Width;
2920b57cec5SDimitry Andric     if (!Val.getAsInteger(0, Width)) {
2930b57cec5SDimitry Andric       Key += ",min-legal-vector-width=";
2940b57cec5SDimitry Andric       Key += Val;
2950b57cec5SDimitry Andric       RequiredVectorWidth = Width;
2960b57cec5SDimitry Andric     }
2970b57cec5SDimitry Andric   }
2980b57cec5SDimitry Andric 
2990b57cec5SDimitry Andric   // Extracted here so that we make sure there is backing for the StringRef. If
3000b57cec5SDimitry Andric   // we assigned earlier, its possible the SmallString reallocated leaving a
3010b57cec5SDimitry Andric   // dangling StringRef.
3020b57cec5SDimitry Andric   FS = Key.slice(CPU.size(), CPUFSWidth);
3030b57cec5SDimitry Andric 
3040b57cec5SDimitry Andric   auto &I = SubtargetMap[Key];
3050b57cec5SDimitry Andric   if (!I) {
3060b57cec5SDimitry Andric     // This needs to be done before we create a new subtarget since any
3070b57cec5SDimitry Andric     // creation will depend on the TM and the code generation flags on the
3080b57cec5SDimitry Andric     // function that reside in TargetOptions.
3090b57cec5SDimitry Andric     resetTargetOptions(F);
310*8bcb0991SDimitry Andric     I = std::make_unique<X86Subtarget>(
311*8bcb0991SDimitry Andric         TargetTriple, CPU, FS, *this,
312*8bcb0991SDimitry Andric         MaybeAlign(Options.StackAlignmentOverride), PreferVectorWidthOverride,
3130b57cec5SDimitry Andric         RequiredVectorWidth);
3140b57cec5SDimitry Andric   }
3150b57cec5SDimitry Andric   return I.get();
3160b57cec5SDimitry Andric }
3170b57cec5SDimitry Andric 
3180b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
3190b57cec5SDimitry Andric // Command line options for x86
3200b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
3210b57cec5SDimitry Andric static cl::opt<bool>
3220b57cec5SDimitry Andric UseVZeroUpper("x86-use-vzeroupper", cl::Hidden,
3230b57cec5SDimitry Andric   cl::desc("Minimize AVX to SSE transition penalty"),
3240b57cec5SDimitry Andric   cl::init(true));
3250b57cec5SDimitry Andric 
3260b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
3270b57cec5SDimitry Andric // X86 TTI query.
3280b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
3290b57cec5SDimitry Andric 
3300b57cec5SDimitry Andric TargetTransformInfo
3310b57cec5SDimitry Andric X86TargetMachine::getTargetTransformInfo(const Function &F) {
3320b57cec5SDimitry Andric   return TargetTransformInfo(X86TTIImpl(this, F));
3330b57cec5SDimitry Andric }
3340b57cec5SDimitry Andric 
3350b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
3360b57cec5SDimitry Andric // Pass Pipeline Configuration
3370b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
3380b57cec5SDimitry Andric 
3390b57cec5SDimitry Andric namespace {
3400b57cec5SDimitry Andric 
3410b57cec5SDimitry Andric /// X86 Code Generator Pass Configuration Options.
3420b57cec5SDimitry Andric class X86PassConfig : public TargetPassConfig {
3430b57cec5SDimitry Andric public:
3440b57cec5SDimitry Andric   X86PassConfig(X86TargetMachine &TM, PassManagerBase &PM)
3450b57cec5SDimitry Andric     : TargetPassConfig(TM, PM) {}
3460b57cec5SDimitry Andric 
3470b57cec5SDimitry Andric   X86TargetMachine &getX86TargetMachine() const {
3480b57cec5SDimitry Andric     return getTM<X86TargetMachine>();
3490b57cec5SDimitry Andric   }
3500b57cec5SDimitry Andric 
3510b57cec5SDimitry Andric   ScheduleDAGInstrs *
3520b57cec5SDimitry Andric   createMachineScheduler(MachineSchedContext *C) const override {
3530b57cec5SDimitry Andric     ScheduleDAGMILive *DAG = createGenericSchedLive(C);
3540b57cec5SDimitry Andric     DAG->addMutation(createX86MacroFusionDAGMutation());
3550b57cec5SDimitry Andric     return DAG;
3560b57cec5SDimitry Andric   }
3570b57cec5SDimitry Andric 
3580b57cec5SDimitry Andric   ScheduleDAGInstrs *
3590b57cec5SDimitry Andric   createPostMachineScheduler(MachineSchedContext *C) const override {
3600b57cec5SDimitry Andric     ScheduleDAGMI *DAG = createGenericSchedPostRA(C);
3610b57cec5SDimitry Andric     DAG->addMutation(createX86MacroFusionDAGMutation());
3620b57cec5SDimitry Andric     return DAG;
3630b57cec5SDimitry Andric   }
3640b57cec5SDimitry Andric 
3650b57cec5SDimitry Andric   void addIRPasses() override;
3660b57cec5SDimitry Andric   bool addInstSelector() override;
3670b57cec5SDimitry Andric   bool addIRTranslator() override;
3680b57cec5SDimitry Andric   bool addLegalizeMachineIR() override;
3690b57cec5SDimitry Andric   bool addRegBankSelect() override;
3700b57cec5SDimitry Andric   bool addGlobalInstructionSelect() override;
3710b57cec5SDimitry Andric   bool addILPOpts() override;
3720b57cec5SDimitry Andric   bool addPreISel() override;
3730b57cec5SDimitry Andric   void addMachineSSAOptimization() override;
3740b57cec5SDimitry Andric   void addPreRegAlloc() override;
3750b57cec5SDimitry Andric   void addPostRegAlloc() override;
3760b57cec5SDimitry Andric   void addPreEmitPass() override;
3770b57cec5SDimitry Andric   void addPreEmitPass2() override;
3780b57cec5SDimitry Andric   void addPreSched2() override;
3790b57cec5SDimitry Andric 
3800b57cec5SDimitry Andric   std::unique_ptr<CSEConfigBase> getCSEConfig() const override;
3810b57cec5SDimitry Andric };
3820b57cec5SDimitry Andric 
3830b57cec5SDimitry Andric class X86ExecutionDomainFix : public ExecutionDomainFix {
3840b57cec5SDimitry Andric public:
3850b57cec5SDimitry Andric   static char ID;
3860b57cec5SDimitry Andric   X86ExecutionDomainFix() : ExecutionDomainFix(ID, X86::VR128XRegClass) {}
3870b57cec5SDimitry Andric   StringRef getPassName() const override {
3880b57cec5SDimitry Andric     return "X86 Execution Dependency Fix";
3890b57cec5SDimitry Andric   }
3900b57cec5SDimitry Andric };
3910b57cec5SDimitry Andric char X86ExecutionDomainFix::ID;
3920b57cec5SDimitry Andric 
3930b57cec5SDimitry Andric } // end anonymous namespace
3940b57cec5SDimitry Andric 
3950b57cec5SDimitry Andric INITIALIZE_PASS_BEGIN(X86ExecutionDomainFix, "x86-execution-domain-fix",
3960b57cec5SDimitry Andric   "X86 Execution Domain Fix", false, false)
3970b57cec5SDimitry Andric INITIALIZE_PASS_DEPENDENCY(ReachingDefAnalysis)
3980b57cec5SDimitry Andric INITIALIZE_PASS_END(X86ExecutionDomainFix, "x86-execution-domain-fix",
3990b57cec5SDimitry Andric   "X86 Execution Domain Fix", false, false)
4000b57cec5SDimitry Andric 
4010b57cec5SDimitry Andric TargetPassConfig *X86TargetMachine::createPassConfig(PassManagerBase &PM) {
4020b57cec5SDimitry Andric   return new X86PassConfig(*this, PM);
4030b57cec5SDimitry Andric }
4040b57cec5SDimitry Andric 
4050b57cec5SDimitry Andric void X86PassConfig::addIRPasses() {
4060b57cec5SDimitry Andric   addPass(createAtomicExpandPass());
4070b57cec5SDimitry Andric 
4080b57cec5SDimitry Andric   TargetPassConfig::addIRPasses();
4090b57cec5SDimitry Andric 
4100b57cec5SDimitry Andric   if (TM->getOptLevel() != CodeGenOpt::None)
4110b57cec5SDimitry Andric     addPass(createInterleavedAccessPass());
4120b57cec5SDimitry Andric 
4130b57cec5SDimitry Andric   // Add passes that handle indirect branch removal and insertion of a retpoline
4140b57cec5SDimitry Andric   // thunk. These will be a no-op unless a function subtarget has the retpoline
4150b57cec5SDimitry Andric   // feature enabled.
4160b57cec5SDimitry Andric   addPass(createIndirectBrExpandPass());
4170b57cec5SDimitry Andric }
4180b57cec5SDimitry Andric 
4190b57cec5SDimitry Andric bool X86PassConfig::addInstSelector() {
4200b57cec5SDimitry Andric   // Install an instruction selector.
4210b57cec5SDimitry Andric   addPass(createX86ISelDag(getX86TargetMachine(), getOptLevel()));
4220b57cec5SDimitry Andric 
4230b57cec5SDimitry Andric   // For ELF, cleanup any local-dynamic TLS accesses.
4240b57cec5SDimitry Andric   if (TM->getTargetTriple().isOSBinFormatELF() &&
4250b57cec5SDimitry Andric       getOptLevel() != CodeGenOpt::None)
4260b57cec5SDimitry Andric     addPass(createCleanupLocalDynamicTLSPass());
4270b57cec5SDimitry Andric 
4280b57cec5SDimitry Andric   addPass(createX86GlobalBaseRegPass());
4290b57cec5SDimitry Andric   return false;
4300b57cec5SDimitry Andric }
4310b57cec5SDimitry Andric 
4320b57cec5SDimitry Andric bool X86PassConfig::addIRTranslator() {
4330b57cec5SDimitry Andric   addPass(new IRTranslator());
4340b57cec5SDimitry Andric   return false;
4350b57cec5SDimitry Andric }
4360b57cec5SDimitry Andric 
4370b57cec5SDimitry Andric bool X86PassConfig::addLegalizeMachineIR() {
4380b57cec5SDimitry Andric   addPass(new Legalizer());
4390b57cec5SDimitry Andric   return false;
4400b57cec5SDimitry Andric }
4410b57cec5SDimitry Andric 
4420b57cec5SDimitry Andric bool X86PassConfig::addRegBankSelect() {
4430b57cec5SDimitry Andric   addPass(new RegBankSelect());
4440b57cec5SDimitry Andric   return false;
4450b57cec5SDimitry Andric }
4460b57cec5SDimitry Andric 
4470b57cec5SDimitry Andric bool X86PassConfig::addGlobalInstructionSelect() {
4480b57cec5SDimitry Andric   addPass(new InstructionSelect());
4490b57cec5SDimitry Andric   return false;
4500b57cec5SDimitry Andric }
4510b57cec5SDimitry Andric 
4520b57cec5SDimitry Andric bool X86PassConfig::addILPOpts() {
4530b57cec5SDimitry Andric   if (EnableCondBrFoldingPass)
4540b57cec5SDimitry Andric     addPass(createX86CondBrFolding());
4550b57cec5SDimitry Andric   addPass(&EarlyIfConverterID);
4560b57cec5SDimitry Andric   if (EnableMachineCombinerPass)
4570b57cec5SDimitry Andric     addPass(&MachineCombinerID);
4580b57cec5SDimitry Andric   addPass(createX86CmovConverterPass());
4590b57cec5SDimitry Andric   return true;
4600b57cec5SDimitry Andric }
4610b57cec5SDimitry Andric 
4620b57cec5SDimitry Andric bool X86PassConfig::addPreISel() {
4630b57cec5SDimitry Andric   // Only add this pass for 32-bit x86 Windows.
4640b57cec5SDimitry Andric   const Triple &TT = TM->getTargetTriple();
4650b57cec5SDimitry Andric   if (TT.isOSWindows() && TT.getArch() == Triple::x86)
4660b57cec5SDimitry Andric     addPass(createX86WinEHStatePass());
4670b57cec5SDimitry Andric   return true;
4680b57cec5SDimitry Andric }
4690b57cec5SDimitry Andric 
4700b57cec5SDimitry Andric void X86PassConfig::addPreRegAlloc() {
4710b57cec5SDimitry Andric   if (getOptLevel() != CodeGenOpt::None) {
4720b57cec5SDimitry Andric     addPass(&LiveRangeShrinkID);
4730b57cec5SDimitry Andric     addPass(createX86FixupSetCC());
4740b57cec5SDimitry Andric     addPass(createX86OptimizeLEAs());
4750b57cec5SDimitry Andric     addPass(createX86CallFrameOptimization());
4760b57cec5SDimitry Andric     addPass(createX86AvoidStoreForwardingBlocks());
4770b57cec5SDimitry Andric   }
4780b57cec5SDimitry Andric 
4790b57cec5SDimitry Andric   addPass(createX86SpeculativeLoadHardeningPass());
4800b57cec5SDimitry Andric   addPass(createX86FlagsCopyLoweringPass());
4810b57cec5SDimitry Andric   addPass(createX86WinAllocaExpander());
4820b57cec5SDimitry Andric }
4830b57cec5SDimitry Andric void X86PassConfig::addMachineSSAOptimization() {
4840b57cec5SDimitry Andric   addPass(createX86DomainReassignmentPass());
4850b57cec5SDimitry Andric   TargetPassConfig::addMachineSSAOptimization();
4860b57cec5SDimitry Andric }
4870b57cec5SDimitry Andric 
4880b57cec5SDimitry Andric void X86PassConfig::addPostRegAlloc() {
4890b57cec5SDimitry Andric   addPass(createX86FloatingPointStackifierPass());
4900b57cec5SDimitry Andric }
4910b57cec5SDimitry Andric 
4920b57cec5SDimitry Andric void X86PassConfig::addPreSched2() { addPass(createX86ExpandPseudoPass()); }
4930b57cec5SDimitry Andric 
4940b57cec5SDimitry Andric void X86PassConfig::addPreEmitPass() {
4950b57cec5SDimitry Andric   if (getOptLevel() != CodeGenOpt::None) {
4960b57cec5SDimitry Andric     addPass(new X86ExecutionDomainFix());
4970b57cec5SDimitry Andric     addPass(createBreakFalseDeps());
4980b57cec5SDimitry Andric   }
4990b57cec5SDimitry Andric 
5000b57cec5SDimitry Andric   addPass(createX86IndirectBranchTrackingPass());
5010b57cec5SDimitry Andric 
5020b57cec5SDimitry Andric   if (UseVZeroUpper)
5030b57cec5SDimitry Andric     addPass(createX86IssueVZeroUpperPass());
5040b57cec5SDimitry Andric 
5050b57cec5SDimitry Andric   if (getOptLevel() != CodeGenOpt::None) {
5060b57cec5SDimitry Andric     addPass(createX86FixupBWInsts());
5070b57cec5SDimitry Andric     addPass(createX86PadShortFunctions());
5080b57cec5SDimitry Andric     addPass(createX86FixupLEAs());
5090b57cec5SDimitry Andric     addPass(createX86EvexToVexInsts());
5100b57cec5SDimitry Andric   }
5110b57cec5SDimitry Andric   addPass(createX86DiscriminateMemOpsPass());
5120b57cec5SDimitry Andric   addPass(createX86InsertPrefetchPass());
5130b57cec5SDimitry Andric }
5140b57cec5SDimitry Andric 
5150b57cec5SDimitry Andric void X86PassConfig::addPreEmitPass2() {
516*8bcb0991SDimitry Andric   const Triple &TT = TM->getTargetTriple();
517*8bcb0991SDimitry Andric   const MCAsmInfo *MAI = TM->getMCAsmInfo();
518*8bcb0991SDimitry Andric 
5190b57cec5SDimitry Andric   addPass(createX86RetpolineThunksPass());
520*8bcb0991SDimitry Andric 
521*8bcb0991SDimitry Andric   // Insert extra int3 instructions after trailing call instructions to avoid
522*8bcb0991SDimitry Andric   // issues in the unwinder.
523*8bcb0991SDimitry Andric   if (TT.isOSWindows() && TT.getArch() == Triple::x86_64)
524*8bcb0991SDimitry Andric     addPass(createX86AvoidTrailingCallPass());
525*8bcb0991SDimitry Andric 
5260b57cec5SDimitry Andric   // Verify basic block incoming and outgoing cfa offset and register values and
5270b57cec5SDimitry Andric   // correct CFA calculation rule where needed by inserting appropriate CFI
5280b57cec5SDimitry Andric   // instructions.
5290b57cec5SDimitry Andric   if (!TT.isOSDarwin() &&
5300b57cec5SDimitry Andric       (!TT.isOSWindows() ||
5310b57cec5SDimitry Andric        MAI->getExceptionHandlingType() == ExceptionHandling::DwarfCFI))
5320b57cec5SDimitry Andric     addPass(createCFIInstrInserter());
5330b57cec5SDimitry Andric }
5340b57cec5SDimitry Andric 
5350b57cec5SDimitry Andric std::unique_ptr<CSEConfigBase> X86PassConfig::getCSEConfig() const {
5360b57cec5SDimitry Andric   return getStandardCSEConfigForOpt(TM->getOptLevel());
5370b57cec5SDimitry Andric }
538