10b57cec5SDimitry Andric //===-- X86TargetMachine.cpp - Define TargetMachine for the X86 -----------===// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric // 90b57cec5SDimitry Andric // This file defines the X86 specific subclass of TargetMachine. 100b57cec5SDimitry Andric // 110b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 120b57cec5SDimitry Andric 130b57cec5SDimitry Andric #include "X86TargetMachine.h" 140b57cec5SDimitry Andric #include "MCTargetDesc/X86MCTargetDesc.h" 150b57cec5SDimitry Andric #include "TargetInfo/X86TargetInfo.h" 160b57cec5SDimitry Andric #include "X86.h" 170b57cec5SDimitry Andric #include "X86CallLowering.h" 180b57cec5SDimitry Andric #include "X86LegalizerInfo.h" 190b57cec5SDimitry Andric #include "X86MacroFusion.h" 200b57cec5SDimitry Andric #include "X86Subtarget.h" 210b57cec5SDimitry Andric #include "X86TargetObjectFile.h" 220b57cec5SDimitry Andric #include "X86TargetTransformInfo.h" 230b57cec5SDimitry Andric #include "llvm/ADT/Optional.h" 240b57cec5SDimitry Andric #include "llvm/ADT/STLExtras.h" 250b57cec5SDimitry Andric #include "llvm/ADT/SmallString.h" 260b57cec5SDimitry Andric #include "llvm/ADT/StringRef.h" 270b57cec5SDimitry Andric #include "llvm/ADT/Triple.h" 280b57cec5SDimitry Andric #include "llvm/Analysis/TargetTransformInfo.h" 290b57cec5SDimitry Andric #include "llvm/CodeGen/ExecutionDomainFix.h" 300b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/CallLowering.h" 310b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/IRTranslator.h" 320b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/InstructionSelect.h" 330b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/Legalizer.h" 340b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/RegBankSelect.h" 350b57cec5SDimitry Andric #include "llvm/CodeGen/MachineScheduler.h" 360b57cec5SDimitry Andric #include "llvm/CodeGen/Passes.h" 370b57cec5SDimitry Andric #include "llvm/CodeGen/TargetPassConfig.h" 380b57cec5SDimitry Andric #include "llvm/IR/Attributes.h" 390b57cec5SDimitry Andric #include "llvm/IR/DataLayout.h" 400b57cec5SDimitry Andric #include "llvm/IR/Function.h" 410b57cec5SDimitry Andric #include "llvm/MC/MCAsmInfo.h" 420b57cec5SDimitry Andric #include "llvm/Pass.h" 430b57cec5SDimitry Andric #include "llvm/Support/CodeGen.h" 440b57cec5SDimitry Andric #include "llvm/Support/CommandLine.h" 450b57cec5SDimitry Andric #include "llvm/Support/ErrorHandling.h" 460b57cec5SDimitry Andric #include "llvm/Support/TargetRegistry.h" 470b57cec5SDimitry Andric #include "llvm/Target/TargetLoweringObjectFile.h" 480b57cec5SDimitry Andric #include "llvm/Target/TargetOptions.h" 49480093f4SDimitry Andric #include "llvm/Transforms/CFGuard.h" 500b57cec5SDimitry Andric #include <memory> 510b57cec5SDimitry Andric #include <string> 520b57cec5SDimitry Andric 530b57cec5SDimitry Andric using namespace llvm; 540b57cec5SDimitry Andric 550b57cec5SDimitry Andric static cl::opt<bool> EnableMachineCombinerPass("x86-machine-combiner", 560b57cec5SDimitry Andric cl::desc("Enable the machine combiner pass"), 570b57cec5SDimitry Andric cl::init(true), cl::Hidden); 580b57cec5SDimitry Andric 590b57cec5SDimitry Andric static cl::opt<bool> EnableCondBrFoldingPass("x86-condbr-folding", 600b57cec5SDimitry Andric cl::desc("Enable the conditional branch " 610b57cec5SDimitry Andric "folding pass"), 620b57cec5SDimitry Andric cl::init(false), cl::Hidden); 630b57cec5SDimitry Andric 64480093f4SDimitry Andric extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeX86Target() { 650b57cec5SDimitry Andric // Register the target. 660b57cec5SDimitry Andric RegisterTargetMachine<X86TargetMachine> X(getTheX86_32Target()); 670b57cec5SDimitry Andric RegisterTargetMachine<X86TargetMachine> Y(getTheX86_64Target()); 680b57cec5SDimitry Andric 690b57cec5SDimitry Andric PassRegistry &PR = *PassRegistry::getPassRegistry(); 700b57cec5SDimitry Andric initializeGlobalISel(PR); 710b57cec5SDimitry Andric initializeWinEHStatePassPass(PR); 720b57cec5SDimitry Andric initializeFixupBWInstPassPass(PR); 730b57cec5SDimitry Andric initializeEvexToVexInstPassPass(PR); 740b57cec5SDimitry Andric initializeFixupLEAPassPass(PR); 750b57cec5SDimitry Andric initializeFPSPass(PR); 76*5ffd83dbSDimitry Andric initializeX86FixupSetCCPassPass(PR); 770b57cec5SDimitry Andric initializeX86CallFrameOptimizationPass(PR); 780b57cec5SDimitry Andric initializeX86CmovConverterPassPass(PR); 790b57cec5SDimitry Andric initializeX86ExpandPseudoPass(PR); 800b57cec5SDimitry Andric initializeX86ExecutionDomainFixPass(PR); 810b57cec5SDimitry Andric initializeX86DomainReassignmentPass(PR); 820b57cec5SDimitry Andric initializeX86AvoidSFBPassPass(PR); 83*5ffd83dbSDimitry Andric initializeX86AvoidTrailingCallPassPass(PR); 840b57cec5SDimitry Andric initializeX86SpeculativeLoadHardeningPassPass(PR); 85*5ffd83dbSDimitry Andric initializeX86SpeculativeExecutionSideEffectSuppressionPass(PR); 860b57cec5SDimitry Andric initializeX86FlagsCopyLoweringPassPass(PR); 870b57cec5SDimitry Andric initializeX86CondBrFoldingPassPass(PR); 880946e70aSDimitry Andric initializeX86LoadValueInjectionLoadHardeningPassPass(PR); 890946e70aSDimitry Andric initializeX86LoadValueInjectionRetHardeningPassPass(PR); 908bcb0991SDimitry Andric initializeX86OptimizeLEAPassPass(PR); 91*5ffd83dbSDimitry Andric initializeX86PartialReductionPass(PR); 920b57cec5SDimitry Andric } 930b57cec5SDimitry Andric 940b57cec5SDimitry Andric static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) { 950b57cec5SDimitry Andric if (TT.isOSBinFormatMachO()) { 960b57cec5SDimitry Andric if (TT.getArch() == Triple::x86_64) 978bcb0991SDimitry Andric return std::make_unique<X86_64MachoTargetObjectFile>(); 988bcb0991SDimitry Andric return std::make_unique<TargetLoweringObjectFileMachO>(); 990b57cec5SDimitry Andric } 1000b57cec5SDimitry Andric 1010b57cec5SDimitry Andric if (TT.isOSBinFormatCOFF()) 1028bcb0991SDimitry Andric return std::make_unique<TargetLoweringObjectFileCOFF>(); 103*5ffd83dbSDimitry Andric return std::make_unique<X86ELFTargetObjectFile>(); 1040b57cec5SDimitry Andric } 1050b57cec5SDimitry Andric 1060b57cec5SDimitry Andric static std::string computeDataLayout(const Triple &TT) { 1070b57cec5SDimitry Andric // X86 is little endian 1080b57cec5SDimitry Andric std::string Ret = "e"; 1090b57cec5SDimitry Andric 1100b57cec5SDimitry Andric Ret += DataLayout::getManglingComponent(TT); 1110b57cec5SDimitry Andric // X86 and x32 have 32 bit pointers. 1120b57cec5SDimitry Andric if ((TT.isArch64Bit() && 1130b57cec5SDimitry Andric (TT.getEnvironment() == Triple::GNUX32 || TT.isOSNaCl())) || 1140b57cec5SDimitry Andric !TT.isArch64Bit()) 1150b57cec5SDimitry Andric Ret += "-p:32:32"; 1160b57cec5SDimitry Andric 1178bcb0991SDimitry Andric // Address spaces for 32 bit signed, 32 bit unsigned, and 64 bit pointers. 1188bcb0991SDimitry Andric Ret += "-p270:32:32-p271:32:32-p272:64:64"; 1198bcb0991SDimitry Andric 1200b57cec5SDimitry Andric // Some ABIs align 64 bit integers and doubles to 64 bits, others to 32. 1210b57cec5SDimitry Andric if (TT.isArch64Bit() || TT.isOSWindows() || TT.isOSNaCl()) 1220b57cec5SDimitry Andric Ret += "-i64:64"; 1230b57cec5SDimitry Andric else if (TT.isOSIAMCU()) 1240b57cec5SDimitry Andric Ret += "-i64:32-f64:32"; 1250b57cec5SDimitry Andric else 1260b57cec5SDimitry Andric Ret += "-f64:32:64"; 1270b57cec5SDimitry Andric 1280b57cec5SDimitry Andric // Some ABIs align long double to 128 bits, others to 32. 1290b57cec5SDimitry Andric if (TT.isOSNaCl() || TT.isOSIAMCU()) 1300b57cec5SDimitry Andric ; // No f80 1310b57cec5SDimitry Andric else if (TT.isArch64Bit() || TT.isOSDarwin()) 1320b57cec5SDimitry Andric Ret += "-f80:128"; 1330b57cec5SDimitry Andric else 1340b57cec5SDimitry Andric Ret += "-f80:32"; 1350b57cec5SDimitry Andric 1360b57cec5SDimitry Andric if (TT.isOSIAMCU()) 1370b57cec5SDimitry Andric Ret += "-f128:32"; 1380b57cec5SDimitry Andric 1390b57cec5SDimitry Andric // The registers can hold 8, 16, 32 or, in x86-64, 64 bits. 1400b57cec5SDimitry Andric if (TT.isArch64Bit()) 1410b57cec5SDimitry Andric Ret += "-n8:16:32:64"; 1420b57cec5SDimitry Andric else 1430b57cec5SDimitry Andric Ret += "-n8:16:32"; 1440b57cec5SDimitry Andric 1450b57cec5SDimitry Andric // The stack is aligned to 32 bits on some ABIs and 128 bits on others. 1460b57cec5SDimitry Andric if ((!TT.isArch64Bit() && TT.isOSWindows()) || TT.isOSIAMCU()) 1470b57cec5SDimitry Andric Ret += "-a:0:32-S32"; 1480b57cec5SDimitry Andric else 1490b57cec5SDimitry Andric Ret += "-S128"; 1500b57cec5SDimitry Andric 1510b57cec5SDimitry Andric return Ret; 1520b57cec5SDimitry Andric } 1530b57cec5SDimitry Andric 1540b57cec5SDimitry Andric static Reloc::Model getEffectiveRelocModel(const Triple &TT, 1550b57cec5SDimitry Andric bool JIT, 1560b57cec5SDimitry Andric Optional<Reloc::Model> RM) { 1570b57cec5SDimitry Andric bool is64Bit = TT.getArch() == Triple::x86_64; 1580b57cec5SDimitry Andric if (!RM.hasValue()) { 1590b57cec5SDimitry Andric // JIT codegen should use static relocations by default, since it's 1600b57cec5SDimitry Andric // typically executed in process and not relocatable. 1610b57cec5SDimitry Andric if (JIT) 1620b57cec5SDimitry Andric return Reloc::Static; 1630b57cec5SDimitry Andric 1640b57cec5SDimitry Andric // Darwin defaults to PIC in 64 bit mode and dynamic-no-pic in 32 bit mode. 1650b57cec5SDimitry Andric // Win64 requires rip-rel addressing, thus we force it to PIC. Otherwise we 1660b57cec5SDimitry Andric // use static relocation model by default. 1670b57cec5SDimitry Andric if (TT.isOSDarwin()) { 1680b57cec5SDimitry Andric if (is64Bit) 1690b57cec5SDimitry Andric return Reloc::PIC_; 1700b57cec5SDimitry Andric return Reloc::DynamicNoPIC; 1710b57cec5SDimitry Andric } 1720b57cec5SDimitry Andric if (TT.isOSWindows() && is64Bit) 1730b57cec5SDimitry Andric return Reloc::PIC_; 1740b57cec5SDimitry Andric return Reloc::Static; 1750b57cec5SDimitry Andric } 1760b57cec5SDimitry Andric 1770b57cec5SDimitry Andric // ELF and X86-64 don't have a distinct DynamicNoPIC model. DynamicNoPIC 1780b57cec5SDimitry Andric // is defined as a model for code which may be used in static or dynamic 1790b57cec5SDimitry Andric // executables but not necessarily a shared library. On X86-32 we just 1800b57cec5SDimitry Andric // compile in -static mode, in x86-64 we use PIC. 1810b57cec5SDimitry Andric if (*RM == Reloc::DynamicNoPIC) { 1820b57cec5SDimitry Andric if (is64Bit) 1830b57cec5SDimitry Andric return Reloc::PIC_; 1840b57cec5SDimitry Andric if (!TT.isOSDarwin()) 1850b57cec5SDimitry Andric return Reloc::Static; 1860b57cec5SDimitry Andric } 1870b57cec5SDimitry Andric 1880b57cec5SDimitry Andric // If we are on Darwin, disallow static relocation model in X86-64 mode, since 1890b57cec5SDimitry Andric // the Mach-O file format doesn't support it. 1900b57cec5SDimitry Andric if (*RM == Reloc::Static && TT.isOSDarwin() && is64Bit) 1910b57cec5SDimitry Andric return Reloc::PIC_; 1920b57cec5SDimitry Andric 1930b57cec5SDimitry Andric return *RM; 1940b57cec5SDimitry Andric } 1950b57cec5SDimitry Andric 1960b57cec5SDimitry Andric static CodeModel::Model getEffectiveX86CodeModel(Optional<CodeModel::Model> CM, 1970b57cec5SDimitry Andric bool JIT, bool Is64Bit) { 1980b57cec5SDimitry Andric if (CM) { 1990b57cec5SDimitry Andric if (*CM == CodeModel::Tiny) 2000b57cec5SDimitry Andric report_fatal_error("Target does not support the tiny CodeModel", false); 2010b57cec5SDimitry Andric return *CM; 2020b57cec5SDimitry Andric } 2030b57cec5SDimitry Andric if (JIT) 2040b57cec5SDimitry Andric return Is64Bit ? CodeModel::Large : CodeModel::Small; 2050b57cec5SDimitry Andric return CodeModel::Small; 2060b57cec5SDimitry Andric } 2070b57cec5SDimitry Andric 2080b57cec5SDimitry Andric /// Create an X86 target. 2090b57cec5SDimitry Andric /// 2100b57cec5SDimitry Andric X86TargetMachine::X86TargetMachine(const Target &T, const Triple &TT, 2110b57cec5SDimitry Andric StringRef CPU, StringRef FS, 2120b57cec5SDimitry Andric const TargetOptions &Options, 2130b57cec5SDimitry Andric Optional<Reloc::Model> RM, 2140b57cec5SDimitry Andric Optional<CodeModel::Model> CM, 2150b57cec5SDimitry Andric CodeGenOpt::Level OL, bool JIT) 2160b57cec5SDimitry Andric : LLVMTargetMachine( 2170b57cec5SDimitry Andric T, computeDataLayout(TT), TT, CPU, FS, Options, 2180b57cec5SDimitry Andric getEffectiveRelocModel(TT, JIT, RM), 2190b57cec5SDimitry Andric getEffectiveX86CodeModel(CM, JIT, TT.getArch() == Triple::x86_64), 2200b57cec5SDimitry Andric OL), 221d65cd7a5SDimitry Andric TLOF(createTLOF(getTargetTriple())), IsJIT(JIT) { 2220b57cec5SDimitry Andric // On PS4, the "return address" of a 'noreturn' call must still be within 2230b57cec5SDimitry Andric // the calling function, and TrapUnreachable is an easy way to get that. 2248bcb0991SDimitry Andric if (TT.isPS4() || TT.isOSBinFormatMachO()) { 2250b57cec5SDimitry Andric this->Options.TrapUnreachable = true; 2260b57cec5SDimitry Andric this->Options.NoTrapAfterNoreturn = TT.isOSBinFormatMachO(); 2270b57cec5SDimitry Andric } 2280b57cec5SDimitry Andric 2290b57cec5SDimitry Andric setMachineOutliner(true); 2300b57cec5SDimitry Andric 231*5ffd83dbSDimitry Andric // x86 supports the debug entry values. 232*5ffd83dbSDimitry Andric setSupportsDebugEntryValues(true); 233*5ffd83dbSDimitry Andric 2340b57cec5SDimitry Andric initAsmInfo(); 2350b57cec5SDimitry Andric } 2360b57cec5SDimitry Andric 2370b57cec5SDimitry Andric X86TargetMachine::~X86TargetMachine() = default; 2380b57cec5SDimitry Andric 2390b57cec5SDimitry Andric const X86Subtarget * 2400b57cec5SDimitry Andric X86TargetMachine::getSubtargetImpl(const Function &F) const { 2410b57cec5SDimitry Andric Attribute CPUAttr = F.getFnAttribute("target-cpu"); 2420b57cec5SDimitry Andric Attribute FSAttr = F.getFnAttribute("target-features"); 2430b57cec5SDimitry Andric 2440b57cec5SDimitry Andric StringRef CPU = !CPUAttr.hasAttribute(Attribute::None) 2450b57cec5SDimitry Andric ? CPUAttr.getValueAsString() 2460b57cec5SDimitry Andric : (StringRef)TargetCPU; 2470b57cec5SDimitry Andric StringRef FS = !FSAttr.hasAttribute(Attribute::None) 2480b57cec5SDimitry Andric ? FSAttr.getValueAsString() 2490b57cec5SDimitry Andric : (StringRef)TargetFS; 2500b57cec5SDimitry Andric 2510b57cec5SDimitry Andric SmallString<512> Key; 2520b57cec5SDimitry Andric Key.reserve(CPU.size() + FS.size()); 2530b57cec5SDimitry Andric Key += CPU; 2540b57cec5SDimitry Andric Key += FS; 2550b57cec5SDimitry Andric 2560b57cec5SDimitry Andric // FIXME: This is related to the code below to reset the target options, 2570b57cec5SDimitry Andric // we need to know whether or not the soft float flag is set on the 2580b57cec5SDimitry Andric // function before we can generate a subtarget. We also need to use 2590b57cec5SDimitry Andric // it as a key for the subtarget since that can be the only difference 2600b57cec5SDimitry Andric // between two functions. 2610b57cec5SDimitry Andric bool SoftFloat = 2620b57cec5SDimitry Andric F.getFnAttribute("use-soft-float").getValueAsString() == "true"; 2630b57cec5SDimitry Andric // If the soft float attribute is set on the function turn on the soft float 2640b57cec5SDimitry Andric // subtarget feature. 2650b57cec5SDimitry Andric if (SoftFloat) 2660b57cec5SDimitry Andric Key += FS.empty() ? "+soft-float" : ",+soft-float"; 2670b57cec5SDimitry Andric 2680b57cec5SDimitry Andric // Keep track of the key width after all features are added so we can extract 2690b57cec5SDimitry Andric // the feature string out later. 2700b57cec5SDimitry Andric unsigned CPUFSWidth = Key.size(); 2710b57cec5SDimitry Andric 2720b57cec5SDimitry Andric // Extract prefer-vector-width attribute. 2730b57cec5SDimitry Andric unsigned PreferVectorWidthOverride = 0; 2740b57cec5SDimitry Andric if (F.hasFnAttribute("prefer-vector-width")) { 2750b57cec5SDimitry Andric StringRef Val = F.getFnAttribute("prefer-vector-width").getValueAsString(); 2760b57cec5SDimitry Andric unsigned Width; 2770b57cec5SDimitry Andric if (!Val.getAsInteger(0, Width)) { 2780b57cec5SDimitry Andric Key += ",prefer-vector-width="; 2790b57cec5SDimitry Andric Key += Val; 2800b57cec5SDimitry Andric PreferVectorWidthOverride = Width; 2810b57cec5SDimitry Andric } 2820b57cec5SDimitry Andric } 2830b57cec5SDimitry Andric 2840b57cec5SDimitry Andric // Extract min-legal-vector-width attribute. 2850b57cec5SDimitry Andric unsigned RequiredVectorWidth = UINT32_MAX; 2860b57cec5SDimitry Andric if (F.hasFnAttribute("min-legal-vector-width")) { 2870b57cec5SDimitry Andric StringRef Val = 2880b57cec5SDimitry Andric F.getFnAttribute("min-legal-vector-width").getValueAsString(); 2890b57cec5SDimitry Andric unsigned Width; 2900b57cec5SDimitry Andric if (!Val.getAsInteger(0, Width)) { 2910b57cec5SDimitry Andric Key += ",min-legal-vector-width="; 2920b57cec5SDimitry Andric Key += Val; 2930b57cec5SDimitry Andric RequiredVectorWidth = Width; 2940b57cec5SDimitry Andric } 2950b57cec5SDimitry Andric } 2960b57cec5SDimitry Andric 2970b57cec5SDimitry Andric // Extracted here so that we make sure there is backing for the StringRef. If 2980b57cec5SDimitry Andric // we assigned earlier, its possible the SmallString reallocated leaving a 2990b57cec5SDimitry Andric // dangling StringRef. 3000b57cec5SDimitry Andric FS = Key.slice(CPU.size(), CPUFSWidth); 3010b57cec5SDimitry Andric 3020b57cec5SDimitry Andric auto &I = SubtargetMap[Key]; 3030b57cec5SDimitry Andric if (!I) { 3040b57cec5SDimitry Andric // This needs to be done before we create a new subtarget since any 3050b57cec5SDimitry Andric // creation will depend on the TM and the code generation flags on the 3060b57cec5SDimitry Andric // function that reside in TargetOptions. 3070b57cec5SDimitry Andric resetTargetOptions(F); 3088bcb0991SDimitry Andric I = std::make_unique<X86Subtarget>( 3098bcb0991SDimitry Andric TargetTriple, CPU, FS, *this, 3108bcb0991SDimitry Andric MaybeAlign(Options.StackAlignmentOverride), PreferVectorWidthOverride, 3110b57cec5SDimitry Andric RequiredVectorWidth); 3120b57cec5SDimitry Andric } 3130b57cec5SDimitry Andric return I.get(); 3140b57cec5SDimitry Andric } 3150b57cec5SDimitry Andric 3160b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 3170b57cec5SDimitry Andric // X86 TTI query. 3180b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 3190b57cec5SDimitry Andric 3200b57cec5SDimitry Andric TargetTransformInfo 3210b57cec5SDimitry Andric X86TargetMachine::getTargetTransformInfo(const Function &F) { 3220b57cec5SDimitry Andric return TargetTransformInfo(X86TTIImpl(this, F)); 3230b57cec5SDimitry Andric } 3240b57cec5SDimitry Andric 3250b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 3260b57cec5SDimitry Andric // Pass Pipeline Configuration 3270b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 3280b57cec5SDimitry Andric 3290b57cec5SDimitry Andric namespace { 3300b57cec5SDimitry Andric 3310b57cec5SDimitry Andric /// X86 Code Generator Pass Configuration Options. 3320b57cec5SDimitry Andric class X86PassConfig : public TargetPassConfig { 3330b57cec5SDimitry Andric public: 3340b57cec5SDimitry Andric X86PassConfig(X86TargetMachine &TM, PassManagerBase &PM) 3350b57cec5SDimitry Andric : TargetPassConfig(TM, PM) {} 3360b57cec5SDimitry Andric 3370b57cec5SDimitry Andric X86TargetMachine &getX86TargetMachine() const { 3380b57cec5SDimitry Andric return getTM<X86TargetMachine>(); 3390b57cec5SDimitry Andric } 3400b57cec5SDimitry Andric 3410b57cec5SDimitry Andric ScheduleDAGInstrs * 3420b57cec5SDimitry Andric createMachineScheduler(MachineSchedContext *C) const override { 3430b57cec5SDimitry Andric ScheduleDAGMILive *DAG = createGenericSchedLive(C); 3440b57cec5SDimitry Andric DAG->addMutation(createX86MacroFusionDAGMutation()); 3450b57cec5SDimitry Andric return DAG; 3460b57cec5SDimitry Andric } 3470b57cec5SDimitry Andric 3480b57cec5SDimitry Andric ScheduleDAGInstrs * 3490b57cec5SDimitry Andric createPostMachineScheduler(MachineSchedContext *C) const override { 3500b57cec5SDimitry Andric ScheduleDAGMI *DAG = createGenericSchedPostRA(C); 3510b57cec5SDimitry Andric DAG->addMutation(createX86MacroFusionDAGMutation()); 3520b57cec5SDimitry Andric return DAG; 3530b57cec5SDimitry Andric } 3540b57cec5SDimitry Andric 3550b57cec5SDimitry Andric void addIRPasses() override; 3560b57cec5SDimitry Andric bool addInstSelector() override; 3570b57cec5SDimitry Andric bool addIRTranslator() override; 3580b57cec5SDimitry Andric bool addLegalizeMachineIR() override; 3590b57cec5SDimitry Andric bool addRegBankSelect() override; 3600b57cec5SDimitry Andric bool addGlobalInstructionSelect() override; 3610b57cec5SDimitry Andric bool addILPOpts() override; 3620b57cec5SDimitry Andric bool addPreISel() override; 3630b57cec5SDimitry Andric void addMachineSSAOptimization() override; 3640b57cec5SDimitry Andric void addPreRegAlloc() override; 3650b57cec5SDimitry Andric void addPostRegAlloc() override; 3660b57cec5SDimitry Andric void addPreEmitPass() override; 3670b57cec5SDimitry Andric void addPreEmitPass2() override; 3680b57cec5SDimitry Andric void addPreSched2() override; 3690b57cec5SDimitry Andric 3700b57cec5SDimitry Andric std::unique_ptr<CSEConfigBase> getCSEConfig() const override; 3710b57cec5SDimitry Andric }; 3720b57cec5SDimitry Andric 3730b57cec5SDimitry Andric class X86ExecutionDomainFix : public ExecutionDomainFix { 3740b57cec5SDimitry Andric public: 3750b57cec5SDimitry Andric static char ID; 3760b57cec5SDimitry Andric X86ExecutionDomainFix() : ExecutionDomainFix(ID, X86::VR128XRegClass) {} 3770b57cec5SDimitry Andric StringRef getPassName() const override { 3780b57cec5SDimitry Andric return "X86 Execution Dependency Fix"; 3790b57cec5SDimitry Andric } 3800b57cec5SDimitry Andric }; 3810b57cec5SDimitry Andric char X86ExecutionDomainFix::ID; 3820b57cec5SDimitry Andric 3830b57cec5SDimitry Andric } // end anonymous namespace 3840b57cec5SDimitry Andric 3850b57cec5SDimitry Andric INITIALIZE_PASS_BEGIN(X86ExecutionDomainFix, "x86-execution-domain-fix", 3860b57cec5SDimitry Andric "X86 Execution Domain Fix", false, false) 3870b57cec5SDimitry Andric INITIALIZE_PASS_DEPENDENCY(ReachingDefAnalysis) 3880b57cec5SDimitry Andric INITIALIZE_PASS_END(X86ExecutionDomainFix, "x86-execution-domain-fix", 3890b57cec5SDimitry Andric "X86 Execution Domain Fix", false, false) 3900b57cec5SDimitry Andric 3910b57cec5SDimitry Andric TargetPassConfig *X86TargetMachine::createPassConfig(PassManagerBase &PM) { 3920b57cec5SDimitry Andric return new X86PassConfig(*this, PM); 3930b57cec5SDimitry Andric } 3940b57cec5SDimitry Andric 3950b57cec5SDimitry Andric void X86PassConfig::addIRPasses() { 3960b57cec5SDimitry Andric addPass(createAtomicExpandPass()); 3970b57cec5SDimitry Andric 3980b57cec5SDimitry Andric TargetPassConfig::addIRPasses(); 3990b57cec5SDimitry Andric 400*5ffd83dbSDimitry Andric if (TM->getOptLevel() != CodeGenOpt::None) { 4010b57cec5SDimitry Andric addPass(createInterleavedAccessPass()); 402*5ffd83dbSDimitry Andric addPass(createX86PartialReductionPass()); 403*5ffd83dbSDimitry Andric } 4040b57cec5SDimitry Andric 4050b57cec5SDimitry Andric // Add passes that handle indirect branch removal and insertion of a retpoline 4060b57cec5SDimitry Andric // thunk. These will be a no-op unless a function subtarget has the retpoline 4070b57cec5SDimitry Andric // feature enabled. 4080b57cec5SDimitry Andric addPass(createIndirectBrExpandPass()); 409480093f4SDimitry Andric 410480093f4SDimitry Andric // Add Control Flow Guard checks. 411480093f4SDimitry Andric const Triple &TT = TM->getTargetTriple(); 412480093f4SDimitry Andric if (TT.isOSWindows()) { 413480093f4SDimitry Andric if (TT.getArch() == Triple::x86_64) { 414480093f4SDimitry Andric addPass(createCFGuardDispatchPass()); 415480093f4SDimitry Andric } else { 416480093f4SDimitry Andric addPass(createCFGuardCheckPass()); 417480093f4SDimitry Andric } 418480093f4SDimitry Andric } 4190b57cec5SDimitry Andric } 4200b57cec5SDimitry Andric 4210b57cec5SDimitry Andric bool X86PassConfig::addInstSelector() { 4220b57cec5SDimitry Andric // Install an instruction selector. 4230b57cec5SDimitry Andric addPass(createX86ISelDag(getX86TargetMachine(), getOptLevel())); 4240b57cec5SDimitry Andric 4250b57cec5SDimitry Andric // For ELF, cleanup any local-dynamic TLS accesses. 4260b57cec5SDimitry Andric if (TM->getTargetTriple().isOSBinFormatELF() && 4270b57cec5SDimitry Andric getOptLevel() != CodeGenOpt::None) 4280b57cec5SDimitry Andric addPass(createCleanupLocalDynamicTLSPass()); 4290b57cec5SDimitry Andric 4300b57cec5SDimitry Andric addPass(createX86GlobalBaseRegPass()); 4310b57cec5SDimitry Andric return false; 4320b57cec5SDimitry Andric } 4330b57cec5SDimitry Andric 4340b57cec5SDimitry Andric bool X86PassConfig::addIRTranslator() { 4350b57cec5SDimitry Andric addPass(new IRTranslator()); 4360b57cec5SDimitry Andric return false; 4370b57cec5SDimitry Andric } 4380b57cec5SDimitry Andric 4390b57cec5SDimitry Andric bool X86PassConfig::addLegalizeMachineIR() { 4400b57cec5SDimitry Andric addPass(new Legalizer()); 4410b57cec5SDimitry Andric return false; 4420b57cec5SDimitry Andric } 4430b57cec5SDimitry Andric 4440b57cec5SDimitry Andric bool X86PassConfig::addRegBankSelect() { 4450b57cec5SDimitry Andric addPass(new RegBankSelect()); 4460b57cec5SDimitry Andric return false; 4470b57cec5SDimitry Andric } 4480b57cec5SDimitry Andric 4490b57cec5SDimitry Andric bool X86PassConfig::addGlobalInstructionSelect() { 4500b57cec5SDimitry Andric addPass(new InstructionSelect()); 4510b57cec5SDimitry Andric return false; 4520b57cec5SDimitry Andric } 4530b57cec5SDimitry Andric 4540b57cec5SDimitry Andric bool X86PassConfig::addILPOpts() { 4550b57cec5SDimitry Andric if (EnableCondBrFoldingPass) 4560b57cec5SDimitry Andric addPass(createX86CondBrFolding()); 4570b57cec5SDimitry Andric addPass(&EarlyIfConverterID); 4580b57cec5SDimitry Andric if (EnableMachineCombinerPass) 4590b57cec5SDimitry Andric addPass(&MachineCombinerID); 4600b57cec5SDimitry Andric addPass(createX86CmovConverterPass()); 4610b57cec5SDimitry Andric return true; 4620b57cec5SDimitry Andric } 4630b57cec5SDimitry Andric 4640b57cec5SDimitry Andric bool X86PassConfig::addPreISel() { 4650b57cec5SDimitry Andric // Only add this pass for 32-bit x86 Windows. 4660b57cec5SDimitry Andric const Triple &TT = TM->getTargetTriple(); 4670b57cec5SDimitry Andric if (TT.isOSWindows() && TT.getArch() == Triple::x86) 4680b57cec5SDimitry Andric addPass(createX86WinEHStatePass()); 4690b57cec5SDimitry Andric return true; 4700b57cec5SDimitry Andric } 4710b57cec5SDimitry Andric 4720b57cec5SDimitry Andric void X86PassConfig::addPreRegAlloc() { 4730b57cec5SDimitry Andric if (getOptLevel() != CodeGenOpt::None) { 4740b57cec5SDimitry Andric addPass(&LiveRangeShrinkID); 4750b57cec5SDimitry Andric addPass(createX86FixupSetCC()); 4760b57cec5SDimitry Andric addPass(createX86OptimizeLEAs()); 4770b57cec5SDimitry Andric addPass(createX86CallFrameOptimization()); 4780b57cec5SDimitry Andric addPass(createX86AvoidStoreForwardingBlocks()); 4790b57cec5SDimitry Andric } 4800b57cec5SDimitry Andric 4810b57cec5SDimitry Andric addPass(createX86SpeculativeLoadHardeningPass()); 4820b57cec5SDimitry Andric addPass(createX86FlagsCopyLoweringPass()); 4830b57cec5SDimitry Andric addPass(createX86WinAllocaExpander()); 4840b57cec5SDimitry Andric } 4850b57cec5SDimitry Andric void X86PassConfig::addMachineSSAOptimization() { 4860b57cec5SDimitry Andric addPass(createX86DomainReassignmentPass()); 4870b57cec5SDimitry Andric TargetPassConfig::addMachineSSAOptimization(); 4880b57cec5SDimitry Andric } 4890b57cec5SDimitry Andric 4900b57cec5SDimitry Andric void X86PassConfig::addPostRegAlloc() { 4910b57cec5SDimitry Andric addPass(createX86FloatingPointStackifierPass()); 492*5ffd83dbSDimitry Andric // When -O0 is enabled, the Load Value Injection Hardening pass will fall back 493*5ffd83dbSDimitry Andric // to using the Speculative Execution Side Effect Suppression pass for 494*5ffd83dbSDimitry Andric // mitigation. This is to prevent slow downs due to 495*5ffd83dbSDimitry Andric // analyses needed by the LVIHardening pass when compiling at -O0. 4960946e70aSDimitry Andric if (getOptLevel() != CodeGenOpt::None) 4970946e70aSDimitry Andric addPass(createX86LoadValueInjectionLoadHardeningPass()); 4980b57cec5SDimitry Andric } 4990b57cec5SDimitry Andric 5000b57cec5SDimitry Andric void X86PassConfig::addPreSched2() { addPass(createX86ExpandPseudoPass()); } 5010b57cec5SDimitry Andric 5020b57cec5SDimitry Andric void X86PassConfig::addPreEmitPass() { 5030b57cec5SDimitry Andric if (getOptLevel() != CodeGenOpt::None) { 5040b57cec5SDimitry Andric addPass(new X86ExecutionDomainFix()); 5050b57cec5SDimitry Andric addPass(createBreakFalseDeps()); 5060b57cec5SDimitry Andric } 5070b57cec5SDimitry Andric 5080b57cec5SDimitry Andric addPass(createX86IndirectBranchTrackingPass()); 5090b57cec5SDimitry Andric 5100b57cec5SDimitry Andric addPass(createX86IssueVZeroUpperPass()); 5110b57cec5SDimitry Andric 5120b57cec5SDimitry Andric if (getOptLevel() != CodeGenOpt::None) { 5130b57cec5SDimitry Andric addPass(createX86FixupBWInsts()); 5140b57cec5SDimitry Andric addPass(createX86PadShortFunctions()); 5150b57cec5SDimitry Andric addPass(createX86FixupLEAs()); 5160b57cec5SDimitry Andric } 517*5ffd83dbSDimitry Andric addPass(createX86EvexToVexInsts()); 5180b57cec5SDimitry Andric addPass(createX86DiscriminateMemOpsPass()); 5190b57cec5SDimitry Andric addPass(createX86InsertPrefetchPass()); 520*5ffd83dbSDimitry Andric addPass(createX86InsertX87waitPass()); 5210b57cec5SDimitry Andric } 5220b57cec5SDimitry Andric 5230b57cec5SDimitry Andric void X86PassConfig::addPreEmitPass2() { 5248bcb0991SDimitry Andric const Triple &TT = TM->getTargetTriple(); 5258bcb0991SDimitry Andric const MCAsmInfo *MAI = TM->getMCAsmInfo(); 5268bcb0991SDimitry Andric 527*5ffd83dbSDimitry Andric // The X86 Speculative Execution Pass must run after all control 528*5ffd83dbSDimitry Andric // flow graph modifying passes. As a result it was listed to run right before 529*5ffd83dbSDimitry Andric // the X86 Retpoline Thunks pass. The reason it must run after control flow 530*5ffd83dbSDimitry Andric // graph modifications is that the model of LFENCE in LLVM has to be updated 531*5ffd83dbSDimitry Andric // (FIXME: https://bugs.llvm.org/show_bug.cgi?id=45167). Currently the 532*5ffd83dbSDimitry Andric // placement of this pass was hand checked to ensure that the subsequent 533*5ffd83dbSDimitry Andric // passes don't move the code around the LFENCEs in a way that will hurt the 534*5ffd83dbSDimitry Andric // correctness of this pass. This placement has been shown to work based on 535*5ffd83dbSDimitry Andric // hand inspection of the codegen output. 536*5ffd83dbSDimitry Andric addPass(createX86SpeculativeExecutionSideEffectSuppression()); 5370946e70aSDimitry Andric addPass(createX86IndirectThunksPass()); 5388bcb0991SDimitry Andric 5398bcb0991SDimitry Andric // Insert extra int3 instructions after trailing call instructions to avoid 5408bcb0991SDimitry Andric // issues in the unwinder. 5418bcb0991SDimitry Andric if (TT.isOSWindows() && TT.getArch() == Triple::x86_64) 5428bcb0991SDimitry Andric addPass(createX86AvoidTrailingCallPass()); 5438bcb0991SDimitry Andric 5440b57cec5SDimitry Andric // Verify basic block incoming and outgoing cfa offset and register values and 5450b57cec5SDimitry Andric // correct CFA calculation rule where needed by inserting appropriate CFI 5460b57cec5SDimitry Andric // instructions. 5470b57cec5SDimitry Andric if (!TT.isOSDarwin() && 5480b57cec5SDimitry Andric (!TT.isOSWindows() || 5490b57cec5SDimitry Andric MAI->getExceptionHandlingType() == ExceptionHandling::DwarfCFI)) 5500b57cec5SDimitry Andric addPass(createCFIInstrInserter()); 551480093f4SDimitry Andric // Identify valid longjmp targets for Windows Control Flow Guard. 552480093f4SDimitry Andric if (TT.isOSWindows()) 553480093f4SDimitry Andric addPass(createCFGuardLongjmpPass()); 5540946e70aSDimitry Andric addPass(createX86LoadValueInjectionRetHardeningPass()); 5550b57cec5SDimitry Andric } 5560b57cec5SDimitry Andric 5570b57cec5SDimitry Andric std::unique_ptr<CSEConfigBase> X86PassConfig::getCSEConfig() const { 5580b57cec5SDimitry Andric return getStandardCSEConfigForOpt(TM->getOptLevel()); 5590b57cec5SDimitry Andric } 560