xref: /freebsd/contrib/llvm-project/llvm/lib/Target/X86/X86TargetMachine.cpp (revision 1db9f3b21e39176dd5b67cf8ac378633b172463e)
10b57cec5SDimitry Andric //===-- X86TargetMachine.cpp - Define TargetMachine for the X86 -----------===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric // This file defines the X86 specific subclass of TargetMachine.
100b57cec5SDimitry Andric //
110b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
120b57cec5SDimitry Andric 
130b57cec5SDimitry Andric #include "X86TargetMachine.h"
140b57cec5SDimitry Andric #include "MCTargetDesc/X86MCTargetDesc.h"
150b57cec5SDimitry Andric #include "TargetInfo/X86TargetInfo.h"
160b57cec5SDimitry Andric #include "X86.h"
17bdd1243dSDimitry Andric #include "X86MachineFunctionInfo.h"
180b57cec5SDimitry Andric #include "X86MacroFusion.h"
190b57cec5SDimitry Andric #include "X86Subtarget.h"
200b57cec5SDimitry Andric #include "X86TargetObjectFile.h"
210b57cec5SDimitry Andric #include "X86TargetTransformInfo.h"
220b57cec5SDimitry Andric #include "llvm/ADT/STLExtras.h"
230b57cec5SDimitry Andric #include "llvm/ADT/SmallString.h"
240b57cec5SDimitry Andric #include "llvm/ADT/StringRef.h"
250b57cec5SDimitry Andric #include "llvm/Analysis/TargetTransformInfo.h"
260b57cec5SDimitry Andric #include "llvm/CodeGen/ExecutionDomainFix.h"
2781ad6265SDimitry Andric #include "llvm/CodeGen/GlobalISel/CSEInfo.h"
280b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/CallLowering.h"
290b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/IRTranslator.h"
300b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/InstructionSelect.h"
3181ad6265SDimitry Andric #include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
320b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/Legalizer.h"
330b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/RegBankSelect.h"
340b57cec5SDimitry Andric #include "llvm/CodeGen/MachineScheduler.h"
350b57cec5SDimitry Andric #include "llvm/CodeGen/Passes.h"
3681ad6265SDimitry Andric #include "llvm/CodeGen/RegAllocRegistry.h"
370b57cec5SDimitry Andric #include "llvm/CodeGen/TargetPassConfig.h"
380b57cec5SDimitry Andric #include "llvm/IR/Attributes.h"
390b57cec5SDimitry Andric #include "llvm/IR/DataLayout.h"
400b57cec5SDimitry Andric #include "llvm/IR/Function.h"
410b57cec5SDimitry Andric #include "llvm/MC/MCAsmInfo.h"
42349cc55cSDimitry Andric #include "llvm/MC/TargetRegistry.h"
430b57cec5SDimitry Andric #include "llvm/Pass.h"
440b57cec5SDimitry Andric #include "llvm/Support/CodeGen.h"
450b57cec5SDimitry Andric #include "llvm/Support/CommandLine.h"
460b57cec5SDimitry Andric #include "llvm/Support/ErrorHandling.h"
470b57cec5SDimitry Andric #include "llvm/Target/TargetLoweringObjectFile.h"
480b57cec5SDimitry Andric #include "llvm/Target/TargetOptions.h"
4906c3fb27SDimitry Andric #include "llvm/TargetParser/Triple.h"
50480093f4SDimitry Andric #include "llvm/Transforms/CFGuard.h"
510b57cec5SDimitry Andric #include <memory>
52bdd1243dSDimitry Andric #include <optional>
530b57cec5SDimitry Andric #include <string>
540b57cec5SDimitry Andric 
550b57cec5SDimitry Andric using namespace llvm;
560b57cec5SDimitry Andric 
570b57cec5SDimitry Andric static cl::opt<bool> EnableMachineCombinerPass("x86-machine-combiner",
580b57cec5SDimitry Andric                                cl::desc("Enable the machine combiner pass"),
590b57cec5SDimitry Andric                                cl::init(true), cl::Hidden);
600b57cec5SDimitry Andric 
6181ad6265SDimitry Andric static cl::opt<bool>
6281ad6265SDimitry Andric     EnableTileRAPass("x86-tile-ra",
6381ad6265SDimitry Andric                      cl::desc("Enable the tile register allocation pass"),
6481ad6265SDimitry Andric                      cl::init(true), cl::Hidden);
6581ad6265SDimitry Andric 
66480093f4SDimitry Andric extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeX86Target() {
670b57cec5SDimitry Andric   // Register the target.
680b57cec5SDimitry Andric   RegisterTargetMachine<X86TargetMachine> X(getTheX86_32Target());
690b57cec5SDimitry Andric   RegisterTargetMachine<X86TargetMachine> Y(getTheX86_64Target());
700b57cec5SDimitry Andric 
710b57cec5SDimitry Andric   PassRegistry &PR = *PassRegistry::getPassRegistry();
72fe6060f1SDimitry Andric   initializeX86LowerAMXIntrinsicsLegacyPassPass(PR);
73e8d8bef9SDimitry Andric   initializeX86LowerAMXTypeLegacyPassPass(PR);
7481ad6265SDimitry Andric   initializeX86PreTileConfigPass(PR);
750b57cec5SDimitry Andric   initializeGlobalISel(PR);
760b57cec5SDimitry Andric   initializeWinEHStatePassPass(PR);
770b57cec5SDimitry Andric   initializeFixupBWInstPassPass(PR);
78*1db9f3b2SDimitry Andric   initializeCompressEVEXPassPass(PR);
790b57cec5SDimitry Andric   initializeFixupLEAPassPass(PR);
800b57cec5SDimitry Andric   initializeFPSPass(PR);
815ffd83dbSDimitry Andric   initializeX86FixupSetCCPassPass(PR);
820b57cec5SDimitry Andric   initializeX86CallFrameOptimizationPass(PR);
830b57cec5SDimitry Andric   initializeX86CmovConverterPassPass(PR);
84e8d8bef9SDimitry Andric   initializeX86TileConfigPass(PR);
8581ad6265SDimitry Andric   initializeX86FastPreTileConfigPass(PR);
86fe6060f1SDimitry Andric   initializeX86FastTileConfigPass(PR);
8706c3fb27SDimitry Andric   initializeKCFIPass(PR);
88fe6060f1SDimitry Andric   initializeX86LowerTileCopyPass(PR);
890b57cec5SDimitry Andric   initializeX86ExpandPseudoPass(PR);
900b57cec5SDimitry Andric   initializeX86ExecutionDomainFixPass(PR);
910b57cec5SDimitry Andric   initializeX86DomainReassignmentPass(PR);
920b57cec5SDimitry Andric   initializeX86AvoidSFBPassPass(PR);
935ffd83dbSDimitry Andric   initializeX86AvoidTrailingCallPassPass(PR);
940b57cec5SDimitry Andric   initializeX86SpeculativeLoadHardeningPassPass(PR);
955ffd83dbSDimitry Andric   initializeX86SpeculativeExecutionSideEffectSuppressionPass(PR);
960b57cec5SDimitry Andric   initializeX86FlagsCopyLoweringPassPass(PR);
970946e70aSDimitry Andric   initializeX86LoadValueInjectionLoadHardeningPassPass(PR);
980946e70aSDimitry Andric   initializeX86LoadValueInjectionRetHardeningPassPass(PR);
998bcb0991SDimitry Andric   initializeX86OptimizeLEAPassPass(PR);
1005ffd83dbSDimitry Andric   initializeX86PartialReductionPass(PR);
101e8d8bef9SDimitry Andric   initializePseudoProbeInserterPass(PR);
102753f127fSDimitry Andric   initializeX86ReturnThunksPass(PR);
103bdd1243dSDimitry Andric   initializeX86DAGToDAGISelPass(PR);
10406c3fb27SDimitry Andric   initializeX86ArgumentStackSlotPassPass(PR);
1050b57cec5SDimitry Andric }
1060b57cec5SDimitry Andric 
1070b57cec5SDimitry Andric static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
1080b57cec5SDimitry Andric   if (TT.isOSBinFormatMachO()) {
1090b57cec5SDimitry Andric     if (TT.getArch() == Triple::x86_64)
1108bcb0991SDimitry Andric       return std::make_unique<X86_64MachoTargetObjectFile>();
1118bcb0991SDimitry Andric     return std::make_unique<TargetLoweringObjectFileMachO>();
1120b57cec5SDimitry Andric   }
1130b57cec5SDimitry Andric 
1140b57cec5SDimitry Andric   if (TT.isOSBinFormatCOFF())
1158bcb0991SDimitry Andric     return std::make_unique<TargetLoweringObjectFileCOFF>();
1165ffd83dbSDimitry Andric   return std::make_unique<X86ELFTargetObjectFile>();
1170b57cec5SDimitry Andric }
1180b57cec5SDimitry Andric 
1190b57cec5SDimitry Andric static std::string computeDataLayout(const Triple &TT) {
1200b57cec5SDimitry Andric   // X86 is little endian
1210b57cec5SDimitry Andric   std::string Ret = "e";
1220b57cec5SDimitry Andric 
1230b57cec5SDimitry Andric   Ret += DataLayout::getManglingComponent(TT);
1240b57cec5SDimitry Andric   // X86 and x32 have 32 bit pointers.
125fe6060f1SDimitry Andric   if (!TT.isArch64Bit() || TT.isX32() || TT.isOSNaCl())
1260b57cec5SDimitry Andric     Ret += "-p:32:32";
1270b57cec5SDimitry Andric 
1288bcb0991SDimitry Andric   // Address spaces for 32 bit signed, 32 bit unsigned, and 64 bit pointers.
1298bcb0991SDimitry Andric   Ret += "-p270:32:32-p271:32:32-p272:64:64";
1308bcb0991SDimitry Andric 
1310b57cec5SDimitry Andric   // Some ABIs align 64 bit integers and doubles to 64 bits, others to 32.
1325f757f3fSDimitry Andric   // 128 bit integers are not specified in the 32-bit ABIs but are used
1335f757f3fSDimitry Andric   // internally for lowering f128, so we match the alignment to that.
1340b57cec5SDimitry Andric   if (TT.isArch64Bit() || TT.isOSWindows() || TT.isOSNaCl())
1355f757f3fSDimitry Andric     Ret += "-i64:64-i128:128";
1360b57cec5SDimitry Andric   else if (TT.isOSIAMCU())
1370b57cec5SDimitry Andric     Ret += "-i64:32-f64:32";
1380b57cec5SDimitry Andric   else
1395f757f3fSDimitry Andric     Ret += "-i128:128-f64:32:64";
1400b57cec5SDimitry Andric 
1410b57cec5SDimitry Andric   // Some ABIs align long double to 128 bits, others to 32.
1420b57cec5SDimitry Andric   if (TT.isOSNaCl() || TT.isOSIAMCU())
1430b57cec5SDimitry Andric     ; // No f80
14404eeddc0SDimitry Andric   else if (TT.isArch64Bit() || TT.isOSDarwin() || TT.isWindowsMSVCEnvironment())
1450b57cec5SDimitry Andric     Ret += "-f80:128";
1460b57cec5SDimitry Andric   else
1470b57cec5SDimitry Andric     Ret += "-f80:32";
1480b57cec5SDimitry Andric 
1490b57cec5SDimitry Andric   if (TT.isOSIAMCU())
1500b57cec5SDimitry Andric     Ret += "-f128:32";
1510b57cec5SDimitry Andric 
1520b57cec5SDimitry Andric   // The registers can hold 8, 16, 32 or, in x86-64, 64 bits.
1530b57cec5SDimitry Andric   if (TT.isArch64Bit())
1540b57cec5SDimitry Andric     Ret += "-n8:16:32:64";
1550b57cec5SDimitry Andric   else
1560b57cec5SDimitry Andric     Ret += "-n8:16:32";
1570b57cec5SDimitry Andric 
1580b57cec5SDimitry Andric   // The stack is aligned to 32 bits on some ABIs and 128 bits on others.
1590b57cec5SDimitry Andric   if ((!TT.isArch64Bit() && TT.isOSWindows()) || TT.isOSIAMCU())
1600b57cec5SDimitry Andric     Ret += "-a:0:32-S32";
1610b57cec5SDimitry Andric   else
1620b57cec5SDimitry Andric     Ret += "-S128";
1630b57cec5SDimitry Andric 
1640b57cec5SDimitry Andric   return Ret;
1650b57cec5SDimitry Andric }
1660b57cec5SDimitry Andric 
167bdd1243dSDimitry Andric static Reloc::Model getEffectiveRelocModel(const Triple &TT, bool JIT,
168bdd1243dSDimitry Andric                                            std::optional<Reloc::Model> RM) {
1690b57cec5SDimitry Andric   bool is64Bit = TT.getArch() == Triple::x86_64;
17081ad6265SDimitry Andric   if (!RM) {
1710b57cec5SDimitry Andric     // JIT codegen should use static relocations by default, since it's
1720b57cec5SDimitry Andric     // typically executed in process and not relocatable.
1730b57cec5SDimitry Andric     if (JIT)
1740b57cec5SDimitry Andric       return Reloc::Static;
1750b57cec5SDimitry Andric 
1760b57cec5SDimitry Andric     // Darwin defaults to PIC in 64 bit mode and dynamic-no-pic in 32 bit mode.
1770b57cec5SDimitry Andric     // Win64 requires rip-rel addressing, thus we force it to PIC. Otherwise we
1780b57cec5SDimitry Andric     // use static relocation model by default.
1790b57cec5SDimitry Andric     if (TT.isOSDarwin()) {
1800b57cec5SDimitry Andric       if (is64Bit)
1810b57cec5SDimitry Andric         return Reloc::PIC_;
1820b57cec5SDimitry Andric       return Reloc::DynamicNoPIC;
1830b57cec5SDimitry Andric     }
1840b57cec5SDimitry Andric     if (TT.isOSWindows() && is64Bit)
1850b57cec5SDimitry Andric       return Reloc::PIC_;
1860b57cec5SDimitry Andric     return Reloc::Static;
1870b57cec5SDimitry Andric   }
1880b57cec5SDimitry Andric 
1890b57cec5SDimitry Andric   // ELF and X86-64 don't have a distinct DynamicNoPIC model.  DynamicNoPIC
1900b57cec5SDimitry Andric   // is defined as a model for code which may be used in static or dynamic
1910b57cec5SDimitry Andric   // executables but not necessarily a shared library. On X86-32 we just
1920b57cec5SDimitry Andric   // compile in -static mode, in x86-64 we use PIC.
1930b57cec5SDimitry Andric   if (*RM == Reloc::DynamicNoPIC) {
1940b57cec5SDimitry Andric     if (is64Bit)
1950b57cec5SDimitry Andric       return Reloc::PIC_;
1960b57cec5SDimitry Andric     if (!TT.isOSDarwin())
1970b57cec5SDimitry Andric       return Reloc::Static;
1980b57cec5SDimitry Andric   }
1990b57cec5SDimitry Andric 
2000b57cec5SDimitry Andric   // If we are on Darwin, disallow static relocation model in X86-64 mode, since
2010b57cec5SDimitry Andric   // the Mach-O file format doesn't support it.
2020b57cec5SDimitry Andric   if (*RM == Reloc::Static && TT.isOSDarwin() && is64Bit)
2030b57cec5SDimitry Andric     return Reloc::PIC_;
2040b57cec5SDimitry Andric 
2050b57cec5SDimitry Andric   return *RM;
2060b57cec5SDimitry Andric }
2070b57cec5SDimitry Andric 
208bdd1243dSDimitry Andric static CodeModel::Model
209bdd1243dSDimitry Andric getEffectiveX86CodeModel(std::optional<CodeModel::Model> CM, bool JIT,
210bdd1243dSDimitry Andric                          bool Is64Bit) {
2110b57cec5SDimitry Andric   if (CM) {
2120b57cec5SDimitry Andric     if (*CM == CodeModel::Tiny)
2130b57cec5SDimitry Andric       report_fatal_error("Target does not support the tiny CodeModel", false);
2140b57cec5SDimitry Andric     return *CM;
2150b57cec5SDimitry Andric   }
2160b57cec5SDimitry Andric   if (JIT)
2170b57cec5SDimitry Andric     return Is64Bit ? CodeModel::Large : CodeModel::Small;
2180b57cec5SDimitry Andric   return CodeModel::Small;
2190b57cec5SDimitry Andric }
2200b57cec5SDimitry Andric 
2210b57cec5SDimitry Andric /// Create an X86 target.
2220b57cec5SDimitry Andric ///
2230b57cec5SDimitry Andric X86TargetMachine::X86TargetMachine(const Target &T, const Triple &TT,
2240b57cec5SDimitry Andric                                    StringRef CPU, StringRef FS,
2250b57cec5SDimitry Andric                                    const TargetOptions &Options,
226bdd1243dSDimitry Andric                                    std::optional<Reloc::Model> RM,
227bdd1243dSDimitry Andric                                    std::optional<CodeModel::Model> CM,
2285f757f3fSDimitry Andric                                    CodeGenOptLevel OL, bool JIT)
2290b57cec5SDimitry Andric     : LLVMTargetMachine(
2300b57cec5SDimitry Andric           T, computeDataLayout(TT), TT, CPU, FS, Options,
2310b57cec5SDimitry Andric           getEffectiveRelocModel(TT, JIT, RM),
2320b57cec5SDimitry Andric           getEffectiveX86CodeModel(CM, JIT, TT.getArch() == Triple::x86_64),
2330b57cec5SDimitry Andric           OL),
234d65cd7a5SDimitry Andric       TLOF(createTLOF(getTargetTriple())), IsJIT(JIT) {
23581ad6265SDimitry Andric   // On PS4/PS5, the "return address" of a 'noreturn' call must still be within
2360b57cec5SDimitry Andric   // the calling function, and TrapUnreachable is an easy way to get that.
23781ad6265SDimitry Andric   if (TT.isPS() || TT.isOSBinFormatMachO()) {
2380b57cec5SDimitry Andric     this->Options.TrapUnreachable = true;
2390b57cec5SDimitry Andric     this->Options.NoTrapAfterNoreturn = TT.isOSBinFormatMachO();
2400b57cec5SDimitry Andric   }
2410b57cec5SDimitry Andric 
2420b57cec5SDimitry Andric   setMachineOutliner(true);
2430b57cec5SDimitry Andric 
2445ffd83dbSDimitry Andric   // x86 supports the debug entry values.
2455ffd83dbSDimitry Andric   setSupportsDebugEntryValues(true);
2465ffd83dbSDimitry Andric 
2470b57cec5SDimitry Andric   initAsmInfo();
2480b57cec5SDimitry Andric }
2490b57cec5SDimitry Andric 
2500b57cec5SDimitry Andric X86TargetMachine::~X86TargetMachine() = default;
2510b57cec5SDimitry Andric 
2520b57cec5SDimitry Andric const X86Subtarget *
2530b57cec5SDimitry Andric X86TargetMachine::getSubtargetImpl(const Function &F) const {
2540b57cec5SDimitry Andric   Attribute CPUAttr = F.getFnAttribute("target-cpu");
255e8d8bef9SDimitry Andric   Attribute TuneAttr = F.getFnAttribute("tune-cpu");
2560b57cec5SDimitry Andric   Attribute FSAttr = F.getFnAttribute("target-features");
2570b57cec5SDimitry Andric 
258e8d8bef9SDimitry Andric   StringRef CPU =
259e8d8bef9SDimitry Andric       CPUAttr.isValid() ? CPUAttr.getValueAsString() : (StringRef)TargetCPU;
260fcaf7f86SDimitry Andric   // "x86-64" is a default target setting for many front ends. In these cases,
261fcaf7f86SDimitry Andric   // they actually request for "generic" tuning unless the "tune-cpu" was
262fcaf7f86SDimitry Andric   // specified.
263fcaf7f86SDimitry Andric   StringRef TuneCPU = TuneAttr.isValid() ? TuneAttr.getValueAsString()
264fcaf7f86SDimitry Andric                       : CPU == "x86-64"  ? "generic"
265fcaf7f86SDimitry Andric                                          : (StringRef)CPU;
266e8d8bef9SDimitry Andric   StringRef FS =
267e8d8bef9SDimitry Andric       FSAttr.isValid() ? FSAttr.getValueAsString() : (StringRef)TargetFS;
2680b57cec5SDimitry Andric 
2690b57cec5SDimitry Andric   SmallString<512> Key;
270e8d8bef9SDimitry Andric   // The additions here are ordered so that the definitely short strings are
271e8d8bef9SDimitry Andric   // added first so we won't exceed the small size. We append the
272e8d8bef9SDimitry Andric   // much longer FS string at the end so that we only heap allocate at most
273e8d8bef9SDimitry Andric   // one time.
274e8d8bef9SDimitry Andric 
275e8d8bef9SDimitry Andric   // Extract prefer-vector-width attribute.
276e8d8bef9SDimitry Andric   unsigned PreferVectorWidthOverride = 0;
277e8d8bef9SDimitry Andric   Attribute PreferVecWidthAttr = F.getFnAttribute("prefer-vector-width");
278e8d8bef9SDimitry Andric   if (PreferVecWidthAttr.isValid()) {
279e8d8bef9SDimitry Andric     StringRef Val = PreferVecWidthAttr.getValueAsString();
280e8d8bef9SDimitry Andric     unsigned Width;
281e8d8bef9SDimitry Andric     if (!Val.getAsInteger(0, Width)) {
282fe6060f1SDimitry Andric       Key += 'p';
283e8d8bef9SDimitry Andric       Key += Val;
284e8d8bef9SDimitry Andric       PreferVectorWidthOverride = Width;
285e8d8bef9SDimitry Andric     }
286e8d8bef9SDimitry Andric   }
287e8d8bef9SDimitry Andric 
288e8d8bef9SDimitry Andric   // Extract min-legal-vector-width attribute.
289e8d8bef9SDimitry Andric   unsigned RequiredVectorWidth = UINT32_MAX;
290e8d8bef9SDimitry Andric   Attribute MinLegalVecWidthAttr = F.getFnAttribute("min-legal-vector-width");
291e8d8bef9SDimitry Andric   if (MinLegalVecWidthAttr.isValid()) {
292e8d8bef9SDimitry Andric     StringRef Val = MinLegalVecWidthAttr.getValueAsString();
293e8d8bef9SDimitry Andric     unsigned Width;
294e8d8bef9SDimitry Andric     if (!Val.getAsInteger(0, Width)) {
295fe6060f1SDimitry Andric       Key += 'm';
296e8d8bef9SDimitry Andric       Key += Val;
297e8d8bef9SDimitry Andric       RequiredVectorWidth = Width;
298e8d8bef9SDimitry Andric     }
299e8d8bef9SDimitry Andric   }
300e8d8bef9SDimitry Andric 
301e8d8bef9SDimitry Andric   // Add CPU to the Key.
3020b57cec5SDimitry Andric   Key += CPU;
303e8d8bef9SDimitry Andric 
304e8d8bef9SDimitry Andric   // Add tune CPU to the Key.
305e8d8bef9SDimitry Andric   Key += TuneCPU;
306e8d8bef9SDimitry Andric 
307e8d8bef9SDimitry Andric   // Keep track of the start of the feature portion of the string.
308e8d8bef9SDimitry Andric   unsigned FSStart = Key.size();
3090b57cec5SDimitry Andric 
3100b57cec5SDimitry Andric   // FIXME: This is related to the code below to reset the target options,
3110b57cec5SDimitry Andric   // we need to know whether or not the soft float flag is set on the
3120b57cec5SDimitry Andric   // function before we can generate a subtarget. We also need to use
3130b57cec5SDimitry Andric   // it as a key for the subtarget since that can be the only difference
3140b57cec5SDimitry Andric   // between two functions.
315fe6060f1SDimitry Andric   bool SoftFloat = F.getFnAttribute("use-soft-float").getValueAsBool();
3160b57cec5SDimitry Andric   // If the soft float attribute is set on the function turn on the soft float
3170b57cec5SDimitry Andric   // subtarget feature.
3180b57cec5SDimitry Andric   if (SoftFloat)
319e8d8bef9SDimitry Andric     Key += FS.empty() ? "+soft-float" : "+soft-float,";
3200b57cec5SDimitry Andric 
321e8d8bef9SDimitry Andric   Key += FS;
3220b57cec5SDimitry Andric 
323e8d8bef9SDimitry Andric   // We may have added +soft-float to the features so move the StringRef to
324e8d8bef9SDimitry Andric   // point to the full string in the Key.
325e8d8bef9SDimitry Andric   FS = Key.substr(FSStart);
3260b57cec5SDimitry Andric 
3270b57cec5SDimitry Andric   auto &I = SubtargetMap[Key];
3280b57cec5SDimitry Andric   if (!I) {
3290b57cec5SDimitry Andric     // This needs to be done before we create a new subtarget since any
3300b57cec5SDimitry Andric     // creation will depend on the TM and the code generation flags on the
3310b57cec5SDimitry Andric     // function that reside in TargetOptions.
3320b57cec5SDimitry Andric     resetTargetOptions(F);
3338bcb0991SDimitry Andric     I = std::make_unique<X86Subtarget>(
334e8d8bef9SDimitry Andric         TargetTriple, CPU, TuneCPU, FS, *this,
335fe6060f1SDimitry Andric         MaybeAlign(F.getParent()->getOverrideStackAlignment()),
336fe6060f1SDimitry Andric         PreferVectorWidthOverride, RequiredVectorWidth);
3370b57cec5SDimitry Andric   }
3380b57cec5SDimitry Andric   return I.get();
3390b57cec5SDimitry Andric }
3400b57cec5SDimitry Andric 
341e8d8bef9SDimitry Andric bool X86TargetMachine::isNoopAddrSpaceCast(unsigned SrcAS,
342e8d8bef9SDimitry Andric                                            unsigned DestAS) const {
343e8d8bef9SDimitry Andric   assert(SrcAS != DestAS && "Expected different address spaces!");
344e8d8bef9SDimitry Andric   if (getPointerSize(SrcAS) != getPointerSize(DestAS))
345e8d8bef9SDimitry Andric     return false;
346e8d8bef9SDimitry Andric   return SrcAS < 256 && DestAS < 256;
347e8d8bef9SDimitry Andric }
348e8d8bef9SDimitry Andric 
3490b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
3500b57cec5SDimitry Andric // X86 TTI query.
3510b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
3520b57cec5SDimitry Andric 
3530b57cec5SDimitry Andric TargetTransformInfo
35481ad6265SDimitry Andric X86TargetMachine::getTargetTransformInfo(const Function &F) const {
3550b57cec5SDimitry Andric   return TargetTransformInfo(X86TTIImpl(this, F));
3560b57cec5SDimitry Andric }
3570b57cec5SDimitry Andric 
3580b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
3590b57cec5SDimitry Andric // Pass Pipeline Configuration
3600b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
3610b57cec5SDimitry Andric 
3620b57cec5SDimitry Andric namespace {
3630b57cec5SDimitry Andric 
3640b57cec5SDimitry Andric /// X86 Code Generator Pass Configuration Options.
3650b57cec5SDimitry Andric class X86PassConfig : public TargetPassConfig {
3660b57cec5SDimitry Andric public:
3670b57cec5SDimitry Andric   X86PassConfig(X86TargetMachine &TM, PassManagerBase &PM)
3680b57cec5SDimitry Andric     : TargetPassConfig(TM, PM) {}
3690b57cec5SDimitry Andric 
3700b57cec5SDimitry Andric   X86TargetMachine &getX86TargetMachine() const {
3710b57cec5SDimitry Andric     return getTM<X86TargetMachine>();
3720b57cec5SDimitry Andric   }
3730b57cec5SDimitry Andric 
3740b57cec5SDimitry Andric   ScheduleDAGInstrs *
3750b57cec5SDimitry Andric   createMachineScheduler(MachineSchedContext *C) const override {
3760b57cec5SDimitry Andric     ScheduleDAGMILive *DAG = createGenericSchedLive(C);
3770b57cec5SDimitry Andric     DAG->addMutation(createX86MacroFusionDAGMutation());
3780b57cec5SDimitry Andric     return DAG;
3790b57cec5SDimitry Andric   }
3800b57cec5SDimitry Andric 
3810b57cec5SDimitry Andric   ScheduleDAGInstrs *
3820b57cec5SDimitry Andric   createPostMachineScheduler(MachineSchedContext *C) const override {
3830b57cec5SDimitry Andric     ScheduleDAGMI *DAG = createGenericSchedPostRA(C);
3840b57cec5SDimitry Andric     DAG->addMutation(createX86MacroFusionDAGMutation());
3850b57cec5SDimitry Andric     return DAG;
3860b57cec5SDimitry Andric   }
3870b57cec5SDimitry Andric 
3880b57cec5SDimitry Andric   void addIRPasses() override;
3890b57cec5SDimitry Andric   bool addInstSelector() override;
3900b57cec5SDimitry Andric   bool addIRTranslator() override;
3910b57cec5SDimitry Andric   bool addLegalizeMachineIR() override;
3920b57cec5SDimitry Andric   bool addRegBankSelect() override;
3930b57cec5SDimitry Andric   bool addGlobalInstructionSelect() override;
3940b57cec5SDimitry Andric   bool addILPOpts() override;
3950b57cec5SDimitry Andric   bool addPreISel() override;
3960b57cec5SDimitry Andric   void addMachineSSAOptimization() override;
3970b57cec5SDimitry Andric   void addPreRegAlloc() override;
398fe6060f1SDimitry Andric   bool addPostFastRegAllocRewrite() override;
3990b57cec5SDimitry Andric   void addPostRegAlloc() override;
4000b57cec5SDimitry Andric   void addPreEmitPass() override;
4010b57cec5SDimitry Andric   void addPreEmitPass2() override;
4020b57cec5SDimitry Andric   void addPreSched2() override;
40381ad6265SDimitry Andric   bool addRegAssignAndRewriteOptimized() override;
4040b57cec5SDimitry Andric 
4050b57cec5SDimitry Andric   std::unique_ptr<CSEConfigBase> getCSEConfig() const override;
4060b57cec5SDimitry Andric };
4070b57cec5SDimitry Andric 
4080b57cec5SDimitry Andric class X86ExecutionDomainFix : public ExecutionDomainFix {
4090b57cec5SDimitry Andric public:
4100b57cec5SDimitry Andric   static char ID;
4110b57cec5SDimitry Andric   X86ExecutionDomainFix() : ExecutionDomainFix(ID, X86::VR128XRegClass) {}
4120b57cec5SDimitry Andric   StringRef getPassName() const override {
4130b57cec5SDimitry Andric     return "X86 Execution Dependency Fix";
4140b57cec5SDimitry Andric   }
4150b57cec5SDimitry Andric };
4160b57cec5SDimitry Andric char X86ExecutionDomainFix::ID;
4170b57cec5SDimitry Andric 
4180b57cec5SDimitry Andric } // end anonymous namespace
4190b57cec5SDimitry Andric 
4200b57cec5SDimitry Andric INITIALIZE_PASS_BEGIN(X86ExecutionDomainFix, "x86-execution-domain-fix",
4210b57cec5SDimitry Andric   "X86 Execution Domain Fix", false, false)
4220b57cec5SDimitry Andric INITIALIZE_PASS_DEPENDENCY(ReachingDefAnalysis)
4230b57cec5SDimitry Andric INITIALIZE_PASS_END(X86ExecutionDomainFix, "x86-execution-domain-fix",
4240b57cec5SDimitry Andric   "X86 Execution Domain Fix", false, false)
4250b57cec5SDimitry Andric 
4260b57cec5SDimitry Andric TargetPassConfig *X86TargetMachine::createPassConfig(PassManagerBase &PM) {
4270b57cec5SDimitry Andric   return new X86PassConfig(*this, PM);
4280b57cec5SDimitry Andric }
4290b57cec5SDimitry Andric 
430bdd1243dSDimitry Andric MachineFunctionInfo *X86TargetMachine::createMachineFunctionInfo(
431bdd1243dSDimitry Andric     BumpPtrAllocator &Allocator, const Function &F,
432bdd1243dSDimitry Andric     const TargetSubtargetInfo *STI) const {
433bdd1243dSDimitry Andric   return X86MachineFunctionInfo::create<X86MachineFunctionInfo>(Allocator, F,
434bdd1243dSDimitry Andric                                                                 STI);
435bdd1243dSDimitry Andric }
436bdd1243dSDimitry Andric 
4370b57cec5SDimitry Andric void X86PassConfig::addIRPasses() {
4380b57cec5SDimitry Andric   addPass(createAtomicExpandPass());
439fe6060f1SDimitry Andric 
440fe6060f1SDimitry Andric   // We add both pass anyway and when these two passes run, we skip the pass
441fe6060f1SDimitry Andric   // based on the option level and option attribute.
442fe6060f1SDimitry Andric   addPass(createX86LowerAMXIntrinsicsPass());
443e8d8bef9SDimitry Andric   addPass(createX86LowerAMXTypePass());
4440b57cec5SDimitry Andric 
4450b57cec5SDimitry Andric   TargetPassConfig::addIRPasses();
4460b57cec5SDimitry Andric 
4475f757f3fSDimitry Andric   if (TM->getOptLevel() != CodeGenOptLevel::None) {
4480b57cec5SDimitry Andric     addPass(createInterleavedAccessPass());
4495ffd83dbSDimitry Andric     addPass(createX86PartialReductionPass());
4505ffd83dbSDimitry Andric   }
4510b57cec5SDimitry Andric 
4520b57cec5SDimitry Andric   // Add passes that handle indirect branch removal and insertion of a retpoline
4530b57cec5SDimitry Andric   // thunk. These will be a no-op unless a function subtarget has the retpoline
4540b57cec5SDimitry Andric   // feature enabled.
4550b57cec5SDimitry Andric   addPass(createIndirectBrExpandPass());
456480093f4SDimitry Andric 
457480093f4SDimitry Andric   // Add Control Flow Guard checks.
458480093f4SDimitry Andric   const Triple &TT = TM->getTargetTriple();
459480093f4SDimitry Andric   if (TT.isOSWindows()) {
460480093f4SDimitry Andric     if (TT.getArch() == Triple::x86_64) {
461480093f4SDimitry Andric       addPass(createCFGuardDispatchPass());
462480093f4SDimitry Andric     } else {
463480093f4SDimitry Andric       addPass(createCFGuardCheckPass());
464480093f4SDimitry Andric     }
465480093f4SDimitry Andric   }
46681ad6265SDimitry Andric 
46781ad6265SDimitry Andric   if (TM->Options.JMCInstrument)
46881ad6265SDimitry Andric     addPass(createJMCInstrumenterPass());
4690b57cec5SDimitry Andric }
4700b57cec5SDimitry Andric 
4710b57cec5SDimitry Andric bool X86PassConfig::addInstSelector() {
4720b57cec5SDimitry Andric   // Install an instruction selector.
4730b57cec5SDimitry Andric   addPass(createX86ISelDag(getX86TargetMachine(), getOptLevel()));
4740b57cec5SDimitry Andric 
4750b57cec5SDimitry Andric   // For ELF, cleanup any local-dynamic TLS accesses.
4760b57cec5SDimitry Andric   if (TM->getTargetTriple().isOSBinFormatELF() &&
4775f757f3fSDimitry Andric       getOptLevel() != CodeGenOptLevel::None)
4780b57cec5SDimitry Andric     addPass(createCleanupLocalDynamicTLSPass());
4790b57cec5SDimitry Andric 
4800b57cec5SDimitry Andric   addPass(createX86GlobalBaseRegPass());
48106c3fb27SDimitry Andric   addPass(createX86ArgumentStackSlotPass());
4820b57cec5SDimitry Andric   return false;
4830b57cec5SDimitry Andric }
4840b57cec5SDimitry Andric 
4850b57cec5SDimitry Andric bool X86PassConfig::addIRTranslator() {
486e8d8bef9SDimitry Andric   addPass(new IRTranslator(getOptLevel()));
4870b57cec5SDimitry Andric   return false;
4880b57cec5SDimitry Andric }
4890b57cec5SDimitry Andric 
4900b57cec5SDimitry Andric bool X86PassConfig::addLegalizeMachineIR() {
4910b57cec5SDimitry Andric   addPass(new Legalizer());
4920b57cec5SDimitry Andric   return false;
4930b57cec5SDimitry Andric }
4940b57cec5SDimitry Andric 
4950b57cec5SDimitry Andric bool X86PassConfig::addRegBankSelect() {
4960b57cec5SDimitry Andric   addPass(new RegBankSelect());
4970b57cec5SDimitry Andric   return false;
4980b57cec5SDimitry Andric }
4990b57cec5SDimitry Andric 
5000b57cec5SDimitry Andric bool X86PassConfig::addGlobalInstructionSelect() {
501fe6060f1SDimitry Andric   addPass(new InstructionSelect(getOptLevel()));
5020b57cec5SDimitry Andric   return false;
5030b57cec5SDimitry Andric }
5040b57cec5SDimitry Andric 
5050b57cec5SDimitry Andric bool X86PassConfig::addILPOpts() {
5060b57cec5SDimitry Andric   addPass(&EarlyIfConverterID);
5070b57cec5SDimitry Andric   if (EnableMachineCombinerPass)
5080b57cec5SDimitry Andric     addPass(&MachineCombinerID);
5090b57cec5SDimitry Andric   addPass(createX86CmovConverterPass());
5100b57cec5SDimitry Andric   return true;
5110b57cec5SDimitry Andric }
5120b57cec5SDimitry Andric 
5130b57cec5SDimitry Andric bool X86PassConfig::addPreISel() {
5140b57cec5SDimitry Andric   // Only add this pass for 32-bit x86 Windows.
5150b57cec5SDimitry Andric   const Triple &TT = TM->getTargetTriple();
5160b57cec5SDimitry Andric   if (TT.isOSWindows() && TT.getArch() == Triple::x86)
5170b57cec5SDimitry Andric     addPass(createX86WinEHStatePass());
5180b57cec5SDimitry Andric   return true;
5190b57cec5SDimitry Andric }
5200b57cec5SDimitry Andric 
5210b57cec5SDimitry Andric void X86PassConfig::addPreRegAlloc() {
5225f757f3fSDimitry Andric   if (getOptLevel() != CodeGenOptLevel::None) {
5230b57cec5SDimitry Andric     addPass(&LiveRangeShrinkID);
5240b57cec5SDimitry Andric     addPass(createX86FixupSetCC());
5250b57cec5SDimitry Andric     addPass(createX86OptimizeLEAs());
5260b57cec5SDimitry Andric     addPass(createX86CallFrameOptimization());
5270b57cec5SDimitry Andric     addPass(createX86AvoidStoreForwardingBlocks());
5280b57cec5SDimitry Andric   }
5290b57cec5SDimitry Andric 
5300b57cec5SDimitry Andric   addPass(createX86SpeculativeLoadHardeningPass());
5310b57cec5SDimitry Andric   addPass(createX86FlagsCopyLoweringPass());
532349cc55cSDimitry Andric   addPass(createX86DynAllocaExpander());
533e8d8bef9SDimitry Andric 
5345f757f3fSDimitry Andric   if (getOptLevel() != CodeGenOptLevel::None)
535e8d8bef9SDimitry Andric     addPass(createX86PreTileConfigPass());
53681ad6265SDimitry Andric   else
53781ad6265SDimitry Andric     addPass(createX86FastPreTileConfigPass());
538e8d8bef9SDimitry Andric }
539e8d8bef9SDimitry Andric 
5400b57cec5SDimitry Andric void X86PassConfig::addMachineSSAOptimization() {
5410b57cec5SDimitry Andric   addPass(createX86DomainReassignmentPass());
5420b57cec5SDimitry Andric   TargetPassConfig::addMachineSSAOptimization();
5430b57cec5SDimitry Andric }
5440b57cec5SDimitry Andric 
5450b57cec5SDimitry Andric void X86PassConfig::addPostRegAlloc() {
546fe6060f1SDimitry Andric   addPass(createX86LowerTileCopyPass());
5470b57cec5SDimitry Andric   addPass(createX86FloatingPointStackifierPass());
5485ffd83dbSDimitry Andric   // When -O0 is enabled, the Load Value Injection Hardening pass will fall back
5495ffd83dbSDimitry Andric   // to using the Speculative Execution Side Effect Suppression pass for
5505ffd83dbSDimitry Andric   // mitigation. This is to prevent slow downs due to
5515ffd83dbSDimitry Andric   // analyses needed by the LVIHardening pass when compiling at -O0.
5525f757f3fSDimitry Andric   if (getOptLevel() != CodeGenOptLevel::None)
5530946e70aSDimitry Andric     addPass(createX86LoadValueInjectionLoadHardeningPass());
5540b57cec5SDimitry Andric }
5550b57cec5SDimitry Andric 
556bdd1243dSDimitry Andric void X86PassConfig::addPreSched2() {
557bdd1243dSDimitry Andric   addPass(createX86ExpandPseudoPass());
55806c3fb27SDimitry Andric   addPass(createKCFIPass());
559bdd1243dSDimitry Andric }
5600b57cec5SDimitry Andric 
5610b57cec5SDimitry Andric void X86PassConfig::addPreEmitPass() {
5625f757f3fSDimitry Andric   if (getOptLevel() != CodeGenOptLevel::None) {
5630b57cec5SDimitry Andric     addPass(new X86ExecutionDomainFix());
5640b57cec5SDimitry Andric     addPass(createBreakFalseDeps());
5650b57cec5SDimitry Andric   }
5660b57cec5SDimitry Andric 
5670b57cec5SDimitry Andric   addPass(createX86IndirectBranchTrackingPass());
5680b57cec5SDimitry Andric 
5690b57cec5SDimitry Andric   addPass(createX86IssueVZeroUpperPass());
5700b57cec5SDimitry Andric 
5715f757f3fSDimitry Andric   if (getOptLevel() != CodeGenOptLevel::None) {
5720b57cec5SDimitry Andric     addPass(createX86FixupBWInsts());
5730b57cec5SDimitry Andric     addPass(createX86PadShortFunctions());
5740b57cec5SDimitry Andric     addPass(createX86FixupLEAs());
57506c3fb27SDimitry Andric     addPass(createX86FixupInstTuning());
57606c3fb27SDimitry Andric     addPass(createX86FixupVectorConstants());
5770b57cec5SDimitry Andric   }
578*1db9f3b2SDimitry Andric   addPass(createX86CompressEVEXPass());
5790b57cec5SDimitry Andric   addPass(createX86DiscriminateMemOpsPass());
5800b57cec5SDimitry Andric   addPass(createX86InsertPrefetchPass());
5815ffd83dbSDimitry Andric   addPass(createX86InsertX87waitPass());
5820b57cec5SDimitry Andric }
5830b57cec5SDimitry Andric 
5840b57cec5SDimitry Andric void X86PassConfig::addPreEmitPass2() {
5858bcb0991SDimitry Andric   const Triple &TT = TM->getTargetTriple();
5868bcb0991SDimitry Andric   const MCAsmInfo *MAI = TM->getMCAsmInfo();
5878bcb0991SDimitry Andric 
5885ffd83dbSDimitry Andric   // The X86 Speculative Execution Pass must run after all control
5895ffd83dbSDimitry Andric   // flow graph modifying passes. As a result it was listed to run right before
5905ffd83dbSDimitry Andric   // the X86 Retpoline Thunks pass. The reason it must run after control flow
5915ffd83dbSDimitry Andric   // graph modifications is that the model of LFENCE in LLVM has to be updated
5925ffd83dbSDimitry Andric   // (FIXME: https://bugs.llvm.org/show_bug.cgi?id=45167). Currently the
5935ffd83dbSDimitry Andric   // placement of this pass was hand checked to ensure that the subsequent
5945ffd83dbSDimitry Andric   // passes don't move the code around the LFENCEs in a way that will hurt the
5955ffd83dbSDimitry Andric   // correctness of this pass. This placement has been shown to work based on
5965ffd83dbSDimitry Andric   // hand inspection of the codegen output.
5975ffd83dbSDimitry Andric   addPass(createX86SpeculativeExecutionSideEffectSuppression());
5980946e70aSDimitry Andric   addPass(createX86IndirectThunksPass());
599753f127fSDimitry Andric   addPass(createX86ReturnThunksPass());
6008bcb0991SDimitry Andric 
6018bcb0991SDimitry Andric   // Insert extra int3 instructions after trailing call instructions to avoid
6028bcb0991SDimitry Andric   // issues in the unwinder.
6038bcb0991SDimitry Andric   if (TT.isOSWindows() && TT.getArch() == Triple::x86_64)
6048bcb0991SDimitry Andric     addPass(createX86AvoidTrailingCallPass());
6058bcb0991SDimitry Andric 
6060b57cec5SDimitry Andric   // Verify basic block incoming and outgoing cfa offset and register values and
6070b57cec5SDimitry Andric   // correct CFA calculation rule where needed by inserting appropriate CFI
6080b57cec5SDimitry Andric   // instructions.
6090b57cec5SDimitry Andric   if (!TT.isOSDarwin() &&
6100b57cec5SDimitry Andric       (!TT.isOSWindows() ||
6110b57cec5SDimitry Andric        MAI->getExceptionHandlingType() == ExceptionHandling::DwarfCFI))
6120b57cec5SDimitry Andric     addPass(createCFIInstrInserter());
613fe6060f1SDimitry Andric 
614fe6060f1SDimitry Andric   if (TT.isOSWindows()) {
615480093f4SDimitry Andric     // Identify valid longjmp targets for Windows Control Flow Guard.
616480093f4SDimitry Andric     addPass(createCFGuardLongjmpPass());
617fe6060f1SDimitry Andric     // Identify valid eh continuation targets for Windows EHCont Guard.
618fe6060f1SDimitry Andric     addPass(createEHContGuardCatchretPass());
619fe6060f1SDimitry Andric   }
6200946e70aSDimitry Andric   addPass(createX86LoadValueInjectionRetHardeningPass());
621349cc55cSDimitry Andric 
622349cc55cSDimitry Andric   // Insert pseudo probe annotation for callsite profiling
623349cc55cSDimitry Andric   addPass(createPseudoProbeInserter());
6240eae32dcSDimitry Andric 
625bdd1243dSDimitry Andric   // KCFI indirect call checks are lowered to a bundle, and on Darwin platforms,
626bdd1243dSDimitry Andric   // also CALL_RVMARKER.
627bdd1243dSDimitry Andric   addPass(createUnpackMachineBundles([&TT](const MachineFunction &MF) {
628bdd1243dSDimitry Andric     // Only run bundle expansion if the module uses kcfi, or there are relevant
629bdd1243dSDimitry Andric     // ObjC runtime functions present in the module.
6300eae32dcSDimitry Andric     const Function &F = MF.getFunction();
6310eae32dcSDimitry Andric     const Module *M = F.getParent();
632bdd1243dSDimitry Andric     return M->getModuleFlag("kcfi") ||
633bdd1243dSDimitry Andric            (TT.isOSDarwin() &&
634bdd1243dSDimitry Andric             (M->getFunction("objc_retainAutoreleasedReturnValue") ||
635bdd1243dSDimitry Andric              M->getFunction("objc_unsafeClaimAutoreleasedReturnValue")));
6360eae32dcSDimitry Andric   }));
6370b57cec5SDimitry Andric }
6380b57cec5SDimitry Andric 
639fe6060f1SDimitry Andric bool X86PassConfig::addPostFastRegAllocRewrite() {
640fe6060f1SDimitry Andric   addPass(createX86FastTileConfigPass());
641fe6060f1SDimitry Andric   return true;
642fe6060f1SDimitry Andric }
643fe6060f1SDimitry Andric 
6440b57cec5SDimitry Andric std::unique_ptr<CSEConfigBase> X86PassConfig::getCSEConfig() const {
6450b57cec5SDimitry Andric   return getStandardCSEConfigForOpt(TM->getOptLevel());
6460b57cec5SDimitry Andric }
64781ad6265SDimitry Andric 
64881ad6265SDimitry Andric static bool onlyAllocateTileRegisters(const TargetRegisterInfo &TRI,
64981ad6265SDimitry Andric                                       const TargetRegisterClass &RC) {
65081ad6265SDimitry Andric   return static_cast<const X86RegisterInfo &>(TRI).isTileRegisterClass(&RC);
65181ad6265SDimitry Andric }
65281ad6265SDimitry Andric 
65381ad6265SDimitry Andric bool X86PassConfig::addRegAssignAndRewriteOptimized() {
65481ad6265SDimitry Andric   // Don't support tile RA when RA is specified by command line "-regalloc".
65581ad6265SDimitry Andric   if (!isCustomizedRegAlloc() && EnableTileRAPass) {
65681ad6265SDimitry Andric     // Allocate tile register first.
65781ad6265SDimitry Andric     addPass(createGreedyRegisterAllocator(onlyAllocateTileRegisters));
65881ad6265SDimitry Andric     addPass(createX86TileConfigPass());
65981ad6265SDimitry Andric   }
66081ad6265SDimitry Andric   return TargetPassConfig::addRegAssignAndRewriteOptimized();
66181ad6265SDimitry Andric }
662