1//=- X86SchedHaswell.td - X86 Haswell Scheduling -------------*- tablegen -*-=// 2// 3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4// See https://llvm.org/LICENSE.txt for license information. 5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6// 7//===----------------------------------------------------------------------===// 8// 9// This file defines the machine model for Haswell to support instruction 10// scheduling and other instruction cost heuristics. 11// 12// Note that we define some instructions here that are not supported by haswell, 13// but we still have to define them because KNL uses the HSW model. 14// They are currently tagged with a comment `Unsupported = 1`. 15// FIXME: Use Unsupported = 1 once KNL has its own model. 16// 17//===----------------------------------------------------------------------===// 18 19def HaswellModel : SchedMachineModel { 20 // All x86 instructions are modeled as a single micro-op, and HW can decode 4 21 // instructions per cycle. 22 let IssueWidth = 4; 23 let MicroOpBufferSize = 192; // Based on the reorder buffer. 24 let LoadLatency = 5; 25 let MispredictPenalty = 16; 26 27 // Based on the LSD (loop-stream detector) queue size and benchmarking data. 28 let LoopMicroOpBufferSize = 50; 29 30 // This flag is set to allow the scheduler to assign a default model to 31 // unrecognized opcodes. 32 let CompleteModel = 0; 33} 34 35let SchedModel = HaswellModel in { 36 37// Haswell can issue micro-ops to 8 different ports in one cycle. 38 39// Ports 0, 1, 5, and 6 handle all computation. 40// Port 4 gets the data half of stores. Store data can be available later than 41// the store address, but since we don't model the latency of stores, we can 42// ignore that. 43// Ports 2 and 3 are identical. They handle loads and the address half of 44// stores. Port 7 can handle address calculations. 45def HWPort0 : ProcResource<1>; 46def HWPort1 : ProcResource<1>; 47def HWPort2 : ProcResource<1>; 48def HWPort3 : ProcResource<1>; 49def HWPort4 : ProcResource<1>; 50def HWPort5 : ProcResource<1>; 51def HWPort6 : ProcResource<1>; 52def HWPort7 : ProcResource<1>; 53 54// Many micro-ops are capable of issuing on multiple ports. 55def HWPort01 : ProcResGroup<[HWPort0, HWPort1]>; 56def HWPort23 : ProcResGroup<[HWPort2, HWPort3]>; 57def HWPort237 : ProcResGroup<[HWPort2, HWPort3, HWPort7]>; 58def HWPort04 : ProcResGroup<[HWPort0, HWPort4]>; 59def HWPort05 : ProcResGroup<[HWPort0, HWPort5]>; 60def HWPort06 : ProcResGroup<[HWPort0, HWPort6]>; 61def HWPort15 : ProcResGroup<[HWPort1, HWPort5]>; 62def HWPort16 : ProcResGroup<[HWPort1, HWPort6]>; 63def HWPort56 : ProcResGroup<[HWPort5, HWPort6]>; 64def HWPort015 : ProcResGroup<[HWPort0, HWPort1, HWPort5]>; 65def HWPort056 : ProcResGroup<[HWPort0, HWPort5, HWPort6]>; 66def HWPort0156: ProcResGroup<[HWPort0, HWPort1, HWPort5, HWPort6]>; 67 68// 60 Entry Unified Scheduler 69def HWPortAny : ProcResGroup<[HWPort0, HWPort1, HWPort2, HWPort3, HWPort4, 70 HWPort5, HWPort6, HWPort7]> { 71 let BufferSize=60; 72} 73 74// Integer division issued on port 0. 75def HWDivider : ProcResource<1>; 76// FP division and sqrt on port 0. 77def HWFPDivider : ProcResource<1>; 78 79// Integer loads are 5 cycles, so ReadAfterLd registers needn't be available until 5 80// cycles after the memory operand. 81def : ReadAdvance<ReadAfterLd, 5>; 82 83// Vector loads are 5/6/7 cycles, so ReadAfterVec*Ld registers needn't be available 84// until 5/6/7 cycles after the memory operand. 85def : ReadAdvance<ReadAfterVecLd, 5>; 86def : ReadAdvance<ReadAfterVecXLd, 6>; 87def : ReadAdvance<ReadAfterVecYLd, 7>; 88 89def : ReadAdvance<ReadInt2Fpu, 0>; 90 91// Many SchedWrites are defined in pairs with and without a folded load. 92// Instructions with folded loads are usually micro-fused, so they only appear 93// as two micro-ops when queued in the reservation station. 94// This multiclass defines the resource usage for variants with and without 95// folded loads. 96multiclass HWWriteResPair<X86FoldableSchedWrite SchedRW, 97 list<ProcResourceKind> ExePorts, 98 int Lat, list<int> Res = [1], int UOps = 1, 99 int LoadLat = 5> { 100 // Register variant is using a single cycle on ExePort. 101 def : WriteRes<SchedRW, ExePorts> { 102 let Latency = Lat; 103 let ResourceCycles = Res; 104 let NumMicroOps = UOps; 105 } 106 107 // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to 108 // the latency (default = 5). 109 def : WriteRes<SchedRW.Folded, !listconcat([HWPort23], ExePorts)> { 110 let Latency = !add(Lat, LoadLat); 111 let ResourceCycles = !listconcat([1], Res); 112 let NumMicroOps = !add(UOps, 1); 113 } 114} 115 116// A folded store needs a cycle on port 4 for the store data, and an extra port 117// 2/3/7 cycle to recompute the address. 118def : WriteRes<WriteRMW, [HWPort237,HWPort4]>; 119 120// Loads, stores, and moves, not folded with other operations. 121// Store_addr on 237. 122// Store_data on 4. 123defm : X86WriteRes<WriteStore, [HWPort237, HWPort4], 1, [1,1], 1>; 124defm : X86WriteRes<WriteStoreNT, [HWPort237, HWPort4], 1, [1,1], 2>; 125defm : X86WriteRes<WriteLoad, [HWPort23], 5, [1], 1>; 126defm : X86WriteRes<WriteMove, [HWPort0156], 1, [1], 1>; 127 128// Idioms that clear a register, like xorps %xmm0, %xmm0. 129// These can often bypass execution ports completely. 130def : WriteRes<WriteZero, []>; 131 132// Model the effect of clobbering the read-write mask operand of the GATHER operation. 133// Does not cost anything by itself, only has latency, matching that of the WriteLoad, 134defm : X86WriteRes<WriteVecMaskedGatherWriteback, [], 5, [], 0>; 135 136// Arithmetic. 137defm : HWWriteResPair<WriteALU, [HWPort0156], 1>; 138defm : HWWriteResPair<WriteADC, [HWPort06, HWPort0156], 2, [1,1], 2>; 139 140// Integer multiplication. 141defm : HWWriteResPair<WriteIMul8, [HWPort1], 3>; 142defm : HWWriteResPair<WriteIMul16, [HWPort1,HWPort06,HWPort0156], 4, [1,1,2], 4>; 143defm : X86WriteRes<WriteIMul16Imm, [HWPort1,HWPort0156], 4, [1,1], 2>; 144defm : X86WriteRes<WriteIMul16ImmLd, [HWPort1,HWPort0156,HWPort23], 8, [1,1,1], 3>; 145defm : HWWriteResPair<WriteIMul16Reg, [HWPort1], 3>; 146defm : HWWriteResPair<WriteIMul32, [HWPort1,HWPort06,HWPort0156], 4, [1,1,1], 3>; 147defm : HWWriteResPair<WriteMULX32, [HWPort1,HWPort06,HWPort0156], 3, [1,1,1], 3>; 148defm : HWWriteResPair<WriteIMul32Imm, [HWPort1], 3>; 149defm : HWWriteResPair<WriteIMul32Reg, [HWPort1], 3>; 150defm : HWWriteResPair<WriteIMul64, [HWPort1,HWPort6], 4, [1,1], 2>; 151defm : HWWriteResPair<WriteMULX64, [HWPort1,HWPort6], 3, [1,1], 2>; 152defm : HWWriteResPair<WriteIMul64Imm, [HWPort1], 3>; 153defm : HWWriteResPair<WriteIMul64Reg, [HWPort1], 3>; 154def HWWriteIMulH : WriteRes<WriteIMulH, []> { let Latency = 4; } 155def : WriteRes<WriteIMulHLd, []> { 156 let Latency = !add(HWWriteIMulH.Latency, HaswellModel.LoadLatency); 157} 158 159defm : X86WriteRes<WriteBSWAP32, [HWPort15], 1, [1], 1>; 160defm : X86WriteRes<WriteBSWAP64, [HWPort06, HWPort15], 2, [1,1], 2>; 161defm : X86WriteRes<WriteCMPXCHG,[HWPort06, HWPort0156], 5, [2,3], 5>; 162defm : X86WriteRes<WriteCMPXCHGRMW,[HWPort23,HWPort06,HWPort0156,HWPort237,HWPort4], 9, [1,2,1,1,1], 6>; 163defm : X86WriteRes<WriteXCHG, [HWPort0156], 2, [3], 3>; 164 165// Integer shifts and rotates. 166defm : HWWriteResPair<WriteShift, [HWPort06], 1>; 167defm : HWWriteResPair<WriteShiftCL, [HWPort06, HWPort0156], 3, [2,1], 3>; 168defm : HWWriteResPair<WriteRotate, [HWPort06], 1, [1], 1>; 169defm : HWWriteResPair<WriteRotateCL, [HWPort06, HWPort0156], 3, [2,1], 3>; 170 171// SHLD/SHRD. 172defm : X86WriteRes<WriteSHDrri, [HWPort1], 3, [1], 1>; 173defm : X86WriteRes<WriteSHDrrcl,[HWPort1, HWPort06, HWPort0156], 6, [1, 1, 2], 4>; 174defm : X86WriteRes<WriteSHDmri, [HWPort1, HWPort23, HWPort237, HWPort0156], 10, [1, 1, 1, 1], 4>; 175defm : X86WriteRes<WriteSHDmrcl,[HWPort1, HWPort23, HWPort237, HWPort06, HWPort0156], 12, [1, 1, 1, 1, 2], 6>; 176 177// Branches don't produce values, so they have no latency, but they still 178// consume resources. Indirect branches can fold loads. 179defm : HWWriteResPair<WriteJump, [HWPort06], 1>; 180 181defm : HWWriteResPair<WriteCRC32, [HWPort1], 3>; 182 183defm : HWWriteResPair<WriteCMOV, [HWPort06,HWPort0156], 2, [1,1], 2>; // Conditional move. 184defm : X86WriteRes<WriteFCMOV, [HWPort1], 3, [1], 1>; // x87 conditional move. 185 186def : WriteRes<WriteSETCC, [HWPort06]>; // Setcc. 187def : WriteRes<WriteSETCCStore, [HWPort06,HWPort4,HWPort237]> { 188 let Latency = 2; 189 let NumMicroOps = 3; 190} 191 192defm : X86WriteRes<WriteLAHFSAHF, [HWPort06], 1, [1], 1>; 193defm : X86WriteRes<WriteBitTest, [HWPort06], 1, [1], 1>; 194defm : X86WriteRes<WriteBitTestImmLd, [HWPort06,HWPort23], 6, [1,1], 2>; 195defm : X86WriteRes<WriteBitTestRegLd, [], 1, [], 10>; 196defm : X86WriteRes<WriteBitTestSet, [HWPort06], 1, [1], 1>; 197defm : X86WriteRes<WriteBitTestSetImmLd, [HWPort06,HWPort23], 6, [1,1], 3>; 198//defm : X86WriteRes<WriteBitTestSetRegLd, [], 1, [], 11>; 199 200// This is for simple LEAs with one or two input operands. 201// The complex ones can only execute on port 1, and they require two cycles on 202// the port to read all inputs. We don't model that. 203def : WriteRes<WriteLEA, [HWPort15]>; 204 205// Bit counts. 206defm : HWWriteResPair<WriteBSF, [HWPort1], 3>; 207defm : HWWriteResPair<WriteBSR, [HWPort1], 3>; 208defm : HWWriteResPair<WriteLZCNT, [HWPort1], 3>; 209defm : HWWriteResPair<WriteTZCNT, [HWPort1], 3>; 210defm : HWWriteResPair<WritePOPCNT, [HWPort1], 3>; 211 212// BMI1 BEXTR/BLS, BMI2 BZHI 213defm : HWWriteResPair<WriteBEXTR, [HWPort06,HWPort15], 2, [1,1], 2>; 214defm : HWWriteResPair<WriteBLS, [HWPort15], 1>; 215defm : HWWriteResPair<WriteBZHI, [HWPort15], 1>; 216 217// TODO: Why isn't the HWDivider used? 218defm : X86WriteRes<WriteDiv8, [HWPort0,HWPort1,HWPort5,HWPort6], 22, [], 9>; 219defm : X86WriteRes<WriteDiv16, [HWPort0,HWPort1,HWPort5,HWPort6,HWPort01,HWPort0156], 98, [7,7,3,3,1,11], 32>; 220defm : X86WriteRes<WriteDiv32, [HWPort0,HWPort1,HWPort5,HWPort6,HWPort01,HWPort0156], 98, [7,7,3,3,1,11], 32>; 221defm : X86WriteRes<WriteDiv64, [HWPort0,HWPort1,HWPort5,HWPort6,HWPort01,HWPort0156], 98, [7,7,3,3,1,11], 32>; 222defm : X86WriteRes<WriteDiv8Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>; 223defm : X86WriteRes<WriteDiv16Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>; 224defm : X86WriteRes<WriteDiv32Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>; 225defm : X86WriteRes<WriteDiv64Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>; 226 227defm : X86WriteRes<WriteIDiv8, [HWPort0,HWPort1,HWPort5,HWPort6], 23, [], 9>; 228defm : X86WriteRes<WriteIDiv16, [HWPort0,HWPort1,HWPort5,HWPort6,HWPort06,HWPort0156], 112, [4,2,4,8,14,34], 66>; 229defm : X86WriteRes<WriteIDiv32, [HWPort0,HWPort1,HWPort5,HWPort6,HWPort06,HWPort0156], 112, [4,2,4,8,14,34], 66>; 230defm : X86WriteRes<WriteIDiv64, [HWPort0,HWPort1,HWPort5,HWPort6,HWPort06,HWPort0156], 112, [4,2,4,8,14,34], 66>; 231defm : X86WriteRes<WriteIDiv8Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>; 232defm : X86WriteRes<WriteIDiv16Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>; 233defm : X86WriteRes<WriteIDiv32Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>; 234defm : X86WriteRes<WriteIDiv64Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>; 235 236// Floating point. This covers both scalar and vector operations. 237defm : X86WriteRes<WriteFLD0, [HWPort01], 1, [1], 1>; 238defm : X86WriteRes<WriteFLD1, [HWPort01], 1, [2], 2>; 239defm : X86WriteRes<WriteFLDC, [HWPort01], 1, [2], 2>; 240defm : X86WriteRes<WriteFLoad, [HWPort23], 5, [1], 1>; 241defm : X86WriteRes<WriteFLoadX, [HWPort23], 6, [1], 1>; 242defm : X86WriteRes<WriteFLoadY, [HWPort23], 7, [1], 1>; 243defm : X86WriteRes<WriteFMaskedLoad, [HWPort23,HWPort5], 8, [1,2], 3>; 244defm : X86WriteRes<WriteFMaskedLoadY, [HWPort23,HWPort5], 9, [1,2], 3>; 245defm : X86WriteRes<WriteFStore, [HWPort237,HWPort4], 1, [1,1], 2>; 246defm : X86WriteRes<WriteFStoreX, [HWPort237,HWPort4], 1, [1,1], 2>; 247defm : X86WriteRes<WriteFStoreY, [HWPort237,HWPort4], 1, [1,1], 2>; 248defm : X86WriteRes<WriteFStoreNT, [HWPort237,HWPort4], 1, [1,1], 2>; 249defm : X86WriteRes<WriteFStoreNTX, [HWPort237,HWPort4], 1, [1,1], 2>; 250defm : X86WriteRes<WriteFStoreNTY, [HWPort237,HWPort4], 1, [1,1], 2>; 251 252defm : X86WriteRes<WriteFMaskedStore32, [HWPort0,HWPort4,HWPort237,HWPort15], 5, [1,1,1,1], 4>; 253defm : X86WriteRes<WriteFMaskedStore32Y, [HWPort0,HWPort4,HWPort237,HWPort15], 5, [1,1,1,1], 4>; 254defm : X86WriteRes<WriteFMaskedStore64, [HWPort0,HWPort4,HWPort237,HWPort15], 5, [1,1,1,1], 4>; 255defm : X86WriteRes<WriteFMaskedStore64Y, [HWPort0,HWPort4,HWPort237,HWPort15], 5, [1,1,1,1], 4>; 256 257defm : X86WriteRes<WriteFMove, [HWPort5], 1, [1], 1>; 258defm : X86WriteRes<WriteFMoveX, [HWPort5], 1, [1], 1>; 259defm : X86WriteRes<WriteFMoveY, [HWPort5], 1, [1], 1>; 260defm : X86WriteRes<WriteEMMS, [HWPort01,HWPort15,HWPort015,HWPort0156], 31, [8,1,21,1], 31>; 261 262defm : HWWriteResPair<WriteFAdd, [HWPort1], 3, [1], 1, 5>; 263defm : HWWriteResPair<WriteFAddX, [HWPort1], 3, [1], 1, 6>; 264defm : HWWriteResPair<WriteFAddY, [HWPort1], 3, [1], 1, 7>; 265defm : HWWriteResPair<WriteFAddZ, [HWPort1], 3, [1], 1, 7>; // Unsupported = 1 266defm : HWWriteResPair<WriteFAdd64, [HWPort1], 3, [1], 1, 5>; 267defm : HWWriteResPair<WriteFAdd64X, [HWPort1], 3, [1], 1, 6>; 268defm : HWWriteResPair<WriteFAdd64Y, [HWPort1], 3, [1], 1, 7>; 269defm : HWWriteResPair<WriteFAdd64Z, [HWPort1], 3, [1], 1, 7>; // Unsupported = 1 270 271defm : HWWriteResPair<WriteFCmp, [HWPort1], 3, [1], 1, 5>; 272defm : HWWriteResPair<WriteFCmpX, [HWPort1], 3, [1], 1, 6>; 273defm : HWWriteResPair<WriteFCmpY, [HWPort1], 3, [1], 1, 7>; 274defm : HWWriteResPair<WriteFCmpZ, [HWPort1], 3, [1], 1, 7>; // Unsupported = 1 275defm : HWWriteResPair<WriteFCmp64, [HWPort1], 3, [1], 1, 5>; 276defm : HWWriteResPair<WriteFCmp64X, [HWPort1], 3, [1], 1, 6>; 277defm : HWWriteResPair<WriteFCmp64Y, [HWPort1], 3, [1], 1, 7>; 278defm : HWWriteResPair<WriteFCmp64Z, [HWPort1], 3, [1], 1, 7>; // Unsupported = 1 279 280defm : HWWriteResPair<WriteFCom, [HWPort1], 3>; 281defm : HWWriteResPair<WriteFComX, [HWPort1], 3>; 282 283defm : HWWriteResPair<WriteFMul, [HWPort01], 5, [1], 1, 5>; 284defm : HWWriteResPair<WriteFMulX, [HWPort01], 5, [1], 1, 6>; 285defm : HWWriteResPair<WriteFMulY, [HWPort01], 5, [1], 1, 7>; 286defm : HWWriteResPair<WriteFMulZ, [HWPort01], 5, [1], 1, 7>; // Unsupported = 1 287defm : HWWriteResPair<WriteFMul64, [HWPort01], 5, [1], 1, 5>; 288defm : HWWriteResPair<WriteFMul64X, [HWPort01], 5, [1], 1, 6>; 289defm : HWWriteResPair<WriteFMul64Y, [HWPort01], 5, [1], 1, 7>; 290defm : HWWriteResPair<WriteFMul64Z, [HWPort01], 5, [1], 1, 7>; // Unsupported = 1 291 292defm : HWWriteResPair<WriteFDiv, [HWPort0,HWFPDivider], 13, [1,7], 1, 5>; 293defm : HWWriteResPair<WriteFDivX, [HWPort0,HWFPDivider], 13, [1,7], 1, 6>; 294defm : HWWriteResPair<WriteFDivY, [HWPort0,HWPort15,HWFPDivider], 21, [2,1,14], 3, 7>; 295defm : HWWriteResPair<WriteFDivZ, [HWPort0,HWPort15,HWFPDivider], 21, [2,1,14], 3, 7>; // Unsupported = 1 296defm : HWWriteResPair<WriteFDiv64, [HWPort0,HWFPDivider], 20, [1,14], 1, 5>; 297defm : HWWriteResPair<WriteFDiv64X, [HWPort0,HWFPDivider], 20, [1,14], 1, 6>; 298defm : HWWriteResPair<WriteFDiv64Y, [HWPort0,HWPort15,HWFPDivider], 35, [2,1,28], 3, 7>; 299defm : HWWriteResPair<WriteFDiv64Z, [HWPort0,HWPort15,HWFPDivider], 35, [2,1,28], 3, 7>; // Unsupported = 1 300 301defm : HWWriteResPair<WriteFRcp, [HWPort0], 5, [1], 1, 5>; 302defm : HWWriteResPair<WriteFRcpX, [HWPort0], 5, [1], 1, 6>; 303defm : HWWriteResPair<WriteFRcpY, [HWPort0,HWPort015], 11, [2,1], 3, 7>; 304defm : HWWriteResPair<WriteFRcpZ, [HWPort0,HWPort015], 11, [2,1], 3, 7>; // Unsupported = 1 305 306defm : HWWriteResPair<WriteFRsqrt, [HWPort0], 5, [1], 1, 5>; 307defm : HWWriteResPair<WriteFRsqrtX,[HWPort0], 5, [1], 1, 6>; 308defm : HWWriteResPair<WriteFRsqrtY,[HWPort0,HWPort015], 11, [2,1], 3, 7>; 309defm : HWWriteResPair<WriteFRsqrtZ,[HWPort0,HWPort015], 11, [2,1], 3, 7>; // Unsupported = 1 310 311defm : HWWriteResPair<WriteFSqrt, [HWPort0,HWFPDivider], 11, [1,7], 1, 5>; 312defm : HWWriteResPair<WriteFSqrtX, [HWPort0,HWFPDivider], 11, [1,7], 1, 6>; 313defm : HWWriteResPair<WriteFSqrtY, [HWPort0,HWPort15,HWFPDivider], 21, [2,1,14], 3, 7>; 314defm : HWWriteResPair<WriteFSqrtZ, [HWPort0,HWPort15,HWFPDivider], 21, [2,1,14], 3, 7>; // Unsupported = 1 315defm : HWWriteResPair<WriteFSqrt64, [HWPort0,HWFPDivider], 16, [1,14], 1, 5>; 316defm : HWWriteResPair<WriteFSqrt64X, [HWPort0,HWFPDivider], 16, [1,14], 1, 6>; 317defm : HWWriteResPair<WriteFSqrt64Y, [HWPort0,HWPort15,HWFPDivider], 35, [2,1,28], 3, 7>; 318defm : HWWriteResPair<WriteFSqrt64Z, [HWPort0,HWPort15,HWFPDivider], 35, [2,1,28], 3, 7>; // Unsupported = 1 319defm : HWWriteResPair<WriteFSqrt80, [HWPort0,HWFPDivider], 23, [1,17]>; 320 321defm : HWWriteResPair<WriteFMA, [HWPort01], 5, [1], 1, 5>; 322defm : HWWriteResPair<WriteFMAX, [HWPort01], 5, [1], 1, 6>; 323defm : HWWriteResPair<WriteFMAY, [HWPort01], 5, [1], 1, 7>; 324defm : HWWriteResPair<WriteFMAZ, [HWPort01], 5, [1], 1, 7>; // Unsupported = 1 325defm : HWWriteResPair<WriteDPPD, [HWPort0,HWPort1,HWPort5], 9, [1,1,1], 3, 6>; 326defm : HWWriteResPair<WriteDPPS, [HWPort0,HWPort1,HWPort5], 14, [2,1,1], 4, 6>; 327defm : HWWriteResPair<WriteDPPSY, [HWPort0,HWPort1,HWPort5], 14, [2,1,1], 4, 7>; 328defm : HWWriteResPair<WriteDPPSZ, [HWPort0,HWPort1,HWPort5], 14, [2,1,1], 4, 7>; // Unsupported = 1 329defm : HWWriteResPair<WriteFSign, [HWPort0], 1>; 330defm : X86WriteRes<WriteFRnd, [HWPort23], 6, [1], 1>; 331defm : X86WriteRes<WriteFRndY, [HWPort23], 6, [1], 1>; 332defm : X86WriteRes<WriteFRndZ, [HWPort23], 6, [1], 1>; // Unsupported = 1 333defm : X86WriteRes<WriteFRndLd, [HWPort1,HWPort23], 12, [2,1], 3>; 334defm : X86WriteRes<WriteFRndYLd, [HWPort1,HWPort23], 13, [2,1], 3>; 335defm : X86WriteRes<WriteFRndZLd, [HWPort1,HWPort23], 13, [2,1], 3>; // Unsupported = 1 336defm : HWWriteResPair<WriteFLogic, [HWPort5], 1, [1], 1, 6>; 337defm : HWWriteResPair<WriteFLogicY, [HWPort5], 1, [1], 1, 7>; 338defm : HWWriteResPair<WriteFLogicZ, [HWPort5], 1, [1], 1, 7>; // Unsupported = 1 339defm : HWWriteResPair<WriteFTest, [HWPort0], 1, [1], 1, 6>; 340defm : HWWriteResPair<WriteFTestY, [HWPort0], 1, [1], 1, 7>; 341defm : HWWriteResPair<WriteFTestZ, [HWPort0], 1, [1], 1, 7>; // Unsupported = 1 342defm : HWWriteResPair<WriteFShuffle, [HWPort5], 1, [1], 1, 6>; 343defm : HWWriteResPair<WriteFShuffleY, [HWPort5], 1, [1], 1, 7>; 344defm : HWWriteResPair<WriteFShuffleZ, [HWPort5], 1, [1], 1, 7>; // Unsupported = 1 345defm : HWWriteResPair<WriteFVarShuffle, [HWPort5], 1, [1], 1, 6>; 346defm : HWWriteResPair<WriteFVarShuffleY, [HWPort5], 1, [1], 1, 7>; 347defm : HWWriteResPair<WriteFVarShuffleZ, [HWPort5], 1, [1], 1, 7>; // Unsupported = 1 348defm : HWWriteResPair<WriteFBlend, [HWPort015], 1, [1], 1, 6>; 349defm : HWWriteResPair<WriteFBlendY, [HWPort015], 1, [1], 1, 7>; 350defm : HWWriteResPair<WriteFBlendZ, [HWPort015], 1, [1], 1, 7>; // Unsupported = 1 351defm : HWWriteResPair<WriteFShuffle256, [HWPort5], 3, [1], 1, 7>; 352defm : HWWriteResPair<WriteFVarShuffle256, [HWPort5], 3, [1], 1, 7>; 353defm : HWWriteResPair<WriteFVarBlend, [HWPort5], 2, [2], 2, 6>; 354defm : HWWriteResPair<WriteFVarBlendY, [HWPort5], 2, [2], 2, 7>; 355defm : HWWriteResPair<WriteFVarBlendZ, [HWPort5], 2, [2], 2, 7>; // Unsupported = 1 356 357// Conversion between integer and float. 358defm : HWWriteResPair<WriteCvtSD2I, [HWPort1], 3>; 359defm : HWWriteResPair<WriteCvtPD2I, [HWPort1], 3>; 360defm : HWWriteResPair<WriteCvtPD2IY, [HWPort1], 3>; 361defm : HWWriteResPair<WriteCvtPD2IZ, [HWPort1], 3>; // Unsupported = 1 362defm : HWWriteResPair<WriteCvtSS2I, [HWPort1], 3>; 363defm : HWWriteResPair<WriteCvtPS2I, [HWPort1], 3>; 364defm : HWWriteResPair<WriteCvtPS2IY, [HWPort1], 3>; 365defm : HWWriteResPair<WriteCvtPS2IZ, [HWPort1], 3>; // Unsupported = 1 366 367defm : HWWriteResPair<WriteCvtI2SD, [HWPort1], 4>; 368defm : HWWriteResPair<WriteCvtI2PD, [HWPort1], 4>; 369defm : HWWriteResPair<WriteCvtI2PDY, [HWPort1], 4>; 370defm : HWWriteResPair<WriteCvtI2PDZ, [HWPort1], 4>; // Unsupported = 1 371defm : HWWriteResPair<WriteCvtI2SS, [HWPort1], 4>; 372defm : HWWriteResPair<WriteCvtI2PS, [HWPort1], 4>; 373defm : HWWriteResPair<WriteCvtI2PSY, [HWPort1], 4>; 374defm : HWWriteResPair<WriteCvtI2PSZ, [HWPort1], 4>; // Unsupported = 1 375 376defm : HWWriteResPair<WriteCvtSS2SD, [HWPort1], 3>; 377defm : HWWriteResPair<WriteCvtPS2PD, [HWPort1], 3>; 378defm : HWWriteResPair<WriteCvtPS2PDY, [HWPort1], 3>; 379defm : HWWriteResPair<WriteCvtPS2PDZ, [HWPort1], 3>; // Unsupported = 1 380defm : HWWriteResPair<WriteCvtSD2SS, [HWPort1], 3>; 381defm : HWWriteResPair<WriteCvtPD2PS, [HWPort1], 3>; 382defm : HWWriteResPair<WriteCvtPD2PSY, [HWPort1], 3>; 383defm : HWWriteResPair<WriteCvtPD2PSZ, [HWPort1], 3>; // Unsupported = 1 384 385defm : X86WriteRes<WriteCvtPH2PS, [HWPort0,HWPort5], 2, [1,1], 2>; 386defm : X86WriteRes<WriteCvtPH2PSY, [HWPort0,HWPort5], 2, [1,1], 2>; 387defm : X86WriteRes<WriteCvtPH2PSZ, [HWPort0,HWPort5], 2, [1,1], 2>; // Unsupported = 1 388defm : X86WriteRes<WriteCvtPH2PSLd, [HWPort0,HWPort23], 6, [1,1], 2>; 389defm : X86WriteRes<WriteCvtPH2PSYLd, [HWPort0,HWPort23], 7, [1,1], 2>; 390defm : X86WriteRes<WriteCvtPH2PSZLd, [HWPort0,HWPort23], 7, [1,1], 2>; // Unsupported = 1 391 392defm : X86WriteRes<WriteCvtPS2PH, [HWPort1,HWPort5], 4, [1,1], 2>; 393defm : X86WriteRes<WriteCvtPS2PHY, [HWPort1,HWPort5], 6, [1,1], 2>; 394defm : X86WriteRes<WriteCvtPS2PHZ, [HWPort1,HWPort5], 6, [1,1], 2>; // Unsupported = 1 395defm : X86WriteRes<WriteCvtPS2PHSt, [HWPort1,HWPort4,HWPort5,HWPort237], 5, [1,1,1,1], 4>; 396defm : X86WriteRes<WriteCvtPS2PHYSt, [HWPort1,HWPort4,HWPort5,HWPort237], 7, [1,1,1,1], 4>; 397defm : X86WriteRes<WriteCvtPS2PHZSt, [HWPort1,HWPort4,HWPort5,HWPort237], 7, [1,1,1,1], 4>; // Unsupported = 1 398 399// Vector integer operations. 400defm : X86WriteRes<WriteVecLoad, [HWPort23], 5, [1], 1>; 401defm : X86WriteRes<WriteVecLoadX, [HWPort23], 6, [1], 1>; 402defm : X86WriteRes<WriteVecLoadY, [HWPort23], 7, [1], 1>; 403defm : X86WriteRes<WriteVecLoadNT, [HWPort23], 6, [1], 1>; 404defm : X86WriteRes<WriteVecLoadNTY, [HWPort23], 7, [1], 1>; 405defm : X86WriteRes<WriteVecMaskedLoad, [HWPort23,HWPort5], 8, [1,2], 3>; 406defm : X86WriteRes<WriteVecMaskedLoadY, [HWPort23,HWPort5], 9, [1,2], 3>; 407defm : X86WriteRes<WriteVecStore, [HWPort237,HWPort4], 1, [1,1], 2>; 408defm : X86WriteRes<WriteVecStoreX, [HWPort237,HWPort4], 1, [1,1], 2>; 409defm : X86WriteRes<WriteVecStoreY, [HWPort237,HWPort4], 1, [1,1], 2>; 410defm : X86WriteRes<WriteVecStoreNT, [HWPort237,HWPort4], 1, [1,1], 2>; 411defm : X86WriteRes<WriteVecStoreNTY, [HWPort237,HWPort4], 1, [1,1], 2>; 412defm : X86WriteRes<WriteVecMaskedStore32, [HWPort0,HWPort4,HWPort237,HWPort15], 5, [1,1,1,1], 4>; 413defm : X86WriteRes<WriteVecMaskedStore32Y, [HWPort0,HWPort4,HWPort237,HWPort15], 5, [1,1,1,1], 4>; 414defm : X86WriteRes<WriteVecMaskedStore64, [HWPort0,HWPort4,HWPort237,HWPort15], 5, [1,1,1,1], 4>; 415defm : X86WriteRes<WriteVecMaskedStore64Y, [HWPort0,HWPort4,HWPort237,HWPort15], 5, [1,1,1,1], 4>; 416defm : X86WriteRes<WriteVecMove, [HWPort015], 1, [1], 1>; 417defm : X86WriteRes<WriteVecMoveX, [HWPort015], 1, [1], 1>; 418defm : X86WriteRes<WriteVecMoveY, [HWPort015], 1, [1], 1>; 419defm : X86WriteRes<WriteVecMoveToGpr, [HWPort0], 1, [1], 1>; 420defm : X86WriteRes<WriteVecMoveFromGpr, [HWPort5], 1, [1], 1>; 421 422defm : HWWriteResPair<WriteVecLogic, [HWPort015], 1, [1], 1, 5>; 423defm : HWWriteResPair<WriteVecLogicX,[HWPort015], 1, [1], 1, 6>; 424defm : HWWriteResPair<WriteVecLogicY,[HWPort015], 1, [1], 1, 7>; 425defm : HWWriteResPair<WriteVecLogicZ,[HWPort015], 1, [1], 1, 7>; // Unsupported = 1 426defm : HWWriteResPair<WriteVecTest, [HWPort0,HWPort5], 2, [1,1], 2, 6>; 427defm : HWWriteResPair<WriteVecTestY, [HWPort0,HWPort5], 4, [1,1], 2, 7>; 428defm : HWWriteResPair<WriteVecTestZ, [HWPort0,HWPort5], 4, [1,1], 2, 7>; // Unsupported = 1 429defm : HWWriteResPair<WriteVecALU, [HWPort15], 1, [1], 1, 5>; 430defm : HWWriteResPair<WriteVecALUX, [HWPort15], 1, [1], 1, 6>; 431defm : HWWriteResPair<WriteVecALUY, [HWPort15], 1, [1], 1, 7>; 432defm : HWWriteResPair<WriteVecALUZ, [HWPort15], 1, [1], 1, 7>; // Unsupported = 1 433defm : HWWriteResPair<WriteVecIMul, [HWPort0], 5, [1], 1, 5>; 434defm : HWWriteResPair<WriteVecIMulX, [HWPort0], 5, [1], 1, 6>; 435defm : HWWriteResPair<WriteVecIMulY, [HWPort0], 5, [1], 1, 7>; 436defm : HWWriteResPair<WriteVecIMulZ, [HWPort0], 5, [1], 1, 7>; // Unsupported = 1 437defm : HWWriteResPair<WritePMULLD, [HWPort0], 10, [2], 2, 6>; 438defm : HWWriteResPair<WritePMULLDY, [HWPort0], 10, [2], 2, 7>; 439defm : HWWriteResPair<WritePMULLDZ, [HWPort0], 10, [2], 2, 7>; // Unsupported = 1 440defm : HWWriteResPair<WriteShuffle, [HWPort5], 1, [1], 1, 5>; 441defm : HWWriteResPair<WriteShuffleX, [HWPort5], 1, [1], 1, 6>; 442defm : HWWriteResPair<WriteShuffleY, [HWPort5], 1, [1], 1, 7>; 443defm : HWWriteResPair<WriteShuffleZ, [HWPort5], 1, [1], 1, 7>; // Unsupported = 1 444defm : HWWriteResPair<WriteVarShuffle, [HWPort5], 1, [1], 1, 5>; 445defm : HWWriteResPair<WriteVarShuffleX,[HWPort5], 1, [1], 1, 6>; 446defm : HWWriteResPair<WriteVarShuffleY,[HWPort5], 1, [1], 1, 7>; 447defm : HWWriteResPair<WriteVarShuffleZ,[HWPort5], 1, [1], 1, 7>; // Unsupported = 1 448defm : HWWriteResPair<WriteBlend, [HWPort5], 1, [1], 1, 6>; 449defm : HWWriteResPair<WriteBlendY, [HWPort5], 1, [1], 1, 7>; 450defm : HWWriteResPair<WriteBlendZ, [HWPort5], 1, [1], 1, 7>; // Unsupported = 1 451defm : HWWriteResPair<WriteShuffle256, [HWPort5], 3, [1], 1, 7>; 452defm : HWWriteResPair<WriteVPMOV256, [HWPort5], 3, [1], 1, 7>; 453defm : HWWriteResPair<WriteVarShuffle256, [HWPort5], 3, [1], 1, 7>; 454defm : HWWriteResPair<WriteVarBlend, [HWPort5], 2, [2], 2, 6>; 455defm : HWWriteResPair<WriteVarBlendY, [HWPort5], 2, [2], 2, 7>; 456defm : HWWriteResPair<WriteVarBlendZ, [HWPort5], 2, [2], 2, 7>; // Unsupported = 1 457defm : HWWriteResPair<WriteMPSAD, [HWPort0, HWPort5], 7, [1, 2], 3, 6>; 458defm : HWWriteResPair<WriteMPSADY, [HWPort0, HWPort5], 7, [1, 2], 3, 7>; 459defm : HWWriteResPair<WriteMPSADZ, [HWPort0, HWPort5], 7, [1, 2], 3, 7>; // Unsupported = 1 460defm : HWWriteResPair<WritePSADBW, [HWPort0], 5, [1], 1, 5>; 461defm : HWWriteResPair<WritePSADBWX, [HWPort0], 5, [1], 1, 6>; 462defm : HWWriteResPair<WritePSADBWY, [HWPort0], 5, [1], 1, 7>; 463defm : HWWriteResPair<WritePSADBWZ, [HWPort0], 5, [1], 1, 7>; // Unsupported = 1 464defm : HWWriteResPair<WritePHMINPOS, [HWPort0], 5, [1], 1, 6>; 465 466// Vector integer shifts. 467defm : HWWriteResPair<WriteVecShift, [HWPort0], 1, [1], 1, 5>; 468defm : HWWriteResPair<WriteVecShiftX, [HWPort0,HWPort5], 2, [1,1], 2, 6>; 469defm : X86WriteRes<WriteVecShiftY, [HWPort0,HWPort5], 4, [1,1], 2>; 470defm : X86WriteRes<WriteVecShiftZ, [HWPort0,HWPort5], 4, [1,1], 2>; // Unsupported = 1 471defm : X86WriteRes<WriteVecShiftYLd, [HWPort0,HWPort23], 8, [1,1], 2>; 472defm : X86WriteRes<WriteVecShiftZLd, [HWPort0,HWPort23], 8, [1,1], 2>; // Unsupported = 1 473 474defm : HWWriteResPair<WriteVecShiftImm, [HWPort0], 1, [1], 1, 5>; 475defm : HWWriteResPair<WriteVecShiftImmX, [HWPort0], 1, [1], 1, 6>; 476defm : HWWriteResPair<WriteVecShiftImmY, [HWPort0], 1, [1], 1, 7>; 477defm : HWWriteResPair<WriteVecShiftImmZ, [HWPort0], 1, [1], 1, 7>; // Unsupported = 1 478defm : HWWriteResPair<WriteVarVecShift, [HWPort0, HWPort5], 3, [2,1], 3, 6>; 479defm : HWWriteResPair<WriteVarVecShiftY, [HWPort0, HWPort5], 3, [2,1], 3, 7>; 480defm : HWWriteResPair<WriteVarVecShiftZ, [HWPort0, HWPort5], 3, [2,1], 3, 7>; // Unsupported = 1 481 482// Vector insert/extract operations. 483def : WriteRes<WriteVecInsert, [HWPort5]> { 484 let Latency = 2; 485 let NumMicroOps = 2; 486 let ResourceCycles = [2]; 487} 488def : WriteRes<WriteVecInsertLd, [HWPort5,HWPort23]> { 489 let Latency = 6; 490 let NumMicroOps = 2; 491} 492def: InstRW<[WriteVecInsertLd], (instregex "(V?)MOV(H|L)(PD|PS)rm")>; 493 494def : WriteRes<WriteVecExtract, [HWPort0,HWPort5]> { 495 let Latency = 2; 496 let NumMicroOps = 2; 497} 498def : WriteRes<WriteVecExtractSt, [HWPort4,HWPort5,HWPort237]> { 499 let Latency = 2; 500 let NumMicroOps = 3; 501} 502 503// String instructions. 504 505// Packed Compare Implicit Length Strings, Return Mask 506def : WriteRes<WritePCmpIStrM, [HWPort0]> { 507 let Latency = 11; 508 let NumMicroOps = 3; 509 let ResourceCycles = [3]; 510} 511def : WriteRes<WritePCmpIStrMLd, [HWPort0, HWPort23]> { 512 let Latency = 17; 513 let NumMicroOps = 4; 514 let ResourceCycles = [3,1]; 515} 516 517// Packed Compare Explicit Length Strings, Return Mask 518def : WriteRes<WritePCmpEStrM, [HWPort0, HWPort5, HWPort015, HWPort0156]> { 519 let Latency = 19; 520 let NumMicroOps = 9; 521 let ResourceCycles = [4,3,1,1]; 522} 523def : WriteRes<WritePCmpEStrMLd, [HWPort0, HWPort5, HWPort23, HWPort015, HWPort0156]> { 524 let Latency = 25; 525 let NumMicroOps = 10; 526 let ResourceCycles = [4,3,1,1,1]; 527} 528 529// Packed Compare Implicit Length Strings, Return Index 530def : WriteRes<WritePCmpIStrI, [HWPort0]> { 531 let Latency = 11; 532 let NumMicroOps = 3; 533 let ResourceCycles = [3]; 534} 535def : WriteRes<WritePCmpIStrILd, [HWPort0, HWPort23]> { 536 let Latency = 17; 537 let NumMicroOps = 4; 538 let ResourceCycles = [3,1]; 539} 540 541// Packed Compare Explicit Length Strings, Return Index 542def : WriteRes<WritePCmpEStrI, [HWPort0, HWPort5, HWPort0156]> { 543 let Latency = 18; 544 let NumMicroOps = 8; 545 let ResourceCycles = [4,3,1]; 546} 547def : WriteRes<WritePCmpEStrILd, [HWPort0, HWPort5, HWPort23, HWPort0156]> { 548 let Latency = 24; 549 let NumMicroOps = 9; 550 let ResourceCycles = [4,3,1,1]; 551} 552 553// MOVMSK Instructions. 554def : WriteRes<WriteFMOVMSK, [HWPort0]> { let Latency = 3; } 555def : WriteRes<WriteVecMOVMSK, [HWPort0]> { let Latency = 3; } 556def : WriteRes<WriteVecMOVMSKY, [HWPort0]> { let Latency = 3; } 557def : WriteRes<WriteMMXMOVMSK, [HWPort0]> { let Latency = 1; } 558 559// AES Instructions. 560def : WriteRes<WriteAESDecEnc, [HWPort5]> { 561 let Latency = 7; 562 let NumMicroOps = 1; 563 let ResourceCycles = [1]; 564} 565def : WriteRes<WriteAESDecEncLd, [HWPort5, HWPort23]> { 566 let Latency = 13; 567 let NumMicroOps = 2; 568 let ResourceCycles = [1,1]; 569} 570 571def : WriteRes<WriteAESIMC, [HWPort5]> { 572 let Latency = 14; 573 let NumMicroOps = 2; 574 let ResourceCycles = [2]; 575} 576def : WriteRes<WriteAESIMCLd, [HWPort5, HWPort23]> { 577 let Latency = 20; 578 let NumMicroOps = 3; 579 let ResourceCycles = [2,1]; 580} 581 582def : WriteRes<WriteAESKeyGen, [HWPort0,HWPort5,HWPort015]> { 583 let Latency = 29; 584 let NumMicroOps = 11; 585 let ResourceCycles = [2,7,2]; 586} 587def : WriteRes<WriteAESKeyGenLd, [HWPort0,HWPort5,HWPort23,HWPort015]> { 588 let Latency = 34; 589 let NumMicroOps = 11; 590 let ResourceCycles = [2,7,1,1]; 591} 592 593// Carry-less multiplication instructions. 594def : WriteRes<WriteCLMul, [HWPort0, HWPort5]> { 595 let Latency = 11; 596 let NumMicroOps = 3; 597 let ResourceCycles = [2,1]; 598} 599def : WriteRes<WriteCLMulLd, [HWPort0, HWPort5, HWPort23]> { 600 let Latency = 17; 601 let NumMicroOps = 4; 602 let ResourceCycles = [2,1,1]; 603} 604 605// Load/store MXCSR. 606def : WriteRes<WriteLDMXCSR, [HWPort0,HWPort23,HWPort0156]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; } 607def : WriteRes<WriteSTMXCSR, [HWPort4,HWPort5,HWPort237]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; } 608 609// Catch-all for expensive system instructions. 610def : WriteRes<WriteSystem, [HWPort0156]> { let Latency = 100; } 611 612// Old microcoded instructions that nobody use. 613def : WriteRes<WriteMicrocoded, [HWPort0156]> { let Latency = 100; } 614 615// Fence instructions. 616def : WriteRes<WriteFence, [HWPort23, HWPort4]>; 617 618// Nop, not very useful expect it provides a model for nops! 619def : WriteRes<WriteNop, []>; 620 621//////////////////////////////////////////////////////////////////////////////// 622// Horizontal add/sub instructions. 623//////////////////////////////////////////////////////////////////////////////// 624 625defm : HWWriteResPair<WriteFHAdd, [HWPort1, HWPort5], 5, [1,2], 3, 6>; 626defm : HWWriteResPair<WriteFHAddY, [HWPort1, HWPort5], 5, [1,2], 3, 7>; 627defm : HWWriteResPair<WritePHAdd, [HWPort5, HWPort15], 3, [2,1], 3, 5>; 628defm : HWWriteResPair<WritePHAddX, [HWPort5, HWPort15], 3, [2,1], 3, 6>; 629defm : HWWriteResPair<WritePHAddY, [HWPort5, HWPort15], 3, [2,1], 3, 7>; 630 631//================ Exceptions ================// 632 633//-- Specific Scheduling Models --// 634 635// Starting with P0. 636def HWWriteP0 : SchedWriteRes<[HWPort0]>; 637 638def HWWriteP01 : SchedWriteRes<[HWPort01]>; 639 640def HWWrite2P01 : SchedWriteRes<[HWPort01]> { 641 let NumMicroOps = 2; 642} 643def HWWrite3P01 : SchedWriteRes<[HWPort01]> { 644 let NumMicroOps = 3; 645} 646 647def HWWriteP0156_P23 : SchedWriteRes<[HWPort0156, HWPort23]> { 648 let NumMicroOps = 2; 649} 650 651def HWWrite2P0156_P23 : SchedWriteRes<[HWPort0156, HWPort23]> { 652 let NumMicroOps = 3; 653 let ResourceCycles = [2, 1]; 654} 655 656// Starting with P1. 657def HWWriteP1 : SchedWriteRes<[HWPort1]>; 658 659 660def HWWrite2P1 : SchedWriteRes<[HWPort1]> { 661 let NumMicroOps = 2; 662 let ResourceCycles = [2]; 663} 664 665// Notation: 666// - r: register. 667// - mm: 64 bit mmx register. 668// - x = 128 bit xmm register. 669// - (x)mm = mmx or xmm register. 670// - y = 256 bit ymm register. 671// - v = any vector register. 672// - m = memory. 673 674//=== Integer Instructions ===// 675//-- Move instructions --// 676 677// XLAT. 678def HWWriteXLAT : SchedWriteRes<[]> { 679 let Latency = 7; 680 let NumMicroOps = 3; 681} 682def : InstRW<[HWWriteXLAT], (instrs XLAT)>; 683 684// PUSHA. 685def HWWritePushA : SchedWriteRes<[]> { 686 let NumMicroOps = 19; 687} 688def : InstRW<[HWWritePushA], (instregex "PUSHA(16|32)")>; 689 690// POPA. 691def HWWritePopA : SchedWriteRes<[]> { 692 let NumMicroOps = 18; 693} 694def : InstRW<[HWWritePopA], (instregex "POPA(16|32)")>; 695 696//-- Arithmetic instructions --// 697 698// BTR BTS BTC. 699// m,r. 700def HWWriteBTRSCmr : SchedWriteRes<[]> { 701 let NumMicroOps = 11; 702} 703def : SchedAlias<WriteBitTestSetRegRMW, HWWriteBTRSCmr>; 704 705//-- Control transfer instructions --// 706 707// CALL. 708// i. 709def HWWriteRETI : SchedWriteRes<[HWPort23, HWPort6, HWPort015]> { 710 let NumMicroOps = 4; 711 let ResourceCycles = [1, 2, 1]; 712} 713def : InstRW<[HWWriteRETI], (instregex "RETI(16|32|64)", "LRETI(16|32|64)")>; 714 715// BOUND. 716// r,m. 717def HWWriteBOUND : SchedWriteRes<[]> { 718 let NumMicroOps = 15; 719} 720def : InstRW<[HWWriteBOUND], (instregex "BOUNDS(16|32)rm")>; 721 722// INTO. 723def HWWriteINTO : SchedWriteRes<[]> { 724 let NumMicroOps = 4; 725} 726def : InstRW<[HWWriteINTO], (instrs INTO)>; 727 728//-- String instructions --// 729 730// LODSB/W. 731def : InstRW<[HWWrite2P0156_P23], (instregex "LODS(B|W)")>; 732 733// LODSD/Q. 734def : InstRW<[HWWriteP0156_P23], (instregex "LODS(L|Q)")>; 735 736// MOVS. 737def HWWriteMOVS : SchedWriteRes<[HWPort23, HWPort4, HWPort0156]> { 738 let Latency = 4; 739 let NumMicroOps = 5; 740 let ResourceCycles = [2, 1, 2]; 741} 742def : InstRW<[HWWriteMOVS], (instrs MOVSB, MOVSL, MOVSQ, MOVSW)>; 743 744// CMPS. 745def HWWriteCMPS : SchedWriteRes<[HWPort23, HWPort0156]> { 746 let Latency = 4; 747 let NumMicroOps = 5; 748 let ResourceCycles = [2, 3]; 749} 750def : InstRW<[HWWriteCMPS], (instregex "CMPS(B|L|Q|W)")>; 751 752//-- Other --// 753 754// RDPMC.f 755def HWWriteRDPMC : SchedWriteRes<[]> { 756 let NumMicroOps = 34; 757} 758def : InstRW<[HWWriteRDPMC], (instrs RDPMC)>; 759 760// RDRAND. 761def HWWriteRDRAND : SchedWriteRes<[HWPort23, HWPort015]> { 762 let NumMicroOps = 17; 763 let ResourceCycles = [1, 16]; 764} 765def : InstRW<[HWWriteRDRAND], (instrs RDRAND16r, RDRAND32r, RDRAND64r)>; 766 767//=== Floating Point x87 Instructions ===// 768//-- Move instructions --// 769 770// FLD. 771// m80. 772def : InstRW<[HWWriteP01], (instrs LD_Frr)>; 773 774// FBLD. 775// m80. 776def HWWriteFBLD : SchedWriteRes<[]> { 777 let Latency = 47; 778 let NumMicroOps = 43; 779} 780def : InstRW<[HWWriteFBLD], (instrs FBLDm)>; 781 782// FST(P). 783// r. 784def : InstRW<[HWWriteP01], (instregex "ST_(F|FP)rr")>; 785 786// FFREE. 787def : InstRW<[HWWriteP01], (instregex "FFREE")>; 788 789// FNSAVE. 790def HWWriteFNSAVE : SchedWriteRes<[]> { 791 let NumMicroOps = 147; 792} 793def : InstRW<[HWWriteFNSAVE], (instrs FSAVEm)>; 794 795// FRSTOR. 796def HWWriteFRSTOR : SchedWriteRes<[]> { 797 let NumMicroOps = 90; 798} 799def : InstRW<[HWWriteFRSTOR], (instrs FRSTORm)>; 800 801//-- Arithmetic instructions --// 802 803// FCOMPP FUCOMPP. 804// r. 805def : InstRW<[HWWrite2P01], (instrs FCOMPP, UCOM_FPPr)>; 806 807// FCOMI(P) FUCOMI(P). 808// m. 809def : InstRW<[HWWrite3P01], (instrs COM_FIPr, COM_FIr, UCOM_FIPr, UCOM_FIr)>; 810 811// FTST. 812def : InstRW<[HWWriteP1], (instregex "TST_F")>; 813 814// FXAM. 815def : InstRW<[HWWrite2P1], (instrs XAM_F)>; 816 817// FPREM. 818def HWWriteFPREM : SchedWriteRes<[]> { 819 let Latency = 19; 820 let NumMicroOps = 28; 821} 822def : InstRW<[HWWriteFPREM], (instrs FPREM)>; 823 824// FPREM1. 825def HWWriteFPREM1 : SchedWriteRes<[]> { 826 let Latency = 27; 827 let NumMicroOps = 41; 828} 829def : InstRW<[HWWriteFPREM1], (instrs FPREM1)>; 830 831// FRNDINT. 832def HWWriteFRNDINT : SchedWriteRes<[]> { 833 let Latency = 11; 834 let NumMicroOps = 17; 835} 836def : InstRW<[HWWriteFRNDINT], (instrs FRNDINT)>; 837 838//-- Math instructions --// 839 840// FSCALE. 841def HWWriteFSCALE : SchedWriteRes<[]> { 842 let Latency = 75; // 49-125 843 let NumMicroOps = 50; // 25-75 844} 845def : InstRW<[HWWriteFSCALE], (instrs FSCALE)>; 846 847// FXTRACT. 848def HWWriteFXTRACT : SchedWriteRes<[]> { 849 let Latency = 15; 850 let NumMicroOps = 17; 851} 852def : InstRW<[HWWriteFXTRACT], (instrs FXTRACT)>; 853 854//=== Floating Point XMM and YMM Instructions ===// 855 856// Remaining instrs. 857 858def HWWriteResGroup0 : SchedWriteRes<[HWPort23]> { 859 let Latency = 6; 860 let NumMicroOps = 1; 861 let ResourceCycles = [1]; 862} 863def: InstRW<[HWWriteResGroup0], (instrs VBROADCASTSSrm)>; 864def: InstRW<[HWWriteResGroup0], (instregex "(V?)MOVSHDUPrm", 865 "(V?)MOVSLDUPrm", 866 "VPBROADCAST(D|Q)rm")>; 867 868def HWWriteResGroup0_1 : SchedWriteRes<[HWPort23]> { 869 let Latency = 7; 870 let NumMicroOps = 1; 871 let ResourceCycles = [1]; 872} 873def: InstRW<[HWWriteResGroup0_1], (instrs VBROADCASTF128, 874 VBROADCASTI128, 875 VBROADCASTSDYrm, 876 VBROADCASTSSYrm, 877 VMOVDDUPYrm, 878 VMOVSHDUPYrm, 879 VMOVSLDUPYrm)>; 880def: InstRW<[HWWriteResGroup0_1], (instregex "LD_F(32|64|80)m", 881 "VPBROADCAST(D|Q)Yrm")>; 882 883def HWWriteResGroup0_2 : SchedWriteRes<[HWPort23]> { 884 let Latency = 5; 885 let NumMicroOps = 1; 886 let ResourceCycles = [1]; 887} 888def: InstRW<[HWWriteResGroup0_2], (instregex "MOVSX(16|32|64)rm(8|16|32)", 889 "MOVZX(16|32|64)rm(8|16)", 890 "(V?)MOVDDUPrm")>; 891 892def HWWriteResGroup1 : SchedWriteRes<[HWPort4,HWPort237]> { 893 let Latency = 1; 894 let NumMicroOps = 2; 895 let ResourceCycles = [1,1]; 896} 897def: InstRW<[HWWriteResGroup1], (instrs FBSTPm, VMPTRSTm)>; 898def: InstRW<[HWWriteResGroup1], (instregex "ST_FP(32|64|80)m")>; 899 900def HWWriteResGroup2 : SchedWriteRes<[HWPort0]> { 901 let Latency = 1; 902 let NumMicroOps = 1; 903 let ResourceCycles = [1]; 904} 905def: InstRW<[HWWriteResGroup2], (instregex "VPSLLVQ(Y?)rr", 906 "VPSRLVQ(Y?)rr")>; 907 908def HWWriteResGroup3 : SchedWriteRes<[HWPort1]> { 909 let Latency = 1; 910 let NumMicroOps = 1; 911 let ResourceCycles = [1]; 912} 913def: InstRW<[HWWriteResGroup3], (instregex "COM(P?)_FST0r", 914 "UCOM_F(P?)r")>; 915 916def HWWriteResGroup4 : SchedWriteRes<[HWPort5]> { 917 let Latency = 1; 918 let NumMicroOps = 1; 919 let ResourceCycles = [1]; 920} 921def: InstRW<[HWWriteResGroup4], (instrs MMX_MOVQ2DQrr)>; 922 923def HWWriteResGroup5 : SchedWriteRes<[HWPort6]> { 924 let Latency = 1; 925 let NumMicroOps = 1; 926 let ResourceCycles = [1]; 927} 928def: InstRW<[HWWriteResGroup5], (instregex "JMP(16|32|64)r")>; 929 930def HWWriteResGroup6 : SchedWriteRes<[HWPort01]> { 931 let Latency = 1; 932 let NumMicroOps = 1; 933 let ResourceCycles = [1]; 934} 935def: InstRW<[HWWriteResGroup6], (instrs FINCSTP, FNOP)>; 936 937def HWWriteResGroup7 : SchedWriteRes<[HWPort06]> { 938 let Latency = 1; 939 let NumMicroOps = 1; 940 let ResourceCycles = [1]; 941} 942def: InstRW<[HWWriteResGroup7], (instrs CDQ, CQO)>; 943 944def HWWriteResGroup8 : SchedWriteRes<[HWPort15]> { 945 let Latency = 1; 946 let NumMicroOps = 1; 947 let ResourceCycles = [1]; 948} 949def: InstRW<[HWWriteResGroup8], (instregex "ANDN(32|64)rr")>; 950 951def HWWriteResGroup9 : SchedWriteRes<[HWPort015]> { 952 let Latency = 1; 953 let NumMicroOps = 1; 954 let ResourceCycles = [1]; 955} 956def: InstRW<[HWWriteResGroup9], (instregex "VPBLENDD(Y?)rri")>; 957 958def HWWriteResGroup10 : SchedWriteRes<[HWPort0156]> { 959 let Latency = 1; 960 let NumMicroOps = 1; 961 let ResourceCycles = [1]; 962} 963def: InstRW<[HWWriteResGroup10], (instrs CBW, CWDE, CDQE, 964 CMC, STC, 965 SGDT64m, 966 SIDT64m, 967 SMSW16m, 968 STRm, 969 SYSCALL)>; 970 971def HWWriteResGroup11 : SchedWriteRes<[HWPort0,HWPort23]> { 972 let Latency = 6; 973 let NumMicroOps = 2; 974 let ResourceCycles = [1,1]; 975} 976def: InstRW<[HWWriteResGroup11], (instregex "(V?)CVTPS2PDrm")>; 977 978def HWWriteResGroup11_1 : SchedWriteRes<[HWPort0,HWPort23]> { 979 let Latency = 7; 980 let NumMicroOps = 2; 981 let ResourceCycles = [1,1]; 982} 983def: InstRW<[HWWriteResGroup11_1], (instrs VPSLLVQrm, VPSRLVQrm)>; 984def: InstRW<[HWWriteResGroup11_1], (instregex "(V?)CVTSS2SDrm")>; 985 986def HWWriteResGroup11_2 : SchedWriteRes<[HWPort0,HWPort23]> { 987 let Latency = 8; 988 let NumMicroOps = 2; 989 let ResourceCycles = [1,1]; 990} 991def: InstRW<[HWWriteResGroup11_2], (instrs VPSLLVQYrm, VPSRLVQYrm)>; 992 993def HWWriteResGroup12 : SchedWriteRes<[HWPort1,HWPort23]> { 994 let Latency = 8; 995 let NumMicroOps = 2; 996 let ResourceCycles = [1,1]; 997} 998def: InstRW<[HWWriteResGroup12], (instrs MMX_CVTPI2PSirm)>; 999def: InstRW<[HWWriteResGroup12], (instregex "P(DEP|EXT)(32|64)rm")>; 1000 1001def HWWriteResGroup13 : SchedWriteRes<[HWPort5,HWPort23]> { 1002 let Latency = 6; 1003 let NumMicroOps = 2; 1004 let ResourceCycles = [1,1]; 1005} 1006def: InstRW<[HWWriteResGroup13], (instregex "(V?)PMOV(SX|ZX)BDrm", 1007 "(V?)PMOV(SX|ZX)BQrm", 1008 "(V?)PMOV(SX|ZX)BWrm", 1009 "(V?)PMOV(SX|ZX)DQrm", 1010 "(V?)PMOV(SX|ZX)WDrm", 1011 "(V?)PMOV(SX|ZX)WQrm")>; 1012 1013def HWWriteResGroup13_1 : SchedWriteRes<[HWPort5,HWPort23]> { 1014 let Latency = 8; 1015 let NumMicroOps = 2; 1016 let ResourceCycles = [1,1]; 1017} 1018def: InstRW<[HWWriteResGroup13_1], (instrs VPMOVSXBDYrm, 1019 VPMOVSXBQYrm, 1020 VPMOVSXWQYrm)>; 1021 1022def HWWriteResGroup14 : SchedWriteRes<[HWPort6,HWPort23]> { 1023 let Latency = 6; 1024 let NumMicroOps = 2; 1025 let ResourceCycles = [1,1]; 1026} 1027def: InstRW<[HWWriteResGroup14], (instrs FARJMP64m)>; 1028def: InstRW<[HWWriteResGroup14], (instregex "JMP(16|32|64)m")>; 1029 1030def HWWriteResGroup16 : SchedWriteRes<[HWPort23,HWPort15]> { 1031 let Latency = 6; 1032 let NumMicroOps = 2; 1033 let ResourceCycles = [1,1]; 1034} 1035def: InstRW<[HWWriteResGroup16], (instregex "ANDN(32|64)rm", 1036 "MOVBE(16|32|64)rm")>; 1037 1038def HWWriteResGroup17 : SchedWriteRes<[HWPort23,HWPort015]> { 1039 let Latency = 7; 1040 let NumMicroOps = 2; 1041 let ResourceCycles = [1,1]; 1042} 1043def: InstRW<[HWWriteResGroup17], (instrs VINSERTF128rm, 1044 VINSERTI128rm, 1045 VPBLENDDrmi)>; 1046 1047def HWWriteResGroup17_2 : SchedWriteRes<[HWPort23,HWPort015]> { 1048 let Latency = 8; 1049 let NumMicroOps = 2; 1050 let ResourceCycles = [1,1]; 1051} 1052def: InstRW<[HWWriteResGroup17_2], (instrs VPBLENDDYrmi)>; 1053 1054def HWWriteResGroup18 : SchedWriteRes<[HWPort23,HWPort0156]> { 1055 let Latency = 6; 1056 let NumMicroOps = 2; 1057 let ResourceCycles = [1,1]; 1058} 1059def: InstRW<[HWWriteResGroup18], (instrs POP16r, POP32r, POP64r)>; 1060def: InstRW<[HWWriteResGroup18], (instregex "POP(16|32|64)rmr")>; 1061 1062def HWWriteResGroup19 : SchedWriteRes<[HWPort237,HWPort0156]> { 1063 let Latency = 2; 1064 let NumMicroOps = 2; 1065 let ResourceCycles = [1,1]; 1066} 1067def: InstRW<[HWWriteResGroup19], (instrs SFENCE)>; 1068 1069def HWWriteResGroup21 : SchedWriteRes<[HWPort4,HWPort6,HWPort237]> { 1070 let Latency = 2; 1071 let NumMicroOps = 3; 1072 let ResourceCycles = [1,1,1]; 1073} 1074def: InstRW<[HWWriteResGroup21], (instrs FNSTCW16m)>; 1075 1076def HWWriteResGroup23 : SchedWriteRes<[HWPort4,HWPort237,HWPort15]> { 1077 let Latency = 2; 1078 let NumMicroOps = 3; 1079 let ResourceCycles = [1,1,1]; 1080} 1081def: InstRW<[HWWriteResGroup23], (instregex "MOVBE(32|64)mr")>; 1082 1083def HWWriteResGroup23_16 : SchedWriteRes<[HWPort06, HWPort237, HWPort4]> { 1084 let Latency = 2; 1085 let NumMicroOps = 3; 1086 let ResourceCycles = [1,1,1]; 1087} 1088def: InstRW<[HWWriteResGroup23_16], (instrs MOVBE16mr)>; 1089 1090def HWWriteResGroup24 : SchedWriteRes<[HWPort4,HWPort237,HWPort0156]> { 1091 let Latency = 2; 1092 let NumMicroOps = 3; 1093 let ResourceCycles = [1,1,1]; 1094} 1095def: InstRW<[HWWriteResGroup24], (instrs PUSH16r, PUSH32r, PUSH64r, PUSH64i8, 1096 STOSB, STOSL, STOSQ, STOSW)>; 1097def: InstRW<[HWWriteResGroup24], (instregex "PUSH(16|32|64)rmr")>; 1098 1099def HWWriteResGroup25 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort06]> { 1100 let Latency = 7; 1101 let NumMicroOps = 4; 1102 let ResourceCycles = [1,1,1,1]; 1103} 1104def: InstRW<[HWWriteResGroup25], (instregex "SAR(8|16|32|64)m(1|i)", 1105 "SHL(8|16|32|64)m(1|i)", 1106 "SHR(8|16|32|64)m(1|i)")>; 1107 1108def HWWriteResGroup26 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort0156]> { 1109 let Latency = 7; 1110 let NumMicroOps = 4; 1111 let ResourceCycles = [1,1,1,1]; 1112} 1113def: InstRW<[HWWriteResGroup26], (instregex "POP(16|32|64)rmm", 1114 "PUSH(16|32|64)rmm")>; 1115 1116def HWWriteResGroup28 : SchedWriteRes<[HWPort01]> { 1117 let Latency = 2; 1118 let NumMicroOps = 2; 1119 let ResourceCycles = [2]; 1120} 1121def: InstRW<[HWWriteResGroup28], (instrs FDECSTP)>; 1122 1123def HWWriteResGroup30 : SchedWriteRes<[HWPort0156]> { 1124 let Latency = 2; 1125 let NumMicroOps = 2; 1126 let ResourceCycles = [2]; 1127} 1128def: InstRW<[HWWriteResGroup30], (instrs LFENCE, 1129 MFENCE, 1130 WAIT, 1131 XGETBV)>; 1132 1133def HWWriteResGroup31 : SchedWriteRes<[HWPort0,HWPort5]> { 1134 let Latency = 2; 1135 let NumMicroOps = 2; 1136 let ResourceCycles = [1,1]; 1137} 1138def: InstRW<[HWWriteResGroup31], (instregex "(V?)CVTPS2PDrr", 1139 "(V?)CVTSS2SDrr")>; 1140 1141def HWWriteResGroup32 : SchedWriteRes<[HWPort6,HWPort0156]> { 1142 let Latency = 2; 1143 let NumMicroOps = 2; 1144 let ResourceCycles = [1,1]; 1145} 1146def: InstRW<[HWWriteResGroup32], (instregex "CLFLUSH")>; 1147 1148def HWWriteResGroup33 : SchedWriteRes<[HWPort01,HWPort015]> { 1149 let Latency = 2; 1150 let NumMicroOps = 2; 1151 let ResourceCycles = [1,1]; 1152} 1153def: InstRW<[HWWriteResGroup33], (instrs MMX_MOVDQ2Qrr)>; 1154 1155def HWWriteResGroup35 : SchedWriteRes<[HWPort06,HWPort0156]> { 1156 let Latency = 2; 1157 let NumMicroOps = 2; 1158 let ResourceCycles = [1,1]; 1159} 1160def: InstRW<[HWWriteResGroup35], (instrs CWD, JCXZ, JECXZ, JRCXZ)>; 1161 1162def HWWriteResGroup36_2 : SchedWriteRes<[HWPort5,HWPort23]> { 1163 let Latency = 7; 1164 let NumMicroOps = 3; 1165 let ResourceCycles = [2,1]; 1166} 1167def: InstRW<[HWWriteResGroup36_2], (instrs MMX_PACKSSDWirm, 1168 MMX_PACKSSWBirm, 1169 MMX_PACKUSWBirm)>; 1170 1171def HWWriteResGroup37 : SchedWriteRes<[HWPort23,HWPort0156]> { 1172 let Latency = 7; 1173 let NumMicroOps = 3; 1174 let ResourceCycles = [1,2]; 1175} 1176def: InstRW<[HWWriteResGroup37], (instrs LEAVE, LEAVE64, 1177 SCASB, SCASL, SCASQ, SCASW)>; 1178 1179def HWWriteResGroup39 : SchedWriteRes<[HWPort0,HWPort01,HWPort23]> { 1180 let Latency = 7; 1181 let NumMicroOps = 3; 1182 let ResourceCycles = [1,1,1]; 1183} 1184def: InstRW<[HWWriteResGroup39], (instrs FLDCW16m)>; 1185 1186def HWWriteResGroup41 : SchedWriteRes<[HWPort6,HWPort23,HWPort0156]> { 1187 let Latency = 7; 1188 let NumMicroOps = 3; 1189 let ResourceCycles = [1,1,1]; 1190} 1191def: InstRW<[HWWriteResGroup41], (instrs LRET64, RET32, RET64)>; 1192 1193def HWWriteResGroup44 : SchedWriteRes<[HWPort4,HWPort6,HWPort237,HWPort0156]> { 1194 let Latency = 3; 1195 let NumMicroOps = 4; 1196 let ResourceCycles = [1,1,1,1]; 1197} 1198def: InstRW<[HWWriteResGroup44], (instregex "CALL(16|32|64)r")>; 1199 1200def HWWriteResGroup45 : SchedWriteRes<[HWPort4,HWPort237,HWPort06,HWPort0156]> { 1201 let Latency = 3; 1202 let NumMicroOps = 4; 1203 let ResourceCycles = [1,1,1,1]; 1204} 1205def: InstRW<[HWWriteResGroup45], (instrs CALL64pcrel32)>; 1206 1207def HWWriteResGroup46 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort06]> { 1208 let Latency = 8; 1209 let NumMicroOps = 5; 1210 let ResourceCycles = [1,1,1,2]; 1211} 1212def: InstRW<[HWWriteResGroup46], (instregex "ROL(8|16|32|64)m(1|i)", 1213 "ROR(8|16|32|64)m(1|i)")>; 1214 1215def HWWriteResGroup46_1 : SchedWriteRes<[HWPort06]> { 1216 let Latency = 2; 1217 let NumMicroOps = 2; 1218 let ResourceCycles = [2]; 1219} 1220def: InstRW<[HWWriteResGroup46_1], (instrs ROL8r1, ROL16r1, ROL32r1, ROL64r1, 1221 ROR8r1, ROR16r1, ROR32r1, ROR64r1)>; 1222 1223def HWWriteResGroup47 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort0156]> { 1224 let Latency = 8; 1225 let NumMicroOps = 5; 1226 let ResourceCycles = [1,1,1,2]; 1227} 1228def: InstRW<[HWWriteResGroup47], (instregex "XADD(8|16|32|64)rm")>; 1229 1230def HWWriteResGroup48 : SchedWriteRes<[HWPort4,HWPort6,HWPort23,HWPort237,HWPort0156]> { 1231 let Latency = 8; 1232 let NumMicroOps = 5; 1233 let ResourceCycles = [1,1,1,1,1]; 1234} 1235def: InstRW<[HWWriteResGroup48], (instregex "CALL(16|32|64)m")>; 1236def: InstRW<[HWWriteResGroup48], (instrs FARCALL64m)>; 1237 1238def HWWriteResGroup50 : SchedWriteRes<[HWPort1]> { 1239 let Latency = 3; 1240 let NumMicroOps = 1; 1241 let ResourceCycles = [1]; 1242} 1243def: InstRW<[HWWriteResGroup50], (instrs MMX_CVTPI2PSirr)>; 1244def: InstRW<[HWWriteResGroup50], (instregex "P(DEP|EXT)(32|64)rr", 1245 "(V?)CVTDQ2PS(Y?)rr")>; 1246 1247def HWWriteResGroup51 : SchedWriteRes<[HWPort5]> { 1248 let Latency = 3; 1249 let NumMicroOps = 1; 1250 let ResourceCycles = [1]; 1251} 1252def: InstRW<[HWWriteResGroup51], (instregex "VPBROADCAST(B|W)rr")>; 1253 1254def HWWriteResGroup52 : SchedWriteRes<[HWPort1,HWPort23]> { 1255 let Latency = 9; 1256 let NumMicroOps = 2; 1257 let ResourceCycles = [1,1]; 1258} 1259def: InstRW<[HWWriteResGroup52], (instregex "(V?)CVTPS2DQrm", 1260 "(V?)CVTTPS2DQrm")>; 1261 1262def HWWriteResGroup52_1 : SchedWriteRes<[HWPort1,HWPort23]> { 1263 let Latency = 10; 1264 let NumMicroOps = 2; 1265 let ResourceCycles = [1,1]; 1266} 1267def: InstRW<[HWWriteResGroup52_1], (instregex "(ADD|SUB|SUBR)_F(32|64)m", 1268 "ILD_F(16|32|64)m")>; 1269def: InstRW<[HWWriteResGroup52_1], (instrs VCVTDQ2PSYrm, 1270 VCVTPS2DQYrm, 1271 VCVTTPS2DQYrm)>; 1272 1273def HWWriteResGroup53_1 : SchedWriteRes<[HWPort5,HWPort23]> { 1274 let Latency = 9; 1275 let NumMicroOps = 2; 1276 let ResourceCycles = [1,1]; 1277} 1278def: InstRW<[HWWriteResGroup53_1], (instrs VPMOVSXBWYrm, 1279 VPMOVSXDQYrm, 1280 VPMOVSXWDYrm, 1281 VPMOVZXWDYrm)>; 1282 1283def HWWriteResGroup57 : SchedWriteRes<[HWPort5,HWPort0156]> { 1284 let Latency = 3; 1285 let NumMicroOps = 3; 1286 let ResourceCycles = [2,1]; 1287} 1288def: InstRW<[HWWriteResGroup57], (instrs MMX_PACKSSDWirr, 1289 MMX_PACKSSWBirr, 1290 MMX_PACKUSWBirr)>; 1291 1292def HWWriteResGroup58 : SchedWriteRes<[HWPort6,HWPort0156]> { 1293 let Latency = 3; 1294 let NumMicroOps = 3; 1295 let ResourceCycles = [1,2]; 1296} 1297def: InstRW<[HWWriteResGroup58], (instregex "CLD")>; 1298 1299def HWWriteResGroup59 : SchedWriteRes<[HWPort06,HWPort0156]> { 1300 let Latency = 3; 1301 let NumMicroOps = 3; 1302 let ResourceCycles = [1,2]; 1303} 1304def: InstRW<[HWWriteResGroup59], (instregex "RCL(8|16|32|64)r(1|i)", 1305 "RCR(8|16|32|64)r(1|i)")>; 1306 1307def HWWriteResGroup61 : SchedWriteRes<[HWPort0,HWPort4,HWPort237]> { 1308 let Latency = 4; 1309 let NumMicroOps = 3; 1310 let ResourceCycles = [1,1,1]; 1311} 1312def: InstRW<[HWWriteResGroup61], (instrs FNSTSWm)>; 1313 1314def HWWriteResGroup62 : SchedWriteRes<[HWPort1,HWPort4,HWPort237]> { 1315 let Latency = 4; 1316 let NumMicroOps = 3; 1317 let ResourceCycles = [1,1,1]; 1318} 1319def: InstRW<[HWWriteResGroup62], (instregex "IST(T?)_FP(16|32|64)m", 1320 "IST_F(16|32)m")>; 1321 1322def HWWriteResGroup66 : SchedWriteRes<[HWPort23,HWPort237,HWPort06,HWPort0156]> { 1323 let Latency = 9; 1324 let NumMicroOps = 5; 1325 let ResourceCycles = [1,1,1,2]; 1326} 1327def: InstRW<[HWWriteResGroup66], (instregex "RCL(8|16|32|64)m(1|i)", 1328 "RCR(8|16|32|64)m(1|i)")>; 1329 1330def HWWriteResGroup68 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort0156]> { 1331 let Latency = 9; 1332 let NumMicroOps = 6; 1333 let ResourceCycles = [1,1,1,3]; 1334} 1335def: InstRW<[HWWriteResGroup68], (instregex "XCHG(8|16|32|64)rm")>; 1336 1337def HWWriteResGroup69 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort06,HWPort0156]> { 1338 let Latency = 9; 1339 let NumMicroOps = 6; 1340 let ResourceCycles = [1,1,1,2,1]; 1341} 1342def: InstRW<[HWWriteResGroup69], (instregex "ROL(8|16|32|64)mCL", 1343 "ROR(8|16|32|64)mCL", 1344 "SAR(8|16|32|64)mCL", 1345 "SHL(8|16|32|64)mCL", 1346 "SHR(8|16|32|64)mCL")>; 1347def: SchedAlias<WriteADCRMW, HWWriteResGroup69>; 1348 1349def HWWriteResGroup70 : SchedWriteRes<[HWPort0,HWPort1]> { 1350 let Latency = 4; 1351 let NumMicroOps = 2; 1352 let ResourceCycles = [1,1]; 1353} 1354def: InstRW<[HWWriteResGroup70], (instregex "(V?)CVT(T?)SD2SI(64)?rr", 1355 "(V?)CVT(T?)SS2SI(64)?rr")>; 1356 1357def HWWriteResGroup71 : SchedWriteRes<[HWPort0,HWPort5]> { 1358 let Latency = 4; 1359 let NumMicroOps = 2; 1360 let ResourceCycles = [1,1]; 1361} 1362def: InstRW<[HWWriteResGroup71], (instrs VCVTPS2PDYrr)>; 1363 1364def HWWriteResGroup72 : SchedWriteRes<[HWPort0,HWPort0156]> { 1365 let Latency = 4; 1366 let NumMicroOps = 2; 1367 let ResourceCycles = [1,1]; 1368} 1369def: InstRW<[HWWriteResGroup72], (instrs FNSTSW16r)>; 1370 1371def HWWriteResGroup73 : SchedWriteRes<[HWPort1,HWPort5]> { 1372 let Latency = 4; 1373 let NumMicroOps = 2; 1374 let ResourceCycles = [1,1]; 1375} 1376def: InstRW<[HWWriteResGroup73], (instrs MMX_CVTPI2PDirr, 1377 MMX_CVTPD2PIirr, 1378 MMX_CVTPS2PIirr, 1379 MMX_CVTTPD2PIirr, 1380 MMX_CVTTPS2PIirr)>; 1381def: InstRW<[HWWriteResGroup73], (instregex "(V?)CVTDQ2PDrr", 1382 "(V?)CVTPD2PSrr", 1383 "(V?)CVTSD2SSrr", 1384 "(V?)CVTSI(64)?2SDrr", 1385 "(V?)CVTSI2SSrr", 1386 "(V?)CVT(T?)PD2DQrr")>; 1387 1388def HWWriteResGroup75 : SchedWriteRes<[HWPort1,HWPort23]> { 1389 let Latency = 11; 1390 let NumMicroOps = 3; 1391 let ResourceCycles = [2,1]; 1392} 1393def: InstRW<[HWWriteResGroup75], (instregex "FICOM(P?)(16|32)m")>; 1394 1395def HWWriteResGroup76 : SchedWriteRes<[HWPort0,HWPort1,HWPort23]> { 1396 let Latency = 9; 1397 let NumMicroOps = 3; 1398 let ResourceCycles = [1,1,1]; 1399} 1400def: InstRW<[HWWriteResGroup76], (instregex "(V?)CVTSD2SI(64)?rm", 1401 "(V?)CVTSS2SI(64)?rm", 1402 "(V?)CVTTSD2SI(64)?rm", 1403 "VCVTTSS2SI64rm", 1404 "(V?)CVTTSS2SIrm")>; 1405 1406def HWWriteResGroup77 : SchedWriteRes<[HWPort0,HWPort5,HWPort23]> { 1407 let Latency = 10; 1408 let NumMicroOps = 3; 1409 let ResourceCycles = [1,1,1]; 1410} 1411def: InstRW<[HWWriteResGroup77], (instrs VCVTPS2PDYrm)>; 1412 1413def HWWriteResGroup78 : SchedWriteRes<[HWPort1,HWPort5,HWPort23]> { 1414 let Latency = 10; 1415 let NumMicroOps = 3; 1416 let ResourceCycles = [1,1,1]; 1417} 1418def: InstRW<[HWWriteResGroup78], (instrs CVTPD2PSrm, 1419 CVTPD2DQrm, 1420 CVTTPD2DQrm, 1421 MMX_CVTPD2PIirm, 1422 MMX_CVTTPD2PIirm, 1423 CVTDQ2PDrm, 1424 VCVTDQ2PDrm)>; 1425 1426def HWWriteResGroup78_1 : SchedWriteRes<[HWPort1,HWPort5,HWPort23]> { 1427 let Latency = 9; 1428 let NumMicroOps = 3; 1429 let ResourceCycles = [1,1,1]; 1430} 1431def: InstRW<[HWWriteResGroup78_1], (instrs MMX_CVTPI2PDirm, 1432 CVTSD2SSrm, CVTSD2SSrm_Int, 1433 VCVTSD2SSrm, VCVTSD2SSrm_Int)>; 1434 1435def HWWriteResGroup80 : SchedWriteRes<[HWPort5,HWPort23,HWPort015]> { 1436 let Latency = 9; 1437 let NumMicroOps = 3; 1438 let ResourceCycles = [1,1,1]; 1439} 1440def: InstRW<[HWWriteResGroup80], (instregex "VPBROADCAST(B|W)(Y?)rm")>; 1441 1442def HWWriteResGroup81 : SchedWriteRes<[HWPort0156]> { 1443 let Latency = 4; 1444 let NumMicroOps = 4; 1445 let ResourceCycles = [4]; 1446} 1447def: InstRW<[HWWriteResGroup81], (instrs FNCLEX)>; 1448 1449def HWWriteResGroup82 : SchedWriteRes<[]> { 1450 let Latency = 0; 1451 let NumMicroOps = 4; 1452 let ResourceCycles = []; 1453} 1454def: InstRW<[HWWriteResGroup82], (instrs VZEROUPPER)>; 1455 1456def HWWriteResGroup83 : SchedWriteRes<[HWPort1,HWPort6,HWPort0156]> { 1457 let Latency = 4; 1458 let NumMicroOps = 4; 1459 let ResourceCycles = [1,1,2]; 1460} 1461def: InstRW<[HWWriteResGroup83], (instregex "LAR(16|32|64)rr")>; 1462 1463def HWWriteResGroup87 : SchedWriteRes<[HWPort1,HWPort6,HWPort23,HWPort0156]> { 1464 let Latency = 9; 1465 let NumMicroOps = 5; 1466 let ResourceCycles = [1,2,1,1]; 1467} 1468def: InstRW<[HWWriteResGroup87], (instregex "LAR(16|32|64)rm", 1469 "LSL(16|32|64)rm")>; 1470 1471def HWWriteResGroup88 : SchedWriteRes<[HWPort4,HWPort237,HWPort0156]> { 1472 let Latency = 5; 1473 let NumMicroOps = 6; 1474 let ResourceCycles = [1,1,4]; 1475} 1476def: InstRW<[HWWriteResGroup88], (instregex "PUSHF(16|64)")>; 1477 1478def HWWriteResGroup89 : SchedWriteRes<[HWPort0]> { 1479 let Latency = 5; 1480 let NumMicroOps = 1; 1481 let ResourceCycles = [1]; 1482} 1483def: InstRW<[HWWriteResGroup89], (instregex "MUL_(FPrST0|FST0r|FrST0)")>; 1484 1485def HWWriteResGroup91_2 : SchedWriteRes<[HWPort0,HWPort23]> { 1486 let Latency = 11; 1487 let NumMicroOps = 2; 1488 let ResourceCycles = [1,1]; 1489} 1490def: InstRW<[HWWriteResGroup91_2], (instregex "(V?)PCMPGTQrm")>; 1491 1492def HWWriteResGroup91_3 : SchedWriteRes<[HWPort0,HWPort23]> { 1493 let Latency = 12; 1494 let NumMicroOps = 2; 1495 let ResourceCycles = [1,1]; 1496} 1497def: InstRW<[HWWriteResGroup91_3], (instregex "MUL_F(32|64)m")>; 1498def: InstRW<[HWWriteResGroup91_3], (instrs VPCMPGTQYrm)>; 1499 1500def HWWriteResGroup93 : SchedWriteRes<[HWPort1,HWPort5]> { 1501 let Latency = 5; 1502 let NumMicroOps = 3; 1503 let ResourceCycles = [1,2]; 1504} 1505def: InstRW<[HWWriteResGroup93], (instregex "(V?)CVTSI642SSrr")>; 1506 1507def HWWriteResGroup94 : SchedWriteRes<[HWPort1,HWPort6,HWPort06]> { 1508 let Latency = 5; 1509 let NumMicroOps = 3; 1510 let ResourceCycles = [1,1,1]; 1511} 1512def: InstRW<[HWWriteResGroup94], (instregex "STR(16|32|64)r")>; 1513 1514def HWWriteResGroup97 : SchedWriteRes<[HWPort0,HWPort1,HWPort5,HWPort23]> { 1515 let Latency = 10; 1516 let NumMicroOps = 4; 1517 let ResourceCycles = [1,1,1,1]; 1518} 1519def: InstRW<[HWWriteResGroup97], (instregex "CVTTSS2SI64rm")>; 1520 1521def HWWriteResGroup99 : SchedWriteRes<[HWPort6,HWPort0156]> { 1522 let Latency = 5; 1523 let NumMicroOps = 5; 1524 let ResourceCycles = [1,4]; 1525} 1526def: InstRW<[HWWriteResGroup99], (instrs PAUSE)>; 1527 1528def HWWriteResGroup100 : SchedWriteRes<[HWPort06,HWPort0156]> { 1529 let Latency = 5; 1530 let NumMicroOps = 5; 1531 let ResourceCycles = [1,4]; 1532} 1533def: InstRW<[HWWriteResGroup100], (instrs XSETBV)>; 1534 1535def HWWriteResGroup102 : SchedWriteRes<[HWPort1,HWPort5]> { 1536 let Latency = 6; 1537 let NumMicroOps = 2; 1538 let ResourceCycles = [1,1]; 1539} 1540def: InstRW<[HWWriteResGroup102], (instrs VCVTDQ2PDYrr, 1541 VCVTPD2PSYrr, 1542 VCVTPD2DQYrr, 1543 VCVTTPD2DQYrr)>; 1544 1545def HWWriteResGroup103 : SchedWriteRes<[HWPort1,HWPort23]> { 1546 let Latency = 13; 1547 let NumMicroOps = 3; 1548 let ResourceCycles = [2,1]; 1549} 1550def: InstRW<[HWWriteResGroup103], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>; 1551 1552def HWWriteResGroup104 : SchedWriteRes<[HWPort1,HWPort5,HWPort23]> { 1553 let Latency = 12; 1554 let NumMicroOps = 3; 1555 let ResourceCycles = [1,1,1]; 1556} 1557def: InstRW<[HWWriteResGroup104], (instrs VCVTDQ2PDYrm)>; 1558 1559def HWWriteResGroup107 : SchedWriteRes<[HWPort1,HWPort6,HWPort06,HWPort0156]> { 1560 let Latency = 6; 1561 let NumMicroOps = 4; 1562 let ResourceCycles = [1,1,1,1]; 1563} 1564def: InstRW<[HWWriteResGroup107], (instregex "SLDT(16|32|64)r")>; 1565 1566def HWWriteResGroup108 : SchedWriteRes<[HWPort6,HWPort0156]> { 1567 let Latency = 6; 1568 let NumMicroOps = 6; 1569 let ResourceCycles = [1,5]; 1570} 1571def: InstRW<[HWWriteResGroup108], (instrs STD)>; 1572 1573def HWWriteResGroup114 : SchedWriteRes<[HWPort6,HWPort06,HWPort15,HWPort0156]> { 1574 let Latency = 7; 1575 let NumMicroOps = 7; 1576 let ResourceCycles = [2,2,1,2]; 1577} 1578def: InstRW<[HWWriteResGroup114], (instrs LOOP)>; 1579 1580def HWWriteResGroup115 : SchedWriteRes<[HWPort0,HWPort1,HWPort23]> { 1581 let Latency = 15; 1582 let NumMicroOps = 3; 1583 let ResourceCycles = [1,1,1]; 1584} 1585def: InstRW<[HWWriteResGroup115], (instregex "MUL_FI(16|32)m")>; 1586 1587def HWWriteResGroup120 : SchedWriteRes<[HWPort1,HWPort23,HWPort237,HWPort06,HWPort15,HWPort0156]> { 1588 let Latency = 16; 1589 let NumMicroOps = 10; 1590 let ResourceCycles = [1,1,1,4,1,2]; 1591} 1592def: InstRW<[HWWriteResGroup120], (instregex "RCL(8|16|32|64)mCL")>; 1593 1594def HWWriteResGroup129 : SchedWriteRes<[HWPort1,HWPort06,HWPort0156]> { 1595 let Latency = 11; 1596 let NumMicroOps = 7; 1597 let ResourceCycles = [2,2,3]; 1598} 1599def: InstRW<[HWWriteResGroup129], (instregex "RCL(16|32|64)rCL", 1600 "RCR(16|32|64)rCL")>; 1601 1602def HWWriteResGroup130 : SchedWriteRes<[HWPort1,HWPort06,HWPort15,HWPort0156]> { 1603 let Latency = 11; 1604 let NumMicroOps = 9; 1605 let ResourceCycles = [1,4,1,3]; 1606} 1607def: InstRW<[HWWriteResGroup130], (instrs RCL8rCL)>; 1608 1609def HWWriteResGroup131 : SchedWriteRes<[HWPort06,HWPort0156]> { 1610 let Latency = 11; 1611 let NumMicroOps = 11; 1612 let ResourceCycles = [2,9]; 1613} 1614def: InstRW<[HWWriteResGroup131], (instrs LOOPE, LOOPNE)>; 1615 1616def HWWriteResGroup132 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort06,HWPort15,HWPort0156]> { 1617 let Latency = 17; 1618 let NumMicroOps = 14; 1619 let ResourceCycles = [1,1,1,4,2,5]; 1620} 1621def: InstRW<[HWWriteResGroup132], (instrs CMPXCHG8B)>; 1622 1623def HWWriteResGroup135 : SchedWriteRes<[HWPort1,HWPort23,HWPort237,HWPort06,HWPort15,HWPort0156]> { 1624 let Latency = 19; 1625 let NumMicroOps = 11; 1626 let ResourceCycles = [2,1,1,3,1,3]; 1627} 1628def: InstRW<[HWWriteResGroup135], (instregex "RCR(8|16|32|64)mCL")>; 1629 1630def HWWriteResGroup142 : SchedWriteRes<[HWPort1,HWPort06,HWPort15,HWPort0156]> { 1631 let Latency = 14; 1632 let NumMicroOps = 10; 1633 let ResourceCycles = [2,3,1,4]; 1634} 1635def: InstRW<[HWWriteResGroup142], (instrs RCR8rCL)>; 1636 1637def HWWriteResGroup143 : SchedWriteRes<[HWPort23,HWPort0156]> { 1638 let Latency = 19; 1639 let NumMicroOps = 15; 1640 let ResourceCycles = [1,14]; 1641} 1642def: InstRW<[HWWriteResGroup143], (instrs POPF16)>; 1643 1644def HWWriteResGroup144 : SchedWriteRes<[HWPort4,HWPort5,HWPort6,HWPort23,HWPort237,HWPort06,HWPort0156]> { 1645 let Latency = 21; 1646 let NumMicroOps = 8; 1647 let ResourceCycles = [1,1,1,1,1,1,2]; 1648} 1649def: InstRW<[HWWriteResGroup144], (instrs INSB, INSL, INSW)>; 1650 1651def HWWriteResGroup145 : SchedWriteRes<[HWPort5, HWPort6]> { 1652 let Latency = 8; 1653 let NumMicroOps = 20; 1654 let ResourceCycles = [1,1]; 1655} 1656def: InstRW<[HWWriteResGroup145], (instrs VZEROALL)>; 1657 1658def HWWriteResGroup146 : SchedWriteRes<[HWPort0,HWPort4,HWPort5,HWPort23,HWPort237,HWPort06,HWPort0156]> { 1659 let Latency = 22; 1660 let NumMicroOps = 19; 1661 let ResourceCycles = [2,1,4,1,1,4,6]; 1662} 1663def: InstRW<[HWWriteResGroup146], (instrs CMPXCHG16B)>; 1664 1665def HWWriteResGroup147 : SchedWriteRes<[HWPort0,HWPort1,HWPort5,HWPort6,HWPort01,HWPort0156]> { 1666 let Latency = 17; 1667 let NumMicroOps = 15; 1668 let ResourceCycles = [2,1,2,4,2,4]; 1669} 1670def: InstRW<[HWWriteResGroup147], (instrs XCH_F)>; 1671 1672def HWWriteResGroup149 : SchedWriteRes<[HWPort5,HWPort6,HWPort06,HWPort0156]> { 1673 let Latency = 18; 1674 let NumMicroOps = 8; 1675 let ResourceCycles = [1,1,1,5]; 1676} 1677def: InstRW<[HWWriteResGroup149], (instrs CPUID, RDTSC)>; 1678 1679def HWWriteResGroup151 : SchedWriteRes<[HWPort6,HWPort23,HWPort0156]> { 1680 let Latency = 23; 1681 let NumMicroOps = 19; 1682 let ResourceCycles = [3,1,15]; 1683} 1684def: InstRW<[HWWriteResGroup151], (instregex "XRSTOR(64)?")>; 1685 1686def HWWriteResGroup154 : SchedWriteRes<[HWPort0]> { 1687 let Latency = 20; 1688 let NumMicroOps = 1; 1689 let ResourceCycles = [1]; 1690} 1691def: InstRW<[HWWriteResGroup154], (instregex "DIV_(FPrST0|FST0r|FrST0)")>; 1692 1693def HWWriteResGroup155 : SchedWriteRes<[HWPort0,HWPort23]> { 1694 let Latency = 27; 1695 let NumMicroOps = 2; 1696 let ResourceCycles = [1,1]; 1697} 1698def: InstRW<[HWWriteResGroup155], (instregex "DIVR_F(32|64)m")>; 1699 1700def HWWriteResGroup156 : SchedWriteRes<[HWPort5,HWPort6,HWPort0156]> { 1701 let Latency = 20; 1702 let NumMicroOps = 10; 1703 let ResourceCycles = [1,2,7]; 1704} 1705def: InstRW<[HWWriteResGroup156], (instrs MWAITrr)>; 1706 1707def HWWriteResGroup161 : SchedWriteRes<[HWPort0,HWPort1,HWPort23]> { 1708 let Latency = 30; 1709 let NumMicroOps = 3; 1710 let ResourceCycles = [1,1,1]; 1711} 1712def: InstRW<[HWWriteResGroup161], (instregex "DIVR_FI(16|32)m")>; 1713 1714def HWWriteResGroup162 : SchedWriteRes<[HWPort0]> { 1715 let Latency = 24; 1716 let NumMicroOps = 1; 1717 let ResourceCycles = [1]; 1718} 1719def: InstRW<[HWWriteResGroup162], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>; 1720 1721def HWWriteResGroup163 : SchedWriteRes<[HWPort0,HWPort23]> { 1722 let Latency = 31; 1723 let NumMicroOps = 2; 1724 let ResourceCycles = [1,1]; 1725} 1726def: InstRW<[HWWriteResGroup163], (instregex "DIV_F(32|64)m")>; 1727 1728def HWWriteResGroup164 : SchedWriteRes<[HWPort4,HWPort6,HWPort23,HWPort237,HWPort0156]> { 1729 let Latency = 30; 1730 let NumMicroOps = 27; 1731 let ResourceCycles = [1,5,1,1,19]; 1732} 1733def: InstRW<[HWWriteResGroup164], (instrs XSAVE64)>; 1734 1735def HWWriteResGroup165 : SchedWriteRes<[HWPort4,HWPort6,HWPort23,HWPort237,HWPort0156]> { 1736 let Latency = 31; 1737 let NumMicroOps = 28; 1738 let ResourceCycles = [1,6,1,1,19]; 1739} 1740def: InstRW<[HWWriteResGroup165], (instrs XSAVE)>; 1741def: InstRW<[HWWriteResGroup165], (instregex "XSAVEC", "XSAVES", "XSAVEOPT")>; 1742 1743def HWWriteResGroup166 : SchedWriteRes<[HWPort0,HWPort1,HWPort23]> { 1744 let Latency = 34; 1745 let NumMicroOps = 3; 1746 let ResourceCycles = [1,1,1]; 1747} 1748def: InstRW<[HWWriteResGroup166], (instregex "DIV_FI(16|32)m")>; 1749 1750def HWWriteResGroup170 : SchedWriteRes<[HWPort5,HWPort6,HWPort23,HWPort06,HWPort0156]> { 1751 let Latency = 35; 1752 let NumMicroOps = 23; 1753 let ResourceCycles = [1,5,3,4,10]; 1754} 1755def: InstRW<[HWWriteResGroup170], (instregex "IN(8|16|32)ri", 1756 "IN(8|16|32)rr")>; 1757 1758def HWWriteResGroup171 : SchedWriteRes<[HWPort5,HWPort6,HWPort23,HWPort237,HWPort06,HWPort0156]> { 1759 let Latency = 36; 1760 let NumMicroOps = 23; 1761 let ResourceCycles = [1,5,2,1,4,10]; 1762} 1763def: InstRW<[HWWriteResGroup171], (instregex "OUT(8|16|32)ir", 1764 "OUT(8|16|32)rr")>; 1765 1766def HWWriteResGroup175 : SchedWriteRes<[HWPort1,HWPort4,HWPort5,HWPort6,HWPort23,HWPort237,HWPort15,HWPort0156]> { 1767 let Latency = 41; 1768 let NumMicroOps = 18; 1769 let ResourceCycles = [1,1,2,3,1,1,1,8]; 1770} 1771def: InstRW<[HWWriteResGroup175], (instrs VMCLEARm)>; 1772 1773def HWWriteResGroup176 : SchedWriteRes<[HWPort5,HWPort0156]> { 1774 let Latency = 42; 1775 let NumMicroOps = 22; 1776 let ResourceCycles = [2,20]; 1777} 1778def: InstRW<[HWWriteResGroup176], (instrs RDTSCP)>; 1779 1780def HWWriteResGroup177 : SchedWriteRes<[HWPort0,HWPort01,HWPort23,HWPort05,HWPort06,HWPort015,HWPort0156]> { 1781 let Latency = 61; 1782 let NumMicroOps = 64; 1783 let ResourceCycles = [2,2,8,1,10,2,39]; 1784} 1785def: InstRW<[HWWriteResGroup177], (instrs FLDENVm)>; 1786 1787def HWWriteResGroup178 : SchedWriteRes<[HWPort0,HWPort6,HWPort23,HWPort05,HWPort06,HWPort15,HWPort0156]> { 1788 let Latency = 64; 1789 let NumMicroOps = 88; 1790 let ResourceCycles = [4,4,31,1,2,1,45]; 1791} 1792def: InstRW<[HWWriteResGroup178], (instrs FXRSTOR64)>; 1793 1794def HWWriteResGroup179 : SchedWriteRes<[HWPort0,HWPort6,HWPort23,HWPort05,HWPort06,HWPort15,HWPort0156]> { 1795 let Latency = 64; 1796 let NumMicroOps = 90; 1797 let ResourceCycles = [4,2,33,1,2,1,47]; 1798} 1799def: InstRW<[HWWriteResGroup179], (instrs FXRSTOR)>; 1800 1801def HWWriteResGroup180 : SchedWriteRes<[HWPort5,HWPort01,HWPort0156]> { 1802 let Latency = 75; 1803 let NumMicroOps = 15; 1804 let ResourceCycles = [6,3,6]; 1805} 1806def: InstRW<[HWWriteResGroup180], (instrs FNINIT)>; 1807 1808def HWWriteResGroup183 : SchedWriteRes<[HWPort0,HWPort1,HWPort4,HWPort5,HWPort6,HWPort237,HWPort06,HWPort0156]> { 1809 let Latency = 115; 1810 let NumMicroOps = 100; 1811 let ResourceCycles = [9,9,11,8,1,11,21,30]; 1812} 1813def: InstRW<[HWWriteResGroup183], (instrs FSTENVm)>; 1814 1815def HWWriteResGroup184 : SchedWriteRes<[HWPort0,HWPort5,HWPort06,HWPort15,HWPort015,HWPort23]> { 1816 let Latency = 14; 1817 let NumMicroOps = 12; 1818 let ResourceCycles = [2,2,2,1,3,2]; 1819} 1820def: InstRW<[HWWriteResGroup184], (instrs VGATHERDPDrm, VPGATHERDQrm)>; 1821 1822def HWWriteResGroup185 : SchedWriteRes<[HWPort0,HWPort5,HWPort06,HWPort15,HWPort015,HWPort23]> { 1823 let Latency = 17; 1824 let NumMicroOps = 20; 1825 let ResourceCycles = [3,3,4,1,5,4]; 1826} 1827def: InstRW<[HWWriteResGroup185], (instrs VGATHERDPDYrm, VPGATHERDQYrm)>; 1828 1829def HWWriteResGroup186 : SchedWriteRes<[HWPort0,HWPort5,HWPort06,HWPort15,HWPort015,HWPort23]> { 1830 let Latency = 16; 1831 let NumMicroOps = 20; 1832 let ResourceCycles = [3,3,4,1,5,4]; 1833} 1834def: InstRW<[HWWriteResGroup186], (instrs VGATHERDPSrm, VPGATHERDDrm)>; 1835 1836def HWWriteResGroup187 : SchedWriteRes<[HWPort0,HWPort5,HWPort06,HWPort15,HWPort015,HWPort23]> { 1837 let Latency = 22; 1838 let NumMicroOps = 34; 1839 let ResourceCycles = [5,3,8,1,9,8]; 1840} 1841def: InstRW<[HWWriteResGroup187], (instrs VGATHERDPSYrm, VPGATHERDDYrm)>; 1842 1843def HWWriteResGroup188 : SchedWriteRes<[HWPort0,HWPort5,HWPort06,HWPort15,HWPort015,HWPort23]> { 1844 let Latency = 15; 1845 let NumMicroOps = 14; 1846 let ResourceCycles = [3,3,2,1,3,2]; 1847} 1848def: InstRW<[HWWriteResGroup188], (instrs VGATHERQPDrm, VPGATHERQQrm)>; 1849 1850def HWWriteResGroup189 : SchedWriteRes<[HWPort0,HWPort5,HWPort06,HWPort15,HWPort015,HWPort23]> { 1851 let Latency = 17; 1852 let NumMicroOps = 22; 1853 let ResourceCycles = [5,3,4,1,5,4]; 1854} 1855def: InstRW<[HWWriteResGroup189], (instrs VGATHERQPDYrm, VPGATHERQQYrm, 1856 VGATHERQPSYrm, VPGATHERQDYrm)>; 1857 1858def HWWriteResGroup190 : SchedWriteRes<[HWPort0,HWPort5,HWPort06,HWPort15,HWPort015,HWPort23]> { 1859 let Latency = 16; 1860 let NumMicroOps = 15; 1861 let ResourceCycles = [3,3,2,1,4,2]; 1862} 1863def: InstRW<[HWWriteResGroup190], (instrs VGATHERQPSrm, VPGATHERQDrm)>; 1864 1865def: InstRW<[WriteZero], (instrs CLC)>; 1866 1867 1868// Instruction variants handled by the renamer. These might not need execution 1869// ports in certain conditions. 1870// See Agner's Fog "The microarchitecture of Intel, AMD and VIA CPUs", 1871// section "Haswell and Broadwell Pipeline" > "Register allocation and 1872// renaming". 1873// These can be investigated with llvm-exegesis, e.g. 1874// echo 'pxor %mm0, %mm0' | /tmp/llvm-exegesis -mode=uops -snippets-file=- 1875// echo 'vxorpd %xmm0, %xmm0, %xmm1' | /tmp/llvm-exegesis -mode=uops -snippets-file=- 1876 1877def HWWriteZeroLatency : SchedWriteRes<[]> { 1878 let Latency = 0; 1879} 1880 1881def HWWriteZeroIdiom : SchedWriteVariant<[ 1882 SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [HWWriteZeroLatency]>, 1883 SchedVar<NoSchedPred, [WriteALU]> 1884]>; 1885def : InstRW<[HWWriteZeroIdiom], (instrs SUB32rr, SUB64rr, 1886 XOR32rr, XOR64rr)>; 1887 1888def HWWriteFZeroIdiom : SchedWriteVariant<[ 1889 SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [HWWriteZeroLatency]>, 1890 SchedVar<NoSchedPred, [WriteFLogic]> 1891]>; 1892def : InstRW<[HWWriteFZeroIdiom], (instrs XORPSrr, VXORPSrr, XORPDrr, 1893 VXORPDrr)>; 1894 1895def HWWriteFZeroIdiomY : SchedWriteVariant<[ 1896 SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [HWWriteZeroLatency]>, 1897 SchedVar<NoSchedPred, [WriteFLogicY]> 1898]>; 1899def : InstRW<[HWWriteFZeroIdiomY], (instrs VXORPSYrr, VXORPDYrr)>; 1900 1901def HWWriteVZeroIdiomLogicX : SchedWriteVariant<[ 1902 SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [HWWriteZeroLatency]>, 1903 SchedVar<NoSchedPred, [WriteVecLogicX]> 1904]>; 1905def : InstRW<[HWWriteVZeroIdiomLogicX], (instrs PXORrr, VPXORrr)>; 1906 1907def HWWriteVZeroIdiomLogicY : SchedWriteVariant<[ 1908 SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [HWWriteZeroLatency]>, 1909 SchedVar<NoSchedPred, [WriteVecLogicY]> 1910]>; 1911def : InstRW<[HWWriteVZeroIdiomLogicY], (instrs VPXORYrr)>; 1912 1913def HWWriteVZeroIdiomALUX : SchedWriteVariant<[ 1914 SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [HWWriteZeroLatency]>, 1915 SchedVar<NoSchedPred, [WriteVecALUX]> 1916]>; 1917def : InstRW<[HWWriteVZeroIdiomALUX], (instrs PSUBBrr, VPSUBBrr, 1918 PSUBDrr, VPSUBDrr, 1919 PSUBQrr, VPSUBQrr, 1920 PSUBWrr, VPSUBWrr, 1921 PCMPGTBrr, VPCMPGTBrr, 1922 PCMPGTDrr, VPCMPGTDrr, 1923 PCMPGTWrr, VPCMPGTWrr)>; 1924 1925def HWWriteVZeroIdiomALUY : SchedWriteVariant<[ 1926 SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [HWWriteZeroLatency]>, 1927 SchedVar<NoSchedPred, [WriteVecALUY]> 1928]>; 1929def : InstRW<[HWWriteVZeroIdiomALUY], (instrs VPSUBBYrr, 1930 VPSUBDYrr, 1931 VPSUBQYrr, 1932 VPSUBWYrr, 1933 VPCMPGTBYrr, 1934 VPCMPGTDYrr, 1935 VPCMPGTWYrr)>; 1936 1937def HWWritePCMPGTQ : SchedWriteRes<[HWPort0]> { 1938 let Latency = 5; 1939 let NumMicroOps = 1; 1940 let ResourceCycles = [1]; 1941} 1942 1943def HWWriteVZeroIdiomPCMPGTQ : SchedWriteVariant<[ 1944 SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [HWWriteZeroLatency]>, 1945 SchedVar<NoSchedPred, [HWWritePCMPGTQ]> 1946]>; 1947def : InstRW<[HWWriteVZeroIdiomPCMPGTQ], (instrs PCMPGTQrr, VPCMPGTQrr, 1948 VPCMPGTQYrr)>; 1949 1950 1951// The 0x83 ADC/SBB opcodes have special support for immediate 0 to only require 1952// a single uop. It does not apply to the GR8 encoding. And only applies to the 1953// 8-bit immediate since using larger immediate for 0 would be silly. 1954// Unfortunately, this optimization does not apply to the AX/EAX/RAX short 1955// encodings we convert to in MCInstLowering so we exclude AX/EAX/RAX here since 1956// we schedule before that point. 1957// TODO: Should we disable using the short encodings on these CPUs? 1958def HWFastADC0 : MCSchedPredicate< 1959 CheckAll<[ 1960 CheckImmOperand<2, 0>, // Second MCOperand is Imm and has value 0. 1961 CheckNot<CheckRegOperand<1, AX>>, // First MCOperand is not register AX 1962 CheckNot<CheckRegOperand<1, EAX>>, // First MCOperand is not register EAX 1963 CheckNot<CheckRegOperand<1, RAX>> // First MCOperand is not register RAX 1964 ]> 1965>; 1966 1967def HWWriteADC0 : SchedWriteRes<[HWPort06]> { 1968 let Latency = 1; 1969 let NumMicroOps = 1; 1970 let ResourceCycles = [1]; 1971} 1972 1973def HWWriteADC : SchedWriteVariant<[ 1974 SchedVar<HWFastADC0, [HWWriteADC0]>, 1975 SchedVar<NoSchedPred, [WriteADC]> 1976]>; 1977 1978def : InstRW<[HWWriteADC], (instrs ADC16ri8, ADC32ri8, ADC64ri8, 1979 SBB16ri8, SBB32ri8, SBB64ri8)>; 1980 1981// CMOVs that use both Z and C flag require an extra uop. 1982def HWWriteCMOVA_CMOVBErr : SchedWriteRes<[HWPort06,HWPort0156]> { 1983 let Latency = 3; 1984 let ResourceCycles = [1,2]; 1985 let NumMicroOps = 3; 1986} 1987 1988def HWWriteCMOVA_CMOVBErm : SchedWriteRes<[HWPort23,HWPort06,HWPort0156]> { 1989 let Latency = 8; 1990 let ResourceCycles = [1,1,2]; 1991 let NumMicroOps = 4; 1992} 1993 1994def HWCMOVA_CMOVBErr : SchedWriteVariant<[ 1995 SchedVar<MCSchedPredicate<IsCMOVArr_Or_CMOVBErr>, [HWWriteCMOVA_CMOVBErr]>, 1996 SchedVar<NoSchedPred, [WriteCMOV]> 1997]>; 1998 1999def HWCMOVA_CMOVBErm : SchedWriteVariant<[ 2000 SchedVar<MCSchedPredicate<IsCMOVArm_Or_CMOVBErm>, [HWWriteCMOVA_CMOVBErm]>, 2001 SchedVar<NoSchedPred, [WriteCMOV.Folded]> 2002]>; 2003 2004def : InstRW<[HWCMOVA_CMOVBErr], (instrs CMOV16rr, CMOV32rr, CMOV64rr)>; 2005def : InstRW<[HWCMOVA_CMOVBErm], (instrs CMOV16rm, CMOV32rm, CMOV64rm)>; 2006 2007// SETCCs that use both Z and C flag require an extra uop. 2008def HWWriteSETA_SETBEr : SchedWriteRes<[HWPort06,HWPort0156]> { 2009 let Latency = 2; 2010 let ResourceCycles = [1,1]; 2011 let NumMicroOps = 2; 2012} 2013 2014def HWWriteSETA_SETBEm : SchedWriteRes<[HWPort4,HWPort237,HWPort06,HWPort0156]> { 2015 let Latency = 3; 2016 let ResourceCycles = [1,1,1,1]; 2017 let NumMicroOps = 4; 2018} 2019 2020def HWSETA_SETBErr : SchedWriteVariant<[ 2021 SchedVar<MCSchedPredicate<IsSETAr_Or_SETBEr>, [HWWriteSETA_SETBEr]>, 2022 SchedVar<NoSchedPred, [WriteSETCC]> 2023]>; 2024 2025def HWSETA_SETBErm : SchedWriteVariant<[ 2026 SchedVar<MCSchedPredicate<IsSETAm_Or_SETBEm>, [HWWriteSETA_SETBEm]>, 2027 SchedVar<NoSchedPred, [WriteSETCCStore]> 2028]>; 2029 2030def : InstRW<[HWSETA_SETBErr], (instrs SETCCr)>; 2031def : InstRW<[HWSETA_SETBErm], (instrs SETCCm)>; 2032 2033} // SchedModel 2034