xref: /freebsd/contrib/llvm-project/llvm/lib/Target/X86/X86SchedBroadwell.td (revision 7fdf597e96a02165cfe22ff357b857d5fa15ed8a)
1//=- X86SchedBroadwell.td - X86 Broadwell Scheduling ---------*- tablegen -*-=//
2//
3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6//
7//===----------------------------------------------------------------------===//
8//
9// This file defines the machine model for Broadwell to support instruction
10// scheduling and other instruction cost heuristics.
11//
12//===----------------------------------------------------------------------===//
13
14def BroadwellModel : SchedMachineModel {
15  // All x86 instructions are modeled as a single micro-op, and BW can decode 4
16  // instructions per cycle.
17  let IssueWidth = 4;
18  let MicroOpBufferSize = 192; // Based on the reorder buffer.
19  let LoadLatency = 5;
20  let MispredictPenalty = 16;
21
22  // Based on the LSD (loop-stream detector) queue size and benchmarking data.
23  let LoopMicroOpBufferSize = 50;
24
25  // This flag is set to allow the scheduler to assign a default model to
26  // unrecognized opcodes.
27  let CompleteModel = 0;
28}
29
30let SchedModel = BroadwellModel in {
31
32// Broadwell can issue micro-ops to 8 different ports in one cycle.
33
34// Ports 0, 1, 5, and 6 handle all computation.
35// Port 4 gets the data half of stores. Store data can be available later than
36// the store address, but since we don't model the latency of stores, we can
37// ignore that.
38// Ports 2 and 3 are identical. They handle loads and the address half of
39// stores. Port 7 can handle address calculations.
40def BWPort0 : ProcResource<1>;
41def BWPort1 : ProcResource<1>;
42def BWPort2 : ProcResource<1>;
43def BWPort3 : ProcResource<1>;
44def BWPort4 : ProcResource<1>;
45def BWPort5 : ProcResource<1>;
46def BWPort6 : ProcResource<1>;
47def BWPort7 : ProcResource<1>;
48
49// Many micro-ops are capable of issuing on multiple ports.
50def BWPort01  : ProcResGroup<[BWPort0, BWPort1]>;
51def BWPort23  : ProcResGroup<[BWPort2, BWPort3]>;
52def BWPort237 : ProcResGroup<[BWPort2, BWPort3, BWPort7]>;
53def BWPort04  : ProcResGroup<[BWPort0, BWPort4]>;
54def BWPort05  : ProcResGroup<[BWPort0, BWPort5]>;
55def BWPort06  : ProcResGroup<[BWPort0, BWPort6]>;
56def BWPort15  : ProcResGroup<[BWPort1, BWPort5]>;
57def BWPort16  : ProcResGroup<[BWPort1, BWPort6]>;
58def BWPort56  : ProcResGroup<[BWPort5, BWPort6]>;
59def BWPort015 : ProcResGroup<[BWPort0, BWPort1, BWPort5]>;
60def BWPort056 : ProcResGroup<[BWPort0, BWPort5, BWPort6]>;
61def BWPort0156: ProcResGroup<[BWPort0, BWPort1, BWPort5, BWPort6]>;
62
63// 60 Entry Unified Scheduler
64def BWPortAny : ProcResGroup<[BWPort0, BWPort1, BWPort2, BWPort3, BWPort4,
65                              BWPort5, BWPort6, BWPort7]> {
66  let BufferSize=60;
67}
68
69// Integer division issued on port 0.
70def BWDivider : ProcResource<1>;
71// FP division and sqrt on port 0.
72def BWFPDivider : ProcResource<1>;
73
74// Integer loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
75// cycles after the memory operand.
76def : ReadAdvance<ReadAfterLd, 5>;
77
78// Vector loads are 5/5/6 cycles, so ReadAfterVec*Ld registers needn't be available
79// until 5/5/6 cycles after the memory operand.
80def : ReadAdvance<ReadAfterVecLd, 5>;
81def : ReadAdvance<ReadAfterVecXLd, 5>;
82def : ReadAdvance<ReadAfterVecYLd, 6>;
83
84def : ReadAdvance<ReadInt2Fpu, 0>;
85
86// Many SchedWrites are defined in pairs with and without a folded load.
87// Instructions with folded loads are usually micro-fused, so they only appear
88// as two micro-ops when queued in the reservation station.
89// This multiclass defines the resource usage for variants with and without
90// folded loads.
91multiclass BWWriteResPair<X86FoldableSchedWrite SchedRW,
92                          list<ProcResourceKind> ExePorts,
93                          int Lat, list<int> Res = [1], int UOps = 1,
94                          int LoadLat = 5, int LoadUOps = 1> {
95  // Register variant is using a single cycle on ExePort.
96  def : WriteRes<SchedRW, ExePorts> {
97    let Latency = Lat;
98    let ReleaseAtCycles = Res;
99    let NumMicroOps = UOps;
100  }
101
102  // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to
103  // the latency (default = 5).
104  def : WriteRes<SchedRW.Folded, !listconcat([BWPort23], ExePorts)> {
105    let Latency = !add(Lat, LoadLat);
106    let ReleaseAtCycles = !listconcat([1], Res);
107    let NumMicroOps = !add(UOps, LoadUOps);
108  }
109}
110
111// A folded store needs a cycle on port 4 for the store data, and an extra port
112// 2/3/7 cycle to recompute the address.
113def : WriteRes<WriteRMW, [BWPort237,BWPort4]>;
114
115// Loads, stores, and moves, not folded with other operations.
116// Store_addr on 237.
117// Store_data on 4.
118defm : X86WriteRes<WriteStore,   [BWPort237, BWPort4], 1, [1,1], 1>;
119defm : X86WriteRes<WriteStoreNT, [BWPort237, BWPort4], 1, [1,1], 2>;
120defm : X86WriteRes<WriteLoad,    [BWPort23], 5, [1], 1>;
121defm : X86WriteRes<WriteMove,    [BWPort0156], 1, [1], 1>;
122
123// Treat misc copies as a move.
124def  : InstRW<[WriteMove], (instrs COPY)>;
125
126// Idioms that clear a register, like xorps %xmm0, %xmm0.
127// These can often bypass execution ports completely.
128def  : WriteRes<WriteZero,       []>;
129
130// Model the effect of clobbering the read-write mask operand of the GATHER operation.
131// Does not cost anything by itself, only has latency, matching that of the WriteLoad,
132defm : X86WriteRes<WriteVecMaskedGatherWriteback, [], 5, [], 0>;
133
134// Arithmetic.
135defm : BWWriteResPair<WriteALU,    [BWPort0156], 1>; // Simple integer ALU op.
136defm : BWWriteResPair<WriteADC,    [BWPort06], 1>; // Integer ALU + flags op.
137
138// Integer multiplication.
139defm : BWWriteResPair<WriteIMul8,     [BWPort1],   3>;
140defm : BWWriteResPair<WriteIMul16,    [BWPort1,BWPort06,BWPort0156], 4, [1,1,2], 4>;
141defm : X86WriteRes<WriteIMul16Imm,    [BWPort1,BWPort0156], 4, [1,1], 2>;
142defm : X86WriteRes<WriteIMul16ImmLd,  [BWPort1,BWPort0156,BWPort23], 8, [1,1,1], 3>;
143defm : BWWriteResPair<WriteIMul16Reg, [BWPort1],   3>;
144defm : BWWriteResPair<WriteIMul32,    [BWPort1,BWPort06,BWPort0156], 4, [1,1,1], 3>;
145defm : BWWriteResPair<WriteMULX32,    [BWPort1,BWPort06,BWPort0156], 3, [1,1,1], 3>;
146defm : BWWriteResPair<WriteIMul32Imm, [BWPort1],   3>;
147defm : BWWriteResPair<WriteIMul32Reg, [BWPort1],   3>;
148defm : BWWriteResPair<WriteIMul64,    [BWPort1,BWPort5], 4, [1,1], 2>;
149defm : BWWriteResPair<WriteMULX64,    [BWPort1,BWPort5], 3, [1,1], 2>;
150defm : BWWriteResPair<WriteIMul64Imm, [BWPort1],   3>;
151defm : BWWriteResPair<WriteIMul64Reg, [BWPort1],   3>;
152def BWWriteIMulH : WriteRes<WriteIMulH, []> { let Latency = 4; }
153def  : WriteRes<WriteIMulHLd, []> {
154  let Latency = !add(BWWriteIMulH.Latency, BroadwellModel.LoadLatency);
155}
156
157defm : X86WriteRes<WriteBSWAP32,   [BWPort15], 1, [1], 1>;
158defm : X86WriteRes<WriteBSWAP64,   [BWPort06, BWPort15], 2, [1, 1], 2>;
159defm : X86WriteRes<WriteCMPXCHG,[BWPort06, BWPort0156], 5, [2, 3], 5>;
160defm : X86WriteRes<WriteCMPXCHGRMW,[BWPort23, BWPort06, BWPort0156, BWPort237, BWPort4], 8, [1, 2, 1, 1, 1], 6>;
161defm : X86WriteRes<WriteXCHG,      [BWPort0156], 2, [3], 3>;
162
163// Integer shifts and rotates.
164defm : BWWriteResPair<WriteShift,    [BWPort06],  1>;
165defm : BWWriteResPair<WriteShiftCL,  [BWPort06,BWPort0156],  3, [2,1], 3>;
166defm : BWWriteResPair<WriteRotate,   [BWPort06],  1, [1], 1>;
167defm : BWWriteResPair<WriteRotateCL, [BWPort06,BWPort0156],  3, [2,1], 3>;
168
169// SHLD/SHRD.
170defm : X86WriteRes<WriteSHDrri, [BWPort1], 3, [1], 1>;
171defm : X86WriteRes<WriteSHDrrcl,[BWPort1,BWPort06,BWPort0156], 6, [1, 1, 2], 4>;
172defm : X86WriteRes<WriteSHDmri, [BWPort1,BWPort23,BWPort237,BWPort0156], 9, [1, 1, 1, 1], 4>;
173defm : X86WriteRes<WriteSHDmrcl,[BWPort1,BWPort23,BWPort237,BWPort06,BWPort0156], 11, [1, 1, 1, 1, 2], 6>;
174
175// Branches don't produce values, so they have no latency, but they still
176// consume resources. Indirect branches can fold loads.
177defm : BWWriteResPair<WriteJump,  [BWPort06],   1>;
178
179defm : BWWriteResPair<WriteCRC32, [BWPort1],   3>;
180
181defm : BWWriteResPair<WriteCMOV,  [BWPort06], 1>; // Conditional move.
182defm : X86WriteRes<WriteFCMOV, [BWPort1], 3, [1], 1>; // x87 conditional move.
183
184def  : WriteRes<WriteSETCC, [BWPort06]>; // Setcc.
185def  : WriteRes<WriteSETCCStore, [BWPort06,BWPort4,BWPort237]> {
186  let Latency = 2;
187  let NumMicroOps = 3;
188}
189
190defm : X86WriteRes<WriteLAHFSAHF,        [BWPort06], 1, [1], 1>;
191defm : X86WriteRes<WriteBitTest,         [BWPort06], 1, [1], 1>; // Bit Test instrs
192defm : X86WriteRes<WriteBitTestImmLd,    [BWPort06,BWPort23], 6, [1,1], 2>;
193defm : X86WriteRes<WriteBitTestRegLd,    [BWPort0156,BWPort23], 6, [1,1], 2>;
194defm : X86WriteRes<WriteBitTestSet,      [BWPort06], 1, [1], 1>; // Bit Test + Set instrs
195defm : X86WriteRes<WriteBitTestSetImmLd, [BWPort06,BWPort23], 5, [1,1], 3>;
196defm : X86WriteRes<WriteBitTestSetRegLd, [BWPort0156,BWPort23], 5, [1,1], 2>;
197
198// This is for simple LEAs with one or two input operands.
199// The complex ones can only execute on port 1, and they require two cycles on
200// the port to read all inputs. We don't model that.
201def : WriteRes<WriteLEA, [BWPort15]>;
202
203// Bit counts.
204defm : BWWriteResPair<WriteBSF, [BWPort1], 3>;
205defm : BWWriteResPair<WriteBSR, [BWPort1], 3>;
206defm : BWWriteResPair<WriteLZCNT,          [BWPort1], 3>;
207defm : BWWriteResPair<WriteTZCNT,          [BWPort1], 3>;
208defm : BWWriteResPair<WritePOPCNT,         [BWPort1], 3>;
209
210// BMI1 BEXTR/BLS, BMI2 BZHI
211defm : BWWriteResPair<WriteBEXTR, [BWPort06,BWPort15], 2, [1,1], 2>;
212defm : BWWriteResPair<WriteBLS,   [BWPort15], 1>;
213defm : BWWriteResPair<WriteBZHI,  [BWPort15], 1>;
214
215// TODO: Why isn't the BWDivider used consistently?
216defm : X86WriteRes<WriteDiv8,     [BWPort0, BWDivider], 25, [1, 10], 1>;
217defm : X86WriteRes<WriteDiv16,    [BWPort0,BWPort1,BWPort5,BWPort6,BWPort01,BWPort0156], 80, [7,7,3,3,1,11], 32>;
218defm : X86WriteRes<WriteDiv32,    [BWPort0,BWPort1,BWPort5,BWPort6,BWPort01,BWPort0156], 80, [7,7,3,3,1,11], 32>;
219defm : X86WriteRes<WriteDiv64,    [BWPort0,BWPort1,BWPort5,BWPort6,BWPort01,BWPort0156], 80, [7,7,3,3,1,11], 32>;
220defm : X86WriteRes<WriteDiv8Ld,   [BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156], 34, [2,2,2,1,1], 8>;
221defm : X86WriteRes<WriteDiv16Ld,  [BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156], 34, [2,2,2,1,1], 8>;
222defm : X86WriteRes<WriteDiv32Ld,  [BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156], 34, [2,2,2,1,1], 8>;
223defm : X86WriteRes<WriteDiv64Ld,  [BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156], 34, [2,2,2,1,1], 8>;
224
225defm : X86WriteRes<WriteIDiv8,    [BWPort0, BWDivider], 25, [1,10], 1>;
226defm : X86WriteRes<WriteIDiv16,   [BWPort0, BWDivider], 25, [1,10], 1>;
227defm : X86WriteRes<WriteIDiv32,   [BWPort0, BWDivider], 25, [1,10], 1>;
228defm : X86WriteRes<WriteIDiv64,   [BWPort0, BWDivider], 25, [1,10], 1>;
229defm : X86WriteRes<WriteIDiv8Ld,  [BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156], 35, [2,2,2,1,1], 8>;
230defm : X86WriteRes<WriteIDiv16Ld, [BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156], 35, [2,2,2,1,1], 8>;
231defm : X86WriteRes<WriteIDiv32Ld, [BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156], 35, [2,2,2,1,1], 8>;
232defm : X86WriteRes<WriteIDiv64Ld, [BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156], 35, [2,2,2,1,1], 8>;
233
234// Floating point. This covers both scalar and vector operations.
235defm : X86WriteRes<WriteFLD0,          [BWPort01], 1, [1], 1>;
236defm : X86WriteRes<WriteFLD1,          [BWPort01], 1, [2], 2>;
237defm : X86WriteRes<WriteFLDC,          [BWPort01], 1, [2], 2>;
238defm : X86WriteRes<WriteFLoad,         [BWPort23], 5, [1], 1>;
239defm : X86WriteRes<WriteFLoadX,        [BWPort23], 5, [1], 1>;
240defm : X86WriteRes<WriteFLoadY,        [BWPort23], 6, [1], 1>;
241defm : X86WriteRes<WriteFMaskedLoad,   [BWPort23,BWPort5], 7, [1,2], 3>;
242defm : X86WriteRes<WriteFMaskedLoadY,  [BWPort23,BWPort5], 8, [1,2], 3>;
243defm : X86WriteRes<WriteFStore,        [BWPort237,BWPort4], 1, [1,1], 2>;
244defm : X86WriteRes<WriteFStoreX,       [BWPort237,BWPort4], 1, [1,1], 2>;
245defm : X86WriteRes<WriteFStoreY,       [BWPort237,BWPort4], 1, [1,1], 2>;
246defm : X86WriteRes<WriteFStoreNT,      [BWPort237,BWPort4], 1, [1,1], 2>;
247defm : X86WriteRes<WriteFStoreNTX,     [BWPort237,BWPort4], 1, [1,1], 2>;
248defm : X86WriteRes<WriteFStoreNTY,     [BWPort237,BWPort4], 1, [1,1], 2>;
249
250defm : X86WriteRes<WriteFMaskedStore32,  [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
251defm : X86WriteRes<WriteFMaskedStore32Y, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
252defm : X86WriteRes<WriteFMaskedStore64,  [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
253defm : X86WriteRes<WriteFMaskedStore64Y, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
254
255defm : X86WriteRes<WriteFMove,         [BWPort5], 1, [1], 1>;
256defm : X86WriteRes<WriteFMoveX,        [BWPort5], 1, [1], 1>;
257defm : X86WriteRes<WriteFMoveY,        [BWPort5], 1, [1], 1>;
258defm : X86WriteResUnsupported<WriteFMoveZ>;
259defm : X86WriteRes<WriteEMMS,          [BWPort01,BWPort15,BWPort015,BWPort0156], 31, [8,1,21,1], 31>;
260
261defm : BWWriteResPair<WriteFAdd,    [BWPort1],  3, [1], 1, 5>; // Floating point add/sub.
262defm : BWWriteResPair<WriteFAddX,   [BWPort1],  3, [1], 1, 5>; // Floating point add/sub (XMM).
263defm : BWWriteResPair<WriteFAddY,   [BWPort1],  3, [1], 1, 6>; // Floating point add/sub (YMM/ZMM).
264defm : X86WriteResPairUnsupported<WriteFAddZ>;
265defm : BWWriteResPair<WriteFAdd64,  [BWPort1],  3, [1], 1, 5>; // Floating point double add/sub.
266defm : BWWriteResPair<WriteFAdd64X, [BWPort1],  3, [1], 1, 5>; // Floating point double add/sub (XMM).
267defm : BWWriteResPair<WriteFAdd64Y, [BWPort1],  3, [1], 1, 6>; // Floating point double add/sub (YMM/ZMM).
268defm : X86WriteResPairUnsupported<WriteFAdd64Z>;
269
270defm : BWWriteResPair<WriteFCmp,    [BWPort1],  3, [1], 1, 5>; // Floating point compare.
271defm : BWWriteResPair<WriteFCmpX,   [BWPort1],  3, [1], 1, 5>; // Floating point compare (XMM).
272defm : BWWriteResPair<WriteFCmpY,   [BWPort1],  3, [1], 1, 6>; // Floating point compare (YMM/ZMM).
273defm : X86WriteResPairUnsupported<WriteFCmpZ>;
274defm : BWWriteResPair<WriteFCmp64,  [BWPort1],  3, [1], 1, 5>; // Floating point double compare.
275defm : BWWriteResPair<WriteFCmp64X, [BWPort1],  3, [1], 1, 5>; // Floating point double compare (XMM).
276defm : BWWriteResPair<WriteFCmp64Y, [BWPort1],  3, [1], 1, 6>; // Floating point double compare (YMM/ZMM).
277defm : X86WriteResPairUnsupported<WriteFCmp64Z>;
278
279defm : BWWriteResPair<WriteFCom,    [BWPort1],  3>; // Floating point compare to flags (X87).
280defm : BWWriteResPair<WriteFComX,   [BWPort1],  3>; // Floating point compare to flags (SSE).
281
282defm : BWWriteResPair<WriteFMul,    [BWPort01], 3, [1], 1, 5>; // Floating point multiplication.
283defm : BWWriteResPair<WriteFMulX,   [BWPort01], 3, [1], 1, 5>; // Floating point multiplication (XMM).
284defm : BWWriteResPair<WriteFMulY,   [BWPort01], 3, [1], 1, 6>; // Floating point multiplication (YMM/ZMM).
285defm : X86WriteResPairUnsupported<WriteFMulZ>;
286defm : BWWriteResPair<WriteFMul64,  [BWPort01], 3, [1], 1, 5>; // Floating point double multiplication.
287defm : BWWriteResPair<WriteFMul64X, [BWPort01], 3, [1], 1, 5>; // Floating point double multiplication (XMM).
288defm : BWWriteResPair<WriteFMul64Y, [BWPort01], 3, [1], 1, 6>; // Floating point double multiplication (YMM/ZMM).
289defm : X86WriteResPairUnsupported<WriteFMul64Z>;
290
291//defm : BWWriteResPair<WriteFDiv,     [BWPort0,BWFPDivider], 11, [1,3], 1, 5>; // Floating point division.
292defm : BWWriteResPair<WriteFDivX,    [BWPort0,BWFPDivider], 11, [1,5], 1, 5>; // Floating point division (XMM).
293defm : BWWriteResPair<WriteFDivY,    [BWPort0,BWPort015,BWFPDivider], 17, [2,1,10], 3, 6>; // Floating point division (YMM).
294defm : X86WriteResPairUnsupported<WriteFDivZ>;
295//defm : BWWriteResPair<WriteFDiv64,   [BWPort0,BWFPDivider], 14, [1,8], 1, 5>; // Floating point division.
296defm : BWWriteResPair<WriteFDiv64X,  [BWPort0,BWFPDivider], 14, [1,8], 1, 5>; // Floating point division (XMM).
297defm : BWWriteResPair<WriteFDiv64Y,  [BWPort0,BWPort015,BWFPDivider], 23, [2,1,16], 3, 6>; // Floating point division (YMM).
298defm : X86WriteResPairUnsupported<WriteFDiv64Z>;
299
300defm : BWWriteResPair<WriteFRcp,   [BWPort0],  5, [1], 1, 5>; // Floating point reciprocal estimate.
301defm : BWWriteResPair<WriteFRcpX,  [BWPort0],  5, [1], 1, 5>; // Floating point reciprocal estimate (XMM).
302defm : BWWriteResPair<WriteFRcpY,  [BWPort0,BWPort015], 11, [2,1], 3, 6>; // Floating point reciprocal estimate (YMM/ZMM).
303defm : X86WriteResPairUnsupported<WriteFRcpZ>;
304
305defm : BWWriteResPair<WriteFRsqrt, [BWPort0],  5, [1], 1, 5>; // Floating point reciprocal square root estimate.
306defm : BWWriteResPair<WriteFRsqrtX,[BWPort0],  5, [1], 1, 5>; // Floating point reciprocal square root estimate (XMM).
307defm : BWWriteResPair<WriteFRsqrtY,[BWPort0,BWPort015], 11, [2,1], 3, 6>; // Floating point reciprocal square root estimate (YMM/ZMM).
308defm : X86WriteResPairUnsupported<WriteFRsqrtZ>;
309
310defm : X86WriteRes<WriteFSqrt,       [BWPort0,BWFPDivider], 11, [1,4], 1>; // Floating point square root.
311defm : X86WriteRes<WriteFSqrtLd,     [BWPort0,BWPort23,BWFPDivider], 16, [1,1,7], 2>;
312defm : BWWriteResPair<WriteFSqrtX,   [BWPort0,BWFPDivider], 11, [1,7], 1, 5>; // Floating point square root (XMM).
313defm : BWWriteResPair<WriteFSqrtY,   [BWPort0,BWPort015,BWFPDivider], 21, [2,1,14], 3, 6>; // Floating point square root (YMM).
314defm : X86WriteResPairUnsupported<WriteFSqrtZ>;
315defm : X86WriteRes<WriteFSqrt64,     [BWPort0,BWFPDivider], 16, [1,8], 1>; // Floating point double square root.
316defm : X86WriteRes<WriteFSqrt64Ld,   [BWPort0,BWPort23,BWFPDivider], 21, [1,1,14], 2>;
317defm : BWWriteResPair<WriteFSqrt64X, [BWPort0,BWFPDivider], 16, [1,14],1, 5>; // Floating point double square root (XMM).
318defm : BWWriteResPair<WriteFSqrt64Y, [BWPort0,BWPort015,BWFPDivider], 29, [2,1,28], 3, 6>; // Floating point double square root (YMM).
319defm : X86WriteResPairUnsupported<WriteFSqrt64Z>;
320defm : BWWriteResPair<WriteFSqrt80,  [BWPort0,BWFPDivider], 23, [1,9]>; // Floating point long double square root.
321
322defm : BWWriteResPair<WriteFMA,    [BWPort01], 5, [1], 1, 5>; // Fused Multiply Add.
323defm : BWWriteResPair<WriteFMAX,   [BWPort01], 5, [1], 1, 5>; // Fused Multiply Add (XMM).
324defm : BWWriteResPair<WriteFMAY,   [BWPort01], 5, [1], 1, 6>; // Fused Multiply Add (YMM/ZMM).
325defm : X86WriteResPairUnsupported<WriteFMAZ>;
326defm : BWWriteResPair<WriteDPPD,   [BWPort0,BWPort1,BWPort5],  9, [1,1,1], 3, 5>; // Floating point double dot product.
327defm : X86WriteRes<WriteDPPS,      [BWPort0,BWPort1,BWPort5], 14, [2,1,1], 4>;
328defm : X86WriteRes<WriteDPPSY,     [BWPort0,BWPort1,BWPort5], 14, [2,1,1], 4>;
329defm : X86WriteRes<WriteDPPSLd,    [BWPort0,BWPort1,BWPort5,BWPort06,BWPort23], 19, [2,1,1,1,1], 6>;
330defm : X86WriteRes<WriteDPPSYLd,   [BWPort0,BWPort1,BWPort5,BWPort06,BWPort23], 20, [2,1,1,1,1], 6>;
331defm : BWWriteResPair<WriteFSign,     [BWPort5], 1>; // Floating point fabs/fchs.
332defm : BWWriteResPair<WriteFRnd,      [BWPort1], 6, [2], 2, 5>; // Floating point rounding.
333defm : BWWriteResPair<WriteFRndY,     [BWPort1], 6, [2], 2, 6>; // Floating point rounding (YMM/ZMM).
334defm : X86WriteResPairUnsupported<WriteFRndZ>;
335defm : BWWriteResPair<WriteFLogic,    [BWPort5], 1, [1], 1, 5>; // Floating point and/or/xor logicals.
336defm : BWWriteResPair<WriteFLogicY,   [BWPort5], 1, [1], 1, 6>; // Floating point and/or/xor logicals (YMM/ZMM).
337defm : X86WriteResPairUnsupported<WriteFLogicZ>;
338defm : BWWriteResPair<WriteFTest,     [BWPort0], 1, [1], 1, 5>; // Floating point TEST instructions.
339defm : BWWriteResPair<WriteFTestY,    [BWPort0], 1, [1], 1, 6>; // Floating point TEST instructions (YMM/ZMM).
340defm : X86WriteResPairUnsupported<WriteFTestZ>;
341defm : BWWriteResPair<WriteFShuffle,  [BWPort5], 1, [1], 1, 5>; // Floating point vector shuffles.
342defm : BWWriteResPair<WriteFShuffleY, [BWPort5], 1, [1], 1, 6>; // Floating point vector shuffles (YMM/ZMM).
343defm : X86WriteResPairUnsupported<WriteFShuffleZ>;
344defm : BWWriteResPair<WriteFVarShuffle,  [BWPort5], 1, [1], 1, 5>; // Floating point vector variable shuffles.
345defm : BWWriteResPair<WriteFVarShuffleY, [BWPort5], 1, [1], 1, 6>; // Floating point vector variable shuffles.
346defm : X86WriteResPairUnsupported<WriteFVarShuffleZ>;
347defm : BWWriteResPair<WriteFBlend,  [BWPort015], 1, [1], 1, 5>; // Floating point vector blends.
348defm : BWWriteResPair<WriteFBlendY, [BWPort015], 1, [1], 1, 6>; // Floating point vector blends.
349defm : X86WriteResPairUnsupported<WriteFBlendZ>;
350defm : BWWriteResPair<WriteFShuffle256, [BWPort5], 3, [1], 1, 6>; // Fp 256-bit width vector shuffles.
351defm : BWWriteResPair<WriteFVarShuffle256, [BWPort5], 3, [1], 1, 6>; // Fp 256-bit width vector variable shuffles.
352defm : BWWriteResPair<WriteFVarBlend,  [BWPort5], 2, [2], 2, 5>; // Fp vector variable blends.
353defm : BWWriteResPair<WriteFVarBlendY, [BWPort5], 2, [2], 2, 6>; // Fp vector variable blends.
354defm : X86WriteResPairUnsupported<WriteFVarBlendZ>;
355
356// FMA Scheduling helper class.
357// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
358
359// Conversion between integer and float.
360defm : BWWriteResPair<WriteCvtSS2I,   [BWPort1,BWPort0], 4, [1,1], 2, 5>;
361defm : BWWriteResPair<WriteCvtPS2I,   [BWPort1], 3, [1], 1, 5>;
362defm : BWWriteResPair<WriteCvtPS2IY,  [BWPort1], 3, [1], 1, 6>;
363defm : X86WriteResPairUnsupported<WriteCvtPS2IZ>;
364defm : BWWriteResPair<WriteCvtSD2I,   [BWPort1,BWPort0], 4, [1,1], 2, 5>;
365defm : BWWriteResPair<WriteCvtPD2I,   [BWPort1,BWPort5], 4, [1,1], 2, 5>;
366defm : BWWriteResPair<WriteCvtPD2IY,  [BWPort1,BWPort5], 6, [1,1], 2, 6>;
367defm : X86WriteResPairUnsupported<WriteCvtPD2IZ>;
368
369defm : X86WriteRes<WriteCvtI2SS,      [BWPort1,BWPort5], 4, [1,1], 2>;
370defm : X86WriteRes<WriteCvtI2SSLd,   [BWPort1,BWPort23], 9, [1,1], 2>;
371defm : BWWriteResPair<WriteCvtI2PS,   [BWPort1], 3>;
372defm : BWWriteResPair<WriteCvtI2PSY,  [BWPort1], 3, [1], 1, 6>;
373defm : X86WriteResPairUnsupported<WriteCvtI2PSZ>;
374defm : X86WriteRes<WriteCvtI2SD,      [BWPort1,BWPort5], 4, [1,1], 2>;
375defm : X86WriteRes<WriteCvtI2SDLd,   [BWPort1,BWPort23], 9, [1,1], 2>;
376defm : BWWriteResPair<WriteCvtI2PD,   [BWPort1,BWPort5], 4, [1,1], 2, 5>;
377defm : BWWriteResPair<WriteCvtI2PDY,  [BWPort1,BWPort5], 6, [1,1], 2, 5>;
378defm : X86WriteResPairUnsupported<WriteCvtI2PDZ>;
379
380defm : X86WriteRes<WriteCvtSS2SD,     [BWPort0,BWPort5], 2, [1,1], 2>;
381defm : X86WriteRes<WriteCvtSS2SDLd,  [BWPort0,BWPort23], 6, [1,1], 2>;
382defm : X86WriteRes<WriteCvtPS2PD,     [BWPort0,BWPort5], 2, [1,1], 2>;
383defm : X86WriteRes<WriteCvtPS2PDLd,  [BWPort0,BWPort23], 6, [1,1], 2>;
384defm : BWWriteResPair<WriteCvtPS2PDY, [BWPort0,BWPort5], 4, [1,1], 2, 5>;
385defm : X86WriteResPairUnsupported<WriteCvtPS2PDZ>;
386defm : BWWriteResPair<WriteCvtSD2SS,  [BWPort1,BWPort5], 4, [1,1], 2, 5>;
387defm : BWWriteResPair<WriteCvtPD2PS,  [BWPort1,BWPort5], 4, [1,1], 2, 5>;
388defm : BWWriteResPair<WriteCvtPD2PSY, [BWPort1,BWPort5], 6, [1,1], 2, 6>;
389defm : X86WriteResPairUnsupported<WriteCvtPD2PSZ>;
390
391defm : X86WriteRes<WriteCvtPH2PS,     [BWPort0,BWPort5], 2, [1,1], 2>;
392defm : X86WriteRes<WriteCvtPH2PSY,    [BWPort0,BWPort5], 2, [1,1], 2>;
393defm : X86WriteResUnsupported<WriteCvtPH2PSZ>;
394defm : X86WriteRes<WriteCvtPH2PSLd,  [BWPort0,BWPort23], 6, [1,1], 2>;
395defm : X86WriteRes<WriteCvtPH2PSYLd, [BWPort0,BWPort23], 6, [1,1], 2>;
396defm : X86WriteResUnsupported<WriteCvtPH2PSZLd>;
397
398defm : X86WriteRes<WriteCvtPS2PH,    [BWPort1,BWPort5], 4, [1,1], 2>;
399defm : X86WriteRes<WriteCvtPS2PHY,   [BWPort1,BWPort5], 6, [1,1], 2>;
400defm : X86WriteResUnsupported<WriteCvtPS2PHZ>;
401defm : X86WriteRes<WriteCvtPS2PHSt,  [BWPort1,BWPort4,BWPort237], 5, [1,1,1], 3>;
402defm : X86WriteRes<WriteCvtPS2PHYSt, [BWPort1,BWPort4,BWPort237], 7, [1,1,1], 3>;
403defm : X86WriteResUnsupported<WriteCvtPS2PHZSt>;
404
405// Vector integer operations.
406defm : X86WriteRes<WriteVecLoad,         [BWPort23], 5, [1], 1>;
407defm : X86WriteRes<WriteVecLoadX,        [BWPort23], 5, [1], 1>;
408defm : X86WriteRes<WriteVecLoadY,        [BWPort23], 6, [1], 1>;
409defm : X86WriteRes<WriteVecLoadNT,       [BWPort23], 5, [1], 1>;
410defm : X86WriteRes<WriteVecLoadNTY,      [BWPort23], 6, [1], 1>;
411defm : X86WriteRes<WriteVecMaskedLoad,   [BWPort23,BWPort5], 7, [1,2], 3>;
412defm : X86WriteRes<WriteVecMaskedLoadY,  [BWPort23,BWPort5], 8, [1,2], 3>;
413defm : X86WriteRes<WriteVecStore,        [BWPort237,BWPort4], 1, [1,1], 2>;
414defm : X86WriteRes<WriteVecStoreX,       [BWPort237,BWPort4], 1, [1,1], 2>;
415defm : X86WriteRes<WriteVecStoreY,       [BWPort237,BWPort4], 1, [1,1], 2>;
416defm : X86WriteRes<WriteVecStoreNT,      [BWPort237,BWPort4], 1, [1,1], 2>;
417defm : X86WriteRes<WriteVecStoreNTY,     [BWPort237,BWPort4], 1, [1,1], 2>;
418defm : X86WriteRes<WriteVecMaskedStore32,  [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
419defm : X86WriteRes<WriteVecMaskedStore32Y, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
420defm : X86WriteRes<WriteVecMaskedStore64,  [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
421defm : X86WriteRes<WriteVecMaskedStore64Y, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
422defm : X86WriteRes<WriteVecMove,         [BWPort015], 1, [1], 1>;
423defm : X86WriteRes<WriteVecMoveX,        [BWPort015], 1, [1], 1>;
424defm : X86WriteRes<WriteVecMoveY,        [BWPort015], 1, [1], 1>;
425defm : X86WriteResUnsupported<WriteVecMoveZ>;
426defm : X86WriteRes<WriteVecMoveToGpr,    [BWPort0], 1, [1], 1>;
427defm : X86WriteRes<WriteVecMoveFromGpr,  [BWPort5], 1, [1], 1>;
428
429defm : BWWriteResPair<WriteVecLogic, [BWPort015], 1, [1], 1, 5>; // Vector integer and/or/xor.
430defm : BWWriteResPair<WriteVecLogicX,[BWPort015], 1, [1], 1, 5>; // Vector integer and/or/xor.
431defm : BWWriteResPair<WriteVecLogicY,[BWPort015], 1, [1], 1, 6>; // Vector integer and/or/xor (YMM/ZMM).
432defm : X86WriteResPairUnsupported<WriteVecLogicZ>;
433defm : BWWriteResPair<WriteVecTest,  [BWPort0,BWPort5], 2, [1,1], 2, 5>; // Vector integer TEST instructions.
434defm : BWWriteResPair<WriteVecTestY, [BWPort0,BWPort5], 4, [1,1], 2, 6>; // Vector integer TEST instructions (YMM/ZMM).
435defm : X86WriteResPairUnsupported<WriteVecTestZ>;
436defm : BWWriteResPair<WriteVecALU,   [BWPort15], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
437defm : BWWriteResPair<WriteVecALUX,  [BWPort15], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
438defm : BWWriteResPair<WriteVecALUY,  [BWPort15], 1, [1], 1, 6>; // Vector integer ALU op, no logicals (YMM/ZMM).
439defm : X86WriteResPairUnsupported<WriteVecALUZ>;
440defm : BWWriteResPair<WriteVecIMul,  [BWPort0],  5, [1], 1, 5>; // Vector integer multiply.
441defm : BWWriteResPair<WriteVecIMulX, [BWPort0],  5, [1], 1, 5>; // Vector integer multiply.
442defm : BWWriteResPair<WriteVecIMulY, [BWPort0],  5, [1], 1, 6>; // Vector integer multiply.
443defm : X86WriteResPairUnsupported<WriteVecIMulZ>;
444defm : BWWriteResPair<WritePMULLD,   [BWPort0], 10, [2], 2, 5>; // Vector PMULLD.
445defm : BWWriteResPair<WritePMULLDY,  [BWPort0], 10, [2], 2, 6>; // Vector PMULLD (YMM/ZMM).
446defm : X86WriteResPairUnsupported<WritePMULLDZ>;
447defm : BWWriteResPair<WriteShuffle,  [BWPort5], 1, [1], 1, 5>; // Vector shuffles.
448defm : BWWriteResPair<WriteShuffleX, [BWPort5], 1, [1], 1, 5>; // Vector shuffles.
449defm : BWWriteResPair<WriteShuffleY, [BWPort5], 1, [1], 1, 6>; // Vector shuffles (YMM/ZMM).
450defm : X86WriteResPairUnsupported<WriteShuffleZ>;
451defm : BWWriteResPair<WriteVarShuffle, [BWPort5], 1, [1], 1, 5>; // Vector variable shuffles.
452defm : BWWriteResPair<WriteVarShuffleX,[BWPort5], 1, [1], 1, 5>; // Vector variable shuffles.
453defm : BWWriteResPair<WriteVarShuffleY,[BWPort5], 1, [1], 1, 6>; // Vector variable shuffles (YMM/ZMM).
454defm : X86WriteResPairUnsupported<WriteVarShuffleZ>;
455defm : BWWriteResPair<WriteBlend,  [BWPort5], 1, [1], 1, 5>; // Vector blends.
456defm : BWWriteResPair<WriteBlendY, [BWPort5], 1, [1], 1, 6>; // Vector blends (YMM/ZMM).
457defm : X86WriteResPairUnsupported<WriteBlendZ>;
458defm : BWWriteResPair<WriteShuffle256, [BWPort5], 3, [1], 1, 6>;  // 256-bit width vector shuffles.
459defm : BWWriteResPair<WriteVPMOV256, [BWPort5], 3, [1], 1, 6>;  // 256-bit width packed vector width-changing move.
460defm : BWWriteResPair<WriteVarShuffle256, [BWPort5], 3, [1], 1, 6>;  // 256-bit width vector variable shuffles.
461defm : BWWriteResPair<WriteVarBlend,  [BWPort5], 2, [2], 2, 5>; // Vector variable blends.
462defm : BWWriteResPair<WriteVarBlendY, [BWPort5], 2, [2], 2, 6>; // Vector variable blends (YMM/ZMM).
463defm : X86WriteResPairUnsupported<WriteVarBlendZ>;
464defm : BWWriteResPair<WriteMPSAD,  [BWPort0, BWPort5], 7, [1, 2], 3, 5>; // Vector MPSAD.
465defm : BWWriteResPair<WriteMPSADY, [BWPort0, BWPort5], 7, [1, 2], 3, 6>; // Vector MPSAD.
466defm : X86WriteResPairUnsupported<WriteMPSADZ>;
467defm : BWWriteResPair<WritePSADBW,   [BWPort0], 5, [1], 1, 5>; // Vector PSADBW.
468defm : BWWriteResPair<WritePSADBWX,  [BWPort0], 5, [1], 1, 5>; // Vector PSADBW.
469defm : BWWriteResPair<WritePSADBWY,  [BWPort0], 5, [1], 1, 6>; // Vector PSADBW (YMM/ZMM).
470defm : X86WriteResPairUnsupported<WritePSADBWZ>;
471defm : BWWriteResPair<WritePHMINPOS, [BWPort0], 5>; // Vector PHMINPOS.
472
473// Vector integer shifts.
474defm : X86WriteRes<WriteVecShift,        [BWPort0], 1, [1], 1>;
475defm : X86WriteRes<WriteVecShiftX,       [BWPort0,BWPort5],  2, [1,1], 2>;
476defm : X86WriteRes<WriteVecShiftY,       [BWPort0,BWPort5],  4, [1,1], 2>;
477defm : X86WriteRes<WriteVecShiftLd,      [BWPort0,BWPort23], 6, [1,1], 2>;
478defm : X86WriteRes<WriteVecShiftXLd,     [BWPort0,BWPort23], 7, [1,1], 2>;
479defm : X86WriteRes<WriteVecShiftYLd,     [BWPort0,BWPort23], 7, [1,1], 2>;
480defm : X86WriteResPairUnsupported<WriteVecShiftZ>;
481
482defm : BWWriteResPair<WriteVecShiftImm,  [BWPort0],  1, [1], 1, 5>;
483defm : BWWriteResPair<WriteVecShiftImmX, [BWPort0],  1, [1], 1, 5>; // Vector integer immediate shifts (XMM).
484defm : BWWriteResPair<WriteVecShiftImmY, [BWPort0],  1, [1], 1, 6>; // Vector integer immediate shifts (YMM/ZMM).
485defm : X86WriteResPairUnsupported<WriteVecShiftImmZ>;
486defm : BWWriteResPair<WriteVarVecShift,  [BWPort0, BWPort5], 3, [2,1], 3, 5>; // Variable vector shifts.
487defm : BWWriteResPair<WriteVarVecShiftY, [BWPort0, BWPort5], 3, [2,1], 3, 6>; // Variable vector shifts (YMM/ZMM).
488defm : X86WriteResPairUnsupported<WriteVarVecShiftZ>;
489
490// Vector insert/extract operations.
491def : WriteRes<WriteVecInsert, [BWPort5]> {
492  let Latency = 2;
493  let NumMicroOps = 2;
494  let ReleaseAtCycles = [2];
495}
496def : WriteRes<WriteVecInsertLd, [BWPort5,BWPort23]> {
497  let Latency = 6;
498  let NumMicroOps = 2;
499}
500
501def : WriteRes<WriteVecExtract, [BWPort0,BWPort5]> {
502  let Latency = 2;
503  let NumMicroOps = 2;
504}
505def : WriteRes<WriteVecExtractSt, [BWPort4,BWPort5,BWPort237]> {
506  let Latency = 2;
507  let NumMicroOps = 3;
508}
509
510// String instructions.
511
512// Packed Compare Implicit Length Strings, Return Mask
513def : WriteRes<WritePCmpIStrM, [BWPort0]> {
514  let Latency = 11;
515  let NumMicroOps = 3;
516  let ReleaseAtCycles = [3];
517}
518def : WriteRes<WritePCmpIStrMLd, [BWPort0, BWPort23]> {
519  let Latency = 16;
520  let NumMicroOps = 4;
521  let ReleaseAtCycles = [3,1];
522}
523
524// Packed Compare Explicit Length Strings, Return Mask
525def : WriteRes<WritePCmpEStrM, [BWPort0, BWPort5, BWPort015, BWPort0156]> {
526  let Latency = 19;
527  let NumMicroOps = 9;
528  let ReleaseAtCycles = [4,3,1,1];
529}
530def : WriteRes<WritePCmpEStrMLd, [BWPort0, BWPort5, BWPort23, BWPort015, BWPort0156]> {
531  let Latency = 24;
532  let NumMicroOps = 10;
533  let ReleaseAtCycles = [4,3,1,1,1];
534}
535
536// Packed Compare Implicit Length Strings, Return Index
537def : WriteRes<WritePCmpIStrI, [BWPort0]> {
538  let Latency = 11;
539  let NumMicroOps = 3;
540  let ReleaseAtCycles = [3];
541}
542def : WriteRes<WritePCmpIStrILd, [BWPort0, BWPort23]> {
543  let Latency = 16;
544  let NumMicroOps = 4;
545  let ReleaseAtCycles = [3,1];
546}
547
548// Packed Compare Explicit Length Strings, Return Index
549def : WriteRes<WritePCmpEStrI, [BWPort0, BWPort5, BWPort0156]> {
550  let Latency = 18;
551  let NumMicroOps = 8;
552  let ReleaseAtCycles = [4,3,1];
553}
554def : WriteRes<WritePCmpEStrILd, [BWPort0, BWPort5, BWPort23, BWPort0156]> {
555  let Latency = 23;
556  let NumMicroOps = 9;
557  let ReleaseAtCycles = [4,3,1,1];
558}
559
560// MOVMSK Instructions.
561def : WriteRes<WriteFMOVMSK,    [BWPort0]> { let Latency = 3; }
562def : WriteRes<WriteVecMOVMSK,  [BWPort0]> { let Latency = 3; }
563def : WriteRes<WriteVecMOVMSKY, [BWPort0]> { let Latency = 3; }
564def : WriteRes<WriteMMXMOVMSK,  [BWPort0]> { let Latency = 1; }
565
566// AES Instructions.
567def : WriteRes<WriteAESDecEnc, [BWPort5]> { // Decryption, encryption.
568  let Latency = 7;
569  let NumMicroOps = 1;
570  let ReleaseAtCycles = [1];
571}
572def : WriteRes<WriteAESDecEncLd, [BWPort5, BWPort23]> {
573  let Latency = 12;
574  let NumMicroOps = 2;
575  let ReleaseAtCycles = [1,1];
576}
577
578def : WriteRes<WriteAESIMC, [BWPort5]> { // InvMixColumn.
579  let Latency = 14;
580  let NumMicroOps = 2;
581  let ReleaseAtCycles = [2];
582}
583def : WriteRes<WriteAESIMCLd, [BWPort5, BWPort23]> {
584  let Latency = 19;
585  let NumMicroOps = 3;
586  let ReleaseAtCycles = [2,1];
587}
588
589def : WriteRes<WriteAESKeyGen, [BWPort0, BWPort5, BWPort015]> { // Key Generation.
590  let Latency = 29;
591  let NumMicroOps = 11;
592  let ReleaseAtCycles = [2,7,2];
593}
594def : WriteRes<WriteAESKeyGenLd, [BWPort0, BWPort5, BWPort23, BWPort015]> {
595  let Latency = 33;
596  let NumMicroOps = 11;
597  let ReleaseAtCycles = [2,7,1,1];
598}
599
600// Carry-less multiplication instructions.
601defm : BWWriteResPair<WriteCLMul,  [BWPort0], 5>;
602// Load/store MXCSR.
603def : WriteRes<WriteLDMXCSR, [BWPort0,BWPort23,BWPort0156]> { let Latency = 7; let NumMicroOps = 3; let ReleaseAtCycles = [1,1,1]; }
604def : WriteRes<WriteSTMXCSR, [BWPort4,BWPort5,BWPort237]> { let Latency = 2; let NumMicroOps = 3; let ReleaseAtCycles = [1,1,1]; }
605
606// Catch-all for expensive system instructions.
607def : WriteRes<WriteSystem,     [BWPort0156]> { let Latency = 100; }
608
609// Old microcoded instructions that nobody use.
610def : WriteRes<WriteMicrocoded, [BWPort0156]> { let Latency = 100; }
611
612// Fence instructions.
613def : WriteRes<WriteFence,  [BWPort23, BWPort4]>;
614
615// Nop, not very useful expect it provides a model for nops!
616def : WriteRes<WriteNop, []>;
617
618////////////////////////////////////////////////////////////////////////////////
619// Horizontal add/sub  instructions.
620////////////////////////////////////////////////////////////////////////////////
621
622defm : BWWriteResPair<WriteFHAdd,   [BWPort1,BWPort5], 5, [1,2], 3, 5>;
623defm : BWWriteResPair<WriteFHAddY,  [BWPort1,BWPort5], 5, [1,2], 3, 6>;
624defm : BWWriteResPair<WritePHAdd,  [BWPort5,BWPort15], 3, [2,1], 3, 5>;
625defm : BWWriteResPair<WritePHAddX, [BWPort5,BWPort15], 3, [2,1], 3, 5>;
626defm : BWWriteResPair<WritePHAddY, [BWPort5,BWPort15], 3, [2,1], 3, 6>;
627
628// Remaining instrs.
629
630def BWWriteResGroup1 : SchedWriteRes<[BWPort0]> {
631  let Latency = 1;
632  let NumMicroOps = 1;
633  let ReleaseAtCycles = [1];
634}
635def: InstRW<[BWWriteResGroup1], (instregex "VPSLLVQ(Y?)rr",
636                                           "VPSRLVQ(Y?)rr")>;
637
638def BWWriteResGroup2 : SchedWriteRes<[BWPort1]> {
639  let Latency = 1;
640  let NumMicroOps = 1;
641  let ReleaseAtCycles = [1];
642}
643def: InstRW<[BWWriteResGroup2], (instregex "COM(P?)_FST0r",
644                                           "UCOM_F(P?)r")>;
645
646def BWWriteResGroup3 : SchedWriteRes<[BWPort5]> {
647  let Latency = 1;
648  let NumMicroOps = 1;
649  let ReleaseAtCycles = [1];
650}
651def: InstRW<[BWWriteResGroup3], (instrs MMX_MOVQ2DQrr)>;
652
653def BWWriteResGroup4 : SchedWriteRes<[BWPort6]> {
654  let Latency = 1;
655  let NumMicroOps = 1;
656  let ReleaseAtCycles = [1];
657}
658def: InstRW<[BWWriteResGroup4], (instregex "JMP(16|32|64)r")>;
659
660def BWWriteResGroup5 : SchedWriteRes<[BWPort01]> {
661  let Latency = 1;
662  let NumMicroOps = 1;
663  let ReleaseAtCycles = [1];
664}
665def: InstRW<[BWWriteResGroup5], (instrs FINCSTP, FNOP)>;
666
667def BWWriteResGroup6 : SchedWriteRes<[BWPort06]> {
668  let Latency = 1;
669  let NumMicroOps = 1;
670  let ReleaseAtCycles = [1];
671}
672def: InstRW<[BWWriteResGroup6], (instrs CDQ, CQO)>;
673
674def BWWriteResGroup7 : SchedWriteRes<[BWPort15]> {
675  let Latency = 1;
676  let NumMicroOps = 1;
677  let ReleaseAtCycles = [1];
678}
679def: InstRW<[BWWriteResGroup7], (instregex "ANDN(32|64)rr")>;
680
681def BWWriteResGroup8 : SchedWriteRes<[BWPort015]> {
682  let Latency = 1;
683  let NumMicroOps = 1;
684  let ReleaseAtCycles = [1];
685}
686def: InstRW<[BWWriteResGroup8], (instregex "VPBLENDD(Y?)rri")>;
687
688def BWWriteResGroup9 : SchedWriteRes<[BWPort0156]> {
689  let Latency = 1;
690  let NumMicroOps = 1;
691  let ReleaseAtCycles = [1];
692}
693def: InstRW<[BWWriteResGroup9], (instrs SGDT64m,
694                                        SIDT64m,
695                                        SMSW16m,
696                                        STRm,
697                                        SYSCALL)>;
698
699def BWWriteResGroup10 : SchedWriteRes<[BWPort4,BWPort237]> {
700  let Latency = 1;
701  let NumMicroOps = 2;
702  let ReleaseAtCycles = [1,1];
703}
704def: InstRW<[BWWriteResGroup10], (instrs FBSTPm)>;
705def: InstRW<[BWWriteResGroup10], (instregex "ST_FP(32|64|80)m")>;
706
707def BWWriteResGroup12 : SchedWriteRes<[BWPort01]> {
708  let Latency = 2;
709  let NumMicroOps = 2;
710  let ReleaseAtCycles = [2];
711}
712def: InstRW<[BWWriteResGroup12], (instrs FDECSTP)>;
713
714def BWWriteResGroup14 : SchedWriteRes<[BWPort0156]> {
715  let Latency = 2;
716  let NumMicroOps = 2;
717  let ReleaseAtCycles = [2];
718}
719def: InstRW<[BWWriteResGroup14], (instrs LFENCE,
720                                         MFENCE,
721                                         WAIT,
722                                         XGETBV)>;
723
724def BWWriteResGroup16 : SchedWriteRes<[BWPort6,BWPort0156]> {
725  let Latency = 2;
726  let NumMicroOps = 2;
727  let ReleaseAtCycles = [1,1];
728}
729def: InstRW<[BWWriteResGroup16], (instregex "CLFLUSH")>;
730
731def BWWriteResGroup17 : SchedWriteRes<[BWPort01,BWPort015]> {
732  let Latency = 2;
733  let NumMicroOps = 2;
734  let ReleaseAtCycles = [1,1];
735}
736def: InstRW<[BWWriteResGroup17], (instrs MMX_MOVDQ2Qrr)>;
737
738def BWWriteResGroup18 : SchedWriteRes<[BWPort237,BWPort0156]> {
739  let Latency = 2;
740  let NumMicroOps = 2;
741  let ReleaseAtCycles = [1,1];
742}
743def: InstRW<[BWWriteResGroup18], (instrs SFENCE)>;
744
745def BWWriteResGroup20 : SchedWriteRes<[BWPort06,BWPort0156]> {
746  let Latency = 2;
747  let NumMicroOps = 2;
748  let ReleaseAtCycles = [1,1];
749}
750def: InstRW<[BWWriteResGroup20], (instrs CWD,
751                                         JCXZ, JECXZ, JRCXZ,
752                                         ADC8i8, SBB8i8,
753                                         ADC16i16, SBB16i16,
754                                         ADC32i32, SBB32i32,
755                                         ADC64i32, SBB64i32)>;
756
757def BWWriteResGroup22 : SchedWriteRes<[BWPort4,BWPort6,BWPort237]> {
758  let Latency = 2;
759  let NumMicroOps = 3;
760  let ReleaseAtCycles = [1,1,1];
761}
762def: InstRW<[BWWriteResGroup22], (instrs FNSTCW16m)>;
763
764def BWWriteResGroup24 : SchedWriteRes<[BWPort4,BWPort237,BWPort15]> {
765  let Latency = 2;
766  let NumMicroOps = 3;
767  let ReleaseAtCycles = [1,1,1];
768}
769def: InstRW<[BWWriteResGroup24], (instregex "MOVBE(16|32|64)mr")>;
770
771def BWWriteResGroup25 : SchedWriteRes<[BWPort4,BWPort237,BWPort0156]> {
772  let Latency = 2;
773  let NumMicroOps = 3;
774  let ReleaseAtCycles = [1,1,1];
775}
776def: InstRW<[BWWriteResGroup25], (instrs PUSH16r, PUSH32r, PUSH64r, PUSH64i8,
777                                         STOSB, STOSL, STOSQ, STOSW)>;
778def: InstRW<[BWWriteResGroup25], (instregex "PUSH(16|32|64)rmr")>;
779
780def BWWriteResGroup27 : SchedWriteRes<[BWPort1]> {
781  let Latency = 3;
782  let NumMicroOps = 1;
783  let ReleaseAtCycles = [1];
784}
785def: InstRW<[BWWriteResGroup27], (instregex "P(DEP|EXT)(32|64)rr")>;
786
787def BWWriteResGroup28 : SchedWriteRes<[BWPort5]> {
788  let Latency = 3;
789  let NumMicroOps = 1;
790  let ReleaseAtCycles = [1];
791}
792def: InstRW<[BWWriteResGroup28], (instrs VPBROADCASTBrr,
793                                         VPBROADCASTWrr)>;
794
795def BWWriteResGroup33 : SchedWriteRes<[BWPort5,BWPort0156]> {
796  let Latency = 3;
797  let NumMicroOps = 3;
798  let ReleaseAtCycles = [2,1];
799}
800def: InstRW<[BWWriteResGroup33], (instrs MMX_PACKSSDWrr,
801                                         MMX_PACKSSWBrr,
802                                         MMX_PACKUSWBrr)>;
803
804def BWWriteResGroup34 : SchedWriteRes<[BWPort6,BWPort0156]> {
805  let Latency = 3;
806  let NumMicroOps = 3;
807  let ReleaseAtCycles = [1,2];
808}
809def: InstRW<[BWWriteResGroup34], (instregex "CLD")>;
810
811def BWWriteResGroup35 : SchedWriteRes<[BWPort06,BWPort0156]> {
812  let Latency = 2;
813  let NumMicroOps = 3;
814  let ReleaseAtCycles = [1,2];
815}
816def: InstRW<[BWWriteResGroup35], (instrs RCL8r1, RCL16r1, RCL32r1, RCL64r1,
817                                         RCR8r1, RCR16r1, RCR32r1, RCR64r1)>;
818
819def BWWriteResGroup36 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
820  let Latency = 5;
821  let NumMicroOps = 8;
822  let ReleaseAtCycles = [2,4,2];
823}
824def: InstRW<[BWWriteResGroup36], (instrs RCR8ri, RCR16ri, RCR32ri, RCR64ri)>;
825
826def BWWriteResGroup36b : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
827  let Latency = 6;
828  let NumMicroOps = 8;
829  let ReleaseAtCycles = [2,4,2];
830}
831def: InstRW<[BWWriteResGroup36b], (instrs RCL8ri, RCL16ri, RCL32ri, RCL64ri)>;
832
833def BWWriteResGroup37 : SchedWriteRes<[BWPort4,BWPort6,BWPort237,BWPort0156]> {
834  let Latency = 3;
835  let NumMicroOps = 4;
836  let ReleaseAtCycles = [1,1,1,1];
837}
838def: InstRW<[BWWriteResGroup37], (instregex "CALL(16|32|64)r")>;
839
840def BWWriteResGroup38 : SchedWriteRes<[BWPort4,BWPort237,BWPort06,BWPort0156]> {
841  let Latency = 3;
842  let NumMicroOps = 4;
843  let ReleaseAtCycles = [1,1,1,1];
844}
845def: InstRW<[BWWriteResGroup38], (instrs CALL64pcrel32)>;
846
847
848def BWWriteResGroup41 : SchedWriteRes<[BWPort0,BWPort0156]> {
849  let Latency = 4;
850  let NumMicroOps = 2;
851  let ReleaseAtCycles = [1,1];
852}
853def: InstRW<[BWWriteResGroup41], (instrs FNSTSW16r)>;
854
855def BWWriteResGroup42 : SchedWriteRes<[BWPort1,BWPort5]> {
856  let Latency = 4;
857  let NumMicroOps = 2;
858  let ReleaseAtCycles = [1,1];
859}
860def: InstRW<[BWWriteResGroup42], (instregex "MMX_CVT(T?)PS2PIrr")>;
861
862def BWWriteResGroup43 : SchedWriteRes<[BWPort0,BWPort4,BWPort237]> {
863  let Latency = 4;
864  let NumMicroOps = 3;
865  let ReleaseAtCycles = [1,1,1];
866}
867def: InstRW<[BWWriteResGroup43], (instrs FNSTSWm)>;
868
869def BWWriteResGroup44 : SchedWriteRes<[BWPort1,BWPort4,BWPort237]> {
870  let Latency = 4;
871  let NumMicroOps = 3;
872  let ReleaseAtCycles = [1,1,1];
873}
874def: InstRW<[BWWriteResGroup44], (instregex "IST(T?)_FP(16|32|64)m",
875                                            "IST_F(16|32)m")>;
876
877def BWWriteResGroup45 : SchedWriteRes<[BWPort0156]> {
878  let Latency = 4;
879  let NumMicroOps = 4;
880  let ReleaseAtCycles = [4];
881}
882def: InstRW<[BWWriteResGroup45], (instrs FNCLEX)>;
883
884def BWWriteResGroup46 : SchedWriteRes<[]> {
885  let Latency = 0;
886  let NumMicroOps = 4;
887  let ReleaseAtCycles = [];
888}
889def: InstRW<[BWWriteResGroup46], (instrs VZEROUPPER)>;
890
891def BWWriteResGroup47 : SchedWriteRes<[BWPort0]> {
892  let Latency = 5;
893  let NumMicroOps = 1;
894  let ReleaseAtCycles = [1];
895}
896def: InstRW<[BWWriteResGroup47], (instregex "MUL_(FPrST0|FST0r|FrST0)")>;
897
898def BWWriteResGroup49 : SchedWriteRes<[BWPort23]> {
899  let Latency = 5;
900  let NumMicroOps = 1;
901  let ReleaseAtCycles = [1];
902}
903def: InstRW<[BWWriteResGroup49], (instrs VBROADCASTSSrm,
904                                         VMOVDDUPrm, MOVDDUPrm,
905                                         VMOVSHDUPrm, MOVSHDUPrm,
906                                         VMOVSLDUPrm, MOVSLDUPrm,
907                                         VPBROADCASTDrm,
908                                         VPBROADCASTQrm)>;
909
910def BWWriteResGroup50 : SchedWriteRes<[BWPort1,BWPort5]> {
911  let Latency = 5;
912  let NumMicroOps = 3;
913  let ReleaseAtCycles = [1,2];
914}
915def: InstRW<[BWWriteResGroup50], (instregex "(V?)CVTSI642SSrr")>;
916
917def BWWriteResGroup51 : SchedWriteRes<[BWPort1,BWPort6,BWPort06]> {
918  let Latency = 5;
919  let NumMicroOps = 3;
920  let ReleaseAtCycles = [1,1,1];
921}
922def: InstRW<[BWWriteResGroup51], (instregex "STR(16|32|64)r")>;
923
924def BWWriteResGroup54 : SchedWriteRes<[BWPort6,BWPort0156]> {
925  let Latency = 5;
926  let NumMicroOps = 5;
927  let ReleaseAtCycles = [1,4];
928}
929def: InstRW<[BWWriteResGroup54], (instrs PAUSE)>;
930
931def BWWriteResGroup55 : SchedWriteRes<[BWPort06,BWPort0156]> {
932  let Latency = 5;
933  let NumMicroOps = 5;
934  let ReleaseAtCycles = [1,4];
935}
936def: InstRW<[BWWriteResGroup55], (instrs XSETBV)>;
937
938def BWWriteResGroup57 : SchedWriteRes<[BWPort4,BWPort237,BWPort0156]> {
939  let Latency = 5;
940  let NumMicroOps = 6;
941  let ReleaseAtCycles = [1,1,4];
942}
943def: InstRW<[BWWriteResGroup57], (instregex "PUSHF(16|64)")>;
944
945def BWWriteResGroup58 : SchedWriteRes<[BWPort23]> {
946  let Latency = 6;
947  let NumMicroOps = 1;
948  let ReleaseAtCycles = [1];
949}
950def: InstRW<[BWWriteResGroup58], (instregex "LD_F(32|64|80)m")>;
951def: InstRW<[BWWriteResGroup58], (instrs VBROADCASTF128rm,
952                                         VBROADCASTI128rm,
953                                         VBROADCASTSDYrm,
954                                         VBROADCASTSSYrm,
955                                         VMOVDDUPYrm,
956                                         VMOVSHDUPYrm,
957                                         VMOVSLDUPYrm,
958                                         VPBROADCASTDYrm,
959                                         VPBROADCASTQYrm)>;
960
961def BWWriteResGroup59 : SchedWriteRes<[BWPort0,BWPort23]> {
962  let Latency = 6;
963  let NumMicroOps = 2;
964  let ReleaseAtCycles = [1,1];
965}
966def: InstRW<[BWWriteResGroup59], (instrs VPSLLVQrm, VPSRLVQrm)>;
967
968def BWWriteResGroup62 : SchedWriteRes<[BWPort6,BWPort23]> {
969  let Latency = 6;
970  let NumMicroOps = 2;
971  let ReleaseAtCycles = [1,1];
972}
973def: InstRW<[BWWriteResGroup62], (instrs FARJMP64m)>;
974def: InstRW<[BWWriteResGroup62], (instregex "JMP(16|32|64)m")>;
975
976def BWWriteResGroup64 : SchedWriteRes<[BWPort23,BWPort15]> {
977  let Latency = 6;
978  let NumMicroOps = 2;
979  let ReleaseAtCycles = [1,1];
980}
981def: InstRW<[BWWriteResGroup64], (instregex "ANDN(32|64)rm",
982                                            "MOVBE(16|32|64)rm")>;
983
984def BWWriteResGroup65 : SchedWriteRes<[BWPort23,BWPort015]> {
985  let Latency = 6;
986  let NumMicroOps = 2;
987  let ReleaseAtCycles = [1,1];
988}
989def: InstRW<[BWWriteResGroup65], (instrs VINSERTF128rm,
990                                         VINSERTI128rm,
991                                         VPBLENDDrmi)>;
992
993def BWWriteResGroup66 : SchedWriteRes<[BWPort23,BWPort0156]> {
994  let Latency = 6;
995  let NumMicroOps = 2;
996  let ReleaseAtCycles = [1,1];
997}
998def: InstRW<[BWWriteResGroup66], (instrs POP16r, POP32r, POP64r)>;
999def: InstRW<[BWWriteResGroup66], (instregex "POP(16|32|64)rmr")>;
1000
1001def BWWriteResGroup68 : SchedWriteRes<[BWPort1,BWPort6,BWPort06,BWPort0156]> {
1002  let Latency = 6;
1003  let NumMicroOps = 4;
1004  let ReleaseAtCycles = [1,1,1,1];
1005}
1006def: InstRW<[BWWriteResGroup68], (instregex "SLDT(16|32|64)r")>;
1007
1008def BWWriteResGroup69 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06]> {
1009  let Latency = 6;
1010  let NumMicroOps = 4;
1011  let ReleaseAtCycles = [1,1,1,1];
1012}
1013def: InstRW<[BWWriteResGroup69], (instregex "SAR(8|16|32|64)m(1|i)",
1014                                            "SHL(8|16|32|64)m(1|i)",
1015                                            "SHR(8|16|32|64)m(1|i)")>;
1016
1017def BWWriteResGroup70 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
1018  let Latency = 6;
1019  let NumMicroOps = 4;
1020  let ReleaseAtCycles = [1,1,1,1];
1021}
1022def: InstRW<[BWWriteResGroup70], (instregex "POP(16|32|64)rmm",
1023                                            "PUSH(16|32|64)rmm")>;
1024
1025def BWWriteResGroup71 : SchedWriteRes<[BWPort6,BWPort0156]> {
1026  let Latency = 6;
1027  let NumMicroOps = 6;
1028  let ReleaseAtCycles = [1,5];
1029}
1030def: InstRW<[BWWriteResGroup71], (instrs STD)>;
1031
1032def BWWriteResGroup73 : SchedWriteRes<[BWPort0,BWPort23]> {
1033  let Latency = 7;
1034  let NumMicroOps = 2;
1035  let ReleaseAtCycles = [1,1];
1036}
1037def: InstRW<[BWWriteResGroup73], (instrs VPSLLVQYrm,
1038                                         VPSRLVQYrm)>;
1039
1040def BWWriteResGroup74 : SchedWriteRes<[BWPort1,BWPort23]> {
1041  let Latency = 7;
1042  let NumMicroOps = 2;
1043  let ReleaseAtCycles = [1,1];
1044}
1045def: InstRW<[BWWriteResGroup74], (instregex "FCOM(P?)(32|64)m")>;
1046
1047def BWWriteResGroup77 : SchedWriteRes<[BWPort23,BWPort015]> {
1048  let Latency = 7;
1049  let NumMicroOps = 2;
1050  let ReleaseAtCycles = [1,1];
1051}
1052def: InstRW<[BWWriteResGroup77], (instrs VPBLENDDYrmi)>;
1053
1054def BWWriteResGroup79 : SchedWriteRes<[BWPort5,BWPort23]> {
1055  let Latency = 7;
1056  let NumMicroOps = 3;
1057  let ReleaseAtCycles = [2,1];
1058}
1059def: InstRW<[BWWriteResGroup79], (instrs MMX_PACKSSDWrm,
1060                                         MMX_PACKSSWBrm,
1061                                         MMX_PACKUSWBrm)>;
1062
1063def BWWriteResGroup80 : SchedWriteRes<[BWPort23,BWPort0156]> {
1064  let Latency = 7;
1065  let NumMicroOps = 3;
1066  let ReleaseAtCycles = [1,2];
1067}
1068def: InstRW<[BWWriteResGroup80], (instrs LEAVE, LEAVE64,
1069                                         SCASB, SCASL, SCASQ, SCASW)>;
1070
1071def BWWriteResGroup82 : SchedWriteRes<[BWPort0,BWPort01,BWPort23]> {
1072  let Latency = 7;
1073  let NumMicroOps = 3;
1074  let ReleaseAtCycles = [1,1,1];
1075}
1076def: InstRW<[BWWriteResGroup82], (instrs FLDCW16m)>;
1077
1078def BWWriteResGroup84 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
1079  let Latency = 7;
1080  let NumMicroOps = 3;
1081  let ReleaseAtCycles = [1,1,1];
1082}
1083def: InstRW<[BWWriteResGroup84], (instrs LRET64, RET64)>;
1084
1085def BWWriteResGroup87 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06]> {
1086  let Latency = 7;
1087  let NumMicroOps = 5;
1088  let ReleaseAtCycles = [1,1,1,2];
1089}
1090def: InstRW<[BWWriteResGroup87], (instregex "ROL(8|16|32|64)m(1|i)",
1091                                            "ROR(8|16|32|64)m(1|i)")>;
1092
1093def BWWriteResGroup87_1 : SchedWriteRes<[BWPort06]> {
1094  let Latency = 2;
1095  let NumMicroOps = 2;
1096  let ReleaseAtCycles = [2];
1097}
1098def: InstRW<[BWWriteResGroup87_1], (instrs ROL8r1, ROL16r1, ROL32r1, ROL64r1,
1099                                           ROR8r1, ROR16r1, ROR32r1, ROR64r1)>;
1100
1101def BWWriteResGroup88 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
1102  let Latency = 7;
1103  let NumMicroOps = 5;
1104  let ReleaseAtCycles = [1,1,1,2];
1105}
1106def: InstRW<[BWWriteResGroup88], (instregex "XADD(8|16|32|64)rm")>;
1107
1108def BWWriteResGroup89 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
1109  let Latency = 7;
1110  let NumMicroOps = 5;
1111  let ReleaseAtCycles = [1,1,1,1,1];
1112}
1113def: InstRW<[BWWriteResGroup89], (instregex "CALL(16|32|64)m")>;
1114def: InstRW<[BWWriteResGroup89], (instrs FARCALL64m)>;
1115
1116def BWWriteResGroup90 : SchedWriteRes<[BWPort6,BWPort06,BWPort15,BWPort0156]> {
1117  let Latency = 7;
1118  let NumMicroOps = 7;
1119  let ReleaseAtCycles = [2,2,1,2];
1120}
1121def: InstRW<[BWWriteResGroup90], (instrs LOOP)>;
1122
1123def BWWriteResGroup91 : SchedWriteRes<[BWPort1,BWPort23]> {
1124  let Latency = 8;
1125  let NumMicroOps = 2;
1126  let ReleaseAtCycles = [1,1];
1127}
1128def: InstRW<[BWWriteResGroup91], (instregex "P(DEP|EXT)(32|64)rm")>;
1129
1130def BWWriteResGroup92 : SchedWriteRes<[BWPort5,BWPort23]> {
1131  let Latency = 8;
1132  let NumMicroOps = 2;
1133  let ReleaseAtCycles = [1,1];
1134}
1135def: InstRW<[BWWriteResGroup92], (instrs VPMOVSXBDYrm,
1136                                         VPMOVSXBQYrm,
1137                                         VPMOVSXBWYrm,
1138                                         VPMOVSXDQYrm,
1139                                         VPMOVSXWDYrm,
1140                                         VPMOVSXWQYrm,
1141                                         VPMOVZXWDYrm)>;
1142
1143def BWWriteResGroup97 : SchedWriteRes<[BWPort23,BWPort237,BWPort06,BWPort0156]> {
1144  let Latency = 8;
1145  let NumMicroOps = 5;
1146  let ReleaseAtCycles = [1,1,1,2];
1147}
1148def: InstRW<[BWWriteResGroup97], (instregex "RCL(8|16|32|64)m(1|i)",
1149                                            "RCR(8|16|32|64)m(1|i)")>;
1150
1151def BWWriteResGroup99 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
1152  let Latency = 8;
1153  let NumMicroOps = 6;
1154  let ReleaseAtCycles = [1,1,1,3];
1155}
1156def: InstRW<[BWWriteResGroup99], (instregex "XCHG(8|16|32|64)rm")>;
1157
1158def BWWriteResGroup100 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1159  let Latency = 8;
1160  let NumMicroOps = 6;
1161  let ReleaseAtCycles = [1,1,1,2,1];
1162}
1163def : SchedAlias<WriteADCRMW, BWWriteResGroup100>;
1164def: InstRW<[BWWriteResGroup100], (instregex "ROL(8|16|32|64)mCL",
1165                                             "ROR(8|16|32|64)mCL",
1166                                             "SAR(8|16|32|64)mCL",
1167                                             "SHL(8|16|32|64)mCL",
1168                                             "SHR(8|16|32|64)mCL")>;
1169
1170def BWWriteResGroup101 : SchedWriteRes<[BWPort1,BWPort23]> {
1171  let Latency = 9;
1172  let NumMicroOps = 2;
1173  let ReleaseAtCycles = [1,1];
1174}
1175def: InstRW<[BWWriteResGroup101], (instregex "(ADD|SUB|SUBR)_F(32|64)m",
1176                                             "ILD_F(16|32|64)m")>;
1177
1178def BWWriteResGroup108 : SchedWriteRes<[BWPort5,BWPort23,BWPort015]> {
1179  let Latency = 9;
1180  let NumMicroOps = 3;
1181  let ReleaseAtCycles = [1,1,1];
1182}
1183def: InstRW<[BWWriteResGroup108], (instregex "VPBROADCASTB(Y?)rm",
1184                                             "VPBROADCASTW(Y?)rm")>;
1185
1186def BWWriteResGroup112 : SchedWriteRes<[BWPort23,BWPort06,BWPort0156]> {
1187  let Latency = 9;
1188  let NumMicroOps = 5;
1189  let ReleaseAtCycles = [1,1,3];
1190}
1191def: InstRW<[BWWriteResGroup112], (instrs RDRAND16r, RDRAND32r, RDRAND64r)>;
1192
1193def BWWriteResGroup113 : SchedWriteRes<[BWPort1,BWPort6,BWPort23,BWPort0156]> {
1194  let Latency = 9;
1195  let NumMicroOps = 5;
1196  let ReleaseAtCycles = [1,2,1,1];
1197}
1198def: InstRW<[BWWriteResGroup113], (instregex "LAR(16|32|64)rm",
1199                                             "LSL(16|32|64)rm")>;
1200
1201def BWWriteResGroup115 : SchedWriteRes<[BWPort0,BWPort23]> {
1202  let Latency = 10;
1203  let NumMicroOps = 2;
1204  let ReleaseAtCycles = [1,1];
1205}
1206def: InstRW<[BWWriteResGroup115], (instregex "(V?)PCMPGTQrm")>;
1207
1208def BWWriteResGroup117 : SchedWriteRes<[BWPort1,BWPort23]> {
1209  let Latency = 10;
1210  let NumMicroOps = 3;
1211  let ReleaseAtCycles = [2,1];
1212}
1213def: InstRW<[BWWriteResGroup117], (instregex "FICOM(P?)(16|32)m")>;
1214
1215def BWWriteResGroup122_1 : SchedWriteRes<[BWPort0,BWFPDivider]> {
1216  let Latency = 11;
1217  let NumMicroOps = 1;
1218  let ReleaseAtCycles = [1,3]; // Really 2.5 cycle throughput
1219}
1220def : SchedAlias<WriteFDiv, BWWriteResGroup122_1>; // TODO - convert to ZnWriteResFpuPair
1221
1222def BWWriteResGroup123 : SchedWriteRes<[BWPort0,BWPort23]> {
1223  let Latency = 11;
1224  let NumMicroOps = 2;
1225  let ReleaseAtCycles = [1,1];
1226}
1227def: InstRW<[BWWriteResGroup123], (instregex "MUL_F(32|64)m")>;
1228def: InstRW<[BWWriteResGroup123], (instrs VPCMPGTQYrm)>;
1229
1230def BWWriteResGroup131 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
1231  let Latency = 11;
1232  let NumMicroOps = 7;
1233  let ReleaseAtCycles = [2,2,3];
1234}
1235def: InstRW<[BWWriteResGroup131], (instregex "RCL(16|32|64)rCL",
1236                                             "RCR(16|32|64)rCL")>;
1237
1238def BWWriteResGroup132 : SchedWriteRes<[BWPort1,BWPort06,BWPort15,BWPort0156]> {
1239  let Latency = 11;
1240  let NumMicroOps = 9;
1241  let ReleaseAtCycles = [1,4,1,3];
1242}
1243def: InstRW<[BWWriteResGroup132], (instrs RCL8rCL)>;
1244
1245def BWWriteResGroup133 : SchedWriteRes<[BWPort06,BWPort0156]> {
1246  let Latency = 11;
1247  let NumMicroOps = 11;
1248  let ReleaseAtCycles = [2,9];
1249}
1250def: InstRW<[BWWriteResGroup133], (instrs LOOPE)>;
1251def: InstRW<[BWWriteResGroup133], (instrs LOOPNE)>;
1252
1253def BWWriteResGroup135 : SchedWriteRes<[BWPort1,BWPort23]> {
1254  let Latency = 12;
1255  let NumMicroOps = 3;
1256  let ReleaseAtCycles = [2,1];
1257}
1258def: InstRW<[BWWriteResGroup135], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>;
1259
1260def BWWriteResGroup139_1 : SchedWriteRes<[BWPort0,BWFPDivider]> {
1261  let Latency = 14;
1262  let NumMicroOps = 1;
1263  let ReleaseAtCycles = [1,4];
1264}
1265def : SchedAlias<WriteFDiv64, BWWriteResGroup139_1>; // TODO - convert to ZnWriteResFpuPair
1266
1267def BWWriteResGroup141 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
1268  let Latency = 14;
1269  let NumMicroOps = 3;
1270  let ReleaseAtCycles = [1,1,1];
1271}
1272def: InstRW<[BWWriteResGroup141], (instregex "MUL_FI(16|32)m")>;
1273
1274def BWWriteResGroup144 : SchedWriteRes<[BWPort1,BWPort6,BWPort23,BWPort0156]> {
1275  let Latency = 14;
1276  let NumMicroOps = 8;
1277  let ReleaseAtCycles = [2,2,1,3];
1278}
1279def: InstRW<[BWWriteResGroup144], (instregex "LAR(16|32|64)rr")>;
1280
1281def BWWriteResGroup145 : SchedWriteRes<[BWPort1,BWPort06,BWPort15,BWPort0156]> {
1282  let Latency = 14;
1283  let NumMicroOps = 10;
1284  let ReleaseAtCycles = [2,3,1,4];
1285}
1286def: InstRW<[BWWriteResGroup145], (instrs RCR8rCL)>;
1287
1288def BWWriteResGroup146 : SchedWriteRes<[BWPort0,BWPort1,BWPort6,BWPort0156]> {
1289  let Latency = 14;
1290  let NumMicroOps = 12;
1291  let ReleaseAtCycles = [2,1,4,5];
1292}
1293def: InstRW<[BWWriteResGroup146], (instrs XCH_F)>;
1294
1295def BWWriteResGroup147 : SchedWriteRes<[BWPort0]> {
1296  let Latency = 15;
1297  let NumMicroOps = 1;
1298  let ReleaseAtCycles = [1];
1299}
1300def: InstRW<[BWWriteResGroup147], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>;
1301
1302def BWWriteResGroup149 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
1303  let Latency = 15;
1304  let NumMicroOps = 10;
1305  let ReleaseAtCycles = [1,1,1,4,1,2];
1306}
1307def: InstRW<[BWWriteResGroup149], (instregex "RCL(8|16|32|64)mCL")>;
1308
1309def BWWriteResGroup150 : SchedWriteRes<[BWPort0,BWPort23,BWFPDivider]> {
1310  let Latency = 16;
1311  let NumMicroOps = 2;
1312  let ReleaseAtCycles = [1,1,5];
1313}
1314def : SchedAlias<WriteFDivLd, BWWriteResGroup150>; // TODO - convert to ZnWriteResFpuPair
1315
1316def BWWriteResGroup153 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
1317  let Latency = 16;
1318  let NumMicroOps = 14;
1319  let ReleaseAtCycles = [1,1,1,4,2,5];
1320}
1321def: InstRW<[BWWriteResGroup153], (instrs CMPXCHG8B)>;
1322
1323def BWWriteResGroup154 : SchedWriteRes<[BWPort5,BWPort6]> {
1324  let Latency = 8;
1325  let NumMicroOps = 20;
1326  let ReleaseAtCycles = [1,1];
1327}
1328def: InstRW<[BWWriteResGroup154], (instrs VZEROALL)>;
1329
1330def BWWriteResGroup159 : SchedWriteRes<[BWPort5,BWPort6,BWPort06,BWPort0156]> {
1331  let Latency = 18;
1332  let NumMicroOps = 8;
1333  let ReleaseAtCycles = [1,1,1,5];
1334}
1335def: InstRW<[BWWriteResGroup159], (instrs CPUID)>;
1336def: InstRW<[BWWriteResGroup159], (instrs RDTSC)>;
1337
1338def BWWriteResGroup160 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
1339  let Latency = 18;
1340  let NumMicroOps = 11;
1341  let ReleaseAtCycles = [2,1,1,3,1,3];
1342}
1343def: InstRW<[BWWriteResGroup160], (instregex "RCR(8|16|32|64)mCL")>;
1344
1345def BWWriteResGroup161 : SchedWriteRes<[BWPort0,BWPort23,BWFPDivider]> {
1346  let Latency = 19;
1347  let NumMicroOps = 2;
1348  let ReleaseAtCycles = [1,1,8];
1349}
1350def : SchedAlias<WriteFDiv64Ld, BWWriteResGroup161>; // TODO - convert to ZnWriteResFpuPair
1351
1352def BWWriteResGroup165 : SchedWriteRes<[BWPort0]> {
1353  let Latency = 20;
1354  let NumMicroOps = 1;
1355  let ReleaseAtCycles = [1];
1356}
1357def: InstRW<[BWWriteResGroup165], (instregex "DIV_(FPrST0|FST0r|FrST0)")>;
1358
1359def BWWriteResGroup167 : SchedWriteRes<[BWPort4,BWPort5,BWPort6,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1360  let Latency = 20;
1361  let NumMicroOps = 8;
1362  let ReleaseAtCycles = [1,1,1,1,1,1,2];
1363}
1364def: InstRW<[BWWriteResGroup167], (instrs INSB, INSL, INSW)>;
1365
1366def BWWriteResGroup169 : SchedWriteRes<[BWPort0,BWPort23]> {
1367  let Latency = 21;
1368  let NumMicroOps = 2;
1369  let ReleaseAtCycles = [1,1];
1370}
1371def: InstRW<[BWWriteResGroup169], (instregex "DIV_F(32|64)m")>;
1372
1373def BWWriteResGroup171 : SchedWriteRes<[BWPort0,BWPort4,BWPort5,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1374  let Latency = 21;
1375  let NumMicroOps = 19;
1376  let ReleaseAtCycles = [2,1,4,1,1,4,6];
1377}
1378def: InstRW<[BWWriteResGroup171], (instrs CMPXCHG16B)>;
1379
1380def BWWriteResGroup172 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
1381  let Latency = 22;
1382  let NumMicroOps = 18;
1383  let ReleaseAtCycles = [1,1,16];
1384}
1385def: InstRW<[BWWriteResGroup172], (instrs POPF64)>;
1386
1387def BWWriteResGroup176 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
1388  let Latency = 23;
1389  let NumMicroOps = 19;
1390  let ReleaseAtCycles = [3,1,15];
1391}
1392def: InstRW<[BWWriteResGroup176], (instregex "XRSTOR(64)?")>;
1393
1394def BWWriteResGroup177 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
1395  let Latency = 24;
1396  let NumMicroOps = 3;
1397  let ReleaseAtCycles = [1,1,1];
1398}
1399def: InstRW<[BWWriteResGroup177], (instregex "DIV_FI(16|32)m")>;
1400
1401def BWWriteResGroup180 : SchedWriteRes<[BWPort0,BWPort23]> {
1402  let Latency = 26;
1403  let NumMicroOps = 2;
1404  let ReleaseAtCycles = [1,1];
1405}
1406def: InstRW<[BWWriteResGroup180], (instregex "DIVR_F(32|64)m")>;
1407
1408def BWWriteResGroup182 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
1409  let Latency = 29;
1410  let NumMicroOps = 3;
1411  let ReleaseAtCycles = [1,1,1];
1412}
1413def: InstRW<[BWWriteResGroup182], (instregex "DIVR_FI(16|32)m")>;
1414
1415def BWWriteResGroup183_1 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1416  let Latency = 17;
1417  let NumMicroOps = 7;
1418  let ReleaseAtCycles = [1,3,2,1];
1419}
1420def: InstRW<[BWWriteResGroup183_1], (instrs VGATHERDPDrm, VPGATHERDQrm,
1421                                            VGATHERQPDrm, VPGATHERQQrm)>;
1422
1423def BWWriteResGroup183_2 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1424  let Latency = 18;
1425  let NumMicroOps = 9;
1426  let ReleaseAtCycles = [1,3,4,1];
1427}
1428def: InstRW<[BWWriteResGroup183_2], (instrs VGATHERDPDYrm, VPGATHERDQYrm,
1429                                            VGATHERQPDYrm, VPGATHERQQYrm)>;
1430
1431def BWWriteResGroup183_3 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1432  let Latency = 19;
1433  let NumMicroOps = 9;
1434  let ReleaseAtCycles = [1,5,2,1];
1435}
1436def: InstRW<[BWWriteResGroup183_3], (instrs VGATHERQPSrm, VPGATHERQDrm)>;
1437
1438def BWWriteResGroup183_4 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1439  let Latency = 19;
1440  let NumMicroOps = 10;
1441  let ReleaseAtCycles = [1,4,4,1];
1442}
1443def: InstRW<[BWWriteResGroup183_4], (instrs VGATHERDPSrm, VPGATHERDDrm,
1444                                            VGATHERQPSYrm, VPGATHERQDYrm)>;
1445
1446def BWWriteResGroup183_5 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1447  let Latency = 21;
1448  let NumMicroOps = 14;
1449  let ReleaseAtCycles = [1,4,8,1];
1450}
1451def: InstRW<[BWWriteResGroup183_5], (instrs VGATHERDPSYrm, VPGATHERDDYrm)>;
1452
1453def BWWriteResGroup185 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
1454  let Latency = 29;
1455  let NumMicroOps = 27;
1456  let ReleaseAtCycles = [1,5,1,1,19];
1457}
1458def: InstRW<[BWWriteResGroup185], (instrs XSAVE64)>;
1459
1460def BWWriteResGroup186 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
1461  let Latency = 30;
1462  let NumMicroOps = 28;
1463  let ReleaseAtCycles = [1,6,1,1,19];
1464}
1465def: InstRW<[BWWriteResGroup186], (instrs XSAVE)>;
1466def: InstRW<[BWWriteResGroup186], (instregex "XSAVEC", "XSAVES", "XSAVEOPT")>;
1467
1468def BWWriteResGroup191 : SchedWriteRes<[BWPort5,BWPort6,BWPort23,BWPort06,BWPort0156]> {
1469  let Latency = 34;
1470  let NumMicroOps = 23;
1471  let ReleaseAtCycles = [1,5,3,4,10];
1472}
1473def: InstRW<[BWWriteResGroup191], (instregex "IN(8|16|32)ri",
1474                                             "IN(8|16|32)rr")>;
1475
1476def BWWriteResGroup194 : SchedWriteRes<[BWPort5,BWPort6,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1477  let Latency = 35;
1478  let NumMicroOps = 23;
1479  let ReleaseAtCycles = [1,5,2,1,4,10];
1480}
1481def: InstRW<[BWWriteResGroup194], (instregex "OUT(8|16|32)ir",
1482                                             "OUT(8|16|32)rr")>;
1483
1484def BWWriteResGroup196 : SchedWriteRes<[BWPort5,BWPort0156]> {
1485  let Latency = 42;
1486  let NumMicroOps = 22;
1487  let ReleaseAtCycles = [2,20];
1488}
1489def: InstRW<[BWWriteResGroup196], (instrs RDTSCP)>;
1490
1491def BWWriteResGroup197 : SchedWriteRes<[BWPort0,BWPort01,BWPort23,BWPort05,BWPort06,BWPort015,BWPort0156]> {
1492  let Latency = 60;
1493  let NumMicroOps = 64;
1494  let ReleaseAtCycles = [2,2,8,1,10,2,39];
1495}
1496def: InstRW<[BWWriteResGroup197], (instrs FLDENVm)>;
1497
1498def BWWriteResGroup198 : SchedWriteRes<[BWPort0,BWPort6,BWPort23,BWPort05,BWPort06,BWPort15,BWPort0156]> {
1499  let Latency = 63;
1500  let NumMicroOps = 88;
1501  let ReleaseAtCycles = [4,4,31,1,2,1,45];
1502}
1503def: InstRW<[BWWriteResGroup198], (instrs FXRSTOR64)>;
1504
1505def BWWriteResGroup199 : SchedWriteRes<[BWPort0,BWPort6,BWPort23,BWPort05,BWPort06,BWPort15,BWPort0156]> {
1506  let Latency = 63;
1507  let NumMicroOps = 90;
1508  let ReleaseAtCycles = [4,2,33,1,2,1,47];
1509}
1510def: InstRW<[BWWriteResGroup199], (instrs FXRSTOR)>;
1511
1512def BWWriteResGroup200 : SchedWriteRes<[BWPort5,BWPort01,BWPort0156]> {
1513  let Latency = 75;
1514  let NumMicroOps = 15;
1515  let ReleaseAtCycles = [6,3,6];
1516}
1517def: InstRW<[BWWriteResGroup200], (instrs FNINIT)>;
1518
1519def BWWriteResGroup202 : SchedWriteRes<[BWPort0,BWPort1,BWPort4,BWPort5,BWPort6,BWPort237,BWPort06,BWPort0156]> {
1520  let Latency = 115;
1521  let NumMicroOps = 100;
1522  let ReleaseAtCycles = [9,9,11,8,1,11,21,30];
1523}
1524def: InstRW<[BWWriteResGroup202], (instrs FSTENVm)>;
1525
1526def: InstRW<[WriteZero], (instrs CLC)>;
1527
1528
1529// Instruction variants handled by the renamer. These might not need execution
1530// ports in certain conditions.
1531// See Agner's Fog "The microarchitecture of Intel, AMD and VIA CPUs",
1532// section "Haswell and Broadwell Pipeline" > "Register allocation and
1533// renaming".
1534// These can be investigated with llvm-exegesis, e.g.
1535// echo 'pxor %mm0, %mm0' | /tmp/llvm-exegesis -mode=uops -snippets-file=-
1536// echo 'vxorpd %xmm0, %xmm0, %xmm1' | /tmp/llvm-exegesis -mode=uops -snippets-file=-
1537
1538def BWWriteZeroLatency : SchedWriteRes<[]> {
1539  let Latency = 0;
1540}
1541
1542def BWWriteZeroIdiom : SchedWriteVariant<[
1543    SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [BWWriteZeroLatency]>,
1544    SchedVar<NoSchedPred,                          [WriteALU]>
1545]>;
1546def : InstRW<[BWWriteZeroIdiom], (instrs SUB32rr, SUB64rr,
1547                                         XOR32rr, XOR64rr)>;
1548
1549def BWWriteFZeroIdiom : SchedWriteVariant<[
1550    SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [BWWriteZeroLatency]>,
1551    SchedVar<NoSchedPred,                          [WriteFLogic]>
1552]>;
1553def : InstRW<[BWWriteFZeroIdiom], (instrs XORPSrr, VXORPSrr, XORPDrr,
1554                                          VXORPDrr)>;
1555
1556def BWWriteFZeroIdiomY : SchedWriteVariant<[
1557    SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [BWWriteZeroLatency]>,
1558    SchedVar<NoSchedPred,                          [WriteFLogicY]>
1559]>;
1560def : InstRW<[BWWriteFZeroIdiomY], (instrs VXORPSYrr, VXORPDYrr)>;
1561
1562def BWWriteVZeroIdiomLogicX : SchedWriteVariant<[
1563    SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [BWWriteZeroLatency]>,
1564    SchedVar<NoSchedPred,                          [WriteVecLogicX]>
1565]>;
1566def : InstRW<[BWWriteVZeroIdiomLogicX], (instrs PXORrr, VPXORrr)>;
1567
1568def BWWriteVZeroIdiomLogicY : SchedWriteVariant<[
1569    SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [BWWriteZeroLatency]>,
1570    SchedVar<NoSchedPred,                          [WriteVecLogicY]>
1571]>;
1572def : InstRW<[BWWriteVZeroIdiomLogicY], (instrs VPXORYrr)>;
1573
1574def BWWriteVZeroIdiomALUX : SchedWriteVariant<[
1575    SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [BWWriteZeroLatency]>,
1576    SchedVar<NoSchedPred,                          [WriteVecALUX]>
1577]>;
1578def : InstRW<[BWWriteVZeroIdiomALUX], (instrs PSUBBrr, VPSUBBrr,
1579                                              PSUBDrr, VPSUBDrr,
1580                                              PSUBQrr, VPSUBQrr,
1581                                              PSUBWrr, VPSUBWrr,
1582                                              PCMPGTBrr, VPCMPGTBrr,
1583                                              PCMPGTDrr, VPCMPGTDrr,
1584                                              PCMPGTWrr, VPCMPGTWrr)>;
1585
1586def BWWriteVZeroIdiomALUY : SchedWriteVariant<[
1587    SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [BWWriteZeroLatency]>,
1588    SchedVar<NoSchedPred,                          [WriteVecALUY]>
1589]>;
1590def : InstRW<[BWWriteVZeroIdiomALUY], (instrs VPSUBBYrr,
1591                                              VPSUBDYrr,
1592                                              VPSUBQYrr,
1593                                              VPSUBWYrr,
1594                                              VPCMPGTBYrr,
1595                                              VPCMPGTDYrr,
1596                                              VPCMPGTWYrr)>;
1597
1598def BWWritePCMPGTQ : SchedWriteRes<[BWPort0]> {
1599  let Latency = 5;
1600  let NumMicroOps = 1;
1601  let ReleaseAtCycles = [1];
1602}
1603
1604def BWWriteVZeroIdiomPCMPGTQ : SchedWriteVariant<[
1605    SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [BWWriteZeroLatency]>,
1606    SchedVar<NoSchedPred,                          [BWWritePCMPGTQ]>
1607]>;
1608def : InstRW<[BWWriteVZeroIdiomPCMPGTQ], (instrs PCMPGTQrr, VPCMPGTQrr,
1609                                                 VPCMPGTQYrr)>;
1610
1611
1612// CMOVs that use both Z and C flag require an extra uop.
1613def BWWriteCMOVA_CMOVBErr : SchedWriteRes<[BWPort06,BWPort0156]> {
1614  let Latency = 2;
1615  let ReleaseAtCycles = [1,1];
1616  let NumMicroOps = 2;
1617}
1618
1619def BWWriteCMOVA_CMOVBErm : SchedWriteRes<[BWPort23,BWPort06,BWPort0156]> {
1620  let Latency = 7;
1621  let ReleaseAtCycles = [1,1,1];
1622  let NumMicroOps = 3;
1623}
1624
1625def BWCMOVA_CMOVBErr :  SchedWriteVariant<[
1626  SchedVar<MCSchedPredicate<IsCMOVArr_Or_CMOVBErr>, [BWWriteCMOVA_CMOVBErr]>,
1627  SchedVar<NoSchedPred,                             [WriteCMOV]>
1628]>;
1629
1630def BWCMOVA_CMOVBErm :  SchedWriteVariant<[
1631  SchedVar<MCSchedPredicate<IsCMOVArm_Or_CMOVBErm>, [BWWriteCMOVA_CMOVBErm]>,
1632  SchedVar<NoSchedPred,                             [WriteCMOV.Folded]>
1633]>;
1634
1635def : InstRW<[BWCMOVA_CMOVBErr], (instrs CMOV16rr, CMOV32rr, CMOV64rr)>;
1636def : InstRW<[BWCMOVA_CMOVBErm], (instrs CMOV16rm, CMOV32rm, CMOV64rm)>;
1637
1638// SETCCs that use both Z and C flag require an extra uop.
1639def BWWriteSETA_SETBEr : SchedWriteRes<[BWPort06,BWPort0156]> {
1640  let Latency = 2;
1641  let ReleaseAtCycles = [1,1];
1642  let NumMicroOps = 2;
1643}
1644
1645def BWWriteSETA_SETBEm : SchedWriteRes<[BWPort4,BWPort237,BWPort06,BWPort0156]> {
1646  let Latency = 3;
1647  let ReleaseAtCycles = [1,1,1,1];
1648  let NumMicroOps = 4;
1649}
1650
1651def BWSETA_SETBErr :  SchedWriteVariant<[
1652  SchedVar<MCSchedPredicate<IsSETAr_Or_SETBEr>, [BWWriteSETA_SETBEr]>,
1653  SchedVar<NoSchedPred,                         [WriteSETCC]>
1654]>;
1655
1656def BWSETA_SETBErm :  SchedWriteVariant<[
1657  SchedVar<MCSchedPredicate<IsSETAm_Or_SETBEm>, [BWWriteSETA_SETBEm]>,
1658  SchedVar<NoSchedPred,                         [WriteSETCCStore]>
1659]>;
1660
1661def : InstRW<[BWSETA_SETBErr], (instrs SETCCr)>;
1662def : InstRW<[BWSETA_SETBErm], (instrs SETCCm)>;
1663
1664///////////////////////////////////////////////////////////////////////////////
1665// Dependency breaking instructions.
1666///////////////////////////////////////////////////////////////////////////////
1667
1668def : IsZeroIdiomFunction<[
1669  // GPR Zero-idioms.
1670  DepBreakingClass<[ SUB32rr, SUB64rr, XOR32rr, XOR64rr ], ZeroIdiomPredicate>,
1671
1672  // SSE Zero-idioms.
1673  DepBreakingClass<[
1674    // fp variants.
1675    XORPSrr, XORPDrr,
1676
1677    // int variants.
1678    PXORrr,
1679    PSUBBrr, PSUBWrr, PSUBDrr, PSUBQrr,
1680    PCMPGTBrr, PCMPGTDrr, PCMPGTQrr, PCMPGTWrr
1681  ], ZeroIdiomPredicate>,
1682
1683  // AVX Zero-idioms.
1684  DepBreakingClass<[
1685    // xmm fp variants.
1686    VXORPSrr, VXORPDrr,
1687
1688    // xmm int variants.
1689    VPXORrr,
1690    VPSUBBrr, VPSUBWrr, VPSUBDrr, VPSUBQrr,
1691    VPCMPGTBrr, VPCMPGTWrr, VPCMPGTDrr, VPCMPGTQrr,
1692
1693    // ymm variants.
1694    VXORPSYrr, VXORPDYrr, VPXORYrr,
1695    VPSUBBYrr, VPSUBWYrr, VPSUBDYrr, VPSUBQYrr,
1696    VPCMPGTBYrr, VPCMPGTWYrr, VPCMPGTDYrr, VPCMPGTQYrr
1697  ], ZeroIdiomPredicate>,
1698]>;
1699
1700} // SchedModel
1701