xref: /freebsd/contrib/llvm-project/llvm/lib/Target/X86/X86InstrFPStack.td (revision 480093f4440d54b30b3025afeac24b48f2ba7a2e)
10b57cec5SDimitry Andric//===- X86InstrFPStack.td - FPU Instruction Set ------------*- tablegen -*-===//
20b57cec5SDimitry Andric//
30b57cec5SDimitry Andric// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric// See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric//
70b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric//
90b57cec5SDimitry Andric// This file describes the X86 x87 FPU instruction set, defining the
100b57cec5SDimitry Andric// instructions, and properties of the instructions which are needed for code
110b57cec5SDimitry Andric// generation, machine code emission, and analysis.
120b57cec5SDimitry Andric//
130b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
140b57cec5SDimitry Andric
150b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
160b57cec5SDimitry Andric// FPStack specific DAG Nodes.
170b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
180b57cec5SDimitry Andric
190b57cec5SDimitry Andricdef SDTX86Fld       : SDTypeProfile<1, 1, [SDTCisFP<0>,
200b57cec5SDimitry Andric                                           SDTCisPtrTy<1>]>;
210b57cec5SDimitry Andricdef SDTX86Fst       : SDTypeProfile<0, 2, [SDTCisFP<0>,
220b57cec5SDimitry Andric                                           SDTCisPtrTy<1>]>;
230b57cec5SDimitry Andricdef SDTX86Fild      : SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisPtrTy<1>]>;
240b57cec5SDimitry Andricdef SDTX86Fist      : SDTypeProfile<0, 2, [SDTCisFP<0>, SDTCisPtrTy<1>]>;
250b57cec5SDimitry Andricdef SDTX86Fnstsw    : SDTypeProfile<1, 1, [SDTCisVT<0, i16>, SDTCisVT<1, i16>]>;
260b57cec5SDimitry Andric
270b57cec5SDimitry Andricdef SDTX86CwdStore  : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
280b57cec5SDimitry Andric
290b57cec5SDimitry Andricdef X86fld          : SDNode<"X86ISD::FLD", SDTX86Fld,
300b57cec5SDimitry Andric                             [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
310b57cec5SDimitry Andricdef X86fst          : SDNode<"X86ISD::FST", SDTX86Fst,
32*480093f4SDimitry Andric                             [SDNPHasChain, SDNPOptInGlue, SDNPMayStore,
330b57cec5SDimitry Andric                              SDNPMemOperand]>;
340b57cec5SDimitry Andricdef X86fild         : SDNode<"X86ISD::FILD", SDTX86Fild,
350b57cec5SDimitry Andric                             [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
360b57cec5SDimitry Andricdef X86fildflag     : SDNode<"X86ISD::FILD_FLAG", SDTX86Fild,
370b57cec5SDimitry Andric                             [SDNPHasChain, SDNPOutGlue, SDNPMayLoad,
380b57cec5SDimitry Andric                              SDNPMemOperand]>;
390b57cec5SDimitry Andricdef X86fist         : SDNode<"X86ISD::FIST", SDTX86Fist,
40*480093f4SDimitry Andric                             [SDNPHasChain, SDNPOptInGlue, SDNPMayStore,
410b57cec5SDimitry Andric                              SDNPMemOperand]>;
420b57cec5SDimitry Andricdef X86fp_stsw      : SDNode<"X86ISD::FNSTSW16r", SDTX86Fnstsw>;
430b57cec5SDimitry Andricdef X86fp_to_mem : SDNode<"X86ISD::FP_TO_INT_IN_MEM", SDTX86Fst,
440b57cec5SDimitry Andric                          [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
450b57cec5SDimitry Andricdef X86fp_cwd_get16 : SDNode<"X86ISD::FNSTCW16m",          SDTX86CwdStore,
460b57cec5SDimitry Andric                             [SDNPHasChain, SDNPMayStore, SDNPSideEffect,
470b57cec5SDimitry Andric                              SDNPMemOperand]>;
480b57cec5SDimitry Andric
490b57cec5SDimitry Andricdef X86fstf32 : PatFrag<(ops node:$val, node:$ptr),
500b57cec5SDimitry Andric                        (X86fst node:$val, node:$ptr), [{
510b57cec5SDimitry Andric  return cast<MemIntrinsicSDNode>(N)->getMemoryVT() == MVT::f32;
520b57cec5SDimitry Andric}]>;
530b57cec5SDimitry Andricdef X86fstf64 : PatFrag<(ops node:$val, node:$ptr),
540b57cec5SDimitry Andric                        (X86fst node:$val, node:$ptr), [{
550b57cec5SDimitry Andric  return cast<MemIntrinsicSDNode>(N)->getMemoryVT() == MVT::f64;
560b57cec5SDimitry Andric}]>;
570b57cec5SDimitry Andricdef X86fstf80 : PatFrag<(ops node:$val, node:$ptr),
580b57cec5SDimitry Andric                        (X86fst node:$val, node:$ptr), [{
590b57cec5SDimitry Andric  return cast<MemIntrinsicSDNode>(N)->getMemoryVT() == MVT::f80;
600b57cec5SDimitry Andric}]>;
610b57cec5SDimitry Andric
620b57cec5SDimitry Andricdef X86fldf32 : PatFrag<(ops node:$ptr), (X86fld node:$ptr), [{
630b57cec5SDimitry Andric  return cast<MemIntrinsicSDNode>(N)->getMemoryVT() == MVT::f32;
640b57cec5SDimitry Andric}]>;
650b57cec5SDimitry Andricdef X86fldf64 : PatFrag<(ops node:$ptr), (X86fld node:$ptr), [{
660b57cec5SDimitry Andric  return cast<MemIntrinsicSDNode>(N)->getMemoryVT() == MVT::f64;
670b57cec5SDimitry Andric}]>;
680b57cec5SDimitry Andricdef X86fldf80 : PatFrag<(ops node:$ptr), (X86fld node:$ptr), [{
690b57cec5SDimitry Andric  return cast<MemIntrinsicSDNode>(N)->getMemoryVT() == MVT::f80;
700b57cec5SDimitry Andric}]>;
710b57cec5SDimitry Andric
720b57cec5SDimitry Andricdef X86fild16 : PatFrag<(ops node:$ptr), (X86fild node:$ptr), [{
730b57cec5SDimitry Andric  return cast<MemIntrinsicSDNode>(N)->getMemoryVT() == MVT::i16;
740b57cec5SDimitry Andric}]>;
750b57cec5SDimitry Andricdef X86fild32 : PatFrag<(ops node:$ptr), (X86fild node:$ptr), [{
760b57cec5SDimitry Andric  return cast<MemIntrinsicSDNode>(N)->getMemoryVT() == MVT::i32;
770b57cec5SDimitry Andric}]>;
780b57cec5SDimitry Andricdef X86fild64 : PatFrag<(ops node:$ptr), (X86fild node:$ptr), [{
790b57cec5SDimitry Andric  return cast<MemIntrinsicSDNode>(N)->getMemoryVT() == MVT::i64;
800b57cec5SDimitry Andric}]>;
810b57cec5SDimitry Andric
820b57cec5SDimitry Andricdef X86fildflag64 : PatFrag<(ops node:$ptr), (X86fildflag node:$ptr), [{
830b57cec5SDimitry Andric  return cast<MemIntrinsicSDNode>(N)->getMemoryVT() == MVT::i64;
840b57cec5SDimitry Andric}]>;
850b57cec5SDimitry Andric
860b57cec5SDimitry Andricdef X86fist64 : PatFrag<(ops node:$val, node:$ptr),
870b57cec5SDimitry Andric                        (X86fist node:$val, node:$ptr), [{
880b57cec5SDimitry Andric  return cast<MemIntrinsicSDNode>(N)->getMemoryVT() == MVT::i64;
890b57cec5SDimitry Andric}]>;
900b57cec5SDimitry Andric
910b57cec5SDimitry Andricdef X86fp_to_i16mem : PatFrag<(ops node:$val, node:$ptr),
920b57cec5SDimitry Andric                              (X86fp_to_mem node:$val, node:$ptr), [{
930b57cec5SDimitry Andric  return cast<MemIntrinsicSDNode>(N)->getMemoryVT() == MVT::i16;
940b57cec5SDimitry Andric}]>;
950b57cec5SDimitry Andricdef X86fp_to_i32mem : PatFrag<(ops node:$val, node:$ptr),
960b57cec5SDimitry Andric                              (X86fp_to_mem node:$val, node:$ptr), [{
970b57cec5SDimitry Andric  return cast<MemIntrinsicSDNode>(N)->getMemoryVT() == MVT::i32;
980b57cec5SDimitry Andric}]>;
990b57cec5SDimitry Andricdef X86fp_to_i64mem : PatFrag<(ops node:$val, node:$ptr),
1000b57cec5SDimitry Andric                              (X86fp_to_mem node:$val, node:$ptr), [{
1010b57cec5SDimitry Andric  return cast<MemIntrinsicSDNode>(N)->getMemoryVT() == MVT::i64;
1020b57cec5SDimitry Andric}]>;
1030b57cec5SDimitry Andric
1040b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
1050b57cec5SDimitry Andric// FPStack pattern fragments
1060b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
1070b57cec5SDimitry Andric
1080b57cec5SDimitry Andricdef fpimm0 : FPImmLeaf<fAny, [{
1090b57cec5SDimitry Andric  return Imm.isExactlyValue(+0.0);
1100b57cec5SDimitry Andric}]>;
1110b57cec5SDimitry Andric
1120b57cec5SDimitry Andricdef fpimmneg0 : FPImmLeaf<fAny, [{
1130b57cec5SDimitry Andric  return Imm.isExactlyValue(-0.0);
1140b57cec5SDimitry Andric}]>;
1150b57cec5SDimitry Andric
1160b57cec5SDimitry Andricdef fpimm1 : FPImmLeaf<fAny, [{
1170b57cec5SDimitry Andric  return Imm.isExactlyValue(+1.0);
1180b57cec5SDimitry Andric}]>;
1190b57cec5SDimitry Andric
1200b57cec5SDimitry Andricdef fpimmneg1 : FPImmLeaf<fAny, [{
1210b57cec5SDimitry Andric  return Imm.isExactlyValue(-1.0);
1220b57cec5SDimitry Andric}]>;
1230b57cec5SDimitry Andric
1240b57cec5SDimitry Andric// Some 'special' instructions - expanded after instruction selection.
1250b57cec5SDimitry Andric// Clobbers EFLAGS due to OR instruction used internally.
1260b57cec5SDimitry Andric// FIXME: Can we model this in SelectionDAG?
1270b57cec5SDimitry Andriclet usesCustomInserter = 1, hasNoSchedulingInfo = 1, Defs = [EFLAGS] in {
1280b57cec5SDimitry Andric  def FP32_TO_INT16_IN_MEM : PseudoI<(outs), (ins i16mem:$dst, RFP32:$src),
1290b57cec5SDimitry Andric                              [(X86fp_to_i16mem RFP32:$src, addr:$dst)]>;
1300b57cec5SDimitry Andric  def FP32_TO_INT32_IN_MEM : PseudoI<(outs), (ins i32mem:$dst, RFP32:$src),
1310b57cec5SDimitry Andric                              [(X86fp_to_i32mem RFP32:$src, addr:$dst)]>;
1320b57cec5SDimitry Andric  def FP32_TO_INT64_IN_MEM : PseudoI<(outs), (ins i64mem:$dst, RFP32:$src),
1330b57cec5SDimitry Andric                              [(X86fp_to_i64mem RFP32:$src, addr:$dst)]>;
1340b57cec5SDimitry Andric  def FP64_TO_INT16_IN_MEM : PseudoI<(outs), (ins i16mem:$dst, RFP64:$src),
1350b57cec5SDimitry Andric                              [(X86fp_to_i16mem RFP64:$src, addr:$dst)]>;
1360b57cec5SDimitry Andric  def FP64_TO_INT32_IN_MEM : PseudoI<(outs), (ins i32mem:$dst, RFP64:$src),
1370b57cec5SDimitry Andric                              [(X86fp_to_i32mem RFP64:$src, addr:$dst)]>;
1380b57cec5SDimitry Andric  def FP64_TO_INT64_IN_MEM : PseudoI<(outs), (ins i64mem:$dst, RFP64:$src),
1390b57cec5SDimitry Andric                              [(X86fp_to_i64mem RFP64:$src, addr:$dst)]>;
1400b57cec5SDimitry Andric  def FP80_TO_INT16_IN_MEM : PseudoI<(outs), (ins i16mem:$dst, RFP80:$src),
1410b57cec5SDimitry Andric                              [(X86fp_to_i16mem RFP80:$src, addr:$dst)]>;
1420b57cec5SDimitry Andric  def FP80_TO_INT32_IN_MEM : PseudoI<(outs), (ins i32mem:$dst, RFP80:$src),
1430b57cec5SDimitry Andric                              [(X86fp_to_i32mem RFP80:$src, addr:$dst)]>;
1440b57cec5SDimitry Andric  def FP80_TO_INT64_IN_MEM : PseudoI<(outs), (ins i64mem:$dst, RFP80:$src),
1450b57cec5SDimitry Andric                              [(X86fp_to_i64mem RFP80:$src, addr:$dst)]>;
1460b57cec5SDimitry Andric}
1470b57cec5SDimitry Andric
1480b57cec5SDimitry Andric// All FP Stack operations are represented with four instructions here.  The
1490b57cec5SDimitry Andric// first three instructions, generated by the instruction selector, use "RFP32"
1500b57cec5SDimitry Andric// "RFP64" or "RFP80" registers: traditional register files to reference 32-bit,
1510b57cec5SDimitry Andric// 64-bit or 80-bit floating point values.  These sizes apply to the values,
1520b57cec5SDimitry Andric// not the registers, which are always 80 bits; RFP32, RFP64 and RFP80 can be
1530b57cec5SDimitry Andric// copied to each other without losing information.  These instructions are all
1540b57cec5SDimitry Andric// pseudo instructions and use the "_Fp" suffix.
1550b57cec5SDimitry Andric// In some cases there are additional variants with a mixture of different
1560b57cec5SDimitry Andric// register sizes.
1570b57cec5SDimitry Andric// The second instruction is defined with FPI, which is the actual instruction
1580b57cec5SDimitry Andric// emitted by the assembler.  These use "RST" registers, although frequently
1590b57cec5SDimitry Andric// the actual register(s) used are implicit.  These are always 80 bits.
1600b57cec5SDimitry Andric// The FP stackifier pass converts one to the other after register allocation
1610b57cec5SDimitry Andric// occurs.
1620b57cec5SDimitry Andric//
1630b57cec5SDimitry Andric// Note that the FpI instruction should have instruction selection info (e.g.
1640b57cec5SDimitry Andric// a pattern) and the FPI instruction should have emission info (e.g. opcode
1650b57cec5SDimitry Andric// encoding and asm printing info).
1660b57cec5SDimitry Andric
1670b57cec5SDimitry Andric// FpIf32, FpIf64 - Floating Point Pseudo Instruction template.
1680b57cec5SDimitry Andric// f32 instructions can use SSE1 and are predicated on FPStackf32 == !SSE1.
1690b57cec5SDimitry Andric// f64 instructions can use SSE2 and are predicated on FPStackf64 == !SSE2.
1700b57cec5SDimitry Andric// f80 instructions cannot use SSE and use neither of these.
1710b57cec5SDimitry Andricclass FpIf32<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
1720b57cec5SDimitry Andric             FpI_<outs, ins, fp, pattern>, Requires<[FPStackf32]>;
1730b57cec5SDimitry Andricclass FpIf64<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
1740b57cec5SDimitry Andric             FpI_<outs, ins, fp, pattern>, Requires<[FPStackf64]>;
1750b57cec5SDimitry Andric
1760b57cec5SDimitry Andric// Factoring for arithmetic.
1770b57cec5SDimitry Andricmulticlass FPBinary_rr<SDNode OpNode> {
1780b57cec5SDimitry Andric// Register op register -> register
1790b57cec5SDimitry Andric// These are separated out because they have no reversed form.
1800b57cec5SDimitry Andricdef _Fp32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, RFP32:$src2), TwoArgFP,
1810b57cec5SDimitry Andric                [(set RFP32:$dst, (OpNode RFP32:$src1, RFP32:$src2))]>;
1820b57cec5SDimitry Andricdef _Fp64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, RFP64:$src2), TwoArgFP,
1830b57cec5SDimitry Andric                [(set RFP64:$dst, (OpNode RFP64:$src1, RFP64:$src2))]>;
1840b57cec5SDimitry Andricdef _Fp80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, RFP80:$src2), TwoArgFP,
1850b57cec5SDimitry Andric                [(set RFP80:$dst, (OpNode RFP80:$src1, RFP80:$src2))]>;
1860b57cec5SDimitry Andric}
1870b57cec5SDimitry Andric// The FopST0 series are not included here because of the irregularities
1880b57cec5SDimitry Andric// in where the 'r' goes in assembly output.
1890b57cec5SDimitry Andric// These instructions cannot address 80-bit memory.
1900b57cec5SDimitry Andricmulticlass FPBinary<SDNode OpNode, Format fp, string asmstring,
1910b57cec5SDimitry Andric                    bit Forward = 1> {
1920b57cec5SDimitry Andric// ST(0) = ST(0) + [mem]
1930b57cec5SDimitry Andricdef _Fp32m  : FpIf32<(outs RFP32:$dst),
1940b57cec5SDimitry Andric                     (ins RFP32:$src1, f32mem:$src2), OneArgFPRW,
1950b57cec5SDimitry Andric                  [!if(Forward,
1960b57cec5SDimitry Andric                       (set RFP32:$dst,
1970b57cec5SDimitry Andric                        (OpNode RFP32:$src1, (loadf32 addr:$src2))),
1980b57cec5SDimitry Andric                       (set RFP32:$dst,
1990b57cec5SDimitry Andric                        (OpNode (loadf32 addr:$src2), RFP32:$src1)))]>;
2000b57cec5SDimitry Andricdef _Fp64m  : FpIf64<(outs RFP64:$dst),
2010b57cec5SDimitry Andric                     (ins RFP64:$src1, f64mem:$src2), OneArgFPRW,
2020b57cec5SDimitry Andric                  [!if(Forward,
2030b57cec5SDimitry Andric                       (set RFP64:$dst,
2040b57cec5SDimitry Andric                        (OpNode RFP64:$src1, (loadf64 addr:$src2))),
2050b57cec5SDimitry Andric                       (set RFP64:$dst,
2060b57cec5SDimitry Andric                        (OpNode (loadf64 addr:$src2), RFP64:$src1)))]>;
2070b57cec5SDimitry Andricdef _Fp64m32: FpIf64<(outs RFP64:$dst),
2080b57cec5SDimitry Andric                     (ins RFP64:$src1, f32mem:$src2), OneArgFPRW,
2090b57cec5SDimitry Andric                  [!if(Forward,
2100b57cec5SDimitry Andric                       (set RFP64:$dst,
2110b57cec5SDimitry Andric                        (OpNode RFP64:$src1, (f64 (extloadf32 addr:$src2)))),
2120b57cec5SDimitry Andric                       (set RFP64:$dst,
2130b57cec5SDimitry Andric                        (OpNode (f64 (extloadf32 addr:$src2)), RFP64:$src1)))]>;
2140b57cec5SDimitry Andricdef _Fp80m32: FpI_<(outs RFP80:$dst),
2150b57cec5SDimitry Andric                   (ins RFP80:$src1, f32mem:$src2), OneArgFPRW,
2160b57cec5SDimitry Andric                  [!if(Forward,
2170b57cec5SDimitry Andric                       (set RFP80:$dst,
2180b57cec5SDimitry Andric                        (OpNode RFP80:$src1, (f80 (extloadf32 addr:$src2)))),
2190b57cec5SDimitry Andric                       (set RFP80:$dst,
2200b57cec5SDimitry Andric                        (OpNode (f80 (extloadf32 addr:$src2)), RFP80:$src1)))]>;
2210b57cec5SDimitry Andricdef _Fp80m64: FpI_<(outs RFP80:$dst),
2220b57cec5SDimitry Andric                   (ins RFP80:$src1, f64mem:$src2), OneArgFPRW,
2230b57cec5SDimitry Andric                  [!if(Forward,
2240b57cec5SDimitry Andric                       (set RFP80:$dst,
2250b57cec5SDimitry Andric                        (OpNode RFP80:$src1, (f80 (extloadf64 addr:$src2)))),
2260b57cec5SDimitry Andric                       (set RFP80:$dst,
2270b57cec5SDimitry Andric                        (OpNode (f80 (extloadf64 addr:$src2)), RFP80:$src1)))]>;
2280b57cec5SDimitry Andriclet mayLoad = 1 in
2290b57cec5SDimitry Andricdef _F32m  : FPI<0xD8, fp, (outs), (ins f32mem:$src),
2300b57cec5SDimitry Andric                 !strconcat("f", asmstring, "{s}\t$src")>;
2310b57cec5SDimitry Andriclet mayLoad = 1 in
2320b57cec5SDimitry Andricdef _F64m  : FPI<0xDC, fp, (outs), (ins f64mem:$src),
2330b57cec5SDimitry Andric                 !strconcat("f", asmstring, "{l}\t$src")>;
2340b57cec5SDimitry Andric// ST(0) = ST(0) + [memint]
2350b57cec5SDimitry Andricdef _FpI16m32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, i16mem:$src2),
2360b57cec5SDimitry Andric                       OneArgFPRW,
2370b57cec5SDimitry Andric                       [!if(Forward,
2380b57cec5SDimitry Andric                            (set RFP32:$dst,
2390b57cec5SDimitry Andric                             (OpNode RFP32:$src1, (X86fild16 addr:$src2))),
2400b57cec5SDimitry Andric                            (set RFP32:$dst,
2410b57cec5SDimitry Andric                             (OpNode (X86fild16 addr:$src2), RFP32:$src1)))]>;
2420b57cec5SDimitry Andricdef _FpI32m32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, i32mem:$src2),
2430b57cec5SDimitry Andric                       OneArgFPRW,
2440b57cec5SDimitry Andric                       [!if(Forward,
2450b57cec5SDimitry Andric                            (set RFP32:$dst,
2460b57cec5SDimitry Andric                             (OpNode RFP32:$src1, (X86fild32 addr:$src2))),
2470b57cec5SDimitry Andric                            (set RFP32:$dst,
2480b57cec5SDimitry Andric                             (OpNode (X86fild32 addr:$src2), RFP32:$src1)))]>;
2490b57cec5SDimitry Andricdef _FpI16m64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, i16mem:$src2),
2500b57cec5SDimitry Andric                       OneArgFPRW,
2510b57cec5SDimitry Andric                       [!if(Forward,
2520b57cec5SDimitry Andric                            (set RFP64:$dst,
2530b57cec5SDimitry Andric                             (OpNode RFP64:$src1, (X86fild16 addr:$src2))),
2540b57cec5SDimitry Andric                            (set RFP64:$dst,
2550b57cec5SDimitry Andric                             (OpNode (X86fild16 addr:$src2), RFP64:$src1)))]>;
2560b57cec5SDimitry Andricdef _FpI32m64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, i32mem:$src2),
2570b57cec5SDimitry Andric                       OneArgFPRW,
2580b57cec5SDimitry Andric                       [!if(Forward,
2590b57cec5SDimitry Andric                            (set RFP64:$dst,
2600b57cec5SDimitry Andric                             (OpNode RFP64:$src1, (X86fild32 addr:$src2))),
2610b57cec5SDimitry Andric                            (set RFP64:$dst,
2620b57cec5SDimitry Andric                             (OpNode (X86fild32 addr:$src2), RFP64:$src1)))]>;
2630b57cec5SDimitry Andricdef _FpI16m80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, i16mem:$src2),
2640b57cec5SDimitry Andric                     OneArgFPRW,
2650b57cec5SDimitry Andric                     [!if(Forward,
2660b57cec5SDimitry Andric                          (set RFP80:$dst,
2670b57cec5SDimitry Andric                           (OpNode RFP80:$src1, (X86fild16 addr:$src2))),
2680b57cec5SDimitry Andric                          (set RFP80:$dst,
2690b57cec5SDimitry Andric                           (OpNode (X86fild16 addr:$src2), RFP80:$src1)))]>;
2700b57cec5SDimitry Andricdef _FpI32m80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, i32mem:$src2),
2710b57cec5SDimitry Andric                     OneArgFPRW,
2720b57cec5SDimitry Andric                     [!if(Forward,
2730b57cec5SDimitry Andric                          (set RFP80:$dst,
2740b57cec5SDimitry Andric                           (OpNode RFP80:$src1, (X86fild32 addr:$src2))),
2750b57cec5SDimitry Andric                          (set RFP80:$dst,
2760b57cec5SDimitry Andric                           (OpNode (X86fild32 addr:$src2), RFP80:$src1)))]>;
2770b57cec5SDimitry Andriclet mayLoad = 1 in
2780b57cec5SDimitry Andricdef _FI16m  : FPI<0xDE, fp, (outs), (ins i16mem:$src),
2790b57cec5SDimitry Andric                  !strconcat("fi", asmstring, "{s}\t$src")>;
2800b57cec5SDimitry Andriclet mayLoad = 1 in
2810b57cec5SDimitry Andricdef _FI32m  : FPI<0xDA, fp, (outs), (ins i32mem:$src),
2820b57cec5SDimitry Andric                  !strconcat("fi", asmstring, "{l}\t$src")>;
2830b57cec5SDimitry Andric}
2840b57cec5SDimitry Andric
285*480093f4SDimitry Andriclet Uses = [FPCW], mayRaiseFPException = 1 in {
2860b57cec5SDimitry Andric// FPBinary_rr just defines pseudo-instructions, no need to set a scheduling
2870b57cec5SDimitry Andric// resources.
2880b57cec5SDimitry Andriclet hasNoSchedulingInfo = 1 in {
289*480093f4SDimitry Andricdefm ADD : FPBinary_rr<any_fadd>;
290*480093f4SDimitry Andricdefm SUB : FPBinary_rr<any_fsub>;
291*480093f4SDimitry Andricdefm MUL : FPBinary_rr<any_fmul>;
292*480093f4SDimitry Andricdefm DIV : FPBinary_rr<any_fdiv>;
2930b57cec5SDimitry Andric}
2940b57cec5SDimitry Andric
2950b57cec5SDimitry Andric// Sets the scheduling resources for the actual NAME#_F<size>m defintions.
2960b57cec5SDimitry Andriclet SchedRW = [WriteFAddLd] in {
297*480093f4SDimitry Andricdefm ADD : FPBinary<any_fadd, MRM0m, "add">;
298*480093f4SDimitry Andricdefm SUB : FPBinary<any_fsub, MRM4m, "sub">;
299*480093f4SDimitry Andricdefm SUBR: FPBinary<any_fsub ,MRM5m, "subr", 0>;
3000b57cec5SDimitry Andric}
3010b57cec5SDimitry Andric
3020b57cec5SDimitry Andriclet SchedRW = [WriteFMulLd] in {
303*480093f4SDimitry Andricdefm MUL : FPBinary<any_fmul, MRM1m, "mul">;
3040b57cec5SDimitry Andric}
3050b57cec5SDimitry Andric
3060b57cec5SDimitry Andriclet SchedRW = [WriteFDivLd] in {
307*480093f4SDimitry Andricdefm DIV : FPBinary<any_fdiv, MRM6m, "div">;
308*480093f4SDimitry Andricdefm DIVR: FPBinary<any_fdiv, MRM7m, "divr", 0>;
3090b57cec5SDimitry Andric}
310*480093f4SDimitry Andric} // Uses = [FPCW], mayRaiseFPException = 1
3110b57cec5SDimitry Andric
3120b57cec5SDimitry Andricclass FPST0rInst<Format fp, string asm>
3130b57cec5SDimitry Andric  : FPI<0xD8, fp, (outs), (ins RSTi:$op), asm>;
3140b57cec5SDimitry Andricclass FPrST0Inst<Format fp, string asm>
3150b57cec5SDimitry Andric  : FPI<0xDC, fp, (outs), (ins RSTi:$op), asm>;
3160b57cec5SDimitry Andricclass FPrST0PInst<Format fp, string asm>
3170b57cec5SDimitry Andric  : FPI<0xDE, fp, (outs), (ins RSTi:$op), asm>;
3180b57cec5SDimitry Andric
3190b57cec5SDimitry Andric// NOTE: GAS and apparently all other AT&T style assemblers have a broken notion
3200b57cec5SDimitry Andric// of some of the 'reverse' forms of the fsub and fdiv instructions.  As such,
3210b57cec5SDimitry Andric// we have to put some 'r's in and take them out of weird places.
322*480093f4SDimitry Andriclet SchedRW = [WriteFAdd], Uses = [FPCW], mayRaiseFPException = 1 in {
3230b57cec5SDimitry Andricdef ADD_FST0r   : FPST0rInst <MRM0r, "fadd\t{$op, %st|st, $op}">;
3240b57cec5SDimitry Andricdef ADD_FrST0   : FPrST0Inst <MRM0r, "fadd\t{%st, $op|$op, st}">;
3250b57cec5SDimitry Andricdef ADD_FPrST0  : FPrST0PInst<MRM0r, "faddp\t{%st, $op|$op, st}">;
3260b57cec5SDimitry Andricdef SUBR_FST0r  : FPST0rInst <MRM5r, "fsubr\t{$op, %st|st, $op}">;
3270b57cec5SDimitry Andricdef SUB_FrST0   : FPrST0Inst <MRM5r, "fsub{r}\t{%st, $op|$op, st}">;
3280b57cec5SDimitry Andricdef SUB_FPrST0  : FPrST0PInst<MRM5r, "fsub{r}p\t{%st, $op|$op, st}">;
3290b57cec5SDimitry Andricdef SUB_FST0r   : FPST0rInst <MRM4r, "fsub\t{$op, %st|st, $op}">;
3300b57cec5SDimitry Andricdef SUBR_FrST0  : FPrST0Inst <MRM4r, "fsub{|r}\t{%st, $op|$op, st}">;
3310b57cec5SDimitry Andricdef SUBR_FPrST0 : FPrST0PInst<MRM4r, "fsub{|r}p\t{%st, $op|$op, st}">;
3320b57cec5SDimitry Andric} // SchedRW
333*480093f4SDimitry Andriclet SchedRW = [WriteFCom], Uses = [FPCW], mayRaiseFPException = 1 in {
3340b57cec5SDimitry Andricdef COM_FST0r   : FPST0rInst <MRM2r, "fcom\t$op">;
3350b57cec5SDimitry Andricdef COMP_FST0r  : FPST0rInst <MRM3r, "fcomp\t$op">;
3360b57cec5SDimitry Andric} // SchedRW
337*480093f4SDimitry Andriclet SchedRW = [WriteFMul], Uses = [FPCW], mayRaiseFPException = 1 in {
3380b57cec5SDimitry Andricdef MUL_FST0r   : FPST0rInst <MRM1r, "fmul\t{$op, %st|st, $op}">;
3390b57cec5SDimitry Andricdef MUL_FrST0   : FPrST0Inst <MRM1r, "fmul\t{%st, $op|$op, st}">;
3400b57cec5SDimitry Andricdef MUL_FPrST0  : FPrST0PInst<MRM1r, "fmulp\t{%st, $op|$op, st}">;
3410b57cec5SDimitry Andric} // SchedRW
342*480093f4SDimitry Andriclet SchedRW = [WriteFDiv], Uses = [FPCW], mayRaiseFPException = 1 in {
3430b57cec5SDimitry Andricdef DIVR_FST0r  : FPST0rInst <MRM7r, "fdivr\t{$op, %st|st, $op}">;
3440b57cec5SDimitry Andricdef DIV_FrST0   : FPrST0Inst <MRM7r, "fdiv{r}\t{%st, $op|$op, st}">;
3450b57cec5SDimitry Andricdef DIV_FPrST0  : FPrST0PInst<MRM7r, "fdiv{r}p\t{%st, $op|$op, st}">;
3460b57cec5SDimitry Andricdef DIV_FST0r   : FPST0rInst <MRM6r, "fdiv\t{$op, %st|st, $op}">;
3470b57cec5SDimitry Andricdef DIVR_FrST0  : FPrST0Inst <MRM6r, "fdiv{|r}\t{%st, $op|$op, st}">;
3480b57cec5SDimitry Andricdef DIVR_FPrST0 : FPrST0PInst<MRM6r, "fdiv{|r}p\t{%st, $op|$op, st}">;
3490b57cec5SDimitry Andric} // SchedRW
3500b57cec5SDimitry Andric
3510b57cec5SDimitry Andric// Unary operations.
3520b57cec5SDimitry Andricmulticlass FPUnary<SDNode OpNode, Format fp, string asmstring> {
3530b57cec5SDimitry Andricdef _Fp32  : FpIf32<(outs RFP32:$dst), (ins RFP32:$src), OneArgFPRW,
3540b57cec5SDimitry Andric                 [(set RFP32:$dst, (OpNode RFP32:$src))]>;
3550b57cec5SDimitry Andricdef _Fp64  : FpIf64<(outs RFP64:$dst), (ins RFP64:$src), OneArgFPRW,
3560b57cec5SDimitry Andric                 [(set RFP64:$dst, (OpNode RFP64:$src))]>;
3570b57cec5SDimitry Andricdef _Fp80  : FpI_<(outs RFP80:$dst), (ins RFP80:$src), OneArgFPRW,
3580b57cec5SDimitry Andric                 [(set RFP80:$dst, (OpNode RFP80:$src))]>;
3590b57cec5SDimitry Andricdef _F     : FPI<0xD9, fp, (outs), (ins), asmstring>;
3600b57cec5SDimitry Andric}
3610b57cec5SDimitry Andric
3620b57cec5SDimitry Andriclet SchedRW = [WriteFSign] in {
3630b57cec5SDimitry Andricdefm CHS : FPUnary<fneg, MRM_E0, "fchs">;
3640b57cec5SDimitry Andricdefm ABS : FPUnary<fabs, MRM_E1, "fabs">;
3650b57cec5SDimitry Andric}
3660b57cec5SDimitry Andric
367*480093f4SDimitry Andriclet Uses = [FPCW], mayRaiseFPException = 1 in {
3680b57cec5SDimitry Andriclet SchedRW = [WriteFSqrt80] in
369*480093f4SDimitry Andricdefm SQRT: FPUnary<any_fsqrt,MRM_FA, "fsqrt">;
3700b57cec5SDimitry Andric
3710b57cec5SDimitry Andriclet SchedRW = [WriteFCom] in {
3720b57cec5SDimitry Andriclet hasSideEffects = 0 in {
3730b57cec5SDimitry Andricdef TST_Fp32  : FpIf32<(outs), (ins RFP32:$src), OneArgFP, []>;
3740b57cec5SDimitry Andricdef TST_Fp64  : FpIf64<(outs), (ins RFP64:$src), OneArgFP, []>;
3750b57cec5SDimitry Andricdef TST_Fp80  : FpI_<(outs), (ins RFP80:$src), OneArgFP, []>;
3760b57cec5SDimitry Andric} // hasSideEffects
3770b57cec5SDimitry Andric
3780b57cec5SDimitry Andricdef TST_F  : FPI<0xD9, MRM_E4, (outs), (ins), "ftst">;
3790b57cec5SDimitry Andric} // SchedRW
380*480093f4SDimitry Andric} // Uses = [FPCW], mayRaiseFPException = 1
3810b57cec5SDimitry Andric
3820b57cec5SDimitry Andric// Versions of FP instructions that take a single memory operand.  Added for the
3830b57cec5SDimitry Andric//   disassembler; remove as they are included with patterns elsewhere.
384*480093f4SDimitry Andriclet SchedRW = [WriteFComLd], Uses = [FPCW], mayRaiseFPException = 1 in {
3850b57cec5SDimitry Andricdef FCOM32m  : FPI<0xD8, MRM2m, (outs), (ins f32mem:$src), "fcom{s}\t$src">;
3860b57cec5SDimitry Andricdef FCOMP32m : FPI<0xD8, MRM3m, (outs), (ins f32mem:$src), "fcomp{s}\t$src">;
3870b57cec5SDimitry Andric
3880b57cec5SDimitry Andricdef FCOM64m  : FPI<0xDC, MRM2m, (outs), (ins f64mem:$src), "fcom{l}\t$src">;
3890b57cec5SDimitry Andricdef FCOMP64m : FPI<0xDC, MRM3m, (outs), (ins f64mem:$src), "fcomp{l}\t$src">;
3900b57cec5SDimitry Andric
3910b57cec5SDimitry Andricdef FICOM16m : FPI<0xDE, MRM2m, (outs), (ins i16mem:$src), "ficom{s}\t$src">;
3920b57cec5SDimitry Andricdef FICOMP16m: FPI<0xDE, MRM3m, (outs), (ins i16mem:$src), "ficomp{s}\t$src">;
3930b57cec5SDimitry Andric
3940b57cec5SDimitry Andricdef FICOM32m : FPI<0xDA, MRM2m, (outs), (ins i32mem:$src), "ficom{l}\t$src">;
3950b57cec5SDimitry Andricdef FICOMP32m: FPI<0xDA, MRM3m, (outs), (ins i32mem:$src), "ficomp{l}\t$src">;
3960b57cec5SDimitry Andric} // SchedRW
3970b57cec5SDimitry Andric
3980b57cec5SDimitry Andriclet SchedRW = [WriteMicrocoded] in {
399*480093f4SDimitry Andriclet Defs = [FPSW, FPCW] in {
4000b57cec5SDimitry Andricdef FLDENVm  : FPI<0xD9, MRM4m, (outs), (ins f32mem:$src), "fldenv\t$src">;
4010b57cec5SDimitry Andricdef FRSTORm  : FPI<0xDD, MRM4m, (outs), (ins f32mem:$dst), "frstor\t$dst">;
402*480093f4SDimitry Andric}
403*480093f4SDimitry Andric
404*480093f4SDimitry Andriclet Defs = [FPSW, FPCW], Uses = [FPSW, FPCW] in {
405*480093f4SDimitry Andricdef FSTENVm  : FPI<0xD9, MRM6m, (outs), (ins f32mem:$dst), "fnstenv\t$dst">;
4060b57cec5SDimitry Andricdef FSAVEm   : FPI<0xDD, MRM6m, (outs), (ins f32mem:$dst), "fnsave\t$dst">;
407*480093f4SDimitry Andric}
408*480093f4SDimitry Andric
409*480093f4SDimitry Andriclet Uses = [FPSW] in
4100b57cec5SDimitry Andricdef FNSTSWm  : FPI<0xDD, MRM7m, (outs), (ins i16mem:$dst), "fnstsw\t$dst">;
4110b57cec5SDimitry Andric
4120b57cec5SDimitry Andricdef FBLDm    : FPI<0xDF, MRM4m, (outs), (ins f80mem:$src), "fbld\t$src">;
413*480093f4SDimitry Andriclet Uses = [FPCW] ,mayRaiseFPException = 1 in
4140b57cec5SDimitry Andricdef FBSTPm   : FPI<0xDF, MRM6m, (outs), (ins f80mem:$dst), "fbstp\t$dst">;
4150b57cec5SDimitry Andric} // SchedRW
4160b57cec5SDimitry Andric
4170b57cec5SDimitry Andric// Floating point cmovs.
4180b57cec5SDimitry Andricclass FpIf32CMov<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
4190b57cec5SDimitry Andric  FpI_<outs, ins, fp, pattern>, Requires<[FPStackf32, HasCMov]>;
4200b57cec5SDimitry Andricclass FpIf64CMov<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
4210b57cec5SDimitry Andric  FpI_<outs, ins, fp, pattern>, Requires<[FPStackf64, HasCMov]>;
4220b57cec5SDimitry Andric
4230b57cec5SDimitry Andricmulticlass FPCMov<PatLeaf cc> {
4240b57cec5SDimitry Andric  def _Fp32  : FpIf32CMov<(outs RFP32:$dst), (ins RFP32:$src1, RFP32:$src2),
4250b57cec5SDimitry Andric                       CondMovFP,
4260b57cec5SDimitry Andric                     [(set RFP32:$dst, (X86cmov RFP32:$src1, RFP32:$src2,
4270b57cec5SDimitry Andric                                        cc, EFLAGS))]>;
4280b57cec5SDimitry Andric  def _Fp64  : FpIf64CMov<(outs RFP64:$dst), (ins RFP64:$src1, RFP64:$src2),
4290b57cec5SDimitry Andric                       CondMovFP,
4300b57cec5SDimitry Andric                     [(set RFP64:$dst, (X86cmov RFP64:$src1, RFP64:$src2,
4310b57cec5SDimitry Andric                                        cc, EFLAGS))]>;
4320b57cec5SDimitry Andric  def _Fp80  : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, RFP80:$src2),
4330b57cec5SDimitry Andric                     CondMovFP,
4340b57cec5SDimitry Andric                     [(set RFP80:$dst, (X86cmov RFP80:$src1, RFP80:$src2,
4350b57cec5SDimitry Andric                                        cc, EFLAGS))]>,
4360b57cec5SDimitry Andric                                        Requires<[HasCMov]>;
4370b57cec5SDimitry Andric}
4380b57cec5SDimitry Andric
4390b57cec5SDimitry Andriclet SchedRW = [WriteFCMOV] in {
4400b57cec5SDimitry Andriclet Uses = [EFLAGS], Constraints = "$src1 = $dst" in {
4410b57cec5SDimitry Andricdefm CMOVB  : FPCMov<X86_COND_B>;
4420b57cec5SDimitry Andricdefm CMOVBE : FPCMov<X86_COND_BE>;
4430b57cec5SDimitry Andricdefm CMOVE  : FPCMov<X86_COND_E>;
4440b57cec5SDimitry Andricdefm CMOVP  : FPCMov<X86_COND_P>;
4450b57cec5SDimitry Andricdefm CMOVNB : FPCMov<X86_COND_AE>;
4460b57cec5SDimitry Andricdefm CMOVNBE: FPCMov<X86_COND_A>;
4470b57cec5SDimitry Andricdefm CMOVNE : FPCMov<X86_COND_NE>;
4480b57cec5SDimitry Andricdefm CMOVNP : FPCMov<X86_COND_NP>;
4490b57cec5SDimitry Andric} // Uses = [EFLAGS], Constraints = "$src1 = $dst"
4500b57cec5SDimitry Andric
4510b57cec5SDimitry Andriclet Predicates = [HasCMov] in {
4520b57cec5SDimitry Andric// These are not factored because there's no clean way to pass DA/DB.
4530b57cec5SDimitry Andricdef CMOVB_F  : FPI<0xDA, MRM0r, (outs), (ins RSTi:$op),
4540b57cec5SDimitry Andric                  "fcmovb\t{$op, %st|st, $op}">;
4550b57cec5SDimitry Andricdef CMOVBE_F : FPI<0xDA, MRM2r, (outs), (ins RSTi:$op),
4560b57cec5SDimitry Andric                  "fcmovbe\t{$op, %st|st, $op}">;
4570b57cec5SDimitry Andricdef CMOVE_F  : FPI<0xDA, MRM1r, (outs), (ins RSTi:$op),
4580b57cec5SDimitry Andric                  "fcmove\t{$op, %st|st, $op}">;
4590b57cec5SDimitry Andricdef CMOVP_F  : FPI<0xDA, MRM3r, (outs), (ins RSTi:$op),
4600b57cec5SDimitry Andric                  "fcmovu\t{$op, %st|st, $op}">;
4610b57cec5SDimitry Andricdef CMOVNB_F : FPI<0xDB, MRM0r, (outs), (ins RSTi:$op),
4620b57cec5SDimitry Andric                  "fcmovnb\t{$op, %st|st, $op}">;
4630b57cec5SDimitry Andricdef CMOVNBE_F: FPI<0xDB, MRM2r, (outs), (ins RSTi:$op),
4640b57cec5SDimitry Andric                  "fcmovnbe\t{$op, %st|st, $op}">;
4650b57cec5SDimitry Andricdef CMOVNE_F : FPI<0xDB, MRM1r, (outs), (ins RSTi:$op),
4660b57cec5SDimitry Andric                  "fcmovne\t{$op, %st|st, $op}">;
4670b57cec5SDimitry Andricdef CMOVNP_F : FPI<0xDB, MRM3r, (outs), (ins RSTi:$op),
4680b57cec5SDimitry Andric                  "fcmovnu\t{$op, %st|st, $op}">;
4690b57cec5SDimitry Andric} // Predicates = [HasCMov]
4700b57cec5SDimitry Andric} // SchedRW
4710b57cec5SDimitry Andric
472*480093f4SDimitry Andriclet mayRaiseFPException = 1 in {
4730b57cec5SDimitry Andric// Floating point loads & stores.
4740b57cec5SDimitry Andriclet SchedRW = [WriteLoad], Uses = [FPCW] in {
4750b57cec5SDimitry Andriclet canFoldAsLoad = 1 in {
4760b57cec5SDimitry Andricdef LD_Fp32m   : FpIf32<(outs RFP32:$dst), (ins f32mem:$src), ZeroArgFP,
4770b57cec5SDimitry Andric                  [(set RFP32:$dst, (loadf32 addr:$src))]>;
4780b57cec5SDimitry Andricdef LD_Fp64m : FpIf64<(outs RFP64:$dst), (ins f64mem:$src), ZeroArgFP,
4790b57cec5SDimitry Andric                  [(set RFP64:$dst, (loadf64 addr:$src))]>;
4800b57cec5SDimitry Andricdef LD_Fp80m   : FpI_<(outs RFP80:$dst), (ins f80mem:$src), ZeroArgFP,
4810b57cec5SDimitry Andric                  [(set RFP80:$dst, (loadf80 addr:$src))]>;
4820b57cec5SDimitry Andric} // canFoldAsLoad
4830b57cec5SDimitry Andricdef LD_Fp32m64 : FpIf64<(outs RFP64:$dst), (ins f32mem:$src), ZeroArgFP,
4840b57cec5SDimitry Andric                  [(set RFP64:$dst, (f64 (extloadf32 addr:$src)))]>;
4850b57cec5SDimitry Andricdef LD_Fp64m80 : FpI_<(outs RFP80:$dst), (ins f64mem:$src), ZeroArgFP,
4860b57cec5SDimitry Andric                  [(set RFP80:$dst, (f80 (extloadf64 addr:$src)))]>;
4870b57cec5SDimitry Andricdef LD_Fp32m80 : FpI_<(outs RFP80:$dst), (ins f32mem:$src), ZeroArgFP,
4880b57cec5SDimitry Andric                  [(set RFP80:$dst, (f80 (extloadf32 addr:$src)))]>;
489*480093f4SDimitry Andriclet mayRaiseFPException = 0 in {
4900b57cec5SDimitry Andricdef ILD_Fp16m32: FpIf32<(outs RFP32:$dst), (ins i16mem:$src), ZeroArgFP,
4910b57cec5SDimitry Andric                  [(set RFP32:$dst, (X86fild16 addr:$src))]>;
4920b57cec5SDimitry Andricdef ILD_Fp32m32: FpIf32<(outs RFP32:$dst), (ins i32mem:$src), ZeroArgFP,
4930b57cec5SDimitry Andric                  [(set RFP32:$dst, (X86fild32 addr:$src))]>;
4940b57cec5SDimitry Andricdef ILD_Fp64m32: FpIf32<(outs RFP32:$dst), (ins i64mem:$src), ZeroArgFP,
4950b57cec5SDimitry Andric                  [(set RFP32:$dst, (X86fild64 addr:$src))]>;
4960b57cec5SDimitry Andricdef ILD_Fp16m64: FpIf64<(outs RFP64:$dst), (ins i16mem:$src), ZeroArgFP,
4970b57cec5SDimitry Andric                  [(set RFP64:$dst, (X86fild16 addr:$src))]>;
4980b57cec5SDimitry Andricdef ILD_Fp32m64: FpIf64<(outs RFP64:$dst), (ins i32mem:$src), ZeroArgFP,
4990b57cec5SDimitry Andric                  [(set RFP64:$dst, (X86fild32 addr:$src))]>;
5000b57cec5SDimitry Andricdef ILD_Fp64m64: FpIf64<(outs RFP64:$dst), (ins i64mem:$src), ZeroArgFP,
5010b57cec5SDimitry Andric                  [(set RFP64:$dst, (X86fild64 addr:$src))]>;
5020b57cec5SDimitry Andricdef ILD_Fp16m80: FpI_<(outs RFP80:$dst), (ins i16mem:$src), ZeroArgFP,
5030b57cec5SDimitry Andric                  [(set RFP80:$dst, (X86fild16 addr:$src))]>;
5040b57cec5SDimitry Andricdef ILD_Fp32m80: FpI_<(outs RFP80:$dst), (ins i32mem:$src), ZeroArgFP,
5050b57cec5SDimitry Andric                  [(set RFP80:$dst, (X86fild32 addr:$src))]>;
5060b57cec5SDimitry Andricdef ILD_Fp64m80: FpI_<(outs RFP80:$dst), (ins i64mem:$src), ZeroArgFP,
5070b57cec5SDimitry Andric                  [(set RFP80:$dst, (X86fild64 addr:$src))]>;
508*480093f4SDimitry Andric} // mayRaiseFPException = 0
5090b57cec5SDimitry Andric} // SchedRW
5100b57cec5SDimitry Andric
5110b57cec5SDimitry Andriclet SchedRW = [WriteStore], Uses = [FPCW] in {
5120b57cec5SDimitry Andricdef ST_Fp32m   : FpIf32<(outs), (ins f32mem:$op, RFP32:$src), OneArgFP,
5130b57cec5SDimitry Andric                  [(store RFP32:$src, addr:$op)]>;
5140b57cec5SDimitry Andricdef ST_Fp64m32 : FpIf64<(outs), (ins f32mem:$op, RFP64:$src), OneArgFP,
5150b57cec5SDimitry Andric                  [(truncstoref32 RFP64:$src, addr:$op)]>;
5160b57cec5SDimitry Andricdef ST_Fp64m   : FpIf64<(outs), (ins f64mem:$op, RFP64:$src), OneArgFP,
5170b57cec5SDimitry Andric                  [(store RFP64:$src, addr:$op)]>;
5180b57cec5SDimitry Andricdef ST_Fp80m32 : FpI_<(outs), (ins f32mem:$op, RFP80:$src), OneArgFP,
5190b57cec5SDimitry Andric                  [(truncstoref32 RFP80:$src, addr:$op)]>;
5200b57cec5SDimitry Andricdef ST_Fp80m64 : FpI_<(outs), (ins f64mem:$op, RFP80:$src), OneArgFP,
5210b57cec5SDimitry Andric                  [(truncstoref64 RFP80:$src, addr:$op)]>;
5220b57cec5SDimitry Andric// FST does not support 80-bit memory target; FSTP must be used.
5230b57cec5SDimitry Andric
5240b57cec5SDimitry Andriclet mayStore = 1, hasSideEffects = 0 in {
5250b57cec5SDimitry Andricdef ST_FpP32m    : FpIf32<(outs), (ins f32mem:$op, RFP32:$src), OneArgFP, []>;
5260b57cec5SDimitry Andricdef ST_FpP64m32  : FpIf64<(outs), (ins f32mem:$op, RFP64:$src), OneArgFP, []>;
5270b57cec5SDimitry Andricdef ST_FpP64m    : FpIf64<(outs), (ins f64mem:$op, RFP64:$src), OneArgFP, []>;
5280b57cec5SDimitry Andricdef ST_FpP80m32  : FpI_<(outs), (ins f32mem:$op, RFP80:$src), OneArgFP, []>;
5290b57cec5SDimitry Andricdef ST_FpP80m64  : FpI_<(outs), (ins f64mem:$op, RFP80:$src), OneArgFP, []>;
5300b57cec5SDimitry Andric} // mayStore
5310b57cec5SDimitry Andric
5320b57cec5SDimitry Andricdef ST_FpP80m    : FpI_<(outs), (ins f80mem:$op, RFP80:$src), OneArgFP,
5330b57cec5SDimitry Andric                    [(store RFP80:$src, addr:$op)]>;
5340b57cec5SDimitry Andric
5350b57cec5SDimitry Andriclet mayStore = 1, hasSideEffects = 0 in {
5360b57cec5SDimitry Andricdef IST_Fp16m32  : FpIf32<(outs), (ins i16mem:$op, RFP32:$src), OneArgFP, []>;
5370b57cec5SDimitry Andricdef IST_Fp32m32  : FpIf32<(outs), (ins i32mem:$op, RFP32:$src), OneArgFP, []>;
5380b57cec5SDimitry Andricdef IST_Fp64m32  : FpIf32<(outs), (ins i64mem:$op, RFP32:$src), OneArgFP, []>;
5390b57cec5SDimitry Andricdef IST_Fp16m64  : FpIf64<(outs), (ins i16mem:$op, RFP64:$src), OneArgFP, []>;
5400b57cec5SDimitry Andricdef IST_Fp32m64  : FpIf64<(outs), (ins i32mem:$op, RFP64:$src), OneArgFP, []>;
5410b57cec5SDimitry Andricdef IST_Fp64m64  : FpIf64<(outs), (ins i64mem:$op, RFP64:$src), OneArgFP, []>;
5420b57cec5SDimitry Andricdef IST_Fp16m80  : FpI_<(outs), (ins i16mem:$op, RFP80:$src), OneArgFP, []>;
5430b57cec5SDimitry Andricdef IST_Fp32m80  : FpI_<(outs), (ins i32mem:$op, RFP80:$src), OneArgFP, []>;
5440b57cec5SDimitry Andricdef IST_Fp64m80  : FpI_<(outs), (ins i64mem:$op, RFP80:$src), OneArgFP, []>;
5450b57cec5SDimitry Andric} // mayStore
5460b57cec5SDimitry Andric} // SchedRW, Uses = [FPCW]
5470b57cec5SDimitry Andric
5480b57cec5SDimitry Andriclet mayLoad = 1, SchedRW = [WriteLoad], Uses = [FPCW] in {
5490b57cec5SDimitry Andricdef LD_F32m   : FPI<0xD9, MRM0m, (outs), (ins f32mem:$src), "fld{s}\t$src">;
5500b57cec5SDimitry Andricdef LD_F64m   : FPI<0xDD, MRM0m, (outs), (ins f64mem:$src), "fld{l}\t$src">;
5510b57cec5SDimitry Andricdef LD_F80m   : FPI<0xDB, MRM5m, (outs), (ins f80mem:$src), "fld{t}\t$src">;
552*480093f4SDimitry Andriclet mayRaiseFPException = 0 in {
5530b57cec5SDimitry Andricdef ILD_F16m  : FPI<0xDF, MRM0m, (outs), (ins i16mem:$src), "fild{s}\t$src">;
5540b57cec5SDimitry Andricdef ILD_F32m  : FPI<0xDB, MRM0m, (outs), (ins i32mem:$src), "fild{l}\t$src">;
5550b57cec5SDimitry Andricdef ILD_F64m  : FPI<0xDF, MRM5m, (outs), (ins i64mem:$src), "fild{ll}\t$src">;
5560b57cec5SDimitry Andric}
557*480093f4SDimitry Andric}
5580b57cec5SDimitry Andriclet mayStore = 1, SchedRW = [WriteStore], Uses = [FPCW] in {
5590b57cec5SDimitry Andricdef ST_F32m   : FPI<0xD9, MRM2m, (outs), (ins f32mem:$dst), "fst{s}\t$dst">;
5600b57cec5SDimitry Andricdef ST_F64m   : FPI<0xDD, MRM2m, (outs), (ins f64mem:$dst), "fst{l}\t$dst">;
5610b57cec5SDimitry Andricdef ST_FP32m  : FPI<0xD9, MRM3m, (outs), (ins f32mem:$dst), "fstp{s}\t$dst">;
5620b57cec5SDimitry Andricdef ST_FP64m  : FPI<0xDD, MRM3m, (outs), (ins f64mem:$dst), "fstp{l}\t$dst">;
5630b57cec5SDimitry Andricdef ST_FP80m  : FPI<0xDB, MRM7m, (outs), (ins f80mem:$dst), "fstp{t}\t$dst">;
5640b57cec5SDimitry Andricdef IST_F16m  : FPI<0xDF, MRM2m, (outs), (ins i16mem:$dst), "fist{s}\t$dst">;
5650b57cec5SDimitry Andricdef IST_F32m  : FPI<0xDB, MRM2m, (outs), (ins i32mem:$dst), "fist{l}\t$dst">;
5660b57cec5SDimitry Andricdef IST_FP16m : FPI<0xDF, MRM3m, (outs), (ins i16mem:$dst), "fistp{s}\t$dst">;
5670b57cec5SDimitry Andricdef IST_FP32m : FPI<0xDB, MRM3m, (outs), (ins i32mem:$dst), "fistp{l}\t$dst">;
5680b57cec5SDimitry Andricdef IST_FP64m : FPI<0xDF, MRM7m, (outs), (ins i64mem:$dst), "fistp{ll}\t$dst">;
5690b57cec5SDimitry Andric}
5700b57cec5SDimitry Andric
5710b57cec5SDimitry Andric// FISTTP requires SSE3 even though it's a FPStack op.
5720b57cec5SDimitry Andriclet Predicates = [HasSSE3], SchedRW = [WriteStore], Uses = [FPCW] in {
5730b57cec5SDimitry Andricdef ISTT_Fp16m32 : FpI_<(outs), (ins i16mem:$op, RFP32:$src), OneArgFP,
5740b57cec5SDimitry Andric                    [(X86fp_to_i16mem RFP32:$src, addr:$op)]>;
5750b57cec5SDimitry Andricdef ISTT_Fp32m32 : FpI_<(outs), (ins i32mem:$op, RFP32:$src), OneArgFP,
5760b57cec5SDimitry Andric                    [(X86fp_to_i32mem RFP32:$src, addr:$op)]>;
5770b57cec5SDimitry Andricdef ISTT_Fp64m32 : FpI_<(outs), (ins i64mem:$op, RFP32:$src), OneArgFP,
5780b57cec5SDimitry Andric                    [(X86fp_to_i64mem RFP32:$src, addr:$op)]>;
5790b57cec5SDimitry Andricdef ISTT_Fp16m64 : FpI_<(outs), (ins i16mem:$op, RFP64:$src), OneArgFP,
5800b57cec5SDimitry Andric                    [(X86fp_to_i16mem RFP64:$src, addr:$op)]>;
5810b57cec5SDimitry Andricdef ISTT_Fp32m64 : FpI_<(outs), (ins i32mem:$op, RFP64:$src), OneArgFP,
5820b57cec5SDimitry Andric                    [(X86fp_to_i32mem RFP64:$src, addr:$op)]>;
5830b57cec5SDimitry Andricdef ISTT_Fp64m64 : FpI_<(outs), (ins i64mem:$op, RFP64:$src), OneArgFP,
5840b57cec5SDimitry Andric                    [(X86fp_to_i64mem RFP64:$src, addr:$op)]>;
5850b57cec5SDimitry Andricdef ISTT_Fp16m80 : FpI_<(outs), (ins i16mem:$op, RFP80:$src), OneArgFP,
5860b57cec5SDimitry Andric                    [(X86fp_to_i16mem RFP80:$src, addr:$op)]>;
5870b57cec5SDimitry Andricdef ISTT_Fp32m80 : FpI_<(outs), (ins i32mem:$op, RFP80:$src), OneArgFP,
5880b57cec5SDimitry Andric                    [(X86fp_to_i32mem RFP80:$src, addr:$op)]>;
5890b57cec5SDimitry Andricdef ISTT_Fp64m80 : FpI_<(outs), (ins i64mem:$op, RFP80:$src), OneArgFP,
5900b57cec5SDimitry Andric                    [(X86fp_to_i64mem RFP80:$src, addr:$op)]>;
5910b57cec5SDimitry Andric} // Predicates = [HasSSE3]
5920b57cec5SDimitry Andric
5930b57cec5SDimitry Andriclet mayStore = 1, SchedRW = [WriteStore], Uses = [FPCW] in {
5940b57cec5SDimitry Andricdef ISTT_FP16m : FPI<0xDF, MRM1m, (outs), (ins i16mem:$dst), "fisttp{s}\t$dst">;
5950b57cec5SDimitry Andricdef ISTT_FP32m : FPI<0xDB, MRM1m, (outs), (ins i32mem:$dst), "fisttp{l}\t$dst">;
5960b57cec5SDimitry Andricdef ISTT_FP64m : FPI<0xDD, MRM1m, (outs), (ins i64mem:$dst), "fisttp{ll}\t$dst">;
5970b57cec5SDimitry Andric}
5980b57cec5SDimitry Andric
5990b57cec5SDimitry Andric// FP Stack manipulation instructions.
6000b57cec5SDimitry Andriclet SchedRW = [WriteMove], Uses = [FPCW] in {
6010b57cec5SDimitry Andricdef LD_Frr   : FPI<0xD9, MRM0r, (outs), (ins RSTi:$op), "fld\t$op">;
6020b57cec5SDimitry Andricdef ST_Frr   : FPI<0xDD, MRM2r, (outs), (ins RSTi:$op), "fst\t$op">;
6030b57cec5SDimitry Andricdef ST_FPrr  : FPI<0xDD, MRM3r, (outs), (ins RSTi:$op), "fstp\t$op">;
6040b57cec5SDimitry Andricdef XCH_F    : FPI<0xD9, MRM1r, (outs), (ins RSTi:$op), "fxch\t$op">;
6050b57cec5SDimitry Andric}
6060b57cec5SDimitry Andric
6070b57cec5SDimitry Andric// Floating point constant loads.
6080b57cec5SDimitry Andriclet SchedRW = [WriteZero], Uses = [FPCW] in {
6090b57cec5SDimitry Andricdef LD_Fp032 : FpIf32<(outs RFP32:$dst), (ins), ZeroArgFP,
6100b57cec5SDimitry Andric                [(set RFP32:$dst, fpimm0)]>;
6110b57cec5SDimitry Andricdef LD_Fp132 : FpIf32<(outs RFP32:$dst), (ins), ZeroArgFP,
6120b57cec5SDimitry Andric                [(set RFP32:$dst, fpimm1)]>;
6130b57cec5SDimitry Andricdef LD_Fp064 : FpIf64<(outs RFP64:$dst), (ins), ZeroArgFP,
6140b57cec5SDimitry Andric                [(set RFP64:$dst, fpimm0)]>;
6150b57cec5SDimitry Andricdef LD_Fp164 : FpIf64<(outs RFP64:$dst), (ins), ZeroArgFP,
6160b57cec5SDimitry Andric                [(set RFP64:$dst, fpimm1)]>;
6170b57cec5SDimitry Andricdef LD_Fp080 : FpI_<(outs RFP80:$dst), (ins), ZeroArgFP,
6180b57cec5SDimitry Andric                [(set RFP80:$dst, fpimm0)]>;
6190b57cec5SDimitry Andricdef LD_Fp180 : FpI_<(outs RFP80:$dst), (ins), ZeroArgFP,
6200b57cec5SDimitry Andric                [(set RFP80:$dst, fpimm1)]>;
6210b57cec5SDimitry Andric}
6220b57cec5SDimitry Andric
6230b57cec5SDimitry Andriclet SchedRW = [WriteFLD0], Uses = [FPCW] in
6240b57cec5SDimitry Andricdef LD_F0 : FPI<0xD9, MRM_EE, (outs), (ins), "fldz">;
6250b57cec5SDimitry Andric
6260b57cec5SDimitry Andriclet SchedRW = [WriteFLD1], Uses = [FPCW] in
6270b57cec5SDimitry Andricdef LD_F1 : FPI<0xD9, MRM_E8, (outs), (ins), "fld1">;
6280b57cec5SDimitry Andric
629*480093f4SDimitry Andriclet SchedRW = [WriteFLDC], Defs = [FPSW], Uses = [FPCW] in {
6300b57cec5SDimitry Andricdef FLDL2T : I<0xD9, MRM_E9, (outs), (ins), "fldl2t", []>;
6310b57cec5SDimitry Andricdef FLDL2E : I<0xD9, MRM_EA, (outs), (ins), "fldl2e", []>;
6320b57cec5SDimitry Andricdef FLDPI : I<0xD9, MRM_EB, (outs), (ins), "fldpi", []>;
6330b57cec5SDimitry Andricdef FLDLG2 : I<0xD9, MRM_EC, (outs), (ins), "fldlg2", []>;
6340b57cec5SDimitry Andricdef FLDLN2 : I<0xD9, MRM_ED, (outs), (ins), "fldln2", []>;
6350b57cec5SDimitry Andric} // SchedRW
6360b57cec5SDimitry Andric
6370b57cec5SDimitry Andric// Floating point compares.
6380b57cec5SDimitry Andriclet SchedRW = [WriteFCom], Uses = [FPCW] in {
6390b57cec5SDimitry Andricdef UCOM_Fpr32 : FpIf32<(outs), (ins RFP32:$lhs, RFP32:$rhs), CompareFP,
640*480093f4SDimitry Andric                        [(set FPSW, (trunc (X86any_fcmp RFP32:$lhs, RFP32:$rhs)))]>;
6410b57cec5SDimitry Andricdef UCOM_Fpr64 : FpIf64<(outs), (ins RFP64:$lhs, RFP64:$rhs), CompareFP,
642*480093f4SDimitry Andric                        [(set FPSW, (trunc (X86any_fcmp RFP64:$lhs, RFP64:$rhs)))]>;
6430b57cec5SDimitry Andricdef UCOM_Fpr80 : FpI_  <(outs), (ins RFP80:$lhs, RFP80:$rhs), CompareFP,
644*480093f4SDimitry Andric                        [(set FPSW, (trunc (X86any_fcmp RFP80:$lhs, RFP80:$rhs)))]>;
645*480093f4SDimitry Andricdef COM_Fpr32  : FpIf32<(outs), (ins RFP32:$lhs, RFP32:$rhs), CompareFP,
646*480093f4SDimitry Andric                        [(set FPSW, (trunc (X86strict_fcmps RFP32:$lhs, RFP32:$rhs)))]>;
647*480093f4SDimitry Andricdef COM_Fpr64  : FpIf64<(outs), (ins RFP64:$lhs, RFP64:$rhs), CompareFP,
648*480093f4SDimitry Andric                        [(set FPSW, (trunc (X86strict_fcmps RFP64:$lhs, RFP64:$rhs)))]>;
649*480093f4SDimitry Andricdef COM_Fpr80  : FpI_  <(outs), (ins RFP80:$lhs, RFP80:$rhs), CompareFP,
650*480093f4SDimitry Andric                        [(set FPSW, (trunc (X86strict_fcmps RFP80:$lhs, RFP80:$rhs)))]>;
6510b57cec5SDimitry Andric} // SchedRW
652*480093f4SDimitry Andric} // mayRaiseFPException = 1
6530b57cec5SDimitry Andric
654*480093f4SDimitry Andriclet SchedRW = [WriteFCom], mayRaiseFPException = 1 in {
6550b57cec5SDimitry Andric// CC = ST(0) cmp ST(i)
656*480093f4SDimitry Andriclet Defs = [EFLAGS, FPCW], Uses = [FPCW] in {
6570b57cec5SDimitry Andricdef UCOM_FpIr32: FpI_<(outs), (ins RFP32:$lhs, RFP32:$rhs), CompareFP,
658*480093f4SDimitry Andric                  [(set EFLAGS, (X86any_fcmp RFP32:$lhs, RFP32:$rhs))]>,
6590b57cec5SDimitry Andric                  Requires<[FPStackf32, HasCMov]>;
6600b57cec5SDimitry Andricdef UCOM_FpIr64: FpI_<(outs), (ins RFP64:$lhs, RFP64:$rhs), CompareFP,
661*480093f4SDimitry Andric                  [(set EFLAGS, (X86any_fcmp RFP64:$lhs, RFP64:$rhs))]>,
6620b57cec5SDimitry Andric                  Requires<[FPStackf64, HasCMov]>;
6630b57cec5SDimitry Andricdef UCOM_FpIr80: FpI_<(outs), (ins RFP80:$lhs, RFP80:$rhs), CompareFP,
664*480093f4SDimitry Andric                  [(set EFLAGS, (X86any_fcmp RFP80:$lhs, RFP80:$rhs))]>,
665*480093f4SDimitry Andric                  Requires<[HasCMov]>;
666*480093f4SDimitry Andricdef COM_FpIr32: FpI_<(outs), (ins RFP32:$lhs, RFP32:$rhs), CompareFP,
667*480093f4SDimitry Andric                  [(set EFLAGS, (X86strict_fcmps RFP32:$lhs, RFP32:$rhs))]>,
668*480093f4SDimitry Andric                  Requires<[FPStackf32, HasCMov]>;
669*480093f4SDimitry Andricdef COM_FpIr64: FpI_<(outs), (ins RFP64:$lhs, RFP64:$rhs), CompareFP,
670*480093f4SDimitry Andric                  [(set EFLAGS, (X86strict_fcmps RFP64:$lhs, RFP64:$rhs))]>,
671*480093f4SDimitry Andric                  Requires<[FPStackf64, HasCMov]>;
672*480093f4SDimitry Andricdef COM_FpIr80: FpI_<(outs), (ins RFP80:$lhs, RFP80:$rhs), CompareFP,
673*480093f4SDimitry Andric                  [(set EFLAGS, (X86strict_fcmps RFP80:$lhs, RFP80:$rhs))]>,
6740b57cec5SDimitry Andric                  Requires<[HasCMov]>;
6750b57cec5SDimitry Andric}
6760b57cec5SDimitry Andric
677*480093f4SDimitry Andriclet Uses = [ST0, FPCW] in {
6780b57cec5SDimitry Andricdef UCOM_Fr    : FPI<0xDD, MRM4r,    // FPSW = cmp ST(0) with ST(i)
6790b57cec5SDimitry Andric                    (outs), (ins RSTi:$reg), "fucom\t$reg">;
6800b57cec5SDimitry Andricdef UCOM_FPr   : FPI<0xDD, MRM5r,    // FPSW = cmp ST(0) with ST(i), pop
6810b57cec5SDimitry Andric                    (outs), (ins RSTi:$reg), "fucomp\t$reg">;
6820b57cec5SDimitry Andricdef UCOM_FPPr  : FPI<0xDA, MRM_E9,       // cmp ST(0) with ST(1), pop, pop
6830b57cec5SDimitry Andric                    (outs), (ins), "fucompp">;
6840b57cec5SDimitry Andric}
6850b57cec5SDimitry Andric
6860b57cec5SDimitry Andriclet Defs = [EFLAGS, FPSW], Uses = [ST0, FPCW] in {
6870b57cec5SDimitry Andricdef UCOM_FIr   : FPI<0xDB, MRM5r,     // CC = cmp ST(0) with ST(i)
6880b57cec5SDimitry Andric                    (outs), (ins RSTi:$reg), "fucomi\t{$reg, %st|st, $reg}">;
6890b57cec5SDimitry Andricdef UCOM_FIPr  : FPI<0xDF, MRM5r,     // CC = cmp ST(0) with ST(i), pop
6900b57cec5SDimitry Andric                    (outs), (ins RSTi:$reg), "fucompi\t{$reg, %st|st, $reg}">;
6910b57cec5SDimitry Andric
6920b57cec5SDimitry Andricdef COM_FIr : FPI<0xDB, MRM6r, (outs), (ins RSTi:$reg),
6930b57cec5SDimitry Andric                  "fcomi\t{$reg, %st|st, $reg}">;
6940b57cec5SDimitry Andricdef COM_FIPr : FPI<0xDF, MRM6r, (outs), (ins RSTi:$reg),
6950b57cec5SDimitry Andric                   "fcompi\t{$reg, %st|st, $reg}">;
6960b57cec5SDimitry Andric}
6970b57cec5SDimitry Andric} // SchedRW
6980b57cec5SDimitry Andric
6990b57cec5SDimitry Andric// Floating point flag ops.
7000b57cec5SDimitry Andriclet SchedRW = [WriteALU] in {
701*480093f4SDimitry Andriclet Defs = [AX, FPSW], Uses = [FPSW] in
7020b57cec5SDimitry Andricdef FNSTSW16r : I<0xDF, MRM_E0,                  // AX = fp flags
7030b57cec5SDimitry Andric                  (outs), (ins), "fnstsw\t{%ax|ax}",
7040b57cec5SDimitry Andric                  [(set AX, (X86fp_stsw FPSW))]>;
7050b57cec5SDimitry Andriclet Defs = [FPSW], Uses = [FPCW] in
7060b57cec5SDimitry Andricdef FNSTCW16m : I<0xD9, MRM7m,                   // [mem16] = X87 control world
7070b57cec5SDimitry Andric                  (outs), (ins i16mem:$dst), "fnstcw\t$dst",
7080b57cec5SDimitry Andric                  [(X86fp_cwd_get16 addr:$dst)]>;
7090b57cec5SDimitry Andric} // SchedRW
7100b57cec5SDimitry Andriclet Defs = [FPSW,FPCW], mayLoad = 1 in
7110b57cec5SDimitry Andricdef FLDCW16m  : I<0xD9, MRM5m,                   // X87 control world = [mem16]
7120b57cec5SDimitry Andric                  (outs), (ins i16mem:$dst), "fldcw\t$dst", []>,
7130b57cec5SDimitry Andric                Sched<[WriteLoad]>;
7140b57cec5SDimitry Andric
7150b57cec5SDimitry Andric// FPU control instructions
7160b57cec5SDimitry Andriclet SchedRW = [WriteMicrocoded] in {
7170b57cec5SDimitry Andricdef FFREE : FPI<0xDD, MRM0r, (outs), (ins RSTi:$reg), "ffree\t$reg">;
7180b57cec5SDimitry Andricdef FFREEP : FPI<0xDF, MRM0r, (outs), (ins RSTi:$reg), "ffreep\t$reg">;
7190b57cec5SDimitry Andric
720*480093f4SDimitry Andriclet Defs = [FPSW, FPCW] in
721*480093f4SDimitry Andricdef FNINIT : I<0xDB, MRM_E3, (outs), (ins), "fninit", []>;
7220b57cec5SDimitry Andric// Clear exceptions
723*480093f4SDimitry Andriclet Defs = [FPSW] in
7240b57cec5SDimitry Andricdef FNCLEX : I<0xDB, MRM_E2, (outs), (ins), "fnclex", []>;
7250b57cec5SDimitry Andric} // SchedRW
7260b57cec5SDimitry Andric
7270b57cec5SDimitry Andric// Operand-less floating-point instructions for the disassembler.
728*480093f4SDimitry Andriclet Defs = [FPSW] in
7290b57cec5SDimitry Andricdef FNOP : I<0xD9, MRM_D0, (outs), (ins), "fnop", []>, Sched<[WriteNop]>;
7300b57cec5SDimitry Andric
7310b57cec5SDimitry Andriclet SchedRW = [WriteMicrocoded] in {
7320b57cec5SDimitry Andriclet Defs = [FPSW] in {
7330b57cec5SDimitry Andricdef WAIT : I<0x9B, RawFrm, (outs), (ins), "wait", []>;
7340b57cec5SDimitry Andricdef FXAM : I<0xD9, MRM_E5, (outs), (ins), "fxam", []>;
735*480093f4SDimitry Andricdef FDECSTP : I<0xD9, MRM_F6, (outs), (ins), "fdecstp", []>;
736*480093f4SDimitry Andricdef FINCSTP : I<0xD9, MRM_F7, (outs), (ins), "fincstp", []>;
737*480093f4SDimitry Andriclet Uses = [FPCW], mayRaiseFPException = 1 in {
7380b57cec5SDimitry Andricdef F2XM1 : I<0xD9, MRM_F0, (outs), (ins), "f2xm1", []>;
7390b57cec5SDimitry Andricdef FYL2X : I<0xD9, MRM_F1, (outs), (ins), "fyl2x", []>;
7400b57cec5SDimitry Andricdef FPTAN : I<0xD9, MRM_F2, (outs), (ins), "fptan", []>;
7410b57cec5SDimitry Andricdef FPATAN : I<0xD9, MRM_F3, (outs), (ins), "fpatan", []>;
7420b57cec5SDimitry Andricdef FXTRACT : I<0xD9, MRM_F4, (outs), (ins), "fxtract", []>;
7430b57cec5SDimitry Andricdef FPREM1 : I<0xD9, MRM_F5, (outs), (ins), "fprem1", []>;
7440b57cec5SDimitry Andricdef FPREM : I<0xD9, MRM_F8, (outs), (ins), "fprem", []>;
7450b57cec5SDimitry Andricdef FYL2XP1 : I<0xD9, MRM_F9, (outs), (ins), "fyl2xp1", []>;
746*480093f4SDimitry Andricdef FSIN : I<0xD9, MRM_FE, (outs), (ins), "fsin", []>;
747*480093f4SDimitry Andricdef FCOS : I<0xD9, MRM_FF, (outs), (ins), "fcos", []>;
7480b57cec5SDimitry Andricdef FSINCOS : I<0xD9, MRM_FB, (outs), (ins), "fsincos", []>;
7490b57cec5SDimitry Andricdef FRNDINT : I<0xD9, MRM_FC, (outs), (ins), "frndint", []>;
7500b57cec5SDimitry Andricdef FSCALE : I<0xD9, MRM_FD, (outs), (ins), "fscale", []>;
7510b57cec5SDimitry Andricdef FCOMPP : I<0xDE, MRM_D9, (outs), (ins), "fcompp", []>;
752*480093f4SDimitry Andric} // Uses = [FPCW], mayRaiseFPException = 1
7530b57cec5SDimitry Andric} // Defs = [FPSW]
7540b57cec5SDimitry Andric
755*480093f4SDimitry Andriclet Uses = [FPSW, FPCW] in {
7560b57cec5SDimitry Andricdef FXSAVE : I<0xAE, MRM0m, (outs), (ins opaquemem:$dst),
7570b57cec5SDimitry Andric             "fxsave\t$dst", [(int_x86_fxsave addr:$dst)]>, TB,
7580b57cec5SDimitry Andric             Requires<[HasFXSR]>;
7590b57cec5SDimitry Andricdef FXSAVE64 : RI<0xAE, MRM0m, (outs), (ins opaquemem:$dst),
7600b57cec5SDimitry Andric               "fxsave64\t$dst", [(int_x86_fxsave64 addr:$dst)]>,
7610b57cec5SDimitry Andric               TB, Requires<[HasFXSR, In64BitMode]>;
762*480093f4SDimitry Andric} // Uses = [FPSW, FPCW]
763*480093f4SDimitry Andric
764*480093f4SDimitry Andriclet Defs = [FPSW, FPCW] in {
7650b57cec5SDimitry Andricdef FXRSTOR : I<0xAE, MRM1m, (outs), (ins opaquemem:$src),
7660b57cec5SDimitry Andric              "fxrstor\t$src", [(int_x86_fxrstor addr:$src)]>,
7670b57cec5SDimitry Andric              TB, Requires<[HasFXSR]>;
7680b57cec5SDimitry Andricdef FXRSTOR64 : RI<0xAE, MRM1m, (outs), (ins opaquemem:$src),
7690b57cec5SDimitry Andric                "fxrstor64\t$src", [(int_x86_fxrstor64 addr:$src)]>,
7700b57cec5SDimitry Andric                TB, Requires<[HasFXSR, In64BitMode]>;
771*480093f4SDimitry Andric} // Defs = [FPSW, FPCW]
7720b57cec5SDimitry Andric} // SchedRW
7730b57cec5SDimitry Andric
7740b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
7750b57cec5SDimitry Andric// Non-Instruction Patterns
7760b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
7770b57cec5SDimitry Andric
7780b57cec5SDimitry Andric// Required for RET of f32 / f64 / f80 values.
7790b57cec5SDimitry Andricdef : Pat<(X86fldf32 addr:$src), (LD_Fp32m addr:$src)>;
780*480093f4SDimitry Andricdef : Pat<(X86fldf32 addr:$src), (LD_Fp32m64 addr:$src)>;
7810b57cec5SDimitry Andricdef : Pat<(X86fldf64 addr:$src), (LD_Fp64m addr:$src)>;
782*480093f4SDimitry Andricdef : Pat<(X86fldf32 addr:$src), (LD_Fp32m80 addr:$src)>;
783*480093f4SDimitry Andricdef : Pat<(X86fldf64 addr:$src), (LD_Fp64m80 addr:$src)>;
7840b57cec5SDimitry Andricdef : Pat<(X86fldf80 addr:$src), (LD_Fp80m addr:$src)>;
7850b57cec5SDimitry Andric
7860b57cec5SDimitry Andric// Required for CALL which return f32 / f64 / f80 values.
7870b57cec5SDimitry Andricdef : Pat<(X86fstf32 RFP32:$src, addr:$op), (ST_Fp32m addr:$op, RFP32:$src)>;
7880b57cec5SDimitry Andricdef : Pat<(X86fstf32 RFP64:$src, addr:$op), (ST_Fp64m32 addr:$op, RFP64:$src)>;
7890b57cec5SDimitry Andricdef : Pat<(X86fstf64 RFP64:$src, addr:$op), (ST_Fp64m addr:$op, RFP64:$src)>;
7900b57cec5SDimitry Andricdef : Pat<(X86fstf32 RFP80:$src, addr:$op), (ST_Fp80m32 addr:$op, RFP80:$src)>;
7910b57cec5SDimitry Andricdef : Pat<(X86fstf64 RFP80:$src, addr:$op), (ST_Fp80m64 addr:$op, RFP80:$src)>;
7920b57cec5SDimitry Andricdef : Pat<(X86fstf80 RFP80:$src, addr:$op), (ST_FpP80m addr:$op, RFP80:$src)>;
7930b57cec5SDimitry Andric
7940b57cec5SDimitry Andric// Floating point constant -0.0 and -1.0
7950b57cec5SDimitry Andricdef : Pat<(f32 fpimmneg0), (CHS_Fp32 (LD_Fp032))>, Requires<[FPStackf32]>;
7960b57cec5SDimitry Andricdef : Pat<(f32 fpimmneg1), (CHS_Fp32 (LD_Fp132))>, Requires<[FPStackf32]>;
7970b57cec5SDimitry Andricdef : Pat<(f64 fpimmneg0), (CHS_Fp64 (LD_Fp064))>, Requires<[FPStackf64]>;
7980b57cec5SDimitry Andricdef : Pat<(f64 fpimmneg1), (CHS_Fp64 (LD_Fp164))>, Requires<[FPStackf64]>;
7990b57cec5SDimitry Andricdef : Pat<(f80 fpimmneg0), (CHS_Fp80 (LD_Fp080))>;
8000b57cec5SDimitry Andricdef : Pat<(f80 fpimmneg1), (CHS_Fp80 (LD_Fp180))>;
8010b57cec5SDimitry Andric
8020b57cec5SDimitry Andric// Used to conv. i64 to f64 since there isn't a SSE version.
8030b57cec5SDimitry Andricdef : Pat<(X86fildflag64 addr:$src), (ILD_Fp64m64 addr:$src)>;
8040b57cec5SDimitry Andric
8050b57cec5SDimitry Andric// Used to conv. between f80 and i64 for i64 atomic loads.
8060b57cec5SDimitry Andricdef : Pat<(X86fildflag64 addr:$src), (ILD_Fp64m80 addr:$src)>;
8070b57cec5SDimitry Andricdef : Pat<(X86fist64 RFP80:$src, addr:$op), (IST_Fp64m80 addr:$op, RFP80:$src)>;
8080b57cec5SDimitry Andric
8090b57cec5SDimitry Andric// FP extensions map onto simple pseudo-value conversions if they are to/from
8100b57cec5SDimitry Andric// the FP stack.
811*480093f4SDimitry Andricdef : Pat<(f64 (any_fpextend RFP32:$src)), (COPY_TO_REGCLASS RFP32:$src, RFP64)>,
8120b57cec5SDimitry Andric          Requires<[FPStackf32]>;
813*480093f4SDimitry Andricdef : Pat<(f80 (any_fpextend RFP32:$src)), (COPY_TO_REGCLASS RFP32:$src, RFP80)>,
8140b57cec5SDimitry Andric           Requires<[FPStackf32]>;
815*480093f4SDimitry Andricdef : Pat<(f80 (any_fpextend RFP64:$src)), (COPY_TO_REGCLASS RFP64:$src, RFP80)>,
8160b57cec5SDimitry Andric           Requires<[FPStackf64]>;
8170b57cec5SDimitry Andric
8180b57cec5SDimitry Andric// FP truncations map onto simple pseudo-value conversions if they are to/from
8190b57cec5SDimitry Andric// the FP stack.  We have validated that only value-preserving truncations make
8200b57cec5SDimitry Andric// it through isel.
821*480093f4SDimitry Andricdef : Pat<(f32 (any_fpround RFP64:$src)), (COPY_TO_REGCLASS RFP64:$src, RFP32)>,
8220b57cec5SDimitry Andric          Requires<[FPStackf32]>;
823*480093f4SDimitry Andricdef : Pat<(f32 (any_fpround RFP80:$src)), (COPY_TO_REGCLASS RFP80:$src, RFP32)>,
8240b57cec5SDimitry Andric           Requires<[FPStackf32]>;
825*480093f4SDimitry Andricdef : Pat<(f64 (any_fpround RFP80:$src)), (COPY_TO_REGCLASS RFP80:$src, RFP64)>,
8260b57cec5SDimitry Andric           Requires<[FPStackf64]>;
827