10b57cec5SDimitry Andric //===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric // 90b57cec5SDimitry Andric // This file defines the interfaces that X86 uses to lower LLVM code into a 100b57cec5SDimitry Andric // selection DAG. 110b57cec5SDimitry Andric // 120b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 130b57cec5SDimitry Andric 140b57cec5SDimitry Andric #ifndef LLVM_LIB_TARGET_X86_X86ISELLOWERING_H 150b57cec5SDimitry Andric #define LLVM_LIB_TARGET_X86_X86ISELLOWERING_H 160b57cec5SDimitry Andric 170b57cec5SDimitry Andric #include "llvm/CodeGen/TargetLowering.h" 180b57cec5SDimitry Andric 190b57cec5SDimitry Andric namespace llvm { 200b57cec5SDimitry Andric class X86Subtarget; 210b57cec5SDimitry Andric class X86TargetMachine; 220b57cec5SDimitry Andric 230b57cec5SDimitry Andric namespace X86ISD { 240b57cec5SDimitry Andric // X86 Specific DAG Nodes 250b57cec5SDimitry Andric enum NodeType : unsigned { 260b57cec5SDimitry Andric // Start the numbering where the builtin ops leave off. 270b57cec5SDimitry Andric FIRST_NUMBER = ISD::BUILTIN_OP_END, 280b57cec5SDimitry Andric 290b57cec5SDimitry Andric /// Bit scan forward. 300b57cec5SDimitry Andric BSF, 310b57cec5SDimitry Andric /// Bit scan reverse. 320b57cec5SDimitry Andric BSR, 330b57cec5SDimitry Andric 345ffd83dbSDimitry Andric /// X86 funnel/double shift i16 instructions. These correspond to 355ffd83dbSDimitry Andric /// X86::SHLDW and X86::SHRDW instructions which have different amt 365ffd83dbSDimitry Andric /// modulo rules to generic funnel shifts. 375ffd83dbSDimitry Andric /// NOTE: The operand order matches ISD::FSHL/FSHR not SHLD/SHRD. 385ffd83dbSDimitry Andric FSHL, 395ffd83dbSDimitry Andric FSHR, 400b57cec5SDimitry Andric 410b57cec5SDimitry Andric /// Bitwise logical AND of floating point values. This corresponds 420b57cec5SDimitry Andric /// to X86::ANDPS or X86::ANDPD. 430b57cec5SDimitry Andric FAND, 440b57cec5SDimitry Andric 450b57cec5SDimitry Andric /// Bitwise logical OR of floating point values. This corresponds 460b57cec5SDimitry Andric /// to X86::ORPS or X86::ORPD. 470b57cec5SDimitry Andric FOR, 480b57cec5SDimitry Andric 490b57cec5SDimitry Andric /// Bitwise logical XOR of floating point values. This corresponds 500b57cec5SDimitry Andric /// to X86::XORPS or X86::XORPD. 510b57cec5SDimitry Andric FXOR, 520b57cec5SDimitry Andric 530b57cec5SDimitry Andric /// Bitwise logical ANDNOT of floating point values. This 540b57cec5SDimitry Andric /// corresponds to X86::ANDNPS or X86::ANDNPD. 550b57cec5SDimitry Andric FANDN, 560b57cec5SDimitry Andric 570b57cec5SDimitry Andric /// These operations represent an abstract X86 call 580b57cec5SDimitry Andric /// instruction, which includes a bunch of information. In particular the 590b57cec5SDimitry Andric /// operands of these node are: 600b57cec5SDimitry Andric /// 610b57cec5SDimitry Andric /// #0 - The incoming token chain 620b57cec5SDimitry Andric /// #1 - The callee 630b57cec5SDimitry Andric /// #2 - The number of arg bytes the caller pushes on the stack. 640b57cec5SDimitry Andric /// #3 - The number of arg bytes the callee pops off the stack. 650b57cec5SDimitry Andric /// #4 - The value to pass in AL/AX/EAX (optional) 660b57cec5SDimitry Andric /// #5 - The value to pass in DL/DX/EDX (optional) 670b57cec5SDimitry Andric /// 680b57cec5SDimitry Andric /// The result values of these nodes are: 690b57cec5SDimitry Andric /// 700b57cec5SDimitry Andric /// #0 - The outgoing token chain 710b57cec5SDimitry Andric /// #1 - The first register result value (optional) 720b57cec5SDimitry Andric /// #2 - The second register result value (optional) 730b57cec5SDimitry Andric /// 740b57cec5SDimitry Andric CALL, 750b57cec5SDimitry Andric 760b57cec5SDimitry Andric /// Same as call except it adds the NoTrack prefix. 770b57cec5SDimitry Andric NT_CALL, 780b57cec5SDimitry Andric 790b57cec5SDimitry Andric /// X86 compare and logical compare instructions. 805ffd83dbSDimitry Andric CMP, 815ffd83dbSDimitry Andric FCMP, 825ffd83dbSDimitry Andric COMI, 835ffd83dbSDimitry Andric UCOMI, 840b57cec5SDimitry Andric 850b57cec5SDimitry Andric /// X86 bit-test instructions. 860b57cec5SDimitry Andric BT, 870b57cec5SDimitry Andric 880b57cec5SDimitry Andric /// X86 SetCC. Operand 0 is condition code, and operand 1 is the EFLAGS 890b57cec5SDimitry Andric /// operand, usually produced by a CMP instruction. 900b57cec5SDimitry Andric SETCC, 910b57cec5SDimitry Andric 920b57cec5SDimitry Andric /// X86 Select 930b57cec5SDimitry Andric SELECTS, 940b57cec5SDimitry Andric 950b57cec5SDimitry Andric // Same as SETCC except it's materialized with a sbb and the value is all 960b57cec5SDimitry Andric // one's or all zero's. 970b57cec5SDimitry Andric SETCC_CARRY, // R = carry_bit ? ~0 : 0 980b57cec5SDimitry Andric 990b57cec5SDimitry Andric /// X86 FP SETCC, implemented with CMP{cc}SS/CMP{cc}SD. 1000b57cec5SDimitry Andric /// Operands are two FP values to compare; result is a mask of 1010b57cec5SDimitry Andric /// 0s or 1s. Generally DTRT for C/C++ with NaNs. 1020b57cec5SDimitry Andric FSETCC, 1030b57cec5SDimitry Andric 1040b57cec5SDimitry Andric /// X86 FP SETCC, similar to above, but with output as an i1 mask and 1050b57cec5SDimitry Andric /// and a version with SAE. 1065ffd83dbSDimitry Andric FSETCCM, 1075ffd83dbSDimitry Andric FSETCCM_SAE, 1080b57cec5SDimitry Andric 1090b57cec5SDimitry Andric /// X86 conditional moves. Operand 0 and operand 1 are the two values 1100b57cec5SDimitry Andric /// to select from. Operand 2 is the condition code, and operand 3 is the 1110b57cec5SDimitry Andric /// flag operand produced by a CMP or TEST instruction. 1120b57cec5SDimitry Andric CMOV, 1130b57cec5SDimitry Andric 1140b57cec5SDimitry Andric /// X86 conditional branches. Operand 0 is the chain operand, operand 1 1150b57cec5SDimitry Andric /// is the block to branch if condition is true, operand 2 is the 1160b57cec5SDimitry Andric /// condition code, and operand 3 is the flag operand produced by a CMP 1170b57cec5SDimitry Andric /// or TEST instruction. 1180b57cec5SDimitry Andric BRCOND, 1190b57cec5SDimitry Andric 1200b57cec5SDimitry Andric /// BRIND node with NoTrack prefix. Operand 0 is the chain operand and 1210b57cec5SDimitry Andric /// operand 1 is the target address. 1220b57cec5SDimitry Andric NT_BRIND, 1230b57cec5SDimitry Andric 1240b57cec5SDimitry Andric /// Return with a flag operand. Operand 0 is the chain operand, operand 1250b57cec5SDimitry Andric /// 1 is the number of bytes of stack to pop. 1260b57cec5SDimitry Andric RET_FLAG, 1270b57cec5SDimitry Andric 1280b57cec5SDimitry Andric /// Return from interrupt. Operand 0 is the number of bytes to pop. 1290b57cec5SDimitry Andric IRET, 1300b57cec5SDimitry Andric 1310b57cec5SDimitry Andric /// Repeat fill, corresponds to X86::REP_STOSx. 1320b57cec5SDimitry Andric REP_STOS, 1330b57cec5SDimitry Andric 1340b57cec5SDimitry Andric /// Repeat move, corresponds to X86::REP_MOVSx. 1350b57cec5SDimitry Andric REP_MOVS, 1360b57cec5SDimitry Andric 1370b57cec5SDimitry Andric /// On Darwin, this node represents the result of the popl 1380b57cec5SDimitry Andric /// at function entry, used for PIC code. 1390b57cec5SDimitry Andric GlobalBaseReg, 1400b57cec5SDimitry Andric 1410b57cec5SDimitry Andric /// A wrapper node for TargetConstantPool, TargetJumpTable, 1420b57cec5SDimitry Andric /// TargetExternalSymbol, TargetGlobalAddress, TargetGlobalTLSAddress, 1430b57cec5SDimitry Andric /// MCSymbol and TargetBlockAddress. 1440b57cec5SDimitry Andric Wrapper, 1450b57cec5SDimitry Andric 1460b57cec5SDimitry Andric /// Special wrapper used under X86-64 PIC mode for RIP 1470b57cec5SDimitry Andric /// relative displacements. 1480b57cec5SDimitry Andric WrapperRIP, 1490b57cec5SDimitry Andric 1508bcb0991SDimitry Andric /// Copies a 64-bit value from an MMX vector to the low word 1518bcb0991SDimitry Andric /// of an XMM vector, with the high word zero filled. 1528bcb0991SDimitry Andric MOVQ2DQ, 1538bcb0991SDimitry Andric 1540b57cec5SDimitry Andric /// Copies a 64-bit value from the low word of an XMM vector 1550b57cec5SDimitry Andric /// to an MMX vector. 1560b57cec5SDimitry Andric MOVDQ2Q, 1570b57cec5SDimitry Andric 1580b57cec5SDimitry Andric /// Copies a 32-bit value from the low word of a MMX 1590b57cec5SDimitry Andric /// vector to a GPR. 1600b57cec5SDimitry Andric MMX_MOVD2W, 1610b57cec5SDimitry Andric 1620b57cec5SDimitry Andric /// Copies a GPR into the low 32-bit word of a MMX vector 1630b57cec5SDimitry Andric /// and zero out the high word. 1640b57cec5SDimitry Andric MMX_MOVW2D, 1650b57cec5SDimitry Andric 1660b57cec5SDimitry Andric /// Extract an 8-bit value from a vector and zero extend it to 1670b57cec5SDimitry Andric /// i32, corresponds to X86::PEXTRB. 1680b57cec5SDimitry Andric PEXTRB, 1690b57cec5SDimitry Andric 1700b57cec5SDimitry Andric /// Extract a 16-bit value from a vector and zero extend it to 1710b57cec5SDimitry Andric /// i32, corresponds to X86::PEXTRW. 1720b57cec5SDimitry Andric PEXTRW, 1730b57cec5SDimitry Andric 1740b57cec5SDimitry Andric /// Insert any element of a 4 x float vector into any element 1750b57cec5SDimitry Andric /// of a destination 4 x floatvector. 1760b57cec5SDimitry Andric INSERTPS, 1770b57cec5SDimitry Andric 1780b57cec5SDimitry Andric /// Insert the lower 8-bits of a 32-bit value to a vector, 1790b57cec5SDimitry Andric /// corresponds to X86::PINSRB. 1800b57cec5SDimitry Andric PINSRB, 1810b57cec5SDimitry Andric 1820b57cec5SDimitry Andric /// Insert the lower 16-bits of a 32-bit value to a vector, 1830b57cec5SDimitry Andric /// corresponds to X86::PINSRW. 1840b57cec5SDimitry Andric PINSRW, 1850b57cec5SDimitry Andric 1860b57cec5SDimitry Andric /// Shuffle 16 8-bit values within a vector. 1870b57cec5SDimitry Andric PSHUFB, 1880b57cec5SDimitry Andric 1890b57cec5SDimitry Andric /// Compute Sum of Absolute Differences. 1900b57cec5SDimitry Andric PSADBW, 1910b57cec5SDimitry Andric /// Compute Double Block Packed Sum-Absolute-Differences 1920b57cec5SDimitry Andric DBPSADBW, 1930b57cec5SDimitry Andric 1940b57cec5SDimitry Andric /// Bitwise Logical AND NOT of Packed FP values. 1950b57cec5SDimitry Andric ANDNP, 1960b57cec5SDimitry Andric 1970b57cec5SDimitry Andric /// Blend where the selector is an immediate. 1980b57cec5SDimitry Andric BLENDI, 1990b57cec5SDimitry Andric 2000b57cec5SDimitry Andric /// Dynamic (non-constant condition) vector blend where only the sign bits 2010b57cec5SDimitry Andric /// of the condition elements are used. This is used to enforce that the 2020b57cec5SDimitry Andric /// condition mask is not valid for generic VSELECT optimizations. This 2030b57cec5SDimitry Andric /// is also used to implement the intrinsics. 2040b57cec5SDimitry Andric /// Operands are in VSELECT order: MASK, TRUE, FALSE 2050b57cec5SDimitry Andric BLENDV, 2060b57cec5SDimitry Andric 2070b57cec5SDimitry Andric /// Combined add and sub on an FP vector. 2080b57cec5SDimitry Andric ADDSUB, 2090b57cec5SDimitry Andric 2100b57cec5SDimitry Andric // FP vector ops with rounding mode. 2115ffd83dbSDimitry Andric FADD_RND, 2125ffd83dbSDimitry Andric FADDS, 2135ffd83dbSDimitry Andric FADDS_RND, 2145ffd83dbSDimitry Andric FSUB_RND, 2155ffd83dbSDimitry Andric FSUBS, 2165ffd83dbSDimitry Andric FSUBS_RND, 2175ffd83dbSDimitry Andric FMUL_RND, 2185ffd83dbSDimitry Andric FMULS, 2195ffd83dbSDimitry Andric FMULS_RND, 2205ffd83dbSDimitry Andric FDIV_RND, 2215ffd83dbSDimitry Andric FDIVS, 2225ffd83dbSDimitry Andric FDIVS_RND, 2235ffd83dbSDimitry Andric FMAX_SAE, 2245ffd83dbSDimitry Andric FMAXS_SAE, 2255ffd83dbSDimitry Andric FMIN_SAE, 2265ffd83dbSDimitry Andric FMINS_SAE, 2275ffd83dbSDimitry Andric FSQRT_RND, 2285ffd83dbSDimitry Andric FSQRTS, 2295ffd83dbSDimitry Andric FSQRTS_RND, 2300b57cec5SDimitry Andric 2310b57cec5SDimitry Andric // FP vector get exponent. 2325ffd83dbSDimitry Andric FGETEXP, 2335ffd83dbSDimitry Andric FGETEXP_SAE, 2345ffd83dbSDimitry Andric FGETEXPS, 2355ffd83dbSDimitry Andric FGETEXPS_SAE, 2360b57cec5SDimitry Andric // Extract Normalized Mantissas. 2375ffd83dbSDimitry Andric VGETMANT, 2385ffd83dbSDimitry Andric VGETMANT_SAE, 2395ffd83dbSDimitry Andric VGETMANTS, 2405ffd83dbSDimitry Andric VGETMANTS_SAE, 2410b57cec5SDimitry Andric // FP Scale. 2425ffd83dbSDimitry Andric SCALEF, 2435ffd83dbSDimitry Andric SCALEF_RND, 2445ffd83dbSDimitry Andric SCALEFS, 2455ffd83dbSDimitry Andric SCALEFS_RND, 2460b57cec5SDimitry Andric 2470b57cec5SDimitry Andric // Unsigned Integer average. 2480b57cec5SDimitry Andric AVG, 2490b57cec5SDimitry Andric 2500b57cec5SDimitry Andric /// Integer horizontal add/sub. 2510b57cec5SDimitry Andric HADD, 2520b57cec5SDimitry Andric HSUB, 2530b57cec5SDimitry Andric 2540b57cec5SDimitry Andric /// Floating point horizontal add/sub. 2550b57cec5SDimitry Andric FHADD, 2560b57cec5SDimitry Andric FHSUB, 2570b57cec5SDimitry Andric 2580b57cec5SDimitry Andric // Detect Conflicts Within a Vector 2590b57cec5SDimitry Andric CONFLICT, 2600b57cec5SDimitry Andric 2610b57cec5SDimitry Andric /// Floating point max and min. 2625ffd83dbSDimitry Andric FMAX, 2635ffd83dbSDimitry Andric FMIN, 2640b57cec5SDimitry Andric 2650b57cec5SDimitry Andric /// Commutative FMIN and FMAX. 2665ffd83dbSDimitry Andric FMAXC, 2675ffd83dbSDimitry Andric FMINC, 2680b57cec5SDimitry Andric 2690b57cec5SDimitry Andric /// Scalar intrinsic floating point max and min. 2705ffd83dbSDimitry Andric FMAXS, 2715ffd83dbSDimitry Andric FMINS, 2720b57cec5SDimitry Andric 2730b57cec5SDimitry Andric /// Floating point reciprocal-sqrt and reciprocal approximation. 2740b57cec5SDimitry Andric /// Note that these typically require refinement 2750b57cec5SDimitry Andric /// in order to obtain suitable precision. 2765ffd83dbSDimitry Andric FRSQRT, 2775ffd83dbSDimitry Andric FRCP, 2780b57cec5SDimitry Andric 2790b57cec5SDimitry Andric // AVX-512 reciprocal approximations with a little more precision. 2805ffd83dbSDimitry Andric RSQRT14, 2815ffd83dbSDimitry Andric RSQRT14S, 2825ffd83dbSDimitry Andric RCP14, 2835ffd83dbSDimitry Andric RCP14S, 2840b57cec5SDimitry Andric 2850b57cec5SDimitry Andric // Thread Local Storage. 2860b57cec5SDimitry Andric TLSADDR, 2870b57cec5SDimitry Andric 2880b57cec5SDimitry Andric // Thread Local Storage. A call to get the start address 2890b57cec5SDimitry Andric // of the TLS block for the current module. 2900b57cec5SDimitry Andric TLSBASEADDR, 2910b57cec5SDimitry Andric 2920b57cec5SDimitry Andric // Thread Local Storage. When calling to an OS provided 2930b57cec5SDimitry Andric // thunk at the address from an earlier relocation. 2940b57cec5SDimitry Andric TLSCALL, 2950b57cec5SDimitry Andric 2960b57cec5SDimitry Andric // Exception Handling helpers. 2970b57cec5SDimitry Andric EH_RETURN, 2980b57cec5SDimitry Andric 2990b57cec5SDimitry Andric // SjLj exception handling setjmp. 3000b57cec5SDimitry Andric EH_SJLJ_SETJMP, 3010b57cec5SDimitry Andric 3020b57cec5SDimitry Andric // SjLj exception handling longjmp. 3030b57cec5SDimitry Andric EH_SJLJ_LONGJMP, 3040b57cec5SDimitry Andric 3050b57cec5SDimitry Andric // SjLj exception handling dispatch. 3060b57cec5SDimitry Andric EH_SJLJ_SETUP_DISPATCH, 3070b57cec5SDimitry Andric 3080b57cec5SDimitry Andric /// Tail call return. See X86TargetLowering::LowerCall for 3090b57cec5SDimitry Andric /// the list of operands. 3100b57cec5SDimitry Andric TC_RETURN, 3110b57cec5SDimitry Andric 3120b57cec5SDimitry Andric // Vector move to low scalar and zero higher vector elements. 3130b57cec5SDimitry Andric VZEXT_MOVL, 3140b57cec5SDimitry Andric 3150b57cec5SDimitry Andric // Vector integer truncate. 3160b57cec5SDimitry Andric VTRUNC, 3170b57cec5SDimitry Andric // Vector integer truncate with unsigned/signed saturation. 3185ffd83dbSDimitry Andric VTRUNCUS, 3195ffd83dbSDimitry Andric VTRUNCS, 3200b57cec5SDimitry Andric 3210b57cec5SDimitry Andric // Masked version of the above. Used when less than a 128-bit result is 3220b57cec5SDimitry Andric // produced since the mask only applies to the lower elements and can't 3230b57cec5SDimitry Andric // be represented by a select. 3240b57cec5SDimitry Andric // SRC, PASSTHRU, MASK 3255ffd83dbSDimitry Andric VMTRUNC, 3265ffd83dbSDimitry Andric VMTRUNCUS, 3275ffd83dbSDimitry Andric VMTRUNCS, 3280b57cec5SDimitry Andric 3290b57cec5SDimitry Andric // Vector FP extend. 3305ffd83dbSDimitry Andric VFPEXT, 3315ffd83dbSDimitry Andric VFPEXT_SAE, 3325ffd83dbSDimitry Andric VFPEXTS, 3335ffd83dbSDimitry Andric VFPEXTS_SAE, 3340b57cec5SDimitry Andric 3350b57cec5SDimitry Andric // Vector FP round. 3365ffd83dbSDimitry Andric VFPROUND, 3375ffd83dbSDimitry Andric VFPROUND_RND, 3385ffd83dbSDimitry Andric VFPROUNDS, 3395ffd83dbSDimitry Andric VFPROUNDS_RND, 3400b57cec5SDimitry Andric 3410b57cec5SDimitry Andric // Masked version of above. Used for v2f64->v4f32. 3420b57cec5SDimitry Andric // SRC, PASSTHRU, MASK 3430b57cec5SDimitry Andric VMFPROUND, 3440b57cec5SDimitry Andric 3450b57cec5SDimitry Andric // 128-bit vector logical left / right shift 3465ffd83dbSDimitry Andric VSHLDQ, 3475ffd83dbSDimitry Andric VSRLDQ, 3480b57cec5SDimitry Andric 3490b57cec5SDimitry Andric // Vector shift elements 3505ffd83dbSDimitry Andric VSHL, 3515ffd83dbSDimitry Andric VSRL, 3525ffd83dbSDimitry Andric VSRA, 3530b57cec5SDimitry Andric 3540b57cec5SDimitry Andric // Vector variable shift 3555ffd83dbSDimitry Andric VSHLV, 3565ffd83dbSDimitry Andric VSRLV, 3575ffd83dbSDimitry Andric VSRAV, 3580b57cec5SDimitry Andric 3590b57cec5SDimitry Andric // Vector shift elements by immediate 3605ffd83dbSDimitry Andric VSHLI, 3615ffd83dbSDimitry Andric VSRLI, 3625ffd83dbSDimitry Andric VSRAI, 3630b57cec5SDimitry Andric 3640b57cec5SDimitry Andric // Shifts of mask registers. 3655ffd83dbSDimitry Andric KSHIFTL, 3665ffd83dbSDimitry Andric KSHIFTR, 3670b57cec5SDimitry Andric 3680b57cec5SDimitry Andric // Bit rotate by immediate 3695ffd83dbSDimitry Andric VROTLI, 3705ffd83dbSDimitry Andric VROTRI, 3710b57cec5SDimitry Andric 3720b57cec5SDimitry Andric // Vector packed double/float comparison. 3730b57cec5SDimitry Andric CMPP, 3740b57cec5SDimitry Andric 3750b57cec5SDimitry Andric // Vector integer comparisons. 3765ffd83dbSDimitry Andric PCMPEQ, 3775ffd83dbSDimitry Andric PCMPGT, 3780b57cec5SDimitry Andric 3790b57cec5SDimitry Andric // v8i16 Horizontal minimum and position. 3800b57cec5SDimitry Andric PHMINPOS, 3810b57cec5SDimitry Andric 3820b57cec5SDimitry Andric MULTISHIFT, 3830b57cec5SDimitry Andric 3840b57cec5SDimitry Andric /// Vector comparison generating mask bits for fp and 3850b57cec5SDimitry Andric /// integer signed and unsigned data types. 3860b57cec5SDimitry Andric CMPM, 387*e8d8bef9SDimitry Andric // Vector mask comparison generating mask bits for FP values. 388*e8d8bef9SDimitry Andric CMPMM, 389*e8d8bef9SDimitry Andric // Vector mask comparison with SAE for FP values. 390*e8d8bef9SDimitry Andric CMPMM_SAE, 3910b57cec5SDimitry Andric 3920b57cec5SDimitry Andric // Arithmetic operations with FLAGS results. 3935ffd83dbSDimitry Andric ADD, 3945ffd83dbSDimitry Andric SUB, 3955ffd83dbSDimitry Andric ADC, 3965ffd83dbSDimitry Andric SBB, 3975ffd83dbSDimitry Andric SMUL, 3985ffd83dbSDimitry Andric UMUL, 3995ffd83dbSDimitry Andric OR, 4005ffd83dbSDimitry Andric XOR, 4015ffd83dbSDimitry Andric AND, 4020b57cec5SDimitry Andric 4030b57cec5SDimitry Andric // Bit field extract. 4040b57cec5SDimitry Andric BEXTR, 405*e8d8bef9SDimitry Andric BEXTRI, 4060b57cec5SDimitry Andric 4070b57cec5SDimitry Andric // Zero High Bits Starting with Specified Bit Position. 4080b57cec5SDimitry Andric BZHI, 4090b57cec5SDimitry Andric 4105ffd83dbSDimitry Andric // Parallel extract and deposit. 4115ffd83dbSDimitry Andric PDEP, 4125ffd83dbSDimitry Andric PEXT, 4135ffd83dbSDimitry Andric 4140b57cec5SDimitry Andric // X86-specific multiply by immediate. 4150b57cec5SDimitry Andric MUL_IMM, 4160b57cec5SDimitry Andric 4170b57cec5SDimitry Andric // Vector sign bit extraction. 4180b57cec5SDimitry Andric MOVMSK, 4190b57cec5SDimitry Andric 4200b57cec5SDimitry Andric // Vector bitwise comparisons. 4210b57cec5SDimitry Andric PTEST, 4220b57cec5SDimitry Andric 4230b57cec5SDimitry Andric // Vector packed fp sign bitwise comparisons. 4240b57cec5SDimitry Andric TESTP, 4250b57cec5SDimitry Andric 4260b57cec5SDimitry Andric // OR/AND test for masks. 4270b57cec5SDimitry Andric KORTEST, 4280b57cec5SDimitry Andric KTEST, 4290b57cec5SDimitry Andric 4300b57cec5SDimitry Andric // ADD for masks. 4310b57cec5SDimitry Andric KADD, 4320b57cec5SDimitry Andric 4330b57cec5SDimitry Andric // Several flavors of instructions with vector shuffle behaviors. 4340b57cec5SDimitry Andric // Saturated signed/unnsigned packing. 4350b57cec5SDimitry Andric PACKSS, 4360b57cec5SDimitry Andric PACKUS, 4370b57cec5SDimitry Andric // Intra-lane alignr. 4380b57cec5SDimitry Andric PALIGNR, 4390b57cec5SDimitry Andric // AVX512 inter-lane alignr. 4400b57cec5SDimitry Andric VALIGN, 4410b57cec5SDimitry Andric PSHUFD, 4420b57cec5SDimitry Andric PSHUFHW, 4430b57cec5SDimitry Andric PSHUFLW, 4440b57cec5SDimitry Andric SHUFP, 4450b57cec5SDimitry Andric // VBMI2 Concat & Shift. 4460b57cec5SDimitry Andric VSHLD, 4470b57cec5SDimitry Andric VSHRD, 4480b57cec5SDimitry Andric VSHLDV, 4490b57cec5SDimitry Andric VSHRDV, 4500b57cec5SDimitry Andric // Shuffle Packed Values at 128-bit granularity. 4510b57cec5SDimitry Andric SHUF128, 4520b57cec5SDimitry Andric MOVDDUP, 4530b57cec5SDimitry Andric MOVSHDUP, 4540b57cec5SDimitry Andric MOVSLDUP, 4550b57cec5SDimitry Andric MOVLHPS, 4560b57cec5SDimitry Andric MOVHLPS, 4570b57cec5SDimitry Andric MOVSD, 4580b57cec5SDimitry Andric MOVSS, 4590b57cec5SDimitry Andric UNPCKL, 4600b57cec5SDimitry Andric UNPCKH, 4610b57cec5SDimitry Andric VPERMILPV, 4620b57cec5SDimitry Andric VPERMILPI, 4630b57cec5SDimitry Andric VPERMI, 4640b57cec5SDimitry Andric VPERM2X128, 4650b57cec5SDimitry Andric 4660b57cec5SDimitry Andric // Variable Permute (VPERM). 4670b57cec5SDimitry Andric // Res = VPERMV MaskV, V0 4680b57cec5SDimitry Andric VPERMV, 4690b57cec5SDimitry Andric 4700b57cec5SDimitry Andric // 3-op Variable Permute (VPERMT2). 4710b57cec5SDimitry Andric // Res = VPERMV3 V0, MaskV, V1 4720b57cec5SDimitry Andric VPERMV3, 4730b57cec5SDimitry Andric 4740b57cec5SDimitry Andric // Bitwise ternary logic. 4750b57cec5SDimitry Andric VPTERNLOG, 4760b57cec5SDimitry Andric // Fix Up Special Packed Float32/64 values. 4775ffd83dbSDimitry Andric VFIXUPIMM, 4785ffd83dbSDimitry Andric VFIXUPIMM_SAE, 4795ffd83dbSDimitry Andric VFIXUPIMMS, 4805ffd83dbSDimitry Andric VFIXUPIMMS_SAE, 4810b57cec5SDimitry Andric // Range Restriction Calculation For Packed Pairs of Float32/64 values. 4825ffd83dbSDimitry Andric VRANGE, 4835ffd83dbSDimitry Andric VRANGE_SAE, 4845ffd83dbSDimitry Andric VRANGES, 4855ffd83dbSDimitry Andric VRANGES_SAE, 4860b57cec5SDimitry Andric // Reduce - Perform Reduction Transformation on scalar\packed FP. 4875ffd83dbSDimitry Andric VREDUCE, 4885ffd83dbSDimitry Andric VREDUCE_SAE, 4895ffd83dbSDimitry Andric VREDUCES, 4905ffd83dbSDimitry Andric VREDUCES_SAE, 4910b57cec5SDimitry Andric // RndScale - Round FP Values To Include A Given Number Of Fraction Bits. 4920b57cec5SDimitry Andric // Also used by the legacy (V)ROUND intrinsics where we mask out the 4930b57cec5SDimitry Andric // scaling part of the immediate. 4945ffd83dbSDimitry Andric VRNDSCALE, 4955ffd83dbSDimitry Andric VRNDSCALE_SAE, 4965ffd83dbSDimitry Andric VRNDSCALES, 4975ffd83dbSDimitry Andric VRNDSCALES_SAE, 4980b57cec5SDimitry Andric // Tests Types Of a FP Values for packed types. 4990b57cec5SDimitry Andric VFPCLASS, 5000b57cec5SDimitry Andric // Tests Types Of a FP Values for scalar types. 5010b57cec5SDimitry Andric VFPCLASSS, 5020b57cec5SDimitry Andric 5030b57cec5SDimitry Andric // Broadcast (splat) scalar or element 0 of a vector. If the operand is 5040b57cec5SDimitry Andric // a vector, this node may change the vector length as part of the splat. 5050b57cec5SDimitry Andric VBROADCAST, 5060b57cec5SDimitry Andric // Broadcast mask to vector. 5070b57cec5SDimitry Andric VBROADCASTM, 5080b57cec5SDimitry Andric 5090b57cec5SDimitry Andric /// SSE4A Extraction and Insertion. 5105ffd83dbSDimitry Andric EXTRQI, 5115ffd83dbSDimitry Andric INSERTQI, 5120b57cec5SDimitry Andric 5130b57cec5SDimitry Andric // XOP arithmetic/logical shifts. 5145ffd83dbSDimitry Andric VPSHA, 5155ffd83dbSDimitry Andric VPSHL, 5160b57cec5SDimitry Andric // XOP signed/unsigned integer comparisons. 5175ffd83dbSDimitry Andric VPCOM, 5185ffd83dbSDimitry Andric VPCOMU, 5190b57cec5SDimitry Andric // XOP packed permute bytes. 5200b57cec5SDimitry Andric VPPERM, 5210b57cec5SDimitry Andric // XOP two source permutation. 5220b57cec5SDimitry Andric VPERMIL2, 5230b57cec5SDimitry Andric 5240b57cec5SDimitry Andric // Vector multiply packed unsigned doubleword integers. 5250b57cec5SDimitry Andric PMULUDQ, 5260b57cec5SDimitry Andric // Vector multiply packed signed doubleword integers. 5270b57cec5SDimitry Andric PMULDQ, 5280b57cec5SDimitry Andric // Vector Multiply Packed UnsignedIntegers with Round and Scale. 5290b57cec5SDimitry Andric MULHRS, 5300b57cec5SDimitry Andric 5310b57cec5SDimitry Andric // Multiply and Add Packed Integers. 5325ffd83dbSDimitry Andric VPMADDUBSW, 5335ffd83dbSDimitry Andric VPMADDWD, 5340b57cec5SDimitry Andric 5350b57cec5SDimitry Andric // AVX512IFMA multiply and add. 5360b57cec5SDimitry Andric // NOTE: These are different than the instruction and perform 5370b57cec5SDimitry Andric // op0 x op1 + op2. 5385ffd83dbSDimitry Andric VPMADD52L, 5395ffd83dbSDimitry Andric VPMADD52H, 5400b57cec5SDimitry Andric 5410b57cec5SDimitry Andric // VNNI 5420b57cec5SDimitry Andric VPDPBUSD, 5430b57cec5SDimitry Andric VPDPBUSDS, 5440b57cec5SDimitry Andric VPDPWSSD, 5450b57cec5SDimitry Andric VPDPWSSDS, 5460b57cec5SDimitry Andric 5470b57cec5SDimitry Andric // FMA nodes. 5480b57cec5SDimitry Andric // We use the target independent ISD::FMA for the non-inverted case. 5490b57cec5SDimitry Andric FNMADD, 5500b57cec5SDimitry Andric FMSUB, 5510b57cec5SDimitry Andric FNMSUB, 5520b57cec5SDimitry Andric FMADDSUB, 5530b57cec5SDimitry Andric FMSUBADD, 5540b57cec5SDimitry Andric 5550b57cec5SDimitry Andric // FMA with rounding mode. 5560b57cec5SDimitry Andric FMADD_RND, 5570b57cec5SDimitry Andric FNMADD_RND, 5580b57cec5SDimitry Andric FMSUB_RND, 5590b57cec5SDimitry Andric FNMSUB_RND, 5600b57cec5SDimitry Andric FMADDSUB_RND, 5610b57cec5SDimitry Andric FMSUBADD_RND, 5620b57cec5SDimitry Andric 5630b57cec5SDimitry Andric // Compress and expand. 5640b57cec5SDimitry Andric COMPRESS, 5650b57cec5SDimitry Andric EXPAND, 5660b57cec5SDimitry Andric 5670b57cec5SDimitry Andric // Bits shuffle 5680b57cec5SDimitry Andric VPSHUFBITQMB, 5690b57cec5SDimitry Andric 5700b57cec5SDimitry Andric // Convert Unsigned/Integer to Floating-Point Value with rounding mode. 5715ffd83dbSDimitry Andric SINT_TO_FP_RND, 5725ffd83dbSDimitry Andric UINT_TO_FP_RND, 5735ffd83dbSDimitry Andric SCALAR_SINT_TO_FP, 5745ffd83dbSDimitry Andric SCALAR_UINT_TO_FP, 5755ffd83dbSDimitry Andric SCALAR_SINT_TO_FP_RND, 5765ffd83dbSDimitry Andric SCALAR_UINT_TO_FP_RND, 5770b57cec5SDimitry Andric 5780b57cec5SDimitry Andric // Vector float/double to signed/unsigned integer. 5795ffd83dbSDimitry Andric CVTP2SI, 5805ffd83dbSDimitry Andric CVTP2UI, 5815ffd83dbSDimitry Andric CVTP2SI_RND, 5825ffd83dbSDimitry Andric CVTP2UI_RND, 5830b57cec5SDimitry Andric // Scalar float/double to signed/unsigned integer. 5845ffd83dbSDimitry Andric CVTS2SI, 5855ffd83dbSDimitry Andric CVTS2UI, 5865ffd83dbSDimitry Andric CVTS2SI_RND, 5875ffd83dbSDimitry Andric CVTS2UI_RND, 5880b57cec5SDimitry Andric 5890b57cec5SDimitry Andric // Vector float/double to signed/unsigned integer with truncation. 5905ffd83dbSDimitry Andric CVTTP2SI, 5915ffd83dbSDimitry Andric CVTTP2UI, 5925ffd83dbSDimitry Andric CVTTP2SI_SAE, 5935ffd83dbSDimitry Andric CVTTP2UI_SAE, 5940b57cec5SDimitry Andric // Scalar float/double to signed/unsigned integer with truncation. 5955ffd83dbSDimitry Andric CVTTS2SI, 5965ffd83dbSDimitry Andric CVTTS2UI, 5975ffd83dbSDimitry Andric CVTTS2SI_SAE, 5985ffd83dbSDimitry Andric CVTTS2UI_SAE, 5990b57cec5SDimitry Andric 6000b57cec5SDimitry Andric // Vector signed/unsigned integer to float/double. 6015ffd83dbSDimitry Andric CVTSI2P, 6025ffd83dbSDimitry Andric CVTUI2P, 6030b57cec5SDimitry Andric 6040b57cec5SDimitry Andric // Masked versions of above. Used for v2f64->v4f32. 6050b57cec5SDimitry Andric // SRC, PASSTHRU, MASK 6065ffd83dbSDimitry Andric MCVTP2SI, 6075ffd83dbSDimitry Andric MCVTP2UI, 6085ffd83dbSDimitry Andric MCVTTP2SI, 6095ffd83dbSDimitry Andric MCVTTP2UI, 6105ffd83dbSDimitry Andric MCVTSI2P, 6115ffd83dbSDimitry Andric MCVTUI2P, 6120b57cec5SDimitry Andric 6130b57cec5SDimitry Andric // Vector float to bfloat16. 6140b57cec5SDimitry Andric // Convert TWO packed single data to one packed BF16 data 6150b57cec5SDimitry Andric CVTNE2PS2BF16, 6160b57cec5SDimitry Andric // Convert packed single data to packed BF16 data 6170b57cec5SDimitry Andric CVTNEPS2BF16, 6180b57cec5SDimitry Andric // Masked version of above. 6190b57cec5SDimitry Andric // SRC, PASSTHRU, MASK 6200b57cec5SDimitry Andric MCVTNEPS2BF16, 6210b57cec5SDimitry Andric 6220b57cec5SDimitry Andric // Dot product of BF16 pairs to accumulated into 6230b57cec5SDimitry Andric // packed single precision. 6240b57cec5SDimitry Andric DPBF16PS, 6250b57cec5SDimitry Andric 6260b57cec5SDimitry Andric // Save xmm argument registers to the stack, according to %al. An operator 6270b57cec5SDimitry Andric // is needed so that this can be expanded with control flow. 6280b57cec5SDimitry Andric VASTART_SAVE_XMM_REGS, 6290b57cec5SDimitry Andric 6300b57cec5SDimitry Andric // Windows's _chkstk call to do stack probing. 6310b57cec5SDimitry Andric WIN_ALLOCA, 6320b57cec5SDimitry Andric 6330b57cec5SDimitry Andric // For allocating variable amounts of stack space when using 6340b57cec5SDimitry Andric // segmented stacks. Check if the current stacklet has enough space, and 6350b57cec5SDimitry Andric // falls back to heap allocation if not. 6360b57cec5SDimitry Andric SEG_ALLOCA, 6370b57cec5SDimitry Andric 6385ffd83dbSDimitry Andric // For allocating stack space when using stack clash protector. 6395ffd83dbSDimitry Andric // Allocation is performed by block, and each block is probed. 6405ffd83dbSDimitry Andric PROBED_ALLOCA, 6415ffd83dbSDimitry Andric 6420b57cec5SDimitry Andric // Memory barriers. 6430b57cec5SDimitry Andric MEMBARRIER, 6440b57cec5SDimitry Andric MFENCE, 6450b57cec5SDimitry Andric 6460b57cec5SDimitry Andric // Get a random integer and indicate whether it is valid in CF. 6470b57cec5SDimitry Andric RDRAND, 6480b57cec5SDimitry Andric 6490b57cec5SDimitry Andric // Get a NIST SP800-90B & C compliant random integer and 6500b57cec5SDimitry Andric // indicate whether it is valid in CF. 6510b57cec5SDimitry Andric RDSEED, 6520b57cec5SDimitry Andric 6530b57cec5SDimitry Andric // Protection keys 6540b57cec5SDimitry Andric // RDPKRU - Operand 0 is chain. Operand 1 is value for ECX. 6550b57cec5SDimitry Andric // WRPKRU - Operand 0 is chain. Operand 1 is value for EDX. Operand 2 is 6560b57cec5SDimitry Andric // value for ECX. 6575ffd83dbSDimitry Andric RDPKRU, 6585ffd83dbSDimitry Andric WRPKRU, 6590b57cec5SDimitry Andric 6600b57cec5SDimitry Andric // SSE42 string comparisons. 6610b57cec5SDimitry Andric // These nodes produce 3 results, index, mask, and flags. X86ISelDAGToDAG 6620b57cec5SDimitry Andric // will emit one or two instructions based on which results are used. If 6630b57cec5SDimitry Andric // flags and index/mask this allows us to use a single instruction since 6640b57cec5SDimitry Andric // we won't have to pick and opcode for flags. Instead we can rely on the 6650b57cec5SDimitry Andric // DAG to CSE everything and decide at isel. 6660b57cec5SDimitry Andric PCMPISTR, 6670b57cec5SDimitry Andric PCMPESTR, 6680b57cec5SDimitry Andric 6690b57cec5SDimitry Andric // Test if in transactional execution. 6700b57cec5SDimitry Andric XTEST, 6710b57cec5SDimitry Andric 6720b57cec5SDimitry Andric // ERI instructions. 6735ffd83dbSDimitry Andric RSQRT28, 6745ffd83dbSDimitry Andric RSQRT28_SAE, 6755ffd83dbSDimitry Andric RSQRT28S, 6765ffd83dbSDimitry Andric RSQRT28S_SAE, 6775ffd83dbSDimitry Andric RCP28, 6785ffd83dbSDimitry Andric RCP28_SAE, 6795ffd83dbSDimitry Andric RCP28S, 6805ffd83dbSDimitry Andric RCP28S_SAE, 6815ffd83dbSDimitry Andric EXP2, 6825ffd83dbSDimitry Andric EXP2_SAE, 6830b57cec5SDimitry Andric 6840b57cec5SDimitry Andric // Conversions between float and half-float. 6855ffd83dbSDimitry Andric CVTPS2PH, 6865ffd83dbSDimitry Andric CVTPH2PS, 6875ffd83dbSDimitry Andric CVTPH2PS_SAE, 6880b57cec5SDimitry Andric 6890b57cec5SDimitry Andric // Masked version of above. 6900b57cec5SDimitry Andric // SRC, RND, PASSTHRU, MASK 6910b57cec5SDimitry Andric MCVTPS2PH, 6920b57cec5SDimitry Andric 6930b57cec5SDimitry Andric // Galois Field Arithmetic Instructions 6945ffd83dbSDimitry Andric GF2P8AFFINEINVQB, 6955ffd83dbSDimitry Andric GF2P8AFFINEQB, 6965ffd83dbSDimitry Andric GF2P8MULB, 6970b57cec5SDimitry Andric 6980b57cec5SDimitry Andric // LWP insert record. 6990b57cec5SDimitry Andric LWPINS, 7000b57cec5SDimitry Andric 7010b57cec5SDimitry Andric // User level wait 7025ffd83dbSDimitry Andric UMWAIT, 7035ffd83dbSDimitry Andric TPAUSE, 7040b57cec5SDimitry Andric 7050b57cec5SDimitry Andric // Enqueue Stores Instructions 7065ffd83dbSDimitry Andric ENQCMD, 7075ffd83dbSDimitry Andric ENQCMDS, 7080b57cec5SDimitry Andric 7090b57cec5SDimitry Andric // For avx512-vp2intersect 7100b57cec5SDimitry Andric VP2INTERSECT, 7110b57cec5SDimitry Andric 712*e8d8bef9SDimitry Andric // User level interrupts - testui 713*e8d8bef9SDimitry Andric TESTUI, 714*e8d8bef9SDimitry Andric 715480093f4SDimitry Andric /// X86 strict FP compare instructions. 716480093f4SDimitry Andric STRICT_FCMP = ISD::FIRST_TARGET_STRICTFP_OPCODE, 717480093f4SDimitry Andric STRICT_FCMPS, 718480093f4SDimitry Andric 719480093f4SDimitry Andric // Vector packed double/float comparison. 720480093f4SDimitry Andric STRICT_CMPP, 721480093f4SDimitry Andric 722480093f4SDimitry Andric /// Vector comparison generating mask bits for fp and 723480093f4SDimitry Andric /// integer signed and unsigned data types. 724480093f4SDimitry Andric STRICT_CMPM, 725480093f4SDimitry Andric 726480093f4SDimitry Andric // Vector float/double to signed/unsigned integer with truncation. 7275ffd83dbSDimitry Andric STRICT_CVTTP2SI, 7285ffd83dbSDimitry Andric STRICT_CVTTP2UI, 729480093f4SDimitry Andric 730480093f4SDimitry Andric // Vector FP extend. 731480093f4SDimitry Andric STRICT_VFPEXT, 732480093f4SDimitry Andric 733480093f4SDimitry Andric // Vector FP round. 734480093f4SDimitry Andric STRICT_VFPROUND, 735480093f4SDimitry Andric 736480093f4SDimitry Andric // RndScale - Round FP Values To Include A Given Number Of Fraction Bits. 737480093f4SDimitry Andric // Also used by the legacy (V)ROUND intrinsics where we mask out the 738480093f4SDimitry Andric // scaling part of the immediate. 739480093f4SDimitry Andric STRICT_VRNDSCALE, 740480093f4SDimitry Andric 741480093f4SDimitry Andric // Vector signed/unsigned integer to float/double. 7425ffd83dbSDimitry Andric STRICT_CVTSI2P, 7435ffd83dbSDimitry Andric STRICT_CVTUI2P, 7445ffd83dbSDimitry Andric 7455ffd83dbSDimitry Andric // Strict FMA nodes. 7465ffd83dbSDimitry Andric STRICT_FNMADD, 7475ffd83dbSDimitry Andric STRICT_FMSUB, 7485ffd83dbSDimitry Andric STRICT_FNMSUB, 7495ffd83dbSDimitry Andric 7505ffd83dbSDimitry Andric // Conversions between float and half-float. 7515ffd83dbSDimitry Andric STRICT_CVTPS2PH, 7525ffd83dbSDimitry Andric STRICT_CVTPH2PS, 753480093f4SDimitry Andric 754*e8d8bef9SDimitry Andric // WARNING: Only add nodes here if they are stric FP nodes. Non-memory and 755*e8d8bef9SDimitry Andric // non-strict FP nodes should be above FIRST_TARGET_STRICTFP_OPCODE. 756*e8d8bef9SDimitry Andric 7570b57cec5SDimitry Andric // Compare and swap. 7580b57cec5SDimitry Andric LCMPXCHG_DAG = ISD::FIRST_TARGET_MEMORY_OPCODE, 7590b57cec5SDimitry Andric LCMPXCHG8_DAG, 7600b57cec5SDimitry Andric LCMPXCHG16_DAG, 7610b57cec5SDimitry Andric LCMPXCHG16_SAVE_RBX_DAG, 7620b57cec5SDimitry Andric 7630b57cec5SDimitry Andric /// LOCK-prefixed arithmetic read-modify-write instructions. 7640b57cec5SDimitry Andric /// EFLAGS, OUTCHAIN = LADD(INCHAIN, PTR, RHS) 7655ffd83dbSDimitry Andric LADD, 7665ffd83dbSDimitry Andric LSUB, 7675ffd83dbSDimitry Andric LOR, 7685ffd83dbSDimitry Andric LXOR, 7695ffd83dbSDimitry Andric LAND, 7700b57cec5SDimitry Andric 7710b57cec5SDimitry Andric // Load, scalar_to_vector, and zero extend. 7720b57cec5SDimitry Andric VZEXT_LOAD, 7730b57cec5SDimitry Andric 7740b57cec5SDimitry Andric // extract_vector_elt, store. 7750b57cec5SDimitry Andric VEXTRACT_STORE, 7760b57cec5SDimitry Andric 777*e8d8bef9SDimitry Andric // scalar broadcast from memory. 7788bcb0991SDimitry Andric VBROADCAST_LOAD, 7798bcb0991SDimitry Andric 780*e8d8bef9SDimitry Andric // subvector broadcast from memory. 781*e8d8bef9SDimitry Andric SUBV_BROADCAST_LOAD, 782*e8d8bef9SDimitry Andric 7830b57cec5SDimitry Andric // Store FP control world into i16 memory. 7840b57cec5SDimitry Andric FNSTCW16m, 7850b57cec5SDimitry Andric 7860b57cec5SDimitry Andric /// This instruction implements FP_TO_SINT with the 7870b57cec5SDimitry Andric /// integer destination in memory and a FP reg source. This corresponds 7880b57cec5SDimitry Andric /// to the X86::FIST*m instructions and the rounding mode change stuff. It 7890b57cec5SDimitry Andric /// has two inputs (token chain and address) and two outputs (int value 7900b57cec5SDimitry Andric /// and token chain). Memory VT specifies the type to store to. 7910b57cec5SDimitry Andric FP_TO_INT_IN_MEM, 7920b57cec5SDimitry Andric 7930b57cec5SDimitry Andric /// This instruction implements SINT_TO_FP with the 7940b57cec5SDimitry Andric /// integer source in memory and FP reg result. This corresponds to the 7950b57cec5SDimitry Andric /// X86::FILD*m instructions. It has two inputs (token chain and address) 7965ffd83dbSDimitry Andric /// and two outputs (FP value and token chain). The integer source type is 7975ffd83dbSDimitry Andric /// specified by the memory VT. 7980b57cec5SDimitry Andric FILD, 7990b57cec5SDimitry Andric 8000b57cec5SDimitry Andric /// This instruction implements a fp->int store from FP stack 8010b57cec5SDimitry Andric /// slots. This corresponds to the fist instruction. It takes a 8020b57cec5SDimitry Andric /// chain operand, value to store, address, and glue. The memory VT 8030b57cec5SDimitry Andric /// specifies the type to store as. 8040b57cec5SDimitry Andric FIST, 8050b57cec5SDimitry Andric 8060b57cec5SDimitry Andric /// This instruction implements an extending load to FP stack slots. 8070b57cec5SDimitry Andric /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain 8080b57cec5SDimitry Andric /// operand, and ptr to load from. The memory VT specifies the type to 8090b57cec5SDimitry Andric /// load from. 8100b57cec5SDimitry Andric FLD, 8110b57cec5SDimitry Andric 8120b57cec5SDimitry Andric /// This instruction implements a truncating store from FP stack 8130b57cec5SDimitry Andric /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a 8140b57cec5SDimitry Andric /// chain operand, value to store, address, and glue. The memory VT 8150b57cec5SDimitry Andric /// specifies the type to store as. 8160b57cec5SDimitry Andric FST, 8170b57cec5SDimitry Andric 818*e8d8bef9SDimitry Andric /// These instructions grab the address of the next argument 8190b57cec5SDimitry Andric /// from a va_list. (reads and modifies the va_list in memory) 8200b57cec5SDimitry Andric VAARG_64, 821*e8d8bef9SDimitry Andric VAARG_X32, 8220b57cec5SDimitry Andric 8230b57cec5SDimitry Andric // Vector truncating store with unsigned/signed saturation 8245ffd83dbSDimitry Andric VTRUNCSTOREUS, 8255ffd83dbSDimitry Andric VTRUNCSTORES, 8260b57cec5SDimitry Andric // Vector truncating masked store with unsigned/signed saturation 8275ffd83dbSDimitry Andric VMTRUNCSTOREUS, 8285ffd83dbSDimitry Andric VMTRUNCSTORES, 8290b57cec5SDimitry Andric 8300b57cec5SDimitry Andric // X86 specific gather and scatter 8315ffd83dbSDimitry Andric MGATHER, 8325ffd83dbSDimitry Andric MSCATTER, 8330b57cec5SDimitry Andric 834*e8d8bef9SDimitry Andric // Key locker nodes that produce flags. 835*e8d8bef9SDimitry Andric AESENC128KL, 836*e8d8bef9SDimitry Andric AESDEC128KL, 837*e8d8bef9SDimitry Andric AESENC256KL, 838*e8d8bef9SDimitry Andric AESDEC256KL, 839*e8d8bef9SDimitry Andric AESENCWIDE128KL, 840*e8d8bef9SDimitry Andric AESDECWIDE128KL, 841*e8d8bef9SDimitry Andric AESENCWIDE256KL, 842*e8d8bef9SDimitry Andric AESDECWIDE256KL, 843*e8d8bef9SDimitry Andric 8440b57cec5SDimitry Andric // WARNING: Do not add anything in the end unless you want the node to 8450b57cec5SDimitry Andric // have memop! In fact, starting from FIRST_TARGET_MEMORY_OPCODE all 8460b57cec5SDimitry Andric // opcodes will be thought as target memory ops! 8470b57cec5SDimitry Andric }; 8480b57cec5SDimitry Andric } // end namespace X86ISD 8490b57cec5SDimitry Andric 8500b57cec5SDimitry Andric /// Define some predicates that are used for node matching. 8510b57cec5SDimitry Andric namespace X86 { 8520b57cec5SDimitry Andric /// Returns true if Elt is a constant zero or floating point constant +0.0. 8530b57cec5SDimitry Andric bool isZeroNode(SDValue Elt); 8540b57cec5SDimitry Andric 8550b57cec5SDimitry Andric /// Returns true of the given offset can be 8560b57cec5SDimitry Andric /// fit into displacement field of the instruction. 8570b57cec5SDimitry Andric bool isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M, 858*e8d8bef9SDimitry Andric bool hasSymbolicDisplacement); 8590b57cec5SDimitry Andric 8600b57cec5SDimitry Andric /// Determines whether the callee is required to pop its 8610b57cec5SDimitry Andric /// own arguments. Callee pop is necessary to support tail calls. 8620b57cec5SDimitry Andric bool isCalleePop(CallingConv::ID CallingConv, 8630b57cec5SDimitry Andric bool is64Bit, bool IsVarArg, bool GuaranteeTCO); 8640b57cec5SDimitry Andric 8658bcb0991SDimitry Andric /// If Op is a constant whose elements are all the same constant or 8668bcb0991SDimitry Andric /// undefined, return true and return the constant value in \p SplatVal. 8675ffd83dbSDimitry Andric /// If we have undef bits that don't cover an entire element, we treat these 8685ffd83dbSDimitry Andric /// as zero if AllowPartialUndefs is set, else we fail and return false. 8695ffd83dbSDimitry Andric bool isConstantSplat(SDValue Op, APInt &SplatVal, 8705ffd83dbSDimitry Andric bool AllowPartialUndefs = true); 8710b57cec5SDimitry Andric } // end namespace X86 8720b57cec5SDimitry Andric 8730b57cec5SDimitry Andric //===--------------------------------------------------------------------===// 8740b57cec5SDimitry Andric // X86 Implementation of the TargetLowering interface 8750b57cec5SDimitry Andric class X86TargetLowering final : public TargetLowering { 8760b57cec5SDimitry Andric public: 8770b57cec5SDimitry Andric explicit X86TargetLowering(const X86TargetMachine &TM, 8780b57cec5SDimitry Andric const X86Subtarget &STI); 8790b57cec5SDimitry Andric 8800b57cec5SDimitry Andric unsigned getJumpTableEncoding() const override; 8810b57cec5SDimitry Andric bool useSoftFloat() const override; 8820b57cec5SDimitry Andric 8830b57cec5SDimitry Andric void markLibCallAttributes(MachineFunction *MF, unsigned CC, 8840b57cec5SDimitry Andric ArgListTy &Args) const override; 8850b57cec5SDimitry Andric 8860b57cec5SDimitry Andric MVT getScalarShiftAmountTy(const DataLayout &, EVT VT) const override { 8870b57cec5SDimitry Andric return MVT::i8; 8880b57cec5SDimitry Andric } 8890b57cec5SDimitry Andric 8900b57cec5SDimitry Andric const MCExpr * 8910b57cec5SDimitry Andric LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI, 8920b57cec5SDimitry Andric const MachineBasicBlock *MBB, unsigned uid, 8930b57cec5SDimitry Andric MCContext &Ctx) const override; 8940b57cec5SDimitry Andric 8950b57cec5SDimitry Andric /// Returns relocation base for the given PIC jumptable. 8960b57cec5SDimitry Andric SDValue getPICJumpTableRelocBase(SDValue Table, 8970b57cec5SDimitry Andric SelectionDAG &DAG) const override; 8980b57cec5SDimitry Andric const MCExpr * 8990b57cec5SDimitry Andric getPICJumpTableRelocBaseExpr(const MachineFunction *MF, 9000b57cec5SDimitry Andric unsigned JTI, MCContext &Ctx) const override; 9010b57cec5SDimitry Andric 9020b57cec5SDimitry Andric /// Return the desired alignment for ByVal aggregate 9030b57cec5SDimitry Andric /// function arguments in the caller parameter area. For X86, aggregates 9040b57cec5SDimitry Andric /// that contains are placed at 16-byte boundaries while the rest are at 9050b57cec5SDimitry Andric /// 4-byte boundaries. 9060b57cec5SDimitry Andric unsigned getByValTypeAlignment(Type *Ty, 9070b57cec5SDimitry Andric const DataLayout &DL) const override; 9080b57cec5SDimitry Andric 9095ffd83dbSDimitry Andric EVT getOptimalMemOpType(const MemOp &Op, 9100b57cec5SDimitry Andric const AttributeList &FuncAttributes) const override; 9110b57cec5SDimitry Andric 9120b57cec5SDimitry Andric /// Returns true if it's safe to use load / store of the 9130b57cec5SDimitry Andric /// specified type to expand memcpy / memset inline. This is mostly true 9140b57cec5SDimitry Andric /// for all types except for some special cases. For example, on X86 9150b57cec5SDimitry Andric /// targets without SSE2 f64 load / store are done with fldl / fstpl which 9160b57cec5SDimitry Andric /// also does type conversion. Note the specified type doesn't have to be 9170b57cec5SDimitry Andric /// legal as the hook is used before type legalization. 9180b57cec5SDimitry Andric bool isSafeMemOpType(MVT VT) const override; 9190b57cec5SDimitry Andric 9200b57cec5SDimitry Andric /// Returns true if the target allows unaligned memory accesses of the 9210b57cec5SDimitry Andric /// specified type. Returns whether it is "fast" in the last argument. 9220b57cec5SDimitry Andric bool allowsMisalignedMemoryAccesses(EVT VT, unsigned AS, unsigned Align, 9230b57cec5SDimitry Andric MachineMemOperand::Flags Flags, 9240b57cec5SDimitry Andric bool *Fast) const override; 9250b57cec5SDimitry Andric 9260b57cec5SDimitry Andric /// Provide custom lowering hooks for some operations. 9270b57cec5SDimitry Andric /// 9280b57cec5SDimitry Andric SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override; 9290b57cec5SDimitry Andric 9300b57cec5SDimitry Andric /// Replace the results of node with an illegal result 9310b57cec5SDimitry Andric /// type with new values built out of custom code. 9320b57cec5SDimitry Andric /// 9330b57cec5SDimitry Andric void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results, 9340b57cec5SDimitry Andric SelectionDAG &DAG) const override; 9350b57cec5SDimitry Andric 9360b57cec5SDimitry Andric SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override; 9370b57cec5SDimitry Andric 9380b57cec5SDimitry Andric /// Return true if the target has native support for 9390b57cec5SDimitry Andric /// the specified value type and it is 'desirable' to use the type for the 9400b57cec5SDimitry Andric /// given node type. e.g. On x86 i16 is legal, but undesirable since i16 9410b57cec5SDimitry Andric /// instruction encodings are longer and some i16 instructions are slow. 9420b57cec5SDimitry Andric bool isTypeDesirableForOp(unsigned Opc, EVT VT) const override; 9430b57cec5SDimitry Andric 9440b57cec5SDimitry Andric /// Return true if the target has native support for the 9450b57cec5SDimitry Andric /// specified value type and it is 'desirable' to use the type. e.g. On x86 9460b57cec5SDimitry Andric /// i16 is legal, but undesirable since i16 instruction encodings are longer 9470b57cec5SDimitry Andric /// and some i16 instructions are slow. 9480b57cec5SDimitry Andric bool IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const override; 9490b57cec5SDimitry Andric 9505ffd83dbSDimitry Andric /// Return the newly negated expression if the cost is not expensive and 9515ffd83dbSDimitry Andric /// set the cost in \p Cost to indicate that if it is cheaper or neutral to 9525ffd83dbSDimitry Andric /// do the negation. 9538bcb0991SDimitry Andric SDValue getNegatedExpression(SDValue Op, SelectionDAG &DAG, 9548bcb0991SDimitry Andric bool LegalOperations, bool ForCodeSize, 9555ffd83dbSDimitry Andric NegatibleCost &Cost, 9568bcb0991SDimitry Andric unsigned Depth) const override; 9578bcb0991SDimitry Andric 9580b57cec5SDimitry Andric MachineBasicBlock * 9590b57cec5SDimitry Andric EmitInstrWithCustomInserter(MachineInstr &MI, 9600b57cec5SDimitry Andric MachineBasicBlock *MBB) const override; 9610b57cec5SDimitry Andric 9620b57cec5SDimitry Andric /// This method returns the name of a target specific DAG node. 9630b57cec5SDimitry Andric const char *getTargetNodeName(unsigned Opcode) const override; 9640b57cec5SDimitry Andric 9650b57cec5SDimitry Andric /// Do not merge vector stores after legalization because that may conflict 9660b57cec5SDimitry Andric /// with x86-specific store splitting optimizations. 9670b57cec5SDimitry Andric bool mergeStoresAfterLegalization(EVT MemVT) const override { 9680b57cec5SDimitry Andric return !MemVT.isVector(); 9690b57cec5SDimitry Andric } 9700b57cec5SDimitry Andric 9710b57cec5SDimitry Andric bool canMergeStoresTo(unsigned AddressSpace, EVT MemVT, 9720b57cec5SDimitry Andric const SelectionDAG &DAG) const override; 9730b57cec5SDimitry Andric 9740b57cec5SDimitry Andric bool isCheapToSpeculateCttz() const override; 9750b57cec5SDimitry Andric 9760b57cec5SDimitry Andric bool isCheapToSpeculateCtlz() const override; 9770b57cec5SDimitry Andric 9780b57cec5SDimitry Andric bool isCtlzFast() const override; 9790b57cec5SDimitry Andric 9800b57cec5SDimitry Andric bool hasBitPreservingFPLogic(EVT VT) const override { 9810b57cec5SDimitry Andric return VT == MVT::f32 || VT == MVT::f64 || VT.isVector(); 9820b57cec5SDimitry Andric } 9830b57cec5SDimitry Andric 9840b57cec5SDimitry Andric bool isMultiStoresCheaperThanBitsMerge(EVT LTy, EVT HTy) const override { 9850b57cec5SDimitry Andric // If the pair to store is a mixture of float and int values, we will 9860b57cec5SDimitry Andric // save two bitwise instructions and one float-to-int instruction and 9870b57cec5SDimitry Andric // increase one store instruction. There is potentially a more 9880b57cec5SDimitry Andric // significant benefit because it avoids the float->int domain switch 9890b57cec5SDimitry Andric // for input value. So It is more likely a win. 9900b57cec5SDimitry Andric if ((LTy.isFloatingPoint() && HTy.isInteger()) || 9910b57cec5SDimitry Andric (LTy.isInteger() && HTy.isFloatingPoint())) 9920b57cec5SDimitry Andric return true; 9930b57cec5SDimitry Andric // If the pair only contains int values, we will save two bitwise 9940b57cec5SDimitry Andric // instructions and increase one store instruction (costing one more 9950b57cec5SDimitry Andric // store buffer). Since the benefit is more blurred so we leave 9960b57cec5SDimitry Andric // such pair out until we get testcase to prove it is a win. 9970b57cec5SDimitry Andric return false; 9980b57cec5SDimitry Andric } 9990b57cec5SDimitry Andric 10000b57cec5SDimitry Andric bool isMaskAndCmp0FoldingBeneficial(const Instruction &AndI) const override; 10010b57cec5SDimitry Andric 10020b57cec5SDimitry Andric bool hasAndNotCompare(SDValue Y) const override; 10030b57cec5SDimitry Andric 10040b57cec5SDimitry Andric bool hasAndNot(SDValue Y) const override; 10050b57cec5SDimitry Andric 10068bcb0991SDimitry Andric bool hasBitTest(SDValue X, SDValue Y) const override; 10078bcb0991SDimitry Andric 10088bcb0991SDimitry Andric bool shouldProduceAndByConstByHoistingConstFromShiftsLHSOfAnd( 10098bcb0991SDimitry Andric SDValue X, ConstantSDNode *XC, ConstantSDNode *CC, SDValue Y, 10108bcb0991SDimitry Andric unsigned OldShiftOpcode, unsigned NewShiftOpcode, 10118bcb0991SDimitry Andric SelectionDAG &DAG) const override; 10128bcb0991SDimitry Andric 10130b57cec5SDimitry Andric bool shouldFoldConstantShiftPairToMask(const SDNode *N, 10140b57cec5SDimitry Andric CombineLevel Level) const override; 10150b57cec5SDimitry Andric 10160b57cec5SDimitry Andric bool shouldFoldMaskToVariableShiftPair(SDValue Y) const override; 10170b57cec5SDimitry Andric 10180b57cec5SDimitry Andric bool 10190b57cec5SDimitry Andric shouldTransformSignedTruncationCheck(EVT XVT, 10200b57cec5SDimitry Andric unsigned KeptBits) const override { 10210b57cec5SDimitry Andric // For vectors, we don't have a preference.. 10220b57cec5SDimitry Andric if (XVT.isVector()) 10230b57cec5SDimitry Andric return false; 10240b57cec5SDimitry Andric 10250b57cec5SDimitry Andric auto VTIsOk = [](EVT VT) -> bool { 10260b57cec5SDimitry Andric return VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32 || 10270b57cec5SDimitry Andric VT == MVT::i64; 10280b57cec5SDimitry Andric }; 10290b57cec5SDimitry Andric 10300b57cec5SDimitry Andric // We are ok with KeptBitsVT being byte/word/dword, what MOVS supports. 10310b57cec5SDimitry Andric // XVT will be larger than KeptBitsVT. 10320b57cec5SDimitry Andric MVT KeptBitsVT = MVT::getIntegerVT(KeptBits); 10330b57cec5SDimitry Andric return VTIsOk(XVT) && VTIsOk(KeptBitsVT); 10340b57cec5SDimitry Andric } 10350b57cec5SDimitry Andric 10360b57cec5SDimitry Andric bool shouldExpandShift(SelectionDAG &DAG, SDNode *N) const override; 10370b57cec5SDimitry Andric 10380b57cec5SDimitry Andric bool shouldSplatInsEltVarIndex(EVT VT) const override; 10390b57cec5SDimitry Andric 10400b57cec5SDimitry Andric bool convertSetCCLogicToBitwiseLogic(EVT VT) const override { 10410b57cec5SDimitry Andric return VT.isScalarInteger(); 10420b57cec5SDimitry Andric } 10430b57cec5SDimitry Andric 10440b57cec5SDimitry Andric /// Vector-sized comparisons are fast using PCMPEQ + PMOVMSK or PTEST. 10450b57cec5SDimitry Andric MVT hasFastEqualityCompare(unsigned NumBits) const override; 10460b57cec5SDimitry Andric 10470b57cec5SDimitry Andric /// Return the value type to use for ISD::SETCC. 10480b57cec5SDimitry Andric EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Context, 10490b57cec5SDimitry Andric EVT VT) const override; 10500b57cec5SDimitry Andric 10515ffd83dbSDimitry Andric bool targetShrinkDemandedConstant(SDValue Op, const APInt &DemandedBits, 10525ffd83dbSDimitry Andric const APInt &DemandedElts, 10530b57cec5SDimitry Andric TargetLoweringOpt &TLO) const override; 10540b57cec5SDimitry Andric 10550b57cec5SDimitry Andric /// Determine which of the bits specified in Mask are known to be either 10560b57cec5SDimitry Andric /// zero or one and return them in the KnownZero/KnownOne bitsets. 10570b57cec5SDimitry Andric void computeKnownBitsForTargetNode(const SDValue Op, 10580b57cec5SDimitry Andric KnownBits &Known, 10590b57cec5SDimitry Andric const APInt &DemandedElts, 10600b57cec5SDimitry Andric const SelectionDAG &DAG, 10610b57cec5SDimitry Andric unsigned Depth = 0) const override; 10620b57cec5SDimitry Andric 10630b57cec5SDimitry Andric /// Determine the number of bits in the operation that are sign bits. 10640b57cec5SDimitry Andric unsigned ComputeNumSignBitsForTargetNode(SDValue Op, 10650b57cec5SDimitry Andric const APInt &DemandedElts, 10660b57cec5SDimitry Andric const SelectionDAG &DAG, 10670b57cec5SDimitry Andric unsigned Depth) const override; 10680b57cec5SDimitry Andric 10690b57cec5SDimitry Andric bool SimplifyDemandedVectorEltsForTargetNode(SDValue Op, 10700b57cec5SDimitry Andric const APInt &DemandedElts, 10710b57cec5SDimitry Andric APInt &KnownUndef, 10720b57cec5SDimitry Andric APInt &KnownZero, 10730b57cec5SDimitry Andric TargetLoweringOpt &TLO, 10740b57cec5SDimitry Andric unsigned Depth) const override; 10750b57cec5SDimitry Andric 10765ffd83dbSDimitry Andric bool SimplifyDemandedVectorEltsForTargetShuffle(SDValue Op, 10775ffd83dbSDimitry Andric const APInt &DemandedElts, 10785ffd83dbSDimitry Andric unsigned MaskIndex, 10795ffd83dbSDimitry Andric TargetLoweringOpt &TLO, 10805ffd83dbSDimitry Andric unsigned Depth) const; 10815ffd83dbSDimitry Andric 10820b57cec5SDimitry Andric bool SimplifyDemandedBitsForTargetNode(SDValue Op, 10830b57cec5SDimitry Andric const APInt &DemandedBits, 10840b57cec5SDimitry Andric const APInt &DemandedElts, 10850b57cec5SDimitry Andric KnownBits &Known, 10860b57cec5SDimitry Andric TargetLoweringOpt &TLO, 10870b57cec5SDimitry Andric unsigned Depth) const override; 10880b57cec5SDimitry Andric 10898bcb0991SDimitry Andric SDValue SimplifyMultipleUseDemandedBitsForTargetNode( 10908bcb0991SDimitry Andric SDValue Op, const APInt &DemandedBits, const APInt &DemandedElts, 10918bcb0991SDimitry Andric SelectionDAG &DAG, unsigned Depth) const override; 10928bcb0991SDimitry Andric 10930b57cec5SDimitry Andric const Constant *getTargetConstantFromLoad(LoadSDNode *LD) const override; 10940b57cec5SDimitry Andric 10950b57cec5SDimitry Andric SDValue unwrapAddress(SDValue N) const override; 10960b57cec5SDimitry Andric 10970b57cec5SDimitry Andric SDValue getReturnAddressFrameIndex(SelectionDAG &DAG) const; 10980b57cec5SDimitry Andric 10990b57cec5SDimitry Andric bool ExpandInlineAsm(CallInst *CI) const override; 11000b57cec5SDimitry Andric 11010b57cec5SDimitry Andric ConstraintType getConstraintType(StringRef Constraint) const override; 11020b57cec5SDimitry Andric 11030b57cec5SDimitry Andric /// Examine constraint string and operand type and determine a weight value. 11040b57cec5SDimitry Andric /// The operand object must already have been set up with the operand type. 11050b57cec5SDimitry Andric ConstraintWeight 11060b57cec5SDimitry Andric getSingleConstraintMatchWeight(AsmOperandInfo &info, 11070b57cec5SDimitry Andric const char *constraint) const override; 11080b57cec5SDimitry Andric 11090b57cec5SDimitry Andric const char *LowerXConstraint(EVT ConstraintVT) const override; 11100b57cec5SDimitry Andric 11110b57cec5SDimitry Andric /// Lower the specified operand into the Ops vector. If it is invalid, don't 11120b57cec5SDimitry Andric /// add anything to Ops. If hasMemory is true it means one of the asm 11130b57cec5SDimitry Andric /// constraint of the inline asm instruction being processed is 'm'. 11140b57cec5SDimitry Andric void LowerAsmOperandForConstraint(SDValue Op, 11150b57cec5SDimitry Andric std::string &Constraint, 11160b57cec5SDimitry Andric std::vector<SDValue> &Ops, 11170b57cec5SDimitry Andric SelectionDAG &DAG) const override; 11180b57cec5SDimitry Andric 11190b57cec5SDimitry Andric unsigned 11200b57cec5SDimitry Andric getInlineAsmMemConstraint(StringRef ConstraintCode) const override { 1121480093f4SDimitry Andric if (ConstraintCode == "o") 11220b57cec5SDimitry Andric return InlineAsm::Constraint_o; 11230b57cec5SDimitry Andric else if (ConstraintCode == "v") 11240b57cec5SDimitry Andric return InlineAsm::Constraint_v; 11250b57cec5SDimitry Andric else if (ConstraintCode == "X") 11260b57cec5SDimitry Andric return InlineAsm::Constraint_X; 11270b57cec5SDimitry Andric return TargetLowering::getInlineAsmMemConstraint(ConstraintCode); 11280b57cec5SDimitry Andric } 11290b57cec5SDimitry Andric 11300b57cec5SDimitry Andric /// Handle Lowering flag assembly outputs. 1131*e8d8bef9SDimitry Andric SDValue LowerAsmOutputForConstraint(SDValue &Chain, SDValue &Flag, 1132*e8d8bef9SDimitry Andric const SDLoc &DL, 11330b57cec5SDimitry Andric const AsmOperandInfo &Constraint, 11340b57cec5SDimitry Andric SelectionDAG &DAG) const override; 11350b57cec5SDimitry Andric 11360b57cec5SDimitry Andric /// Given a physical register constraint 11370b57cec5SDimitry Andric /// (e.g. {edx}), return the register number and the register class for the 11380b57cec5SDimitry Andric /// register. This should only be used for C_Register constraints. On 11390b57cec5SDimitry Andric /// error, this returns a register number of 0. 11400b57cec5SDimitry Andric std::pair<unsigned, const TargetRegisterClass *> 11410b57cec5SDimitry Andric getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI, 11420b57cec5SDimitry Andric StringRef Constraint, MVT VT) const override; 11430b57cec5SDimitry Andric 11440b57cec5SDimitry Andric /// Return true if the addressing mode represented 11450b57cec5SDimitry Andric /// by AM is legal for this target, for a load/store of the specified type. 11460b57cec5SDimitry Andric bool isLegalAddressingMode(const DataLayout &DL, const AddrMode &AM, 11470b57cec5SDimitry Andric Type *Ty, unsigned AS, 11480b57cec5SDimitry Andric Instruction *I = nullptr) const override; 11490b57cec5SDimitry Andric 11500b57cec5SDimitry Andric /// Return true if the specified immediate is legal 11510b57cec5SDimitry Andric /// icmp immediate, that is the target has icmp instructions which can 11520b57cec5SDimitry Andric /// compare a register against the immediate without having to materialize 11530b57cec5SDimitry Andric /// the immediate into a register. 11540b57cec5SDimitry Andric bool isLegalICmpImmediate(int64_t Imm) const override; 11550b57cec5SDimitry Andric 11560b57cec5SDimitry Andric /// Return true if the specified immediate is legal 11570b57cec5SDimitry Andric /// add immediate, that is the target has add instructions which can 11580b57cec5SDimitry Andric /// add a register and the immediate without having to materialize 11590b57cec5SDimitry Andric /// the immediate into a register. 11600b57cec5SDimitry Andric bool isLegalAddImmediate(int64_t Imm) const override; 11610b57cec5SDimitry Andric 11620b57cec5SDimitry Andric bool isLegalStoreImmediate(int64_t Imm) const override; 11630b57cec5SDimitry Andric 11640b57cec5SDimitry Andric /// Return the cost of the scaling factor used in the addressing 11650b57cec5SDimitry Andric /// mode represented by AM for this target, for a load/store 11660b57cec5SDimitry Andric /// of the specified type. 11670b57cec5SDimitry Andric /// If the AM is supported, the return value must be >= 0. 11680b57cec5SDimitry Andric /// If the AM is not supported, it returns a negative value. 11690b57cec5SDimitry Andric int getScalingFactorCost(const DataLayout &DL, const AddrMode &AM, Type *Ty, 11700b57cec5SDimitry Andric unsigned AS) const override; 11710b57cec5SDimitry Andric 11725ffd83dbSDimitry Andric /// This is used to enable splatted operand transforms for vector shifts 11735ffd83dbSDimitry Andric /// and vector funnel shifts. 11740b57cec5SDimitry Andric bool isVectorShiftByScalarCheap(Type *Ty) const override; 11750b57cec5SDimitry Andric 11760b57cec5SDimitry Andric /// Add x86-specific opcodes to the default list. 11770b57cec5SDimitry Andric bool isBinOp(unsigned Opcode) const override; 11780b57cec5SDimitry Andric 11790b57cec5SDimitry Andric /// Returns true if the opcode is a commutative binary operation. 11800b57cec5SDimitry Andric bool isCommutativeBinOp(unsigned Opcode) const override; 11810b57cec5SDimitry Andric 11820b57cec5SDimitry Andric /// Return true if it's free to truncate a value of 11830b57cec5SDimitry Andric /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in 11840b57cec5SDimitry Andric /// register EAX to i16 by referencing its sub-register AX. 11850b57cec5SDimitry Andric bool isTruncateFree(Type *Ty1, Type *Ty2) const override; 11860b57cec5SDimitry Andric bool isTruncateFree(EVT VT1, EVT VT2) const override; 11870b57cec5SDimitry Andric 11880b57cec5SDimitry Andric bool allowTruncateForTailCall(Type *Ty1, Type *Ty2) const override; 11890b57cec5SDimitry Andric 11900b57cec5SDimitry Andric /// Return true if any actual instruction that defines a 11910b57cec5SDimitry Andric /// value of type Ty1 implicit zero-extends the value to Ty2 in the result 11920b57cec5SDimitry Andric /// register. This does not necessarily include registers defined in 11930b57cec5SDimitry Andric /// unknown ways, such as incoming arguments, or copies from unknown 11940b57cec5SDimitry Andric /// virtual registers. Also, if isTruncateFree(Ty2, Ty1) is true, this 11950b57cec5SDimitry Andric /// does not necessarily apply to truncate instructions. e.g. on x86-64, 11960b57cec5SDimitry Andric /// all instructions that define 32-bit values implicit zero-extend the 11970b57cec5SDimitry Andric /// result out to 64 bits. 11980b57cec5SDimitry Andric bool isZExtFree(Type *Ty1, Type *Ty2) const override; 11990b57cec5SDimitry Andric bool isZExtFree(EVT VT1, EVT VT2) const override; 12000b57cec5SDimitry Andric bool isZExtFree(SDValue Val, EVT VT2) const override; 12010b57cec5SDimitry Andric 12025ffd83dbSDimitry Andric bool shouldSinkOperands(Instruction *I, 12035ffd83dbSDimitry Andric SmallVectorImpl<Use *> &Ops) const override; 12045ffd83dbSDimitry Andric bool shouldConvertPhiType(Type *From, Type *To) const override; 12055ffd83dbSDimitry Andric 12060b57cec5SDimitry Andric /// Return true if folding a vector load into ExtVal (a sign, zero, or any 12070b57cec5SDimitry Andric /// extend node) is profitable. 12080b57cec5SDimitry Andric bool isVectorLoadExtDesirable(SDValue) const override; 12090b57cec5SDimitry Andric 12100b57cec5SDimitry Andric /// Return true if an FMA operation is faster than a pair of fmul and fadd 12110b57cec5SDimitry Andric /// instructions. fmuladd intrinsics will be expanded to FMAs when this 12120b57cec5SDimitry Andric /// method returns true, otherwise fmuladd is expanded to fmul + fadd. 1213480093f4SDimitry Andric bool isFMAFasterThanFMulAndFAdd(const MachineFunction &MF, 1214480093f4SDimitry Andric EVT VT) const override; 12150b57cec5SDimitry Andric 12160b57cec5SDimitry Andric /// Return true if it's profitable to narrow 12170b57cec5SDimitry Andric /// operations of type VT1 to VT2. e.g. on x86, it's profitable to narrow 12180b57cec5SDimitry Andric /// from i32 to i8 but not from i32 to i16. 12190b57cec5SDimitry Andric bool isNarrowingProfitable(EVT VT1, EVT VT2) const override; 12200b57cec5SDimitry Andric 12210b57cec5SDimitry Andric /// Given an intrinsic, checks if on the target the intrinsic will need to map 12220b57cec5SDimitry Andric /// to a MemIntrinsicNode (touches memory). If this is the case, it returns 12230b57cec5SDimitry Andric /// true and stores the intrinsic information into the IntrinsicInfo that was 12240b57cec5SDimitry Andric /// passed to the function. 12250b57cec5SDimitry Andric bool getTgtMemIntrinsic(IntrinsicInfo &Info, const CallInst &I, 12260b57cec5SDimitry Andric MachineFunction &MF, 12270b57cec5SDimitry Andric unsigned Intrinsic) const override; 12280b57cec5SDimitry Andric 12290b57cec5SDimitry Andric /// Returns true if the target can instruction select the 12300b57cec5SDimitry Andric /// specified FP immediate natively. If false, the legalizer will 12310b57cec5SDimitry Andric /// materialize the FP immediate as a load from a constant pool. 12320b57cec5SDimitry Andric bool isFPImmLegal(const APFloat &Imm, EVT VT, 12330b57cec5SDimitry Andric bool ForCodeSize) const override; 12340b57cec5SDimitry Andric 12350b57cec5SDimitry Andric /// Targets can use this to indicate that they only support *some* 12360b57cec5SDimitry Andric /// VECTOR_SHUFFLE operations, those with specific masks. By default, if a 12370b57cec5SDimitry Andric /// target supports the VECTOR_SHUFFLE node, all mask values are assumed to 12380b57cec5SDimitry Andric /// be legal. 12390b57cec5SDimitry Andric bool isShuffleMaskLegal(ArrayRef<int> Mask, EVT VT) const override; 12400b57cec5SDimitry Andric 12410b57cec5SDimitry Andric /// Similar to isShuffleMaskLegal. Targets can use this to indicate if there 12420b57cec5SDimitry Andric /// is a suitable VECTOR_SHUFFLE that can be used to replace a VAND with a 12430b57cec5SDimitry Andric /// constant pool entry. 12440b57cec5SDimitry Andric bool isVectorClearMaskLegal(ArrayRef<int> Mask, EVT VT) const override; 12450b57cec5SDimitry Andric 12460b57cec5SDimitry Andric /// Returns true if lowering to a jump table is allowed. 12470b57cec5SDimitry Andric bool areJTsAllowed(const Function *Fn) const override; 12480b57cec5SDimitry Andric 12490b57cec5SDimitry Andric /// If true, then instruction selection should 12500b57cec5SDimitry Andric /// seek to shrink the FP constant of the specified type to a smaller type 12510b57cec5SDimitry Andric /// in order to save space and / or reduce runtime. 12520b57cec5SDimitry Andric bool ShouldShrinkFPConstant(EVT VT) const override { 12530b57cec5SDimitry Andric // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more 12540b57cec5SDimitry Andric // expensive than a straight movsd. On the other hand, it's important to 12550b57cec5SDimitry Andric // shrink long double fp constant since fldt is very slow. 12560b57cec5SDimitry Andric return !X86ScalarSSEf64 || VT == MVT::f80; 12570b57cec5SDimitry Andric } 12580b57cec5SDimitry Andric 12590b57cec5SDimitry Andric /// Return true if we believe it is correct and profitable to reduce the 12600b57cec5SDimitry Andric /// load node to a smaller type. 12610b57cec5SDimitry Andric bool shouldReduceLoadWidth(SDNode *Load, ISD::LoadExtType ExtTy, 12620b57cec5SDimitry Andric EVT NewVT) const override; 12630b57cec5SDimitry Andric 12640b57cec5SDimitry Andric /// Return true if the specified scalar FP type is computed in an SSE 12650b57cec5SDimitry Andric /// register, not on the X87 floating point stack. 12660b57cec5SDimitry Andric bool isScalarFPTypeInSSEReg(EVT VT) const { 12670b57cec5SDimitry Andric return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2 12680b57cec5SDimitry Andric (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1 12690b57cec5SDimitry Andric } 12700b57cec5SDimitry Andric 12710b57cec5SDimitry Andric /// Returns true if it is beneficial to convert a load of a constant 12720b57cec5SDimitry Andric /// to just the constant itself. 12730b57cec5SDimitry Andric bool shouldConvertConstantLoadToIntImm(const APInt &Imm, 12740b57cec5SDimitry Andric Type *Ty) const override; 12750b57cec5SDimitry Andric 12768bcb0991SDimitry Andric bool reduceSelectOfFPConstantLoads(EVT CmpOpVT) const override; 12770b57cec5SDimitry Andric 12780b57cec5SDimitry Andric bool convertSelectOfConstantsToMath(EVT VT) const override; 12790b57cec5SDimitry Andric 12808bcb0991SDimitry Andric bool decomposeMulByConstant(LLVMContext &Context, EVT VT, 12818bcb0991SDimitry Andric SDValue C) const override; 12820b57cec5SDimitry Andric 12830b57cec5SDimitry Andric /// Return true if EXTRACT_SUBVECTOR is cheap for this result type 12840b57cec5SDimitry Andric /// with this index. 12850b57cec5SDimitry Andric bool isExtractSubvectorCheap(EVT ResVT, EVT SrcVT, 12860b57cec5SDimitry Andric unsigned Index) const override; 12870b57cec5SDimitry Andric 12880b57cec5SDimitry Andric /// Scalar ops always have equal or better analysis/performance/power than 12890b57cec5SDimitry Andric /// the vector equivalent, so this always makes sense if the scalar op is 12900b57cec5SDimitry Andric /// supported. 12910b57cec5SDimitry Andric bool shouldScalarizeBinop(SDValue) const override; 12920b57cec5SDimitry Andric 12930b57cec5SDimitry Andric /// Extract of a scalar FP value from index 0 of a vector is free. 12940b57cec5SDimitry Andric bool isExtractVecEltCheap(EVT VT, unsigned Index) const override { 12950b57cec5SDimitry Andric EVT EltVT = VT.getScalarType(); 12960b57cec5SDimitry Andric return (EltVT == MVT::f32 || EltVT == MVT::f64) && Index == 0; 12970b57cec5SDimitry Andric } 12980b57cec5SDimitry Andric 12990b57cec5SDimitry Andric /// Overflow nodes should get combined/lowered to optimal instructions 13000b57cec5SDimitry Andric /// (they should allow eliminating explicit compares by getting flags from 13010b57cec5SDimitry Andric /// math ops). 13025ffd83dbSDimitry Andric bool shouldFormOverflowOp(unsigned Opcode, EVT VT, 13035ffd83dbSDimitry Andric bool MathUsed) const override; 13040b57cec5SDimitry Andric 13050b57cec5SDimitry Andric bool storeOfVectorConstantIsCheap(EVT MemVT, unsigned NumElem, 13060b57cec5SDimitry Andric unsigned AddrSpace) const override { 13070b57cec5SDimitry Andric // If we can replace more than 2 scalar stores, there will be a reduction 13080b57cec5SDimitry Andric // in instructions even after we add a vector constant load. 13090b57cec5SDimitry Andric return NumElem > 2; 13100b57cec5SDimitry Andric } 13110b57cec5SDimitry Andric 13120b57cec5SDimitry Andric bool isLoadBitCastBeneficial(EVT LoadVT, EVT BitcastVT, 13130b57cec5SDimitry Andric const SelectionDAG &DAG, 13140b57cec5SDimitry Andric const MachineMemOperand &MMO) const override; 13150b57cec5SDimitry Andric 13160b57cec5SDimitry Andric /// Intel processors have a unified instruction and data cache 13170b57cec5SDimitry Andric const char * getClearCacheBuiltinName() const override { 13180b57cec5SDimitry Andric return nullptr; // nothing to do, move along. 13190b57cec5SDimitry Andric } 13200b57cec5SDimitry Andric 1321480093f4SDimitry Andric Register getRegisterByName(const char* RegName, LLT VT, 13228bcb0991SDimitry Andric const MachineFunction &MF) const override; 13230b57cec5SDimitry Andric 13240b57cec5SDimitry Andric /// If a physical register, this returns the register that receives the 13250b57cec5SDimitry Andric /// exception address on entry to an EH pad. 13265ffd83dbSDimitry Andric Register 13270b57cec5SDimitry Andric getExceptionPointerRegister(const Constant *PersonalityFn) const override; 13280b57cec5SDimitry Andric 13290b57cec5SDimitry Andric /// If a physical register, this returns the register that receives the 13300b57cec5SDimitry Andric /// exception typeid on entry to a landing pad. 13315ffd83dbSDimitry Andric Register 13320b57cec5SDimitry Andric getExceptionSelectorRegister(const Constant *PersonalityFn) const override; 13330b57cec5SDimitry Andric 13340b57cec5SDimitry Andric virtual bool needsFixedCatchObjects() const override; 13350b57cec5SDimitry Andric 13360b57cec5SDimitry Andric /// This method returns a target specific FastISel object, 13370b57cec5SDimitry Andric /// or null if the target does not support "fast" ISel. 13380b57cec5SDimitry Andric FastISel *createFastISel(FunctionLoweringInfo &funcInfo, 13390b57cec5SDimitry Andric const TargetLibraryInfo *libInfo) const override; 13400b57cec5SDimitry Andric 13410b57cec5SDimitry Andric /// If the target has a standard location for the stack protector cookie, 13420b57cec5SDimitry Andric /// returns the address of that location. Otherwise, returns nullptr. 13430b57cec5SDimitry Andric Value *getIRStackGuard(IRBuilder<> &IRB) const override; 13440b57cec5SDimitry Andric 13450b57cec5SDimitry Andric bool useLoadStackGuardNode() const override; 13460b57cec5SDimitry Andric bool useStackGuardXorFP() const override; 13470b57cec5SDimitry Andric void insertSSPDeclarations(Module &M) const override; 13480b57cec5SDimitry Andric Value *getSDagStackGuard(const Module &M) const override; 13490b57cec5SDimitry Andric Function *getSSPStackGuardCheck(const Module &M) const override; 13500b57cec5SDimitry Andric SDValue emitStackGuardXorFP(SelectionDAG &DAG, SDValue Val, 13510b57cec5SDimitry Andric const SDLoc &DL) const override; 13520b57cec5SDimitry Andric 13530b57cec5SDimitry Andric 13540b57cec5SDimitry Andric /// Return true if the target stores SafeStack pointer at a fixed offset in 13550b57cec5SDimitry Andric /// some non-standard address space, and populates the address space and 13560b57cec5SDimitry Andric /// offset as appropriate. 13570b57cec5SDimitry Andric Value *getSafeStackPointerLocation(IRBuilder<> &IRB) const override; 13580b57cec5SDimitry Andric 13595ffd83dbSDimitry Andric std::pair<SDValue, SDValue> BuildFILD(EVT DstVT, EVT SrcVT, const SDLoc &DL, 13605ffd83dbSDimitry Andric SDValue Chain, SDValue Pointer, 13615ffd83dbSDimitry Andric MachinePointerInfo PtrInfo, 13625ffd83dbSDimitry Andric Align Alignment, 13630b57cec5SDimitry Andric SelectionDAG &DAG) const; 13640b57cec5SDimitry Andric 13650b57cec5SDimitry Andric /// Customize the preferred legalization strategy for certain types. 13660b57cec5SDimitry Andric LegalizeTypeAction getPreferredVectorAction(MVT VT) const override; 13670b57cec5SDimitry Andric 13685ffd83dbSDimitry Andric bool softPromoteHalfType() const override { return true; } 13695ffd83dbSDimitry Andric 13700b57cec5SDimitry Andric MVT getRegisterTypeForCallingConv(LLVMContext &Context, CallingConv::ID CC, 13710b57cec5SDimitry Andric EVT VT) const override; 13720b57cec5SDimitry Andric 13730b57cec5SDimitry Andric unsigned getNumRegistersForCallingConv(LLVMContext &Context, 13740b57cec5SDimitry Andric CallingConv::ID CC, 13750b57cec5SDimitry Andric EVT VT) const override; 13760b57cec5SDimitry Andric 13778bcb0991SDimitry Andric unsigned getVectorTypeBreakdownForCallingConv( 13788bcb0991SDimitry Andric LLVMContext &Context, CallingConv::ID CC, EVT VT, EVT &IntermediateVT, 13798bcb0991SDimitry Andric unsigned &NumIntermediates, MVT &RegisterVT) const override; 13808bcb0991SDimitry Andric 13810b57cec5SDimitry Andric bool isIntDivCheap(EVT VT, AttributeList Attr) const override; 13820b57cec5SDimitry Andric 13830b57cec5SDimitry Andric bool supportSwiftError() const override; 13840b57cec5SDimitry Andric 13855ffd83dbSDimitry Andric bool hasStackProbeSymbol(MachineFunction &MF) const override; 13865ffd83dbSDimitry Andric bool hasInlineStackProbe(MachineFunction &MF) const override; 13870b57cec5SDimitry Andric StringRef getStackProbeSymbolName(MachineFunction &MF) const override; 13880b57cec5SDimitry Andric 13898bcb0991SDimitry Andric unsigned getStackProbeSize(MachineFunction &MF) const; 13908bcb0991SDimitry Andric 13910b57cec5SDimitry Andric bool hasVectorBlend() const override { return true; } 13920b57cec5SDimitry Andric 13930b57cec5SDimitry Andric unsigned getMaxSupportedInterleaveFactor() const override { return 4; } 13940b57cec5SDimitry Andric 13950b57cec5SDimitry Andric /// Lower interleaved load(s) into target specific 13960b57cec5SDimitry Andric /// instructions/intrinsics. 13970b57cec5SDimitry Andric bool lowerInterleavedLoad(LoadInst *LI, 13980b57cec5SDimitry Andric ArrayRef<ShuffleVectorInst *> Shuffles, 13990b57cec5SDimitry Andric ArrayRef<unsigned> Indices, 14000b57cec5SDimitry Andric unsigned Factor) const override; 14010b57cec5SDimitry Andric 14020b57cec5SDimitry Andric /// Lower interleaved store(s) into target specific 14030b57cec5SDimitry Andric /// instructions/intrinsics. 14040b57cec5SDimitry Andric bool lowerInterleavedStore(StoreInst *SI, ShuffleVectorInst *SVI, 14050b57cec5SDimitry Andric unsigned Factor) const override; 14060b57cec5SDimitry Andric 14070b57cec5SDimitry Andric SDValue expandIndirectJTBranch(const SDLoc& dl, SDValue Value, 14080b57cec5SDimitry Andric SDValue Addr, SelectionDAG &DAG) 14090b57cec5SDimitry Andric const override; 14100b57cec5SDimitry Andric 1411*e8d8bef9SDimitry Andric Align getPrefLoopAlignment(MachineLoop *ML) const override; 1412*e8d8bef9SDimitry Andric 14130b57cec5SDimitry Andric protected: 14140b57cec5SDimitry Andric std::pair<const TargetRegisterClass *, uint8_t> 14150b57cec5SDimitry Andric findRepresentativeClass(const TargetRegisterInfo *TRI, 14160b57cec5SDimitry Andric MVT VT) const override; 14170b57cec5SDimitry Andric 14180b57cec5SDimitry Andric private: 14190b57cec5SDimitry Andric /// Keep a reference to the X86Subtarget around so that we can 14200b57cec5SDimitry Andric /// make the right decision when generating code for different targets. 14210b57cec5SDimitry Andric const X86Subtarget &Subtarget; 14220b57cec5SDimitry Andric 14230b57cec5SDimitry Andric /// Select between SSE or x87 floating point ops. 14240b57cec5SDimitry Andric /// When SSE is available, use it for f32 operations. 14250b57cec5SDimitry Andric /// When SSE2 is available, use it for f64 operations. 14260b57cec5SDimitry Andric bool X86ScalarSSEf32; 14270b57cec5SDimitry Andric bool X86ScalarSSEf64; 14280b57cec5SDimitry Andric 14290b57cec5SDimitry Andric /// A list of legal FP immediates. 14300b57cec5SDimitry Andric std::vector<APFloat> LegalFPImmediates; 14310b57cec5SDimitry Andric 14320b57cec5SDimitry Andric /// Indicate that this x86 target can instruction 14330b57cec5SDimitry Andric /// select the specified FP immediate natively. 14340b57cec5SDimitry Andric void addLegalFPImmediate(const APFloat& Imm) { 14350b57cec5SDimitry Andric LegalFPImmediates.push_back(Imm); 14360b57cec5SDimitry Andric } 14370b57cec5SDimitry Andric 14380b57cec5SDimitry Andric SDValue LowerCallResult(SDValue Chain, SDValue InFlag, 14390b57cec5SDimitry Andric CallingConv::ID CallConv, bool isVarArg, 14400b57cec5SDimitry Andric const SmallVectorImpl<ISD::InputArg> &Ins, 14410b57cec5SDimitry Andric const SDLoc &dl, SelectionDAG &DAG, 14420b57cec5SDimitry Andric SmallVectorImpl<SDValue> &InVals, 14430b57cec5SDimitry Andric uint32_t *RegMask) const; 14440b57cec5SDimitry Andric SDValue LowerMemArgument(SDValue Chain, CallingConv::ID CallConv, 14450b57cec5SDimitry Andric const SmallVectorImpl<ISD::InputArg> &ArgInfo, 14460b57cec5SDimitry Andric const SDLoc &dl, SelectionDAG &DAG, 14470b57cec5SDimitry Andric const CCValAssign &VA, MachineFrameInfo &MFI, 14480b57cec5SDimitry Andric unsigned i) const; 14490b57cec5SDimitry Andric SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg, 14500b57cec5SDimitry Andric const SDLoc &dl, SelectionDAG &DAG, 14510b57cec5SDimitry Andric const CCValAssign &VA, 14525ffd83dbSDimitry Andric ISD::ArgFlagsTy Flags, bool isByval) const; 14530b57cec5SDimitry Andric 14540b57cec5SDimitry Andric // Call lowering helpers. 14550b57cec5SDimitry Andric 14560b57cec5SDimitry Andric /// Check whether the call is eligible for tail call optimization. Targets 14570b57cec5SDimitry Andric /// that want to do tail call optimization should implement this function. 14580b57cec5SDimitry Andric bool IsEligibleForTailCallOptimization(SDValue Callee, 14590b57cec5SDimitry Andric CallingConv::ID CalleeCC, 14600b57cec5SDimitry Andric bool isVarArg, 14610b57cec5SDimitry Andric bool isCalleeStructRet, 14620b57cec5SDimitry Andric bool isCallerStructRet, 14630b57cec5SDimitry Andric Type *RetTy, 14640b57cec5SDimitry Andric const SmallVectorImpl<ISD::OutputArg> &Outs, 14650b57cec5SDimitry Andric const SmallVectorImpl<SDValue> &OutVals, 14660b57cec5SDimitry Andric const SmallVectorImpl<ISD::InputArg> &Ins, 14670b57cec5SDimitry Andric SelectionDAG& DAG) const; 14680b57cec5SDimitry Andric SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr, 14690b57cec5SDimitry Andric SDValue Chain, bool IsTailCall, 14700b57cec5SDimitry Andric bool Is64Bit, int FPDiff, 14710b57cec5SDimitry Andric const SDLoc &dl) const; 14720b57cec5SDimitry Andric 14730b57cec5SDimitry Andric unsigned GetAlignedArgumentStackSize(unsigned StackSize, 14740b57cec5SDimitry Andric SelectionDAG &DAG) const; 14750b57cec5SDimitry Andric 14760b57cec5SDimitry Andric unsigned getAddressSpace(void) const; 14770b57cec5SDimitry Andric 14785ffd83dbSDimitry Andric SDValue FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, 1479480093f4SDimitry Andric SDValue &Chain) const; 14805ffd83dbSDimitry Andric SDValue LRINT_LLRINTHelper(SDNode *N, SelectionDAG &DAG) const; 14810b57cec5SDimitry Andric 14820b57cec5SDimitry Andric SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const; 14830b57cec5SDimitry Andric SDValue LowerVSELECT(SDValue Op, SelectionDAG &DAG) const; 14840b57cec5SDimitry Andric SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const; 14850b57cec5SDimitry Andric SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const; 14860b57cec5SDimitry Andric 14870b57cec5SDimitry Andric unsigned getGlobalWrapperKind(const GlobalValue *GV = nullptr, 14880b57cec5SDimitry Andric const unsigned char OpFlags = 0) const; 14890b57cec5SDimitry Andric SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const; 14900b57cec5SDimitry Andric SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const; 14910b57cec5SDimitry Andric SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const; 14920b57cec5SDimitry Andric SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const; 14930b57cec5SDimitry Andric SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const; 14940b57cec5SDimitry Andric 14950b57cec5SDimitry Andric /// Creates target global address or external symbol nodes for calls or 14960b57cec5SDimitry Andric /// other uses. 14970b57cec5SDimitry Andric SDValue LowerGlobalOrExternal(SDValue Op, SelectionDAG &DAG, 14980b57cec5SDimitry Andric bool ForCall) const; 14990b57cec5SDimitry Andric 15000b57cec5SDimitry Andric SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const; 15010b57cec5SDimitry Andric SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const; 15020b57cec5SDimitry Andric SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const; 15030b57cec5SDimitry Andric SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) const; 1504*e8d8bef9SDimitry Andric SDValue LowerFP_TO_INT_SAT(SDValue Op, SelectionDAG &DAG) const; 15055ffd83dbSDimitry Andric SDValue LowerLRINT_LLRINT(SDValue Op, SelectionDAG &DAG) const; 15060b57cec5SDimitry Andric SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const; 15070b57cec5SDimitry Andric SDValue LowerSETCCCARRY(SDValue Op, SelectionDAG &DAG) const; 15080b57cec5SDimitry Andric SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const; 15090b57cec5SDimitry Andric SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const; 15100b57cec5SDimitry Andric SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const; 15110b57cec5SDimitry Andric SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const; 15120b57cec5SDimitry Andric SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const; 15130b57cec5SDimitry Andric SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) const; 15140b57cec5SDimitry Andric SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const; 15150b57cec5SDimitry Andric SDValue LowerADDROFRETURNADDR(SDValue Op, SelectionDAG &DAG) const; 15160b57cec5SDimitry Andric SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const; 15170b57cec5SDimitry Andric SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG) const; 15180b57cec5SDimitry Andric SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const; 15190b57cec5SDimitry Andric SDValue lowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const; 15200b57cec5SDimitry Andric SDValue lowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const; 15210b57cec5SDimitry Andric SDValue lowerEH_SJLJ_SETUP_DISPATCH(SDValue Op, SelectionDAG &DAG) const; 15220b57cec5SDimitry Andric SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const; 15230b57cec5SDimitry Andric SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const; 15240b57cec5SDimitry Andric SDValue LowerWin64_i128OP(SDValue Op, SelectionDAG &DAG) const; 1525480093f4SDimitry Andric SDValue LowerGC_TRANSITION(SDValue Op, SelectionDAG &DAG) const; 15260b57cec5SDimitry Andric SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const; 15278bcb0991SDimitry Andric SDValue lowerFaddFsub(SDValue Op, SelectionDAG &DAG) const; 15288bcb0991SDimitry Andric SDValue LowerFP_EXTEND(SDValue Op, SelectionDAG &DAG) const; 15298bcb0991SDimitry Andric SDValue LowerFP_ROUND(SDValue Op, SelectionDAG &DAG) const; 15308bcb0991SDimitry Andric 15310b57cec5SDimitry Andric SDValue 15320b57cec5SDimitry Andric LowerFormalArguments(SDValue Chain, CallingConv::ID CallConv, bool isVarArg, 15330b57cec5SDimitry Andric const SmallVectorImpl<ISD::InputArg> &Ins, 15340b57cec5SDimitry Andric const SDLoc &dl, SelectionDAG &DAG, 15350b57cec5SDimitry Andric SmallVectorImpl<SDValue> &InVals) const override; 15360b57cec5SDimitry Andric SDValue LowerCall(CallLoweringInfo &CLI, 15370b57cec5SDimitry Andric SmallVectorImpl<SDValue> &InVals) const override; 15380b57cec5SDimitry Andric 15390b57cec5SDimitry Andric SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool isVarArg, 15400b57cec5SDimitry Andric const SmallVectorImpl<ISD::OutputArg> &Outs, 15410b57cec5SDimitry Andric const SmallVectorImpl<SDValue> &OutVals, 15420b57cec5SDimitry Andric const SDLoc &dl, SelectionDAG &DAG) const override; 15430b57cec5SDimitry Andric 15440b57cec5SDimitry Andric bool supportSplitCSR(MachineFunction *MF) const override { 15450b57cec5SDimitry Andric return MF->getFunction().getCallingConv() == CallingConv::CXX_FAST_TLS && 15460b57cec5SDimitry Andric MF->getFunction().hasFnAttribute(Attribute::NoUnwind); 15470b57cec5SDimitry Andric } 15480b57cec5SDimitry Andric void initializeSplitCSR(MachineBasicBlock *Entry) const override; 15490b57cec5SDimitry Andric void insertCopiesSplitCSR( 15500b57cec5SDimitry Andric MachineBasicBlock *Entry, 15510b57cec5SDimitry Andric const SmallVectorImpl<MachineBasicBlock *> &Exits) const override; 15520b57cec5SDimitry Andric 15530b57cec5SDimitry Andric bool isUsedByReturnOnly(SDNode *N, SDValue &Chain) const override; 15540b57cec5SDimitry Andric 15550b57cec5SDimitry Andric bool mayBeEmittedAsTailCall(const CallInst *CI) const override; 15560b57cec5SDimitry Andric 15570b57cec5SDimitry Andric EVT getTypeForExtReturn(LLVMContext &Context, EVT VT, 15580b57cec5SDimitry Andric ISD::NodeType ExtendKind) const override; 15590b57cec5SDimitry Andric 15600b57cec5SDimitry Andric bool CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF, 15610b57cec5SDimitry Andric bool isVarArg, 15620b57cec5SDimitry Andric const SmallVectorImpl<ISD::OutputArg> &Outs, 15630b57cec5SDimitry Andric LLVMContext &Context) const override; 15640b57cec5SDimitry Andric 15650b57cec5SDimitry Andric const MCPhysReg *getScratchRegisters(CallingConv::ID CC) const override; 15660b57cec5SDimitry Andric 15670b57cec5SDimitry Andric TargetLoweringBase::AtomicExpansionKind 15685ffd83dbSDimitry Andric shouldExpandAtomicLoadInIR(LoadInst *LI) const override; 15690b57cec5SDimitry Andric bool shouldExpandAtomicStoreInIR(StoreInst *SI) const override; 15700b57cec5SDimitry Andric TargetLoweringBase::AtomicExpansionKind 15710b57cec5SDimitry Andric shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const override; 15720b57cec5SDimitry Andric 15730b57cec5SDimitry Andric LoadInst * 15740b57cec5SDimitry Andric lowerIdempotentRMWIntoFencedLoad(AtomicRMWInst *AI) const override; 15750b57cec5SDimitry Andric 15768bcb0991SDimitry Andric bool lowerAtomicStoreAsStoreSDNode(const StoreInst &SI) const override; 15778bcb0991SDimitry Andric bool lowerAtomicLoadAsLoadSDNode(const LoadInst &LI) const override; 15788bcb0991SDimitry Andric 15790b57cec5SDimitry Andric bool needsCmpXchgNb(Type *MemType) const; 15800b57cec5SDimitry Andric 15810b57cec5SDimitry Andric void SetupEntryBlockForSjLj(MachineInstr &MI, MachineBasicBlock *MBB, 15820b57cec5SDimitry Andric MachineBasicBlock *DispatchBB, int FI) const; 15830b57cec5SDimitry Andric 15840b57cec5SDimitry Andric // Utility function to emit the low-level va_arg code for X86-64. 15850b57cec5SDimitry Andric MachineBasicBlock * 1586*e8d8bef9SDimitry Andric EmitVAARGWithCustomInserter(MachineInstr &MI, MachineBasicBlock *MBB) const; 15870b57cec5SDimitry Andric 15880b57cec5SDimitry Andric /// Utility function to emit the xmm reg save portion of va_start. 15890b57cec5SDimitry Andric MachineBasicBlock * 15900b57cec5SDimitry Andric EmitVAStartSaveXMMRegsWithCustomInserter(MachineInstr &BInstr, 15910b57cec5SDimitry Andric MachineBasicBlock *BB) const; 15920b57cec5SDimitry Andric 15930b57cec5SDimitry Andric MachineBasicBlock *EmitLoweredCascadedSelect(MachineInstr &MI1, 15940b57cec5SDimitry Andric MachineInstr &MI2, 15950b57cec5SDimitry Andric MachineBasicBlock *BB) const; 15960b57cec5SDimitry Andric 15970b57cec5SDimitry Andric MachineBasicBlock *EmitLoweredSelect(MachineInstr &I, 15980b57cec5SDimitry Andric MachineBasicBlock *BB) const; 15990b57cec5SDimitry Andric 16000b57cec5SDimitry Andric MachineBasicBlock *EmitLoweredCatchRet(MachineInstr &MI, 16010b57cec5SDimitry Andric MachineBasicBlock *BB) const; 16020b57cec5SDimitry Andric 16035ffd83dbSDimitry Andric MachineBasicBlock *EmitLoweredSegAlloca(MachineInstr &MI, 16040b57cec5SDimitry Andric MachineBasicBlock *BB) const; 16050b57cec5SDimitry Andric 16065ffd83dbSDimitry Andric MachineBasicBlock *EmitLoweredProbedAlloca(MachineInstr &MI, 16070b57cec5SDimitry Andric MachineBasicBlock *BB) const; 16080b57cec5SDimitry Andric 16090b57cec5SDimitry Andric MachineBasicBlock *EmitLoweredTLSAddr(MachineInstr &MI, 16100b57cec5SDimitry Andric MachineBasicBlock *BB) const; 16110b57cec5SDimitry Andric 16120b57cec5SDimitry Andric MachineBasicBlock *EmitLoweredTLSCall(MachineInstr &MI, 16130b57cec5SDimitry Andric MachineBasicBlock *BB) const; 16140b57cec5SDimitry Andric 16150946e70aSDimitry Andric MachineBasicBlock *EmitLoweredIndirectThunk(MachineInstr &MI, 16160b57cec5SDimitry Andric MachineBasicBlock *BB) const; 16170b57cec5SDimitry Andric 16180b57cec5SDimitry Andric MachineBasicBlock *emitEHSjLjSetJmp(MachineInstr &MI, 16190b57cec5SDimitry Andric MachineBasicBlock *MBB) const; 16200b57cec5SDimitry Andric 16210b57cec5SDimitry Andric void emitSetJmpShadowStackFix(MachineInstr &MI, 16220b57cec5SDimitry Andric MachineBasicBlock *MBB) const; 16230b57cec5SDimitry Andric 16240b57cec5SDimitry Andric MachineBasicBlock *emitEHSjLjLongJmp(MachineInstr &MI, 16250b57cec5SDimitry Andric MachineBasicBlock *MBB) const; 16260b57cec5SDimitry Andric 16270b57cec5SDimitry Andric MachineBasicBlock *emitLongJmpShadowStackFix(MachineInstr &MI, 16280b57cec5SDimitry Andric MachineBasicBlock *MBB) const; 16290b57cec5SDimitry Andric 16300b57cec5SDimitry Andric MachineBasicBlock *EmitSjLjDispatchBlock(MachineInstr &MI, 16310b57cec5SDimitry Andric MachineBasicBlock *MBB) const; 16320b57cec5SDimitry Andric 16330b57cec5SDimitry Andric /// Emit flags for the given setcc condition and operands. Also returns the 16340b57cec5SDimitry Andric /// corresponding X86 condition code constant in X86CC. 1635480093f4SDimitry Andric SDValue emitFlagsForSetcc(SDValue Op0, SDValue Op1, ISD::CondCode CC, 1636480093f4SDimitry Andric const SDLoc &dl, SelectionDAG &DAG, 16375ffd83dbSDimitry Andric SDValue &X86CC) const; 16380b57cec5SDimitry Andric 16390b57cec5SDimitry Andric /// Check if replacement of SQRT with RSQRT should be disabled. 16405ffd83dbSDimitry Andric bool isFsqrtCheap(SDValue Op, SelectionDAG &DAG) const override; 16410b57cec5SDimitry Andric 16420b57cec5SDimitry Andric /// Use rsqrt* to speed up sqrt calculations. 16435ffd83dbSDimitry Andric SDValue getSqrtEstimate(SDValue Op, SelectionDAG &DAG, int Enabled, 16440b57cec5SDimitry Andric int &RefinementSteps, bool &UseOneConstNR, 16450b57cec5SDimitry Andric bool Reciprocal) const override; 16460b57cec5SDimitry Andric 16470b57cec5SDimitry Andric /// Use rcp* to speed up fdiv calculations. 16485ffd83dbSDimitry Andric SDValue getRecipEstimate(SDValue Op, SelectionDAG &DAG, int Enabled, 16490b57cec5SDimitry Andric int &RefinementSteps) const override; 16500b57cec5SDimitry Andric 16510b57cec5SDimitry Andric /// Reassociate floating point divisions into multiply by reciprocal. 16520b57cec5SDimitry Andric unsigned combineRepeatedFPDivisors() const override; 16538bcb0991SDimitry Andric 16548bcb0991SDimitry Andric SDValue BuildSDIVPow2(SDNode *N, const APInt &Divisor, SelectionDAG &DAG, 16558bcb0991SDimitry Andric SmallVectorImpl<SDNode *> &Created) const override; 16560b57cec5SDimitry Andric }; 16570b57cec5SDimitry Andric 16580b57cec5SDimitry Andric namespace X86 { 16590b57cec5SDimitry Andric FastISel *createFastISel(FunctionLoweringInfo &funcInfo, 16600b57cec5SDimitry Andric const TargetLibraryInfo *libInfo); 16610b57cec5SDimitry Andric } // end namespace X86 16620b57cec5SDimitry Andric 16630b57cec5SDimitry Andric // X86 specific Gather/Scatter nodes. 16640b57cec5SDimitry Andric // The class has the same order of operands as MaskedGatherScatterSDNode for 16650b57cec5SDimitry Andric // convenience. 16665ffd83dbSDimitry Andric class X86MaskedGatherScatterSDNode : public MemIntrinsicSDNode { 16670b57cec5SDimitry Andric public: 16685ffd83dbSDimitry Andric // This is a intended as a utility and should never be directly created. 16695ffd83dbSDimitry Andric X86MaskedGatherScatterSDNode() = delete; 16705ffd83dbSDimitry Andric ~X86MaskedGatherScatterSDNode() = delete; 16710b57cec5SDimitry Andric 16720b57cec5SDimitry Andric const SDValue &getBasePtr() const { return getOperand(3); } 16730b57cec5SDimitry Andric const SDValue &getIndex() const { return getOperand(4); } 16740b57cec5SDimitry Andric const SDValue &getMask() const { return getOperand(2); } 16750b57cec5SDimitry Andric const SDValue &getScale() const { return getOperand(5); } 16760b57cec5SDimitry Andric 16770b57cec5SDimitry Andric static bool classof(const SDNode *N) { 16780b57cec5SDimitry Andric return N->getOpcode() == X86ISD::MGATHER || 16790b57cec5SDimitry Andric N->getOpcode() == X86ISD::MSCATTER; 16800b57cec5SDimitry Andric } 16810b57cec5SDimitry Andric }; 16820b57cec5SDimitry Andric 16830b57cec5SDimitry Andric class X86MaskedGatherSDNode : public X86MaskedGatherScatterSDNode { 16840b57cec5SDimitry Andric public: 16850b57cec5SDimitry Andric const SDValue &getPassThru() const { return getOperand(1); } 16860b57cec5SDimitry Andric 16870b57cec5SDimitry Andric static bool classof(const SDNode *N) { 16880b57cec5SDimitry Andric return N->getOpcode() == X86ISD::MGATHER; 16890b57cec5SDimitry Andric } 16900b57cec5SDimitry Andric }; 16910b57cec5SDimitry Andric 16920b57cec5SDimitry Andric class X86MaskedScatterSDNode : public X86MaskedGatherScatterSDNode { 16930b57cec5SDimitry Andric public: 16940b57cec5SDimitry Andric const SDValue &getValue() const { return getOperand(1); } 16950b57cec5SDimitry Andric 16960b57cec5SDimitry Andric static bool classof(const SDNode *N) { 16970b57cec5SDimitry Andric return N->getOpcode() == X86ISD::MSCATTER; 16980b57cec5SDimitry Andric } 16990b57cec5SDimitry Andric }; 17000b57cec5SDimitry Andric 17010b57cec5SDimitry Andric /// Generate unpacklo/unpackhi shuffle mask. 1702*e8d8bef9SDimitry Andric void createUnpackShuffleMask(EVT VT, SmallVectorImpl<int> &Mask, bool Lo, 17035ffd83dbSDimitry Andric bool Unary); 17040b57cec5SDimitry Andric 17055ffd83dbSDimitry Andric /// Similar to unpacklo/unpackhi, but without the 128-bit lane limitation 17065ffd83dbSDimitry Andric /// imposed by AVX and specific to the unary pattern. Example: 17075ffd83dbSDimitry Andric /// v8iX Lo --> <0, 0, 1, 1, 2, 2, 3, 3> 17085ffd83dbSDimitry Andric /// v8iX Hi --> <4, 4, 5, 5, 6, 6, 7, 7> 17095ffd83dbSDimitry Andric void createSplat2ShuffleMask(MVT VT, SmallVectorImpl<int> &Mask, bool Lo); 17100b57cec5SDimitry Andric 17110b57cec5SDimitry Andric } // end namespace llvm 17120b57cec5SDimitry Andric 17130b57cec5SDimitry Andric #endif // LLVM_LIB_TARGET_X86_X86ISELLOWERING_H 1714