xref: /freebsd/contrib/llvm-project/llvm/lib/Target/X86/X86FrameLowering.cpp (revision 81ad626541db97eb356e2c1d4a20eb2a26a766ab)
10b57cec5SDimitry Andric //===-- X86FrameLowering.cpp - X86 Frame Information ----------------------===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric // This file contains the X86 implementation of TargetFrameLowering class.
100b57cec5SDimitry Andric //
110b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
120b57cec5SDimitry Andric 
130b57cec5SDimitry Andric #include "X86FrameLowering.h"
14*81ad6265SDimitry Andric #include "MCTargetDesc/X86MCTargetDesc.h"
150b57cec5SDimitry Andric #include "X86InstrBuilder.h"
160b57cec5SDimitry Andric #include "X86InstrInfo.h"
170b57cec5SDimitry Andric #include "X86MachineFunctionInfo.h"
180b57cec5SDimitry Andric #include "X86Subtarget.h"
190b57cec5SDimitry Andric #include "X86TargetMachine.h"
200b57cec5SDimitry Andric #include "llvm/ADT/SmallSet.h"
215ffd83dbSDimitry Andric #include "llvm/ADT/Statistic.h"
220b57cec5SDimitry Andric #include "llvm/Analysis/EHPersonalities.h"
23*81ad6265SDimitry Andric #include "llvm/CodeGen/LivePhysRegs.h"
240b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFrameInfo.h"
250b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h"
260b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h"
270b57cec5SDimitry Andric #include "llvm/CodeGen/MachineModuleInfo.h"
280b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h"
290b57cec5SDimitry Andric #include "llvm/CodeGen/WinEHFuncInfo.h"
300b57cec5SDimitry Andric #include "llvm/IR/DataLayout.h"
310b57cec5SDimitry Andric #include "llvm/IR/Function.h"
320b57cec5SDimitry Andric #include "llvm/MC/MCAsmInfo.h"
33e8d8bef9SDimitry Andric #include "llvm/MC/MCObjectFileInfo.h"
340b57cec5SDimitry Andric #include "llvm/MC/MCSymbol.h"
350b57cec5SDimitry Andric #include "llvm/Support/Debug.h"
360b57cec5SDimitry Andric #include "llvm/Target/TargetOptions.h"
370b57cec5SDimitry Andric #include <cstdlib>
380b57cec5SDimitry Andric 
395ffd83dbSDimitry Andric #define DEBUG_TYPE "x86-fl"
405ffd83dbSDimitry Andric 
415ffd83dbSDimitry Andric STATISTIC(NumFrameLoopProbe, "Number of loop stack probes used in prologue");
425ffd83dbSDimitry Andric STATISTIC(NumFrameExtraProbe,
435ffd83dbSDimitry Andric           "Number of extra stack probes generated in prologue");
445ffd83dbSDimitry Andric 
450b57cec5SDimitry Andric using namespace llvm;
460b57cec5SDimitry Andric 
470b57cec5SDimitry Andric X86FrameLowering::X86FrameLowering(const X86Subtarget &STI,
488bcb0991SDimitry Andric                                    MaybeAlign StackAlignOverride)
498bcb0991SDimitry Andric     : TargetFrameLowering(StackGrowsDown, StackAlignOverride.valueOrOne(),
500b57cec5SDimitry Andric                           STI.is64Bit() ? -8 : -4),
510b57cec5SDimitry Andric       STI(STI), TII(*STI.getInstrInfo()), TRI(STI.getRegisterInfo()) {
520b57cec5SDimitry Andric   // Cache a bunch of frame-related predicates for this subtarget.
530b57cec5SDimitry Andric   SlotSize = TRI->getSlotSize();
540b57cec5SDimitry Andric   Is64Bit = STI.is64Bit();
550b57cec5SDimitry Andric   IsLP64 = STI.isTarget64BitLP64();
560b57cec5SDimitry Andric   // standard x86_64 and NaCl use 64-bit frame/stack pointers, x32 - 32-bit.
570b57cec5SDimitry Andric   Uses64BitFramePtr = STI.isTarget64BitLP64() || STI.isTargetNaCl64();
580b57cec5SDimitry Andric   StackPtr = TRI->getStackRegister();
590b57cec5SDimitry Andric }
600b57cec5SDimitry Andric 
610b57cec5SDimitry Andric bool X86FrameLowering::hasReservedCallFrame(const MachineFunction &MF) const {
620b57cec5SDimitry Andric   return !MF.getFrameInfo().hasVarSizedObjects() &&
635ffd83dbSDimitry Andric          !MF.getInfo<X86MachineFunctionInfo>()->getHasPushSequences() &&
645ffd83dbSDimitry Andric          !MF.getInfo<X86MachineFunctionInfo>()->hasPreallocatedCall();
650b57cec5SDimitry Andric }
660b57cec5SDimitry Andric 
670b57cec5SDimitry Andric /// canSimplifyCallFramePseudos - If there is a reserved call frame, the
680b57cec5SDimitry Andric /// call frame pseudos can be simplified.  Having a FP, as in the default
690b57cec5SDimitry Andric /// implementation, is not sufficient here since we can't always use it.
700b57cec5SDimitry Andric /// Use a more nuanced condition.
710b57cec5SDimitry Andric bool
720b57cec5SDimitry Andric X86FrameLowering::canSimplifyCallFramePseudos(const MachineFunction &MF) const {
730b57cec5SDimitry Andric   return hasReservedCallFrame(MF) ||
745ffd83dbSDimitry Andric          MF.getInfo<X86MachineFunctionInfo>()->hasPreallocatedCall() ||
75fe6060f1SDimitry Andric          (hasFP(MF) && !TRI->hasStackRealignment(MF)) ||
760b57cec5SDimitry Andric          TRI->hasBasePointer(MF);
770b57cec5SDimitry Andric }
780b57cec5SDimitry Andric 
790b57cec5SDimitry Andric // needsFrameIndexResolution - Do we need to perform FI resolution for
800b57cec5SDimitry Andric // this function. Normally, this is required only when the function
810b57cec5SDimitry Andric // has any stack objects. However, FI resolution actually has another job,
820b57cec5SDimitry Andric // not apparent from the title - it resolves callframesetup/destroy
830b57cec5SDimitry Andric // that were not simplified earlier.
840b57cec5SDimitry Andric // So, this is required for x86 functions that have push sequences even
850b57cec5SDimitry Andric // when there are no stack objects.
860b57cec5SDimitry Andric bool
870b57cec5SDimitry Andric X86FrameLowering::needsFrameIndexResolution(const MachineFunction &MF) const {
880b57cec5SDimitry Andric   return MF.getFrameInfo().hasStackObjects() ||
890b57cec5SDimitry Andric          MF.getInfo<X86MachineFunctionInfo>()->getHasPushSequences();
900b57cec5SDimitry Andric }
910b57cec5SDimitry Andric 
920b57cec5SDimitry Andric /// hasFP - Return true if the specified function should have a dedicated frame
930b57cec5SDimitry Andric /// pointer register.  This is true if the function has variable sized allocas
940b57cec5SDimitry Andric /// or if frame pointer elimination is disabled.
950b57cec5SDimitry Andric bool X86FrameLowering::hasFP(const MachineFunction &MF) const {
960b57cec5SDimitry Andric   const MachineFrameInfo &MFI = MF.getFrameInfo();
970b57cec5SDimitry Andric   return (MF.getTarget().Options.DisableFramePointerElim(MF) ||
98fe6060f1SDimitry Andric           TRI->hasStackRealignment(MF) || MFI.hasVarSizedObjects() ||
990b57cec5SDimitry Andric           MFI.isFrameAddressTaken() || MFI.hasOpaqueSPAdjustment() ||
1000b57cec5SDimitry Andric           MF.getInfo<X86MachineFunctionInfo>()->getForceFramePointer() ||
1015ffd83dbSDimitry Andric           MF.getInfo<X86MachineFunctionInfo>()->hasPreallocatedCall() ||
1020b57cec5SDimitry Andric           MF.callsUnwindInit() || MF.hasEHFunclets() || MF.callsEHReturn() ||
1030b57cec5SDimitry Andric           MFI.hasStackMap() || MFI.hasPatchPoint() ||
104d56accc7SDimitry Andric           (isWin64Prologue(MF) && MFI.hasCopyImplyingStackAdjustment()));
1050b57cec5SDimitry Andric }
1060b57cec5SDimitry Andric 
107480093f4SDimitry Andric static unsigned getSUBriOpcode(bool IsLP64, int64_t Imm) {
1080b57cec5SDimitry Andric   if (IsLP64) {
1090b57cec5SDimitry Andric     if (isInt<8>(Imm))
1100b57cec5SDimitry Andric       return X86::SUB64ri8;
1110b57cec5SDimitry Andric     return X86::SUB64ri32;
1120b57cec5SDimitry Andric   } else {
1130b57cec5SDimitry Andric     if (isInt<8>(Imm))
1140b57cec5SDimitry Andric       return X86::SUB32ri8;
1150b57cec5SDimitry Andric     return X86::SUB32ri;
1160b57cec5SDimitry Andric   }
1170b57cec5SDimitry Andric }
1180b57cec5SDimitry Andric 
119480093f4SDimitry Andric static unsigned getADDriOpcode(bool IsLP64, int64_t Imm) {
1200b57cec5SDimitry Andric   if (IsLP64) {
1210b57cec5SDimitry Andric     if (isInt<8>(Imm))
1220b57cec5SDimitry Andric       return X86::ADD64ri8;
1230b57cec5SDimitry Andric     return X86::ADD64ri32;
1240b57cec5SDimitry Andric   } else {
1250b57cec5SDimitry Andric     if (isInt<8>(Imm))
1260b57cec5SDimitry Andric       return X86::ADD32ri8;
1270b57cec5SDimitry Andric     return X86::ADD32ri;
1280b57cec5SDimitry Andric   }
1290b57cec5SDimitry Andric }
1300b57cec5SDimitry Andric 
131480093f4SDimitry Andric static unsigned getSUBrrOpcode(bool IsLP64) {
132480093f4SDimitry Andric   return IsLP64 ? X86::SUB64rr : X86::SUB32rr;
1330b57cec5SDimitry Andric }
1340b57cec5SDimitry Andric 
135480093f4SDimitry Andric static unsigned getADDrrOpcode(bool IsLP64) {
136480093f4SDimitry Andric   return IsLP64 ? X86::ADD64rr : X86::ADD32rr;
1370b57cec5SDimitry Andric }
1380b57cec5SDimitry Andric 
1390b57cec5SDimitry Andric static unsigned getANDriOpcode(bool IsLP64, int64_t Imm) {
1400b57cec5SDimitry Andric   if (IsLP64) {
1410b57cec5SDimitry Andric     if (isInt<8>(Imm))
1420b57cec5SDimitry Andric       return X86::AND64ri8;
1430b57cec5SDimitry Andric     return X86::AND64ri32;
1440b57cec5SDimitry Andric   }
1450b57cec5SDimitry Andric   if (isInt<8>(Imm))
1460b57cec5SDimitry Andric     return X86::AND32ri8;
1470b57cec5SDimitry Andric   return X86::AND32ri;
1480b57cec5SDimitry Andric }
1490b57cec5SDimitry Andric 
150480093f4SDimitry Andric static unsigned getLEArOpcode(bool IsLP64) {
1510b57cec5SDimitry Andric   return IsLP64 ? X86::LEA64r : X86::LEA32r;
1520b57cec5SDimitry Andric }
1530b57cec5SDimitry Andric 
15404eeddc0SDimitry Andric static unsigned getMOVriOpcode(bool Use64BitReg, int64_t Imm) {
15504eeddc0SDimitry Andric   if (Use64BitReg) {
15604eeddc0SDimitry Andric     if (isUInt<32>(Imm))
15704eeddc0SDimitry Andric       return X86::MOV32ri64;
15804eeddc0SDimitry Andric     if (isInt<32>(Imm))
15904eeddc0SDimitry Andric       return X86::MOV64ri32;
16004eeddc0SDimitry Andric     return X86::MOV64ri;
16104eeddc0SDimitry Andric   }
16204eeddc0SDimitry Andric   return X86::MOV32ri;
16304eeddc0SDimitry Andric }
16404eeddc0SDimitry Andric 
1650b57cec5SDimitry Andric static bool isEAXLiveIn(MachineBasicBlock &MBB) {
1660b57cec5SDimitry Andric   for (MachineBasicBlock::RegisterMaskPair RegMask : MBB.liveins()) {
1670b57cec5SDimitry Andric     unsigned Reg = RegMask.PhysReg;
1680b57cec5SDimitry Andric 
1690b57cec5SDimitry Andric     if (Reg == X86::RAX || Reg == X86::EAX || Reg == X86::AX ||
1700b57cec5SDimitry Andric         Reg == X86::AH || Reg == X86::AL)
1710b57cec5SDimitry Andric       return true;
1720b57cec5SDimitry Andric   }
1730b57cec5SDimitry Andric 
1740b57cec5SDimitry Andric   return false;
1750b57cec5SDimitry Andric }
1760b57cec5SDimitry Andric 
1770b57cec5SDimitry Andric /// Check if the flags need to be preserved before the terminators.
1780b57cec5SDimitry Andric /// This would be the case, if the eflags is live-in of the region
1790b57cec5SDimitry Andric /// composed by the terminators or live-out of that region, without
1800b57cec5SDimitry Andric /// being defined by a terminator.
1810b57cec5SDimitry Andric static bool
1820b57cec5SDimitry Andric flagsNeedToBePreservedBeforeTheTerminators(const MachineBasicBlock &MBB) {
1830b57cec5SDimitry Andric   for (const MachineInstr &MI : MBB.terminators()) {
1840b57cec5SDimitry Andric     bool BreakNext = false;
1850b57cec5SDimitry Andric     for (const MachineOperand &MO : MI.operands()) {
1860b57cec5SDimitry Andric       if (!MO.isReg())
1870b57cec5SDimitry Andric         continue;
1888bcb0991SDimitry Andric       Register Reg = MO.getReg();
1890b57cec5SDimitry Andric       if (Reg != X86::EFLAGS)
1900b57cec5SDimitry Andric         continue;
1910b57cec5SDimitry Andric 
1920b57cec5SDimitry Andric       // This terminator needs an eflags that is not defined
1930b57cec5SDimitry Andric       // by a previous another terminator:
1940b57cec5SDimitry Andric       // EFLAGS is live-in of the region composed by the terminators.
1950b57cec5SDimitry Andric       if (!MO.isDef())
1960b57cec5SDimitry Andric         return true;
1970b57cec5SDimitry Andric       // This terminator defines the eflags, i.e., we don't need to preserve it.
1980b57cec5SDimitry Andric       // However, we still need to check this specific terminator does not
1990b57cec5SDimitry Andric       // read a live-in value.
2000b57cec5SDimitry Andric       BreakNext = true;
2010b57cec5SDimitry Andric     }
2020b57cec5SDimitry Andric     // We found a definition of the eflags, no need to preserve them.
2030b57cec5SDimitry Andric     if (BreakNext)
2040b57cec5SDimitry Andric       return false;
2050b57cec5SDimitry Andric   }
2060b57cec5SDimitry Andric 
2070b57cec5SDimitry Andric   // None of the terminators use or define the eflags.
2080b57cec5SDimitry Andric   // Check if they are live-out, that would imply we need to preserve them.
2090b57cec5SDimitry Andric   for (const MachineBasicBlock *Succ : MBB.successors())
2100b57cec5SDimitry Andric     if (Succ->isLiveIn(X86::EFLAGS))
2110b57cec5SDimitry Andric       return true;
2120b57cec5SDimitry Andric 
2130b57cec5SDimitry Andric   return false;
2140b57cec5SDimitry Andric }
2150b57cec5SDimitry Andric 
2160b57cec5SDimitry Andric /// emitSPUpdate - Emit a series of instructions to increment / decrement the
2170b57cec5SDimitry Andric /// stack pointer by a constant value.
2180b57cec5SDimitry Andric void X86FrameLowering::emitSPUpdate(MachineBasicBlock &MBB,
2190b57cec5SDimitry Andric                                     MachineBasicBlock::iterator &MBBI,
2200b57cec5SDimitry Andric                                     const DebugLoc &DL,
2210b57cec5SDimitry Andric                                     int64_t NumBytes, bool InEpilogue) const {
2220b57cec5SDimitry Andric   bool isSub = NumBytes < 0;
2230b57cec5SDimitry Andric   uint64_t Offset = isSub ? -NumBytes : NumBytes;
2240b57cec5SDimitry Andric   MachineInstr::MIFlag Flag =
2250b57cec5SDimitry Andric       isSub ? MachineInstr::FrameSetup : MachineInstr::FrameDestroy;
2260b57cec5SDimitry Andric 
2270b57cec5SDimitry Andric   uint64_t Chunk = (1LL << 31) - 1;
2280b57cec5SDimitry Andric 
2295ffd83dbSDimitry Andric   MachineFunction &MF = *MBB.getParent();
2305ffd83dbSDimitry Andric   const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>();
2315ffd83dbSDimitry Andric   const X86TargetLowering &TLI = *STI.getTargetLowering();
2325ffd83dbSDimitry Andric   const bool EmitInlineStackProbe = TLI.hasInlineStackProbe(MF);
2335ffd83dbSDimitry Andric 
2345ffd83dbSDimitry Andric   // It's ok to not take into account large chunks when probing, as the
2355ffd83dbSDimitry Andric   // allocation is split in smaller chunks anyway.
2365ffd83dbSDimitry Andric   if (EmitInlineStackProbe && !InEpilogue) {
2375ffd83dbSDimitry Andric 
2385ffd83dbSDimitry Andric     // This pseudo-instruction is going to be expanded, potentially using a
2395ffd83dbSDimitry Andric     // loop, by inlineStackProbe().
2405ffd83dbSDimitry Andric     BuildMI(MBB, MBBI, DL, TII.get(X86::STACKALLOC_W_PROBING)).addImm(Offset);
2415ffd83dbSDimitry Andric     return;
2425ffd83dbSDimitry Andric   } else if (Offset > Chunk) {
2430b57cec5SDimitry Andric     // Rather than emit a long series of instructions for large offsets,
2440b57cec5SDimitry Andric     // load the offset into a register and do one sub/add
2450b57cec5SDimitry Andric     unsigned Reg = 0;
2460b57cec5SDimitry Andric     unsigned Rax = (unsigned)(Is64Bit ? X86::RAX : X86::EAX);
2470b57cec5SDimitry Andric 
2480b57cec5SDimitry Andric     if (isSub && !isEAXLiveIn(MBB))
2490b57cec5SDimitry Andric       Reg = Rax;
2500b57cec5SDimitry Andric     else
251e8d8bef9SDimitry Andric       Reg = TRI->findDeadCallerSavedReg(MBB, MBBI);
2520b57cec5SDimitry Andric 
2530b57cec5SDimitry Andric     unsigned AddSubRROpc =
2540b57cec5SDimitry Andric         isSub ? getSUBrrOpcode(Is64Bit) : getADDrrOpcode(Is64Bit);
2550b57cec5SDimitry Andric     if (Reg) {
25604eeddc0SDimitry Andric       BuildMI(MBB, MBBI, DL, TII.get(getMOVriOpcode(Is64Bit, Offset)), Reg)
2570b57cec5SDimitry Andric           .addImm(Offset)
2580b57cec5SDimitry Andric           .setMIFlag(Flag);
2590b57cec5SDimitry Andric       MachineInstr *MI = BuildMI(MBB, MBBI, DL, TII.get(AddSubRROpc), StackPtr)
2600b57cec5SDimitry Andric                              .addReg(StackPtr)
2610b57cec5SDimitry Andric                              .addReg(Reg);
2620b57cec5SDimitry Andric       MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead.
2630b57cec5SDimitry Andric       return;
2640b57cec5SDimitry Andric     } else if (Offset > 8 * Chunk) {
2650b57cec5SDimitry Andric       // If we would need more than 8 add or sub instructions (a >16GB stack
2660b57cec5SDimitry Andric       // frame), it's worth spilling RAX to materialize this immediate.
2670b57cec5SDimitry Andric       //   pushq %rax
2680b57cec5SDimitry Andric       //   movabsq +-$Offset+-SlotSize, %rax
2690b57cec5SDimitry Andric       //   addq %rsp, %rax
2700b57cec5SDimitry Andric       //   xchg %rax, (%rsp)
2710b57cec5SDimitry Andric       //   movq (%rsp), %rsp
2720b57cec5SDimitry Andric       assert(Is64Bit && "can't have 32-bit 16GB stack frame");
2730b57cec5SDimitry Andric       BuildMI(MBB, MBBI, DL, TII.get(X86::PUSH64r))
2740b57cec5SDimitry Andric           .addReg(Rax, RegState::Kill)
2750b57cec5SDimitry Andric           .setMIFlag(Flag);
2760b57cec5SDimitry Andric       // Subtract is not commutative, so negate the offset and always use add.
2770b57cec5SDimitry Andric       // Subtract 8 less and add 8 more to account for the PUSH we just did.
2780b57cec5SDimitry Andric       if (isSub)
2790b57cec5SDimitry Andric         Offset = -(Offset - SlotSize);
2800b57cec5SDimitry Andric       else
2810b57cec5SDimitry Andric         Offset = Offset + SlotSize;
28204eeddc0SDimitry Andric       BuildMI(MBB, MBBI, DL, TII.get(getMOVriOpcode(Is64Bit, Offset)), Rax)
2830b57cec5SDimitry Andric           .addImm(Offset)
2840b57cec5SDimitry Andric           .setMIFlag(Flag);
2850b57cec5SDimitry Andric       MachineInstr *MI = BuildMI(MBB, MBBI, DL, TII.get(X86::ADD64rr), Rax)
2860b57cec5SDimitry Andric                              .addReg(Rax)
2870b57cec5SDimitry Andric                              .addReg(StackPtr);
2880b57cec5SDimitry Andric       MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead.
2890b57cec5SDimitry Andric       // Exchange the new SP in RAX with the top of the stack.
2900b57cec5SDimitry Andric       addRegOffset(
2910b57cec5SDimitry Andric           BuildMI(MBB, MBBI, DL, TII.get(X86::XCHG64rm), Rax).addReg(Rax),
2920b57cec5SDimitry Andric           StackPtr, false, 0);
2930b57cec5SDimitry Andric       // Load new SP from the top of the stack into RSP.
2940b57cec5SDimitry Andric       addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64rm), StackPtr),
2950b57cec5SDimitry Andric                    StackPtr, false, 0);
2960b57cec5SDimitry Andric       return;
2970b57cec5SDimitry Andric     }
2980b57cec5SDimitry Andric   }
2990b57cec5SDimitry Andric 
3000b57cec5SDimitry Andric   while (Offset) {
3010b57cec5SDimitry Andric     uint64_t ThisVal = std::min(Offset, Chunk);
3020b57cec5SDimitry Andric     if (ThisVal == SlotSize) {
3030b57cec5SDimitry Andric       // Use push / pop for slot sized adjustments as a size optimization. We
3040b57cec5SDimitry Andric       // need to find a dead register when using pop.
3050b57cec5SDimitry Andric       unsigned Reg = isSub
3060b57cec5SDimitry Andric         ? (unsigned)(Is64Bit ? X86::RAX : X86::EAX)
307e8d8bef9SDimitry Andric         : TRI->findDeadCallerSavedReg(MBB, MBBI);
3080b57cec5SDimitry Andric       if (Reg) {
3090b57cec5SDimitry Andric         unsigned Opc = isSub
3100b57cec5SDimitry Andric           ? (Is64Bit ? X86::PUSH64r : X86::PUSH32r)
3110b57cec5SDimitry Andric           : (Is64Bit ? X86::POP64r  : X86::POP32r);
3120b57cec5SDimitry Andric         BuildMI(MBB, MBBI, DL, TII.get(Opc))
3130b57cec5SDimitry Andric             .addReg(Reg, getDefRegState(!isSub) | getUndefRegState(isSub))
3140b57cec5SDimitry Andric             .setMIFlag(Flag);
3150b57cec5SDimitry Andric         Offset -= ThisVal;
3160b57cec5SDimitry Andric         continue;
3170b57cec5SDimitry Andric       }
3180b57cec5SDimitry Andric     }
3190b57cec5SDimitry Andric 
3200b57cec5SDimitry Andric     BuildStackAdjustment(MBB, MBBI, DL, isSub ? -ThisVal : ThisVal, InEpilogue)
3210b57cec5SDimitry Andric         .setMIFlag(Flag);
3220b57cec5SDimitry Andric 
3230b57cec5SDimitry Andric     Offset -= ThisVal;
3240b57cec5SDimitry Andric   }
3250b57cec5SDimitry Andric }
3260b57cec5SDimitry Andric 
3270b57cec5SDimitry Andric MachineInstrBuilder X86FrameLowering::BuildStackAdjustment(
3280b57cec5SDimitry Andric     MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
3290b57cec5SDimitry Andric     const DebugLoc &DL, int64_t Offset, bool InEpilogue) const {
3300b57cec5SDimitry Andric   assert(Offset != 0 && "zero offset stack adjustment requested");
3310b57cec5SDimitry Andric 
3320b57cec5SDimitry Andric   // On Atom, using LEA to adjust SP is preferred, but using it in the epilogue
3330b57cec5SDimitry Andric   // is tricky.
3340b57cec5SDimitry Andric   bool UseLEA;
3350b57cec5SDimitry Andric   if (!InEpilogue) {
3360b57cec5SDimitry Andric     // Check if inserting the prologue at the beginning
3370b57cec5SDimitry Andric     // of MBB would require to use LEA operations.
3380b57cec5SDimitry Andric     // We need to use LEA operations if EFLAGS is live in, because
3390b57cec5SDimitry Andric     // it means an instruction will read it before it gets defined.
3400b57cec5SDimitry Andric     UseLEA = STI.useLeaForSP() || MBB.isLiveIn(X86::EFLAGS);
3410b57cec5SDimitry Andric   } else {
3420b57cec5SDimitry Andric     // If we can use LEA for SP but we shouldn't, check that none
3430b57cec5SDimitry Andric     // of the terminators uses the eflags. Otherwise we will insert
3440b57cec5SDimitry Andric     // a ADD that will redefine the eflags and break the condition.
3450b57cec5SDimitry Andric     // Alternatively, we could move the ADD, but this may not be possible
3460b57cec5SDimitry Andric     // and is an optimization anyway.
3470b57cec5SDimitry Andric     UseLEA = canUseLEAForSPInEpilogue(*MBB.getParent());
3480b57cec5SDimitry Andric     if (UseLEA && !STI.useLeaForSP())
3490b57cec5SDimitry Andric       UseLEA = flagsNeedToBePreservedBeforeTheTerminators(MBB);
3500b57cec5SDimitry Andric     // If that assert breaks, that means we do not do the right thing
3510b57cec5SDimitry Andric     // in canUseAsEpilogue.
3520b57cec5SDimitry Andric     assert((UseLEA || !flagsNeedToBePreservedBeforeTheTerminators(MBB)) &&
3530b57cec5SDimitry Andric            "We shouldn't have allowed this insertion point");
3540b57cec5SDimitry Andric   }
3550b57cec5SDimitry Andric 
3560b57cec5SDimitry Andric   MachineInstrBuilder MI;
3570b57cec5SDimitry Andric   if (UseLEA) {
3580b57cec5SDimitry Andric     MI = addRegOffset(BuildMI(MBB, MBBI, DL,
3590b57cec5SDimitry Andric                               TII.get(getLEArOpcode(Uses64BitFramePtr)),
3600b57cec5SDimitry Andric                               StackPtr),
3610b57cec5SDimitry Andric                       StackPtr, false, Offset);
3620b57cec5SDimitry Andric   } else {
3630b57cec5SDimitry Andric     bool IsSub = Offset < 0;
3640b57cec5SDimitry Andric     uint64_t AbsOffset = IsSub ? -Offset : Offset;
3655ffd83dbSDimitry Andric     const unsigned Opc = IsSub ? getSUBriOpcode(Uses64BitFramePtr, AbsOffset)
3660b57cec5SDimitry Andric                                : getADDriOpcode(Uses64BitFramePtr, AbsOffset);
3670b57cec5SDimitry Andric     MI = BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr)
3680b57cec5SDimitry Andric              .addReg(StackPtr)
3690b57cec5SDimitry Andric              .addImm(AbsOffset);
3700b57cec5SDimitry Andric     MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead.
3710b57cec5SDimitry Andric   }
3720b57cec5SDimitry Andric   return MI;
3730b57cec5SDimitry Andric }
3740b57cec5SDimitry Andric 
3750b57cec5SDimitry Andric int X86FrameLowering::mergeSPUpdates(MachineBasicBlock &MBB,
3760b57cec5SDimitry Andric                                      MachineBasicBlock::iterator &MBBI,
3770b57cec5SDimitry Andric                                      bool doMergeWithPrevious) const {
3780b57cec5SDimitry Andric   if ((doMergeWithPrevious && MBBI == MBB.begin()) ||
3790b57cec5SDimitry Andric       (!doMergeWithPrevious && MBBI == MBB.end()))
3800b57cec5SDimitry Andric     return 0;
3810b57cec5SDimitry Andric 
3820b57cec5SDimitry Andric   MachineBasicBlock::iterator PI = doMergeWithPrevious ? std::prev(MBBI) : MBBI;
3830b57cec5SDimitry Andric 
3840b57cec5SDimitry Andric   PI = skipDebugInstructionsBackward(PI, MBB.begin());
3850b57cec5SDimitry Andric   // It is assumed that ADD/SUB/LEA instruction is succeded by one CFI
3860b57cec5SDimitry Andric   // instruction, and that there are no DBG_VALUE or other instructions between
3870b57cec5SDimitry Andric   // ADD/SUB/LEA and its corresponding CFI instruction.
3880b57cec5SDimitry Andric   /* TODO: Add support for the case where there are multiple CFI instructions
3890b57cec5SDimitry Andric     below the ADD/SUB/LEA, e.g.:
3900b57cec5SDimitry Andric     ...
3910b57cec5SDimitry Andric     add
3920b57cec5SDimitry Andric     cfi_def_cfa_offset
3930b57cec5SDimitry Andric     cfi_offset
3940b57cec5SDimitry Andric     ...
3950b57cec5SDimitry Andric   */
3960b57cec5SDimitry Andric   if (doMergeWithPrevious && PI != MBB.begin() && PI->isCFIInstruction())
3970b57cec5SDimitry Andric     PI = std::prev(PI);
3980b57cec5SDimitry Andric 
3990b57cec5SDimitry Andric   unsigned Opc = PI->getOpcode();
4000b57cec5SDimitry Andric   int Offset = 0;
4010b57cec5SDimitry Andric 
4020b57cec5SDimitry Andric   if ((Opc == X86::ADD64ri32 || Opc == X86::ADD64ri8 ||
4030b57cec5SDimitry Andric        Opc == X86::ADD32ri || Opc == X86::ADD32ri8) &&
4040b57cec5SDimitry Andric       PI->getOperand(0).getReg() == StackPtr){
4050b57cec5SDimitry Andric     assert(PI->getOperand(1).getReg() == StackPtr);
4060b57cec5SDimitry Andric     Offset = PI->getOperand(2).getImm();
4070b57cec5SDimitry Andric   } else if ((Opc == X86::LEA32r || Opc == X86::LEA64_32r) &&
4080b57cec5SDimitry Andric              PI->getOperand(0).getReg() == StackPtr &&
4090b57cec5SDimitry Andric              PI->getOperand(1).getReg() == StackPtr &&
4100b57cec5SDimitry Andric              PI->getOperand(2).getImm() == 1 &&
4110b57cec5SDimitry Andric              PI->getOperand(3).getReg() == X86::NoRegister &&
4120b57cec5SDimitry Andric              PI->getOperand(5).getReg() == X86::NoRegister) {
4130b57cec5SDimitry Andric     // For LEAs we have: def = lea SP, FI, noreg, Offset, noreg.
4140b57cec5SDimitry Andric     Offset = PI->getOperand(4).getImm();
4150b57cec5SDimitry Andric   } else if ((Opc == X86::SUB64ri32 || Opc == X86::SUB64ri8 ||
4160b57cec5SDimitry Andric               Opc == X86::SUB32ri || Opc == X86::SUB32ri8) &&
4170b57cec5SDimitry Andric              PI->getOperand(0).getReg() == StackPtr) {
4180b57cec5SDimitry Andric     assert(PI->getOperand(1).getReg() == StackPtr);
4190b57cec5SDimitry Andric     Offset = -PI->getOperand(2).getImm();
4200b57cec5SDimitry Andric   } else
4210b57cec5SDimitry Andric     return 0;
4220b57cec5SDimitry Andric 
4230b57cec5SDimitry Andric   PI = MBB.erase(PI);
424fe6060f1SDimitry Andric   if (PI != MBB.end() && PI->isCFIInstruction()) {
425fe6060f1SDimitry Andric     auto CIs = MBB.getParent()->getFrameInstructions();
426fe6060f1SDimitry Andric     MCCFIInstruction CI = CIs[PI->getOperand(0).getCFIIndex()];
427fe6060f1SDimitry Andric     if (CI.getOperation() == MCCFIInstruction::OpDefCfaOffset ||
428fe6060f1SDimitry Andric         CI.getOperation() == MCCFIInstruction::OpAdjustCfaOffset)
429fe6060f1SDimitry Andric       PI = MBB.erase(PI);
430fe6060f1SDimitry Andric   }
4310b57cec5SDimitry Andric   if (!doMergeWithPrevious)
4320b57cec5SDimitry Andric     MBBI = skipDebugInstructionsForward(PI, MBB.end());
4330b57cec5SDimitry Andric 
4340b57cec5SDimitry Andric   return Offset;
4350b57cec5SDimitry Andric }
4360b57cec5SDimitry Andric 
4370b57cec5SDimitry Andric void X86FrameLowering::BuildCFI(MachineBasicBlock &MBB,
4380b57cec5SDimitry Andric                                 MachineBasicBlock::iterator MBBI,
4390b57cec5SDimitry Andric                                 const DebugLoc &DL,
440*81ad6265SDimitry Andric                                 const MCCFIInstruction &CFIInst,
441*81ad6265SDimitry Andric                                 MachineInstr::MIFlag Flag) const {
4420b57cec5SDimitry Andric   MachineFunction &MF = *MBB.getParent();
4430b57cec5SDimitry Andric   unsigned CFIIndex = MF.addFrameInst(CFIInst);
4440b57cec5SDimitry Andric   BuildMI(MBB, MBBI, DL, TII.get(TargetOpcode::CFI_INSTRUCTION))
445*81ad6265SDimitry Andric       .addCFIIndex(CFIIndex)
446*81ad6265SDimitry Andric       .setMIFlag(Flag);
4470b57cec5SDimitry Andric }
4480b57cec5SDimitry Andric 
4495ffd83dbSDimitry Andric /// Emits Dwarf Info specifying offsets of callee saved registers and
4505ffd83dbSDimitry Andric /// frame pointer. This is called only when basic block sections are enabled.
45104eeddc0SDimitry Andric void X86FrameLowering::emitCalleeSavedFrameMovesFullCFA(
4525ffd83dbSDimitry Andric     MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI) const {
4535ffd83dbSDimitry Andric   MachineFunction &MF = *MBB.getParent();
4545ffd83dbSDimitry Andric   if (!hasFP(MF)) {
4555ffd83dbSDimitry Andric     emitCalleeSavedFrameMoves(MBB, MBBI, DebugLoc{}, true);
4565ffd83dbSDimitry Andric     return;
4575ffd83dbSDimitry Andric   }
4585ffd83dbSDimitry Andric   const MachineModuleInfo &MMI = MF.getMMI();
4595ffd83dbSDimitry Andric   const MCRegisterInfo *MRI = MMI.getContext().getRegisterInfo();
460e8d8bef9SDimitry Andric   const Register FramePtr = TRI->getFrameRegister(MF);
461e8d8bef9SDimitry Andric   const Register MachineFramePtr =
462e8d8bef9SDimitry Andric       STI.isTarget64BitILP32() ? Register(getX86SubSuperRegister(FramePtr, 64))
4635ffd83dbSDimitry Andric                                : FramePtr;
4645ffd83dbSDimitry Andric   unsigned DwarfReg = MRI->getDwarfRegNum(MachineFramePtr, true);
4655ffd83dbSDimitry Andric   // Offset = space for return address + size of the frame pointer itself.
4665ffd83dbSDimitry Andric   unsigned Offset = (Is64Bit ? 8 : 4) + (Uses64BitFramePtr ? 8 : 4);
4675ffd83dbSDimitry Andric   BuildCFI(MBB, MBBI, DebugLoc{},
4685ffd83dbSDimitry Andric            MCCFIInstruction::createOffset(nullptr, DwarfReg, -Offset));
4695ffd83dbSDimitry Andric   emitCalleeSavedFrameMoves(MBB, MBBI, DebugLoc{}, true);
4705ffd83dbSDimitry Andric }
4715ffd83dbSDimitry Andric 
4720b57cec5SDimitry Andric void X86FrameLowering::emitCalleeSavedFrameMoves(
4730b57cec5SDimitry Andric     MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
4745ffd83dbSDimitry Andric     const DebugLoc &DL, bool IsPrologue) const {
4750b57cec5SDimitry Andric   MachineFunction &MF = *MBB.getParent();
4760b57cec5SDimitry Andric   MachineFrameInfo &MFI = MF.getFrameInfo();
4770b57cec5SDimitry Andric   MachineModuleInfo &MMI = MF.getMMI();
4780b57cec5SDimitry Andric   const MCRegisterInfo *MRI = MMI.getContext().getRegisterInfo();
4790b57cec5SDimitry Andric 
4800b57cec5SDimitry Andric   // Add callee saved registers to move list.
4810b57cec5SDimitry Andric   const std::vector<CalleeSavedInfo> &CSI = MFI.getCalleeSavedInfo();
4820b57cec5SDimitry Andric 
4830b57cec5SDimitry Andric   // Calculate offsets.
4844824e7fdSDimitry Andric   for (const CalleeSavedInfo &I : CSI) {
4854824e7fdSDimitry Andric     int64_t Offset = MFI.getObjectOffset(I.getFrameIdx());
48604eeddc0SDimitry Andric     Register Reg = I.getReg();
4870b57cec5SDimitry Andric     unsigned DwarfReg = MRI->getDwarfRegNum(Reg, true);
4885ffd83dbSDimitry Andric 
4895ffd83dbSDimitry Andric     if (IsPrologue) {
4900b57cec5SDimitry Andric       BuildCFI(MBB, MBBI, DL,
4910b57cec5SDimitry Andric                MCCFIInstruction::createOffset(nullptr, DwarfReg, Offset));
4925ffd83dbSDimitry Andric     } else {
4935ffd83dbSDimitry Andric       BuildCFI(MBB, MBBI, DL,
4945ffd83dbSDimitry Andric                MCCFIInstruction::createRestore(nullptr, DwarfReg));
4955ffd83dbSDimitry Andric     }
4960b57cec5SDimitry Andric   }
4970b57cec5SDimitry Andric }
4980b57cec5SDimitry Andric 
499*81ad6265SDimitry Andric void X86FrameLowering::emitZeroCallUsedRegs(BitVector RegsToZero,
500*81ad6265SDimitry Andric                                             MachineBasicBlock &MBB) const {
501*81ad6265SDimitry Andric   const MachineFunction &MF = *MBB.getParent();
502*81ad6265SDimitry Andric 
503*81ad6265SDimitry Andric   // Insertion point.
504*81ad6265SDimitry Andric   MachineBasicBlock::iterator MBBI = MBB.getFirstTerminator();
505*81ad6265SDimitry Andric 
506*81ad6265SDimitry Andric   // Fake a debug loc.
507*81ad6265SDimitry Andric   DebugLoc DL;
508*81ad6265SDimitry Andric   if (MBBI != MBB.end())
509*81ad6265SDimitry Andric     DL = MBBI->getDebugLoc();
510*81ad6265SDimitry Andric 
511*81ad6265SDimitry Andric   // Zero out FP stack if referenced. Do this outside of the loop below so that
512*81ad6265SDimitry Andric   // it's done only once.
513*81ad6265SDimitry Andric   const X86Subtarget &ST = MF.getSubtarget<X86Subtarget>();
514*81ad6265SDimitry Andric   for (MCRegister Reg : RegsToZero.set_bits()) {
515*81ad6265SDimitry Andric     if (!X86::RFP80RegClass.contains(Reg))
516*81ad6265SDimitry Andric       continue;
517*81ad6265SDimitry Andric 
518*81ad6265SDimitry Andric     unsigned NumFPRegs = ST.is64Bit() ? 8 : 7;
519*81ad6265SDimitry Andric     for (unsigned i = 0; i != NumFPRegs; ++i)
520*81ad6265SDimitry Andric       BuildMI(MBB, MBBI, DL, TII.get(X86::LD_F0));
521*81ad6265SDimitry Andric 
522*81ad6265SDimitry Andric     for (unsigned i = 0; i != NumFPRegs; ++i)
523*81ad6265SDimitry Andric       BuildMI(MBB, MBBI, DL, TII.get(X86::ST_FPrr)).addReg(X86::ST0);
524*81ad6265SDimitry Andric     break;
525*81ad6265SDimitry Andric   }
526*81ad6265SDimitry Andric 
527*81ad6265SDimitry Andric   // For GPRs, we only care to clear out the 32-bit register.
528*81ad6265SDimitry Andric   BitVector GPRsToZero(TRI->getNumRegs());
529*81ad6265SDimitry Andric   for (MCRegister Reg : RegsToZero.set_bits())
530*81ad6265SDimitry Andric     if (TRI->isGeneralPurposeRegister(MF, Reg)) {
531*81ad6265SDimitry Andric       GPRsToZero.set(getX86SubSuperRegisterOrZero(Reg, 32));
532*81ad6265SDimitry Andric       RegsToZero.reset(Reg);
533*81ad6265SDimitry Andric     }
534*81ad6265SDimitry Andric 
535*81ad6265SDimitry Andric   for (MCRegister Reg : GPRsToZero.set_bits())
536*81ad6265SDimitry Andric     BuildMI(MBB, MBBI, DL, TII.get(X86::XOR32rr), Reg)
537*81ad6265SDimitry Andric         .addReg(Reg, RegState::Undef)
538*81ad6265SDimitry Andric         .addReg(Reg, RegState::Undef);
539*81ad6265SDimitry Andric 
540*81ad6265SDimitry Andric   // Zero out registers.
541*81ad6265SDimitry Andric   for (MCRegister Reg : RegsToZero.set_bits()) {
542*81ad6265SDimitry Andric     if (ST.hasMMX() && X86::VR64RegClass.contains(Reg))
543*81ad6265SDimitry Andric       // FIXME: Ignore MMX registers?
544*81ad6265SDimitry Andric       continue;
545*81ad6265SDimitry Andric 
546*81ad6265SDimitry Andric     unsigned XorOp;
547*81ad6265SDimitry Andric     if (X86::VR128RegClass.contains(Reg)) {
548*81ad6265SDimitry Andric       // XMM#
549*81ad6265SDimitry Andric       if (!ST.hasSSE1())
550*81ad6265SDimitry Andric         continue;
551*81ad6265SDimitry Andric       XorOp = X86::PXORrr;
552*81ad6265SDimitry Andric     } else if (X86::VR256RegClass.contains(Reg)) {
553*81ad6265SDimitry Andric       // YMM#
554*81ad6265SDimitry Andric       if (!ST.hasAVX())
555*81ad6265SDimitry Andric         continue;
556*81ad6265SDimitry Andric       XorOp = X86::VPXORrr;
557*81ad6265SDimitry Andric     } else if (X86::VR512RegClass.contains(Reg)) {
558*81ad6265SDimitry Andric       // ZMM#
559*81ad6265SDimitry Andric       if (!ST.hasAVX512())
560*81ad6265SDimitry Andric         continue;
561*81ad6265SDimitry Andric       XorOp = X86::VPXORYrr;
562*81ad6265SDimitry Andric     } else if (X86::VK1RegClass.contains(Reg) ||
563*81ad6265SDimitry Andric                X86::VK2RegClass.contains(Reg) ||
564*81ad6265SDimitry Andric                X86::VK4RegClass.contains(Reg) ||
565*81ad6265SDimitry Andric                X86::VK8RegClass.contains(Reg) ||
566*81ad6265SDimitry Andric                X86::VK16RegClass.contains(Reg)) {
567*81ad6265SDimitry Andric       if (!ST.hasVLX())
568*81ad6265SDimitry Andric         continue;
569*81ad6265SDimitry Andric       XorOp = ST.hasBWI() ? X86::KXORQrr : X86::KXORWrr;
570*81ad6265SDimitry Andric     } else {
571*81ad6265SDimitry Andric       continue;
572*81ad6265SDimitry Andric     }
573*81ad6265SDimitry Andric 
574*81ad6265SDimitry Andric     BuildMI(MBB, MBBI, DL, TII.get(XorOp), Reg)
575*81ad6265SDimitry Andric       .addReg(Reg, RegState::Undef)
576*81ad6265SDimitry Andric       .addReg(Reg, RegState::Undef);
577*81ad6265SDimitry Andric   }
578*81ad6265SDimitry Andric }
579*81ad6265SDimitry Andric 
5804824e7fdSDimitry Andric void X86FrameLowering::emitStackProbe(
5814824e7fdSDimitry Andric     MachineFunction &MF, MachineBasicBlock &MBB,
5824824e7fdSDimitry Andric     MachineBasicBlock::iterator MBBI, const DebugLoc &DL, bool InProlog,
5834824e7fdSDimitry Andric     Optional<MachineFunction::DebugInstrOperandPair> InstrNum) const {
5840b57cec5SDimitry Andric   const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>();
5850b57cec5SDimitry Andric   if (STI.isTargetWindowsCoreCLR()) {
5860b57cec5SDimitry Andric     if (InProlog) {
5875ffd83dbSDimitry Andric       BuildMI(MBB, MBBI, DL, TII.get(X86::STACKALLOC_W_PROBING))
5885ffd83dbSDimitry Andric           .addImm(0 /* no explicit stack size */);
5890b57cec5SDimitry Andric     } else {
5900b57cec5SDimitry Andric       emitStackProbeInline(MF, MBB, MBBI, DL, false);
5910b57cec5SDimitry Andric     }
5920b57cec5SDimitry Andric   } else {
5934824e7fdSDimitry Andric     emitStackProbeCall(MF, MBB, MBBI, DL, InProlog, InstrNum);
5940b57cec5SDimitry Andric   }
5950b57cec5SDimitry Andric }
5960b57cec5SDimitry Andric 
5974824e7fdSDimitry Andric bool X86FrameLowering::stackProbeFunctionModifiesSP() const {
5984824e7fdSDimitry Andric   return STI.isOSWindows() && !STI.isTargetWin64();
5994824e7fdSDimitry Andric }
6004824e7fdSDimitry Andric 
6010b57cec5SDimitry Andric void X86FrameLowering::inlineStackProbe(MachineFunction &MF,
6020b57cec5SDimitry Andric                                         MachineBasicBlock &PrologMBB) const {
6035ffd83dbSDimitry Andric   auto Where = llvm::find_if(PrologMBB, [](MachineInstr &MI) {
6045ffd83dbSDimitry Andric     return MI.getOpcode() == X86::STACKALLOC_W_PROBING;
6055ffd83dbSDimitry Andric   });
6065ffd83dbSDimitry Andric   if (Where != PrologMBB.end()) {
6075ffd83dbSDimitry Andric     DebugLoc DL = PrologMBB.findDebugLoc(Where);
6085ffd83dbSDimitry Andric     emitStackProbeInline(MF, PrologMBB, Where, DL, true);
6095ffd83dbSDimitry Andric     Where->eraseFromParent();
6100b57cec5SDimitry Andric   }
6110b57cec5SDimitry Andric }
6120b57cec5SDimitry Andric 
6130b57cec5SDimitry Andric void X86FrameLowering::emitStackProbeInline(MachineFunction &MF,
6140b57cec5SDimitry Andric                                             MachineBasicBlock &MBB,
6150b57cec5SDimitry Andric                                             MachineBasicBlock::iterator MBBI,
6160b57cec5SDimitry Andric                                             const DebugLoc &DL,
6170b57cec5SDimitry Andric                                             bool InProlog) const {
6180b57cec5SDimitry Andric   const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>();
6195ffd83dbSDimitry Andric   if (STI.isTargetWindowsCoreCLR() && STI.is64Bit())
6205ffd83dbSDimitry Andric     emitStackProbeInlineWindowsCoreCLR64(MF, MBB, MBBI, DL, InProlog);
6215ffd83dbSDimitry Andric   else
6225ffd83dbSDimitry Andric     emitStackProbeInlineGeneric(MF, MBB, MBBI, DL, InProlog);
6235ffd83dbSDimitry Andric }
6245ffd83dbSDimitry Andric 
6255ffd83dbSDimitry Andric void X86FrameLowering::emitStackProbeInlineGeneric(
6265ffd83dbSDimitry Andric     MachineFunction &MF, MachineBasicBlock &MBB,
6275ffd83dbSDimitry Andric     MachineBasicBlock::iterator MBBI, const DebugLoc &DL, bool InProlog) const {
6285ffd83dbSDimitry Andric   MachineInstr &AllocWithProbe = *MBBI;
6295ffd83dbSDimitry Andric   uint64_t Offset = AllocWithProbe.getOperand(0).getImm();
6305ffd83dbSDimitry Andric 
6315ffd83dbSDimitry Andric   const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>();
6325ffd83dbSDimitry Andric   const X86TargetLowering &TLI = *STI.getTargetLowering();
6335ffd83dbSDimitry Andric   assert(!(STI.is64Bit() && STI.isTargetWindowsCoreCLR()) &&
6345ffd83dbSDimitry Andric          "different expansion expected for CoreCLR 64 bit");
6355ffd83dbSDimitry Andric 
6365ffd83dbSDimitry Andric   const uint64_t StackProbeSize = TLI.getStackProbeSize(MF);
6375ffd83dbSDimitry Andric   uint64_t ProbeChunk = StackProbeSize * 8;
6385ffd83dbSDimitry Andric 
639eaeb601bSDimitry Andric   uint64_t MaxAlign =
640fe6060f1SDimitry Andric       TRI->hasStackRealignment(MF) ? calculateMaxStackAlign(MF) : 0;
641eaeb601bSDimitry Andric 
6425ffd83dbSDimitry Andric   // Synthesize a loop or unroll it, depending on the number of iterations.
643eaeb601bSDimitry Andric   // BuildStackAlignAND ensures that only MaxAlign % StackProbeSize bits left
644eaeb601bSDimitry Andric   // between the unaligned rsp and current rsp.
6455ffd83dbSDimitry Andric   if (Offset > ProbeChunk) {
646eaeb601bSDimitry Andric     emitStackProbeInlineGenericLoop(MF, MBB, MBBI, DL, Offset,
647eaeb601bSDimitry Andric                                     MaxAlign % StackProbeSize);
6485ffd83dbSDimitry Andric   } else {
649eaeb601bSDimitry Andric     emitStackProbeInlineGenericBlock(MF, MBB, MBBI, DL, Offset,
650eaeb601bSDimitry Andric                                      MaxAlign % StackProbeSize);
6515ffd83dbSDimitry Andric   }
6525ffd83dbSDimitry Andric }
6535ffd83dbSDimitry Andric 
6545ffd83dbSDimitry Andric void X86FrameLowering::emitStackProbeInlineGenericBlock(
6555ffd83dbSDimitry Andric     MachineFunction &MF, MachineBasicBlock &MBB,
656eaeb601bSDimitry Andric     MachineBasicBlock::iterator MBBI, const DebugLoc &DL, uint64_t Offset,
657eaeb601bSDimitry Andric     uint64_t AlignOffset) const {
6585ffd83dbSDimitry Andric 
659fe6060f1SDimitry Andric   const bool NeedsDwarfCFI = needsDwarfCFI(MF);
660fe6060f1SDimitry Andric   const bool HasFP = hasFP(MF);
6615ffd83dbSDimitry Andric   const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>();
6625ffd83dbSDimitry Andric   const X86TargetLowering &TLI = *STI.getTargetLowering();
6635ffd83dbSDimitry Andric   const unsigned Opc = getSUBriOpcode(Uses64BitFramePtr, Offset);
6645ffd83dbSDimitry Andric   const unsigned MovMIOpc = Is64Bit ? X86::MOV64mi32 : X86::MOV32mi;
6655ffd83dbSDimitry Andric   const uint64_t StackProbeSize = TLI.getStackProbeSize(MF);
6665ffd83dbSDimitry Andric 
667eaeb601bSDimitry Andric   uint64_t CurrentOffset = 0;
668eaeb601bSDimitry Andric 
669eaeb601bSDimitry Andric   assert(AlignOffset < StackProbeSize);
670eaeb601bSDimitry Andric 
671eaeb601bSDimitry Andric   // If the offset is so small it fits within a page, there's nothing to do.
672eaeb601bSDimitry Andric   if (StackProbeSize < Offset + AlignOffset) {
673eaeb601bSDimitry Andric 
674eaeb601bSDimitry Andric     MachineInstr *MI = BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr)
675eaeb601bSDimitry Andric                            .addReg(StackPtr)
676eaeb601bSDimitry Andric                            .addImm(StackProbeSize - AlignOffset)
677eaeb601bSDimitry Andric                            .setMIFlag(MachineInstr::FrameSetup);
678fe6060f1SDimitry Andric     if (!HasFP && NeedsDwarfCFI) {
679fe6060f1SDimitry Andric       BuildCFI(MBB, MBBI, DL,
680fe6060f1SDimitry Andric                MCCFIInstruction::createAdjustCfaOffset(
681fe6060f1SDimitry Andric                    nullptr, StackProbeSize - AlignOffset));
682fe6060f1SDimitry Andric     }
683eaeb601bSDimitry Andric     MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead.
684eaeb601bSDimitry Andric 
685eaeb601bSDimitry Andric     addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(MovMIOpc))
686eaeb601bSDimitry Andric                      .setMIFlag(MachineInstr::FrameSetup),
687eaeb601bSDimitry Andric                  StackPtr, false, 0)
688eaeb601bSDimitry Andric         .addImm(0)
689eaeb601bSDimitry Andric         .setMIFlag(MachineInstr::FrameSetup);
690eaeb601bSDimitry Andric     NumFrameExtraProbe++;
691eaeb601bSDimitry Andric     CurrentOffset = StackProbeSize - AlignOffset;
692eaeb601bSDimitry Andric   }
693eaeb601bSDimitry Andric 
694eaeb601bSDimitry Andric   // For the next N - 1 pages, just probe. I tried to take advantage of
6955ffd83dbSDimitry Andric   // natural probes but it implies much more logic and there was very few
6965ffd83dbSDimitry Andric   // interesting natural probes to interleave.
6975ffd83dbSDimitry Andric   while (CurrentOffset + StackProbeSize < Offset) {
6985ffd83dbSDimitry Andric     MachineInstr *MI = BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr)
6995ffd83dbSDimitry Andric                            .addReg(StackPtr)
7005ffd83dbSDimitry Andric                            .addImm(StackProbeSize)
7015ffd83dbSDimitry Andric                            .setMIFlag(MachineInstr::FrameSetup);
7025ffd83dbSDimitry Andric     MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead.
7035ffd83dbSDimitry Andric 
704fe6060f1SDimitry Andric     if (!HasFP && NeedsDwarfCFI) {
705fe6060f1SDimitry Andric       BuildCFI(
706fe6060f1SDimitry Andric           MBB, MBBI, DL,
707fe6060f1SDimitry Andric           MCCFIInstruction::createAdjustCfaOffset(nullptr, StackProbeSize));
708fe6060f1SDimitry Andric     }
7095ffd83dbSDimitry Andric     addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(MovMIOpc))
7105ffd83dbSDimitry Andric                      .setMIFlag(MachineInstr::FrameSetup),
7115ffd83dbSDimitry Andric                  StackPtr, false, 0)
7125ffd83dbSDimitry Andric         .addImm(0)
7135ffd83dbSDimitry Andric         .setMIFlag(MachineInstr::FrameSetup);
7145ffd83dbSDimitry Andric     NumFrameExtraProbe++;
7155ffd83dbSDimitry Andric     CurrentOffset += StackProbeSize;
7165ffd83dbSDimitry Andric   }
7175ffd83dbSDimitry Andric 
718eaeb601bSDimitry Andric   // No need to probe the tail, it is smaller than a Page.
7195ffd83dbSDimitry Andric   uint64_t ChunkSize = Offset - CurrentOffset;
7205ffd83dbSDimitry Andric   MachineInstr *MI = BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr)
7215ffd83dbSDimitry Andric                          .addReg(StackPtr)
7225ffd83dbSDimitry Andric                          .addImm(ChunkSize)
7235ffd83dbSDimitry Andric                          .setMIFlag(MachineInstr::FrameSetup);
724fe6060f1SDimitry Andric   // No need to adjust Dwarf CFA offset here, the last position of the stack has
725fe6060f1SDimitry Andric   // been defined
7265ffd83dbSDimitry Andric   MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead.
7275ffd83dbSDimitry Andric }
7285ffd83dbSDimitry Andric 
7295ffd83dbSDimitry Andric void X86FrameLowering::emitStackProbeInlineGenericLoop(
7305ffd83dbSDimitry Andric     MachineFunction &MF, MachineBasicBlock &MBB,
731eaeb601bSDimitry Andric     MachineBasicBlock::iterator MBBI, const DebugLoc &DL, uint64_t Offset,
732eaeb601bSDimitry Andric     uint64_t AlignOffset) const {
7335ffd83dbSDimitry Andric   assert(Offset && "null offset");
7345ffd83dbSDimitry Andric 
73504eeddc0SDimitry Andric   const bool NeedsDwarfCFI = needsDwarfCFI(MF);
73604eeddc0SDimitry Andric   const bool HasFP = hasFP(MF);
7375ffd83dbSDimitry Andric   const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>();
7385ffd83dbSDimitry Andric   const X86TargetLowering &TLI = *STI.getTargetLowering();
7395ffd83dbSDimitry Andric   const unsigned MovMIOpc = Is64Bit ? X86::MOV64mi32 : X86::MOV32mi;
7405ffd83dbSDimitry Andric   const uint64_t StackProbeSize = TLI.getStackProbeSize(MF);
7415ffd83dbSDimitry Andric 
742eaeb601bSDimitry Andric   if (AlignOffset) {
743eaeb601bSDimitry Andric     if (AlignOffset < StackProbeSize) {
744eaeb601bSDimitry Andric       // Perform a first smaller allocation followed by a probe.
745eaeb601bSDimitry Andric       const unsigned SUBOpc = getSUBriOpcode(Uses64BitFramePtr, AlignOffset);
746eaeb601bSDimitry Andric       MachineInstr *MI = BuildMI(MBB, MBBI, DL, TII.get(SUBOpc), StackPtr)
747eaeb601bSDimitry Andric                              .addReg(StackPtr)
748eaeb601bSDimitry Andric                              .addImm(AlignOffset)
749eaeb601bSDimitry Andric                              .setMIFlag(MachineInstr::FrameSetup);
750eaeb601bSDimitry Andric       MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead.
751eaeb601bSDimitry Andric 
752eaeb601bSDimitry Andric       addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(MovMIOpc))
753eaeb601bSDimitry Andric                        .setMIFlag(MachineInstr::FrameSetup),
754eaeb601bSDimitry Andric                    StackPtr, false, 0)
755eaeb601bSDimitry Andric           .addImm(0)
756eaeb601bSDimitry Andric           .setMIFlag(MachineInstr::FrameSetup);
757eaeb601bSDimitry Andric       NumFrameExtraProbe++;
758eaeb601bSDimitry Andric       Offset -= AlignOffset;
759eaeb601bSDimitry Andric     }
760eaeb601bSDimitry Andric   }
761eaeb601bSDimitry Andric 
7625ffd83dbSDimitry Andric   // Synthesize a loop
7635ffd83dbSDimitry Andric   NumFrameLoopProbe++;
7645ffd83dbSDimitry Andric   const BasicBlock *LLVM_BB = MBB.getBasicBlock();
7655ffd83dbSDimitry Andric 
7665ffd83dbSDimitry Andric   MachineBasicBlock *testMBB = MF.CreateMachineBasicBlock(LLVM_BB);
7675ffd83dbSDimitry Andric   MachineBasicBlock *tailMBB = MF.CreateMachineBasicBlock(LLVM_BB);
7685ffd83dbSDimitry Andric 
7695ffd83dbSDimitry Andric   MachineFunction::iterator MBBIter = ++MBB.getIterator();
7705ffd83dbSDimitry Andric   MF.insert(MBBIter, testMBB);
7715ffd83dbSDimitry Andric   MF.insert(MBBIter, tailMBB);
7725ffd83dbSDimitry Andric 
7738c6f6c0cSDimitry Andric   Register FinalStackProbed = Uses64BitFramePtr ? X86::R11
7748c6f6c0cSDimitry Andric                               : Is64Bit         ? X86::R11D
7758c6f6c0cSDimitry Andric                                                 : X86::EAX;
77604eeddc0SDimitry Andric 
7775ffd83dbSDimitry Andric   BuildMI(MBB, MBBI, DL, TII.get(TargetOpcode::COPY), FinalStackProbed)
7785ffd83dbSDimitry Andric       .addReg(StackPtr)
7795ffd83dbSDimitry Andric       .setMIFlag(MachineInstr::FrameSetup);
7805ffd83dbSDimitry Andric 
7815ffd83dbSDimitry Andric   // save loop bound
7825ffd83dbSDimitry Andric   {
78304eeddc0SDimitry Andric     const unsigned BoundOffset = alignDown(Offset, StackProbeSize);
78404eeddc0SDimitry Andric     const unsigned SUBOpc = getSUBriOpcode(Uses64BitFramePtr, BoundOffset);
785eaeb601bSDimitry Andric     BuildMI(MBB, MBBI, DL, TII.get(SUBOpc), FinalStackProbed)
7865ffd83dbSDimitry Andric         .addReg(FinalStackProbed)
78704eeddc0SDimitry Andric         .addImm(BoundOffset)
7885ffd83dbSDimitry Andric         .setMIFlag(MachineInstr::FrameSetup);
78904eeddc0SDimitry Andric 
79004eeddc0SDimitry Andric     // while in the loop, use loop-invariant reg for CFI,
79104eeddc0SDimitry Andric     // instead of the stack pointer, which changes during the loop
79204eeddc0SDimitry Andric     if (!HasFP && NeedsDwarfCFI) {
79304eeddc0SDimitry Andric       // x32 uses the same DWARF register numbers as x86-64,
79404eeddc0SDimitry Andric       // so there isn't a register number for r11d, we must use r11 instead
79504eeddc0SDimitry Andric       const Register DwarfFinalStackProbed =
79604eeddc0SDimitry Andric           STI.isTarget64BitILP32()
79704eeddc0SDimitry Andric               ? Register(getX86SubSuperRegister(FinalStackProbed, 64))
79804eeddc0SDimitry Andric               : FinalStackProbed;
79904eeddc0SDimitry Andric 
80004eeddc0SDimitry Andric       BuildCFI(MBB, MBBI, DL,
80104eeddc0SDimitry Andric                MCCFIInstruction::createDefCfaRegister(
80204eeddc0SDimitry Andric                    nullptr, TRI->getDwarfRegNum(DwarfFinalStackProbed, true)));
80304eeddc0SDimitry Andric       BuildCFI(MBB, MBBI, DL,
80404eeddc0SDimitry Andric                MCCFIInstruction::createAdjustCfaOffset(nullptr, BoundOffset));
80504eeddc0SDimitry Andric     }
8065ffd83dbSDimitry Andric   }
8075ffd83dbSDimitry Andric 
8085ffd83dbSDimitry Andric   // allocate a page
8095ffd83dbSDimitry Andric   {
810eaeb601bSDimitry Andric     const unsigned SUBOpc = getSUBriOpcode(Uses64BitFramePtr, StackProbeSize);
811eaeb601bSDimitry Andric     BuildMI(testMBB, DL, TII.get(SUBOpc), StackPtr)
8125ffd83dbSDimitry Andric         .addReg(StackPtr)
8135ffd83dbSDimitry Andric         .addImm(StackProbeSize)
8145ffd83dbSDimitry Andric         .setMIFlag(MachineInstr::FrameSetup);
8155ffd83dbSDimitry Andric   }
8165ffd83dbSDimitry Andric 
8175ffd83dbSDimitry Andric   // touch the page
8185ffd83dbSDimitry Andric   addRegOffset(BuildMI(testMBB, DL, TII.get(MovMIOpc))
8195ffd83dbSDimitry Andric                    .setMIFlag(MachineInstr::FrameSetup),
8205ffd83dbSDimitry Andric                StackPtr, false, 0)
8215ffd83dbSDimitry Andric       .addImm(0)
8225ffd83dbSDimitry Andric       .setMIFlag(MachineInstr::FrameSetup);
8235ffd83dbSDimitry Andric 
8245ffd83dbSDimitry Andric   // cmp with stack pointer bound
8255ffd83dbSDimitry Andric   BuildMI(testMBB, DL, TII.get(Uses64BitFramePtr ? X86::CMP64rr : X86::CMP32rr))
8265ffd83dbSDimitry Andric       .addReg(StackPtr)
8275ffd83dbSDimitry Andric       .addReg(FinalStackProbed)
8285ffd83dbSDimitry Andric       .setMIFlag(MachineInstr::FrameSetup);
8295ffd83dbSDimitry Andric 
8305ffd83dbSDimitry Andric   // jump
8315ffd83dbSDimitry Andric   BuildMI(testMBB, DL, TII.get(X86::JCC_1))
8325ffd83dbSDimitry Andric       .addMBB(testMBB)
8335ffd83dbSDimitry Andric       .addImm(X86::COND_NE)
8345ffd83dbSDimitry Andric       .setMIFlag(MachineInstr::FrameSetup);
8355ffd83dbSDimitry Andric   testMBB->addSuccessor(testMBB);
8365ffd83dbSDimitry Andric   testMBB->addSuccessor(tailMBB);
8375ffd83dbSDimitry Andric 
8385ffd83dbSDimitry Andric   // BB management
8395ffd83dbSDimitry Andric   tailMBB->splice(tailMBB->end(), &MBB, MBBI, MBB.end());
8405ffd83dbSDimitry Andric   tailMBB->transferSuccessorsAndUpdatePHIs(&MBB);
8415ffd83dbSDimitry Andric   MBB.addSuccessor(testMBB);
8425ffd83dbSDimitry Andric 
8435ffd83dbSDimitry Andric   // handle tail
84404eeddc0SDimitry Andric   const unsigned TailOffset = Offset % StackProbeSize;
84504eeddc0SDimitry Andric   MachineBasicBlock::iterator TailMBBIter = tailMBB->begin();
8465ffd83dbSDimitry Andric   if (TailOffset) {
8475ffd83dbSDimitry Andric     const unsigned Opc = getSUBriOpcode(Uses64BitFramePtr, TailOffset);
84804eeddc0SDimitry Andric     BuildMI(*tailMBB, TailMBBIter, DL, TII.get(Opc), StackPtr)
8495ffd83dbSDimitry Andric         .addReg(StackPtr)
8505ffd83dbSDimitry Andric         .addImm(TailOffset)
8515ffd83dbSDimitry Andric         .setMIFlag(MachineInstr::FrameSetup);
8525ffd83dbSDimitry Andric   }
8535ffd83dbSDimitry Andric 
85404eeddc0SDimitry Andric   // after the loop, switch back to stack pointer for CFI
85504eeddc0SDimitry Andric   if (!HasFP && NeedsDwarfCFI) {
85604eeddc0SDimitry Andric     // x32 uses the same DWARF register numbers as x86-64,
85704eeddc0SDimitry Andric     // so there isn't a register number for esp, we must use rsp instead
85804eeddc0SDimitry Andric     const Register DwarfStackPtr =
85904eeddc0SDimitry Andric         STI.isTarget64BitILP32()
86004eeddc0SDimitry Andric             ? Register(getX86SubSuperRegister(StackPtr, 64))
86104eeddc0SDimitry Andric             : Register(StackPtr);
86204eeddc0SDimitry Andric 
86304eeddc0SDimitry Andric     BuildCFI(*tailMBB, TailMBBIter, DL,
86404eeddc0SDimitry Andric              MCCFIInstruction::createDefCfaRegister(
86504eeddc0SDimitry Andric                  nullptr, TRI->getDwarfRegNum(DwarfStackPtr, true)));
86604eeddc0SDimitry Andric   }
86704eeddc0SDimitry Andric 
8685ffd83dbSDimitry Andric   // Update Live In information
8695ffd83dbSDimitry Andric   recomputeLiveIns(*testMBB);
8705ffd83dbSDimitry Andric   recomputeLiveIns(*tailMBB);
8715ffd83dbSDimitry Andric }
8725ffd83dbSDimitry Andric 
8735ffd83dbSDimitry Andric void X86FrameLowering::emitStackProbeInlineWindowsCoreCLR64(
8745ffd83dbSDimitry Andric     MachineFunction &MF, MachineBasicBlock &MBB,
8755ffd83dbSDimitry Andric     MachineBasicBlock::iterator MBBI, const DebugLoc &DL, bool InProlog) const {
8765ffd83dbSDimitry Andric   const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>();
8770b57cec5SDimitry Andric   assert(STI.is64Bit() && "different expansion needed for 32 bit");
8780b57cec5SDimitry Andric   assert(STI.isTargetWindowsCoreCLR() && "custom expansion expects CoreCLR");
8790b57cec5SDimitry Andric   const TargetInstrInfo &TII = *STI.getInstrInfo();
8800b57cec5SDimitry Andric   const BasicBlock *LLVM_BB = MBB.getBasicBlock();
8810b57cec5SDimitry Andric 
8820b57cec5SDimitry Andric   // RAX contains the number of bytes of desired stack adjustment.
8830b57cec5SDimitry Andric   // The handling here assumes this value has already been updated so as to
8840b57cec5SDimitry Andric   // maintain stack alignment.
8850b57cec5SDimitry Andric   //
8860b57cec5SDimitry Andric   // We need to exit with RSP modified by this amount and execute suitable
8870b57cec5SDimitry Andric   // page touches to notify the OS that we're growing the stack responsibly.
8880b57cec5SDimitry Andric   // All stack probing must be done without modifying RSP.
8890b57cec5SDimitry Andric   //
8900b57cec5SDimitry Andric   // MBB:
8910b57cec5SDimitry Andric   //    SizeReg = RAX;
8920b57cec5SDimitry Andric   //    ZeroReg = 0
8930b57cec5SDimitry Andric   //    CopyReg = RSP
8940b57cec5SDimitry Andric   //    Flags, TestReg = CopyReg - SizeReg
8950b57cec5SDimitry Andric   //    FinalReg = !Flags.Ovf ? TestReg : ZeroReg
8960b57cec5SDimitry Andric   //    LimitReg = gs magic thread env access
8970b57cec5SDimitry Andric   //    if FinalReg >= LimitReg goto ContinueMBB
8980b57cec5SDimitry Andric   // RoundBB:
8990b57cec5SDimitry Andric   //    RoundReg = page address of FinalReg
9000b57cec5SDimitry Andric   // LoopMBB:
9010b57cec5SDimitry Andric   //    LoopReg = PHI(LimitReg,ProbeReg)
9020b57cec5SDimitry Andric   //    ProbeReg = LoopReg - PageSize
9030b57cec5SDimitry Andric   //    [ProbeReg] = 0
9040b57cec5SDimitry Andric   //    if (ProbeReg > RoundReg) goto LoopMBB
9050b57cec5SDimitry Andric   // ContinueMBB:
9060b57cec5SDimitry Andric   //    RSP = RSP - RAX
9070b57cec5SDimitry Andric   //    [rest of original MBB]
9080b57cec5SDimitry Andric 
9090b57cec5SDimitry Andric   // Set up the new basic blocks
9100b57cec5SDimitry Andric   MachineBasicBlock *RoundMBB = MF.CreateMachineBasicBlock(LLVM_BB);
9110b57cec5SDimitry Andric   MachineBasicBlock *LoopMBB = MF.CreateMachineBasicBlock(LLVM_BB);
9120b57cec5SDimitry Andric   MachineBasicBlock *ContinueMBB = MF.CreateMachineBasicBlock(LLVM_BB);
9130b57cec5SDimitry Andric 
9140b57cec5SDimitry Andric   MachineFunction::iterator MBBIter = std::next(MBB.getIterator());
9150b57cec5SDimitry Andric   MF.insert(MBBIter, RoundMBB);
9160b57cec5SDimitry Andric   MF.insert(MBBIter, LoopMBB);
9170b57cec5SDimitry Andric   MF.insert(MBBIter, ContinueMBB);
9180b57cec5SDimitry Andric 
9190b57cec5SDimitry Andric   // Split MBB and move the tail portion down to ContinueMBB.
9200b57cec5SDimitry Andric   MachineBasicBlock::iterator BeforeMBBI = std::prev(MBBI);
9210b57cec5SDimitry Andric   ContinueMBB->splice(ContinueMBB->begin(), &MBB, MBBI, MBB.end());
9220b57cec5SDimitry Andric   ContinueMBB->transferSuccessorsAndUpdatePHIs(&MBB);
9230b57cec5SDimitry Andric 
9240b57cec5SDimitry Andric   // Some useful constants
9250b57cec5SDimitry Andric   const int64_t ThreadEnvironmentStackLimit = 0x10;
9260b57cec5SDimitry Andric   const int64_t PageSize = 0x1000;
9270b57cec5SDimitry Andric   const int64_t PageMask = ~(PageSize - 1);
9280b57cec5SDimitry Andric 
9290b57cec5SDimitry Andric   // Registers we need. For the normal case we use virtual
9300b57cec5SDimitry Andric   // registers. For the prolog expansion we use RAX, RCX and RDX.
9310b57cec5SDimitry Andric   MachineRegisterInfo &MRI = MF.getRegInfo();
9320b57cec5SDimitry Andric   const TargetRegisterClass *RegClass = &X86::GR64RegClass;
9330b57cec5SDimitry Andric   const Register SizeReg = InProlog ? X86::RAX
9340b57cec5SDimitry Andric                                     : MRI.createVirtualRegister(RegClass),
9350b57cec5SDimitry Andric                  ZeroReg = InProlog ? X86::RCX
9360b57cec5SDimitry Andric                                     : MRI.createVirtualRegister(RegClass),
9370b57cec5SDimitry Andric                  CopyReg = InProlog ? X86::RDX
9380b57cec5SDimitry Andric                                     : MRI.createVirtualRegister(RegClass),
9390b57cec5SDimitry Andric                  TestReg = InProlog ? X86::RDX
9400b57cec5SDimitry Andric                                     : MRI.createVirtualRegister(RegClass),
9410b57cec5SDimitry Andric                  FinalReg = InProlog ? X86::RDX
9420b57cec5SDimitry Andric                                      : MRI.createVirtualRegister(RegClass),
9430b57cec5SDimitry Andric                  RoundedReg = InProlog ? X86::RDX
9440b57cec5SDimitry Andric                                        : MRI.createVirtualRegister(RegClass),
9450b57cec5SDimitry Andric                  LimitReg = InProlog ? X86::RCX
9460b57cec5SDimitry Andric                                      : MRI.createVirtualRegister(RegClass),
9470b57cec5SDimitry Andric                  JoinReg = InProlog ? X86::RCX
9480b57cec5SDimitry Andric                                     : MRI.createVirtualRegister(RegClass),
9490b57cec5SDimitry Andric                  ProbeReg = InProlog ? X86::RCX
9500b57cec5SDimitry Andric                                      : MRI.createVirtualRegister(RegClass);
9510b57cec5SDimitry Andric 
9520b57cec5SDimitry Andric   // SP-relative offsets where we can save RCX and RDX.
9530b57cec5SDimitry Andric   int64_t RCXShadowSlot = 0;
9540b57cec5SDimitry Andric   int64_t RDXShadowSlot = 0;
9550b57cec5SDimitry Andric 
9560b57cec5SDimitry Andric   // If inlining in the prolog, save RCX and RDX.
9570b57cec5SDimitry Andric   if (InProlog) {
9580b57cec5SDimitry Andric     // Compute the offsets. We need to account for things already
9590b57cec5SDimitry Andric     // pushed onto the stack at this point: return address, frame
9600b57cec5SDimitry Andric     // pointer (if used), and callee saves.
9610b57cec5SDimitry Andric     X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
9620b57cec5SDimitry Andric     const int64_t CalleeSaveSize = X86FI->getCalleeSavedFrameSize();
9630b57cec5SDimitry Andric     const bool HasFP = hasFP(MF);
9640b57cec5SDimitry Andric 
9650b57cec5SDimitry Andric     // Check if we need to spill RCX and/or RDX.
9660b57cec5SDimitry Andric     // Here we assume that no earlier prologue instruction changes RCX and/or
9670b57cec5SDimitry Andric     // RDX, so checking the block live-ins is enough.
9680b57cec5SDimitry Andric     const bool IsRCXLiveIn = MBB.isLiveIn(X86::RCX);
9690b57cec5SDimitry Andric     const bool IsRDXLiveIn = MBB.isLiveIn(X86::RDX);
9700b57cec5SDimitry Andric     int64_t InitSlot = 8 + CalleeSaveSize + (HasFP ? 8 : 0);
9710b57cec5SDimitry Andric     // Assign the initial slot to both registers, then change RDX's slot if both
9720b57cec5SDimitry Andric     // need to be spilled.
9730b57cec5SDimitry Andric     if (IsRCXLiveIn)
9740b57cec5SDimitry Andric       RCXShadowSlot = InitSlot;
9750b57cec5SDimitry Andric     if (IsRDXLiveIn)
9760b57cec5SDimitry Andric       RDXShadowSlot = InitSlot;
9770b57cec5SDimitry Andric     if (IsRDXLiveIn && IsRCXLiveIn)
9780b57cec5SDimitry Andric       RDXShadowSlot += 8;
9790b57cec5SDimitry Andric     // Emit the saves if needed.
9800b57cec5SDimitry Andric     if (IsRCXLiveIn)
9810b57cec5SDimitry Andric       addRegOffset(BuildMI(&MBB, DL, TII.get(X86::MOV64mr)), X86::RSP, false,
9820b57cec5SDimitry Andric                    RCXShadowSlot)
9830b57cec5SDimitry Andric           .addReg(X86::RCX);
9840b57cec5SDimitry Andric     if (IsRDXLiveIn)
9850b57cec5SDimitry Andric       addRegOffset(BuildMI(&MBB, DL, TII.get(X86::MOV64mr)), X86::RSP, false,
9860b57cec5SDimitry Andric                    RDXShadowSlot)
9870b57cec5SDimitry Andric           .addReg(X86::RDX);
9880b57cec5SDimitry Andric   } else {
9890b57cec5SDimitry Andric     // Not in the prolog. Copy RAX to a virtual reg.
9900b57cec5SDimitry Andric     BuildMI(&MBB, DL, TII.get(X86::MOV64rr), SizeReg).addReg(X86::RAX);
9910b57cec5SDimitry Andric   }
9920b57cec5SDimitry Andric 
9930b57cec5SDimitry Andric   // Add code to MBB to check for overflow and set the new target stack pointer
9940b57cec5SDimitry Andric   // to zero if so.
9950b57cec5SDimitry Andric   BuildMI(&MBB, DL, TII.get(X86::XOR64rr), ZeroReg)
9960b57cec5SDimitry Andric       .addReg(ZeroReg, RegState::Undef)
9970b57cec5SDimitry Andric       .addReg(ZeroReg, RegState::Undef);
9980b57cec5SDimitry Andric   BuildMI(&MBB, DL, TII.get(X86::MOV64rr), CopyReg).addReg(X86::RSP);
9990b57cec5SDimitry Andric   BuildMI(&MBB, DL, TII.get(X86::SUB64rr), TestReg)
10000b57cec5SDimitry Andric       .addReg(CopyReg)
10010b57cec5SDimitry Andric       .addReg(SizeReg);
10020b57cec5SDimitry Andric   BuildMI(&MBB, DL, TII.get(X86::CMOV64rr), FinalReg)
10030b57cec5SDimitry Andric       .addReg(TestReg)
10040b57cec5SDimitry Andric       .addReg(ZeroReg)
10050b57cec5SDimitry Andric       .addImm(X86::COND_B);
10060b57cec5SDimitry Andric 
10070b57cec5SDimitry Andric   // FinalReg now holds final stack pointer value, or zero if
10080b57cec5SDimitry Andric   // allocation would overflow. Compare against the current stack
10090b57cec5SDimitry Andric   // limit from the thread environment block. Note this limit is the
10100b57cec5SDimitry Andric   // lowest touched page on the stack, not the point at which the OS
10110b57cec5SDimitry Andric   // will cause an overflow exception, so this is just an optimization
10120b57cec5SDimitry Andric   // to avoid unnecessarily touching pages that are below the current
10130b57cec5SDimitry Andric   // SP but already committed to the stack by the OS.
10140b57cec5SDimitry Andric   BuildMI(&MBB, DL, TII.get(X86::MOV64rm), LimitReg)
10150b57cec5SDimitry Andric       .addReg(0)
10160b57cec5SDimitry Andric       .addImm(1)
10170b57cec5SDimitry Andric       .addReg(0)
10180b57cec5SDimitry Andric       .addImm(ThreadEnvironmentStackLimit)
10190b57cec5SDimitry Andric       .addReg(X86::GS);
10200b57cec5SDimitry Andric   BuildMI(&MBB, DL, TII.get(X86::CMP64rr)).addReg(FinalReg).addReg(LimitReg);
10210b57cec5SDimitry Andric   // Jump if the desired stack pointer is at or above the stack limit.
10220b57cec5SDimitry Andric   BuildMI(&MBB, DL, TII.get(X86::JCC_1)).addMBB(ContinueMBB).addImm(X86::COND_AE);
10230b57cec5SDimitry Andric 
10240b57cec5SDimitry Andric   // Add code to roundMBB to round the final stack pointer to a page boundary.
10250b57cec5SDimitry Andric   RoundMBB->addLiveIn(FinalReg);
10260b57cec5SDimitry Andric   BuildMI(RoundMBB, DL, TII.get(X86::AND64ri32), RoundedReg)
10270b57cec5SDimitry Andric       .addReg(FinalReg)
10280b57cec5SDimitry Andric       .addImm(PageMask);
10290b57cec5SDimitry Andric   BuildMI(RoundMBB, DL, TII.get(X86::JMP_1)).addMBB(LoopMBB);
10300b57cec5SDimitry Andric 
10310b57cec5SDimitry Andric   // LimitReg now holds the current stack limit, RoundedReg page-rounded
10320b57cec5SDimitry Andric   // final RSP value. Add code to loopMBB to decrement LimitReg page-by-page
10330b57cec5SDimitry Andric   // and probe until we reach RoundedReg.
10340b57cec5SDimitry Andric   if (!InProlog) {
10350b57cec5SDimitry Andric     BuildMI(LoopMBB, DL, TII.get(X86::PHI), JoinReg)
10360b57cec5SDimitry Andric         .addReg(LimitReg)
10370b57cec5SDimitry Andric         .addMBB(RoundMBB)
10380b57cec5SDimitry Andric         .addReg(ProbeReg)
10390b57cec5SDimitry Andric         .addMBB(LoopMBB);
10400b57cec5SDimitry Andric   }
10410b57cec5SDimitry Andric 
10420b57cec5SDimitry Andric   LoopMBB->addLiveIn(JoinReg);
10430b57cec5SDimitry Andric   addRegOffset(BuildMI(LoopMBB, DL, TII.get(X86::LEA64r), ProbeReg), JoinReg,
10440b57cec5SDimitry Andric                false, -PageSize);
10450b57cec5SDimitry Andric 
10460b57cec5SDimitry Andric   // Probe by storing a byte onto the stack.
10470b57cec5SDimitry Andric   BuildMI(LoopMBB, DL, TII.get(X86::MOV8mi))
10480b57cec5SDimitry Andric       .addReg(ProbeReg)
10490b57cec5SDimitry Andric       .addImm(1)
10500b57cec5SDimitry Andric       .addReg(0)
10510b57cec5SDimitry Andric       .addImm(0)
10520b57cec5SDimitry Andric       .addReg(0)
10530b57cec5SDimitry Andric       .addImm(0);
10540b57cec5SDimitry Andric 
10550b57cec5SDimitry Andric   LoopMBB->addLiveIn(RoundedReg);
10560b57cec5SDimitry Andric   BuildMI(LoopMBB, DL, TII.get(X86::CMP64rr))
10570b57cec5SDimitry Andric       .addReg(RoundedReg)
10580b57cec5SDimitry Andric       .addReg(ProbeReg);
10590b57cec5SDimitry Andric   BuildMI(LoopMBB, DL, TII.get(X86::JCC_1)).addMBB(LoopMBB).addImm(X86::COND_NE);
10600b57cec5SDimitry Andric 
10610b57cec5SDimitry Andric   MachineBasicBlock::iterator ContinueMBBI = ContinueMBB->getFirstNonPHI();
10620b57cec5SDimitry Andric 
10630b57cec5SDimitry Andric   // If in prolog, restore RDX and RCX.
10640b57cec5SDimitry Andric   if (InProlog) {
10650b57cec5SDimitry Andric     if (RCXShadowSlot) // It means we spilled RCX in the prologue.
10660b57cec5SDimitry Andric       addRegOffset(BuildMI(*ContinueMBB, ContinueMBBI, DL,
10670b57cec5SDimitry Andric                            TII.get(X86::MOV64rm), X86::RCX),
10680b57cec5SDimitry Andric                    X86::RSP, false, RCXShadowSlot);
10690b57cec5SDimitry Andric     if (RDXShadowSlot) // It means we spilled RDX in the prologue.
10700b57cec5SDimitry Andric       addRegOffset(BuildMI(*ContinueMBB, ContinueMBBI, DL,
10710b57cec5SDimitry Andric                            TII.get(X86::MOV64rm), X86::RDX),
10720b57cec5SDimitry Andric                    X86::RSP, false, RDXShadowSlot);
10730b57cec5SDimitry Andric   }
10740b57cec5SDimitry Andric 
10750b57cec5SDimitry Andric   // Now that the probing is done, add code to continueMBB to update
10760b57cec5SDimitry Andric   // the stack pointer for real.
10770b57cec5SDimitry Andric   ContinueMBB->addLiveIn(SizeReg);
10780b57cec5SDimitry Andric   BuildMI(*ContinueMBB, ContinueMBBI, DL, TII.get(X86::SUB64rr), X86::RSP)
10790b57cec5SDimitry Andric       .addReg(X86::RSP)
10800b57cec5SDimitry Andric       .addReg(SizeReg);
10810b57cec5SDimitry Andric 
10820b57cec5SDimitry Andric   // Add the control flow edges we need.
10830b57cec5SDimitry Andric   MBB.addSuccessor(ContinueMBB);
10840b57cec5SDimitry Andric   MBB.addSuccessor(RoundMBB);
10850b57cec5SDimitry Andric   RoundMBB->addSuccessor(LoopMBB);
10860b57cec5SDimitry Andric   LoopMBB->addSuccessor(ContinueMBB);
10870b57cec5SDimitry Andric   LoopMBB->addSuccessor(LoopMBB);
10880b57cec5SDimitry Andric 
10890b57cec5SDimitry Andric   // Mark all the instructions added to the prolog as frame setup.
10900b57cec5SDimitry Andric   if (InProlog) {
10910b57cec5SDimitry Andric     for (++BeforeMBBI; BeforeMBBI != MBB.end(); ++BeforeMBBI) {
10920b57cec5SDimitry Andric       BeforeMBBI->setFlag(MachineInstr::FrameSetup);
10930b57cec5SDimitry Andric     }
10940b57cec5SDimitry Andric     for (MachineInstr &MI : *RoundMBB) {
10950b57cec5SDimitry Andric       MI.setFlag(MachineInstr::FrameSetup);
10960b57cec5SDimitry Andric     }
10970b57cec5SDimitry Andric     for (MachineInstr &MI : *LoopMBB) {
10980b57cec5SDimitry Andric       MI.setFlag(MachineInstr::FrameSetup);
10990b57cec5SDimitry Andric     }
11000b57cec5SDimitry Andric     for (MachineBasicBlock::iterator CMBBI = ContinueMBB->begin();
11010b57cec5SDimitry Andric          CMBBI != ContinueMBBI; ++CMBBI) {
11020b57cec5SDimitry Andric       CMBBI->setFlag(MachineInstr::FrameSetup);
11030b57cec5SDimitry Andric     }
11040b57cec5SDimitry Andric   }
11050b57cec5SDimitry Andric }
11060b57cec5SDimitry Andric 
11074824e7fdSDimitry Andric void X86FrameLowering::emitStackProbeCall(
11084824e7fdSDimitry Andric     MachineFunction &MF, MachineBasicBlock &MBB,
11094824e7fdSDimitry Andric     MachineBasicBlock::iterator MBBI, const DebugLoc &DL, bool InProlog,
11104824e7fdSDimitry Andric     Optional<MachineFunction::DebugInstrOperandPair> InstrNum) const {
11110b57cec5SDimitry Andric   bool IsLargeCodeModel = MF.getTarget().getCodeModel() == CodeModel::Large;
11120b57cec5SDimitry Andric 
11130946e70aSDimitry Andric   // FIXME: Add indirect thunk support and remove this.
11140946e70aSDimitry Andric   if (Is64Bit && IsLargeCodeModel && STI.useIndirectThunkCalls())
11150b57cec5SDimitry Andric     report_fatal_error("Emitting stack probe calls on 64-bit with the large "
11160946e70aSDimitry Andric                        "code model and indirect thunks not yet implemented.");
11170b57cec5SDimitry Andric 
11180b57cec5SDimitry Andric   unsigned CallOp;
11190b57cec5SDimitry Andric   if (Is64Bit)
11200b57cec5SDimitry Andric     CallOp = IsLargeCodeModel ? X86::CALL64r : X86::CALL64pcrel32;
11210b57cec5SDimitry Andric   else
11220b57cec5SDimitry Andric     CallOp = X86::CALLpcrel32;
11230b57cec5SDimitry Andric 
11240b57cec5SDimitry Andric   StringRef Symbol = STI.getTargetLowering()->getStackProbeSymbolName(MF);
11250b57cec5SDimitry Andric 
11260b57cec5SDimitry Andric   MachineInstrBuilder CI;
11270b57cec5SDimitry Andric   MachineBasicBlock::iterator ExpansionMBBI = std::prev(MBBI);
11280b57cec5SDimitry Andric 
11290b57cec5SDimitry Andric   // All current stack probes take AX and SP as input, clobber flags, and
11300b57cec5SDimitry Andric   // preserve all registers. x86_64 probes leave RSP unmodified.
11310b57cec5SDimitry Andric   if (Is64Bit && MF.getTarget().getCodeModel() == CodeModel::Large) {
11320b57cec5SDimitry Andric     // For the large code model, we have to call through a register. Use R11,
11330b57cec5SDimitry Andric     // as it is scratch in all supported calling conventions.
11340b57cec5SDimitry Andric     BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64ri), X86::R11)
11350b57cec5SDimitry Andric         .addExternalSymbol(MF.createExternalSymbolName(Symbol));
11360b57cec5SDimitry Andric     CI = BuildMI(MBB, MBBI, DL, TII.get(CallOp)).addReg(X86::R11);
11370b57cec5SDimitry Andric   } else {
11380b57cec5SDimitry Andric     CI = BuildMI(MBB, MBBI, DL, TII.get(CallOp))
11390b57cec5SDimitry Andric         .addExternalSymbol(MF.createExternalSymbolName(Symbol));
11400b57cec5SDimitry Andric   }
11410b57cec5SDimitry Andric 
11420b57cec5SDimitry Andric   unsigned AX = Uses64BitFramePtr ? X86::RAX : X86::EAX;
11430b57cec5SDimitry Andric   unsigned SP = Uses64BitFramePtr ? X86::RSP : X86::ESP;
11440b57cec5SDimitry Andric   CI.addReg(AX, RegState::Implicit)
11450b57cec5SDimitry Andric       .addReg(SP, RegState::Implicit)
11460b57cec5SDimitry Andric       .addReg(AX, RegState::Define | RegState::Implicit)
11470b57cec5SDimitry Andric       .addReg(SP, RegState::Define | RegState::Implicit)
11480b57cec5SDimitry Andric       .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
11490b57cec5SDimitry Andric 
11504824e7fdSDimitry Andric   MachineInstr *ModInst = CI;
11510b57cec5SDimitry Andric   if (STI.isTargetWin64() || !STI.isOSWindows()) {
11520b57cec5SDimitry Andric     // MSVC x32's _chkstk and cygwin/mingw's _alloca adjust %esp themselves.
11530b57cec5SDimitry Andric     // MSVC x64's __chkstk and cygwin/mingw's ___chkstk_ms do not adjust %rsp
11540b57cec5SDimitry Andric     // themselves. They also does not clobber %rax so we can reuse it when
11550b57cec5SDimitry Andric     // adjusting %rsp.
11560b57cec5SDimitry Andric     // All other platforms do not specify a particular ABI for the stack probe
11570b57cec5SDimitry Andric     // function, so we arbitrarily define it to not adjust %esp/%rsp itself.
11584824e7fdSDimitry Andric     ModInst =
11590b57cec5SDimitry Andric         BuildMI(MBB, MBBI, DL, TII.get(getSUBrrOpcode(Uses64BitFramePtr)), SP)
11600b57cec5SDimitry Andric             .addReg(SP)
11610b57cec5SDimitry Andric             .addReg(AX);
11620b57cec5SDimitry Andric   }
11630b57cec5SDimitry Andric 
11644824e7fdSDimitry Andric   // DebugInfo variable locations -- if there's an instruction number for the
11654824e7fdSDimitry Andric   // allocation (i.e., DYN_ALLOC_*), substitute it for the instruction that
11664824e7fdSDimitry Andric   // modifies SP.
11674824e7fdSDimitry Andric   if (InstrNum) {
11684824e7fdSDimitry Andric     if (STI.isTargetWin64() || !STI.isOSWindows()) {
11694824e7fdSDimitry Andric       // Label destination operand of the subtract.
11704824e7fdSDimitry Andric       MF.makeDebugValueSubstitution(*InstrNum,
11714824e7fdSDimitry Andric                                     {ModInst->getDebugInstrNum(), 0});
11724824e7fdSDimitry Andric     } else {
11734824e7fdSDimitry Andric       // Label the call. The operand number is the penultimate operand, zero
11744824e7fdSDimitry Andric       // based.
11754824e7fdSDimitry Andric       unsigned SPDefOperand = ModInst->getNumOperands() - 2;
11764824e7fdSDimitry Andric       MF.makeDebugValueSubstitution(
11774824e7fdSDimitry Andric           *InstrNum, {ModInst->getDebugInstrNum(), SPDefOperand});
11784824e7fdSDimitry Andric     }
11794824e7fdSDimitry Andric   }
11804824e7fdSDimitry Andric 
11810b57cec5SDimitry Andric   if (InProlog) {
11820b57cec5SDimitry Andric     // Apply the frame setup flag to all inserted instrs.
11830b57cec5SDimitry Andric     for (++ExpansionMBBI; ExpansionMBBI != MBBI; ++ExpansionMBBI)
11840b57cec5SDimitry Andric       ExpansionMBBI->setFlag(MachineInstr::FrameSetup);
11850b57cec5SDimitry Andric   }
11860b57cec5SDimitry Andric }
11870b57cec5SDimitry Andric 
11880b57cec5SDimitry Andric static unsigned calculateSetFPREG(uint64_t SPAdjust) {
11890b57cec5SDimitry Andric   // Win64 ABI has a less restrictive limitation of 240; 128 works equally well
11900b57cec5SDimitry Andric   // and might require smaller successive adjustments.
11910b57cec5SDimitry Andric   const uint64_t Win64MaxSEHOffset = 128;
11920b57cec5SDimitry Andric   uint64_t SEHFrameOffset = std::min(SPAdjust, Win64MaxSEHOffset);
11930b57cec5SDimitry Andric   // Win64 ABI requires 16-byte alignment for the UWOP_SET_FPREG opcode.
11940b57cec5SDimitry Andric   return SEHFrameOffset & -16;
11950b57cec5SDimitry Andric }
11960b57cec5SDimitry Andric 
11970b57cec5SDimitry Andric // If we're forcing a stack realignment we can't rely on just the frame
11980b57cec5SDimitry Andric // info, we need to know the ABI stack alignment as well in case we
11990b57cec5SDimitry Andric // have a call out.  Otherwise just make sure we have some alignment - we'll
12000b57cec5SDimitry Andric // go with the minimum SlotSize.
12010b57cec5SDimitry Andric uint64_t X86FrameLowering::calculateMaxStackAlign(const MachineFunction &MF) const {
12020b57cec5SDimitry Andric   const MachineFrameInfo &MFI = MF.getFrameInfo();
12035ffd83dbSDimitry Andric   Align MaxAlign = MFI.getMaxAlign(); // Desired stack alignment.
12045ffd83dbSDimitry Andric   Align StackAlign = getStackAlign();
12050b57cec5SDimitry Andric   if (MF.getFunction().hasFnAttribute("stackrealign")) {
12060b57cec5SDimitry Andric     if (MFI.hasCalls())
12070b57cec5SDimitry Andric       MaxAlign = (StackAlign > MaxAlign) ? StackAlign : MaxAlign;
12080b57cec5SDimitry Andric     else if (MaxAlign < SlotSize)
12095ffd83dbSDimitry Andric       MaxAlign = Align(SlotSize);
12100b57cec5SDimitry Andric   }
12115ffd83dbSDimitry Andric   return MaxAlign.value();
12120b57cec5SDimitry Andric }
12130b57cec5SDimitry Andric 
12140b57cec5SDimitry Andric void X86FrameLowering::BuildStackAlignAND(MachineBasicBlock &MBB,
12150b57cec5SDimitry Andric                                           MachineBasicBlock::iterator MBBI,
12160b57cec5SDimitry Andric                                           const DebugLoc &DL, unsigned Reg,
12170b57cec5SDimitry Andric                                           uint64_t MaxAlign) const {
12180b57cec5SDimitry Andric   uint64_t Val = -MaxAlign;
12190b57cec5SDimitry Andric   unsigned AndOp = getANDriOpcode(Uses64BitFramePtr, Val);
1220eaeb601bSDimitry Andric 
1221eaeb601bSDimitry Andric   MachineFunction &MF = *MBB.getParent();
1222eaeb601bSDimitry Andric   const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>();
1223eaeb601bSDimitry Andric   const X86TargetLowering &TLI = *STI.getTargetLowering();
1224eaeb601bSDimitry Andric   const uint64_t StackProbeSize = TLI.getStackProbeSize(MF);
1225eaeb601bSDimitry Andric   const bool EmitInlineStackProbe = TLI.hasInlineStackProbe(MF);
1226eaeb601bSDimitry Andric 
1227eaeb601bSDimitry Andric   // We want to make sure that (in worst case) less than StackProbeSize bytes
1228eaeb601bSDimitry Andric   // are not probed after the AND. This assumption is used in
1229eaeb601bSDimitry Andric   // emitStackProbeInlineGeneric.
1230eaeb601bSDimitry Andric   if (Reg == StackPtr && EmitInlineStackProbe && MaxAlign >= StackProbeSize) {
1231eaeb601bSDimitry Andric     {
1232eaeb601bSDimitry Andric       NumFrameLoopProbe++;
1233eaeb601bSDimitry Andric       MachineBasicBlock *entryMBB =
1234eaeb601bSDimitry Andric           MF.CreateMachineBasicBlock(MBB.getBasicBlock());
1235eaeb601bSDimitry Andric       MachineBasicBlock *headMBB =
1236eaeb601bSDimitry Andric           MF.CreateMachineBasicBlock(MBB.getBasicBlock());
1237eaeb601bSDimitry Andric       MachineBasicBlock *bodyMBB =
1238eaeb601bSDimitry Andric           MF.CreateMachineBasicBlock(MBB.getBasicBlock());
1239eaeb601bSDimitry Andric       MachineBasicBlock *footMBB =
1240eaeb601bSDimitry Andric           MF.CreateMachineBasicBlock(MBB.getBasicBlock());
1241eaeb601bSDimitry Andric 
1242eaeb601bSDimitry Andric       MachineFunction::iterator MBBIter = MBB.getIterator();
1243eaeb601bSDimitry Andric       MF.insert(MBBIter, entryMBB);
1244eaeb601bSDimitry Andric       MF.insert(MBBIter, headMBB);
1245eaeb601bSDimitry Andric       MF.insert(MBBIter, bodyMBB);
1246eaeb601bSDimitry Andric       MF.insert(MBBIter, footMBB);
1247eaeb601bSDimitry Andric       const unsigned MovMIOpc = Is64Bit ? X86::MOV64mi32 : X86::MOV32mi;
12488c6f6c0cSDimitry Andric       Register FinalStackProbed = Uses64BitFramePtr ? X86::R11
12498c6f6c0cSDimitry Andric                                   : Is64Bit         ? X86::R11D
12508c6f6c0cSDimitry Andric                                                     : X86::EAX;
1251eaeb601bSDimitry Andric 
1252eaeb601bSDimitry Andric       // Setup entry block
1253eaeb601bSDimitry Andric       {
1254eaeb601bSDimitry Andric 
1255eaeb601bSDimitry Andric         entryMBB->splice(entryMBB->end(), &MBB, MBB.begin(), MBBI);
1256eaeb601bSDimitry Andric         BuildMI(entryMBB, DL, TII.get(TargetOpcode::COPY), FinalStackProbed)
1257eaeb601bSDimitry Andric             .addReg(StackPtr)
1258eaeb601bSDimitry Andric             .setMIFlag(MachineInstr::FrameSetup);
1259eaeb601bSDimitry Andric         MachineInstr *MI =
1260eaeb601bSDimitry Andric             BuildMI(entryMBB, DL, TII.get(AndOp), FinalStackProbed)
1261eaeb601bSDimitry Andric                 .addReg(FinalStackProbed)
1262eaeb601bSDimitry Andric                 .addImm(Val)
1263eaeb601bSDimitry Andric                 .setMIFlag(MachineInstr::FrameSetup);
1264eaeb601bSDimitry Andric 
1265eaeb601bSDimitry Andric         // The EFLAGS implicit def is dead.
1266eaeb601bSDimitry Andric         MI->getOperand(3).setIsDead();
1267eaeb601bSDimitry Andric 
1268eaeb601bSDimitry Andric         BuildMI(entryMBB, DL,
1269eaeb601bSDimitry Andric                 TII.get(Uses64BitFramePtr ? X86::CMP64rr : X86::CMP32rr))
1270eaeb601bSDimitry Andric             .addReg(FinalStackProbed)
1271eaeb601bSDimitry Andric             .addReg(StackPtr)
1272eaeb601bSDimitry Andric             .setMIFlag(MachineInstr::FrameSetup);
1273eaeb601bSDimitry Andric         BuildMI(entryMBB, DL, TII.get(X86::JCC_1))
1274eaeb601bSDimitry Andric             .addMBB(&MBB)
1275eaeb601bSDimitry Andric             .addImm(X86::COND_E)
1276eaeb601bSDimitry Andric             .setMIFlag(MachineInstr::FrameSetup);
1277eaeb601bSDimitry Andric         entryMBB->addSuccessor(headMBB);
1278eaeb601bSDimitry Andric         entryMBB->addSuccessor(&MBB);
1279eaeb601bSDimitry Andric       }
1280eaeb601bSDimitry Andric 
1281eaeb601bSDimitry Andric       // Loop entry block
1282eaeb601bSDimitry Andric 
1283eaeb601bSDimitry Andric       {
1284eaeb601bSDimitry Andric         const unsigned SUBOpc =
1285eaeb601bSDimitry Andric             getSUBriOpcode(Uses64BitFramePtr, StackProbeSize);
1286eaeb601bSDimitry Andric         BuildMI(headMBB, DL, TII.get(SUBOpc), StackPtr)
1287eaeb601bSDimitry Andric             .addReg(StackPtr)
1288eaeb601bSDimitry Andric             .addImm(StackProbeSize)
1289eaeb601bSDimitry Andric             .setMIFlag(MachineInstr::FrameSetup);
1290eaeb601bSDimitry Andric 
1291eaeb601bSDimitry Andric         BuildMI(headMBB, DL,
1292eaeb601bSDimitry Andric                 TII.get(Uses64BitFramePtr ? X86::CMP64rr : X86::CMP32rr))
1293eaeb601bSDimitry Andric             .addReg(FinalStackProbed)
1294eaeb601bSDimitry Andric             .addReg(StackPtr)
1295eaeb601bSDimitry Andric             .setMIFlag(MachineInstr::FrameSetup);
1296eaeb601bSDimitry Andric 
1297eaeb601bSDimitry Andric         // jump
1298eaeb601bSDimitry Andric         BuildMI(headMBB, DL, TII.get(X86::JCC_1))
1299eaeb601bSDimitry Andric             .addMBB(footMBB)
1300eaeb601bSDimitry Andric             .addImm(X86::COND_B)
1301eaeb601bSDimitry Andric             .setMIFlag(MachineInstr::FrameSetup);
1302eaeb601bSDimitry Andric 
1303eaeb601bSDimitry Andric         headMBB->addSuccessor(bodyMBB);
1304eaeb601bSDimitry Andric         headMBB->addSuccessor(footMBB);
1305eaeb601bSDimitry Andric       }
1306eaeb601bSDimitry Andric 
1307eaeb601bSDimitry Andric       // setup loop body
1308eaeb601bSDimitry Andric       {
1309eaeb601bSDimitry Andric         addRegOffset(BuildMI(bodyMBB, DL, TII.get(MovMIOpc))
1310eaeb601bSDimitry Andric                          .setMIFlag(MachineInstr::FrameSetup),
1311eaeb601bSDimitry Andric                      StackPtr, false, 0)
1312eaeb601bSDimitry Andric             .addImm(0)
1313eaeb601bSDimitry Andric             .setMIFlag(MachineInstr::FrameSetup);
1314eaeb601bSDimitry Andric 
1315eaeb601bSDimitry Andric         const unsigned SUBOpc =
1316eaeb601bSDimitry Andric             getSUBriOpcode(Uses64BitFramePtr, StackProbeSize);
1317eaeb601bSDimitry Andric         BuildMI(bodyMBB, DL, TII.get(SUBOpc), StackPtr)
1318eaeb601bSDimitry Andric             .addReg(StackPtr)
1319eaeb601bSDimitry Andric             .addImm(StackProbeSize)
1320eaeb601bSDimitry Andric             .setMIFlag(MachineInstr::FrameSetup);
1321eaeb601bSDimitry Andric 
1322eaeb601bSDimitry Andric         // cmp with stack pointer bound
1323eaeb601bSDimitry Andric         BuildMI(bodyMBB, DL,
1324eaeb601bSDimitry Andric                 TII.get(Uses64BitFramePtr ? X86::CMP64rr : X86::CMP32rr))
1325eaeb601bSDimitry Andric             .addReg(FinalStackProbed)
1326eaeb601bSDimitry Andric             .addReg(StackPtr)
1327eaeb601bSDimitry Andric             .setMIFlag(MachineInstr::FrameSetup);
1328eaeb601bSDimitry Andric 
1329eaeb601bSDimitry Andric         // jump
1330eaeb601bSDimitry Andric         BuildMI(bodyMBB, DL, TII.get(X86::JCC_1))
1331eaeb601bSDimitry Andric             .addMBB(bodyMBB)
1332eaeb601bSDimitry Andric             .addImm(X86::COND_B)
1333eaeb601bSDimitry Andric             .setMIFlag(MachineInstr::FrameSetup);
1334eaeb601bSDimitry Andric         bodyMBB->addSuccessor(bodyMBB);
1335eaeb601bSDimitry Andric         bodyMBB->addSuccessor(footMBB);
1336eaeb601bSDimitry Andric       }
1337eaeb601bSDimitry Andric 
1338eaeb601bSDimitry Andric       // setup loop footer
1339eaeb601bSDimitry Andric       {
1340eaeb601bSDimitry Andric         BuildMI(footMBB, DL, TII.get(TargetOpcode::COPY), StackPtr)
1341eaeb601bSDimitry Andric             .addReg(FinalStackProbed)
1342eaeb601bSDimitry Andric             .setMIFlag(MachineInstr::FrameSetup);
1343eaeb601bSDimitry Andric         addRegOffset(BuildMI(footMBB, DL, TII.get(MovMIOpc))
1344eaeb601bSDimitry Andric                          .setMIFlag(MachineInstr::FrameSetup),
1345eaeb601bSDimitry Andric                      StackPtr, false, 0)
1346eaeb601bSDimitry Andric             .addImm(0)
1347eaeb601bSDimitry Andric             .setMIFlag(MachineInstr::FrameSetup);
1348eaeb601bSDimitry Andric         footMBB->addSuccessor(&MBB);
1349eaeb601bSDimitry Andric       }
1350eaeb601bSDimitry Andric 
1351eaeb601bSDimitry Andric       recomputeLiveIns(*headMBB);
1352eaeb601bSDimitry Andric       recomputeLiveIns(*bodyMBB);
1353eaeb601bSDimitry Andric       recomputeLiveIns(*footMBB);
1354eaeb601bSDimitry Andric       recomputeLiveIns(MBB);
1355eaeb601bSDimitry Andric     }
1356eaeb601bSDimitry Andric   } else {
13570b57cec5SDimitry Andric     MachineInstr *MI = BuildMI(MBB, MBBI, DL, TII.get(AndOp), Reg)
13580b57cec5SDimitry Andric                            .addReg(Reg)
13590b57cec5SDimitry Andric                            .addImm(Val)
13600b57cec5SDimitry Andric                            .setMIFlag(MachineInstr::FrameSetup);
13610b57cec5SDimitry Andric 
13620b57cec5SDimitry Andric     // The EFLAGS implicit def is dead.
13630b57cec5SDimitry Andric     MI->getOperand(3).setIsDead();
13640b57cec5SDimitry Andric   }
1365eaeb601bSDimitry Andric }
13660b57cec5SDimitry Andric 
13670b57cec5SDimitry Andric bool X86FrameLowering::has128ByteRedZone(const MachineFunction& MF) const {
13680b57cec5SDimitry Andric   // x86-64 (non Win64) has a 128 byte red zone which is guaranteed not to be
13690b57cec5SDimitry Andric   // clobbered by any interrupt handler.
13700b57cec5SDimitry Andric   assert(&STI == &MF.getSubtarget<X86Subtarget>() &&
13710b57cec5SDimitry Andric          "MF used frame lowering for wrong subtarget");
13720b57cec5SDimitry Andric   const Function &Fn = MF.getFunction();
13730b57cec5SDimitry Andric   const bool IsWin64CC = STI.isCallingConvWin64(Fn.getCallingConv());
13740b57cec5SDimitry Andric   return Is64Bit && !IsWin64CC && !Fn.hasFnAttribute(Attribute::NoRedZone);
13750b57cec5SDimitry Andric }
13760b57cec5SDimitry Andric 
1377d56accc7SDimitry Andric /// Return true if we need to use the restricted Windows x64 prologue and
1378d56accc7SDimitry Andric /// epilogue code patterns that can be described with WinCFI (.seh_*
1379d56accc7SDimitry Andric /// directives).
1380fe6060f1SDimitry Andric bool X86FrameLowering::isWin64Prologue(const MachineFunction &MF) const {
1381fe6060f1SDimitry Andric   return MF.getTarget().getMCAsmInfo()->usesWindowsCFI();
1382fe6060f1SDimitry Andric }
1383fe6060f1SDimitry Andric 
1384fe6060f1SDimitry Andric bool X86FrameLowering::needsDwarfCFI(const MachineFunction &MF) const {
1385fe6060f1SDimitry Andric   return !isWin64Prologue(MF) && MF.needsFrameMoves();
1386fe6060f1SDimitry Andric }
13870b57cec5SDimitry Andric 
13880b57cec5SDimitry Andric /// emitPrologue - Push callee-saved registers onto the stack, which
13890b57cec5SDimitry Andric /// automatically adjust the stack pointer. Adjust the stack pointer to allocate
13900b57cec5SDimitry Andric /// space for local variables. Also emit labels used by the exception handler to
13910b57cec5SDimitry Andric /// generate the exception handling frames.
13920b57cec5SDimitry Andric 
13930b57cec5SDimitry Andric /*
13940b57cec5SDimitry Andric   Here's a gist of what gets emitted:
13950b57cec5SDimitry Andric 
13960b57cec5SDimitry Andric   ; Establish frame pointer, if needed
13970b57cec5SDimitry Andric   [if needs FP]
13980b57cec5SDimitry Andric       push  %rbp
13990b57cec5SDimitry Andric       .cfi_def_cfa_offset 16
14000b57cec5SDimitry Andric       .cfi_offset %rbp, -16
14010b57cec5SDimitry Andric       .seh_pushreg %rpb
14020b57cec5SDimitry Andric       mov  %rsp, %rbp
14030b57cec5SDimitry Andric       .cfi_def_cfa_register %rbp
14040b57cec5SDimitry Andric 
14050b57cec5SDimitry Andric   ; Spill general-purpose registers
14060b57cec5SDimitry Andric   [for all callee-saved GPRs]
14070b57cec5SDimitry Andric       pushq %<reg>
14080b57cec5SDimitry Andric       [if not needs FP]
14090b57cec5SDimitry Andric          .cfi_def_cfa_offset (offset from RETADDR)
14100b57cec5SDimitry Andric       .seh_pushreg %<reg>
14110b57cec5SDimitry Andric 
14120b57cec5SDimitry Andric   ; If the required stack alignment > default stack alignment
14130b57cec5SDimitry Andric   ; rsp needs to be re-aligned.  This creates a "re-alignment gap"
14140b57cec5SDimitry Andric   ; of unknown size in the stack frame.
14150b57cec5SDimitry Andric   [if stack needs re-alignment]
14160b57cec5SDimitry Andric       and  $MASK, %rsp
14170b57cec5SDimitry Andric 
14180b57cec5SDimitry Andric   ; Allocate space for locals
14190b57cec5SDimitry Andric   [if target is Windows and allocated space > 4096 bytes]
14200b57cec5SDimitry Andric       ; Windows needs special care for allocations larger
14210b57cec5SDimitry Andric       ; than one page.
14220b57cec5SDimitry Andric       mov $NNN, %rax
14230b57cec5SDimitry Andric       call ___chkstk_ms/___chkstk
14240b57cec5SDimitry Andric       sub  %rax, %rsp
14250b57cec5SDimitry Andric   [else]
14260b57cec5SDimitry Andric       sub  $NNN, %rsp
14270b57cec5SDimitry Andric 
14280b57cec5SDimitry Andric   [if needs FP]
14290b57cec5SDimitry Andric       .seh_stackalloc (size of XMM spill slots)
14300b57cec5SDimitry Andric       .seh_setframe %rbp, SEHFrameOffset ; = size of all spill slots
14310b57cec5SDimitry Andric   [else]
14320b57cec5SDimitry Andric       .seh_stackalloc NNN
14330b57cec5SDimitry Andric 
14340b57cec5SDimitry Andric   ; Spill XMMs
14350b57cec5SDimitry Andric   ; Note, that while only Windows 64 ABI specifies XMMs as callee-preserved,
14360b57cec5SDimitry Andric   ; they may get spilled on any platform, if the current function
14370b57cec5SDimitry Andric   ; calls @llvm.eh.unwind.init
14380b57cec5SDimitry Andric   [if needs FP]
14390b57cec5SDimitry Andric       [for all callee-saved XMM registers]
14400b57cec5SDimitry Andric           movaps  %<xmm reg>, -MMM(%rbp)
14410b57cec5SDimitry Andric       [for all callee-saved XMM registers]
14420b57cec5SDimitry Andric           .seh_savexmm %<xmm reg>, (-MMM + SEHFrameOffset)
14430b57cec5SDimitry Andric               ; i.e. the offset relative to (%rbp - SEHFrameOffset)
14440b57cec5SDimitry Andric   [else]
14450b57cec5SDimitry Andric       [for all callee-saved XMM registers]
14460b57cec5SDimitry Andric           movaps  %<xmm reg>, KKK(%rsp)
14470b57cec5SDimitry Andric       [for all callee-saved XMM registers]
14480b57cec5SDimitry Andric           .seh_savexmm %<xmm reg>, KKK
14490b57cec5SDimitry Andric 
14500b57cec5SDimitry Andric   .seh_endprologue
14510b57cec5SDimitry Andric 
14520b57cec5SDimitry Andric   [if needs base pointer]
14530b57cec5SDimitry Andric       mov  %rsp, %rbx
14540b57cec5SDimitry Andric       [if needs to restore base pointer]
14550b57cec5SDimitry Andric           mov %rsp, -MMM(%rbp)
14560b57cec5SDimitry Andric 
14570b57cec5SDimitry Andric   ; Emit CFI info
14580b57cec5SDimitry Andric   [if needs FP]
14590b57cec5SDimitry Andric       [for all callee-saved registers]
14600b57cec5SDimitry Andric           .cfi_offset %<reg>, (offset from %rbp)
14610b57cec5SDimitry Andric   [else]
14620b57cec5SDimitry Andric        .cfi_def_cfa_offset (offset from RETADDR)
14630b57cec5SDimitry Andric       [for all callee-saved registers]
14640b57cec5SDimitry Andric           .cfi_offset %<reg>, (offset from %rsp)
14650b57cec5SDimitry Andric 
14660b57cec5SDimitry Andric   Notes:
14670b57cec5SDimitry Andric   - .seh directives are emitted only for Windows 64 ABI
14680b57cec5SDimitry Andric   - .cv_fpo directives are emitted on win32 when emitting CodeView
14690b57cec5SDimitry Andric   - .cfi directives are emitted for all other ABIs
14700b57cec5SDimitry Andric   - for 32-bit code, substitute %e?? registers for %r??
14710b57cec5SDimitry Andric */
14720b57cec5SDimitry Andric 
14730b57cec5SDimitry Andric void X86FrameLowering::emitPrologue(MachineFunction &MF,
14740b57cec5SDimitry Andric                                     MachineBasicBlock &MBB) const {
14750b57cec5SDimitry Andric   assert(&STI == &MF.getSubtarget<X86Subtarget>() &&
14760b57cec5SDimitry Andric          "MF used frame lowering for wrong subtarget");
14770b57cec5SDimitry Andric   MachineBasicBlock::iterator MBBI = MBB.begin();
14780b57cec5SDimitry Andric   MachineFrameInfo &MFI = MF.getFrameInfo();
14790b57cec5SDimitry Andric   const Function &Fn = MF.getFunction();
14800b57cec5SDimitry Andric   MachineModuleInfo &MMI = MF.getMMI();
14810b57cec5SDimitry Andric   X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
14820b57cec5SDimitry Andric   uint64_t MaxAlign = calculateMaxStackAlign(MF); // Desired stack alignment.
14830b57cec5SDimitry Andric   uint64_t StackSize = MFI.getStackSize();    // Number of bytes to allocate.
14840b57cec5SDimitry Andric   bool IsFunclet = MBB.isEHFuncletEntry();
14850b57cec5SDimitry Andric   EHPersonality Personality = EHPersonality::Unknown;
14860b57cec5SDimitry Andric   if (Fn.hasPersonalityFn())
14870b57cec5SDimitry Andric     Personality = classifyEHPersonality(Fn.getPersonalityFn());
14880b57cec5SDimitry Andric   bool FnHasClrFunclet =
14890b57cec5SDimitry Andric       MF.hasEHFunclets() && Personality == EHPersonality::CoreCLR;
14900b57cec5SDimitry Andric   bool IsClrFunclet = IsFunclet && FnHasClrFunclet;
14910b57cec5SDimitry Andric   bool HasFP = hasFP(MF);
1492fe6060f1SDimitry Andric   bool IsWin64Prologue = isWin64Prologue(MF);
14930b57cec5SDimitry Andric   bool NeedsWin64CFI = IsWin64Prologue && Fn.needsUnwindTableEntry();
14940b57cec5SDimitry Andric   // FIXME: Emit FPO data for EH funclets.
14950b57cec5SDimitry Andric   bool NeedsWinFPO =
14960b57cec5SDimitry Andric       !IsFunclet && STI.isTargetWin32() && MMI.getModule()->getCodeViewFlag();
14970b57cec5SDimitry Andric   bool NeedsWinCFI = NeedsWin64CFI || NeedsWinFPO;
1498fe6060f1SDimitry Andric   bool NeedsDwarfCFI = needsDwarfCFI(MF);
14998bcb0991SDimitry Andric   Register FramePtr = TRI->getFrameRegister(MF);
15008bcb0991SDimitry Andric   const Register MachineFramePtr =
15010b57cec5SDimitry Andric       STI.isTarget64BitILP32()
15028bcb0991SDimitry Andric           ? Register(getX86SubSuperRegister(FramePtr, 64)) : FramePtr;
15038bcb0991SDimitry Andric   Register BasePtr = TRI->getBaseRegister();
15040b57cec5SDimitry Andric   bool HasWinCFI = false;
15050b57cec5SDimitry Andric 
15060b57cec5SDimitry Andric   // Debug location must be unknown since the first debug location is used
15070b57cec5SDimitry Andric   // to determine the end of the prologue.
15080b57cec5SDimitry Andric   DebugLoc DL;
15090b57cec5SDimitry Andric 
1510349cc55cSDimitry Andric   // Space reserved for stack-based arguments when making a (ABI-guaranteed)
1511349cc55cSDimitry Andric   // tail call.
1512349cc55cSDimitry Andric   unsigned TailCallArgReserveSize = -X86FI->getTCReturnAddrDelta();
1513349cc55cSDimitry Andric   if (TailCallArgReserveSize  && IsWin64Prologue)
15140b57cec5SDimitry Andric     report_fatal_error("Can't handle guaranteed tail call under win64 yet");
15150b57cec5SDimitry Andric 
15165ffd83dbSDimitry Andric   const bool EmitStackProbeCall =
15175ffd83dbSDimitry Andric       STI.getTargetLowering()->hasStackProbeSymbol(MF);
15188bcb0991SDimitry Andric   unsigned StackProbeSize = STI.getTargetLowering()->getStackProbeSize(MF);
15190b57cec5SDimitry Andric 
1520fe6060f1SDimitry Andric   if (HasFP && X86FI->hasSwiftAsyncContext()) {
1521349cc55cSDimitry Andric     switch (MF.getTarget().Options.SwiftAsyncFramePointer) {
1522349cc55cSDimitry Andric     case SwiftAsyncFramePointerMode::DeploymentBased:
1523349cc55cSDimitry Andric       if (STI.swiftAsyncContextIsDynamicallySet()) {
1524349cc55cSDimitry Andric         // The special symbol below is absolute and has a *value* suitable to be
1525349cc55cSDimitry Andric         // combined with the frame pointer directly.
1526349cc55cSDimitry Andric         BuildMI(MBB, MBBI, DL, TII.get(X86::OR64rm), MachineFramePtr)
1527349cc55cSDimitry Andric             .addUse(MachineFramePtr)
1528349cc55cSDimitry Andric             .addUse(X86::RIP)
1529349cc55cSDimitry Andric             .addImm(1)
1530349cc55cSDimitry Andric             .addUse(X86::NoRegister)
1531349cc55cSDimitry Andric             .addExternalSymbol("swift_async_extendedFramePointerFlags",
1532349cc55cSDimitry Andric                                X86II::MO_GOTPCREL)
1533349cc55cSDimitry Andric             .addUse(X86::NoRegister);
1534349cc55cSDimitry Andric         break;
1535349cc55cSDimitry Andric       }
1536349cc55cSDimitry Andric       LLVM_FALLTHROUGH;
1537349cc55cSDimitry Andric 
1538349cc55cSDimitry Andric     case SwiftAsyncFramePointerMode::Always:
1539349cc55cSDimitry Andric       BuildMI(MBB, MBBI, DL, TII.get(X86::BTS64ri8), MachineFramePtr)
1540fe6060f1SDimitry Andric           .addUse(MachineFramePtr)
1541fe6060f1SDimitry Andric           .addImm(60)
1542fe6060f1SDimitry Andric           .setMIFlag(MachineInstr::FrameSetup);
1543349cc55cSDimitry Andric       break;
1544349cc55cSDimitry Andric 
1545349cc55cSDimitry Andric     case SwiftAsyncFramePointerMode::Never:
1546349cc55cSDimitry Andric       break;
1547349cc55cSDimitry Andric     }
1548fe6060f1SDimitry Andric   }
1549fe6060f1SDimitry Andric 
15500b57cec5SDimitry Andric   // Re-align the stack on 64-bit if the x86-interrupt calling convention is
15510b57cec5SDimitry Andric   // used and an error code was pushed, since the x86-64 ABI requires a 16-byte
15520b57cec5SDimitry Andric   // stack alignment.
15530b57cec5SDimitry Andric   if (Fn.getCallingConv() == CallingConv::X86_INTR && Is64Bit &&
15540b57cec5SDimitry Andric       Fn.arg_size() == 2) {
15550b57cec5SDimitry Andric     StackSize += 8;
15560b57cec5SDimitry Andric     MFI.setStackSize(StackSize);
15570b57cec5SDimitry Andric     emitSPUpdate(MBB, MBBI, DL, -8, /*InEpilogue=*/false);
15580b57cec5SDimitry Andric   }
15590b57cec5SDimitry Andric 
15600b57cec5SDimitry Andric   // If this is x86-64 and the Red Zone is not disabled, if we are a leaf
15610b57cec5SDimitry Andric   // function, and use up to 128 bytes of stack space, don't have a frame
15620b57cec5SDimitry Andric   // pointer, calls, or dynamic alloca then we do not need to adjust the
15630b57cec5SDimitry Andric   // stack pointer (we fit in the Red Zone). We also check that we don't
15640b57cec5SDimitry Andric   // push and pop from the stack.
1565fe6060f1SDimitry Andric   if (has128ByteRedZone(MF) && !TRI->hasStackRealignment(MF) &&
15660b57cec5SDimitry Andric       !MFI.hasVarSizedObjects() &&             // No dynamic alloca.
15670b57cec5SDimitry Andric       !MFI.adjustsStack() &&                   // No calls.
15685ffd83dbSDimitry Andric       !EmitStackProbeCall &&                   // No stack probes.
15690b57cec5SDimitry Andric       !MFI.hasCopyImplyingStackAdjustment() && // Don't push and pop.
15700b57cec5SDimitry Andric       !MF.shouldSplitStack()) {                // Regular stack
1571349cc55cSDimitry Andric     uint64_t MinSize =
1572349cc55cSDimitry Andric         X86FI->getCalleeSavedFrameSize() - X86FI->getTCReturnAddrDelta();
15730b57cec5SDimitry Andric     if (HasFP) MinSize += SlotSize;
15740b57cec5SDimitry Andric     X86FI->setUsesRedZone(MinSize > 0 || StackSize > 0);
15750b57cec5SDimitry Andric     StackSize = std::max(MinSize, StackSize > 128 ? StackSize - 128 : 0);
15760b57cec5SDimitry Andric     MFI.setStackSize(StackSize);
15770b57cec5SDimitry Andric   }
15780b57cec5SDimitry Andric 
15790b57cec5SDimitry Andric   // Insert stack pointer adjustment for later moving of return addr.  Only
15800b57cec5SDimitry Andric   // applies to tail call optimized functions where the callee argument stack
15810b57cec5SDimitry Andric   // size is bigger than the callers.
1582349cc55cSDimitry Andric   if (TailCallArgReserveSize != 0) {
1583349cc55cSDimitry Andric     BuildStackAdjustment(MBB, MBBI, DL, -(int)TailCallArgReserveSize,
15840b57cec5SDimitry Andric                          /*InEpilogue=*/false)
15850b57cec5SDimitry Andric         .setMIFlag(MachineInstr::FrameSetup);
15860b57cec5SDimitry Andric   }
15870b57cec5SDimitry Andric 
15880b57cec5SDimitry Andric   // Mapping for machine moves:
15890b57cec5SDimitry Andric   //
15900b57cec5SDimitry Andric   //   DST: VirtualFP AND
15910b57cec5SDimitry Andric   //        SRC: VirtualFP              => DW_CFA_def_cfa_offset
15920b57cec5SDimitry Andric   //        ELSE                        => DW_CFA_def_cfa
15930b57cec5SDimitry Andric   //
15940b57cec5SDimitry Andric   //   SRC: VirtualFP AND
15950b57cec5SDimitry Andric   //        DST: Register               => DW_CFA_def_cfa_register
15960b57cec5SDimitry Andric   //
15970b57cec5SDimitry Andric   //   ELSE
15980b57cec5SDimitry Andric   //        OFFSET < 0                  => DW_CFA_offset_extended_sf
15990b57cec5SDimitry Andric   //        REG < 64                    => DW_CFA_offset + Reg
16000b57cec5SDimitry Andric   //        ELSE                        => DW_CFA_offset_extended
16010b57cec5SDimitry Andric 
16020b57cec5SDimitry Andric   uint64_t NumBytes = 0;
16030b57cec5SDimitry Andric   int stackGrowth = -SlotSize;
16040b57cec5SDimitry Andric 
16050b57cec5SDimitry Andric   // Find the funclet establisher parameter
16068bcb0991SDimitry Andric   Register Establisher = X86::NoRegister;
16070b57cec5SDimitry Andric   if (IsClrFunclet)
16080b57cec5SDimitry Andric     Establisher = Uses64BitFramePtr ? X86::RCX : X86::ECX;
16090b57cec5SDimitry Andric   else if (IsFunclet)
16100b57cec5SDimitry Andric     Establisher = Uses64BitFramePtr ? X86::RDX : X86::EDX;
16110b57cec5SDimitry Andric 
16120b57cec5SDimitry Andric   if (IsWin64Prologue && IsFunclet && !IsClrFunclet) {
16130b57cec5SDimitry Andric     // Immediately spill establisher into the home slot.
16140b57cec5SDimitry Andric     // The runtime cares about this.
16150b57cec5SDimitry Andric     // MOV64mr %rdx, 16(%rsp)
16160b57cec5SDimitry Andric     unsigned MOVmr = Uses64BitFramePtr ? X86::MOV64mr : X86::MOV32mr;
16170b57cec5SDimitry Andric     addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(MOVmr)), StackPtr, true, 16)
16180b57cec5SDimitry Andric         .addReg(Establisher)
16190b57cec5SDimitry Andric         .setMIFlag(MachineInstr::FrameSetup);
16200b57cec5SDimitry Andric     MBB.addLiveIn(Establisher);
16210b57cec5SDimitry Andric   }
16220b57cec5SDimitry Andric 
16230b57cec5SDimitry Andric   if (HasFP) {
16240b57cec5SDimitry Andric     assert(MF.getRegInfo().isReserved(MachineFramePtr) && "FP reserved");
16250b57cec5SDimitry Andric 
16260b57cec5SDimitry Andric     // Calculate required stack adjustment.
16270b57cec5SDimitry Andric     uint64_t FrameSize = StackSize - SlotSize;
16280b57cec5SDimitry Andric     // If required, include space for extra hidden slot for stashing base pointer.
16290b57cec5SDimitry Andric     if (X86FI->getRestoreBasePointer())
16300b57cec5SDimitry Andric       FrameSize += SlotSize;
16310b57cec5SDimitry Andric 
1632349cc55cSDimitry Andric     NumBytes = FrameSize -
1633349cc55cSDimitry Andric                (X86FI->getCalleeSavedFrameSize() + TailCallArgReserveSize);
16340b57cec5SDimitry Andric 
16350b57cec5SDimitry Andric     // Callee-saved registers are pushed on stack before the stack is realigned.
1636fe6060f1SDimitry Andric     if (TRI->hasStackRealignment(MF) && !IsWin64Prologue)
16370b57cec5SDimitry Andric       NumBytes = alignTo(NumBytes, MaxAlign);
16380b57cec5SDimitry Andric 
16390b57cec5SDimitry Andric     // Save EBP/RBP into the appropriate stack slot.
16400b57cec5SDimitry Andric     BuildMI(MBB, MBBI, DL, TII.get(Is64Bit ? X86::PUSH64r : X86::PUSH32r))
16410b57cec5SDimitry Andric       .addReg(MachineFramePtr, RegState::Kill)
16420b57cec5SDimitry Andric       .setMIFlag(MachineInstr::FrameSetup);
16430b57cec5SDimitry Andric 
16440b57cec5SDimitry Andric     if (NeedsDwarfCFI) {
16450b57cec5SDimitry Andric       // Mark the place where EBP/RBP was saved.
16460b57cec5SDimitry Andric       // Define the current CFA rule to use the provided offset.
16470b57cec5SDimitry Andric       assert(StackSize);
16480b57cec5SDimitry Andric       BuildCFI(MBB, MBBI, DL,
1649*81ad6265SDimitry Andric                MCCFIInstruction::cfiDefCfaOffset(nullptr, -2 * stackGrowth),
1650*81ad6265SDimitry Andric                MachineInstr::FrameSetup);
16510b57cec5SDimitry Andric 
16520b57cec5SDimitry Andric       // Change the rule for the FramePtr to be an "offset" rule.
16530b57cec5SDimitry Andric       unsigned DwarfFramePtr = TRI->getDwarfRegNum(MachineFramePtr, true);
1654*81ad6265SDimitry Andric       BuildCFI(MBB, MBBI, DL,
1655*81ad6265SDimitry Andric                MCCFIInstruction::createOffset(nullptr, DwarfFramePtr,
1656*81ad6265SDimitry Andric                                               2 * stackGrowth),
1657*81ad6265SDimitry Andric                MachineInstr::FrameSetup);
16580b57cec5SDimitry Andric     }
16590b57cec5SDimitry Andric 
16600b57cec5SDimitry Andric     if (NeedsWinCFI) {
16610b57cec5SDimitry Andric       HasWinCFI = true;
16620b57cec5SDimitry Andric       BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_PushReg))
16630b57cec5SDimitry Andric           .addImm(FramePtr)
16640b57cec5SDimitry Andric           .setMIFlag(MachineInstr::FrameSetup);
16650b57cec5SDimitry Andric     }
16660b57cec5SDimitry Andric 
1667fe6060f1SDimitry Andric     if (!IsFunclet) {
1668fe6060f1SDimitry Andric       if (X86FI->hasSwiftAsyncContext()) {
1669fe6060f1SDimitry Andric         const auto &Attrs = MF.getFunction().getAttributes();
1670fe6060f1SDimitry Andric 
1671fe6060f1SDimitry Andric         // Before we update the live frame pointer we have to ensure there's a
1672fe6060f1SDimitry Andric         // valid (or null) asynchronous context in its slot just before FP in
1673fe6060f1SDimitry Andric         // the frame record, so store it now.
1674fe6060f1SDimitry Andric         if (Attrs.hasAttrSomewhere(Attribute::SwiftAsync)) {
1675fe6060f1SDimitry Andric           // We have an initial context in r14, store it just before the frame
1676fe6060f1SDimitry Andric           // pointer.
1677fe6060f1SDimitry Andric           MBB.addLiveIn(X86::R14);
1678fe6060f1SDimitry Andric           BuildMI(MBB, MBBI, DL, TII.get(X86::PUSH64r))
1679fe6060f1SDimitry Andric               .addReg(X86::R14)
1680fe6060f1SDimitry Andric               .setMIFlag(MachineInstr::FrameSetup);
1681fe6060f1SDimitry Andric         } else {
1682fe6060f1SDimitry Andric           // No initial context, store null so that there's no pointer that
1683fe6060f1SDimitry Andric           // could be misused.
1684fe6060f1SDimitry Andric           BuildMI(MBB, MBBI, DL, TII.get(X86::PUSH64i8))
1685fe6060f1SDimitry Andric               .addImm(0)
1686fe6060f1SDimitry Andric               .setMIFlag(MachineInstr::FrameSetup);
1687fe6060f1SDimitry Andric         }
1688fe6060f1SDimitry Andric 
1689fe6060f1SDimitry Andric         if (NeedsWinCFI) {
1690fe6060f1SDimitry Andric           HasWinCFI = true;
1691fe6060f1SDimitry Andric           BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_PushReg))
1692fe6060f1SDimitry Andric               .addImm(X86::R14)
1693fe6060f1SDimitry Andric               .setMIFlag(MachineInstr::FrameSetup);
1694fe6060f1SDimitry Andric         }
1695fe6060f1SDimitry Andric 
1696fe6060f1SDimitry Andric         BuildMI(MBB, MBBI, DL, TII.get(X86::LEA64r), FramePtr)
1697fe6060f1SDimitry Andric             .addUse(X86::RSP)
1698fe6060f1SDimitry Andric             .addImm(1)
1699fe6060f1SDimitry Andric             .addUse(X86::NoRegister)
1700fe6060f1SDimitry Andric             .addImm(8)
1701fe6060f1SDimitry Andric             .addUse(X86::NoRegister)
1702fe6060f1SDimitry Andric             .setMIFlag(MachineInstr::FrameSetup);
1703fe6060f1SDimitry Andric         BuildMI(MBB, MBBI, DL, TII.get(X86::SUB64ri8), X86::RSP)
1704fe6060f1SDimitry Andric             .addUse(X86::RSP)
1705fe6060f1SDimitry Andric             .addImm(8)
1706fe6060f1SDimitry Andric             .setMIFlag(MachineInstr::FrameSetup);
1707fe6060f1SDimitry Andric       }
1708fe6060f1SDimitry Andric 
17090b57cec5SDimitry Andric       if (!IsWin64Prologue && !IsFunclet) {
17100b57cec5SDimitry Andric         // Update EBP with the new base value.
1711fe6060f1SDimitry Andric         if (!X86FI->hasSwiftAsyncContext())
17120b57cec5SDimitry Andric           BuildMI(MBB, MBBI, DL,
17130b57cec5SDimitry Andric                   TII.get(Uses64BitFramePtr ? X86::MOV64rr : X86::MOV32rr),
17140b57cec5SDimitry Andric                   FramePtr)
17150b57cec5SDimitry Andric               .addReg(StackPtr)
17160b57cec5SDimitry Andric               .setMIFlag(MachineInstr::FrameSetup);
17170b57cec5SDimitry Andric 
17180b57cec5SDimitry Andric         if (NeedsDwarfCFI) {
17190b57cec5SDimitry Andric           // Mark effective beginning of when frame pointer becomes valid.
17200b57cec5SDimitry Andric           // Define the current CFA to use the EBP/RBP register.
17210b57cec5SDimitry Andric           unsigned DwarfFramePtr = TRI->getDwarfRegNum(MachineFramePtr, true);
1722fe6060f1SDimitry Andric           BuildCFI(
1723fe6060f1SDimitry Andric               MBB, MBBI, DL,
1724*81ad6265SDimitry Andric               MCCFIInstruction::createDefCfaRegister(nullptr, DwarfFramePtr),
1725*81ad6265SDimitry Andric               MachineInstr::FrameSetup);
17260b57cec5SDimitry Andric         }
17270b57cec5SDimitry Andric 
17280b57cec5SDimitry Andric         if (NeedsWinFPO) {
17290b57cec5SDimitry Andric           // .cv_fpo_setframe $FramePtr
17300b57cec5SDimitry Andric           HasWinCFI = true;
17310b57cec5SDimitry Andric           BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_SetFrame))
17320b57cec5SDimitry Andric               .addImm(FramePtr)
17330b57cec5SDimitry Andric               .addImm(0)
17340b57cec5SDimitry Andric               .setMIFlag(MachineInstr::FrameSetup);
17350b57cec5SDimitry Andric         }
17360b57cec5SDimitry Andric       }
1737fe6060f1SDimitry Andric     }
17380b57cec5SDimitry Andric   } else {
17390b57cec5SDimitry Andric     assert(!IsFunclet && "funclets without FPs not yet implemented");
1740349cc55cSDimitry Andric     NumBytes = StackSize -
1741349cc55cSDimitry Andric                (X86FI->getCalleeSavedFrameSize() + TailCallArgReserveSize);
17420b57cec5SDimitry Andric   }
17430b57cec5SDimitry Andric 
17440b57cec5SDimitry Andric   // Update the offset adjustment, which is mainly used by codeview to translate
17450b57cec5SDimitry Andric   // from ESP to VFRAME relative local variable offsets.
17460b57cec5SDimitry Andric   if (!IsFunclet) {
1747fe6060f1SDimitry Andric     if (HasFP && TRI->hasStackRealignment(MF))
17480b57cec5SDimitry Andric       MFI.setOffsetAdjustment(-NumBytes);
17490b57cec5SDimitry Andric     else
17500b57cec5SDimitry Andric       MFI.setOffsetAdjustment(-StackSize);
17510b57cec5SDimitry Andric   }
17520b57cec5SDimitry Andric 
17530b57cec5SDimitry Andric   // For EH funclets, only allocate enough space for outgoing calls. Save the
17540b57cec5SDimitry Andric   // NumBytes value that we would've used for the parent frame.
17550b57cec5SDimitry Andric   unsigned ParentFrameNumBytes = NumBytes;
17560b57cec5SDimitry Andric   if (IsFunclet)
17570b57cec5SDimitry Andric     NumBytes = getWinEHFuncletFrameSize(MF);
17580b57cec5SDimitry Andric 
17590b57cec5SDimitry Andric   // Skip the callee-saved push instructions.
17600b57cec5SDimitry Andric   bool PushedRegs = false;
17610b57cec5SDimitry Andric   int StackOffset = 2 * stackGrowth;
17620b57cec5SDimitry Andric 
17630b57cec5SDimitry Andric   while (MBBI != MBB.end() &&
17640b57cec5SDimitry Andric          MBBI->getFlag(MachineInstr::FrameSetup) &&
17650b57cec5SDimitry Andric          (MBBI->getOpcode() == X86::PUSH32r ||
17660b57cec5SDimitry Andric           MBBI->getOpcode() == X86::PUSH64r)) {
17670b57cec5SDimitry Andric     PushedRegs = true;
17688bcb0991SDimitry Andric     Register Reg = MBBI->getOperand(0).getReg();
17690b57cec5SDimitry Andric     ++MBBI;
17700b57cec5SDimitry Andric 
17710b57cec5SDimitry Andric     if (!HasFP && NeedsDwarfCFI) {
17720b57cec5SDimitry Andric       // Mark callee-saved push instruction.
17730b57cec5SDimitry Andric       // Define the current CFA rule to use the provided offset.
17740b57cec5SDimitry Andric       assert(StackSize);
17750b57cec5SDimitry Andric       BuildCFI(MBB, MBBI, DL,
1776*81ad6265SDimitry Andric                MCCFIInstruction::cfiDefCfaOffset(nullptr, -StackOffset),
1777*81ad6265SDimitry Andric                MachineInstr::FrameSetup);
17780b57cec5SDimitry Andric       StackOffset += stackGrowth;
17790b57cec5SDimitry Andric     }
17800b57cec5SDimitry Andric 
17810b57cec5SDimitry Andric     if (NeedsWinCFI) {
17820b57cec5SDimitry Andric       HasWinCFI = true;
17830b57cec5SDimitry Andric       BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_PushReg))
17840b57cec5SDimitry Andric           .addImm(Reg)
17850b57cec5SDimitry Andric           .setMIFlag(MachineInstr::FrameSetup);
17860b57cec5SDimitry Andric     }
17870b57cec5SDimitry Andric   }
17880b57cec5SDimitry Andric 
17890b57cec5SDimitry Andric   // Realign stack after we pushed callee-saved registers (so that we'll be
17900b57cec5SDimitry Andric   // able to calculate their offsets from the frame pointer).
17910b57cec5SDimitry Andric   // Don't do this for Win64, it needs to realign the stack after the prologue.
1792fe6060f1SDimitry Andric   if (!IsWin64Prologue && !IsFunclet && TRI->hasStackRealignment(MF)) {
17930b57cec5SDimitry Andric     assert(HasFP && "There should be a frame pointer if stack is realigned.");
17940b57cec5SDimitry Andric     BuildStackAlignAND(MBB, MBBI, DL, StackPtr, MaxAlign);
17950b57cec5SDimitry Andric 
17960b57cec5SDimitry Andric     if (NeedsWinCFI) {
17970b57cec5SDimitry Andric       HasWinCFI = true;
17980b57cec5SDimitry Andric       BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_StackAlign))
17990b57cec5SDimitry Andric           .addImm(MaxAlign)
18000b57cec5SDimitry Andric           .setMIFlag(MachineInstr::FrameSetup);
18010b57cec5SDimitry Andric     }
18020b57cec5SDimitry Andric   }
18030b57cec5SDimitry Andric 
18040b57cec5SDimitry Andric   // If there is an SUB32ri of ESP immediately before this instruction, merge
18050b57cec5SDimitry Andric   // the two. This can be the case when tail call elimination is enabled and
18060b57cec5SDimitry Andric   // the callee has more arguments then the caller.
18070b57cec5SDimitry Andric   NumBytes -= mergeSPUpdates(MBB, MBBI, true);
18080b57cec5SDimitry Andric 
18090b57cec5SDimitry Andric   // Adjust stack pointer: ESP -= numbytes.
18100b57cec5SDimitry Andric 
18110b57cec5SDimitry Andric   // Windows and cygwin/mingw require a prologue helper routine when allocating
18120b57cec5SDimitry Andric   // more than 4K bytes on the stack.  Windows uses __chkstk and cygwin/mingw
18130b57cec5SDimitry Andric   // uses __alloca.  __alloca and the 32-bit version of __chkstk will probe the
18140b57cec5SDimitry Andric   // stack and adjust the stack pointer in one go.  The 64-bit version of
18150b57cec5SDimitry Andric   // __chkstk is only responsible for probing the stack.  The 64-bit prologue is
18160b57cec5SDimitry Andric   // responsible for adjusting the stack pointer.  Touching the stack at 4K
18170b57cec5SDimitry Andric   // increments is necessary to ensure that the guard pages used by the OS
18180b57cec5SDimitry Andric   // virtual memory manager are allocated in correct sequence.
18190b57cec5SDimitry Andric   uint64_t AlignedNumBytes = NumBytes;
1820fe6060f1SDimitry Andric   if (IsWin64Prologue && !IsFunclet && TRI->hasStackRealignment(MF))
18210b57cec5SDimitry Andric     AlignedNumBytes = alignTo(AlignedNumBytes, MaxAlign);
18225ffd83dbSDimitry Andric   if (AlignedNumBytes >= StackProbeSize && EmitStackProbeCall) {
18230b57cec5SDimitry Andric     assert(!X86FI->getUsesRedZone() &&
18240b57cec5SDimitry Andric            "The Red Zone is not accounted for in stack probes");
18250b57cec5SDimitry Andric 
18260b57cec5SDimitry Andric     // Check whether EAX is livein for this block.
18270b57cec5SDimitry Andric     bool isEAXAlive = isEAXLiveIn(MBB);
18280b57cec5SDimitry Andric 
18290b57cec5SDimitry Andric     if (isEAXAlive) {
18300b57cec5SDimitry Andric       if (Is64Bit) {
18310b57cec5SDimitry Andric         // Save RAX
18320b57cec5SDimitry Andric         BuildMI(MBB, MBBI, DL, TII.get(X86::PUSH64r))
18330b57cec5SDimitry Andric           .addReg(X86::RAX, RegState::Kill)
18340b57cec5SDimitry Andric           .setMIFlag(MachineInstr::FrameSetup);
18350b57cec5SDimitry Andric       } else {
18360b57cec5SDimitry Andric         // Save EAX
18370b57cec5SDimitry Andric         BuildMI(MBB, MBBI, DL, TII.get(X86::PUSH32r))
18380b57cec5SDimitry Andric           .addReg(X86::EAX, RegState::Kill)
18390b57cec5SDimitry Andric           .setMIFlag(MachineInstr::FrameSetup);
18400b57cec5SDimitry Andric       }
18410b57cec5SDimitry Andric     }
18420b57cec5SDimitry Andric 
18430b57cec5SDimitry Andric     if (Is64Bit) {
18440b57cec5SDimitry Andric       // Handle the 64-bit Windows ABI case where we need to call __chkstk.
18450b57cec5SDimitry Andric       // Function prologue is responsible for adjusting the stack pointer.
1846480093f4SDimitry Andric       int64_t Alloc = isEAXAlive ? NumBytes - 8 : NumBytes;
184704eeddc0SDimitry Andric       BuildMI(MBB, MBBI, DL, TII.get(getMOVriOpcode(Is64Bit, Alloc)), X86::RAX)
18480b57cec5SDimitry Andric           .addImm(Alloc)
18490b57cec5SDimitry Andric           .setMIFlag(MachineInstr::FrameSetup);
18500b57cec5SDimitry Andric     } else {
18510b57cec5SDimitry Andric       // Allocate NumBytes-4 bytes on stack in case of isEAXAlive.
18520b57cec5SDimitry Andric       // We'll also use 4 already allocated bytes for EAX.
18530b57cec5SDimitry Andric       BuildMI(MBB, MBBI, DL, TII.get(X86::MOV32ri), X86::EAX)
18540b57cec5SDimitry Andric           .addImm(isEAXAlive ? NumBytes - 4 : NumBytes)
18550b57cec5SDimitry Andric           .setMIFlag(MachineInstr::FrameSetup);
18560b57cec5SDimitry Andric     }
18570b57cec5SDimitry Andric 
18580b57cec5SDimitry Andric     // Call __chkstk, __chkstk_ms, or __alloca.
18590b57cec5SDimitry Andric     emitStackProbe(MF, MBB, MBBI, DL, true);
18600b57cec5SDimitry Andric 
18610b57cec5SDimitry Andric     if (isEAXAlive) {
18620b57cec5SDimitry Andric       // Restore RAX/EAX
18630b57cec5SDimitry Andric       MachineInstr *MI;
18640b57cec5SDimitry Andric       if (Is64Bit)
18650b57cec5SDimitry Andric         MI = addRegOffset(BuildMI(MF, DL, TII.get(X86::MOV64rm), X86::RAX),
18660b57cec5SDimitry Andric                           StackPtr, false, NumBytes - 8);
18670b57cec5SDimitry Andric       else
18680b57cec5SDimitry Andric         MI = addRegOffset(BuildMI(MF, DL, TII.get(X86::MOV32rm), X86::EAX),
18690b57cec5SDimitry Andric                           StackPtr, false, NumBytes - 4);
18700b57cec5SDimitry Andric       MI->setFlag(MachineInstr::FrameSetup);
18710b57cec5SDimitry Andric       MBB.insert(MBBI, MI);
18720b57cec5SDimitry Andric     }
18730b57cec5SDimitry Andric   } else if (NumBytes) {
18740b57cec5SDimitry Andric     emitSPUpdate(MBB, MBBI, DL, -(int64_t)NumBytes, /*InEpilogue=*/false);
18750b57cec5SDimitry Andric   }
18760b57cec5SDimitry Andric 
18770b57cec5SDimitry Andric   if (NeedsWinCFI && NumBytes) {
18780b57cec5SDimitry Andric     HasWinCFI = true;
18790b57cec5SDimitry Andric     BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_StackAlloc))
18800b57cec5SDimitry Andric         .addImm(NumBytes)
18810b57cec5SDimitry Andric         .setMIFlag(MachineInstr::FrameSetup);
18820b57cec5SDimitry Andric   }
18830b57cec5SDimitry Andric 
18840b57cec5SDimitry Andric   int SEHFrameOffset = 0;
18850b57cec5SDimitry Andric   unsigned SPOrEstablisher;
18860b57cec5SDimitry Andric   if (IsFunclet) {
18870b57cec5SDimitry Andric     if (IsClrFunclet) {
18880b57cec5SDimitry Andric       // The establisher parameter passed to a CLR funclet is actually a pointer
18890b57cec5SDimitry Andric       // to the (mostly empty) frame of its nearest enclosing funclet; we have
18900b57cec5SDimitry Andric       // to find the root function establisher frame by loading the PSPSym from
18910b57cec5SDimitry Andric       // the intermediate frame.
18920b57cec5SDimitry Andric       unsigned PSPSlotOffset = getPSPSlotOffsetFromSP(MF);
18930b57cec5SDimitry Andric       MachinePointerInfo NoInfo;
18940b57cec5SDimitry Andric       MBB.addLiveIn(Establisher);
18950b57cec5SDimitry Andric       addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64rm), Establisher),
18960b57cec5SDimitry Andric                    Establisher, false, PSPSlotOffset)
18970b57cec5SDimitry Andric           .addMemOperand(MF.getMachineMemOperand(
18985ffd83dbSDimitry Andric               NoInfo, MachineMemOperand::MOLoad, SlotSize, Align(SlotSize)));
18990b57cec5SDimitry Andric       ;
19000b57cec5SDimitry Andric       // Save the root establisher back into the current funclet's (mostly
19010b57cec5SDimitry Andric       // empty) frame, in case a sub-funclet or the GC needs it.
19020b57cec5SDimitry Andric       addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64mr)), StackPtr,
19030b57cec5SDimitry Andric                    false, PSPSlotOffset)
19040b57cec5SDimitry Andric           .addReg(Establisher)
19055ffd83dbSDimitry Andric           .addMemOperand(MF.getMachineMemOperand(
19065ffd83dbSDimitry Andric               NoInfo,
19075ffd83dbSDimitry Andric               MachineMemOperand::MOStore | MachineMemOperand::MOVolatile,
19085ffd83dbSDimitry Andric               SlotSize, Align(SlotSize)));
19090b57cec5SDimitry Andric     }
19100b57cec5SDimitry Andric     SPOrEstablisher = Establisher;
19110b57cec5SDimitry Andric   } else {
19120b57cec5SDimitry Andric     SPOrEstablisher = StackPtr;
19130b57cec5SDimitry Andric   }
19140b57cec5SDimitry Andric 
19150b57cec5SDimitry Andric   if (IsWin64Prologue && HasFP) {
19160b57cec5SDimitry Andric     // Set RBP to a small fixed offset from RSP. In the funclet case, we base
19170b57cec5SDimitry Andric     // this calculation on the incoming establisher, which holds the value of
19180b57cec5SDimitry Andric     // RSP from the parent frame at the end of the prologue.
19190b57cec5SDimitry Andric     SEHFrameOffset = calculateSetFPREG(ParentFrameNumBytes);
19200b57cec5SDimitry Andric     if (SEHFrameOffset)
19210b57cec5SDimitry Andric       addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::LEA64r), FramePtr),
19220b57cec5SDimitry Andric                    SPOrEstablisher, false, SEHFrameOffset);
19230b57cec5SDimitry Andric     else
19240b57cec5SDimitry Andric       BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64rr), FramePtr)
19250b57cec5SDimitry Andric           .addReg(SPOrEstablisher);
19260b57cec5SDimitry Andric 
19270b57cec5SDimitry Andric     // If this is not a funclet, emit the CFI describing our frame pointer.
19280b57cec5SDimitry Andric     if (NeedsWinCFI && !IsFunclet) {
19290b57cec5SDimitry Andric       assert(!NeedsWinFPO && "this setframe incompatible with FPO data");
19300b57cec5SDimitry Andric       HasWinCFI = true;
19310b57cec5SDimitry Andric       BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_SetFrame))
19320b57cec5SDimitry Andric           .addImm(FramePtr)
19330b57cec5SDimitry Andric           .addImm(SEHFrameOffset)
19340b57cec5SDimitry Andric           .setMIFlag(MachineInstr::FrameSetup);
19350b57cec5SDimitry Andric       if (isAsynchronousEHPersonality(Personality))
19360b57cec5SDimitry Andric         MF.getWinEHFuncInfo()->SEHSetFrameOffset = SEHFrameOffset;
19370b57cec5SDimitry Andric     }
19380b57cec5SDimitry Andric   } else if (IsFunclet && STI.is32Bit()) {
19390b57cec5SDimitry Andric     // Reset EBP / ESI to something good for funclets.
19400b57cec5SDimitry Andric     MBBI = restoreWin32EHStackPointers(MBB, MBBI, DL);
19410b57cec5SDimitry Andric     // If we're a catch funclet, we can be returned to via catchret. Save ESP
19420b57cec5SDimitry Andric     // into the registration node so that the runtime will restore it for us.
19430b57cec5SDimitry Andric     if (!MBB.isCleanupFuncletEntry()) {
19440b57cec5SDimitry Andric       assert(Personality == EHPersonality::MSVC_CXX);
19455ffd83dbSDimitry Andric       Register FrameReg;
19460b57cec5SDimitry Andric       int FI = MF.getWinEHFuncInfo()->EHRegNodeFrameIndex;
1947e8d8bef9SDimitry Andric       int64_t EHRegOffset = getFrameIndexReference(MF, FI, FrameReg).getFixed();
19480b57cec5SDimitry Andric       // ESP is the first field, so no extra displacement is needed.
19490b57cec5SDimitry Andric       addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV32mr)), FrameReg,
19500b57cec5SDimitry Andric                    false, EHRegOffset)
19510b57cec5SDimitry Andric           .addReg(X86::ESP);
19520b57cec5SDimitry Andric     }
19530b57cec5SDimitry Andric   }
19540b57cec5SDimitry Andric 
19550b57cec5SDimitry Andric   while (MBBI != MBB.end() && MBBI->getFlag(MachineInstr::FrameSetup)) {
19560b57cec5SDimitry Andric     const MachineInstr &FrameInstr = *MBBI;
19570b57cec5SDimitry Andric     ++MBBI;
19580b57cec5SDimitry Andric 
19590b57cec5SDimitry Andric     if (NeedsWinCFI) {
19600b57cec5SDimitry Andric       int FI;
19610b57cec5SDimitry Andric       if (unsigned Reg = TII.isStoreToStackSlot(FrameInstr, FI)) {
19620b57cec5SDimitry Andric         if (X86::FR64RegClass.contains(Reg)) {
1963c14a5a88SDimitry Andric           int Offset;
19645ffd83dbSDimitry Andric           Register IgnoredFrameReg;
1965c14a5a88SDimitry Andric           if (IsWin64Prologue && IsFunclet)
1966c14a5a88SDimitry Andric             Offset = getWin64EHFrameIndexRef(MF, FI, IgnoredFrameReg);
1967c14a5a88SDimitry Andric           else
1968e8d8bef9SDimitry Andric             Offset =
1969e8d8bef9SDimitry Andric                 getFrameIndexReference(MF, FI, IgnoredFrameReg).getFixed() +
1970c14a5a88SDimitry Andric                 SEHFrameOffset;
19710b57cec5SDimitry Andric 
19720b57cec5SDimitry Andric           HasWinCFI = true;
19730b57cec5SDimitry Andric           assert(!NeedsWinFPO && "SEH_SaveXMM incompatible with FPO data");
19740b57cec5SDimitry Andric           BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_SaveXMM))
19750b57cec5SDimitry Andric               .addImm(Reg)
19760b57cec5SDimitry Andric               .addImm(Offset)
19770b57cec5SDimitry Andric               .setMIFlag(MachineInstr::FrameSetup);
19780b57cec5SDimitry Andric         }
19790b57cec5SDimitry Andric       }
19800b57cec5SDimitry Andric     }
19810b57cec5SDimitry Andric   }
19820b57cec5SDimitry Andric 
19830b57cec5SDimitry Andric   if (NeedsWinCFI && HasWinCFI)
19840b57cec5SDimitry Andric     BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_EndPrologue))
19850b57cec5SDimitry Andric         .setMIFlag(MachineInstr::FrameSetup);
19860b57cec5SDimitry Andric 
19870b57cec5SDimitry Andric   if (FnHasClrFunclet && !IsFunclet) {
19880b57cec5SDimitry Andric     // Save the so-called Initial-SP (i.e. the value of the stack pointer
19890b57cec5SDimitry Andric     // immediately after the prolog)  into the PSPSlot so that funclets
19900b57cec5SDimitry Andric     // and the GC can recover it.
19910b57cec5SDimitry Andric     unsigned PSPSlotOffset = getPSPSlotOffsetFromSP(MF);
19920b57cec5SDimitry Andric     auto PSPInfo = MachinePointerInfo::getFixedStack(
19930b57cec5SDimitry Andric         MF, MF.getWinEHFuncInfo()->PSPSymFrameIdx);
19940b57cec5SDimitry Andric     addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64mr)), StackPtr, false,
19950b57cec5SDimitry Andric                  PSPSlotOffset)
19960b57cec5SDimitry Andric         .addReg(StackPtr)
19970b57cec5SDimitry Andric         .addMemOperand(MF.getMachineMemOperand(
19980b57cec5SDimitry Andric             PSPInfo, MachineMemOperand::MOStore | MachineMemOperand::MOVolatile,
19995ffd83dbSDimitry Andric             SlotSize, Align(SlotSize)));
20000b57cec5SDimitry Andric   }
20010b57cec5SDimitry Andric 
20020b57cec5SDimitry Andric   // Realign stack after we spilled callee-saved registers (so that we'll be
20030b57cec5SDimitry Andric   // able to calculate their offsets from the frame pointer).
20040b57cec5SDimitry Andric   // Win64 requires aligning the stack after the prologue.
2005fe6060f1SDimitry Andric   if (IsWin64Prologue && TRI->hasStackRealignment(MF)) {
20060b57cec5SDimitry Andric     assert(HasFP && "There should be a frame pointer if stack is realigned.");
20070b57cec5SDimitry Andric     BuildStackAlignAND(MBB, MBBI, DL, SPOrEstablisher, MaxAlign);
20080b57cec5SDimitry Andric   }
20090b57cec5SDimitry Andric 
20100b57cec5SDimitry Andric   // We already dealt with stack realignment and funclets above.
20110b57cec5SDimitry Andric   if (IsFunclet && STI.is32Bit())
20120b57cec5SDimitry Andric     return;
20130b57cec5SDimitry Andric 
20140b57cec5SDimitry Andric   // If we need a base pointer, set it up here. It's whatever the value
20150b57cec5SDimitry Andric   // of the stack pointer is at this point. Any variable size objects
20160b57cec5SDimitry Andric   // will be allocated after this, so we can still use the base pointer
20170b57cec5SDimitry Andric   // to reference locals.
20180b57cec5SDimitry Andric   if (TRI->hasBasePointer(MF)) {
20190b57cec5SDimitry Andric     // Update the base pointer with the current stack pointer.
20200b57cec5SDimitry Andric     unsigned Opc = Uses64BitFramePtr ? X86::MOV64rr : X86::MOV32rr;
20210b57cec5SDimitry Andric     BuildMI(MBB, MBBI, DL, TII.get(Opc), BasePtr)
20220b57cec5SDimitry Andric       .addReg(SPOrEstablisher)
20230b57cec5SDimitry Andric       .setMIFlag(MachineInstr::FrameSetup);
20240b57cec5SDimitry Andric     if (X86FI->getRestoreBasePointer()) {
20250b57cec5SDimitry Andric       // Stash value of base pointer.  Saving RSP instead of EBP shortens
20260b57cec5SDimitry Andric       // dependence chain. Used by SjLj EH.
20270b57cec5SDimitry Andric       unsigned Opm = Uses64BitFramePtr ? X86::MOV64mr : X86::MOV32mr;
20280b57cec5SDimitry Andric       addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(Opm)),
20290b57cec5SDimitry Andric                    FramePtr, true, X86FI->getRestoreBasePointerOffset())
20300b57cec5SDimitry Andric         .addReg(SPOrEstablisher)
20310b57cec5SDimitry Andric         .setMIFlag(MachineInstr::FrameSetup);
20320b57cec5SDimitry Andric     }
20330b57cec5SDimitry Andric 
20340b57cec5SDimitry Andric     if (X86FI->getHasSEHFramePtrSave() && !IsFunclet) {
20350b57cec5SDimitry Andric       // Stash the value of the frame pointer relative to the base pointer for
20360b57cec5SDimitry Andric       // Win32 EH. This supports Win32 EH, which does the inverse of the above:
20370b57cec5SDimitry Andric       // it recovers the frame pointer from the base pointer rather than the
20380b57cec5SDimitry Andric       // other way around.
20390b57cec5SDimitry Andric       unsigned Opm = Uses64BitFramePtr ? X86::MOV64mr : X86::MOV32mr;
20405ffd83dbSDimitry Andric       Register UsedReg;
20410b57cec5SDimitry Andric       int Offset =
2042e8d8bef9SDimitry Andric           getFrameIndexReference(MF, X86FI->getSEHFramePtrSaveIndex(), UsedReg)
2043e8d8bef9SDimitry Andric               .getFixed();
20440b57cec5SDimitry Andric       assert(UsedReg == BasePtr);
20450b57cec5SDimitry Andric       addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(Opm)), UsedReg, true, Offset)
20460b57cec5SDimitry Andric           .addReg(FramePtr)
20470b57cec5SDimitry Andric           .setMIFlag(MachineInstr::FrameSetup);
20480b57cec5SDimitry Andric     }
20490b57cec5SDimitry Andric   }
20500b57cec5SDimitry Andric 
20510b57cec5SDimitry Andric   if (((!HasFP && NumBytes) || PushedRegs) && NeedsDwarfCFI) {
20520b57cec5SDimitry Andric     // Mark end of stack pointer adjustment.
20530b57cec5SDimitry Andric     if (!HasFP && NumBytes) {
20540b57cec5SDimitry Andric       // Define the current CFA rule to use the provided offset.
20550b57cec5SDimitry Andric       assert(StackSize);
20565ffd83dbSDimitry Andric       BuildCFI(
20575ffd83dbSDimitry Andric           MBB, MBBI, DL,
2058*81ad6265SDimitry Andric           MCCFIInstruction::cfiDefCfaOffset(nullptr, StackSize - stackGrowth),
2059*81ad6265SDimitry Andric           MachineInstr::FrameSetup);
20600b57cec5SDimitry Andric     }
20610b57cec5SDimitry Andric 
20620b57cec5SDimitry Andric     // Emit DWARF info specifying the offsets of the callee-saved registers.
20635ffd83dbSDimitry Andric     emitCalleeSavedFrameMoves(MBB, MBBI, DL, true);
20640b57cec5SDimitry Andric   }
20650b57cec5SDimitry Andric 
20660b57cec5SDimitry Andric   // X86 Interrupt handling function cannot assume anything about the direction
20670b57cec5SDimitry Andric   // flag (DF in EFLAGS register). Clear this flag by creating "cld" instruction
20680b57cec5SDimitry Andric   // in each prologue of interrupt handler function.
20690b57cec5SDimitry Andric   //
20700b57cec5SDimitry Andric   // FIXME: Create "cld" instruction only in these cases:
20710b57cec5SDimitry Andric   // 1. The interrupt handling function uses any of the "rep" instructions.
20720b57cec5SDimitry Andric   // 2. Interrupt handling function calls another function.
20730b57cec5SDimitry Andric   //
20740b57cec5SDimitry Andric   if (Fn.getCallingConv() == CallingConv::X86_INTR)
20750b57cec5SDimitry Andric     BuildMI(MBB, MBBI, DL, TII.get(X86::CLD))
20760b57cec5SDimitry Andric         .setMIFlag(MachineInstr::FrameSetup);
20770b57cec5SDimitry Andric 
20780b57cec5SDimitry Andric   // At this point we know if the function has WinCFI or not.
20790b57cec5SDimitry Andric   MF.setHasWinCFI(HasWinCFI);
20800b57cec5SDimitry Andric }
20810b57cec5SDimitry Andric 
20820b57cec5SDimitry Andric bool X86FrameLowering::canUseLEAForSPInEpilogue(
20830b57cec5SDimitry Andric     const MachineFunction &MF) const {
20840b57cec5SDimitry Andric   // We can't use LEA instructions for adjusting the stack pointer if we don't
20850b57cec5SDimitry Andric   // have a frame pointer in the Win64 ABI.  Only ADD instructions may be used
20860b57cec5SDimitry Andric   // to deallocate the stack.
20870b57cec5SDimitry Andric   // This means that we can use LEA for SP in two situations:
20880b57cec5SDimitry Andric   // 1. We *aren't* using the Win64 ABI which means we are free to use LEA.
20890b57cec5SDimitry Andric   // 2. We *have* a frame pointer which means we are permitted to use LEA.
20900b57cec5SDimitry Andric   return !MF.getTarget().getMCAsmInfo()->usesWindowsCFI() || hasFP(MF);
20910b57cec5SDimitry Andric }
20920b57cec5SDimitry Andric 
20930b57cec5SDimitry Andric static bool isFuncletReturnInstr(MachineInstr &MI) {
20940b57cec5SDimitry Andric   switch (MI.getOpcode()) {
20950b57cec5SDimitry Andric   case X86::CATCHRET:
20960b57cec5SDimitry Andric   case X86::CLEANUPRET:
20970b57cec5SDimitry Andric     return true;
20980b57cec5SDimitry Andric   default:
20990b57cec5SDimitry Andric     return false;
21000b57cec5SDimitry Andric   }
21010b57cec5SDimitry Andric   llvm_unreachable("impossible");
21020b57cec5SDimitry Andric }
21030b57cec5SDimitry Andric 
21040b57cec5SDimitry Andric // CLR funclets use a special "Previous Stack Pointer Symbol" slot on the
21050b57cec5SDimitry Andric // stack. It holds a pointer to the bottom of the root function frame.  The
21060b57cec5SDimitry Andric // establisher frame pointer passed to a nested funclet may point to the
21070b57cec5SDimitry Andric // (mostly empty) frame of its parent funclet, but it will need to find
21080b57cec5SDimitry Andric // the frame of the root function to access locals.  To facilitate this,
21090b57cec5SDimitry Andric // every funclet copies the pointer to the bottom of the root function
21100b57cec5SDimitry Andric // frame into a PSPSym slot in its own (mostly empty) stack frame. Using the
21110b57cec5SDimitry Andric // same offset for the PSPSym in the root function frame that's used in the
21120b57cec5SDimitry Andric // funclets' frames allows each funclet to dynamically accept any ancestor
21130b57cec5SDimitry Andric // frame as its establisher argument (the runtime doesn't guarantee the
21140b57cec5SDimitry Andric // immediate parent for some reason lost to history), and also allows the GC,
21150b57cec5SDimitry Andric // which uses the PSPSym for some bookkeeping, to find it in any funclet's
21160b57cec5SDimitry Andric // frame with only a single offset reported for the entire method.
21170b57cec5SDimitry Andric unsigned
21180b57cec5SDimitry Andric X86FrameLowering::getPSPSlotOffsetFromSP(const MachineFunction &MF) const {
21190b57cec5SDimitry Andric   const WinEHFuncInfo &Info = *MF.getWinEHFuncInfo();
21205ffd83dbSDimitry Andric   Register SPReg;
21210b57cec5SDimitry Andric   int Offset = getFrameIndexReferencePreferSP(MF, Info.PSPSymFrameIdx, SPReg,
2122e8d8bef9SDimitry Andric                                               /*IgnoreSPUpdates*/ true)
2123e8d8bef9SDimitry Andric                    .getFixed();
21240b57cec5SDimitry Andric   assert(Offset >= 0 && SPReg == TRI->getStackRegister());
21250b57cec5SDimitry Andric   return static_cast<unsigned>(Offset);
21260b57cec5SDimitry Andric }
21270b57cec5SDimitry Andric 
21280b57cec5SDimitry Andric unsigned
21290b57cec5SDimitry Andric X86FrameLowering::getWinEHFuncletFrameSize(const MachineFunction &MF) const {
2130c14a5a88SDimitry Andric   const X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
21310b57cec5SDimitry Andric   // This is the size of the pushed CSRs.
2132c14a5a88SDimitry Andric   unsigned CSSize = X86FI->getCalleeSavedFrameSize();
2133c14a5a88SDimitry Andric   // This is the size of callee saved XMMs.
2134c14a5a88SDimitry Andric   const auto& WinEHXMMSlotInfo = X86FI->getWinEHXMMSlotInfo();
2135c14a5a88SDimitry Andric   unsigned XMMSize = WinEHXMMSlotInfo.size() *
2136c14a5a88SDimitry Andric                      TRI->getSpillSize(X86::VR128RegClass);
21370b57cec5SDimitry Andric   // This is the amount of stack a funclet needs to allocate.
21380b57cec5SDimitry Andric   unsigned UsedSize;
21390b57cec5SDimitry Andric   EHPersonality Personality =
21400b57cec5SDimitry Andric       classifyEHPersonality(MF.getFunction().getPersonalityFn());
21410b57cec5SDimitry Andric   if (Personality == EHPersonality::CoreCLR) {
21420b57cec5SDimitry Andric     // CLR funclets need to hold enough space to include the PSPSym, at the
21430b57cec5SDimitry Andric     // same offset from the stack pointer (immediately after the prolog) as it
21440b57cec5SDimitry Andric     // resides at in the main function.
21450b57cec5SDimitry Andric     UsedSize = getPSPSlotOffsetFromSP(MF) + SlotSize;
21460b57cec5SDimitry Andric   } else {
21470b57cec5SDimitry Andric     // Other funclets just need enough stack for outgoing call arguments.
21480b57cec5SDimitry Andric     UsedSize = MF.getFrameInfo().getMaxCallFrameSize();
21490b57cec5SDimitry Andric   }
21500b57cec5SDimitry Andric   // RBP is not included in the callee saved register block. After pushing RBP,
21510b57cec5SDimitry Andric   // everything is 16 byte aligned. Everything we allocate before an outgoing
21520b57cec5SDimitry Andric   // call must also be 16 byte aligned.
21535ffd83dbSDimitry Andric   unsigned FrameSizeMinusRBP = alignTo(CSSize + UsedSize, getStackAlign());
21540b57cec5SDimitry Andric   // Subtract out the size of the callee saved registers. This is how much stack
21550b57cec5SDimitry Andric   // each funclet will allocate.
2156c14a5a88SDimitry Andric   return FrameSizeMinusRBP + XMMSize - CSSize;
21570b57cec5SDimitry Andric }
21580b57cec5SDimitry Andric 
21590b57cec5SDimitry Andric static bool isTailCallOpcode(unsigned Opc) {
21600b57cec5SDimitry Andric     return Opc == X86::TCRETURNri || Opc == X86::TCRETURNdi ||
21610b57cec5SDimitry Andric         Opc == X86::TCRETURNmi ||
21620b57cec5SDimitry Andric         Opc == X86::TCRETURNri64 || Opc == X86::TCRETURNdi64 ||
21630b57cec5SDimitry Andric         Opc == X86::TCRETURNmi64;
21640b57cec5SDimitry Andric }
21650b57cec5SDimitry Andric 
21660b57cec5SDimitry Andric void X86FrameLowering::emitEpilogue(MachineFunction &MF,
21670b57cec5SDimitry Andric                                     MachineBasicBlock &MBB) const {
21680b57cec5SDimitry Andric   const MachineFrameInfo &MFI = MF.getFrameInfo();
21690b57cec5SDimitry Andric   X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
21700b57cec5SDimitry Andric   MachineBasicBlock::iterator Terminator = MBB.getFirstTerminator();
21710b57cec5SDimitry Andric   MachineBasicBlock::iterator MBBI = Terminator;
21720b57cec5SDimitry Andric   DebugLoc DL;
21730b57cec5SDimitry Andric   if (MBBI != MBB.end())
21740b57cec5SDimitry Andric     DL = MBBI->getDebugLoc();
21750b57cec5SDimitry Andric   // standard x86_64 and NaCl use 64-bit frame/stack pointers, x32 - 32-bit.
21760b57cec5SDimitry Andric   const bool Is64BitILP32 = STI.isTarget64BitILP32();
21778bcb0991SDimitry Andric   Register FramePtr = TRI->getFrameRegister(MF);
2178e8d8bef9SDimitry Andric   Register MachineFramePtr =
21798bcb0991SDimitry Andric       Is64BitILP32 ? Register(getX86SubSuperRegister(FramePtr, 64)) : FramePtr;
21800b57cec5SDimitry Andric 
21810b57cec5SDimitry Andric   bool IsWin64Prologue = MF.getTarget().getMCAsmInfo()->usesWindowsCFI();
21820b57cec5SDimitry Andric   bool NeedsWin64CFI =
21830b57cec5SDimitry Andric       IsWin64Prologue && MF.getFunction().needsUnwindTableEntry();
21840b57cec5SDimitry Andric   bool IsFunclet = MBBI == MBB.end() ? false : isFuncletReturnInstr(*MBBI);
21850b57cec5SDimitry Andric 
21860b57cec5SDimitry Andric   // Get the number of bytes to allocate from the FrameInfo.
21870b57cec5SDimitry Andric   uint64_t StackSize = MFI.getStackSize();
21880b57cec5SDimitry Andric   uint64_t MaxAlign = calculateMaxStackAlign(MF);
21890b57cec5SDimitry Andric   unsigned CSSize = X86FI->getCalleeSavedFrameSize();
2190349cc55cSDimitry Andric   unsigned TailCallArgReserveSize = -X86FI->getTCReturnAddrDelta();
21910b57cec5SDimitry Andric   bool HasFP = hasFP(MF);
21920b57cec5SDimitry Andric   uint64_t NumBytes = 0;
21930b57cec5SDimitry Andric 
2194480093f4SDimitry Andric   bool NeedsDwarfCFI = (!MF.getTarget().getTargetTriple().isOSDarwin() &&
21950b57cec5SDimitry Andric                         !MF.getTarget().getTargetTriple().isOSWindows()) &&
2196480093f4SDimitry Andric                        MF.needsFrameMoves();
21970b57cec5SDimitry Andric 
21980b57cec5SDimitry Andric   if (IsFunclet) {
21990b57cec5SDimitry Andric     assert(HasFP && "EH funclets without FP not yet implemented");
22000b57cec5SDimitry Andric     NumBytes = getWinEHFuncletFrameSize(MF);
22010b57cec5SDimitry Andric   } else if (HasFP) {
22020b57cec5SDimitry Andric     // Calculate required stack adjustment.
22030b57cec5SDimitry Andric     uint64_t FrameSize = StackSize - SlotSize;
2204349cc55cSDimitry Andric     NumBytes = FrameSize - CSSize - TailCallArgReserveSize;
22050b57cec5SDimitry Andric 
22060b57cec5SDimitry Andric     // Callee-saved registers were pushed on stack before the stack was
22070b57cec5SDimitry Andric     // realigned.
2208fe6060f1SDimitry Andric     if (TRI->hasStackRealignment(MF) && !IsWin64Prologue)
22090b57cec5SDimitry Andric       NumBytes = alignTo(FrameSize, MaxAlign);
22100b57cec5SDimitry Andric   } else {
2211349cc55cSDimitry Andric     NumBytes = StackSize - CSSize - TailCallArgReserveSize;
22120b57cec5SDimitry Andric   }
22130b57cec5SDimitry Andric   uint64_t SEHStackAllocAmt = NumBytes;
22140b57cec5SDimitry Andric 
22155ffd83dbSDimitry Andric   // AfterPop is the position to insert .cfi_restore.
22165ffd83dbSDimitry Andric   MachineBasicBlock::iterator AfterPop = MBBI;
22170b57cec5SDimitry Andric   if (HasFP) {
2218fe6060f1SDimitry Andric     if (X86FI->hasSwiftAsyncContext()) {
2219fe6060f1SDimitry Andric       // Discard the context.
2220fe6060f1SDimitry Andric       int Offset = 16 + mergeSPUpdates(MBB, MBBI, true);
2221fe6060f1SDimitry Andric       emitSPUpdate(MBB, MBBI, DL, Offset, /*InEpilogue*/true);
2222fe6060f1SDimitry Andric     }
22230b57cec5SDimitry Andric     // Pop EBP.
22240b57cec5SDimitry Andric     BuildMI(MBB, MBBI, DL, TII.get(Is64Bit ? X86::POP64r : X86::POP32r),
22250b57cec5SDimitry Andric             MachineFramePtr)
22260b57cec5SDimitry Andric         .setMIFlag(MachineInstr::FrameDestroy);
2227fe6060f1SDimitry Andric 
2228fe6060f1SDimitry Andric     // We need to reset FP to its untagged state on return. Bit 60 is currently
2229fe6060f1SDimitry Andric     // used to show the presence of an extended frame.
2230fe6060f1SDimitry Andric     if (X86FI->hasSwiftAsyncContext()) {
2231fe6060f1SDimitry Andric       BuildMI(MBB, MBBI, DL, TII.get(X86::BTR64ri8),
2232fe6060f1SDimitry Andric               MachineFramePtr)
2233fe6060f1SDimitry Andric           .addUse(MachineFramePtr)
2234fe6060f1SDimitry Andric           .addImm(60)
2235fe6060f1SDimitry Andric           .setMIFlag(MachineInstr::FrameDestroy);
2236fe6060f1SDimitry Andric     }
2237fe6060f1SDimitry Andric 
22380b57cec5SDimitry Andric     if (NeedsDwarfCFI) {
22390b57cec5SDimitry Andric       unsigned DwarfStackPtr =
22400b57cec5SDimitry Andric           TRI->getDwarfRegNum(Is64Bit ? X86::RSP : X86::ESP, true);
22415ffd83dbSDimitry Andric       BuildCFI(MBB, MBBI, DL,
2242*81ad6265SDimitry Andric                MCCFIInstruction::cfiDefCfa(nullptr, DwarfStackPtr, SlotSize),
2243*81ad6265SDimitry Andric                MachineInstr::FrameDestroy);
22445ffd83dbSDimitry Andric       if (!MBB.succ_empty() && !MBB.isReturnBlock()) {
22455ffd83dbSDimitry Andric         unsigned DwarfFramePtr = TRI->getDwarfRegNum(MachineFramePtr, true);
22465ffd83dbSDimitry Andric         BuildCFI(MBB, AfterPop, DL,
2247*81ad6265SDimitry Andric                  MCCFIInstruction::createRestore(nullptr, DwarfFramePtr),
2248*81ad6265SDimitry Andric                  MachineInstr::FrameDestroy);
22495ffd83dbSDimitry Andric         --MBBI;
22505ffd83dbSDimitry Andric         --AfterPop;
22515ffd83dbSDimitry Andric       }
22520b57cec5SDimitry Andric       --MBBI;
22530b57cec5SDimitry Andric     }
22540b57cec5SDimitry Andric   }
22550b57cec5SDimitry Andric 
22560b57cec5SDimitry Andric   MachineBasicBlock::iterator FirstCSPop = MBBI;
22570b57cec5SDimitry Andric   // Skip the callee-saved pop instructions.
22580b57cec5SDimitry Andric   while (MBBI != MBB.begin()) {
22590b57cec5SDimitry Andric     MachineBasicBlock::iterator PI = std::prev(MBBI);
22600b57cec5SDimitry Andric     unsigned Opc = PI->getOpcode();
22610b57cec5SDimitry Andric 
22620b57cec5SDimitry Andric     if (Opc != X86::DBG_VALUE && !PI->isTerminator()) {
22630b57cec5SDimitry Andric       if ((Opc != X86::POP32r || !PI->getFlag(MachineInstr::FrameDestroy)) &&
2264fe6060f1SDimitry Andric           (Opc != X86::POP64r || !PI->getFlag(MachineInstr::FrameDestroy)) &&
2265fe6060f1SDimitry Andric           (Opc != X86::BTR64ri8 || !PI->getFlag(MachineInstr::FrameDestroy)) &&
2266fe6060f1SDimitry Andric           (Opc != X86::ADD64ri8 || !PI->getFlag(MachineInstr::FrameDestroy)))
22670b57cec5SDimitry Andric         break;
22680b57cec5SDimitry Andric       FirstCSPop = PI;
22690b57cec5SDimitry Andric     }
22700b57cec5SDimitry Andric 
22710b57cec5SDimitry Andric     --MBBI;
22720b57cec5SDimitry Andric   }
22730b57cec5SDimitry Andric   MBBI = FirstCSPop;
22740b57cec5SDimitry Andric 
22750b57cec5SDimitry Andric   if (IsFunclet && Terminator->getOpcode() == X86::CATCHRET)
22760b57cec5SDimitry Andric     emitCatchRetReturnValue(MBB, FirstCSPop, &*Terminator);
22770b57cec5SDimitry Andric 
22780b57cec5SDimitry Andric   if (MBBI != MBB.end())
22790b57cec5SDimitry Andric     DL = MBBI->getDebugLoc();
22800b57cec5SDimitry Andric   // If there is an ADD32ri or SUB32ri of ESP immediately before this
22810b57cec5SDimitry Andric   // instruction, merge the two instructions.
22820b57cec5SDimitry Andric   if (NumBytes || MFI.hasVarSizedObjects())
22830b57cec5SDimitry Andric     NumBytes += mergeSPUpdates(MBB, MBBI, true);
22840b57cec5SDimitry Andric 
22850b57cec5SDimitry Andric   // If dynamic alloca is used, then reset esp to point to the last callee-saved
22860b57cec5SDimitry Andric   // slot before popping them off! Same applies for the case, when stack was
22870b57cec5SDimitry Andric   // realigned. Don't do this if this was a funclet epilogue, since the funclets
22880b57cec5SDimitry Andric   // will not do realignment or dynamic stack allocation.
2289fe6060f1SDimitry Andric   if (((TRI->hasStackRealignment(MF)) || MFI.hasVarSizedObjects()) &&
22900b57cec5SDimitry Andric       !IsFunclet) {
2291fe6060f1SDimitry Andric     if (TRI->hasStackRealignment(MF))
22920b57cec5SDimitry Andric       MBBI = FirstCSPop;
22930b57cec5SDimitry Andric     unsigned SEHFrameOffset = calculateSetFPREG(SEHStackAllocAmt);
22940b57cec5SDimitry Andric     uint64_t LEAAmount =
22950b57cec5SDimitry Andric         IsWin64Prologue ? SEHStackAllocAmt - SEHFrameOffset : -CSSize;
22960b57cec5SDimitry Andric 
2297fe6060f1SDimitry Andric     if (X86FI->hasSwiftAsyncContext())
2298fe6060f1SDimitry Andric       LEAAmount -= 16;
2299fe6060f1SDimitry Andric 
23000b57cec5SDimitry Andric     // There are only two legal forms of epilogue:
23010b57cec5SDimitry Andric     // - add SEHAllocationSize, %rsp
23020b57cec5SDimitry Andric     // - lea SEHAllocationSize(%FramePtr), %rsp
23030b57cec5SDimitry Andric     //
23040b57cec5SDimitry Andric     // 'mov %FramePtr, %rsp' will not be recognized as an epilogue sequence.
23050b57cec5SDimitry Andric     // However, we may use this sequence if we have a frame pointer because the
23060b57cec5SDimitry Andric     // effects of the prologue can safely be undone.
23070b57cec5SDimitry Andric     if (LEAAmount != 0) {
23080b57cec5SDimitry Andric       unsigned Opc = getLEArOpcode(Uses64BitFramePtr);
23090b57cec5SDimitry Andric       addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr),
23100b57cec5SDimitry Andric                    FramePtr, false, LEAAmount);
23110b57cec5SDimitry Andric       --MBBI;
23120b57cec5SDimitry Andric     } else {
23130b57cec5SDimitry Andric       unsigned Opc = (Uses64BitFramePtr ? X86::MOV64rr : X86::MOV32rr);
23140b57cec5SDimitry Andric       BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr)
23150b57cec5SDimitry Andric         .addReg(FramePtr);
23160b57cec5SDimitry Andric       --MBBI;
23170b57cec5SDimitry Andric     }
23180b57cec5SDimitry Andric   } else if (NumBytes) {
23190b57cec5SDimitry Andric     // Adjust stack pointer back: ESP += numbytes.
23200b57cec5SDimitry Andric     emitSPUpdate(MBB, MBBI, DL, NumBytes, /*InEpilogue=*/true);
2321349cc55cSDimitry Andric     if (!HasFP && NeedsDwarfCFI) {
23220b57cec5SDimitry Andric       // Define the current CFA rule to use the provided offset.
23235ffd83dbSDimitry Andric       BuildCFI(MBB, MBBI, DL,
2324349cc55cSDimitry Andric                MCCFIInstruction::cfiDefCfaOffset(
2325*81ad6265SDimitry Andric                    nullptr, CSSize + TailCallArgReserveSize + SlotSize),
2326*81ad6265SDimitry Andric                MachineInstr::FrameDestroy);
23270b57cec5SDimitry Andric     }
23280b57cec5SDimitry Andric     --MBBI;
23290b57cec5SDimitry Andric   }
23300b57cec5SDimitry Andric 
23310b57cec5SDimitry Andric   // Windows unwinder will not invoke function's exception handler if IP is
23320b57cec5SDimitry Andric   // either in prologue or in epilogue.  This behavior causes a problem when a
23330b57cec5SDimitry Andric   // call immediately precedes an epilogue, because the return address points
23340b57cec5SDimitry Andric   // into the epilogue.  To cope with that, we insert an epilogue marker here,
23350b57cec5SDimitry Andric   // then replace it with a 'nop' if it ends up immediately after a CALL in the
23360b57cec5SDimitry Andric   // final emitted code.
23370b57cec5SDimitry Andric   if (NeedsWin64CFI && MF.hasWinCFI())
23380b57cec5SDimitry Andric     BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_Epilogue));
23390b57cec5SDimitry Andric 
2340349cc55cSDimitry Andric   if (!HasFP && NeedsDwarfCFI) {
23410b57cec5SDimitry Andric     MBBI = FirstCSPop;
23420b57cec5SDimitry Andric     int64_t Offset = -CSSize - SlotSize;
23430b57cec5SDimitry Andric     // Mark callee-saved pop instruction.
23440b57cec5SDimitry Andric     // Define the current CFA rule to use the provided offset.
23450b57cec5SDimitry Andric     while (MBBI != MBB.end()) {
23460b57cec5SDimitry Andric       MachineBasicBlock::iterator PI = MBBI;
23470b57cec5SDimitry Andric       unsigned Opc = PI->getOpcode();
23480b57cec5SDimitry Andric       ++MBBI;
23490b57cec5SDimitry Andric       if (Opc == X86::POP32r || Opc == X86::POP64r) {
23500b57cec5SDimitry Andric         Offset += SlotSize;
23510b57cec5SDimitry Andric         BuildCFI(MBB, MBBI, DL,
2352*81ad6265SDimitry Andric                  MCCFIInstruction::cfiDefCfaOffset(nullptr, -Offset),
2353*81ad6265SDimitry Andric                  MachineInstr::FrameDestroy);
23540b57cec5SDimitry Andric       }
23550b57cec5SDimitry Andric     }
23560b57cec5SDimitry Andric   }
23570b57cec5SDimitry Andric 
23585ffd83dbSDimitry Andric   // Emit DWARF info specifying the restores of the callee-saved registers.
23595ffd83dbSDimitry Andric   // For epilogue with return inside or being other block without successor,
23605ffd83dbSDimitry Andric   // no need to generate .cfi_restore for callee-saved registers.
2361349cc55cSDimitry Andric   if (NeedsDwarfCFI && !MBB.succ_empty())
23625ffd83dbSDimitry Andric     emitCalleeSavedFrameMoves(MBB, AfterPop, DL, false);
23635ffd83dbSDimitry Andric 
23640b57cec5SDimitry Andric   if (Terminator == MBB.end() || !isTailCallOpcode(Terminator->getOpcode())) {
23650b57cec5SDimitry Andric     // Add the return addr area delta back since we are not tail calling.
23660b57cec5SDimitry Andric     int Offset = -1 * X86FI->getTCReturnAddrDelta();
23670b57cec5SDimitry Andric     assert(Offset >= 0 && "TCDelta should never be positive");
23680b57cec5SDimitry Andric     if (Offset) {
23690b57cec5SDimitry Andric       // Check for possible merge with preceding ADD instruction.
23700b57cec5SDimitry Andric       Offset += mergeSPUpdates(MBB, Terminator, true);
23710b57cec5SDimitry Andric       emitSPUpdate(MBB, Terminator, DL, Offset, /*InEpilogue=*/true);
23720b57cec5SDimitry Andric     }
23730b57cec5SDimitry Andric   }
2374e8d8bef9SDimitry Andric 
2375e8d8bef9SDimitry Andric   // Emit tilerelease for AMX kernel.
2376349cc55cSDimitry Andric   if (X86FI->hasVirtualTileReg())
2377e8d8bef9SDimitry Andric     BuildMI(MBB, Terminator, DL, TII.get(X86::TILERELEASE));
23780b57cec5SDimitry Andric }
23790b57cec5SDimitry Andric 
2380e8d8bef9SDimitry Andric StackOffset X86FrameLowering::getFrameIndexReference(const MachineFunction &MF,
2381e8d8bef9SDimitry Andric                                                      int FI,
23825ffd83dbSDimitry Andric                                                      Register &FrameReg) const {
23830b57cec5SDimitry Andric   const MachineFrameInfo &MFI = MF.getFrameInfo();
23840b57cec5SDimitry Andric 
23850b57cec5SDimitry Andric   bool IsFixed = MFI.isFixedObjectIndex(FI);
23860b57cec5SDimitry Andric   // We can't calculate offset from frame pointer if the stack is realigned,
23870b57cec5SDimitry Andric   // so enforce usage of stack/base pointer.  The base pointer is used when we
23880b57cec5SDimitry Andric   // have dynamic allocas in addition to dynamic realignment.
23890b57cec5SDimitry Andric   if (TRI->hasBasePointer(MF))
23900b57cec5SDimitry Andric     FrameReg = IsFixed ? TRI->getFramePtr() : TRI->getBaseRegister();
2391fe6060f1SDimitry Andric   else if (TRI->hasStackRealignment(MF))
23920b57cec5SDimitry Andric     FrameReg = IsFixed ? TRI->getFramePtr() : TRI->getStackRegister();
23930b57cec5SDimitry Andric   else
23940b57cec5SDimitry Andric     FrameReg = TRI->getFrameRegister(MF);
23950b57cec5SDimitry Andric 
23960b57cec5SDimitry Andric   // Offset will hold the offset from the stack pointer at function entry to the
23970b57cec5SDimitry Andric   // object.
23980b57cec5SDimitry Andric   // We need to factor in additional offsets applied during the prologue to the
23990b57cec5SDimitry Andric   // frame, base, and stack pointer depending on which is used.
24000b57cec5SDimitry Andric   int Offset = MFI.getObjectOffset(FI) - getOffsetOfLocalArea();
24010b57cec5SDimitry Andric   const X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
24020b57cec5SDimitry Andric   unsigned CSSize = X86FI->getCalleeSavedFrameSize();
24030b57cec5SDimitry Andric   uint64_t StackSize = MFI.getStackSize();
24040b57cec5SDimitry Andric   bool IsWin64Prologue = MF.getTarget().getMCAsmInfo()->usesWindowsCFI();
24050b57cec5SDimitry Andric   int64_t FPDelta = 0;
24060b57cec5SDimitry Andric 
24070b57cec5SDimitry Andric   // In an x86 interrupt, remove the offset we added to account for the return
24080b57cec5SDimitry Andric   // address from any stack object allocated in the caller's frame. Interrupts
24090b57cec5SDimitry Andric   // do not have a standard return address. Fixed objects in the current frame,
24100b57cec5SDimitry Andric   // such as SSE register spills, should not get this treatment.
24110b57cec5SDimitry Andric   if (MF.getFunction().getCallingConv() == CallingConv::X86_INTR &&
24120b57cec5SDimitry Andric       Offset >= 0) {
24130b57cec5SDimitry Andric     Offset += getOffsetOfLocalArea();
24140b57cec5SDimitry Andric   }
24150b57cec5SDimitry Andric 
24160b57cec5SDimitry Andric   if (IsWin64Prologue) {
24170b57cec5SDimitry Andric     assert(!MFI.hasCalls() || (StackSize % 16) == 8);
24180b57cec5SDimitry Andric 
24190b57cec5SDimitry Andric     // Calculate required stack adjustment.
24200b57cec5SDimitry Andric     uint64_t FrameSize = StackSize - SlotSize;
24210b57cec5SDimitry Andric     // If required, include space for extra hidden slot for stashing base pointer.
24220b57cec5SDimitry Andric     if (X86FI->getRestoreBasePointer())
24230b57cec5SDimitry Andric       FrameSize += SlotSize;
24240b57cec5SDimitry Andric     uint64_t NumBytes = FrameSize - CSSize;
24250b57cec5SDimitry Andric 
24260b57cec5SDimitry Andric     uint64_t SEHFrameOffset = calculateSetFPREG(NumBytes);
24270b57cec5SDimitry Andric     if (FI && FI == X86FI->getFAIndex())
2428e8d8bef9SDimitry Andric       return StackOffset::getFixed(-SEHFrameOffset);
24290b57cec5SDimitry Andric 
24300b57cec5SDimitry Andric     // FPDelta is the offset from the "traditional" FP location of the old base
24310b57cec5SDimitry Andric     // pointer followed by return address and the location required by the
24320b57cec5SDimitry Andric     // restricted Win64 prologue.
24330b57cec5SDimitry Andric     // Add FPDelta to all offsets below that go through the frame pointer.
24340b57cec5SDimitry Andric     FPDelta = FrameSize - SEHFrameOffset;
24350b57cec5SDimitry Andric     assert((!MFI.hasCalls() || (FPDelta % 16) == 0) &&
24360b57cec5SDimitry Andric            "FPDelta isn't aligned per the Win64 ABI!");
24370b57cec5SDimitry Andric   }
24380b57cec5SDimitry Andric 
2439349cc55cSDimitry Andric   if (FrameReg == TRI->getFramePtr()) {
2440349cc55cSDimitry Andric     // Skip saved EBP/RBP
24410b57cec5SDimitry Andric     Offset += SlotSize;
24420b57cec5SDimitry Andric 
2443349cc55cSDimitry Andric     // Account for restricted Windows prologue.
2444349cc55cSDimitry Andric     Offset += FPDelta;
2445349cc55cSDimitry Andric 
24460b57cec5SDimitry Andric     // Skip the RETADDR move area
24470b57cec5SDimitry Andric     int TailCallReturnAddrDelta = X86FI->getTCReturnAddrDelta();
24480b57cec5SDimitry Andric     if (TailCallReturnAddrDelta < 0)
24490b57cec5SDimitry Andric       Offset -= TailCallReturnAddrDelta;
2450349cc55cSDimitry Andric 
2451349cc55cSDimitry Andric     return StackOffset::getFixed(Offset);
24520b57cec5SDimitry Andric   }
24530b57cec5SDimitry Andric 
2454349cc55cSDimitry Andric   // FrameReg is either the stack pointer or a base pointer. But the base is
2455349cc55cSDimitry Andric   // located at the end of the statically known StackSize so the distinction
2456349cc55cSDimitry Andric   // doesn't really matter.
2457349cc55cSDimitry Andric   if (TRI->hasStackRealignment(MF) || TRI->hasBasePointer(MF))
2458349cc55cSDimitry Andric     assert(isAligned(MFI.getObjectAlign(FI), -(Offset + StackSize)));
2459349cc55cSDimitry Andric   return StackOffset::getFixed(Offset + StackSize);
24600b57cec5SDimitry Andric }
24610b57cec5SDimitry Andric 
24625ffd83dbSDimitry Andric int X86FrameLowering::getWin64EHFrameIndexRef(const MachineFunction &MF, int FI,
24635ffd83dbSDimitry Andric                                               Register &FrameReg) const {
2464c14a5a88SDimitry Andric   const MachineFrameInfo &MFI = MF.getFrameInfo();
2465c14a5a88SDimitry Andric   const X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
2466c14a5a88SDimitry Andric   const auto& WinEHXMMSlotInfo = X86FI->getWinEHXMMSlotInfo();
2467c14a5a88SDimitry Andric   const auto it = WinEHXMMSlotInfo.find(FI);
2468c14a5a88SDimitry Andric 
2469c14a5a88SDimitry Andric   if (it == WinEHXMMSlotInfo.end())
2470e8d8bef9SDimitry Andric     return getFrameIndexReference(MF, FI, FrameReg).getFixed();
2471c14a5a88SDimitry Andric 
2472c14a5a88SDimitry Andric   FrameReg = TRI->getStackRegister();
24735ffd83dbSDimitry Andric   return alignDown(MFI.getMaxCallFrameSize(), getStackAlign().value()) +
24745ffd83dbSDimitry Andric          it->second;
2475c14a5a88SDimitry Andric }
2476c14a5a88SDimitry Andric 
2477e8d8bef9SDimitry Andric StackOffset
2478e8d8bef9SDimitry Andric X86FrameLowering::getFrameIndexReferenceSP(const MachineFunction &MF, int FI,
2479e8d8bef9SDimitry Andric                                            Register &FrameReg,
24800b57cec5SDimitry Andric                                            int Adjustment) const {
24810b57cec5SDimitry Andric   const MachineFrameInfo &MFI = MF.getFrameInfo();
24820b57cec5SDimitry Andric   FrameReg = TRI->getStackRegister();
2483e8d8bef9SDimitry Andric   return StackOffset::getFixed(MFI.getObjectOffset(FI) -
2484e8d8bef9SDimitry Andric                                getOffsetOfLocalArea() + Adjustment);
24850b57cec5SDimitry Andric }
24860b57cec5SDimitry Andric 
2487e8d8bef9SDimitry Andric StackOffset
2488e8d8bef9SDimitry Andric X86FrameLowering::getFrameIndexReferencePreferSP(const MachineFunction &MF,
2489e8d8bef9SDimitry Andric                                                  int FI, Register &FrameReg,
24900b57cec5SDimitry Andric                                                  bool IgnoreSPUpdates) const {
24910b57cec5SDimitry Andric 
24920b57cec5SDimitry Andric   const MachineFrameInfo &MFI = MF.getFrameInfo();
24930b57cec5SDimitry Andric   // Does not include any dynamic realign.
24940b57cec5SDimitry Andric   const uint64_t StackSize = MFI.getStackSize();
24950b57cec5SDimitry Andric   // LLVM arranges the stack as follows:
24960b57cec5SDimitry Andric   //   ...
24970b57cec5SDimitry Andric   //   ARG2
24980b57cec5SDimitry Andric   //   ARG1
24990b57cec5SDimitry Andric   //   RETADDR
25000b57cec5SDimitry Andric   //   PUSH RBP   <-- RBP points here
25010b57cec5SDimitry Andric   //   PUSH CSRs
25020b57cec5SDimitry Andric   //   ~~~~~~~    <-- possible stack realignment (non-win64)
25030b57cec5SDimitry Andric   //   ...
25040b57cec5SDimitry Andric   //   STACK OBJECTS
25050b57cec5SDimitry Andric   //   ...        <-- RSP after prologue points here
25060b57cec5SDimitry Andric   //   ~~~~~~~    <-- possible stack realignment (win64)
25070b57cec5SDimitry Andric   //
25080b57cec5SDimitry Andric   // if (hasVarSizedObjects()):
25090b57cec5SDimitry Andric   //   ...        <-- "base pointer" (ESI/RBX) points here
25100b57cec5SDimitry Andric   //   DYNAMIC ALLOCAS
25110b57cec5SDimitry Andric   //   ...        <-- RSP points here
25120b57cec5SDimitry Andric   //
25130b57cec5SDimitry Andric   // Case 1: In the simple case of no stack realignment and no dynamic
25140b57cec5SDimitry Andric   // allocas, both "fixed" stack objects (arguments and CSRs) are addressable
25150b57cec5SDimitry Andric   // with fixed offsets from RSP.
25160b57cec5SDimitry Andric   //
25170b57cec5SDimitry Andric   // Case 2: In the case of stack realignment with no dynamic allocas, fixed
25180b57cec5SDimitry Andric   // stack objects are addressed with RBP and regular stack objects with RSP.
25190b57cec5SDimitry Andric   //
25200b57cec5SDimitry Andric   // Case 3: In the case of dynamic allocas and stack realignment, RSP is used
25210b57cec5SDimitry Andric   // to address stack arguments for outgoing calls and nothing else. The "base
25220b57cec5SDimitry Andric   // pointer" points to local variables, and RBP points to fixed objects.
25230b57cec5SDimitry Andric   //
25240b57cec5SDimitry Andric   // In cases 2 and 3, we can only answer for non-fixed stack objects, and the
25250b57cec5SDimitry Andric   // answer we give is relative to the SP after the prologue, and not the
25260b57cec5SDimitry Andric   // SP in the middle of the function.
25270b57cec5SDimitry Andric 
2528fe6060f1SDimitry Andric   if (MFI.isFixedObjectIndex(FI) && TRI->hasStackRealignment(MF) &&
25290b57cec5SDimitry Andric       !STI.isTargetWin64())
25300b57cec5SDimitry Andric     return getFrameIndexReference(MF, FI, FrameReg);
25310b57cec5SDimitry Andric 
25320b57cec5SDimitry Andric   // If !hasReservedCallFrame the function might have SP adjustement in the
25330b57cec5SDimitry Andric   // body.  So, even though the offset is statically known, it depends on where
25340b57cec5SDimitry Andric   // we are in the function.
25350b57cec5SDimitry Andric   if (!IgnoreSPUpdates && !hasReservedCallFrame(MF))
25360b57cec5SDimitry Andric     return getFrameIndexReference(MF, FI, FrameReg);
25370b57cec5SDimitry Andric 
25380b57cec5SDimitry Andric   // We don't handle tail calls, and shouldn't be seeing them either.
25390b57cec5SDimitry Andric   assert(MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta() >= 0 &&
25400b57cec5SDimitry Andric          "we don't handle this case!");
25410b57cec5SDimitry Andric 
25420b57cec5SDimitry Andric   // This is how the math works out:
25430b57cec5SDimitry Andric   //
25440b57cec5SDimitry Andric   //  %rsp grows (i.e. gets lower) left to right. Each box below is
25450b57cec5SDimitry Andric   //  one word (eight bytes).  Obj0 is the stack slot we're trying to
25460b57cec5SDimitry Andric   //  get to.
25470b57cec5SDimitry Andric   //
25480b57cec5SDimitry Andric   //    ----------------------------------
25490b57cec5SDimitry Andric   //    | BP | Obj0 | Obj1 | ... | ObjN |
25500b57cec5SDimitry Andric   //    ----------------------------------
25510b57cec5SDimitry Andric   //    ^    ^      ^                   ^
25520b57cec5SDimitry Andric   //    A    B      C                   E
25530b57cec5SDimitry Andric   //
25540b57cec5SDimitry Andric   // A is the incoming stack pointer.
25550b57cec5SDimitry Andric   // (B - A) is the local area offset (-8 for x86-64) [1]
25560b57cec5SDimitry Andric   // (C - A) is the Offset returned by MFI.getObjectOffset for Obj0 [2]
25570b57cec5SDimitry Andric   //
25580b57cec5SDimitry Andric   // |(E - B)| is the StackSize (absolute value, positive).  For a
25590b57cec5SDimitry Andric   // stack that grown down, this works out to be (B - E). [3]
25600b57cec5SDimitry Andric   //
25610b57cec5SDimitry Andric   // E is also the value of %rsp after stack has been set up, and we
25620b57cec5SDimitry Andric   // want (C - E) -- the value we can add to %rsp to get to Obj0.  Now
25630b57cec5SDimitry Andric   // (C - E) == (C - A) - (B - A) + (B - E)
25640b57cec5SDimitry Andric   //            { Using [1], [2] and [3] above }
25650b57cec5SDimitry Andric   //         == getObjectOffset - LocalAreaOffset + StackSize
25660b57cec5SDimitry Andric 
25670b57cec5SDimitry Andric   return getFrameIndexReferenceSP(MF, FI, FrameReg, StackSize);
25680b57cec5SDimitry Andric }
25690b57cec5SDimitry Andric 
25700b57cec5SDimitry Andric bool X86FrameLowering::assignCalleeSavedSpillSlots(
25710b57cec5SDimitry Andric     MachineFunction &MF, const TargetRegisterInfo *TRI,
25720b57cec5SDimitry Andric     std::vector<CalleeSavedInfo> &CSI) const {
25730b57cec5SDimitry Andric   MachineFrameInfo &MFI = MF.getFrameInfo();
25740b57cec5SDimitry Andric   X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
25750b57cec5SDimitry Andric 
25760b57cec5SDimitry Andric   unsigned CalleeSavedFrameSize = 0;
2577c14a5a88SDimitry Andric   unsigned XMMCalleeSavedFrameSize = 0;
2578c14a5a88SDimitry Andric   auto &WinEHXMMSlotInfo = X86FI->getWinEHXMMSlotInfo();
25790b57cec5SDimitry Andric   int SpillSlotOffset = getOffsetOfLocalArea() + X86FI->getTCReturnAddrDelta();
25800b57cec5SDimitry Andric 
25810b57cec5SDimitry Andric   int64_t TailCallReturnAddrDelta = X86FI->getTCReturnAddrDelta();
25820b57cec5SDimitry Andric 
25830b57cec5SDimitry Andric   if (TailCallReturnAddrDelta < 0) {
25840b57cec5SDimitry Andric     // create RETURNADDR area
25850b57cec5SDimitry Andric     //   arg
25860b57cec5SDimitry Andric     //   arg
25870b57cec5SDimitry Andric     //   RETADDR
25880b57cec5SDimitry Andric     //   { ...
25890b57cec5SDimitry Andric     //     RETADDR area
25900b57cec5SDimitry Andric     //     ...
25910b57cec5SDimitry Andric     //   }
25920b57cec5SDimitry Andric     //   [EBP]
25930b57cec5SDimitry Andric     MFI.CreateFixedObject(-TailCallReturnAddrDelta,
25940b57cec5SDimitry Andric                            TailCallReturnAddrDelta - SlotSize, true);
25950b57cec5SDimitry Andric   }
25960b57cec5SDimitry Andric 
25970b57cec5SDimitry Andric   // Spill the BasePtr if it's used.
25980b57cec5SDimitry Andric   if (this->TRI->hasBasePointer(MF)) {
25990b57cec5SDimitry Andric     // Allocate a spill slot for EBP if we have a base pointer and EH funclets.
26000b57cec5SDimitry Andric     if (MF.hasEHFunclets()) {
26015ffd83dbSDimitry Andric       int FI = MFI.CreateSpillStackObject(SlotSize, Align(SlotSize));
26020b57cec5SDimitry Andric       X86FI->setHasSEHFramePtrSave(true);
26030b57cec5SDimitry Andric       X86FI->setSEHFramePtrSaveIndex(FI);
26040b57cec5SDimitry Andric     }
26050b57cec5SDimitry Andric   }
26060b57cec5SDimitry Andric 
26070b57cec5SDimitry Andric   if (hasFP(MF)) {
26080b57cec5SDimitry Andric     // emitPrologue always spills frame register the first thing.
26090b57cec5SDimitry Andric     SpillSlotOffset -= SlotSize;
26100b57cec5SDimitry Andric     MFI.CreateFixedSpillStackObject(SlotSize, SpillSlotOffset);
26110b57cec5SDimitry Andric 
2612fe6060f1SDimitry Andric     // The async context lives directly before the frame pointer, and we
2613fe6060f1SDimitry Andric     // allocate a second slot to preserve stack alignment.
2614fe6060f1SDimitry Andric     if (X86FI->hasSwiftAsyncContext()) {
2615fe6060f1SDimitry Andric       SpillSlotOffset -= SlotSize;
2616fe6060f1SDimitry Andric       MFI.CreateFixedSpillStackObject(SlotSize, SpillSlotOffset);
2617fe6060f1SDimitry Andric       SpillSlotOffset -= SlotSize;
2618fe6060f1SDimitry Andric     }
2619fe6060f1SDimitry Andric 
26200b57cec5SDimitry Andric     // Since emitPrologue and emitEpilogue will handle spilling and restoring of
26210b57cec5SDimitry Andric     // the frame register, we can delete it from CSI list and not have to worry
26220b57cec5SDimitry Andric     // about avoiding it later.
26238bcb0991SDimitry Andric     Register FPReg = TRI->getFrameRegister(MF);
26240b57cec5SDimitry Andric     for (unsigned i = 0; i < CSI.size(); ++i) {
26250b57cec5SDimitry Andric       if (TRI->regsOverlap(CSI[i].getReg(),FPReg)) {
26260b57cec5SDimitry Andric         CSI.erase(CSI.begin() + i);
26270b57cec5SDimitry Andric         break;
26280b57cec5SDimitry Andric       }
26290b57cec5SDimitry Andric     }
26300b57cec5SDimitry Andric   }
26310b57cec5SDimitry Andric 
26320b57cec5SDimitry Andric   // Assign slots for GPRs. It increases frame size.
26330eae32dcSDimitry Andric   for (CalleeSavedInfo &I : llvm::reverse(CSI)) {
263404eeddc0SDimitry Andric     Register Reg = I.getReg();
26350b57cec5SDimitry Andric 
26360b57cec5SDimitry Andric     if (!X86::GR64RegClass.contains(Reg) && !X86::GR32RegClass.contains(Reg))
26370b57cec5SDimitry Andric       continue;
26380b57cec5SDimitry Andric 
26390b57cec5SDimitry Andric     SpillSlotOffset -= SlotSize;
26400b57cec5SDimitry Andric     CalleeSavedFrameSize += SlotSize;
26410b57cec5SDimitry Andric 
26420b57cec5SDimitry Andric     int SlotIndex = MFI.CreateFixedSpillStackObject(SlotSize, SpillSlotOffset);
26430eae32dcSDimitry Andric     I.setFrameIdx(SlotIndex);
26440b57cec5SDimitry Andric   }
26450b57cec5SDimitry Andric 
26460b57cec5SDimitry Andric   X86FI->setCalleeSavedFrameSize(CalleeSavedFrameSize);
26470b57cec5SDimitry Andric   MFI.setCVBytesOfCalleeSavedRegisters(CalleeSavedFrameSize);
26480b57cec5SDimitry Andric 
26490b57cec5SDimitry Andric   // Assign slots for XMMs.
26500eae32dcSDimitry Andric   for (CalleeSavedInfo &I : llvm::reverse(CSI)) {
265104eeddc0SDimitry Andric     Register Reg = I.getReg();
26520b57cec5SDimitry Andric     if (X86::GR64RegClass.contains(Reg) || X86::GR32RegClass.contains(Reg))
26530b57cec5SDimitry Andric       continue;
26540b57cec5SDimitry Andric 
26550b57cec5SDimitry Andric     // If this is k-register make sure we lookup via the largest legal type.
26560b57cec5SDimitry Andric     MVT VT = MVT::Other;
26570b57cec5SDimitry Andric     if (X86::VK16RegClass.contains(Reg))
26580b57cec5SDimitry Andric       VT = STI.hasBWI() ? MVT::v64i1 : MVT::v16i1;
26590b57cec5SDimitry Andric 
26600b57cec5SDimitry Andric     const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg, VT);
26610b57cec5SDimitry Andric     unsigned Size = TRI->getSpillSize(*RC);
26625ffd83dbSDimitry Andric     Align Alignment = TRI->getSpillAlign(*RC);
26630b57cec5SDimitry Andric     // ensure alignment
2664c14a5a88SDimitry Andric     assert(SpillSlotOffset < 0 && "SpillSlotOffset should always < 0 on X86");
26655ffd83dbSDimitry Andric     SpillSlotOffset = -alignTo(-SpillSlotOffset, Alignment);
2666c14a5a88SDimitry Andric 
26670b57cec5SDimitry Andric     // spill into slot
26680b57cec5SDimitry Andric     SpillSlotOffset -= Size;
26690b57cec5SDimitry Andric     int SlotIndex = MFI.CreateFixedSpillStackObject(Size, SpillSlotOffset);
26700eae32dcSDimitry Andric     I.setFrameIdx(SlotIndex);
26715ffd83dbSDimitry Andric     MFI.ensureMaxAlignment(Alignment);
2672c14a5a88SDimitry Andric 
2673c14a5a88SDimitry Andric     // Save the start offset and size of XMM in stack frame for funclets.
2674c14a5a88SDimitry Andric     if (X86::VR128RegClass.contains(Reg)) {
2675c14a5a88SDimitry Andric       WinEHXMMSlotInfo[SlotIndex] = XMMCalleeSavedFrameSize;
2676c14a5a88SDimitry Andric       XMMCalleeSavedFrameSize += Size;
2677c14a5a88SDimitry Andric     }
26780b57cec5SDimitry Andric   }
26790b57cec5SDimitry Andric 
26800b57cec5SDimitry Andric   return true;
26810b57cec5SDimitry Andric }
26820b57cec5SDimitry Andric 
26830b57cec5SDimitry Andric bool X86FrameLowering::spillCalleeSavedRegisters(
26840b57cec5SDimitry Andric     MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
26855ffd83dbSDimitry Andric     ArrayRef<CalleeSavedInfo> CSI, const TargetRegisterInfo *TRI) const {
26860b57cec5SDimitry Andric   DebugLoc DL = MBB.findDebugLoc(MI);
26870b57cec5SDimitry Andric 
26880b57cec5SDimitry Andric   // Don't save CSRs in 32-bit EH funclets. The caller saves EBX, EBP, ESI, EDI
26890b57cec5SDimitry Andric   // for us, and there are no XMM CSRs on Win32.
26900b57cec5SDimitry Andric   if (MBB.isEHFuncletEntry() && STI.is32Bit() && STI.isOSWindows())
26910b57cec5SDimitry Andric     return true;
26920b57cec5SDimitry Andric 
26930b57cec5SDimitry Andric   // Push GPRs. It increases frame size.
26940b57cec5SDimitry Andric   const MachineFunction &MF = *MBB.getParent();
26950b57cec5SDimitry Andric   unsigned Opc = STI.is64Bit() ? X86::PUSH64r : X86::PUSH32r;
26960eae32dcSDimitry Andric   for (const CalleeSavedInfo &I : llvm::reverse(CSI)) {
269704eeddc0SDimitry Andric     Register Reg = I.getReg();
26980b57cec5SDimitry Andric 
26990b57cec5SDimitry Andric     if (!X86::GR64RegClass.contains(Reg) && !X86::GR32RegClass.contains(Reg))
27000b57cec5SDimitry Andric       continue;
27010b57cec5SDimitry Andric 
27020b57cec5SDimitry Andric     const MachineRegisterInfo &MRI = MF.getRegInfo();
27030b57cec5SDimitry Andric     bool isLiveIn = MRI.isLiveIn(Reg);
27040b57cec5SDimitry Andric     if (!isLiveIn)
27050b57cec5SDimitry Andric       MBB.addLiveIn(Reg);
27060b57cec5SDimitry Andric 
27070b57cec5SDimitry Andric     // Decide whether we can add a kill flag to the use.
27080b57cec5SDimitry Andric     bool CanKill = !isLiveIn;
27090b57cec5SDimitry Andric     // Check if any subregister is live-in
27100b57cec5SDimitry Andric     if (CanKill) {
27110b57cec5SDimitry Andric       for (MCRegAliasIterator AReg(Reg, TRI, false); AReg.isValid(); ++AReg) {
27120b57cec5SDimitry Andric         if (MRI.isLiveIn(*AReg)) {
27130b57cec5SDimitry Andric           CanKill = false;
27140b57cec5SDimitry Andric           break;
27150b57cec5SDimitry Andric         }
27160b57cec5SDimitry Andric       }
27170b57cec5SDimitry Andric     }
27180b57cec5SDimitry Andric 
27190b57cec5SDimitry Andric     // Do not set a kill flag on values that are also marked as live-in. This
27200b57cec5SDimitry Andric     // happens with the @llvm-returnaddress intrinsic and with arguments
27210b57cec5SDimitry Andric     // passed in callee saved registers.
27220b57cec5SDimitry Andric     // Omitting the kill flags is conservatively correct even if the live-in
27230b57cec5SDimitry Andric     // is not used after all.
27240b57cec5SDimitry Andric     BuildMI(MBB, MI, DL, TII.get(Opc)).addReg(Reg, getKillRegState(CanKill))
27250b57cec5SDimitry Andric       .setMIFlag(MachineInstr::FrameSetup);
27260b57cec5SDimitry Andric   }
27270b57cec5SDimitry Andric 
27280b57cec5SDimitry Andric   // Make XMM regs spilled. X86 does not have ability of push/pop XMM.
27290b57cec5SDimitry Andric   // It can be done by spilling XMMs to stack frame.
27300eae32dcSDimitry Andric   for (const CalleeSavedInfo &I : llvm::reverse(CSI)) {
273104eeddc0SDimitry Andric     Register Reg = I.getReg();
27320b57cec5SDimitry Andric     if (X86::GR64RegClass.contains(Reg) || X86::GR32RegClass.contains(Reg))
27330b57cec5SDimitry Andric       continue;
27340b57cec5SDimitry Andric 
27350b57cec5SDimitry Andric     // If this is k-register make sure we lookup via the largest legal type.
27360b57cec5SDimitry Andric     MVT VT = MVT::Other;
27370b57cec5SDimitry Andric     if (X86::VK16RegClass.contains(Reg))
27380b57cec5SDimitry Andric       VT = STI.hasBWI() ? MVT::v64i1 : MVT::v16i1;
27390b57cec5SDimitry Andric 
27400b57cec5SDimitry Andric     // Add the callee-saved register as live-in. It's killed at the spill.
27410b57cec5SDimitry Andric     MBB.addLiveIn(Reg);
27420b57cec5SDimitry Andric     const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg, VT);
27430b57cec5SDimitry Andric 
27440eae32dcSDimitry Andric     TII.storeRegToStackSlot(MBB, MI, Reg, true, I.getFrameIdx(), RC, TRI);
27450b57cec5SDimitry Andric     --MI;
27460b57cec5SDimitry Andric     MI->setFlag(MachineInstr::FrameSetup);
27470b57cec5SDimitry Andric     ++MI;
27480b57cec5SDimitry Andric   }
27490b57cec5SDimitry Andric 
27500b57cec5SDimitry Andric   return true;
27510b57cec5SDimitry Andric }
27520b57cec5SDimitry Andric 
27530b57cec5SDimitry Andric void X86FrameLowering::emitCatchRetReturnValue(MachineBasicBlock &MBB,
27540b57cec5SDimitry Andric                                                MachineBasicBlock::iterator MBBI,
27550b57cec5SDimitry Andric                                                MachineInstr *CatchRet) const {
27560b57cec5SDimitry Andric   // SEH shouldn't use catchret.
27570b57cec5SDimitry Andric   assert(!isAsynchronousEHPersonality(classifyEHPersonality(
27580b57cec5SDimitry Andric              MBB.getParent()->getFunction().getPersonalityFn())) &&
27590b57cec5SDimitry Andric          "SEH should not use CATCHRET");
2760fe6060f1SDimitry Andric   const DebugLoc &DL = CatchRet->getDebugLoc();
27610b57cec5SDimitry Andric   MachineBasicBlock *CatchRetTarget = CatchRet->getOperand(0).getMBB();
27620b57cec5SDimitry Andric 
27630b57cec5SDimitry Andric   // Fill EAX/RAX with the address of the target block.
27640b57cec5SDimitry Andric   if (STI.is64Bit()) {
27650b57cec5SDimitry Andric     // LEA64r CatchRetTarget(%rip), %rax
27660b57cec5SDimitry Andric     BuildMI(MBB, MBBI, DL, TII.get(X86::LEA64r), X86::RAX)
27670b57cec5SDimitry Andric         .addReg(X86::RIP)
27680b57cec5SDimitry Andric         .addImm(0)
27690b57cec5SDimitry Andric         .addReg(0)
27700b57cec5SDimitry Andric         .addMBB(CatchRetTarget)
27710b57cec5SDimitry Andric         .addReg(0);
27720b57cec5SDimitry Andric   } else {
27730b57cec5SDimitry Andric     // MOV32ri $CatchRetTarget, %eax
27740b57cec5SDimitry Andric     BuildMI(MBB, MBBI, DL, TII.get(X86::MOV32ri), X86::EAX)
27750b57cec5SDimitry Andric         .addMBB(CatchRetTarget);
27760b57cec5SDimitry Andric   }
27770b57cec5SDimitry Andric 
27780b57cec5SDimitry Andric   // Record that we've taken the address of CatchRetTarget and no longer just
27790b57cec5SDimitry Andric   // reference it in a terminator.
27800b57cec5SDimitry Andric   CatchRetTarget->setHasAddressTaken();
27810b57cec5SDimitry Andric }
27820b57cec5SDimitry Andric 
27835ffd83dbSDimitry Andric bool X86FrameLowering::restoreCalleeSavedRegisters(
27845ffd83dbSDimitry Andric     MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
27855ffd83dbSDimitry Andric     MutableArrayRef<CalleeSavedInfo> CSI, const TargetRegisterInfo *TRI) const {
27860b57cec5SDimitry Andric   if (CSI.empty())
27870b57cec5SDimitry Andric     return false;
27880b57cec5SDimitry Andric 
27890b57cec5SDimitry Andric   if (MI != MBB.end() && isFuncletReturnInstr(*MI) && STI.isOSWindows()) {
27900b57cec5SDimitry Andric     // Don't restore CSRs in 32-bit EH funclets. Matches
27910b57cec5SDimitry Andric     // spillCalleeSavedRegisters.
27920b57cec5SDimitry Andric     if (STI.is32Bit())
27930b57cec5SDimitry Andric       return true;
27940b57cec5SDimitry Andric     // Don't restore CSRs before an SEH catchret. SEH except blocks do not form
27950b57cec5SDimitry Andric     // funclets. emitEpilogue transforms these to normal jumps.
27960b57cec5SDimitry Andric     if (MI->getOpcode() == X86::CATCHRET) {
27970b57cec5SDimitry Andric       const Function &F = MBB.getParent()->getFunction();
27980b57cec5SDimitry Andric       bool IsSEH = isAsynchronousEHPersonality(
27990b57cec5SDimitry Andric           classifyEHPersonality(F.getPersonalityFn()));
28000b57cec5SDimitry Andric       if (IsSEH)
28010b57cec5SDimitry Andric         return true;
28020b57cec5SDimitry Andric     }
28030b57cec5SDimitry Andric   }
28040b57cec5SDimitry Andric 
28050b57cec5SDimitry Andric   DebugLoc DL = MBB.findDebugLoc(MI);
28060b57cec5SDimitry Andric 
28070b57cec5SDimitry Andric   // Reload XMMs from stack frame.
28084824e7fdSDimitry Andric   for (const CalleeSavedInfo &I : CSI) {
280904eeddc0SDimitry Andric     Register Reg = I.getReg();
28100b57cec5SDimitry Andric     if (X86::GR64RegClass.contains(Reg) ||
28110b57cec5SDimitry Andric         X86::GR32RegClass.contains(Reg))
28120b57cec5SDimitry Andric       continue;
28130b57cec5SDimitry Andric 
28140b57cec5SDimitry Andric     // If this is k-register make sure we lookup via the largest legal type.
28150b57cec5SDimitry Andric     MVT VT = MVT::Other;
28160b57cec5SDimitry Andric     if (X86::VK16RegClass.contains(Reg))
28170b57cec5SDimitry Andric       VT = STI.hasBWI() ? MVT::v64i1 : MVT::v16i1;
28180b57cec5SDimitry Andric 
28190b57cec5SDimitry Andric     const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg, VT);
28204824e7fdSDimitry Andric     TII.loadRegFromStackSlot(MBB, MI, Reg, I.getFrameIdx(), RC, TRI);
28210b57cec5SDimitry Andric   }
28220b57cec5SDimitry Andric 
28230b57cec5SDimitry Andric   // POP GPRs.
28240b57cec5SDimitry Andric   unsigned Opc = STI.is64Bit() ? X86::POP64r : X86::POP32r;
28254824e7fdSDimitry Andric   for (const CalleeSavedInfo &I : CSI) {
282604eeddc0SDimitry Andric     Register Reg = I.getReg();
28270b57cec5SDimitry Andric     if (!X86::GR64RegClass.contains(Reg) &&
28280b57cec5SDimitry Andric         !X86::GR32RegClass.contains(Reg))
28290b57cec5SDimitry Andric       continue;
28300b57cec5SDimitry Andric 
28310b57cec5SDimitry Andric     BuildMI(MBB, MI, DL, TII.get(Opc), Reg)
28320b57cec5SDimitry Andric         .setMIFlag(MachineInstr::FrameDestroy);
28330b57cec5SDimitry Andric   }
28340b57cec5SDimitry Andric   return true;
28350b57cec5SDimitry Andric }
28360b57cec5SDimitry Andric 
28370b57cec5SDimitry Andric void X86FrameLowering::determineCalleeSaves(MachineFunction &MF,
28380b57cec5SDimitry Andric                                             BitVector &SavedRegs,
28390b57cec5SDimitry Andric                                             RegScavenger *RS) const {
28400b57cec5SDimitry Andric   TargetFrameLowering::determineCalleeSaves(MF, SavedRegs, RS);
28410b57cec5SDimitry Andric 
28420b57cec5SDimitry Andric   // Spill the BasePtr if it's used.
28430b57cec5SDimitry Andric   if (TRI->hasBasePointer(MF)){
28448bcb0991SDimitry Andric     Register BasePtr = TRI->getBaseRegister();
28450b57cec5SDimitry Andric     if (STI.isTarget64BitILP32())
28460b57cec5SDimitry Andric       BasePtr = getX86SubSuperRegister(BasePtr, 64);
28470b57cec5SDimitry Andric     SavedRegs.set(BasePtr);
28480b57cec5SDimitry Andric   }
28490b57cec5SDimitry Andric }
28500b57cec5SDimitry Andric 
28510b57cec5SDimitry Andric static bool
28520b57cec5SDimitry Andric HasNestArgument(const MachineFunction *MF) {
28530b57cec5SDimitry Andric   const Function &F = MF->getFunction();
28540b57cec5SDimitry Andric   for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
28550b57cec5SDimitry Andric        I != E; I++) {
28568bcb0991SDimitry Andric     if (I->hasNestAttr() && !I->use_empty())
28570b57cec5SDimitry Andric       return true;
28580b57cec5SDimitry Andric   }
28590b57cec5SDimitry Andric   return false;
28600b57cec5SDimitry Andric }
28610b57cec5SDimitry Andric 
28620b57cec5SDimitry Andric /// GetScratchRegister - Get a temp register for performing work in the
28630b57cec5SDimitry Andric /// segmented stack and the Erlang/HiPE stack prologue. Depending on platform
28640b57cec5SDimitry Andric /// and the properties of the function either one or two registers will be
28650b57cec5SDimitry Andric /// needed. Set primary to true for the first register, false for the second.
28660b57cec5SDimitry Andric static unsigned
28670b57cec5SDimitry Andric GetScratchRegister(bool Is64Bit, bool IsLP64, const MachineFunction &MF, bool Primary) {
28680b57cec5SDimitry Andric   CallingConv::ID CallingConvention = MF.getFunction().getCallingConv();
28690b57cec5SDimitry Andric 
28700b57cec5SDimitry Andric   // Erlang stuff.
28710b57cec5SDimitry Andric   if (CallingConvention == CallingConv::HiPE) {
28720b57cec5SDimitry Andric     if (Is64Bit)
28730b57cec5SDimitry Andric       return Primary ? X86::R14 : X86::R13;
28740b57cec5SDimitry Andric     else
28750b57cec5SDimitry Andric       return Primary ? X86::EBX : X86::EDI;
28760b57cec5SDimitry Andric   }
28770b57cec5SDimitry Andric 
28780b57cec5SDimitry Andric   if (Is64Bit) {
28790b57cec5SDimitry Andric     if (IsLP64)
28800b57cec5SDimitry Andric       return Primary ? X86::R11 : X86::R12;
28810b57cec5SDimitry Andric     else
28820b57cec5SDimitry Andric       return Primary ? X86::R11D : X86::R12D;
28830b57cec5SDimitry Andric   }
28840b57cec5SDimitry Andric 
28850b57cec5SDimitry Andric   bool IsNested = HasNestArgument(&MF);
28860b57cec5SDimitry Andric 
28870b57cec5SDimitry Andric   if (CallingConvention == CallingConv::X86_FastCall ||
28888bcb0991SDimitry Andric       CallingConvention == CallingConv::Fast ||
28898bcb0991SDimitry Andric       CallingConvention == CallingConv::Tail) {
28900b57cec5SDimitry Andric     if (IsNested)
28910b57cec5SDimitry Andric       report_fatal_error("Segmented stacks does not support fastcall with "
28920b57cec5SDimitry Andric                          "nested function.");
28930b57cec5SDimitry Andric     return Primary ? X86::EAX : X86::ECX;
28940b57cec5SDimitry Andric   }
28950b57cec5SDimitry Andric   if (IsNested)
28960b57cec5SDimitry Andric     return Primary ? X86::EDX : X86::EAX;
28970b57cec5SDimitry Andric   return Primary ? X86::ECX : X86::EAX;
28980b57cec5SDimitry Andric }
28990b57cec5SDimitry Andric 
29000b57cec5SDimitry Andric // The stack limit in the TCB is set to this many bytes above the actual stack
29010b57cec5SDimitry Andric // limit.
29020b57cec5SDimitry Andric static const uint64_t kSplitStackAvailable = 256;
29030b57cec5SDimitry Andric 
29040b57cec5SDimitry Andric void X86FrameLowering::adjustForSegmentedStacks(
29050b57cec5SDimitry Andric     MachineFunction &MF, MachineBasicBlock &PrologueMBB) const {
29060b57cec5SDimitry Andric   MachineFrameInfo &MFI = MF.getFrameInfo();
29070b57cec5SDimitry Andric   uint64_t StackSize;
29080b57cec5SDimitry Andric   unsigned TlsReg, TlsOffset;
29090b57cec5SDimitry Andric   DebugLoc DL;
29100b57cec5SDimitry Andric 
29110b57cec5SDimitry Andric   // To support shrink-wrapping we would need to insert the new blocks
29120b57cec5SDimitry Andric   // at the right place and update the branches to PrologueMBB.
29130b57cec5SDimitry Andric   assert(&(*MF.begin()) == &PrologueMBB && "Shrink-wrapping not supported yet");
29140b57cec5SDimitry Andric 
29150b57cec5SDimitry Andric   unsigned ScratchReg = GetScratchRegister(Is64Bit, IsLP64, MF, true);
29160b57cec5SDimitry Andric   assert(!MF.getRegInfo().isLiveIn(ScratchReg) &&
29170b57cec5SDimitry Andric          "Scratch register is live-in");
29180b57cec5SDimitry Andric 
29190b57cec5SDimitry Andric   if (MF.getFunction().isVarArg())
29200b57cec5SDimitry Andric     report_fatal_error("Segmented stacks do not support vararg functions.");
29210b57cec5SDimitry Andric   if (!STI.isTargetLinux() && !STI.isTargetDarwin() && !STI.isTargetWin32() &&
29220b57cec5SDimitry Andric       !STI.isTargetWin64() && !STI.isTargetFreeBSD() &&
29230b57cec5SDimitry Andric       !STI.isTargetDragonFly())
29240b57cec5SDimitry Andric     report_fatal_error("Segmented stacks not supported on this platform.");
29250b57cec5SDimitry Andric 
29260b57cec5SDimitry Andric   // Eventually StackSize will be calculated by a link-time pass; which will
29270b57cec5SDimitry Andric   // also decide whether checking code needs to be injected into this particular
29280b57cec5SDimitry Andric   // prologue.
29290b57cec5SDimitry Andric   StackSize = MFI.getStackSize();
29300b57cec5SDimitry Andric 
2931*81ad6265SDimitry Andric   if (!MFI.needsSplitStackProlog())
29320b57cec5SDimitry Andric     return;
29330b57cec5SDimitry Andric 
29340b57cec5SDimitry Andric   MachineBasicBlock *allocMBB = MF.CreateMachineBasicBlock();
29350b57cec5SDimitry Andric   MachineBasicBlock *checkMBB = MF.CreateMachineBasicBlock();
29360b57cec5SDimitry Andric   X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
29370b57cec5SDimitry Andric   bool IsNested = false;
29380b57cec5SDimitry Andric 
29390b57cec5SDimitry Andric   // We need to know if the function has a nest argument only in 64 bit mode.
29400b57cec5SDimitry Andric   if (Is64Bit)
29410b57cec5SDimitry Andric     IsNested = HasNestArgument(&MF);
29420b57cec5SDimitry Andric 
29430b57cec5SDimitry Andric   // The MOV R10, RAX needs to be in a different block, since the RET we emit in
29440b57cec5SDimitry Andric   // allocMBB needs to be last (terminating) instruction.
29450b57cec5SDimitry Andric 
29460b57cec5SDimitry Andric   for (const auto &LI : PrologueMBB.liveins()) {
29470b57cec5SDimitry Andric     allocMBB->addLiveIn(LI);
29480b57cec5SDimitry Andric     checkMBB->addLiveIn(LI);
29490b57cec5SDimitry Andric   }
29500b57cec5SDimitry Andric 
29510b57cec5SDimitry Andric   if (IsNested)
29520b57cec5SDimitry Andric     allocMBB->addLiveIn(IsLP64 ? X86::R10 : X86::R10D);
29530b57cec5SDimitry Andric 
29540b57cec5SDimitry Andric   MF.push_front(allocMBB);
29550b57cec5SDimitry Andric   MF.push_front(checkMBB);
29560b57cec5SDimitry Andric 
29570b57cec5SDimitry Andric   // When the frame size is less than 256 we just compare the stack
29580b57cec5SDimitry Andric   // boundary directly to the value of the stack pointer, per gcc.
29590b57cec5SDimitry Andric   bool CompareStackPointer = StackSize < kSplitStackAvailable;
29600b57cec5SDimitry Andric 
29610b57cec5SDimitry Andric   // Read the limit off the current stacklet off the stack_guard location.
29620b57cec5SDimitry Andric   if (Is64Bit) {
29630b57cec5SDimitry Andric     if (STI.isTargetLinux()) {
29640b57cec5SDimitry Andric       TlsReg = X86::FS;
29650b57cec5SDimitry Andric       TlsOffset = IsLP64 ? 0x70 : 0x40;
29660b57cec5SDimitry Andric     } else if (STI.isTargetDarwin()) {
29670b57cec5SDimitry Andric       TlsReg = X86::GS;
29680b57cec5SDimitry Andric       TlsOffset = 0x60 + 90*8; // See pthread_machdep.h. Steal TLS slot 90.
29690b57cec5SDimitry Andric     } else if (STI.isTargetWin64()) {
29700b57cec5SDimitry Andric       TlsReg = X86::GS;
29710b57cec5SDimitry Andric       TlsOffset = 0x28; // pvArbitrary, reserved for application use
29720b57cec5SDimitry Andric     } else if (STI.isTargetFreeBSD()) {
29730b57cec5SDimitry Andric       TlsReg = X86::FS;
29740b57cec5SDimitry Andric       TlsOffset = 0x18;
29750b57cec5SDimitry Andric     } else if (STI.isTargetDragonFly()) {
29760b57cec5SDimitry Andric       TlsReg = X86::FS;
29770b57cec5SDimitry Andric       TlsOffset = 0x20; // use tls_tcb.tcb_segstack
29780b57cec5SDimitry Andric     } else {
29790b57cec5SDimitry Andric       report_fatal_error("Segmented stacks not supported on this platform.");
29800b57cec5SDimitry Andric     }
29810b57cec5SDimitry Andric 
29820b57cec5SDimitry Andric     if (CompareStackPointer)
29830b57cec5SDimitry Andric       ScratchReg = IsLP64 ? X86::RSP : X86::ESP;
29840b57cec5SDimitry Andric     else
29850b57cec5SDimitry Andric       BuildMI(checkMBB, DL, TII.get(IsLP64 ? X86::LEA64r : X86::LEA64_32r), ScratchReg).addReg(X86::RSP)
29860b57cec5SDimitry Andric         .addImm(1).addReg(0).addImm(-StackSize).addReg(0);
29870b57cec5SDimitry Andric 
29880b57cec5SDimitry Andric     BuildMI(checkMBB, DL, TII.get(IsLP64 ? X86::CMP64rm : X86::CMP32rm)).addReg(ScratchReg)
29890b57cec5SDimitry Andric       .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg);
29900b57cec5SDimitry Andric   } else {
29910b57cec5SDimitry Andric     if (STI.isTargetLinux()) {
29920b57cec5SDimitry Andric       TlsReg = X86::GS;
29930b57cec5SDimitry Andric       TlsOffset = 0x30;
29940b57cec5SDimitry Andric     } else if (STI.isTargetDarwin()) {
29950b57cec5SDimitry Andric       TlsReg = X86::GS;
29960b57cec5SDimitry Andric       TlsOffset = 0x48 + 90*4;
29970b57cec5SDimitry Andric     } else if (STI.isTargetWin32()) {
29980b57cec5SDimitry Andric       TlsReg = X86::FS;
29990b57cec5SDimitry Andric       TlsOffset = 0x14; // pvArbitrary, reserved for application use
30000b57cec5SDimitry Andric     } else if (STI.isTargetDragonFly()) {
30010b57cec5SDimitry Andric       TlsReg = X86::FS;
30020b57cec5SDimitry Andric       TlsOffset = 0x10; // use tls_tcb.tcb_segstack
30030b57cec5SDimitry Andric     } else if (STI.isTargetFreeBSD()) {
30040b57cec5SDimitry Andric       report_fatal_error("Segmented stacks not supported on FreeBSD i386.");
30050b57cec5SDimitry Andric     } else {
30060b57cec5SDimitry Andric       report_fatal_error("Segmented stacks not supported on this platform.");
30070b57cec5SDimitry Andric     }
30080b57cec5SDimitry Andric 
30090b57cec5SDimitry Andric     if (CompareStackPointer)
30100b57cec5SDimitry Andric       ScratchReg = X86::ESP;
30110b57cec5SDimitry Andric     else
30120b57cec5SDimitry Andric       BuildMI(checkMBB, DL, TII.get(X86::LEA32r), ScratchReg).addReg(X86::ESP)
30130b57cec5SDimitry Andric         .addImm(1).addReg(0).addImm(-StackSize).addReg(0);
30140b57cec5SDimitry Andric 
30150b57cec5SDimitry Andric     if (STI.isTargetLinux() || STI.isTargetWin32() || STI.isTargetWin64() ||
30160b57cec5SDimitry Andric         STI.isTargetDragonFly()) {
30170b57cec5SDimitry Andric       BuildMI(checkMBB, DL, TII.get(X86::CMP32rm)).addReg(ScratchReg)
30180b57cec5SDimitry Andric         .addReg(0).addImm(0).addReg(0).addImm(TlsOffset).addReg(TlsReg);
30190b57cec5SDimitry Andric     } else if (STI.isTargetDarwin()) {
30200b57cec5SDimitry Andric 
30210b57cec5SDimitry Andric       // TlsOffset doesn't fit into a mod r/m byte so we need an extra register.
30220b57cec5SDimitry Andric       unsigned ScratchReg2;
30230b57cec5SDimitry Andric       bool SaveScratch2;
30240b57cec5SDimitry Andric       if (CompareStackPointer) {
30250b57cec5SDimitry Andric         // The primary scratch register is available for holding the TLS offset.
30260b57cec5SDimitry Andric         ScratchReg2 = GetScratchRegister(Is64Bit, IsLP64, MF, true);
30270b57cec5SDimitry Andric         SaveScratch2 = false;
30280b57cec5SDimitry Andric       } else {
30290b57cec5SDimitry Andric         // Need to use a second register to hold the TLS offset
30300b57cec5SDimitry Andric         ScratchReg2 = GetScratchRegister(Is64Bit, IsLP64, MF, false);
30310b57cec5SDimitry Andric 
30320b57cec5SDimitry Andric         // Unfortunately, with fastcc the second scratch register may hold an
30330b57cec5SDimitry Andric         // argument.
30340b57cec5SDimitry Andric         SaveScratch2 = MF.getRegInfo().isLiveIn(ScratchReg2);
30350b57cec5SDimitry Andric       }
30360b57cec5SDimitry Andric 
30370b57cec5SDimitry Andric       // If Scratch2 is live-in then it needs to be saved.
30380b57cec5SDimitry Andric       assert((!MF.getRegInfo().isLiveIn(ScratchReg2) || SaveScratch2) &&
30390b57cec5SDimitry Andric              "Scratch register is live-in and not saved");
30400b57cec5SDimitry Andric 
30410b57cec5SDimitry Andric       if (SaveScratch2)
30420b57cec5SDimitry Andric         BuildMI(checkMBB, DL, TII.get(X86::PUSH32r))
30430b57cec5SDimitry Andric           .addReg(ScratchReg2, RegState::Kill);
30440b57cec5SDimitry Andric 
30450b57cec5SDimitry Andric       BuildMI(checkMBB, DL, TII.get(X86::MOV32ri), ScratchReg2)
30460b57cec5SDimitry Andric         .addImm(TlsOffset);
30470b57cec5SDimitry Andric       BuildMI(checkMBB, DL, TII.get(X86::CMP32rm))
30480b57cec5SDimitry Andric         .addReg(ScratchReg)
30490b57cec5SDimitry Andric         .addReg(ScratchReg2).addImm(1).addReg(0)
30500b57cec5SDimitry Andric         .addImm(0)
30510b57cec5SDimitry Andric         .addReg(TlsReg);
30520b57cec5SDimitry Andric 
30530b57cec5SDimitry Andric       if (SaveScratch2)
30540b57cec5SDimitry Andric         BuildMI(checkMBB, DL, TII.get(X86::POP32r), ScratchReg2);
30550b57cec5SDimitry Andric     }
30560b57cec5SDimitry Andric   }
30570b57cec5SDimitry Andric 
30580b57cec5SDimitry Andric   // This jump is taken if SP >= (Stacklet Limit + Stack Space required).
30590b57cec5SDimitry Andric   // It jumps to normal execution of the function body.
30600b57cec5SDimitry Andric   BuildMI(checkMBB, DL, TII.get(X86::JCC_1)).addMBB(&PrologueMBB).addImm(X86::COND_A);
30610b57cec5SDimitry Andric 
30620b57cec5SDimitry Andric   // On 32 bit we first push the arguments size and then the frame size. On 64
30630b57cec5SDimitry Andric   // bit, we pass the stack frame size in r10 and the argument size in r11.
30640b57cec5SDimitry Andric   if (Is64Bit) {
30650b57cec5SDimitry Andric     // Functions with nested arguments use R10, so it needs to be saved across
30660b57cec5SDimitry Andric     // the call to _morestack
30670b57cec5SDimitry Andric 
30680b57cec5SDimitry Andric     const unsigned RegAX = IsLP64 ? X86::RAX : X86::EAX;
30690b57cec5SDimitry Andric     const unsigned Reg10 = IsLP64 ? X86::R10 : X86::R10D;
30700b57cec5SDimitry Andric     const unsigned Reg11 = IsLP64 ? X86::R11 : X86::R11D;
30710b57cec5SDimitry Andric     const unsigned MOVrr = IsLP64 ? X86::MOV64rr : X86::MOV32rr;
30720b57cec5SDimitry Andric 
30730b57cec5SDimitry Andric     if (IsNested)
30740b57cec5SDimitry Andric       BuildMI(allocMBB, DL, TII.get(MOVrr), RegAX).addReg(Reg10);
30750b57cec5SDimitry Andric 
307604eeddc0SDimitry Andric     BuildMI(allocMBB, DL, TII.get(getMOVriOpcode(IsLP64, StackSize)), Reg10)
30770b57cec5SDimitry Andric         .addImm(StackSize);
307804eeddc0SDimitry Andric     BuildMI(allocMBB, DL,
307904eeddc0SDimitry Andric             TII.get(getMOVriOpcode(IsLP64, X86FI->getArgumentStackSize())),
308004eeddc0SDimitry Andric             Reg11)
30810b57cec5SDimitry Andric         .addImm(X86FI->getArgumentStackSize());
30820b57cec5SDimitry Andric   } else {
30830b57cec5SDimitry Andric     BuildMI(allocMBB, DL, TII.get(X86::PUSHi32))
30840b57cec5SDimitry Andric       .addImm(X86FI->getArgumentStackSize());
30850b57cec5SDimitry Andric     BuildMI(allocMBB, DL, TII.get(X86::PUSHi32))
30860b57cec5SDimitry Andric       .addImm(StackSize);
30870b57cec5SDimitry Andric   }
30880b57cec5SDimitry Andric 
30890b57cec5SDimitry Andric   // __morestack is in libgcc
30900b57cec5SDimitry Andric   if (Is64Bit && MF.getTarget().getCodeModel() == CodeModel::Large) {
30910b57cec5SDimitry Andric     // Under the large code model, we cannot assume that __morestack lives
30920b57cec5SDimitry Andric     // within 2^31 bytes of the call site, so we cannot use pc-relative
30930b57cec5SDimitry Andric     // addressing. We cannot perform the call via a temporary register,
30940b57cec5SDimitry Andric     // as the rax register may be used to store the static chain, and all
30950b57cec5SDimitry Andric     // other suitable registers may be either callee-save or used for
30960b57cec5SDimitry Andric     // parameter passing. We cannot use the stack at this point either
30970b57cec5SDimitry Andric     // because __morestack manipulates the stack directly.
30980b57cec5SDimitry Andric     //
30990b57cec5SDimitry Andric     // To avoid these issues, perform an indirect call via a read-only memory
31000b57cec5SDimitry Andric     // location containing the address.
31010b57cec5SDimitry Andric     //
31020b57cec5SDimitry Andric     // This solution is not perfect, as it assumes that the .rodata section
31030b57cec5SDimitry Andric     // is laid out within 2^31 bytes of each function body, but this seems
31040b57cec5SDimitry Andric     // to be sufficient for JIT.
31050b57cec5SDimitry Andric     // FIXME: Add retpoline support and remove the error here..
31060946e70aSDimitry Andric     if (STI.useIndirectThunkCalls())
31070b57cec5SDimitry Andric       report_fatal_error("Emitting morestack calls on 64-bit with the large "
31080946e70aSDimitry Andric                          "code model and thunks not yet implemented.");
31090b57cec5SDimitry Andric     BuildMI(allocMBB, DL, TII.get(X86::CALL64m))
31100b57cec5SDimitry Andric         .addReg(X86::RIP)
31110b57cec5SDimitry Andric         .addImm(0)
31120b57cec5SDimitry Andric         .addReg(0)
31130b57cec5SDimitry Andric         .addExternalSymbol("__morestack_addr")
31140b57cec5SDimitry Andric         .addReg(0);
31150b57cec5SDimitry Andric   } else {
31160b57cec5SDimitry Andric     if (Is64Bit)
31170b57cec5SDimitry Andric       BuildMI(allocMBB, DL, TII.get(X86::CALL64pcrel32))
31180b57cec5SDimitry Andric         .addExternalSymbol("__morestack");
31190b57cec5SDimitry Andric     else
31200b57cec5SDimitry Andric       BuildMI(allocMBB, DL, TII.get(X86::CALLpcrel32))
31210b57cec5SDimitry Andric         .addExternalSymbol("__morestack");
31220b57cec5SDimitry Andric   }
31230b57cec5SDimitry Andric 
31240b57cec5SDimitry Andric   if (IsNested)
31250b57cec5SDimitry Andric     BuildMI(allocMBB, DL, TII.get(X86::MORESTACK_RET_RESTORE_R10));
31260b57cec5SDimitry Andric   else
31270b57cec5SDimitry Andric     BuildMI(allocMBB, DL, TII.get(X86::MORESTACK_RET));
31280b57cec5SDimitry Andric 
31290b57cec5SDimitry Andric   allocMBB->addSuccessor(&PrologueMBB);
31300b57cec5SDimitry Andric 
31310b57cec5SDimitry Andric   checkMBB->addSuccessor(allocMBB, BranchProbability::getZero());
31320b57cec5SDimitry Andric   checkMBB->addSuccessor(&PrologueMBB, BranchProbability::getOne());
31330b57cec5SDimitry Andric 
31340b57cec5SDimitry Andric #ifdef EXPENSIVE_CHECKS
31350b57cec5SDimitry Andric   MF.verify();
31360b57cec5SDimitry Andric #endif
31370b57cec5SDimitry Andric }
31380b57cec5SDimitry Andric 
31390b57cec5SDimitry Andric /// Lookup an ERTS parameter in the !hipe.literals named metadata node.
31400b57cec5SDimitry Andric /// HiPE provides Erlang Runtime System-internal parameters, such as PCB offsets
31410b57cec5SDimitry Andric /// to fields it needs, through a named metadata node "hipe.literals" containing
31420b57cec5SDimitry Andric /// name-value pairs.
31430b57cec5SDimitry Andric static unsigned getHiPELiteral(
31440b57cec5SDimitry Andric     NamedMDNode *HiPELiteralsMD, const StringRef LiteralName) {
31450b57cec5SDimitry Andric   for (int i = 0, e = HiPELiteralsMD->getNumOperands(); i != e; ++i) {
31460b57cec5SDimitry Andric     MDNode *Node = HiPELiteralsMD->getOperand(i);
31470b57cec5SDimitry Andric     if (Node->getNumOperands() != 2) continue;
31480b57cec5SDimitry Andric     MDString *NodeName = dyn_cast<MDString>(Node->getOperand(0));
31490b57cec5SDimitry Andric     ValueAsMetadata *NodeVal = dyn_cast<ValueAsMetadata>(Node->getOperand(1));
31500b57cec5SDimitry Andric     if (!NodeName || !NodeVal) continue;
31510b57cec5SDimitry Andric     ConstantInt *ValConst = dyn_cast_or_null<ConstantInt>(NodeVal->getValue());
31520b57cec5SDimitry Andric     if (ValConst && NodeName->getString() == LiteralName) {
31530b57cec5SDimitry Andric       return ValConst->getZExtValue();
31540b57cec5SDimitry Andric     }
31550b57cec5SDimitry Andric   }
31560b57cec5SDimitry Andric 
31570b57cec5SDimitry Andric   report_fatal_error("HiPE literal " + LiteralName
31580b57cec5SDimitry Andric                      + " required but not provided");
31590b57cec5SDimitry Andric }
31600b57cec5SDimitry Andric 
31618bcb0991SDimitry Andric // Return true if there are no non-ehpad successors to MBB and there are no
31628bcb0991SDimitry Andric // non-meta instructions between MBBI and MBB.end().
31638bcb0991SDimitry Andric static bool blockEndIsUnreachable(const MachineBasicBlock &MBB,
31648bcb0991SDimitry Andric                                   MachineBasicBlock::const_iterator MBBI) {
3165e8d8bef9SDimitry Andric   return llvm::all_of(
3166e8d8bef9SDimitry Andric              MBB.successors(),
31678bcb0991SDimitry Andric              [](const MachineBasicBlock *Succ) { return Succ->isEHPad(); }) &&
31688bcb0991SDimitry Andric          std::all_of(MBBI, MBB.end(), [](const MachineInstr &MI) {
31698bcb0991SDimitry Andric            return MI.isMetaInstruction();
31708bcb0991SDimitry Andric          });
31718bcb0991SDimitry Andric }
31728bcb0991SDimitry Andric 
31730b57cec5SDimitry Andric /// Erlang programs may need a special prologue to handle the stack size they
31740b57cec5SDimitry Andric /// might need at runtime. That is because Erlang/OTP does not implement a C
31750b57cec5SDimitry Andric /// stack but uses a custom implementation of hybrid stack/heap architecture.
31760b57cec5SDimitry Andric /// (for more information see Eric Stenman's Ph.D. thesis:
31770b57cec5SDimitry Andric /// http://publications.uu.se/uu/fulltext/nbn_se_uu_diva-2688.pdf)
31780b57cec5SDimitry Andric ///
31790b57cec5SDimitry Andric /// CheckStack:
31800b57cec5SDimitry Andric ///       temp0 = sp - MaxStack
31810b57cec5SDimitry Andric ///       if( temp0 < SP_LIMIT(P) ) goto IncStack else goto OldStart
31820b57cec5SDimitry Andric /// OldStart:
31830b57cec5SDimitry Andric ///       ...
31840b57cec5SDimitry Andric /// IncStack:
31850b57cec5SDimitry Andric ///       call inc_stack   # doubles the stack space
31860b57cec5SDimitry Andric ///       temp0 = sp - MaxStack
31870b57cec5SDimitry Andric ///       if( temp0 < SP_LIMIT(P) ) goto IncStack else goto OldStart
31880b57cec5SDimitry Andric void X86FrameLowering::adjustForHiPEPrologue(
31890b57cec5SDimitry Andric     MachineFunction &MF, MachineBasicBlock &PrologueMBB) const {
31900b57cec5SDimitry Andric   MachineFrameInfo &MFI = MF.getFrameInfo();
31910b57cec5SDimitry Andric   DebugLoc DL;
31920b57cec5SDimitry Andric 
31930b57cec5SDimitry Andric   // To support shrink-wrapping we would need to insert the new blocks
31940b57cec5SDimitry Andric   // at the right place and update the branches to PrologueMBB.
31950b57cec5SDimitry Andric   assert(&(*MF.begin()) == &PrologueMBB && "Shrink-wrapping not supported yet");
31960b57cec5SDimitry Andric 
31970b57cec5SDimitry Andric   // HiPE-specific values
31980b57cec5SDimitry Andric   NamedMDNode *HiPELiteralsMD = MF.getMMI().getModule()
31990b57cec5SDimitry Andric     ->getNamedMetadata("hipe.literals");
32000b57cec5SDimitry Andric   if (!HiPELiteralsMD)
32010b57cec5SDimitry Andric     report_fatal_error(
32020b57cec5SDimitry Andric         "Can't generate HiPE prologue without runtime parameters");
32030b57cec5SDimitry Andric   const unsigned HipeLeafWords
32040b57cec5SDimitry Andric     = getHiPELiteral(HiPELiteralsMD,
32050b57cec5SDimitry Andric                      Is64Bit ? "AMD64_LEAF_WORDS" : "X86_LEAF_WORDS");
32060b57cec5SDimitry Andric   const unsigned CCRegisteredArgs = Is64Bit ? 6 : 5;
32070b57cec5SDimitry Andric   const unsigned Guaranteed = HipeLeafWords * SlotSize;
32080b57cec5SDimitry Andric   unsigned CallerStkArity = MF.getFunction().arg_size() > CCRegisteredArgs ?
32090b57cec5SDimitry Andric                             MF.getFunction().arg_size() - CCRegisteredArgs : 0;
32100b57cec5SDimitry Andric   unsigned MaxStack = MFI.getStackSize() + CallerStkArity*SlotSize + SlotSize;
32110b57cec5SDimitry Andric 
32120b57cec5SDimitry Andric   assert(STI.isTargetLinux() &&
32130b57cec5SDimitry Andric          "HiPE prologue is only supported on Linux operating systems.");
32140b57cec5SDimitry Andric 
32150b57cec5SDimitry Andric   // Compute the largest caller's frame that is needed to fit the callees'
32160b57cec5SDimitry Andric   // frames. This 'MaxStack' is computed from:
32170b57cec5SDimitry Andric   //
32180b57cec5SDimitry Andric   // a) the fixed frame size, which is the space needed for all spilled temps,
32190b57cec5SDimitry Andric   // b) outgoing on-stack parameter areas, and
32200b57cec5SDimitry Andric   // c) the minimum stack space this function needs to make available for the
32210b57cec5SDimitry Andric   //    functions it calls (a tunable ABI property).
32220b57cec5SDimitry Andric   if (MFI.hasCalls()) {
32230b57cec5SDimitry Andric     unsigned MoreStackForCalls = 0;
32240b57cec5SDimitry Andric 
32250b57cec5SDimitry Andric     for (auto &MBB : MF) {
32260b57cec5SDimitry Andric       for (auto &MI : MBB) {
32270b57cec5SDimitry Andric         if (!MI.isCall())
32280b57cec5SDimitry Andric           continue;
32290b57cec5SDimitry Andric 
32300b57cec5SDimitry Andric         // Get callee operand.
32310b57cec5SDimitry Andric         const MachineOperand &MO = MI.getOperand(0);
32320b57cec5SDimitry Andric 
32330b57cec5SDimitry Andric         // Only take account of global function calls (no closures etc.).
32340b57cec5SDimitry Andric         if (!MO.isGlobal())
32350b57cec5SDimitry Andric           continue;
32360b57cec5SDimitry Andric 
32370b57cec5SDimitry Andric         const Function *F = dyn_cast<Function>(MO.getGlobal());
32380b57cec5SDimitry Andric         if (!F)
32390b57cec5SDimitry Andric           continue;
32400b57cec5SDimitry Andric 
32410b57cec5SDimitry Andric         // Do not update 'MaxStack' for primitive and built-in functions
32420b57cec5SDimitry Andric         // (encoded with names either starting with "erlang."/"bif_" or not
32430b57cec5SDimitry Andric         // having a ".", such as a simple <Module>.<Function>.<Arity>, or an
32440b57cec5SDimitry Andric         // "_", such as the BIF "suspend_0") as they are executed on another
32450b57cec5SDimitry Andric         // stack.
3246349cc55cSDimitry Andric         if (F->getName().contains("erlang.") || F->getName().contains("bif_") ||
32470b57cec5SDimitry Andric             F->getName().find_first_of("._") == StringRef::npos)
32480b57cec5SDimitry Andric           continue;
32490b57cec5SDimitry Andric 
32500b57cec5SDimitry Andric         unsigned CalleeStkArity =
32510b57cec5SDimitry Andric           F->arg_size() > CCRegisteredArgs ? F->arg_size()-CCRegisteredArgs : 0;
32520b57cec5SDimitry Andric         if (HipeLeafWords - 1 > CalleeStkArity)
32530b57cec5SDimitry Andric           MoreStackForCalls = std::max(MoreStackForCalls,
32540b57cec5SDimitry Andric                                (HipeLeafWords - 1 - CalleeStkArity) * SlotSize);
32550b57cec5SDimitry Andric       }
32560b57cec5SDimitry Andric     }
32570b57cec5SDimitry Andric     MaxStack += MoreStackForCalls;
32580b57cec5SDimitry Andric   }
32590b57cec5SDimitry Andric 
32600b57cec5SDimitry Andric   // If the stack frame needed is larger than the guaranteed then runtime checks
32610b57cec5SDimitry Andric   // and calls to "inc_stack_0" BIF should be inserted in the assembly prologue.
32620b57cec5SDimitry Andric   if (MaxStack > Guaranteed) {
32630b57cec5SDimitry Andric     MachineBasicBlock *stackCheckMBB = MF.CreateMachineBasicBlock();
32640b57cec5SDimitry Andric     MachineBasicBlock *incStackMBB = MF.CreateMachineBasicBlock();
32650b57cec5SDimitry Andric 
32660b57cec5SDimitry Andric     for (const auto &LI : PrologueMBB.liveins()) {
32670b57cec5SDimitry Andric       stackCheckMBB->addLiveIn(LI);
32680b57cec5SDimitry Andric       incStackMBB->addLiveIn(LI);
32690b57cec5SDimitry Andric     }
32700b57cec5SDimitry Andric 
32710b57cec5SDimitry Andric     MF.push_front(incStackMBB);
32720b57cec5SDimitry Andric     MF.push_front(stackCheckMBB);
32730b57cec5SDimitry Andric 
32740b57cec5SDimitry Andric     unsigned ScratchReg, SPReg, PReg, SPLimitOffset;
32750b57cec5SDimitry Andric     unsigned LEAop, CMPop, CALLop;
32760b57cec5SDimitry Andric     SPLimitOffset = getHiPELiteral(HiPELiteralsMD, "P_NSP_LIMIT");
32770b57cec5SDimitry Andric     if (Is64Bit) {
32780b57cec5SDimitry Andric       SPReg = X86::RSP;
32790b57cec5SDimitry Andric       PReg  = X86::RBP;
32800b57cec5SDimitry Andric       LEAop = X86::LEA64r;
32810b57cec5SDimitry Andric       CMPop = X86::CMP64rm;
32820b57cec5SDimitry Andric       CALLop = X86::CALL64pcrel32;
32830b57cec5SDimitry Andric     } else {
32840b57cec5SDimitry Andric       SPReg = X86::ESP;
32850b57cec5SDimitry Andric       PReg  = X86::EBP;
32860b57cec5SDimitry Andric       LEAop = X86::LEA32r;
32870b57cec5SDimitry Andric       CMPop = X86::CMP32rm;
32880b57cec5SDimitry Andric       CALLop = X86::CALLpcrel32;
32890b57cec5SDimitry Andric     }
32900b57cec5SDimitry Andric 
32910b57cec5SDimitry Andric     ScratchReg = GetScratchRegister(Is64Bit, IsLP64, MF, true);
32920b57cec5SDimitry Andric     assert(!MF.getRegInfo().isLiveIn(ScratchReg) &&
32930b57cec5SDimitry Andric            "HiPE prologue scratch register is live-in");
32940b57cec5SDimitry Andric 
32950b57cec5SDimitry Andric     // Create new MBB for StackCheck:
32960b57cec5SDimitry Andric     addRegOffset(BuildMI(stackCheckMBB, DL, TII.get(LEAop), ScratchReg),
32970b57cec5SDimitry Andric                  SPReg, false, -MaxStack);
32980b57cec5SDimitry Andric     // SPLimitOffset is in a fixed heap location (pointed by BP).
32990b57cec5SDimitry Andric     addRegOffset(BuildMI(stackCheckMBB, DL, TII.get(CMPop))
33000b57cec5SDimitry Andric                  .addReg(ScratchReg), PReg, false, SPLimitOffset);
33010b57cec5SDimitry Andric     BuildMI(stackCheckMBB, DL, TII.get(X86::JCC_1)).addMBB(&PrologueMBB).addImm(X86::COND_AE);
33020b57cec5SDimitry Andric 
33030b57cec5SDimitry Andric     // Create new MBB for IncStack:
33040b57cec5SDimitry Andric     BuildMI(incStackMBB, DL, TII.get(CALLop)).
33050b57cec5SDimitry Andric       addExternalSymbol("inc_stack_0");
33060b57cec5SDimitry Andric     addRegOffset(BuildMI(incStackMBB, DL, TII.get(LEAop), ScratchReg),
33070b57cec5SDimitry Andric                  SPReg, false, -MaxStack);
33080b57cec5SDimitry Andric     addRegOffset(BuildMI(incStackMBB, DL, TII.get(CMPop))
33090b57cec5SDimitry Andric                  .addReg(ScratchReg), PReg, false, SPLimitOffset);
33100b57cec5SDimitry Andric     BuildMI(incStackMBB, DL, TII.get(X86::JCC_1)).addMBB(incStackMBB).addImm(X86::COND_LE);
33110b57cec5SDimitry Andric 
33120b57cec5SDimitry Andric     stackCheckMBB->addSuccessor(&PrologueMBB, {99, 100});
33130b57cec5SDimitry Andric     stackCheckMBB->addSuccessor(incStackMBB, {1, 100});
33140b57cec5SDimitry Andric     incStackMBB->addSuccessor(&PrologueMBB, {99, 100});
33150b57cec5SDimitry Andric     incStackMBB->addSuccessor(incStackMBB, {1, 100});
33160b57cec5SDimitry Andric   }
33170b57cec5SDimitry Andric #ifdef EXPENSIVE_CHECKS
33180b57cec5SDimitry Andric   MF.verify();
33190b57cec5SDimitry Andric #endif
33200b57cec5SDimitry Andric }
33210b57cec5SDimitry Andric 
33220b57cec5SDimitry Andric bool X86FrameLowering::adjustStackWithPops(MachineBasicBlock &MBB,
33230b57cec5SDimitry Andric                                            MachineBasicBlock::iterator MBBI,
33240b57cec5SDimitry Andric                                            const DebugLoc &DL,
33250b57cec5SDimitry Andric                                            int Offset) const {
33260b57cec5SDimitry Andric   if (Offset <= 0)
33270b57cec5SDimitry Andric     return false;
33280b57cec5SDimitry Andric 
33290b57cec5SDimitry Andric   if (Offset % SlotSize)
33300b57cec5SDimitry Andric     return false;
33310b57cec5SDimitry Andric 
33320b57cec5SDimitry Andric   int NumPops = Offset / SlotSize;
33330b57cec5SDimitry Andric   // This is only worth it if we have at most 2 pops.
33340b57cec5SDimitry Andric   if (NumPops != 1 && NumPops != 2)
33350b57cec5SDimitry Andric     return false;
33360b57cec5SDimitry Andric 
33370b57cec5SDimitry Andric   // Handle only the trivial case where the adjustment directly follows
33380b57cec5SDimitry Andric   // a call. This is the most common one, anyway.
33390b57cec5SDimitry Andric   if (MBBI == MBB.begin())
33400b57cec5SDimitry Andric     return false;
33410b57cec5SDimitry Andric   MachineBasicBlock::iterator Prev = std::prev(MBBI);
33420b57cec5SDimitry Andric   if (!Prev->isCall() || !Prev->getOperand(1).isRegMask())
33430b57cec5SDimitry Andric     return false;
33440b57cec5SDimitry Andric 
33450b57cec5SDimitry Andric   unsigned Regs[2];
33460b57cec5SDimitry Andric   unsigned FoundRegs = 0;
33470b57cec5SDimitry Andric 
3348e8d8bef9SDimitry Andric   const MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
3349e8d8bef9SDimitry Andric   const MachineOperand &RegMask = Prev->getOperand(1);
33500b57cec5SDimitry Andric 
33510b57cec5SDimitry Andric   auto &RegClass =
33520b57cec5SDimitry Andric       Is64Bit ? X86::GR64_NOREX_NOSPRegClass : X86::GR32_NOREX_NOSPRegClass;
33530b57cec5SDimitry Andric   // Try to find up to NumPops free registers.
33540b57cec5SDimitry Andric   for (auto Candidate : RegClass) {
33550b57cec5SDimitry Andric     // Poor man's liveness:
33560b57cec5SDimitry Andric     // Since we're immediately after a call, any register that is clobbered
33570b57cec5SDimitry Andric     // by the call and not defined by it can be considered dead.
33580b57cec5SDimitry Andric     if (!RegMask.clobbersPhysReg(Candidate))
33590b57cec5SDimitry Andric       continue;
33600b57cec5SDimitry Andric 
33610b57cec5SDimitry Andric     // Don't clobber reserved registers
33620b57cec5SDimitry Andric     if (MRI.isReserved(Candidate))
33630b57cec5SDimitry Andric       continue;
33640b57cec5SDimitry Andric 
33650b57cec5SDimitry Andric     bool IsDef = false;
33660b57cec5SDimitry Andric     for (const MachineOperand &MO : Prev->implicit_operands()) {
33670b57cec5SDimitry Andric       if (MO.isReg() && MO.isDef() &&
33680b57cec5SDimitry Andric           TRI->isSuperOrSubRegisterEq(MO.getReg(), Candidate)) {
33690b57cec5SDimitry Andric         IsDef = true;
33700b57cec5SDimitry Andric         break;
33710b57cec5SDimitry Andric       }
33720b57cec5SDimitry Andric     }
33730b57cec5SDimitry Andric 
33740b57cec5SDimitry Andric     if (IsDef)
33750b57cec5SDimitry Andric       continue;
33760b57cec5SDimitry Andric 
33770b57cec5SDimitry Andric     Regs[FoundRegs++] = Candidate;
33780b57cec5SDimitry Andric     if (FoundRegs == (unsigned)NumPops)
33790b57cec5SDimitry Andric       break;
33800b57cec5SDimitry Andric   }
33810b57cec5SDimitry Andric 
33820b57cec5SDimitry Andric   if (FoundRegs == 0)
33830b57cec5SDimitry Andric     return false;
33840b57cec5SDimitry Andric 
33850b57cec5SDimitry Andric   // If we found only one free register, but need two, reuse the same one twice.
33860b57cec5SDimitry Andric   while (FoundRegs < (unsigned)NumPops)
33870b57cec5SDimitry Andric     Regs[FoundRegs++] = Regs[0];
33880b57cec5SDimitry Andric 
33890b57cec5SDimitry Andric   for (int i = 0; i < NumPops; ++i)
33900b57cec5SDimitry Andric     BuildMI(MBB, MBBI, DL,
33910b57cec5SDimitry Andric             TII.get(STI.is64Bit() ? X86::POP64r : X86::POP32r), Regs[i]);
33920b57cec5SDimitry Andric 
33930b57cec5SDimitry Andric   return true;
33940b57cec5SDimitry Andric }
33950b57cec5SDimitry Andric 
33960b57cec5SDimitry Andric MachineBasicBlock::iterator X86FrameLowering::
33970b57cec5SDimitry Andric eliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB,
33980b57cec5SDimitry Andric                               MachineBasicBlock::iterator I) const {
33990b57cec5SDimitry Andric   bool reserveCallFrame = hasReservedCallFrame(MF);
34000b57cec5SDimitry Andric   unsigned Opcode = I->getOpcode();
34010b57cec5SDimitry Andric   bool isDestroy = Opcode == TII.getCallFrameDestroyOpcode();
3402fe6060f1SDimitry Andric   DebugLoc DL = I->getDebugLoc(); // copy DebugLoc as I will be erased.
34038bcb0991SDimitry Andric   uint64_t Amount = TII.getFrameSize(*I);
34040b57cec5SDimitry Andric   uint64_t InternalAmt = (isDestroy || Amount) ? TII.getFrameAdjustment(*I) : 0;
34050b57cec5SDimitry Andric   I = MBB.erase(I);
34060b57cec5SDimitry Andric   auto InsertPos = skipDebugInstructionsForward(I, MBB.end());
34070b57cec5SDimitry Andric 
34085ffd83dbSDimitry Andric   // Try to avoid emitting dead SP adjustments if the block end is unreachable,
34095ffd83dbSDimitry Andric   // typically because the function is marked noreturn (abort, throw,
34105ffd83dbSDimitry Andric   // assert_fail, etc).
34115ffd83dbSDimitry Andric   if (isDestroy && blockEndIsUnreachable(MBB, I))
34125ffd83dbSDimitry Andric     return I;
34135ffd83dbSDimitry Andric 
34140b57cec5SDimitry Andric   if (!reserveCallFrame) {
34150b57cec5SDimitry Andric     // If the stack pointer can be changed after prologue, turn the
34160b57cec5SDimitry Andric     // adjcallstackup instruction into a 'sub ESP, <amt>' and the
34170b57cec5SDimitry Andric     // adjcallstackdown instruction into 'add ESP, <amt>'
34180b57cec5SDimitry Andric 
34190b57cec5SDimitry Andric     // We need to keep the stack aligned properly.  To do this, we round the
34200b57cec5SDimitry Andric     // amount of space needed for the outgoing arguments up to the next
34210b57cec5SDimitry Andric     // alignment boundary.
34225ffd83dbSDimitry Andric     Amount = alignTo(Amount, getStackAlign());
34230b57cec5SDimitry Andric 
34240b57cec5SDimitry Andric     const Function &F = MF.getFunction();
34250b57cec5SDimitry Andric     bool WindowsCFI = MF.getTarget().getMCAsmInfo()->usesWindowsCFI();
3426480093f4SDimitry Andric     bool DwarfCFI = !WindowsCFI && MF.needsFrameMoves();
34270b57cec5SDimitry Andric 
34280b57cec5SDimitry Andric     // If we have any exception handlers in this function, and we adjust
34290b57cec5SDimitry Andric     // the SP before calls, we may need to indicate this to the unwinder
34300b57cec5SDimitry Andric     // using GNU_ARGS_SIZE. Note that this may be necessary even when
34310b57cec5SDimitry Andric     // Amount == 0, because the preceding function may have set a non-0
34320b57cec5SDimitry Andric     // GNU_ARGS_SIZE.
34330b57cec5SDimitry Andric     // TODO: We don't need to reset this between subsequent functions,
34340b57cec5SDimitry Andric     // if it didn't change.
34350b57cec5SDimitry Andric     bool HasDwarfEHHandlers = !WindowsCFI && !MF.getLandingPads().empty();
34360b57cec5SDimitry Andric 
34370b57cec5SDimitry Andric     if (HasDwarfEHHandlers && !isDestroy &&
34380b57cec5SDimitry Andric         MF.getInfo<X86MachineFunctionInfo>()->getHasPushSequences())
34390b57cec5SDimitry Andric       BuildCFI(MBB, InsertPos, DL,
34400b57cec5SDimitry Andric                MCCFIInstruction::createGnuArgsSize(nullptr, Amount));
34410b57cec5SDimitry Andric 
34420b57cec5SDimitry Andric     if (Amount == 0)
34430b57cec5SDimitry Andric       return I;
34440b57cec5SDimitry Andric 
34450b57cec5SDimitry Andric     // Factor out the amount that gets handled inside the sequence
34460b57cec5SDimitry Andric     // (Pushes of argument for frame setup, callee pops for frame destroy)
34470b57cec5SDimitry Andric     Amount -= InternalAmt;
34480b57cec5SDimitry Andric 
34490b57cec5SDimitry Andric     // TODO: This is needed only if we require precise CFA.
34500b57cec5SDimitry Andric     // If this is a callee-pop calling convention, emit a CFA adjust for
34510b57cec5SDimitry Andric     // the amount the callee popped.
34520b57cec5SDimitry Andric     if (isDestroy && InternalAmt && DwarfCFI && !hasFP(MF))
34530b57cec5SDimitry Andric       BuildCFI(MBB, InsertPos, DL,
34540b57cec5SDimitry Andric                MCCFIInstruction::createAdjustCfaOffset(nullptr, -InternalAmt));
34550b57cec5SDimitry Andric 
34560b57cec5SDimitry Andric     // Add Amount to SP to destroy a frame, or subtract to setup.
34570b57cec5SDimitry Andric     int64_t StackAdjustment = isDestroy ? Amount : -Amount;
34580b57cec5SDimitry Andric 
34590b57cec5SDimitry Andric     if (StackAdjustment) {
34600b57cec5SDimitry Andric       // Merge with any previous or following adjustment instruction. Note: the
34610b57cec5SDimitry Andric       // instructions merged with here do not have CFI, so their stack
34620b57cec5SDimitry Andric       // adjustments do not feed into CfaAdjustment.
34630b57cec5SDimitry Andric       StackAdjustment += mergeSPUpdates(MBB, InsertPos, true);
34640b57cec5SDimitry Andric       StackAdjustment += mergeSPUpdates(MBB, InsertPos, false);
34650b57cec5SDimitry Andric 
34660b57cec5SDimitry Andric       if (StackAdjustment) {
34670b57cec5SDimitry Andric         if (!(F.hasMinSize() &&
34680b57cec5SDimitry Andric               adjustStackWithPops(MBB, InsertPos, DL, StackAdjustment)))
34690b57cec5SDimitry Andric           BuildStackAdjustment(MBB, InsertPos, DL, StackAdjustment,
34700b57cec5SDimitry Andric                                /*InEpilogue=*/false);
34710b57cec5SDimitry Andric       }
34720b57cec5SDimitry Andric     }
34730b57cec5SDimitry Andric 
34740b57cec5SDimitry Andric     if (DwarfCFI && !hasFP(MF)) {
34750b57cec5SDimitry Andric       // If we don't have FP, but need to generate unwind information,
34760b57cec5SDimitry Andric       // we need to set the correct CFA offset after the stack adjustment.
34770b57cec5SDimitry Andric       // How much we adjust the CFA offset depends on whether we're emitting
34780b57cec5SDimitry Andric       // CFI only for EH purposes or for debugging. EH only requires the CFA
34790b57cec5SDimitry Andric       // offset to be correct at each call site, while for debugging we want
34800b57cec5SDimitry Andric       // it to be more precise.
34810b57cec5SDimitry Andric 
34820b57cec5SDimitry Andric       int64_t CfaAdjustment = -StackAdjustment;
34830b57cec5SDimitry Andric       // TODO: When not using precise CFA, we also need to adjust for the
34840b57cec5SDimitry Andric       // InternalAmt here.
34850b57cec5SDimitry Andric       if (CfaAdjustment) {
34860b57cec5SDimitry Andric         BuildCFI(MBB, InsertPos, DL,
34870b57cec5SDimitry Andric                  MCCFIInstruction::createAdjustCfaOffset(nullptr,
34880b57cec5SDimitry Andric                                                          CfaAdjustment));
34890b57cec5SDimitry Andric       }
34900b57cec5SDimitry Andric     }
34910b57cec5SDimitry Andric 
34920b57cec5SDimitry Andric     return I;
34930b57cec5SDimitry Andric   }
34940b57cec5SDimitry Andric 
34955ffd83dbSDimitry Andric   if (InternalAmt) {
34960b57cec5SDimitry Andric     MachineBasicBlock::iterator CI = I;
34970b57cec5SDimitry Andric     MachineBasicBlock::iterator B = MBB.begin();
34980b57cec5SDimitry Andric     while (CI != B && !std::prev(CI)->isCall())
34990b57cec5SDimitry Andric       --CI;
35000b57cec5SDimitry Andric     BuildStackAdjustment(MBB, CI, DL, -InternalAmt, /*InEpilogue=*/false);
35010b57cec5SDimitry Andric   }
35020b57cec5SDimitry Andric 
35030b57cec5SDimitry Andric   return I;
35040b57cec5SDimitry Andric }
35050b57cec5SDimitry Andric 
35060b57cec5SDimitry Andric bool X86FrameLowering::canUseAsPrologue(const MachineBasicBlock &MBB) const {
35070b57cec5SDimitry Andric   assert(MBB.getParent() && "Block is not attached to a function!");
35080b57cec5SDimitry Andric   const MachineFunction &MF = *MBB.getParent();
3509fe6060f1SDimitry Andric   if (!MBB.isLiveIn(X86::EFLAGS))
3510fe6060f1SDimitry Andric     return true;
3511fe6060f1SDimitry Andric 
3512fe6060f1SDimitry Andric   const X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
3513fe6060f1SDimitry Andric   return !TRI->hasStackRealignment(MF) && !X86FI->hasSwiftAsyncContext();
35140b57cec5SDimitry Andric }
35150b57cec5SDimitry Andric 
35160b57cec5SDimitry Andric bool X86FrameLowering::canUseAsEpilogue(const MachineBasicBlock &MBB) const {
35170b57cec5SDimitry Andric   assert(MBB.getParent() && "Block is not attached to a function!");
35180b57cec5SDimitry Andric 
35190b57cec5SDimitry Andric   // Win64 has strict requirements in terms of epilogue and we are
35200b57cec5SDimitry Andric   // not taking a chance at messing with them.
35210b57cec5SDimitry Andric   // I.e., unless this block is already an exit block, we can't use
35220b57cec5SDimitry Andric   // it as an epilogue.
35230b57cec5SDimitry Andric   if (STI.isTargetWin64() && !MBB.succ_empty() && !MBB.isReturnBlock())
35240b57cec5SDimitry Andric     return false;
35250b57cec5SDimitry Andric 
3526fe6060f1SDimitry Andric   // Swift async context epilogue has a BTR instruction that clobbers parts of
3527fe6060f1SDimitry Andric   // EFLAGS.
3528fe6060f1SDimitry Andric   const MachineFunction &MF = *MBB.getParent();
3529fe6060f1SDimitry Andric   if (MF.getInfo<X86MachineFunctionInfo>()->hasSwiftAsyncContext())
3530fe6060f1SDimitry Andric     return !flagsNeedToBePreservedBeforeTheTerminators(MBB);
3531fe6060f1SDimitry Andric 
35320b57cec5SDimitry Andric   if (canUseLEAForSPInEpilogue(*MBB.getParent()))
35330b57cec5SDimitry Andric     return true;
35340b57cec5SDimitry Andric 
35350b57cec5SDimitry Andric   // If we cannot use LEA to adjust SP, we may need to use ADD, which
35360b57cec5SDimitry Andric   // clobbers the EFLAGS. Check that we do not need to preserve it,
35370b57cec5SDimitry Andric   // otherwise, conservatively assume this is not
35380b57cec5SDimitry Andric   // safe to insert the epilogue here.
35390b57cec5SDimitry Andric   return !flagsNeedToBePreservedBeforeTheTerminators(MBB);
35400b57cec5SDimitry Andric }
35410b57cec5SDimitry Andric 
35420b57cec5SDimitry Andric bool X86FrameLowering::enableShrinkWrapping(const MachineFunction &MF) const {
35430b57cec5SDimitry Andric   // If we may need to emit frameless compact unwind information, give
35440b57cec5SDimitry Andric   // up as this is currently broken: PR25614.
3545e8d8bef9SDimitry Andric   bool CompactUnwind =
3546e8d8bef9SDimitry Andric       MF.getMMI().getContext().getObjectFileInfo()->getCompactUnwindSection() !=
3547e8d8bef9SDimitry Andric       nullptr;
3548e8d8bef9SDimitry Andric   return (MF.getFunction().hasFnAttribute(Attribute::NoUnwind) || hasFP(MF) ||
3549e8d8bef9SDimitry Andric           !CompactUnwind) &&
3550e8d8bef9SDimitry Andric          // The lowering of segmented stack and HiPE only support entry
3551e8d8bef9SDimitry Andric          // blocks as prologue blocks: PR26107. This limitation may be
3552e8d8bef9SDimitry Andric          // lifted if we fix:
35530b57cec5SDimitry Andric          // - adjustForSegmentedStacks
35540b57cec5SDimitry Andric          // - adjustForHiPEPrologue
35550b57cec5SDimitry Andric          MF.getFunction().getCallingConv() != CallingConv::HiPE &&
35560b57cec5SDimitry Andric          !MF.shouldSplitStack();
35570b57cec5SDimitry Andric }
35580b57cec5SDimitry Andric 
35590b57cec5SDimitry Andric MachineBasicBlock::iterator X86FrameLowering::restoreWin32EHStackPointers(
35600b57cec5SDimitry Andric     MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
35610b57cec5SDimitry Andric     const DebugLoc &DL, bool RestoreSP) const {
35620b57cec5SDimitry Andric   assert(STI.isTargetWindowsMSVC() && "funclets only supported in MSVC env");
35630b57cec5SDimitry Andric   assert(STI.isTargetWin32() && "EBP/ESI restoration only required on win32");
35640b57cec5SDimitry Andric   assert(STI.is32Bit() && !Uses64BitFramePtr &&
35650b57cec5SDimitry Andric          "restoring EBP/ESI on non-32-bit target");
35660b57cec5SDimitry Andric 
35670b57cec5SDimitry Andric   MachineFunction &MF = *MBB.getParent();
35688bcb0991SDimitry Andric   Register FramePtr = TRI->getFrameRegister(MF);
35698bcb0991SDimitry Andric   Register BasePtr = TRI->getBaseRegister();
35700b57cec5SDimitry Andric   WinEHFuncInfo &FuncInfo = *MF.getWinEHFuncInfo();
35710b57cec5SDimitry Andric   X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
35720b57cec5SDimitry Andric   MachineFrameInfo &MFI = MF.getFrameInfo();
35730b57cec5SDimitry Andric 
35740b57cec5SDimitry Andric   // FIXME: Don't set FrameSetup flag in catchret case.
35750b57cec5SDimitry Andric 
35760b57cec5SDimitry Andric   int FI = FuncInfo.EHRegNodeFrameIndex;
35770b57cec5SDimitry Andric   int EHRegSize = MFI.getObjectSize(FI);
35780b57cec5SDimitry Andric 
35790b57cec5SDimitry Andric   if (RestoreSP) {
35800b57cec5SDimitry Andric     // MOV32rm -EHRegSize(%ebp), %esp
35810b57cec5SDimitry Andric     addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV32rm), X86::ESP),
35820b57cec5SDimitry Andric                  X86::EBP, true, -EHRegSize)
35830b57cec5SDimitry Andric         .setMIFlag(MachineInstr::FrameSetup);
35840b57cec5SDimitry Andric   }
35850b57cec5SDimitry Andric 
35865ffd83dbSDimitry Andric   Register UsedReg;
3587e8d8bef9SDimitry Andric   int EHRegOffset = getFrameIndexReference(MF, FI, UsedReg).getFixed();
35880b57cec5SDimitry Andric   int EndOffset = -EHRegOffset - EHRegSize;
35890b57cec5SDimitry Andric   FuncInfo.EHRegNodeEndOffset = EndOffset;
35900b57cec5SDimitry Andric 
35910b57cec5SDimitry Andric   if (UsedReg == FramePtr) {
35920b57cec5SDimitry Andric     // ADD $offset, %ebp
35930b57cec5SDimitry Andric     unsigned ADDri = getADDriOpcode(false, EndOffset);
35940b57cec5SDimitry Andric     BuildMI(MBB, MBBI, DL, TII.get(ADDri), FramePtr)
35950b57cec5SDimitry Andric         .addReg(FramePtr)
35960b57cec5SDimitry Andric         .addImm(EndOffset)
35970b57cec5SDimitry Andric         .setMIFlag(MachineInstr::FrameSetup)
35980b57cec5SDimitry Andric         ->getOperand(3)
35990b57cec5SDimitry Andric         .setIsDead();
36000b57cec5SDimitry Andric     assert(EndOffset >= 0 &&
36010b57cec5SDimitry Andric            "end of registration object above normal EBP position!");
36020b57cec5SDimitry Andric   } else if (UsedReg == BasePtr) {
36030b57cec5SDimitry Andric     // LEA offset(%ebp), %esi
36040b57cec5SDimitry Andric     addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::LEA32r), BasePtr),
36050b57cec5SDimitry Andric                  FramePtr, false, EndOffset)
36060b57cec5SDimitry Andric         .setMIFlag(MachineInstr::FrameSetup);
36070b57cec5SDimitry Andric     // MOV32rm SavedEBPOffset(%esi), %ebp
36080b57cec5SDimitry Andric     assert(X86FI->getHasSEHFramePtrSave());
36090b57cec5SDimitry Andric     int Offset =
3610e8d8bef9SDimitry Andric         getFrameIndexReference(MF, X86FI->getSEHFramePtrSaveIndex(), UsedReg)
3611e8d8bef9SDimitry Andric             .getFixed();
36120b57cec5SDimitry Andric     assert(UsedReg == BasePtr);
36130b57cec5SDimitry Andric     addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV32rm), FramePtr),
36140b57cec5SDimitry Andric                  UsedReg, true, Offset)
36150b57cec5SDimitry Andric         .setMIFlag(MachineInstr::FrameSetup);
36160b57cec5SDimitry Andric   } else {
36170b57cec5SDimitry Andric     llvm_unreachable("32-bit frames with WinEH must use FramePtr or BasePtr");
36180b57cec5SDimitry Andric   }
36190b57cec5SDimitry Andric   return MBBI;
36200b57cec5SDimitry Andric }
36210b57cec5SDimitry Andric 
36220b57cec5SDimitry Andric int X86FrameLowering::getInitialCFAOffset(const MachineFunction &MF) const {
36230b57cec5SDimitry Andric   return TRI->getSlotSize();
36240b57cec5SDimitry Andric }
36250b57cec5SDimitry Andric 
36265ffd83dbSDimitry Andric Register
36275ffd83dbSDimitry Andric X86FrameLowering::getInitialCFARegister(const MachineFunction &MF) const {
36280b57cec5SDimitry Andric   return TRI->getDwarfRegNum(StackPtr, true);
36290b57cec5SDimitry Andric }
36300b57cec5SDimitry Andric 
36310b57cec5SDimitry Andric namespace {
36320b57cec5SDimitry Andric // Struct used by orderFrameObjects to help sort the stack objects.
36330b57cec5SDimitry Andric struct X86FrameSortingObject {
36340b57cec5SDimitry Andric   bool IsValid = false;         // true if we care about this Object.
36350b57cec5SDimitry Andric   unsigned ObjectIndex = 0;     // Index of Object into MFI list.
36360b57cec5SDimitry Andric   unsigned ObjectSize = 0;      // Size of Object in bytes.
36375ffd83dbSDimitry Andric   Align ObjectAlignment = Align(1); // Alignment of Object in bytes.
36380b57cec5SDimitry Andric   unsigned ObjectNumUses = 0;   // Object static number of uses.
36390b57cec5SDimitry Andric };
36400b57cec5SDimitry Andric 
36410b57cec5SDimitry Andric // The comparison function we use for std::sort to order our local
36420b57cec5SDimitry Andric // stack symbols. The current algorithm is to use an estimated
36430b57cec5SDimitry Andric // "density". This takes into consideration the size and number of
36440b57cec5SDimitry Andric // uses each object has in order to roughly minimize code size.
36450b57cec5SDimitry Andric // So, for example, an object of size 16B that is referenced 5 times
36460b57cec5SDimitry Andric // will get higher priority than 4 4B objects referenced 1 time each.
36470b57cec5SDimitry Andric // It's not perfect and we may be able to squeeze a few more bytes out of
36480b57cec5SDimitry Andric // it (for example : 0(esp) requires fewer bytes, symbols allocated at the
36490b57cec5SDimitry Andric // fringe end can have special consideration, given their size is less
36500b57cec5SDimitry Andric // important, etc.), but the algorithmic complexity grows too much to be
36510b57cec5SDimitry Andric // worth the extra gains we get. This gets us pretty close.
36520b57cec5SDimitry Andric // The final order leaves us with objects with highest priority going
36530b57cec5SDimitry Andric // at the end of our list.
36540b57cec5SDimitry Andric struct X86FrameSortingComparator {
36550b57cec5SDimitry Andric   inline bool operator()(const X86FrameSortingObject &A,
3656e8d8bef9SDimitry Andric                          const X86FrameSortingObject &B) const {
36570b57cec5SDimitry Andric     uint64_t DensityAScaled, DensityBScaled;
36580b57cec5SDimitry Andric 
36590b57cec5SDimitry Andric     // For consistency in our comparison, all invalid objects are placed
36600b57cec5SDimitry Andric     // at the end. This also allows us to stop walking when we hit the
36610b57cec5SDimitry Andric     // first invalid item after it's all sorted.
36620b57cec5SDimitry Andric     if (!A.IsValid)
36630b57cec5SDimitry Andric       return false;
36640b57cec5SDimitry Andric     if (!B.IsValid)
36650b57cec5SDimitry Andric       return true;
36660b57cec5SDimitry Andric 
36670b57cec5SDimitry Andric     // The density is calculated by doing :
36680b57cec5SDimitry Andric     //     (double)DensityA = A.ObjectNumUses / A.ObjectSize
36690b57cec5SDimitry Andric     //     (double)DensityB = B.ObjectNumUses / B.ObjectSize
36700b57cec5SDimitry Andric     // Since this approach may cause inconsistencies in
36710b57cec5SDimitry Andric     // the floating point <, >, == comparisons, depending on the floating
36720b57cec5SDimitry Andric     // point model with which the compiler was built, we're going
36730b57cec5SDimitry Andric     // to scale both sides by multiplying with
36740b57cec5SDimitry Andric     // A.ObjectSize * B.ObjectSize. This ends up factoring away
36750b57cec5SDimitry Andric     // the division and, with it, the need for any floating point
36760b57cec5SDimitry Andric     // arithmetic.
36770b57cec5SDimitry Andric     DensityAScaled = static_cast<uint64_t>(A.ObjectNumUses) *
36780b57cec5SDimitry Andric       static_cast<uint64_t>(B.ObjectSize);
36790b57cec5SDimitry Andric     DensityBScaled = static_cast<uint64_t>(B.ObjectNumUses) *
36800b57cec5SDimitry Andric       static_cast<uint64_t>(A.ObjectSize);
36810b57cec5SDimitry Andric 
36820b57cec5SDimitry Andric     // If the two densities are equal, prioritize highest alignment
36830b57cec5SDimitry Andric     // objects. This allows for similar alignment objects
36840b57cec5SDimitry Andric     // to be packed together (given the same density).
36850b57cec5SDimitry Andric     // There's room for improvement here, also, since we can pack
36860b57cec5SDimitry Andric     // similar alignment (different density) objects next to each
36870b57cec5SDimitry Andric     // other to save padding. This will also require further
36880b57cec5SDimitry Andric     // complexity/iterations, and the overall gain isn't worth it,
36890b57cec5SDimitry Andric     // in general. Something to keep in mind, though.
36900b57cec5SDimitry Andric     if (DensityAScaled == DensityBScaled)
36910b57cec5SDimitry Andric       return A.ObjectAlignment < B.ObjectAlignment;
36920b57cec5SDimitry Andric 
36930b57cec5SDimitry Andric     return DensityAScaled < DensityBScaled;
36940b57cec5SDimitry Andric   }
36950b57cec5SDimitry Andric };
36960b57cec5SDimitry Andric } // namespace
36970b57cec5SDimitry Andric 
36980b57cec5SDimitry Andric // Order the symbols in the local stack.
36990b57cec5SDimitry Andric // We want to place the local stack objects in some sort of sensible order.
37000b57cec5SDimitry Andric // The heuristic we use is to try and pack them according to static number
37010b57cec5SDimitry Andric // of uses and size of object in order to minimize code size.
37020b57cec5SDimitry Andric void X86FrameLowering::orderFrameObjects(
37030b57cec5SDimitry Andric     const MachineFunction &MF, SmallVectorImpl<int> &ObjectsToAllocate) const {
37040b57cec5SDimitry Andric   const MachineFrameInfo &MFI = MF.getFrameInfo();
37050b57cec5SDimitry Andric 
37060b57cec5SDimitry Andric   // Don't waste time if there's nothing to do.
37070b57cec5SDimitry Andric   if (ObjectsToAllocate.empty())
37080b57cec5SDimitry Andric     return;
37090b57cec5SDimitry Andric 
37100b57cec5SDimitry Andric   // Create an array of all MFI objects. We won't need all of these
37110b57cec5SDimitry Andric   // objects, but we're going to create a full array of them to make
37120b57cec5SDimitry Andric   // it easier to index into when we're counting "uses" down below.
37130b57cec5SDimitry Andric   // We want to be able to easily/cheaply access an object by simply
37140b57cec5SDimitry Andric   // indexing into it, instead of having to search for it every time.
37150b57cec5SDimitry Andric   std::vector<X86FrameSortingObject> SortingObjects(MFI.getObjectIndexEnd());
37160b57cec5SDimitry Andric 
37170b57cec5SDimitry Andric   // Walk the objects we care about and mark them as such in our working
37180b57cec5SDimitry Andric   // struct.
37190b57cec5SDimitry Andric   for (auto &Obj : ObjectsToAllocate) {
37200b57cec5SDimitry Andric     SortingObjects[Obj].IsValid = true;
37210b57cec5SDimitry Andric     SortingObjects[Obj].ObjectIndex = Obj;
37225ffd83dbSDimitry Andric     SortingObjects[Obj].ObjectAlignment = MFI.getObjectAlign(Obj);
37230b57cec5SDimitry Andric     // Set the size.
37240b57cec5SDimitry Andric     int ObjectSize = MFI.getObjectSize(Obj);
37250b57cec5SDimitry Andric     if (ObjectSize == 0)
37260b57cec5SDimitry Andric       // Variable size. Just use 4.
37270b57cec5SDimitry Andric       SortingObjects[Obj].ObjectSize = 4;
37280b57cec5SDimitry Andric     else
37290b57cec5SDimitry Andric       SortingObjects[Obj].ObjectSize = ObjectSize;
37300b57cec5SDimitry Andric   }
37310b57cec5SDimitry Andric 
37320b57cec5SDimitry Andric   // Count the number of uses for each object.
37330b57cec5SDimitry Andric   for (auto &MBB : MF) {
37340b57cec5SDimitry Andric     for (auto &MI : MBB) {
37350b57cec5SDimitry Andric       if (MI.isDebugInstr())
37360b57cec5SDimitry Andric         continue;
37370b57cec5SDimitry Andric       for (const MachineOperand &MO : MI.operands()) {
37380b57cec5SDimitry Andric         // Check to see if it's a local stack symbol.
37390b57cec5SDimitry Andric         if (!MO.isFI())
37400b57cec5SDimitry Andric           continue;
37410b57cec5SDimitry Andric         int Index = MO.getIndex();
37420b57cec5SDimitry Andric         // Check to see if it falls within our range, and is tagged
37430b57cec5SDimitry Andric         // to require ordering.
37440b57cec5SDimitry Andric         if (Index >= 0 && Index < MFI.getObjectIndexEnd() &&
37450b57cec5SDimitry Andric             SortingObjects[Index].IsValid)
37460b57cec5SDimitry Andric           SortingObjects[Index].ObjectNumUses++;
37470b57cec5SDimitry Andric       }
37480b57cec5SDimitry Andric     }
37490b57cec5SDimitry Andric   }
37500b57cec5SDimitry Andric 
37510b57cec5SDimitry Andric   // Sort the objects using X86FrameSortingAlgorithm (see its comment for
37520b57cec5SDimitry Andric   // info).
37530b57cec5SDimitry Andric   llvm::stable_sort(SortingObjects, X86FrameSortingComparator());
37540b57cec5SDimitry Andric 
37550b57cec5SDimitry Andric   // Now modify the original list to represent the final order that
37560b57cec5SDimitry Andric   // we want. The order will depend on whether we're going to access them
37570b57cec5SDimitry Andric   // from the stack pointer or the frame pointer. For SP, the list should
37580b57cec5SDimitry Andric   // end up with the END containing objects that we want with smaller offsets.
37590b57cec5SDimitry Andric   // For FP, it should be flipped.
37600b57cec5SDimitry Andric   int i = 0;
37610b57cec5SDimitry Andric   for (auto &Obj : SortingObjects) {
37620b57cec5SDimitry Andric     // All invalid items are sorted at the end, so it's safe to stop.
37630b57cec5SDimitry Andric     if (!Obj.IsValid)
37640b57cec5SDimitry Andric       break;
37650b57cec5SDimitry Andric     ObjectsToAllocate[i++] = Obj.ObjectIndex;
37660b57cec5SDimitry Andric   }
37670b57cec5SDimitry Andric 
37680b57cec5SDimitry Andric   // Flip it if we're accessing off of the FP.
3769fe6060f1SDimitry Andric   if (!TRI->hasStackRealignment(MF) && hasFP(MF))
37700b57cec5SDimitry Andric     std::reverse(ObjectsToAllocate.begin(), ObjectsToAllocate.end());
37710b57cec5SDimitry Andric }
37720b57cec5SDimitry Andric 
37730b57cec5SDimitry Andric 
37740b57cec5SDimitry Andric unsigned X86FrameLowering::getWinEHParentFrameOffset(const MachineFunction &MF) const {
37750b57cec5SDimitry Andric   // RDX, the parent frame pointer, is homed into 16(%rsp) in the prologue.
37760b57cec5SDimitry Andric   unsigned Offset = 16;
37770b57cec5SDimitry Andric   // RBP is immediately pushed.
37780b57cec5SDimitry Andric   Offset += SlotSize;
37790b57cec5SDimitry Andric   // All callee-saved registers are then pushed.
37800b57cec5SDimitry Andric   Offset += MF.getInfo<X86MachineFunctionInfo>()->getCalleeSavedFrameSize();
37810b57cec5SDimitry Andric   // Every funclet allocates enough stack space for the largest outgoing call.
37820b57cec5SDimitry Andric   Offset += getWinEHFuncletFrameSize(MF);
37830b57cec5SDimitry Andric   return Offset;
37840b57cec5SDimitry Andric }
37850b57cec5SDimitry Andric 
37860b57cec5SDimitry Andric void X86FrameLowering::processFunctionBeforeFrameFinalized(
37870b57cec5SDimitry Andric     MachineFunction &MF, RegScavenger *RS) const {
37880b57cec5SDimitry Andric   // Mark the function as not having WinCFI. We will set it back to true in
37890b57cec5SDimitry Andric   // emitPrologue if it gets called and emits CFI.
37900b57cec5SDimitry Andric   MF.setHasWinCFI(false);
37910b57cec5SDimitry Andric 
3792e8d8bef9SDimitry Andric   // If we are using Windows x64 CFI, ensure that the stack is always 8 byte
3793e8d8bef9SDimitry Andric   // aligned. The format doesn't support misaligned stack adjustments.
3794e8d8bef9SDimitry Andric   if (MF.getTarget().getMCAsmInfo()->usesWindowsCFI())
3795e8d8bef9SDimitry Andric     MF.getFrameInfo().ensureMaxAlignment(Align(SlotSize));
3796e8d8bef9SDimitry Andric 
37970b57cec5SDimitry Andric   // If this function isn't doing Win64-style C++ EH, we don't need to do
37980b57cec5SDimitry Andric   // anything.
3799e8d8bef9SDimitry Andric   if (STI.is64Bit() && MF.hasEHFunclets() &&
3800e8d8bef9SDimitry Andric       classifyEHPersonality(MF.getFunction().getPersonalityFn()) ==
3801e8d8bef9SDimitry Andric           EHPersonality::MSVC_CXX) {
3802e8d8bef9SDimitry Andric     adjustFrameForMsvcCxxEh(MF);
3803e8d8bef9SDimitry Andric   }
3804e8d8bef9SDimitry Andric }
38050b57cec5SDimitry Andric 
3806e8d8bef9SDimitry Andric void X86FrameLowering::adjustFrameForMsvcCxxEh(MachineFunction &MF) const {
38070b57cec5SDimitry Andric   // Win64 C++ EH needs to allocate the UnwindHelp object at some fixed offset
38080b57cec5SDimitry Andric   // relative to RSP after the prologue.  Find the offset of the last fixed
38090b57cec5SDimitry Andric   // object, so that we can allocate a slot immediately following it. If there
38100b57cec5SDimitry Andric   // were no fixed objects, use offset -SlotSize, which is immediately after the
38110b57cec5SDimitry Andric   // return address. Fixed objects have negative frame indices.
38120b57cec5SDimitry Andric   MachineFrameInfo &MFI = MF.getFrameInfo();
38130b57cec5SDimitry Andric   WinEHFuncInfo &EHInfo = *MF.getWinEHFuncInfo();
38140b57cec5SDimitry Andric   int64_t MinFixedObjOffset = -SlotSize;
38150b57cec5SDimitry Andric   for (int I = MFI.getObjectIndexBegin(); I < 0; ++I)
38160b57cec5SDimitry Andric     MinFixedObjOffset = std::min(MinFixedObjOffset, MFI.getObjectOffset(I));
38170b57cec5SDimitry Andric 
38180b57cec5SDimitry Andric   for (WinEHTryBlockMapEntry &TBME : EHInfo.TryBlockMap) {
38190b57cec5SDimitry Andric     for (WinEHHandlerType &H : TBME.HandlerArray) {
38200b57cec5SDimitry Andric       int FrameIndex = H.CatchObj.FrameIndex;
38210b57cec5SDimitry Andric       if (FrameIndex != INT_MAX) {
38220b57cec5SDimitry Andric         // Ensure alignment.
38235ffd83dbSDimitry Andric         unsigned Align = MFI.getObjectAlign(FrameIndex).value();
38240b57cec5SDimitry Andric         MinFixedObjOffset -= std::abs(MinFixedObjOffset) % Align;
38250b57cec5SDimitry Andric         MinFixedObjOffset -= MFI.getObjectSize(FrameIndex);
38260b57cec5SDimitry Andric         MFI.setObjectOffset(FrameIndex, MinFixedObjOffset);
38270b57cec5SDimitry Andric       }
38280b57cec5SDimitry Andric     }
38290b57cec5SDimitry Andric   }
38300b57cec5SDimitry Andric 
38310b57cec5SDimitry Andric   // Ensure alignment.
38320b57cec5SDimitry Andric   MinFixedObjOffset -= std::abs(MinFixedObjOffset) % 8;
38330b57cec5SDimitry Andric   int64_t UnwindHelpOffset = MinFixedObjOffset - SlotSize;
38340b57cec5SDimitry Andric   int UnwindHelpFI =
38350b57cec5SDimitry Andric       MFI.CreateFixedObject(SlotSize, UnwindHelpOffset, /*IsImmutable=*/false);
38360b57cec5SDimitry Andric   EHInfo.UnwindHelpFrameIdx = UnwindHelpFI;
38370b57cec5SDimitry Andric 
38380b57cec5SDimitry Andric   // Store -2 into UnwindHelp on function entry. We have to scan forwards past
38390b57cec5SDimitry Andric   // other frame setup instructions.
38400b57cec5SDimitry Andric   MachineBasicBlock &MBB = MF.front();
38410b57cec5SDimitry Andric   auto MBBI = MBB.begin();
38420b57cec5SDimitry Andric   while (MBBI != MBB.end() && MBBI->getFlag(MachineInstr::FrameSetup))
38430b57cec5SDimitry Andric     ++MBBI;
38440b57cec5SDimitry Andric 
38450b57cec5SDimitry Andric   DebugLoc DL = MBB.findDebugLoc(MBBI);
38460b57cec5SDimitry Andric   addFrameReference(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64mi32)),
38470b57cec5SDimitry Andric                     UnwindHelpFI)
38480b57cec5SDimitry Andric       .addImm(-2);
38490b57cec5SDimitry Andric }
38505ffd83dbSDimitry Andric 
38515ffd83dbSDimitry Andric void X86FrameLowering::processFunctionBeforeFrameIndicesReplaced(
38525ffd83dbSDimitry Andric     MachineFunction &MF, RegScavenger *RS) const {
38535ffd83dbSDimitry Andric   if (STI.is32Bit() && MF.hasEHFunclets())
38545ffd83dbSDimitry Andric     restoreWinEHStackPointersInParent(MF);
38555ffd83dbSDimitry Andric }
38565ffd83dbSDimitry Andric 
38575ffd83dbSDimitry Andric void X86FrameLowering::restoreWinEHStackPointersInParent(
38585ffd83dbSDimitry Andric     MachineFunction &MF) const {
38595ffd83dbSDimitry Andric   // 32-bit functions have to restore stack pointers when control is transferred
38605ffd83dbSDimitry Andric   // back to the parent function. These blocks are identified as eh pads that
38615ffd83dbSDimitry Andric   // are not funclet entries.
38625ffd83dbSDimitry Andric   bool IsSEH = isAsynchronousEHPersonality(
38635ffd83dbSDimitry Andric       classifyEHPersonality(MF.getFunction().getPersonalityFn()));
38645ffd83dbSDimitry Andric   for (MachineBasicBlock &MBB : MF) {
38655ffd83dbSDimitry Andric     bool NeedsRestore = MBB.isEHPad() && !MBB.isEHFuncletEntry();
38665ffd83dbSDimitry Andric     if (NeedsRestore)
38675ffd83dbSDimitry Andric       restoreWin32EHStackPointers(MBB, MBB.begin(), DebugLoc(),
38685ffd83dbSDimitry Andric                                   /*RestoreSP=*/IsSEH);
38695ffd83dbSDimitry Andric   }
38705ffd83dbSDimitry Andric }
3871