10b57cec5SDimitry Andric //===-- X86FrameLowering.cpp - X86 Frame Information ----------------------===// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric // 90b57cec5SDimitry Andric // This file contains the X86 implementation of TargetFrameLowering class. 100b57cec5SDimitry Andric // 110b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 120b57cec5SDimitry Andric 130b57cec5SDimitry Andric #include "X86FrameLowering.h" 140b57cec5SDimitry Andric #include "X86InstrBuilder.h" 150b57cec5SDimitry Andric #include "X86InstrInfo.h" 160b57cec5SDimitry Andric #include "X86MachineFunctionInfo.h" 170b57cec5SDimitry Andric #include "X86Subtarget.h" 180b57cec5SDimitry Andric #include "X86TargetMachine.h" 190b57cec5SDimitry Andric #include "llvm/ADT/SmallSet.h" 20*5ffd83dbSDimitry Andric #include "llvm/ADT/Statistic.h" 210b57cec5SDimitry Andric #include "llvm/Analysis/EHPersonalities.h" 220b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFrameInfo.h" 230b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h" 240b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h" 250b57cec5SDimitry Andric #include "llvm/CodeGen/MachineModuleInfo.h" 260b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h" 270b57cec5SDimitry Andric #include "llvm/CodeGen/WinEHFuncInfo.h" 280b57cec5SDimitry Andric #include "llvm/IR/DataLayout.h" 290b57cec5SDimitry Andric #include "llvm/IR/Function.h" 300b57cec5SDimitry Andric #include "llvm/MC/MCAsmInfo.h" 310b57cec5SDimitry Andric #include "llvm/MC/MCSymbol.h" 320b57cec5SDimitry Andric #include "llvm/Support/Debug.h" 330b57cec5SDimitry Andric #include "llvm/Target/TargetOptions.h" 340b57cec5SDimitry Andric #include <cstdlib> 350b57cec5SDimitry Andric 36*5ffd83dbSDimitry Andric #define DEBUG_TYPE "x86-fl" 37*5ffd83dbSDimitry Andric 38*5ffd83dbSDimitry Andric STATISTIC(NumFrameLoopProbe, "Number of loop stack probes used in prologue"); 39*5ffd83dbSDimitry Andric STATISTIC(NumFrameExtraProbe, 40*5ffd83dbSDimitry Andric "Number of extra stack probes generated in prologue"); 41*5ffd83dbSDimitry Andric 420b57cec5SDimitry Andric using namespace llvm; 430b57cec5SDimitry Andric 440b57cec5SDimitry Andric X86FrameLowering::X86FrameLowering(const X86Subtarget &STI, 458bcb0991SDimitry Andric MaybeAlign StackAlignOverride) 468bcb0991SDimitry Andric : TargetFrameLowering(StackGrowsDown, StackAlignOverride.valueOrOne(), 470b57cec5SDimitry Andric STI.is64Bit() ? -8 : -4), 480b57cec5SDimitry Andric STI(STI), TII(*STI.getInstrInfo()), TRI(STI.getRegisterInfo()) { 490b57cec5SDimitry Andric // Cache a bunch of frame-related predicates for this subtarget. 500b57cec5SDimitry Andric SlotSize = TRI->getSlotSize(); 510b57cec5SDimitry Andric Is64Bit = STI.is64Bit(); 520b57cec5SDimitry Andric IsLP64 = STI.isTarget64BitLP64(); 530b57cec5SDimitry Andric // standard x86_64 and NaCl use 64-bit frame/stack pointers, x32 - 32-bit. 540b57cec5SDimitry Andric Uses64BitFramePtr = STI.isTarget64BitLP64() || STI.isTargetNaCl64(); 550b57cec5SDimitry Andric StackPtr = TRI->getStackRegister(); 560b57cec5SDimitry Andric } 570b57cec5SDimitry Andric 580b57cec5SDimitry Andric bool X86FrameLowering::hasReservedCallFrame(const MachineFunction &MF) const { 590b57cec5SDimitry Andric return !MF.getFrameInfo().hasVarSizedObjects() && 60*5ffd83dbSDimitry Andric !MF.getInfo<X86MachineFunctionInfo>()->getHasPushSequences() && 61*5ffd83dbSDimitry Andric !MF.getInfo<X86MachineFunctionInfo>()->hasPreallocatedCall(); 620b57cec5SDimitry Andric } 630b57cec5SDimitry Andric 640b57cec5SDimitry Andric /// canSimplifyCallFramePseudos - If there is a reserved call frame, the 650b57cec5SDimitry Andric /// call frame pseudos can be simplified. Having a FP, as in the default 660b57cec5SDimitry Andric /// implementation, is not sufficient here since we can't always use it. 670b57cec5SDimitry Andric /// Use a more nuanced condition. 680b57cec5SDimitry Andric bool 690b57cec5SDimitry Andric X86FrameLowering::canSimplifyCallFramePseudos(const MachineFunction &MF) const { 700b57cec5SDimitry Andric return hasReservedCallFrame(MF) || 71*5ffd83dbSDimitry Andric MF.getInfo<X86MachineFunctionInfo>()->hasPreallocatedCall() || 720b57cec5SDimitry Andric (hasFP(MF) && !TRI->needsStackRealignment(MF)) || 730b57cec5SDimitry Andric TRI->hasBasePointer(MF); 740b57cec5SDimitry Andric } 750b57cec5SDimitry Andric 760b57cec5SDimitry Andric // needsFrameIndexResolution - Do we need to perform FI resolution for 770b57cec5SDimitry Andric // this function. Normally, this is required only when the function 780b57cec5SDimitry Andric // has any stack objects. However, FI resolution actually has another job, 790b57cec5SDimitry Andric // not apparent from the title - it resolves callframesetup/destroy 800b57cec5SDimitry Andric // that were not simplified earlier. 810b57cec5SDimitry Andric // So, this is required for x86 functions that have push sequences even 820b57cec5SDimitry Andric // when there are no stack objects. 830b57cec5SDimitry Andric bool 840b57cec5SDimitry Andric X86FrameLowering::needsFrameIndexResolution(const MachineFunction &MF) const { 850b57cec5SDimitry Andric return MF.getFrameInfo().hasStackObjects() || 860b57cec5SDimitry Andric MF.getInfo<X86MachineFunctionInfo>()->getHasPushSequences(); 870b57cec5SDimitry Andric } 880b57cec5SDimitry Andric 890b57cec5SDimitry Andric /// hasFP - Return true if the specified function should have a dedicated frame 900b57cec5SDimitry Andric /// pointer register. This is true if the function has variable sized allocas 910b57cec5SDimitry Andric /// or if frame pointer elimination is disabled. 920b57cec5SDimitry Andric bool X86FrameLowering::hasFP(const MachineFunction &MF) const { 930b57cec5SDimitry Andric const MachineFrameInfo &MFI = MF.getFrameInfo(); 940b57cec5SDimitry Andric return (MF.getTarget().Options.DisableFramePointerElim(MF) || 95*5ffd83dbSDimitry Andric TRI->needsStackRealignment(MF) || MFI.hasVarSizedObjects() || 960b57cec5SDimitry Andric MFI.isFrameAddressTaken() || MFI.hasOpaqueSPAdjustment() || 970b57cec5SDimitry Andric MF.getInfo<X86MachineFunctionInfo>()->getForceFramePointer() || 98*5ffd83dbSDimitry Andric MF.getInfo<X86MachineFunctionInfo>()->hasPreallocatedCall() || 990b57cec5SDimitry Andric MF.callsUnwindInit() || MF.hasEHFunclets() || MF.callsEHReturn() || 1000b57cec5SDimitry Andric MFI.hasStackMap() || MFI.hasPatchPoint() || 1010b57cec5SDimitry Andric MFI.hasCopyImplyingStackAdjustment()); 1020b57cec5SDimitry Andric } 1030b57cec5SDimitry Andric 104480093f4SDimitry Andric static unsigned getSUBriOpcode(bool IsLP64, int64_t Imm) { 1050b57cec5SDimitry Andric if (IsLP64) { 1060b57cec5SDimitry Andric if (isInt<8>(Imm)) 1070b57cec5SDimitry Andric return X86::SUB64ri8; 1080b57cec5SDimitry Andric return X86::SUB64ri32; 1090b57cec5SDimitry Andric } else { 1100b57cec5SDimitry Andric if (isInt<8>(Imm)) 1110b57cec5SDimitry Andric return X86::SUB32ri8; 1120b57cec5SDimitry Andric return X86::SUB32ri; 1130b57cec5SDimitry Andric } 1140b57cec5SDimitry Andric } 1150b57cec5SDimitry Andric 116480093f4SDimitry Andric static unsigned getADDriOpcode(bool IsLP64, int64_t Imm) { 1170b57cec5SDimitry Andric if (IsLP64) { 1180b57cec5SDimitry Andric if (isInt<8>(Imm)) 1190b57cec5SDimitry Andric return X86::ADD64ri8; 1200b57cec5SDimitry Andric return X86::ADD64ri32; 1210b57cec5SDimitry Andric } else { 1220b57cec5SDimitry Andric if (isInt<8>(Imm)) 1230b57cec5SDimitry Andric return X86::ADD32ri8; 1240b57cec5SDimitry Andric return X86::ADD32ri; 1250b57cec5SDimitry Andric } 1260b57cec5SDimitry Andric } 1270b57cec5SDimitry Andric 128480093f4SDimitry Andric static unsigned getSUBrrOpcode(bool IsLP64) { 129480093f4SDimitry Andric return IsLP64 ? X86::SUB64rr : X86::SUB32rr; 1300b57cec5SDimitry Andric } 1310b57cec5SDimitry Andric 132480093f4SDimitry Andric static unsigned getADDrrOpcode(bool IsLP64) { 133480093f4SDimitry Andric return IsLP64 ? X86::ADD64rr : X86::ADD32rr; 1340b57cec5SDimitry Andric } 1350b57cec5SDimitry Andric 1360b57cec5SDimitry Andric static unsigned getANDriOpcode(bool IsLP64, int64_t Imm) { 1370b57cec5SDimitry Andric if (IsLP64) { 1380b57cec5SDimitry Andric if (isInt<8>(Imm)) 1390b57cec5SDimitry Andric return X86::AND64ri8; 1400b57cec5SDimitry Andric return X86::AND64ri32; 1410b57cec5SDimitry Andric } 1420b57cec5SDimitry Andric if (isInt<8>(Imm)) 1430b57cec5SDimitry Andric return X86::AND32ri8; 1440b57cec5SDimitry Andric return X86::AND32ri; 1450b57cec5SDimitry Andric } 1460b57cec5SDimitry Andric 147480093f4SDimitry Andric static unsigned getLEArOpcode(bool IsLP64) { 1480b57cec5SDimitry Andric return IsLP64 ? X86::LEA64r : X86::LEA32r; 1490b57cec5SDimitry Andric } 1500b57cec5SDimitry Andric 1510b57cec5SDimitry Andric /// findDeadCallerSavedReg - Return a caller-saved register that isn't live 1520b57cec5SDimitry Andric /// when it reaches the "return" instruction. We can then pop a stack object 1530b57cec5SDimitry Andric /// to this register without worry about clobbering it. 1540b57cec5SDimitry Andric static unsigned findDeadCallerSavedReg(MachineBasicBlock &MBB, 1550b57cec5SDimitry Andric MachineBasicBlock::iterator &MBBI, 1560b57cec5SDimitry Andric const X86RegisterInfo *TRI, 1570b57cec5SDimitry Andric bool Is64Bit) { 1580b57cec5SDimitry Andric const MachineFunction *MF = MBB.getParent(); 1590b57cec5SDimitry Andric if (MF->callsEHReturn()) 1600b57cec5SDimitry Andric return 0; 1610b57cec5SDimitry Andric 1620b57cec5SDimitry Andric const TargetRegisterClass &AvailableRegs = *TRI->getGPRsForTailCall(*MF); 1630b57cec5SDimitry Andric 1640b57cec5SDimitry Andric if (MBBI == MBB.end()) 1650b57cec5SDimitry Andric return 0; 1660b57cec5SDimitry Andric 1670b57cec5SDimitry Andric switch (MBBI->getOpcode()) { 1680b57cec5SDimitry Andric default: return 0; 1690b57cec5SDimitry Andric case TargetOpcode::PATCHABLE_RET: 1700b57cec5SDimitry Andric case X86::RET: 1710b57cec5SDimitry Andric case X86::RETL: 1720b57cec5SDimitry Andric case X86::RETQ: 1730b57cec5SDimitry Andric case X86::RETIL: 1740b57cec5SDimitry Andric case X86::RETIQ: 1750b57cec5SDimitry Andric case X86::TCRETURNdi: 1760b57cec5SDimitry Andric case X86::TCRETURNri: 1770b57cec5SDimitry Andric case X86::TCRETURNmi: 1780b57cec5SDimitry Andric case X86::TCRETURNdi64: 1790b57cec5SDimitry Andric case X86::TCRETURNri64: 1800b57cec5SDimitry Andric case X86::TCRETURNmi64: 1810b57cec5SDimitry Andric case X86::EH_RETURN: 1820b57cec5SDimitry Andric case X86::EH_RETURN64: { 1830b57cec5SDimitry Andric SmallSet<uint16_t, 8> Uses; 1840b57cec5SDimitry Andric for (unsigned i = 0, e = MBBI->getNumOperands(); i != e; ++i) { 1850b57cec5SDimitry Andric MachineOperand &MO = MBBI->getOperand(i); 1860b57cec5SDimitry Andric if (!MO.isReg() || MO.isDef()) 1870b57cec5SDimitry Andric continue; 1888bcb0991SDimitry Andric Register Reg = MO.getReg(); 1890b57cec5SDimitry Andric if (!Reg) 1900b57cec5SDimitry Andric continue; 1910b57cec5SDimitry Andric for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI) 1920b57cec5SDimitry Andric Uses.insert(*AI); 1930b57cec5SDimitry Andric } 1940b57cec5SDimitry Andric 1950b57cec5SDimitry Andric for (auto CS : AvailableRegs) 1960b57cec5SDimitry Andric if (!Uses.count(CS) && CS != X86::RIP && CS != X86::RSP && 1970b57cec5SDimitry Andric CS != X86::ESP) 1980b57cec5SDimitry Andric return CS; 1990b57cec5SDimitry Andric } 2000b57cec5SDimitry Andric } 2010b57cec5SDimitry Andric 2020b57cec5SDimitry Andric return 0; 2030b57cec5SDimitry Andric } 2040b57cec5SDimitry Andric 2050b57cec5SDimitry Andric static bool isEAXLiveIn(MachineBasicBlock &MBB) { 2060b57cec5SDimitry Andric for (MachineBasicBlock::RegisterMaskPair RegMask : MBB.liveins()) { 2070b57cec5SDimitry Andric unsigned Reg = RegMask.PhysReg; 2080b57cec5SDimitry Andric 2090b57cec5SDimitry Andric if (Reg == X86::RAX || Reg == X86::EAX || Reg == X86::AX || 2100b57cec5SDimitry Andric Reg == X86::AH || Reg == X86::AL) 2110b57cec5SDimitry Andric return true; 2120b57cec5SDimitry Andric } 2130b57cec5SDimitry Andric 2140b57cec5SDimitry Andric return false; 2150b57cec5SDimitry Andric } 2160b57cec5SDimitry Andric 2170b57cec5SDimitry Andric /// Check if the flags need to be preserved before the terminators. 2180b57cec5SDimitry Andric /// This would be the case, if the eflags is live-in of the region 2190b57cec5SDimitry Andric /// composed by the terminators or live-out of that region, without 2200b57cec5SDimitry Andric /// being defined by a terminator. 2210b57cec5SDimitry Andric static bool 2220b57cec5SDimitry Andric flagsNeedToBePreservedBeforeTheTerminators(const MachineBasicBlock &MBB) { 2230b57cec5SDimitry Andric for (const MachineInstr &MI : MBB.terminators()) { 2240b57cec5SDimitry Andric bool BreakNext = false; 2250b57cec5SDimitry Andric for (const MachineOperand &MO : MI.operands()) { 2260b57cec5SDimitry Andric if (!MO.isReg()) 2270b57cec5SDimitry Andric continue; 2288bcb0991SDimitry Andric Register Reg = MO.getReg(); 2290b57cec5SDimitry Andric if (Reg != X86::EFLAGS) 2300b57cec5SDimitry Andric continue; 2310b57cec5SDimitry Andric 2320b57cec5SDimitry Andric // This terminator needs an eflags that is not defined 2330b57cec5SDimitry Andric // by a previous another terminator: 2340b57cec5SDimitry Andric // EFLAGS is live-in of the region composed by the terminators. 2350b57cec5SDimitry Andric if (!MO.isDef()) 2360b57cec5SDimitry Andric return true; 2370b57cec5SDimitry Andric // This terminator defines the eflags, i.e., we don't need to preserve it. 2380b57cec5SDimitry Andric // However, we still need to check this specific terminator does not 2390b57cec5SDimitry Andric // read a live-in value. 2400b57cec5SDimitry Andric BreakNext = true; 2410b57cec5SDimitry Andric } 2420b57cec5SDimitry Andric // We found a definition of the eflags, no need to preserve them. 2430b57cec5SDimitry Andric if (BreakNext) 2440b57cec5SDimitry Andric return false; 2450b57cec5SDimitry Andric } 2460b57cec5SDimitry Andric 2470b57cec5SDimitry Andric // None of the terminators use or define the eflags. 2480b57cec5SDimitry Andric // Check if they are live-out, that would imply we need to preserve them. 2490b57cec5SDimitry Andric for (const MachineBasicBlock *Succ : MBB.successors()) 2500b57cec5SDimitry Andric if (Succ->isLiveIn(X86::EFLAGS)) 2510b57cec5SDimitry Andric return true; 2520b57cec5SDimitry Andric 2530b57cec5SDimitry Andric return false; 2540b57cec5SDimitry Andric } 2550b57cec5SDimitry Andric 2560b57cec5SDimitry Andric /// emitSPUpdate - Emit a series of instructions to increment / decrement the 2570b57cec5SDimitry Andric /// stack pointer by a constant value. 2580b57cec5SDimitry Andric void X86FrameLowering::emitSPUpdate(MachineBasicBlock &MBB, 2590b57cec5SDimitry Andric MachineBasicBlock::iterator &MBBI, 2600b57cec5SDimitry Andric const DebugLoc &DL, 2610b57cec5SDimitry Andric int64_t NumBytes, bool InEpilogue) const { 2620b57cec5SDimitry Andric bool isSub = NumBytes < 0; 2630b57cec5SDimitry Andric uint64_t Offset = isSub ? -NumBytes : NumBytes; 2640b57cec5SDimitry Andric MachineInstr::MIFlag Flag = 2650b57cec5SDimitry Andric isSub ? MachineInstr::FrameSetup : MachineInstr::FrameDestroy; 2660b57cec5SDimitry Andric 2670b57cec5SDimitry Andric uint64_t Chunk = (1LL << 31) - 1; 2680b57cec5SDimitry Andric 269*5ffd83dbSDimitry Andric MachineFunction &MF = *MBB.getParent(); 270*5ffd83dbSDimitry Andric const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>(); 271*5ffd83dbSDimitry Andric const X86TargetLowering &TLI = *STI.getTargetLowering(); 272*5ffd83dbSDimitry Andric const bool EmitInlineStackProbe = TLI.hasInlineStackProbe(MF); 273*5ffd83dbSDimitry Andric 274*5ffd83dbSDimitry Andric // It's ok to not take into account large chunks when probing, as the 275*5ffd83dbSDimitry Andric // allocation is split in smaller chunks anyway. 276*5ffd83dbSDimitry Andric if (EmitInlineStackProbe && !InEpilogue) { 277*5ffd83dbSDimitry Andric 278*5ffd83dbSDimitry Andric // This pseudo-instruction is going to be expanded, potentially using a 279*5ffd83dbSDimitry Andric // loop, by inlineStackProbe(). 280*5ffd83dbSDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::STACKALLOC_W_PROBING)).addImm(Offset); 281*5ffd83dbSDimitry Andric return; 282*5ffd83dbSDimitry Andric } else if (Offset > Chunk) { 2830b57cec5SDimitry Andric // Rather than emit a long series of instructions for large offsets, 2840b57cec5SDimitry Andric // load the offset into a register and do one sub/add 2850b57cec5SDimitry Andric unsigned Reg = 0; 2860b57cec5SDimitry Andric unsigned Rax = (unsigned)(Is64Bit ? X86::RAX : X86::EAX); 2870b57cec5SDimitry Andric 2880b57cec5SDimitry Andric if (isSub && !isEAXLiveIn(MBB)) 2890b57cec5SDimitry Andric Reg = Rax; 2900b57cec5SDimitry Andric else 2910b57cec5SDimitry Andric Reg = findDeadCallerSavedReg(MBB, MBBI, TRI, Is64Bit); 2920b57cec5SDimitry Andric 2930b57cec5SDimitry Andric unsigned MovRIOpc = Is64Bit ? X86::MOV64ri : X86::MOV32ri; 2940b57cec5SDimitry Andric unsigned AddSubRROpc = 2950b57cec5SDimitry Andric isSub ? getSUBrrOpcode(Is64Bit) : getADDrrOpcode(Is64Bit); 2960b57cec5SDimitry Andric if (Reg) { 2970b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(MovRIOpc), Reg) 2980b57cec5SDimitry Andric .addImm(Offset) 2990b57cec5SDimitry Andric .setMIFlag(Flag); 3000b57cec5SDimitry Andric MachineInstr *MI = BuildMI(MBB, MBBI, DL, TII.get(AddSubRROpc), StackPtr) 3010b57cec5SDimitry Andric .addReg(StackPtr) 3020b57cec5SDimitry Andric .addReg(Reg); 3030b57cec5SDimitry Andric MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead. 3040b57cec5SDimitry Andric return; 3050b57cec5SDimitry Andric } else if (Offset > 8 * Chunk) { 3060b57cec5SDimitry Andric // If we would need more than 8 add or sub instructions (a >16GB stack 3070b57cec5SDimitry Andric // frame), it's worth spilling RAX to materialize this immediate. 3080b57cec5SDimitry Andric // pushq %rax 3090b57cec5SDimitry Andric // movabsq +-$Offset+-SlotSize, %rax 3100b57cec5SDimitry Andric // addq %rsp, %rax 3110b57cec5SDimitry Andric // xchg %rax, (%rsp) 3120b57cec5SDimitry Andric // movq (%rsp), %rsp 3130b57cec5SDimitry Andric assert(Is64Bit && "can't have 32-bit 16GB stack frame"); 3140b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::PUSH64r)) 3150b57cec5SDimitry Andric .addReg(Rax, RegState::Kill) 3160b57cec5SDimitry Andric .setMIFlag(Flag); 3170b57cec5SDimitry Andric // Subtract is not commutative, so negate the offset and always use add. 3180b57cec5SDimitry Andric // Subtract 8 less and add 8 more to account for the PUSH we just did. 3190b57cec5SDimitry Andric if (isSub) 3200b57cec5SDimitry Andric Offset = -(Offset - SlotSize); 3210b57cec5SDimitry Andric else 3220b57cec5SDimitry Andric Offset = Offset + SlotSize; 3230b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(MovRIOpc), Rax) 3240b57cec5SDimitry Andric .addImm(Offset) 3250b57cec5SDimitry Andric .setMIFlag(Flag); 3260b57cec5SDimitry Andric MachineInstr *MI = BuildMI(MBB, MBBI, DL, TII.get(X86::ADD64rr), Rax) 3270b57cec5SDimitry Andric .addReg(Rax) 3280b57cec5SDimitry Andric .addReg(StackPtr); 3290b57cec5SDimitry Andric MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead. 3300b57cec5SDimitry Andric // Exchange the new SP in RAX with the top of the stack. 3310b57cec5SDimitry Andric addRegOffset( 3320b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::XCHG64rm), Rax).addReg(Rax), 3330b57cec5SDimitry Andric StackPtr, false, 0); 3340b57cec5SDimitry Andric // Load new SP from the top of the stack into RSP. 3350b57cec5SDimitry Andric addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64rm), StackPtr), 3360b57cec5SDimitry Andric StackPtr, false, 0); 3370b57cec5SDimitry Andric return; 3380b57cec5SDimitry Andric } 3390b57cec5SDimitry Andric } 3400b57cec5SDimitry Andric 3410b57cec5SDimitry Andric while (Offset) { 3420b57cec5SDimitry Andric uint64_t ThisVal = std::min(Offset, Chunk); 3430b57cec5SDimitry Andric if (ThisVal == SlotSize) { 3440b57cec5SDimitry Andric // Use push / pop for slot sized adjustments as a size optimization. We 3450b57cec5SDimitry Andric // need to find a dead register when using pop. 3460b57cec5SDimitry Andric unsigned Reg = isSub 3470b57cec5SDimitry Andric ? (unsigned)(Is64Bit ? X86::RAX : X86::EAX) 3480b57cec5SDimitry Andric : findDeadCallerSavedReg(MBB, MBBI, TRI, Is64Bit); 3490b57cec5SDimitry Andric if (Reg) { 3500b57cec5SDimitry Andric unsigned Opc = isSub 3510b57cec5SDimitry Andric ? (Is64Bit ? X86::PUSH64r : X86::PUSH32r) 3520b57cec5SDimitry Andric : (Is64Bit ? X86::POP64r : X86::POP32r); 3530b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(Opc)) 3540b57cec5SDimitry Andric .addReg(Reg, getDefRegState(!isSub) | getUndefRegState(isSub)) 3550b57cec5SDimitry Andric .setMIFlag(Flag); 3560b57cec5SDimitry Andric Offset -= ThisVal; 3570b57cec5SDimitry Andric continue; 3580b57cec5SDimitry Andric } 3590b57cec5SDimitry Andric } 3600b57cec5SDimitry Andric 3610b57cec5SDimitry Andric BuildStackAdjustment(MBB, MBBI, DL, isSub ? -ThisVal : ThisVal, InEpilogue) 3620b57cec5SDimitry Andric .setMIFlag(Flag); 3630b57cec5SDimitry Andric 3640b57cec5SDimitry Andric Offset -= ThisVal; 3650b57cec5SDimitry Andric } 3660b57cec5SDimitry Andric } 3670b57cec5SDimitry Andric 3680b57cec5SDimitry Andric MachineInstrBuilder X86FrameLowering::BuildStackAdjustment( 3690b57cec5SDimitry Andric MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, 3700b57cec5SDimitry Andric const DebugLoc &DL, int64_t Offset, bool InEpilogue) const { 3710b57cec5SDimitry Andric assert(Offset != 0 && "zero offset stack adjustment requested"); 3720b57cec5SDimitry Andric 3730b57cec5SDimitry Andric // On Atom, using LEA to adjust SP is preferred, but using it in the epilogue 3740b57cec5SDimitry Andric // is tricky. 3750b57cec5SDimitry Andric bool UseLEA; 3760b57cec5SDimitry Andric if (!InEpilogue) { 3770b57cec5SDimitry Andric // Check if inserting the prologue at the beginning 3780b57cec5SDimitry Andric // of MBB would require to use LEA operations. 3790b57cec5SDimitry Andric // We need to use LEA operations if EFLAGS is live in, because 3800b57cec5SDimitry Andric // it means an instruction will read it before it gets defined. 3810b57cec5SDimitry Andric UseLEA = STI.useLeaForSP() || MBB.isLiveIn(X86::EFLAGS); 3820b57cec5SDimitry Andric } else { 3830b57cec5SDimitry Andric // If we can use LEA for SP but we shouldn't, check that none 3840b57cec5SDimitry Andric // of the terminators uses the eflags. Otherwise we will insert 3850b57cec5SDimitry Andric // a ADD that will redefine the eflags and break the condition. 3860b57cec5SDimitry Andric // Alternatively, we could move the ADD, but this may not be possible 3870b57cec5SDimitry Andric // and is an optimization anyway. 3880b57cec5SDimitry Andric UseLEA = canUseLEAForSPInEpilogue(*MBB.getParent()); 3890b57cec5SDimitry Andric if (UseLEA && !STI.useLeaForSP()) 3900b57cec5SDimitry Andric UseLEA = flagsNeedToBePreservedBeforeTheTerminators(MBB); 3910b57cec5SDimitry Andric // If that assert breaks, that means we do not do the right thing 3920b57cec5SDimitry Andric // in canUseAsEpilogue. 3930b57cec5SDimitry Andric assert((UseLEA || !flagsNeedToBePreservedBeforeTheTerminators(MBB)) && 3940b57cec5SDimitry Andric "We shouldn't have allowed this insertion point"); 3950b57cec5SDimitry Andric } 3960b57cec5SDimitry Andric 3970b57cec5SDimitry Andric MachineInstrBuilder MI; 3980b57cec5SDimitry Andric if (UseLEA) { 3990b57cec5SDimitry Andric MI = addRegOffset(BuildMI(MBB, MBBI, DL, 4000b57cec5SDimitry Andric TII.get(getLEArOpcode(Uses64BitFramePtr)), 4010b57cec5SDimitry Andric StackPtr), 4020b57cec5SDimitry Andric StackPtr, false, Offset); 4030b57cec5SDimitry Andric } else { 4040b57cec5SDimitry Andric bool IsSub = Offset < 0; 4050b57cec5SDimitry Andric uint64_t AbsOffset = IsSub ? -Offset : Offset; 406*5ffd83dbSDimitry Andric const unsigned Opc = IsSub ? getSUBriOpcode(Uses64BitFramePtr, AbsOffset) 4070b57cec5SDimitry Andric : getADDriOpcode(Uses64BitFramePtr, AbsOffset); 4080b57cec5SDimitry Andric MI = BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr) 4090b57cec5SDimitry Andric .addReg(StackPtr) 4100b57cec5SDimitry Andric .addImm(AbsOffset); 4110b57cec5SDimitry Andric MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead. 4120b57cec5SDimitry Andric } 4130b57cec5SDimitry Andric return MI; 4140b57cec5SDimitry Andric } 4150b57cec5SDimitry Andric 4160b57cec5SDimitry Andric int X86FrameLowering::mergeSPUpdates(MachineBasicBlock &MBB, 4170b57cec5SDimitry Andric MachineBasicBlock::iterator &MBBI, 4180b57cec5SDimitry Andric bool doMergeWithPrevious) const { 4190b57cec5SDimitry Andric if ((doMergeWithPrevious && MBBI == MBB.begin()) || 4200b57cec5SDimitry Andric (!doMergeWithPrevious && MBBI == MBB.end())) 4210b57cec5SDimitry Andric return 0; 4220b57cec5SDimitry Andric 4230b57cec5SDimitry Andric MachineBasicBlock::iterator PI = doMergeWithPrevious ? std::prev(MBBI) : MBBI; 4240b57cec5SDimitry Andric 4250b57cec5SDimitry Andric PI = skipDebugInstructionsBackward(PI, MBB.begin()); 4260b57cec5SDimitry Andric // It is assumed that ADD/SUB/LEA instruction is succeded by one CFI 4270b57cec5SDimitry Andric // instruction, and that there are no DBG_VALUE or other instructions between 4280b57cec5SDimitry Andric // ADD/SUB/LEA and its corresponding CFI instruction. 4290b57cec5SDimitry Andric /* TODO: Add support for the case where there are multiple CFI instructions 4300b57cec5SDimitry Andric below the ADD/SUB/LEA, e.g.: 4310b57cec5SDimitry Andric ... 4320b57cec5SDimitry Andric add 4330b57cec5SDimitry Andric cfi_def_cfa_offset 4340b57cec5SDimitry Andric cfi_offset 4350b57cec5SDimitry Andric ... 4360b57cec5SDimitry Andric */ 4370b57cec5SDimitry Andric if (doMergeWithPrevious && PI != MBB.begin() && PI->isCFIInstruction()) 4380b57cec5SDimitry Andric PI = std::prev(PI); 4390b57cec5SDimitry Andric 4400b57cec5SDimitry Andric unsigned Opc = PI->getOpcode(); 4410b57cec5SDimitry Andric int Offset = 0; 4420b57cec5SDimitry Andric 4430b57cec5SDimitry Andric if ((Opc == X86::ADD64ri32 || Opc == X86::ADD64ri8 || 4440b57cec5SDimitry Andric Opc == X86::ADD32ri || Opc == X86::ADD32ri8) && 4450b57cec5SDimitry Andric PI->getOperand(0).getReg() == StackPtr){ 4460b57cec5SDimitry Andric assert(PI->getOperand(1).getReg() == StackPtr); 4470b57cec5SDimitry Andric Offset = PI->getOperand(2).getImm(); 4480b57cec5SDimitry Andric } else if ((Opc == X86::LEA32r || Opc == X86::LEA64_32r) && 4490b57cec5SDimitry Andric PI->getOperand(0).getReg() == StackPtr && 4500b57cec5SDimitry Andric PI->getOperand(1).getReg() == StackPtr && 4510b57cec5SDimitry Andric PI->getOperand(2).getImm() == 1 && 4520b57cec5SDimitry Andric PI->getOperand(3).getReg() == X86::NoRegister && 4530b57cec5SDimitry Andric PI->getOperand(5).getReg() == X86::NoRegister) { 4540b57cec5SDimitry Andric // For LEAs we have: def = lea SP, FI, noreg, Offset, noreg. 4550b57cec5SDimitry Andric Offset = PI->getOperand(4).getImm(); 4560b57cec5SDimitry Andric } else if ((Opc == X86::SUB64ri32 || Opc == X86::SUB64ri8 || 4570b57cec5SDimitry Andric Opc == X86::SUB32ri || Opc == X86::SUB32ri8) && 4580b57cec5SDimitry Andric PI->getOperand(0).getReg() == StackPtr) { 4590b57cec5SDimitry Andric assert(PI->getOperand(1).getReg() == StackPtr); 4600b57cec5SDimitry Andric Offset = -PI->getOperand(2).getImm(); 4610b57cec5SDimitry Andric } else 4620b57cec5SDimitry Andric return 0; 4630b57cec5SDimitry Andric 4640b57cec5SDimitry Andric PI = MBB.erase(PI); 4650b57cec5SDimitry Andric if (PI != MBB.end() && PI->isCFIInstruction()) PI = MBB.erase(PI); 4660b57cec5SDimitry Andric if (!doMergeWithPrevious) 4670b57cec5SDimitry Andric MBBI = skipDebugInstructionsForward(PI, MBB.end()); 4680b57cec5SDimitry Andric 4690b57cec5SDimitry Andric return Offset; 4700b57cec5SDimitry Andric } 4710b57cec5SDimitry Andric 4720b57cec5SDimitry Andric void X86FrameLowering::BuildCFI(MachineBasicBlock &MBB, 4730b57cec5SDimitry Andric MachineBasicBlock::iterator MBBI, 4740b57cec5SDimitry Andric const DebugLoc &DL, 4750b57cec5SDimitry Andric const MCCFIInstruction &CFIInst) const { 4760b57cec5SDimitry Andric MachineFunction &MF = *MBB.getParent(); 4770b57cec5SDimitry Andric unsigned CFIIndex = MF.addFrameInst(CFIInst); 4780b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(TargetOpcode::CFI_INSTRUCTION)) 4790b57cec5SDimitry Andric .addCFIIndex(CFIIndex); 4800b57cec5SDimitry Andric } 4810b57cec5SDimitry Andric 482*5ffd83dbSDimitry Andric /// Emits Dwarf Info specifying offsets of callee saved registers and 483*5ffd83dbSDimitry Andric /// frame pointer. This is called only when basic block sections are enabled. 484*5ffd83dbSDimitry Andric void X86FrameLowering::emitCalleeSavedFrameMoves( 485*5ffd83dbSDimitry Andric MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI) const { 486*5ffd83dbSDimitry Andric MachineFunction &MF = *MBB.getParent(); 487*5ffd83dbSDimitry Andric if (!hasFP(MF)) { 488*5ffd83dbSDimitry Andric emitCalleeSavedFrameMoves(MBB, MBBI, DebugLoc{}, true); 489*5ffd83dbSDimitry Andric return; 490*5ffd83dbSDimitry Andric } 491*5ffd83dbSDimitry Andric const MachineModuleInfo &MMI = MF.getMMI(); 492*5ffd83dbSDimitry Andric const MCRegisterInfo *MRI = MMI.getContext().getRegisterInfo(); 493*5ffd83dbSDimitry Andric const unsigned FramePtr = TRI->getFrameRegister(MF); 494*5ffd83dbSDimitry Andric const unsigned MachineFramePtr = 495*5ffd83dbSDimitry Andric STI.isTarget64BitILP32() ? unsigned(getX86SubSuperRegister(FramePtr, 64)) 496*5ffd83dbSDimitry Andric : FramePtr; 497*5ffd83dbSDimitry Andric unsigned DwarfReg = MRI->getDwarfRegNum(MachineFramePtr, true); 498*5ffd83dbSDimitry Andric // Offset = space for return address + size of the frame pointer itself. 499*5ffd83dbSDimitry Andric unsigned Offset = (Is64Bit ? 8 : 4) + (Uses64BitFramePtr ? 8 : 4); 500*5ffd83dbSDimitry Andric BuildCFI(MBB, MBBI, DebugLoc{}, 501*5ffd83dbSDimitry Andric MCCFIInstruction::createOffset(nullptr, DwarfReg, -Offset)); 502*5ffd83dbSDimitry Andric emitCalleeSavedFrameMoves(MBB, MBBI, DebugLoc{}, true); 503*5ffd83dbSDimitry Andric } 504*5ffd83dbSDimitry Andric 5050b57cec5SDimitry Andric void X86FrameLowering::emitCalleeSavedFrameMoves( 5060b57cec5SDimitry Andric MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, 507*5ffd83dbSDimitry Andric const DebugLoc &DL, bool IsPrologue) const { 5080b57cec5SDimitry Andric MachineFunction &MF = *MBB.getParent(); 5090b57cec5SDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo(); 5100b57cec5SDimitry Andric MachineModuleInfo &MMI = MF.getMMI(); 5110b57cec5SDimitry Andric const MCRegisterInfo *MRI = MMI.getContext().getRegisterInfo(); 5120b57cec5SDimitry Andric 5130b57cec5SDimitry Andric // Add callee saved registers to move list. 5140b57cec5SDimitry Andric const std::vector<CalleeSavedInfo> &CSI = MFI.getCalleeSavedInfo(); 5150b57cec5SDimitry Andric if (CSI.empty()) return; 5160b57cec5SDimitry Andric 5170b57cec5SDimitry Andric // Calculate offsets. 5180b57cec5SDimitry Andric for (std::vector<CalleeSavedInfo>::const_iterator 5190b57cec5SDimitry Andric I = CSI.begin(), E = CSI.end(); I != E; ++I) { 5200b57cec5SDimitry Andric int64_t Offset = MFI.getObjectOffset(I->getFrameIdx()); 5210b57cec5SDimitry Andric unsigned Reg = I->getReg(); 5220b57cec5SDimitry Andric unsigned DwarfReg = MRI->getDwarfRegNum(Reg, true); 523*5ffd83dbSDimitry Andric 524*5ffd83dbSDimitry Andric if (IsPrologue) { 5250b57cec5SDimitry Andric BuildCFI(MBB, MBBI, DL, 5260b57cec5SDimitry Andric MCCFIInstruction::createOffset(nullptr, DwarfReg, Offset)); 527*5ffd83dbSDimitry Andric } else { 528*5ffd83dbSDimitry Andric BuildCFI(MBB, MBBI, DL, 529*5ffd83dbSDimitry Andric MCCFIInstruction::createRestore(nullptr, DwarfReg)); 530*5ffd83dbSDimitry Andric } 5310b57cec5SDimitry Andric } 5320b57cec5SDimitry Andric } 5330b57cec5SDimitry Andric 5340b57cec5SDimitry Andric void X86FrameLowering::emitStackProbe(MachineFunction &MF, 5350b57cec5SDimitry Andric MachineBasicBlock &MBB, 5360b57cec5SDimitry Andric MachineBasicBlock::iterator MBBI, 5370b57cec5SDimitry Andric const DebugLoc &DL, bool InProlog) const { 5380b57cec5SDimitry Andric const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>(); 5390b57cec5SDimitry Andric if (STI.isTargetWindowsCoreCLR()) { 5400b57cec5SDimitry Andric if (InProlog) { 541*5ffd83dbSDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::STACKALLOC_W_PROBING)) 542*5ffd83dbSDimitry Andric .addImm(0 /* no explicit stack size */); 5430b57cec5SDimitry Andric } else { 5440b57cec5SDimitry Andric emitStackProbeInline(MF, MBB, MBBI, DL, false); 5450b57cec5SDimitry Andric } 5460b57cec5SDimitry Andric } else { 5470b57cec5SDimitry Andric emitStackProbeCall(MF, MBB, MBBI, DL, InProlog); 5480b57cec5SDimitry Andric } 5490b57cec5SDimitry Andric } 5500b57cec5SDimitry Andric 5510b57cec5SDimitry Andric void X86FrameLowering::inlineStackProbe(MachineFunction &MF, 5520b57cec5SDimitry Andric MachineBasicBlock &PrologMBB) const { 553*5ffd83dbSDimitry Andric auto Where = llvm::find_if(PrologMBB, [](MachineInstr &MI) { 554*5ffd83dbSDimitry Andric return MI.getOpcode() == X86::STACKALLOC_W_PROBING; 555*5ffd83dbSDimitry Andric }); 556*5ffd83dbSDimitry Andric if (Where != PrologMBB.end()) { 557*5ffd83dbSDimitry Andric DebugLoc DL = PrologMBB.findDebugLoc(Where); 558*5ffd83dbSDimitry Andric emitStackProbeInline(MF, PrologMBB, Where, DL, true); 559*5ffd83dbSDimitry Andric Where->eraseFromParent(); 5600b57cec5SDimitry Andric } 5610b57cec5SDimitry Andric } 5620b57cec5SDimitry Andric 5630b57cec5SDimitry Andric void X86FrameLowering::emitStackProbeInline(MachineFunction &MF, 5640b57cec5SDimitry Andric MachineBasicBlock &MBB, 5650b57cec5SDimitry Andric MachineBasicBlock::iterator MBBI, 5660b57cec5SDimitry Andric const DebugLoc &DL, 5670b57cec5SDimitry Andric bool InProlog) const { 5680b57cec5SDimitry Andric const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>(); 569*5ffd83dbSDimitry Andric if (STI.isTargetWindowsCoreCLR() && STI.is64Bit()) 570*5ffd83dbSDimitry Andric emitStackProbeInlineWindowsCoreCLR64(MF, MBB, MBBI, DL, InProlog); 571*5ffd83dbSDimitry Andric else 572*5ffd83dbSDimitry Andric emitStackProbeInlineGeneric(MF, MBB, MBBI, DL, InProlog); 573*5ffd83dbSDimitry Andric } 574*5ffd83dbSDimitry Andric 575*5ffd83dbSDimitry Andric void X86FrameLowering::emitStackProbeInlineGeneric( 576*5ffd83dbSDimitry Andric MachineFunction &MF, MachineBasicBlock &MBB, 577*5ffd83dbSDimitry Andric MachineBasicBlock::iterator MBBI, const DebugLoc &DL, bool InProlog) const { 578*5ffd83dbSDimitry Andric MachineInstr &AllocWithProbe = *MBBI; 579*5ffd83dbSDimitry Andric uint64_t Offset = AllocWithProbe.getOperand(0).getImm(); 580*5ffd83dbSDimitry Andric 581*5ffd83dbSDimitry Andric const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>(); 582*5ffd83dbSDimitry Andric const X86TargetLowering &TLI = *STI.getTargetLowering(); 583*5ffd83dbSDimitry Andric assert(!(STI.is64Bit() && STI.isTargetWindowsCoreCLR()) && 584*5ffd83dbSDimitry Andric "different expansion expected for CoreCLR 64 bit"); 585*5ffd83dbSDimitry Andric 586*5ffd83dbSDimitry Andric const uint64_t StackProbeSize = TLI.getStackProbeSize(MF); 587*5ffd83dbSDimitry Andric uint64_t ProbeChunk = StackProbeSize * 8; 588*5ffd83dbSDimitry Andric 589*5ffd83dbSDimitry Andric // Synthesize a loop or unroll it, depending on the number of iterations. 590*5ffd83dbSDimitry Andric if (Offset > ProbeChunk) { 591*5ffd83dbSDimitry Andric emitStackProbeInlineGenericLoop(MF, MBB, MBBI, DL, Offset); 592*5ffd83dbSDimitry Andric } else { 593*5ffd83dbSDimitry Andric emitStackProbeInlineGenericBlock(MF, MBB, MBBI, DL, Offset); 594*5ffd83dbSDimitry Andric } 595*5ffd83dbSDimitry Andric } 596*5ffd83dbSDimitry Andric 597*5ffd83dbSDimitry Andric void X86FrameLowering::emitStackProbeInlineGenericBlock( 598*5ffd83dbSDimitry Andric MachineFunction &MF, MachineBasicBlock &MBB, 599*5ffd83dbSDimitry Andric MachineBasicBlock::iterator MBBI, const DebugLoc &DL, 600*5ffd83dbSDimitry Andric uint64_t Offset) const { 601*5ffd83dbSDimitry Andric 602*5ffd83dbSDimitry Andric const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>(); 603*5ffd83dbSDimitry Andric const X86TargetLowering &TLI = *STI.getTargetLowering(); 604*5ffd83dbSDimitry Andric const unsigned Opc = getSUBriOpcode(Uses64BitFramePtr, Offset); 605*5ffd83dbSDimitry Andric const unsigned MovMIOpc = Is64Bit ? X86::MOV64mi32 : X86::MOV32mi; 606*5ffd83dbSDimitry Andric const uint64_t StackProbeSize = TLI.getStackProbeSize(MF); 607*5ffd83dbSDimitry Andric uint64_t CurrentOffset = 0; 608*5ffd83dbSDimitry Andric // 0 Thanks to return address being saved on the stack 609*5ffd83dbSDimitry Andric uint64_t CurrentProbeOffset = 0; 610*5ffd83dbSDimitry Andric 611*5ffd83dbSDimitry Andric // For the first N - 1 pages, just probe. I tried to take advantage of 612*5ffd83dbSDimitry Andric // natural probes but it implies much more logic and there was very few 613*5ffd83dbSDimitry Andric // interesting natural probes to interleave. 614*5ffd83dbSDimitry Andric while (CurrentOffset + StackProbeSize < Offset) { 615*5ffd83dbSDimitry Andric MachineInstr *MI = BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr) 616*5ffd83dbSDimitry Andric .addReg(StackPtr) 617*5ffd83dbSDimitry Andric .addImm(StackProbeSize) 618*5ffd83dbSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 619*5ffd83dbSDimitry Andric MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead. 620*5ffd83dbSDimitry Andric 621*5ffd83dbSDimitry Andric 622*5ffd83dbSDimitry Andric addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(MovMIOpc)) 623*5ffd83dbSDimitry Andric .setMIFlag(MachineInstr::FrameSetup), 624*5ffd83dbSDimitry Andric StackPtr, false, 0) 625*5ffd83dbSDimitry Andric .addImm(0) 626*5ffd83dbSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 627*5ffd83dbSDimitry Andric NumFrameExtraProbe++; 628*5ffd83dbSDimitry Andric CurrentOffset += StackProbeSize; 629*5ffd83dbSDimitry Andric CurrentProbeOffset += StackProbeSize; 630*5ffd83dbSDimitry Andric } 631*5ffd83dbSDimitry Andric 632*5ffd83dbSDimitry Andric uint64_t ChunkSize = Offset - CurrentOffset; 633*5ffd83dbSDimitry Andric MachineInstr *MI = BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr) 634*5ffd83dbSDimitry Andric .addReg(StackPtr) 635*5ffd83dbSDimitry Andric .addImm(ChunkSize) 636*5ffd83dbSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 637*5ffd83dbSDimitry Andric MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead. 638*5ffd83dbSDimitry Andric } 639*5ffd83dbSDimitry Andric 640*5ffd83dbSDimitry Andric void X86FrameLowering::emitStackProbeInlineGenericLoop( 641*5ffd83dbSDimitry Andric MachineFunction &MF, MachineBasicBlock &MBB, 642*5ffd83dbSDimitry Andric MachineBasicBlock::iterator MBBI, const DebugLoc &DL, 643*5ffd83dbSDimitry Andric uint64_t Offset) const { 644*5ffd83dbSDimitry Andric assert(Offset && "null offset"); 645*5ffd83dbSDimitry Andric 646*5ffd83dbSDimitry Andric const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>(); 647*5ffd83dbSDimitry Andric const X86TargetLowering &TLI = *STI.getTargetLowering(); 648*5ffd83dbSDimitry Andric const unsigned MovMIOpc = Is64Bit ? X86::MOV64mi32 : X86::MOV32mi; 649*5ffd83dbSDimitry Andric const uint64_t StackProbeSize = TLI.getStackProbeSize(MF); 650*5ffd83dbSDimitry Andric 651*5ffd83dbSDimitry Andric // Synthesize a loop 652*5ffd83dbSDimitry Andric NumFrameLoopProbe++; 653*5ffd83dbSDimitry Andric const BasicBlock *LLVM_BB = MBB.getBasicBlock(); 654*5ffd83dbSDimitry Andric 655*5ffd83dbSDimitry Andric MachineBasicBlock *testMBB = MF.CreateMachineBasicBlock(LLVM_BB); 656*5ffd83dbSDimitry Andric MachineBasicBlock *tailMBB = MF.CreateMachineBasicBlock(LLVM_BB); 657*5ffd83dbSDimitry Andric 658*5ffd83dbSDimitry Andric MachineFunction::iterator MBBIter = ++MBB.getIterator(); 659*5ffd83dbSDimitry Andric MF.insert(MBBIter, testMBB); 660*5ffd83dbSDimitry Andric MF.insert(MBBIter, tailMBB); 661*5ffd83dbSDimitry Andric 662*5ffd83dbSDimitry Andric Register FinalStackProbed = Uses64BitFramePtr ? X86::R11 : X86::R11D; 663*5ffd83dbSDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(TargetOpcode::COPY), FinalStackProbed) 664*5ffd83dbSDimitry Andric .addReg(StackPtr) 665*5ffd83dbSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 666*5ffd83dbSDimitry Andric 667*5ffd83dbSDimitry Andric // save loop bound 668*5ffd83dbSDimitry Andric { 669*5ffd83dbSDimitry Andric const unsigned Opc = getSUBriOpcode(Uses64BitFramePtr, Offset); 670*5ffd83dbSDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(Opc), FinalStackProbed) 671*5ffd83dbSDimitry Andric .addReg(FinalStackProbed) 672*5ffd83dbSDimitry Andric .addImm(Offset / StackProbeSize * StackProbeSize) 673*5ffd83dbSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 674*5ffd83dbSDimitry Andric } 675*5ffd83dbSDimitry Andric 676*5ffd83dbSDimitry Andric // allocate a page 677*5ffd83dbSDimitry Andric { 678*5ffd83dbSDimitry Andric const unsigned Opc = getSUBriOpcode(Uses64BitFramePtr, StackProbeSize); 679*5ffd83dbSDimitry Andric BuildMI(testMBB, DL, TII.get(Opc), StackPtr) 680*5ffd83dbSDimitry Andric .addReg(StackPtr) 681*5ffd83dbSDimitry Andric .addImm(StackProbeSize) 682*5ffd83dbSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 683*5ffd83dbSDimitry Andric } 684*5ffd83dbSDimitry Andric 685*5ffd83dbSDimitry Andric // touch the page 686*5ffd83dbSDimitry Andric addRegOffset(BuildMI(testMBB, DL, TII.get(MovMIOpc)) 687*5ffd83dbSDimitry Andric .setMIFlag(MachineInstr::FrameSetup), 688*5ffd83dbSDimitry Andric StackPtr, false, 0) 689*5ffd83dbSDimitry Andric .addImm(0) 690*5ffd83dbSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 691*5ffd83dbSDimitry Andric 692*5ffd83dbSDimitry Andric // cmp with stack pointer bound 693*5ffd83dbSDimitry Andric BuildMI(testMBB, DL, TII.get(Uses64BitFramePtr ? X86::CMP64rr : X86::CMP32rr)) 694*5ffd83dbSDimitry Andric .addReg(StackPtr) 695*5ffd83dbSDimitry Andric .addReg(FinalStackProbed) 696*5ffd83dbSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 697*5ffd83dbSDimitry Andric 698*5ffd83dbSDimitry Andric // jump 699*5ffd83dbSDimitry Andric BuildMI(testMBB, DL, TII.get(X86::JCC_1)) 700*5ffd83dbSDimitry Andric .addMBB(testMBB) 701*5ffd83dbSDimitry Andric .addImm(X86::COND_NE) 702*5ffd83dbSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 703*5ffd83dbSDimitry Andric testMBB->addSuccessor(testMBB); 704*5ffd83dbSDimitry Andric testMBB->addSuccessor(tailMBB); 705*5ffd83dbSDimitry Andric 706*5ffd83dbSDimitry Andric // BB management 707*5ffd83dbSDimitry Andric tailMBB->splice(tailMBB->end(), &MBB, MBBI, MBB.end()); 708*5ffd83dbSDimitry Andric tailMBB->transferSuccessorsAndUpdatePHIs(&MBB); 709*5ffd83dbSDimitry Andric MBB.addSuccessor(testMBB); 710*5ffd83dbSDimitry Andric 711*5ffd83dbSDimitry Andric // handle tail 712*5ffd83dbSDimitry Andric unsigned TailOffset = Offset % StackProbeSize; 713*5ffd83dbSDimitry Andric if (TailOffset) { 714*5ffd83dbSDimitry Andric const unsigned Opc = getSUBriOpcode(Uses64BitFramePtr, TailOffset); 715*5ffd83dbSDimitry Andric BuildMI(*tailMBB, tailMBB->begin(), DL, TII.get(Opc), StackPtr) 716*5ffd83dbSDimitry Andric .addReg(StackPtr) 717*5ffd83dbSDimitry Andric .addImm(TailOffset) 718*5ffd83dbSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 719*5ffd83dbSDimitry Andric } 720*5ffd83dbSDimitry Andric 721*5ffd83dbSDimitry Andric // Update Live In information 722*5ffd83dbSDimitry Andric recomputeLiveIns(*testMBB); 723*5ffd83dbSDimitry Andric recomputeLiveIns(*tailMBB); 724*5ffd83dbSDimitry Andric } 725*5ffd83dbSDimitry Andric 726*5ffd83dbSDimitry Andric void X86FrameLowering::emitStackProbeInlineWindowsCoreCLR64( 727*5ffd83dbSDimitry Andric MachineFunction &MF, MachineBasicBlock &MBB, 728*5ffd83dbSDimitry Andric MachineBasicBlock::iterator MBBI, const DebugLoc &DL, bool InProlog) const { 729*5ffd83dbSDimitry Andric const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>(); 7300b57cec5SDimitry Andric assert(STI.is64Bit() && "different expansion needed for 32 bit"); 7310b57cec5SDimitry Andric assert(STI.isTargetWindowsCoreCLR() && "custom expansion expects CoreCLR"); 7320b57cec5SDimitry Andric const TargetInstrInfo &TII = *STI.getInstrInfo(); 7330b57cec5SDimitry Andric const BasicBlock *LLVM_BB = MBB.getBasicBlock(); 7340b57cec5SDimitry Andric 7350b57cec5SDimitry Andric // RAX contains the number of bytes of desired stack adjustment. 7360b57cec5SDimitry Andric // The handling here assumes this value has already been updated so as to 7370b57cec5SDimitry Andric // maintain stack alignment. 7380b57cec5SDimitry Andric // 7390b57cec5SDimitry Andric // We need to exit with RSP modified by this amount and execute suitable 7400b57cec5SDimitry Andric // page touches to notify the OS that we're growing the stack responsibly. 7410b57cec5SDimitry Andric // All stack probing must be done without modifying RSP. 7420b57cec5SDimitry Andric // 7430b57cec5SDimitry Andric // MBB: 7440b57cec5SDimitry Andric // SizeReg = RAX; 7450b57cec5SDimitry Andric // ZeroReg = 0 7460b57cec5SDimitry Andric // CopyReg = RSP 7470b57cec5SDimitry Andric // Flags, TestReg = CopyReg - SizeReg 7480b57cec5SDimitry Andric // FinalReg = !Flags.Ovf ? TestReg : ZeroReg 7490b57cec5SDimitry Andric // LimitReg = gs magic thread env access 7500b57cec5SDimitry Andric // if FinalReg >= LimitReg goto ContinueMBB 7510b57cec5SDimitry Andric // RoundBB: 7520b57cec5SDimitry Andric // RoundReg = page address of FinalReg 7530b57cec5SDimitry Andric // LoopMBB: 7540b57cec5SDimitry Andric // LoopReg = PHI(LimitReg,ProbeReg) 7550b57cec5SDimitry Andric // ProbeReg = LoopReg - PageSize 7560b57cec5SDimitry Andric // [ProbeReg] = 0 7570b57cec5SDimitry Andric // if (ProbeReg > RoundReg) goto LoopMBB 7580b57cec5SDimitry Andric // ContinueMBB: 7590b57cec5SDimitry Andric // RSP = RSP - RAX 7600b57cec5SDimitry Andric // [rest of original MBB] 7610b57cec5SDimitry Andric 7620b57cec5SDimitry Andric // Set up the new basic blocks 7630b57cec5SDimitry Andric MachineBasicBlock *RoundMBB = MF.CreateMachineBasicBlock(LLVM_BB); 7640b57cec5SDimitry Andric MachineBasicBlock *LoopMBB = MF.CreateMachineBasicBlock(LLVM_BB); 7650b57cec5SDimitry Andric MachineBasicBlock *ContinueMBB = MF.CreateMachineBasicBlock(LLVM_BB); 7660b57cec5SDimitry Andric 7670b57cec5SDimitry Andric MachineFunction::iterator MBBIter = std::next(MBB.getIterator()); 7680b57cec5SDimitry Andric MF.insert(MBBIter, RoundMBB); 7690b57cec5SDimitry Andric MF.insert(MBBIter, LoopMBB); 7700b57cec5SDimitry Andric MF.insert(MBBIter, ContinueMBB); 7710b57cec5SDimitry Andric 7720b57cec5SDimitry Andric // Split MBB and move the tail portion down to ContinueMBB. 7730b57cec5SDimitry Andric MachineBasicBlock::iterator BeforeMBBI = std::prev(MBBI); 7740b57cec5SDimitry Andric ContinueMBB->splice(ContinueMBB->begin(), &MBB, MBBI, MBB.end()); 7750b57cec5SDimitry Andric ContinueMBB->transferSuccessorsAndUpdatePHIs(&MBB); 7760b57cec5SDimitry Andric 7770b57cec5SDimitry Andric // Some useful constants 7780b57cec5SDimitry Andric const int64_t ThreadEnvironmentStackLimit = 0x10; 7790b57cec5SDimitry Andric const int64_t PageSize = 0x1000; 7800b57cec5SDimitry Andric const int64_t PageMask = ~(PageSize - 1); 7810b57cec5SDimitry Andric 7820b57cec5SDimitry Andric // Registers we need. For the normal case we use virtual 7830b57cec5SDimitry Andric // registers. For the prolog expansion we use RAX, RCX and RDX. 7840b57cec5SDimitry Andric MachineRegisterInfo &MRI = MF.getRegInfo(); 7850b57cec5SDimitry Andric const TargetRegisterClass *RegClass = &X86::GR64RegClass; 7860b57cec5SDimitry Andric const Register SizeReg = InProlog ? X86::RAX 7870b57cec5SDimitry Andric : MRI.createVirtualRegister(RegClass), 7880b57cec5SDimitry Andric ZeroReg = InProlog ? X86::RCX 7890b57cec5SDimitry Andric : MRI.createVirtualRegister(RegClass), 7900b57cec5SDimitry Andric CopyReg = InProlog ? X86::RDX 7910b57cec5SDimitry Andric : MRI.createVirtualRegister(RegClass), 7920b57cec5SDimitry Andric TestReg = InProlog ? X86::RDX 7930b57cec5SDimitry Andric : MRI.createVirtualRegister(RegClass), 7940b57cec5SDimitry Andric FinalReg = InProlog ? X86::RDX 7950b57cec5SDimitry Andric : MRI.createVirtualRegister(RegClass), 7960b57cec5SDimitry Andric RoundedReg = InProlog ? X86::RDX 7970b57cec5SDimitry Andric : MRI.createVirtualRegister(RegClass), 7980b57cec5SDimitry Andric LimitReg = InProlog ? X86::RCX 7990b57cec5SDimitry Andric : MRI.createVirtualRegister(RegClass), 8000b57cec5SDimitry Andric JoinReg = InProlog ? X86::RCX 8010b57cec5SDimitry Andric : MRI.createVirtualRegister(RegClass), 8020b57cec5SDimitry Andric ProbeReg = InProlog ? X86::RCX 8030b57cec5SDimitry Andric : MRI.createVirtualRegister(RegClass); 8040b57cec5SDimitry Andric 8050b57cec5SDimitry Andric // SP-relative offsets where we can save RCX and RDX. 8060b57cec5SDimitry Andric int64_t RCXShadowSlot = 0; 8070b57cec5SDimitry Andric int64_t RDXShadowSlot = 0; 8080b57cec5SDimitry Andric 8090b57cec5SDimitry Andric // If inlining in the prolog, save RCX and RDX. 8100b57cec5SDimitry Andric if (InProlog) { 8110b57cec5SDimitry Andric // Compute the offsets. We need to account for things already 8120b57cec5SDimitry Andric // pushed onto the stack at this point: return address, frame 8130b57cec5SDimitry Andric // pointer (if used), and callee saves. 8140b57cec5SDimitry Andric X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>(); 8150b57cec5SDimitry Andric const int64_t CalleeSaveSize = X86FI->getCalleeSavedFrameSize(); 8160b57cec5SDimitry Andric const bool HasFP = hasFP(MF); 8170b57cec5SDimitry Andric 8180b57cec5SDimitry Andric // Check if we need to spill RCX and/or RDX. 8190b57cec5SDimitry Andric // Here we assume that no earlier prologue instruction changes RCX and/or 8200b57cec5SDimitry Andric // RDX, so checking the block live-ins is enough. 8210b57cec5SDimitry Andric const bool IsRCXLiveIn = MBB.isLiveIn(X86::RCX); 8220b57cec5SDimitry Andric const bool IsRDXLiveIn = MBB.isLiveIn(X86::RDX); 8230b57cec5SDimitry Andric int64_t InitSlot = 8 + CalleeSaveSize + (HasFP ? 8 : 0); 8240b57cec5SDimitry Andric // Assign the initial slot to both registers, then change RDX's slot if both 8250b57cec5SDimitry Andric // need to be spilled. 8260b57cec5SDimitry Andric if (IsRCXLiveIn) 8270b57cec5SDimitry Andric RCXShadowSlot = InitSlot; 8280b57cec5SDimitry Andric if (IsRDXLiveIn) 8290b57cec5SDimitry Andric RDXShadowSlot = InitSlot; 8300b57cec5SDimitry Andric if (IsRDXLiveIn && IsRCXLiveIn) 8310b57cec5SDimitry Andric RDXShadowSlot += 8; 8320b57cec5SDimitry Andric // Emit the saves if needed. 8330b57cec5SDimitry Andric if (IsRCXLiveIn) 8340b57cec5SDimitry Andric addRegOffset(BuildMI(&MBB, DL, TII.get(X86::MOV64mr)), X86::RSP, false, 8350b57cec5SDimitry Andric RCXShadowSlot) 8360b57cec5SDimitry Andric .addReg(X86::RCX); 8370b57cec5SDimitry Andric if (IsRDXLiveIn) 8380b57cec5SDimitry Andric addRegOffset(BuildMI(&MBB, DL, TII.get(X86::MOV64mr)), X86::RSP, false, 8390b57cec5SDimitry Andric RDXShadowSlot) 8400b57cec5SDimitry Andric .addReg(X86::RDX); 8410b57cec5SDimitry Andric } else { 8420b57cec5SDimitry Andric // Not in the prolog. Copy RAX to a virtual reg. 8430b57cec5SDimitry Andric BuildMI(&MBB, DL, TII.get(X86::MOV64rr), SizeReg).addReg(X86::RAX); 8440b57cec5SDimitry Andric } 8450b57cec5SDimitry Andric 8460b57cec5SDimitry Andric // Add code to MBB to check for overflow and set the new target stack pointer 8470b57cec5SDimitry Andric // to zero if so. 8480b57cec5SDimitry Andric BuildMI(&MBB, DL, TII.get(X86::XOR64rr), ZeroReg) 8490b57cec5SDimitry Andric .addReg(ZeroReg, RegState::Undef) 8500b57cec5SDimitry Andric .addReg(ZeroReg, RegState::Undef); 8510b57cec5SDimitry Andric BuildMI(&MBB, DL, TII.get(X86::MOV64rr), CopyReg).addReg(X86::RSP); 8520b57cec5SDimitry Andric BuildMI(&MBB, DL, TII.get(X86::SUB64rr), TestReg) 8530b57cec5SDimitry Andric .addReg(CopyReg) 8540b57cec5SDimitry Andric .addReg(SizeReg); 8550b57cec5SDimitry Andric BuildMI(&MBB, DL, TII.get(X86::CMOV64rr), FinalReg) 8560b57cec5SDimitry Andric .addReg(TestReg) 8570b57cec5SDimitry Andric .addReg(ZeroReg) 8580b57cec5SDimitry Andric .addImm(X86::COND_B); 8590b57cec5SDimitry Andric 8600b57cec5SDimitry Andric // FinalReg now holds final stack pointer value, or zero if 8610b57cec5SDimitry Andric // allocation would overflow. Compare against the current stack 8620b57cec5SDimitry Andric // limit from the thread environment block. Note this limit is the 8630b57cec5SDimitry Andric // lowest touched page on the stack, not the point at which the OS 8640b57cec5SDimitry Andric // will cause an overflow exception, so this is just an optimization 8650b57cec5SDimitry Andric // to avoid unnecessarily touching pages that are below the current 8660b57cec5SDimitry Andric // SP but already committed to the stack by the OS. 8670b57cec5SDimitry Andric BuildMI(&MBB, DL, TII.get(X86::MOV64rm), LimitReg) 8680b57cec5SDimitry Andric .addReg(0) 8690b57cec5SDimitry Andric .addImm(1) 8700b57cec5SDimitry Andric .addReg(0) 8710b57cec5SDimitry Andric .addImm(ThreadEnvironmentStackLimit) 8720b57cec5SDimitry Andric .addReg(X86::GS); 8730b57cec5SDimitry Andric BuildMI(&MBB, DL, TII.get(X86::CMP64rr)).addReg(FinalReg).addReg(LimitReg); 8740b57cec5SDimitry Andric // Jump if the desired stack pointer is at or above the stack limit. 8750b57cec5SDimitry Andric BuildMI(&MBB, DL, TII.get(X86::JCC_1)).addMBB(ContinueMBB).addImm(X86::COND_AE); 8760b57cec5SDimitry Andric 8770b57cec5SDimitry Andric // Add code to roundMBB to round the final stack pointer to a page boundary. 8780b57cec5SDimitry Andric RoundMBB->addLiveIn(FinalReg); 8790b57cec5SDimitry Andric BuildMI(RoundMBB, DL, TII.get(X86::AND64ri32), RoundedReg) 8800b57cec5SDimitry Andric .addReg(FinalReg) 8810b57cec5SDimitry Andric .addImm(PageMask); 8820b57cec5SDimitry Andric BuildMI(RoundMBB, DL, TII.get(X86::JMP_1)).addMBB(LoopMBB); 8830b57cec5SDimitry Andric 8840b57cec5SDimitry Andric // LimitReg now holds the current stack limit, RoundedReg page-rounded 8850b57cec5SDimitry Andric // final RSP value. Add code to loopMBB to decrement LimitReg page-by-page 8860b57cec5SDimitry Andric // and probe until we reach RoundedReg. 8870b57cec5SDimitry Andric if (!InProlog) { 8880b57cec5SDimitry Andric BuildMI(LoopMBB, DL, TII.get(X86::PHI), JoinReg) 8890b57cec5SDimitry Andric .addReg(LimitReg) 8900b57cec5SDimitry Andric .addMBB(RoundMBB) 8910b57cec5SDimitry Andric .addReg(ProbeReg) 8920b57cec5SDimitry Andric .addMBB(LoopMBB); 8930b57cec5SDimitry Andric } 8940b57cec5SDimitry Andric 8950b57cec5SDimitry Andric LoopMBB->addLiveIn(JoinReg); 8960b57cec5SDimitry Andric addRegOffset(BuildMI(LoopMBB, DL, TII.get(X86::LEA64r), ProbeReg), JoinReg, 8970b57cec5SDimitry Andric false, -PageSize); 8980b57cec5SDimitry Andric 8990b57cec5SDimitry Andric // Probe by storing a byte onto the stack. 9000b57cec5SDimitry Andric BuildMI(LoopMBB, DL, TII.get(X86::MOV8mi)) 9010b57cec5SDimitry Andric .addReg(ProbeReg) 9020b57cec5SDimitry Andric .addImm(1) 9030b57cec5SDimitry Andric .addReg(0) 9040b57cec5SDimitry Andric .addImm(0) 9050b57cec5SDimitry Andric .addReg(0) 9060b57cec5SDimitry Andric .addImm(0); 9070b57cec5SDimitry Andric 9080b57cec5SDimitry Andric LoopMBB->addLiveIn(RoundedReg); 9090b57cec5SDimitry Andric BuildMI(LoopMBB, DL, TII.get(X86::CMP64rr)) 9100b57cec5SDimitry Andric .addReg(RoundedReg) 9110b57cec5SDimitry Andric .addReg(ProbeReg); 9120b57cec5SDimitry Andric BuildMI(LoopMBB, DL, TII.get(X86::JCC_1)).addMBB(LoopMBB).addImm(X86::COND_NE); 9130b57cec5SDimitry Andric 9140b57cec5SDimitry Andric MachineBasicBlock::iterator ContinueMBBI = ContinueMBB->getFirstNonPHI(); 9150b57cec5SDimitry Andric 9160b57cec5SDimitry Andric // If in prolog, restore RDX and RCX. 9170b57cec5SDimitry Andric if (InProlog) { 9180b57cec5SDimitry Andric if (RCXShadowSlot) // It means we spilled RCX in the prologue. 9190b57cec5SDimitry Andric addRegOffset(BuildMI(*ContinueMBB, ContinueMBBI, DL, 9200b57cec5SDimitry Andric TII.get(X86::MOV64rm), X86::RCX), 9210b57cec5SDimitry Andric X86::RSP, false, RCXShadowSlot); 9220b57cec5SDimitry Andric if (RDXShadowSlot) // It means we spilled RDX in the prologue. 9230b57cec5SDimitry Andric addRegOffset(BuildMI(*ContinueMBB, ContinueMBBI, DL, 9240b57cec5SDimitry Andric TII.get(X86::MOV64rm), X86::RDX), 9250b57cec5SDimitry Andric X86::RSP, false, RDXShadowSlot); 9260b57cec5SDimitry Andric } 9270b57cec5SDimitry Andric 9280b57cec5SDimitry Andric // Now that the probing is done, add code to continueMBB to update 9290b57cec5SDimitry Andric // the stack pointer for real. 9300b57cec5SDimitry Andric ContinueMBB->addLiveIn(SizeReg); 9310b57cec5SDimitry Andric BuildMI(*ContinueMBB, ContinueMBBI, DL, TII.get(X86::SUB64rr), X86::RSP) 9320b57cec5SDimitry Andric .addReg(X86::RSP) 9330b57cec5SDimitry Andric .addReg(SizeReg); 9340b57cec5SDimitry Andric 9350b57cec5SDimitry Andric // Add the control flow edges we need. 9360b57cec5SDimitry Andric MBB.addSuccessor(ContinueMBB); 9370b57cec5SDimitry Andric MBB.addSuccessor(RoundMBB); 9380b57cec5SDimitry Andric RoundMBB->addSuccessor(LoopMBB); 9390b57cec5SDimitry Andric LoopMBB->addSuccessor(ContinueMBB); 9400b57cec5SDimitry Andric LoopMBB->addSuccessor(LoopMBB); 9410b57cec5SDimitry Andric 9420b57cec5SDimitry Andric // Mark all the instructions added to the prolog as frame setup. 9430b57cec5SDimitry Andric if (InProlog) { 9440b57cec5SDimitry Andric for (++BeforeMBBI; BeforeMBBI != MBB.end(); ++BeforeMBBI) { 9450b57cec5SDimitry Andric BeforeMBBI->setFlag(MachineInstr::FrameSetup); 9460b57cec5SDimitry Andric } 9470b57cec5SDimitry Andric for (MachineInstr &MI : *RoundMBB) { 9480b57cec5SDimitry Andric MI.setFlag(MachineInstr::FrameSetup); 9490b57cec5SDimitry Andric } 9500b57cec5SDimitry Andric for (MachineInstr &MI : *LoopMBB) { 9510b57cec5SDimitry Andric MI.setFlag(MachineInstr::FrameSetup); 9520b57cec5SDimitry Andric } 9530b57cec5SDimitry Andric for (MachineBasicBlock::iterator CMBBI = ContinueMBB->begin(); 9540b57cec5SDimitry Andric CMBBI != ContinueMBBI; ++CMBBI) { 9550b57cec5SDimitry Andric CMBBI->setFlag(MachineInstr::FrameSetup); 9560b57cec5SDimitry Andric } 9570b57cec5SDimitry Andric } 9580b57cec5SDimitry Andric } 9590b57cec5SDimitry Andric 9600b57cec5SDimitry Andric void X86FrameLowering::emitStackProbeCall(MachineFunction &MF, 9610b57cec5SDimitry Andric MachineBasicBlock &MBB, 9620b57cec5SDimitry Andric MachineBasicBlock::iterator MBBI, 9630b57cec5SDimitry Andric const DebugLoc &DL, 9640b57cec5SDimitry Andric bool InProlog) const { 9650b57cec5SDimitry Andric bool IsLargeCodeModel = MF.getTarget().getCodeModel() == CodeModel::Large; 9660b57cec5SDimitry Andric 9670946e70aSDimitry Andric // FIXME: Add indirect thunk support and remove this. 9680946e70aSDimitry Andric if (Is64Bit && IsLargeCodeModel && STI.useIndirectThunkCalls()) 9690b57cec5SDimitry Andric report_fatal_error("Emitting stack probe calls on 64-bit with the large " 9700946e70aSDimitry Andric "code model and indirect thunks not yet implemented."); 9710b57cec5SDimitry Andric 9720b57cec5SDimitry Andric unsigned CallOp; 9730b57cec5SDimitry Andric if (Is64Bit) 9740b57cec5SDimitry Andric CallOp = IsLargeCodeModel ? X86::CALL64r : X86::CALL64pcrel32; 9750b57cec5SDimitry Andric else 9760b57cec5SDimitry Andric CallOp = X86::CALLpcrel32; 9770b57cec5SDimitry Andric 9780b57cec5SDimitry Andric StringRef Symbol = STI.getTargetLowering()->getStackProbeSymbolName(MF); 9790b57cec5SDimitry Andric 9800b57cec5SDimitry Andric MachineInstrBuilder CI; 9810b57cec5SDimitry Andric MachineBasicBlock::iterator ExpansionMBBI = std::prev(MBBI); 9820b57cec5SDimitry Andric 9830b57cec5SDimitry Andric // All current stack probes take AX and SP as input, clobber flags, and 9840b57cec5SDimitry Andric // preserve all registers. x86_64 probes leave RSP unmodified. 9850b57cec5SDimitry Andric if (Is64Bit && MF.getTarget().getCodeModel() == CodeModel::Large) { 9860b57cec5SDimitry Andric // For the large code model, we have to call through a register. Use R11, 9870b57cec5SDimitry Andric // as it is scratch in all supported calling conventions. 9880b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64ri), X86::R11) 9890b57cec5SDimitry Andric .addExternalSymbol(MF.createExternalSymbolName(Symbol)); 9900b57cec5SDimitry Andric CI = BuildMI(MBB, MBBI, DL, TII.get(CallOp)).addReg(X86::R11); 9910b57cec5SDimitry Andric } else { 9920b57cec5SDimitry Andric CI = BuildMI(MBB, MBBI, DL, TII.get(CallOp)) 9930b57cec5SDimitry Andric .addExternalSymbol(MF.createExternalSymbolName(Symbol)); 9940b57cec5SDimitry Andric } 9950b57cec5SDimitry Andric 9960b57cec5SDimitry Andric unsigned AX = Uses64BitFramePtr ? X86::RAX : X86::EAX; 9970b57cec5SDimitry Andric unsigned SP = Uses64BitFramePtr ? X86::RSP : X86::ESP; 9980b57cec5SDimitry Andric CI.addReg(AX, RegState::Implicit) 9990b57cec5SDimitry Andric .addReg(SP, RegState::Implicit) 10000b57cec5SDimitry Andric .addReg(AX, RegState::Define | RegState::Implicit) 10010b57cec5SDimitry Andric .addReg(SP, RegState::Define | RegState::Implicit) 10020b57cec5SDimitry Andric .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit); 10030b57cec5SDimitry Andric 10040b57cec5SDimitry Andric if (STI.isTargetWin64() || !STI.isOSWindows()) { 10050b57cec5SDimitry Andric // MSVC x32's _chkstk and cygwin/mingw's _alloca adjust %esp themselves. 10060b57cec5SDimitry Andric // MSVC x64's __chkstk and cygwin/mingw's ___chkstk_ms do not adjust %rsp 10070b57cec5SDimitry Andric // themselves. They also does not clobber %rax so we can reuse it when 10080b57cec5SDimitry Andric // adjusting %rsp. 10090b57cec5SDimitry Andric // All other platforms do not specify a particular ABI for the stack probe 10100b57cec5SDimitry Andric // function, so we arbitrarily define it to not adjust %esp/%rsp itself. 10110b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(getSUBrrOpcode(Uses64BitFramePtr)), SP) 10120b57cec5SDimitry Andric .addReg(SP) 10130b57cec5SDimitry Andric .addReg(AX); 10140b57cec5SDimitry Andric } 10150b57cec5SDimitry Andric 10160b57cec5SDimitry Andric if (InProlog) { 10170b57cec5SDimitry Andric // Apply the frame setup flag to all inserted instrs. 10180b57cec5SDimitry Andric for (++ExpansionMBBI; ExpansionMBBI != MBBI; ++ExpansionMBBI) 10190b57cec5SDimitry Andric ExpansionMBBI->setFlag(MachineInstr::FrameSetup); 10200b57cec5SDimitry Andric } 10210b57cec5SDimitry Andric } 10220b57cec5SDimitry Andric 10230b57cec5SDimitry Andric static unsigned calculateSetFPREG(uint64_t SPAdjust) { 10240b57cec5SDimitry Andric // Win64 ABI has a less restrictive limitation of 240; 128 works equally well 10250b57cec5SDimitry Andric // and might require smaller successive adjustments. 10260b57cec5SDimitry Andric const uint64_t Win64MaxSEHOffset = 128; 10270b57cec5SDimitry Andric uint64_t SEHFrameOffset = std::min(SPAdjust, Win64MaxSEHOffset); 10280b57cec5SDimitry Andric // Win64 ABI requires 16-byte alignment for the UWOP_SET_FPREG opcode. 10290b57cec5SDimitry Andric return SEHFrameOffset & -16; 10300b57cec5SDimitry Andric } 10310b57cec5SDimitry Andric 10320b57cec5SDimitry Andric // If we're forcing a stack realignment we can't rely on just the frame 10330b57cec5SDimitry Andric // info, we need to know the ABI stack alignment as well in case we 10340b57cec5SDimitry Andric // have a call out. Otherwise just make sure we have some alignment - we'll 10350b57cec5SDimitry Andric // go with the minimum SlotSize. 10360b57cec5SDimitry Andric uint64_t X86FrameLowering::calculateMaxStackAlign(const MachineFunction &MF) const { 10370b57cec5SDimitry Andric const MachineFrameInfo &MFI = MF.getFrameInfo(); 1038*5ffd83dbSDimitry Andric Align MaxAlign = MFI.getMaxAlign(); // Desired stack alignment. 1039*5ffd83dbSDimitry Andric Align StackAlign = getStackAlign(); 10400b57cec5SDimitry Andric if (MF.getFunction().hasFnAttribute("stackrealign")) { 10410b57cec5SDimitry Andric if (MFI.hasCalls()) 10420b57cec5SDimitry Andric MaxAlign = (StackAlign > MaxAlign) ? StackAlign : MaxAlign; 10430b57cec5SDimitry Andric else if (MaxAlign < SlotSize) 1044*5ffd83dbSDimitry Andric MaxAlign = Align(SlotSize); 10450b57cec5SDimitry Andric } 1046*5ffd83dbSDimitry Andric return MaxAlign.value(); 10470b57cec5SDimitry Andric } 10480b57cec5SDimitry Andric 10490b57cec5SDimitry Andric void X86FrameLowering::BuildStackAlignAND(MachineBasicBlock &MBB, 10500b57cec5SDimitry Andric MachineBasicBlock::iterator MBBI, 10510b57cec5SDimitry Andric const DebugLoc &DL, unsigned Reg, 10520b57cec5SDimitry Andric uint64_t MaxAlign) const { 10530b57cec5SDimitry Andric uint64_t Val = -MaxAlign; 10540b57cec5SDimitry Andric unsigned AndOp = getANDriOpcode(Uses64BitFramePtr, Val); 10550b57cec5SDimitry Andric MachineInstr *MI = BuildMI(MBB, MBBI, DL, TII.get(AndOp), Reg) 10560b57cec5SDimitry Andric .addReg(Reg) 10570b57cec5SDimitry Andric .addImm(Val) 10580b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 10590b57cec5SDimitry Andric 10600b57cec5SDimitry Andric // The EFLAGS implicit def is dead. 10610b57cec5SDimitry Andric MI->getOperand(3).setIsDead(); 10620b57cec5SDimitry Andric } 10630b57cec5SDimitry Andric 10640b57cec5SDimitry Andric bool X86FrameLowering::has128ByteRedZone(const MachineFunction& MF) const { 10650b57cec5SDimitry Andric // x86-64 (non Win64) has a 128 byte red zone which is guaranteed not to be 10660b57cec5SDimitry Andric // clobbered by any interrupt handler. 10670b57cec5SDimitry Andric assert(&STI == &MF.getSubtarget<X86Subtarget>() && 10680b57cec5SDimitry Andric "MF used frame lowering for wrong subtarget"); 10690b57cec5SDimitry Andric const Function &Fn = MF.getFunction(); 10700b57cec5SDimitry Andric const bool IsWin64CC = STI.isCallingConvWin64(Fn.getCallingConv()); 10710b57cec5SDimitry Andric return Is64Bit && !IsWin64CC && !Fn.hasFnAttribute(Attribute::NoRedZone); 10720b57cec5SDimitry Andric } 10730b57cec5SDimitry Andric 10740b57cec5SDimitry Andric 10750b57cec5SDimitry Andric /// emitPrologue - Push callee-saved registers onto the stack, which 10760b57cec5SDimitry Andric /// automatically adjust the stack pointer. Adjust the stack pointer to allocate 10770b57cec5SDimitry Andric /// space for local variables. Also emit labels used by the exception handler to 10780b57cec5SDimitry Andric /// generate the exception handling frames. 10790b57cec5SDimitry Andric 10800b57cec5SDimitry Andric /* 10810b57cec5SDimitry Andric Here's a gist of what gets emitted: 10820b57cec5SDimitry Andric 10830b57cec5SDimitry Andric ; Establish frame pointer, if needed 10840b57cec5SDimitry Andric [if needs FP] 10850b57cec5SDimitry Andric push %rbp 10860b57cec5SDimitry Andric .cfi_def_cfa_offset 16 10870b57cec5SDimitry Andric .cfi_offset %rbp, -16 10880b57cec5SDimitry Andric .seh_pushreg %rpb 10890b57cec5SDimitry Andric mov %rsp, %rbp 10900b57cec5SDimitry Andric .cfi_def_cfa_register %rbp 10910b57cec5SDimitry Andric 10920b57cec5SDimitry Andric ; Spill general-purpose registers 10930b57cec5SDimitry Andric [for all callee-saved GPRs] 10940b57cec5SDimitry Andric pushq %<reg> 10950b57cec5SDimitry Andric [if not needs FP] 10960b57cec5SDimitry Andric .cfi_def_cfa_offset (offset from RETADDR) 10970b57cec5SDimitry Andric .seh_pushreg %<reg> 10980b57cec5SDimitry Andric 10990b57cec5SDimitry Andric ; If the required stack alignment > default stack alignment 11000b57cec5SDimitry Andric ; rsp needs to be re-aligned. This creates a "re-alignment gap" 11010b57cec5SDimitry Andric ; of unknown size in the stack frame. 11020b57cec5SDimitry Andric [if stack needs re-alignment] 11030b57cec5SDimitry Andric and $MASK, %rsp 11040b57cec5SDimitry Andric 11050b57cec5SDimitry Andric ; Allocate space for locals 11060b57cec5SDimitry Andric [if target is Windows and allocated space > 4096 bytes] 11070b57cec5SDimitry Andric ; Windows needs special care for allocations larger 11080b57cec5SDimitry Andric ; than one page. 11090b57cec5SDimitry Andric mov $NNN, %rax 11100b57cec5SDimitry Andric call ___chkstk_ms/___chkstk 11110b57cec5SDimitry Andric sub %rax, %rsp 11120b57cec5SDimitry Andric [else] 11130b57cec5SDimitry Andric sub $NNN, %rsp 11140b57cec5SDimitry Andric 11150b57cec5SDimitry Andric [if needs FP] 11160b57cec5SDimitry Andric .seh_stackalloc (size of XMM spill slots) 11170b57cec5SDimitry Andric .seh_setframe %rbp, SEHFrameOffset ; = size of all spill slots 11180b57cec5SDimitry Andric [else] 11190b57cec5SDimitry Andric .seh_stackalloc NNN 11200b57cec5SDimitry Andric 11210b57cec5SDimitry Andric ; Spill XMMs 11220b57cec5SDimitry Andric ; Note, that while only Windows 64 ABI specifies XMMs as callee-preserved, 11230b57cec5SDimitry Andric ; they may get spilled on any platform, if the current function 11240b57cec5SDimitry Andric ; calls @llvm.eh.unwind.init 11250b57cec5SDimitry Andric [if needs FP] 11260b57cec5SDimitry Andric [for all callee-saved XMM registers] 11270b57cec5SDimitry Andric movaps %<xmm reg>, -MMM(%rbp) 11280b57cec5SDimitry Andric [for all callee-saved XMM registers] 11290b57cec5SDimitry Andric .seh_savexmm %<xmm reg>, (-MMM + SEHFrameOffset) 11300b57cec5SDimitry Andric ; i.e. the offset relative to (%rbp - SEHFrameOffset) 11310b57cec5SDimitry Andric [else] 11320b57cec5SDimitry Andric [for all callee-saved XMM registers] 11330b57cec5SDimitry Andric movaps %<xmm reg>, KKK(%rsp) 11340b57cec5SDimitry Andric [for all callee-saved XMM registers] 11350b57cec5SDimitry Andric .seh_savexmm %<xmm reg>, KKK 11360b57cec5SDimitry Andric 11370b57cec5SDimitry Andric .seh_endprologue 11380b57cec5SDimitry Andric 11390b57cec5SDimitry Andric [if needs base pointer] 11400b57cec5SDimitry Andric mov %rsp, %rbx 11410b57cec5SDimitry Andric [if needs to restore base pointer] 11420b57cec5SDimitry Andric mov %rsp, -MMM(%rbp) 11430b57cec5SDimitry Andric 11440b57cec5SDimitry Andric ; Emit CFI info 11450b57cec5SDimitry Andric [if needs FP] 11460b57cec5SDimitry Andric [for all callee-saved registers] 11470b57cec5SDimitry Andric .cfi_offset %<reg>, (offset from %rbp) 11480b57cec5SDimitry Andric [else] 11490b57cec5SDimitry Andric .cfi_def_cfa_offset (offset from RETADDR) 11500b57cec5SDimitry Andric [for all callee-saved registers] 11510b57cec5SDimitry Andric .cfi_offset %<reg>, (offset from %rsp) 11520b57cec5SDimitry Andric 11530b57cec5SDimitry Andric Notes: 11540b57cec5SDimitry Andric - .seh directives are emitted only for Windows 64 ABI 11550b57cec5SDimitry Andric - .cv_fpo directives are emitted on win32 when emitting CodeView 11560b57cec5SDimitry Andric - .cfi directives are emitted for all other ABIs 11570b57cec5SDimitry Andric - for 32-bit code, substitute %e?? registers for %r?? 11580b57cec5SDimitry Andric */ 11590b57cec5SDimitry Andric 11600b57cec5SDimitry Andric void X86FrameLowering::emitPrologue(MachineFunction &MF, 11610b57cec5SDimitry Andric MachineBasicBlock &MBB) const { 11620b57cec5SDimitry Andric assert(&STI == &MF.getSubtarget<X86Subtarget>() && 11630b57cec5SDimitry Andric "MF used frame lowering for wrong subtarget"); 11640b57cec5SDimitry Andric MachineBasicBlock::iterator MBBI = MBB.begin(); 11650b57cec5SDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo(); 11660b57cec5SDimitry Andric const Function &Fn = MF.getFunction(); 11670b57cec5SDimitry Andric MachineModuleInfo &MMI = MF.getMMI(); 11680b57cec5SDimitry Andric X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>(); 11690b57cec5SDimitry Andric uint64_t MaxAlign = calculateMaxStackAlign(MF); // Desired stack alignment. 11700b57cec5SDimitry Andric uint64_t StackSize = MFI.getStackSize(); // Number of bytes to allocate. 11710b57cec5SDimitry Andric bool IsFunclet = MBB.isEHFuncletEntry(); 11720b57cec5SDimitry Andric EHPersonality Personality = EHPersonality::Unknown; 11730b57cec5SDimitry Andric if (Fn.hasPersonalityFn()) 11740b57cec5SDimitry Andric Personality = classifyEHPersonality(Fn.getPersonalityFn()); 11750b57cec5SDimitry Andric bool FnHasClrFunclet = 11760b57cec5SDimitry Andric MF.hasEHFunclets() && Personality == EHPersonality::CoreCLR; 11770b57cec5SDimitry Andric bool IsClrFunclet = IsFunclet && FnHasClrFunclet; 11780b57cec5SDimitry Andric bool HasFP = hasFP(MF); 11790b57cec5SDimitry Andric bool IsWin64Prologue = MF.getTarget().getMCAsmInfo()->usesWindowsCFI(); 11800b57cec5SDimitry Andric bool NeedsWin64CFI = IsWin64Prologue && Fn.needsUnwindTableEntry(); 11810b57cec5SDimitry Andric // FIXME: Emit FPO data for EH funclets. 11820b57cec5SDimitry Andric bool NeedsWinFPO = 11830b57cec5SDimitry Andric !IsFunclet && STI.isTargetWin32() && MMI.getModule()->getCodeViewFlag(); 11840b57cec5SDimitry Andric bool NeedsWinCFI = NeedsWin64CFI || NeedsWinFPO; 1185480093f4SDimitry Andric bool NeedsDwarfCFI = !IsWin64Prologue && MF.needsFrameMoves(); 11868bcb0991SDimitry Andric Register FramePtr = TRI->getFrameRegister(MF); 11878bcb0991SDimitry Andric const Register MachineFramePtr = 11880b57cec5SDimitry Andric STI.isTarget64BitILP32() 11898bcb0991SDimitry Andric ? Register(getX86SubSuperRegister(FramePtr, 64)) : FramePtr; 11908bcb0991SDimitry Andric Register BasePtr = TRI->getBaseRegister(); 11910b57cec5SDimitry Andric bool HasWinCFI = false; 11920b57cec5SDimitry Andric 11930b57cec5SDimitry Andric // Debug location must be unknown since the first debug location is used 11940b57cec5SDimitry Andric // to determine the end of the prologue. 11950b57cec5SDimitry Andric DebugLoc DL; 11960b57cec5SDimitry Andric 11970b57cec5SDimitry Andric // Add RETADDR move area to callee saved frame size. 11980b57cec5SDimitry Andric int TailCallReturnAddrDelta = X86FI->getTCReturnAddrDelta(); 11990b57cec5SDimitry Andric if (TailCallReturnAddrDelta && IsWin64Prologue) 12000b57cec5SDimitry Andric report_fatal_error("Can't handle guaranteed tail call under win64 yet"); 12010b57cec5SDimitry Andric 12020b57cec5SDimitry Andric if (TailCallReturnAddrDelta < 0) 12030b57cec5SDimitry Andric X86FI->setCalleeSavedFrameSize( 12040b57cec5SDimitry Andric X86FI->getCalleeSavedFrameSize() - TailCallReturnAddrDelta); 12050b57cec5SDimitry Andric 1206*5ffd83dbSDimitry Andric const bool EmitStackProbeCall = 1207*5ffd83dbSDimitry Andric STI.getTargetLowering()->hasStackProbeSymbol(MF); 12088bcb0991SDimitry Andric unsigned StackProbeSize = STI.getTargetLowering()->getStackProbeSize(MF); 12090b57cec5SDimitry Andric 12100b57cec5SDimitry Andric // Re-align the stack on 64-bit if the x86-interrupt calling convention is 12110b57cec5SDimitry Andric // used and an error code was pushed, since the x86-64 ABI requires a 16-byte 12120b57cec5SDimitry Andric // stack alignment. 12130b57cec5SDimitry Andric if (Fn.getCallingConv() == CallingConv::X86_INTR && Is64Bit && 12140b57cec5SDimitry Andric Fn.arg_size() == 2) { 12150b57cec5SDimitry Andric StackSize += 8; 12160b57cec5SDimitry Andric MFI.setStackSize(StackSize); 12170b57cec5SDimitry Andric emitSPUpdate(MBB, MBBI, DL, -8, /*InEpilogue=*/false); 12180b57cec5SDimitry Andric } 12190b57cec5SDimitry Andric 12200b57cec5SDimitry Andric // If this is x86-64 and the Red Zone is not disabled, if we are a leaf 12210b57cec5SDimitry Andric // function, and use up to 128 bytes of stack space, don't have a frame 12220b57cec5SDimitry Andric // pointer, calls, or dynamic alloca then we do not need to adjust the 12230b57cec5SDimitry Andric // stack pointer (we fit in the Red Zone). We also check that we don't 12240b57cec5SDimitry Andric // push and pop from the stack. 1225*5ffd83dbSDimitry Andric if (has128ByteRedZone(MF) && !TRI->needsStackRealignment(MF) && 12260b57cec5SDimitry Andric !MFI.hasVarSizedObjects() && // No dynamic alloca. 12270b57cec5SDimitry Andric !MFI.adjustsStack() && // No calls. 1228*5ffd83dbSDimitry Andric !EmitStackProbeCall && // No stack probes. 12290b57cec5SDimitry Andric !MFI.hasCopyImplyingStackAdjustment() && // Don't push and pop. 12300b57cec5SDimitry Andric !MF.shouldSplitStack()) { // Regular stack 12310b57cec5SDimitry Andric uint64_t MinSize = X86FI->getCalleeSavedFrameSize(); 12320b57cec5SDimitry Andric if (HasFP) MinSize += SlotSize; 12330b57cec5SDimitry Andric X86FI->setUsesRedZone(MinSize > 0 || StackSize > 0); 12340b57cec5SDimitry Andric StackSize = std::max(MinSize, StackSize > 128 ? StackSize - 128 : 0); 12350b57cec5SDimitry Andric MFI.setStackSize(StackSize); 12360b57cec5SDimitry Andric } 12370b57cec5SDimitry Andric 12380b57cec5SDimitry Andric // Insert stack pointer adjustment for later moving of return addr. Only 12390b57cec5SDimitry Andric // applies to tail call optimized functions where the callee argument stack 12400b57cec5SDimitry Andric // size is bigger than the callers. 12410b57cec5SDimitry Andric if (TailCallReturnAddrDelta < 0) { 12420b57cec5SDimitry Andric BuildStackAdjustment(MBB, MBBI, DL, TailCallReturnAddrDelta, 12430b57cec5SDimitry Andric /*InEpilogue=*/false) 12440b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 12450b57cec5SDimitry Andric } 12460b57cec5SDimitry Andric 12470b57cec5SDimitry Andric // Mapping for machine moves: 12480b57cec5SDimitry Andric // 12490b57cec5SDimitry Andric // DST: VirtualFP AND 12500b57cec5SDimitry Andric // SRC: VirtualFP => DW_CFA_def_cfa_offset 12510b57cec5SDimitry Andric // ELSE => DW_CFA_def_cfa 12520b57cec5SDimitry Andric // 12530b57cec5SDimitry Andric // SRC: VirtualFP AND 12540b57cec5SDimitry Andric // DST: Register => DW_CFA_def_cfa_register 12550b57cec5SDimitry Andric // 12560b57cec5SDimitry Andric // ELSE 12570b57cec5SDimitry Andric // OFFSET < 0 => DW_CFA_offset_extended_sf 12580b57cec5SDimitry Andric // REG < 64 => DW_CFA_offset + Reg 12590b57cec5SDimitry Andric // ELSE => DW_CFA_offset_extended 12600b57cec5SDimitry Andric 12610b57cec5SDimitry Andric uint64_t NumBytes = 0; 12620b57cec5SDimitry Andric int stackGrowth = -SlotSize; 12630b57cec5SDimitry Andric 12640b57cec5SDimitry Andric // Find the funclet establisher parameter 12658bcb0991SDimitry Andric Register Establisher = X86::NoRegister; 12660b57cec5SDimitry Andric if (IsClrFunclet) 12670b57cec5SDimitry Andric Establisher = Uses64BitFramePtr ? X86::RCX : X86::ECX; 12680b57cec5SDimitry Andric else if (IsFunclet) 12690b57cec5SDimitry Andric Establisher = Uses64BitFramePtr ? X86::RDX : X86::EDX; 12700b57cec5SDimitry Andric 12710b57cec5SDimitry Andric if (IsWin64Prologue && IsFunclet && !IsClrFunclet) { 12720b57cec5SDimitry Andric // Immediately spill establisher into the home slot. 12730b57cec5SDimitry Andric // The runtime cares about this. 12740b57cec5SDimitry Andric // MOV64mr %rdx, 16(%rsp) 12750b57cec5SDimitry Andric unsigned MOVmr = Uses64BitFramePtr ? X86::MOV64mr : X86::MOV32mr; 12760b57cec5SDimitry Andric addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(MOVmr)), StackPtr, true, 16) 12770b57cec5SDimitry Andric .addReg(Establisher) 12780b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 12790b57cec5SDimitry Andric MBB.addLiveIn(Establisher); 12800b57cec5SDimitry Andric } 12810b57cec5SDimitry Andric 12820b57cec5SDimitry Andric if (HasFP) { 12830b57cec5SDimitry Andric assert(MF.getRegInfo().isReserved(MachineFramePtr) && "FP reserved"); 12840b57cec5SDimitry Andric 12850b57cec5SDimitry Andric // Calculate required stack adjustment. 12860b57cec5SDimitry Andric uint64_t FrameSize = StackSize - SlotSize; 12870b57cec5SDimitry Andric // If required, include space for extra hidden slot for stashing base pointer. 12880b57cec5SDimitry Andric if (X86FI->getRestoreBasePointer()) 12890b57cec5SDimitry Andric FrameSize += SlotSize; 12900b57cec5SDimitry Andric 12910b57cec5SDimitry Andric NumBytes = FrameSize - X86FI->getCalleeSavedFrameSize(); 12920b57cec5SDimitry Andric 12930b57cec5SDimitry Andric // Callee-saved registers are pushed on stack before the stack is realigned. 12940b57cec5SDimitry Andric if (TRI->needsStackRealignment(MF) && !IsWin64Prologue) 12950b57cec5SDimitry Andric NumBytes = alignTo(NumBytes, MaxAlign); 12960b57cec5SDimitry Andric 12970b57cec5SDimitry Andric // Save EBP/RBP into the appropriate stack slot. 12980b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(Is64Bit ? X86::PUSH64r : X86::PUSH32r)) 12990b57cec5SDimitry Andric .addReg(MachineFramePtr, RegState::Kill) 13000b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 13010b57cec5SDimitry Andric 13020b57cec5SDimitry Andric if (NeedsDwarfCFI) { 13030b57cec5SDimitry Andric // Mark the place where EBP/RBP was saved. 13040b57cec5SDimitry Andric // Define the current CFA rule to use the provided offset. 13050b57cec5SDimitry Andric assert(StackSize); 13060b57cec5SDimitry Andric BuildCFI(MBB, MBBI, DL, 1307*5ffd83dbSDimitry Andric MCCFIInstruction::cfiDefCfaOffset(nullptr, -2 * stackGrowth)); 13080b57cec5SDimitry Andric 13090b57cec5SDimitry Andric // Change the rule for the FramePtr to be an "offset" rule. 13100b57cec5SDimitry Andric unsigned DwarfFramePtr = TRI->getDwarfRegNum(MachineFramePtr, true); 13110b57cec5SDimitry Andric BuildCFI(MBB, MBBI, DL, MCCFIInstruction::createOffset( 13120b57cec5SDimitry Andric nullptr, DwarfFramePtr, 2 * stackGrowth)); 13130b57cec5SDimitry Andric } 13140b57cec5SDimitry Andric 13150b57cec5SDimitry Andric if (NeedsWinCFI) { 13160b57cec5SDimitry Andric HasWinCFI = true; 13170b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_PushReg)) 13180b57cec5SDimitry Andric .addImm(FramePtr) 13190b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 13200b57cec5SDimitry Andric } 13210b57cec5SDimitry Andric 13220b57cec5SDimitry Andric if (!IsWin64Prologue && !IsFunclet) { 13230b57cec5SDimitry Andric // Update EBP with the new base value. 13240b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, 13250b57cec5SDimitry Andric TII.get(Uses64BitFramePtr ? X86::MOV64rr : X86::MOV32rr), 13260b57cec5SDimitry Andric FramePtr) 13270b57cec5SDimitry Andric .addReg(StackPtr) 13280b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 13290b57cec5SDimitry Andric 13300b57cec5SDimitry Andric if (NeedsDwarfCFI) { 13310b57cec5SDimitry Andric // Mark effective beginning of when frame pointer becomes valid. 13320b57cec5SDimitry Andric // Define the current CFA to use the EBP/RBP register. 13330b57cec5SDimitry Andric unsigned DwarfFramePtr = TRI->getDwarfRegNum(MachineFramePtr, true); 13340b57cec5SDimitry Andric BuildCFI(MBB, MBBI, DL, MCCFIInstruction::createDefCfaRegister( 13350b57cec5SDimitry Andric nullptr, DwarfFramePtr)); 13360b57cec5SDimitry Andric } 13370b57cec5SDimitry Andric 13380b57cec5SDimitry Andric if (NeedsWinFPO) { 13390b57cec5SDimitry Andric // .cv_fpo_setframe $FramePtr 13400b57cec5SDimitry Andric HasWinCFI = true; 13410b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_SetFrame)) 13420b57cec5SDimitry Andric .addImm(FramePtr) 13430b57cec5SDimitry Andric .addImm(0) 13440b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 13450b57cec5SDimitry Andric } 13460b57cec5SDimitry Andric } 13470b57cec5SDimitry Andric } else { 13480b57cec5SDimitry Andric assert(!IsFunclet && "funclets without FPs not yet implemented"); 13490b57cec5SDimitry Andric NumBytes = StackSize - X86FI->getCalleeSavedFrameSize(); 13500b57cec5SDimitry Andric } 13510b57cec5SDimitry Andric 13520b57cec5SDimitry Andric // Update the offset adjustment, which is mainly used by codeview to translate 13530b57cec5SDimitry Andric // from ESP to VFRAME relative local variable offsets. 13540b57cec5SDimitry Andric if (!IsFunclet) { 13550b57cec5SDimitry Andric if (HasFP && TRI->needsStackRealignment(MF)) 13560b57cec5SDimitry Andric MFI.setOffsetAdjustment(-NumBytes); 13570b57cec5SDimitry Andric else 13580b57cec5SDimitry Andric MFI.setOffsetAdjustment(-StackSize); 13590b57cec5SDimitry Andric } 13600b57cec5SDimitry Andric 13610b57cec5SDimitry Andric // For EH funclets, only allocate enough space for outgoing calls. Save the 13620b57cec5SDimitry Andric // NumBytes value that we would've used for the parent frame. 13630b57cec5SDimitry Andric unsigned ParentFrameNumBytes = NumBytes; 13640b57cec5SDimitry Andric if (IsFunclet) 13650b57cec5SDimitry Andric NumBytes = getWinEHFuncletFrameSize(MF); 13660b57cec5SDimitry Andric 13670b57cec5SDimitry Andric // Skip the callee-saved push instructions. 13680b57cec5SDimitry Andric bool PushedRegs = false; 13690b57cec5SDimitry Andric int StackOffset = 2 * stackGrowth; 13700b57cec5SDimitry Andric 13710b57cec5SDimitry Andric while (MBBI != MBB.end() && 13720b57cec5SDimitry Andric MBBI->getFlag(MachineInstr::FrameSetup) && 13730b57cec5SDimitry Andric (MBBI->getOpcode() == X86::PUSH32r || 13740b57cec5SDimitry Andric MBBI->getOpcode() == X86::PUSH64r)) { 13750b57cec5SDimitry Andric PushedRegs = true; 13768bcb0991SDimitry Andric Register Reg = MBBI->getOperand(0).getReg(); 13770b57cec5SDimitry Andric ++MBBI; 13780b57cec5SDimitry Andric 13790b57cec5SDimitry Andric if (!HasFP && NeedsDwarfCFI) { 13800b57cec5SDimitry Andric // Mark callee-saved push instruction. 13810b57cec5SDimitry Andric // Define the current CFA rule to use the provided offset. 13820b57cec5SDimitry Andric assert(StackSize); 13830b57cec5SDimitry Andric BuildCFI(MBB, MBBI, DL, 1384*5ffd83dbSDimitry Andric MCCFIInstruction::cfiDefCfaOffset(nullptr, -StackOffset)); 13850b57cec5SDimitry Andric StackOffset += stackGrowth; 13860b57cec5SDimitry Andric } 13870b57cec5SDimitry Andric 13880b57cec5SDimitry Andric if (NeedsWinCFI) { 13890b57cec5SDimitry Andric HasWinCFI = true; 13900b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_PushReg)) 13910b57cec5SDimitry Andric .addImm(Reg) 13920b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 13930b57cec5SDimitry Andric } 13940b57cec5SDimitry Andric } 13950b57cec5SDimitry Andric 13960b57cec5SDimitry Andric // Realign stack after we pushed callee-saved registers (so that we'll be 13970b57cec5SDimitry Andric // able to calculate their offsets from the frame pointer). 13980b57cec5SDimitry Andric // Don't do this for Win64, it needs to realign the stack after the prologue. 13990b57cec5SDimitry Andric if (!IsWin64Prologue && !IsFunclet && TRI->needsStackRealignment(MF)) { 14000b57cec5SDimitry Andric assert(HasFP && "There should be a frame pointer if stack is realigned."); 14010b57cec5SDimitry Andric BuildStackAlignAND(MBB, MBBI, DL, StackPtr, MaxAlign); 14020b57cec5SDimitry Andric 14030b57cec5SDimitry Andric if (NeedsWinCFI) { 14040b57cec5SDimitry Andric HasWinCFI = true; 14050b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_StackAlign)) 14060b57cec5SDimitry Andric .addImm(MaxAlign) 14070b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 14080b57cec5SDimitry Andric } 14090b57cec5SDimitry Andric } 14100b57cec5SDimitry Andric 14110b57cec5SDimitry Andric // If there is an SUB32ri of ESP immediately before this instruction, merge 14120b57cec5SDimitry Andric // the two. This can be the case when tail call elimination is enabled and 14130b57cec5SDimitry Andric // the callee has more arguments then the caller. 14140b57cec5SDimitry Andric NumBytes -= mergeSPUpdates(MBB, MBBI, true); 14150b57cec5SDimitry Andric 14160b57cec5SDimitry Andric // Adjust stack pointer: ESP -= numbytes. 14170b57cec5SDimitry Andric 14180b57cec5SDimitry Andric // Windows and cygwin/mingw require a prologue helper routine when allocating 14190b57cec5SDimitry Andric // more than 4K bytes on the stack. Windows uses __chkstk and cygwin/mingw 14200b57cec5SDimitry Andric // uses __alloca. __alloca and the 32-bit version of __chkstk will probe the 14210b57cec5SDimitry Andric // stack and adjust the stack pointer in one go. The 64-bit version of 14220b57cec5SDimitry Andric // __chkstk is only responsible for probing the stack. The 64-bit prologue is 14230b57cec5SDimitry Andric // responsible for adjusting the stack pointer. Touching the stack at 4K 14240b57cec5SDimitry Andric // increments is necessary to ensure that the guard pages used by the OS 14250b57cec5SDimitry Andric // virtual memory manager are allocated in correct sequence. 14260b57cec5SDimitry Andric uint64_t AlignedNumBytes = NumBytes; 14270b57cec5SDimitry Andric if (IsWin64Prologue && !IsFunclet && TRI->needsStackRealignment(MF)) 14280b57cec5SDimitry Andric AlignedNumBytes = alignTo(AlignedNumBytes, MaxAlign); 1429*5ffd83dbSDimitry Andric if (AlignedNumBytes >= StackProbeSize && EmitStackProbeCall) { 14300b57cec5SDimitry Andric assert(!X86FI->getUsesRedZone() && 14310b57cec5SDimitry Andric "The Red Zone is not accounted for in stack probes"); 14320b57cec5SDimitry Andric 14330b57cec5SDimitry Andric // Check whether EAX is livein for this block. 14340b57cec5SDimitry Andric bool isEAXAlive = isEAXLiveIn(MBB); 14350b57cec5SDimitry Andric 14360b57cec5SDimitry Andric if (isEAXAlive) { 14370b57cec5SDimitry Andric if (Is64Bit) { 14380b57cec5SDimitry Andric // Save RAX 14390b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::PUSH64r)) 14400b57cec5SDimitry Andric .addReg(X86::RAX, RegState::Kill) 14410b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 14420b57cec5SDimitry Andric } else { 14430b57cec5SDimitry Andric // Save EAX 14440b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::PUSH32r)) 14450b57cec5SDimitry Andric .addReg(X86::EAX, RegState::Kill) 14460b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 14470b57cec5SDimitry Andric } 14480b57cec5SDimitry Andric } 14490b57cec5SDimitry Andric 14500b57cec5SDimitry Andric if (Is64Bit) { 14510b57cec5SDimitry Andric // Handle the 64-bit Windows ABI case where we need to call __chkstk. 14520b57cec5SDimitry Andric // Function prologue is responsible for adjusting the stack pointer. 1453480093f4SDimitry Andric int64_t Alloc = isEAXAlive ? NumBytes - 8 : NumBytes; 14540b57cec5SDimitry Andric if (isUInt<32>(Alloc)) { 14550b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::MOV32ri), X86::EAX) 14560b57cec5SDimitry Andric .addImm(Alloc) 14570b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 14580b57cec5SDimitry Andric } else if (isInt<32>(Alloc)) { 14590b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64ri32), X86::RAX) 14600b57cec5SDimitry Andric .addImm(Alloc) 14610b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 14620b57cec5SDimitry Andric } else { 14630b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64ri), X86::RAX) 14640b57cec5SDimitry Andric .addImm(Alloc) 14650b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 14660b57cec5SDimitry Andric } 14670b57cec5SDimitry Andric } else { 14680b57cec5SDimitry Andric // Allocate NumBytes-4 bytes on stack in case of isEAXAlive. 14690b57cec5SDimitry Andric // We'll also use 4 already allocated bytes for EAX. 14700b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::MOV32ri), X86::EAX) 14710b57cec5SDimitry Andric .addImm(isEAXAlive ? NumBytes - 4 : NumBytes) 14720b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 14730b57cec5SDimitry Andric } 14740b57cec5SDimitry Andric 14750b57cec5SDimitry Andric // Call __chkstk, __chkstk_ms, or __alloca. 14760b57cec5SDimitry Andric emitStackProbe(MF, MBB, MBBI, DL, true); 14770b57cec5SDimitry Andric 14780b57cec5SDimitry Andric if (isEAXAlive) { 14790b57cec5SDimitry Andric // Restore RAX/EAX 14800b57cec5SDimitry Andric MachineInstr *MI; 14810b57cec5SDimitry Andric if (Is64Bit) 14820b57cec5SDimitry Andric MI = addRegOffset(BuildMI(MF, DL, TII.get(X86::MOV64rm), X86::RAX), 14830b57cec5SDimitry Andric StackPtr, false, NumBytes - 8); 14840b57cec5SDimitry Andric else 14850b57cec5SDimitry Andric MI = addRegOffset(BuildMI(MF, DL, TII.get(X86::MOV32rm), X86::EAX), 14860b57cec5SDimitry Andric StackPtr, false, NumBytes - 4); 14870b57cec5SDimitry Andric MI->setFlag(MachineInstr::FrameSetup); 14880b57cec5SDimitry Andric MBB.insert(MBBI, MI); 14890b57cec5SDimitry Andric } 14900b57cec5SDimitry Andric } else if (NumBytes) { 14910b57cec5SDimitry Andric emitSPUpdate(MBB, MBBI, DL, -(int64_t)NumBytes, /*InEpilogue=*/false); 14920b57cec5SDimitry Andric } 14930b57cec5SDimitry Andric 14940b57cec5SDimitry Andric if (NeedsWinCFI && NumBytes) { 14950b57cec5SDimitry Andric HasWinCFI = true; 14960b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_StackAlloc)) 14970b57cec5SDimitry Andric .addImm(NumBytes) 14980b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 14990b57cec5SDimitry Andric } 15000b57cec5SDimitry Andric 15010b57cec5SDimitry Andric int SEHFrameOffset = 0; 15020b57cec5SDimitry Andric unsigned SPOrEstablisher; 15030b57cec5SDimitry Andric if (IsFunclet) { 15040b57cec5SDimitry Andric if (IsClrFunclet) { 15050b57cec5SDimitry Andric // The establisher parameter passed to a CLR funclet is actually a pointer 15060b57cec5SDimitry Andric // to the (mostly empty) frame of its nearest enclosing funclet; we have 15070b57cec5SDimitry Andric // to find the root function establisher frame by loading the PSPSym from 15080b57cec5SDimitry Andric // the intermediate frame. 15090b57cec5SDimitry Andric unsigned PSPSlotOffset = getPSPSlotOffsetFromSP(MF); 15100b57cec5SDimitry Andric MachinePointerInfo NoInfo; 15110b57cec5SDimitry Andric MBB.addLiveIn(Establisher); 15120b57cec5SDimitry Andric addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64rm), Establisher), 15130b57cec5SDimitry Andric Establisher, false, PSPSlotOffset) 15140b57cec5SDimitry Andric .addMemOperand(MF.getMachineMemOperand( 1515*5ffd83dbSDimitry Andric NoInfo, MachineMemOperand::MOLoad, SlotSize, Align(SlotSize))); 15160b57cec5SDimitry Andric ; 15170b57cec5SDimitry Andric // Save the root establisher back into the current funclet's (mostly 15180b57cec5SDimitry Andric // empty) frame, in case a sub-funclet or the GC needs it. 15190b57cec5SDimitry Andric addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64mr)), StackPtr, 15200b57cec5SDimitry Andric false, PSPSlotOffset) 15210b57cec5SDimitry Andric .addReg(Establisher) 1522*5ffd83dbSDimitry Andric .addMemOperand(MF.getMachineMemOperand( 1523*5ffd83dbSDimitry Andric NoInfo, 1524*5ffd83dbSDimitry Andric MachineMemOperand::MOStore | MachineMemOperand::MOVolatile, 1525*5ffd83dbSDimitry Andric SlotSize, Align(SlotSize))); 15260b57cec5SDimitry Andric } 15270b57cec5SDimitry Andric SPOrEstablisher = Establisher; 15280b57cec5SDimitry Andric } else { 15290b57cec5SDimitry Andric SPOrEstablisher = StackPtr; 15300b57cec5SDimitry Andric } 15310b57cec5SDimitry Andric 15320b57cec5SDimitry Andric if (IsWin64Prologue && HasFP) { 15330b57cec5SDimitry Andric // Set RBP to a small fixed offset from RSP. In the funclet case, we base 15340b57cec5SDimitry Andric // this calculation on the incoming establisher, which holds the value of 15350b57cec5SDimitry Andric // RSP from the parent frame at the end of the prologue. 15360b57cec5SDimitry Andric SEHFrameOffset = calculateSetFPREG(ParentFrameNumBytes); 15370b57cec5SDimitry Andric if (SEHFrameOffset) 15380b57cec5SDimitry Andric addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::LEA64r), FramePtr), 15390b57cec5SDimitry Andric SPOrEstablisher, false, SEHFrameOffset); 15400b57cec5SDimitry Andric else 15410b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64rr), FramePtr) 15420b57cec5SDimitry Andric .addReg(SPOrEstablisher); 15430b57cec5SDimitry Andric 15440b57cec5SDimitry Andric // If this is not a funclet, emit the CFI describing our frame pointer. 15450b57cec5SDimitry Andric if (NeedsWinCFI && !IsFunclet) { 15460b57cec5SDimitry Andric assert(!NeedsWinFPO && "this setframe incompatible with FPO data"); 15470b57cec5SDimitry Andric HasWinCFI = true; 15480b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_SetFrame)) 15490b57cec5SDimitry Andric .addImm(FramePtr) 15500b57cec5SDimitry Andric .addImm(SEHFrameOffset) 15510b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 15520b57cec5SDimitry Andric if (isAsynchronousEHPersonality(Personality)) 15530b57cec5SDimitry Andric MF.getWinEHFuncInfo()->SEHSetFrameOffset = SEHFrameOffset; 15540b57cec5SDimitry Andric } 15550b57cec5SDimitry Andric } else if (IsFunclet && STI.is32Bit()) { 15560b57cec5SDimitry Andric // Reset EBP / ESI to something good for funclets. 15570b57cec5SDimitry Andric MBBI = restoreWin32EHStackPointers(MBB, MBBI, DL); 15580b57cec5SDimitry Andric // If we're a catch funclet, we can be returned to via catchret. Save ESP 15590b57cec5SDimitry Andric // into the registration node so that the runtime will restore it for us. 15600b57cec5SDimitry Andric if (!MBB.isCleanupFuncletEntry()) { 15610b57cec5SDimitry Andric assert(Personality == EHPersonality::MSVC_CXX); 1562*5ffd83dbSDimitry Andric Register FrameReg; 15630b57cec5SDimitry Andric int FI = MF.getWinEHFuncInfo()->EHRegNodeFrameIndex; 15640b57cec5SDimitry Andric int64_t EHRegOffset = getFrameIndexReference(MF, FI, FrameReg); 15650b57cec5SDimitry Andric // ESP is the first field, so no extra displacement is needed. 15660b57cec5SDimitry Andric addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV32mr)), FrameReg, 15670b57cec5SDimitry Andric false, EHRegOffset) 15680b57cec5SDimitry Andric .addReg(X86::ESP); 15690b57cec5SDimitry Andric } 15700b57cec5SDimitry Andric } 15710b57cec5SDimitry Andric 15720b57cec5SDimitry Andric while (MBBI != MBB.end() && MBBI->getFlag(MachineInstr::FrameSetup)) { 15730b57cec5SDimitry Andric const MachineInstr &FrameInstr = *MBBI; 15740b57cec5SDimitry Andric ++MBBI; 15750b57cec5SDimitry Andric 15760b57cec5SDimitry Andric if (NeedsWinCFI) { 15770b57cec5SDimitry Andric int FI; 15780b57cec5SDimitry Andric if (unsigned Reg = TII.isStoreToStackSlot(FrameInstr, FI)) { 15790b57cec5SDimitry Andric if (X86::FR64RegClass.contains(Reg)) { 1580c14a5a88SDimitry Andric int Offset; 1581*5ffd83dbSDimitry Andric Register IgnoredFrameReg; 1582c14a5a88SDimitry Andric if (IsWin64Prologue && IsFunclet) 1583c14a5a88SDimitry Andric Offset = getWin64EHFrameIndexRef(MF, FI, IgnoredFrameReg); 1584c14a5a88SDimitry Andric else 1585c14a5a88SDimitry Andric Offset = getFrameIndexReference(MF, FI, IgnoredFrameReg) + 1586c14a5a88SDimitry Andric SEHFrameOffset; 15870b57cec5SDimitry Andric 15880b57cec5SDimitry Andric HasWinCFI = true; 15890b57cec5SDimitry Andric assert(!NeedsWinFPO && "SEH_SaveXMM incompatible with FPO data"); 15900b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_SaveXMM)) 15910b57cec5SDimitry Andric .addImm(Reg) 15920b57cec5SDimitry Andric .addImm(Offset) 15930b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 15940b57cec5SDimitry Andric } 15950b57cec5SDimitry Andric } 15960b57cec5SDimitry Andric } 15970b57cec5SDimitry Andric } 15980b57cec5SDimitry Andric 15990b57cec5SDimitry Andric if (NeedsWinCFI && HasWinCFI) 16000b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_EndPrologue)) 16010b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 16020b57cec5SDimitry Andric 16030b57cec5SDimitry Andric if (FnHasClrFunclet && !IsFunclet) { 16040b57cec5SDimitry Andric // Save the so-called Initial-SP (i.e. the value of the stack pointer 16050b57cec5SDimitry Andric // immediately after the prolog) into the PSPSlot so that funclets 16060b57cec5SDimitry Andric // and the GC can recover it. 16070b57cec5SDimitry Andric unsigned PSPSlotOffset = getPSPSlotOffsetFromSP(MF); 16080b57cec5SDimitry Andric auto PSPInfo = MachinePointerInfo::getFixedStack( 16090b57cec5SDimitry Andric MF, MF.getWinEHFuncInfo()->PSPSymFrameIdx); 16100b57cec5SDimitry Andric addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64mr)), StackPtr, false, 16110b57cec5SDimitry Andric PSPSlotOffset) 16120b57cec5SDimitry Andric .addReg(StackPtr) 16130b57cec5SDimitry Andric .addMemOperand(MF.getMachineMemOperand( 16140b57cec5SDimitry Andric PSPInfo, MachineMemOperand::MOStore | MachineMemOperand::MOVolatile, 1615*5ffd83dbSDimitry Andric SlotSize, Align(SlotSize))); 16160b57cec5SDimitry Andric } 16170b57cec5SDimitry Andric 16180b57cec5SDimitry Andric // Realign stack after we spilled callee-saved registers (so that we'll be 16190b57cec5SDimitry Andric // able to calculate their offsets from the frame pointer). 16200b57cec5SDimitry Andric // Win64 requires aligning the stack after the prologue. 16210b57cec5SDimitry Andric if (IsWin64Prologue && TRI->needsStackRealignment(MF)) { 16220b57cec5SDimitry Andric assert(HasFP && "There should be a frame pointer if stack is realigned."); 16230b57cec5SDimitry Andric BuildStackAlignAND(MBB, MBBI, DL, SPOrEstablisher, MaxAlign); 16240b57cec5SDimitry Andric } 16250b57cec5SDimitry Andric 16260b57cec5SDimitry Andric // We already dealt with stack realignment and funclets above. 16270b57cec5SDimitry Andric if (IsFunclet && STI.is32Bit()) 16280b57cec5SDimitry Andric return; 16290b57cec5SDimitry Andric 16300b57cec5SDimitry Andric // If we need a base pointer, set it up here. It's whatever the value 16310b57cec5SDimitry Andric // of the stack pointer is at this point. Any variable size objects 16320b57cec5SDimitry Andric // will be allocated after this, so we can still use the base pointer 16330b57cec5SDimitry Andric // to reference locals. 16340b57cec5SDimitry Andric if (TRI->hasBasePointer(MF)) { 16350b57cec5SDimitry Andric // Update the base pointer with the current stack pointer. 16360b57cec5SDimitry Andric unsigned Opc = Uses64BitFramePtr ? X86::MOV64rr : X86::MOV32rr; 16370b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(Opc), BasePtr) 16380b57cec5SDimitry Andric .addReg(SPOrEstablisher) 16390b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 16400b57cec5SDimitry Andric if (X86FI->getRestoreBasePointer()) { 16410b57cec5SDimitry Andric // Stash value of base pointer. Saving RSP instead of EBP shortens 16420b57cec5SDimitry Andric // dependence chain. Used by SjLj EH. 16430b57cec5SDimitry Andric unsigned Opm = Uses64BitFramePtr ? X86::MOV64mr : X86::MOV32mr; 16440b57cec5SDimitry Andric addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(Opm)), 16450b57cec5SDimitry Andric FramePtr, true, X86FI->getRestoreBasePointerOffset()) 16460b57cec5SDimitry Andric .addReg(SPOrEstablisher) 16470b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 16480b57cec5SDimitry Andric } 16490b57cec5SDimitry Andric 16500b57cec5SDimitry Andric if (X86FI->getHasSEHFramePtrSave() && !IsFunclet) { 16510b57cec5SDimitry Andric // Stash the value of the frame pointer relative to the base pointer for 16520b57cec5SDimitry Andric // Win32 EH. This supports Win32 EH, which does the inverse of the above: 16530b57cec5SDimitry Andric // it recovers the frame pointer from the base pointer rather than the 16540b57cec5SDimitry Andric // other way around. 16550b57cec5SDimitry Andric unsigned Opm = Uses64BitFramePtr ? X86::MOV64mr : X86::MOV32mr; 1656*5ffd83dbSDimitry Andric Register UsedReg; 16570b57cec5SDimitry Andric int Offset = 16580b57cec5SDimitry Andric getFrameIndexReference(MF, X86FI->getSEHFramePtrSaveIndex(), UsedReg); 16590b57cec5SDimitry Andric assert(UsedReg == BasePtr); 16600b57cec5SDimitry Andric addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(Opm)), UsedReg, true, Offset) 16610b57cec5SDimitry Andric .addReg(FramePtr) 16620b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 16630b57cec5SDimitry Andric } 16640b57cec5SDimitry Andric } 16650b57cec5SDimitry Andric 16660b57cec5SDimitry Andric if (((!HasFP && NumBytes) || PushedRegs) && NeedsDwarfCFI) { 16670b57cec5SDimitry Andric // Mark end of stack pointer adjustment. 16680b57cec5SDimitry Andric if (!HasFP && NumBytes) { 16690b57cec5SDimitry Andric // Define the current CFA rule to use the provided offset. 16700b57cec5SDimitry Andric assert(StackSize); 1671*5ffd83dbSDimitry Andric BuildCFI( 1672*5ffd83dbSDimitry Andric MBB, MBBI, DL, 1673*5ffd83dbSDimitry Andric MCCFIInstruction::cfiDefCfaOffset(nullptr, StackSize - stackGrowth)); 16740b57cec5SDimitry Andric } 16750b57cec5SDimitry Andric 16760b57cec5SDimitry Andric // Emit DWARF info specifying the offsets of the callee-saved registers. 1677*5ffd83dbSDimitry Andric emitCalleeSavedFrameMoves(MBB, MBBI, DL, true); 16780b57cec5SDimitry Andric } 16790b57cec5SDimitry Andric 16800b57cec5SDimitry Andric // X86 Interrupt handling function cannot assume anything about the direction 16810b57cec5SDimitry Andric // flag (DF in EFLAGS register). Clear this flag by creating "cld" instruction 16820b57cec5SDimitry Andric // in each prologue of interrupt handler function. 16830b57cec5SDimitry Andric // 16840b57cec5SDimitry Andric // FIXME: Create "cld" instruction only in these cases: 16850b57cec5SDimitry Andric // 1. The interrupt handling function uses any of the "rep" instructions. 16860b57cec5SDimitry Andric // 2. Interrupt handling function calls another function. 16870b57cec5SDimitry Andric // 16880b57cec5SDimitry Andric if (Fn.getCallingConv() == CallingConv::X86_INTR) 16890b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::CLD)) 16900b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 16910b57cec5SDimitry Andric 16920b57cec5SDimitry Andric // At this point we know if the function has WinCFI or not. 16930b57cec5SDimitry Andric MF.setHasWinCFI(HasWinCFI); 16940b57cec5SDimitry Andric } 16950b57cec5SDimitry Andric 16960b57cec5SDimitry Andric bool X86FrameLowering::canUseLEAForSPInEpilogue( 16970b57cec5SDimitry Andric const MachineFunction &MF) const { 16980b57cec5SDimitry Andric // We can't use LEA instructions for adjusting the stack pointer if we don't 16990b57cec5SDimitry Andric // have a frame pointer in the Win64 ABI. Only ADD instructions may be used 17000b57cec5SDimitry Andric // to deallocate the stack. 17010b57cec5SDimitry Andric // This means that we can use LEA for SP in two situations: 17020b57cec5SDimitry Andric // 1. We *aren't* using the Win64 ABI which means we are free to use LEA. 17030b57cec5SDimitry Andric // 2. We *have* a frame pointer which means we are permitted to use LEA. 17040b57cec5SDimitry Andric return !MF.getTarget().getMCAsmInfo()->usesWindowsCFI() || hasFP(MF); 17050b57cec5SDimitry Andric } 17060b57cec5SDimitry Andric 17070b57cec5SDimitry Andric static bool isFuncletReturnInstr(MachineInstr &MI) { 17080b57cec5SDimitry Andric switch (MI.getOpcode()) { 17090b57cec5SDimitry Andric case X86::CATCHRET: 17100b57cec5SDimitry Andric case X86::CLEANUPRET: 17110b57cec5SDimitry Andric return true; 17120b57cec5SDimitry Andric default: 17130b57cec5SDimitry Andric return false; 17140b57cec5SDimitry Andric } 17150b57cec5SDimitry Andric llvm_unreachable("impossible"); 17160b57cec5SDimitry Andric } 17170b57cec5SDimitry Andric 17180b57cec5SDimitry Andric // CLR funclets use a special "Previous Stack Pointer Symbol" slot on the 17190b57cec5SDimitry Andric // stack. It holds a pointer to the bottom of the root function frame. The 17200b57cec5SDimitry Andric // establisher frame pointer passed to a nested funclet may point to the 17210b57cec5SDimitry Andric // (mostly empty) frame of its parent funclet, but it will need to find 17220b57cec5SDimitry Andric // the frame of the root function to access locals. To facilitate this, 17230b57cec5SDimitry Andric // every funclet copies the pointer to the bottom of the root function 17240b57cec5SDimitry Andric // frame into a PSPSym slot in its own (mostly empty) stack frame. Using the 17250b57cec5SDimitry Andric // same offset for the PSPSym in the root function frame that's used in the 17260b57cec5SDimitry Andric // funclets' frames allows each funclet to dynamically accept any ancestor 17270b57cec5SDimitry Andric // frame as its establisher argument (the runtime doesn't guarantee the 17280b57cec5SDimitry Andric // immediate parent for some reason lost to history), and also allows the GC, 17290b57cec5SDimitry Andric // which uses the PSPSym for some bookkeeping, to find it in any funclet's 17300b57cec5SDimitry Andric // frame with only a single offset reported for the entire method. 17310b57cec5SDimitry Andric unsigned 17320b57cec5SDimitry Andric X86FrameLowering::getPSPSlotOffsetFromSP(const MachineFunction &MF) const { 17330b57cec5SDimitry Andric const WinEHFuncInfo &Info = *MF.getWinEHFuncInfo(); 1734*5ffd83dbSDimitry Andric Register SPReg; 17350b57cec5SDimitry Andric int Offset = getFrameIndexReferencePreferSP(MF, Info.PSPSymFrameIdx, SPReg, 17360b57cec5SDimitry Andric /*IgnoreSPUpdates*/ true); 17370b57cec5SDimitry Andric assert(Offset >= 0 && SPReg == TRI->getStackRegister()); 17380b57cec5SDimitry Andric return static_cast<unsigned>(Offset); 17390b57cec5SDimitry Andric } 17400b57cec5SDimitry Andric 17410b57cec5SDimitry Andric unsigned 17420b57cec5SDimitry Andric X86FrameLowering::getWinEHFuncletFrameSize(const MachineFunction &MF) const { 1743c14a5a88SDimitry Andric const X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>(); 17440b57cec5SDimitry Andric // This is the size of the pushed CSRs. 1745c14a5a88SDimitry Andric unsigned CSSize = X86FI->getCalleeSavedFrameSize(); 1746c14a5a88SDimitry Andric // This is the size of callee saved XMMs. 1747c14a5a88SDimitry Andric const auto& WinEHXMMSlotInfo = X86FI->getWinEHXMMSlotInfo(); 1748c14a5a88SDimitry Andric unsigned XMMSize = WinEHXMMSlotInfo.size() * 1749c14a5a88SDimitry Andric TRI->getSpillSize(X86::VR128RegClass); 17500b57cec5SDimitry Andric // This is the amount of stack a funclet needs to allocate. 17510b57cec5SDimitry Andric unsigned UsedSize; 17520b57cec5SDimitry Andric EHPersonality Personality = 17530b57cec5SDimitry Andric classifyEHPersonality(MF.getFunction().getPersonalityFn()); 17540b57cec5SDimitry Andric if (Personality == EHPersonality::CoreCLR) { 17550b57cec5SDimitry Andric // CLR funclets need to hold enough space to include the PSPSym, at the 17560b57cec5SDimitry Andric // same offset from the stack pointer (immediately after the prolog) as it 17570b57cec5SDimitry Andric // resides at in the main function. 17580b57cec5SDimitry Andric UsedSize = getPSPSlotOffsetFromSP(MF) + SlotSize; 17590b57cec5SDimitry Andric } else { 17600b57cec5SDimitry Andric // Other funclets just need enough stack for outgoing call arguments. 17610b57cec5SDimitry Andric UsedSize = MF.getFrameInfo().getMaxCallFrameSize(); 17620b57cec5SDimitry Andric } 17630b57cec5SDimitry Andric // RBP is not included in the callee saved register block. After pushing RBP, 17640b57cec5SDimitry Andric // everything is 16 byte aligned. Everything we allocate before an outgoing 17650b57cec5SDimitry Andric // call must also be 16 byte aligned. 1766*5ffd83dbSDimitry Andric unsigned FrameSizeMinusRBP = alignTo(CSSize + UsedSize, getStackAlign()); 17670b57cec5SDimitry Andric // Subtract out the size of the callee saved registers. This is how much stack 17680b57cec5SDimitry Andric // each funclet will allocate. 1769c14a5a88SDimitry Andric return FrameSizeMinusRBP + XMMSize - CSSize; 17700b57cec5SDimitry Andric } 17710b57cec5SDimitry Andric 17720b57cec5SDimitry Andric static bool isTailCallOpcode(unsigned Opc) { 17730b57cec5SDimitry Andric return Opc == X86::TCRETURNri || Opc == X86::TCRETURNdi || 17740b57cec5SDimitry Andric Opc == X86::TCRETURNmi || 17750b57cec5SDimitry Andric Opc == X86::TCRETURNri64 || Opc == X86::TCRETURNdi64 || 17760b57cec5SDimitry Andric Opc == X86::TCRETURNmi64; 17770b57cec5SDimitry Andric } 17780b57cec5SDimitry Andric 17790b57cec5SDimitry Andric void X86FrameLowering::emitEpilogue(MachineFunction &MF, 17800b57cec5SDimitry Andric MachineBasicBlock &MBB) const { 17810b57cec5SDimitry Andric const MachineFrameInfo &MFI = MF.getFrameInfo(); 17820b57cec5SDimitry Andric X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>(); 17830b57cec5SDimitry Andric MachineBasicBlock::iterator Terminator = MBB.getFirstTerminator(); 17840b57cec5SDimitry Andric MachineBasicBlock::iterator MBBI = Terminator; 17850b57cec5SDimitry Andric DebugLoc DL; 17860b57cec5SDimitry Andric if (MBBI != MBB.end()) 17870b57cec5SDimitry Andric DL = MBBI->getDebugLoc(); 17880b57cec5SDimitry Andric // standard x86_64 and NaCl use 64-bit frame/stack pointers, x32 - 32-bit. 17890b57cec5SDimitry Andric const bool Is64BitILP32 = STI.isTarget64BitILP32(); 17908bcb0991SDimitry Andric Register FramePtr = TRI->getFrameRegister(MF); 17910b57cec5SDimitry Andric unsigned MachineFramePtr = 17928bcb0991SDimitry Andric Is64BitILP32 ? Register(getX86SubSuperRegister(FramePtr, 64)) : FramePtr; 17930b57cec5SDimitry Andric 17940b57cec5SDimitry Andric bool IsWin64Prologue = MF.getTarget().getMCAsmInfo()->usesWindowsCFI(); 17950b57cec5SDimitry Andric bool NeedsWin64CFI = 17960b57cec5SDimitry Andric IsWin64Prologue && MF.getFunction().needsUnwindTableEntry(); 17970b57cec5SDimitry Andric bool IsFunclet = MBBI == MBB.end() ? false : isFuncletReturnInstr(*MBBI); 17980b57cec5SDimitry Andric 17990b57cec5SDimitry Andric // Get the number of bytes to allocate from the FrameInfo. 18000b57cec5SDimitry Andric uint64_t StackSize = MFI.getStackSize(); 18010b57cec5SDimitry Andric uint64_t MaxAlign = calculateMaxStackAlign(MF); 18020b57cec5SDimitry Andric unsigned CSSize = X86FI->getCalleeSavedFrameSize(); 18030b57cec5SDimitry Andric bool HasFP = hasFP(MF); 18040b57cec5SDimitry Andric uint64_t NumBytes = 0; 18050b57cec5SDimitry Andric 1806480093f4SDimitry Andric bool NeedsDwarfCFI = (!MF.getTarget().getTargetTriple().isOSDarwin() && 18070b57cec5SDimitry Andric !MF.getTarget().getTargetTriple().isOSWindows()) && 1808480093f4SDimitry Andric MF.needsFrameMoves(); 18090b57cec5SDimitry Andric 18100b57cec5SDimitry Andric if (IsFunclet) { 18110b57cec5SDimitry Andric assert(HasFP && "EH funclets without FP not yet implemented"); 18120b57cec5SDimitry Andric NumBytes = getWinEHFuncletFrameSize(MF); 18130b57cec5SDimitry Andric } else if (HasFP) { 18140b57cec5SDimitry Andric // Calculate required stack adjustment. 18150b57cec5SDimitry Andric uint64_t FrameSize = StackSize - SlotSize; 18160b57cec5SDimitry Andric NumBytes = FrameSize - CSSize; 18170b57cec5SDimitry Andric 18180b57cec5SDimitry Andric // Callee-saved registers were pushed on stack before the stack was 18190b57cec5SDimitry Andric // realigned. 18200b57cec5SDimitry Andric if (TRI->needsStackRealignment(MF) && !IsWin64Prologue) 18210b57cec5SDimitry Andric NumBytes = alignTo(FrameSize, MaxAlign); 18220b57cec5SDimitry Andric } else { 18230b57cec5SDimitry Andric NumBytes = StackSize - CSSize; 18240b57cec5SDimitry Andric } 18250b57cec5SDimitry Andric uint64_t SEHStackAllocAmt = NumBytes; 18260b57cec5SDimitry Andric 1827*5ffd83dbSDimitry Andric // AfterPop is the position to insert .cfi_restore. 1828*5ffd83dbSDimitry Andric MachineBasicBlock::iterator AfterPop = MBBI; 18290b57cec5SDimitry Andric if (HasFP) { 18300b57cec5SDimitry Andric // Pop EBP. 18310b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(Is64Bit ? X86::POP64r : X86::POP32r), 18320b57cec5SDimitry Andric MachineFramePtr) 18330b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameDestroy); 18340b57cec5SDimitry Andric if (NeedsDwarfCFI) { 18350b57cec5SDimitry Andric unsigned DwarfStackPtr = 18360b57cec5SDimitry Andric TRI->getDwarfRegNum(Is64Bit ? X86::RSP : X86::ESP, true); 1837*5ffd83dbSDimitry Andric BuildCFI(MBB, MBBI, DL, 1838*5ffd83dbSDimitry Andric MCCFIInstruction::cfiDefCfa(nullptr, DwarfStackPtr, SlotSize)); 1839*5ffd83dbSDimitry Andric if (!MBB.succ_empty() && !MBB.isReturnBlock()) { 1840*5ffd83dbSDimitry Andric unsigned DwarfFramePtr = TRI->getDwarfRegNum(MachineFramePtr, true); 1841*5ffd83dbSDimitry Andric BuildCFI(MBB, AfterPop, DL, 1842*5ffd83dbSDimitry Andric MCCFIInstruction::createRestore(nullptr, DwarfFramePtr)); 1843*5ffd83dbSDimitry Andric --MBBI; 1844*5ffd83dbSDimitry Andric --AfterPop; 1845*5ffd83dbSDimitry Andric } 18460b57cec5SDimitry Andric --MBBI; 18470b57cec5SDimitry Andric } 18480b57cec5SDimitry Andric } 18490b57cec5SDimitry Andric 18500b57cec5SDimitry Andric MachineBasicBlock::iterator FirstCSPop = MBBI; 18510b57cec5SDimitry Andric // Skip the callee-saved pop instructions. 18520b57cec5SDimitry Andric while (MBBI != MBB.begin()) { 18530b57cec5SDimitry Andric MachineBasicBlock::iterator PI = std::prev(MBBI); 18540b57cec5SDimitry Andric unsigned Opc = PI->getOpcode(); 18550b57cec5SDimitry Andric 18560b57cec5SDimitry Andric if (Opc != X86::DBG_VALUE && !PI->isTerminator()) { 18570b57cec5SDimitry Andric if ((Opc != X86::POP32r || !PI->getFlag(MachineInstr::FrameDestroy)) && 18580b57cec5SDimitry Andric (Opc != X86::POP64r || !PI->getFlag(MachineInstr::FrameDestroy))) 18590b57cec5SDimitry Andric break; 18600b57cec5SDimitry Andric FirstCSPop = PI; 18610b57cec5SDimitry Andric } 18620b57cec5SDimitry Andric 18630b57cec5SDimitry Andric --MBBI; 18640b57cec5SDimitry Andric } 18650b57cec5SDimitry Andric MBBI = FirstCSPop; 18660b57cec5SDimitry Andric 18670b57cec5SDimitry Andric if (IsFunclet && Terminator->getOpcode() == X86::CATCHRET) 18680b57cec5SDimitry Andric emitCatchRetReturnValue(MBB, FirstCSPop, &*Terminator); 18690b57cec5SDimitry Andric 18700b57cec5SDimitry Andric if (MBBI != MBB.end()) 18710b57cec5SDimitry Andric DL = MBBI->getDebugLoc(); 18720b57cec5SDimitry Andric 18730b57cec5SDimitry Andric // If there is an ADD32ri or SUB32ri of ESP immediately before this 18740b57cec5SDimitry Andric // instruction, merge the two instructions. 18750b57cec5SDimitry Andric if (NumBytes || MFI.hasVarSizedObjects()) 18760b57cec5SDimitry Andric NumBytes += mergeSPUpdates(MBB, MBBI, true); 18770b57cec5SDimitry Andric 18780b57cec5SDimitry Andric // If dynamic alloca is used, then reset esp to point to the last callee-saved 18790b57cec5SDimitry Andric // slot before popping them off! Same applies for the case, when stack was 18800b57cec5SDimitry Andric // realigned. Don't do this if this was a funclet epilogue, since the funclets 18810b57cec5SDimitry Andric // will not do realignment or dynamic stack allocation. 18820b57cec5SDimitry Andric if ((TRI->needsStackRealignment(MF) || MFI.hasVarSizedObjects()) && 18830b57cec5SDimitry Andric !IsFunclet) { 18840b57cec5SDimitry Andric if (TRI->needsStackRealignment(MF)) 18850b57cec5SDimitry Andric MBBI = FirstCSPop; 18860b57cec5SDimitry Andric unsigned SEHFrameOffset = calculateSetFPREG(SEHStackAllocAmt); 18870b57cec5SDimitry Andric uint64_t LEAAmount = 18880b57cec5SDimitry Andric IsWin64Prologue ? SEHStackAllocAmt - SEHFrameOffset : -CSSize; 18890b57cec5SDimitry Andric 18900b57cec5SDimitry Andric // There are only two legal forms of epilogue: 18910b57cec5SDimitry Andric // - add SEHAllocationSize, %rsp 18920b57cec5SDimitry Andric // - lea SEHAllocationSize(%FramePtr), %rsp 18930b57cec5SDimitry Andric // 18940b57cec5SDimitry Andric // 'mov %FramePtr, %rsp' will not be recognized as an epilogue sequence. 18950b57cec5SDimitry Andric // However, we may use this sequence if we have a frame pointer because the 18960b57cec5SDimitry Andric // effects of the prologue can safely be undone. 18970b57cec5SDimitry Andric if (LEAAmount != 0) { 18980b57cec5SDimitry Andric unsigned Opc = getLEArOpcode(Uses64BitFramePtr); 18990b57cec5SDimitry Andric addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr), 19000b57cec5SDimitry Andric FramePtr, false, LEAAmount); 19010b57cec5SDimitry Andric --MBBI; 19020b57cec5SDimitry Andric } else { 19030b57cec5SDimitry Andric unsigned Opc = (Uses64BitFramePtr ? X86::MOV64rr : X86::MOV32rr); 19040b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr) 19050b57cec5SDimitry Andric .addReg(FramePtr); 19060b57cec5SDimitry Andric --MBBI; 19070b57cec5SDimitry Andric } 19080b57cec5SDimitry Andric } else if (NumBytes) { 19090b57cec5SDimitry Andric // Adjust stack pointer back: ESP += numbytes. 19100b57cec5SDimitry Andric emitSPUpdate(MBB, MBBI, DL, NumBytes, /*InEpilogue=*/true); 19110b57cec5SDimitry Andric if (!hasFP(MF) && NeedsDwarfCFI) { 19120b57cec5SDimitry Andric // Define the current CFA rule to use the provided offset. 1913*5ffd83dbSDimitry Andric BuildCFI(MBB, MBBI, DL, 1914*5ffd83dbSDimitry Andric MCCFIInstruction::cfiDefCfaOffset(nullptr, CSSize + SlotSize)); 19150b57cec5SDimitry Andric } 19160b57cec5SDimitry Andric --MBBI; 19170b57cec5SDimitry Andric } 19180b57cec5SDimitry Andric 19190b57cec5SDimitry Andric // Windows unwinder will not invoke function's exception handler if IP is 19200b57cec5SDimitry Andric // either in prologue or in epilogue. This behavior causes a problem when a 19210b57cec5SDimitry Andric // call immediately precedes an epilogue, because the return address points 19220b57cec5SDimitry Andric // into the epilogue. To cope with that, we insert an epilogue marker here, 19230b57cec5SDimitry Andric // then replace it with a 'nop' if it ends up immediately after a CALL in the 19240b57cec5SDimitry Andric // final emitted code. 19250b57cec5SDimitry Andric if (NeedsWin64CFI && MF.hasWinCFI()) 19260b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_Epilogue)); 19270b57cec5SDimitry Andric 19280b57cec5SDimitry Andric if (!hasFP(MF) && NeedsDwarfCFI) { 19290b57cec5SDimitry Andric MBBI = FirstCSPop; 19300b57cec5SDimitry Andric int64_t Offset = -CSSize - SlotSize; 19310b57cec5SDimitry Andric // Mark callee-saved pop instruction. 19320b57cec5SDimitry Andric // Define the current CFA rule to use the provided offset. 19330b57cec5SDimitry Andric while (MBBI != MBB.end()) { 19340b57cec5SDimitry Andric MachineBasicBlock::iterator PI = MBBI; 19350b57cec5SDimitry Andric unsigned Opc = PI->getOpcode(); 19360b57cec5SDimitry Andric ++MBBI; 19370b57cec5SDimitry Andric if (Opc == X86::POP32r || Opc == X86::POP64r) { 19380b57cec5SDimitry Andric Offset += SlotSize; 19390b57cec5SDimitry Andric BuildCFI(MBB, MBBI, DL, 1940*5ffd83dbSDimitry Andric MCCFIInstruction::cfiDefCfaOffset(nullptr, -Offset)); 19410b57cec5SDimitry Andric } 19420b57cec5SDimitry Andric } 19430b57cec5SDimitry Andric } 19440b57cec5SDimitry Andric 1945*5ffd83dbSDimitry Andric // Emit DWARF info specifying the restores of the callee-saved registers. 1946*5ffd83dbSDimitry Andric // For epilogue with return inside or being other block without successor, 1947*5ffd83dbSDimitry Andric // no need to generate .cfi_restore for callee-saved registers. 1948*5ffd83dbSDimitry Andric if (NeedsDwarfCFI && !MBB.succ_empty() && !MBB.isReturnBlock()) { 1949*5ffd83dbSDimitry Andric emitCalleeSavedFrameMoves(MBB, AfterPop, DL, false); 1950*5ffd83dbSDimitry Andric } 1951*5ffd83dbSDimitry Andric 19520b57cec5SDimitry Andric if (Terminator == MBB.end() || !isTailCallOpcode(Terminator->getOpcode())) { 19530b57cec5SDimitry Andric // Add the return addr area delta back since we are not tail calling. 19540b57cec5SDimitry Andric int Offset = -1 * X86FI->getTCReturnAddrDelta(); 19550b57cec5SDimitry Andric assert(Offset >= 0 && "TCDelta should never be positive"); 19560b57cec5SDimitry Andric if (Offset) { 19570b57cec5SDimitry Andric // Check for possible merge with preceding ADD instruction. 19580b57cec5SDimitry Andric Offset += mergeSPUpdates(MBB, Terminator, true); 19590b57cec5SDimitry Andric emitSPUpdate(MBB, Terminator, DL, Offset, /*InEpilogue=*/true); 19600b57cec5SDimitry Andric } 19610b57cec5SDimitry Andric } 19620b57cec5SDimitry Andric } 19630b57cec5SDimitry Andric 19640b57cec5SDimitry Andric int X86FrameLowering::getFrameIndexReference(const MachineFunction &MF, int FI, 1965*5ffd83dbSDimitry Andric Register &FrameReg) const { 19660b57cec5SDimitry Andric const MachineFrameInfo &MFI = MF.getFrameInfo(); 19670b57cec5SDimitry Andric 19680b57cec5SDimitry Andric bool IsFixed = MFI.isFixedObjectIndex(FI); 19690b57cec5SDimitry Andric // We can't calculate offset from frame pointer if the stack is realigned, 19700b57cec5SDimitry Andric // so enforce usage of stack/base pointer. The base pointer is used when we 19710b57cec5SDimitry Andric // have dynamic allocas in addition to dynamic realignment. 19720b57cec5SDimitry Andric if (TRI->hasBasePointer(MF)) 19730b57cec5SDimitry Andric FrameReg = IsFixed ? TRI->getFramePtr() : TRI->getBaseRegister(); 19740b57cec5SDimitry Andric else if (TRI->needsStackRealignment(MF)) 19750b57cec5SDimitry Andric FrameReg = IsFixed ? TRI->getFramePtr() : TRI->getStackRegister(); 19760b57cec5SDimitry Andric else 19770b57cec5SDimitry Andric FrameReg = TRI->getFrameRegister(MF); 19780b57cec5SDimitry Andric 19790b57cec5SDimitry Andric // Offset will hold the offset from the stack pointer at function entry to the 19800b57cec5SDimitry Andric // object. 19810b57cec5SDimitry Andric // We need to factor in additional offsets applied during the prologue to the 19820b57cec5SDimitry Andric // frame, base, and stack pointer depending on which is used. 19830b57cec5SDimitry Andric int Offset = MFI.getObjectOffset(FI) - getOffsetOfLocalArea(); 19840b57cec5SDimitry Andric const X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>(); 19850b57cec5SDimitry Andric unsigned CSSize = X86FI->getCalleeSavedFrameSize(); 19860b57cec5SDimitry Andric uint64_t StackSize = MFI.getStackSize(); 19870b57cec5SDimitry Andric bool HasFP = hasFP(MF); 19880b57cec5SDimitry Andric bool IsWin64Prologue = MF.getTarget().getMCAsmInfo()->usesWindowsCFI(); 19890b57cec5SDimitry Andric int64_t FPDelta = 0; 19900b57cec5SDimitry Andric 19910b57cec5SDimitry Andric // In an x86 interrupt, remove the offset we added to account for the return 19920b57cec5SDimitry Andric // address from any stack object allocated in the caller's frame. Interrupts 19930b57cec5SDimitry Andric // do not have a standard return address. Fixed objects in the current frame, 19940b57cec5SDimitry Andric // such as SSE register spills, should not get this treatment. 19950b57cec5SDimitry Andric if (MF.getFunction().getCallingConv() == CallingConv::X86_INTR && 19960b57cec5SDimitry Andric Offset >= 0) { 19970b57cec5SDimitry Andric Offset += getOffsetOfLocalArea(); 19980b57cec5SDimitry Andric } 19990b57cec5SDimitry Andric 20000b57cec5SDimitry Andric if (IsWin64Prologue) { 20010b57cec5SDimitry Andric assert(!MFI.hasCalls() || (StackSize % 16) == 8); 20020b57cec5SDimitry Andric 20030b57cec5SDimitry Andric // Calculate required stack adjustment. 20040b57cec5SDimitry Andric uint64_t FrameSize = StackSize - SlotSize; 20050b57cec5SDimitry Andric // If required, include space for extra hidden slot for stashing base pointer. 20060b57cec5SDimitry Andric if (X86FI->getRestoreBasePointer()) 20070b57cec5SDimitry Andric FrameSize += SlotSize; 20080b57cec5SDimitry Andric uint64_t NumBytes = FrameSize - CSSize; 20090b57cec5SDimitry Andric 20100b57cec5SDimitry Andric uint64_t SEHFrameOffset = calculateSetFPREG(NumBytes); 20110b57cec5SDimitry Andric if (FI && FI == X86FI->getFAIndex()) 20120b57cec5SDimitry Andric return -SEHFrameOffset; 20130b57cec5SDimitry Andric 20140b57cec5SDimitry Andric // FPDelta is the offset from the "traditional" FP location of the old base 20150b57cec5SDimitry Andric // pointer followed by return address and the location required by the 20160b57cec5SDimitry Andric // restricted Win64 prologue. 20170b57cec5SDimitry Andric // Add FPDelta to all offsets below that go through the frame pointer. 20180b57cec5SDimitry Andric FPDelta = FrameSize - SEHFrameOffset; 20190b57cec5SDimitry Andric assert((!MFI.hasCalls() || (FPDelta % 16) == 0) && 20200b57cec5SDimitry Andric "FPDelta isn't aligned per the Win64 ABI!"); 20210b57cec5SDimitry Andric } 20220b57cec5SDimitry Andric 20230b57cec5SDimitry Andric 20240b57cec5SDimitry Andric if (TRI->hasBasePointer(MF)) { 20250b57cec5SDimitry Andric assert(HasFP && "VLAs and dynamic stack realign, but no FP?!"); 20260b57cec5SDimitry Andric if (FI < 0) { 20270b57cec5SDimitry Andric // Skip the saved EBP. 20280b57cec5SDimitry Andric return Offset + SlotSize + FPDelta; 20290b57cec5SDimitry Andric } else { 2030*5ffd83dbSDimitry Andric assert(isAligned(MFI.getObjectAlign(FI), -(Offset + StackSize))); 20310b57cec5SDimitry Andric return Offset + StackSize; 20320b57cec5SDimitry Andric } 20330b57cec5SDimitry Andric } else if (TRI->needsStackRealignment(MF)) { 20340b57cec5SDimitry Andric if (FI < 0) { 20350b57cec5SDimitry Andric // Skip the saved EBP. 20360b57cec5SDimitry Andric return Offset + SlotSize + FPDelta; 20370b57cec5SDimitry Andric } else { 2038*5ffd83dbSDimitry Andric assert(isAligned(MFI.getObjectAlign(FI), -(Offset + StackSize))); 20390b57cec5SDimitry Andric return Offset + StackSize; 20400b57cec5SDimitry Andric } 20410b57cec5SDimitry Andric // FIXME: Support tail calls 20420b57cec5SDimitry Andric } else { 20430b57cec5SDimitry Andric if (!HasFP) 20440b57cec5SDimitry Andric return Offset + StackSize; 20450b57cec5SDimitry Andric 20460b57cec5SDimitry Andric // Skip the saved EBP. 20470b57cec5SDimitry Andric Offset += SlotSize; 20480b57cec5SDimitry Andric 20490b57cec5SDimitry Andric // Skip the RETADDR move area 20500b57cec5SDimitry Andric int TailCallReturnAddrDelta = X86FI->getTCReturnAddrDelta(); 20510b57cec5SDimitry Andric if (TailCallReturnAddrDelta < 0) 20520b57cec5SDimitry Andric Offset -= TailCallReturnAddrDelta; 20530b57cec5SDimitry Andric } 20540b57cec5SDimitry Andric 20550b57cec5SDimitry Andric return Offset + FPDelta; 20560b57cec5SDimitry Andric } 20570b57cec5SDimitry Andric 2058*5ffd83dbSDimitry Andric int X86FrameLowering::getWin64EHFrameIndexRef(const MachineFunction &MF, int FI, 2059*5ffd83dbSDimitry Andric Register &FrameReg) const { 2060c14a5a88SDimitry Andric const MachineFrameInfo &MFI = MF.getFrameInfo(); 2061c14a5a88SDimitry Andric const X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>(); 2062c14a5a88SDimitry Andric const auto& WinEHXMMSlotInfo = X86FI->getWinEHXMMSlotInfo(); 2063c14a5a88SDimitry Andric const auto it = WinEHXMMSlotInfo.find(FI); 2064c14a5a88SDimitry Andric 2065c14a5a88SDimitry Andric if (it == WinEHXMMSlotInfo.end()) 2066c14a5a88SDimitry Andric return getFrameIndexReference(MF, FI, FrameReg); 2067c14a5a88SDimitry Andric 2068c14a5a88SDimitry Andric FrameReg = TRI->getStackRegister(); 2069*5ffd83dbSDimitry Andric return alignDown(MFI.getMaxCallFrameSize(), getStackAlign().value()) + 2070*5ffd83dbSDimitry Andric it->second; 2071c14a5a88SDimitry Andric } 2072c14a5a88SDimitry Andric 20730b57cec5SDimitry Andric int X86FrameLowering::getFrameIndexReferenceSP(const MachineFunction &MF, 2074*5ffd83dbSDimitry Andric int FI, Register &FrameReg, 20750b57cec5SDimitry Andric int Adjustment) const { 20760b57cec5SDimitry Andric const MachineFrameInfo &MFI = MF.getFrameInfo(); 20770b57cec5SDimitry Andric FrameReg = TRI->getStackRegister(); 20780b57cec5SDimitry Andric return MFI.getObjectOffset(FI) - getOffsetOfLocalArea() + Adjustment; 20790b57cec5SDimitry Andric } 20800b57cec5SDimitry Andric 2081*5ffd83dbSDimitry Andric int X86FrameLowering::getFrameIndexReferencePreferSP( 2082*5ffd83dbSDimitry Andric const MachineFunction &MF, int FI, Register &FrameReg, 20830b57cec5SDimitry Andric bool IgnoreSPUpdates) const { 20840b57cec5SDimitry Andric 20850b57cec5SDimitry Andric const MachineFrameInfo &MFI = MF.getFrameInfo(); 20860b57cec5SDimitry Andric // Does not include any dynamic realign. 20870b57cec5SDimitry Andric const uint64_t StackSize = MFI.getStackSize(); 20880b57cec5SDimitry Andric // LLVM arranges the stack as follows: 20890b57cec5SDimitry Andric // ... 20900b57cec5SDimitry Andric // ARG2 20910b57cec5SDimitry Andric // ARG1 20920b57cec5SDimitry Andric // RETADDR 20930b57cec5SDimitry Andric // PUSH RBP <-- RBP points here 20940b57cec5SDimitry Andric // PUSH CSRs 20950b57cec5SDimitry Andric // ~~~~~~~ <-- possible stack realignment (non-win64) 20960b57cec5SDimitry Andric // ... 20970b57cec5SDimitry Andric // STACK OBJECTS 20980b57cec5SDimitry Andric // ... <-- RSP after prologue points here 20990b57cec5SDimitry Andric // ~~~~~~~ <-- possible stack realignment (win64) 21000b57cec5SDimitry Andric // 21010b57cec5SDimitry Andric // if (hasVarSizedObjects()): 21020b57cec5SDimitry Andric // ... <-- "base pointer" (ESI/RBX) points here 21030b57cec5SDimitry Andric // DYNAMIC ALLOCAS 21040b57cec5SDimitry Andric // ... <-- RSP points here 21050b57cec5SDimitry Andric // 21060b57cec5SDimitry Andric // Case 1: In the simple case of no stack realignment and no dynamic 21070b57cec5SDimitry Andric // allocas, both "fixed" stack objects (arguments and CSRs) are addressable 21080b57cec5SDimitry Andric // with fixed offsets from RSP. 21090b57cec5SDimitry Andric // 21100b57cec5SDimitry Andric // Case 2: In the case of stack realignment with no dynamic allocas, fixed 21110b57cec5SDimitry Andric // stack objects are addressed with RBP and regular stack objects with RSP. 21120b57cec5SDimitry Andric // 21130b57cec5SDimitry Andric // Case 3: In the case of dynamic allocas and stack realignment, RSP is used 21140b57cec5SDimitry Andric // to address stack arguments for outgoing calls and nothing else. The "base 21150b57cec5SDimitry Andric // pointer" points to local variables, and RBP points to fixed objects. 21160b57cec5SDimitry Andric // 21170b57cec5SDimitry Andric // In cases 2 and 3, we can only answer for non-fixed stack objects, and the 21180b57cec5SDimitry Andric // answer we give is relative to the SP after the prologue, and not the 21190b57cec5SDimitry Andric // SP in the middle of the function. 21200b57cec5SDimitry Andric 21210b57cec5SDimitry Andric if (MFI.isFixedObjectIndex(FI) && TRI->needsStackRealignment(MF) && 21220b57cec5SDimitry Andric !STI.isTargetWin64()) 21230b57cec5SDimitry Andric return getFrameIndexReference(MF, FI, FrameReg); 21240b57cec5SDimitry Andric 21250b57cec5SDimitry Andric // If !hasReservedCallFrame the function might have SP adjustement in the 21260b57cec5SDimitry Andric // body. So, even though the offset is statically known, it depends on where 21270b57cec5SDimitry Andric // we are in the function. 21280b57cec5SDimitry Andric if (!IgnoreSPUpdates && !hasReservedCallFrame(MF)) 21290b57cec5SDimitry Andric return getFrameIndexReference(MF, FI, FrameReg); 21300b57cec5SDimitry Andric 21310b57cec5SDimitry Andric // We don't handle tail calls, and shouldn't be seeing them either. 21320b57cec5SDimitry Andric assert(MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta() >= 0 && 21330b57cec5SDimitry Andric "we don't handle this case!"); 21340b57cec5SDimitry Andric 21350b57cec5SDimitry Andric // This is how the math works out: 21360b57cec5SDimitry Andric // 21370b57cec5SDimitry Andric // %rsp grows (i.e. gets lower) left to right. Each box below is 21380b57cec5SDimitry Andric // one word (eight bytes). Obj0 is the stack slot we're trying to 21390b57cec5SDimitry Andric // get to. 21400b57cec5SDimitry Andric // 21410b57cec5SDimitry Andric // ---------------------------------- 21420b57cec5SDimitry Andric // | BP | Obj0 | Obj1 | ... | ObjN | 21430b57cec5SDimitry Andric // ---------------------------------- 21440b57cec5SDimitry Andric // ^ ^ ^ ^ 21450b57cec5SDimitry Andric // A B C E 21460b57cec5SDimitry Andric // 21470b57cec5SDimitry Andric // A is the incoming stack pointer. 21480b57cec5SDimitry Andric // (B - A) is the local area offset (-8 for x86-64) [1] 21490b57cec5SDimitry Andric // (C - A) is the Offset returned by MFI.getObjectOffset for Obj0 [2] 21500b57cec5SDimitry Andric // 21510b57cec5SDimitry Andric // |(E - B)| is the StackSize (absolute value, positive). For a 21520b57cec5SDimitry Andric // stack that grown down, this works out to be (B - E). [3] 21530b57cec5SDimitry Andric // 21540b57cec5SDimitry Andric // E is also the value of %rsp after stack has been set up, and we 21550b57cec5SDimitry Andric // want (C - E) -- the value we can add to %rsp to get to Obj0. Now 21560b57cec5SDimitry Andric // (C - E) == (C - A) - (B - A) + (B - E) 21570b57cec5SDimitry Andric // { Using [1], [2] and [3] above } 21580b57cec5SDimitry Andric // == getObjectOffset - LocalAreaOffset + StackSize 21590b57cec5SDimitry Andric 21600b57cec5SDimitry Andric return getFrameIndexReferenceSP(MF, FI, FrameReg, StackSize); 21610b57cec5SDimitry Andric } 21620b57cec5SDimitry Andric 21630b57cec5SDimitry Andric bool X86FrameLowering::assignCalleeSavedSpillSlots( 21640b57cec5SDimitry Andric MachineFunction &MF, const TargetRegisterInfo *TRI, 21650b57cec5SDimitry Andric std::vector<CalleeSavedInfo> &CSI) const { 21660b57cec5SDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo(); 21670b57cec5SDimitry Andric X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>(); 21680b57cec5SDimitry Andric 21690b57cec5SDimitry Andric unsigned CalleeSavedFrameSize = 0; 2170c14a5a88SDimitry Andric unsigned XMMCalleeSavedFrameSize = 0; 2171c14a5a88SDimitry Andric auto &WinEHXMMSlotInfo = X86FI->getWinEHXMMSlotInfo(); 21720b57cec5SDimitry Andric int SpillSlotOffset = getOffsetOfLocalArea() + X86FI->getTCReturnAddrDelta(); 21730b57cec5SDimitry Andric 21740b57cec5SDimitry Andric int64_t TailCallReturnAddrDelta = X86FI->getTCReturnAddrDelta(); 21750b57cec5SDimitry Andric 21760b57cec5SDimitry Andric if (TailCallReturnAddrDelta < 0) { 21770b57cec5SDimitry Andric // create RETURNADDR area 21780b57cec5SDimitry Andric // arg 21790b57cec5SDimitry Andric // arg 21800b57cec5SDimitry Andric // RETADDR 21810b57cec5SDimitry Andric // { ... 21820b57cec5SDimitry Andric // RETADDR area 21830b57cec5SDimitry Andric // ... 21840b57cec5SDimitry Andric // } 21850b57cec5SDimitry Andric // [EBP] 21860b57cec5SDimitry Andric MFI.CreateFixedObject(-TailCallReturnAddrDelta, 21870b57cec5SDimitry Andric TailCallReturnAddrDelta - SlotSize, true); 21880b57cec5SDimitry Andric } 21890b57cec5SDimitry Andric 21900b57cec5SDimitry Andric // Spill the BasePtr if it's used. 21910b57cec5SDimitry Andric if (this->TRI->hasBasePointer(MF)) { 21920b57cec5SDimitry Andric // Allocate a spill slot for EBP if we have a base pointer and EH funclets. 21930b57cec5SDimitry Andric if (MF.hasEHFunclets()) { 2194*5ffd83dbSDimitry Andric int FI = MFI.CreateSpillStackObject(SlotSize, Align(SlotSize)); 21950b57cec5SDimitry Andric X86FI->setHasSEHFramePtrSave(true); 21960b57cec5SDimitry Andric X86FI->setSEHFramePtrSaveIndex(FI); 21970b57cec5SDimitry Andric } 21980b57cec5SDimitry Andric } 21990b57cec5SDimitry Andric 22000b57cec5SDimitry Andric if (hasFP(MF)) { 22010b57cec5SDimitry Andric // emitPrologue always spills frame register the first thing. 22020b57cec5SDimitry Andric SpillSlotOffset -= SlotSize; 22030b57cec5SDimitry Andric MFI.CreateFixedSpillStackObject(SlotSize, SpillSlotOffset); 22040b57cec5SDimitry Andric 22050b57cec5SDimitry Andric // Since emitPrologue and emitEpilogue will handle spilling and restoring of 22060b57cec5SDimitry Andric // the frame register, we can delete it from CSI list and not have to worry 22070b57cec5SDimitry Andric // about avoiding it later. 22088bcb0991SDimitry Andric Register FPReg = TRI->getFrameRegister(MF); 22090b57cec5SDimitry Andric for (unsigned i = 0; i < CSI.size(); ++i) { 22100b57cec5SDimitry Andric if (TRI->regsOverlap(CSI[i].getReg(),FPReg)) { 22110b57cec5SDimitry Andric CSI.erase(CSI.begin() + i); 22120b57cec5SDimitry Andric break; 22130b57cec5SDimitry Andric } 22140b57cec5SDimitry Andric } 22150b57cec5SDimitry Andric } 22160b57cec5SDimitry Andric 22170b57cec5SDimitry Andric // Assign slots for GPRs. It increases frame size. 22180b57cec5SDimitry Andric for (unsigned i = CSI.size(); i != 0; --i) { 22190b57cec5SDimitry Andric unsigned Reg = CSI[i - 1].getReg(); 22200b57cec5SDimitry Andric 22210b57cec5SDimitry Andric if (!X86::GR64RegClass.contains(Reg) && !X86::GR32RegClass.contains(Reg)) 22220b57cec5SDimitry Andric continue; 22230b57cec5SDimitry Andric 22240b57cec5SDimitry Andric SpillSlotOffset -= SlotSize; 22250b57cec5SDimitry Andric CalleeSavedFrameSize += SlotSize; 22260b57cec5SDimitry Andric 22270b57cec5SDimitry Andric int SlotIndex = MFI.CreateFixedSpillStackObject(SlotSize, SpillSlotOffset); 22280b57cec5SDimitry Andric CSI[i - 1].setFrameIdx(SlotIndex); 22290b57cec5SDimitry Andric } 22300b57cec5SDimitry Andric 22310b57cec5SDimitry Andric X86FI->setCalleeSavedFrameSize(CalleeSavedFrameSize); 22320b57cec5SDimitry Andric MFI.setCVBytesOfCalleeSavedRegisters(CalleeSavedFrameSize); 22330b57cec5SDimitry Andric 22340b57cec5SDimitry Andric // Assign slots for XMMs. 22350b57cec5SDimitry Andric for (unsigned i = CSI.size(); i != 0; --i) { 22360b57cec5SDimitry Andric unsigned Reg = CSI[i - 1].getReg(); 22370b57cec5SDimitry Andric if (X86::GR64RegClass.contains(Reg) || X86::GR32RegClass.contains(Reg)) 22380b57cec5SDimitry Andric continue; 22390b57cec5SDimitry Andric 22400b57cec5SDimitry Andric // If this is k-register make sure we lookup via the largest legal type. 22410b57cec5SDimitry Andric MVT VT = MVT::Other; 22420b57cec5SDimitry Andric if (X86::VK16RegClass.contains(Reg)) 22430b57cec5SDimitry Andric VT = STI.hasBWI() ? MVT::v64i1 : MVT::v16i1; 22440b57cec5SDimitry Andric 22450b57cec5SDimitry Andric const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg, VT); 22460b57cec5SDimitry Andric unsigned Size = TRI->getSpillSize(*RC); 2247*5ffd83dbSDimitry Andric Align Alignment = TRI->getSpillAlign(*RC); 22480b57cec5SDimitry Andric // ensure alignment 2249c14a5a88SDimitry Andric assert(SpillSlotOffset < 0 && "SpillSlotOffset should always < 0 on X86"); 2250*5ffd83dbSDimitry Andric SpillSlotOffset = -alignTo(-SpillSlotOffset, Alignment); 2251c14a5a88SDimitry Andric 22520b57cec5SDimitry Andric // spill into slot 22530b57cec5SDimitry Andric SpillSlotOffset -= Size; 22540b57cec5SDimitry Andric int SlotIndex = MFI.CreateFixedSpillStackObject(Size, SpillSlotOffset); 22550b57cec5SDimitry Andric CSI[i - 1].setFrameIdx(SlotIndex); 2256*5ffd83dbSDimitry Andric MFI.ensureMaxAlignment(Alignment); 2257c14a5a88SDimitry Andric 2258c14a5a88SDimitry Andric // Save the start offset and size of XMM in stack frame for funclets. 2259c14a5a88SDimitry Andric if (X86::VR128RegClass.contains(Reg)) { 2260c14a5a88SDimitry Andric WinEHXMMSlotInfo[SlotIndex] = XMMCalleeSavedFrameSize; 2261c14a5a88SDimitry Andric XMMCalleeSavedFrameSize += Size; 2262c14a5a88SDimitry Andric } 22630b57cec5SDimitry Andric } 22640b57cec5SDimitry Andric 22650b57cec5SDimitry Andric return true; 22660b57cec5SDimitry Andric } 22670b57cec5SDimitry Andric 22680b57cec5SDimitry Andric bool X86FrameLowering::spillCalleeSavedRegisters( 22690b57cec5SDimitry Andric MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, 2270*5ffd83dbSDimitry Andric ArrayRef<CalleeSavedInfo> CSI, const TargetRegisterInfo *TRI) const { 22710b57cec5SDimitry Andric DebugLoc DL = MBB.findDebugLoc(MI); 22720b57cec5SDimitry Andric 22730b57cec5SDimitry Andric // Don't save CSRs in 32-bit EH funclets. The caller saves EBX, EBP, ESI, EDI 22740b57cec5SDimitry Andric // for us, and there are no XMM CSRs on Win32. 22750b57cec5SDimitry Andric if (MBB.isEHFuncletEntry() && STI.is32Bit() && STI.isOSWindows()) 22760b57cec5SDimitry Andric return true; 22770b57cec5SDimitry Andric 22780b57cec5SDimitry Andric // Push GPRs. It increases frame size. 22790b57cec5SDimitry Andric const MachineFunction &MF = *MBB.getParent(); 22800b57cec5SDimitry Andric unsigned Opc = STI.is64Bit() ? X86::PUSH64r : X86::PUSH32r; 22810b57cec5SDimitry Andric for (unsigned i = CSI.size(); i != 0; --i) { 22820b57cec5SDimitry Andric unsigned Reg = CSI[i - 1].getReg(); 22830b57cec5SDimitry Andric 22840b57cec5SDimitry Andric if (!X86::GR64RegClass.contains(Reg) && !X86::GR32RegClass.contains(Reg)) 22850b57cec5SDimitry Andric continue; 22860b57cec5SDimitry Andric 22870b57cec5SDimitry Andric const MachineRegisterInfo &MRI = MF.getRegInfo(); 22880b57cec5SDimitry Andric bool isLiveIn = MRI.isLiveIn(Reg); 22890b57cec5SDimitry Andric if (!isLiveIn) 22900b57cec5SDimitry Andric MBB.addLiveIn(Reg); 22910b57cec5SDimitry Andric 22920b57cec5SDimitry Andric // Decide whether we can add a kill flag to the use. 22930b57cec5SDimitry Andric bool CanKill = !isLiveIn; 22940b57cec5SDimitry Andric // Check if any subregister is live-in 22950b57cec5SDimitry Andric if (CanKill) { 22960b57cec5SDimitry Andric for (MCRegAliasIterator AReg(Reg, TRI, false); AReg.isValid(); ++AReg) { 22970b57cec5SDimitry Andric if (MRI.isLiveIn(*AReg)) { 22980b57cec5SDimitry Andric CanKill = false; 22990b57cec5SDimitry Andric break; 23000b57cec5SDimitry Andric } 23010b57cec5SDimitry Andric } 23020b57cec5SDimitry Andric } 23030b57cec5SDimitry Andric 23040b57cec5SDimitry Andric // Do not set a kill flag on values that are also marked as live-in. This 23050b57cec5SDimitry Andric // happens with the @llvm-returnaddress intrinsic and with arguments 23060b57cec5SDimitry Andric // passed in callee saved registers. 23070b57cec5SDimitry Andric // Omitting the kill flags is conservatively correct even if the live-in 23080b57cec5SDimitry Andric // is not used after all. 23090b57cec5SDimitry Andric BuildMI(MBB, MI, DL, TII.get(Opc)).addReg(Reg, getKillRegState(CanKill)) 23100b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 23110b57cec5SDimitry Andric } 23120b57cec5SDimitry Andric 23130b57cec5SDimitry Andric // Make XMM regs spilled. X86 does not have ability of push/pop XMM. 23140b57cec5SDimitry Andric // It can be done by spilling XMMs to stack frame. 23150b57cec5SDimitry Andric for (unsigned i = CSI.size(); i != 0; --i) { 23160b57cec5SDimitry Andric unsigned Reg = CSI[i-1].getReg(); 23170b57cec5SDimitry Andric if (X86::GR64RegClass.contains(Reg) || X86::GR32RegClass.contains(Reg)) 23180b57cec5SDimitry Andric continue; 23190b57cec5SDimitry Andric 23200b57cec5SDimitry Andric // If this is k-register make sure we lookup via the largest legal type. 23210b57cec5SDimitry Andric MVT VT = MVT::Other; 23220b57cec5SDimitry Andric if (X86::VK16RegClass.contains(Reg)) 23230b57cec5SDimitry Andric VT = STI.hasBWI() ? MVT::v64i1 : MVT::v16i1; 23240b57cec5SDimitry Andric 23250b57cec5SDimitry Andric // Add the callee-saved register as live-in. It's killed at the spill. 23260b57cec5SDimitry Andric MBB.addLiveIn(Reg); 23270b57cec5SDimitry Andric const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg, VT); 23280b57cec5SDimitry Andric 23290b57cec5SDimitry Andric TII.storeRegToStackSlot(MBB, MI, Reg, true, CSI[i - 1].getFrameIdx(), RC, 23300b57cec5SDimitry Andric TRI); 23310b57cec5SDimitry Andric --MI; 23320b57cec5SDimitry Andric MI->setFlag(MachineInstr::FrameSetup); 23330b57cec5SDimitry Andric ++MI; 23340b57cec5SDimitry Andric } 23350b57cec5SDimitry Andric 23360b57cec5SDimitry Andric return true; 23370b57cec5SDimitry Andric } 23380b57cec5SDimitry Andric 23390b57cec5SDimitry Andric void X86FrameLowering::emitCatchRetReturnValue(MachineBasicBlock &MBB, 23400b57cec5SDimitry Andric MachineBasicBlock::iterator MBBI, 23410b57cec5SDimitry Andric MachineInstr *CatchRet) const { 23420b57cec5SDimitry Andric // SEH shouldn't use catchret. 23430b57cec5SDimitry Andric assert(!isAsynchronousEHPersonality(classifyEHPersonality( 23440b57cec5SDimitry Andric MBB.getParent()->getFunction().getPersonalityFn())) && 23450b57cec5SDimitry Andric "SEH should not use CATCHRET"); 23460b57cec5SDimitry Andric DebugLoc DL = CatchRet->getDebugLoc(); 23470b57cec5SDimitry Andric MachineBasicBlock *CatchRetTarget = CatchRet->getOperand(0).getMBB(); 23480b57cec5SDimitry Andric 23490b57cec5SDimitry Andric // Fill EAX/RAX with the address of the target block. 23500b57cec5SDimitry Andric if (STI.is64Bit()) { 23510b57cec5SDimitry Andric // LEA64r CatchRetTarget(%rip), %rax 23520b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::LEA64r), X86::RAX) 23530b57cec5SDimitry Andric .addReg(X86::RIP) 23540b57cec5SDimitry Andric .addImm(0) 23550b57cec5SDimitry Andric .addReg(0) 23560b57cec5SDimitry Andric .addMBB(CatchRetTarget) 23570b57cec5SDimitry Andric .addReg(0); 23580b57cec5SDimitry Andric } else { 23590b57cec5SDimitry Andric // MOV32ri $CatchRetTarget, %eax 23600b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::MOV32ri), X86::EAX) 23610b57cec5SDimitry Andric .addMBB(CatchRetTarget); 23620b57cec5SDimitry Andric } 23630b57cec5SDimitry Andric 23640b57cec5SDimitry Andric // Record that we've taken the address of CatchRetTarget and no longer just 23650b57cec5SDimitry Andric // reference it in a terminator. 23660b57cec5SDimitry Andric CatchRetTarget->setHasAddressTaken(); 23670b57cec5SDimitry Andric } 23680b57cec5SDimitry Andric 2369*5ffd83dbSDimitry Andric bool X86FrameLowering::restoreCalleeSavedRegisters( 2370*5ffd83dbSDimitry Andric MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, 2371*5ffd83dbSDimitry Andric MutableArrayRef<CalleeSavedInfo> CSI, const TargetRegisterInfo *TRI) const { 23720b57cec5SDimitry Andric if (CSI.empty()) 23730b57cec5SDimitry Andric return false; 23740b57cec5SDimitry Andric 23750b57cec5SDimitry Andric if (MI != MBB.end() && isFuncletReturnInstr(*MI) && STI.isOSWindows()) { 23760b57cec5SDimitry Andric // Don't restore CSRs in 32-bit EH funclets. Matches 23770b57cec5SDimitry Andric // spillCalleeSavedRegisters. 23780b57cec5SDimitry Andric if (STI.is32Bit()) 23790b57cec5SDimitry Andric return true; 23800b57cec5SDimitry Andric // Don't restore CSRs before an SEH catchret. SEH except blocks do not form 23810b57cec5SDimitry Andric // funclets. emitEpilogue transforms these to normal jumps. 23820b57cec5SDimitry Andric if (MI->getOpcode() == X86::CATCHRET) { 23830b57cec5SDimitry Andric const Function &F = MBB.getParent()->getFunction(); 23840b57cec5SDimitry Andric bool IsSEH = isAsynchronousEHPersonality( 23850b57cec5SDimitry Andric classifyEHPersonality(F.getPersonalityFn())); 23860b57cec5SDimitry Andric if (IsSEH) 23870b57cec5SDimitry Andric return true; 23880b57cec5SDimitry Andric } 23890b57cec5SDimitry Andric } 23900b57cec5SDimitry Andric 23910b57cec5SDimitry Andric DebugLoc DL = MBB.findDebugLoc(MI); 23920b57cec5SDimitry Andric 23930b57cec5SDimitry Andric // Reload XMMs from stack frame. 23940b57cec5SDimitry Andric for (unsigned i = 0, e = CSI.size(); i != e; ++i) { 23950b57cec5SDimitry Andric unsigned Reg = CSI[i].getReg(); 23960b57cec5SDimitry Andric if (X86::GR64RegClass.contains(Reg) || 23970b57cec5SDimitry Andric X86::GR32RegClass.contains(Reg)) 23980b57cec5SDimitry Andric continue; 23990b57cec5SDimitry Andric 24000b57cec5SDimitry Andric // If this is k-register make sure we lookup via the largest legal type. 24010b57cec5SDimitry Andric MVT VT = MVT::Other; 24020b57cec5SDimitry Andric if (X86::VK16RegClass.contains(Reg)) 24030b57cec5SDimitry Andric VT = STI.hasBWI() ? MVT::v64i1 : MVT::v16i1; 24040b57cec5SDimitry Andric 24050b57cec5SDimitry Andric const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg, VT); 24060b57cec5SDimitry Andric TII.loadRegFromStackSlot(MBB, MI, Reg, CSI[i].getFrameIdx(), RC, TRI); 24070b57cec5SDimitry Andric } 24080b57cec5SDimitry Andric 24090b57cec5SDimitry Andric // POP GPRs. 24100b57cec5SDimitry Andric unsigned Opc = STI.is64Bit() ? X86::POP64r : X86::POP32r; 24110b57cec5SDimitry Andric for (unsigned i = 0, e = CSI.size(); i != e; ++i) { 24120b57cec5SDimitry Andric unsigned Reg = CSI[i].getReg(); 24130b57cec5SDimitry Andric if (!X86::GR64RegClass.contains(Reg) && 24140b57cec5SDimitry Andric !X86::GR32RegClass.contains(Reg)) 24150b57cec5SDimitry Andric continue; 24160b57cec5SDimitry Andric 24170b57cec5SDimitry Andric BuildMI(MBB, MI, DL, TII.get(Opc), Reg) 24180b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameDestroy); 24190b57cec5SDimitry Andric } 24200b57cec5SDimitry Andric return true; 24210b57cec5SDimitry Andric } 24220b57cec5SDimitry Andric 24230b57cec5SDimitry Andric void X86FrameLowering::determineCalleeSaves(MachineFunction &MF, 24240b57cec5SDimitry Andric BitVector &SavedRegs, 24250b57cec5SDimitry Andric RegScavenger *RS) const { 24260b57cec5SDimitry Andric TargetFrameLowering::determineCalleeSaves(MF, SavedRegs, RS); 24270b57cec5SDimitry Andric 24280b57cec5SDimitry Andric // Spill the BasePtr if it's used. 24290b57cec5SDimitry Andric if (TRI->hasBasePointer(MF)){ 24308bcb0991SDimitry Andric Register BasePtr = TRI->getBaseRegister(); 24310b57cec5SDimitry Andric if (STI.isTarget64BitILP32()) 24320b57cec5SDimitry Andric BasePtr = getX86SubSuperRegister(BasePtr, 64); 24330b57cec5SDimitry Andric SavedRegs.set(BasePtr); 24340b57cec5SDimitry Andric } 24350b57cec5SDimitry Andric } 24360b57cec5SDimitry Andric 24370b57cec5SDimitry Andric static bool 24380b57cec5SDimitry Andric HasNestArgument(const MachineFunction *MF) { 24390b57cec5SDimitry Andric const Function &F = MF->getFunction(); 24400b57cec5SDimitry Andric for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); 24410b57cec5SDimitry Andric I != E; I++) { 24428bcb0991SDimitry Andric if (I->hasNestAttr() && !I->use_empty()) 24430b57cec5SDimitry Andric return true; 24440b57cec5SDimitry Andric } 24450b57cec5SDimitry Andric return false; 24460b57cec5SDimitry Andric } 24470b57cec5SDimitry Andric 24480b57cec5SDimitry Andric /// GetScratchRegister - Get a temp register for performing work in the 24490b57cec5SDimitry Andric /// segmented stack and the Erlang/HiPE stack prologue. Depending on platform 24500b57cec5SDimitry Andric /// and the properties of the function either one or two registers will be 24510b57cec5SDimitry Andric /// needed. Set primary to true for the first register, false for the second. 24520b57cec5SDimitry Andric static unsigned 24530b57cec5SDimitry Andric GetScratchRegister(bool Is64Bit, bool IsLP64, const MachineFunction &MF, bool Primary) { 24540b57cec5SDimitry Andric CallingConv::ID CallingConvention = MF.getFunction().getCallingConv(); 24550b57cec5SDimitry Andric 24560b57cec5SDimitry Andric // Erlang stuff. 24570b57cec5SDimitry Andric if (CallingConvention == CallingConv::HiPE) { 24580b57cec5SDimitry Andric if (Is64Bit) 24590b57cec5SDimitry Andric return Primary ? X86::R14 : X86::R13; 24600b57cec5SDimitry Andric else 24610b57cec5SDimitry Andric return Primary ? X86::EBX : X86::EDI; 24620b57cec5SDimitry Andric } 24630b57cec5SDimitry Andric 24640b57cec5SDimitry Andric if (Is64Bit) { 24650b57cec5SDimitry Andric if (IsLP64) 24660b57cec5SDimitry Andric return Primary ? X86::R11 : X86::R12; 24670b57cec5SDimitry Andric else 24680b57cec5SDimitry Andric return Primary ? X86::R11D : X86::R12D; 24690b57cec5SDimitry Andric } 24700b57cec5SDimitry Andric 24710b57cec5SDimitry Andric bool IsNested = HasNestArgument(&MF); 24720b57cec5SDimitry Andric 24730b57cec5SDimitry Andric if (CallingConvention == CallingConv::X86_FastCall || 24748bcb0991SDimitry Andric CallingConvention == CallingConv::Fast || 24758bcb0991SDimitry Andric CallingConvention == CallingConv::Tail) { 24760b57cec5SDimitry Andric if (IsNested) 24770b57cec5SDimitry Andric report_fatal_error("Segmented stacks does not support fastcall with " 24780b57cec5SDimitry Andric "nested function."); 24790b57cec5SDimitry Andric return Primary ? X86::EAX : X86::ECX; 24800b57cec5SDimitry Andric } 24810b57cec5SDimitry Andric if (IsNested) 24820b57cec5SDimitry Andric return Primary ? X86::EDX : X86::EAX; 24830b57cec5SDimitry Andric return Primary ? X86::ECX : X86::EAX; 24840b57cec5SDimitry Andric } 24850b57cec5SDimitry Andric 24860b57cec5SDimitry Andric // The stack limit in the TCB is set to this many bytes above the actual stack 24870b57cec5SDimitry Andric // limit. 24880b57cec5SDimitry Andric static const uint64_t kSplitStackAvailable = 256; 24890b57cec5SDimitry Andric 24900b57cec5SDimitry Andric void X86FrameLowering::adjustForSegmentedStacks( 24910b57cec5SDimitry Andric MachineFunction &MF, MachineBasicBlock &PrologueMBB) const { 24920b57cec5SDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo(); 24930b57cec5SDimitry Andric uint64_t StackSize; 24940b57cec5SDimitry Andric unsigned TlsReg, TlsOffset; 24950b57cec5SDimitry Andric DebugLoc DL; 24960b57cec5SDimitry Andric 24970b57cec5SDimitry Andric // To support shrink-wrapping we would need to insert the new blocks 24980b57cec5SDimitry Andric // at the right place and update the branches to PrologueMBB. 24990b57cec5SDimitry Andric assert(&(*MF.begin()) == &PrologueMBB && "Shrink-wrapping not supported yet"); 25000b57cec5SDimitry Andric 25010b57cec5SDimitry Andric unsigned ScratchReg = GetScratchRegister(Is64Bit, IsLP64, MF, true); 25020b57cec5SDimitry Andric assert(!MF.getRegInfo().isLiveIn(ScratchReg) && 25030b57cec5SDimitry Andric "Scratch register is live-in"); 25040b57cec5SDimitry Andric 25050b57cec5SDimitry Andric if (MF.getFunction().isVarArg()) 25060b57cec5SDimitry Andric report_fatal_error("Segmented stacks do not support vararg functions."); 25070b57cec5SDimitry Andric if (!STI.isTargetLinux() && !STI.isTargetDarwin() && !STI.isTargetWin32() && 25080b57cec5SDimitry Andric !STI.isTargetWin64() && !STI.isTargetFreeBSD() && 25090b57cec5SDimitry Andric !STI.isTargetDragonFly()) 25100b57cec5SDimitry Andric report_fatal_error("Segmented stacks not supported on this platform."); 25110b57cec5SDimitry Andric 25120b57cec5SDimitry Andric // Eventually StackSize will be calculated by a link-time pass; which will 25130b57cec5SDimitry Andric // also decide whether checking code needs to be injected into this particular 25140b57cec5SDimitry Andric // prologue. 25150b57cec5SDimitry Andric StackSize = MFI.getStackSize(); 25160b57cec5SDimitry Andric 25170b57cec5SDimitry Andric // Do not generate a prologue for leaf functions with a stack of size zero. 25180b57cec5SDimitry Andric // For non-leaf functions we have to allow for the possibility that the 25190b57cec5SDimitry Andric // callis to a non-split function, as in PR37807. This function could also 25200b57cec5SDimitry Andric // take the address of a non-split function. When the linker tries to adjust 25210b57cec5SDimitry Andric // its non-existent prologue, it would fail with an error. Mark the object 25220b57cec5SDimitry Andric // file so that such failures are not errors. See this Go language bug-report 25230b57cec5SDimitry Andric // https://go-review.googlesource.com/c/go/+/148819/ 25240b57cec5SDimitry Andric if (StackSize == 0 && !MFI.hasTailCall()) { 25250b57cec5SDimitry Andric MF.getMMI().setHasNosplitStack(true); 25260b57cec5SDimitry Andric return; 25270b57cec5SDimitry Andric } 25280b57cec5SDimitry Andric 25290b57cec5SDimitry Andric MachineBasicBlock *allocMBB = MF.CreateMachineBasicBlock(); 25300b57cec5SDimitry Andric MachineBasicBlock *checkMBB = MF.CreateMachineBasicBlock(); 25310b57cec5SDimitry Andric X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>(); 25320b57cec5SDimitry Andric bool IsNested = false; 25330b57cec5SDimitry Andric 25340b57cec5SDimitry Andric // We need to know if the function has a nest argument only in 64 bit mode. 25350b57cec5SDimitry Andric if (Is64Bit) 25360b57cec5SDimitry Andric IsNested = HasNestArgument(&MF); 25370b57cec5SDimitry Andric 25380b57cec5SDimitry Andric // The MOV R10, RAX needs to be in a different block, since the RET we emit in 25390b57cec5SDimitry Andric // allocMBB needs to be last (terminating) instruction. 25400b57cec5SDimitry Andric 25410b57cec5SDimitry Andric for (const auto &LI : PrologueMBB.liveins()) { 25420b57cec5SDimitry Andric allocMBB->addLiveIn(LI); 25430b57cec5SDimitry Andric checkMBB->addLiveIn(LI); 25440b57cec5SDimitry Andric } 25450b57cec5SDimitry Andric 25460b57cec5SDimitry Andric if (IsNested) 25470b57cec5SDimitry Andric allocMBB->addLiveIn(IsLP64 ? X86::R10 : X86::R10D); 25480b57cec5SDimitry Andric 25490b57cec5SDimitry Andric MF.push_front(allocMBB); 25500b57cec5SDimitry Andric MF.push_front(checkMBB); 25510b57cec5SDimitry Andric 25520b57cec5SDimitry Andric // When the frame size is less than 256 we just compare the stack 25530b57cec5SDimitry Andric // boundary directly to the value of the stack pointer, per gcc. 25540b57cec5SDimitry Andric bool CompareStackPointer = StackSize < kSplitStackAvailable; 25550b57cec5SDimitry Andric 25560b57cec5SDimitry Andric // Read the limit off the current stacklet off the stack_guard location. 25570b57cec5SDimitry Andric if (Is64Bit) { 25580b57cec5SDimitry Andric if (STI.isTargetLinux()) { 25590b57cec5SDimitry Andric TlsReg = X86::FS; 25600b57cec5SDimitry Andric TlsOffset = IsLP64 ? 0x70 : 0x40; 25610b57cec5SDimitry Andric } else if (STI.isTargetDarwin()) { 25620b57cec5SDimitry Andric TlsReg = X86::GS; 25630b57cec5SDimitry Andric TlsOffset = 0x60 + 90*8; // See pthread_machdep.h. Steal TLS slot 90. 25640b57cec5SDimitry Andric } else if (STI.isTargetWin64()) { 25650b57cec5SDimitry Andric TlsReg = X86::GS; 25660b57cec5SDimitry Andric TlsOffset = 0x28; // pvArbitrary, reserved for application use 25670b57cec5SDimitry Andric } else if (STI.isTargetFreeBSD()) { 25680b57cec5SDimitry Andric TlsReg = X86::FS; 25690b57cec5SDimitry Andric TlsOffset = 0x18; 25700b57cec5SDimitry Andric } else if (STI.isTargetDragonFly()) { 25710b57cec5SDimitry Andric TlsReg = X86::FS; 25720b57cec5SDimitry Andric TlsOffset = 0x20; // use tls_tcb.tcb_segstack 25730b57cec5SDimitry Andric } else { 25740b57cec5SDimitry Andric report_fatal_error("Segmented stacks not supported on this platform."); 25750b57cec5SDimitry Andric } 25760b57cec5SDimitry Andric 25770b57cec5SDimitry Andric if (CompareStackPointer) 25780b57cec5SDimitry Andric ScratchReg = IsLP64 ? X86::RSP : X86::ESP; 25790b57cec5SDimitry Andric else 25800b57cec5SDimitry Andric BuildMI(checkMBB, DL, TII.get(IsLP64 ? X86::LEA64r : X86::LEA64_32r), ScratchReg).addReg(X86::RSP) 25810b57cec5SDimitry Andric .addImm(1).addReg(0).addImm(-StackSize).addReg(0); 25820b57cec5SDimitry Andric 25830b57cec5SDimitry Andric BuildMI(checkMBB, DL, TII.get(IsLP64 ? X86::CMP64rm : X86::CMP32rm)).addReg(ScratchReg) 25840b57cec5SDimitry Andric .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg); 25850b57cec5SDimitry Andric } else { 25860b57cec5SDimitry Andric if (STI.isTargetLinux()) { 25870b57cec5SDimitry Andric TlsReg = X86::GS; 25880b57cec5SDimitry Andric TlsOffset = 0x30; 25890b57cec5SDimitry Andric } else if (STI.isTargetDarwin()) { 25900b57cec5SDimitry Andric TlsReg = X86::GS; 25910b57cec5SDimitry Andric TlsOffset = 0x48 + 90*4; 25920b57cec5SDimitry Andric } else if (STI.isTargetWin32()) { 25930b57cec5SDimitry Andric TlsReg = X86::FS; 25940b57cec5SDimitry Andric TlsOffset = 0x14; // pvArbitrary, reserved for application use 25950b57cec5SDimitry Andric } else if (STI.isTargetDragonFly()) { 25960b57cec5SDimitry Andric TlsReg = X86::FS; 25970b57cec5SDimitry Andric TlsOffset = 0x10; // use tls_tcb.tcb_segstack 25980b57cec5SDimitry Andric } else if (STI.isTargetFreeBSD()) { 25990b57cec5SDimitry Andric report_fatal_error("Segmented stacks not supported on FreeBSD i386."); 26000b57cec5SDimitry Andric } else { 26010b57cec5SDimitry Andric report_fatal_error("Segmented stacks not supported on this platform."); 26020b57cec5SDimitry Andric } 26030b57cec5SDimitry Andric 26040b57cec5SDimitry Andric if (CompareStackPointer) 26050b57cec5SDimitry Andric ScratchReg = X86::ESP; 26060b57cec5SDimitry Andric else 26070b57cec5SDimitry Andric BuildMI(checkMBB, DL, TII.get(X86::LEA32r), ScratchReg).addReg(X86::ESP) 26080b57cec5SDimitry Andric .addImm(1).addReg(0).addImm(-StackSize).addReg(0); 26090b57cec5SDimitry Andric 26100b57cec5SDimitry Andric if (STI.isTargetLinux() || STI.isTargetWin32() || STI.isTargetWin64() || 26110b57cec5SDimitry Andric STI.isTargetDragonFly()) { 26120b57cec5SDimitry Andric BuildMI(checkMBB, DL, TII.get(X86::CMP32rm)).addReg(ScratchReg) 26130b57cec5SDimitry Andric .addReg(0).addImm(0).addReg(0).addImm(TlsOffset).addReg(TlsReg); 26140b57cec5SDimitry Andric } else if (STI.isTargetDarwin()) { 26150b57cec5SDimitry Andric 26160b57cec5SDimitry Andric // TlsOffset doesn't fit into a mod r/m byte so we need an extra register. 26170b57cec5SDimitry Andric unsigned ScratchReg2; 26180b57cec5SDimitry Andric bool SaveScratch2; 26190b57cec5SDimitry Andric if (CompareStackPointer) { 26200b57cec5SDimitry Andric // The primary scratch register is available for holding the TLS offset. 26210b57cec5SDimitry Andric ScratchReg2 = GetScratchRegister(Is64Bit, IsLP64, MF, true); 26220b57cec5SDimitry Andric SaveScratch2 = false; 26230b57cec5SDimitry Andric } else { 26240b57cec5SDimitry Andric // Need to use a second register to hold the TLS offset 26250b57cec5SDimitry Andric ScratchReg2 = GetScratchRegister(Is64Bit, IsLP64, MF, false); 26260b57cec5SDimitry Andric 26270b57cec5SDimitry Andric // Unfortunately, with fastcc the second scratch register may hold an 26280b57cec5SDimitry Andric // argument. 26290b57cec5SDimitry Andric SaveScratch2 = MF.getRegInfo().isLiveIn(ScratchReg2); 26300b57cec5SDimitry Andric } 26310b57cec5SDimitry Andric 26320b57cec5SDimitry Andric // If Scratch2 is live-in then it needs to be saved. 26330b57cec5SDimitry Andric assert((!MF.getRegInfo().isLiveIn(ScratchReg2) || SaveScratch2) && 26340b57cec5SDimitry Andric "Scratch register is live-in and not saved"); 26350b57cec5SDimitry Andric 26360b57cec5SDimitry Andric if (SaveScratch2) 26370b57cec5SDimitry Andric BuildMI(checkMBB, DL, TII.get(X86::PUSH32r)) 26380b57cec5SDimitry Andric .addReg(ScratchReg2, RegState::Kill); 26390b57cec5SDimitry Andric 26400b57cec5SDimitry Andric BuildMI(checkMBB, DL, TII.get(X86::MOV32ri), ScratchReg2) 26410b57cec5SDimitry Andric .addImm(TlsOffset); 26420b57cec5SDimitry Andric BuildMI(checkMBB, DL, TII.get(X86::CMP32rm)) 26430b57cec5SDimitry Andric .addReg(ScratchReg) 26440b57cec5SDimitry Andric .addReg(ScratchReg2).addImm(1).addReg(0) 26450b57cec5SDimitry Andric .addImm(0) 26460b57cec5SDimitry Andric .addReg(TlsReg); 26470b57cec5SDimitry Andric 26480b57cec5SDimitry Andric if (SaveScratch2) 26490b57cec5SDimitry Andric BuildMI(checkMBB, DL, TII.get(X86::POP32r), ScratchReg2); 26500b57cec5SDimitry Andric } 26510b57cec5SDimitry Andric } 26520b57cec5SDimitry Andric 26530b57cec5SDimitry Andric // This jump is taken if SP >= (Stacklet Limit + Stack Space required). 26540b57cec5SDimitry Andric // It jumps to normal execution of the function body. 26550b57cec5SDimitry Andric BuildMI(checkMBB, DL, TII.get(X86::JCC_1)).addMBB(&PrologueMBB).addImm(X86::COND_A); 26560b57cec5SDimitry Andric 26570b57cec5SDimitry Andric // On 32 bit we first push the arguments size and then the frame size. On 64 26580b57cec5SDimitry Andric // bit, we pass the stack frame size in r10 and the argument size in r11. 26590b57cec5SDimitry Andric if (Is64Bit) { 26600b57cec5SDimitry Andric // Functions with nested arguments use R10, so it needs to be saved across 26610b57cec5SDimitry Andric // the call to _morestack 26620b57cec5SDimitry Andric 26630b57cec5SDimitry Andric const unsigned RegAX = IsLP64 ? X86::RAX : X86::EAX; 26640b57cec5SDimitry Andric const unsigned Reg10 = IsLP64 ? X86::R10 : X86::R10D; 26650b57cec5SDimitry Andric const unsigned Reg11 = IsLP64 ? X86::R11 : X86::R11D; 26660b57cec5SDimitry Andric const unsigned MOVrr = IsLP64 ? X86::MOV64rr : X86::MOV32rr; 26670b57cec5SDimitry Andric const unsigned MOVri = IsLP64 ? X86::MOV64ri : X86::MOV32ri; 26680b57cec5SDimitry Andric 26690b57cec5SDimitry Andric if (IsNested) 26700b57cec5SDimitry Andric BuildMI(allocMBB, DL, TII.get(MOVrr), RegAX).addReg(Reg10); 26710b57cec5SDimitry Andric 26720b57cec5SDimitry Andric BuildMI(allocMBB, DL, TII.get(MOVri), Reg10) 26730b57cec5SDimitry Andric .addImm(StackSize); 26740b57cec5SDimitry Andric BuildMI(allocMBB, DL, TII.get(MOVri), Reg11) 26750b57cec5SDimitry Andric .addImm(X86FI->getArgumentStackSize()); 26760b57cec5SDimitry Andric } else { 26770b57cec5SDimitry Andric BuildMI(allocMBB, DL, TII.get(X86::PUSHi32)) 26780b57cec5SDimitry Andric .addImm(X86FI->getArgumentStackSize()); 26790b57cec5SDimitry Andric BuildMI(allocMBB, DL, TII.get(X86::PUSHi32)) 26800b57cec5SDimitry Andric .addImm(StackSize); 26810b57cec5SDimitry Andric } 26820b57cec5SDimitry Andric 26830b57cec5SDimitry Andric // __morestack is in libgcc 26840b57cec5SDimitry Andric if (Is64Bit && MF.getTarget().getCodeModel() == CodeModel::Large) { 26850b57cec5SDimitry Andric // Under the large code model, we cannot assume that __morestack lives 26860b57cec5SDimitry Andric // within 2^31 bytes of the call site, so we cannot use pc-relative 26870b57cec5SDimitry Andric // addressing. We cannot perform the call via a temporary register, 26880b57cec5SDimitry Andric // as the rax register may be used to store the static chain, and all 26890b57cec5SDimitry Andric // other suitable registers may be either callee-save or used for 26900b57cec5SDimitry Andric // parameter passing. We cannot use the stack at this point either 26910b57cec5SDimitry Andric // because __morestack manipulates the stack directly. 26920b57cec5SDimitry Andric // 26930b57cec5SDimitry Andric // To avoid these issues, perform an indirect call via a read-only memory 26940b57cec5SDimitry Andric // location containing the address. 26950b57cec5SDimitry Andric // 26960b57cec5SDimitry Andric // This solution is not perfect, as it assumes that the .rodata section 26970b57cec5SDimitry Andric // is laid out within 2^31 bytes of each function body, but this seems 26980b57cec5SDimitry Andric // to be sufficient for JIT. 26990b57cec5SDimitry Andric // FIXME: Add retpoline support and remove the error here.. 27000946e70aSDimitry Andric if (STI.useIndirectThunkCalls()) 27010b57cec5SDimitry Andric report_fatal_error("Emitting morestack calls on 64-bit with the large " 27020946e70aSDimitry Andric "code model and thunks not yet implemented."); 27030b57cec5SDimitry Andric BuildMI(allocMBB, DL, TII.get(X86::CALL64m)) 27040b57cec5SDimitry Andric .addReg(X86::RIP) 27050b57cec5SDimitry Andric .addImm(0) 27060b57cec5SDimitry Andric .addReg(0) 27070b57cec5SDimitry Andric .addExternalSymbol("__morestack_addr") 27080b57cec5SDimitry Andric .addReg(0); 27090b57cec5SDimitry Andric MF.getMMI().setUsesMorestackAddr(true); 27100b57cec5SDimitry Andric } else { 27110b57cec5SDimitry Andric if (Is64Bit) 27120b57cec5SDimitry Andric BuildMI(allocMBB, DL, TII.get(X86::CALL64pcrel32)) 27130b57cec5SDimitry Andric .addExternalSymbol("__morestack"); 27140b57cec5SDimitry Andric else 27150b57cec5SDimitry Andric BuildMI(allocMBB, DL, TII.get(X86::CALLpcrel32)) 27160b57cec5SDimitry Andric .addExternalSymbol("__morestack"); 27170b57cec5SDimitry Andric } 27180b57cec5SDimitry Andric 27190b57cec5SDimitry Andric if (IsNested) 27200b57cec5SDimitry Andric BuildMI(allocMBB, DL, TII.get(X86::MORESTACK_RET_RESTORE_R10)); 27210b57cec5SDimitry Andric else 27220b57cec5SDimitry Andric BuildMI(allocMBB, DL, TII.get(X86::MORESTACK_RET)); 27230b57cec5SDimitry Andric 27240b57cec5SDimitry Andric allocMBB->addSuccessor(&PrologueMBB); 27250b57cec5SDimitry Andric 27260b57cec5SDimitry Andric checkMBB->addSuccessor(allocMBB, BranchProbability::getZero()); 27270b57cec5SDimitry Andric checkMBB->addSuccessor(&PrologueMBB, BranchProbability::getOne()); 27280b57cec5SDimitry Andric 27290b57cec5SDimitry Andric #ifdef EXPENSIVE_CHECKS 27300b57cec5SDimitry Andric MF.verify(); 27310b57cec5SDimitry Andric #endif 27320b57cec5SDimitry Andric } 27330b57cec5SDimitry Andric 27340b57cec5SDimitry Andric /// Lookup an ERTS parameter in the !hipe.literals named metadata node. 27350b57cec5SDimitry Andric /// HiPE provides Erlang Runtime System-internal parameters, such as PCB offsets 27360b57cec5SDimitry Andric /// to fields it needs, through a named metadata node "hipe.literals" containing 27370b57cec5SDimitry Andric /// name-value pairs. 27380b57cec5SDimitry Andric static unsigned getHiPELiteral( 27390b57cec5SDimitry Andric NamedMDNode *HiPELiteralsMD, const StringRef LiteralName) { 27400b57cec5SDimitry Andric for (int i = 0, e = HiPELiteralsMD->getNumOperands(); i != e; ++i) { 27410b57cec5SDimitry Andric MDNode *Node = HiPELiteralsMD->getOperand(i); 27420b57cec5SDimitry Andric if (Node->getNumOperands() != 2) continue; 27430b57cec5SDimitry Andric MDString *NodeName = dyn_cast<MDString>(Node->getOperand(0)); 27440b57cec5SDimitry Andric ValueAsMetadata *NodeVal = dyn_cast<ValueAsMetadata>(Node->getOperand(1)); 27450b57cec5SDimitry Andric if (!NodeName || !NodeVal) continue; 27460b57cec5SDimitry Andric ConstantInt *ValConst = dyn_cast_or_null<ConstantInt>(NodeVal->getValue()); 27470b57cec5SDimitry Andric if (ValConst && NodeName->getString() == LiteralName) { 27480b57cec5SDimitry Andric return ValConst->getZExtValue(); 27490b57cec5SDimitry Andric } 27500b57cec5SDimitry Andric } 27510b57cec5SDimitry Andric 27520b57cec5SDimitry Andric report_fatal_error("HiPE literal " + LiteralName 27530b57cec5SDimitry Andric + " required but not provided"); 27540b57cec5SDimitry Andric } 27550b57cec5SDimitry Andric 27568bcb0991SDimitry Andric // Return true if there are no non-ehpad successors to MBB and there are no 27578bcb0991SDimitry Andric // non-meta instructions between MBBI and MBB.end(). 27588bcb0991SDimitry Andric static bool blockEndIsUnreachable(const MachineBasicBlock &MBB, 27598bcb0991SDimitry Andric MachineBasicBlock::const_iterator MBBI) { 27608bcb0991SDimitry Andric return std::all_of( 27618bcb0991SDimitry Andric MBB.succ_begin(), MBB.succ_end(), 27628bcb0991SDimitry Andric [](const MachineBasicBlock *Succ) { return Succ->isEHPad(); }) && 27638bcb0991SDimitry Andric std::all_of(MBBI, MBB.end(), [](const MachineInstr &MI) { 27648bcb0991SDimitry Andric return MI.isMetaInstruction(); 27658bcb0991SDimitry Andric }); 27668bcb0991SDimitry Andric } 27678bcb0991SDimitry Andric 27680b57cec5SDimitry Andric /// Erlang programs may need a special prologue to handle the stack size they 27690b57cec5SDimitry Andric /// might need at runtime. That is because Erlang/OTP does not implement a C 27700b57cec5SDimitry Andric /// stack but uses a custom implementation of hybrid stack/heap architecture. 27710b57cec5SDimitry Andric /// (for more information see Eric Stenman's Ph.D. thesis: 27720b57cec5SDimitry Andric /// http://publications.uu.se/uu/fulltext/nbn_se_uu_diva-2688.pdf) 27730b57cec5SDimitry Andric /// 27740b57cec5SDimitry Andric /// CheckStack: 27750b57cec5SDimitry Andric /// temp0 = sp - MaxStack 27760b57cec5SDimitry Andric /// if( temp0 < SP_LIMIT(P) ) goto IncStack else goto OldStart 27770b57cec5SDimitry Andric /// OldStart: 27780b57cec5SDimitry Andric /// ... 27790b57cec5SDimitry Andric /// IncStack: 27800b57cec5SDimitry Andric /// call inc_stack # doubles the stack space 27810b57cec5SDimitry Andric /// temp0 = sp - MaxStack 27820b57cec5SDimitry Andric /// if( temp0 < SP_LIMIT(P) ) goto IncStack else goto OldStart 27830b57cec5SDimitry Andric void X86FrameLowering::adjustForHiPEPrologue( 27840b57cec5SDimitry Andric MachineFunction &MF, MachineBasicBlock &PrologueMBB) const { 27850b57cec5SDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo(); 27860b57cec5SDimitry Andric DebugLoc DL; 27870b57cec5SDimitry Andric 27880b57cec5SDimitry Andric // To support shrink-wrapping we would need to insert the new blocks 27890b57cec5SDimitry Andric // at the right place and update the branches to PrologueMBB. 27900b57cec5SDimitry Andric assert(&(*MF.begin()) == &PrologueMBB && "Shrink-wrapping not supported yet"); 27910b57cec5SDimitry Andric 27920b57cec5SDimitry Andric // HiPE-specific values 27930b57cec5SDimitry Andric NamedMDNode *HiPELiteralsMD = MF.getMMI().getModule() 27940b57cec5SDimitry Andric ->getNamedMetadata("hipe.literals"); 27950b57cec5SDimitry Andric if (!HiPELiteralsMD) 27960b57cec5SDimitry Andric report_fatal_error( 27970b57cec5SDimitry Andric "Can't generate HiPE prologue without runtime parameters"); 27980b57cec5SDimitry Andric const unsigned HipeLeafWords 27990b57cec5SDimitry Andric = getHiPELiteral(HiPELiteralsMD, 28000b57cec5SDimitry Andric Is64Bit ? "AMD64_LEAF_WORDS" : "X86_LEAF_WORDS"); 28010b57cec5SDimitry Andric const unsigned CCRegisteredArgs = Is64Bit ? 6 : 5; 28020b57cec5SDimitry Andric const unsigned Guaranteed = HipeLeafWords * SlotSize; 28030b57cec5SDimitry Andric unsigned CallerStkArity = MF.getFunction().arg_size() > CCRegisteredArgs ? 28040b57cec5SDimitry Andric MF.getFunction().arg_size() - CCRegisteredArgs : 0; 28050b57cec5SDimitry Andric unsigned MaxStack = MFI.getStackSize() + CallerStkArity*SlotSize + SlotSize; 28060b57cec5SDimitry Andric 28070b57cec5SDimitry Andric assert(STI.isTargetLinux() && 28080b57cec5SDimitry Andric "HiPE prologue is only supported on Linux operating systems."); 28090b57cec5SDimitry Andric 28100b57cec5SDimitry Andric // Compute the largest caller's frame that is needed to fit the callees' 28110b57cec5SDimitry Andric // frames. This 'MaxStack' is computed from: 28120b57cec5SDimitry Andric // 28130b57cec5SDimitry Andric // a) the fixed frame size, which is the space needed for all spilled temps, 28140b57cec5SDimitry Andric // b) outgoing on-stack parameter areas, and 28150b57cec5SDimitry Andric // c) the minimum stack space this function needs to make available for the 28160b57cec5SDimitry Andric // functions it calls (a tunable ABI property). 28170b57cec5SDimitry Andric if (MFI.hasCalls()) { 28180b57cec5SDimitry Andric unsigned MoreStackForCalls = 0; 28190b57cec5SDimitry Andric 28200b57cec5SDimitry Andric for (auto &MBB : MF) { 28210b57cec5SDimitry Andric for (auto &MI : MBB) { 28220b57cec5SDimitry Andric if (!MI.isCall()) 28230b57cec5SDimitry Andric continue; 28240b57cec5SDimitry Andric 28250b57cec5SDimitry Andric // Get callee operand. 28260b57cec5SDimitry Andric const MachineOperand &MO = MI.getOperand(0); 28270b57cec5SDimitry Andric 28280b57cec5SDimitry Andric // Only take account of global function calls (no closures etc.). 28290b57cec5SDimitry Andric if (!MO.isGlobal()) 28300b57cec5SDimitry Andric continue; 28310b57cec5SDimitry Andric 28320b57cec5SDimitry Andric const Function *F = dyn_cast<Function>(MO.getGlobal()); 28330b57cec5SDimitry Andric if (!F) 28340b57cec5SDimitry Andric continue; 28350b57cec5SDimitry Andric 28360b57cec5SDimitry Andric // Do not update 'MaxStack' for primitive and built-in functions 28370b57cec5SDimitry Andric // (encoded with names either starting with "erlang."/"bif_" or not 28380b57cec5SDimitry Andric // having a ".", such as a simple <Module>.<Function>.<Arity>, or an 28390b57cec5SDimitry Andric // "_", such as the BIF "suspend_0") as they are executed on another 28400b57cec5SDimitry Andric // stack. 28410b57cec5SDimitry Andric if (F->getName().find("erlang.") != StringRef::npos || 28420b57cec5SDimitry Andric F->getName().find("bif_") != StringRef::npos || 28430b57cec5SDimitry Andric F->getName().find_first_of("._") == StringRef::npos) 28440b57cec5SDimitry Andric continue; 28450b57cec5SDimitry Andric 28460b57cec5SDimitry Andric unsigned CalleeStkArity = 28470b57cec5SDimitry Andric F->arg_size() > CCRegisteredArgs ? F->arg_size()-CCRegisteredArgs : 0; 28480b57cec5SDimitry Andric if (HipeLeafWords - 1 > CalleeStkArity) 28490b57cec5SDimitry Andric MoreStackForCalls = std::max(MoreStackForCalls, 28500b57cec5SDimitry Andric (HipeLeafWords - 1 - CalleeStkArity) * SlotSize); 28510b57cec5SDimitry Andric } 28520b57cec5SDimitry Andric } 28530b57cec5SDimitry Andric MaxStack += MoreStackForCalls; 28540b57cec5SDimitry Andric } 28550b57cec5SDimitry Andric 28560b57cec5SDimitry Andric // If the stack frame needed is larger than the guaranteed then runtime checks 28570b57cec5SDimitry Andric // and calls to "inc_stack_0" BIF should be inserted in the assembly prologue. 28580b57cec5SDimitry Andric if (MaxStack > Guaranteed) { 28590b57cec5SDimitry Andric MachineBasicBlock *stackCheckMBB = MF.CreateMachineBasicBlock(); 28600b57cec5SDimitry Andric MachineBasicBlock *incStackMBB = MF.CreateMachineBasicBlock(); 28610b57cec5SDimitry Andric 28620b57cec5SDimitry Andric for (const auto &LI : PrologueMBB.liveins()) { 28630b57cec5SDimitry Andric stackCheckMBB->addLiveIn(LI); 28640b57cec5SDimitry Andric incStackMBB->addLiveIn(LI); 28650b57cec5SDimitry Andric } 28660b57cec5SDimitry Andric 28670b57cec5SDimitry Andric MF.push_front(incStackMBB); 28680b57cec5SDimitry Andric MF.push_front(stackCheckMBB); 28690b57cec5SDimitry Andric 28700b57cec5SDimitry Andric unsigned ScratchReg, SPReg, PReg, SPLimitOffset; 28710b57cec5SDimitry Andric unsigned LEAop, CMPop, CALLop; 28720b57cec5SDimitry Andric SPLimitOffset = getHiPELiteral(HiPELiteralsMD, "P_NSP_LIMIT"); 28730b57cec5SDimitry Andric if (Is64Bit) { 28740b57cec5SDimitry Andric SPReg = X86::RSP; 28750b57cec5SDimitry Andric PReg = X86::RBP; 28760b57cec5SDimitry Andric LEAop = X86::LEA64r; 28770b57cec5SDimitry Andric CMPop = X86::CMP64rm; 28780b57cec5SDimitry Andric CALLop = X86::CALL64pcrel32; 28790b57cec5SDimitry Andric } else { 28800b57cec5SDimitry Andric SPReg = X86::ESP; 28810b57cec5SDimitry Andric PReg = X86::EBP; 28820b57cec5SDimitry Andric LEAop = X86::LEA32r; 28830b57cec5SDimitry Andric CMPop = X86::CMP32rm; 28840b57cec5SDimitry Andric CALLop = X86::CALLpcrel32; 28850b57cec5SDimitry Andric } 28860b57cec5SDimitry Andric 28870b57cec5SDimitry Andric ScratchReg = GetScratchRegister(Is64Bit, IsLP64, MF, true); 28880b57cec5SDimitry Andric assert(!MF.getRegInfo().isLiveIn(ScratchReg) && 28890b57cec5SDimitry Andric "HiPE prologue scratch register is live-in"); 28900b57cec5SDimitry Andric 28910b57cec5SDimitry Andric // Create new MBB for StackCheck: 28920b57cec5SDimitry Andric addRegOffset(BuildMI(stackCheckMBB, DL, TII.get(LEAop), ScratchReg), 28930b57cec5SDimitry Andric SPReg, false, -MaxStack); 28940b57cec5SDimitry Andric // SPLimitOffset is in a fixed heap location (pointed by BP). 28950b57cec5SDimitry Andric addRegOffset(BuildMI(stackCheckMBB, DL, TII.get(CMPop)) 28960b57cec5SDimitry Andric .addReg(ScratchReg), PReg, false, SPLimitOffset); 28970b57cec5SDimitry Andric BuildMI(stackCheckMBB, DL, TII.get(X86::JCC_1)).addMBB(&PrologueMBB).addImm(X86::COND_AE); 28980b57cec5SDimitry Andric 28990b57cec5SDimitry Andric // Create new MBB for IncStack: 29000b57cec5SDimitry Andric BuildMI(incStackMBB, DL, TII.get(CALLop)). 29010b57cec5SDimitry Andric addExternalSymbol("inc_stack_0"); 29020b57cec5SDimitry Andric addRegOffset(BuildMI(incStackMBB, DL, TII.get(LEAop), ScratchReg), 29030b57cec5SDimitry Andric SPReg, false, -MaxStack); 29040b57cec5SDimitry Andric addRegOffset(BuildMI(incStackMBB, DL, TII.get(CMPop)) 29050b57cec5SDimitry Andric .addReg(ScratchReg), PReg, false, SPLimitOffset); 29060b57cec5SDimitry Andric BuildMI(incStackMBB, DL, TII.get(X86::JCC_1)).addMBB(incStackMBB).addImm(X86::COND_LE); 29070b57cec5SDimitry Andric 29080b57cec5SDimitry Andric stackCheckMBB->addSuccessor(&PrologueMBB, {99, 100}); 29090b57cec5SDimitry Andric stackCheckMBB->addSuccessor(incStackMBB, {1, 100}); 29100b57cec5SDimitry Andric incStackMBB->addSuccessor(&PrologueMBB, {99, 100}); 29110b57cec5SDimitry Andric incStackMBB->addSuccessor(incStackMBB, {1, 100}); 29120b57cec5SDimitry Andric } 29130b57cec5SDimitry Andric #ifdef EXPENSIVE_CHECKS 29140b57cec5SDimitry Andric MF.verify(); 29150b57cec5SDimitry Andric #endif 29160b57cec5SDimitry Andric } 29170b57cec5SDimitry Andric 29180b57cec5SDimitry Andric bool X86FrameLowering::adjustStackWithPops(MachineBasicBlock &MBB, 29190b57cec5SDimitry Andric MachineBasicBlock::iterator MBBI, 29200b57cec5SDimitry Andric const DebugLoc &DL, 29210b57cec5SDimitry Andric int Offset) const { 29220b57cec5SDimitry Andric 29230b57cec5SDimitry Andric if (Offset <= 0) 29240b57cec5SDimitry Andric return false; 29250b57cec5SDimitry Andric 29260b57cec5SDimitry Andric if (Offset % SlotSize) 29270b57cec5SDimitry Andric return false; 29280b57cec5SDimitry Andric 29290b57cec5SDimitry Andric int NumPops = Offset / SlotSize; 29300b57cec5SDimitry Andric // This is only worth it if we have at most 2 pops. 29310b57cec5SDimitry Andric if (NumPops != 1 && NumPops != 2) 29320b57cec5SDimitry Andric return false; 29330b57cec5SDimitry Andric 29340b57cec5SDimitry Andric // Handle only the trivial case where the adjustment directly follows 29350b57cec5SDimitry Andric // a call. This is the most common one, anyway. 29360b57cec5SDimitry Andric if (MBBI == MBB.begin()) 29370b57cec5SDimitry Andric return false; 29380b57cec5SDimitry Andric MachineBasicBlock::iterator Prev = std::prev(MBBI); 29390b57cec5SDimitry Andric if (!Prev->isCall() || !Prev->getOperand(1).isRegMask()) 29400b57cec5SDimitry Andric return false; 29410b57cec5SDimitry Andric 29420b57cec5SDimitry Andric unsigned Regs[2]; 29430b57cec5SDimitry Andric unsigned FoundRegs = 0; 29440b57cec5SDimitry Andric 29450b57cec5SDimitry Andric auto &MRI = MBB.getParent()->getRegInfo(); 29460b57cec5SDimitry Andric auto RegMask = Prev->getOperand(1); 29470b57cec5SDimitry Andric 29480b57cec5SDimitry Andric auto &RegClass = 29490b57cec5SDimitry Andric Is64Bit ? X86::GR64_NOREX_NOSPRegClass : X86::GR32_NOREX_NOSPRegClass; 29500b57cec5SDimitry Andric // Try to find up to NumPops free registers. 29510b57cec5SDimitry Andric for (auto Candidate : RegClass) { 29520b57cec5SDimitry Andric 29530b57cec5SDimitry Andric // Poor man's liveness: 29540b57cec5SDimitry Andric // Since we're immediately after a call, any register that is clobbered 29550b57cec5SDimitry Andric // by the call and not defined by it can be considered dead. 29560b57cec5SDimitry Andric if (!RegMask.clobbersPhysReg(Candidate)) 29570b57cec5SDimitry Andric continue; 29580b57cec5SDimitry Andric 29590b57cec5SDimitry Andric // Don't clobber reserved registers 29600b57cec5SDimitry Andric if (MRI.isReserved(Candidate)) 29610b57cec5SDimitry Andric continue; 29620b57cec5SDimitry Andric 29630b57cec5SDimitry Andric bool IsDef = false; 29640b57cec5SDimitry Andric for (const MachineOperand &MO : Prev->implicit_operands()) { 29650b57cec5SDimitry Andric if (MO.isReg() && MO.isDef() && 29660b57cec5SDimitry Andric TRI->isSuperOrSubRegisterEq(MO.getReg(), Candidate)) { 29670b57cec5SDimitry Andric IsDef = true; 29680b57cec5SDimitry Andric break; 29690b57cec5SDimitry Andric } 29700b57cec5SDimitry Andric } 29710b57cec5SDimitry Andric 29720b57cec5SDimitry Andric if (IsDef) 29730b57cec5SDimitry Andric continue; 29740b57cec5SDimitry Andric 29750b57cec5SDimitry Andric Regs[FoundRegs++] = Candidate; 29760b57cec5SDimitry Andric if (FoundRegs == (unsigned)NumPops) 29770b57cec5SDimitry Andric break; 29780b57cec5SDimitry Andric } 29790b57cec5SDimitry Andric 29800b57cec5SDimitry Andric if (FoundRegs == 0) 29810b57cec5SDimitry Andric return false; 29820b57cec5SDimitry Andric 29830b57cec5SDimitry Andric // If we found only one free register, but need two, reuse the same one twice. 29840b57cec5SDimitry Andric while (FoundRegs < (unsigned)NumPops) 29850b57cec5SDimitry Andric Regs[FoundRegs++] = Regs[0]; 29860b57cec5SDimitry Andric 29870b57cec5SDimitry Andric for (int i = 0; i < NumPops; ++i) 29880b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, 29890b57cec5SDimitry Andric TII.get(STI.is64Bit() ? X86::POP64r : X86::POP32r), Regs[i]); 29900b57cec5SDimitry Andric 29910b57cec5SDimitry Andric return true; 29920b57cec5SDimitry Andric } 29930b57cec5SDimitry Andric 29940b57cec5SDimitry Andric MachineBasicBlock::iterator X86FrameLowering:: 29950b57cec5SDimitry Andric eliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB, 29960b57cec5SDimitry Andric MachineBasicBlock::iterator I) const { 29970b57cec5SDimitry Andric bool reserveCallFrame = hasReservedCallFrame(MF); 29980b57cec5SDimitry Andric unsigned Opcode = I->getOpcode(); 29990b57cec5SDimitry Andric bool isDestroy = Opcode == TII.getCallFrameDestroyOpcode(); 30000b57cec5SDimitry Andric DebugLoc DL = I->getDebugLoc(); 30018bcb0991SDimitry Andric uint64_t Amount = TII.getFrameSize(*I); 30020b57cec5SDimitry Andric uint64_t InternalAmt = (isDestroy || Amount) ? TII.getFrameAdjustment(*I) : 0; 30030b57cec5SDimitry Andric I = MBB.erase(I); 30040b57cec5SDimitry Andric auto InsertPos = skipDebugInstructionsForward(I, MBB.end()); 30050b57cec5SDimitry Andric 3006*5ffd83dbSDimitry Andric // Try to avoid emitting dead SP adjustments if the block end is unreachable, 3007*5ffd83dbSDimitry Andric // typically because the function is marked noreturn (abort, throw, 3008*5ffd83dbSDimitry Andric // assert_fail, etc). 3009*5ffd83dbSDimitry Andric if (isDestroy && blockEndIsUnreachable(MBB, I)) 3010*5ffd83dbSDimitry Andric return I; 3011*5ffd83dbSDimitry Andric 30120b57cec5SDimitry Andric if (!reserveCallFrame) { 30130b57cec5SDimitry Andric // If the stack pointer can be changed after prologue, turn the 30140b57cec5SDimitry Andric // adjcallstackup instruction into a 'sub ESP, <amt>' and the 30150b57cec5SDimitry Andric // adjcallstackdown instruction into 'add ESP, <amt>' 30160b57cec5SDimitry Andric 30170b57cec5SDimitry Andric // We need to keep the stack aligned properly. To do this, we round the 30180b57cec5SDimitry Andric // amount of space needed for the outgoing arguments up to the next 30190b57cec5SDimitry Andric // alignment boundary. 3020*5ffd83dbSDimitry Andric Amount = alignTo(Amount, getStackAlign()); 30210b57cec5SDimitry Andric 30220b57cec5SDimitry Andric const Function &F = MF.getFunction(); 30230b57cec5SDimitry Andric bool WindowsCFI = MF.getTarget().getMCAsmInfo()->usesWindowsCFI(); 3024480093f4SDimitry Andric bool DwarfCFI = !WindowsCFI && MF.needsFrameMoves(); 30250b57cec5SDimitry Andric 30260b57cec5SDimitry Andric // If we have any exception handlers in this function, and we adjust 30270b57cec5SDimitry Andric // the SP before calls, we may need to indicate this to the unwinder 30280b57cec5SDimitry Andric // using GNU_ARGS_SIZE. Note that this may be necessary even when 30290b57cec5SDimitry Andric // Amount == 0, because the preceding function may have set a non-0 30300b57cec5SDimitry Andric // GNU_ARGS_SIZE. 30310b57cec5SDimitry Andric // TODO: We don't need to reset this between subsequent functions, 30320b57cec5SDimitry Andric // if it didn't change. 30330b57cec5SDimitry Andric bool HasDwarfEHHandlers = !WindowsCFI && !MF.getLandingPads().empty(); 30340b57cec5SDimitry Andric 30350b57cec5SDimitry Andric if (HasDwarfEHHandlers && !isDestroy && 30360b57cec5SDimitry Andric MF.getInfo<X86MachineFunctionInfo>()->getHasPushSequences()) 30370b57cec5SDimitry Andric BuildCFI(MBB, InsertPos, DL, 30380b57cec5SDimitry Andric MCCFIInstruction::createGnuArgsSize(nullptr, Amount)); 30390b57cec5SDimitry Andric 30400b57cec5SDimitry Andric if (Amount == 0) 30410b57cec5SDimitry Andric return I; 30420b57cec5SDimitry Andric 30430b57cec5SDimitry Andric // Factor out the amount that gets handled inside the sequence 30440b57cec5SDimitry Andric // (Pushes of argument for frame setup, callee pops for frame destroy) 30450b57cec5SDimitry Andric Amount -= InternalAmt; 30460b57cec5SDimitry Andric 30470b57cec5SDimitry Andric // TODO: This is needed only if we require precise CFA. 30480b57cec5SDimitry Andric // If this is a callee-pop calling convention, emit a CFA adjust for 30490b57cec5SDimitry Andric // the amount the callee popped. 30500b57cec5SDimitry Andric if (isDestroy && InternalAmt && DwarfCFI && !hasFP(MF)) 30510b57cec5SDimitry Andric BuildCFI(MBB, InsertPos, DL, 30520b57cec5SDimitry Andric MCCFIInstruction::createAdjustCfaOffset(nullptr, -InternalAmt)); 30530b57cec5SDimitry Andric 30540b57cec5SDimitry Andric // Add Amount to SP to destroy a frame, or subtract to setup. 30550b57cec5SDimitry Andric int64_t StackAdjustment = isDestroy ? Amount : -Amount; 30560b57cec5SDimitry Andric 30570b57cec5SDimitry Andric if (StackAdjustment) { 30580b57cec5SDimitry Andric // Merge with any previous or following adjustment instruction. Note: the 30590b57cec5SDimitry Andric // instructions merged with here do not have CFI, so their stack 30600b57cec5SDimitry Andric // adjustments do not feed into CfaAdjustment. 30610b57cec5SDimitry Andric StackAdjustment += mergeSPUpdates(MBB, InsertPos, true); 30620b57cec5SDimitry Andric StackAdjustment += mergeSPUpdates(MBB, InsertPos, false); 30630b57cec5SDimitry Andric 30640b57cec5SDimitry Andric if (StackAdjustment) { 30650b57cec5SDimitry Andric if (!(F.hasMinSize() && 30660b57cec5SDimitry Andric adjustStackWithPops(MBB, InsertPos, DL, StackAdjustment))) 30670b57cec5SDimitry Andric BuildStackAdjustment(MBB, InsertPos, DL, StackAdjustment, 30680b57cec5SDimitry Andric /*InEpilogue=*/false); 30690b57cec5SDimitry Andric } 30700b57cec5SDimitry Andric } 30710b57cec5SDimitry Andric 30720b57cec5SDimitry Andric if (DwarfCFI && !hasFP(MF)) { 30730b57cec5SDimitry Andric // If we don't have FP, but need to generate unwind information, 30740b57cec5SDimitry Andric // we need to set the correct CFA offset after the stack adjustment. 30750b57cec5SDimitry Andric // How much we adjust the CFA offset depends on whether we're emitting 30760b57cec5SDimitry Andric // CFI only for EH purposes or for debugging. EH only requires the CFA 30770b57cec5SDimitry Andric // offset to be correct at each call site, while for debugging we want 30780b57cec5SDimitry Andric // it to be more precise. 30790b57cec5SDimitry Andric 30800b57cec5SDimitry Andric int64_t CfaAdjustment = -StackAdjustment; 30810b57cec5SDimitry Andric // TODO: When not using precise CFA, we also need to adjust for the 30820b57cec5SDimitry Andric // InternalAmt here. 30830b57cec5SDimitry Andric if (CfaAdjustment) { 30840b57cec5SDimitry Andric BuildCFI(MBB, InsertPos, DL, 30850b57cec5SDimitry Andric MCCFIInstruction::createAdjustCfaOffset(nullptr, 30860b57cec5SDimitry Andric CfaAdjustment)); 30870b57cec5SDimitry Andric } 30880b57cec5SDimitry Andric } 30890b57cec5SDimitry Andric 30900b57cec5SDimitry Andric return I; 30910b57cec5SDimitry Andric } 30920b57cec5SDimitry Andric 3093*5ffd83dbSDimitry Andric if (InternalAmt) { 30940b57cec5SDimitry Andric MachineBasicBlock::iterator CI = I; 30950b57cec5SDimitry Andric MachineBasicBlock::iterator B = MBB.begin(); 30960b57cec5SDimitry Andric while (CI != B && !std::prev(CI)->isCall()) 30970b57cec5SDimitry Andric --CI; 30980b57cec5SDimitry Andric BuildStackAdjustment(MBB, CI, DL, -InternalAmt, /*InEpilogue=*/false); 30990b57cec5SDimitry Andric } 31000b57cec5SDimitry Andric 31010b57cec5SDimitry Andric return I; 31020b57cec5SDimitry Andric } 31030b57cec5SDimitry Andric 31040b57cec5SDimitry Andric bool X86FrameLowering::canUseAsPrologue(const MachineBasicBlock &MBB) const { 31050b57cec5SDimitry Andric assert(MBB.getParent() && "Block is not attached to a function!"); 31060b57cec5SDimitry Andric const MachineFunction &MF = *MBB.getParent(); 31070b57cec5SDimitry Andric return !TRI->needsStackRealignment(MF) || !MBB.isLiveIn(X86::EFLAGS); 31080b57cec5SDimitry Andric } 31090b57cec5SDimitry Andric 31100b57cec5SDimitry Andric bool X86FrameLowering::canUseAsEpilogue(const MachineBasicBlock &MBB) const { 31110b57cec5SDimitry Andric assert(MBB.getParent() && "Block is not attached to a function!"); 31120b57cec5SDimitry Andric 31130b57cec5SDimitry Andric // Win64 has strict requirements in terms of epilogue and we are 31140b57cec5SDimitry Andric // not taking a chance at messing with them. 31150b57cec5SDimitry Andric // I.e., unless this block is already an exit block, we can't use 31160b57cec5SDimitry Andric // it as an epilogue. 31170b57cec5SDimitry Andric if (STI.isTargetWin64() && !MBB.succ_empty() && !MBB.isReturnBlock()) 31180b57cec5SDimitry Andric return false; 31190b57cec5SDimitry Andric 31200b57cec5SDimitry Andric if (canUseLEAForSPInEpilogue(*MBB.getParent())) 31210b57cec5SDimitry Andric return true; 31220b57cec5SDimitry Andric 31230b57cec5SDimitry Andric // If we cannot use LEA to adjust SP, we may need to use ADD, which 31240b57cec5SDimitry Andric // clobbers the EFLAGS. Check that we do not need to preserve it, 31250b57cec5SDimitry Andric // otherwise, conservatively assume this is not 31260b57cec5SDimitry Andric // safe to insert the epilogue here. 31270b57cec5SDimitry Andric return !flagsNeedToBePreservedBeforeTheTerminators(MBB); 31280b57cec5SDimitry Andric } 31290b57cec5SDimitry Andric 31300b57cec5SDimitry Andric bool X86FrameLowering::enableShrinkWrapping(const MachineFunction &MF) const { 31310b57cec5SDimitry Andric // If we may need to emit frameless compact unwind information, give 31320b57cec5SDimitry Andric // up as this is currently broken: PR25614. 31330b57cec5SDimitry Andric return (MF.getFunction().hasFnAttribute(Attribute::NoUnwind) || hasFP(MF)) && 31340b57cec5SDimitry Andric // The lowering of segmented stack and HiPE only support entry blocks 31350b57cec5SDimitry Andric // as prologue blocks: PR26107. 31360b57cec5SDimitry Andric // This limitation may be lifted if we fix: 31370b57cec5SDimitry Andric // - adjustForSegmentedStacks 31380b57cec5SDimitry Andric // - adjustForHiPEPrologue 31390b57cec5SDimitry Andric MF.getFunction().getCallingConv() != CallingConv::HiPE && 31400b57cec5SDimitry Andric !MF.shouldSplitStack(); 31410b57cec5SDimitry Andric } 31420b57cec5SDimitry Andric 31430b57cec5SDimitry Andric MachineBasicBlock::iterator X86FrameLowering::restoreWin32EHStackPointers( 31440b57cec5SDimitry Andric MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, 31450b57cec5SDimitry Andric const DebugLoc &DL, bool RestoreSP) const { 31460b57cec5SDimitry Andric assert(STI.isTargetWindowsMSVC() && "funclets only supported in MSVC env"); 31470b57cec5SDimitry Andric assert(STI.isTargetWin32() && "EBP/ESI restoration only required on win32"); 31480b57cec5SDimitry Andric assert(STI.is32Bit() && !Uses64BitFramePtr && 31490b57cec5SDimitry Andric "restoring EBP/ESI on non-32-bit target"); 31500b57cec5SDimitry Andric 31510b57cec5SDimitry Andric MachineFunction &MF = *MBB.getParent(); 31528bcb0991SDimitry Andric Register FramePtr = TRI->getFrameRegister(MF); 31538bcb0991SDimitry Andric Register BasePtr = TRI->getBaseRegister(); 31540b57cec5SDimitry Andric WinEHFuncInfo &FuncInfo = *MF.getWinEHFuncInfo(); 31550b57cec5SDimitry Andric X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>(); 31560b57cec5SDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo(); 31570b57cec5SDimitry Andric 31580b57cec5SDimitry Andric // FIXME: Don't set FrameSetup flag in catchret case. 31590b57cec5SDimitry Andric 31600b57cec5SDimitry Andric int FI = FuncInfo.EHRegNodeFrameIndex; 31610b57cec5SDimitry Andric int EHRegSize = MFI.getObjectSize(FI); 31620b57cec5SDimitry Andric 31630b57cec5SDimitry Andric if (RestoreSP) { 31640b57cec5SDimitry Andric // MOV32rm -EHRegSize(%ebp), %esp 31650b57cec5SDimitry Andric addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV32rm), X86::ESP), 31660b57cec5SDimitry Andric X86::EBP, true, -EHRegSize) 31670b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 31680b57cec5SDimitry Andric } 31690b57cec5SDimitry Andric 3170*5ffd83dbSDimitry Andric Register UsedReg; 31710b57cec5SDimitry Andric int EHRegOffset = getFrameIndexReference(MF, FI, UsedReg); 31720b57cec5SDimitry Andric int EndOffset = -EHRegOffset - EHRegSize; 31730b57cec5SDimitry Andric FuncInfo.EHRegNodeEndOffset = EndOffset; 31740b57cec5SDimitry Andric 31750b57cec5SDimitry Andric if (UsedReg == FramePtr) { 31760b57cec5SDimitry Andric // ADD $offset, %ebp 31770b57cec5SDimitry Andric unsigned ADDri = getADDriOpcode(false, EndOffset); 31780b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(ADDri), FramePtr) 31790b57cec5SDimitry Andric .addReg(FramePtr) 31800b57cec5SDimitry Andric .addImm(EndOffset) 31810b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup) 31820b57cec5SDimitry Andric ->getOperand(3) 31830b57cec5SDimitry Andric .setIsDead(); 31840b57cec5SDimitry Andric assert(EndOffset >= 0 && 31850b57cec5SDimitry Andric "end of registration object above normal EBP position!"); 31860b57cec5SDimitry Andric } else if (UsedReg == BasePtr) { 31870b57cec5SDimitry Andric // LEA offset(%ebp), %esi 31880b57cec5SDimitry Andric addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::LEA32r), BasePtr), 31890b57cec5SDimitry Andric FramePtr, false, EndOffset) 31900b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 31910b57cec5SDimitry Andric // MOV32rm SavedEBPOffset(%esi), %ebp 31920b57cec5SDimitry Andric assert(X86FI->getHasSEHFramePtrSave()); 31930b57cec5SDimitry Andric int Offset = 31940b57cec5SDimitry Andric getFrameIndexReference(MF, X86FI->getSEHFramePtrSaveIndex(), UsedReg); 31950b57cec5SDimitry Andric assert(UsedReg == BasePtr); 31960b57cec5SDimitry Andric addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV32rm), FramePtr), 31970b57cec5SDimitry Andric UsedReg, true, Offset) 31980b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 31990b57cec5SDimitry Andric } else { 32000b57cec5SDimitry Andric llvm_unreachable("32-bit frames with WinEH must use FramePtr or BasePtr"); 32010b57cec5SDimitry Andric } 32020b57cec5SDimitry Andric return MBBI; 32030b57cec5SDimitry Andric } 32040b57cec5SDimitry Andric 32050b57cec5SDimitry Andric int X86FrameLowering::getInitialCFAOffset(const MachineFunction &MF) const { 32060b57cec5SDimitry Andric return TRI->getSlotSize(); 32070b57cec5SDimitry Andric } 32080b57cec5SDimitry Andric 3209*5ffd83dbSDimitry Andric Register 3210*5ffd83dbSDimitry Andric X86FrameLowering::getInitialCFARegister(const MachineFunction &MF) const { 32110b57cec5SDimitry Andric return TRI->getDwarfRegNum(StackPtr, true); 32120b57cec5SDimitry Andric } 32130b57cec5SDimitry Andric 32140b57cec5SDimitry Andric namespace { 32150b57cec5SDimitry Andric // Struct used by orderFrameObjects to help sort the stack objects. 32160b57cec5SDimitry Andric struct X86FrameSortingObject { 32170b57cec5SDimitry Andric bool IsValid = false; // true if we care about this Object. 32180b57cec5SDimitry Andric unsigned ObjectIndex = 0; // Index of Object into MFI list. 32190b57cec5SDimitry Andric unsigned ObjectSize = 0; // Size of Object in bytes. 3220*5ffd83dbSDimitry Andric Align ObjectAlignment = Align(1); // Alignment of Object in bytes. 32210b57cec5SDimitry Andric unsigned ObjectNumUses = 0; // Object static number of uses. 32220b57cec5SDimitry Andric }; 32230b57cec5SDimitry Andric 32240b57cec5SDimitry Andric // The comparison function we use for std::sort to order our local 32250b57cec5SDimitry Andric // stack symbols. The current algorithm is to use an estimated 32260b57cec5SDimitry Andric // "density". This takes into consideration the size and number of 32270b57cec5SDimitry Andric // uses each object has in order to roughly minimize code size. 32280b57cec5SDimitry Andric // So, for example, an object of size 16B that is referenced 5 times 32290b57cec5SDimitry Andric // will get higher priority than 4 4B objects referenced 1 time each. 32300b57cec5SDimitry Andric // It's not perfect and we may be able to squeeze a few more bytes out of 32310b57cec5SDimitry Andric // it (for example : 0(esp) requires fewer bytes, symbols allocated at the 32320b57cec5SDimitry Andric // fringe end can have special consideration, given their size is less 32330b57cec5SDimitry Andric // important, etc.), but the algorithmic complexity grows too much to be 32340b57cec5SDimitry Andric // worth the extra gains we get. This gets us pretty close. 32350b57cec5SDimitry Andric // The final order leaves us with objects with highest priority going 32360b57cec5SDimitry Andric // at the end of our list. 32370b57cec5SDimitry Andric struct X86FrameSortingComparator { 32380b57cec5SDimitry Andric inline bool operator()(const X86FrameSortingObject &A, 32390b57cec5SDimitry Andric const X86FrameSortingObject &B) { 32400b57cec5SDimitry Andric uint64_t DensityAScaled, DensityBScaled; 32410b57cec5SDimitry Andric 32420b57cec5SDimitry Andric // For consistency in our comparison, all invalid objects are placed 32430b57cec5SDimitry Andric // at the end. This also allows us to stop walking when we hit the 32440b57cec5SDimitry Andric // first invalid item after it's all sorted. 32450b57cec5SDimitry Andric if (!A.IsValid) 32460b57cec5SDimitry Andric return false; 32470b57cec5SDimitry Andric if (!B.IsValid) 32480b57cec5SDimitry Andric return true; 32490b57cec5SDimitry Andric 32500b57cec5SDimitry Andric // The density is calculated by doing : 32510b57cec5SDimitry Andric // (double)DensityA = A.ObjectNumUses / A.ObjectSize 32520b57cec5SDimitry Andric // (double)DensityB = B.ObjectNumUses / B.ObjectSize 32530b57cec5SDimitry Andric // Since this approach may cause inconsistencies in 32540b57cec5SDimitry Andric // the floating point <, >, == comparisons, depending on the floating 32550b57cec5SDimitry Andric // point model with which the compiler was built, we're going 32560b57cec5SDimitry Andric // to scale both sides by multiplying with 32570b57cec5SDimitry Andric // A.ObjectSize * B.ObjectSize. This ends up factoring away 32580b57cec5SDimitry Andric // the division and, with it, the need for any floating point 32590b57cec5SDimitry Andric // arithmetic. 32600b57cec5SDimitry Andric DensityAScaled = static_cast<uint64_t>(A.ObjectNumUses) * 32610b57cec5SDimitry Andric static_cast<uint64_t>(B.ObjectSize); 32620b57cec5SDimitry Andric DensityBScaled = static_cast<uint64_t>(B.ObjectNumUses) * 32630b57cec5SDimitry Andric static_cast<uint64_t>(A.ObjectSize); 32640b57cec5SDimitry Andric 32650b57cec5SDimitry Andric // If the two densities are equal, prioritize highest alignment 32660b57cec5SDimitry Andric // objects. This allows for similar alignment objects 32670b57cec5SDimitry Andric // to be packed together (given the same density). 32680b57cec5SDimitry Andric // There's room for improvement here, also, since we can pack 32690b57cec5SDimitry Andric // similar alignment (different density) objects next to each 32700b57cec5SDimitry Andric // other to save padding. This will also require further 32710b57cec5SDimitry Andric // complexity/iterations, and the overall gain isn't worth it, 32720b57cec5SDimitry Andric // in general. Something to keep in mind, though. 32730b57cec5SDimitry Andric if (DensityAScaled == DensityBScaled) 32740b57cec5SDimitry Andric return A.ObjectAlignment < B.ObjectAlignment; 32750b57cec5SDimitry Andric 32760b57cec5SDimitry Andric return DensityAScaled < DensityBScaled; 32770b57cec5SDimitry Andric } 32780b57cec5SDimitry Andric }; 32790b57cec5SDimitry Andric } // namespace 32800b57cec5SDimitry Andric 32810b57cec5SDimitry Andric // Order the symbols in the local stack. 32820b57cec5SDimitry Andric // We want to place the local stack objects in some sort of sensible order. 32830b57cec5SDimitry Andric // The heuristic we use is to try and pack them according to static number 32840b57cec5SDimitry Andric // of uses and size of object in order to minimize code size. 32850b57cec5SDimitry Andric void X86FrameLowering::orderFrameObjects( 32860b57cec5SDimitry Andric const MachineFunction &MF, SmallVectorImpl<int> &ObjectsToAllocate) const { 32870b57cec5SDimitry Andric const MachineFrameInfo &MFI = MF.getFrameInfo(); 32880b57cec5SDimitry Andric 32890b57cec5SDimitry Andric // Don't waste time if there's nothing to do. 32900b57cec5SDimitry Andric if (ObjectsToAllocate.empty()) 32910b57cec5SDimitry Andric return; 32920b57cec5SDimitry Andric 32930b57cec5SDimitry Andric // Create an array of all MFI objects. We won't need all of these 32940b57cec5SDimitry Andric // objects, but we're going to create a full array of them to make 32950b57cec5SDimitry Andric // it easier to index into when we're counting "uses" down below. 32960b57cec5SDimitry Andric // We want to be able to easily/cheaply access an object by simply 32970b57cec5SDimitry Andric // indexing into it, instead of having to search for it every time. 32980b57cec5SDimitry Andric std::vector<X86FrameSortingObject> SortingObjects(MFI.getObjectIndexEnd()); 32990b57cec5SDimitry Andric 33000b57cec5SDimitry Andric // Walk the objects we care about and mark them as such in our working 33010b57cec5SDimitry Andric // struct. 33020b57cec5SDimitry Andric for (auto &Obj : ObjectsToAllocate) { 33030b57cec5SDimitry Andric SortingObjects[Obj].IsValid = true; 33040b57cec5SDimitry Andric SortingObjects[Obj].ObjectIndex = Obj; 3305*5ffd83dbSDimitry Andric SortingObjects[Obj].ObjectAlignment = MFI.getObjectAlign(Obj); 33060b57cec5SDimitry Andric // Set the size. 33070b57cec5SDimitry Andric int ObjectSize = MFI.getObjectSize(Obj); 33080b57cec5SDimitry Andric if (ObjectSize == 0) 33090b57cec5SDimitry Andric // Variable size. Just use 4. 33100b57cec5SDimitry Andric SortingObjects[Obj].ObjectSize = 4; 33110b57cec5SDimitry Andric else 33120b57cec5SDimitry Andric SortingObjects[Obj].ObjectSize = ObjectSize; 33130b57cec5SDimitry Andric } 33140b57cec5SDimitry Andric 33150b57cec5SDimitry Andric // Count the number of uses for each object. 33160b57cec5SDimitry Andric for (auto &MBB : MF) { 33170b57cec5SDimitry Andric for (auto &MI : MBB) { 33180b57cec5SDimitry Andric if (MI.isDebugInstr()) 33190b57cec5SDimitry Andric continue; 33200b57cec5SDimitry Andric for (const MachineOperand &MO : MI.operands()) { 33210b57cec5SDimitry Andric // Check to see if it's a local stack symbol. 33220b57cec5SDimitry Andric if (!MO.isFI()) 33230b57cec5SDimitry Andric continue; 33240b57cec5SDimitry Andric int Index = MO.getIndex(); 33250b57cec5SDimitry Andric // Check to see if it falls within our range, and is tagged 33260b57cec5SDimitry Andric // to require ordering. 33270b57cec5SDimitry Andric if (Index >= 0 && Index < MFI.getObjectIndexEnd() && 33280b57cec5SDimitry Andric SortingObjects[Index].IsValid) 33290b57cec5SDimitry Andric SortingObjects[Index].ObjectNumUses++; 33300b57cec5SDimitry Andric } 33310b57cec5SDimitry Andric } 33320b57cec5SDimitry Andric } 33330b57cec5SDimitry Andric 33340b57cec5SDimitry Andric // Sort the objects using X86FrameSortingAlgorithm (see its comment for 33350b57cec5SDimitry Andric // info). 33360b57cec5SDimitry Andric llvm::stable_sort(SortingObjects, X86FrameSortingComparator()); 33370b57cec5SDimitry Andric 33380b57cec5SDimitry Andric // Now modify the original list to represent the final order that 33390b57cec5SDimitry Andric // we want. The order will depend on whether we're going to access them 33400b57cec5SDimitry Andric // from the stack pointer or the frame pointer. For SP, the list should 33410b57cec5SDimitry Andric // end up with the END containing objects that we want with smaller offsets. 33420b57cec5SDimitry Andric // For FP, it should be flipped. 33430b57cec5SDimitry Andric int i = 0; 33440b57cec5SDimitry Andric for (auto &Obj : SortingObjects) { 33450b57cec5SDimitry Andric // All invalid items are sorted at the end, so it's safe to stop. 33460b57cec5SDimitry Andric if (!Obj.IsValid) 33470b57cec5SDimitry Andric break; 33480b57cec5SDimitry Andric ObjectsToAllocate[i++] = Obj.ObjectIndex; 33490b57cec5SDimitry Andric } 33500b57cec5SDimitry Andric 33510b57cec5SDimitry Andric // Flip it if we're accessing off of the FP. 33520b57cec5SDimitry Andric if (!TRI->needsStackRealignment(MF) && hasFP(MF)) 33530b57cec5SDimitry Andric std::reverse(ObjectsToAllocate.begin(), ObjectsToAllocate.end()); 33540b57cec5SDimitry Andric } 33550b57cec5SDimitry Andric 33560b57cec5SDimitry Andric 33570b57cec5SDimitry Andric unsigned X86FrameLowering::getWinEHParentFrameOffset(const MachineFunction &MF) const { 33580b57cec5SDimitry Andric // RDX, the parent frame pointer, is homed into 16(%rsp) in the prologue. 33590b57cec5SDimitry Andric unsigned Offset = 16; 33600b57cec5SDimitry Andric // RBP is immediately pushed. 33610b57cec5SDimitry Andric Offset += SlotSize; 33620b57cec5SDimitry Andric // All callee-saved registers are then pushed. 33630b57cec5SDimitry Andric Offset += MF.getInfo<X86MachineFunctionInfo>()->getCalleeSavedFrameSize(); 33640b57cec5SDimitry Andric // Every funclet allocates enough stack space for the largest outgoing call. 33650b57cec5SDimitry Andric Offset += getWinEHFuncletFrameSize(MF); 33660b57cec5SDimitry Andric return Offset; 33670b57cec5SDimitry Andric } 33680b57cec5SDimitry Andric 33690b57cec5SDimitry Andric void X86FrameLowering::processFunctionBeforeFrameFinalized( 33700b57cec5SDimitry Andric MachineFunction &MF, RegScavenger *RS) const { 33710b57cec5SDimitry Andric // Mark the function as not having WinCFI. We will set it back to true in 33720b57cec5SDimitry Andric // emitPrologue if it gets called and emits CFI. 33730b57cec5SDimitry Andric MF.setHasWinCFI(false); 33740b57cec5SDimitry Andric 33750b57cec5SDimitry Andric // If this function isn't doing Win64-style C++ EH, we don't need to do 33760b57cec5SDimitry Andric // anything. 33770b57cec5SDimitry Andric const Function &F = MF.getFunction(); 33780b57cec5SDimitry Andric if (!STI.is64Bit() || !MF.hasEHFunclets() || 33790b57cec5SDimitry Andric classifyEHPersonality(F.getPersonalityFn()) != EHPersonality::MSVC_CXX) 33800b57cec5SDimitry Andric return; 33810b57cec5SDimitry Andric 33820b57cec5SDimitry Andric // Win64 C++ EH needs to allocate the UnwindHelp object at some fixed offset 33830b57cec5SDimitry Andric // relative to RSP after the prologue. Find the offset of the last fixed 33840b57cec5SDimitry Andric // object, so that we can allocate a slot immediately following it. If there 33850b57cec5SDimitry Andric // were no fixed objects, use offset -SlotSize, which is immediately after the 33860b57cec5SDimitry Andric // return address. Fixed objects have negative frame indices. 33870b57cec5SDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo(); 33880b57cec5SDimitry Andric WinEHFuncInfo &EHInfo = *MF.getWinEHFuncInfo(); 33890b57cec5SDimitry Andric int64_t MinFixedObjOffset = -SlotSize; 33900b57cec5SDimitry Andric for (int I = MFI.getObjectIndexBegin(); I < 0; ++I) 33910b57cec5SDimitry Andric MinFixedObjOffset = std::min(MinFixedObjOffset, MFI.getObjectOffset(I)); 33920b57cec5SDimitry Andric 33930b57cec5SDimitry Andric for (WinEHTryBlockMapEntry &TBME : EHInfo.TryBlockMap) { 33940b57cec5SDimitry Andric for (WinEHHandlerType &H : TBME.HandlerArray) { 33950b57cec5SDimitry Andric int FrameIndex = H.CatchObj.FrameIndex; 33960b57cec5SDimitry Andric if (FrameIndex != INT_MAX) { 33970b57cec5SDimitry Andric // Ensure alignment. 3398*5ffd83dbSDimitry Andric unsigned Align = MFI.getObjectAlign(FrameIndex).value(); 33990b57cec5SDimitry Andric MinFixedObjOffset -= std::abs(MinFixedObjOffset) % Align; 34000b57cec5SDimitry Andric MinFixedObjOffset -= MFI.getObjectSize(FrameIndex); 34010b57cec5SDimitry Andric MFI.setObjectOffset(FrameIndex, MinFixedObjOffset); 34020b57cec5SDimitry Andric } 34030b57cec5SDimitry Andric } 34040b57cec5SDimitry Andric } 34050b57cec5SDimitry Andric 34060b57cec5SDimitry Andric // Ensure alignment. 34070b57cec5SDimitry Andric MinFixedObjOffset -= std::abs(MinFixedObjOffset) % 8; 34080b57cec5SDimitry Andric int64_t UnwindHelpOffset = MinFixedObjOffset - SlotSize; 34090b57cec5SDimitry Andric int UnwindHelpFI = 34100b57cec5SDimitry Andric MFI.CreateFixedObject(SlotSize, UnwindHelpOffset, /*IsImmutable=*/false); 34110b57cec5SDimitry Andric EHInfo.UnwindHelpFrameIdx = UnwindHelpFI; 34120b57cec5SDimitry Andric 34130b57cec5SDimitry Andric // Store -2 into UnwindHelp on function entry. We have to scan forwards past 34140b57cec5SDimitry Andric // other frame setup instructions. 34150b57cec5SDimitry Andric MachineBasicBlock &MBB = MF.front(); 34160b57cec5SDimitry Andric auto MBBI = MBB.begin(); 34170b57cec5SDimitry Andric while (MBBI != MBB.end() && MBBI->getFlag(MachineInstr::FrameSetup)) 34180b57cec5SDimitry Andric ++MBBI; 34190b57cec5SDimitry Andric 34200b57cec5SDimitry Andric DebugLoc DL = MBB.findDebugLoc(MBBI); 34210b57cec5SDimitry Andric addFrameReference(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64mi32)), 34220b57cec5SDimitry Andric UnwindHelpFI) 34230b57cec5SDimitry Andric .addImm(-2); 34240b57cec5SDimitry Andric } 3425*5ffd83dbSDimitry Andric 3426*5ffd83dbSDimitry Andric void X86FrameLowering::processFunctionBeforeFrameIndicesReplaced( 3427*5ffd83dbSDimitry Andric MachineFunction &MF, RegScavenger *RS) const { 3428*5ffd83dbSDimitry Andric if (STI.is32Bit() && MF.hasEHFunclets()) 3429*5ffd83dbSDimitry Andric restoreWinEHStackPointersInParent(MF); 3430*5ffd83dbSDimitry Andric } 3431*5ffd83dbSDimitry Andric 3432*5ffd83dbSDimitry Andric void X86FrameLowering::restoreWinEHStackPointersInParent( 3433*5ffd83dbSDimitry Andric MachineFunction &MF) const { 3434*5ffd83dbSDimitry Andric // 32-bit functions have to restore stack pointers when control is transferred 3435*5ffd83dbSDimitry Andric // back to the parent function. These blocks are identified as eh pads that 3436*5ffd83dbSDimitry Andric // are not funclet entries. 3437*5ffd83dbSDimitry Andric bool IsSEH = isAsynchronousEHPersonality( 3438*5ffd83dbSDimitry Andric classifyEHPersonality(MF.getFunction().getPersonalityFn())); 3439*5ffd83dbSDimitry Andric for (MachineBasicBlock &MBB : MF) { 3440*5ffd83dbSDimitry Andric bool NeedsRestore = MBB.isEHPad() && !MBB.isEHFuncletEntry(); 3441*5ffd83dbSDimitry Andric if (NeedsRestore) 3442*5ffd83dbSDimitry Andric restoreWin32EHStackPointers(MBB, MBB.begin(), DebugLoc(), 3443*5ffd83dbSDimitry Andric /*RestoreSP=*/IsSEH); 3444*5ffd83dbSDimitry Andric } 3445*5ffd83dbSDimitry Andric } 3446