10b57cec5SDimitry Andric //===-- X86FrameLowering.cpp - X86 Frame Information ----------------------===// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric // 90b57cec5SDimitry Andric // This file contains the X86 implementation of TargetFrameLowering class. 100b57cec5SDimitry Andric // 110b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 120b57cec5SDimitry Andric 130b57cec5SDimitry Andric #include "X86FrameLowering.h" 140b57cec5SDimitry Andric #include "X86InstrBuilder.h" 150b57cec5SDimitry Andric #include "X86InstrInfo.h" 160b57cec5SDimitry Andric #include "X86MachineFunctionInfo.h" 170b57cec5SDimitry Andric #include "X86Subtarget.h" 180b57cec5SDimitry Andric #include "X86TargetMachine.h" 190b57cec5SDimitry Andric #include "llvm/ADT/SmallSet.h" 205ffd83dbSDimitry Andric #include "llvm/ADT/Statistic.h" 210b57cec5SDimitry Andric #include "llvm/Analysis/EHPersonalities.h" 220b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFrameInfo.h" 230b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h" 240b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h" 250b57cec5SDimitry Andric #include "llvm/CodeGen/MachineModuleInfo.h" 260b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h" 270b57cec5SDimitry Andric #include "llvm/CodeGen/WinEHFuncInfo.h" 280b57cec5SDimitry Andric #include "llvm/IR/DataLayout.h" 290b57cec5SDimitry Andric #include "llvm/IR/Function.h" 300b57cec5SDimitry Andric #include "llvm/MC/MCAsmInfo.h" 31e8d8bef9SDimitry Andric #include "llvm/MC/MCObjectFileInfo.h" 320b57cec5SDimitry Andric #include "llvm/MC/MCSymbol.h" 330b57cec5SDimitry Andric #include "llvm/Support/Debug.h" 340b57cec5SDimitry Andric #include "llvm/Target/TargetOptions.h" 350b57cec5SDimitry Andric #include <cstdlib> 360b57cec5SDimitry Andric 375ffd83dbSDimitry Andric #define DEBUG_TYPE "x86-fl" 385ffd83dbSDimitry Andric 395ffd83dbSDimitry Andric STATISTIC(NumFrameLoopProbe, "Number of loop stack probes used in prologue"); 405ffd83dbSDimitry Andric STATISTIC(NumFrameExtraProbe, 415ffd83dbSDimitry Andric "Number of extra stack probes generated in prologue"); 425ffd83dbSDimitry Andric 430b57cec5SDimitry Andric using namespace llvm; 440b57cec5SDimitry Andric 450b57cec5SDimitry Andric X86FrameLowering::X86FrameLowering(const X86Subtarget &STI, 468bcb0991SDimitry Andric MaybeAlign StackAlignOverride) 478bcb0991SDimitry Andric : TargetFrameLowering(StackGrowsDown, StackAlignOverride.valueOrOne(), 480b57cec5SDimitry Andric STI.is64Bit() ? -8 : -4), 490b57cec5SDimitry Andric STI(STI), TII(*STI.getInstrInfo()), TRI(STI.getRegisterInfo()) { 500b57cec5SDimitry Andric // Cache a bunch of frame-related predicates for this subtarget. 510b57cec5SDimitry Andric SlotSize = TRI->getSlotSize(); 520b57cec5SDimitry Andric Is64Bit = STI.is64Bit(); 530b57cec5SDimitry Andric IsLP64 = STI.isTarget64BitLP64(); 540b57cec5SDimitry Andric // standard x86_64 and NaCl use 64-bit frame/stack pointers, x32 - 32-bit. 550b57cec5SDimitry Andric Uses64BitFramePtr = STI.isTarget64BitLP64() || STI.isTargetNaCl64(); 560b57cec5SDimitry Andric StackPtr = TRI->getStackRegister(); 570b57cec5SDimitry Andric } 580b57cec5SDimitry Andric 590b57cec5SDimitry Andric bool X86FrameLowering::hasReservedCallFrame(const MachineFunction &MF) const { 600b57cec5SDimitry Andric return !MF.getFrameInfo().hasVarSizedObjects() && 615ffd83dbSDimitry Andric !MF.getInfo<X86MachineFunctionInfo>()->getHasPushSequences() && 625ffd83dbSDimitry Andric !MF.getInfo<X86MachineFunctionInfo>()->hasPreallocatedCall(); 630b57cec5SDimitry Andric } 640b57cec5SDimitry Andric 650b57cec5SDimitry Andric /// canSimplifyCallFramePseudos - If there is a reserved call frame, the 660b57cec5SDimitry Andric /// call frame pseudos can be simplified. Having a FP, as in the default 670b57cec5SDimitry Andric /// implementation, is not sufficient here since we can't always use it. 680b57cec5SDimitry Andric /// Use a more nuanced condition. 690b57cec5SDimitry Andric bool 700b57cec5SDimitry Andric X86FrameLowering::canSimplifyCallFramePseudos(const MachineFunction &MF) const { 710b57cec5SDimitry Andric return hasReservedCallFrame(MF) || 725ffd83dbSDimitry Andric MF.getInfo<X86MachineFunctionInfo>()->hasPreallocatedCall() || 73fe6060f1SDimitry Andric (hasFP(MF) && !TRI->hasStackRealignment(MF)) || 740b57cec5SDimitry Andric TRI->hasBasePointer(MF); 750b57cec5SDimitry Andric } 760b57cec5SDimitry Andric 770b57cec5SDimitry Andric // needsFrameIndexResolution - Do we need to perform FI resolution for 780b57cec5SDimitry Andric // this function. Normally, this is required only when the function 790b57cec5SDimitry Andric // has any stack objects. However, FI resolution actually has another job, 800b57cec5SDimitry Andric // not apparent from the title - it resolves callframesetup/destroy 810b57cec5SDimitry Andric // that were not simplified earlier. 820b57cec5SDimitry Andric // So, this is required for x86 functions that have push sequences even 830b57cec5SDimitry Andric // when there are no stack objects. 840b57cec5SDimitry Andric bool 850b57cec5SDimitry Andric X86FrameLowering::needsFrameIndexResolution(const MachineFunction &MF) const { 860b57cec5SDimitry Andric return MF.getFrameInfo().hasStackObjects() || 870b57cec5SDimitry Andric MF.getInfo<X86MachineFunctionInfo>()->getHasPushSequences(); 880b57cec5SDimitry Andric } 890b57cec5SDimitry Andric 900b57cec5SDimitry Andric /// hasFP - Return true if the specified function should have a dedicated frame 910b57cec5SDimitry Andric /// pointer register. This is true if the function has variable sized allocas 920b57cec5SDimitry Andric /// or if frame pointer elimination is disabled. 930b57cec5SDimitry Andric bool X86FrameLowering::hasFP(const MachineFunction &MF) const { 940b57cec5SDimitry Andric const MachineFrameInfo &MFI = MF.getFrameInfo(); 950b57cec5SDimitry Andric return (MF.getTarget().Options.DisableFramePointerElim(MF) || 96fe6060f1SDimitry Andric TRI->hasStackRealignment(MF) || MFI.hasVarSizedObjects() || 970b57cec5SDimitry Andric MFI.isFrameAddressTaken() || MFI.hasOpaqueSPAdjustment() || 980b57cec5SDimitry Andric MF.getInfo<X86MachineFunctionInfo>()->getForceFramePointer() || 995ffd83dbSDimitry Andric MF.getInfo<X86MachineFunctionInfo>()->hasPreallocatedCall() || 1000b57cec5SDimitry Andric MF.callsUnwindInit() || MF.hasEHFunclets() || MF.callsEHReturn() || 1010b57cec5SDimitry Andric MFI.hasStackMap() || MFI.hasPatchPoint() || 1020b57cec5SDimitry Andric MFI.hasCopyImplyingStackAdjustment()); 1030b57cec5SDimitry Andric } 1040b57cec5SDimitry Andric 105480093f4SDimitry Andric static unsigned getSUBriOpcode(bool IsLP64, int64_t Imm) { 1060b57cec5SDimitry Andric if (IsLP64) { 1070b57cec5SDimitry Andric if (isInt<8>(Imm)) 1080b57cec5SDimitry Andric return X86::SUB64ri8; 1090b57cec5SDimitry Andric return X86::SUB64ri32; 1100b57cec5SDimitry Andric } else { 1110b57cec5SDimitry Andric if (isInt<8>(Imm)) 1120b57cec5SDimitry Andric return X86::SUB32ri8; 1130b57cec5SDimitry Andric return X86::SUB32ri; 1140b57cec5SDimitry Andric } 1150b57cec5SDimitry Andric } 1160b57cec5SDimitry Andric 117480093f4SDimitry Andric static unsigned getADDriOpcode(bool IsLP64, int64_t Imm) { 1180b57cec5SDimitry Andric if (IsLP64) { 1190b57cec5SDimitry Andric if (isInt<8>(Imm)) 1200b57cec5SDimitry Andric return X86::ADD64ri8; 1210b57cec5SDimitry Andric return X86::ADD64ri32; 1220b57cec5SDimitry Andric } else { 1230b57cec5SDimitry Andric if (isInt<8>(Imm)) 1240b57cec5SDimitry Andric return X86::ADD32ri8; 1250b57cec5SDimitry Andric return X86::ADD32ri; 1260b57cec5SDimitry Andric } 1270b57cec5SDimitry Andric } 1280b57cec5SDimitry Andric 129480093f4SDimitry Andric static unsigned getSUBrrOpcode(bool IsLP64) { 130480093f4SDimitry Andric return IsLP64 ? X86::SUB64rr : X86::SUB32rr; 1310b57cec5SDimitry Andric } 1320b57cec5SDimitry Andric 133480093f4SDimitry Andric static unsigned getADDrrOpcode(bool IsLP64) { 134480093f4SDimitry Andric return IsLP64 ? X86::ADD64rr : X86::ADD32rr; 1350b57cec5SDimitry Andric } 1360b57cec5SDimitry Andric 1370b57cec5SDimitry Andric static unsigned getANDriOpcode(bool IsLP64, int64_t Imm) { 1380b57cec5SDimitry Andric if (IsLP64) { 1390b57cec5SDimitry Andric if (isInt<8>(Imm)) 1400b57cec5SDimitry Andric return X86::AND64ri8; 1410b57cec5SDimitry Andric return X86::AND64ri32; 1420b57cec5SDimitry Andric } 1430b57cec5SDimitry Andric if (isInt<8>(Imm)) 1440b57cec5SDimitry Andric return X86::AND32ri8; 1450b57cec5SDimitry Andric return X86::AND32ri; 1460b57cec5SDimitry Andric } 1470b57cec5SDimitry Andric 148480093f4SDimitry Andric static unsigned getLEArOpcode(bool IsLP64) { 1490b57cec5SDimitry Andric return IsLP64 ? X86::LEA64r : X86::LEA32r; 1500b57cec5SDimitry Andric } 1510b57cec5SDimitry Andric 1520b57cec5SDimitry Andric static bool isEAXLiveIn(MachineBasicBlock &MBB) { 1530b57cec5SDimitry Andric for (MachineBasicBlock::RegisterMaskPair RegMask : MBB.liveins()) { 1540b57cec5SDimitry Andric unsigned Reg = RegMask.PhysReg; 1550b57cec5SDimitry Andric 1560b57cec5SDimitry Andric if (Reg == X86::RAX || Reg == X86::EAX || Reg == X86::AX || 1570b57cec5SDimitry Andric Reg == X86::AH || Reg == X86::AL) 1580b57cec5SDimitry Andric return true; 1590b57cec5SDimitry Andric } 1600b57cec5SDimitry Andric 1610b57cec5SDimitry Andric return false; 1620b57cec5SDimitry Andric } 1630b57cec5SDimitry Andric 1640b57cec5SDimitry Andric /// Check if the flags need to be preserved before the terminators. 1650b57cec5SDimitry Andric /// This would be the case, if the eflags is live-in of the region 1660b57cec5SDimitry Andric /// composed by the terminators or live-out of that region, without 1670b57cec5SDimitry Andric /// being defined by a terminator. 1680b57cec5SDimitry Andric static bool 1690b57cec5SDimitry Andric flagsNeedToBePreservedBeforeTheTerminators(const MachineBasicBlock &MBB) { 1700b57cec5SDimitry Andric for (const MachineInstr &MI : MBB.terminators()) { 1710b57cec5SDimitry Andric bool BreakNext = false; 1720b57cec5SDimitry Andric for (const MachineOperand &MO : MI.operands()) { 1730b57cec5SDimitry Andric if (!MO.isReg()) 1740b57cec5SDimitry Andric continue; 1758bcb0991SDimitry Andric Register Reg = MO.getReg(); 1760b57cec5SDimitry Andric if (Reg != X86::EFLAGS) 1770b57cec5SDimitry Andric continue; 1780b57cec5SDimitry Andric 1790b57cec5SDimitry Andric // This terminator needs an eflags that is not defined 1800b57cec5SDimitry Andric // by a previous another terminator: 1810b57cec5SDimitry Andric // EFLAGS is live-in of the region composed by the terminators. 1820b57cec5SDimitry Andric if (!MO.isDef()) 1830b57cec5SDimitry Andric return true; 1840b57cec5SDimitry Andric // This terminator defines the eflags, i.e., we don't need to preserve it. 1850b57cec5SDimitry Andric // However, we still need to check this specific terminator does not 1860b57cec5SDimitry Andric // read a live-in value. 1870b57cec5SDimitry Andric BreakNext = true; 1880b57cec5SDimitry Andric } 1890b57cec5SDimitry Andric // We found a definition of the eflags, no need to preserve them. 1900b57cec5SDimitry Andric if (BreakNext) 1910b57cec5SDimitry Andric return false; 1920b57cec5SDimitry Andric } 1930b57cec5SDimitry Andric 1940b57cec5SDimitry Andric // None of the terminators use or define the eflags. 1950b57cec5SDimitry Andric // Check if they are live-out, that would imply we need to preserve them. 1960b57cec5SDimitry Andric for (const MachineBasicBlock *Succ : MBB.successors()) 1970b57cec5SDimitry Andric if (Succ->isLiveIn(X86::EFLAGS)) 1980b57cec5SDimitry Andric return true; 1990b57cec5SDimitry Andric 2000b57cec5SDimitry Andric return false; 2010b57cec5SDimitry Andric } 2020b57cec5SDimitry Andric 2030b57cec5SDimitry Andric /// emitSPUpdate - Emit a series of instructions to increment / decrement the 2040b57cec5SDimitry Andric /// stack pointer by a constant value. 2050b57cec5SDimitry Andric void X86FrameLowering::emitSPUpdate(MachineBasicBlock &MBB, 2060b57cec5SDimitry Andric MachineBasicBlock::iterator &MBBI, 2070b57cec5SDimitry Andric const DebugLoc &DL, 2080b57cec5SDimitry Andric int64_t NumBytes, bool InEpilogue) const { 2090b57cec5SDimitry Andric bool isSub = NumBytes < 0; 2100b57cec5SDimitry Andric uint64_t Offset = isSub ? -NumBytes : NumBytes; 2110b57cec5SDimitry Andric MachineInstr::MIFlag Flag = 2120b57cec5SDimitry Andric isSub ? MachineInstr::FrameSetup : MachineInstr::FrameDestroy; 2130b57cec5SDimitry Andric 2140b57cec5SDimitry Andric uint64_t Chunk = (1LL << 31) - 1; 2150b57cec5SDimitry Andric 2165ffd83dbSDimitry Andric MachineFunction &MF = *MBB.getParent(); 2175ffd83dbSDimitry Andric const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>(); 2185ffd83dbSDimitry Andric const X86TargetLowering &TLI = *STI.getTargetLowering(); 2195ffd83dbSDimitry Andric const bool EmitInlineStackProbe = TLI.hasInlineStackProbe(MF); 2205ffd83dbSDimitry Andric 2215ffd83dbSDimitry Andric // It's ok to not take into account large chunks when probing, as the 2225ffd83dbSDimitry Andric // allocation is split in smaller chunks anyway. 2235ffd83dbSDimitry Andric if (EmitInlineStackProbe && !InEpilogue) { 2245ffd83dbSDimitry Andric 2255ffd83dbSDimitry Andric // This pseudo-instruction is going to be expanded, potentially using a 2265ffd83dbSDimitry Andric // loop, by inlineStackProbe(). 2275ffd83dbSDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::STACKALLOC_W_PROBING)).addImm(Offset); 2285ffd83dbSDimitry Andric return; 2295ffd83dbSDimitry Andric } else if (Offset > Chunk) { 2300b57cec5SDimitry Andric // Rather than emit a long series of instructions for large offsets, 2310b57cec5SDimitry Andric // load the offset into a register and do one sub/add 2320b57cec5SDimitry Andric unsigned Reg = 0; 2330b57cec5SDimitry Andric unsigned Rax = (unsigned)(Is64Bit ? X86::RAX : X86::EAX); 2340b57cec5SDimitry Andric 2350b57cec5SDimitry Andric if (isSub && !isEAXLiveIn(MBB)) 2360b57cec5SDimitry Andric Reg = Rax; 2370b57cec5SDimitry Andric else 238e8d8bef9SDimitry Andric Reg = TRI->findDeadCallerSavedReg(MBB, MBBI); 2390b57cec5SDimitry Andric 2400b57cec5SDimitry Andric unsigned MovRIOpc = Is64Bit ? X86::MOV64ri : X86::MOV32ri; 2410b57cec5SDimitry Andric unsigned AddSubRROpc = 2420b57cec5SDimitry Andric isSub ? getSUBrrOpcode(Is64Bit) : getADDrrOpcode(Is64Bit); 2430b57cec5SDimitry Andric if (Reg) { 2440b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(MovRIOpc), Reg) 2450b57cec5SDimitry Andric .addImm(Offset) 2460b57cec5SDimitry Andric .setMIFlag(Flag); 2470b57cec5SDimitry Andric MachineInstr *MI = BuildMI(MBB, MBBI, DL, TII.get(AddSubRROpc), StackPtr) 2480b57cec5SDimitry Andric .addReg(StackPtr) 2490b57cec5SDimitry Andric .addReg(Reg); 2500b57cec5SDimitry Andric MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead. 2510b57cec5SDimitry Andric return; 2520b57cec5SDimitry Andric } else if (Offset > 8 * Chunk) { 2530b57cec5SDimitry Andric // If we would need more than 8 add or sub instructions (a >16GB stack 2540b57cec5SDimitry Andric // frame), it's worth spilling RAX to materialize this immediate. 2550b57cec5SDimitry Andric // pushq %rax 2560b57cec5SDimitry Andric // movabsq +-$Offset+-SlotSize, %rax 2570b57cec5SDimitry Andric // addq %rsp, %rax 2580b57cec5SDimitry Andric // xchg %rax, (%rsp) 2590b57cec5SDimitry Andric // movq (%rsp), %rsp 2600b57cec5SDimitry Andric assert(Is64Bit && "can't have 32-bit 16GB stack frame"); 2610b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::PUSH64r)) 2620b57cec5SDimitry Andric .addReg(Rax, RegState::Kill) 2630b57cec5SDimitry Andric .setMIFlag(Flag); 2640b57cec5SDimitry Andric // Subtract is not commutative, so negate the offset and always use add. 2650b57cec5SDimitry Andric // Subtract 8 less and add 8 more to account for the PUSH we just did. 2660b57cec5SDimitry Andric if (isSub) 2670b57cec5SDimitry Andric Offset = -(Offset - SlotSize); 2680b57cec5SDimitry Andric else 2690b57cec5SDimitry Andric Offset = Offset + SlotSize; 2700b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(MovRIOpc), Rax) 2710b57cec5SDimitry Andric .addImm(Offset) 2720b57cec5SDimitry Andric .setMIFlag(Flag); 2730b57cec5SDimitry Andric MachineInstr *MI = BuildMI(MBB, MBBI, DL, TII.get(X86::ADD64rr), Rax) 2740b57cec5SDimitry Andric .addReg(Rax) 2750b57cec5SDimitry Andric .addReg(StackPtr); 2760b57cec5SDimitry Andric MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead. 2770b57cec5SDimitry Andric // Exchange the new SP in RAX with the top of the stack. 2780b57cec5SDimitry Andric addRegOffset( 2790b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::XCHG64rm), Rax).addReg(Rax), 2800b57cec5SDimitry Andric StackPtr, false, 0); 2810b57cec5SDimitry Andric // Load new SP from the top of the stack into RSP. 2820b57cec5SDimitry Andric addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64rm), StackPtr), 2830b57cec5SDimitry Andric StackPtr, false, 0); 2840b57cec5SDimitry Andric return; 2850b57cec5SDimitry Andric } 2860b57cec5SDimitry Andric } 2870b57cec5SDimitry Andric 2880b57cec5SDimitry Andric while (Offset) { 2890b57cec5SDimitry Andric uint64_t ThisVal = std::min(Offset, Chunk); 2900b57cec5SDimitry Andric if (ThisVal == SlotSize) { 2910b57cec5SDimitry Andric // Use push / pop for slot sized adjustments as a size optimization. We 2920b57cec5SDimitry Andric // need to find a dead register when using pop. 2930b57cec5SDimitry Andric unsigned Reg = isSub 2940b57cec5SDimitry Andric ? (unsigned)(Is64Bit ? X86::RAX : X86::EAX) 295e8d8bef9SDimitry Andric : TRI->findDeadCallerSavedReg(MBB, MBBI); 2960b57cec5SDimitry Andric if (Reg) { 2970b57cec5SDimitry Andric unsigned Opc = isSub 2980b57cec5SDimitry Andric ? (Is64Bit ? X86::PUSH64r : X86::PUSH32r) 2990b57cec5SDimitry Andric : (Is64Bit ? X86::POP64r : X86::POP32r); 3000b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(Opc)) 3010b57cec5SDimitry Andric .addReg(Reg, getDefRegState(!isSub) | getUndefRegState(isSub)) 3020b57cec5SDimitry Andric .setMIFlag(Flag); 3030b57cec5SDimitry Andric Offset -= ThisVal; 3040b57cec5SDimitry Andric continue; 3050b57cec5SDimitry Andric } 3060b57cec5SDimitry Andric } 3070b57cec5SDimitry Andric 3080b57cec5SDimitry Andric BuildStackAdjustment(MBB, MBBI, DL, isSub ? -ThisVal : ThisVal, InEpilogue) 3090b57cec5SDimitry Andric .setMIFlag(Flag); 3100b57cec5SDimitry Andric 3110b57cec5SDimitry Andric Offset -= ThisVal; 3120b57cec5SDimitry Andric } 3130b57cec5SDimitry Andric } 3140b57cec5SDimitry Andric 3150b57cec5SDimitry Andric MachineInstrBuilder X86FrameLowering::BuildStackAdjustment( 3160b57cec5SDimitry Andric MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, 3170b57cec5SDimitry Andric const DebugLoc &DL, int64_t Offset, bool InEpilogue) const { 3180b57cec5SDimitry Andric assert(Offset != 0 && "zero offset stack adjustment requested"); 3190b57cec5SDimitry Andric 3200b57cec5SDimitry Andric // On Atom, using LEA to adjust SP is preferred, but using it in the epilogue 3210b57cec5SDimitry Andric // is tricky. 3220b57cec5SDimitry Andric bool UseLEA; 3230b57cec5SDimitry Andric if (!InEpilogue) { 3240b57cec5SDimitry Andric // Check if inserting the prologue at the beginning 3250b57cec5SDimitry Andric // of MBB would require to use LEA operations. 3260b57cec5SDimitry Andric // We need to use LEA operations if EFLAGS is live in, because 3270b57cec5SDimitry Andric // it means an instruction will read it before it gets defined. 3280b57cec5SDimitry Andric UseLEA = STI.useLeaForSP() || MBB.isLiveIn(X86::EFLAGS); 3290b57cec5SDimitry Andric } else { 3300b57cec5SDimitry Andric // If we can use LEA for SP but we shouldn't, check that none 3310b57cec5SDimitry Andric // of the terminators uses the eflags. Otherwise we will insert 3320b57cec5SDimitry Andric // a ADD that will redefine the eflags and break the condition. 3330b57cec5SDimitry Andric // Alternatively, we could move the ADD, but this may not be possible 3340b57cec5SDimitry Andric // and is an optimization anyway. 3350b57cec5SDimitry Andric UseLEA = canUseLEAForSPInEpilogue(*MBB.getParent()); 3360b57cec5SDimitry Andric if (UseLEA && !STI.useLeaForSP()) 3370b57cec5SDimitry Andric UseLEA = flagsNeedToBePreservedBeforeTheTerminators(MBB); 3380b57cec5SDimitry Andric // If that assert breaks, that means we do not do the right thing 3390b57cec5SDimitry Andric // in canUseAsEpilogue. 3400b57cec5SDimitry Andric assert((UseLEA || !flagsNeedToBePreservedBeforeTheTerminators(MBB)) && 3410b57cec5SDimitry Andric "We shouldn't have allowed this insertion point"); 3420b57cec5SDimitry Andric } 3430b57cec5SDimitry Andric 3440b57cec5SDimitry Andric MachineInstrBuilder MI; 3450b57cec5SDimitry Andric if (UseLEA) { 3460b57cec5SDimitry Andric MI = addRegOffset(BuildMI(MBB, MBBI, DL, 3470b57cec5SDimitry Andric TII.get(getLEArOpcode(Uses64BitFramePtr)), 3480b57cec5SDimitry Andric StackPtr), 3490b57cec5SDimitry Andric StackPtr, false, Offset); 3500b57cec5SDimitry Andric } else { 3510b57cec5SDimitry Andric bool IsSub = Offset < 0; 3520b57cec5SDimitry Andric uint64_t AbsOffset = IsSub ? -Offset : Offset; 3535ffd83dbSDimitry Andric const unsigned Opc = IsSub ? getSUBriOpcode(Uses64BitFramePtr, AbsOffset) 3540b57cec5SDimitry Andric : getADDriOpcode(Uses64BitFramePtr, AbsOffset); 3550b57cec5SDimitry Andric MI = BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr) 3560b57cec5SDimitry Andric .addReg(StackPtr) 3570b57cec5SDimitry Andric .addImm(AbsOffset); 3580b57cec5SDimitry Andric MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead. 3590b57cec5SDimitry Andric } 3600b57cec5SDimitry Andric return MI; 3610b57cec5SDimitry Andric } 3620b57cec5SDimitry Andric 3630b57cec5SDimitry Andric int X86FrameLowering::mergeSPUpdates(MachineBasicBlock &MBB, 3640b57cec5SDimitry Andric MachineBasicBlock::iterator &MBBI, 3650b57cec5SDimitry Andric bool doMergeWithPrevious) const { 3660b57cec5SDimitry Andric if ((doMergeWithPrevious && MBBI == MBB.begin()) || 3670b57cec5SDimitry Andric (!doMergeWithPrevious && MBBI == MBB.end())) 3680b57cec5SDimitry Andric return 0; 3690b57cec5SDimitry Andric 3700b57cec5SDimitry Andric MachineBasicBlock::iterator PI = doMergeWithPrevious ? std::prev(MBBI) : MBBI; 3710b57cec5SDimitry Andric 3720b57cec5SDimitry Andric PI = skipDebugInstructionsBackward(PI, MBB.begin()); 3730b57cec5SDimitry Andric // It is assumed that ADD/SUB/LEA instruction is succeded by one CFI 3740b57cec5SDimitry Andric // instruction, and that there are no DBG_VALUE or other instructions between 3750b57cec5SDimitry Andric // ADD/SUB/LEA and its corresponding CFI instruction. 3760b57cec5SDimitry Andric /* TODO: Add support for the case where there are multiple CFI instructions 3770b57cec5SDimitry Andric below the ADD/SUB/LEA, e.g.: 3780b57cec5SDimitry Andric ... 3790b57cec5SDimitry Andric add 3800b57cec5SDimitry Andric cfi_def_cfa_offset 3810b57cec5SDimitry Andric cfi_offset 3820b57cec5SDimitry Andric ... 3830b57cec5SDimitry Andric */ 3840b57cec5SDimitry Andric if (doMergeWithPrevious && PI != MBB.begin() && PI->isCFIInstruction()) 3850b57cec5SDimitry Andric PI = std::prev(PI); 3860b57cec5SDimitry Andric 3870b57cec5SDimitry Andric unsigned Opc = PI->getOpcode(); 3880b57cec5SDimitry Andric int Offset = 0; 3890b57cec5SDimitry Andric 3900b57cec5SDimitry Andric if ((Opc == X86::ADD64ri32 || Opc == X86::ADD64ri8 || 3910b57cec5SDimitry Andric Opc == X86::ADD32ri || Opc == X86::ADD32ri8) && 3920b57cec5SDimitry Andric PI->getOperand(0).getReg() == StackPtr){ 3930b57cec5SDimitry Andric assert(PI->getOperand(1).getReg() == StackPtr); 3940b57cec5SDimitry Andric Offset = PI->getOperand(2).getImm(); 3950b57cec5SDimitry Andric } else if ((Opc == X86::LEA32r || Opc == X86::LEA64_32r) && 3960b57cec5SDimitry Andric PI->getOperand(0).getReg() == StackPtr && 3970b57cec5SDimitry Andric PI->getOperand(1).getReg() == StackPtr && 3980b57cec5SDimitry Andric PI->getOperand(2).getImm() == 1 && 3990b57cec5SDimitry Andric PI->getOperand(3).getReg() == X86::NoRegister && 4000b57cec5SDimitry Andric PI->getOperand(5).getReg() == X86::NoRegister) { 4010b57cec5SDimitry Andric // For LEAs we have: def = lea SP, FI, noreg, Offset, noreg. 4020b57cec5SDimitry Andric Offset = PI->getOperand(4).getImm(); 4030b57cec5SDimitry Andric } else if ((Opc == X86::SUB64ri32 || Opc == X86::SUB64ri8 || 4040b57cec5SDimitry Andric Opc == X86::SUB32ri || Opc == X86::SUB32ri8) && 4050b57cec5SDimitry Andric PI->getOperand(0).getReg() == StackPtr) { 4060b57cec5SDimitry Andric assert(PI->getOperand(1).getReg() == StackPtr); 4070b57cec5SDimitry Andric Offset = -PI->getOperand(2).getImm(); 4080b57cec5SDimitry Andric } else 4090b57cec5SDimitry Andric return 0; 4100b57cec5SDimitry Andric 4110b57cec5SDimitry Andric PI = MBB.erase(PI); 412fe6060f1SDimitry Andric if (PI != MBB.end() && PI->isCFIInstruction()) { 413fe6060f1SDimitry Andric auto CIs = MBB.getParent()->getFrameInstructions(); 414fe6060f1SDimitry Andric MCCFIInstruction CI = CIs[PI->getOperand(0).getCFIIndex()]; 415fe6060f1SDimitry Andric if (CI.getOperation() == MCCFIInstruction::OpDefCfaOffset || 416fe6060f1SDimitry Andric CI.getOperation() == MCCFIInstruction::OpAdjustCfaOffset) 417fe6060f1SDimitry Andric PI = MBB.erase(PI); 418fe6060f1SDimitry Andric } 4190b57cec5SDimitry Andric if (!doMergeWithPrevious) 4200b57cec5SDimitry Andric MBBI = skipDebugInstructionsForward(PI, MBB.end()); 4210b57cec5SDimitry Andric 4220b57cec5SDimitry Andric return Offset; 4230b57cec5SDimitry Andric } 4240b57cec5SDimitry Andric 4250b57cec5SDimitry Andric void X86FrameLowering::BuildCFI(MachineBasicBlock &MBB, 4260b57cec5SDimitry Andric MachineBasicBlock::iterator MBBI, 4270b57cec5SDimitry Andric const DebugLoc &DL, 4280b57cec5SDimitry Andric const MCCFIInstruction &CFIInst) const { 4290b57cec5SDimitry Andric MachineFunction &MF = *MBB.getParent(); 4300b57cec5SDimitry Andric unsigned CFIIndex = MF.addFrameInst(CFIInst); 4310b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(TargetOpcode::CFI_INSTRUCTION)) 4320b57cec5SDimitry Andric .addCFIIndex(CFIIndex); 4330b57cec5SDimitry Andric } 4340b57cec5SDimitry Andric 4355ffd83dbSDimitry Andric /// Emits Dwarf Info specifying offsets of callee saved registers and 4365ffd83dbSDimitry Andric /// frame pointer. This is called only when basic block sections are enabled. 4375ffd83dbSDimitry Andric void X86FrameLowering::emitCalleeSavedFrameMoves( 4385ffd83dbSDimitry Andric MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI) const { 4395ffd83dbSDimitry Andric MachineFunction &MF = *MBB.getParent(); 4405ffd83dbSDimitry Andric if (!hasFP(MF)) { 4415ffd83dbSDimitry Andric emitCalleeSavedFrameMoves(MBB, MBBI, DebugLoc{}, true); 4425ffd83dbSDimitry Andric return; 4435ffd83dbSDimitry Andric } 4445ffd83dbSDimitry Andric const MachineModuleInfo &MMI = MF.getMMI(); 4455ffd83dbSDimitry Andric const MCRegisterInfo *MRI = MMI.getContext().getRegisterInfo(); 446e8d8bef9SDimitry Andric const Register FramePtr = TRI->getFrameRegister(MF); 447e8d8bef9SDimitry Andric const Register MachineFramePtr = 448e8d8bef9SDimitry Andric STI.isTarget64BitILP32() ? Register(getX86SubSuperRegister(FramePtr, 64)) 4495ffd83dbSDimitry Andric : FramePtr; 4505ffd83dbSDimitry Andric unsigned DwarfReg = MRI->getDwarfRegNum(MachineFramePtr, true); 4515ffd83dbSDimitry Andric // Offset = space for return address + size of the frame pointer itself. 4525ffd83dbSDimitry Andric unsigned Offset = (Is64Bit ? 8 : 4) + (Uses64BitFramePtr ? 8 : 4); 4535ffd83dbSDimitry Andric BuildCFI(MBB, MBBI, DebugLoc{}, 4545ffd83dbSDimitry Andric MCCFIInstruction::createOffset(nullptr, DwarfReg, -Offset)); 4555ffd83dbSDimitry Andric emitCalleeSavedFrameMoves(MBB, MBBI, DebugLoc{}, true); 4565ffd83dbSDimitry Andric } 4575ffd83dbSDimitry Andric 4580b57cec5SDimitry Andric void X86FrameLowering::emitCalleeSavedFrameMoves( 4590b57cec5SDimitry Andric MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, 4605ffd83dbSDimitry Andric const DebugLoc &DL, bool IsPrologue) const { 4610b57cec5SDimitry Andric MachineFunction &MF = *MBB.getParent(); 4620b57cec5SDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo(); 4630b57cec5SDimitry Andric MachineModuleInfo &MMI = MF.getMMI(); 4640b57cec5SDimitry Andric const MCRegisterInfo *MRI = MMI.getContext().getRegisterInfo(); 4650b57cec5SDimitry Andric 4660b57cec5SDimitry Andric // Add callee saved registers to move list. 4670b57cec5SDimitry Andric const std::vector<CalleeSavedInfo> &CSI = MFI.getCalleeSavedInfo(); 4680b57cec5SDimitry Andric if (CSI.empty()) return; 4690b57cec5SDimitry Andric 4700b57cec5SDimitry Andric // Calculate offsets. 4710b57cec5SDimitry Andric for (std::vector<CalleeSavedInfo>::const_iterator 4720b57cec5SDimitry Andric I = CSI.begin(), E = CSI.end(); I != E; ++I) { 4730b57cec5SDimitry Andric int64_t Offset = MFI.getObjectOffset(I->getFrameIdx()); 4740b57cec5SDimitry Andric unsigned Reg = I->getReg(); 4750b57cec5SDimitry Andric unsigned DwarfReg = MRI->getDwarfRegNum(Reg, true); 4765ffd83dbSDimitry Andric 4775ffd83dbSDimitry Andric if (IsPrologue) { 4780b57cec5SDimitry Andric BuildCFI(MBB, MBBI, DL, 4790b57cec5SDimitry Andric MCCFIInstruction::createOffset(nullptr, DwarfReg, Offset)); 4805ffd83dbSDimitry Andric } else { 4815ffd83dbSDimitry Andric BuildCFI(MBB, MBBI, DL, 4825ffd83dbSDimitry Andric MCCFIInstruction::createRestore(nullptr, DwarfReg)); 4835ffd83dbSDimitry Andric } 4840b57cec5SDimitry Andric } 4850b57cec5SDimitry Andric } 4860b57cec5SDimitry Andric 4870b57cec5SDimitry Andric void X86FrameLowering::emitStackProbe(MachineFunction &MF, 4880b57cec5SDimitry Andric MachineBasicBlock &MBB, 4890b57cec5SDimitry Andric MachineBasicBlock::iterator MBBI, 4900b57cec5SDimitry Andric const DebugLoc &DL, bool InProlog) const { 4910b57cec5SDimitry Andric const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>(); 4920b57cec5SDimitry Andric if (STI.isTargetWindowsCoreCLR()) { 4930b57cec5SDimitry Andric if (InProlog) { 4945ffd83dbSDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::STACKALLOC_W_PROBING)) 4955ffd83dbSDimitry Andric .addImm(0 /* no explicit stack size */); 4960b57cec5SDimitry Andric } else { 4970b57cec5SDimitry Andric emitStackProbeInline(MF, MBB, MBBI, DL, false); 4980b57cec5SDimitry Andric } 4990b57cec5SDimitry Andric } else { 5000b57cec5SDimitry Andric emitStackProbeCall(MF, MBB, MBBI, DL, InProlog); 5010b57cec5SDimitry Andric } 5020b57cec5SDimitry Andric } 5030b57cec5SDimitry Andric 5040b57cec5SDimitry Andric void X86FrameLowering::inlineStackProbe(MachineFunction &MF, 5050b57cec5SDimitry Andric MachineBasicBlock &PrologMBB) const { 5065ffd83dbSDimitry Andric auto Where = llvm::find_if(PrologMBB, [](MachineInstr &MI) { 5075ffd83dbSDimitry Andric return MI.getOpcode() == X86::STACKALLOC_W_PROBING; 5085ffd83dbSDimitry Andric }); 5095ffd83dbSDimitry Andric if (Where != PrologMBB.end()) { 5105ffd83dbSDimitry Andric DebugLoc DL = PrologMBB.findDebugLoc(Where); 5115ffd83dbSDimitry Andric emitStackProbeInline(MF, PrologMBB, Where, DL, true); 5125ffd83dbSDimitry Andric Where->eraseFromParent(); 5130b57cec5SDimitry Andric } 5140b57cec5SDimitry Andric } 5150b57cec5SDimitry Andric 5160b57cec5SDimitry Andric void X86FrameLowering::emitStackProbeInline(MachineFunction &MF, 5170b57cec5SDimitry Andric MachineBasicBlock &MBB, 5180b57cec5SDimitry Andric MachineBasicBlock::iterator MBBI, 5190b57cec5SDimitry Andric const DebugLoc &DL, 5200b57cec5SDimitry Andric bool InProlog) const { 5210b57cec5SDimitry Andric const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>(); 5225ffd83dbSDimitry Andric if (STI.isTargetWindowsCoreCLR() && STI.is64Bit()) 5235ffd83dbSDimitry Andric emitStackProbeInlineWindowsCoreCLR64(MF, MBB, MBBI, DL, InProlog); 5245ffd83dbSDimitry Andric else 5255ffd83dbSDimitry Andric emitStackProbeInlineGeneric(MF, MBB, MBBI, DL, InProlog); 5265ffd83dbSDimitry Andric } 5275ffd83dbSDimitry Andric 5285ffd83dbSDimitry Andric void X86FrameLowering::emitStackProbeInlineGeneric( 5295ffd83dbSDimitry Andric MachineFunction &MF, MachineBasicBlock &MBB, 5305ffd83dbSDimitry Andric MachineBasicBlock::iterator MBBI, const DebugLoc &DL, bool InProlog) const { 5315ffd83dbSDimitry Andric MachineInstr &AllocWithProbe = *MBBI; 5325ffd83dbSDimitry Andric uint64_t Offset = AllocWithProbe.getOperand(0).getImm(); 5335ffd83dbSDimitry Andric 5345ffd83dbSDimitry Andric const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>(); 5355ffd83dbSDimitry Andric const X86TargetLowering &TLI = *STI.getTargetLowering(); 5365ffd83dbSDimitry Andric assert(!(STI.is64Bit() && STI.isTargetWindowsCoreCLR()) && 5375ffd83dbSDimitry Andric "different expansion expected for CoreCLR 64 bit"); 5385ffd83dbSDimitry Andric 5395ffd83dbSDimitry Andric const uint64_t StackProbeSize = TLI.getStackProbeSize(MF); 5405ffd83dbSDimitry Andric uint64_t ProbeChunk = StackProbeSize * 8; 5415ffd83dbSDimitry Andric 542eaeb601bSDimitry Andric uint64_t MaxAlign = 543fe6060f1SDimitry Andric TRI->hasStackRealignment(MF) ? calculateMaxStackAlign(MF) : 0; 544eaeb601bSDimitry Andric 5455ffd83dbSDimitry Andric // Synthesize a loop or unroll it, depending on the number of iterations. 546eaeb601bSDimitry Andric // BuildStackAlignAND ensures that only MaxAlign % StackProbeSize bits left 547eaeb601bSDimitry Andric // between the unaligned rsp and current rsp. 5485ffd83dbSDimitry Andric if (Offset > ProbeChunk) { 549eaeb601bSDimitry Andric emitStackProbeInlineGenericLoop(MF, MBB, MBBI, DL, Offset, 550eaeb601bSDimitry Andric MaxAlign % StackProbeSize); 5515ffd83dbSDimitry Andric } else { 552eaeb601bSDimitry Andric emitStackProbeInlineGenericBlock(MF, MBB, MBBI, DL, Offset, 553eaeb601bSDimitry Andric MaxAlign % StackProbeSize); 5545ffd83dbSDimitry Andric } 5555ffd83dbSDimitry Andric } 5565ffd83dbSDimitry Andric 5575ffd83dbSDimitry Andric void X86FrameLowering::emitStackProbeInlineGenericBlock( 5585ffd83dbSDimitry Andric MachineFunction &MF, MachineBasicBlock &MBB, 559eaeb601bSDimitry Andric MachineBasicBlock::iterator MBBI, const DebugLoc &DL, uint64_t Offset, 560eaeb601bSDimitry Andric uint64_t AlignOffset) const { 5615ffd83dbSDimitry Andric 562fe6060f1SDimitry Andric const bool NeedsDwarfCFI = needsDwarfCFI(MF); 563fe6060f1SDimitry Andric const bool HasFP = hasFP(MF); 5645ffd83dbSDimitry Andric const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>(); 5655ffd83dbSDimitry Andric const X86TargetLowering &TLI = *STI.getTargetLowering(); 5665ffd83dbSDimitry Andric const unsigned Opc = getSUBriOpcode(Uses64BitFramePtr, Offset); 5675ffd83dbSDimitry Andric const unsigned MovMIOpc = Is64Bit ? X86::MOV64mi32 : X86::MOV32mi; 5685ffd83dbSDimitry Andric const uint64_t StackProbeSize = TLI.getStackProbeSize(MF); 5695ffd83dbSDimitry Andric 570eaeb601bSDimitry Andric uint64_t CurrentOffset = 0; 571eaeb601bSDimitry Andric 572eaeb601bSDimitry Andric assert(AlignOffset < StackProbeSize); 573eaeb601bSDimitry Andric 574eaeb601bSDimitry Andric // If the offset is so small it fits within a page, there's nothing to do. 575eaeb601bSDimitry Andric if (StackProbeSize < Offset + AlignOffset) { 576eaeb601bSDimitry Andric 577eaeb601bSDimitry Andric MachineInstr *MI = BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr) 578eaeb601bSDimitry Andric .addReg(StackPtr) 579eaeb601bSDimitry Andric .addImm(StackProbeSize - AlignOffset) 580eaeb601bSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 581fe6060f1SDimitry Andric if (!HasFP && NeedsDwarfCFI) { 582fe6060f1SDimitry Andric BuildCFI(MBB, MBBI, DL, 583fe6060f1SDimitry Andric MCCFIInstruction::createAdjustCfaOffset( 584fe6060f1SDimitry Andric nullptr, StackProbeSize - AlignOffset)); 585fe6060f1SDimitry Andric } 586eaeb601bSDimitry Andric MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead. 587eaeb601bSDimitry Andric 588eaeb601bSDimitry Andric addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(MovMIOpc)) 589eaeb601bSDimitry Andric .setMIFlag(MachineInstr::FrameSetup), 590eaeb601bSDimitry Andric StackPtr, false, 0) 591eaeb601bSDimitry Andric .addImm(0) 592eaeb601bSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 593eaeb601bSDimitry Andric NumFrameExtraProbe++; 594eaeb601bSDimitry Andric CurrentOffset = StackProbeSize - AlignOffset; 595eaeb601bSDimitry Andric } 596eaeb601bSDimitry Andric 597eaeb601bSDimitry Andric // For the next N - 1 pages, just probe. I tried to take advantage of 5985ffd83dbSDimitry Andric // natural probes but it implies much more logic and there was very few 5995ffd83dbSDimitry Andric // interesting natural probes to interleave. 6005ffd83dbSDimitry Andric while (CurrentOffset + StackProbeSize < Offset) { 6015ffd83dbSDimitry Andric MachineInstr *MI = BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr) 6025ffd83dbSDimitry Andric .addReg(StackPtr) 6035ffd83dbSDimitry Andric .addImm(StackProbeSize) 6045ffd83dbSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 6055ffd83dbSDimitry Andric MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead. 6065ffd83dbSDimitry Andric 607fe6060f1SDimitry Andric if (!HasFP && NeedsDwarfCFI) { 608fe6060f1SDimitry Andric BuildCFI( 609fe6060f1SDimitry Andric MBB, MBBI, DL, 610fe6060f1SDimitry Andric MCCFIInstruction::createAdjustCfaOffset(nullptr, StackProbeSize)); 611fe6060f1SDimitry Andric } 6125ffd83dbSDimitry Andric addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(MovMIOpc)) 6135ffd83dbSDimitry Andric .setMIFlag(MachineInstr::FrameSetup), 6145ffd83dbSDimitry Andric StackPtr, false, 0) 6155ffd83dbSDimitry Andric .addImm(0) 6165ffd83dbSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 6175ffd83dbSDimitry Andric NumFrameExtraProbe++; 6185ffd83dbSDimitry Andric CurrentOffset += StackProbeSize; 6195ffd83dbSDimitry Andric } 6205ffd83dbSDimitry Andric 621eaeb601bSDimitry Andric // No need to probe the tail, it is smaller than a Page. 6225ffd83dbSDimitry Andric uint64_t ChunkSize = Offset - CurrentOffset; 6235ffd83dbSDimitry Andric MachineInstr *MI = BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr) 6245ffd83dbSDimitry Andric .addReg(StackPtr) 6255ffd83dbSDimitry Andric .addImm(ChunkSize) 6265ffd83dbSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 627fe6060f1SDimitry Andric // No need to adjust Dwarf CFA offset here, the last position of the stack has 628fe6060f1SDimitry Andric // been defined 6295ffd83dbSDimitry Andric MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead. 6305ffd83dbSDimitry Andric } 6315ffd83dbSDimitry Andric 6325ffd83dbSDimitry Andric void X86FrameLowering::emitStackProbeInlineGenericLoop( 6335ffd83dbSDimitry Andric MachineFunction &MF, MachineBasicBlock &MBB, 634eaeb601bSDimitry Andric MachineBasicBlock::iterator MBBI, const DebugLoc &DL, uint64_t Offset, 635eaeb601bSDimitry Andric uint64_t AlignOffset) const { 6365ffd83dbSDimitry Andric assert(Offset && "null offset"); 6375ffd83dbSDimitry Andric 6385ffd83dbSDimitry Andric const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>(); 6395ffd83dbSDimitry Andric const X86TargetLowering &TLI = *STI.getTargetLowering(); 6405ffd83dbSDimitry Andric const unsigned MovMIOpc = Is64Bit ? X86::MOV64mi32 : X86::MOV32mi; 6415ffd83dbSDimitry Andric const uint64_t StackProbeSize = TLI.getStackProbeSize(MF); 6425ffd83dbSDimitry Andric 643eaeb601bSDimitry Andric if (AlignOffset) { 644eaeb601bSDimitry Andric if (AlignOffset < StackProbeSize) { 645eaeb601bSDimitry Andric // Perform a first smaller allocation followed by a probe. 646eaeb601bSDimitry Andric const unsigned SUBOpc = getSUBriOpcode(Uses64BitFramePtr, AlignOffset); 647eaeb601bSDimitry Andric MachineInstr *MI = BuildMI(MBB, MBBI, DL, TII.get(SUBOpc), StackPtr) 648eaeb601bSDimitry Andric .addReg(StackPtr) 649eaeb601bSDimitry Andric .addImm(AlignOffset) 650eaeb601bSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 651eaeb601bSDimitry Andric MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead. 652eaeb601bSDimitry Andric 653eaeb601bSDimitry Andric addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(MovMIOpc)) 654eaeb601bSDimitry Andric .setMIFlag(MachineInstr::FrameSetup), 655eaeb601bSDimitry Andric StackPtr, false, 0) 656eaeb601bSDimitry Andric .addImm(0) 657eaeb601bSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 658eaeb601bSDimitry Andric NumFrameExtraProbe++; 659eaeb601bSDimitry Andric Offset -= AlignOffset; 660eaeb601bSDimitry Andric } 661eaeb601bSDimitry Andric } 662eaeb601bSDimitry Andric 6635ffd83dbSDimitry Andric // Synthesize a loop 6645ffd83dbSDimitry Andric NumFrameLoopProbe++; 6655ffd83dbSDimitry Andric const BasicBlock *LLVM_BB = MBB.getBasicBlock(); 6665ffd83dbSDimitry Andric 6675ffd83dbSDimitry Andric MachineBasicBlock *testMBB = MF.CreateMachineBasicBlock(LLVM_BB); 6685ffd83dbSDimitry Andric MachineBasicBlock *tailMBB = MF.CreateMachineBasicBlock(LLVM_BB); 6695ffd83dbSDimitry Andric 6705ffd83dbSDimitry Andric MachineFunction::iterator MBBIter = ++MBB.getIterator(); 6715ffd83dbSDimitry Andric MF.insert(MBBIter, testMBB); 6725ffd83dbSDimitry Andric MF.insert(MBBIter, tailMBB); 6735ffd83dbSDimitry Andric 6748c6f6c0cSDimitry Andric Register FinalStackProbed = Uses64BitFramePtr ? X86::R11 6758c6f6c0cSDimitry Andric : Is64Bit ? X86::R11D 6768c6f6c0cSDimitry Andric : X86::EAX; 6775ffd83dbSDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(TargetOpcode::COPY), FinalStackProbed) 6785ffd83dbSDimitry Andric .addReg(StackPtr) 6795ffd83dbSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 6805ffd83dbSDimitry Andric 6815ffd83dbSDimitry Andric // save loop bound 6825ffd83dbSDimitry Andric { 683eaeb601bSDimitry Andric const unsigned SUBOpc = getSUBriOpcode(Uses64BitFramePtr, Offset); 684eaeb601bSDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(SUBOpc), FinalStackProbed) 6855ffd83dbSDimitry Andric .addReg(FinalStackProbed) 6865ffd83dbSDimitry Andric .addImm(Offset / StackProbeSize * StackProbeSize) 6875ffd83dbSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 6885ffd83dbSDimitry Andric } 6895ffd83dbSDimitry Andric 6905ffd83dbSDimitry Andric // allocate a page 6915ffd83dbSDimitry Andric { 692eaeb601bSDimitry Andric const unsigned SUBOpc = getSUBriOpcode(Uses64BitFramePtr, StackProbeSize); 693eaeb601bSDimitry Andric BuildMI(testMBB, DL, TII.get(SUBOpc), StackPtr) 6945ffd83dbSDimitry Andric .addReg(StackPtr) 6955ffd83dbSDimitry Andric .addImm(StackProbeSize) 6965ffd83dbSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 6975ffd83dbSDimitry Andric } 6985ffd83dbSDimitry Andric 6995ffd83dbSDimitry Andric // touch the page 7005ffd83dbSDimitry Andric addRegOffset(BuildMI(testMBB, DL, TII.get(MovMIOpc)) 7015ffd83dbSDimitry Andric .setMIFlag(MachineInstr::FrameSetup), 7025ffd83dbSDimitry Andric StackPtr, false, 0) 7035ffd83dbSDimitry Andric .addImm(0) 7045ffd83dbSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 7055ffd83dbSDimitry Andric 7065ffd83dbSDimitry Andric // cmp with stack pointer bound 7075ffd83dbSDimitry Andric BuildMI(testMBB, DL, TII.get(Uses64BitFramePtr ? X86::CMP64rr : X86::CMP32rr)) 7085ffd83dbSDimitry Andric .addReg(StackPtr) 7095ffd83dbSDimitry Andric .addReg(FinalStackProbed) 7105ffd83dbSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 7115ffd83dbSDimitry Andric 7125ffd83dbSDimitry Andric // jump 7135ffd83dbSDimitry Andric BuildMI(testMBB, DL, TII.get(X86::JCC_1)) 7145ffd83dbSDimitry Andric .addMBB(testMBB) 7155ffd83dbSDimitry Andric .addImm(X86::COND_NE) 7165ffd83dbSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 7175ffd83dbSDimitry Andric testMBB->addSuccessor(testMBB); 7185ffd83dbSDimitry Andric testMBB->addSuccessor(tailMBB); 7195ffd83dbSDimitry Andric 7205ffd83dbSDimitry Andric // BB management 7215ffd83dbSDimitry Andric tailMBB->splice(tailMBB->end(), &MBB, MBBI, MBB.end()); 7225ffd83dbSDimitry Andric tailMBB->transferSuccessorsAndUpdatePHIs(&MBB); 7235ffd83dbSDimitry Andric MBB.addSuccessor(testMBB); 7245ffd83dbSDimitry Andric 7255ffd83dbSDimitry Andric // handle tail 7265ffd83dbSDimitry Andric unsigned TailOffset = Offset % StackProbeSize; 7275ffd83dbSDimitry Andric if (TailOffset) { 7285ffd83dbSDimitry Andric const unsigned Opc = getSUBriOpcode(Uses64BitFramePtr, TailOffset); 7295ffd83dbSDimitry Andric BuildMI(*tailMBB, tailMBB->begin(), DL, TII.get(Opc), StackPtr) 7305ffd83dbSDimitry Andric .addReg(StackPtr) 7315ffd83dbSDimitry Andric .addImm(TailOffset) 7325ffd83dbSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 7335ffd83dbSDimitry Andric } 7345ffd83dbSDimitry Andric 7355ffd83dbSDimitry Andric // Update Live In information 7365ffd83dbSDimitry Andric recomputeLiveIns(*testMBB); 7375ffd83dbSDimitry Andric recomputeLiveIns(*tailMBB); 7385ffd83dbSDimitry Andric } 7395ffd83dbSDimitry Andric 7405ffd83dbSDimitry Andric void X86FrameLowering::emitStackProbeInlineWindowsCoreCLR64( 7415ffd83dbSDimitry Andric MachineFunction &MF, MachineBasicBlock &MBB, 7425ffd83dbSDimitry Andric MachineBasicBlock::iterator MBBI, const DebugLoc &DL, bool InProlog) const { 7435ffd83dbSDimitry Andric const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>(); 7440b57cec5SDimitry Andric assert(STI.is64Bit() && "different expansion needed for 32 bit"); 7450b57cec5SDimitry Andric assert(STI.isTargetWindowsCoreCLR() && "custom expansion expects CoreCLR"); 7460b57cec5SDimitry Andric const TargetInstrInfo &TII = *STI.getInstrInfo(); 7470b57cec5SDimitry Andric const BasicBlock *LLVM_BB = MBB.getBasicBlock(); 7480b57cec5SDimitry Andric 7490b57cec5SDimitry Andric // RAX contains the number of bytes of desired stack adjustment. 7500b57cec5SDimitry Andric // The handling here assumes this value has already been updated so as to 7510b57cec5SDimitry Andric // maintain stack alignment. 7520b57cec5SDimitry Andric // 7530b57cec5SDimitry Andric // We need to exit with RSP modified by this amount and execute suitable 7540b57cec5SDimitry Andric // page touches to notify the OS that we're growing the stack responsibly. 7550b57cec5SDimitry Andric // All stack probing must be done without modifying RSP. 7560b57cec5SDimitry Andric // 7570b57cec5SDimitry Andric // MBB: 7580b57cec5SDimitry Andric // SizeReg = RAX; 7590b57cec5SDimitry Andric // ZeroReg = 0 7600b57cec5SDimitry Andric // CopyReg = RSP 7610b57cec5SDimitry Andric // Flags, TestReg = CopyReg - SizeReg 7620b57cec5SDimitry Andric // FinalReg = !Flags.Ovf ? TestReg : ZeroReg 7630b57cec5SDimitry Andric // LimitReg = gs magic thread env access 7640b57cec5SDimitry Andric // if FinalReg >= LimitReg goto ContinueMBB 7650b57cec5SDimitry Andric // RoundBB: 7660b57cec5SDimitry Andric // RoundReg = page address of FinalReg 7670b57cec5SDimitry Andric // LoopMBB: 7680b57cec5SDimitry Andric // LoopReg = PHI(LimitReg,ProbeReg) 7690b57cec5SDimitry Andric // ProbeReg = LoopReg - PageSize 7700b57cec5SDimitry Andric // [ProbeReg] = 0 7710b57cec5SDimitry Andric // if (ProbeReg > RoundReg) goto LoopMBB 7720b57cec5SDimitry Andric // ContinueMBB: 7730b57cec5SDimitry Andric // RSP = RSP - RAX 7740b57cec5SDimitry Andric // [rest of original MBB] 7750b57cec5SDimitry Andric 7760b57cec5SDimitry Andric // Set up the new basic blocks 7770b57cec5SDimitry Andric MachineBasicBlock *RoundMBB = MF.CreateMachineBasicBlock(LLVM_BB); 7780b57cec5SDimitry Andric MachineBasicBlock *LoopMBB = MF.CreateMachineBasicBlock(LLVM_BB); 7790b57cec5SDimitry Andric MachineBasicBlock *ContinueMBB = MF.CreateMachineBasicBlock(LLVM_BB); 7800b57cec5SDimitry Andric 7810b57cec5SDimitry Andric MachineFunction::iterator MBBIter = std::next(MBB.getIterator()); 7820b57cec5SDimitry Andric MF.insert(MBBIter, RoundMBB); 7830b57cec5SDimitry Andric MF.insert(MBBIter, LoopMBB); 7840b57cec5SDimitry Andric MF.insert(MBBIter, ContinueMBB); 7850b57cec5SDimitry Andric 7860b57cec5SDimitry Andric // Split MBB and move the tail portion down to ContinueMBB. 7870b57cec5SDimitry Andric MachineBasicBlock::iterator BeforeMBBI = std::prev(MBBI); 7880b57cec5SDimitry Andric ContinueMBB->splice(ContinueMBB->begin(), &MBB, MBBI, MBB.end()); 7890b57cec5SDimitry Andric ContinueMBB->transferSuccessorsAndUpdatePHIs(&MBB); 7900b57cec5SDimitry Andric 7910b57cec5SDimitry Andric // Some useful constants 7920b57cec5SDimitry Andric const int64_t ThreadEnvironmentStackLimit = 0x10; 7930b57cec5SDimitry Andric const int64_t PageSize = 0x1000; 7940b57cec5SDimitry Andric const int64_t PageMask = ~(PageSize - 1); 7950b57cec5SDimitry Andric 7960b57cec5SDimitry Andric // Registers we need. For the normal case we use virtual 7970b57cec5SDimitry Andric // registers. For the prolog expansion we use RAX, RCX and RDX. 7980b57cec5SDimitry Andric MachineRegisterInfo &MRI = MF.getRegInfo(); 7990b57cec5SDimitry Andric const TargetRegisterClass *RegClass = &X86::GR64RegClass; 8000b57cec5SDimitry Andric const Register SizeReg = InProlog ? X86::RAX 8010b57cec5SDimitry Andric : MRI.createVirtualRegister(RegClass), 8020b57cec5SDimitry Andric ZeroReg = InProlog ? X86::RCX 8030b57cec5SDimitry Andric : MRI.createVirtualRegister(RegClass), 8040b57cec5SDimitry Andric CopyReg = InProlog ? X86::RDX 8050b57cec5SDimitry Andric : MRI.createVirtualRegister(RegClass), 8060b57cec5SDimitry Andric TestReg = InProlog ? X86::RDX 8070b57cec5SDimitry Andric : MRI.createVirtualRegister(RegClass), 8080b57cec5SDimitry Andric FinalReg = InProlog ? X86::RDX 8090b57cec5SDimitry Andric : MRI.createVirtualRegister(RegClass), 8100b57cec5SDimitry Andric RoundedReg = InProlog ? X86::RDX 8110b57cec5SDimitry Andric : MRI.createVirtualRegister(RegClass), 8120b57cec5SDimitry Andric LimitReg = InProlog ? X86::RCX 8130b57cec5SDimitry Andric : MRI.createVirtualRegister(RegClass), 8140b57cec5SDimitry Andric JoinReg = InProlog ? X86::RCX 8150b57cec5SDimitry Andric : MRI.createVirtualRegister(RegClass), 8160b57cec5SDimitry Andric ProbeReg = InProlog ? X86::RCX 8170b57cec5SDimitry Andric : MRI.createVirtualRegister(RegClass); 8180b57cec5SDimitry Andric 8190b57cec5SDimitry Andric // SP-relative offsets where we can save RCX and RDX. 8200b57cec5SDimitry Andric int64_t RCXShadowSlot = 0; 8210b57cec5SDimitry Andric int64_t RDXShadowSlot = 0; 8220b57cec5SDimitry Andric 8230b57cec5SDimitry Andric // If inlining in the prolog, save RCX and RDX. 8240b57cec5SDimitry Andric if (InProlog) { 8250b57cec5SDimitry Andric // Compute the offsets. We need to account for things already 8260b57cec5SDimitry Andric // pushed onto the stack at this point: return address, frame 8270b57cec5SDimitry Andric // pointer (if used), and callee saves. 8280b57cec5SDimitry Andric X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>(); 8290b57cec5SDimitry Andric const int64_t CalleeSaveSize = X86FI->getCalleeSavedFrameSize(); 8300b57cec5SDimitry Andric const bool HasFP = hasFP(MF); 8310b57cec5SDimitry Andric 8320b57cec5SDimitry Andric // Check if we need to spill RCX and/or RDX. 8330b57cec5SDimitry Andric // Here we assume that no earlier prologue instruction changes RCX and/or 8340b57cec5SDimitry Andric // RDX, so checking the block live-ins is enough. 8350b57cec5SDimitry Andric const bool IsRCXLiveIn = MBB.isLiveIn(X86::RCX); 8360b57cec5SDimitry Andric const bool IsRDXLiveIn = MBB.isLiveIn(X86::RDX); 8370b57cec5SDimitry Andric int64_t InitSlot = 8 + CalleeSaveSize + (HasFP ? 8 : 0); 8380b57cec5SDimitry Andric // Assign the initial slot to both registers, then change RDX's slot if both 8390b57cec5SDimitry Andric // need to be spilled. 8400b57cec5SDimitry Andric if (IsRCXLiveIn) 8410b57cec5SDimitry Andric RCXShadowSlot = InitSlot; 8420b57cec5SDimitry Andric if (IsRDXLiveIn) 8430b57cec5SDimitry Andric RDXShadowSlot = InitSlot; 8440b57cec5SDimitry Andric if (IsRDXLiveIn && IsRCXLiveIn) 8450b57cec5SDimitry Andric RDXShadowSlot += 8; 8460b57cec5SDimitry Andric // Emit the saves if needed. 8470b57cec5SDimitry Andric if (IsRCXLiveIn) 8480b57cec5SDimitry Andric addRegOffset(BuildMI(&MBB, DL, TII.get(X86::MOV64mr)), X86::RSP, false, 8490b57cec5SDimitry Andric RCXShadowSlot) 8500b57cec5SDimitry Andric .addReg(X86::RCX); 8510b57cec5SDimitry Andric if (IsRDXLiveIn) 8520b57cec5SDimitry Andric addRegOffset(BuildMI(&MBB, DL, TII.get(X86::MOV64mr)), X86::RSP, false, 8530b57cec5SDimitry Andric RDXShadowSlot) 8540b57cec5SDimitry Andric .addReg(X86::RDX); 8550b57cec5SDimitry Andric } else { 8560b57cec5SDimitry Andric // Not in the prolog. Copy RAX to a virtual reg. 8570b57cec5SDimitry Andric BuildMI(&MBB, DL, TII.get(X86::MOV64rr), SizeReg).addReg(X86::RAX); 8580b57cec5SDimitry Andric } 8590b57cec5SDimitry Andric 8600b57cec5SDimitry Andric // Add code to MBB to check for overflow and set the new target stack pointer 8610b57cec5SDimitry Andric // to zero if so. 8620b57cec5SDimitry Andric BuildMI(&MBB, DL, TII.get(X86::XOR64rr), ZeroReg) 8630b57cec5SDimitry Andric .addReg(ZeroReg, RegState::Undef) 8640b57cec5SDimitry Andric .addReg(ZeroReg, RegState::Undef); 8650b57cec5SDimitry Andric BuildMI(&MBB, DL, TII.get(X86::MOV64rr), CopyReg).addReg(X86::RSP); 8660b57cec5SDimitry Andric BuildMI(&MBB, DL, TII.get(X86::SUB64rr), TestReg) 8670b57cec5SDimitry Andric .addReg(CopyReg) 8680b57cec5SDimitry Andric .addReg(SizeReg); 8690b57cec5SDimitry Andric BuildMI(&MBB, DL, TII.get(X86::CMOV64rr), FinalReg) 8700b57cec5SDimitry Andric .addReg(TestReg) 8710b57cec5SDimitry Andric .addReg(ZeroReg) 8720b57cec5SDimitry Andric .addImm(X86::COND_B); 8730b57cec5SDimitry Andric 8740b57cec5SDimitry Andric // FinalReg now holds final stack pointer value, or zero if 8750b57cec5SDimitry Andric // allocation would overflow. Compare against the current stack 8760b57cec5SDimitry Andric // limit from the thread environment block. Note this limit is the 8770b57cec5SDimitry Andric // lowest touched page on the stack, not the point at which the OS 8780b57cec5SDimitry Andric // will cause an overflow exception, so this is just an optimization 8790b57cec5SDimitry Andric // to avoid unnecessarily touching pages that are below the current 8800b57cec5SDimitry Andric // SP but already committed to the stack by the OS. 8810b57cec5SDimitry Andric BuildMI(&MBB, DL, TII.get(X86::MOV64rm), LimitReg) 8820b57cec5SDimitry Andric .addReg(0) 8830b57cec5SDimitry Andric .addImm(1) 8840b57cec5SDimitry Andric .addReg(0) 8850b57cec5SDimitry Andric .addImm(ThreadEnvironmentStackLimit) 8860b57cec5SDimitry Andric .addReg(X86::GS); 8870b57cec5SDimitry Andric BuildMI(&MBB, DL, TII.get(X86::CMP64rr)).addReg(FinalReg).addReg(LimitReg); 8880b57cec5SDimitry Andric // Jump if the desired stack pointer is at or above the stack limit. 8890b57cec5SDimitry Andric BuildMI(&MBB, DL, TII.get(X86::JCC_1)).addMBB(ContinueMBB).addImm(X86::COND_AE); 8900b57cec5SDimitry Andric 8910b57cec5SDimitry Andric // Add code to roundMBB to round the final stack pointer to a page boundary. 8920b57cec5SDimitry Andric RoundMBB->addLiveIn(FinalReg); 8930b57cec5SDimitry Andric BuildMI(RoundMBB, DL, TII.get(X86::AND64ri32), RoundedReg) 8940b57cec5SDimitry Andric .addReg(FinalReg) 8950b57cec5SDimitry Andric .addImm(PageMask); 8960b57cec5SDimitry Andric BuildMI(RoundMBB, DL, TII.get(X86::JMP_1)).addMBB(LoopMBB); 8970b57cec5SDimitry Andric 8980b57cec5SDimitry Andric // LimitReg now holds the current stack limit, RoundedReg page-rounded 8990b57cec5SDimitry Andric // final RSP value. Add code to loopMBB to decrement LimitReg page-by-page 9000b57cec5SDimitry Andric // and probe until we reach RoundedReg. 9010b57cec5SDimitry Andric if (!InProlog) { 9020b57cec5SDimitry Andric BuildMI(LoopMBB, DL, TII.get(X86::PHI), JoinReg) 9030b57cec5SDimitry Andric .addReg(LimitReg) 9040b57cec5SDimitry Andric .addMBB(RoundMBB) 9050b57cec5SDimitry Andric .addReg(ProbeReg) 9060b57cec5SDimitry Andric .addMBB(LoopMBB); 9070b57cec5SDimitry Andric } 9080b57cec5SDimitry Andric 9090b57cec5SDimitry Andric LoopMBB->addLiveIn(JoinReg); 9100b57cec5SDimitry Andric addRegOffset(BuildMI(LoopMBB, DL, TII.get(X86::LEA64r), ProbeReg), JoinReg, 9110b57cec5SDimitry Andric false, -PageSize); 9120b57cec5SDimitry Andric 9130b57cec5SDimitry Andric // Probe by storing a byte onto the stack. 9140b57cec5SDimitry Andric BuildMI(LoopMBB, DL, TII.get(X86::MOV8mi)) 9150b57cec5SDimitry Andric .addReg(ProbeReg) 9160b57cec5SDimitry Andric .addImm(1) 9170b57cec5SDimitry Andric .addReg(0) 9180b57cec5SDimitry Andric .addImm(0) 9190b57cec5SDimitry Andric .addReg(0) 9200b57cec5SDimitry Andric .addImm(0); 9210b57cec5SDimitry Andric 9220b57cec5SDimitry Andric LoopMBB->addLiveIn(RoundedReg); 9230b57cec5SDimitry Andric BuildMI(LoopMBB, DL, TII.get(X86::CMP64rr)) 9240b57cec5SDimitry Andric .addReg(RoundedReg) 9250b57cec5SDimitry Andric .addReg(ProbeReg); 9260b57cec5SDimitry Andric BuildMI(LoopMBB, DL, TII.get(X86::JCC_1)).addMBB(LoopMBB).addImm(X86::COND_NE); 9270b57cec5SDimitry Andric 9280b57cec5SDimitry Andric MachineBasicBlock::iterator ContinueMBBI = ContinueMBB->getFirstNonPHI(); 9290b57cec5SDimitry Andric 9300b57cec5SDimitry Andric // If in prolog, restore RDX and RCX. 9310b57cec5SDimitry Andric if (InProlog) { 9320b57cec5SDimitry Andric if (RCXShadowSlot) // It means we spilled RCX in the prologue. 9330b57cec5SDimitry Andric addRegOffset(BuildMI(*ContinueMBB, ContinueMBBI, DL, 9340b57cec5SDimitry Andric TII.get(X86::MOV64rm), X86::RCX), 9350b57cec5SDimitry Andric X86::RSP, false, RCXShadowSlot); 9360b57cec5SDimitry Andric if (RDXShadowSlot) // It means we spilled RDX in the prologue. 9370b57cec5SDimitry Andric addRegOffset(BuildMI(*ContinueMBB, ContinueMBBI, DL, 9380b57cec5SDimitry Andric TII.get(X86::MOV64rm), X86::RDX), 9390b57cec5SDimitry Andric X86::RSP, false, RDXShadowSlot); 9400b57cec5SDimitry Andric } 9410b57cec5SDimitry Andric 9420b57cec5SDimitry Andric // Now that the probing is done, add code to continueMBB to update 9430b57cec5SDimitry Andric // the stack pointer for real. 9440b57cec5SDimitry Andric ContinueMBB->addLiveIn(SizeReg); 9450b57cec5SDimitry Andric BuildMI(*ContinueMBB, ContinueMBBI, DL, TII.get(X86::SUB64rr), X86::RSP) 9460b57cec5SDimitry Andric .addReg(X86::RSP) 9470b57cec5SDimitry Andric .addReg(SizeReg); 9480b57cec5SDimitry Andric 9490b57cec5SDimitry Andric // Add the control flow edges we need. 9500b57cec5SDimitry Andric MBB.addSuccessor(ContinueMBB); 9510b57cec5SDimitry Andric MBB.addSuccessor(RoundMBB); 9520b57cec5SDimitry Andric RoundMBB->addSuccessor(LoopMBB); 9530b57cec5SDimitry Andric LoopMBB->addSuccessor(ContinueMBB); 9540b57cec5SDimitry Andric LoopMBB->addSuccessor(LoopMBB); 9550b57cec5SDimitry Andric 9560b57cec5SDimitry Andric // Mark all the instructions added to the prolog as frame setup. 9570b57cec5SDimitry Andric if (InProlog) { 9580b57cec5SDimitry Andric for (++BeforeMBBI; BeforeMBBI != MBB.end(); ++BeforeMBBI) { 9590b57cec5SDimitry Andric BeforeMBBI->setFlag(MachineInstr::FrameSetup); 9600b57cec5SDimitry Andric } 9610b57cec5SDimitry Andric for (MachineInstr &MI : *RoundMBB) { 9620b57cec5SDimitry Andric MI.setFlag(MachineInstr::FrameSetup); 9630b57cec5SDimitry Andric } 9640b57cec5SDimitry Andric for (MachineInstr &MI : *LoopMBB) { 9650b57cec5SDimitry Andric MI.setFlag(MachineInstr::FrameSetup); 9660b57cec5SDimitry Andric } 9670b57cec5SDimitry Andric for (MachineBasicBlock::iterator CMBBI = ContinueMBB->begin(); 9680b57cec5SDimitry Andric CMBBI != ContinueMBBI; ++CMBBI) { 9690b57cec5SDimitry Andric CMBBI->setFlag(MachineInstr::FrameSetup); 9700b57cec5SDimitry Andric } 9710b57cec5SDimitry Andric } 9720b57cec5SDimitry Andric } 9730b57cec5SDimitry Andric 9740b57cec5SDimitry Andric void X86FrameLowering::emitStackProbeCall(MachineFunction &MF, 9750b57cec5SDimitry Andric MachineBasicBlock &MBB, 9760b57cec5SDimitry Andric MachineBasicBlock::iterator MBBI, 9770b57cec5SDimitry Andric const DebugLoc &DL, 9780b57cec5SDimitry Andric bool InProlog) const { 9790b57cec5SDimitry Andric bool IsLargeCodeModel = MF.getTarget().getCodeModel() == CodeModel::Large; 9800b57cec5SDimitry Andric 9810946e70aSDimitry Andric // FIXME: Add indirect thunk support and remove this. 9820946e70aSDimitry Andric if (Is64Bit && IsLargeCodeModel && STI.useIndirectThunkCalls()) 9830b57cec5SDimitry Andric report_fatal_error("Emitting stack probe calls on 64-bit with the large " 9840946e70aSDimitry Andric "code model and indirect thunks not yet implemented."); 9850b57cec5SDimitry Andric 9860b57cec5SDimitry Andric unsigned CallOp; 9870b57cec5SDimitry Andric if (Is64Bit) 9880b57cec5SDimitry Andric CallOp = IsLargeCodeModel ? X86::CALL64r : X86::CALL64pcrel32; 9890b57cec5SDimitry Andric else 9900b57cec5SDimitry Andric CallOp = X86::CALLpcrel32; 9910b57cec5SDimitry Andric 9920b57cec5SDimitry Andric StringRef Symbol = STI.getTargetLowering()->getStackProbeSymbolName(MF); 9930b57cec5SDimitry Andric 9940b57cec5SDimitry Andric MachineInstrBuilder CI; 9950b57cec5SDimitry Andric MachineBasicBlock::iterator ExpansionMBBI = std::prev(MBBI); 9960b57cec5SDimitry Andric 9970b57cec5SDimitry Andric // All current stack probes take AX and SP as input, clobber flags, and 9980b57cec5SDimitry Andric // preserve all registers. x86_64 probes leave RSP unmodified. 9990b57cec5SDimitry Andric if (Is64Bit && MF.getTarget().getCodeModel() == CodeModel::Large) { 10000b57cec5SDimitry Andric // For the large code model, we have to call through a register. Use R11, 10010b57cec5SDimitry Andric // as it is scratch in all supported calling conventions. 10020b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64ri), X86::R11) 10030b57cec5SDimitry Andric .addExternalSymbol(MF.createExternalSymbolName(Symbol)); 10040b57cec5SDimitry Andric CI = BuildMI(MBB, MBBI, DL, TII.get(CallOp)).addReg(X86::R11); 10050b57cec5SDimitry Andric } else { 10060b57cec5SDimitry Andric CI = BuildMI(MBB, MBBI, DL, TII.get(CallOp)) 10070b57cec5SDimitry Andric .addExternalSymbol(MF.createExternalSymbolName(Symbol)); 10080b57cec5SDimitry Andric } 10090b57cec5SDimitry Andric 10100b57cec5SDimitry Andric unsigned AX = Uses64BitFramePtr ? X86::RAX : X86::EAX; 10110b57cec5SDimitry Andric unsigned SP = Uses64BitFramePtr ? X86::RSP : X86::ESP; 10120b57cec5SDimitry Andric CI.addReg(AX, RegState::Implicit) 10130b57cec5SDimitry Andric .addReg(SP, RegState::Implicit) 10140b57cec5SDimitry Andric .addReg(AX, RegState::Define | RegState::Implicit) 10150b57cec5SDimitry Andric .addReg(SP, RegState::Define | RegState::Implicit) 10160b57cec5SDimitry Andric .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit); 10170b57cec5SDimitry Andric 10180b57cec5SDimitry Andric if (STI.isTargetWin64() || !STI.isOSWindows()) { 10190b57cec5SDimitry Andric // MSVC x32's _chkstk and cygwin/mingw's _alloca adjust %esp themselves. 10200b57cec5SDimitry Andric // MSVC x64's __chkstk and cygwin/mingw's ___chkstk_ms do not adjust %rsp 10210b57cec5SDimitry Andric // themselves. They also does not clobber %rax so we can reuse it when 10220b57cec5SDimitry Andric // adjusting %rsp. 10230b57cec5SDimitry Andric // All other platforms do not specify a particular ABI for the stack probe 10240b57cec5SDimitry Andric // function, so we arbitrarily define it to not adjust %esp/%rsp itself. 10250b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(getSUBrrOpcode(Uses64BitFramePtr)), SP) 10260b57cec5SDimitry Andric .addReg(SP) 10270b57cec5SDimitry Andric .addReg(AX); 10280b57cec5SDimitry Andric } 10290b57cec5SDimitry Andric 10300b57cec5SDimitry Andric if (InProlog) { 10310b57cec5SDimitry Andric // Apply the frame setup flag to all inserted instrs. 10320b57cec5SDimitry Andric for (++ExpansionMBBI; ExpansionMBBI != MBBI; ++ExpansionMBBI) 10330b57cec5SDimitry Andric ExpansionMBBI->setFlag(MachineInstr::FrameSetup); 10340b57cec5SDimitry Andric } 10350b57cec5SDimitry Andric } 10360b57cec5SDimitry Andric 10370b57cec5SDimitry Andric static unsigned calculateSetFPREG(uint64_t SPAdjust) { 10380b57cec5SDimitry Andric // Win64 ABI has a less restrictive limitation of 240; 128 works equally well 10390b57cec5SDimitry Andric // and might require smaller successive adjustments. 10400b57cec5SDimitry Andric const uint64_t Win64MaxSEHOffset = 128; 10410b57cec5SDimitry Andric uint64_t SEHFrameOffset = std::min(SPAdjust, Win64MaxSEHOffset); 10420b57cec5SDimitry Andric // Win64 ABI requires 16-byte alignment for the UWOP_SET_FPREG opcode. 10430b57cec5SDimitry Andric return SEHFrameOffset & -16; 10440b57cec5SDimitry Andric } 10450b57cec5SDimitry Andric 10460b57cec5SDimitry Andric // If we're forcing a stack realignment we can't rely on just the frame 10470b57cec5SDimitry Andric // info, we need to know the ABI stack alignment as well in case we 10480b57cec5SDimitry Andric // have a call out. Otherwise just make sure we have some alignment - we'll 10490b57cec5SDimitry Andric // go with the minimum SlotSize. 10500b57cec5SDimitry Andric uint64_t X86FrameLowering::calculateMaxStackAlign(const MachineFunction &MF) const { 10510b57cec5SDimitry Andric const MachineFrameInfo &MFI = MF.getFrameInfo(); 10525ffd83dbSDimitry Andric Align MaxAlign = MFI.getMaxAlign(); // Desired stack alignment. 10535ffd83dbSDimitry Andric Align StackAlign = getStackAlign(); 10540b57cec5SDimitry Andric if (MF.getFunction().hasFnAttribute("stackrealign")) { 10550b57cec5SDimitry Andric if (MFI.hasCalls()) 10560b57cec5SDimitry Andric MaxAlign = (StackAlign > MaxAlign) ? StackAlign : MaxAlign; 10570b57cec5SDimitry Andric else if (MaxAlign < SlotSize) 10585ffd83dbSDimitry Andric MaxAlign = Align(SlotSize); 10590b57cec5SDimitry Andric } 10605ffd83dbSDimitry Andric return MaxAlign.value(); 10610b57cec5SDimitry Andric } 10620b57cec5SDimitry Andric 10630b57cec5SDimitry Andric void X86FrameLowering::BuildStackAlignAND(MachineBasicBlock &MBB, 10640b57cec5SDimitry Andric MachineBasicBlock::iterator MBBI, 10650b57cec5SDimitry Andric const DebugLoc &DL, unsigned Reg, 10660b57cec5SDimitry Andric uint64_t MaxAlign) const { 10670b57cec5SDimitry Andric uint64_t Val = -MaxAlign; 10680b57cec5SDimitry Andric unsigned AndOp = getANDriOpcode(Uses64BitFramePtr, Val); 1069eaeb601bSDimitry Andric 1070eaeb601bSDimitry Andric MachineFunction &MF = *MBB.getParent(); 1071eaeb601bSDimitry Andric const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>(); 1072eaeb601bSDimitry Andric const X86TargetLowering &TLI = *STI.getTargetLowering(); 1073eaeb601bSDimitry Andric const uint64_t StackProbeSize = TLI.getStackProbeSize(MF); 1074eaeb601bSDimitry Andric const bool EmitInlineStackProbe = TLI.hasInlineStackProbe(MF); 1075eaeb601bSDimitry Andric 1076eaeb601bSDimitry Andric // We want to make sure that (in worst case) less than StackProbeSize bytes 1077eaeb601bSDimitry Andric // are not probed after the AND. This assumption is used in 1078eaeb601bSDimitry Andric // emitStackProbeInlineGeneric. 1079eaeb601bSDimitry Andric if (Reg == StackPtr && EmitInlineStackProbe && MaxAlign >= StackProbeSize) { 1080eaeb601bSDimitry Andric { 1081eaeb601bSDimitry Andric NumFrameLoopProbe++; 1082eaeb601bSDimitry Andric MachineBasicBlock *entryMBB = 1083eaeb601bSDimitry Andric MF.CreateMachineBasicBlock(MBB.getBasicBlock()); 1084eaeb601bSDimitry Andric MachineBasicBlock *headMBB = 1085eaeb601bSDimitry Andric MF.CreateMachineBasicBlock(MBB.getBasicBlock()); 1086eaeb601bSDimitry Andric MachineBasicBlock *bodyMBB = 1087eaeb601bSDimitry Andric MF.CreateMachineBasicBlock(MBB.getBasicBlock()); 1088eaeb601bSDimitry Andric MachineBasicBlock *footMBB = 1089eaeb601bSDimitry Andric MF.CreateMachineBasicBlock(MBB.getBasicBlock()); 1090eaeb601bSDimitry Andric 1091eaeb601bSDimitry Andric MachineFunction::iterator MBBIter = MBB.getIterator(); 1092eaeb601bSDimitry Andric MF.insert(MBBIter, entryMBB); 1093eaeb601bSDimitry Andric MF.insert(MBBIter, headMBB); 1094eaeb601bSDimitry Andric MF.insert(MBBIter, bodyMBB); 1095eaeb601bSDimitry Andric MF.insert(MBBIter, footMBB); 1096eaeb601bSDimitry Andric const unsigned MovMIOpc = Is64Bit ? X86::MOV64mi32 : X86::MOV32mi; 10978c6f6c0cSDimitry Andric Register FinalStackProbed = Uses64BitFramePtr ? X86::R11 10988c6f6c0cSDimitry Andric : Is64Bit ? X86::R11D 10998c6f6c0cSDimitry Andric : X86::EAX; 1100eaeb601bSDimitry Andric 1101eaeb601bSDimitry Andric // Setup entry block 1102eaeb601bSDimitry Andric { 1103eaeb601bSDimitry Andric 1104eaeb601bSDimitry Andric entryMBB->splice(entryMBB->end(), &MBB, MBB.begin(), MBBI); 1105eaeb601bSDimitry Andric BuildMI(entryMBB, DL, TII.get(TargetOpcode::COPY), FinalStackProbed) 1106eaeb601bSDimitry Andric .addReg(StackPtr) 1107eaeb601bSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 1108eaeb601bSDimitry Andric MachineInstr *MI = 1109eaeb601bSDimitry Andric BuildMI(entryMBB, DL, TII.get(AndOp), FinalStackProbed) 1110eaeb601bSDimitry Andric .addReg(FinalStackProbed) 1111eaeb601bSDimitry Andric .addImm(Val) 1112eaeb601bSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 1113eaeb601bSDimitry Andric 1114eaeb601bSDimitry Andric // The EFLAGS implicit def is dead. 1115eaeb601bSDimitry Andric MI->getOperand(3).setIsDead(); 1116eaeb601bSDimitry Andric 1117eaeb601bSDimitry Andric BuildMI(entryMBB, DL, 1118eaeb601bSDimitry Andric TII.get(Uses64BitFramePtr ? X86::CMP64rr : X86::CMP32rr)) 1119eaeb601bSDimitry Andric .addReg(FinalStackProbed) 1120eaeb601bSDimitry Andric .addReg(StackPtr) 1121eaeb601bSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 1122eaeb601bSDimitry Andric BuildMI(entryMBB, DL, TII.get(X86::JCC_1)) 1123eaeb601bSDimitry Andric .addMBB(&MBB) 1124eaeb601bSDimitry Andric .addImm(X86::COND_E) 1125eaeb601bSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 1126eaeb601bSDimitry Andric entryMBB->addSuccessor(headMBB); 1127eaeb601bSDimitry Andric entryMBB->addSuccessor(&MBB); 1128eaeb601bSDimitry Andric } 1129eaeb601bSDimitry Andric 1130eaeb601bSDimitry Andric // Loop entry block 1131eaeb601bSDimitry Andric 1132eaeb601bSDimitry Andric { 1133eaeb601bSDimitry Andric const unsigned SUBOpc = 1134eaeb601bSDimitry Andric getSUBriOpcode(Uses64BitFramePtr, StackProbeSize); 1135eaeb601bSDimitry Andric BuildMI(headMBB, DL, TII.get(SUBOpc), StackPtr) 1136eaeb601bSDimitry Andric .addReg(StackPtr) 1137eaeb601bSDimitry Andric .addImm(StackProbeSize) 1138eaeb601bSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 1139eaeb601bSDimitry Andric 1140eaeb601bSDimitry Andric BuildMI(headMBB, DL, 1141eaeb601bSDimitry Andric TII.get(Uses64BitFramePtr ? X86::CMP64rr : X86::CMP32rr)) 1142eaeb601bSDimitry Andric .addReg(FinalStackProbed) 1143eaeb601bSDimitry Andric .addReg(StackPtr) 1144eaeb601bSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 1145eaeb601bSDimitry Andric 1146eaeb601bSDimitry Andric // jump 1147eaeb601bSDimitry Andric BuildMI(headMBB, DL, TII.get(X86::JCC_1)) 1148eaeb601bSDimitry Andric .addMBB(footMBB) 1149eaeb601bSDimitry Andric .addImm(X86::COND_B) 1150eaeb601bSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 1151eaeb601bSDimitry Andric 1152eaeb601bSDimitry Andric headMBB->addSuccessor(bodyMBB); 1153eaeb601bSDimitry Andric headMBB->addSuccessor(footMBB); 1154eaeb601bSDimitry Andric } 1155eaeb601bSDimitry Andric 1156eaeb601bSDimitry Andric // setup loop body 1157eaeb601bSDimitry Andric { 1158eaeb601bSDimitry Andric addRegOffset(BuildMI(bodyMBB, DL, TII.get(MovMIOpc)) 1159eaeb601bSDimitry Andric .setMIFlag(MachineInstr::FrameSetup), 1160eaeb601bSDimitry Andric StackPtr, false, 0) 1161eaeb601bSDimitry Andric .addImm(0) 1162eaeb601bSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 1163eaeb601bSDimitry Andric 1164eaeb601bSDimitry Andric const unsigned SUBOpc = 1165eaeb601bSDimitry Andric getSUBriOpcode(Uses64BitFramePtr, StackProbeSize); 1166eaeb601bSDimitry Andric BuildMI(bodyMBB, DL, TII.get(SUBOpc), StackPtr) 1167eaeb601bSDimitry Andric .addReg(StackPtr) 1168eaeb601bSDimitry Andric .addImm(StackProbeSize) 1169eaeb601bSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 1170eaeb601bSDimitry Andric 1171eaeb601bSDimitry Andric // cmp with stack pointer bound 1172eaeb601bSDimitry Andric BuildMI(bodyMBB, DL, 1173eaeb601bSDimitry Andric TII.get(Uses64BitFramePtr ? X86::CMP64rr : X86::CMP32rr)) 1174eaeb601bSDimitry Andric .addReg(FinalStackProbed) 1175eaeb601bSDimitry Andric .addReg(StackPtr) 1176eaeb601bSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 1177eaeb601bSDimitry Andric 1178eaeb601bSDimitry Andric // jump 1179eaeb601bSDimitry Andric BuildMI(bodyMBB, DL, TII.get(X86::JCC_1)) 1180eaeb601bSDimitry Andric .addMBB(bodyMBB) 1181eaeb601bSDimitry Andric .addImm(X86::COND_B) 1182eaeb601bSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 1183eaeb601bSDimitry Andric bodyMBB->addSuccessor(bodyMBB); 1184eaeb601bSDimitry Andric bodyMBB->addSuccessor(footMBB); 1185eaeb601bSDimitry Andric } 1186eaeb601bSDimitry Andric 1187eaeb601bSDimitry Andric // setup loop footer 1188eaeb601bSDimitry Andric { 1189eaeb601bSDimitry Andric BuildMI(footMBB, DL, TII.get(TargetOpcode::COPY), StackPtr) 1190eaeb601bSDimitry Andric .addReg(FinalStackProbed) 1191eaeb601bSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 1192eaeb601bSDimitry Andric addRegOffset(BuildMI(footMBB, DL, TII.get(MovMIOpc)) 1193eaeb601bSDimitry Andric .setMIFlag(MachineInstr::FrameSetup), 1194eaeb601bSDimitry Andric StackPtr, false, 0) 1195eaeb601bSDimitry Andric .addImm(0) 1196eaeb601bSDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 1197eaeb601bSDimitry Andric footMBB->addSuccessor(&MBB); 1198eaeb601bSDimitry Andric } 1199eaeb601bSDimitry Andric 1200eaeb601bSDimitry Andric recomputeLiveIns(*headMBB); 1201eaeb601bSDimitry Andric recomputeLiveIns(*bodyMBB); 1202eaeb601bSDimitry Andric recomputeLiveIns(*footMBB); 1203eaeb601bSDimitry Andric recomputeLiveIns(MBB); 1204eaeb601bSDimitry Andric } 1205eaeb601bSDimitry Andric } else { 12060b57cec5SDimitry Andric MachineInstr *MI = BuildMI(MBB, MBBI, DL, TII.get(AndOp), Reg) 12070b57cec5SDimitry Andric .addReg(Reg) 12080b57cec5SDimitry Andric .addImm(Val) 12090b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 12100b57cec5SDimitry Andric 12110b57cec5SDimitry Andric // The EFLAGS implicit def is dead. 12120b57cec5SDimitry Andric MI->getOperand(3).setIsDead(); 12130b57cec5SDimitry Andric } 1214eaeb601bSDimitry Andric } 12150b57cec5SDimitry Andric 12160b57cec5SDimitry Andric bool X86FrameLowering::has128ByteRedZone(const MachineFunction& MF) const { 12170b57cec5SDimitry Andric // x86-64 (non Win64) has a 128 byte red zone which is guaranteed not to be 12180b57cec5SDimitry Andric // clobbered by any interrupt handler. 12190b57cec5SDimitry Andric assert(&STI == &MF.getSubtarget<X86Subtarget>() && 12200b57cec5SDimitry Andric "MF used frame lowering for wrong subtarget"); 12210b57cec5SDimitry Andric const Function &Fn = MF.getFunction(); 12220b57cec5SDimitry Andric const bool IsWin64CC = STI.isCallingConvWin64(Fn.getCallingConv()); 12230b57cec5SDimitry Andric return Is64Bit && !IsWin64CC && !Fn.hasFnAttribute(Attribute::NoRedZone); 12240b57cec5SDimitry Andric } 12250b57cec5SDimitry Andric 1226fe6060f1SDimitry Andric bool X86FrameLowering::isWin64Prologue(const MachineFunction &MF) const { 1227fe6060f1SDimitry Andric return MF.getTarget().getMCAsmInfo()->usesWindowsCFI(); 1228fe6060f1SDimitry Andric } 1229fe6060f1SDimitry Andric 1230fe6060f1SDimitry Andric bool X86FrameLowering::needsDwarfCFI(const MachineFunction &MF) const { 1231fe6060f1SDimitry Andric return !isWin64Prologue(MF) && MF.needsFrameMoves(); 1232fe6060f1SDimitry Andric } 12330b57cec5SDimitry Andric 12340b57cec5SDimitry Andric /// emitPrologue - Push callee-saved registers onto the stack, which 12350b57cec5SDimitry Andric /// automatically adjust the stack pointer. Adjust the stack pointer to allocate 12360b57cec5SDimitry Andric /// space for local variables. Also emit labels used by the exception handler to 12370b57cec5SDimitry Andric /// generate the exception handling frames. 12380b57cec5SDimitry Andric 12390b57cec5SDimitry Andric /* 12400b57cec5SDimitry Andric Here's a gist of what gets emitted: 12410b57cec5SDimitry Andric 12420b57cec5SDimitry Andric ; Establish frame pointer, if needed 12430b57cec5SDimitry Andric [if needs FP] 12440b57cec5SDimitry Andric push %rbp 12450b57cec5SDimitry Andric .cfi_def_cfa_offset 16 12460b57cec5SDimitry Andric .cfi_offset %rbp, -16 12470b57cec5SDimitry Andric .seh_pushreg %rpb 12480b57cec5SDimitry Andric mov %rsp, %rbp 12490b57cec5SDimitry Andric .cfi_def_cfa_register %rbp 12500b57cec5SDimitry Andric 12510b57cec5SDimitry Andric ; Spill general-purpose registers 12520b57cec5SDimitry Andric [for all callee-saved GPRs] 12530b57cec5SDimitry Andric pushq %<reg> 12540b57cec5SDimitry Andric [if not needs FP] 12550b57cec5SDimitry Andric .cfi_def_cfa_offset (offset from RETADDR) 12560b57cec5SDimitry Andric .seh_pushreg %<reg> 12570b57cec5SDimitry Andric 12580b57cec5SDimitry Andric ; If the required stack alignment > default stack alignment 12590b57cec5SDimitry Andric ; rsp needs to be re-aligned. This creates a "re-alignment gap" 12600b57cec5SDimitry Andric ; of unknown size in the stack frame. 12610b57cec5SDimitry Andric [if stack needs re-alignment] 12620b57cec5SDimitry Andric and $MASK, %rsp 12630b57cec5SDimitry Andric 12640b57cec5SDimitry Andric ; Allocate space for locals 12650b57cec5SDimitry Andric [if target is Windows and allocated space > 4096 bytes] 12660b57cec5SDimitry Andric ; Windows needs special care for allocations larger 12670b57cec5SDimitry Andric ; than one page. 12680b57cec5SDimitry Andric mov $NNN, %rax 12690b57cec5SDimitry Andric call ___chkstk_ms/___chkstk 12700b57cec5SDimitry Andric sub %rax, %rsp 12710b57cec5SDimitry Andric [else] 12720b57cec5SDimitry Andric sub $NNN, %rsp 12730b57cec5SDimitry Andric 12740b57cec5SDimitry Andric [if needs FP] 12750b57cec5SDimitry Andric .seh_stackalloc (size of XMM spill slots) 12760b57cec5SDimitry Andric .seh_setframe %rbp, SEHFrameOffset ; = size of all spill slots 12770b57cec5SDimitry Andric [else] 12780b57cec5SDimitry Andric .seh_stackalloc NNN 12790b57cec5SDimitry Andric 12800b57cec5SDimitry Andric ; Spill XMMs 12810b57cec5SDimitry Andric ; Note, that while only Windows 64 ABI specifies XMMs as callee-preserved, 12820b57cec5SDimitry Andric ; they may get spilled on any platform, if the current function 12830b57cec5SDimitry Andric ; calls @llvm.eh.unwind.init 12840b57cec5SDimitry Andric [if needs FP] 12850b57cec5SDimitry Andric [for all callee-saved XMM registers] 12860b57cec5SDimitry Andric movaps %<xmm reg>, -MMM(%rbp) 12870b57cec5SDimitry Andric [for all callee-saved XMM registers] 12880b57cec5SDimitry Andric .seh_savexmm %<xmm reg>, (-MMM + SEHFrameOffset) 12890b57cec5SDimitry Andric ; i.e. the offset relative to (%rbp - SEHFrameOffset) 12900b57cec5SDimitry Andric [else] 12910b57cec5SDimitry Andric [for all callee-saved XMM registers] 12920b57cec5SDimitry Andric movaps %<xmm reg>, KKK(%rsp) 12930b57cec5SDimitry Andric [for all callee-saved XMM registers] 12940b57cec5SDimitry Andric .seh_savexmm %<xmm reg>, KKK 12950b57cec5SDimitry Andric 12960b57cec5SDimitry Andric .seh_endprologue 12970b57cec5SDimitry Andric 12980b57cec5SDimitry Andric [if needs base pointer] 12990b57cec5SDimitry Andric mov %rsp, %rbx 13000b57cec5SDimitry Andric [if needs to restore base pointer] 13010b57cec5SDimitry Andric mov %rsp, -MMM(%rbp) 13020b57cec5SDimitry Andric 13030b57cec5SDimitry Andric ; Emit CFI info 13040b57cec5SDimitry Andric [if needs FP] 13050b57cec5SDimitry Andric [for all callee-saved registers] 13060b57cec5SDimitry Andric .cfi_offset %<reg>, (offset from %rbp) 13070b57cec5SDimitry Andric [else] 13080b57cec5SDimitry Andric .cfi_def_cfa_offset (offset from RETADDR) 13090b57cec5SDimitry Andric [for all callee-saved registers] 13100b57cec5SDimitry Andric .cfi_offset %<reg>, (offset from %rsp) 13110b57cec5SDimitry Andric 13120b57cec5SDimitry Andric Notes: 13130b57cec5SDimitry Andric - .seh directives are emitted only for Windows 64 ABI 13140b57cec5SDimitry Andric - .cv_fpo directives are emitted on win32 when emitting CodeView 13150b57cec5SDimitry Andric - .cfi directives are emitted for all other ABIs 13160b57cec5SDimitry Andric - for 32-bit code, substitute %e?? registers for %r?? 13170b57cec5SDimitry Andric */ 13180b57cec5SDimitry Andric 13190b57cec5SDimitry Andric void X86FrameLowering::emitPrologue(MachineFunction &MF, 13200b57cec5SDimitry Andric MachineBasicBlock &MBB) const { 13210b57cec5SDimitry Andric assert(&STI == &MF.getSubtarget<X86Subtarget>() && 13220b57cec5SDimitry Andric "MF used frame lowering for wrong subtarget"); 13230b57cec5SDimitry Andric MachineBasicBlock::iterator MBBI = MBB.begin(); 13240b57cec5SDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo(); 13250b57cec5SDimitry Andric const Function &Fn = MF.getFunction(); 13260b57cec5SDimitry Andric MachineModuleInfo &MMI = MF.getMMI(); 13270b57cec5SDimitry Andric X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>(); 13280b57cec5SDimitry Andric uint64_t MaxAlign = calculateMaxStackAlign(MF); // Desired stack alignment. 13290b57cec5SDimitry Andric uint64_t StackSize = MFI.getStackSize(); // Number of bytes to allocate. 13300b57cec5SDimitry Andric bool IsFunclet = MBB.isEHFuncletEntry(); 13310b57cec5SDimitry Andric EHPersonality Personality = EHPersonality::Unknown; 13320b57cec5SDimitry Andric if (Fn.hasPersonalityFn()) 13330b57cec5SDimitry Andric Personality = classifyEHPersonality(Fn.getPersonalityFn()); 13340b57cec5SDimitry Andric bool FnHasClrFunclet = 13350b57cec5SDimitry Andric MF.hasEHFunclets() && Personality == EHPersonality::CoreCLR; 13360b57cec5SDimitry Andric bool IsClrFunclet = IsFunclet && FnHasClrFunclet; 13370b57cec5SDimitry Andric bool HasFP = hasFP(MF); 1338fe6060f1SDimitry Andric bool IsWin64Prologue = isWin64Prologue(MF); 13390b57cec5SDimitry Andric bool NeedsWin64CFI = IsWin64Prologue && Fn.needsUnwindTableEntry(); 13400b57cec5SDimitry Andric // FIXME: Emit FPO data for EH funclets. 13410b57cec5SDimitry Andric bool NeedsWinFPO = 13420b57cec5SDimitry Andric !IsFunclet && STI.isTargetWin32() && MMI.getModule()->getCodeViewFlag(); 13430b57cec5SDimitry Andric bool NeedsWinCFI = NeedsWin64CFI || NeedsWinFPO; 1344fe6060f1SDimitry Andric bool NeedsDwarfCFI = needsDwarfCFI(MF); 13458bcb0991SDimitry Andric Register FramePtr = TRI->getFrameRegister(MF); 13468bcb0991SDimitry Andric const Register MachineFramePtr = 13470b57cec5SDimitry Andric STI.isTarget64BitILP32() 13488bcb0991SDimitry Andric ? Register(getX86SubSuperRegister(FramePtr, 64)) : FramePtr; 13498bcb0991SDimitry Andric Register BasePtr = TRI->getBaseRegister(); 13500b57cec5SDimitry Andric bool HasWinCFI = false; 13510b57cec5SDimitry Andric 13520b57cec5SDimitry Andric // Debug location must be unknown since the first debug location is used 13530b57cec5SDimitry Andric // to determine the end of the prologue. 13540b57cec5SDimitry Andric DebugLoc DL; 13550b57cec5SDimitry Andric 1356*349cc55cSDimitry Andric // Space reserved for stack-based arguments when making a (ABI-guaranteed) 1357*349cc55cSDimitry Andric // tail call. 1358*349cc55cSDimitry Andric unsigned TailCallArgReserveSize = -X86FI->getTCReturnAddrDelta(); 1359*349cc55cSDimitry Andric if (TailCallArgReserveSize && IsWin64Prologue) 13600b57cec5SDimitry Andric report_fatal_error("Can't handle guaranteed tail call under win64 yet"); 13610b57cec5SDimitry Andric 13625ffd83dbSDimitry Andric const bool EmitStackProbeCall = 13635ffd83dbSDimitry Andric STI.getTargetLowering()->hasStackProbeSymbol(MF); 13648bcb0991SDimitry Andric unsigned StackProbeSize = STI.getTargetLowering()->getStackProbeSize(MF); 13650b57cec5SDimitry Andric 1366fe6060f1SDimitry Andric if (HasFP && X86FI->hasSwiftAsyncContext()) { 1367*349cc55cSDimitry Andric switch (MF.getTarget().Options.SwiftAsyncFramePointer) { 1368*349cc55cSDimitry Andric case SwiftAsyncFramePointerMode::DeploymentBased: 1369*349cc55cSDimitry Andric if (STI.swiftAsyncContextIsDynamicallySet()) { 1370*349cc55cSDimitry Andric // The special symbol below is absolute and has a *value* suitable to be 1371*349cc55cSDimitry Andric // combined with the frame pointer directly. 1372*349cc55cSDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::OR64rm), MachineFramePtr) 1373*349cc55cSDimitry Andric .addUse(MachineFramePtr) 1374*349cc55cSDimitry Andric .addUse(X86::RIP) 1375*349cc55cSDimitry Andric .addImm(1) 1376*349cc55cSDimitry Andric .addUse(X86::NoRegister) 1377*349cc55cSDimitry Andric .addExternalSymbol("swift_async_extendedFramePointerFlags", 1378*349cc55cSDimitry Andric X86II::MO_GOTPCREL) 1379*349cc55cSDimitry Andric .addUse(X86::NoRegister); 1380*349cc55cSDimitry Andric break; 1381*349cc55cSDimitry Andric } 1382*349cc55cSDimitry Andric LLVM_FALLTHROUGH; 1383*349cc55cSDimitry Andric 1384*349cc55cSDimitry Andric case SwiftAsyncFramePointerMode::Always: 1385*349cc55cSDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::BTS64ri8), MachineFramePtr) 1386fe6060f1SDimitry Andric .addUse(MachineFramePtr) 1387fe6060f1SDimitry Andric .addImm(60) 1388fe6060f1SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 1389*349cc55cSDimitry Andric break; 1390*349cc55cSDimitry Andric 1391*349cc55cSDimitry Andric case SwiftAsyncFramePointerMode::Never: 1392*349cc55cSDimitry Andric break; 1393*349cc55cSDimitry Andric } 1394fe6060f1SDimitry Andric } 1395fe6060f1SDimitry Andric 13960b57cec5SDimitry Andric // Re-align the stack on 64-bit if the x86-interrupt calling convention is 13970b57cec5SDimitry Andric // used and an error code was pushed, since the x86-64 ABI requires a 16-byte 13980b57cec5SDimitry Andric // stack alignment. 13990b57cec5SDimitry Andric if (Fn.getCallingConv() == CallingConv::X86_INTR && Is64Bit && 14000b57cec5SDimitry Andric Fn.arg_size() == 2) { 14010b57cec5SDimitry Andric StackSize += 8; 14020b57cec5SDimitry Andric MFI.setStackSize(StackSize); 14030b57cec5SDimitry Andric emitSPUpdate(MBB, MBBI, DL, -8, /*InEpilogue=*/false); 14040b57cec5SDimitry Andric } 14050b57cec5SDimitry Andric 14060b57cec5SDimitry Andric // If this is x86-64 and the Red Zone is not disabled, if we are a leaf 14070b57cec5SDimitry Andric // function, and use up to 128 bytes of stack space, don't have a frame 14080b57cec5SDimitry Andric // pointer, calls, or dynamic alloca then we do not need to adjust the 14090b57cec5SDimitry Andric // stack pointer (we fit in the Red Zone). We also check that we don't 14100b57cec5SDimitry Andric // push and pop from the stack. 1411fe6060f1SDimitry Andric if (has128ByteRedZone(MF) && !TRI->hasStackRealignment(MF) && 14120b57cec5SDimitry Andric !MFI.hasVarSizedObjects() && // No dynamic alloca. 14130b57cec5SDimitry Andric !MFI.adjustsStack() && // No calls. 14145ffd83dbSDimitry Andric !EmitStackProbeCall && // No stack probes. 14150b57cec5SDimitry Andric !MFI.hasCopyImplyingStackAdjustment() && // Don't push and pop. 14160b57cec5SDimitry Andric !MF.shouldSplitStack()) { // Regular stack 1417*349cc55cSDimitry Andric uint64_t MinSize = 1418*349cc55cSDimitry Andric X86FI->getCalleeSavedFrameSize() - X86FI->getTCReturnAddrDelta(); 14190b57cec5SDimitry Andric if (HasFP) MinSize += SlotSize; 14200b57cec5SDimitry Andric X86FI->setUsesRedZone(MinSize > 0 || StackSize > 0); 14210b57cec5SDimitry Andric StackSize = std::max(MinSize, StackSize > 128 ? StackSize - 128 : 0); 14220b57cec5SDimitry Andric MFI.setStackSize(StackSize); 14230b57cec5SDimitry Andric } 14240b57cec5SDimitry Andric 14250b57cec5SDimitry Andric // Insert stack pointer adjustment for later moving of return addr. Only 14260b57cec5SDimitry Andric // applies to tail call optimized functions where the callee argument stack 14270b57cec5SDimitry Andric // size is bigger than the callers. 1428*349cc55cSDimitry Andric if (TailCallArgReserveSize != 0) { 1429*349cc55cSDimitry Andric BuildStackAdjustment(MBB, MBBI, DL, -(int)TailCallArgReserveSize, 14300b57cec5SDimitry Andric /*InEpilogue=*/false) 14310b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 14320b57cec5SDimitry Andric } 14330b57cec5SDimitry Andric 14340b57cec5SDimitry Andric // Mapping for machine moves: 14350b57cec5SDimitry Andric // 14360b57cec5SDimitry Andric // DST: VirtualFP AND 14370b57cec5SDimitry Andric // SRC: VirtualFP => DW_CFA_def_cfa_offset 14380b57cec5SDimitry Andric // ELSE => DW_CFA_def_cfa 14390b57cec5SDimitry Andric // 14400b57cec5SDimitry Andric // SRC: VirtualFP AND 14410b57cec5SDimitry Andric // DST: Register => DW_CFA_def_cfa_register 14420b57cec5SDimitry Andric // 14430b57cec5SDimitry Andric // ELSE 14440b57cec5SDimitry Andric // OFFSET < 0 => DW_CFA_offset_extended_sf 14450b57cec5SDimitry Andric // REG < 64 => DW_CFA_offset + Reg 14460b57cec5SDimitry Andric // ELSE => DW_CFA_offset_extended 14470b57cec5SDimitry Andric 14480b57cec5SDimitry Andric uint64_t NumBytes = 0; 14490b57cec5SDimitry Andric int stackGrowth = -SlotSize; 14500b57cec5SDimitry Andric 14510b57cec5SDimitry Andric // Find the funclet establisher parameter 14528bcb0991SDimitry Andric Register Establisher = X86::NoRegister; 14530b57cec5SDimitry Andric if (IsClrFunclet) 14540b57cec5SDimitry Andric Establisher = Uses64BitFramePtr ? X86::RCX : X86::ECX; 14550b57cec5SDimitry Andric else if (IsFunclet) 14560b57cec5SDimitry Andric Establisher = Uses64BitFramePtr ? X86::RDX : X86::EDX; 14570b57cec5SDimitry Andric 14580b57cec5SDimitry Andric if (IsWin64Prologue && IsFunclet && !IsClrFunclet) { 14590b57cec5SDimitry Andric // Immediately spill establisher into the home slot. 14600b57cec5SDimitry Andric // The runtime cares about this. 14610b57cec5SDimitry Andric // MOV64mr %rdx, 16(%rsp) 14620b57cec5SDimitry Andric unsigned MOVmr = Uses64BitFramePtr ? X86::MOV64mr : X86::MOV32mr; 14630b57cec5SDimitry Andric addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(MOVmr)), StackPtr, true, 16) 14640b57cec5SDimitry Andric .addReg(Establisher) 14650b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 14660b57cec5SDimitry Andric MBB.addLiveIn(Establisher); 14670b57cec5SDimitry Andric } 14680b57cec5SDimitry Andric 14690b57cec5SDimitry Andric if (HasFP) { 14700b57cec5SDimitry Andric assert(MF.getRegInfo().isReserved(MachineFramePtr) && "FP reserved"); 14710b57cec5SDimitry Andric 14720b57cec5SDimitry Andric // Calculate required stack adjustment. 14730b57cec5SDimitry Andric uint64_t FrameSize = StackSize - SlotSize; 14740b57cec5SDimitry Andric // If required, include space for extra hidden slot for stashing base pointer. 14750b57cec5SDimitry Andric if (X86FI->getRestoreBasePointer()) 14760b57cec5SDimitry Andric FrameSize += SlotSize; 14770b57cec5SDimitry Andric 1478*349cc55cSDimitry Andric NumBytes = FrameSize - 1479*349cc55cSDimitry Andric (X86FI->getCalleeSavedFrameSize() + TailCallArgReserveSize); 14800b57cec5SDimitry Andric 14810b57cec5SDimitry Andric // Callee-saved registers are pushed on stack before the stack is realigned. 1482fe6060f1SDimitry Andric if (TRI->hasStackRealignment(MF) && !IsWin64Prologue) 14830b57cec5SDimitry Andric NumBytes = alignTo(NumBytes, MaxAlign); 14840b57cec5SDimitry Andric 14850b57cec5SDimitry Andric // Save EBP/RBP into the appropriate stack slot. 14860b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(Is64Bit ? X86::PUSH64r : X86::PUSH32r)) 14870b57cec5SDimitry Andric .addReg(MachineFramePtr, RegState::Kill) 14880b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 14890b57cec5SDimitry Andric 14900b57cec5SDimitry Andric if (NeedsDwarfCFI) { 14910b57cec5SDimitry Andric // Mark the place where EBP/RBP was saved. 14920b57cec5SDimitry Andric // Define the current CFA rule to use the provided offset. 14930b57cec5SDimitry Andric assert(StackSize); 14940b57cec5SDimitry Andric BuildCFI(MBB, MBBI, DL, 14955ffd83dbSDimitry Andric MCCFIInstruction::cfiDefCfaOffset(nullptr, -2 * stackGrowth)); 14960b57cec5SDimitry Andric 14970b57cec5SDimitry Andric // Change the rule for the FramePtr to be an "offset" rule. 14980b57cec5SDimitry Andric unsigned DwarfFramePtr = TRI->getDwarfRegNum(MachineFramePtr, true); 14990b57cec5SDimitry Andric BuildCFI(MBB, MBBI, DL, MCCFIInstruction::createOffset( 15000b57cec5SDimitry Andric nullptr, DwarfFramePtr, 2 * stackGrowth)); 15010b57cec5SDimitry Andric } 15020b57cec5SDimitry Andric 15030b57cec5SDimitry Andric if (NeedsWinCFI) { 15040b57cec5SDimitry Andric HasWinCFI = true; 15050b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_PushReg)) 15060b57cec5SDimitry Andric .addImm(FramePtr) 15070b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 15080b57cec5SDimitry Andric } 15090b57cec5SDimitry Andric 1510fe6060f1SDimitry Andric if (!IsFunclet) { 1511fe6060f1SDimitry Andric if (X86FI->hasSwiftAsyncContext()) { 1512fe6060f1SDimitry Andric const auto &Attrs = MF.getFunction().getAttributes(); 1513fe6060f1SDimitry Andric 1514fe6060f1SDimitry Andric // Before we update the live frame pointer we have to ensure there's a 1515fe6060f1SDimitry Andric // valid (or null) asynchronous context in its slot just before FP in 1516fe6060f1SDimitry Andric // the frame record, so store it now. 1517fe6060f1SDimitry Andric if (Attrs.hasAttrSomewhere(Attribute::SwiftAsync)) { 1518fe6060f1SDimitry Andric // We have an initial context in r14, store it just before the frame 1519fe6060f1SDimitry Andric // pointer. 1520fe6060f1SDimitry Andric MBB.addLiveIn(X86::R14); 1521fe6060f1SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::PUSH64r)) 1522fe6060f1SDimitry Andric .addReg(X86::R14) 1523fe6060f1SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 1524fe6060f1SDimitry Andric } else { 1525fe6060f1SDimitry Andric // No initial context, store null so that there's no pointer that 1526fe6060f1SDimitry Andric // could be misused. 1527fe6060f1SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::PUSH64i8)) 1528fe6060f1SDimitry Andric .addImm(0) 1529fe6060f1SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 1530fe6060f1SDimitry Andric } 1531fe6060f1SDimitry Andric 1532fe6060f1SDimitry Andric if (NeedsWinCFI) { 1533fe6060f1SDimitry Andric HasWinCFI = true; 1534fe6060f1SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_PushReg)) 1535fe6060f1SDimitry Andric .addImm(X86::R14) 1536fe6060f1SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 1537fe6060f1SDimitry Andric } 1538fe6060f1SDimitry Andric 1539fe6060f1SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::LEA64r), FramePtr) 1540fe6060f1SDimitry Andric .addUse(X86::RSP) 1541fe6060f1SDimitry Andric .addImm(1) 1542fe6060f1SDimitry Andric .addUse(X86::NoRegister) 1543fe6060f1SDimitry Andric .addImm(8) 1544fe6060f1SDimitry Andric .addUse(X86::NoRegister) 1545fe6060f1SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 1546fe6060f1SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::SUB64ri8), X86::RSP) 1547fe6060f1SDimitry Andric .addUse(X86::RSP) 1548fe6060f1SDimitry Andric .addImm(8) 1549fe6060f1SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 1550fe6060f1SDimitry Andric } 1551fe6060f1SDimitry Andric 15520b57cec5SDimitry Andric if (!IsWin64Prologue && !IsFunclet) { 15530b57cec5SDimitry Andric // Update EBP with the new base value. 1554fe6060f1SDimitry Andric if (!X86FI->hasSwiftAsyncContext()) 15550b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, 15560b57cec5SDimitry Andric TII.get(Uses64BitFramePtr ? X86::MOV64rr : X86::MOV32rr), 15570b57cec5SDimitry Andric FramePtr) 15580b57cec5SDimitry Andric .addReg(StackPtr) 15590b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 15600b57cec5SDimitry Andric 15610b57cec5SDimitry Andric if (NeedsDwarfCFI) { 15620b57cec5SDimitry Andric // Mark effective beginning of when frame pointer becomes valid. 15630b57cec5SDimitry Andric // Define the current CFA to use the EBP/RBP register. 15640b57cec5SDimitry Andric unsigned DwarfFramePtr = TRI->getDwarfRegNum(MachineFramePtr, true); 1565fe6060f1SDimitry Andric BuildCFI( 1566fe6060f1SDimitry Andric MBB, MBBI, DL, 1567fe6060f1SDimitry Andric MCCFIInstruction::createDefCfaRegister(nullptr, DwarfFramePtr)); 15680b57cec5SDimitry Andric } 15690b57cec5SDimitry Andric 15700b57cec5SDimitry Andric if (NeedsWinFPO) { 15710b57cec5SDimitry Andric // .cv_fpo_setframe $FramePtr 15720b57cec5SDimitry Andric HasWinCFI = true; 15730b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_SetFrame)) 15740b57cec5SDimitry Andric .addImm(FramePtr) 15750b57cec5SDimitry Andric .addImm(0) 15760b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 15770b57cec5SDimitry Andric } 15780b57cec5SDimitry Andric } 1579fe6060f1SDimitry Andric } 15800b57cec5SDimitry Andric } else { 15810b57cec5SDimitry Andric assert(!IsFunclet && "funclets without FPs not yet implemented"); 1582*349cc55cSDimitry Andric NumBytes = StackSize - 1583*349cc55cSDimitry Andric (X86FI->getCalleeSavedFrameSize() + TailCallArgReserveSize); 15840b57cec5SDimitry Andric } 15850b57cec5SDimitry Andric 15860b57cec5SDimitry Andric // Update the offset adjustment, which is mainly used by codeview to translate 15870b57cec5SDimitry Andric // from ESP to VFRAME relative local variable offsets. 15880b57cec5SDimitry Andric if (!IsFunclet) { 1589fe6060f1SDimitry Andric if (HasFP && TRI->hasStackRealignment(MF)) 15900b57cec5SDimitry Andric MFI.setOffsetAdjustment(-NumBytes); 15910b57cec5SDimitry Andric else 15920b57cec5SDimitry Andric MFI.setOffsetAdjustment(-StackSize); 15930b57cec5SDimitry Andric } 15940b57cec5SDimitry Andric 15950b57cec5SDimitry Andric // For EH funclets, only allocate enough space for outgoing calls. Save the 15960b57cec5SDimitry Andric // NumBytes value that we would've used for the parent frame. 15970b57cec5SDimitry Andric unsigned ParentFrameNumBytes = NumBytes; 15980b57cec5SDimitry Andric if (IsFunclet) 15990b57cec5SDimitry Andric NumBytes = getWinEHFuncletFrameSize(MF); 16000b57cec5SDimitry Andric 16010b57cec5SDimitry Andric // Skip the callee-saved push instructions. 16020b57cec5SDimitry Andric bool PushedRegs = false; 16030b57cec5SDimitry Andric int StackOffset = 2 * stackGrowth; 16040b57cec5SDimitry Andric 16050b57cec5SDimitry Andric while (MBBI != MBB.end() && 16060b57cec5SDimitry Andric MBBI->getFlag(MachineInstr::FrameSetup) && 16070b57cec5SDimitry Andric (MBBI->getOpcode() == X86::PUSH32r || 16080b57cec5SDimitry Andric MBBI->getOpcode() == X86::PUSH64r)) { 16090b57cec5SDimitry Andric PushedRegs = true; 16108bcb0991SDimitry Andric Register Reg = MBBI->getOperand(0).getReg(); 16110b57cec5SDimitry Andric ++MBBI; 16120b57cec5SDimitry Andric 16130b57cec5SDimitry Andric if (!HasFP && NeedsDwarfCFI) { 16140b57cec5SDimitry Andric // Mark callee-saved push instruction. 16150b57cec5SDimitry Andric // Define the current CFA rule to use the provided offset. 16160b57cec5SDimitry Andric assert(StackSize); 16170b57cec5SDimitry Andric BuildCFI(MBB, MBBI, DL, 16185ffd83dbSDimitry Andric MCCFIInstruction::cfiDefCfaOffset(nullptr, -StackOffset)); 16190b57cec5SDimitry Andric StackOffset += stackGrowth; 16200b57cec5SDimitry Andric } 16210b57cec5SDimitry Andric 16220b57cec5SDimitry Andric if (NeedsWinCFI) { 16230b57cec5SDimitry Andric HasWinCFI = true; 16240b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_PushReg)) 16250b57cec5SDimitry Andric .addImm(Reg) 16260b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 16270b57cec5SDimitry Andric } 16280b57cec5SDimitry Andric } 16290b57cec5SDimitry Andric 16300b57cec5SDimitry Andric // Realign stack after we pushed callee-saved registers (so that we'll be 16310b57cec5SDimitry Andric // able to calculate their offsets from the frame pointer). 16320b57cec5SDimitry Andric // Don't do this for Win64, it needs to realign the stack after the prologue. 1633fe6060f1SDimitry Andric if (!IsWin64Prologue && !IsFunclet && TRI->hasStackRealignment(MF)) { 16340b57cec5SDimitry Andric assert(HasFP && "There should be a frame pointer if stack is realigned."); 16350b57cec5SDimitry Andric BuildStackAlignAND(MBB, MBBI, DL, StackPtr, MaxAlign); 16360b57cec5SDimitry Andric 16370b57cec5SDimitry Andric if (NeedsWinCFI) { 16380b57cec5SDimitry Andric HasWinCFI = true; 16390b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_StackAlign)) 16400b57cec5SDimitry Andric .addImm(MaxAlign) 16410b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 16420b57cec5SDimitry Andric } 16430b57cec5SDimitry Andric } 16440b57cec5SDimitry Andric 16450b57cec5SDimitry Andric // If there is an SUB32ri of ESP immediately before this instruction, merge 16460b57cec5SDimitry Andric // the two. This can be the case when tail call elimination is enabled and 16470b57cec5SDimitry Andric // the callee has more arguments then the caller. 16480b57cec5SDimitry Andric NumBytes -= mergeSPUpdates(MBB, MBBI, true); 16490b57cec5SDimitry Andric 16500b57cec5SDimitry Andric // Adjust stack pointer: ESP -= numbytes. 16510b57cec5SDimitry Andric 16520b57cec5SDimitry Andric // Windows and cygwin/mingw require a prologue helper routine when allocating 16530b57cec5SDimitry Andric // more than 4K bytes on the stack. Windows uses __chkstk and cygwin/mingw 16540b57cec5SDimitry Andric // uses __alloca. __alloca and the 32-bit version of __chkstk will probe the 16550b57cec5SDimitry Andric // stack and adjust the stack pointer in one go. The 64-bit version of 16560b57cec5SDimitry Andric // __chkstk is only responsible for probing the stack. The 64-bit prologue is 16570b57cec5SDimitry Andric // responsible for adjusting the stack pointer. Touching the stack at 4K 16580b57cec5SDimitry Andric // increments is necessary to ensure that the guard pages used by the OS 16590b57cec5SDimitry Andric // virtual memory manager are allocated in correct sequence. 16600b57cec5SDimitry Andric uint64_t AlignedNumBytes = NumBytes; 1661fe6060f1SDimitry Andric if (IsWin64Prologue && !IsFunclet && TRI->hasStackRealignment(MF)) 16620b57cec5SDimitry Andric AlignedNumBytes = alignTo(AlignedNumBytes, MaxAlign); 16635ffd83dbSDimitry Andric if (AlignedNumBytes >= StackProbeSize && EmitStackProbeCall) { 16640b57cec5SDimitry Andric assert(!X86FI->getUsesRedZone() && 16650b57cec5SDimitry Andric "The Red Zone is not accounted for in stack probes"); 16660b57cec5SDimitry Andric 16670b57cec5SDimitry Andric // Check whether EAX is livein for this block. 16680b57cec5SDimitry Andric bool isEAXAlive = isEAXLiveIn(MBB); 16690b57cec5SDimitry Andric 16700b57cec5SDimitry Andric if (isEAXAlive) { 16710b57cec5SDimitry Andric if (Is64Bit) { 16720b57cec5SDimitry Andric // Save RAX 16730b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::PUSH64r)) 16740b57cec5SDimitry Andric .addReg(X86::RAX, RegState::Kill) 16750b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 16760b57cec5SDimitry Andric } else { 16770b57cec5SDimitry Andric // Save EAX 16780b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::PUSH32r)) 16790b57cec5SDimitry Andric .addReg(X86::EAX, RegState::Kill) 16800b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 16810b57cec5SDimitry Andric } 16820b57cec5SDimitry Andric } 16830b57cec5SDimitry Andric 16840b57cec5SDimitry Andric if (Is64Bit) { 16850b57cec5SDimitry Andric // Handle the 64-bit Windows ABI case where we need to call __chkstk. 16860b57cec5SDimitry Andric // Function prologue is responsible for adjusting the stack pointer. 1687480093f4SDimitry Andric int64_t Alloc = isEAXAlive ? NumBytes - 8 : NumBytes; 16880b57cec5SDimitry Andric if (isUInt<32>(Alloc)) { 16890b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::MOV32ri), X86::EAX) 16900b57cec5SDimitry Andric .addImm(Alloc) 16910b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 16920b57cec5SDimitry Andric } else if (isInt<32>(Alloc)) { 16930b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64ri32), X86::RAX) 16940b57cec5SDimitry Andric .addImm(Alloc) 16950b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 16960b57cec5SDimitry Andric } else { 16970b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64ri), X86::RAX) 16980b57cec5SDimitry Andric .addImm(Alloc) 16990b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 17000b57cec5SDimitry Andric } 17010b57cec5SDimitry Andric } else { 17020b57cec5SDimitry Andric // Allocate NumBytes-4 bytes on stack in case of isEAXAlive. 17030b57cec5SDimitry Andric // We'll also use 4 already allocated bytes for EAX. 17040b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::MOV32ri), X86::EAX) 17050b57cec5SDimitry Andric .addImm(isEAXAlive ? NumBytes - 4 : NumBytes) 17060b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 17070b57cec5SDimitry Andric } 17080b57cec5SDimitry Andric 17090b57cec5SDimitry Andric // Call __chkstk, __chkstk_ms, or __alloca. 17100b57cec5SDimitry Andric emitStackProbe(MF, MBB, MBBI, DL, true); 17110b57cec5SDimitry Andric 17120b57cec5SDimitry Andric if (isEAXAlive) { 17130b57cec5SDimitry Andric // Restore RAX/EAX 17140b57cec5SDimitry Andric MachineInstr *MI; 17150b57cec5SDimitry Andric if (Is64Bit) 17160b57cec5SDimitry Andric MI = addRegOffset(BuildMI(MF, DL, TII.get(X86::MOV64rm), X86::RAX), 17170b57cec5SDimitry Andric StackPtr, false, NumBytes - 8); 17180b57cec5SDimitry Andric else 17190b57cec5SDimitry Andric MI = addRegOffset(BuildMI(MF, DL, TII.get(X86::MOV32rm), X86::EAX), 17200b57cec5SDimitry Andric StackPtr, false, NumBytes - 4); 17210b57cec5SDimitry Andric MI->setFlag(MachineInstr::FrameSetup); 17220b57cec5SDimitry Andric MBB.insert(MBBI, MI); 17230b57cec5SDimitry Andric } 17240b57cec5SDimitry Andric } else if (NumBytes) { 17250b57cec5SDimitry Andric emitSPUpdate(MBB, MBBI, DL, -(int64_t)NumBytes, /*InEpilogue=*/false); 17260b57cec5SDimitry Andric } 17270b57cec5SDimitry Andric 17280b57cec5SDimitry Andric if (NeedsWinCFI && NumBytes) { 17290b57cec5SDimitry Andric HasWinCFI = true; 17300b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_StackAlloc)) 17310b57cec5SDimitry Andric .addImm(NumBytes) 17320b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 17330b57cec5SDimitry Andric } 17340b57cec5SDimitry Andric 17350b57cec5SDimitry Andric int SEHFrameOffset = 0; 17360b57cec5SDimitry Andric unsigned SPOrEstablisher; 17370b57cec5SDimitry Andric if (IsFunclet) { 17380b57cec5SDimitry Andric if (IsClrFunclet) { 17390b57cec5SDimitry Andric // The establisher parameter passed to a CLR funclet is actually a pointer 17400b57cec5SDimitry Andric // to the (mostly empty) frame of its nearest enclosing funclet; we have 17410b57cec5SDimitry Andric // to find the root function establisher frame by loading the PSPSym from 17420b57cec5SDimitry Andric // the intermediate frame. 17430b57cec5SDimitry Andric unsigned PSPSlotOffset = getPSPSlotOffsetFromSP(MF); 17440b57cec5SDimitry Andric MachinePointerInfo NoInfo; 17450b57cec5SDimitry Andric MBB.addLiveIn(Establisher); 17460b57cec5SDimitry Andric addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64rm), Establisher), 17470b57cec5SDimitry Andric Establisher, false, PSPSlotOffset) 17480b57cec5SDimitry Andric .addMemOperand(MF.getMachineMemOperand( 17495ffd83dbSDimitry Andric NoInfo, MachineMemOperand::MOLoad, SlotSize, Align(SlotSize))); 17500b57cec5SDimitry Andric ; 17510b57cec5SDimitry Andric // Save the root establisher back into the current funclet's (mostly 17520b57cec5SDimitry Andric // empty) frame, in case a sub-funclet or the GC needs it. 17530b57cec5SDimitry Andric addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64mr)), StackPtr, 17540b57cec5SDimitry Andric false, PSPSlotOffset) 17550b57cec5SDimitry Andric .addReg(Establisher) 17565ffd83dbSDimitry Andric .addMemOperand(MF.getMachineMemOperand( 17575ffd83dbSDimitry Andric NoInfo, 17585ffd83dbSDimitry Andric MachineMemOperand::MOStore | MachineMemOperand::MOVolatile, 17595ffd83dbSDimitry Andric SlotSize, Align(SlotSize))); 17600b57cec5SDimitry Andric } 17610b57cec5SDimitry Andric SPOrEstablisher = Establisher; 17620b57cec5SDimitry Andric } else { 17630b57cec5SDimitry Andric SPOrEstablisher = StackPtr; 17640b57cec5SDimitry Andric } 17650b57cec5SDimitry Andric 17660b57cec5SDimitry Andric if (IsWin64Prologue && HasFP) { 17670b57cec5SDimitry Andric // Set RBP to a small fixed offset from RSP. In the funclet case, we base 17680b57cec5SDimitry Andric // this calculation on the incoming establisher, which holds the value of 17690b57cec5SDimitry Andric // RSP from the parent frame at the end of the prologue. 17700b57cec5SDimitry Andric SEHFrameOffset = calculateSetFPREG(ParentFrameNumBytes); 17710b57cec5SDimitry Andric if (SEHFrameOffset) 17720b57cec5SDimitry Andric addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::LEA64r), FramePtr), 17730b57cec5SDimitry Andric SPOrEstablisher, false, SEHFrameOffset); 17740b57cec5SDimitry Andric else 17750b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64rr), FramePtr) 17760b57cec5SDimitry Andric .addReg(SPOrEstablisher); 17770b57cec5SDimitry Andric 17780b57cec5SDimitry Andric // If this is not a funclet, emit the CFI describing our frame pointer. 17790b57cec5SDimitry Andric if (NeedsWinCFI && !IsFunclet) { 17800b57cec5SDimitry Andric assert(!NeedsWinFPO && "this setframe incompatible with FPO data"); 17810b57cec5SDimitry Andric HasWinCFI = true; 17820b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_SetFrame)) 17830b57cec5SDimitry Andric .addImm(FramePtr) 17840b57cec5SDimitry Andric .addImm(SEHFrameOffset) 17850b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 17860b57cec5SDimitry Andric if (isAsynchronousEHPersonality(Personality)) 17870b57cec5SDimitry Andric MF.getWinEHFuncInfo()->SEHSetFrameOffset = SEHFrameOffset; 17880b57cec5SDimitry Andric } 17890b57cec5SDimitry Andric } else if (IsFunclet && STI.is32Bit()) { 17900b57cec5SDimitry Andric // Reset EBP / ESI to something good for funclets. 17910b57cec5SDimitry Andric MBBI = restoreWin32EHStackPointers(MBB, MBBI, DL); 17920b57cec5SDimitry Andric // If we're a catch funclet, we can be returned to via catchret. Save ESP 17930b57cec5SDimitry Andric // into the registration node so that the runtime will restore it for us. 17940b57cec5SDimitry Andric if (!MBB.isCleanupFuncletEntry()) { 17950b57cec5SDimitry Andric assert(Personality == EHPersonality::MSVC_CXX); 17965ffd83dbSDimitry Andric Register FrameReg; 17970b57cec5SDimitry Andric int FI = MF.getWinEHFuncInfo()->EHRegNodeFrameIndex; 1798e8d8bef9SDimitry Andric int64_t EHRegOffset = getFrameIndexReference(MF, FI, FrameReg).getFixed(); 17990b57cec5SDimitry Andric // ESP is the first field, so no extra displacement is needed. 18000b57cec5SDimitry Andric addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV32mr)), FrameReg, 18010b57cec5SDimitry Andric false, EHRegOffset) 18020b57cec5SDimitry Andric .addReg(X86::ESP); 18030b57cec5SDimitry Andric } 18040b57cec5SDimitry Andric } 18050b57cec5SDimitry Andric 18060b57cec5SDimitry Andric while (MBBI != MBB.end() && MBBI->getFlag(MachineInstr::FrameSetup)) { 18070b57cec5SDimitry Andric const MachineInstr &FrameInstr = *MBBI; 18080b57cec5SDimitry Andric ++MBBI; 18090b57cec5SDimitry Andric 18100b57cec5SDimitry Andric if (NeedsWinCFI) { 18110b57cec5SDimitry Andric int FI; 18120b57cec5SDimitry Andric if (unsigned Reg = TII.isStoreToStackSlot(FrameInstr, FI)) { 18130b57cec5SDimitry Andric if (X86::FR64RegClass.contains(Reg)) { 1814c14a5a88SDimitry Andric int Offset; 18155ffd83dbSDimitry Andric Register IgnoredFrameReg; 1816c14a5a88SDimitry Andric if (IsWin64Prologue && IsFunclet) 1817c14a5a88SDimitry Andric Offset = getWin64EHFrameIndexRef(MF, FI, IgnoredFrameReg); 1818c14a5a88SDimitry Andric else 1819e8d8bef9SDimitry Andric Offset = 1820e8d8bef9SDimitry Andric getFrameIndexReference(MF, FI, IgnoredFrameReg).getFixed() + 1821c14a5a88SDimitry Andric SEHFrameOffset; 18220b57cec5SDimitry Andric 18230b57cec5SDimitry Andric HasWinCFI = true; 18240b57cec5SDimitry Andric assert(!NeedsWinFPO && "SEH_SaveXMM incompatible with FPO data"); 18250b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_SaveXMM)) 18260b57cec5SDimitry Andric .addImm(Reg) 18270b57cec5SDimitry Andric .addImm(Offset) 18280b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 18290b57cec5SDimitry Andric } 18300b57cec5SDimitry Andric } 18310b57cec5SDimitry Andric } 18320b57cec5SDimitry Andric } 18330b57cec5SDimitry Andric 18340b57cec5SDimitry Andric if (NeedsWinCFI && HasWinCFI) 18350b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_EndPrologue)) 18360b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 18370b57cec5SDimitry Andric 18380b57cec5SDimitry Andric if (FnHasClrFunclet && !IsFunclet) { 18390b57cec5SDimitry Andric // Save the so-called Initial-SP (i.e. the value of the stack pointer 18400b57cec5SDimitry Andric // immediately after the prolog) into the PSPSlot so that funclets 18410b57cec5SDimitry Andric // and the GC can recover it. 18420b57cec5SDimitry Andric unsigned PSPSlotOffset = getPSPSlotOffsetFromSP(MF); 18430b57cec5SDimitry Andric auto PSPInfo = MachinePointerInfo::getFixedStack( 18440b57cec5SDimitry Andric MF, MF.getWinEHFuncInfo()->PSPSymFrameIdx); 18450b57cec5SDimitry Andric addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64mr)), StackPtr, false, 18460b57cec5SDimitry Andric PSPSlotOffset) 18470b57cec5SDimitry Andric .addReg(StackPtr) 18480b57cec5SDimitry Andric .addMemOperand(MF.getMachineMemOperand( 18490b57cec5SDimitry Andric PSPInfo, MachineMemOperand::MOStore | MachineMemOperand::MOVolatile, 18505ffd83dbSDimitry Andric SlotSize, Align(SlotSize))); 18510b57cec5SDimitry Andric } 18520b57cec5SDimitry Andric 18530b57cec5SDimitry Andric // Realign stack after we spilled callee-saved registers (so that we'll be 18540b57cec5SDimitry Andric // able to calculate their offsets from the frame pointer). 18550b57cec5SDimitry Andric // Win64 requires aligning the stack after the prologue. 1856fe6060f1SDimitry Andric if (IsWin64Prologue && TRI->hasStackRealignment(MF)) { 18570b57cec5SDimitry Andric assert(HasFP && "There should be a frame pointer if stack is realigned."); 18580b57cec5SDimitry Andric BuildStackAlignAND(MBB, MBBI, DL, SPOrEstablisher, MaxAlign); 18590b57cec5SDimitry Andric } 18600b57cec5SDimitry Andric 18610b57cec5SDimitry Andric // We already dealt with stack realignment and funclets above. 18620b57cec5SDimitry Andric if (IsFunclet && STI.is32Bit()) 18630b57cec5SDimitry Andric return; 18640b57cec5SDimitry Andric 18650b57cec5SDimitry Andric // If we need a base pointer, set it up here. It's whatever the value 18660b57cec5SDimitry Andric // of the stack pointer is at this point. Any variable size objects 18670b57cec5SDimitry Andric // will be allocated after this, so we can still use the base pointer 18680b57cec5SDimitry Andric // to reference locals. 18690b57cec5SDimitry Andric if (TRI->hasBasePointer(MF)) { 18700b57cec5SDimitry Andric // Update the base pointer with the current stack pointer. 18710b57cec5SDimitry Andric unsigned Opc = Uses64BitFramePtr ? X86::MOV64rr : X86::MOV32rr; 18720b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(Opc), BasePtr) 18730b57cec5SDimitry Andric .addReg(SPOrEstablisher) 18740b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 18750b57cec5SDimitry Andric if (X86FI->getRestoreBasePointer()) { 18760b57cec5SDimitry Andric // Stash value of base pointer. Saving RSP instead of EBP shortens 18770b57cec5SDimitry Andric // dependence chain. Used by SjLj EH. 18780b57cec5SDimitry Andric unsigned Opm = Uses64BitFramePtr ? X86::MOV64mr : X86::MOV32mr; 18790b57cec5SDimitry Andric addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(Opm)), 18800b57cec5SDimitry Andric FramePtr, true, X86FI->getRestoreBasePointerOffset()) 18810b57cec5SDimitry Andric .addReg(SPOrEstablisher) 18820b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 18830b57cec5SDimitry Andric } 18840b57cec5SDimitry Andric 18850b57cec5SDimitry Andric if (X86FI->getHasSEHFramePtrSave() && !IsFunclet) { 18860b57cec5SDimitry Andric // Stash the value of the frame pointer relative to the base pointer for 18870b57cec5SDimitry Andric // Win32 EH. This supports Win32 EH, which does the inverse of the above: 18880b57cec5SDimitry Andric // it recovers the frame pointer from the base pointer rather than the 18890b57cec5SDimitry Andric // other way around. 18900b57cec5SDimitry Andric unsigned Opm = Uses64BitFramePtr ? X86::MOV64mr : X86::MOV32mr; 18915ffd83dbSDimitry Andric Register UsedReg; 18920b57cec5SDimitry Andric int Offset = 1893e8d8bef9SDimitry Andric getFrameIndexReference(MF, X86FI->getSEHFramePtrSaveIndex(), UsedReg) 1894e8d8bef9SDimitry Andric .getFixed(); 18950b57cec5SDimitry Andric assert(UsedReg == BasePtr); 18960b57cec5SDimitry Andric addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(Opm)), UsedReg, true, Offset) 18970b57cec5SDimitry Andric .addReg(FramePtr) 18980b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 18990b57cec5SDimitry Andric } 19000b57cec5SDimitry Andric } 19010b57cec5SDimitry Andric 19020b57cec5SDimitry Andric if (((!HasFP && NumBytes) || PushedRegs) && NeedsDwarfCFI) { 19030b57cec5SDimitry Andric // Mark end of stack pointer adjustment. 19040b57cec5SDimitry Andric if (!HasFP && NumBytes) { 19050b57cec5SDimitry Andric // Define the current CFA rule to use the provided offset. 19060b57cec5SDimitry Andric assert(StackSize); 19075ffd83dbSDimitry Andric BuildCFI( 19085ffd83dbSDimitry Andric MBB, MBBI, DL, 19095ffd83dbSDimitry Andric MCCFIInstruction::cfiDefCfaOffset(nullptr, StackSize - stackGrowth)); 19100b57cec5SDimitry Andric } 19110b57cec5SDimitry Andric 19120b57cec5SDimitry Andric // Emit DWARF info specifying the offsets of the callee-saved registers. 19135ffd83dbSDimitry Andric emitCalleeSavedFrameMoves(MBB, MBBI, DL, true); 19140b57cec5SDimitry Andric } 19150b57cec5SDimitry Andric 19160b57cec5SDimitry Andric // X86 Interrupt handling function cannot assume anything about the direction 19170b57cec5SDimitry Andric // flag (DF in EFLAGS register). Clear this flag by creating "cld" instruction 19180b57cec5SDimitry Andric // in each prologue of interrupt handler function. 19190b57cec5SDimitry Andric // 19200b57cec5SDimitry Andric // FIXME: Create "cld" instruction only in these cases: 19210b57cec5SDimitry Andric // 1. The interrupt handling function uses any of the "rep" instructions. 19220b57cec5SDimitry Andric // 2. Interrupt handling function calls another function. 19230b57cec5SDimitry Andric // 19240b57cec5SDimitry Andric if (Fn.getCallingConv() == CallingConv::X86_INTR) 19250b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::CLD)) 19260b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 19270b57cec5SDimitry Andric 19280b57cec5SDimitry Andric // At this point we know if the function has WinCFI or not. 19290b57cec5SDimitry Andric MF.setHasWinCFI(HasWinCFI); 19300b57cec5SDimitry Andric } 19310b57cec5SDimitry Andric 19320b57cec5SDimitry Andric bool X86FrameLowering::canUseLEAForSPInEpilogue( 19330b57cec5SDimitry Andric const MachineFunction &MF) const { 19340b57cec5SDimitry Andric // We can't use LEA instructions for adjusting the stack pointer if we don't 19350b57cec5SDimitry Andric // have a frame pointer in the Win64 ABI. Only ADD instructions may be used 19360b57cec5SDimitry Andric // to deallocate the stack. 19370b57cec5SDimitry Andric // This means that we can use LEA for SP in two situations: 19380b57cec5SDimitry Andric // 1. We *aren't* using the Win64 ABI which means we are free to use LEA. 19390b57cec5SDimitry Andric // 2. We *have* a frame pointer which means we are permitted to use LEA. 19400b57cec5SDimitry Andric return !MF.getTarget().getMCAsmInfo()->usesWindowsCFI() || hasFP(MF); 19410b57cec5SDimitry Andric } 19420b57cec5SDimitry Andric 19430b57cec5SDimitry Andric static bool isFuncletReturnInstr(MachineInstr &MI) { 19440b57cec5SDimitry Andric switch (MI.getOpcode()) { 19450b57cec5SDimitry Andric case X86::CATCHRET: 19460b57cec5SDimitry Andric case X86::CLEANUPRET: 19470b57cec5SDimitry Andric return true; 19480b57cec5SDimitry Andric default: 19490b57cec5SDimitry Andric return false; 19500b57cec5SDimitry Andric } 19510b57cec5SDimitry Andric llvm_unreachable("impossible"); 19520b57cec5SDimitry Andric } 19530b57cec5SDimitry Andric 19540b57cec5SDimitry Andric // CLR funclets use a special "Previous Stack Pointer Symbol" slot on the 19550b57cec5SDimitry Andric // stack. It holds a pointer to the bottom of the root function frame. The 19560b57cec5SDimitry Andric // establisher frame pointer passed to a nested funclet may point to the 19570b57cec5SDimitry Andric // (mostly empty) frame of its parent funclet, but it will need to find 19580b57cec5SDimitry Andric // the frame of the root function to access locals. To facilitate this, 19590b57cec5SDimitry Andric // every funclet copies the pointer to the bottom of the root function 19600b57cec5SDimitry Andric // frame into a PSPSym slot in its own (mostly empty) stack frame. Using the 19610b57cec5SDimitry Andric // same offset for the PSPSym in the root function frame that's used in the 19620b57cec5SDimitry Andric // funclets' frames allows each funclet to dynamically accept any ancestor 19630b57cec5SDimitry Andric // frame as its establisher argument (the runtime doesn't guarantee the 19640b57cec5SDimitry Andric // immediate parent for some reason lost to history), and also allows the GC, 19650b57cec5SDimitry Andric // which uses the PSPSym for some bookkeeping, to find it in any funclet's 19660b57cec5SDimitry Andric // frame with only a single offset reported for the entire method. 19670b57cec5SDimitry Andric unsigned 19680b57cec5SDimitry Andric X86FrameLowering::getPSPSlotOffsetFromSP(const MachineFunction &MF) const { 19690b57cec5SDimitry Andric const WinEHFuncInfo &Info = *MF.getWinEHFuncInfo(); 19705ffd83dbSDimitry Andric Register SPReg; 19710b57cec5SDimitry Andric int Offset = getFrameIndexReferencePreferSP(MF, Info.PSPSymFrameIdx, SPReg, 1972e8d8bef9SDimitry Andric /*IgnoreSPUpdates*/ true) 1973e8d8bef9SDimitry Andric .getFixed(); 19740b57cec5SDimitry Andric assert(Offset >= 0 && SPReg == TRI->getStackRegister()); 19750b57cec5SDimitry Andric return static_cast<unsigned>(Offset); 19760b57cec5SDimitry Andric } 19770b57cec5SDimitry Andric 19780b57cec5SDimitry Andric unsigned 19790b57cec5SDimitry Andric X86FrameLowering::getWinEHFuncletFrameSize(const MachineFunction &MF) const { 1980c14a5a88SDimitry Andric const X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>(); 19810b57cec5SDimitry Andric // This is the size of the pushed CSRs. 1982c14a5a88SDimitry Andric unsigned CSSize = X86FI->getCalleeSavedFrameSize(); 1983c14a5a88SDimitry Andric // This is the size of callee saved XMMs. 1984c14a5a88SDimitry Andric const auto& WinEHXMMSlotInfo = X86FI->getWinEHXMMSlotInfo(); 1985c14a5a88SDimitry Andric unsigned XMMSize = WinEHXMMSlotInfo.size() * 1986c14a5a88SDimitry Andric TRI->getSpillSize(X86::VR128RegClass); 19870b57cec5SDimitry Andric // This is the amount of stack a funclet needs to allocate. 19880b57cec5SDimitry Andric unsigned UsedSize; 19890b57cec5SDimitry Andric EHPersonality Personality = 19900b57cec5SDimitry Andric classifyEHPersonality(MF.getFunction().getPersonalityFn()); 19910b57cec5SDimitry Andric if (Personality == EHPersonality::CoreCLR) { 19920b57cec5SDimitry Andric // CLR funclets need to hold enough space to include the PSPSym, at the 19930b57cec5SDimitry Andric // same offset from the stack pointer (immediately after the prolog) as it 19940b57cec5SDimitry Andric // resides at in the main function. 19950b57cec5SDimitry Andric UsedSize = getPSPSlotOffsetFromSP(MF) + SlotSize; 19960b57cec5SDimitry Andric } else { 19970b57cec5SDimitry Andric // Other funclets just need enough stack for outgoing call arguments. 19980b57cec5SDimitry Andric UsedSize = MF.getFrameInfo().getMaxCallFrameSize(); 19990b57cec5SDimitry Andric } 20000b57cec5SDimitry Andric // RBP is not included in the callee saved register block. After pushing RBP, 20010b57cec5SDimitry Andric // everything is 16 byte aligned. Everything we allocate before an outgoing 20020b57cec5SDimitry Andric // call must also be 16 byte aligned. 20035ffd83dbSDimitry Andric unsigned FrameSizeMinusRBP = alignTo(CSSize + UsedSize, getStackAlign()); 20040b57cec5SDimitry Andric // Subtract out the size of the callee saved registers. This is how much stack 20050b57cec5SDimitry Andric // each funclet will allocate. 2006c14a5a88SDimitry Andric return FrameSizeMinusRBP + XMMSize - CSSize; 20070b57cec5SDimitry Andric } 20080b57cec5SDimitry Andric 20090b57cec5SDimitry Andric static bool isTailCallOpcode(unsigned Opc) { 20100b57cec5SDimitry Andric return Opc == X86::TCRETURNri || Opc == X86::TCRETURNdi || 20110b57cec5SDimitry Andric Opc == X86::TCRETURNmi || 20120b57cec5SDimitry Andric Opc == X86::TCRETURNri64 || Opc == X86::TCRETURNdi64 || 20130b57cec5SDimitry Andric Opc == X86::TCRETURNmi64; 20140b57cec5SDimitry Andric } 20150b57cec5SDimitry Andric 20160b57cec5SDimitry Andric void X86FrameLowering::emitEpilogue(MachineFunction &MF, 20170b57cec5SDimitry Andric MachineBasicBlock &MBB) const { 20180b57cec5SDimitry Andric const MachineFrameInfo &MFI = MF.getFrameInfo(); 20190b57cec5SDimitry Andric X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>(); 20200b57cec5SDimitry Andric MachineBasicBlock::iterator Terminator = MBB.getFirstTerminator(); 20210b57cec5SDimitry Andric MachineBasicBlock::iterator MBBI = Terminator; 20220b57cec5SDimitry Andric DebugLoc DL; 20230b57cec5SDimitry Andric if (MBBI != MBB.end()) 20240b57cec5SDimitry Andric DL = MBBI->getDebugLoc(); 20250b57cec5SDimitry Andric // standard x86_64 and NaCl use 64-bit frame/stack pointers, x32 - 32-bit. 20260b57cec5SDimitry Andric const bool Is64BitILP32 = STI.isTarget64BitILP32(); 20278bcb0991SDimitry Andric Register FramePtr = TRI->getFrameRegister(MF); 2028e8d8bef9SDimitry Andric Register MachineFramePtr = 20298bcb0991SDimitry Andric Is64BitILP32 ? Register(getX86SubSuperRegister(FramePtr, 64)) : FramePtr; 20300b57cec5SDimitry Andric 20310b57cec5SDimitry Andric bool IsWin64Prologue = MF.getTarget().getMCAsmInfo()->usesWindowsCFI(); 20320b57cec5SDimitry Andric bool NeedsWin64CFI = 20330b57cec5SDimitry Andric IsWin64Prologue && MF.getFunction().needsUnwindTableEntry(); 20340b57cec5SDimitry Andric bool IsFunclet = MBBI == MBB.end() ? false : isFuncletReturnInstr(*MBBI); 20350b57cec5SDimitry Andric 20360b57cec5SDimitry Andric // Get the number of bytes to allocate from the FrameInfo. 20370b57cec5SDimitry Andric uint64_t StackSize = MFI.getStackSize(); 20380b57cec5SDimitry Andric uint64_t MaxAlign = calculateMaxStackAlign(MF); 20390b57cec5SDimitry Andric unsigned CSSize = X86FI->getCalleeSavedFrameSize(); 2040*349cc55cSDimitry Andric unsigned TailCallArgReserveSize = -X86FI->getTCReturnAddrDelta(); 20410b57cec5SDimitry Andric bool HasFP = hasFP(MF); 20420b57cec5SDimitry Andric uint64_t NumBytes = 0; 20430b57cec5SDimitry Andric 2044480093f4SDimitry Andric bool NeedsDwarfCFI = (!MF.getTarget().getTargetTriple().isOSDarwin() && 20450b57cec5SDimitry Andric !MF.getTarget().getTargetTriple().isOSWindows()) && 2046480093f4SDimitry Andric MF.needsFrameMoves(); 20470b57cec5SDimitry Andric 20480b57cec5SDimitry Andric if (IsFunclet) { 20490b57cec5SDimitry Andric assert(HasFP && "EH funclets without FP not yet implemented"); 20500b57cec5SDimitry Andric NumBytes = getWinEHFuncletFrameSize(MF); 20510b57cec5SDimitry Andric } else if (HasFP) { 20520b57cec5SDimitry Andric // Calculate required stack adjustment. 20530b57cec5SDimitry Andric uint64_t FrameSize = StackSize - SlotSize; 2054*349cc55cSDimitry Andric NumBytes = FrameSize - CSSize - TailCallArgReserveSize; 20550b57cec5SDimitry Andric 20560b57cec5SDimitry Andric // Callee-saved registers were pushed on stack before the stack was 20570b57cec5SDimitry Andric // realigned. 2058fe6060f1SDimitry Andric if (TRI->hasStackRealignment(MF) && !IsWin64Prologue) 20590b57cec5SDimitry Andric NumBytes = alignTo(FrameSize, MaxAlign); 20600b57cec5SDimitry Andric } else { 2061*349cc55cSDimitry Andric NumBytes = StackSize - CSSize - TailCallArgReserveSize; 20620b57cec5SDimitry Andric } 20630b57cec5SDimitry Andric uint64_t SEHStackAllocAmt = NumBytes; 20640b57cec5SDimitry Andric 20655ffd83dbSDimitry Andric // AfterPop is the position to insert .cfi_restore. 20665ffd83dbSDimitry Andric MachineBasicBlock::iterator AfterPop = MBBI; 20670b57cec5SDimitry Andric if (HasFP) { 2068fe6060f1SDimitry Andric if (X86FI->hasSwiftAsyncContext()) { 2069fe6060f1SDimitry Andric // Discard the context. 2070fe6060f1SDimitry Andric int Offset = 16 + mergeSPUpdates(MBB, MBBI, true); 2071fe6060f1SDimitry Andric emitSPUpdate(MBB, MBBI, DL, Offset, /*InEpilogue*/true); 2072fe6060f1SDimitry Andric } 20730b57cec5SDimitry Andric // Pop EBP. 20740b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(Is64Bit ? X86::POP64r : X86::POP32r), 20750b57cec5SDimitry Andric MachineFramePtr) 20760b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameDestroy); 2077fe6060f1SDimitry Andric 2078fe6060f1SDimitry Andric // We need to reset FP to its untagged state on return. Bit 60 is currently 2079fe6060f1SDimitry Andric // used to show the presence of an extended frame. 2080fe6060f1SDimitry Andric if (X86FI->hasSwiftAsyncContext()) { 2081fe6060f1SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::BTR64ri8), 2082fe6060f1SDimitry Andric MachineFramePtr) 2083fe6060f1SDimitry Andric .addUse(MachineFramePtr) 2084fe6060f1SDimitry Andric .addImm(60) 2085fe6060f1SDimitry Andric .setMIFlag(MachineInstr::FrameDestroy); 2086fe6060f1SDimitry Andric } 2087fe6060f1SDimitry Andric 20880b57cec5SDimitry Andric if (NeedsDwarfCFI) { 20890b57cec5SDimitry Andric unsigned DwarfStackPtr = 20900b57cec5SDimitry Andric TRI->getDwarfRegNum(Is64Bit ? X86::RSP : X86::ESP, true); 20915ffd83dbSDimitry Andric BuildCFI(MBB, MBBI, DL, 20925ffd83dbSDimitry Andric MCCFIInstruction::cfiDefCfa(nullptr, DwarfStackPtr, SlotSize)); 20935ffd83dbSDimitry Andric if (!MBB.succ_empty() && !MBB.isReturnBlock()) { 20945ffd83dbSDimitry Andric unsigned DwarfFramePtr = TRI->getDwarfRegNum(MachineFramePtr, true); 20955ffd83dbSDimitry Andric BuildCFI(MBB, AfterPop, DL, 20965ffd83dbSDimitry Andric MCCFIInstruction::createRestore(nullptr, DwarfFramePtr)); 20975ffd83dbSDimitry Andric --MBBI; 20985ffd83dbSDimitry Andric --AfterPop; 20995ffd83dbSDimitry Andric } 21000b57cec5SDimitry Andric --MBBI; 21010b57cec5SDimitry Andric } 21020b57cec5SDimitry Andric } 21030b57cec5SDimitry Andric 21040b57cec5SDimitry Andric MachineBasicBlock::iterator FirstCSPop = MBBI; 21050b57cec5SDimitry Andric // Skip the callee-saved pop instructions. 21060b57cec5SDimitry Andric while (MBBI != MBB.begin()) { 21070b57cec5SDimitry Andric MachineBasicBlock::iterator PI = std::prev(MBBI); 21080b57cec5SDimitry Andric unsigned Opc = PI->getOpcode(); 21090b57cec5SDimitry Andric 21100b57cec5SDimitry Andric if (Opc != X86::DBG_VALUE && !PI->isTerminator()) { 21110b57cec5SDimitry Andric if ((Opc != X86::POP32r || !PI->getFlag(MachineInstr::FrameDestroy)) && 2112fe6060f1SDimitry Andric (Opc != X86::POP64r || !PI->getFlag(MachineInstr::FrameDestroy)) && 2113fe6060f1SDimitry Andric (Opc != X86::BTR64ri8 || !PI->getFlag(MachineInstr::FrameDestroy)) && 2114fe6060f1SDimitry Andric (Opc != X86::ADD64ri8 || !PI->getFlag(MachineInstr::FrameDestroy))) 21150b57cec5SDimitry Andric break; 21160b57cec5SDimitry Andric FirstCSPop = PI; 21170b57cec5SDimitry Andric } 21180b57cec5SDimitry Andric 21190b57cec5SDimitry Andric --MBBI; 21200b57cec5SDimitry Andric } 21210b57cec5SDimitry Andric MBBI = FirstCSPop; 21220b57cec5SDimitry Andric 21230b57cec5SDimitry Andric if (IsFunclet && Terminator->getOpcode() == X86::CATCHRET) 21240b57cec5SDimitry Andric emitCatchRetReturnValue(MBB, FirstCSPop, &*Terminator); 21250b57cec5SDimitry Andric 21260b57cec5SDimitry Andric if (MBBI != MBB.end()) 21270b57cec5SDimitry Andric DL = MBBI->getDebugLoc(); 21280b57cec5SDimitry Andric // If there is an ADD32ri or SUB32ri of ESP immediately before this 21290b57cec5SDimitry Andric // instruction, merge the two instructions. 21300b57cec5SDimitry Andric if (NumBytes || MFI.hasVarSizedObjects()) 21310b57cec5SDimitry Andric NumBytes += mergeSPUpdates(MBB, MBBI, true); 21320b57cec5SDimitry Andric 21330b57cec5SDimitry Andric // If dynamic alloca is used, then reset esp to point to the last callee-saved 21340b57cec5SDimitry Andric // slot before popping them off! Same applies for the case, when stack was 21350b57cec5SDimitry Andric // realigned. Don't do this if this was a funclet epilogue, since the funclets 21360b57cec5SDimitry Andric // will not do realignment or dynamic stack allocation. 2137fe6060f1SDimitry Andric if (((TRI->hasStackRealignment(MF)) || MFI.hasVarSizedObjects()) && 21380b57cec5SDimitry Andric !IsFunclet) { 2139fe6060f1SDimitry Andric if (TRI->hasStackRealignment(MF)) 21400b57cec5SDimitry Andric MBBI = FirstCSPop; 21410b57cec5SDimitry Andric unsigned SEHFrameOffset = calculateSetFPREG(SEHStackAllocAmt); 21420b57cec5SDimitry Andric uint64_t LEAAmount = 21430b57cec5SDimitry Andric IsWin64Prologue ? SEHStackAllocAmt - SEHFrameOffset : -CSSize; 21440b57cec5SDimitry Andric 2145fe6060f1SDimitry Andric if (X86FI->hasSwiftAsyncContext()) 2146fe6060f1SDimitry Andric LEAAmount -= 16; 2147fe6060f1SDimitry Andric 21480b57cec5SDimitry Andric // There are only two legal forms of epilogue: 21490b57cec5SDimitry Andric // - add SEHAllocationSize, %rsp 21500b57cec5SDimitry Andric // - lea SEHAllocationSize(%FramePtr), %rsp 21510b57cec5SDimitry Andric // 21520b57cec5SDimitry Andric // 'mov %FramePtr, %rsp' will not be recognized as an epilogue sequence. 21530b57cec5SDimitry Andric // However, we may use this sequence if we have a frame pointer because the 21540b57cec5SDimitry Andric // effects of the prologue can safely be undone. 21550b57cec5SDimitry Andric if (LEAAmount != 0) { 21560b57cec5SDimitry Andric unsigned Opc = getLEArOpcode(Uses64BitFramePtr); 21570b57cec5SDimitry Andric addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr), 21580b57cec5SDimitry Andric FramePtr, false, LEAAmount); 21590b57cec5SDimitry Andric --MBBI; 21600b57cec5SDimitry Andric } else { 21610b57cec5SDimitry Andric unsigned Opc = (Uses64BitFramePtr ? X86::MOV64rr : X86::MOV32rr); 21620b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr) 21630b57cec5SDimitry Andric .addReg(FramePtr); 21640b57cec5SDimitry Andric --MBBI; 21650b57cec5SDimitry Andric } 21660b57cec5SDimitry Andric } else if (NumBytes) { 21670b57cec5SDimitry Andric // Adjust stack pointer back: ESP += numbytes. 21680b57cec5SDimitry Andric emitSPUpdate(MBB, MBBI, DL, NumBytes, /*InEpilogue=*/true); 2169*349cc55cSDimitry Andric if (!HasFP && NeedsDwarfCFI) { 21700b57cec5SDimitry Andric // Define the current CFA rule to use the provided offset. 21715ffd83dbSDimitry Andric BuildCFI(MBB, MBBI, DL, 2172*349cc55cSDimitry Andric MCCFIInstruction::cfiDefCfaOffset( 2173*349cc55cSDimitry Andric nullptr, CSSize + TailCallArgReserveSize + SlotSize)); 21740b57cec5SDimitry Andric } 21750b57cec5SDimitry Andric --MBBI; 21760b57cec5SDimitry Andric } 21770b57cec5SDimitry Andric 21780b57cec5SDimitry Andric // Windows unwinder will not invoke function's exception handler if IP is 21790b57cec5SDimitry Andric // either in prologue or in epilogue. This behavior causes a problem when a 21800b57cec5SDimitry Andric // call immediately precedes an epilogue, because the return address points 21810b57cec5SDimitry Andric // into the epilogue. To cope with that, we insert an epilogue marker here, 21820b57cec5SDimitry Andric // then replace it with a 'nop' if it ends up immediately after a CALL in the 21830b57cec5SDimitry Andric // final emitted code. 21840b57cec5SDimitry Andric if (NeedsWin64CFI && MF.hasWinCFI()) 21850b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_Epilogue)); 21860b57cec5SDimitry Andric 2187*349cc55cSDimitry Andric if (!HasFP && NeedsDwarfCFI) { 21880b57cec5SDimitry Andric MBBI = FirstCSPop; 21890b57cec5SDimitry Andric int64_t Offset = -CSSize - SlotSize; 21900b57cec5SDimitry Andric // Mark callee-saved pop instruction. 21910b57cec5SDimitry Andric // Define the current CFA rule to use the provided offset. 21920b57cec5SDimitry Andric while (MBBI != MBB.end()) { 21930b57cec5SDimitry Andric MachineBasicBlock::iterator PI = MBBI; 21940b57cec5SDimitry Andric unsigned Opc = PI->getOpcode(); 21950b57cec5SDimitry Andric ++MBBI; 21960b57cec5SDimitry Andric if (Opc == X86::POP32r || Opc == X86::POP64r) { 21970b57cec5SDimitry Andric Offset += SlotSize; 21980b57cec5SDimitry Andric BuildCFI(MBB, MBBI, DL, 21995ffd83dbSDimitry Andric MCCFIInstruction::cfiDefCfaOffset(nullptr, -Offset)); 22000b57cec5SDimitry Andric } 22010b57cec5SDimitry Andric } 22020b57cec5SDimitry Andric } 22030b57cec5SDimitry Andric 22045ffd83dbSDimitry Andric // Emit DWARF info specifying the restores of the callee-saved registers. 22055ffd83dbSDimitry Andric // For epilogue with return inside or being other block without successor, 22065ffd83dbSDimitry Andric // no need to generate .cfi_restore for callee-saved registers. 2207*349cc55cSDimitry Andric if (NeedsDwarfCFI && !MBB.succ_empty()) 22085ffd83dbSDimitry Andric emitCalleeSavedFrameMoves(MBB, AfterPop, DL, false); 22095ffd83dbSDimitry Andric 22100b57cec5SDimitry Andric if (Terminator == MBB.end() || !isTailCallOpcode(Terminator->getOpcode())) { 22110b57cec5SDimitry Andric // Add the return addr area delta back since we are not tail calling. 22120b57cec5SDimitry Andric int Offset = -1 * X86FI->getTCReturnAddrDelta(); 22130b57cec5SDimitry Andric assert(Offset >= 0 && "TCDelta should never be positive"); 22140b57cec5SDimitry Andric if (Offset) { 22150b57cec5SDimitry Andric // Check for possible merge with preceding ADD instruction. 22160b57cec5SDimitry Andric Offset += mergeSPUpdates(MBB, Terminator, true); 22170b57cec5SDimitry Andric emitSPUpdate(MBB, Terminator, DL, Offset, /*InEpilogue=*/true); 22180b57cec5SDimitry Andric } 22190b57cec5SDimitry Andric } 2220e8d8bef9SDimitry Andric 2221e8d8bef9SDimitry Andric // Emit tilerelease for AMX kernel. 2222*349cc55cSDimitry Andric if (X86FI->hasVirtualTileReg()) 2223e8d8bef9SDimitry Andric BuildMI(MBB, Terminator, DL, TII.get(X86::TILERELEASE)); 22240b57cec5SDimitry Andric } 22250b57cec5SDimitry Andric 2226e8d8bef9SDimitry Andric StackOffset X86FrameLowering::getFrameIndexReference(const MachineFunction &MF, 2227e8d8bef9SDimitry Andric int FI, 22285ffd83dbSDimitry Andric Register &FrameReg) const { 22290b57cec5SDimitry Andric const MachineFrameInfo &MFI = MF.getFrameInfo(); 22300b57cec5SDimitry Andric 22310b57cec5SDimitry Andric bool IsFixed = MFI.isFixedObjectIndex(FI); 22320b57cec5SDimitry Andric // We can't calculate offset from frame pointer if the stack is realigned, 22330b57cec5SDimitry Andric // so enforce usage of stack/base pointer. The base pointer is used when we 22340b57cec5SDimitry Andric // have dynamic allocas in addition to dynamic realignment. 22350b57cec5SDimitry Andric if (TRI->hasBasePointer(MF)) 22360b57cec5SDimitry Andric FrameReg = IsFixed ? TRI->getFramePtr() : TRI->getBaseRegister(); 2237fe6060f1SDimitry Andric else if (TRI->hasStackRealignment(MF)) 22380b57cec5SDimitry Andric FrameReg = IsFixed ? TRI->getFramePtr() : TRI->getStackRegister(); 22390b57cec5SDimitry Andric else 22400b57cec5SDimitry Andric FrameReg = TRI->getFrameRegister(MF); 22410b57cec5SDimitry Andric 22420b57cec5SDimitry Andric // Offset will hold the offset from the stack pointer at function entry to the 22430b57cec5SDimitry Andric // object. 22440b57cec5SDimitry Andric // We need to factor in additional offsets applied during the prologue to the 22450b57cec5SDimitry Andric // frame, base, and stack pointer depending on which is used. 22460b57cec5SDimitry Andric int Offset = MFI.getObjectOffset(FI) - getOffsetOfLocalArea(); 22470b57cec5SDimitry Andric const X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>(); 22480b57cec5SDimitry Andric unsigned CSSize = X86FI->getCalleeSavedFrameSize(); 22490b57cec5SDimitry Andric uint64_t StackSize = MFI.getStackSize(); 22500b57cec5SDimitry Andric bool IsWin64Prologue = MF.getTarget().getMCAsmInfo()->usesWindowsCFI(); 22510b57cec5SDimitry Andric int64_t FPDelta = 0; 22520b57cec5SDimitry Andric 22530b57cec5SDimitry Andric // In an x86 interrupt, remove the offset we added to account for the return 22540b57cec5SDimitry Andric // address from any stack object allocated in the caller's frame. Interrupts 22550b57cec5SDimitry Andric // do not have a standard return address. Fixed objects in the current frame, 22560b57cec5SDimitry Andric // such as SSE register spills, should not get this treatment. 22570b57cec5SDimitry Andric if (MF.getFunction().getCallingConv() == CallingConv::X86_INTR && 22580b57cec5SDimitry Andric Offset >= 0) { 22590b57cec5SDimitry Andric Offset += getOffsetOfLocalArea(); 22600b57cec5SDimitry Andric } 22610b57cec5SDimitry Andric 22620b57cec5SDimitry Andric if (IsWin64Prologue) { 22630b57cec5SDimitry Andric assert(!MFI.hasCalls() || (StackSize % 16) == 8); 22640b57cec5SDimitry Andric 22650b57cec5SDimitry Andric // Calculate required stack adjustment. 22660b57cec5SDimitry Andric uint64_t FrameSize = StackSize - SlotSize; 22670b57cec5SDimitry Andric // If required, include space for extra hidden slot for stashing base pointer. 22680b57cec5SDimitry Andric if (X86FI->getRestoreBasePointer()) 22690b57cec5SDimitry Andric FrameSize += SlotSize; 22700b57cec5SDimitry Andric uint64_t NumBytes = FrameSize - CSSize; 22710b57cec5SDimitry Andric 22720b57cec5SDimitry Andric uint64_t SEHFrameOffset = calculateSetFPREG(NumBytes); 22730b57cec5SDimitry Andric if (FI && FI == X86FI->getFAIndex()) 2274e8d8bef9SDimitry Andric return StackOffset::getFixed(-SEHFrameOffset); 22750b57cec5SDimitry Andric 22760b57cec5SDimitry Andric // FPDelta is the offset from the "traditional" FP location of the old base 22770b57cec5SDimitry Andric // pointer followed by return address and the location required by the 22780b57cec5SDimitry Andric // restricted Win64 prologue. 22790b57cec5SDimitry Andric // Add FPDelta to all offsets below that go through the frame pointer. 22800b57cec5SDimitry Andric FPDelta = FrameSize - SEHFrameOffset; 22810b57cec5SDimitry Andric assert((!MFI.hasCalls() || (FPDelta % 16) == 0) && 22820b57cec5SDimitry Andric "FPDelta isn't aligned per the Win64 ABI!"); 22830b57cec5SDimitry Andric } 22840b57cec5SDimitry Andric 2285*349cc55cSDimitry Andric if (FrameReg == TRI->getFramePtr()) { 2286*349cc55cSDimitry Andric // Skip saved EBP/RBP 22870b57cec5SDimitry Andric Offset += SlotSize; 22880b57cec5SDimitry Andric 2289*349cc55cSDimitry Andric // Account for restricted Windows prologue. 2290*349cc55cSDimitry Andric Offset += FPDelta; 2291*349cc55cSDimitry Andric 22920b57cec5SDimitry Andric // Skip the RETADDR move area 22930b57cec5SDimitry Andric int TailCallReturnAddrDelta = X86FI->getTCReturnAddrDelta(); 22940b57cec5SDimitry Andric if (TailCallReturnAddrDelta < 0) 22950b57cec5SDimitry Andric Offset -= TailCallReturnAddrDelta; 2296*349cc55cSDimitry Andric 2297*349cc55cSDimitry Andric return StackOffset::getFixed(Offset); 22980b57cec5SDimitry Andric } 22990b57cec5SDimitry Andric 2300*349cc55cSDimitry Andric // FrameReg is either the stack pointer or a base pointer. But the base is 2301*349cc55cSDimitry Andric // located at the end of the statically known StackSize so the distinction 2302*349cc55cSDimitry Andric // doesn't really matter. 2303*349cc55cSDimitry Andric if (TRI->hasStackRealignment(MF) || TRI->hasBasePointer(MF)) 2304*349cc55cSDimitry Andric assert(isAligned(MFI.getObjectAlign(FI), -(Offset + StackSize))); 2305*349cc55cSDimitry Andric return StackOffset::getFixed(Offset + StackSize); 23060b57cec5SDimitry Andric } 23070b57cec5SDimitry Andric 23085ffd83dbSDimitry Andric int X86FrameLowering::getWin64EHFrameIndexRef(const MachineFunction &MF, int FI, 23095ffd83dbSDimitry Andric Register &FrameReg) const { 2310c14a5a88SDimitry Andric const MachineFrameInfo &MFI = MF.getFrameInfo(); 2311c14a5a88SDimitry Andric const X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>(); 2312c14a5a88SDimitry Andric const auto& WinEHXMMSlotInfo = X86FI->getWinEHXMMSlotInfo(); 2313c14a5a88SDimitry Andric const auto it = WinEHXMMSlotInfo.find(FI); 2314c14a5a88SDimitry Andric 2315c14a5a88SDimitry Andric if (it == WinEHXMMSlotInfo.end()) 2316e8d8bef9SDimitry Andric return getFrameIndexReference(MF, FI, FrameReg).getFixed(); 2317c14a5a88SDimitry Andric 2318c14a5a88SDimitry Andric FrameReg = TRI->getStackRegister(); 23195ffd83dbSDimitry Andric return alignDown(MFI.getMaxCallFrameSize(), getStackAlign().value()) + 23205ffd83dbSDimitry Andric it->second; 2321c14a5a88SDimitry Andric } 2322c14a5a88SDimitry Andric 2323e8d8bef9SDimitry Andric StackOffset 2324e8d8bef9SDimitry Andric X86FrameLowering::getFrameIndexReferenceSP(const MachineFunction &MF, int FI, 2325e8d8bef9SDimitry Andric Register &FrameReg, 23260b57cec5SDimitry Andric int Adjustment) const { 23270b57cec5SDimitry Andric const MachineFrameInfo &MFI = MF.getFrameInfo(); 23280b57cec5SDimitry Andric FrameReg = TRI->getStackRegister(); 2329e8d8bef9SDimitry Andric return StackOffset::getFixed(MFI.getObjectOffset(FI) - 2330e8d8bef9SDimitry Andric getOffsetOfLocalArea() + Adjustment); 23310b57cec5SDimitry Andric } 23320b57cec5SDimitry Andric 2333e8d8bef9SDimitry Andric StackOffset 2334e8d8bef9SDimitry Andric X86FrameLowering::getFrameIndexReferencePreferSP(const MachineFunction &MF, 2335e8d8bef9SDimitry Andric int FI, Register &FrameReg, 23360b57cec5SDimitry Andric bool IgnoreSPUpdates) const { 23370b57cec5SDimitry Andric 23380b57cec5SDimitry Andric const MachineFrameInfo &MFI = MF.getFrameInfo(); 23390b57cec5SDimitry Andric // Does not include any dynamic realign. 23400b57cec5SDimitry Andric const uint64_t StackSize = MFI.getStackSize(); 23410b57cec5SDimitry Andric // LLVM arranges the stack as follows: 23420b57cec5SDimitry Andric // ... 23430b57cec5SDimitry Andric // ARG2 23440b57cec5SDimitry Andric // ARG1 23450b57cec5SDimitry Andric // RETADDR 23460b57cec5SDimitry Andric // PUSH RBP <-- RBP points here 23470b57cec5SDimitry Andric // PUSH CSRs 23480b57cec5SDimitry Andric // ~~~~~~~ <-- possible stack realignment (non-win64) 23490b57cec5SDimitry Andric // ... 23500b57cec5SDimitry Andric // STACK OBJECTS 23510b57cec5SDimitry Andric // ... <-- RSP after prologue points here 23520b57cec5SDimitry Andric // ~~~~~~~ <-- possible stack realignment (win64) 23530b57cec5SDimitry Andric // 23540b57cec5SDimitry Andric // if (hasVarSizedObjects()): 23550b57cec5SDimitry Andric // ... <-- "base pointer" (ESI/RBX) points here 23560b57cec5SDimitry Andric // DYNAMIC ALLOCAS 23570b57cec5SDimitry Andric // ... <-- RSP points here 23580b57cec5SDimitry Andric // 23590b57cec5SDimitry Andric // Case 1: In the simple case of no stack realignment and no dynamic 23600b57cec5SDimitry Andric // allocas, both "fixed" stack objects (arguments and CSRs) are addressable 23610b57cec5SDimitry Andric // with fixed offsets from RSP. 23620b57cec5SDimitry Andric // 23630b57cec5SDimitry Andric // Case 2: In the case of stack realignment with no dynamic allocas, fixed 23640b57cec5SDimitry Andric // stack objects are addressed with RBP and regular stack objects with RSP. 23650b57cec5SDimitry Andric // 23660b57cec5SDimitry Andric // Case 3: In the case of dynamic allocas and stack realignment, RSP is used 23670b57cec5SDimitry Andric // to address stack arguments for outgoing calls and nothing else. The "base 23680b57cec5SDimitry Andric // pointer" points to local variables, and RBP points to fixed objects. 23690b57cec5SDimitry Andric // 23700b57cec5SDimitry Andric // In cases 2 and 3, we can only answer for non-fixed stack objects, and the 23710b57cec5SDimitry Andric // answer we give is relative to the SP after the prologue, and not the 23720b57cec5SDimitry Andric // SP in the middle of the function. 23730b57cec5SDimitry Andric 2374fe6060f1SDimitry Andric if (MFI.isFixedObjectIndex(FI) && TRI->hasStackRealignment(MF) && 23750b57cec5SDimitry Andric !STI.isTargetWin64()) 23760b57cec5SDimitry Andric return getFrameIndexReference(MF, FI, FrameReg); 23770b57cec5SDimitry Andric 23780b57cec5SDimitry Andric // If !hasReservedCallFrame the function might have SP adjustement in the 23790b57cec5SDimitry Andric // body. So, even though the offset is statically known, it depends on where 23800b57cec5SDimitry Andric // we are in the function. 23810b57cec5SDimitry Andric if (!IgnoreSPUpdates && !hasReservedCallFrame(MF)) 23820b57cec5SDimitry Andric return getFrameIndexReference(MF, FI, FrameReg); 23830b57cec5SDimitry Andric 23840b57cec5SDimitry Andric // We don't handle tail calls, and shouldn't be seeing them either. 23850b57cec5SDimitry Andric assert(MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta() >= 0 && 23860b57cec5SDimitry Andric "we don't handle this case!"); 23870b57cec5SDimitry Andric 23880b57cec5SDimitry Andric // This is how the math works out: 23890b57cec5SDimitry Andric // 23900b57cec5SDimitry Andric // %rsp grows (i.e. gets lower) left to right. Each box below is 23910b57cec5SDimitry Andric // one word (eight bytes). Obj0 is the stack slot we're trying to 23920b57cec5SDimitry Andric // get to. 23930b57cec5SDimitry Andric // 23940b57cec5SDimitry Andric // ---------------------------------- 23950b57cec5SDimitry Andric // | BP | Obj0 | Obj1 | ... | ObjN | 23960b57cec5SDimitry Andric // ---------------------------------- 23970b57cec5SDimitry Andric // ^ ^ ^ ^ 23980b57cec5SDimitry Andric // A B C E 23990b57cec5SDimitry Andric // 24000b57cec5SDimitry Andric // A is the incoming stack pointer. 24010b57cec5SDimitry Andric // (B - A) is the local area offset (-8 for x86-64) [1] 24020b57cec5SDimitry Andric // (C - A) is the Offset returned by MFI.getObjectOffset for Obj0 [2] 24030b57cec5SDimitry Andric // 24040b57cec5SDimitry Andric // |(E - B)| is the StackSize (absolute value, positive). For a 24050b57cec5SDimitry Andric // stack that grown down, this works out to be (B - E). [3] 24060b57cec5SDimitry Andric // 24070b57cec5SDimitry Andric // E is also the value of %rsp after stack has been set up, and we 24080b57cec5SDimitry Andric // want (C - E) -- the value we can add to %rsp to get to Obj0. Now 24090b57cec5SDimitry Andric // (C - E) == (C - A) - (B - A) + (B - E) 24100b57cec5SDimitry Andric // { Using [1], [2] and [3] above } 24110b57cec5SDimitry Andric // == getObjectOffset - LocalAreaOffset + StackSize 24120b57cec5SDimitry Andric 24130b57cec5SDimitry Andric return getFrameIndexReferenceSP(MF, FI, FrameReg, StackSize); 24140b57cec5SDimitry Andric } 24150b57cec5SDimitry Andric 24160b57cec5SDimitry Andric bool X86FrameLowering::assignCalleeSavedSpillSlots( 24170b57cec5SDimitry Andric MachineFunction &MF, const TargetRegisterInfo *TRI, 24180b57cec5SDimitry Andric std::vector<CalleeSavedInfo> &CSI) const { 24190b57cec5SDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo(); 24200b57cec5SDimitry Andric X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>(); 24210b57cec5SDimitry Andric 24220b57cec5SDimitry Andric unsigned CalleeSavedFrameSize = 0; 2423c14a5a88SDimitry Andric unsigned XMMCalleeSavedFrameSize = 0; 2424c14a5a88SDimitry Andric auto &WinEHXMMSlotInfo = X86FI->getWinEHXMMSlotInfo(); 24250b57cec5SDimitry Andric int SpillSlotOffset = getOffsetOfLocalArea() + X86FI->getTCReturnAddrDelta(); 24260b57cec5SDimitry Andric 24270b57cec5SDimitry Andric int64_t TailCallReturnAddrDelta = X86FI->getTCReturnAddrDelta(); 24280b57cec5SDimitry Andric 24290b57cec5SDimitry Andric if (TailCallReturnAddrDelta < 0) { 24300b57cec5SDimitry Andric // create RETURNADDR area 24310b57cec5SDimitry Andric // arg 24320b57cec5SDimitry Andric // arg 24330b57cec5SDimitry Andric // RETADDR 24340b57cec5SDimitry Andric // { ... 24350b57cec5SDimitry Andric // RETADDR area 24360b57cec5SDimitry Andric // ... 24370b57cec5SDimitry Andric // } 24380b57cec5SDimitry Andric // [EBP] 24390b57cec5SDimitry Andric MFI.CreateFixedObject(-TailCallReturnAddrDelta, 24400b57cec5SDimitry Andric TailCallReturnAddrDelta - SlotSize, true); 24410b57cec5SDimitry Andric } 24420b57cec5SDimitry Andric 24430b57cec5SDimitry Andric // Spill the BasePtr if it's used. 24440b57cec5SDimitry Andric if (this->TRI->hasBasePointer(MF)) { 24450b57cec5SDimitry Andric // Allocate a spill slot for EBP if we have a base pointer and EH funclets. 24460b57cec5SDimitry Andric if (MF.hasEHFunclets()) { 24475ffd83dbSDimitry Andric int FI = MFI.CreateSpillStackObject(SlotSize, Align(SlotSize)); 24480b57cec5SDimitry Andric X86FI->setHasSEHFramePtrSave(true); 24490b57cec5SDimitry Andric X86FI->setSEHFramePtrSaveIndex(FI); 24500b57cec5SDimitry Andric } 24510b57cec5SDimitry Andric } 24520b57cec5SDimitry Andric 24530b57cec5SDimitry Andric if (hasFP(MF)) { 24540b57cec5SDimitry Andric // emitPrologue always spills frame register the first thing. 24550b57cec5SDimitry Andric SpillSlotOffset -= SlotSize; 24560b57cec5SDimitry Andric MFI.CreateFixedSpillStackObject(SlotSize, SpillSlotOffset); 24570b57cec5SDimitry Andric 2458fe6060f1SDimitry Andric // The async context lives directly before the frame pointer, and we 2459fe6060f1SDimitry Andric // allocate a second slot to preserve stack alignment. 2460fe6060f1SDimitry Andric if (X86FI->hasSwiftAsyncContext()) { 2461fe6060f1SDimitry Andric SpillSlotOffset -= SlotSize; 2462fe6060f1SDimitry Andric MFI.CreateFixedSpillStackObject(SlotSize, SpillSlotOffset); 2463fe6060f1SDimitry Andric SpillSlotOffset -= SlotSize; 2464fe6060f1SDimitry Andric } 2465fe6060f1SDimitry Andric 24660b57cec5SDimitry Andric // Since emitPrologue and emitEpilogue will handle spilling and restoring of 24670b57cec5SDimitry Andric // the frame register, we can delete it from CSI list and not have to worry 24680b57cec5SDimitry Andric // about avoiding it later. 24698bcb0991SDimitry Andric Register FPReg = TRI->getFrameRegister(MF); 24700b57cec5SDimitry Andric for (unsigned i = 0; i < CSI.size(); ++i) { 24710b57cec5SDimitry Andric if (TRI->regsOverlap(CSI[i].getReg(),FPReg)) { 24720b57cec5SDimitry Andric CSI.erase(CSI.begin() + i); 24730b57cec5SDimitry Andric break; 24740b57cec5SDimitry Andric } 24750b57cec5SDimitry Andric } 24760b57cec5SDimitry Andric } 24770b57cec5SDimitry Andric 24780b57cec5SDimitry Andric // Assign slots for GPRs. It increases frame size. 24790b57cec5SDimitry Andric for (unsigned i = CSI.size(); i != 0; --i) { 24800b57cec5SDimitry Andric unsigned Reg = CSI[i - 1].getReg(); 24810b57cec5SDimitry Andric 24820b57cec5SDimitry Andric if (!X86::GR64RegClass.contains(Reg) && !X86::GR32RegClass.contains(Reg)) 24830b57cec5SDimitry Andric continue; 24840b57cec5SDimitry Andric 24850b57cec5SDimitry Andric SpillSlotOffset -= SlotSize; 24860b57cec5SDimitry Andric CalleeSavedFrameSize += SlotSize; 24870b57cec5SDimitry Andric 24880b57cec5SDimitry Andric int SlotIndex = MFI.CreateFixedSpillStackObject(SlotSize, SpillSlotOffset); 24890b57cec5SDimitry Andric CSI[i - 1].setFrameIdx(SlotIndex); 24900b57cec5SDimitry Andric } 24910b57cec5SDimitry Andric 24920b57cec5SDimitry Andric X86FI->setCalleeSavedFrameSize(CalleeSavedFrameSize); 24930b57cec5SDimitry Andric MFI.setCVBytesOfCalleeSavedRegisters(CalleeSavedFrameSize); 24940b57cec5SDimitry Andric 24950b57cec5SDimitry Andric // Assign slots for XMMs. 24960b57cec5SDimitry Andric for (unsigned i = CSI.size(); i != 0; --i) { 24970b57cec5SDimitry Andric unsigned Reg = CSI[i - 1].getReg(); 24980b57cec5SDimitry Andric if (X86::GR64RegClass.contains(Reg) || X86::GR32RegClass.contains(Reg)) 24990b57cec5SDimitry Andric continue; 25000b57cec5SDimitry Andric 25010b57cec5SDimitry Andric // If this is k-register make sure we lookup via the largest legal type. 25020b57cec5SDimitry Andric MVT VT = MVT::Other; 25030b57cec5SDimitry Andric if (X86::VK16RegClass.contains(Reg)) 25040b57cec5SDimitry Andric VT = STI.hasBWI() ? MVT::v64i1 : MVT::v16i1; 25050b57cec5SDimitry Andric 25060b57cec5SDimitry Andric const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg, VT); 25070b57cec5SDimitry Andric unsigned Size = TRI->getSpillSize(*RC); 25085ffd83dbSDimitry Andric Align Alignment = TRI->getSpillAlign(*RC); 25090b57cec5SDimitry Andric // ensure alignment 2510c14a5a88SDimitry Andric assert(SpillSlotOffset < 0 && "SpillSlotOffset should always < 0 on X86"); 25115ffd83dbSDimitry Andric SpillSlotOffset = -alignTo(-SpillSlotOffset, Alignment); 2512c14a5a88SDimitry Andric 25130b57cec5SDimitry Andric // spill into slot 25140b57cec5SDimitry Andric SpillSlotOffset -= Size; 25150b57cec5SDimitry Andric int SlotIndex = MFI.CreateFixedSpillStackObject(Size, SpillSlotOffset); 25160b57cec5SDimitry Andric CSI[i - 1].setFrameIdx(SlotIndex); 25175ffd83dbSDimitry Andric MFI.ensureMaxAlignment(Alignment); 2518c14a5a88SDimitry Andric 2519c14a5a88SDimitry Andric // Save the start offset and size of XMM in stack frame for funclets. 2520c14a5a88SDimitry Andric if (X86::VR128RegClass.contains(Reg)) { 2521c14a5a88SDimitry Andric WinEHXMMSlotInfo[SlotIndex] = XMMCalleeSavedFrameSize; 2522c14a5a88SDimitry Andric XMMCalleeSavedFrameSize += Size; 2523c14a5a88SDimitry Andric } 25240b57cec5SDimitry Andric } 25250b57cec5SDimitry Andric 25260b57cec5SDimitry Andric return true; 25270b57cec5SDimitry Andric } 25280b57cec5SDimitry Andric 25290b57cec5SDimitry Andric bool X86FrameLowering::spillCalleeSavedRegisters( 25300b57cec5SDimitry Andric MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, 25315ffd83dbSDimitry Andric ArrayRef<CalleeSavedInfo> CSI, const TargetRegisterInfo *TRI) const { 25320b57cec5SDimitry Andric DebugLoc DL = MBB.findDebugLoc(MI); 25330b57cec5SDimitry Andric 25340b57cec5SDimitry Andric // Don't save CSRs in 32-bit EH funclets. The caller saves EBX, EBP, ESI, EDI 25350b57cec5SDimitry Andric // for us, and there are no XMM CSRs on Win32. 25360b57cec5SDimitry Andric if (MBB.isEHFuncletEntry() && STI.is32Bit() && STI.isOSWindows()) 25370b57cec5SDimitry Andric return true; 25380b57cec5SDimitry Andric 25390b57cec5SDimitry Andric // Push GPRs. It increases frame size. 25400b57cec5SDimitry Andric const MachineFunction &MF = *MBB.getParent(); 25410b57cec5SDimitry Andric unsigned Opc = STI.is64Bit() ? X86::PUSH64r : X86::PUSH32r; 25420b57cec5SDimitry Andric for (unsigned i = CSI.size(); i != 0; --i) { 25430b57cec5SDimitry Andric unsigned Reg = CSI[i - 1].getReg(); 25440b57cec5SDimitry Andric 25450b57cec5SDimitry Andric if (!X86::GR64RegClass.contains(Reg) && !X86::GR32RegClass.contains(Reg)) 25460b57cec5SDimitry Andric continue; 25470b57cec5SDimitry Andric 25480b57cec5SDimitry Andric const MachineRegisterInfo &MRI = MF.getRegInfo(); 25490b57cec5SDimitry Andric bool isLiveIn = MRI.isLiveIn(Reg); 25500b57cec5SDimitry Andric if (!isLiveIn) 25510b57cec5SDimitry Andric MBB.addLiveIn(Reg); 25520b57cec5SDimitry Andric 25530b57cec5SDimitry Andric // Decide whether we can add a kill flag to the use. 25540b57cec5SDimitry Andric bool CanKill = !isLiveIn; 25550b57cec5SDimitry Andric // Check if any subregister is live-in 25560b57cec5SDimitry Andric if (CanKill) { 25570b57cec5SDimitry Andric for (MCRegAliasIterator AReg(Reg, TRI, false); AReg.isValid(); ++AReg) { 25580b57cec5SDimitry Andric if (MRI.isLiveIn(*AReg)) { 25590b57cec5SDimitry Andric CanKill = false; 25600b57cec5SDimitry Andric break; 25610b57cec5SDimitry Andric } 25620b57cec5SDimitry Andric } 25630b57cec5SDimitry Andric } 25640b57cec5SDimitry Andric 25650b57cec5SDimitry Andric // Do not set a kill flag on values that are also marked as live-in. This 25660b57cec5SDimitry Andric // happens with the @llvm-returnaddress intrinsic and with arguments 25670b57cec5SDimitry Andric // passed in callee saved registers. 25680b57cec5SDimitry Andric // Omitting the kill flags is conservatively correct even if the live-in 25690b57cec5SDimitry Andric // is not used after all. 25700b57cec5SDimitry Andric BuildMI(MBB, MI, DL, TII.get(Opc)).addReg(Reg, getKillRegState(CanKill)) 25710b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 25720b57cec5SDimitry Andric } 25730b57cec5SDimitry Andric 25740b57cec5SDimitry Andric // Make XMM regs spilled. X86 does not have ability of push/pop XMM. 25750b57cec5SDimitry Andric // It can be done by spilling XMMs to stack frame. 25760b57cec5SDimitry Andric for (unsigned i = CSI.size(); i != 0; --i) { 25770b57cec5SDimitry Andric unsigned Reg = CSI[i-1].getReg(); 25780b57cec5SDimitry Andric if (X86::GR64RegClass.contains(Reg) || X86::GR32RegClass.contains(Reg)) 25790b57cec5SDimitry Andric continue; 25800b57cec5SDimitry Andric 25810b57cec5SDimitry Andric // If this is k-register make sure we lookup via the largest legal type. 25820b57cec5SDimitry Andric MVT VT = MVT::Other; 25830b57cec5SDimitry Andric if (X86::VK16RegClass.contains(Reg)) 25840b57cec5SDimitry Andric VT = STI.hasBWI() ? MVT::v64i1 : MVT::v16i1; 25850b57cec5SDimitry Andric 25860b57cec5SDimitry Andric // Add the callee-saved register as live-in. It's killed at the spill. 25870b57cec5SDimitry Andric MBB.addLiveIn(Reg); 25880b57cec5SDimitry Andric const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg, VT); 25890b57cec5SDimitry Andric 25900b57cec5SDimitry Andric TII.storeRegToStackSlot(MBB, MI, Reg, true, CSI[i - 1].getFrameIdx(), RC, 25910b57cec5SDimitry Andric TRI); 25920b57cec5SDimitry Andric --MI; 25930b57cec5SDimitry Andric MI->setFlag(MachineInstr::FrameSetup); 25940b57cec5SDimitry Andric ++MI; 25950b57cec5SDimitry Andric } 25960b57cec5SDimitry Andric 25970b57cec5SDimitry Andric return true; 25980b57cec5SDimitry Andric } 25990b57cec5SDimitry Andric 26000b57cec5SDimitry Andric void X86FrameLowering::emitCatchRetReturnValue(MachineBasicBlock &MBB, 26010b57cec5SDimitry Andric MachineBasicBlock::iterator MBBI, 26020b57cec5SDimitry Andric MachineInstr *CatchRet) const { 26030b57cec5SDimitry Andric // SEH shouldn't use catchret. 26040b57cec5SDimitry Andric assert(!isAsynchronousEHPersonality(classifyEHPersonality( 26050b57cec5SDimitry Andric MBB.getParent()->getFunction().getPersonalityFn())) && 26060b57cec5SDimitry Andric "SEH should not use CATCHRET"); 2607fe6060f1SDimitry Andric const DebugLoc &DL = CatchRet->getDebugLoc(); 26080b57cec5SDimitry Andric MachineBasicBlock *CatchRetTarget = CatchRet->getOperand(0).getMBB(); 26090b57cec5SDimitry Andric 26100b57cec5SDimitry Andric // Fill EAX/RAX with the address of the target block. 26110b57cec5SDimitry Andric if (STI.is64Bit()) { 26120b57cec5SDimitry Andric // LEA64r CatchRetTarget(%rip), %rax 26130b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::LEA64r), X86::RAX) 26140b57cec5SDimitry Andric .addReg(X86::RIP) 26150b57cec5SDimitry Andric .addImm(0) 26160b57cec5SDimitry Andric .addReg(0) 26170b57cec5SDimitry Andric .addMBB(CatchRetTarget) 26180b57cec5SDimitry Andric .addReg(0); 26190b57cec5SDimitry Andric } else { 26200b57cec5SDimitry Andric // MOV32ri $CatchRetTarget, %eax 26210b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(X86::MOV32ri), X86::EAX) 26220b57cec5SDimitry Andric .addMBB(CatchRetTarget); 26230b57cec5SDimitry Andric } 26240b57cec5SDimitry Andric 26250b57cec5SDimitry Andric // Record that we've taken the address of CatchRetTarget and no longer just 26260b57cec5SDimitry Andric // reference it in a terminator. 26270b57cec5SDimitry Andric CatchRetTarget->setHasAddressTaken(); 26280b57cec5SDimitry Andric } 26290b57cec5SDimitry Andric 26305ffd83dbSDimitry Andric bool X86FrameLowering::restoreCalleeSavedRegisters( 26315ffd83dbSDimitry Andric MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, 26325ffd83dbSDimitry Andric MutableArrayRef<CalleeSavedInfo> CSI, const TargetRegisterInfo *TRI) const { 26330b57cec5SDimitry Andric if (CSI.empty()) 26340b57cec5SDimitry Andric return false; 26350b57cec5SDimitry Andric 26360b57cec5SDimitry Andric if (MI != MBB.end() && isFuncletReturnInstr(*MI) && STI.isOSWindows()) { 26370b57cec5SDimitry Andric // Don't restore CSRs in 32-bit EH funclets. Matches 26380b57cec5SDimitry Andric // spillCalleeSavedRegisters. 26390b57cec5SDimitry Andric if (STI.is32Bit()) 26400b57cec5SDimitry Andric return true; 26410b57cec5SDimitry Andric // Don't restore CSRs before an SEH catchret. SEH except blocks do not form 26420b57cec5SDimitry Andric // funclets. emitEpilogue transforms these to normal jumps. 26430b57cec5SDimitry Andric if (MI->getOpcode() == X86::CATCHRET) { 26440b57cec5SDimitry Andric const Function &F = MBB.getParent()->getFunction(); 26450b57cec5SDimitry Andric bool IsSEH = isAsynchronousEHPersonality( 26460b57cec5SDimitry Andric classifyEHPersonality(F.getPersonalityFn())); 26470b57cec5SDimitry Andric if (IsSEH) 26480b57cec5SDimitry Andric return true; 26490b57cec5SDimitry Andric } 26500b57cec5SDimitry Andric } 26510b57cec5SDimitry Andric 26520b57cec5SDimitry Andric DebugLoc DL = MBB.findDebugLoc(MI); 26530b57cec5SDimitry Andric 26540b57cec5SDimitry Andric // Reload XMMs from stack frame. 26550b57cec5SDimitry Andric for (unsigned i = 0, e = CSI.size(); i != e; ++i) { 26560b57cec5SDimitry Andric unsigned Reg = CSI[i].getReg(); 26570b57cec5SDimitry Andric if (X86::GR64RegClass.contains(Reg) || 26580b57cec5SDimitry Andric X86::GR32RegClass.contains(Reg)) 26590b57cec5SDimitry Andric continue; 26600b57cec5SDimitry Andric 26610b57cec5SDimitry Andric // If this is k-register make sure we lookup via the largest legal type. 26620b57cec5SDimitry Andric MVT VT = MVT::Other; 26630b57cec5SDimitry Andric if (X86::VK16RegClass.contains(Reg)) 26640b57cec5SDimitry Andric VT = STI.hasBWI() ? MVT::v64i1 : MVT::v16i1; 26650b57cec5SDimitry Andric 26660b57cec5SDimitry Andric const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg, VT); 26670b57cec5SDimitry Andric TII.loadRegFromStackSlot(MBB, MI, Reg, CSI[i].getFrameIdx(), RC, TRI); 26680b57cec5SDimitry Andric } 26690b57cec5SDimitry Andric 26700b57cec5SDimitry Andric // POP GPRs. 26710b57cec5SDimitry Andric unsigned Opc = STI.is64Bit() ? X86::POP64r : X86::POP32r; 26720b57cec5SDimitry Andric for (unsigned i = 0, e = CSI.size(); i != e; ++i) { 26730b57cec5SDimitry Andric unsigned Reg = CSI[i].getReg(); 26740b57cec5SDimitry Andric if (!X86::GR64RegClass.contains(Reg) && 26750b57cec5SDimitry Andric !X86::GR32RegClass.contains(Reg)) 26760b57cec5SDimitry Andric continue; 26770b57cec5SDimitry Andric 26780b57cec5SDimitry Andric BuildMI(MBB, MI, DL, TII.get(Opc), Reg) 26790b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameDestroy); 26800b57cec5SDimitry Andric } 26810b57cec5SDimitry Andric return true; 26820b57cec5SDimitry Andric } 26830b57cec5SDimitry Andric 26840b57cec5SDimitry Andric void X86FrameLowering::determineCalleeSaves(MachineFunction &MF, 26850b57cec5SDimitry Andric BitVector &SavedRegs, 26860b57cec5SDimitry Andric RegScavenger *RS) const { 26870b57cec5SDimitry Andric TargetFrameLowering::determineCalleeSaves(MF, SavedRegs, RS); 26880b57cec5SDimitry Andric 26890b57cec5SDimitry Andric // Spill the BasePtr if it's used. 26900b57cec5SDimitry Andric if (TRI->hasBasePointer(MF)){ 26918bcb0991SDimitry Andric Register BasePtr = TRI->getBaseRegister(); 26920b57cec5SDimitry Andric if (STI.isTarget64BitILP32()) 26930b57cec5SDimitry Andric BasePtr = getX86SubSuperRegister(BasePtr, 64); 26940b57cec5SDimitry Andric SavedRegs.set(BasePtr); 26950b57cec5SDimitry Andric } 26960b57cec5SDimitry Andric } 26970b57cec5SDimitry Andric 26980b57cec5SDimitry Andric static bool 26990b57cec5SDimitry Andric HasNestArgument(const MachineFunction *MF) { 27000b57cec5SDimitry Andric const Function &F = MF->getFunction(); 27010b57cec5SDimitry Andric for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); 27020b57cec5SDimitry Andric I != E; I++) { 27038bcb0991SDimitry Andric if (I->hasNestAttr() && !I->use_empty()) 27040b57cec5SDimitry Andric return true; 27050b57cec5SDimitry Andric } 27060b57cec5SDimitry Andric return false; 27070b57cec5SDimitry Andric } 27080b57cec5SDimitry Andric 27090b57cec5SDimitry Andric /// GetScratchRegister - Get a temp register for performing work in the 27100b57cec5SDimitry Andric /// segmented stack and the Erlang/HiPE stack prologue. Depending on platform 27110b57cec5SDimitry Andric /// and the properties of the function either one or two registers will be 27120b57cec5SDimitry Andric /// needed. Set primary to true for the first register, false for the second. 27130b57cec5SDimitry Andric static unsigned 27140b57cec5SDimitry Andric GetScratchRegister(bool Is64Bit, bool IsLP64, const MachineFunction &MF, bool Primary) { 27150b57cec5SDimitry Andric CallingConv::ID CallingConvention = MF.getFunction().getCallingConv(); 27160b57cec5SDimitry Andric 27170b57cec5SDimitry Andric // Erlang stuff. 27180b57cec5SDimitry Andric if (CallingConvention == CallingConv::HiPE) { 27190b57cec5SDimitry Andric if (Is64Bit) 27200b57cec5SDimitry Andric return Primary ? X86::R14 : X86::R13; 27210b57cec5SDimitry Andric else 27220b57cec5SDimitry Andric return Primary ? X86::EBX : X86::EDI; 27230b57cec5SDimitry Andric } 27240b57cec5SDimitry Andric 27250b57cec5SDimitry Andric if (Is64Bit) { 27260b57cec5SDimitry Andric if (IsLP64) 27270b57cec5SDimitry Andric return Primary ? X86::R11 : X86::R12; 27280b57cec5SDimitry Andric else 27290b57cec5SDimitry Andric return Primary ? X86::R11D : X86::R12D; 27300b57cec5SDimitry Andric } 27310b57cec5SDimitry Andric 27320b57cec5SDimitry Andric bool IsNested = HasNestArgument(&MF); 27330b57cec5SDimitry Andric 27340b57cec5SDimitry Andric if (CallingConvention == CallingConv::X86_FastCall || 27358bcb0991SDimitry Andric CallingConvention == CallingConv::Fast || 27368bcb0991SDimitry Andric CallingConvention == CallingConv::Tail) { 27370b57cec5SDimitry Andric if (IsNested) 27380b57cec5SDimitry Andric report_fatal_error("Segmented stacks does not support fastcall with " 27390b57cec5SDimitry Andric "nested function."); 27400b57cec5SDimitry Andric return Primary ? X86::EAX : X86::ECX; 27410b57cec5SDimitry Andric } 27420b57cec5SDimitry Andric if (IsNested) 27430b57cec5SDimitry Andric return Primary ? X86::EDX : X86::EAX; 27440b57cec5SDimitry Andric return Primary ? X86::ECX : X86::EAX; 27450b57cec5SDimitry Andric } 27460b57cec5SDimitry Andric 27470b57cec5SDimitry Andric // The stack limit in the TCB is set to this many bytes above the actual stack 27480b57cec5SDimitry Andric // limit. 27490b57cec5SDimitry Andric static const uint64_t kSplitStackAvailable = 256; 27500b57cec5SDimitry Andric 27510b57cec5SDimitry Andric void X86FrameLowering::adjustForSegmentedStacks( 27520b57cec5SDimitry Andric MachineFunction &MF, MachineBasicBlock &PrologueMBB) const { 27530b57cec5SDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo(); 27540b57cec5SDimitry Andric uint64_t StackSize; 27550b57cec5SDimitry Andric unsigned TlsReg, TlsOffset; 27560b57cec5SDimitry Andric DebugLoc DL; 27570b57cec5SDimitry Andric 27580b57cec5SDimitry Andric // To support shrink-wrapping we would need to insert the new blocks 27590b57cec5SDimitry Andric // at the right place and update the branches to PrologueMBB. 27600b57cec5SDimitry Andric assert(&(*MF.begin()) == &PrologueMBB && "Shrink-wrapping not supported yet"); 27610b57cec5SDimitry Andric 27620b57cec5SDimitry Andric unsigned ScratchReg = GetScratchRegister(Is64Bit, IsLP64, MF, true); 27630b57cec5SDimitry Andric assert(!MF.getRegInfo().isLiveIn(ScratchReg) && 27640b57cec5SDimitry Andric "Scratch register is live-in"); 27650b57cec5SDimitry Andric 27660b57cec5SDimitry Andric if (MF.getFunction().isVarArg()) 27670b57cec5SDimitry Andric report_fatal_error("Segmented stacks do not support vararg functions."); 27680b57cec5SDimitry Andric if (!STI.isTargetLinux() && !STI.isTargetDarwin() && !STI.isTargetWin32() && 27690b57cec5SDimitry Andric !STI.isTargetWin64() && !STI.isTargetFreeBSD() && 27700b57cec5SDimitry Andric !STI.isTargetDragonFly()) 27710b57cec5SDimitry Andric report_fatal_error("Segmented stacks not supported on this platform."); 27720b57cec5SDimitry Andric 27730b57cec5SDimitry Andric // Eventually StackSize will be calculated by a link-time pass; which will 27740b57cec5SDimitry Andric // also decide whether checking code needs to be injected into this particular 27750b57cec5SDimitry Andric // prologue. 27760b57cec5SDimitry Andric StackSize = MFI.getStackSize(); 27770b57cec5SDimitry Andric 27780b57cec5SDimitry Andric // Do not generate a prologue for leaf functions with a stack of size zero. 27790b57cec5SDimitry Andric // For non-leaf functions we have to allow for the possibility that the 27800b57cec5SDimitry Andric // callis to a non-split function, as in PR37807. This function could also 27810b57cec5SDimitry Andric // take the address of a non-split function. When the linker tries to adjust 27820b57cec5SDimitry Andric // its non-existent prologue, it would fail with an error. Mark the object 27830b57cec5SDimitry Andric // file so that such failures are not errors. See this Go language bug-report 27840b57cec5SDimitry Andric // https://go-review.googlesource.com/c/go/+/148819/ 27850b57cec5SDimitry Andric if (StackSize == 0 && !MFI.hasTailCall()) { 27860b57cec5SDimitry Andric MF.getMMI().setHasNosplitStack(true); 27870b57cec5SDimitry Andric return; 27880b57cec5SDimitry Andric } 27890b57cec5SDimitry Andric 27900b57cec5SDimitry Andric MachineBasicBlock *allocMBB = MF.CreateMachineBasicBlock(); 27910b57cec5SDimitry Andric MachineBasicBlock *checkMBB = MF.CreateMachineBasicBlock(); 27920b57cec5SDimitry Andric X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>(); 27930b57cec5SDimitry Andric bool IsNested = false; 27940b57cec5SDimitry Andric 27950b57cec5SDimitry Andric // We need to know if the function has a nest argument only in 64 bit mode. 27960b57cec5SDimitry Andric if (Is64Bit) 27970b57cec5SDimitry Andric IsNested = HasNestArgument(&MF); 27980b57cec5SDimitry Andric 27990b57cec5SDimitry Andric // The MOV R10, RAX needs to be in a different block, since the RET we emit in 28000b57cec5SDimitry Andric // allocMBB needs to be last (terminating) instruction. 28010b57cec5SDimitry Andric 28020b57cec5SDimitry Andric for (const auto &LI : PrologueMBB.liveins()) { 28030b57cec5SDimitry Andric allocMBB->addLiveIn(LI); 28040b57cec5SDimitry Andric checkMBB->addLiveIn(LI); 28050b57cec5SDimitry Andric } 28060b57cec5SDimitry Andric 28070b57cec5SDimitry Andric if (IsNested) 28080b57cec5SDimitry Andric allocMBB->addLiveIn(IsLP64 ? X86::R10 : X86::R10D); 28090b57cec5SDimitry Andric 28100b57cec5SDimitry Andric MF.push_front(allocMBB); 28110b57cec5SDimitry Andric MF.push_front(checkMBB); 28120b57cec5SDimitry Andric 28130b57cec5SDimitry Andric // When the frame size is less than 256 we just compare the stack 28140b57cec5SDimitry Andric // boundary directly to the value of the stack pointer, per gcc. 28150b57cec5SDimitry Andric bool CompareStackPointer = StackSize < kSplitStackAvailable; 28160b57cec5SDimitry Andric 28170b57cec5SDimitry Andric // Read the limit off the current stacklet off the stack_guard location. 28180b57cec5SDimitry Andric if (Is64Bit) { 28190b57cec5SDimitry Andric if (STI.isTargetLinux()) { 28200b57cec5SDimitry Andric TlsReg = X86::FS; 28210b57cec5SDimitry Andric TlsOffset = IsLP64 ? 0x70 : 0x40; 28220b57cec5SDimitry Andric } else if (STI.isTargetDarwin()) { 28230b57cec5SDimitry Andric TlsReg = X86::GS; 28240b57cec5SDimitry Andric TlsOffset = 0x60 + 90*8; // See pthread_machdep.h. Steal TLS slot 90. 28250b57cec5SDimitry Andric } else if (STI.isTargetWin64()) { 28260b57cec5SDimitry Andric TlsReg = X86::GS; 28270b57cec5SDimitry Andric TlsOffset = 0x28; // pvArbitrary, reserved for application use 28280b57cec5SDimitry Andric } else if (STI.isTargetFreeBSD()) { 28290b57cec5SDimitry Andric TlsReg = X86::FS; 28300b57cec5SDimitry Andric TlsOffset = 0x18; 28310b57cec5SDimitry Andric } else if (STI.isTargetDragonFly()) { 28320b57cec5SDimitry Andric TlsReg = X86::FS; 28330b57cec5SDimitry Andric TlsOffset = 0x20; // use tls_tcb.tcb_segstack 28340b57cec5SDimitry Andric } else { 28350b57cec5SDimitry Andric report_fatal_error("Segmented stacks not supported on this platform."); 28360b57cec5SDimitry Andric } 28370b57cec5SDimitry Andric 28380b57cec5SDimitry Andric if (CompareStackPointer) 28390b57cec5SDimitry Andric ScratchReg = IsLP64 ? X86::RSP : X86::ESP; 28400b57cec5SDimitry Andric else 28410b57cec5SDimitry Andric BuildMI(checkMBB, DL, TII.get(IsLP64 ? X86::LEA64r : X86::LEA64_32r), ScratchReg).addReg(X86::RSP) 28420b57cec5SDimitry Andric .addImm(1).addReg(0).addImm(-StackSize).addReg(0); 28430b57cec5SDimitry Andric 28440b57cec5SDimitry Andric BuildMI(checkMBB, DL, TII.get(IsLP64 ? X86::CMP64rm : X86::CMP32rm)).addReg(ScratchReg) 28450b57cec5SDimitry Andric .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg); 28460b57cec5SDimitry Andric } else { 28470b57cec5SDimitry Andric if (STI.isTargetLinux()) { 28480b57cec5SDimitry Andric TlsReg = X86::GS; 28490b57cec5SDimitry Andric TlsOffset = 0x30; 28500b57cec5SDimitry Andric } else if (STI.isTargetDarwin()) { 28510b57cec5SDimitry Andric TlsReg = X86::GS; 28520b57cec5SDimitry Andric TlsOffset = 0x48 + 90*4; 28530b57cec5SDimitry Andric } else if (STI.isTargetWin32()) { 28540b57cec5SDimitry Andric TlsReg = X86::FS; 28550b57cec5SDimitry Andric TlsOffset = 0x14; // pvArbitrary, reserved for application use 28560b57cec5SDimitry Andric } else if (STI.isTargetDragonFly()) { 28570b57cec5SDimitry Andric TlsReg = X86::FS; 28580b57cec5SDimitry Andric TlsOffset = 0x10; // use tls_tcb.tcb_segstack 28590b57cec5SDimitry Andric } else if (STI.isTargetFreeBSD()) { 28600b57cec5SDimitry Andric report_fatal_error("Segmented stacks not supported on FreeBSD i386."); 28610b57cec5SDimitry Andric } else { 28620b57cec5SDimitry Andric report_fatal_error("Segmented stacks not supported on this platform."); 28630b57cec5SDimitry Andric } 28640b57cec5SDimitry Andric 28650b57cec5SDimitry Andric if (CompareStackPointer) 28660b57cec5SDimitry Andric ScratchReg = X86::ESP; 28670b57cec5SDimitry Andric else 28680b57cec5SDimitry Andric BuildMI(checkMBB, DL, TII.get(X86::LEA32r), ScratchReg).addReg(X86::ESP) 28690b57cec5SDimitry Andric .addImm(1).addReg(0).addImm(-StackSize).addReg(0); 28700b57cec5SDimitry Andric 28710b57cec5SDimitry Andric if (STI.isTargetLinux() || STI.isTargetWin32() || STI.isTargetWin64() || 28720b57cec5SDimitry Andric STI.isTargetDragonFly()) { 28730b57cec5SDimitry Andric BuildMI(checkMBB, DL, TII.get(X86::CMP32rm)).addReg(ScratchReg) 28740b57cec5SDimitry Andric .addReg(0).addImm(0).addReg(0).addImm(TlsOffset).addReg(TlsReg); 28750b57cec5SDimitry Andric } else if (STI.isTargetDarwin()) { 28760b57cec5SDimitry Andric 28770b57cec5SDimitry Andric // TlsOffset doesn't fit into a mod r/m byte so we need an extra register. 28780b57cec5SDimitry Andric unsigned ScratchReg2; 28790b57cec5SDimitry Andric bool SaveScratch2; 28800b57cec5SDimitry Andric if (CompareStackPointer) { 28810b57cec5SDimitry Andric // The primary scratch register is available for holding the TLS offset. 28820b57cec5SDimitry Andric ScratchReg2 = GetScratchRegister(Is64Bit, IsLP64, MF, true); 28830b57cec5SDimitry Andric SaveScratch2 = false; 28840b57cec5SDimitry Andric } else { 28850b57cec5SDimitry Andric // Need to use a second register to hold the TLS offset 28860b57cec5SDimitry Andric ScratchReg2 = GetScratchRegister(Is64Bit, IsLP64, MF, false); 28870b57cec5SDimitry Andric 28880b57cec5SDimitry Andric // Unfortunately, with fastcc the second scratch register may hold an 28890b57cec5SDimitry Andric // argument. 28900b57cec5SDimitry Andric SaveScratch2 = MF.getRegInfo().isLiveIn(ScratchReg2); 28910b57cec5SDimitry Andric } 28920b57cec5SDimitry Andric 28930b57cec5SDimitry Andric // If Scratch2 is live-in then it needs to be saved. 28940b57cec5SDimitry Andric assert((!MF.getRegInfo().isLiveIn(ScratchReg2) || SaveScratch2) && 28950b57cec5SDimitry Andric "Scratch register is live-in and not saved"); 28960b57cec5SDimitry Andric 28970b57cec5SDimitry Andric if (SaveScratch2) 28980b57cec5SDimitry Andric BuildMI(checkMBB, DL, TII.get(X86::PUSH32r)) 28990b57cec5SDimitry Andric .addReg(ScratchReg2, RegState::Kill); 29000b57cec5SDimitry Andric 29010b57cec5SDimitry Andric BuildMI(checkMBB, DL, TII.get(X86::MOV32ri), ScratchReg2) 29020b57cec5SDimitry Andric .addImm(TlsOffset); 29030b57cec5SDimitry Andric BuildMI(checkMBB, DL, TII.get(X86::CMP32rm)) 29040b57cec5SDimitry Andric .addReg(ScratchReg) 29050b57cec5SDimitry Andric .addReg(ScratchReg2).addImm(1).addReg(0) 29060b57cec5SDimitry Andric .addImm(0) 29070b57cec5SDimitry Andric .addReg(TlsReg); 29080b57cec5SDimitry Andric 29090b57cec5SDimitry Andric if (SaveScratch2) 29100b57cec5SDimitry Andric BuildMI(checkMBB, DL, TII.get(X86::POP32r), ScratchReg2); 29110b57cec5SDimitry Andric } 29120b57cec5SDimitry Andric } 29130b57cec5SDimitry Andric 29140b57cec5SDimitry Andric // This jump is taken if SP >= (Stacklet Limit + Stack Space required). 29150b57cec5SDimitry Andric // It jumps to normal execution of the function body. 29160b57cec5SDimitry Andric BuildMI(checkMBB, DL, TII.get(X86::JCC_1)).addMBB(&PrologueMBB).addImm(X86::COND_A); 29170b57cec5SDimitry Andric 29180b57cec5SDimitry Andric // On 32 bit we first push the arguments size and then the frame size. On 64 29190b57cec5SDimitry Andric // bit, we pass the stack frame size in r10 and the argument size in r11. 29200b57cec5SDimitry Andric if (Is64Bit) { 29210b57cec5SDimitry Andric // Functions with nested arguments use R10, so it needs to be saved across 29220b57cec5SDimitry Andric // the call to _morestack 29230b57cec5SDimitry Andric 29240b57cec5SDimitry Andric const unsigned RegAX = IsLP64 ? X86::RAX : X86::EAX; 29250b57cec5SDimitry Andric const unsigned Reg10 = IsLP64 ? X86::R10 : X86::R10D; 29260b57cec5SDimitry Andric const unsigned Reg11 = IsLP64 ? X86::R11 : X86::R11D; 29270b57cec5SDimitry Andric const unsigned MOVrr = IsLP64 ? X86::MOV64rr : X86::MOV32rr; 29280b57cec5SDimitry Andric const unsigned MOVri = IsLP64 ? X86::MOV64ri : X86::MOV32ri; 29290b57cec5SDimitry Andric 29300b57cec5SDimitry Andric if (IsNested) 29310b57cec5SDimitry Andric BuildMI(allocMBB, DL, TII.get(MOVrr), RegAX).addReg(Reg10); 29320b57cec5SDimitry Andric 29330b57cec5SDimitry Andric BuildMI(allocMBB, DL, TII.get(MOVri), Reg10) 29340b57cec5SDimitry Andric .addImm(StackSize); 29350b57cec5SDimitry Andric BuildMI(allocMBB, DL, TII.get(MOVri), Reg11) 29360b57cec5SDimitry Andric .addImm(X86FI->getArgumentStackSize()); 29370b57cec5SDimitry Andric } else { 29380b57cec5SDimitry Andric BuildMI(allocMBB, DL, TII.get(X86::PUSHi32)) 29390b57cec5SDimitry Andric .addImm(X86FI->getArgumentStackSize()); 29400b57cec5SDimitry Andric BuildMI(allocMBB, DL, TII.get(X86::PUSHi32)) 29410b57cec5SDimitry Andric .addImm(StackSize); 29420b57cec5SDimitry Andric } 29430b57cec5SDimitry Andric 29440b57cec5SDimitry Andric // __morestack is in libgcc 29450b57cec5SDimitry Andric if (Is64Bit && MF.getTarget().getCodeModel() == CodeModel::Large) { 29460b57cec5SDimitry Andric // Under the large code model, we cannot assume that __morestack lives 29470b57cec5SDimitry Andric // within 2^31 bytes of the call site, so we cannot use pc-relative 29480b57cec5SDimitry Andric // addressing. We cannot perform the call via a temporary register, 29490b57cec5SDimitry Andric // as the rax register may be used to store the static chain, and all 29500b57cec5SDimitry Andric // other suitable registers may be either callee-save or used for 29510b57cec5SDimitry Andric // parameter passing. We cannot use the stack at this point either 29520b57cec5SDimitry Andric // because __morestack manipulates the stack directly. 29530b57cec5SDimitry Andric // 29540b57cec5SDimitry Andric // To avoid these issues, perform an indirect call via a read-only memory 29550b57cec5SDimitry Andric // location containing the address. 29560b57cec5SDimitry Andric // 29570b57cec5SDimitry Andric // This solution is not perfect, as it assumes that the .rodata section 29580b57cec5SDimitry Andric // is laid out within 2^31 bytes of each function body, but this seems 29590b57cec5SDimitry Andric // to be sufficient for JIT. 29600b57cec5SDimitry Andric // FIXME: Add retpoline support and remove the error here.. 29610946e70aSDimitry Andric if (STI.useIndirectThunkCalls()) 29620b57cec5SDimitry Andric report_fatal_error("Emitting morestack calls on 64-bit with the large " 29630946e70aSDimitry Andric "code model and thunks not yet implemented."); 29640b57cec5SDimitry Andric BuildMI(allocMBB, DL, TII.get(X86::CALL64m)) 29650b57cec5SDimitry Andric .addReg(X86::RIP) 29660b57cec5SDimitry Andric .addImm(0) 29670b57cec5SDimitry Andric .addReg(0) 29680b57cec5SDimitry Andric .addExternalSymbol("__morestack_addr") 29690b57cec5SDimitry Andric .addReg(0); 29700b57cec5SDimitry Andric MF.getMMI().setUsesMorestackAddr(true); 29710b57cec5SDimitry Andric } else { 29720b57cec5SDimitry Andric if (Is64Bit) 29730b57cec5SDimitry Andric BuildMI(allocMBB, DL, TII.get(X86::CALL64pcrel32)) 29740b57cec5SDimitry Andric .addExternalSymbol("__morestack"); 29750b57cec5SDimitry Andric else 29760b57cec5SDimitry Andric BuildMI(allocMBB, DL, TII.get(X86::CALLpcrel32)) 29770b57cec5SDimitry Andric .addExternalSymbol("__morestack"); 29780b57cec5SDimitry Andric } 29790b57cec5SDimitry Andric 29800b57cec5SDimitry Andric if (IsNested) 29810b57cec5SDimitry Andric BuildMI(allocMBB, DL, TII.get(X86::MORESTACK_RET_RESTORE_R10)); 29820b57cec5SDimitry Andric else 29830b57cec5SDimitry Andric BuildMI(allocMBB, DL, TII.get(X86::MORESTACK_RET)); 29840b57cec5SDimitry Andric 29850b57cec5SDimitry Andric allocMBB->addSuccessor(&PrologueMBB); 29860b57cec5SDimitry Andric 29870b57cec5SDimitry Andric checkMBB->addSuccessor(allocMBB, BranchProbability::getZero()); 29880b57cec5SDimitry Andric checkMBB->addSuccessor(&PrologueMBB, BranchProbability::getOne()); 29890b57cec5SDimitry Andric 29900b57cec5SDimitry Andric #ifdef EXPENSIVE_CHECKS 29910b57cec5SDimitry Andric MF.verify(); 29920b57cec5SDimitry Andric #endif 29930b57cec5SDimitry Andric } 29940b57cec5SDimitry Andric 29950b57cec5SDimitry Andric /// Lookup an ERTS parameter in the !hipe.literals named metadata node. 29960b57cec5SDimitry Andric /// HiPE provides Erlang Runtime System-internal parameters, such as PCB offsets 29970b57cec5SDimitry Andric /// to fields it needs, through a named metadata node "hipe.literals" containing 29980b57cec5SDimitry Andric /// name-value pairs. 29990b57cec5SDimitry Andric static unsigned getHiPELiteral( 30000b57cec5SDimitry Andric NamedMDNode *HiPELiteralsMD, const StringRef LiteralName) { 30010b57cec5SDimitry Andric for (int i = 0, e = HiPELiteralsMD->getNumOperands(); i != e; ++i) { 30020b57cec5SDimitry Andric MDNode *Node = HiPELiteralsMD->getOperand(i); 30030b57cec5SDimitry Andric if (Node->getNumOperands() != 2) continue; 30040b57cec5SDimitry Andric MDString *NodeName = dyn_cast<MDString>(Node->getOperand(0)); 30050b57cec5SDimitry Andric ValueAsMetadata *NodeVal = dyn_cast<ValueAsMetadata>(Node->getOperand(1)); 30060b57cec5SDimitry Andric if (!NodeName || !NodeVal) continue; 30070b57cec5SDimitry Andric ConstantInt *ValConst = dyn_cast_or_null<ConstantInt>(NodeVal->getValue()); 30080b57cec5SDimitry Andric if (ValConst && NodeName->getString() == LiteralName) { 30090b57cec5SDimitry Andric return ValConst->getZExtValue(); 30100b57cec5SDimitry Andric } 30110b57cec5SDimitry Andric } 30120b57cec5SDimitry Andric 30130b57cec5SDimitry Andric report_fatal_error("HiPE literal " + LiteralName 30140b57cec5SDimitry Andric + " required but not provided"); 30150b57cec5SDimitry Andric } 30160b57cec5SDimitry Andric 30178bcb0991SDimitry Andric // Return true if there are no non-ehpad successors to MBB and there are no 30188bcb0991SDimitry Andric // non-meta instructions between MBBI and MBB.end(). 30198bcb0991SDimitry Andric static bool blockEndIsUnreachable(const MachineBasicBlock &MBB, 30208bcb0991SDimitry Andric MachineBasicBlock::const_iterator MBBI) { 3021e8d8bef9SDimitry Andric return llvm::all_of( 3022e8d8bef9SDimitry Andric MBB.successors(), 30238bcb0991SDimitry Andric [](const MachineBasicBlock *Succ) { return Succ->isEHPad(); }) && 30248bcb0991SDimitry Andric std::all_of(MBBI, MBB.end(), [](const MachineInstr &MI) { 30258bcb0991SDimitry Andric return MI.isMetaInstruction(); 30268bcb0991SDimitry Andric }); 30278bcb0991SDimitry Andric } 30288bcb0991SDimitry Andric 30290b57cec5SDimitry Andric /// Erlang programs may need a special prologue to handle the stack size they 30300b57cec5SDimitry Andric /// might need at runtime. That is because Erlang/OTP does not implement a C 30310b57cec5SDimitry Andric /// stack but uses a custom implementation of hybrid stack/heap architecture. 30320b57cec5SDimitry Andric /// (for more information see Eric Stenman's Ph.D. thesis: 30330b57cec5SDimitry Andric /// http://publications.uu.se/uu/fulltext/nbn_se_uu_diva-2688.pdf) 30340b57cec5SDimitry Andric /// 30350b57cec5SDimitry Andric /// CheckStack: 30360b57cec5SDimitry Andric /// temp0 = sp - MaxStack 30370b57cec5SDimitry Andric /// if( temp0 < SP_LIMIT(P) ) goto IncStack else goto OldStart 30380b57cec5SDimitry Andric /// OldStart: 30390b57cec5SDimitry Andric /// ... 30400b57cec5SDimitry Andric /// IncStack: 30410b57cec5SDimitry Andric /// call inc_stack # doubles the stack space 30420b57cec5SDimitry Andric /// temp0 = sp - MaxStack 30430b57cec5SDimitry Andric /// if( temp0 < SP_LIMIT(P) ) goto IncStack else goto OldStart 30440b57cec5SDimitry Andric void X86FrameLowering::adjustForHiPEPrologue( 30450b57cec5SDimitry Andric MachineFunction &MF, MachineBasicBlock &PrologueMBB) const { 30460b57cec5SDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo(); 30470b57cec5SDimitry Andric DebugLoc DL; 30480b57cec5SDimitry Andric 30490b57cec5SDimitry Andric // To support shrink-wrapping we would need to insert the new blocks 30500b57cec5SDimitry Andric // at the right place and update the branches to PrologueMBB. 30510b57cec5SDimitry Andric assert(&(*MF.begin()) == &PrologueMBB && "Shrink-wrapping not supported yet"); 30520b57cec5SDimitry Andric 30530b57cec5SDimitry Andric // HiPE-specific values 30540b57cec5SDimitry Andric NamedMDNode *HiPELiteralsMD = MF.getMMI().getModule() 30550b57cec5SDimitry Andric ->getNamedMetadata("hipe.literals"); 30560b57cec5SDimitry Andric if (!HiPELiteralsMD) 30570b57cec5SDimitry Andric report_fatal_error( 30580b57cec5SDimitry Andric "Can't generate HiPE prologue without runtime parameters"); 30590b57cec5SDimitry Andric const unsigned HipeLeafWords 30600b57cec5SDimitry Andric = getHiPELiteral(HiPELiteralsMD, 30610b57cec5SDimitry Andric Is64Bit ? "AMD64_LEAF_WORDS" : "X86_LEAF_WORDS"); 30620b57cec5SDimitry Andric const unsigned CCRegisteredArgs = Is64Bit ? 6 : 5; 30630b57cec5SDimitry Andric const unsigned Guaranteed = HipeLeafWords * SlotSize; 30640b57cec5SDimitry Andric unsigned CallerStkArity = MF.getFunction().arg_size() > CCRegisteredArgs ? 30650b57cec5SDimitry Andric MF.getFunction().arg_size() - CCRegisteredArgs : 0; 30660b57cec5SDimitry Andric unsigned MaxStack = MFI.getStackSize() + CallerStkArity*SlotSize + SlotSize; 30670b57cec5SDimitry Andric 30680b57cec5SDimitry Andric assert(STI.isTargetLinux() && 30690b57cec5SDimitry Andric "HiPE prologue is only supported on Linux operating systems."); 30700b57cec5SDimitry Andric 30710b57cec5SDimitry Andric // Compute the largest caller's frame that is needed to fit the callees' 30720b57cec5SDimitry Andric // frames. This 'MaxStack' is computed from: 30730b57cec5SDimitry Andric // 30740b57cec5SDimitry Andric // a) the fixed frame size, which is the space needed for all spilled temps, 30750b57cec5SDimitry Andric // b) outgoing on-stack parameter areas, and 30760b57cec5SDimitry Andric // c) the minimum stack space this function needs to make available for the 30770b57cec5SDimitry Andric // functions it calls (a tunable ABI property). 30780b57cec5SDimitry Andric if (MFI.hasCalls()) { 30790b57cec5SDimitry Andric unsigned MoreStackForCalls = 0; 30800b57cec5SDimitry Andric 30810b57cec5SDimitry Andric for (auto &MBB : MF) { 30820b57cec5SDimitry Andric for (auto &MI : MBB) { 30830b57cec5SDimitry Andric if (!MI.isCall()) 30840b57cec5SDimitry Andric continue; 30850b57cec5SDimitry Andric 30860b57cec5SDimitry Andric // Get callee operand. 30870b57cec5SDimitry Andric const MachineOperand &MO = MI.getOperand(0); 30880b57cec5SDimitry Andric 30890b57cec5SDimitry Andric // Only take account of global function calls (no closures etc.). 30900b57cec5SDimitry Andric if (!MO.isGlobal()) 30910b57cec5SDimitry Andric continue; 30920b57cec5SDimitry Andric 30930b57cec5SDimitry Andric const Function *F = dyn_cast<Function>(MO.getGlobal()); 30940b57cec5SDimitry Andric if (!F) 30950b57cec5SDimitry Andric continue; 30960b57cec5SDimitry Andric 30970b57cec5SDimitry Andric // Do not update 'MaxStack' for primitive and built-in functions 30980b57cec5SDimitry Andric // (encoded with names either starting with "erlang."/"bif_" or not 30990b57cec5SDimitry Andric // having a ".", such as a simple <Module>.<Function>.<Arity>, or an 31000b57cec5SDimitry Andric // "_", such as the BIF "suspend_0") as they are executed on another 31010b57cec5SDimitry Andric // stack. 3102*349cc55cSDimitry Andric if (F->getName().contains("erlang.") || F->getName().contains("bif_") || 31030b57cec5SDimitry Andric F->getName().find_first_of("._") == StringRef::npos) 31040b57cec5SDimitry Andric continue; 31050b57cec5SDimitry Andric 31060b57cec5SDimitry Andric unsigned CalleeStkArity = 31070b57cec5SDimitry Andric F->arg_size() > CCRegisteredArgs ? F->arg_size()-CCRegisteredArgs : 0; 31080b57cec5SDimitry Andric if (HipeLeafWords - 1 > CalleeStkArity) 31090b57cec5SDimitry Andric MoreStackForCalls = std::max(MoreStackForCalls, 31100b57cec5SDimitry Andric (HipeLeafWords - 1 - CalleeStkArity) * SlotSize); 31110b57cec5SDimitry Andric } 31120b57cec5SDimitry Andric } 31130b57cec5SDimitry Andric MaxStack += MoreStackForCalls; 31140b57cec5SDimitry Andric } 31150b57cec5SDimitry Andric 31160b57cec5SDimitry Andric // If the stack frame needed is larger than the guaranteed then runtime checks 31170b57cec5SDimitry Andric // and calls to "inc_stack_0" BIF should be inserted in the assembly prologue. 31180b57cec5SDimitry Andric if (MaxStack > Guaranteed) { 31190b57cec5SDimitry Andric MachineBasicBlock *stackCheckMBB = MF.CreateMachineBasicBlock(); 31200b57cec5SDimitry Andric MachineBasicBlock *incStackMBB = MF.CreateMachineBasicBlock(); 31210b57cec5SDimitry Andric 31220b57cec5SDimitry Andric for (const auto &LI : PrologueMBB.liveins()) { 31230b57cec5SDimitry Andric stackCheckMBB->addLiveIn(LI); 31240b57cec5SDimitry Andric incStackMBB->addLiveIn(LI); 31250b57cec5SDimitry Andric } 31260b57cec5SDimitry Andric 31270b57cec5SDimitry Andric MF.push_front(incStackMBB); 31280b57cec5SDimitry Andric MF.push_front(stackCheckMBB); 31290b57cec5SDimitry Andric 31300b57cec5SDimitry Andric unsigned ScratchReg, SPReg, PReg, SPLimitOffset; 31310b57cec5SDimitry Andric unsigned LEAop, CMPop, CALLop; 31320b57cec5SDimitry Andric SPLimitOffset = getHiPELiteral(HiPELiteralsMD, "P_NSP_LIMIT"); 31330b57cec5SDimitry Andric if (Is64Bit) { 31340b57cec5SDimitry Andric SPReg = X86::RSP; 31350b57cec5SDimitry Andric PReg = X86::RBP; 31360b57cec5SDimitry Andric LEAop = X86::LEA64r; 31370b57cec5SDimitry Andric CMPop = X86::CMP64rm; 31380b57cec5SDimitry Andric CALLop = X86::CALL64pcrel32; 31390b57cec5SDimitry Andric } else { 31400b57cec5SDimitry Andric SPReg = X86::ESP; 31410b57cec5SDimitry Andric PReg = X86::EBP; 31420b57cec5SDimitry Andric LEAop = X86::LEA32r; 31430b57cec5SDimitry Andric CMPop = X86::CMP32rm; 31440b57cec5SDimitry Andric CALLop = X86::CALLpcrel32; 31450b57cec5SDimitry Andric } 31460b57cec5SDimitry Andric 31470b57cec5SDimitry Andric ScratchReg = GetScratchRegister(Is64Bit, IsLP64, MF, true); 31480b57cec5SDimitry Andric assert(!MF.getRegInfo().isLiveIn(ScratchReg) && 31490b57cec5SDimitry Andric "HiPE prologue scratch register is live-in"); 31500b57cec5SDimitry Andric 31510b57cec5SDimitry Andric // Create new MBB for StackCheck: 31520b57cec5SDimitry Andric addRegOffset(BuildMI(stackCheckMBB, DL, TII.get(LEAop), ScratchReg), 31530b57cec5SDimitry Andric SPReg, false, -MaxStack); 31540b57cec5SDimitry Andric // SPLimitOffset is in a fixed heap location (pointed by BP). 31550b57cec5SDimitry Andric addRegOffset(BuildMI(stackCheckMBB, DL, TII.get(CMPop)) 31560b57cec5SDimitry Andric .addReg(ScratchReg), PReg, false, SPLimitOffset); 31570b57cec5SDimitry Andric BuildMI(stackCheckMBB, DL, TII.get(X86::JCC_1)).addMBB(&PrologueMBB).addImm(X86::COND_AE); 31580b57cec5SDimitry Andric 31590b57cec5SDimitry Andric // Create new MBB for IncStack: 31600b57cec5SDimitry Andric BuildMI(incStackMBB, DL, TII.get(CALLop)). 31610b57cec5SDimitry Andric addExternalSymbol("inc_stack_0"); 31620b57cec5SDimitry Andric addRegOffset(BuildMI(incStackMBB, DL, TII.get(LEAop), ScratchReg), 31630b57cec5SDimitry Andric SPReg, false, -MaxStack); 31640b57cec5SDimitry Andric addRegOffset(BuildMI(incStackMBB, DL, TII.get(CMPop)) 31650b57cec5SDimitry Andric .addReg(ScratchReg), PReg, false, SPLimitOffset); 31660b57cec5SDimitry Andric BuildMI(incStackMBB, DL, TII.get(X86::JCC_1)).addMBB(incStackMBB).addImm(X86::COND_LE); 31670b57cec5SDimitry Andric 31680b57cec5SDimitry Andric stackCheckMBB->addSuccessor(&PrologueMBB, {99, 100}); 31690b57cec5SDimitry Andric stackCheckMBB->addSuccessor(incStackMBB, {1, 100}); 31700b57cec5SDimitry Andric incStackMBB->addSuccessor(&PrologueMBB, {99, 100}); 31710b57cec5SDimitry Andric incStackMBB->addSuccessor(incStackMBB, {1, 100}); 31720b57cec5SDimitry Andric } 31730b57cec5SDimitry Andric #ifdef EXPENSIVE_CHECKS 31740b57cec5SDimitry Andric MF.verify(); 31750b57cec5SDimitry Andric #endif 31760b57cec5SDimitry Andric } 31770b57cec5SDimitry Andric 31780b57cec5SDimitry Andric bool X86FrameLowering::adjustStackWithPops(MachineBasicBlock &MBB, 31790b57cec5SDimitry Andric MachineBasicBlock::iterator MBBI, 31800b57cec5SDimitry Andric const DebugLoc &DL, 31810b57cec5SDimitry Andric int Offset) const { 31820b57cec5SDimitry Andric if (Offset <= 0) 31830b57cec5SDimitry Andric return false; 31840b57cec5SDimitry Andric 31850b57cec5SDimitry Andric if (Offset % SlotSize) 31860b57cec5SDimitry Andric return false; 31870b57cec5SDimitry Andric 31880b57cec5SDimitry Andric int NumPops = Offset / SlotSize; 31890b57cec5SDimitry Andric // This is only worth it if we have at most 2 pops. 31900b57cec5SDimitry Andric if (NumPops != 1 && NumPops != 2) 31910b57cec5SDimitry Andric return false; 31920b57cec5SDimitry Andric 31930b57cec5SDimitry Andric // Handle only the trivial case where the adjustment directly follows 31940b57cec5SDimitry Andric // a call. This is the most common one, anyway. 31950b57cec5SDimitry Andric if (MBBI == MBB.begin()) 31960b57cec5SDimitry Andric return false; 31970b57cec5SDimitry Andric MachineBasicBlock::iterator Prev = std::prev(MBBI); 31980b57cec5SDimitry Andric if (!Prev->isCall() || !Prev->getOperand(1).isRegMask()) 31990b57cec5SDimitry Andric return false; 32000b57cec5SDimitry Andric 32010b57cec5SDimitry Andric unsigned Regs[2]; 32020b57cec5SDimitry Andric unsigned FoundRegs = 0; 32030b57cec5SDimitry Andric 3204e8d8bef9SDimitry Andric const MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 3205e8d8bef9SDimitry Andric const MachineOperand &RegMask = Prev->getOperand(1); 32060b57cec5SDimitry Andric 32070b57cec5SDimitry Andric auto &RegClass = 32080b57cec5SDimitry Andric Is64Bit ? X86::GR64_NOREX_NOSPRegClass : X86::GR32_NOREX_NOSPRegClass; 32090b57cec5SDimitry Andric // Try to find up to NumPops free registers. 32100b57cec5SDimitry Andric for (auto Candidate : RegClass) { 32110b57cec5SDimitry Andric // Poor man's liveness: 32120b57cec5SDimitry Andric // Since we're immediately after a call, any register that is clobbered 32130b57cec5SDimitry Andric // by the call and not defined by it can be considered dead. 32140b57cec5SDimitry Andric if (!RegMask.clobbersPhysReg(Candidate)) 32150b57cec5SDimitry Andric continue; 32160b57cec5SDimitry Andric 32170b57cec5SDimitry Andric // Don't clobber reserved registers 32180b57cec5SDimitry Andric if (MRI.isReserved(Candidate)) 32190b57cec5SDimitry Andric continue; 32200b57cec5SDimitry Andric 32210b57cec5SDimitry Andric bool IsDef = false; 32220b57cec5SDimitry Andric for (const MachineOperand &MO : Prev->implicit_operands()) { 32230b57cec5SDimitry Andric if (MO.isReg() && MO.isDef() && 32240b57cec5SDimitry Andric TRI->isSuperOrSubRegisterEq(MO.getReg(), Candidate)) { 32250b57cec5SDimitry Andric IsDef = true; 32260b57cec5SDimitry Andric break; 32270b57cec5SDimitry Andric } 32280b57cec5SDimitry Andric } 32290b57cec5SDimitry Andric 32300b57cec5SDimitry Andric if (IsDef) 32310b57cec5SDimitry Andric continue; 32320b57cec5SDimitry Andric 32330b57cec5SDimitry Andric Regs[FoundRegs++] = Candidate; 32340b57cec5SDimitry Andric if (FoundRegs == (unsigned)NumPops) 32350b57cec5SDimitry Andric break; 32360b57cec5SDimitry Andric } 32370b57cec5SDimitry Andric 32380b57cec5SDimitry Andric if (FoundRegs == 0) 32390b57cec5SDimitry Andric return false; 32400b57cec5SDimitry Andric 32410b57cec5SDimitry Andric // If we found only one free register, but need two, reuse the same one twice. 32420b57cec5SDimitry Andric while (FoundRegs < (unsigned)NumPops) 32430b57cec5SDimitry Andric Regs[FoundRegs++] = Regs[0]; 32440b57cec5SDimitry Andric 32450b57cec5SDimitry Andric for (int i = 0; i < NumPops; ++i) 32460b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, 32470b57cec5SDimitry Andric TII.get(STI.is64Bit() ? X86::POP64r : X86::POP32r), Regs[i]); 32480b57cec5SDimitry Andric 32490b57cec5SDimitry Andric return true; 32500b57cec5SDimitry Andric } 32510b57cec5SDimitry Andric 32520b57cec5SDimitry Andric MachineBasicBlock::iterator X86FrameLowering:: 32530b57cec5SDimitry Andric eliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB, 32540b57cec5SDimitry Andric MachineBasicBlock::iterator I) const { 32550b57cec5SDimitry Andric bool reserveCallFrame = hasReservedCallFrame(MF); 32560b57cec5SDimitry Andric unsigned Opcode = I->getOpcode(); 32570b57cec5SDimitry Andric bool isDestroy = Opcode == TII.getCallFrameDestroyOpcode(); 3258fe6060f1SDimitry Andric DebugLoc DL = I->getDebugLoc(); // copy DebugLoc as I will be erased. 32598bcb0991SDimitry Andric uint64_t Amount = TII.getFrameSize(*I); 32600b57cec5SDimitry Andric uint64_t InternalAmt = (isDestroy || Amount) ? TII.getFrameAdjustment(*I) : 0; 32610b57cec5SDimitry Andric I = MBB.erase(I); 32620b57cec5SDimitry Andric auto InsertPos = skipDebugInstructionsForward(I, MBB.end()); 32630b57cec5SDimitry Andric 32645ffd83dbSDimitry Andric // Try to avoid emitting dead SP adjustments if the block end is unreachable, 32655ffd83dbSDimitry Andric // typically because the function is marked noreturn (abort, throw, 32665ffd83dbSDimitry Andric // assert_fail, etc). 32675ffd83dbSDimitry Andric if (isDestroy && blockEndIsUnreachable(MBB, I)) 32685ffd83dbSDimitry Andric return I; 32695ffd83dbSDimitry Andric 32700b57cec5SDimitry Andric if (!reserveCallFrame) { 32710b57cec5SDimitry Andric // If the stack pointer can be changed after prologue, turn the 32720b57cec5SDimitry Andric // adjcallstackup instruction into a 'sub ESP, <amt>' and the 32730b57cec5SDimitry Andric // adjcallstackdown instruction into 'add ESP, <amt>' 32740b57cec5SDimitry Andric 32750b57cec5SDimitry Andric // We need to keep the stack aligned properly. To do this, we round the 32760b57cec5SDimitry Andric // amount of space needed for the outgoing arguments up to the next 32770b57cec5SDimitry Andric // alignment boundary. 32785ffd83dbSDimitry Andric Amount = alignTo(Amount, getStackAlign()); 32790b57cec5SDimitry Andric 32800b57cec5SDimitry Andric const Function &F = MF.getFunction(); 32810b57cec5SDimitry Andric bool WindowsCFI = MF.getTarget().getMCAsmInfo()->usesWindowsCFI(); 3282480093f4SDimitry Andric bool DwarfCFI = !WindowsCFI && MF.needsFrameMoves(); 32830b57cec5SDimitry Andric 32840b57cec5SDimitry Andric // If we have any exception handlers in this function, and we adjust 32850b57cec5SDimitry Andric // the SP before calls, we may need to indicate this to the unwinder 32860b57cec5SDimitry Andric // using GNU_ARGS_SIZE. Note that this may be necessary even when 32870b57cec5SDimitry Andric // Amount == 0, because the preceding function may have set a non-0 32880b57cec5SDimitry Andric // GNU_ARGS_SIZE. 32890b57cec5SDimitry Andric // TODO: We don't need to reset this between subsequent functions, 32900b57cec5SDimitry Andric // if it didn't change. 32910b57cec5SDimitry Andric bool HasDwarfEHHandlers = !WindowsCFI && !MF.getLandingPads().empty(); 32920b57cec5SDimitry Andric 32930b57cec5SDimitry Andric if (HasDwarfEHHandlers && !isDestroy && 32940b57cec5SDimitry Andric MF.getInfo<X86MachineFunctionInfo>()->getHasPushSequences()) 32950b57cec5SDimitry Andric BuildCFI(MBB, InsertPos, DL, 32960b57cec5SDimitry Andric MCCFIInstruction::createGnuArgsSize(nullptr, Amount)); 32970b57cec5SDimitry Andric 32980b57cec5SDimitry Andric if (Amount == 0) 32990b57cec5SDimitry Andric return I; 33000b57cec5SDimitry Andric 33010b57cec5SDimitry Andric // Factor out the amount that gets handled inside the sequence 33020b57cec5SDimitry Andric // (Pushes of argument for frame setup, callee pops for frame destroy) 33030b57cec5SDimitry Andric Amount -= InternalAmt; 33040b57cec5SDimitry Andric 33050b57cec5SDimitry Andric // TODO: This is needed only if we require precise CFA. 33060b57cec5SDimitry Andric // If this is a callee-pop calling convention, emit a CFA adjust for 33070b57cec5SDimitry Andric // the amount the callee popped. 33080b57cec5SDimitry Andric if (isDestroy && InternalAmt && DwarfCFI && !hasFP(MF)) 33090b57cec5SDimitry Andric BuildCFI(MBB, InsertPos, DL, 33100b57cec5SDimitry Andric MCCFIInstruction::createAdjustCfaOffset(nullptr, -InternalAmt)); 33110b57cec5SDimitry Andric 33120b57cec5SDimitry Andric // Add Amount to SP to destroy a frame, or subtract to setup. 33130b57cec5SDimitry Andric int64_t StackAdjustment = isDestroy ? Amount : -Amount; 33140b57cec5SDimitry Andric 33150b57cec5SDimitry Andric if (StackAdjustment) { 33160b57cec5SDimitry Andric // Merge with any previous or following adjustment instruction. Note: the 33170b57cec5SDimitry Andric // instructions merged with here do not have CFI, so their stack 33180b57cec5SDimitry Andric // adjustments do not feed into CfaAdjustment. 33190b57cec5SDimitry Andric StackAdjustment += mergeSPUpdates(MBB, InsertPos, true); 33200b57cec5SDimitry Andric StackAdjustment += mergeSPUpdates(MBB, InsertPos, false); 33210b57cec5SDimitry Andric 33220b57cec5SDimitry Andric if (StackAdjustment) { 33230b57cec5SDimitry Andric if (!(F.hasMinSize() && 33240b57cec5SDimitry Andric adjustStackWithPops(MBB, InsertPos, DL, StackAdjustment))) 33250b57cec5SDimitry Andric BuildStackAdjustment(MBB, InsertPos, DL, StackAdjustment, 33260b57cec5SDimitry Andric /*InEpilogue=*/false); 33270b57cec5SDimitry Andric } 33280b57cec5SDimitry Andric } 33290b57cec5SDimitry Andric 33300b57cec5SDimitry Andric if (DwarfCFI && !hasFP(MF)) { 33310b57cec5SDimitry Andric // If we don't have FP, but need to generate unwind information, 33320b57cec5SDimitry Andric // we need to set the correct CFA offset after the stack adjustment. 33330b57cec5SDimitry Andric // How much we adjust the CFA offset depends on whether we're emitting 33340b57cec5SDimitry Andric // CFI only for EH purposes or for debugging. EH only requires the CFA 33350b57cec5SDimitry Andric // offset to be correct at each call site, while for debugging we want 33360b57cec5SDimitry Andric // it to be more precise. 33370b57cec5SDimitry Andric 33380b57cec5SDimitry Andric int64_t CfaAdjustment = -StackAdjustment; 33390b57cec5SDimitry Andric // TODO: When not using precise CFA, we also need to adjust for the 33400b57cec5SDimitry Andric // InternalAmt here. 33410b57cec5SDimitry Andric if (CfaAdjustment) { 33420b57cec5SDimitry Andric BuildCFI(MBB, InsertPos, DL, 33430b57cec5SDimitry Andric MCCFIInstruction::createAdjustCfaOffset(nullptr, 33440b57cec5SDimitry Andric CfaAdjustment)); 33450b57cec5SDimitry Andric } 33460b57cec5SDimitry Andric } 33470b57cec5SDimitry Andric 33480b57cec5SDimitry Andric return I; 33490b57cec5SDimitry Andric } 33500b57cec5SDimitry Andric 33515ffd83dbSDimitry Andric if (InternalAmt) { 33520b57cec5SDimitry Andric MachineBasicBlock::iterator CI = I; 33530b57cec5SDimitry Andric MachineBasicBlock::iterator B = MBB.begin(); 33540b57cec5SDimitry Andric while (CI != B && !std::prev(CI)->isCall()) 33550b57cec5SDimitry Andric --CI; 33560b57cec5SDimitry Andric BuildStackAdjustment(MBB, CI, DL, -InternalAmt, /*InEpilogue=*/false); 33570b57cec5SDimitry Andric } 33580b57cec5SDimitry Andric 33590b57cec5SDimitry Andric return I; 33600b57cec5SDimitry Andric } 33610b57cec5SDimitry Andric 33620b57cec5SDimitry Andric bool X86FrameLowering::canUseAsPrologue(const MachineBasicBlock &MBB) const { 33630b57cec5SDimitry Andric assert(MBB.getParent() && "Block is not attached to a function!"); 33640b57cec5SDimitry Andric const MachineFunction &MF = *MBB.getParent(); 3365fe6060f1SDimitry Andric if (!MBB.isLiveIn(X86::EFLAGS)) 3366fe6060f1SDimitry Andric return true; 3367fe6060f1SDimitry Andric 3368fe6060f1SDimitry Andric const X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>(); 3369fe6060f1SDimitry Andric return !TRI->hasStackRealignment(MF) && !X86FI->hasSwiftAsyncContext(); 33700b57cec5SDimitry Andric } 33710b57cec5SDimitry Andric 33720b57cec5SDimitry Andric bool X86FrameLowering::canUseAsEpilogue(const MachineBasicBlock &MBB) const { 33730b57cec5SDimitry Andric assert(MBB.getParent() && "Block is not attached to a function!"); 33740b57cec5SDimitry Andric 33750b57cec5SDimitry Andric // Win64 has strict requirements in terms of epilogue and we are 33760b57cec5SDimitry Andric // not taking a chance at messing with them. 33770b57cec5SDimitry Andric // I.e., unless this block is already an exit block, we can't use 33780b57cec5SDimitry Andric // it as an epilogue. 33790b57cec5SDimitry Andric if (STI.isTargetWin64() && !MBB.succ_empty() && !MBB.isReturnBlock()) 33800b57cec5SDimitry Andric return false; 33810b57cec5SDimitry Andric 3382fe6060f1SDimitry Andric // Swift async context epilogue has a BTR instruction that clobbers parts of 3383fe6060f1SDimitry Andric // EFLAGS. 3384fe6060f1SDimitry Andric const MachineFunction &MF = *MBB.getParent(); 3385fe6060f1SDimitry Andric if (MF.getInfo<X86MachineFunctionInfo>()->hasSwiftAsyncContext()) 3386fe6060f1SDimitry Andric return !flagsNeedToBePreservedBeforeTheTerminators(MBB); 3387fe6060f1SDimitry Andric 33880b57cec5SDimitry Andric if (canUseLEAForSPInEpilogue(*MBB.getParent())) 33890b57cec5SDimitry Andric return true; 33900b57cec5SDimitry Andric 33910b57cec5SDimitry Andric // If we cannot use LEA to adjust SP, we may need to use ADD, which 33920b57cec5SDimitry Andric // clobbers the EFLAGS. Check that we do not need to preserve it, 33930b57cec5SDimitry Andric // otherwise, conservatively assume this is not 33940b57cec5SDimitry Andric // safe to insert the epilogue here. 33950b57cec5SDimitry Andric return !flagsNeedToBePreservedBeforeTheTerminators(MBB); 33960b57cec5SDimitry Andric } 33970b57cec5SDimitry Andric 33980b57cec5SDimitry Andric bool X86FrameLowering::enableShrinkWrapping(const MachineFunction &MF) const { 33990b57cec5SDimitry Andric // If we may need to emit frameless compact unwind information, give 34000b57cec5SDimitry Andric // up as this is currently broken: PR25614. 3401e8d8bef9SDimitry Andric bool CompactUnwind = 3402e8d8bef9SDimitry Andric MF.getMMI().getContext().getObjectFileInfo()->getCompactUnwindSection() != 3403e8d8bef9SDimitry Andric nullptr; 3404e8d8bef9SDimitry Andric return (MF.getFunction().hasFnAttribute(Attribute::NoUnwind) || hasFP(MF) || 3405e8d8bef9SDimitry Andric !CompactUnwind) && 3406e8d8bef9SDimitry Andric // The lowering of segmented stack and HiPE only support entry 3407e8d8bef9SDimitry Andric // blocks as prologue blocks: PR26107. This limitation may be 3408e8d8bef9SDimitry Andric // lifted if we fix: 34090b57cec5SDimitry Andric // - adjustForSegmentedStacks 34100b57cec5SDimitry Andric // - adjustForHiPEPrologue 34110b57cec5SDimitry Andric MF.getFunction().getCallingConv() != CallingConv::HiPE && 34120b57cec5SDimitry Andric !MF.shouldSplitStack(); 34130b57cec5SDimitry Andric } 34140b57cec5SDimitry Andric 34150b57cec5SDimitry Andric MachineBasicBlock::iterator X86FrameLowering::restoreWin32EHStackPointers( 34160b57cec5SDimitry Andric MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, 34170b57cec5SDimitry Andric const DebugLoc &DL, bool RestoreSP) const { 34180b57cec5SDimitry Andric assert(STI.isTargetWindowsMSVC() && "funclets only supported in MSVC env"); 34190b57cec5SDimitry Andric assert(STI.isTargetWin32() && "EBP/ESI restoration only required on win32"); 34200b57cec5SDimitry Andric assert(STI.is32Bit() && !Uses64BitFramePtr && 34210b57cec5SDimitry Andric "restoring EBP/ESI on non-32-bit target"); 34220b57cec5SDimitry Andric 34230b57cec5SDimitry Andric MachineFunction &MF = *MBB.getParent(); 34248bcb0991SDimitry Andric Register FramePtr = TRI->getFrameRegister(MF); 34258bcb0991SDimitry Andric Register BasePtr = TRI->getBaseRegister(); 34260b57cec5SDimitry Andric WinEHFuncInfo &FuncInfo = *MF.getWinEHFuncInfo(); 34270b57cec5SDimitry Andric X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>(); 34280b57cec5SDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo(); 34290b57cec5SDimitry Andric 34300b57cec5SDimitry Andric // FIXME: Don't set FrameSetup flag in catchret case. 34310b57cec5SDimitry Andric 34320b57cec5SDimitry Andric int FI = FuncInfo.EHRegNodeFrameIndex; 34330b57cec5SDimitry Andric int EHRegSize = MFI.getObjectSize(FI); 34340b57cec5SDimitry Andric 34350b57cec5SDimitry Andric if (RestoreSP) { 34360b57cec5SDimitry Andric // MOV32rm -EHRegSize(%ebp), %esp 34370b57cec5SDimitry Andric addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV32rm), X86::ESP), 34380b57cec5SDimitry Andric X86::EBP, true, -EHRegSize) 34390b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 34400b57cec5SDimitry Andric } 34410b57cec5SDimitry Andric 34425ffd83dbSDimitry Andric Register UsedReg; 3443e8d8bef9SDimitry Andric int EHRegOffset = getFrameIndexReference(MF, FI, UsedReg).getFixed(); 34440b57cec5SDimitry Andric int EndOffset = -EHRegOffset - EHRegSize; 34450b57cec5SDimitry Andric FuncInfo.EHRegNodeEndOffset = EndOffset; 34460b57cec5SDimitry Andric 34470b57cec5SDimitry Andric if (UsedReg == FramePtr) { 34480b57cec5SDimitry Andric // ADD $offset, %ebp 34490b57cec5SDimitry Andric unsigned ADDri = getADDriOpcode(false, EndOffset); 34500b57cec5SDimitry Andric BuildMI(MBB, MBBI, DL, TII.get(ADDri), FramePtr) 34510b57cec5SDimitry Andric .addReg(FramePtr) 34520b57cec5SDimitry Andric .addImm(EndOffset) 34530b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup) 34540b57cec5SDimitry Andric ->getOperand(3) 34550b57cec5SDimitry Andric .setIsDead(); 34560b57cec5SDimitry Andric assert(EndOffset >= 0 && 34570b57cec5SDimitry Andric "end of registration object above normal EBP position!"); 34580b57cec5SDimitry Andric } else if (UsedReg == BasePtr) { 34590b57cec5SDimitry Andric // LEA offset(%ebp), %esi 34600b57cec5SDimitry Andric addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::LEA32r), BasePtr), 34610b57cec5SDimitry Andric FramePtr, false, EndOffset) 34620b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 34630b57cec5SDimitry Andric // MOV32rm SavedEBPOffset(%esi), %ebp 34640b57cec5SDimitry Andric assert(X86FI->getHasSEHFramePtrSave()); 34650b57cec5SDimitry Andric int Offset = 3466e8d8bef9SDimitry Andric getFrameIndexReference(MF, X86FI->getSEHFramePtrSaveIndex(), UsedReg) 3467e8d8bef9SDimitry Andric .getFixed(); 34680b57cec5SDimitry Andric assert(UsedReg == BasePtr); 34690b57cec5SDimitry Andric addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV32rm), FramePtr), 34700b57cec5SDimitry Andric UsedReg, true, Offset) 34710b57cec5SDimitry Andric .setMIFlag(MachineInstr::FrameSetup); 34720b57cec5SDimitry Andric } else { 34730b57cec5SDimitry Andric llvm_unreachable("32-bit frames with WinEH must use FramePtr or BasePtr"); 34740b57cec5SDimitry Andric } 34750b57cec5SDimitry Andric return MBBI; 34760b57cec5SDimitry Andric } 34770b57cec5SDimitry Andric 34780b57cec5SDimitry Andric int X86FrameLowering::getInitialCFAOffset(const MachineFunction &MF) const { 34790b57cec5SDimitry Andric return TRI->getSlotSize(); 34800b57cec5SDimitry Andric } 34810b57cec5SDimitry Andric 34825ffd83dbSDimitry Andric Register 34835ffd83dbSDimitry Andric X86FrameLowering::getInitialCFARegister(const MachineFunction &MF) const { 34840b57cec5SDimitry Andric return TRI->getDwarfRegNum(StackPtr, true); 34850b57cec5SDimitry Andric } 34860b57cec5SDimitry Andric 34870b57cec5SDimitry Andric namespace { 34880b57cec5SDimitry Andric // Struct used by orderFrameObjects to help sort the stack objects. 34890b57cec5SDimitry Andric struct X86FrameSortingObject { 34900b57cec5SDimitry Andric bool IsValid = false; // true if we care about this Object. 34910b57cec5SDimitry Andric unsigned ObjectIndex = 0; // Index of Object into MFI list. 34920b57cec5SDimitry Andric unsigned ObjectSize = 0; // Size of Object in bytes. 34935ffd83dbSDimitry Andric Align ObjectAlignment = Align(1); // Alignment of Object in bytes. 34940b57cec5SDimitry Andric unsigned ObjectNumUses = 0; // Object static number of uses. 34950b57cec5SDimitry Andric }; 34960b57cec5SDimitry Andric 34970b57cec5SDimitry Andric // The comparison function we use for std::sort to order our local 34980b57cec5SDimitry Andric // stack symbols. The current algorithm is to use an estimated 34990b57cec5SDimitry Andric // "density". This takes into consideration the size and number of 35000b57cec5SDimitry Andric // uses each object has in order to roughly minimize code size. 35010b57cec5SDimitry Andric // So, for example, an object of size 16B that is referenced 5 times 35020b57cec5SDimitry Andric // will get higher priority than 4 4B objects referenced 1 time each. 35030b57cec5SDimitry Andric // It's not perfect and we may be able to squeeze a few more bytes out of 35040b57cec5SDimitry Andric // it (for example : 0(esp) requires fewer bytes, symbols allocated at the 35050b57cec5SDimitry Andric // fringe end can have special consideration, given their size is less 35060b57cec5SDimitry Andric // important, etc.), but the algorithmic complexity grows too much to be 35070b57cec5SDimitry Andric // worth the extra gains we get. This gets us pretty close. 35080b57cec5SDimitry Andric // The final order leaves us with objects with highest priority going 35090b57cec5SDimitry Andric // at the end of our list. 35100b57cec5SDimitry Andric struct X86FrameSortingComparator { 35110b57cec5SDimitry Andric inline bool operator()(const X86FrameSortingObject &A, 3512e8d8bef9SDimitry Andric const X86FrameSortingObject &B) const { 35130b57cec5SDimitry Andric uint64_t DensityAScaled, DensityBScaled; 35140b57cec5SDimitry Andric 35150b57cec5SDimitry Andric // For consistency in our comparison, all invalid objects are placed 35160b57cec5SDimitry Andric // at the end. This also allows us to stop walking when we hit the 35170b57cec5SDimitry Andric // first invalid item after it's all sorted. 35180b57cec5SDimitry Andric if (!A.IsValid) 35190b57cec5SDimitry Andric return false; 35200b57cec5SDimitry Andric if (!B.IsValid) 35210b57cec5SDimitry Andric return true; 35220b57cec5SDimitry Andric 35230b57cec5SDimitry Andric // The density is calculated by doing : 35240b57cec5SDimitry Andric // (double)DensityA = A.ObjectNumUses / A.ObjectSize 35250b57cec5SDimitry Andric // (double)DensityB = B.ObjectNumUses / B.ObjectSize 35260b57cec5SDimitry Andric // Since this approach may cause inconsistencies in 35270b57cec5SDimitry Andric // the floating point <, >, == comparisons, depending on the floating 35280b57cec5SDimitry Andric // point model with which the compiler was built, we're going 35290b57cec5SDimitry Andric // to scale both sides by multiplying with 35300b57cec5SDimitry Andric // A.ObjectSize * B.ObjectSize. This ends up factoring away 35310b57cec5SDimitry Andric // the division and, with it, the need for any floating point 35320b57cec5SDimitry Andric // arithmetic. 35330b57cec5SDimitry Andric DensityAScaled = static_cast<uint64_t>(A.ObjectNumUses) * 35340b57cec5SDimitry Andric static_cast<uint64_t>(B.ObjectSize); 35350b57cec5SDimitry Andric DensityBScaled = static_cast<uint64_t>(B.ObjectNumUses) * 35360b57cec5SDimitry Andric static_cast<uint64_t>(A.ObjectSize); 35370b57cec5SDimitry Andric 35380b57cec5SDimitry Andric // If the two densities are equal, prioritize highest alignment 35390b57cec5SDimitry Andric // objects. This allows for similar alignment objects 35400b57cec5SDimitry Andric // to be packed together (given the same density). 35410b57cec5SDimitry Andric // There's room for improvement here, also, since we can pack 35420b57cec5SDimitry Andric // similar alignment (different density) objects next to each 35430b57cec5SDimitry Andric // other to save padding. This will also require further 35440b57cec5SDimitry Andric // complexity/iterations, and the overall gain isn't worth it, 35450b57cec5SDimitry Andric // in general. Something to keep in mind, though. 35460b57cec5SDimitry Andric if (DensityAScaled == DensityBScaled) 35470b57cec5SDimitry Andric return A.ObjectAlignment < B.ObjectAlignment; 35480b57cec5SDimitry Andric 35490b57cec5SDimitry Andric return DensityAScaled < DensityBScaled; 35500b57cec5SDimitry Andric } 35510b57cec5SDimitry Andric }; 35520b57cec5SDimitry Andric } // namespace 35530b57cec5SDimitry Andric 35540b57cec5SDimitry Andric // Order the symbols in the local stack. 35550b57cec5SDimitry Andric // We want to place the local stack objects in some sort of sensible order. 35560b57cec5SDimitry Andric // The heuristic we use is to try and pack them according to static number 35570b57cec5SDimitry Andric // of uses and size of object in order to minimize code size. 35580b57cec5SDimitry Andric void X86FrameLowering::orderFrameObjects( 35590b57cec5SDimitry Andric const MachineFunction &MF, SmallVectorImpl<int> &ObjectsToAllocate) const { 35600b57cec5SDimitry Andric const MachineFrameInfo &MFI = MF.getFrameInfo(); 35610b57cec5SDimitry Andric 35620b57cec5SDimitry Andric // Don't waste time if there's nothing to do. 35630b57cec5SDimitry Andric if (ObjectsToAllocate.empty()) 35640b57cec5SDimitry Andric return; 35650b57cec5SDimitry Andric 35660b57cec5SDimitry Andric // Create an array of all MFI objects. We won't need all of these 35670b57cec5SDimitry Andric // objects, but we're going to create a full array of them to make 35680b57cec5SDimitry Andric // it easier to index into when we're counting "uses" down below. 35690b57cec5SDimitry Andric // We want to be able to easily/cheaply access an object by simply 35700b57cec5SDimitry Andric // indexing into it, instead of having to search for it every time. 35710b57cec5SDimitry Andric std::vector<X86FrameSortingObject> SortingObjects(MFI.getObjectIndexEnd()); 35720b57cec5SDimitry Andric 35730b57cec5SDimitry Andric // Walk the objects we care about and mark them as such in our working 35740b57cec5SDimitry Andric // struct. 35750b57cec5SDimitry Andric for (auto &Obj : ObjectsToAllocate) { 35760b57cec5SDimitry Andric SortingObjects[Obj].IsValid = true; 35770b57cec5SDimitry Andric SortingObjects[Obj].ObjectIndex = Obj; 35785ffd83dbSDimitry Andric SortingObjects[Obj].ObjectAlignment = MFI.getObjectAlign(Obj); 35790b57cec5SDimitry Andric // Set the size. 35800b57cec5SDimitry Andric int ObjectSize = MFI.getObjectSize(Obj); 35810b57cec5SDimitry Andric if (ObjectSize == 0) 35820b57cec5SDimitry Andric // Variable size. Just use 4. 35830b57cec5SDimitry Andric SortingObjects[Obj].ObjectSize = 4; 35840b57cec5SDimitry Andric else 35850b57cec5SDimitry Andric SortingObjects[Obj].ObjectSize = ObjectSize; 35860b57cec5SDimitry Andric } 35870b57cec5SDimitry Andric 35880b57cec5SDimitry Andric // Count the number of uses for each object. 35890b57cec5SDimitry Andric for (auto &MBB : MF) { 35900b57cec5SDimitry Andric for (auto &MI : MBB) { 35910b57cec5SDimitry Andric if (MI.isDebugInstr()) 35920b57cec5SDimitry Andric continue; 35930b57cec5SDimitry Andric for (const MachineOperand &MO : MI.operands()) { 35940b57cec5SDimitry Andric // Check to see if it's a local stack symbol. 35950b57cec5SDimitry Andric if (!MO.isFI()) 35960b57cec5SDimitry Andric continue; 35970b57cec5SDimitry Andric int Index = MO.getIndex(); 35980b57cec5SDimitry Andric // Check to see if it falls within our range, and is tagged 35990b57cec5SDimitry Andric // to require ordering. 36000b57cec5SDimitry Andric if (Index >= 0 && Index < MFI.getObjectIndexEnd() && 36010b57cec5SDimitry Andric SortingObjects[Index].IsValid) 36020b57cec5SDimitry Andric SortingObjects[Index].ObjectNumUses++; 36030b57cec5SDimitry Andric } 36040b57cec5SDimitry Andric } 36050b57cec5SDimitry Andric } 36060b57cec5SDimitry Andric 36070b57cec5SDimitry Andric // Sort the objects using X86FrameSortingAlgorithm (see its comment for 36080b57cec5SDimitry Andric // info). 36090b57cec5SDimitry Andric llvm::stable_sort(SortingObjects, X86FrameSortingComparator()); 36100b57cec5SDimitry Andric 36110b57cec5SDimitry Andric // Now modify the original list to represent the final order that 36120b57cec5SDimitry Andric // we want. The order will depend on whether we're going to access them 36130b57cec5SDimitry Andric // from the stack pointer or the frame pointer. For SP, the list should 36140b57cec5SDimitry Andric // end up with the END containing objects that we want with smaller offsets. 36150b57cec5SDimitry Andric // For FP, it should be flipped. 36160b57cec5SDimitry Andric int i = 0; 36170b57cec5SDimitry Andric for (auto &Obj : SortingObjects) { 36180b57cec5SDimitry Andric // All invalid items are sorted at the end, so it's safe to stop. 36190b57cec5SDimitry Andric if (!Obj.IsValid) 36200b57cec5SDimitry Andric break; 36210b57cec5SDimitry Andric ObjectsToAllocate[i++] = Obj.ObjectIndex; 36220b57cec5SDimitry Andric } 36230b57cec5SDimitry Andric 36240b57cec5SDimitry Andric // Flip it if we're accessing off of the FP. 3625fe6060f1SDimitry Andric if (!TRI->hasStackRealignment(MF) && hasFP(MF)) 36260b57cec5SDimitry Andric std::reverse(ObjectsToAllocate.begin(), ObjectsToAllocate.end()); 36270b57cec5SDimitry Andric } 36280b57cec5SDimitry Andric 36290b57cec5SDimitry Andric 36300b57cec5SDimitry Andric unsigned X86FrameLowering::getWinEHParentFrameOffset(const MachineFunction &MF) const { 36310b57cec5SDimitry Andric // RDX, the parent frame pointer, is homed into 16(%rsp) in the prologue. 36320b57cec5SDimitry Andric unsigned Offset = 16; 36330b57cec5SDimitry Andric // RBP is immediately pushed. 36340b57cec5SDimitry Andric Offset += SlotSize; 36350b57cec5SDimitry Andric // All callee-saved registers are then pushed. 36360b57cec5SDimitry Andric Offset += MF.getInfo<X86MachineFunctionInfo>()->getCalleeSavedFrameSize(); 36370b57cec5SDimitry Andric // Every funclet allocates enough stack space for the largest outgoing call. 36380b57cec5SDimitry Andric Offset += getWinEHFuncletFrameSize(MF); 36390b57cec5SDimitry Andric return Offset; 36400b57cec5SDimitry Andric } 36410b57cec5SDimitry Andric 36420b57cec5SDimitry Andric void X86FrameLowering::processFunctionBeforeFrameFinalized( 36430b57cec5SDimitry Andric MachineFunction &MF, RegScavenger *RS) const { 36440b57cec5SDimitry Andric // Mark the function as not having WinCFI. We will set it back to true in 36450b57cec5SDimitry Andric // emitPrologue if it gets called and emits CFI. 36460b57cec5SDimitry Andric MF.setHasWinCFI(false); 36470b57cec5SDimitry Andric 3648e8d8bef9SDimitry Andric // If we are using Windows x64 CFI, ensure that the stack is always 8 byte 3649e8d8bef9SDimitry Andric // aligned. The format doesn't support misaligned stack adjustments. 3650e8d8bef9SDimitry Andric if (MF.getTarget().getMCAsmInfo()->usesWindowsCFI()) 3651e8d8bef9SDimitry Andric MF.getFrameInfo().ensureMaxAlignment(Align(SlotSize)); 3652e8d8bef9SDimitry Andric 36530b57cec5SDimitry Andric // If this function isn't doing Win64-style C++ EH, we don't need to do 36540b57cec5SDimitry Andric // anything. 3655e8d8bef9SDimitry Andric if (STI.is64Bit() && MF.hasEHFunclets() && 3656e8d8bef9SDimitry Andric classifyEHPersonality(MF.getFunction().getPersonalityFn()) == 3657e8d8bef9SDimitry Andric EHPersonality::MSVC_CXX) { 3658e8d8bef9SDimitry Andric adjustFrameForMsvcCxxEh(MF); 3659e8d8bef9SDimitry Andric } 3660e8d8bef9SDimitry Andric } 36610b57cec5SDimitry Andric 3662e8d8bef9SDimitry Andric void X86FrameLowering::adjustFrameForMsvcCxxEh(MachineFunction &MF) const { 36630b57cec5SDimitry Andric // Win64 C++ EH needs to allocate the UnwindHelp object at some fixed offset 36640b57cec5SDimitry Andric // relative to RSP after the prologue. Find the offset of the last fixed 36650b57cec5SDimitry Andric // object, so that we can allocate a slot immediately following it. If there 36660b57cec5SDimitry Andric // were no fixed objects, use offset -SlotSize, which is immediately after the 36670b57cec5SDimitry Andric // return address. Fixed objects have negative frame indices. 36680b57cec5SDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo(); 36690b57cec5SDimitry Andric WinEHFuncInfo &EHInfo = *MF.getWinEHFuncInfo(); 36700b57cec5SDimitry Andric int64_t MinFixedObjOffset = -SlotSize; 36710b57cec5SDimitry Andric for (int I = MFI.getObjectIndexBegin(); I < 0; ++I) 36720b57cec5SDimitry Andric MinFixedObjOffset = std::min(MinFixedObjOffset, MFI.getObjectOffset(I)); 36730b57cec5SDimitry Andric 36740b57cec5SDimitry Andric for (WinEHTryBlockMapEntry &TBME : EHInfo.TryBlockMap) { 36750b57cec5SDimitry Andric for (WinEHHandlerType &H : TBME.HandlerArray) { 36760b57cec5SDimitry Andric int FrameIndex = H.CatchObj.FrameIndex; 36770b57cec5SDimitry Andric if (FrameIndex != INT_MAX) { 36780b57cec5SDimitry Andric // Ensure alignment. 36795ffd83dbSDimitry Andric unsigned Align = MFI.getObjectAlign(FrameIndex).value(); 36800b57cec5SDimitry Andric MinFixedObjOffset -= std::abs(MinFixedObjOffset) % Align; 36810b57cec5SDimitry Andric MinFixedObjOffset -= MFI.getObjectSize(FrameIndex); 36820b57cec5SDimitry Andric MFI.setObjectOffset(FrameIndex, MinFixedObjOffset); 36830b57cec5SDimitry Andric } 36840b57cec5SDimitry Andric } 36850b57cec5SDimitry Andric } 36860b57cec5SDimitry Andric 36870b57cec5SDimitry Andric // Ensure alignment. 36880b57cec5SDimitry Andric MinFixedObjOffset -= std::abs(MinFixedObjOffset) % 8; 36890b57cec5SDimitry Andric int64_t UnwindHelpOffset = MinFixedObjOffset - SlotSize; 36900b57cec5SDimitry Andric int UnwindHelpFI = 36910b57cec5SDimitry Andric MFI.CreateFixedObject(SlotSize, UnwindHelpOffset, /*IsImmutable=*/false); 36920b57cec5SDimitry Andric EHInfo.UnwindHelpFrameIdx = UnwindHelpFI; 36930b57cec5SDimitry Andric 36940b57cec5SDimitry Andric // Store -2 into UnwindHelp on function entry. We have to scan forwards past 36950b57cec5SDimitry Andric // other frame setup instructions. 36960b57cec5SDimitry Andric MachineBasicBlock &MBB = MF.front(); 36970b57cec5SDimitry Andric auto MBBI = MBB.begin(); 36980b57cec5SDimitry Andric while (MBBI != MBB.end() && MBBI->getFlag(MachineInstr::FrameSetup)) 36990b57cec5SDimitry Andric ++MBBI; 37000b57cec5SDimitry Andric 37010b57cec5SDimitry Andric DebugLoc DL = MBB.findDebugLoc(MBBI); 37020b57cec5SDimitry Andric addFrameReference(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64mi32)), 37030b57cec5SDimitry Andric UnwindHelpFI) 37040b57cec5SDimitry Andric .addImm(-2); 37050b57cec5SDimitry Andric } 37065ffd83dbSDimitry Andric 37075ffd83dbSDimitry Andric void X86FrameLowering::processFunctionBeforeFrameIndicesReplaced( 37085ffd83dbSDimitry Andric MachineFunction &MF, RegScavenger *RS) const { 37095ffd83dbSDimitry Andric if (STI.is32Bit() && MF.hasEHFunclets()) 37105ffd83dbSDimitry Andric restoreWinEHStackPointersInParent(MF); 37115ffd83dbSDimitry Andric } 37125ffd83dbSDimitry Andric 37135ffd83dbSDimitry Andric void X86FrameLowering::restoreWinEHStackPointersInParent( 37145ffd83dbSDimitry Andric MachineFunction &MF) const { 37155ffd83dbSDimitry Andric // 32-bit functions have to restore stack pointers when control is transferred 37165ffd83dbSDimitry Andric // back to the parent function. These blocks are identified as eh pads that 37175ffd83dbSDimitry Andric // are not funclet entries. 37185ffd83dbSDimitry Andric bool IsSEH = isAsynchronousEHPersonality( 37195ffd83dbSDimitry Andric classifyEHPersonality(MF.getFunction().getPersonalityFn())); 37205ffd83dbSDimitry Andric for (MachineBasicBlock &MBB : MF) { 37215ffd83dbSDimitry Andric bool NeedsRestore = MBB.isEHPad() && !MBB.isEHFuncletEntry(); 37225ffd83dbSDimitry Andric if (NeedsRestore) 37235ffd83dbSDimitry Andric restoreWin32EHStackPointers(MBB, MBB.begin(), DebugLoc(), 37245ffd83dbSDimitry Andric /*RestoreSP=*/IsSEH); 37255ffd83dbSDimitry Andric } 37265ffd83dbSDimitry Andric } 3727