15f757f3fSDimitry Andric //===- llvm/lib/Target/X86/X86CallLowering.cpp - Call lowering ------------===//
25f757f3fSDimitry Andric //
35f757f3fSDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
45f757f3fSDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
55f757f3fSDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
65f757f3fSDimitry Andric //
75f757f3fSDimitry Andric //===----------------------------------------------------------------------===//
85f757f3fSDimitry Andric //
95f757f3fSDimitry Andric /// \file
105f757f3fSDimitry Andric /// This file implements the lowering of LLVM calls to machine code calls for
115f757f3fSDimitry Andric /// GlobalISel.
125f757f3fSDimitry Andric //
135f757f3fSDimitry Andric //===----------------------------------------------------------------------===//
145f757f3fSDimitry Andric
155f757f3fSDimitry Andric #include "X86CallLowering.h"
165f757f3fSDimitry Andric #include "X86CallingConv.h"
175f757f3fSDimitry Andric #include "X86ISelLowering.h"
185f757f3fSDimitry Andric #include "X86InstrInfo.h"
19*0fca6ea1SDimitry Andric #include "X86MachineFunctionInfo.h"
205f757f3fSDimitry Andric #include "X86RegisterInfo.h"
215f757f3fSDimitry Andric #include "X86Subtarget.h"
225f757f3fSDimitry Andric #include "llvm/ADT/ArrayRef.h"
235f757f3fSDimitry Andric #include "llvm/ADT/SmallVector.h"
245f757f3fSDimitry Andric #include "llvm/CodeGen/Analysis.h"
255f757f3fSDimitry Andric #include "llvm/CodeGen/CallingConvLower.h"
265f757f3fSDimitry Andric #include "llvm/CodeGen/FunctionLoweringInfo.h"
275f757f3fSDimitry Andric #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
285f757f3fSDimitry Andric #include "llvm/CodeGen/GlobalISel/Utils.h"
295f757f3fSDimitry Andric #include "llvm/CodeGen/LowLevelTypeUtils.h"
305f757f3fSDimitry Andric #include "llvm/CodeGen/MachineBasicBlock.h"
315f757f3fSDimitry Andric #include "llvm/CodeGen/MachineFrameInfo.h"
325f757f3fSDimitry Andric #include "llvm/CodeGen/MachineFunction.h"
335f757f3fSDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h"
345f757f3fSDimitry Andric #include "llvm/CodeGen/MachineMemOperand.h"
355f757f3fSDimitry Andric #include "llvm/CodeGen/MachineOperand.h"
365f757f3fSDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h"
375f757f3fSDimitry Andric #include "llvm/CodeGen/TargetInstrInfo.h"
385f757f3fSDimitry Andric #include "llvm/CodeGen/TargetSubtargetInfo.h"
395f757f3fSDimitry Andric #include "llvm/CodeGen/ValueTypes.h"
40*0fca6ea1SDimitry Andric #include "llvm/CodeGenTypes/LowLevelType.h"
41*0fca6ea1SDimitry Andric #include "llvm/CodeGenTypes/MachineValueType.h"
425f757f3fSDimitry Andric #include "llvm/IR/Attributes.h"
435f757f3fSDimitry Andric #include "llvm/IR/DataLayout.h"
445f757f3fSDimitry Andric #include "llvm/IR/Function.h"
455f757f3fSDimitry Andric #include "llvm/IR/Value.h"
465f757f3fSDimitry Andric #include "llvm/MC/MCRegisterInfo.h"
475f757f3fSDimitry Andric #include <cassert>
485f757f3fSDimitry Andric #include <cstdint>
495f757f3fSDimitry Andric
505f757f3fSDimitry Andric using namespace llvm;
515f757f3fSDimitry Andric
X86CallLowering(const X86TargetLowering & TLI)525f757f3fSDimitry Andric X86CallLowering::X86CallLowering(const X86TargetLowering &TLI)
535f757f3fSDimitry Andric : CallLowering(&TLI) {}
545f757f3fSDimitry Andric
555f757f3fSDimitry Andric namespace {
565f757f3fSDimitry Andric
575f757f3fSDimitry Andric struct X86OutgoingValueAssigner : public CallLowering::OutgoingValueAssigner {
585f757f3fSDimitry Andric private:
595f757f3fSDimitry Andric uint64_t StackSize = 0;
605f757f3fSDimitry Andric unsigned NumXMMRegs = 0;
615f757f3fSDimitry Andric
625f757f3fSDimitry Andric public:
getStackSize__anon10f1a1a70111::X86OutgoingValueAssigner635f757f3fSDimitry Andric uint64_t getStackSize() { return StackSize; }
getNumXmmRegs__anon10f1a1a70111::X86OutgoingValueAssigner645f757f3fSDimitry Andric unsigned getNumXmmRegs() { return NumXMMRegs; }
655f757f3fSDimitry Andric
X86OutgoingValueAssigner__anon10f1a1a70111::X86OutgoingValueAssigner665f757f3fSDimitry Andric X86OutgoingValueAssigner(CCAssignFn *AssignFn_)
675f757f3fSDimitry Andric : CallLowering::OutgoingValueAssigner(AssignFn_) {}
685f757f3fSDimitry Andric
assignArg__anon10f1a1a70111::X86OutgoingValueAssigner695f757f3fSDimitry Andric bool assignArg(unsigned ValNo, EVT OrigVT, MVT ValVT, MVT LocVT,
705f757f3fSDimitry Andric CCValAssign::LocInfo LocInfo,
715f757f3fSDimitry Andric const CallLowering::ArgInfo &Info, ISD::ArgFlagsTy Flags,
725f757f3fSDimitry Andric CCState &State) override {
735f757f3fSDimitry Andric bool Res = AssignFn(ValNo, ValVT, LocVT, LocInfo, Flags, State);
745f757f3fSDimitry Andric StackSize = State.getStackSize();
755f757f3fSDimitry Andric
765f757f3fSDimitry Andric static const MCPhysReg XMMArgRegs[] = {X86::XMM0, X86::XMM1, X86::XMM2,
775f757f3fSDimitry Andric X86::XMM3, X86::XMM4, X86::XMM5,
785f757f3fSDimitry Andric X86::XMM6, X86::XMM7};
795f757f3fSDimitry Andric if (!Info.IsFixed)
805f757f3fSDimitry Andric NumXMMRegs = State.getFirstUnallocated(XMMArgRegs);
815f757f3fSDimitry Andric
825f757f3fSDimitry Andric return Res;
835f757f3fSDimitry Andric }
845f757f3fSDimitry Andric };
855f757f3fSDimitry Andric
865f757f3fSDimitry Andric struct X86OutgoingValueHandler : public CallLowering::OutgoingValueHandler {
X86OutgoingValueHandler__anon10f1a1a70111::X86OutgoingValueHandler875f757f3fSDimitry Andric X86OutgoingValueHandler(MachineIRBuilder &MIRBuilder,
885f757f3fSDimitry Andric MachineRegisterInfo &MRI, MachineInstrBuilder &MIB)
895f757f3fSDimitry Andric : OutgoingValueHandler(MIRBuilder, MRI), MIB(MIB),
905f757f3fSDimitry Andric DL(MIRBuilder.getMF().getDataLayout()),
915f757f3fSDimitry Andric STI(MIRBuilder.getMF().getSubtarget<X86Subtarget>()) {}
925f757f3fSDimitry Andric
getStackAddress__anon10f1a1a70111::X86OutgoingValueHandler935f757f3fSDimitry Andric Register getStackAddress(uint64_t Size, int64_t Offset,
945f757f3fSDimitry Andric MachinePointerInfo &MPO,
955f757f3fSDimitry Andric ISD::ArgFlagsTy Flags) override {
965f757f3fSDimitry Andric LLT p0 = LLT::pointer(0, DL.getPointerSizeInBits(0));
975f757f3fSDimitry Andric LLT SType = LLT::scalar(DL.getPointerSizeInBits(0));
985f757f3fSDimitry Andric auto SPReg =
995f757f3fSDimitry Andric MIRBuilder.buildCopy(p0, STI.getRegisterInfo()->getStackRegister());
1005f757f3fSDimitry Andric
1015f757f3fSDimitry Andric auto OffsetReg = MIRBuilder.buildConstant(SType, Offset);
1025f757f3fSDimitry Andric
1035f757f3fSDimitry Andric auto AddrReg = MIRBuilder.buildPtrAdd(p0, SPReg, OffsetReg);
1045f757f3fSDimitry Andric
1055f757f3fSDimitry Andric MPO = MachinePointerInfo::getStack(MIRBuilder.getMF(), Offset);
1065f757f3fSDimitry Andric return AddrReg.getReg(0);
1075f757f3fSDimitry Andric }
1085f757f3fSDimitry Andric
assignValueToReg__anon10f1a1a70111::X86OutgoingValueHandler1095f757f3fSDimitry Andric void assignValueToReg(Register ValVReg, Register PhysReg,
1105f757f3fSDimitry Andric const CCValAssign &VA) override {
1115f757f3fSDimitry Andric MIB.addUse(PhysReg, RegState::Implicit);
1125f757f3fSDimitry Andric Register ExtReg = extendRegister(ValVReg, VA);
1135f757f3fSDimitry Andric MIRBuilder.buildCopy(PhysReg, ExtReg);
1145f757f3fSDimitry Andric }
1155f757f3fSDimitry Andric
assignValueToAddress__anon10f1a1a70111::X86OutgoingValueHandler1165f757f3fSDimitry Andric void assignValueToAddress(Register ValVReg, Register Addr, LLT MemTy,
1175f757f3fSDimitry Andric const MachinePointerInfo &MPO,
1185f757f3fSDimitry Andric const CCValAssign &VA) override {
1195f757f3fSDimitry Andric MachineFunction &MF = MIRBuilder.getMF();
1205f757f3fSDimitry Andric Register ExtReg = extendRegister(ValVReg, VA);
1215f757f3fSDimitry Andric
1225f757f3fSDimitry Andric auto *MMO = MF.getMachineMemOperand(MPO, MachineMemOperand::MOStore, MemTy,
1235f757f3fSDimitry Andric inferAlignFromPtrInfo(MF, MPO));
1245f757f3fSDimitry Andric MIRBuilder.buildStore(ExtReg, Addr, *MMO);
1255f757f3fSDimitry Andric }
1265f757f3fSDimitry Andric
1275f757f3fSDimitry Andric protected:
1285f757f3fSDimitry Andric MachineInstrBuilder &MIB;
1295f757f3fSDimitry Andric const DataLayout &DL;
1305f757f3fSDimitry Andric const X86Subtarget &STI;
1315f757f3fSDimitry Andric };
1325f757f3fSDimitry Andric
1335f757f3fSDimitry Andric } // end anonymous namespace
1345f757f3fSDimitry Andric
canLowerReturn(MachineFunction & MF,CallingConv::ID CallConv,SmallVectorImpl<CallLowering::BaseArgInfo> & Outs,bool IsVarArg) const1355f757f3fSDimitry Andric bool X86CallLowering::canLowerReturn(
1365f757f3fSDimitry Andric MachineFunction &MF, CallingConv::ID CallConv,
1375f757f3fSDimitry Andric SmallVectorImpl<CallLowering::BaseArgInfo> &Outs, bool IsVarArg) const {
1385f757f3fSDimitry Andric LLVMContext &Context = MF.getFunction().getContext();
1395f757f3fSDimitry Andric SmallVector<CCValAssign, 16> RVLocs;
1405f757f3fSDimitry Andric CCState CCInfo(CallConv, IsVarArg, MF, RVLocs, Context);
1415f757f3fSDimitry Andric return checkReturn(CCInfo, Outs, RetCC_X86);
1425f757f3fSDimitry Andric }
1435f757f3fSDimitry Andric
lowerReturn(MachineIRBuilder & MIRBuilder,const Value * Val,ArrayRef<Register> VRegs,FunctionLoweringInfo & FLI) const1445f757f3fSDimitry Andric bool X86CallLowering::lowerReturn(MachineIRBuilder &MIRBuilder,
1455f757f3fSDimitry Andric const Value *Val, ArrayRef<Register> VRegs,
1465f757f3fSDimitry Andric FunctionLoweringInfo &FLI) const {
1475f757f3fSDimitry Andric assert(((Val && !VRegs.empty()) || (!Val && VRegs.empty())) &&
1485f757f3fSDimitry Andric "Return value without a vreg");
1495f757f3fSDimitry Andric MachineFunction &MF = MIRBuilder.getMF();
1505f757f3fSDimitry Andric auto MIB = MIRBuilder.buildInstrNoInsert(X86::RET).addImm(0);
151*0fca6ea1SDimitry Andric auto FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
152*0fca6ea1SDimitry Andric const auto &STI = MF.getSubtarget<X86Subtarget>();
153*0fca6ea1SDimitry Andric Register RetReg = STI.is64Bit() ? X86::RAX : X86::EAX;
1545f757f3fSDimitry Andric
1555f757f3fSDimitry Andric if (!FLI.CanLowerReturn) {
1565f757f3fSDimitry Andric insertSRetStores(MIRBuilder, Val->getType(), VRegs, FLI.DemoteRegister);
157*0fca6ea1SDimitry Andric MIRBuilder.buildCopy(RetReg, FLI.DemoteRegister);
158*0fca6ea1SDimitry Andric MIB.addReg(RetReg);
159*0fca6ea1SDimitry Andric } else if (Register Reg = FuncInfo->getSRetReturnReg()) {
160*0fca6ea1SDimitry Andric MIRBuilder.buildCopy(RetReg, Reg);
161*0fca6ea1SDimitry Andric MIB.addReg(RetReg);
1625f757f3fSDimitry Andric } else if (!VRegs.empty()) {
1635f757f3fSDimitry Andric const Function &F = MF.getFunction();
1645f757f3fSDimitry Andric MachineRegisterInfo &MRI = MF.getRegInfo();
1655f757f3fSDimitry Andric const DataLayout &DL = MF.getDataLayout();
1665f757f3fSDimitry Andric
1675f757f3fSDimitry Andric ArgInfo OrigRetInfo(VRegs, Val->getType(), 0);
1685f757f3fSDimitry Andric setArgFlags(OrigRetInfo, AttributeList::ReturnIndex, DL, F);
1695f757f3fSDimitry Andric
1705f757f3fSDimitry Andric SmallVector<ArgInfo, 4> SplitRetInfos;
1715f757f3fSDimitry Andric splitToValueTypes(OrigRetInfo, SplitRetInfos, DL, F.getCallingConv());
1725f757f3fSDimitry Andric
1735f757f3fSDimitry Andric X86OutgoingValueAssigner Assigner(RetCC_X86);
1745f757f3fSDimitry Andric X86OutgoingValueHandler Handler(MIRBuilder, MRI, MIB);
1755f757f3fSDimitry Andric if (!determineAndHandleAssignments(Handler, Assigner, SplitRetInfos,
1765f757f3fSDimitry Andric MIRBuilder, F.getCallingConv(),
1775f757f3fSDimitry Andric F.isVarArg()))
1785f757f3fSDimitry Andric return false;
1795f757f3fSDimitry Andric }
1805f757f3fSDimitry Andric
1815f757f3fSDimitry Andric MIRBuilder.insertInstr(MIB);
1825f757f3fSDimitry Andric return true;
1835f757f3fSDimitry Andric }
1845f757f3fSDimitry Andric
1855f757f3fSDimitry Andric namespace {
1865f757f3fSDimitry Andric
1875f757f3fSDimitry Andric struct X86IncomingValueHandler : public CallLowering::IncomingValueHandler {
X86IncomingValueHandler__anon10f1a1a70211::X86IncomingValueHandler1885f757f3fSDimitry Andric X86IncomingValueHandler(MachineIRBuilder &MIRBuilder,
1895f757f3fSDimitry Andric MachineRegisterInfo &MRI)
1905f757f3fSDimitry Andric : IncomingValueHandler(MIRBuilder, MRI),
1915f757f3fSDimitry Andric DL(MIRBuilder.getMF().getDataLayout()) {}
1925f757f3fSDimitry Andric
getStackAddress__anon10f1a1a70211::X86IncomingValueHandler1935f757f3fSDimitry Andric Register getStackAddress(uint64_t Size, int64_t Offset,
1945f757f3fSDimitry Andric MachinePointerInfo &MPO,
1955f757f3fSDimitry Andric ISD::ArgFlagsTy Flags) override {
1965f757f3fSDimitry Andric auto &MFI = MIRBuilder.getMF().getFrameInfo();
1975f757f3fSDimitry Andric
1985f757f3fSDimitry Andric // Byval is assumed to be writable memory, but other stack passed arguments
1995f757f3fSDimitry Andric // are not.
2005f757f3fSDimitry Andric const bool IsImmutable = !Flags.isByVal();
2015f757f3fSDimitry Andric
2025f757f3fSDimitry Andric int FI = MFI.CreateFixedObject(Size, Offset, IsImmutable);
2035f757f3fSDimitry Andric MPO = MachinePointerInfo::getFixedStack(MIRBuilder.getMF(), FI);
2045f757f3fSDimitry Andric
2055f757f3fSDimitry Andric return MIRBuilder
2065f757f3fSDimitry Andric .buildFrameIndex(LLT::pointer(0, DL.getPointerSizeInBits(0)), FI)
2075f757f3fSDimitry Andric .getReg(0);
2085f757f3fSDimitry Andric }
2095f757f3fSDimitry Andric
assignValueToAddress__anon10f1a1a70211::X86IncomingValueHandler2105f757f3fSDimitry Andric void assignValueToAddress(Register ValVReg, Register Addr, LLT MemTy,
2115f757f3fSDimitry Andric const MachinePointerInfo &MPO,
2125f757f3fSDimitry Andric const CCValAssign &VA) override {
2135f757f3fSDimitry Andric MachineFunction &MF = MIRBuilder.getMF();
2145f757f3fSDimitry Andric auto *MMO = MF.getMachineMemOperand(
2155f757f3fSDimitry Andric MPO, MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant, MemTy,
2165f757f3fSDimitry Andric inferAlignFromPtrInfo(MF, MPO));
2175f757f3fSDimitry Andric MIRBuilder.buildLoad(ValVReg, Addr, *MMO);
2185f757f3fSDimitry Andric }
2195f757f3fSDimitry Andric
assignValueToReg__anon10f1a1a70211::X86IncomingValueHandler2205f757f3fSDimitry Andric void assignValueToReg(Register ValVReg, Register PhysReg,
2215f757f3fSDimitry Andric const CCValAssign &VA) override {
2225f757f3fSDimitry Andric markPhysRegUsed(PhysReg);
2235f757f3fSDimitry Andric IncomingValueHandler::assignValueToReg(ValVReg, PhysReg, VA);
2245f757f3fSDimitry Andric }
2255f757f3fSDimitry Andric
2265f757f3fSDimitry Andric /// How the physical register gets marked varies between formal
2275f757f3fSDimitry Andric /// parameters (it's a basic-block live-in), and a call instruction
2285f757f3fSDimitry Andric /// (it's an implicit-def of the BL).
2295f757f3fSDimitry Andric virtual void markPhysRegUsed(unsigned PhysReg) = 0;
2305f757f3fSDimitry Andric
2315f757f3fSDimitry Andric protected:
2325f757f3fSDimitry Andric const DataLayout &DL;
2335f757f3fSDimitry Andric };
2345f757f3fSDimitry Andric
2355f757f3fSDimitry Andric struct FormalArgHandler : public X86IncomingValueHandler {
FormalArgHandler__anon10f1a1a70211::FormalArgHandler2365f757f3fSDimitry Andric FormalArgHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI)
2375f757f3fSDimitry Andric : X86IncomingValueHandler(MIRBuilder, MRI) {}
2385f757f3fSDimitry Andric
markPhysRegUsed__anon10f1a1a70211::FormalArgHandler2395f757f3fSDimitry Andric void markPhysRegUsed(unsigned PhysReg) override {
2405f757f3fSDimitry Andric MIRBuilder.getMRI()->addLiveIn(PhysReg);
2415f757f3fSDimitry Andric MIRBuilder.getMBB().addLiveIn(PhysReg);
2425f757f3fSDimitry Andric }
2435f757f3fSDimitry Andric };
2445f757f3fSDimitry Andric
2455f757f3fSDimitry Andric struct CallReturnHandler : public X86IncomingValueHandler {
CallReturnHandler__anon10f1a1a70211::CallReturnHandler2465f757f3fSDimitry Andric CallReturnHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI,
2475f757f3fSDimitry Andric MachineInstrBuilder &MIB)
2485f757f3fSDimitry Andric : X86IncomingValueHandler(MIRBuilder, MRI), MIB(MIB) {}
2495f757f3fSDimitry Andric
markPhysRegUsed__anon10f1a1a70211::CallReturnHandler2505f757f3fSDimitry Andric void markPhysRegUsed(unsigned PhysReg) override {
2515f757f3fSDimitry Andric MIB.addDef(PhysReg, RegState::Implicit);
2525f757f3fSDimitry Andric }
2535f757f3fSDimitry Andric
2545f757f3fSDimitry Andric protected:
2555f757f3fSDimitry Andric MachineInstrBuilder &MIB;
2565f757f3fSDimitry Andric };
2575f757f3fSDimitry Andric
2585f757f3fSDimitry Andric } // end anonymous namespace
2595f757f3fSDimitry Andric
lowerFormalArguments(MachineIRBuilder & MIRBuilder,const Function & F,ArrayRef<ArrayRef<Register>> VRegs,FunctionLoweringInfo & FLI) const2605f757f3fSDimitry Andric bool X86CallLowering::lowerFormalArguments(MachineIRBuilder &MIRBuilder,
2615f757f3fSDimitry Andric const Function &F,
2625f757f3fSDimitry Andric ArrayRef<ArrayRef<Register>> VRegs,
2635f757f3fSDimitry Andric FunctionLoweringInfo &FLI) const {
2645f757f3fSDimitry Andric MachineFunction &MF = MIRBuilder.getMF();
2655f757f3fSDimitry Andric MachineRegisterInfo &MRI = MF.getRegInfo();
2665f757f3fSDimitry Andric auto DL = MF.getDataLayout();
267*0fca6ea1SDimitry Andric auto FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2685f757f3fSDimitry Andric
2695f757f3fSDimitry Andric SmallVector<ArgInfo, 8> SplitArgs;
2705f757f3fSDimitry Andric
2715f757f3fSDimitry Andric if (!FLI.CanLowerReturn)
2725f757f3fSDimitry Andric insertSRetIncomingArgument(F, SplitArgs, FLI.DemoteRegister, MRI, DL);
2735f757f3fSDimitry Andric
2745f757f3fSDimitry Andric // TODO: handle variadic function
2755f757f3fSDimitry Andric if (F.isVarArg())
2765f757f3fSDimitry Andric return false;
2775f757f3fSDimitry Andric
2785f757f3fSDimitry Andric unsigned Idx = 0;
2795f757f3fSDimitry Andric for (const auto &Arg : F.args()) {
2805f757f3fSDimitry Andric // TODO: handle not simple cases.
2815f757f3fSDimitry Andric if (Arg.hasAttribute(Attribute::ByVal) ||
2825f757f3fSDimitry Andric Arg.hasAttribute(Attribute::InReg) ||
2835f757f3fSDimitry Andric Arg.hasAttribute(Attribute::SwiftSelf) ||
2845f757f3fSDimitry Andric Arg.hasAttribute(Attribute::SwiftError) ||
2855f757f3fSDimitry Andric Arg.hasAttribute(Attribute::Nest) || VRegs[Idx].size() > 1)
2865f757f3fSDimitry Andric return false;
2875f757f3fSDimitry Andric
288*0fca6ea1SDimitry Andric if (Arg.hasAttribute(Attribute::StructRet)) {
289*0fca6ea1SDimitry Andric assert(VRegs[Idx].size() == 1 &&
290*0fca6ea1SDimitry Andric "Unexpected amount of registers for sret argument.");
291*0fca6ea1SDimitry Andric FuncInfo->setSRetReturnReg(VRegs[Idx][0]);
292*0fca6ea1SDimitry Andric }
293*0fca6ea1SDimitry Andric
2945f757f3fSDimitry Andric ArgInfo OrigArg(VRegs[Idx], Arg.getType(), Idx);
2955f757f3fSDimitry Andric setArgFlags(OrigArg, Idx + AttributeList::FirstArgIndex, DL, F);
2965f757f3fSDimitry Andric splitToValueTypes(OrigArg, SplitArgs, DL, F.getCallingConv());
2975f757f3fSDimitry Andric Idx++;
2985f757f3fSDimitry Andric }
2995f757f3fSDimitry Andric
3005f757f3fSDimitry Andric if (SplitArgs.empty())
3015f757f3fSDimitry Andric return true;
3025f757f3fSDimitry Andric
3035f757f3fSDimitry Andric MachineBasicBlock &MBB = MIRBuilder.getMBB();
3045f757f3fSDimitry Andric if (!MBB.empty())
3055f757f3fSDimitry Andric MIRBuilder.setInstr(*MBB.begin());
3065f757f3fSDimitry Andric
3075f757f3fSDimitry Andric X86OutgoingValueAssigner Assigner(CC_X86);
3085f757f3fSDimitry Andric FormalArgHandler Handler(MIRBuilder, MRI);
3095f757f3fSDimitry Andric if (!determineAndHandleAssignments(Handler, Assigner, SplitArgs, MIRBuilder,
3105f757f3fSDimitry Andric F.getCallingConv(), F.isVarArg()))
3115f757f3fSDimitry Andric return false;
3125f757f3fSDimitry Andric
3135f757f3fSDimitry Andric // Move back to the end of the basic block.
3145f757f3fSDimitry Andric MIRBuilder.setMBB(MBB);
3155f757f3fSDimitry Andric
3165f757f3fSDimitry Andric return true;
3175f757f3fSDimitry Andric }
3185f757f3fSDimitry Andric
lowerCall(MachineIRBuilder & MIRBuilder,CallLoweringInfo & Info) const3195f757f3fSDimitry Andric bool X86CallLowering::lowerCall(MachineIRBuilder &MIRBuilder,
3205f757f3fSDimitry Andric CallLoweringInfo &Info) const {
3215f757f3fSDimitry Andric MachineFunction &MF = MIRBuilder.getMF();
3225f757f3fSDimitry Andric const Function &F = MF.getFunction();
3235f757f3fSDimitry Andric MachineRegisterInfo &MRI = MF.getRegInfo();
324*0fca6ea1SDimitry Andric const DataLayout &DL = F.getDataLayout();
3255f757f3fSDimitry Andric const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>();
3265f757f3fSDimitry Andric const TargetInstrInfo &TII = *STI.getInstrInfo();
3275f757f3fSDimitry Andric const X86RegisterInfo *TRI = STI.getRegisterInfo();
3285f757f3fSDimitry Andric
3295f757f3fSDimitry Andric // Handle only Linux C, X86_64_SysV calling conventions for now.
3305f757f3fSDimitry Andric if (!STI.isTargetLinux() || !(Info.CallConv == CallingConv::C ||
3315f757f3fSDimitry Andric Info.CallConv == CallingConv::X86_64_SysV))
3325f757f3fSDimitry Andric return false;
3335f757f3fSDimitry Andric
3345f757f3fSDimitry Andric unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
3355f757f3fSDimitry Andric auto CallSeqStart = MIRBuilder.buildInstr(AdjStackDown);
3365f757f3fSDimitry Andric
3375f757f3fSDimitry Andric // Create a temporarily-floating call instruction so we can add the implicit
3385f757f3fSDimitry Andric // uses of arg registers.
3395f757f3fSDimitry Andric bool Is64Bit = STI.is64Bit();
3405f757f3fSDimitry Andric unsigned CallOpc = Info.Callee.isReg()
3415f757f3fSDimitry Andric ? (Is64Bit ? X86::CALL64r : X86::CALL32r)
3425f757f3fSDimitry Andric : (Is64Bit ? X86::CALL64pcrel32 : X86::CALLpcrel32);
3435f757f3fSDimitry Andric
3445f757f3fSDimitry Andric auto MIB = MIRBuilder.buildInstrNoInsert(CallOpc)
3455f757f3fSDimitry Andric .add(Info.Callee)
3465f757f3fSDimitry Andric .addRegMask(TRI->getCallPreservedMask(MF, Info.CallConv));
3475f757f3fSDimitry Andric
3485f757f3fSDimitry Andric SmallVector<ArgInfo, 8> SplitArgs;
3495f757f3fSDimitry Andric for (const auto &OrigArg : Info.OrigArgs) {
3505f757f3fSDimitry Andric
3515f757f3fSDimitry Andric // TODO: handle not simple cases.
3525f757f3fSDimitry Andric if (OrigArg.Flags[0].isByVal())
3535f757f3fSDimitry Andric return false;
3545f757f3fSDimitry Andric
3555f757f3fSDimitry Andric if (OrigArg.Regs.size() > 1)
3565f757f3fSDimitry Andric return false;
3575f757f3fSDimitry Andric
3585f757f3fSDimitry Andric splitToValueTypes(OrigArg, SplitArgs, DL, Info.CallConv);
3595f757f3fSDimitry Andric }
3605f757f3fSDimitry Andric // Do the actual argument marshalling.
3615f757f3fSDimitry Andric X86OutgoingValueAssigner Assigner(CC_X86);
3625f757f3fSDimitry Andric X86OutgoingValueHandler Handler(MIRBuilder, MRI, MIB);
3635f757f3fSDimitry Andric if (!determineAndHandleAssignments(Handler, Assigner, SplitArgs, MIRBuilder,
3645f757f3fSDimitry Andric Info.CallConv, Info.IsVarArg))
3655f757f3fSDimitry Andric return false;
3665f757f3fSDimitry Andric
3675f757f3fSDimitry Andric bool IsFixed = Info.OrigArgs.empty() ? true : Info.OrigArgs.back().IsFixed;
3685f757f3fSDimitry Andric if (STI.is64Bit() && !IsFixed && !STI.isCallingConvWin64(Info.CallConv)) {
3695f757f3fSDimitry Andric // From AMD64 ABI document:
3705f757f3fSDimitry Andric // For calls that may call functions that use varargs or stdargs
3715f757f3fSDimitry Andric // (prototype-less calls or calls to functions containing ellipsis (...) in
3725f757f3fSDimitry Andric // the declaration) %al is used as hidden argument to specify the number
3735f757f3fSDimitry Andric // of SSE registers used. The contents of %al do not need to match exactly
3745f757f3fSDimitry Andric // the number of registers, but must be an ubound on the number of SSE
3755f757f3fSDimitry Andric // registers used and is in the range 0 - 8 inclusive.
3765f757f3fSDimitry Andric
3775f757f3fSDimitry Andric MIRBuilder.buildInstr(X86::MOV8ri)
3785f757f3fSDimitry Andric .addDef(X86::AL)
3795f757f3fSDimitry Andric .addImm(Assigner.getNumXmmRegs());
3805f757f3fSDimitry Andric MIB.addUse(X86::AL, RegState::Implicit);
3815f757f3fSDimitry Andric }
3825f757f3fSDimitry Andric
3835f757f3fSDimitry Andric // Now we can add the actual call instruction to the correct basic block.
3845f757f3fSDimitry Andric MIRBuilder.insertInstr(MIB);
3855f757f3fSDimitry Andric
3865f757f3fSDimitry Andric // If Callee is a reg, since it is used by a target specific
3875f757f3fSDimitry Andric // instruction, it must have a register class matching the
3885f757f3fSDimitry Andric // constraint of that instruction.
3895f757f3fSDimitry Andric if (Info.Callee.isReg())
3905f757f3fSDimitry Andric MIB->getOperand(0).setReg(constrainOperandRegClass(
3915f757f3fSDimitry Andric MF, *TRI, MRI, *MF.getSubtarget().getInstrInfo(),
3925f757f3fSDimitry Andric *MF.getSubtarget().getRegBankInfo(), *MIB, MIB->getDesc(), Info.Callee,
3935f757f3fSDimitry Andric 0));
3945f757f3fSDimitry Andric
3955f757f3fSDimitry Andric // Finally we can copy the returned value back into its virtual-register. In
3965f757f3fSDimitry Andric // symmetry with the arguments, the physical register must be an
3975f757f3fSDimitry Andric // implicit-define of the call instruction.
3985f757f3fSDimitry Andric
3995f757f3fSDimitry Andric if (Info.CanLowerReturn && !Info.OrigRet.Ty->isVoidTy()) {
4005f757f3fSDimitry Andric if (Info.OrigRet.Regs.size() > 1)
4015f757f3fSDimitry Andric return false;
4025f757f3fSDimitry Andric
4035f757f3fSDimitry Andric SplitArgs.clear();
4045f757f3fSDimitry Andric SmallVector<Register, 8> NewRegs;
4055f757f3fSDimitry Andric
4065f757f3fSDimitry Andric splitToValueTypes(Info.OrigRet, SplitArgs, DL, Info.CallConv);
4075f757f3fSDimitry Andric
4085f757f3fSDimitry Andric X86OutgoingValueAssigner Assigner(RetCC_X86);
4095f757f3fSDimitry Andric CallReturnHandler Handler(MIRBuilder, MRI, MIB);
4105f757f3fSDimitry Andric if (!determineAndHandleAssignments(Handler, Assigner, SplitArgs, MIRBuilder,
4115f757f3fSDimitry Andric Info.CallConv, Info.IsVarArg))
4125f757f3fSDimitry Andric return false;
4135f757f3fSDimitry Andric
4145f757f3fSDimitry Andric if (!NewRegs.empty())
4155f757f3fSDimitry Andric MIRBuilder.buildMergeLikeInstr(Info.OrigRet.Regs[0], NewRegs);
4165f757f3fSDimitry Andric }
4175f757f3fSDimitry Andric
4185f757f3fSDimitry Andric CallSeqStart.addImm(Assigner.getStackSize())
4195f757f3fSDimitry Andric .addImm(0 /* see getFrameTotalSize */)
4205f757f3fSDimitry Andric .addImm(0 /* see getFrameAdjustment */);
4215f757f3fSDimitry Andric
4225f757f3fSDimitry Andric unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
4235f757f3fSDimitry Andric MIRBuilder.buildInstr(AdjStackUp)
4245f757f3fSDimitry Andric .addImm(Assigner.getStackSize())
4255f757f3fSDimitry Andric .addImm(0 /* NumBytesForCalleeToPop */);
4265f757f3fSDimitry Andric
4275f757f3fSDimitry Andric if (!Info.CanLowerReturn)
4285f757f3fSDimitry Andric insertSRetLoads(MIRBuilder, Info.OrigRet.Ty, Info.OrigRet.Regs,
4295f757f3fSDimitry Andric Info.DemoteRegister, Info.DemoteStackIndex);
4305f757f3fSDimitry Andric
4315f757f3fSDimitry Andric return true;
4325f757f3fSDimitry Andric }
433