10b57cec5SDimitry Andric// WebAssemblyInstrSIMD.td - WebAssembly SIMD codegen support -*- tablegen -*-// 20b57cec5SDimitry Andric// 30b57cec5SDimitry Andric// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric// See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric// 70b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric/// 90b57cec5SDimitry Andric/// \file 100b57cec5SDimitry Andric/// WebAssembly SIMD operand code-gen constructs. 110b57cec5SDimitry Andric/// 120b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 130b57cec5SDimitry Andric 140b57cec5SDimitry Andric// Instructions requiring HasSIMD128 and the simd128 prefix byte 150b57cec5SDimitry Andricmulticlass SIMD_I<dag oops_r, dag iops_r, dag oops_s, dag iops_s, 160b57cec5SDimitry Andric list<dag> pattern_r, string asmstr_r = "", 170b57cec5SDimitry Andric string asmstr_s = "", bits<32> simdop = -1> { 180b57cec5SDimitry Andric defm "" : I<oops_r, iops_r, oops_s, iops_s, pattern_r, asmstr_r, asmstr_s, 190b57cec5SDimitry Andric !or(0xfd00, !and(0xff, simdop))>, 200b57cec5SDimitry Andric Requires<[HasSIMD128]>; 210b57cec5SDimitry Andric} 220b57cec5SDimitry Andric 230b57cec5SDimitry Andricdefm "" : ARGUMENT<V128, v16i8>; 240b57cec5SDimitry Andricdefm "" : ARGUMENT<V128, v8i16>; 250b57cec5SDimitry Andricdefm "" : ARGUMENT<V128, v4i32>; 260b57cec5SDimitry Andricdefm "" : ARGUMENT<V128, v2i64>; 270b57cec5SDimitry Andricdefm "" : ARGUMENT<V128, v4f32>; 280b57cec5SDimitry Andricdefm "" : ARGUMENT<V128, v2f64>; 290b57cec5SDimitry Andric 300b57cec5SDimitry Andric// Constrained immediate argument types 310b57cec5SDimitry Andricforeach SIZE = [8, 16] in 320b57cec5SDimitry Andricdef ImmI#SIZE : ImmLeaf<i32, 330b57cec5SDimitry Andric "return -(1 << ("#SIZE#" - 1)) <= Imm && Imm < (1 << ("#SIZE#" - 1));" 340b57cec5SDimitry Andric>; 350b57cec5SDimitry Andricforeach SIZE = [2, 4, 8, 16, 32] in 360b57cec5SDimitry Andricdef LaneIdx#SIZE : ImmLeaf<i32, "return 0 <= Imm && Imm < "#SIZE#";">; 370b57cec5SDimitry Andric 380b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 390b57cec5SDimitry Andric// Load and store 400b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 410b57cec5SDimitry Andric 420b57cec5SDimitry Andric// Load: v128.load 430b57cec5SDimitry Andriclet mayLoad = 1, UseNamedOperandTable = 1 in 448bcb0991SDimitry Andricdefm LOAD_V128 : 450b57cec5SDimitry Andric SIMD_I<(outs V128:$dst), (ins P2Align:$p2align, offset32_op:$off, I32:$addr), 460b57cec5SDimitry Andric (outs), (ins P2Align:$p2align, offset32_op:$off), [], 470b57cec5SDimitry Andric "v128.load\t$dst, ${off}(${addr})$p2align", 480b57cec5SDimitry Andric "v128.load\t$off$p2align", 0>; 490b57cec5SDimitry Andric 500b57cec5SDimitry Andric// Def load and store patterns from WebAssemblyInstrMemory.td for vector types 518bcb0991SDimitry Andricforeach vec_t = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in { 528bcb0991SDimitry Andricdef : LoadPatNoOffset<vec_t, load, LOAD_V128>; 538bcb0991SDimitry Andricdef : LoadPatImmOff<vec_t, load, regPlusImm, LOAD_V128>; 548bcb0991SDimitry Andricdef : LoadPatImmOff<vec_t, load, or_is_add, LOAD_V128>; 558bcb0991SDimitry Andricdef : LoadPatOffsetOnly<vec_t, load, LOAD_V128>; 568bcb0991SDimitry Andricdef : LoadPatGlobalAddrOffOnly<vec_t, load, LOAD_V128>; 570b57cec5SDimitry Andric} 580b57cec5SDimitry Andric 598bcb0991SDimitry Andric// vNxM.load_splat 608bcb0991SDimitry Andricmulticlass SIMDLoadSplat<string vec, bits<32> simdop> { 618bcb0991SDimitry Andric let mayLoad = 1, UseNamedOperandTable = 1, 628bcb0991SDimitry Andric Predicates = [HasUnimplementedSIMD128] in 638bcb0991SDimitry Andric defm LOAD_SPLAT_#vec : 648bcb0991SDimitry Andric SIMD_I<(outs V128:$dst), (ins P2Align:$p2align, offset32_op:$off, I32:$addr), 658bcb0991SDimitry Andric (outs), (ins P2Align:$p2align, offset32_op:$off), [], 668bcb0991SDimitry Andric vec#".load_splat\t$dst, ${off}(${addr})$p2align", 678bcb0991SDimitry Andric vec#".load_splat\t$off$p2align", simdop>; 688bcb0991SDimitry Andric} 698bcb0991SDimitry Andric 708bcb0991SDimitry Andricdefm "" : SIMDLoadSplat<"v8x16", 194>; 718bcb0991SDimitry Andricdefm "" : SIMDLoadSplat<"v16x8", 195>; 728bcb0991SDimitry Andricdefm "" : SIMDLoadSplat<"v32x4", 196>; 738bcb0991SDimitry Andricdefm "" : SIMDLoadSplat<"v64x2", 197>; 748bcb0991SDimitry Andric 75*480093f4SDimitry Andricdef wasm_load_splat_t : SDTypeProfile<1, 1, [SDTCisPtrTy<1>]>; 76*480093f4SDimitry Andricdef wasm_load_splat : SDNode<"WebAssemblyISD::LOAD_SPLAT", wasm_load_splat_t, 77*480093f4SDimitry Andric [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>; 78*480093f4SDimitry Andricdef load_splat : PatFrag<(ops node:$addr), (wasm_load_splat node:$addr)>; 798bcb0991SDimitry Andric 808bcb0991SDimitry Andriclet Predicates = [HasUnimplementedSIMD128] in 818bcb0991SDimitry Andricforeach args = [["v16i8", "v8x16"], ["v8i16", "v16x8"], ["v4i32", "v32x4"], 828bcb0991SDimitry Andric ["v2i64", "v64x2"], ["v4f32", "v32x4"], ["v2f64", "v64x2"]] in { 838bcb0991SDimitry Andricdef : LoadPatNoOffset<!cast<ValueType>(args[0]), 84*480093f4SDimitry Andric load_splat, 858bcb0991SDimitry Andric !cast<NI>("LOAD_SPLAT_"#args[1])>; 868bcb0991SDimitry Andricdef : LoadPatImmOff<!cast<ValueType>(args[0]), 87*480093f4SDimitry Andric load_splat, 888bcb0991SDimitry Andric regPlusImm, 898bcb0991SDimitry Andric !cast<NI>("LOAD_SPLAT_"#args[1])>; 908bcb0991SDimitry Andricdef : LoadPatImmOff<!cast<ValueType>(args[0]), 91*480093f4SDimitry Andric load_splat, 928bcb0991SDimitry Andric or_is_add, 938bcb0991SDimitry Andric !cast<NI>("LOAD_SPLAT_"#args[1])>; 948bcb0991SDimitry Andricdef : LoadPatOffsetOnly<!cast<ValueType>(args[0]), 95*480093f4SDimitry Andric load_splat, 968bcb0991SDimitry Andric !cast<NI>("LOAD_SPLAT_"#args[1])>; 978bcb0991SDimitry Andricdef : LoadPatGlobalAddrOffOnly<!cast<ValueType>(args[0]), 98*480093f4SDimitry Andric load_splat, 998bcb0991SDimitry Andric !cast<NI>("LOAD_SPLAT_"#args[1])>; 1008bcb0991SDimitry Andric} 1018bcb0991SDimitry Andric 1028bcb0991SDimitry Andric// Load and extend 1038bcb0991SDimitry Andricmulticlass SIMDLoadExtend<ValueType vec_t, string name, bits<32> simdop> { 1048bcb0991SDimitry Andric let mayLoad = 1, UseNamedOperandTable = 1, 1058bcb0991SDimitry Andric Predicates = [HasUnimplementedSIMD128] in { 1068bcb0991SDimitry Andric defm LOAD_EXTEND_S_#vec_t : 1078bcb0991SDimitry Andric SIMD_I<(outs V128:$dst), (ins P2Align:$p2align, offset32_op:$off, I32:$addr), 1088bcb0991SDimitry Andric (outs), (ins P2Align:$p2align, offset32_op:$off), [], 1098bcb0991SDimitry Andric name#"_s\t$dst, ${off}(${addr})$p2align", 1108bcb0991SDimitry Andric name#"_s\t$off$p2align", simdop>; 1118bcb0991SDimitry Andric defm LOAD_EXTEND_U_#vec_t : 1128bcb0991SDimitry Andric SIMD_I<(outs V128:$dst), (ins P2Align:$p2align, offset32_op:$off, I32:$addr), 1138bcb0991SDimitry Andric (outs), (ins P2Align:$p2align, offset32_op:$off), [], 1148bcb0991SDimitry Andric name#"_u\t$dst, ${off}(${addr})$p2align", 1158bcb0991SDimitry Andric name#"_u\t$off$p2align", !add(simdop, 1)>; 1168bcb0991SDimitry Andric } 1178bcb0991SDimitry Andric} 1188bcb0991SDimitry Andric 1198bcb0991SDimitry Andricdefm "" : SIMDLoadExtend<v8i16, "i16x8.load8x8", 210>; 1208bcb0991SDimitry Andricdefm "" : SIMDLoadExtend<v4i32, "i32x4.load16x4", 212>; 1218bcb0991SDimitry Andricdefm "" : SIMDLoadExtend<v2i64, "i64x2.load32x2", 214>; 1228bcb0991SDimitry Andric 1238bcb0991SDimitry Andriclet Predicates = [HasUnimplementedSIMD128] in 1248bcb0991SDimitry Andricforeach types = [[v8i16, i8], [v4i32, i16], [v2i64, i32]] in 1258bcb0991SDimitry Andricforeach exts = [["sextloadv", "_S"], 1268bcb0991SDimitry Andric ["zextloadv", "_U"], 1278bcb0991SDimitry Andric ["extloadv", "_U"]] in { 1288bcb0991SDimitry Andricdef : LoadPatNoOffset<types[0], !cast<PatFrag>(exts[0]#types[1]), 1298bcb0991SDimitry Andric !cast<NI>("LOAD_EXTEND"#exts[1]#"_"#types[0])>; 1308bcb0991SDimitry Andricdef : LoadPatImmOff<types[0], !cast<PatFrag>(exts[0]#types[1]), regPlusImm, 1318bcb0991SDimitry Andric !cast<NI>("LOAD_EXTEND"#exts[1]#"_"#types[0])>; 1328bcb0991SDimitry Andricdef : LoadPatImmOff<types[0], !cast<PatFrag>(exts[0]#types[1]), or_is_add, 1338bcb0991SDimitry Andric !cast<NI>("LOAD_EXTEND"#exts[1]#"_"#types[0])>; 1348bcb0991SDimitry Andricdef : LoadPatOffsetOnly<types[0], !cast<PatFrag>(exts[0]#types[1]), 1358bcb0991SDimitry Andric !cast<NI>("LOAD_EXTEND"#exts[1]#"_"#types[0])>; 1368bcb0991SDimitry Andricdef : LoadPatGlobalAddrOffOnly<types[0], !cast<PatFrag>(exts[0]#types[1]), 1378bcb0991SDimitry Andric !cast<NI>("LOAD_EXTEND"#exts[1]#"_"#types[0])>; 1388bcb0991SDimitry Andric} 1398bcb0991SDimitry Andric 1408bcb0991SDimitry Andric 1410b57cec5SDimitry Andric// Store: v128.store 1420b57cec5SDimitry Andriclet mayStore = 1, UseNamedOperandTable = 1 in 1438bcb0991SDimitry Andricdefm STORE_V128 : 1440b57cec5SDimitry Andric SIMD_I<(outs), (ins P2Align:$p2align, offset32_op:$off, I32:$addr, V128:$vec), 1450b57cec5SDimitry Andric (outs), (ins P2Align:$p2align, offset32_op:$off), [], 1460b57cec5SDimitry Andric "v128.store\t${off}(${addr})$p2align, $vec", 1470b57cec5SDimitry Andric "v128.store\t$off$p2align", 1>; 1480b57cec5SDimitry Andric 1490b57cec5SDimitry Andricforeach vec_t = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in { 1500b57cec5SDimitry Andric// Def load and store patterns from WebAssemblyInstrMemory.td for vector types 1518bcb0991SDimitry Andricdef : StorePatNoOffset<vec_t, store, STORE_V128>; 1528bcb0991SDimitry Andricdef : StorePatImmOff<vec_t, store, regPlusImm, STORE_V128>; 1538bcb0991SDimitry Andricdef : StorePatImmOff<vec_t, store, or_is_add, STORE_V128>; 1548bcb0991SDimitry Andricdef : StorePatOffsetOnly<vec_t, store, STORE_V128>; 1558bcb0991SDimitry Andricdef : StorePatGlobalAddrOffOnly<vec_t, store, STORE_V128>; 1560b57cec5SDimitry Andric} 1570b57cec5SDimitry Andric 1580b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 1590b57cec5SDimitry Andric// Constructing SIMD values 1600b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 1610b57cec5SDimitry Andric 1620b57cec5SDimitry Andric// Constant: v128.const 1630b57cec5SDimitry Andricmulticlass ConstVec<ValueType vec_t, dag ops, dag pat, string args> { 1640b57cec5SDimitry Andric let isMoveImm = 1, isReMaterializable = 1, 1658bcb0991SDimitry Andric Predicates = [HasUnimplementedSIMD128] in 1660b57cec5SDimitry Andric defm CONST_V128_#vec_t : SIMD_I<(outs V128:$dst), ops, (outs), ops, 1670b57cec5SDimitry Andric [(set V128:$dst, (vec_t pat))], 1680b57cec5SDimitry Andric "v128.const\t$dst, "#args, 1690b57cec5SDimitry Andric "v128.const\t"#args, 2>; 1700b57cec5SDimitry Andric} 1710b57cec5SDimitry Andric 1720b57cec5SDimitry Andricdefm "" : ConstVec<v16i8, 1730b57cec5SDimitry Andric (ins vec_i8imm_op:$i0, vec_i8imm_op:$i1, 1740b57cec5SDimitry Andric vec_i8imm_op:$i2, vec_i8imm_op:$i3, 1750b57cec5SDimitry Andric vec_i8imm_op:$i4, vec_i8imm_op:$i5, 1760b57cec5SDimitry Andric vec_i8imm_op:$i6, vec_i8imm_op:$i7, 1770b57cec5SDimitry Andric vec_i8imm_op:$i8, vec_i8imm_op:$i9, 1780b57cec5SDimitry Andric vec_i8imm_op:$iA, vec_i8imm_op:$iB, 1790b57cec5SDimitry Andric vec_i8imm_op:$iC, vec_i8imm_op:$iD, 1800b57cec5SDimitry Andric vec_i8imm_op:$iE, vec_i8imm_op:$iF), 1810b57cec5SDimitry Andric (build_vector ImmI8:$i0, ImmI8:$i1, ImmI8:$i2, ImmI8:$i3, 1820b57cec5SDimitry Andric ImmI8:$i4, ImmI8:$i5, ImmI8:$i6, ImmI8:$i7, 1830b57cec5SDimitry Andric ImmI8:$i8, ImmI8:$i9, ImmI8:$iA, ImmI8:$iB, 1840b57cec5SDimitry Andric ImmI8:$iC, ImmI8:$iD, ImmI8:$iE, ImmI8:$iF), 1850b57cec5SDimitry Andric !strconcat("$i0, $i1, $i2, $i3, $i4, $i5, $i6, $i7, ", 1860b57cec5SDimitry Andric "$i8, $i9, $iA, $iB, $iC, $iD, $iE, $iF")>; 1870b57cec5SDimitry Andricdefm "" : ConstVec<v8i16, 1880b57cec5SDimitry Andric (ins vec_i16imm_op:$i0, vec_i16imm_op:$i1, 1890b57cec5SDimitry Andric vec_i16imm_op:$i2, vec_i16imm_op:$i3, 1900b57cec5SDimitry Andric vec_i16imm_op:$i4, vec_i16imm_op:$i5, 1910b57cec5SDimitry Andric vec_i16imm_op:$i6, vec_i16imm_op:$i7), 1920b57cec5SDimitry Andric (build_vector 1930b57cec5SDimitry Andric ImmI16:$i0, ImmI16:$i1, ImmI16:$i2, ImmI16:$i3, 1940b57cec5SDimitry Andric ImmI16:$i4, ImmI16:$i5, ImmI16:$i6, ImmI16:$i7), 1950b57cec5SDimitry Andric "$i0, $i1, $i2, $i3, $i4, $i5, $i6, $i7">; 1960b57cec5SDimitry Andriclet IsCanonical = 1 in 1970b57cec5SDimitry Andricdefm "" : ConstVec<v4i32, 1980b57cec5SDimitry Andric (ins vec_i32imm_op:$i0, vec_i32imm_op:$i1, 1990b57cec5SDimitry Andric vec_i32imm_op:$i2, vec_i32imm_op:$i3), 2000b57cec5SDimitry Andric (build_vector (i32 imm:$i0), (i32 imm:$i1), 2010b57cec5SDimitry Andric (i32 imm:$i2), (i32 imm:$i3)), 2020b57cec5SDimitry Andric "$i0, $i1, $i2, $i3">; 2030b57cec5SDimitry Andricdefm "" : ConstVec<v2i64, 2040b57cec5SDimitry Andric (ins vec_i64imm_op:$i0, vec_i64imm_op:$i1), 2050b57cec5SDimitry Andric (build_vector (i64 imm:$i0), (i64 imm:$i1)), 2060b57cec5SDimitry Andric "$i0, $i1">; 2070b57cec5SDimitry Andricdefm "" : ConstVec<v4f32, 2080b57cec5SDimitry Andric (ins f32imm_op:$i0, f32imm_op:$i1, 2090b57cec5SDimitry Andric f32imm_op:$i2, f32imm_op:$i3), 2100b57cec5SDimitry Andric (build_vector (f32 fpimm:$i0), (f32 fpimm:$i1), 2110b57cec5SDimitry Andric (f32 fpimm:$i2), (f32 fpimm:$i3)), 2120b57cec5SDimitry Andric "$i0, $i1, $i2, $i3">; 2130b57cec5SDimitry Andricdefm "" : ConstVec<v2f64, 2140b57cec5SDimitry Andric (ins f64imm_op:$i0, f64imm_op:$i1), 2150b57cec5SDimitry Andric (build_vector (f64 fpimm:$i0), (f64 fpimm:$i1)), 2160b57cec5SDimitry Andric "$i0, $i1">; 2170b57cec5SDimitry Andric 2180b57cec5SDimitry Andric// Shuffle lanes: shuffle 2190b57cec5SDimitry Andricdefm SHUFFLE : 2200b57cec5SDimitry Andric SIMD_I<(outs V128:$dst), 2210b57cec5SDimitry Andric (ins V128:$x, V128:$y, 2220b57cec5SDimitry Andric vec_i8imm_op:$m0, vec_i8imm_op:$m1, 2230b57cec5SDimitry Andric vec_i8imm_op:$m2, vec_i8imm_op:$m3, 2240b57cec5SDimitry Andric vec_i8imm_op:$m4, vec_i8imm_op:$m5, 2250b57cec5SDimitry Andric vec_i8imm_op:$m6, vec_i8imm_op:$m7, 2260b57cec5SDimitry Andric vec_i8imm_op:$m8, vec_i8imm_op:$m9, 2270b57cec5SDimitry Andric vec_i8imm_op:$mA, vec_i8imm_op:$mB, 2280b57cec5SDimitry Andric vec_i8imm_op:$mC, vec_i8imm_op:$mD, 2290b57cec5SDimitry Andric vec_i8imm_op:$mE, vec_i8imm_op:$mF), 2300b57cec5SDimitry Andric (outs), 2310b57cec5SDimitry Andric (ins 2320b57cec5SDimitry Andric vec_i8imm_op:$m0, vec_i8imm_op:$m1, 2330b57cec5SDimitry Andric vec_i8imm_op:$m2, vec_i8imm_op:$m3, 2340b57cec5SDimitry Andric vec_i8imm_op:$m4, vec_i8imm_op:$m5, 2350b57cec5SDimitry Andric vec_i8imm_op:$m6, vec_i8imm_op:$m7, 2360b57cec5SDimitry Andric vec_i8imm_op:$m8, vec_i8imm_op:$m9, 2370b57cec5SDimitry Andric vec_i8imm_op:$mA, vec_i8imm_op:$mB, 2380b57cec5SDimitry Andric vec_i8imm_op:$mC, vec_i8imm_op:$mD, 2390b57cec5SDimitry Andric vec_i8imm_op:$mE, vec_i8imm_op:$mF), 2400b57cec5SDimitry Andric [], 2410b57cec5SDimitry Andric "v8x16.shuffle\t$dst, $x, $y, "# 2420b57cec5SDimitry Andric "$m0, $m1, $m2, $m3, $m4, $m5, $m6, $m7, "# 2430b57cec5SDimitry Andric "$m8, $m9, $mA, $mB, $mC, $mD, $mE, $mF", 2440b57cec5SDimitry Andric "v8x16.shuffle\t"# 2450b57cec5SDimitry Andric "$m0, $m1, $m2, $m3, $m4, $m5, $m6, $m7, "# 2460b57cec5SDimitry Andric "$m8, $m9, $mA, $mB, $mC, $mD, $mE, $mF", 2470b57cec5SDimitry Andric 3>; 2480b57cec5SDimitry Andric 2490b57cec5SDimitry Andric// Shuffles after custom lowering 2500b57cec5SDimitry Andricdef wasm_shuffle_t : SDTypeProfile<1, 18, []>; 2510b57cec5SDimitry Andricdef wasm_shuffle : SDNode<"WebAssemblyISD::SHUFFLE", wasm_shuffle_t>; 2520b57cec5SDimitry Andricforeach vec_t = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in { 2530b57cec5SDimitry Andricdef : Pat<(vec_t (wasm_shuffle (vec_t V128:$x), (vec_t V128:$y), 2540b57cec5SDimitry Andric (i32 LaneIdx32:$m0), (i32 LaneIdx32:$m1), 2550b57cec5SDimitry Andric (i32 LaneIdx32:$m2), (i32 LaneIdx32:$m3), 2560b57cec5SDimitry Andric (i32 LaneIdx32:$m4), (i32 LaneIdx32:$m5), 2570b57cec5SDimitry Andric (i32 LaneIdx32:$m6), (i32 LaneIdx32:$m7), 2580b57cec5SDimitry Andric (i32 LaneIdx32:$m8), (i32 LaneIdx32:$m9), 2590b57cec5SDimitry Andric (i32 LaneIdx32:$mA), (i32 LaneIdx32:$mB), 2600b57cec5SDimitry Andric (i32 LaneIdx32:$mC), (i32 LaneIdx32:$mD), 2610b57cec5SDimitry Andric (i32 LaneIdx32:$mE), (i32 LaneIdx32:$mF))), 2620b57cec5SDimitry Andric (vec_t (SHUFFLE (vec_t V128:$x), (vec_t V128:$y), 2630b57cec5SDimitry Andric (i32 LaneIdx32:$m0), (i32 LaneIdx32:$m1), 2640b57cec5SDimitry Andric (i32 LaneIdx32:$m2), (i32 LaneIdx32:$m3), 2650b57cec5SDimitry Andric (i32 LaneIdx32:$m4), (i32 LaneIdx32:$m5), 2660b57cec5SDimitry Andric (i32 LaneIdx32:$m6), (i32 LaneIdx32:$m7), 2670b57cec5SDimitry Andric (i32 LaneIdx32:$m8), (i32 LaneIdx32:$m9), 2680b57cec5SDimitry Andric (i32 LaneIdx32:$mA), (i32 LaneIdx32:$mB), 2690b57cec5SDimitry Andric (i32 LaneIdx32:$mC), (i32 LaneIdx32:$mD), 2700b57cec5SDimitry Andric (i32 LaneIdx32:$mE), (i32 LaneIdx32:$mF)))>; 2710b57cec5SDimitry Andric} 2720b57cec5SDimitry Andric 2738bcb0991SDimitry Andric// Swizzle lanes: v8x16.swizzle 2748bcb0991SDimitry Andricdef wasm_swizzle_t : SDTypeProfile<1, 2, []>; 2758bcb0991SDimitry Andricdef wasm_swizzle : SDNode<"WebAssemblyISD::SWIZZLE", wasm_swizzle_t>; 2768bcb0991SDimitry Andriclet Predicates = [HasUnimplementedSIMD128] in 2778bcb0991SDimitry Andricdefm SWIZZLE : 2788bcb0991SDimitry Andric SIMD_I<(outs V128:$dst), (ins V128:$src, V128:$mask), (outs), (ins), 2798bcb0991SDimitry Andric [(set (v16i8 V128:$dst), 2808bcb0991SDimitry Andric (wasm_swizzle (v16i8 V128:$src), (v16i8 V128:$mask)))], 2818bcb0991SDimitry Andric "v8x16.swizzle\t$dst, $src, $mask", "v8x16.swizzle", 192>; 2828bcb0991SDimitry Andric 2838bcb0991SDimitry Andricdef : Pat<(int_wasm_swizzle (v16i8 V128:$src), (v16i8 V128:$mask)), 2848bcb0991SDimitry Andric (SWIZZLE V128:$src, V128:$mask)>; 2858bcb0991SDimitry Andric 2860b57cec5SDimitry Andric// Create vector with identical lanes: splat 2870b57cec5SDimitry Andricdef splat2 : PatFrag<(ops node:$x), (build_vector node:$x, node:$x)>; 2880b57cec5SDimitry Andricdef splat4 : PatFrag<(ops node:$x), (build_vector 2890b57cec5SDimitry Andric node:$x, node:$x, node:$x, node:$x)>; 2900b57cec5SDimitry Andricdef splat8 : PatFrag<(ops node:$x), (build_vector 2910b57cec5SDimitry Andric node:$x, node:$x, node:$x, node:$x, 2920b57cec5SDimitry Andric node:$x, node:$x, node:$x, node:$x)>; 2930b57cec5SDimitry Andricdef splat16 : PatFrag<(ops node:$x), (build_vector 2940b57cec5SDimitry Andric node:$x, node:$x, node:$x, node:$x, 2950b57cec5SDimitry Andric node:$x, node:$x, node:$x, node:$x, 2960b57cec5SDimitry Andric node:$x, node:$x, node:$x, node:$x, 2970b57cec5SDimitry Andric node:$x, node:$x, node:$x, node:$x)>; 2980b57cec5SDimitry Andric 2990b57cec5SDimitry Andricmulticlass Splat<ValueType vec_t, string vec, WebAssemblyRegClass reg_t, 3000b57cec5SDimitry Andric PatFrag splat_pat, bits<32> simdop> { 3010b57cec5SDimitry Andric // Prefer splats over v128.const for const splats (65 is lowest that works) 3020b57cec5SDimitry Andric let AddedComplexity = 65 in 3030b57cec5SDimitry Andric defm SPLAT_#vec_t : SIMD_I<(outs V128:$dst), (ins reg_t:$x), (outs), (ins), 3040b57cec5SDimitry Andric [(set (vec_t V128:$dst), (splat_pat reg_t:$x))], 3050b57cec5SDimitry Andric vec#".splat\t$dst, $x", vec#".splat", simdop>; 3060b57cec5SDimitry Andric} 3070b57cec5SDimitry Andric 3080b57cec5SDimitry Andricdefm "" : Splat<v16i8, "i8x16", I32, splat16, 4>; 3090b57cec5SDimitry Andricdefm "" : Splat<v8i16, "i16x8", I32, splat8, 8>; 3100b57cec5SDimitry Andricdefm "" : Splat<v4i32, "i32x4", I32, splat4, 12>; 3110b57cec5SDimitry Andricdefm "" : Splat<v2i64, "i64x2", I64, splat2, 15>; 3120b57cec5SDimitry Andricdefm "" : Splat<v4f32, "f32x4", F32, splat4, 18>; 3130b57cec5SDimitry Andricdefm "" : Splat<v2f64, "f64x2", F64, splat2, 21>; 3140b57cec5SDimitry Andric 3150b57cec5SDimitry Andric// scalar_to_vector leaves high lanes undefined, so can be a splat 3160b57cec5SDimitry Andricclass ScalarSplatPat<ValueType vec_t, ValueType lane_t, 3170b57cec5SDimitry Andric WebAssemblyRegClass reg_t> : 3180b57cec5SDimitry Andric Pat<(vec_t (scalar_to_vector (lane_t reg_t:$x))), 3190b57cec5SDimitry Andric (!cast<Instruction>("SPLAT_"#vec_t) reg_t:$x)>; 3200b57cec5SDimitry Andric 3210b57cec5SDimitry Andricdef : ScalarSplatPat<v16i8, i32, I32>; 3220b57cec5SDimitry Andricdef : ScalarSplatPat<v8i16, i32, I32>; 3230b57cec5SDimitry Andricdef : ScalarSplatPat<v4i32, i32, I32>; 3240b57cec5SDimitry Andricdef : ScalarSplatPat<v2i64, i64, I64>; 3250b57cec5SDimitry Andricdef : ScalarSplatPat<v4f32, f32, F32>; 3260b57cec5SDimitry Andricdef : ScalarSplatPat<v2f64, f64, F64>; 3270b57cec5SDimitry Andric 3280b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 3290b57cec5SDimitry Andric// Accessing lanes 3300b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 3310b57cec5SDimitry Andric 3320b57cec5SDimitry Andric// Extract lane as a scalar: extract_lane / extract_lane_s / extract_lane_u 3330b57cec5SDimitry Andricmulticlass ExtractLane<ValueType vec_t, string vec, ImmLeaf imm_t, 3340b57cec5SDimitry Andric WebAssemblyRegClass reg_t, bits<32> simdop, 3350b57cec5SDimitry Andric string suffix = "", SDNode extract = vector_extract> { 3360b57cec5SDimitry Andric defm EXTRACT_LANE_#vec_t#suffix : 3370b57cec5SDimitry Andric SIMD_I<(outs reg_t:$dst), (ins V128:$vec, vec_i8imm_op:$idx), 3380b57cec5SDimitry Andric (outs), (ins vec_i8imm_op:$idx), 3390b57cec5SDimitry Andric [(set reg_t:$dst, (extract (vec_t V128:$vec), (i32 imm_t:$idx)))], 3400b57cec5SDimitry Andric vec#".extract_lane"#suffix#"\t$dst, $vec, $idx", 3410b57cec5SDimitry Andric vec#".extract_lane"#suffix#"\t$idx", simdop>; 3420b57cec5SDimitry Andric} 3430b57cec5SDimitry Andric 3440b57cec5SDimitry Andricmulticlass ExtractPat<ValueType lane_t, int mask> { 3450b57cec5SDimitry Andric def _s : PatFrag<(ops node:$vec, node:$idx), 3460b57cec5SDimitry Andric (i32 (sext_inreg 3470b57cec5SDimitry Andric (i32 (vector_extract 3480b57cec5SDimitry Andric node:$vec, 3490b57cec5SDimitry Andric node:$idx 3500b57cec5SDimitry Andric )), 3510b57cec5SDimitry Andric lane_t 3520b57cec5SDimitry Andric ))>; 3530b57cec5SDimitry Andric def _u : PatFrag<(ops node:$vec, node:$idx), 3540b57cec5SDimitry Andric (i32 (and 3550b57cec5SDimitry Andric (i32 (vector_extract 3560b57cec5SDimitry Andric node:$vec, 3570b57cec5SDimitry Andric node:$idx 3580b57cec5SDimitry Andric )), 3590b57cec5SDimitry Andric (i32 mask) 3600b57cec5SDimitry Andric ))>; 3610b57cec5SDimitry Andric} 3620b57cec5SDimitry Andric 3630b57cec5SDimitry Andricdefm extract_i8x16 : ExtractPat<i8, 0xff>; 3640b57cec5SDimitry Andricdefm extract_i16x8 : ExtractPat<i16, 0xffff>; 3650b57cec5SDimitry Andric 3660b57cec5SDimitry Andricmulticlass ExtractLaneExtended<string sign, bits<32> baseInst> { 3670b57cec5SDimitry Andric defm "" : ExtractLane<v16i8, "i8x16", LaneIdx16, I32, baseInst, sign, 3680b57cec5SDimitry Andric !cast<PatFrag>("extract_i8x16"#sign)>; 3690b57cec5SDimitry Andric defm "" : ExtractLane<v8i16, "i16x8", LaneIdx8, I32, !add(baseInst, 4), sign, 3700b57cec5SDimitry Andric !cast<PatFrag>("extract_i16x8"#sign)>; 3710b57cec5SDimitry Andric} 3720b57cec5SDimitry Andric 3730b57cec5SDimitry Andricdefm "" : ExtractLaneExtended<"_s", 5>; 3748bcb0991SDimitry Andriclet Predicates = [HasUnimplementedSIMD128] in 3750b57cec5SDimitry Andricdefm "" : ExtractLaneExtended<"_u", 6>; 3760b57cec5SDimitry Andricdefm "" : ExtractLane<v4i32, "i32x4", LaneIdx4, I32, 13>; 3770b57cec5SDimitry Andricdefm "" : ExtractLane<v2i64, "i64x2", LaneIdx2, I64, 16>; 3780b57cec5SDimitry Andricdefm "" : ExtractLane<v4f32, "f32x4", LaneIdx4, F32, 19>; 3790b57cec5SDimitry Andricdefm "" : ExtractLane<v2f64, "f64x2", LaneIdx2, F64, 22>; 3800b57cec5SDimitry Andric 3810b57cec5SDimitry Andric// It would be more conventional to use unsigned extracts, but v8 3820b57cec5SDimitry Andric// doesn't implement them yet 3830b57cec5SDimitry Andricdef : Pat<(i32 (vector_extract (v16i8 V128:$vec), (i32 LaneIdx16:$idx))), 3840b57cec5SDimitry Andric (EXTRACT_LANE_v16i8_s V128:$vec, (i32 LaneIdx16:$idx))>; 3850b57cec5SDimitry Andricdef : Pat<(i32 (vector_extract (v8i16 V128:$vec), (i32 LaneIdx8:$idx))), 3860b57cec5SDimitry Andric (EXTRACT_LANE_v8i16_s V128:$vec, (i32 LaneIdx8:$idx))>; 3870b57cec5SDimitry Andric 3880b57cec5SDimitry Andric// Lower undef lane indices to zero 3890b57cec5SDimitry Andricdef : Pat<(and (i32 (vector_extract (v16i8 V128:$vec), undef)), (i32 0xff)), 3900b57cec5SDimitry Andric (EXTRACT_LANE_v16i8_u V128:$vec, 0)>; 3910b57cec5SDimitry Andricdef : Pat<(and (i32 (vector_extract (v8i16 V128:$vec), undef)), (i32 0xffff)), 3920b57cec5SDimitry Andric (EXTRACT_LANE_v8i16_u V128:$vec, 0)>; 3930b57cec5SDimitry Andricdef : Pat<(i32 (vector_extract (v16i8 V128:$vec), undef)), 3940b57cec5SDimitry Andric (EXTRACT_LANE_v16i8_u V128:$vec, 0)>; 3950b57cec5SDimitry Andricdef : Pat<(i32 (vector_extract (v8i16 V128:$vec), undef)), 3960b57cec5SDimitry Andric (EXTRACT_LANE_v8i16_u V128:$vec, 0)>; 3970b57cec5SDimitry Andricdef : Pat<(sext_inreg (i32 (vector_extract (v16i8 V128:$vec), undef)), i8), 3980b57cec5SDimitry Andric (EXTRACT_LANE_v16i8_s V128:$vec, 0)>; 3990b57cec5SDimitry Andricdef : Pat<(sext_inreg (i32 (vector_extract (v8i16 V128:$vec), undef)), i16), 4000b57cec5SDimitry Andric (EXTRACT_LANE_v8i16_s V128:$vec, 0)>; 4010b57cec5SDimitry Andricdef : Pat<(vector_extract (v4i32 V128:$vec), undef), 4020b57cec5SDimitry Andric (EXTRACT_LANE_v4i32 V128:$vec, 0)>; 4030b57cec5SDimitry Andricdef : Pat<(vector_extract (v2i64 V128:$vec), undef), 4040b57cec5SDimitry Andric (EXTRACT_LANE_v2i64 V128:$vec, 0)>; 4050b57cec5SDimitry Andricdef : Pat<(vector_extract (v4f32 V128:$vec), undef), 4060b57cec5SDimitry Andric (EXTRACT_LANE_v4f32 V128:$vec, 0)>; 4070b57cec5SDimitry Andricdef : Pat<(vector_extract (v2f64 V128:$vec), undef), 4080b57cec5SDimitry Andric (EXTRACT_LANE_v2f64 V128:$vec, 0)>; 4090b57cec5SDimitry Andric 4100b57cec5SDimitry Andric// Replace lane value: replace_lane 4110b57cec5SDimitry Andricmulticlass ReplaceLane<ValueType vec_t, string vec, ImmLeaf imm_t, 4120b57cec5SDimitry Andric WebAssemblyRegClass reg_t, ValueType lane_t, 4130b57cec5SDimitry Andric bits<32> simdop> { 4140b57cec5SDimitry Andric defm REPLACE_LANE_#vec_t : 4150b57cec5SDimitry Andric SIMD_I<(outs V128:$dst), (ins V128:$vec, vec_i8imm_op:$idx, reg_t:$x), 4160b57cec5SDimitry Andric (outs), (ins vec_i8imm_op:$idx), 4170b57cec5SDimitry Andric [(set V128:$dst, (vector_insert 4180b57cec5SDimitry Andric (vec_t V128:$vec), (lane_t reg_t:$x), (i32 imm_t:$idx)))], 4190b57cec5SDimitry Andric vec#".replace_lane\t$dst, $vec, $idx, $x", 4200b57cec5SDimitry Andric vec#".replace_lane\t$idx", simdop>; 4210b57cec5SDimitry Andric} 4220b57cec5SDimitry Andric 4230b57cec5SDimitry Andricdefm "" : ReplaceLane<v16i8, "i8x16", LaneIdx16, I32, i32, 7>; 4240b57cec5SDimitry Andricdefm "" : ReplaceLane<v8i16, "i16x8", LaneIdx8, I32, i32, 11>; 4250b57cec5SDimitry Andricdefm "" : ReplaceLane<v4i32, "i32x4", LaneIdx4, I32, i32, 14>; 4260b57cec5SDimitry Andricdefm "" : ReplaceLane<v2i64, "i64x2", LaneIdx2, I64, i64, 17>; 4270b57cec5SDimitry Andricdefm "" : ReplaceLane<v4f32, "f32x4", LaneIdx4, F32, f32, 20>; 4280b57cec5SDimitry Andricdefm "" : ReplaceLane<v2f64, "f64x2", LaneIdx2, F64, f64, 23>; 4290b57cec5SDimitry Andric 4300b57cec5SDimitry Andric// Lower undef lane indices to zero 4310b57cec5SDimitry Andricdef : Pat<(vector_insert (v16i8 V128:$vec), I32:$x, undef), 4320b57cec5SDimitry Andric (REPLACE_LANE_v16i8 V128:$vec, 0, I32:$x)>; 4330b57cec5SDimitry Andricdef : Pat<(vector_insert (v8i16 V128:$vec), I32:$x, undef), 4340b57cec5SDimitry Andric (REPLACE_LANE_v8i16 V128:$vec, 0, I32:$x)>; 4350b57cec5SDimitry Andricdef : Pat<(vector_insert (v4i32 V128:$vec), I32:$x, undef), 4360b57cec5SDimitry Andric (REPLACE_LANE_v4i32 V128:$vec, 0, I32:$x)>; 4370b57cec5SDimitry Andricdef : Pat<(vector_insert (v2i64 V128:$vec), I64:$x, undef), 4380b57cec5SDimitry Andric (REPLACE_LANE_v2i64 V128:$vec, 0, I64:$x)>; 4390b57cec5SDimitry Andricdef : Pat<(vector_insert (v4f32 V128:$vec), F32:$x, undef), 4400b57cec5SDimitry Andric (REPLACE_LANE_v4f32 V128:$vec, 0, F32:$x)>; 4410b57cec5SDimitry Andricdef : Pat<(vector_insert (v2f64 V128:$vec), F64:$x, undef), 4420b57cec5SDimitry Andric (REPLACE_LANE_v2f64 V128:$vec, 0, F64:$x)>; 4430b57cec5SDimitry Andric 4440b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 4450b57cec5SDimitry Andric// Comparisons 4460b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 4470b57cec5SDimitry Andric 4480b57cec5SDimitry Andricmulticlass SIMDCondition<ValueType vec_t, ValueType out_t, string vec, 4490b57cec5SDimitry Andric string name, CondCode cond, bits<32> simdop> { 4500b57cec5SDimitry Andric defm _#vec_t : 4510b57cec5SDimitry Andric SIMD_I<(outs V128:$dst), (ins V128:$lhs, V128:$rhs), (outs), (ins), 4520b57cec5SDimitry Andric [(set (out_t V128:$dst), 4530b57cec5SDimitry Andric (setcc (vec_t V128:$lhs), (vec_t V128:$rhs), cond) 4540b57cec5SDimitry Andric )], 4550b57cec5SDimitry Andric vec#"."#name#"\t$dst, $lhs, $rhs", vec#"."#name, simdop>; 4560b57cec5SDimitry Andric} 4570b57cec5SDimitry Andric 4580b57cec5SDimitry Andricmulticlass SIMDConditionInt<string name, CondCode cond, bits<32> baseInst> { 4590b57cec5SDimitry Andric defm "" : SIMDCondition<v16i8, v16i8, "i8x16", name, cond, baseInst>; 4600b57cec5SDimitry Andric defm "" : SIMDCondition<v8i16, v8i16, "i16x8", name, cond, 4610b57cec5SDimitry Andric !add(baseInst, 10)>; 4620b57cec5SDimitry Andric defm "" : SIMDCondition<v4i32, v4i32, "i32x4", name, cond, 4630b57cec5SDimitry Andric !add(baseInst, 20)>; 4640b57cec5SDimitry Andric} 4650b57cec5SDimitry Andric 4660b57cec5SDimitry Andricmulticlass SIMDConditionFP<string name, CondCode cond, bits<32> baseInst> { 4670b57cec5SDimitry Andric defm "" : SIMDCondition<v4f32, v4i32, "f32x4", name, cond, baseInst>; 4680b57cec5SDimitry Andric defm "" : SIMDCondition<v2f64, v2i64, "f64x2", name, cond, 4690b57cec5SDimitry Andric !add(baseInst, 6)>; 4700b57cec5SDimitry Andric} 4710b57cec5SDimitry Andric 4720b57cec5SDimitry Andric// Equality: eq 4730b57cec5SDimitry Andriclet isCommutable = 1 in { 4740b57cec5SDimitry Andricdefm EQ : SIMDConditionInt<"eq", SETEQ, 24>; 4750b57cec5SDimitry Andricdefm EQ : SIMDConditionFP<"eq", SETOEQ, 64>; 4760b57cec5SDimitry Andric} // isCommutable = 1 4770b57cec5SDimitry Andric 4780b57cec5SDimitry Andric// Non-equality: ne 4790b57cec5SDimitry Andriclet isCommutable = 1 in { 4800b57cec5SDimitry Andricdefm NE : SIMDConditionInt<"ne", SETNE, 25>; 4810b57cec5SDimitry Andricdefm NE : SIMDConditionFP<"ne", SETUNE, 65>; 4820b57cec5SDimitry Andric} // isCommutable = 1 4830b57cec5SDimitry Andric 4840b57cec5SDimitry Andric// Less than: lt_s / lt_u / lt 4850b57cec5SDimitry Andricdefm LT_S : SIMDConditionInt<"lt_s", SETLT, 26>; 4860b57cec5SDimitry Andricdefm LT_U : SIMDConditionInt<"lt_u", SETULT, 27>; 4870b57cec5SDimitry Andricdefm LT : SIMDConditionFP<"lt", SETOLT, 66>; 4880b57cec5SDimitry Andric 4890b57cec5SDimitry Andric// Greater than: gt_s / gt_u / gt 4900b57cec5SDimitry Andricdefm GT_S : SIMDConditionInt<"gt_s", SETGT, 28>; 4910b57cec5SDimitry Andricdefm GT_U : SIMDConditionInt<"gt_u", SETUGT, 29>; 4920b57cec5SDimitry Andricdefm GT : SIMDConditionFP<"gt", SETOGT, 67>; 4930b57cec5SDimitry Andric 4940b57cec5SDimitry Andric// Less than or equal: le_s / le_u / le 4950b57cec5SDimitry Andricdefm LE_S : SIMDConditionInt<"le_s", SETLE, 30>; 4960b57cec5SDimitry Andricdefm LE_U : SIMDConditionInt<"le_u", SETULE, 31>; 4970b57cec5SDimitry Andricdefm LE : SIMDConditionFP<"le", SETOLE, 68>; 4980b57cec5SDimitry Andric 4990b57cec5SDimitry Andric// Greater than or equal: ge_s / ge_u / ge 5000b57cec5SDimitry Andricdefm GE_S : SIMDConditionInt<"ge_s", SETGE, 32>; 5010b57cec5SDimitry Andricdefm GE_U : SIMDConditionInt<"ge_u", SETUGE, 33>; 5020b57cec5SDimitry Andricdefm GE : SIMDConditionFP<"ge", SETOGE, 69>; 5030b57cec5SDimitry Andric 5040b57cec5SDimitry Andric// Lower float comparisons that don't care about NaN to standard WebAssembly 5050b57cec5SDimitry Andric// float comparisons. These instructions are generated with nnan and in the 5060b57cec5SDimitry Andric// target-independent expansion of unordered comparisons and ordered ne. 5070b57cec5SDimitry Andricforeach nodes = [[seteq, EQ_v4f32], [setne, NE_v4f32], [setlt, LT_v4f32], 5080b57cec5SDimitry Andric [setgt, GT_v4f32], [setle, LE_v4f32], [setge, GE_v4f32]] in 5090b57cec5SDimitry Andricdef : Pat<(v4i32 (nodes[0] (v4f32 V128:$lhs), (v4f32 V128:$rhs))), 5100b57cec5SDimitry Andric (v4i32 (nodes[1] (v4f32 V128:$lhs), (v4f32 V128:$rhs)))>; 5110b57cec5SDimitry Andric 5120b57cec5SDimitry Andricforeach nodes = [[seteq, EQ_v2f64], [setne, NE_v2f64], [setlt, LT_v2f64], 5130b57cec5SDimitry Andric [setgt, GT_v2f64], [setle, LE_v2f64], [setge, GE_v2f64]] in 5140b57cec5SDimitry Andricdef : Pat<(v2i64 (nodes[0] (v2f64 V128:$lhs), (v2f64 V128:$rhs))), 5150b57cec5SDimitry Andric (v2i64 (nodes[1] (v2f64 V128:$lhs), (v2f64 V128:$rhs)))>; 5160b57cec5SDimitry Andric 5170b57cec5SDimitry Andric 5180b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 5190b57cec5SDimitry Andric// Bitwise operations 5200b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 5210b57cec5SDimitry Andric 5220b57cec5SDimitry Andricmulticlass SIMDBinary<ValueType vec_t, string vec, SDNode node, string name, 5230b57cec5SDimitry Andric bits<32> simdop> { 5240b57cec5SDimitry Andric defm _#vec_t : SIMD_I<(outs V128:$dst), (ins V128:$lhs, V128:$rhs), 5250b57cec5SDimitry Andric (outs), (ins), 5260b57cec5SDimitry Andric [(set (vec_t V128:$dst), 5270b57cec5SDimitry Andric (node (vec_t V128:$lhs), (vec_t V128:$rhs)) 5280b57cec5SDimitry Andric )], 5290b57cec5SDimitry Andric vec#"."#name#"\t$dst, $lhs, $rhs", vec#"."#name, 5300b57cec5SDimitry Andric simdop>; 5310b57cec5SDimitry Andric} 5320b57cec5SDimitry Andric 5330b57cec5SDimitry Andricmulticlass SIMDBitwise<SDNode node, string name, bits<32> simdop> { 5340b57cec5SDimitry Andric defm "" : SIMDBinary<v16i8, "v128", node, name, simdop>; 5350b57cec5SDimitry Andric defm "" : SIMDBinary<v8i16, "v128", node, name, simdop>; 5360b57cec5SDimitry Andric defm "" : SIMDBinary<v4i32, "v128", node, name, simdop>; 5370b57cec5SDimitry Andric defm "" : SIMDBinary<v2i64, "v128", node, name, simdop>; 5380b57cec5SDimitry Andric} 5390b57cec5SDimitry Andric 5400b57cec5SDimitry Andricmulticlass SIMDUnary<ValueType vec_t, string vec, SDNode node, string name, 5410b57cec5SDimitry Andric bits<32> simdop> { 5420b57cec5SDimitry Andric defm _#vec_t : SIMD_I<(outs V128:$dst), (ins V128:$vec), (outs), (ins), 5430b57cec5SDimitry Andric [(set (vec_t V128:$dst), 5440b57cec5SDimitry Andric (vec_t (node (vec_t V128:$vec))) 5450b57cec5SDimitry Andric )], 5460b57cec5SDimitry Andric vec#"."#name#"\t$dst, $vec", vec#"."#name, simdop>; 5470b57cec5SDimitry Andric} 5480b57cec5SDimitry Andric 5490b57cec5SDimitry Andric// Bitwise logic: v128.not 5500b57cec5SDimitry Andricforeach vec_t = [v16i8, v8i16, v4i32, v2i64] in 5510b57cec5SDimitry Andricdefm NOT: SIMDUnary<vec_t, "v128", vnot, "not", 76>; 5520b57cec5SDimitry Andric 5530b57cec5SDimitry Andric// Bitwise logic: v128.and / v128.or / v128.xor 5540b57cec5SDimitry Andriclet isCommutable = 1 in { 5550b57cec5SDimitry Andricdefm AND : SIMDBitwise<and, "and", 77>; 5560b57cec5SDimitry Andricdefm OR : SIMDBitwise<or, "or", 78>; 5570b57cec5SDimitry Andricdefm XOR : SIMDBitwise<xor, "xor", 79>; 5580b57cec5SDimitry Andric} // isCommutable = 1 5590b57cec5SDimitry Andric 5608bcb0991SDimitry Andric// Bitwise logic: v128.andnot 5618bcb0991SDimitry Andricdef andnot : PatFrag<(ops node:$left, node:$right), (and $left, (vnot $right))>; 5628bcb0991SDimitry Andriclet Predicates = [HasUnimplementedSIMD128] in 5638bcb0991SDimitry Andricdefm ANDNOT : SIMDBitwise<andnot, "andnot", 216>; 5648bcb0991SDimitry Andric 5650b57cec5SDimitry Andric// Bitwise select: v128.bitselect 5660b57cec5SDimitry Andricforeach vec_t = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in 5670b57cec5SDimitry Andric defm BITSELECT_#vec_t : 5680b57cec5SDimitry Andric SIMD_I<(outs V128:$dst), (ins V128:$v1, V128:$v2, V128:$c), (outs), (ins), 5690b57cec5SDimitry Andric [(set (vec_t V128:$dst), 5700b57cec5SDimitry Andric (vec_t (int_wasm_bitselect 5710b57cec5SDimitry Andric (vec_t V128:$v1), (vec_t V128:$v2), (vec_t V128:$c) 5720b57cec5SDimitry Andric )) 5730b57cec5SDimitry Andric )], 5740b57cec5SDimitry Andric "v128.bitselect\t$dst, $v1, $v2, $c", "v128.bitselect", 80>; 5750b57cec5SDimitry Andric 5760b57cec5SDimitry Andric// Bitselect is equivalent to (c & v1) | (~c & v2) 5770b57cec5SDimitry Andricforeach vec_t = [v16i8, v8i16, v4i32, v2i64] in 5780b57cec5SDimitry Andric def : Pat<(vec_t (or (and (vec_t V128:$c), (vec_t V128:$v1)), 5790b57cec5SDimitry Andric (and (vnot V128:$c), (vec_t V128:$v2)))), 5800b57cec5SDimitry Andric (!cast<Instruction>("BITSELECT_"#vec_t) 5810b57cec5SDimitry Andric V128:$v1, V128:$v2, V128:$c)>; 5820b57cec5SDimitry Andric 5830b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 5840b57cec5SDimitry Andric// Integer unary arithmetic 5850b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 5860b57cec5SDimitry Andric 5870b57cec5SDimitry Andricmulticlass SIMDUnaryInt<SDNode node, string name, bits<32> baseInst> { 5880b57cec5SDimitry Andric defm "" : SIMDUnary<v16i8, "i8x16", node, name, baseInst>; 5890b57cec5SDimitry Andric defm "" : SIMDUnary<v8i16, "i16x8", node, name, !add(baseInst, 17)>; 5900b57cec5SDimitry Andric defm "" : SIMDUnary<v4i32, "i32x4", node, name, !add(baseInst, 34)>; 5910b57cec5SDimitry Andric defm "" : SIMDUnary<v2i64, "i64x2", node, name, !add(baseInst, 51)>; 5920b57cec5SDimitry Andric} 5930b57cec5SDimitry Andric 5940b57cec5SDimitry Andricmulticlass SIMDReduceVec<ValueType vec_t, string vec, SDNode op, string name, 5950b57cec5SDimitry Andric bits<32> simdop> { 5960b57cec5SDimitry Andric defm _#vec_t : SIMD_I<(outs I32:$dst), (ins V128:$vec), (outs), (ins), 5970b57cec5SDimitry Andric [(set I32:$dst, (i32 (op (vec_t V128:$vec))))], 5980b57cec5SDimitry Andric vec#"."#name#"\t$dst, $vec", vec#"."#name, simdop>; 5990b57cec5SDimitry Andric} 6000b57cec5SDimitry Andric 6010b57cec5SDimitry Andricmulticlass SIMDReduce<SDNode op, string name, bits<32> baseInst> { 6020b57cec5SDimitry Andric defm "" : SIMDReduceVec<v16i8, "i8x16", op, name, baseInst>; 6030b57cec5SDimitry Andric defm "" : SIMDReduceVec<v8i16, "i16x8", op, name, !add(baseInst, 17)>; 6040b57cec5SDimitry Andric defm "" : SIMDReduceVec<v4i32, "i32x4", op, name, !add(baseInst, 34)>; 6050b57cec5SDimitry Andric defm "" : SIMDReduceVec<v2i64, "i64x2", op, name, !add(baseInst, 51)>; 6060b57cec5SDimitry Andric} 6070b57cec5SDimitry Andric 6080b57cec5SDimitry Andric// Integer vector negation 6090b57cec5SDimitry Andricdef ivneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>; 6100b57cec5SDimitry Andric 6110b57cec5SDimitry Andric// Integer negation: neg 6120b57cec5SDimitry Andricdefm NEG : SIMDUnaryInt<ivneg, "neg", 81>; 6130b57cec5SDimitry Andric 6140b57cec5SDimitry Andric// Any lane true: any_true 6150b57cec5SDimitry Andricdefm ANYTRUE : SIMDReduce<int_wasm_anytrue, "any_true", 82>; 6160b57cec5SDimitry Andric 6170b57cec5SDimitry Andric// All lanes true: all_true 6180b57cec5SDimitry Andricdefm ALLTRUE : SIMDReduce<int_wasm_alltrue, "all_true", 83>; 6190b57cec5SDimitry Andric 6200b57cec5SDimitry Andric// Reductions already return 0 or 1, so and 1, setne 0, and seteq 1 6210b57cec5SDimitry Andric// can be folded out 6220b57cec5SDimitry Andricforeach reduction = 6230b57cec5SDimitry Andric [["int_wasm_anytrue", "ANYTRUE"], ["int_wasm_alltrue", "ALLTRUE"]] in 6240b57cec5SDimitry Andricforeach ty = [v16i8, v8i16, v4i32, v2i64] in { 6250b57cec5SDimitry Andricdef : Pat<(i32 (and 6260b57cec5SDimitry Andric (i32 (!cast<Intrinsic>(reduction[0]) (ty V128:$x))), 6270b57cec5SDimitry Andric (i32 1) 6280b57cec5SDimitry Andric )), 6290b57cec5SDimitry Andric (i32 (!cast<NI>(reduction[1]#"_"#ty) (ty V128:$x)))>; 6300b57cec5SDimitry Andricdef : Pat<(i32 (setne 6310b57cec5SDimitry Andric (i32 (!cast<Intrinsic>(reduction[0]) (ty V128:$x))), 6320b57cec5SDimitry Andric (i32 0) 6330b57cec5SDimitry Andric )), 6340b57cec5SDimitry Andric (i32 (!cast<NI>(reduction[1]#"_"#ty) (ty V128:$x)))>; 6350b57cec5SDimitry Andricdef : Pat<(i32 (seteq 6360b57cec5SDimitry Andric (i32 (!cast<Intrinsic>(reduction[0]) (ty V128:$x))), 6370b57cec5SDimitry Andric (i32 1) 6380b57cec5SDimitry Andric )), 6390b57cec5SDimitry Andric (i32 (!cast<NI>(reduction[1]#"_"#ty) (ty V128:$x)))>; 6400b57cec5SDimitry Andric} 6410b57cec5SDimitry Andric 6420b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 6430b57cec5SDimitry Andric// Bit shifts 6440b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 6450b57cec5SDimitry Andric 6460b57cec5SDimitry Andricmulticlass SIMDShift<ValueType vec_t, string vec, SDNode node, dag shift_vec, 6470b57cec5SDimitry Andric string name, bits<32> simdop> { 6480b57cec5SDimitry Andric defm _#vec_t : SIMD_I<(outs V128:$dst), (ins V128:$vec, I32:$x), 6490b57cec5SDimitry Andric (outs), (ins), 6500b57cec5SDimitry Andric [(set (vec_t V128:$dst), 6510b57cec5SDimitry Andric (node V128:$vec, (vec_t shift_vec)))], 6520b57cec5SDimitry Andric vec#"."#name#"\t$dst, $vec, $x", vec#"."#name, simdop>; 6530b57cec5SDimitry Andric} 6540b57cec5SDimitry Andric 6550b57cec5SDimitry Andricmulticlass SIMDShiftInt<SDNode node, string name, bits<32> baseInst> { 6560b57cec5SDimitry Andric defm "" : SIMDShift<v16i8, "i8x16", node, (splat16 I32:$x), name, baseInst>; 6570b57cec5SDimitry Andric defm "" : SIMDShift<v8i16, "i16x8", node, (splat8 I32:$x), name, 6580b57cec5SDimitry Andric !add(baseInst, 17)>; 6590b57cec5SDimitry Andric defm "" : SIMDShift<v4i32, "i32x4", node, (splat4 I32:$x), name, 6600b57cec5SDimitry Andric !add(baseInst, 34)>; 6610b57cec5SDimitry Andric defm "" : SIMDShift<v2i64, "i64x2", node, (splat2 (i64 (zext I32:$x))), 6620b57cec5SDimitry Andric name, !add(baseInst, 51)>; 6630b57cec5SDimitry Andric} 6640b57cec5SDimitry Andric 6650b57cec5SDimitry Andric// Left shift by scalar: shl 6660b57cec5SDimitry Andricdefm SHL : SIMDShiftInt<shl, "shl", 84>; 6670b57cec5SDimitry Andric 6680b57cec5SDimitry Andric// Right shift by scalar: shr_s / shr_u 6690b57cec5SDimitry Andricdefm SHR_S : SIMDShiftInt<sra, "shr_s", 85>; 6700b57cec5SDimitry Andricdefm SHR_U : SIMDShiftInt<srl, "shr_u", 86>; 6710b57cec5SDimitry Andric 6720b57cec5SDimitry Andric// Truncate i64 shift operands to i32s, except if they are already i32s 6730b57cec5SDimitry Andricforeach shifts = [[shl, SHL_v2i64], [sra, SHR_S_v2i64], [srl, SHR_U_v2i64]] in { 6740b57cec5SDimitry Andricdef : Pat<(v2i64 (shifts[0] 6750b57cec5SDimitry Andric (v2i64 V128:$vec), 6760b57cec5SDimitry Andric (v2i64 (splat2 (i64 (sext I32:$x)))) 6770b57cec5SDimitry Andric )), 6780b57cec5SDimitry Andric (v2i64 (shifts[1] (v2i64 V128:$vec), (i32 I32:$x)))>; 6790b57cec5SDimitry Andricdef : Pat<(v2i64 (shifts[0] (v2i64 V128:$vec), (v2i64 (splat2 I64:$x)))), 6800b57cec5SDimitry Andric (v2i64 (shifts[1] (v2i64 V128:$vec), (I32_WRAP_I64 I64:$x)))>; 6810b57cec5SDimitry Andric} 6820b57cec5SDimitry Andric 6830b57cec5SDimitry Andric// 2xi64 shifts with constant shift amounts are custom lowered to avoid wrapping 6840b57cec5SDimitry Andricdef wasm_shift_t : SDTypeProfile<1, 2, 6850b57cec5SDimitry Andric [SDTCisVec<0>, SDTCisSameAs<0, 1>, SDTCisVT<2, i32>] 6860b57cec5SDimitry Andric>; 6870b57cec5SDimitry Andricdef wasm_shl : SDNode<"WebAssemblyISD::VEC_SHL", wasm_shift_t>; 6880b57cec5SDimitry Andricdef wasm_shr_s : SDNode<"WebAssemblyISD::VEC_SHR_S", wasm_shift_t>; 6890b57cec5SDimitry Andricdef wasm_shr_u : SDNode<"WebAssemblyISD::VEC_SHR_U", wasm_shift_t>; 6900b57cec5SDimitry Andricforeach shifts = [[wasm_shl, SHL_v2i64], 6910b57cec5SDimitry Andric [wasm_shr_s, SHR_S_v2i64], 6920b57cec5SDimitry Andric [wasm_shr_u, SHR_U_v2i64]] in 6930b57cec5SDimitry Andricdef : Pat<(v2i64 (shifts[0] (v2i64 V128:$vec), I32:$x)), 6940b57cec5SDimitry Andric (v2i64 (shifts[1] (v2i64 V128:$vec), I32:$x))>; 6950b57cec5SDimitry Andric 6960b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 6970b57cec5SDimitry Andric// Integer binary arithmetic 6980b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 6990b57cec5SDimitry Andric 7000b57cec5SDimitry Andricmulticlass SIMDBinaryIntSmall<SDNode node, string name, bits<32> baseInst> { 7010b57cec5SDimitry Andric defm "" : SIMDBinary<v16i8, "i8x16", node, name, baseInst>; 7020b57cec5SDimitry Andric defm "" : SIMDBinary<v8i16, "i16x8", node, name, !add(baseInst, 17)>; 7030b57cec5SDimitry Andric} 7040b57cec5SDimitry Andric 7050b57cec5SDimitry Andricmulticlass SIMDBinaryIntNoI64x2<SDNode node, string name, bits<32> baseInst> { 7060b57cec5SDimitry Andric defm "" : SIMDBinaryIntSmall<node, name, baseInst>; 7070b57cec5SDimitry Andric defm "" : SIMDBinary<v4i32, "i32x4", node, name, !add(baseInst, 34)>; 7080b57cec5SDimitry Andric} 7090b57cec5SDimitry Andric 7100b57cec5SDimitry Andricmulticlass SIMDBinaryInt<SDNode node, string name, bits<32> baseInst> { 7110b57cec5SDimitry Andric defm "" : SIMDBinaryIntNoI64x2<node, name, baseInst>; 7120b57cec5SDimitry Andric defm "" : SIMDBinary<v2i64, "i64x2", node, name, !add(baseInst, 51)>; 7130b57cec5SDimitry Andric} 7140b57cec5SDimitry Andric 7150b57cec5SDimitry Andric// Integer addition: add / add_saturate_s / add_saturate_u 7160b57cec5SDimitry Andriclet isCommutable = 1 in { 7170b57cec5SDimitry Andricdefm ADD : SIMDBinaryInt<add, "add", 87>; 7180b57cec5SDimitry Andricdefm ADD_SAT_S : SIMDBinaryIntSmall<saddsat, "add_saturate_s", 88>; 7190b57cec5SDimitry Andricdefm ADD_SAT_U : SIMDBinaryIntSmall<uaddsat, "add_saturate_u", 89>; 7200b57cec5SDimitry Andric} // isCommutable = 1 7210b57cec5SDimitry Andric 7220b57cec5SDimitry Andric// Integer subtraction: sub / sub_saturate_s / sub_saturate_u 7230b57cec5SDimitry Andricdefm SUB : SIMDBinaryInt<sub, "sub", 90>; 7240b57cec5SDimitry Andricdefm SUB_SAT_S : 7250b57cec5SDimitry Andric SIMDBinaryIntSmall<int_wasm_sub_saturate_signed, "sub_saturate_s", 91>; 7260b57cec5SDimitry Andricdefm SUB_SAT_U : 7270b57cec5SDimitry Andric SIMDBinaryIntSmall<int_wasm_sub_saturate_unsigned, "sub_saturate_u", 92>; 7280b57cec5SDimitry Andric 7290b57cec5SDimitry Andric// Integer multiplication: mul 730*480093f4SDimitry Andriclet isCommutable = 1 in 7310b57cec5SDimitry Andricdefm MUL : SIMDBinaryIntNoI64x2<mul, "mul", 93>; 7320b57cec5SDimitry Andric 733*480093f4SDimitry Andric// Integer min_s / min_u / max_s / max_u 734*480093f4SDimitry Andriclet isCommutable = 1 in { 735*480093f4SDimitry Andricdefm MIN_S : SIMDBinaryIntNoI64x2<smin, "min_s", 94>; 736*480093f4SDimitry Andricdefm MIN_U : SIMDBinaryIntNoI64x2<umin, "min_u", 95>; 737*480093f4SDimitry Andricdefm MAX_S : SIMDBinaryIntNoI64x2<smax, "max_s", 96>; 738*480093f4SDimitry Andricdefm MAX_U : SIMDBinaryIntNoI64x2<umax, "max_u", 97>; 739*480093f4SDimitry Andric} // isCommutable = 1 740*480093f4SDimitry Andric 741*480093f4SDimitry Andric// Integer unsigned rounding average: avgr_u 742*480093f4SDimitry Andriclet isCommutable = 1, Predicates = [HasUnimplementedSIMD128] in { 743*480093f4SDimitry Andricdefm AVGR_U : SIMDBinary<v16i8, "i8x16", int_wasm_avgr_unsigned, "avgr_u", 217>; 744*480093f4SDimitry Andricdefm AVGR_U : SIMDBinary<v8i16, "i16x8", int_wasm_avgr_unsigned, "avgr_u", 218>; 745*480093f4SDimitry Andric} 746*480093f4SDimitry Andric 747*480093f4SDimitry Andricdef add_nuw : PatFrag<(ops node:$lhs, node:$rhs), 748*480093f4SDimitry Andric (add node:$lhs, node:$rhs), 749*480093f4SDimitry Andric "return N->getFlags().hasNoUnsignedWrap();">; 750*480093f4SDimitry Andric 751*480093f4SDimitry Andricforeach nodes = [[v16i8, splat16], [v8i16, splat8]] in 752*480093f4SDimitry Andricdef : Pat<(srl 753*480093f4SDimitry Andric (add_nuw 754*480093f4SDimitry Andric (add_nuw (nodes[0] V128:$lhs), (nodes[0] V128:$rhs)), 755*480093f4SDimitry Andric (nodes[1] (i32 1)) 756*480093f4SDimitry Andric ), 757*480093f4SDimitry Andric (nodes[0] (nodes[1] (i32 1))) 758*480093f4SDimitry Andric ), 759*480093f4SDimitry Andric (!cast<NI>("AVGR_U_"#nodes[0]) V128:$lhs, V128:$rhs)>; 760*480093f4SDimitry Andric 761*480093f4SDimitry Andric// Widening dot product: i32x4.dot_i16x8_s 762*480093f4SDimitry Andriclet isCommutable = 1 in 763*480093f4SDimitry Andricdefm DOT : SIMD_I<(outs V128:$dst), (ins V128:$lhs, V128:$rhs), (outs), (ins), 764*480093f4SDimitry Andric [(set V128:$dst, (int_wasm_dot V128:$lhs, V128:$rhs))], 765*480093f4SDimitry Andric "i32x4.dot_i16x8_s\t$dst, $lhs, $rhs", "i32x4.dot_i16x8_s", 766*480093f4SDimitry Andric 219>; 767*480093f4SDimitry Andric 7680b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 7690b57cec5SDimitry Andric// Floating-point unary arithmetic 7700b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 7710b57cec5SDimitry Andric 7720b57cec5SDimitry Andricmulticlass SIMDUnaryFP<SDNode node, string name, bits<32> baseInst> { 7730b57cec5SDimitry Andric defm "" : SIMDUnary<v4f32, "f32x4", node, name, baseInst>; 7740b57cec5SDimitry Andric defm "" : SIMDUnary<v2f64, "f64x2", node, name, !add(baseInst, 11)>; 7750b57cec5SDimitry Andric} 7760b57cec5SDimitry Andric 7770b57cec5SDimitry Andric// Absolute value: abs 7780b57cec5SDimitry Andricdefm ABS : SIMDUnaryFP<fabs, "abs", 149>; 7790b57cec5SDimitry Andric 7800b57cec5SDimitry Andric// Negation: neg 7810b57cec5SDimitry Andricdefm NEG : SIMDUnaryFP<fneg, "neg", 150>; 7820b57cec5SDimitry Andric 7830b57cec5SDimitry Andric// Square root: sqrt 7848bcb0991SDimitry Andriclet Predicates = [HasUnimplementedSIMD128] in 7850b57cec5SDimitry Andricdefm SQRT : SIMDUnaryFP<fsqrt, "sqrt", 151>; 7860b57cec5SDimitry Andric 7870b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 7880b57cec5SDimitry Andric// Floating-point binary arithmetic 7890b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 7900b57cec5SDimitry Andric 7910b57cec5SDimitry Andricmulticlass SIMDBinaryFP<SDNode node, string name, bits<32> baseInst> { 7920b57cec5SDimitry Andric defm "" : SIMDBinary<v4f32, "f32x4", node, name, baseInst>; 7930b57cec5SDimitry Andric defm "" : SIMDBinary<v2f64, "f64x2", node, name, !add(baseInst, 11)>; 7940b57cec5SDimitry Andric} 7950b57cec5SDimitry Andric 7960b57cec5SDimitry Andric// Addition: add 7970b57cec5SDimitry Andriclet isCommutable = 1 in 7980b57cec5SDimitry Andricdefm ADD : SIMDBinaryFP<fadd, "add", 154>; 7990b57cec5SDimitry Andric 8000b57cec5SDimitry Andric// Subtraction: sub 8010b57cec5SDimitry Andricdefm SUB : SIMDBinaryFP<fsub, "sub", 155>; 8020b57cec5SDimitry Andric 8030b57cec5SDimitry Andric// Multiplication: mul 8040b57cec5SDimitry Andriclet isCommutable = 1 in 8050b57cec5SDimitry Andricdefm MUL : SIMDBinaryFP<fmul, "mul", 156>; 8060b57cec5SDimitry Andric 8070b57cec5SDimitry Andric// Division: div 8088bcb0991SDimitry Andriclet Predicates = [HasUnimplementedSIMD128] in 8090b57cec5SDimitry Andricdefm DIV : SIMDBinaryFP<fdiv, "div", 157>; 8100b57cec5SDimitry Andric 8110b57cec5SDimitry Andric// NaN-propagating minimum: min 8120b57cec5SDimitry Andricdefm MIN : SIMDBinaryFP<fminimum, "min", 158>; 8130b57cec5SDimitry Andric 8140b57cec5SDimitry Andric// NaN-propagating maximum: max 8150b57cec5SDimitry Andricdefm MAX : SIMDBinaryFP<fmaximum, "max", 159>; 8160b57cec5SDimitry Andric 8170b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 8180b57cec5SDimitry Andric// Conversions 8190b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 8200b57cec5SDimitry Andric 8210b57cec5SDimitry Andricmulticlass SIMDConvert<ValueType vec_t, ValueType arg_t, SDNode op, 8220b57cec5SDimitry Andric string name, bits<32> simdop> { 8230b57cec5SDimitry Andric defm op#_#vec_t#_#arg_t : 8240b57cec5SDimitry Andric SIMD_I<(outs V128:$dst), (ins V128:$vec), (outs), (ins), 8250b57cec5SDimitry Andric [(set (vec_t V128:$dst), (vec_t (op (arg_t V128:$vec))))], 8260b57cec5SDimitry Andric name#"\t$dst, $vec", name, simdop>; 8270b57cec5SDimitry Andric} 8280b57cec5SDimitry Andric 8290b57cec5SDimitry Andric// Integer to floating point: convert 8300b57cec5SDimitry Andricdefm "" : SIMDConvert<v4f32, v4i32, sint_to_fp, "f32x4.convert_i32x4_s", 175>; 8310b57cec5SDimitry Andricdefm "" : SIMDConvert<v4f32, v4i32, uint_to_fp, "f32x4.convert_i32x4_u", 176>; 8320b57cec5SDimitry Andricdefm "" : SIMDConvert<v2f64, v2i64, sint_to_fp, "f64x2.convert_i64x2_s", 177>; 8330b57cec5SDimitry Andricdefm "" : SIMDConvert<v2f64, v2i64, uint_to_fp, "f64x2.convert_i64x2_u", 178>; 8340b57cec5SDimitry Andric 8350b57cec5SDimitry Andric// Floating point to integer with saturation: trunc_sat 8360b57cec5SDimitry Andricdefm "" : SIMDConvert<v4i32, v4f32, fp_to_sint, "i32x4.trunc_sat_f32x4_s", 171>; 8370b57cec5SDimitry Andricdefm "" : SIMDConvert<v4i32, v4f32, fp_to_uint, "i32x4.trunc_sat_f32x4_u", 172>; 8380b57cec5SDimitry Andricdefm "" : SIMDConvert<v2i64, v2f64, fp_to_sint, "i64x2.trunc_sat_f64x2_s", 173>; 8390b57cec5SDimitry Andricdefm "" : SIMDConvert<v2i64, v2f64, fp_to_uint, "i64x2.trunc_sat_f64x2_u", 174>; 8400b57cec5SDimitry Andric 8418bcb0991SDimitry Andric// Widening operations 8428bcb0991SDimitry Andricmulticlass SIMDWiden<ValueType vec_t, string vec, ValueType arg_t, string arg, 8438bcb0991SDimitry Andric bits<32> baseInst> { 8448bcb0991SDimitry Andric defm "" : SIMDConvert<vec_t, arg_t, int_wasm_widen_low_signed, 8458bcb0991SDimitry Andric vec#".widen_low_"#arg#"_s", baseInst>; 8468bcb0991SDimitry Andric defm "" : SIMDConvert<vec_t, arg_t, int_wasm_widen_high_signed, 8478bcb0991SDimitry Andric vec#".widen_high_"#arg#"_s", !add(baseInst, 1)>; 8488bcb0991SDimitry Andric defm "" : SIMDConvert<vec_t, arg_t, int_wasm_widen_low_unsigned, 8498bcb0991SDimitry Andric vec#".widen_low_"#arg#"_u", !add(baseInst, 2)>; 8508bcb0991SDimitry Andric defm "" : SIMDConvert<vec_t, arg_t, int_wasm_widen_high_unsigned, 8518bcb0991SDimitry Andric vec#".widen_high_"#arg#"_u", !add(baseInst, 3)>; 8528bcb0991SDimitry Andric} 8538bcb0991SDimitry Andric 8548bcb0991SDimitry Andricdefm "" : SIMDWiden<v8i16, "i16x8", v16i8, "i8x16", 202>; 8558bcb0991SDimitry Andricdefm "" : SIMDWiden<v4i32, "i32x4", v8i16, "i16x8", 206>; 8568bcb0991SDimitry Andric 8578bcb0991SDimitry Andric// Narrowing operations 8588bcb0991SDimitry Andricmulticlass SIMDNarrow<ValueType vec_t, string vec, ValueType arg_t, string arg, 8598bcb0991SDimitry Andric bits<32> baseInst> { 8608bcb0991SDimitry Andric defm NARROW_S_#vec_t : 8618bcb0991SDimitry Andric SIMD_I<(outs V128:$dst), (ins V128:$low, V128:$high), (outs), (ins), 8628bcb0991SDimitry Andric [(set (vec_t V128:$dst), (vec_t (int_wasm_narrow_signed 8638bcb0991SDimitry Andric (arg_t V128:$low), (arg_t V128:$high))))], 8648bcb0991SDimitry Andric vec#".narrow_"#arg#"_s\t$dst, $low, $high", vec#".narrow_"#arg#"_s", 8658bcb0991SDimitry Andric baseInst>; 8668bcb0991SDimitry Andric defm NARROW_U_#vec_t : 8678bcb0991SDimitry Andric SIMD_I<(outs V128:$dst), (ins V128:$low, V128:$high), (outs), (ins), 8688bcb0991SDimitry Andric [(set (vec_t V128:$dst), (vec_t (int_wasm_narrow_unsigned 8698bcb0991SDimitry Andric (arg_t V128:$low), (arg_t V128:$high))))], 8708bcb0991SDimitry Andric vec#".narrow_"#arg#"_u\t$dst, $low, $high", vec#".narrow_"#arg#"_u", 8718bcb0991SDimitry Andric !add(baseInst, 1)>; 8728bcb0991SDimitry Andric} 8738bcb0991SDimitry Andric 8748bcb0991SDimitry Andricdefm "" : SIMDNarrow<v16i8, "i8x16", v8i16, "i16x8", 198>; 8758bcb0991SDimitry Andricdefm "" : SIMDNarrow<v8i16, "i16x8", v4i32, "i32x4", 200>; 8768bcb0991SDimitry Andric 8770b57cec5SDimitry Andric// Lower llvm.wasm.trunc.saturate.* to saturating instructions 8780b57cec5SDimitry Andricdef : Pat<(v4i32 (int_wasm_trunc_saturate_signed (v4f32 V128:$src))), 8790b57cec5SDimitry Andric (fp_to_sint_v4i32_v4f32 (v4f32 V128:$src))>; 8800b57cec5SDimitry Andricdef : Pat<(v4i32 (int_wasm_trunc_saturate_unsigned (v4f32 V128:$src))), 8810b57cec5SDimitry Andric (fp_to_uint_v4i32_v4f32 (v4f32 V128:$src))>; 8820b57cec5SDimitry Andricdef : Pat<(v2i64 (int_wasm_trunc_saturate_signed (v2f64 V128:$src))), 8830b57cec5SDimitry Andric (fp_to_sint_v2i64_v2f64 (v2f64 V128:$src))>; 8840b57cec5SDimitry Andricdef : Pat<(v2i64 (int_wasm_trunc_saturate_unsigned (v2f64 V128:$src))), 8850b57cec5SDimitry Andric (fp_to_uint_v2i64_v2f64 (v2f64 V128:$src))>; 8860b57cec5SDimitry Andric 8870b57cec5SDimitry Andric// Bitcasts are nops 8880b57cec5SDimitry Andric// Matching bitcast t1 to t1 causes strange errors, so avoid repeating types 8890b57cec5SDimitry Andricforeach t1 = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in 8900b57cec5SDimitry Andricforeach t2 = !foldl( 8910b57cec5SDimitry Andric []<ValueType>, [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64], 8920b57cec5SDimitry Andric acc, cur, !if(!eq(!cast<string>(t1), !cast<string>(cur)), 8930b57cec5SDimitry Andric acc, !listconcat(acc, [cur]) 8940b57cec5SDimitry Andric ) 8950b57cec5SDimitry Andric) in 8960b57cec5SDimitry Andricdef : Pat<(t1 (bitconvert (t2 V128:$v))), (t1 V128:$v)>; 8978bcb0991SDimitry Andric 8988bcb0991SDimitry Andric//===----------------------------------------------------------------------===// 8998bcb0991SDimitry Andric// Quasi-Fused Multiply- Add and Subtract (QFMA/QFMS) 9008bcb0991SDimitry Andric//===----------------------------------------------------------------------===// 9018bcb0991SDimitry Andric 9028bcb0991SDimitry Andricmulticlass SIMDQFM<ValueType vec_t, string vec, bits<32> baseInst> { 9038bcb0991SDimitry Andric defm QFMA_#vec_t : 9048bcb0991SDimitry Andric SIMD_I<(outs V128:$dst), (ins V128:$a, V128:$b, V128:$c), 9058bcb0991SDimitry Andric (outs), (ins), 9068bcb0991SDimitry Andric [(set (vec_t V128:$dst), 9078bcb0991SDimitry Andric (int_wasm_qfma (vec_t V128:$a), (vec_t V128:$b), (vec_t V128:$c)))], 9088bcb0991SDimitry Andric vec#".qfma\t$dst, $a, $b, $c", vec#".qfma", baseInst>; 9098bcb0991SDimitry Andric defm QFMS_#vec_t : 9108bcb0991SDimitry Andric SIMD_I<(outs V128:$dst), (ins V128:$a, V128:$b, V128:$c), 9118bcb0991SDimitry Andric (outs), (ins), 9128bcb0991SDimitry Andric [(set (vec_t V128:$dst), 9138bcb0991SDimitry Andric (int_wasm_qfms (vec_t V128:$a), (vec_t V128:$b), (vec_t V128:$c)))], 9148bcb0991SDimitry Andric vec#".qfms\t$dst, $a, $b, $c", vec#".qfms", !add(baseInst, 1)>; 9158bcb0991SDimitry Andric} 9168bcb0991SDimitry Andric 9178bcb0991SDimitry Andricdefm "" : SIMDQFM<v4f32, "f32x4", 0x98>; 9188bcb0991SDimitry Andricdefm "" : SIMDQFM<v2f64, "f64x2", 0xa3>; 919