10b57cec5SDimitry Andric //=- WebAssemblyISelLowering.cpp - WebAssembly DAG Lowering Implementation -==// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric /// 90b57cec5SDimitry Andric /// \file 100b57cec5SDimitry Andric /// This file implements the WebAssemblyTargetLowering class. 110b57cec5SDimitry Andric /// 120b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 130b57cec5SDimitry Andric 140b57cec5SDimitry Andric #include "WebAssemblyISelLowering.h" 150b57cec5SDimitry Andric #include "MCTargetDesc/WebAssemblyMCTargetDesc.h" 16fe6060f1SDimitry Andric #include "Utils/WebAssemblyTypeUtilities.h" 17fe6060f1SDimitry Andric #include "Utils/WebAssemblyUtilities.h" 180b57cec5SDimitry Andric #include "WebAssemblyMachineFunctionInfo.h" 190b57cec5SDimitry Andric #include "WebAssemblySubtarget.h" 200b57cec5SDimitry Andric #include "WebAssemblyTargetMachine.h" 210b57cec5SDimitry Andric #include "llvm/CodeGen/CallingConvLower.h" 22*81ad6265SDimitry Andric #include "llvm/CodeGen/MachineFrameInfo.h" 23*81ad6265SDimitry Andric #include "llvm/CodeGen/MachineFunctionPass.h" 240b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h" 250b57cec5SDimitry Andric #include "llvm/CodeGen/MachineJumpTableInfo.h" 260b57cec5SDimitry Andric #include "llvm/CodeGen/MachineModuleInfo.h" 270b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h" 280b57cec5SDimitry Andric #include "llvm/CodeGen/SelectionDAG.h" 29fe6060f1SDimitry Andric #include "llvm/CodeGen/SelectionDAGNodes.h" 300b57cec5SDimitry Andric #include "llvm/IR/DiagnosticInfo.h" 310b57cec5SDimitry Andric #include "llvm/IR/DiagnosticPrinter.h" 320b57cec5SDimitry Andric #include "llvm/IR/Function.h" 330b57cec5SDimitry Andric #include "llvm/IR/Intrinsics.h" 34480093f4SDimitry Andric #include "llvm/IR/IntrinsicsWebAssembly.h" 350b57cec5SDimitry Andric #include "llvm/Support/Debug.h" 360b57cec5SDimitry Andric #include "llvm/Support/ErrorHandling.h" 37349cc55cSDimitry Andric #include "llvm/Support/KnownBits.h" 38e8d8bef9SDimitry Andric #include "llvm/Support/MathExtras.h" 390b57cec5SDimitry Andric #include "llvm/Support/raw_ostream.h" 400b57cec5SDimitry Andric #include "llvm/Target/TargetOptions.h" 410b57cec5SDimitry Andric using namespace llvm; 420b57cec5SDimitry Andric 430b57cec5SDimitry Andric #define DEBUG_TYPE "wasm-lower" 440b57cec5SDimitry Andric 450b57cec5SDimitry Andric WebAssemblyTargetLowering::WebAssemblyTargetLowering( 460b57cec5SDimitry Andric const TargetMachine &TM, const WebAssemblySubtarget &STI) 470b57cec5SDimitry Andric : TargetLowering(TM), Subtarget(&STI) { 480b57cec5SDimitry Andric auto MVTPtr = Subtarget->hasAddr64() ? MVT::i64 : MVT::i32; 490b57cec5SDimitry Andric 500b57cec5SDimitry Andric // Booleans always contain 0 or 1. 510b57cec5SDimitry Andric setBooleanContents(ZeroOrOneBooleanContent); 520b57cec5SDimitry Andric // Except in SIMD vectors 530b57cec5SDimitry Andric setBooleanVectorContents(ZeroOrNegativeOneBooleanContent); 540b57cec5SDimitry Andric // We don't know the microarchitecture here, so just reduce register pressure. 550b57cec5SDimitry Andric setSchedulingPreference(Sched::RegPressure); 560b57cec5SDimitry Andric // Tell ISel that we have a stack pointer. 570b57cec5SDimitry Andric setStackPointerRegisterToSaveRestore( 580b57cec5SDimitry Andric Subtarget->hasAddr64() ? WebAssembly::SP64 : WebAssembly::SP32); 590b57cec5SDimitry Andric // Set up the register classes. 600b57cec5SDimitry Andric addRegisterClass(MVT::i32, &WebAssembly::I32RegClass); 610b57cec5SDimitry Andric addRegisterClass(MVT::i64, &WebAssembly::I64RegClass); 620b57cec5SDimitry Andric addRegisterClass(MVT::f32, &WebAssembly::F32RegClass); 630b57cec5SDimitry Andric addRegisterClass(MVT::f64, &WebAssembly::F64RegClass); 640b57cec5SDimitry Andric if (Subtarget->hasSIMD128()) { 650b57cec5SDimitry Andric addRegisterClass(MVT::v16i8, &WebAssembly::V128RegClass); 660b57cec5SDimitry Andric addRegisterClass(MVT::v8i16, &WebAssembly::V128RegClass); 670b57cec5SDimitry Andric addRegisterClass(MVT::v4i32, &WebAssembly::V128RegClass); 680b57cec5SDimitry Andric addRegisterClass(MVT::v4f32, &WebAssembly::V128RegClass); 690b57cec5SDimitry Andric addRegisterClass(MVT::v2i64, &WebAssembly::V128RegClass); 700b57cec5SDimitry Andric addRegisterClass(MVT::v2f64, &WebAssembly::V128RegClass); 710b57cec5SDimitry Andric } 72fe6060f1SDimitry Andric if (Subtarget->hasReferenceTypes()) { 73fe6060f1SDimitry Andric addRegisterClass(MVT::externref, &WebAssembly::EXTERNREFRegClass); 74fe6060f1SDimitry Andric addRegisterClass(MVT::funcref, &WebAssembly::FUNCREFRegClass); 75fe6060f1SDimitry Andric } 760b57cec5SDimitry Andric // Compute derived properties from the register classes. 770b57cec5SDimitry Andric computeRegisterProperties(Subtarget->getRegisterInfo()); 780b57cec5SDimitry Andric 79fe6060f1SDimitry Andric // Transform loads and stores to pointers in address space 1 to loads and 80fe6060f1SDimitry Andric // stores to WebAssembly global variables, outside linear memory. 81fe6060f1SDimitry Andric for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64}) { 82fe6060f1SDimitry Andric setOperationAction(ISD::LOAD, T, Custom); 83fe6060f1SDimitry Andric setOperationAction(ISD::STORE, T, Custom); 84fe6060f1SDimitry Andric } 85fe6060f1SDimitry Andric if (Subtarget->hasSIMD128()) { 86fe6060f1SDimitry Andric for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32, MVT::v2i64, 87fe6060f1SDimitry Andric MVT::v2f64}) { 88fe6060f1SDimitry Andric setOperationAction(ISD::LOAD, T, Custom); 89fe6060f1SDimitry Andric setOperationAction(ISD::STORE, T, Custom); 90fe6060f1SDimitry Andric } 91fe6060f1SDimitry Andric } 92fe6060f1SDimitry Andric if (Subtarget->hasReferenceTypes()) { 93349cc55cSDimitry Andric // We need custom load and store lowering for both externref, funcref and 94349cc55cSDimitry Andric // Other. The MVT::Other here represents tables of reference types. 95349cc55cSDimitry Andric for (auto T : {MVT::externref, MVT::funcref, MVT::Other}) { 96fe6060f1SDimitry Andric setOperationAction(ISD::LOAD, T, Custom); 97fe6060f1SDimitry Andric setOperationAction(ISD::STORE, T, Custom); 98fe6060f1SDimitry Andric } 99fe6060f1SDimitry Andric } 100fe6060f1SDimitry Andric 1010b57cec5SDimitry Andric setOperationAction(ISD::GlobalAddress, MVTPtr, Custom); 102e8d8bef9SDimitry Andric setOperationAction(ISD::GlobalTLSAddress, MVTPtr, Custom); 1030b57cec5SDimitry Andric setOperationAction(ISD::ExternalSymbol, MVTPtr, Custom); 1040b57cec5SDimitry Andric setOperationAction(ISD::JumpTable, MVTPtr, Custom); 1050b57cec5SDimitry Andric setOperationAction(ISD::BlockAddress, MVTPtr, Custom); 1060b57cec5SDimitry Andric setOperationAction(ISD::BRIND, MVT::Other, Custom); 1070b57cec5SDimitry Andric 1080b57cec5SDimitry Andric // Take the default expansion for va_arg, va_copy, and va_end. There is no 1090b57cec5SDimitry Andric // default action for va_start, so we do that custom. 1100b57cec5SDimitry Andric setOperationAction(ISD::VASTART, MVT::Other, Custom); 1110b57cec5SDimitry Andric setOperationAction(ISD::VAARG, MVT::Other, Expand); 1120b57cec5SDimitry Andric setOperationAction(ISD::VACOPY, MVT::Other, Expand); 1130b57cec5SDimitry Andric setOperationAction(ISD::VAEND, MVT::Other, Expand); 1140b57cec5SDimitry Andric 1150b57cec5SDimitry Andric for (auto T : {MVT::f32, MVT::f64, MVT::v4f32, MVT::v2f64}) { 1160b57cec5SDimitry Andric // Don't expand the floating-point types to constant pools. 1170b57cec5SDimitry Andric setOperationAction(ISD::ConstantFP, T, Legal); 1180b57cec5SDimitry Andric // Expand floating-point comparisons. 1190b57cec5SDimitry Andric for (auto CC : {ISD::SETO, ISD::SETUO, ISD::SETUEQ, ISD::SETONE, 1200b57cec5SDimitry Andric ISD::SETULT, ISD::SETULE, ISD::SETUGT, ISD::SETUGE}) 1210b57cec5SDimitry Andric setCondCodeAction(CC, T, Expand); 1220b57cec5SDimitry Andric // Expand floating-point library function operators. 1230b57cec5SDimitry Andric for (auto Op : 1240b57cec5SDimitry Andric {ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOW, ISD::FREM, ISD::FMA}) 1250b57cec5SDimitry Andric setOperationAction(Op, T, Expand); 1260b57cec5SDimitry Andric // Note supported floating-point library function operators that otherwise 1270b57cec5SDimitry Andric // default to expand. 1280b57cec5SDimitry Andric for (auto Op : 1290b57cec5SDimitry Andric {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT, ISD::FRINT}) 1300b57cec5SDimitry Andric setOperationAction(Op, T, Legal); 1310b57cec5SDimitry Andric // Support minimum and maximum, which otherwise default to expand. 1320b57cec5SDimitry Andric setOperationAction(ISD::FMINIMUM, T, Legal); 1330b57cec5SDimitry Andric setOperationAction(ISD::FMAXIMUM, T, Legal); 1340b57cec5SDimitry Andric // WebAssembly currently has no builtin f16 support. 1350b57cec5SDimitry Andric setOperationAction(ISD::FP16_TO_FP, T, Expand); 1360b57cec5SDimitry Andric setOperationAction(ISD::FP_TO_FP16, T, Expand); 1370b57cec5SDimitry Andric setLoadExtAction(ISD::EXTLOAD, T, MVT::f16, Expand); 1380b57cec5SDimitry Andric setTruncStoreAction(T, MVT::f16, Expand); 1390b57cec5SDimitry Andric } 1400b57cec5SDimitry Andric 1410b57cec5SDimitry Andric // Expand unavailable integer operations. 1420b57cec5SDimitry Andric for (auto Op : 1430b57cec5SDimitry Andric {ISD::BSWAP, ISD::SMUL_LOHI, ISD::UMUL_LOHI, ISD::MULHS, ISD::MULHU, 1440b57cec5SDimitry Andric ISD::SDIVREM, ISD::UDIVREM, ISD::SHL_PARTS, ISD::SRA_PARTS, 1450b57cec5SDimitry Andric ISD::SRL_PARTS, ISD::ADDC, ISD::ADDE, ISD::SUBC, ISD::SUBE}) { 1460b57cec5SDimitry Andric for (auto T : {MVT::i32, MVT::i64}) 1470b57cec5SDimitry Andric setOperationAction(Op, T, Expand); 1480b57cec5SDimitry Andric if (Subtarget->hasSIMD128()) 1495ffd83dbSDimitry Andric for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v2i64}) 1500b57cec5SDimitry Andric setOperationAction(Op, T, Expand); 1510b57cec5SDimitry Andric } 1520b57cec5SDimitry Andric 153fe6060f1SDimitry Andric if (Subtarget->hasNontrappingFPToInt()) 154fe6060f1SDimitry Andric for (auto Op : {ISD::FP_TO_SINT_SAT, ISD::FP_TO_UINT_SAT}) 155fe6060f1SDimitry Andric for (auto T : {MVT::i32, MVT::i64}) 156fe6060f1SDimitry Andric setOperationAction(Op, T, Custom); 157fe6060f1SDimitry Andric 1580b57cec5SDimitry Andric // SIMD-specific configuration 1590b57cec5SDimitry Andric if (Subtarget->hasSIMD128()) { 1605ffd83dbSDimitry Andric // Hoist bitcasts out of shuffles 1615ffd83dbSDimitry Andric setTargetDAGCombine(ISD::VECTOR_SHUFFLE); 1625ffd83dbSDimitry Andric 163e8d8bef9SDimitry Andric // Combine extends of extract_subvectors into widening ops 164*81ad6265SDimitry Andric setTargetDAGCombine({ISD::SIGN_EXTEND, ISD::ZERO_EXTEND}); 165e8d8bef9SDimitry Andric 166fe6060f1SDimitry Andric // Combine int_to_fp or fp_extend of extract_vectors and vice versa into 167fe6060f1SDimitry Andric // conversions ops 168*81ad6265SDimitry Andric setTargetDAGCombine({ISD::SINT_TO_FP, ISD::UINT_TO_FP, ISD::FP_EXTEND, 169*81ad6265SDimitry Andric ISD::EXTRACT_SUBVECTOR}); 170fe6060f1SDimitry Andric 171fe6060f1SDimitry Andric // Combine fp_to_{s,u}int_sat or fp_round of concat_vectors or vice versa 172fe6060f1SDimitry Andric // into conversion ops 173*81ad6265SDimitry Andric setTargetDAGCombine({ISD::FP_TO_SINT_SAT, ISD::FP_TO_UINT_SAT, 174*81ad6265SDimitry Andric ISD::FP_ROUND, ISD::CONCAT_VECTORS}); 175fe6060f1SDimitry Andric 1760eae32dcSDimitry Andric setTargetDAGCombine(ISD::TRUNCATE); 1770eae32dcSDimitry Andric 1780b57cec5SDimitry Andric // Support saturating add for i8x16 and i16x8 1790b57cec5SDimitry Andric for (auto Op : {ISD::SADDSAT, ISD::UADDSAT}) 1800b57cec5SDimitry Andric for (auto T : {MVT::v16i8, MVT::v8i16}) 1810b57cec5SDimitry Andric setOperationAction(Op, T, Legal); 1820b57cec5SDimitry Andric 1835ffd83dbSDimitry Andric // Support integer abs 184fe6060f1SDimitry Andric for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v2i64}) 1855ffd83dbSDimitry Andric setOperationAction(ISD::ABS, T, Legal); 1865ffd83dbSDimitry Andric 1870b57cec5SDimitry Andric // Custom lower BUILD_VECTORs to minimize number of replace_lanes 1885ffd83dbSDimitry Andric for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32, MVT::v2i64, 1895ffd83dbSDimitry Andric MVT::v2f64}) 1900b57cec5SDimitry Andric setOperationAction(ISD::BUILD_VECTOR, T, Custom); 1910b57cec5SDimitry Andric 1920b57cec5SDimitry Andric // We have custom shuffle lowering to expose the shuffle mask 1935ffd83dbSDimitry Andric for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32, MVT::v2i64, 1945ffd83dbSDimitry Andric MVT::v2f64}) 1950b57cec5SDimitry Andric setOperationAction(ISD::VECTOR_SHUFFLE, T, Custom); 1960b57cec5SDimitry Andric 1970b57cec5SDimitry Andric // Custom lowering since wasm shifts must have a scalar shift amount 1985ffd83dbSDimitry Andric for (auto Op : {ISD::SHL, ISD::SRA, ISD::SRL}) 1995ffd83dbSDimitry Andric for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v2i64}) 2000b57cec5SDimitry Andric setOperationAction(Op, T, Custom); 2010b57cec5SDimitry Andric 2020b57cec5SDimitry Andric // Custom lower lane accesses to expand out variable indices 2035ffd83dbSDimitry Andric for (auto Op : {ISD::EXTRACT_VECTOR_ELT, ISD::INSERT_VECTOR_ELT}) 2045ffd83dbSDimitry Andric for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32, MVT::v2i64, 2055ffd83dbSDimitry Andric MVT::v2f64}) 2060b57cec5SDimitry Andric setOperationAction(Op, T, Custom); 2070b57cec5SDimitry Andric 2085ffd83dbSDimitry Andric // There is no i8x16.mul instruction 2095ffd83dbSDimitry Andric setOperationAction(ISD::MUL, MVT::v16i8, Expand); 2100b57cec5SDimitry Andric 211e8d8bef9SDimitry Andric // There is no vector conditional select instruction 2125ffd83dbSDimitry Andric for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32, MVT::v2i64, 2135ffd83dbSDimitry Andric MVT::v2f64}) 214e8d8bef9SDimitry Andric setOperationAction(ISD::SELECT_CC, T, Expand); 2150b57cec5SDimitry Andric 2160b57cec5SDimitry Andric // Expand integer operations supported for scalars but not SIMD 217349cc55cSDimitry Andric for (auto Op : 218349cc55cSDimitry Andric {ISD::SDIV, ISD::UDIV, ISD::SREM, ISD::UREM, ISD::ROTL, ISD::ROTR}) 2195ffd83dbSDimitry Andric for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v2i64}) 2200b57cec5SDimitry Andric setOperationAction(Op, T, Expand); 2210b57cec5SDimitry Andric 222480093f4SDimitry Andric // But we do have integer min and max operations 223480093f4SDimitry Andric for (auto Op : {ISD::SMIN, ISD::SMAX, ISD::UMIN, ISD::UMAX}) 224480093f4SDimitry Andric for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32}) 225480093f4SDimitry Andric setOperationAction(Op, T, Legal); 226480093f4SDimitry Andric 227349cc55cSDimitry Andric // And we have popcnt for i8x16. It can be used to expand ctlz/cttz. 228fe6060f1SDimitry Andric setOperationAction(ISD::CTPOP, MVT::v16i8, Legal); 229349cc55cSDimitry Andric setOperationAction(ISD::CTLZ, MVT::v16i8, Expand); 230349cc55cSDimitry Andric setOperationAction(ISD::CTTZ, MVT::v16i8, Expand); 231349cc55cSDimitry Andric 232349cc55cSDimitry Andric // Custom lower bit counting operations for other types to scalarize them. 233349cc55cSDimitry Andric for (auto Op : {ISD::CTLZ, ISD::CTTZ, ISD::CTPOP}) 234349cc55cSDimitry Andric for (auto T : {MVT::v8i16, MVT::v4i32, MVT::v2i64}) 235349cc55cSDimitry Andric setOperationAction(Op, T, Custom); 236fe6060f1SDimitry Andric 2370b57cec5SDimitry Andric // Expand float operations supported for scalars but not SIMD 238fe6060f1SDimitry Andric for (auto Op : {ISD::FCOPYSIGN, ISD::FLOG, ISD::FLOG2, ISD::FLOG10, 2395ffd83dbSDimitry Andric ISD::FEXP, ISD::FEXP2, ISD::FRINT}) 2405ffd83dbSDimitry Andric for (auto T : {MVT::v4f32, MVT::v2f64}) 2415ffd83dbSDimitry Andric setOperationAction(Op, T, Expand); 2420b57cec5SDimitry Andric 243fe6060f1SDimitry Andric // Unsigned comparison operations are unavailable for i64x2 vectors. 244fe6060f1SDimitry Andric for (auto CC : {ISD::SETUGT, ISD::SETUGE, ISD::SETULT, ISD::SETULE}) 245fe6060f1SDimitry Andric setCondCodeAction(CC, MVT::v2i64, Custom); 246480093f4SDimitry Andric 2475ffd83dbSDimitry Andric // 64x2 conversions are not in the spec 2485ffd83dbSDimitry Andric for (auto Op : 2495ffd83dbSDimitry Andric {ISD::SINT_TO_FP, ISD::UINT_TO_FP, ISD::FP_TO_SINT, ISD::FP_TO_UINT}) 2505ffd83dbSDimitry Andric for (auto T : {MVT::v2i64, MVT::v2f64}) 2515ffd83dbSDimitry Andric setOperationAction(Op, T, Expand); 252fe6060f1SDimitry Andric 253fe6060f1SDimitry Andric // But saturating fp_to_int converstions are 254fe6060f1SDimitry Andric for (auto Op : {ISD::FP_TO_SINT_SAT, ISD::FP_TO_UINT_SAT}) 255fe6060f1SDimitry Andric setOperationAction(Op, MVT::v4i32, Custom); 2560b57cec5SDimitry Andric } 2570b57cec5SDimitry Andric 2580b57cec5SDimitry Andric // As a special case, these operators use the type to mean the type to 2590b57cec5SDimitry Andric // sign-extend from. 2600b57cec5SDimitry Andric setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand); 2610b57cec5SDimitry Andric if (!Subtarget->hasSignExt()) { 2620b57cec5SDimitry Andric // Sign extends are legal only when extending a vector extract 2630b57cec5SDimitry Andric auto Action = Subtarget->hasSIMD128() ? Custom : Expand; 2640b57cec5SDimitry Andric for (auto T : {MVT::i8, MVT::i16, MVT::i32}) 2650b57cec5SDimitry Andric setOperationAction(ISD::SIGN_EXTEND_INREG, T, Action); 2660b57cec5SDimitry Andric } 2678bcb0991SDimitry Andric for (auto T : MVT::integer_fixedlen_vector_valuetypes()) 2680b57cec5SDimitry Andric setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand); 2690b57cec5SDimitry Andric 2700b57cec5SDimitry Andric // Dynamic stack allocation: use the default expansion. 2710b57cec5SDimitry Andric setOperationAction(ISD::STACKSAVE, MVT::Other, Expand); 2720b57cec5SDimitry Andric setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand); 2730b57cec5SDimitry Andric setOperationAction(ISD::DYNAMIC_STACKALLOC, MVTPtr, Expand); 2740b57cec5SDimitry Andric 2750b57cec5SDimitry Andric setOperationAction(ISD::FrameIndex, MVT::i32, Custom); 2765ffd83dbSDimitry Andric setOperationAction(ISD::FrameIndex, MVT::i64, Custom); 2770b57cec5SDimitry Andric setOperationAction(ISD::CopyToReg, MVT::Other, Custom); 2780b57cec5SDimitry Andric 2790b57cec5SDimitry Andric // Expand these forms; we pattern-match the forms that we can handle in isel. 2800b57cec5SDimitry Andric for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64}) 2810b57cec5SDimitry Andric for (auto Op : {ISD::BR_CC, ISD::SELECT_CC}) 2820b57cec5SDimitry Andric setOperationAction(Op, T, Expand); 2830b57cec5SDimitry Andric 2840b57cec5SDimitry Andric // We have custom switch handling. 2850b57cec5SDimitry Andric setOperationAction(ISD::BR_JT, MVT::Other, Custom); 2860b57cec5SDimitry Andric 2870b57cec5SDimitry Andric // WebAssembly doesn't have: 2880b57cec5SDimitry Andric // - Floating-point extending loads. 2890b57cec5SDimitry Andric // - Floating-point truncating stores. 2900b57cec5SDimitry Andric // - i1 extending loads. 2918bcb0991SDimitry Andric // - truncating SIMD stores and most extending loads 2920b57cec5SDimitry Andric setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand); 2930b57cec5SDimitry Andric setTruncStoreAction(MVT::f64, MVT::f32, Expand); 2940b57cec5SDimitry Andric for (auto T : MVT::integer_valuetypes()) 2950b57cec5SDimitry Andric for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD}) 2960b57cec5SDimitry Andric setLoadExtAction(Ext, T, MVT::i1, Promote); 2970b57cec5SDimitry Andric if (Subtarget->hasSIMD128()) { 2980b57cec5SDimitry Andric for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v2i64, MVT::v4f32, 2990b57cec5SDimitry Andric MVT::v2f64}) { 3008bcb0991SDimitry Andric for (auto MemT : MVT::fixedlen_vector_valuetypes()) { 3010b57cec5SDimitry Andric if (MVT(T) != MemT) { 3020b57cec5SDimitry Andric setTruncStoreAction(T, MemT, Expand); 3030b57cec5SDimitry Andric for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD}) 3040b57cec5SDimitry Andric setLoadExtAction(Ext, T, MemT, Expand); 3050b57cec5SDimitry Andric } 3060b57cec5SDimitry Andric } 3070b57cec5SDimitry Andric } 3088bcb0991SDimitry Andric // But some vector extending loads are legal 3098bcb0991SDimitry Andric for (auto Ext : {ISD::EXTLOAD, ISD::SEXTLOAD, ISD::ZEXTLOAD}) { 3108bcb0991SDimitry Andric setLoadExtAction(Ext, MVT::v8i16, MVT::v8i8, Legal); 3118bcb0991SDimitry Andric setLoadExtAction(Ext, MVT::v4i32, MVT::v4i16, Legal); 3128bcb0991SDimitry Andric setLoadExtAction(Ext, MVT::v2i64, MVT::v2i32, Legal); 3138bcb0991SDimitry Andric } 314349cc55cSDimitry Andric setLoadExtAction(ISD::EXTLOAD, MVT::v2f64, MVT::v2f32, Legal); 3158bcb0991SDimitry Andric } 3160b57cec5SDimitry Andric 3170b57cec5SDimitry Andric // Don't do anything clever with build_pairs 3180b57cec5SDimitry Andric setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand); 3190b57cec5SDimitry Andric 3200b57cec5SDimitry Andric // Trap lowers to wasm unreachable 3210b57cec5SDimitry Andric setOperationAction(ISD::TRAP, MVT::Other, Legal); 3225ffd83dbSDimitry Andric setOperationAction(ISD::DEBUGTRAP, MVT::Other, Legal); 3230b57cec5SDimitry Andric 3240b57cec5SDimitry Andric // Exception handling intrinsics 3250b57cec5SDimitry Andric setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom); 326e8d8bef9SDimitry Andric setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom); 3270b57cec5SDimitry Andric setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom); 3280b57cec5SDimitry Andric 3290b57cec5SDimitry Andric setMaxAtomicSizeInBitsSupported(64); 3300b57cec5SDimitry Andric 3310b57cec5SDimitry Andric // Override the __gnu_f2h_ieee/__gnu_h2f_ieee names so that the f32 name is 3320b57cec5SDimitry Andric // consistent with the f64 and f128 names. 3330b57cec5SDimitry Andric setLibcallName(RTLIB::FPEXT_F16_F32, "__extendhfsf2"); 3340b57cec5SDimitry Andric setLibcallName(RTLIB::FPROUND_F32_F16, "__truncsfhf2"); 3350b57cec5SDimitry Andric 3360b57cec5SDimitry Andric // Define the emscripten name for return address helper. 337e8d8bef9SDimitry Andric // TODO: when implementing other Wasm backends, make this generic or only do 3380b57cec5SDimitry Andric // this on emscripten depending on what they end up doing. 3390b57cec5SDimitry Andric setLibcallName(RTLIB::RETURN_ADDRESS, "emscripten_return_address"); 3400b57cec5SDimitry Andric 3410b57cec5SDimitry Andric // Always convert switches to br_tables unless there is only one case, which 3420b57cec5SDimitry Andric // is equivalent to a simple branch. This reduces code size for wasm, and we 3430b57cec5SDimitry Andric // defer possible jump table optimizations to the VM. 3440b57cec5SDimitry Andric setMinimumJumpTableEntries(2); 3450b57cec5SDimitry Andric } 3460b57cec5SDimitry Andric 347349cc55cSDimitry Andric MVT WebAssemblyTargetLowering::getPointerTy(const DataLayout &DL, 348349cc55cSDimitry Andric uint32_t AS) const { 349349cc55cSDimitry Andric if (AS == WebAssembly::WasmAddressSpace::WASM_ADDRESS_SPACE_EXTERNREF) 350349cc55cSDimitry Andric return MVT::externref; 351349cc55cSDimitry Andric if (AS == WebAssembly::WasmAddressSpace::WASM_ADDRESS_SPACE_FUNCREF) 352349cc55cSDimitry Andric return MVT::funcref; 353349cc55cSDimitry Andric return TargetLowering::getPointerTy(DL, AS); 354349cc55cSDimitry Andric } 355349cc55cSDimitry Andric 356349cc55cSDimitry Andric MVT WebAssemblyTargetLowering::getPointerMemTy(const DataLayout &DL, 357349cc55cSDimitry Andric uint32_t AS) const { 358349cc55cSDimitry Andric if (AS == WebAssembly::WasmAddressSpace::WASM_ADDRESS_SPACE_EXTERNREF) 359349cc55cSDimitry Andric return MVT::externref; 360349cc55cSDimitry Andric if (AS == WebAssembly::WasmAddressSpace::WASM_ADDRESS_SPACE_FUNCREF) 361349cc55cSDimitry Andric return MVT::funcref; 362349cc55cSDimitry Andric return TargetLowering::getPointerMemTy(DL, AS); 363349cc55cSDimitry Andric } 364349cc55cSDimitry Andric 3650b57cec5SDimitry Andric TargetLowering::AtomicExpansionKind 3660b57cec5SDimitry Andric WebAssemblyTargetLowering::shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const { 3670b57cec5SDimitry Andric // We have wasm instructions for these 3680b57cec5SDimitry Andric switch (AI->getOperation()) { 3690b57cec5SDimitry Andric case AtomicRMWInst::Add: 3700b57cec5SDimitry Andric case AtomicRMWInst::Sub: 3710b57cec5SDimitry Andric case AtomicRMWInst::And: 3720b57cec5SDimitry Andric case AtomicRMWInst::Or: 3730b57cec5SDimitry Andric case AtomicRMWInst::Xor: 3740b57cec5SDimitry Andric case AtomicRMWInst::Xchg: 3750b57cec5SDimitry Andric return AtomicExpansionKind::None; 3760b57cec5SDimitry Andric default: 3770b57cec5SDimitry Andric break; 3780b57cec5SDimitry Andric } 3790b57cec5SDimitry Andric return AtomicExpansionKind::CmpXChg; 3800b57cec5SDimitry Andric } 3810b57cec5SDimitry Andric 382fe6060f1SDimitry Andric bool WebAssemblyTargetLowering::shouldScalarizeBinop(SDValue VecOp) const { 383fe6060f1SDimitry Andric // Implementation copied from X86TargetLowering. 384fe6060f1SDimitry Andric unsigned Opc = VecOp.getOpcode(); 385fe6060f1SDimitry Andric 386fe6060f1SDimitry Andric // Assume target opcodes can't be scalarized. 387fe6060f1SDimitry Andric // TODO - do we have any exceptions? 388fe6060f1SDimitry Andric if (Opc >= ISD::BUILTIN_OP_END) 389fe6060f1SDimitry Andric return false; 390fe6060f1SDimitry Andric 391fe6060f1SDimitry Andric // If the vector op is not supported, try to convert to scalar. 392fe6060f1SDimitry Andric EVT VecVT = VecOp.getValueType(); 393fe6060f1SDimitry Andric if (!isOperationLegalOrCustomOrPromote(Opc, VecVT)) 394fe6060f1SDimitry Andric return true; 395fe6060f1SDimitry Andric 396fe6060f1SDimitry Andric // If the vector op is supported, but the scalar op is not, the transform may 397fe6060f1SDimitry Andric // not be worthwhile. 398fe6060f1SDimitry Andric EVT ScalarVT = VecVT.getScalarType(); 399fe6060f1SDimitry Andric return isOperationLegalOrCustomOrPromote(Opc, ScalarVT); 400fe6060f1SDimitry Andric } 401fe6060f1SDimitry Andric 4020b57cec5SDimitry Andric FastISel *WebAssemblyTargetLowering::createFastISel( 4030b57cec5SDimitry Andric FunctionLoweringInfo &FuncInfo, const TargetLibraryInfo *LibInfo) const { 4040b57cec5SDimitry Andric return WebAssembly::createFastISel(FuncInfo, LibInfo); 4050b57cec5SDimitry Andric } 4060b57cec5SDimitry Andric 4070b57cec5SDimitry Andric MVT WebAssemblyTargetLowering::getScalarShiftAmountTy(const DataLayout & /*DL*/, 4080b57cec5SDimitry Andric EVT VT) const { 4090b57cec5SDimitry Andric unsigned BitWidth = NextPowerOf2(VT.getSizeInBits() - 1); 4100b57cec5SDimitry Andric if (BitWidth > 1 && BitWidth < 8) 4110b57cec5SDimitry Andric BitWidth = 8; 4120b57cec5SDimitry Andric 4130b57cec5SDimitry Andric if (BitWidth > 64) { 4140b57cec5SDimitry Andric // The shift will be lowered to a libcall, and compiler-rt libcalls expect 4150b57cec5SDimitry Andric // the count to be an i32. 4160b57cec5SDimitry Andric BitWidth = 32; 4170b57cec5SDimitry Andric assert(BitWidth >= Log2_32_Ceil(VT.getSizeInBits()) && 4180b57cec5SDimitry Andric "32-bit shift counts ought to be enough for anyone"); 4190b57cec5SDimitry Andric } 4200b57cec5SDimitry Andric 4210b57cec5SDimitry Andric MVT Result = MVT::getIntegerVT(BitWidth); 4220b57cec5SDimitry Andric assert(Result != MVT::INVALID_SIMPLE_VALUE_TYPE && 4230b57cec5SDimitry Andric "Unable to represent scalar shift amount type"); 4240b57cec5SDimitry Andric return Result; 4250b57cec5SDimitry Andric } 4260b57cec5SDimitry Andric 4270b57cec5SDimitry Andric // Lower an fp-to-int conversion operator from the LLVM opcode, which has an 4280b57cec5SDimitry Andric // undefined result on invalid/overflow, to the WebAssembly opcode, which 4290b57cec5SDimitry Andric // traps on invalid/overflow. 4300b57cec5SDimitry Andric static MachineBasicBlock *LowerFPToInt(MachineInstr &MI, DebugLoc DL, 4310b57cec5SDimitry Andric MachineBasicBlock *BB, 4320b57cec5SDimitry Andric const TargetInstrInfo &TII, 4330b57cec5SDimitry Andric bool IsUnsigned, bool Int64, 4340b57cec5SDimitry Andric bool Float64, unsigned LoweredOpcode) { 4350b57cec5SDimitry Andric MachineRegisterInfo &MRI = BB->getParent()->getRegInfo(); 4360b57cec5SDimitry Andric 4378bcb0991SDimitry Andric Register OutReg = MI.getOperand(0).getReg(); 4388bcb0991SDimitry Andric Register InReg = MI.getOperand(1).getReg(); 4390b57cec5SDimitry Andric 4400b57cec5SDimitry Andric unsigned Abs = Float64 ? WebAssembly::ABS_F64 : WebAssembly::ABS_F32; 4410b57cec5SDimitry Andric unsigned FConst = Float64 ? WebAssembly::CONST_F64 : WebAssembly::CONST_F32; 4420b57cec5SDimitry Andric unsigned LT = Float64 ? WebAssembly::LT_F64 : WebAssembly::LT_F32; 4430b57cec5SDimitry Andric unsigned GE = Float64 ? WebAssembly::GE_F64 : WebAssembly::GE_F32; 4440b57cec5SDimitry Andric unsigned IConst = Int64 ? WebAssembly::CONST_I64 : WebAssembly::CONST_I32; 4450b57cec5SDimitry Andric unsigned Eqz = WebAssembly::EQZ_I32; 4460b57cec5SDimitry Andric unsigned And = WebAssembly::AND_I32; 4470b57cec5SDimitry Andric int64_t Limit = Int64 ? INT64_MIN : INT32_MIN; 4480b57cec5SDimitry Andric int64_t Substitute = IsUnsigned ? 0 : Limit; 4490b57cec5SDimitry Andric double CmpVal = IsUnsigned ? -(double)Limit * 2.0 : -(double)Limit; 4500b57cec5SDimitry Andric auto &Context = BB->getParent()->getFunction().getContext(); 4510b57cec5SDimitry Andric Type *Ty = Float64 ? Type::getDoubleTy(Context) : Type::getFloatTy(Context); 4520b57cec5SDimitry Andric 4530b57cec5SDimitry Andric const BasicBlock *LLVMBB = BB->getBasicBlock(); 4540b57cec5SDimitry Andric MachineFunction *F = BB->getParent(); 4550b57cec5SDimitry Andric MachineBasicBlock *TrueMBB = F->CreateMachineBasicBlock(LLVMBB); 4560b57cec5SDimitry Andric MachineBasicBlock *FalseMBB = F->CreateMachineBasicBlock(LLVMBB); 4570b57cec5SDimitry Andric MachineBasicBlock *DoneMBB = F->CreateMachineBasicBlock(LLVMBB); 4580b57cec5SDimitry Andric 4590b57cec5SDimitry Andric MachineFunction::iterator It = ++BB->getIterator(); 4600b57cec5SDimitry Andric F->insert(It, FalseMBB); 4610b57cec5SDimitry Andric F->insert(It, TrueMBB); 4620b57cec5SDimitry Andric F->insert(It, DoneMBB); 4630b57cec5SDimitry Andric 4640b57cec5SDimitry Andric // Transfer the remainder of BB and its successor edges to DoneMBB. 4650b57cec5SDimitry Andric DoneMBB->splice(DoneMBB->begin(), BB, std::next(MI.getIterator()), BB->end()); 4660b57cec5SDimitry Andric DoneMBB->transferSuccessorsAndUpdatePHIs(BB); 4670b57cec5SDimitry Andric 4680b57cec5SDimitry Andric BB->addSuccessor(TrueMBB); 4690b57cec5SDimitry Andric BB->addSuccessor(FalseMBB); 4700b57cec5SDimitry Andric TrueMBB->addSuccessor(DoneMBB); 4710b57cec5SDimitry Andric FalseMBB->addSuccessor(DoneMBB); 4720b57cec5SDimitry Andric 4730b57cec5SDimitry Andric unsigned Tmp0, Tmp1, CmpReg, EqzReg, FalseReg, TrueReg; 4740b57cec5SDimitry Andric Tmp0 = MRI.createVirtualRegister(MRI.getRegClass(InReg)); 4750b57cec5SDimitry Andric Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg)); 4760b57cec5SDimitry Andric CmpReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass); 4770b57cec5SDimitry Andric EqzReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass); 4780b57cec5SDimitry Andric FalseReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg)); 4790b57cec5SDimitry Andric TrueReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg)); 4800b57cec5SDimitry Andric 4810b57cec5SDimitry Andric MI.eraseFromParent(); 4820b57cec5SDimitry Andric // For signed numbers, we can do a single comparison to determine whether 4830b57cec5SDimitry Andric // fabs(x) is within range. 4840b57cec5SDimitry Andric if (IsUnsigned) { 4850b57cec5SDimitry Andric Tmp0 = InReg; 4860b57cec5SDimitry Andric } else { 4870b57cec5SDimitry Andric BuildMI(BB, DL, TII.get(Abs), Tmp0).addReg(InReg); 4880b57cec5SDimitry Andric } 4890b57cec5SDimitry Andric BuildMI(BB, DL, TII.get(FConst), Tmp1) 4900b57cec5SDimitry Andric .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, CmpVal))); 4910b57cec5SDimitry Andric BuildMI(BB, DL, TII.get(LT), CmpReg).addReg(Tmp0).addReg(Tmp1); 4920b57cec5SDimitry Andric 4930b57cec5SDimitry Andric // For unsigned numbers, we have to do a separate comparison with zero. 4940b57cec5SDimitry Andric if (IsUnsigned) { 4950b57cec5SDimitry Andric Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg)); 4968bcb0991SDimitry Andric Register SecondCmpReg = 4970b57cec5SDimitry Andric MRI.createVirtualRegister(&WebAssembly::I32RegClass); 4988bcb0991SDimitry Andric Register AndReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass); 4990b57cec5SDimitry Andric BuildMI(BB, DL, TII.get(FConst), Tmp1) 5000b57cec5SDimitry Andric .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, 0.0))); 5010b57cec5SDimitry Andric BuildMI(BB, DL, TII.get(GE), SecondCmpReg).addReg(Tmp0).addReg(Tmp1); 5020b57cec5SDimitry Andric BuildMI(BB, DL, TII.get(And), AndReg).addReg(CmpReg).addReg(SecondCmpReg); 5030b57cec5SDimitry Andric CmpReg = AndReg; 5040b57cec5SDimitry Andric } 5050b57cec5SDimitry Andric 5060b57cec5SDimitry Andric BuildMI(BB, DL, TII.get(Eqz), EqzReg).addReg(CmpReg); 5070b57cec5SDimitry Andric 5080b57cec5SDimitry Andric // Create the CFG diamond to select between doing the conversion or using 5090b57cec5SDimitry Andric // the substitute value. 5100b57cec5SDimitry Andric BuildMI(BB, DL, TII.get(WebAssembly::BR_IF)).addMBB(TrueMBB).addReg(EqzReg); 5110b57cec5SDimitry Andric BuildMI(FalseMBB, DL, TII.get(LoweredOpcode), FalseReg).addReg(InReg); 5120b57cec5SDimitry Andric BuildMI(FalseMBB, DL, TII.get(WebAssembly::BR)).addMBB(DoneMBB); 5130b57cec5SDimitry Andric BuildMI(TrueMBB, DL, TII.get(IConst), TrueReg).addImm(Substitute); 5140b57cec5SDimitry Andric BuildMI(*DoneMBB, DoneMBB->begin(), DL, TII.get(TargetOpcode::PHI), OutReg) 5150b57cec5SDimitry Andric .addReg(FalseReg) 5160b57cec5SDimitry Andric .addMBB(FalseMBB) 5170b57cec5SDimitry Andric .addReg(TrueReg) 5180b57cec5SDimitry Andric .addMBB(TrueMBB); 5190b57cec5SDimitry Andric 5200b57cec5SDimitry Andric return DoneMBB; 5210b57cec5SDimitry Andric } 5220b57cec5SDimitry Andric 523fe6060f1SDimitry Andric static MachineBasicBlock * 524fe6060f1SDimitry Andric LowerCallResults(MachineInstr &CallResults, DebugLoc DL, MachineBasicBlock *BB, 525fe6060f1SDimitry Andric const WebAssemblySubtarget *Subtarget, 5265ffd83dbSDimitry Andric const TargetInstrInfo &TII) { 5275ffd83dbSDimitry Andric MachineInstr &CallParams = *CallResults.getPrevNode(); 5285ffd83dbSDimitry Andric assert(CallParams.getOpcode() == WebAssembly::CALL_PARAMS); 5295ffd83dbSDimitry Andric assert(CallResults.getOpcode() == WebAssembly::CALL_RESULTS || 5305ffd83dbSDimitry Andric CallResults.getOpcode() == WebAssembly::RET_CALL_RESULTS); 5315ffd83dbSDimitry Andric 5325ffd83dbSDimitry Andric bool IsIndirect = CallParams.getOperand(0).isReg(); 5335ffd83dbSDimitry Andric bool IsRetCall = CallResults.getOpcode() == WebAssembly::RET_CALL_RESULTS; 5345ffd83dbSDimitry Andric 535fe6060f1SDimitry Andric bool IsFuncrefCall = false; 536fe6060f1SDimitry Andric if (IsIndirect) { 537fe6060f1SDimitry Andric Register Reg = CallParams.getOperand(0).getReg(); 538fe6060f1SDimitry Andric const MachineFunction *MF = BB->getParent(); 539fe6060f1SDimitry Andric const MachineRegisterInfo &MRI = MF->getRegInfo(); 540fe6060f1SDimitry Andric const TargetRegisterClass *TRC = MRI.getRegClass(Reg); 541fe6060f1SDimitry Andric IsFuncrefCall = (TRC == &WebAssembly::FUNCREFRegClass); 542fe6060f1SDimitry Andric assert(!IsFuncrefCall || Subtarget->hasReferenceTypes()); 543fe6060f1SDimitry Andric } 544fe6060f1SDimitry Andric 5455ffd83dbSDimitry Andric unsigned CallOp; 5465ffd83dbSDimitry Andric if (IsIndirect && IsRetCall) { 5475ffd83dbSDimitry Andric CallOp = WebAssembly::RET_CALL_INDIRECT; 5485ffd83dbSDimitry Andric } else if (IsIndirect) { 5495ffd83dbSDimitry Andric CallOp = WebAssembly::CALL_INDIRECT; 5505ffd83dbSDimitry Andric } else if (IsRetCall) { 5515ffd83dbSDimitry Andric CallOp = WebAssembly::RET_CALL; 5525ffd83dbSDimitry Andric } else { 5535ffd83dbSDimitry Andric CallOp = WebAssembly::CALL; 5545ffd83dbSDimitry Andric } 5555ffd83dbSDimitry Andric 5565ffd83dbSDimitry Andric MachineFunction &MF = *BB->getParent(); 5575ffd83dbSDimitry Andric const MCInstrDesc &MCID = TII.get(CallOp); 5585ffd83dbSDimitry Andric MachineInstrBuilder MIB(MF, MF.CreateMachineInstr(MCID, DL)); 5595ffd83dbSDimitry Andric 560e8d8bef9SDimitry Andric // See if we must truncate the function pointer. 561e8d8bef9SDimitry Andric // CALL_INDIRECT takes an i32, but in wasm64 we represent function pointers 562e8d8bef9SDimitry Andric // as 64-bit for uniformity with other pointer types. 563fe6060f1SDimitry Andric // See also: WebAssemblyFastISel::selectCall 564e8d8bef9SDimitry Andric if (IsIndirect && MF.getSubtarget<WebAssemblySubtarget>().hasAddr64()) { 565e8d8bef9SDimitry Andric Register Reg32 = 566e8d8bef9SDimitry Andric MF.getRegInfo().createVirtualRegister(&WebAssembly::I32RegClass); 567e8d8bef9SDimitry Andric auto &FnPtr = CallParams.getOperand(0); 568e8d8bef9SDimitry Andric BuildMI(*BB, CallResults.getIterator(), DL, 569e8d8bef9SDimitry Andric TII.get(WebAssembly::I32_WRAP_I64), Reg32) 570e8d8bef9SDimitry Andric .addReg(FnPtr.getReg()); 571e8d8bef9SDimitry Andric FnPtr.setReg(Reg32); 572e8d8bef9SDimitry Andric } 573e8d8bef9SDimitry Andric 5745ffd83dbSDimitry Andric // Move the function pointer to the end of the arguments for indirect calls 5755ffd83dbSDimitry Andric if (IsIndirect) { 5765ffd83dbSDimitry Andric auto FnPtr = CallParams.getOperand(0); 577*81ad6265SDimitry Andric CallParams.removeOperand(0); 578349cc55cSDimitry Andric 579349cc55cSDimitry Andric // For funcrefs, call_indirect is done through __funcref_call_table and the 580349cc55cSDimitry Andric // funcref is always installed in slot 0 of the table, therefore instead of having 581349cc55cSDimitry Andric // the function pointer added at the end of the params list, a zero (the index in 582349cc55cSDimitry Andric // __funcref_call_table is added). 583349cc55cSDimitry Andric if (IsFuncrefCall) { 584349cc55cSDimitry Andric Register RegZero = 585349cc55cSDimitry Andric MF.getRegInfo().createVirtualRegister(&WebAssembly::I32RegClass); 586349cc55cSDimitry Andric MachineInstrBuilder MIBC0 = 587349cc55cSDimitry Andric BuildMI(MF, DL, TII.get(WebAssembly::CONST_I32), RegZero).addImm(0); 588349cc55cSDimitry Andric 589349cc55cSDimitry Andric BB->insert(CallResults.getIterator(), MIBC0); 590349cc55cSDimitry Andric MachineInstrBuilder(MF, CallParams).addReg(RegZero); 591349cc55cSDimitry Andric } else 5925ffd83dbSDimitry Andric CallParams.addOperand(FnPtr); 5935ffd83dbSDimitry Andric } 5945ffd83dbSDimitry Andric 5955ffd83dbSDimitry Andric for (auto Def : CallResults.defs()) 5965ffd83dbSDimitry Andric MIB.add(Def); 5975ffd83dbSDimitry Andric 5985ffd83dbSDimitry Andric if (IsIndirect) { 599fe6060f1SDimitry Andric // Placeholder for the type index. 6005ffd83dbSDimitry Andric MIB.addImm(0); 601fe6060f1SDimitry Andric // The table into which this call_indirect indexes. 602fe6060f1SDimitry Andric MCSymbolWasm *Table = IsFuncrefCall 603fe6060f1SDimitry Andric ? WebAssembly::getOrCreateFuncrefCallTableSymbol( 604fe6060f1SDimitry Andric MF.getContext(), Subtarget) 605fe6060f1SDimitry Andric : WebAssembly::getOrCreateFunctionTableSymbol( 606fe6060f1SDimitry Andric MF.getContext(), Subtarget); 607fe6060f1SDimitry Andric if (Subtarget->hasReferenceTypes()) { 608fe6060f1SDimitry Andric MIB.addSym(Table); 609fe6060f1SDimitry Andric } else { 610fe6060f1SDimitry Andric // For the MVP there is at most one table whose number is 0, but we can't 611fe6060f1SDimitry Andric // write a table symbol or issue relocations. Instead we just ensure the 612fe6060f1SDimitry Andric // table is live and write a zero. 613fe6060f1SDimitry Andric Table->setNoStrip(); 6145ffd83dbSDimitry Andric MIB.addImm(0); 615fe6060f1SDimitry Andric } 6165ffd83dbSDimitry Andric } 6175ffd83dbSDimitry Andric 6185ffd83dbSDimitry Andric for (auto Use : CallParams.uses()) 6195ffd83dbSDimitry Andric MIB.add(Use); 6205ffd83dbSDimitry Andric 6215ffd83dbSDimitry Andric BB->insert(CallResults.getIterator(), MIB); 6225ffd83dbSDimitry Andric CallParams.eraseFromParent(); 6235ffd83dbSDimitry Andric CallResults.eraseFromParent(); 6245ffd83dbSDimitry Andric 625fe6060f1SDimitry Andric // If this is a funcref call, to avoid hidden GC roots, we need to clear the 626fe6060f1SDimitry Andric // table slot with ref.null upon call_indirect return. 627fe6060f1SDimitry Andric // 628fe6060f1SDimitry Andric // This generates the following code, which comes right after a call_indirect 629fe6060f1SDimitry Andric // of a funcref: 630fe6060f1SDimitry Andric // 631fe6060f1SDimitry Andric // i32.const 0 632fe6060f1SDimitry Andric // ref.null func 633fe6060f1SDimitry Andric // table.set __funcref_call_table 634fe6060f1SDimitry Andric if (IsIndirect && IsFuncrefCall) { 635fe6060f1SDimitry Andric MCSymbolWasm *Table = WebAssembly::getOrCreateFuncrefCallTableSymbol( 636fe6060f1SDimitry Andric MF.getContext(), Subtarget); 637fe6060f1SDimitry Andric Register RegZero = 638fe6060f1SDimitry Andric MF.getRegInfo().createVirtualRegister(&WebAssembly::I32RegClass); 639fe6060f1SDimitry Andric MachineInstr *Const0 = 640fe6060f1SDimitry Andric BuildMI(MF, DL, TII.get(WebAssembly::CONST_I32), RegZero).addImm(0); 641fe6060f1SDimitry Andric BB->insertAfter(MIB.getInstr()->getIterator(), Const0); 642fe6060f1SDimitry Andric 643fe6060f1SDimitry Andric Register RegFuncref = 644fe6060f1SDimitry Andric MF.getRegInfo().createVirtualRegister(&WebAssembly::FUNCREFRegClass); 645fe6060f1SDimitry Andric MachineInstr *RefNull = 6460eae32dcSDimitry Andric BuildMI(MF, DL, TII.get(WebAssembly::REF_NULL_FUNCREF), RegFuncref); 647fe6060f1SDimitry Andric BB->insertAfter(Const0->getIterator(), RefNull); 648fe6060f1SDimitry Andric 649fe6060f1SDimitry Andric MachineInstr *TableSet = 650fe6060f1SDimitry Andric BuildMI(MF, DL, TII.get(WebAssembly::TABLE_SET_FUNCREF)) 651fe6060f1SDimitry Andric .addSym(Table) 652fe6060f1SDimitry Andric .addReg(RegZero) 653fe6060f1SDimitry Andric .addReg(RegFuncref); 654fe6060f1SDimitry Andric BB->insertAfter(RefNull->getIterator(), TableSet); 655fe6060f1SDimitry Andric } 656fe6060f1SDimitry Andric 6575ffd83dbSDimitry Andric return BB; 6585ffd83dbSDimitry Andric } 6595ffd83dbSDimitry Andric 6600b57cec5SDimitry Andric MachineBasicBlock *WebAssemblyTargetLowering::EmitInstrWithCustomInserter( 6610b57cec5SDimitry Andric MachineInstr &MI, MachineBasicBlock *BB) const { 6620b57cec5SDimitry Andric const TargetInstrInfo &TII = *Subtarget->getInstrInfo(); 6630b57cec5SDimitry Andric DebugLoc DL = MI.getDebugLoc(); 6640b57cec5SDimitry Andric 6650b57cec5SDimitry Andric switch (MI.getOpcode()) { 6660b57cec5SDimitry Andric default: 6670b57cec5SDimitry Andric llvm_unreachable("Unexpected instr type to insert"); 6680b57cec5SDimitry Andric case WebAssembly::FP_TO_SINT_I32_F32: 6690b57cec5SDimitry Andric return LowerFPToInt(MI, DL, BB, TII, false, false, false, 6700b57cec5SDimitry Andric WebAssembly::I32_TRUNC_S_F32); 6710b57cec5SDimitry Andric case WebAssembly::FP_TO_UINT_I32_F32: 6720b57cec5SDimitry Andric return LowerFPToInt(MI, DL, BB, TII, true, false, false, 6730b57cec5SDimitry Andric WebAssembly::I32_TRUNC_U_F32); 6740b57cec5SDimitry Andric case WebAssembly::FP_TO_SINT_I64_F32: 6750b57cec5SDimitry Andric return LowerFPToInt(MI, DL, BB, TII, false, true, false, 6760b57cec5SDimitry Andric WebAssembly::I64_TRUNC_S_F32); 6770b57cec5SDimitry Andric case WebAssembly::FP_TO_UINT_I64_F32: 6780b57cec5SDimitry Andric return LowerFPToInt(MI, DL, BB, TII, true, true, false, 6790b57cec5SDimitry Andric WebAssembly::I64_TRUNC_U_F32); 6800b57cec5SDimitry Andric case WebAssembly::FP_TO_SINT_I32_F64: 6810b57cec5SDimitry Andric return LowerFPToInt(MI, DL, BB, TII, false, false, true, 6820b57cec5SDimitry Andric WebAssembly::I32_TRUNC_S_F64); 6830b57cec5SDimitry Andric case WebAssembly::FP_TO_UINT_I32_F64: 6840b57cec5SDimitry Andric return LowerFPToInt(MI, DL, BB, TII, true, false, true, 6850b57cec5SDimitry Andric WebAssembly::I32_TRUNC_U_F64); 6860b57cec5SDimitry Andric case WebAssembly::FP_TO_SINT_I64_F64: 6870b57cec5SDimitry Andric return LowerFPToInt(MI, DL, BB, TII, false, true, true, 6880b57cec5SDimitry Andric WebAssembly::I64_TRUNC_S_F64); 6890b57cec5SDimitry Andric case WebAssembly::FP_TO_UINT_I64_F64: 6900b57cec5SDimitry Andric return LowerFPToInt(MI, DL, BB, TII, true, true, true, 6910b57cec5SDimitry Andric WebAssembly::I64_TRUNC_U_F64); 6925ffd83dbSDimitry Andric case WebAssembly::CALL_RESULTS: 6935ffd83dbSDimitry Andric case WebAssembly::RET_CALL_RESULTS: 694fe6060f1SDimitry Andric return LowerCallResults(MI, DL, BB, Subtarget, TII); 6950b57cec5SDimitry Andric } 6960b57cec5SDimitry Andric } 6970b57cec5SDimitry Andric 6980b57cec5SDimitry Andric const char * 6990b57cec5SDimitry Andric WebAssemblyTargetLowering::getTargetNodeName(unsigned Opcode) const { 7000b57cec5SDimitry Andric switch (static_cast<WebAssemblyISD::NodeType>(Opcode)) { 7010b57cec5SDimitry Andric case WebAssemblyISD::FIRST_NUMBER: 702480093f4SDimitry Andric case WebAssemblyISD::FIRST_MEM_OPCODE: 7030b57cec5SDimitry Andric break; 7040b57cec5SDimitry Andric #define HANDLE_NODETYPE(NODE) \ 7050b57cec5SDimitry Andric case WebAssemblyISD::NODE: \ 7060b57cec5SDimitry Andric return "WebAssemblyISD::" #NODE; 707480093f4SDimitry Andric #define HANDLE_MEM_NODETYPE(NODE) HANDLE_NODETYPE(NODE) 7080b57cec5SDimitry Andric #include "WebAssemblyISD.def" 709480093f4SDimitry Andric #undef HANDLE_MEM_NODETYPE 7100b57cec5SDimitry Andric #undef HANDLE_NODETYPE 7110b57cec5SDimitry Andric } 7120b57cec5SDimitry Andric return nullptr; 7130b57cec5SDimitry Andric } 7140b57cec5SDimitry Andric 7150b57cec5SDimitry Andric std::pair<unsigned, const TargetRegisterClass *> 7160b57cec5SDimitry Andric WebAssemblyTargetLowering::getRegForInlineAsmConstraint( 7170b57cec5SDimitry Andric const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const { 7180b57cec5SDimitry Andric // First, see if this is a constraint that directly corresponds to a 7190b57cec5SDimitry Andric // WebAssembly register class. 7200b57cec5SDimitry Andric if (Constraint.size() == 1) { 7210b57cec5SDimitry Andric switch (Constraint[0]) { 7220b57cec5SDimitry Andric case 'r': 7230b57cec5SDimitry Andric assert(VT != MVT::iPTR && "Pointer MVT not expected here"); 7240b57cec5SDimitry Andric if (Subtarget->hasSIMD128() && VT.isVector()) { 7250b57cec5SDimitry Andric if (VT.getSizeInBits() == 128) 7260b57cec5SDimitry Andric return std::make_pair(0U, &WebAssembly::V128RegClass); 7270b57cec5SDimitry Andric } 7280b57cec5SDimitry Andric if (VT.isInteger() && !VT.isVector()) { 7290b57cec5SDimitry Andric if (VT.getSizeInBits() <= 32) 7300b57cec5SDimitry Andric return std::make_pair(0U, &WebAssembly::I32RegClass); 7310b57cec5SDimitry Andric if (VT.getSizeInBits() <= 64) 7320b57cec5SDimitry Andric return std::make_pair(0U, &WebAssembly::I64RegClass); 7330b57cec5SDimitry Andric } 734e8d8bef9SDimitry Andric if (VT.isFloatingPoint() && !VT.isVector()) { 735e8d8bef9SDimitry Andric switch (VT.getSizeInBits()) { 736e8d8bef9SDimitry Andric case 32: 737e8d8bef9SDimitry Andric return std::make_pair(0U, &WebAssembly::F32RegClass); 738e8d8bef9SDimitry Andric case 64: 739e8d8bef9SDimitry Andric return std::make_pair(0U, &WebAssembly::F64RegClass); 740e8d8bef9SDimitry Andric default: 741e8d8bef9SDimitry Andric break; 742e8d8bef9SDimitry Andric } 743e8d8bef9SDimitry Andric } 7440b57cec5SDimitry Andric break; 7450b57cec5SDimitry Andric default: 7460b57cec5SDimitry Andric break; 7470b57cec5SDimitry Andric } 7480b57cec5SDimitry Andric } 7490b57cec5SDimitry Andric 7500b57cec5SDimitry Andric return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT); 7510b57cec5SDimitry Andric } 7520b57cec5SDimitry Andric 7530b57cec5SDimitry Andric bool WebAssemblyTargetLowering::isCheapToSpeculateCttz() const { 7540b57cec5SDimitry Andric // Assume ctz is a relatively cheap operation. 7550b57cec5SDimitry Andric return true; 7560b57cec5SDimitry Andric } 7570b57cec5SDimitry Andric 7580b57cec5SDimitry Andric bool WebAssemblyTargetLowering::isCheapToSpeculateCtlz() const { 7590b57cec5SDimitry Andric // Assume clz is a relatively cheap operation. 7600b57cec5SDimitry Andric return true; 7610b57cec5SDimitry Andric } 7620b57cec5SDimitry Andric 7630b57cec5SDimitry Andric bool WebAssemblyTargetLowering::isLegalAddressingMode(const DataLayout &DL, 7640b57cec5SDimitry Andric const AddrMode &AM, 7650b57cec5SDimitry Andric Type *Ty, unsigned AS, 7660b57cec5SDimitry Andric Instruction *I) const { 7670b57cec5SDimitry Andric // WebAssembly offsets are added as unsigned without wrapping. The 7680b57cec5SDimitry Andric // isLegalAddressingMode gives us no way to determine if wrapping could be 7690b57cec5SDimitry Andric // happening, so we approximate this by accepting only non-negative offsets. 7700b57cec5SDimitry Andric if (AM.BaseOffs < 0) 7710b57cec5SDimitry Andric return false; 7720b57cec5SDimitry Andric 7730b57cec5SDimitry Andric // WebAssembly has no scale register operands. 7740b57cec5SDimitry Andric if (AM.Scale != 0) 7750b57cec5SDimitry Andric return false; 7760b57cec5SDimitry Andric 7770b57cec5SDimitry Andric // Everything else is legal. 7780b57cec5SDimitry Andric return true; 7790b57cec5SDimitry Andric } 7800b57cec5SDimitry Andric 7810b57cec5SDimitry Andric bool WebAssemblyTargetLowering::allowsMisalignedMemoryAccesses( 782fe6060f1SDimitry Andric EVT /*VT*/, unsigned /*AddrSpace*/, Align /*Align*/, 7830b57cec5SDimitry Andric MachineMemOperand::Flags /*Flags*/, bool *Fast) const { 7840b57cec5SDimitry Andric // WebAssembly supports unaligned accesses, though it should be declared 7850b57cec5SDimitry Andric // with the p2align attribute on loads and stores which do so, and there 7860b57cec5SDimitry Andric // may be a performance impact. We tell LLVM they're "fast" because 7870b57cec5SDimitry Andric // for the kinds of things that LLVM uses this for (merging adjacent stores 7880b57cec5SDimitry Andric // of constants, etc.), WebAssembly implementations will either want the 7890b57cec5SDimitry Andric // unaligned access or they'll split anyway. 7900b57cec5SDimitry Andric if (Fast) 7910b57cec5SDimitry Andric *Fast = true; 7920b57cec5SDimitry Andric return true; 7930b57cec5SDimitry Andric } 7940b57cec5SDimitry Andric 7950b57cec5SDimitry Andric bool WebAssemblyTargetLowering::isIntDivCheap(EVT VT, 7960b57cec5SDimitry Andric AttributeList Attr) const { 7970b57cec5SDimitry Andric // The current thinking is that wasm engines will perform this optimization, 7980b57cec5SDimitry Andric // so we can save on code size. 7990b57cec5SDimitry Andric return true; 8000b57cec5SDimitry Andric } 8010b57cec5SDimitry Andric 8028bcb0991SDimitry Andric bool WebAssemblyTargetLowering::isVectorLoadExtDesirable(SDValue ExtVal) const { 80316d6b3b3SDimitry Andric EVT ExtT = ExtVal.getValueType(); 80416d6b3b3SDimitry Andric EVT MemT = cast<LoadSDNode>(ExtVal->getOperand(0))->getValueType(0); 8058bcb0991SDimitry Andric return (ExtT == MVT::v8i16 && MemT == MVT::v8i8) || 8068bcb0991SDimitry Andric (ExtT == MVT::v4i32 && MemT == MVT::v4i16) || 8078bcb0991SDimitry Andric (ExtT == MVT::v2i64 && MemT == MVT::v2i32); 8088bcb0991SDimitry Andric } 8098bcb0991SDimitry Andric 810349cc55cSDimitry Andric bool WebAssemblyTargetLowering::isOffsetFoldingLegal( 811349cc55cSDimitry Andric const GlobalAddressSDNode *GA) const { 812349cc55cSDimitry Andric // Wasm doesn't support function addresses with offsets 813349cc55cSDimitry Andric const GlobalValue *GV = GA->getGlobal(); 814349cc55cSDimitry Andric return isa<Function>(GV) ? false : TargetLowering::isOffsetFoldingLegal(GA); 815349cc55cSDimitry Andric } 816349cc55cSDimitry Andric 8170b57cec5SDimitry Andric EVT WebAssemblyTargetLowering::getSetCCResultType(const DataLayout &DL, 8180b57cec5SDimitry Andric LLVMContext &C, 8190b57cec5SDimitry Andric EVT VT) const { 8200b57cec5SDimitry Andric if (VT.isVector()) 8210b57cec5SDimitry Andric return VT.changeVectorElementTypeToInteger(); 8220b57cec5SDimitry Andric 8235ffd83dbSDimitry Andric // So far, all branch instructions in Wasm take an I32 condition. 8245ffd83dbSDimitry Andric // The default TargetLowering::getSetCCResultType returns the pointer size, 8255ffd83dbSDimitry Andric // which would be useful to reduce instruction counts when testing 8265ffd83dbSDimitry Andric // against 64-bit pointers/values if at some point Wasm supports that. 8275ffd83dbSDimitry Andric return EVT::getIntegerVT(C, 32); 8280b57cec5SDimitry Andric } 8290b57cec5SDimitry Andric 8300b57cec5SDimitry Andric bool WebAssemblyTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info, 8310b57cec5SDimitry Andric const CallInst &I, 8320b57cec5SDimitry Andric MachineFunction &MF, 8330b57cec5SDimitry Andric unsigned Intrinsic) const { 8340b57cec5SDimitry Andric switch (Intrinsic) { 835e8d8bef9SDimitry Andric case Intrinsic::wasm_memory_atomic_notify: 8360b57cec5SDimitry Andric Info.opc = ISD::INTRINSIC_W_CHAIN; 8370b57cec5SDimitry Andric Info.memVT = MVT::i32; 8380b57cec5SDimitry Andric Info.ptrVal = I.getArgOperand(0); 8390b57cec5SDimitry Andric Info.offset = 0; 8408bcb0991SDimitry Andric Info.align = Align(4); 8410b57cec5SDimitry Andric // atomic.notify instruction does not really load the memory specified with 8420b57cec5SDimitry Andric // this argument, but MachineMemOperand should either be load or store, so 8430b57cec5SDimitry Andric // we set this to a load. 8440b57cec5SDimitry Andric // FIXME Volatile isn't really correct, but currently all LLVM atomic 8450b57cec5SDimitry Andric // instructions are treated as volatiles in the backend, so we should be 8460b57cec5SDimitry Andric // consistent. The same applies for wasm_atomic_wait intrinsics too. 8470b57cec5SDimitry Andric Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad; 8480b57cec5SDimitry Andric return true; 849e8d8bef9SDimitry Andric case Intrinsic::wasm_memory_atomic_wait32: 8500b57cec5SDimitry Andric Info.opc = ISD::INTRINSIC_W_CHAIN; 8510b57cec5SDimitry Andric Info.memVT = MVT::i32; 8520b57cec5SDimitry Andric Info.ptrVal = I.getArgOperand(0); 8530b57cec5SDimitry Andric Info.offset = 0; 8548bcb0991SDimitry Andric Info.align = Align(4); 8550b57cec5SDimitry Andric Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad; 8560b57cec5SDimitry Andric return true; 857e8d8bef9SDimitry Andric case Intrinsic::wasm_memory_atomic_wait64: 8580b57cec5SDimitry Andric Info.opc = ISD::INTRINSIC_W_CHAIN; 8590b57cec5SDimitry Andric Info.memVT = MVT::i64; 8600b57cec5SDimitry Andric Info.ptrVal = I.getArgOperand(0); 8610b57cec5SDimitry Andric Info.offset = 0; 8628bcb0991SDimitry Andric Info.align = Align(8); 8630b57cec5SDimitry Andric Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad; 8640b57cec5SDimitry Andric return true; 8650b57cec5SDimitry Andric default: 8660b57cec5SDimitry Andric return false; 8670b57cec5SDimitry Andric } 8680b57cec5SDimitry Andric } 8690b57cec5SDimitry Andric 870349cc55cSDimitry Andric void WebAssemblyTargetLowering::computeKnownBitsForTargetNode( 871349cc55cSDimitry Andric const SDValue Op, KnownBits &Known, const APInt &DemandedElts, 872349cc55cSDimitry Andric const SelectionDAG &DAG, unsigned Depth) const { 873349cc55cSDimitry Andric switch (Op.getOpcode()) { 874349cc55cSDimitry Andric default: 875349cc55cSDimitry Andric break; 876349cc55cSDimitry Andric case ISD::INTRINSIC_WO_CHAIN: { 877349cc55cSDimitry Andric unsigned IntNo = Op.getConstantOperandVal(0); 878349cc55cSDimitry Andric switch (IntNo) { 879349cc55cSDimitry Andric default: 880349cc55cSDimitry Andric break; 881349cc55cSDimitry Andric case Intrinsic::wasm_bitmask: { 882349cc55cSDimitry Andric unsigned BitWidth = Known.getBitWidth(); 883349cc55cSDimitry Andric EVT VT = Op.getOperand(1).getSimpleValueType(); 884349cc55cSDimitry Andric unsigned PossibleBits = VT.getVectorNumElements(); 885349cc55cSDimitry Andric APInt ZeroMask = APInt::getHighBitsSet(BitWidth, BitWidth - PossibleBits); 886349cc55cSDimitry Andric Known.Zero |= ZeroMask; 887349cc55cSDimitry Andric break; 888349cc55cSDimitry Andric } 889349cc55cSDimitry Andric } 890349cc55cSDimitry Andric } 891349cc55cSDimitry Andric } 892349cc55cSDimitry Andric } 893349cc55cSDimitry Andric 894349cc55cSDimitry Andric TargetLoweringBase::LegalizeTypeAction 895349cc55cSDimitry Andric WebAssemblyTargetLowering::getPreferredVectorAction(MVT VT) const { 896349cc55cSDimitry Andric if (VT.isFixedLengthVector()) { 897349cc55cSDimitry Andric MVT EltVT = VT.getVectorElementType(); 898349cc55cSDimitry Andric // We have legal vector types with these lane types, so widening the 899349cc55cSDimitry Andric // vector would let us use some of the lanes directly without having to 900349cc55cSDimitry Andric // extend or truncate values. 901349cc55cSDimitry Andric if (EltVT == MVT::i8 || EltVT == MVT::i16 || EltVT == MVT::i32 || 902349cc55cSDimitry Andric EltVT == MVT::i64 || EltVT == MVT::f32 || EltVT == MVT::f64) 903349cc55cSDimitry Andric return TypeWidenVector; 904349cc55cSDimitry Andric } 905349cc55cSDimitry Andric 906349cc55cSDimitry Andric return TargetLoweringBase::getPreferredVectorAction(VT); 907349cc55cSDimitry Andric } 908349cc55cSDimitry Andric 909*81ad6265SDimitry Andric bool WebAssemblyTargetLowering::shouldSimplifyDemandedVectorElts( 910*81ad6265SDimitry Andric SDValue Op, const TargetLoweringOpt &TLO) const { 911*81ad6265SDimitry Andric // ISel process runs DAGCombiner after legalization; this step is called 912*81ad6265SDimitry Andric // SelectionDAG optimization phase. This post-legalization combining process 913*81ad6265SDimitry Andric // runs DAGCombiner on each node, and if there was a change to be made, 914*81ad6265SDimitry Andric // re-runs legalization again on it and its user nodes to make sure 915*81ad6265SDimitry Andric // everythiing is in a legalized state. 916*81ad6265SDimitry Andric // 917*81ad6265SDimitry Andric // The legalization calls lowering routines, and we do our custom lowering for 918*81ad6265SDimitry Andric // build_vectors (LowerBUILD_VECTOR), which converts undef vector elements 919*81ad6265SDimitry Andric // into zeros. But there is a set of routines in DAGCombiner that turns unused 920*81ad6265SDimitry Andric // (= not demanded) nodes into undef, among which SimplifyDemandedVectorElts 921*81ad6265SDimitry Andric // turns unused vector elements into undefs. But this routine does not work 922*81ad6265SDimitry Andric // with our custom LowerBUILD_VECTOR, which turns undefs into zeros. This 923*81ad6265SDimitry Andric // combination can result in a infinite loop, in which undefs are converted to 924*81ad6265SDimitry Andric // zeros in legalization and back to undefs in combining. 925*81ad6265SDimitry Andric // 926*81ad6265SDimitry Andric // So after DAG is legalized, we prevent SimplifyDemandedVectorElts from 927*81ad6265SDimitry Andric // running for build_vectors. 928*81ad6265SDimitry Andric if (Op.getOpcode() == ISD::BUILD_VECTOR && TLO.LegalOps && TLO.LegalTys) 929*81ad6265SDimitry Andric return false; 930*81ad6265SDimitry Andric return true; 931*81ad6265SDimitry Andric } 932*81ad6265SDimitry Andric 9330b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 9340b57cec5SDimitry Andric // WebAssembly Lowering private implementation. 9350b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 9360b57cec5SDimitry Andric 9370b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 9380b57cec5SDimitry Andric // Lowering Code 9390b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 9400b57cec5SDimitry Andric 9410b57cec5SDimitry Andric static void fail(const SDLoc &DL, SelectionDAG &DAG, const char *Msg) { 9420b57cec5SDimitry Andric MachineFunction &MF = DAG.getMachineFunction(); 9430b57cec5SDimitry Andric DAG.getContext()->diagnose( 9440b57cec5SDimitry Andric DiagnosticInfoUnsupported(MF.getFunction(), Msg, DL.getDebugLoc())); 9450b57cec5SDimitry Andric } 9460b57cec5SDimitry Andric 9470b57cec5SDimitry Andric // Test whether the given calling convention is supported. 9480b57cec5SDimitry Andric static bool callingConvSupported(CallingConv::ID CallConv) { 9490b57cec5SDimitry Andric // We currently support the language-independent target-independent 9500b57cec5SDimitry Andric // conventions. We don't yet have a way to annotate calls with properties like 9510b57cec5SDimitry Andric // "cold", and we don't have any call-clobbered registers, so these are mostly 9520b57cec5SDimitry Andric // all handled the same. 9530b57cec5SDimitry Andric return CallConv == CallingConv::C || CallConv == CallingConv::Fast || 9540b57cec5SDimitry Andric CallConv == CallingConv::Cold || 9550b57cec5SDimitry Andric CallConv == CallingConv::PreserveMost || 9560b57cec5SDimitry Andric CallConv == CallingConv::PreserveAll || 9578bcb0991SDimitry Andric CallConv == CallingConv::CXX_FAST_TLS || 9585ffd83dbSDimitry Andric CallConv == CallingConv::WASM_EmscriptenInvoke || 9595ffd83dbSDimitry Andric CallConv == CallingConv::Swift; 9600b57cec5SDimitry Andric } 9610b57cec5SDimitry Andric 9620b57cec5SDimitry Andric SDValue 9630b57cec5SDimitry Andric WebAssemblyTargetLowering::LowerCall(CallLoweringInfo &CLI, 9640b57cec5SDimitry Andric SmallVectorImpl<SDValue> &InVals) const { 9650b57cec5SDimitry Andric SelectionDAG &DAG = CLI.DAG; 9660b57cec5SDimitry Andric SDLoc DL = CLI.DL; 9670b57cec5SDimitry Andric SDValue Chain = CLI.Chain; 9680b57cec5SDimitry Andric SDValue Callee = CLI.Callee; 9690b57cec5SDimitry Andric MachineFunction &MF = DAG.getMachineFunction(); 9700b57cec5SDimitry Andric auto Layout = MF.getDataLayout(); 9710b57cec5SDimitry Andric 9720b57cec5SDimitry Andric CallingConv::ID CallConv = CLI.CallConv; 9730b57cec5SDimitry Andric if (!callingConvSupported(CallConv)) 9740b57cec5SDimitry Andric fail(DL, DAG, 9750b57cec5SDimitry Andric "WebAssembly doesn't support language-specific or target-specific " 9760b57cec5SDimitry Andric "calling conventions yet"); 9770b57cec5SDimitry Andric if (CLI.IsPatchPoint) 9780b57cec5SDimitry Andric fail(DL, DAG, "WebAssembly doesn't support patch point yet"); 9790b57cec5SDimitry Andric 9808bcb0991SDimitry Andric if (CLI.IsTailCall) { 9815ffd83dbSDimitry Andric auto NoTail = [&](const char *Msg) { 9825ffd83dbSDimitry Andric if (CLI.CB && CLI.CB->isMustTailCall()) 9835ffd83dbSDimitry Andric fail(DL, DAG, Msg); 9845ffd83dbSDimitry Andric CLI.IsTailCall = false; 9855ffd83dbSDimitry Andric }; 9865ffd83dbSDimitry Andric 9875ffd83dbSDimitry Andric if (!Subtarget->hasTailCall()) 9885ffd83dbSDimitry Andric NoTail("WebAssembly 'tail-call' feature not enabled"); 9895ffd83dbSDimitry Andric 9905ffd83dbSDimitry Andric // Varargs calls cannot be tail calls because the buffer is on the stack 9915ffd83dbSDimitry Andric if (CLI.IsVarArg) 9925ffd83dbSDimitry Andric NoTail("WebAssembly does not support varargs tail calls"); 9935ffd83dbSDimitry Andric 9948bcb0991SDimitry Andric // Do not tail call unless caller and callee return types match 9958bcb0991SDimitry Andric const Function &F = MF.getFunction(); 9968bcb0991SDimitry Andric const TargetMachine &TM = getTargetMachine(); 9978bcb0991SDimitry Andric Type *RetTy = F.getReturnType(); 9988bcb0991SDimitry Andric SmallVector<MVT, 4> CallerRetTys; 9998bcb0991SDimitry Andric SmallVector<MVT, 4> CalleeRetTys; 10008bcb0991SDimitry Andric computeLegalValueVTs(F, TM, RetTy, CallerRetTys); 10018bcb0991SDimitry Andric computeLegalValueVTs(F, TM, CLI.RetTy, CalleeRetTys); 10028bcb0991SDimitry Andric bool TypesMatch = CallerRetTys.size() == CalleeRetTys.size() && 10038bcb0991SDimitry Andric std::equal(CallerRetTys.begin(), CallerRetTys.end(), 10048bcb0991SDimitry Andric CalleeRetTys.begin()); 10055ffd83dbSDimitry Andric if (!TypesMatch) 10065ffd83dbSDimitry Andric NoTail("WebAssembly tail call requires caller and callee return types to " 10075ffd83dbSDimitry Andric "match"); 10085ffd83dbSDimitry Andric 10095ffd83dbSDimitry Andric // If pointers to local stack values are passed, we cannot tail call 10105ffd83dbSDimitry Andric if (CLI.CB) { 10115ffd83dbSDimitry Andric for (auto &Arg : CLI.CB->args()) { 10125ffd83dbSDimitry Andric Value *Val = Arg.get(); 10135ffd83dbSDimitry Andric // Trace the value back through pointer operations 10145ffd83dbSDimitry Andric while (true) { 10155ffd83dbSDimitry Andric Value *Src = Val->stripPointerCastsAndAliases(); 10165ffd83dbSDimitry Andric if (auto *GEP = dyn_cast<GetElementPtrInst>(Src)) 10175ffd83dbSDimitry Andric Src = GEP->getPointerOperand(); 10185ffd83dbSDimitry Andric if (Val == Src) 10195ffd83dbSDimitry Andric break; 10205ffd83dbSDimitry Andric Val = Src; 10210b57cec5SDimitry Andric } 10225ffd83dbSDimitry Andric if (isa<AllocaInst>(Val)) { 10235ffd83dbSDimitry Andric NoTail( 10245ffd83dbSDimitry Andric "WebAssembly does not support tail calling with stack arguments"); 10255ffd83dbSDimitry Andric break; 10268bcb0991SDimitry Andric } 10278bcb0991SDimitry Andric } 10288bcb0991SDimitry Andric } 10298bcb0991SDimitry Andric } 10300b57cec5SDimitry Andric 10310b57cec5SDimitry Andric SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins; 10320b57cec5SDimitry Andric SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs; 10330b57cec5SDimitry Andric SmallVectorImpl<SDValue> &OutVals = CLI.OutVals; 10348bcb0991SDimitry Andric 10358bcb0991SDimitry Andric // The generic code may have added an sret argument. If we're lowering an 10368bcb0991SDimitry Andric // invoke function, the ABI requires that the function pointer be the first 10378bcb0991SDimitry Andric // argument, so we may have to swap the arguments. 10388bcb0991SDimitry Andric if (CallConv == CallingConv::WASM_EmscriptenInvoke && Outs.size() >= 2 && 10398bcb0991SDimitry Andric Outs[0].Flags.isSRet()) { 10408bcb0991SDimitry Andric std::swap(Outs[0], Outs[1]); 10418bcb0991SDimitry Andric std::swap(OutVals[0], OutVals[1]); 10428bcb0991SDimitry Andric } 10438bcb0991SDimitry Andric 10445ffd83dbSDimitry Andric bool HasSwiftSelfArg = false; 10455ffd83dbSDimitry Andric bool HasSwiftErrorArg = false; 10460b57cec5SDimitry Andric unsigned NumFixedArgs = 0; 10470b57cec5SDimitry Andric for (unsigned I = 0; I < Outs.size(); ++I) { 10480b57cec5SDimitry Andric const ISD::OutputArg &Out = Outs[I]; 10490b57cec5SDimitry Andric SDValue &OutVal = OutVals[I]; 10505ffd83dbSDimitry Andric HasSwiftSelfArg |= Out.Flags.isSwiftSelf(); 10515ffd83dbSDimitry Andric HasSwiftErrorArg |= Out.Flags.isSwiftError(); 10520b57cec5SDimitry Andric if (Out.Flags.isNest()) 10530b57cec5SDimitry Andric fail(DL, DAG, "WebAssembly hasn't implemented nest arguments"); 10540b57cec5SDimitry Andric if (Out.Flags.isInAlloca()) 10550b57cec5SDimitry Andric fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments"); 10560b57cec5SDimitry Andric if (Out.Flags.isInConsecutiveRegs()) 10570b57cec5SDimitry Andric fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments"); 10580b57cec5SDimitry Andric if (Out.Flags.isInConsecutiveRegsLast()) 10590b57cec5SDimitry Andric fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments"); 10600b57cec5SDimitry Andric if (Out.Flags.isByVal() && Out.Flags.getByValSize() != 0) { 10610b57cec5SDimitry Andric auto &MFI = MF.getFrameInfo(); 10620b57cec5SDimitry Andric int FI = MFI.CreateStackObject(Out.Flags.getByValSize(), 10635ffd83dbSDimitry Andric Out.Flags.getNonZeroByValAlign(), 10640b57cec5SDimitry Andric /*isSS=*/false); 10650b57cec5SDimitry Andric SDValue SizeNode = 10660b57cec5SDimitry Andric DAG.getConstant(Out.Flags.getByValSize(), DL, MVT::i32); 10670b57cec5SDimitry Andric SDValue FINode = DAG.getFrameIndex(FI, getPointerTy(Layout)); 10680b57cec5SDimitry Andric Chain = DAG.getMemcpy( 10695ffd83dbSDimitry Andric Chain, DL, FINode, OutVal, SizeNode, Out.Flags.getNonZeroByValAlign(), 10700b57cec5SDimitry Andric /*isVolatile*/ false, /*AlwaysInline=*/false, 10710b57cec5SDimitry Andric /*isTailCall*/ false, MachinePointerInfo(), MachinePointerInfo()); 10720b57cec5SDimitry Andric OutVal = FINode; 10730b57cec5SDimitry Andric } 10740b57cec5SDimitry Andric // Count the number of fixed args *after* legalization. 10750b57cec5SDimitry Andric NumFixedArgs += Out.IsFixed; 10760b57cec5SDimitry Andric } 10770b57cec5SDimitry Andric 10780b57cec5SDimitry Andric bool IsVarArg = CLI.IsVarArg; 10790b57cec5SDimitry Andric auto PtrVT = getPointerTy(Layout); 10800b57cec5SDimitry Andric 10815ffd83dbSDimitry Andric // For swiftcc, emit additional swiftself and swifterror arguments 10825ffd83dbSDimitry Andric // if there aren't. These additional arguments are also added for callee 10835ffd83dbSDimitry Andric // signature They are necessary to match callee and caller signature for 10845ffd83dbSDimitry Andric // indirect call. 10855ffd83dbSDimitry Andric if (CallConv == CallingConv::Swift) { 10865ffd83dbSDimitry Andric if (!HasSwiftSelfArg) { 10875ffd83dbSDimitry Andric NumFixedArgs++; 10885ffd83dbSDimitry Andric ISD::OutputArg Arg; 10895ffd83dbSDimitry Andric Arg.Flags.setSwiftSelf(); 10905ffd83dbSDimitry Andric CLI.Outs.push_back(Arg); 10915ffd83dbSDimitry Andric SDValue ArgVal = DAG.getUNDEF(PtrVT); 10925ffd83dbSDimitry Andric CLI.OutVals.push_back(ArgVal); 10935ffd83dbSDimitry Andric } 10945ffd83dbSDimitry Andric if (!HasSwiftErrorArg) { 10955ffd83dbSDimitry Andric NumFixedArgs++; 10965ffd83dbSDimitry Andric ISD::OutputArg Arg; 10975ffd83dbSDimitry Andric Arg.Flags.setSwiftError(); 10985ffd83dbSDimitry Andric CLI.Outs.push_back(Arg); 10995ffd83dbSDimitry Andric SDValue ArgVal = DAG.getUNDEF(PtrVT); 11005ffd83dbSDimitry Andric CLI.OutVals.push_back(ArgVal); 11015ffd83dbSDimitry Andric } 11025ffd83dbSDimitry Andric } 11035ffd83dbSDimitry Andric 11040b57cec5SDimitry Andric // Analyze operands of the call, assigning locations to each operand. 11050b57cec5SDimitry Andric SmallVector<CCValAssign, 16> ArgLocs; 11060b57cec5SDimitry Andric CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext()); 11070b57cec5SDimitry Andric 11080b57cec5SDimitry Andric if (IsVarArg) { 11090b57cec5SDimitry Andric // Outgoing non-fixed arguments are placed in a buffer. First 11100b57cec5SDimitry Andric // compute their offsets and the total amount of buffer space needed. 11110b57cec5SDimitry Andric for (unsigned I = NumFixedArgs; I < Outs.size(); ++I) { 11120b57cec5SDimitry Andric const ISD::OutputArg &Out = Outs[I]; 11130b57cec5SDimitry Andric SDValue &Arg = OutVals[I]; 11140b57cec5SDimitry Andric EVT VT = Arg.getValueType(); 11150b57cec5SDimitry Andric assert(VT != MVT::iPTR && "Legalized args should be concrete"); 11160b57cec5SDimitry Andric Type *Ty = VT.getTypeForEVT(*DAG.getContext()); 11175ffd83dbSDimitry Andric Align Alignment = 11185ffd83dbSDimitry Andric std::max(Out.Flags.getNonZeroOrigAlign(), Layout.getABITypeAlign(Ty)); 11195ffd83dbSDimitry Andric unsigned Offset = 11205ffd83dbSDimitry Andric CCInfo.AllocateStack(Layout.getTypeAllocSize(Ty), Alignment); 11210b57cec5SDimitry Andric CCInfo.addLoc(CCValAssign::getMem(ArgLocs.size(), VT.getSimpleVT(), 11220b57cec5SDimitry Andric Offset, VT.getSimpleVT(), 11230b57cec5SDimitry Andric CCValAssign::Full)); 11240b57cec5SDimitry Andric } 11250b57cec5SDimitry Andric } 11260b57cec5SDimitry Andric 11270b57cec5SDimitry Andric unsigned NumBytes = CCInfo.getAlignedCallFrameSize(); 11280b57cec5SDimitry Andric 11290b57cec5SDimitry Andric SDValue FINode; 11300b57cec5SDimitry Andric if (IsVarArg && NumBytes) { 11310b57cec5SDimitry Andric // For non-fixed arguments, next emit stores to store the argument values 11320b57cec5SDimitry Andric // to the stack buffer at the offsets computed above. 11330b57cec5SDimitry Andric int FI = MF.getFrameInfo().CreateStackObject(NumBytes, 11340b57cec5SDimitry Andric Layout.getStackAlignment(), 11350b57cec5SDimitry Andric /*isSS=*/false); 11360b57cec5SDimitry Andric unsigned ValNo = 0; 11370b57cec5SDimitry Andric SmallVector<SDValue, 8> Chains; 1138e8d8bef9SDimitry Andric for (SDValue Arg : drop_begin(OutVals, NumFixedArgs)) { 11390b57cec5SDimitry Andric assert(ArgLocs[ValNo].getValNo() == ValNo && 11400b57cec5SDimitry Andric "ArgLocs should remain in order and only hold varargs args"); 11410b57cec5SDimitry Andric unsigned Offset = ArgLocs[ValNo++].getLocMemOffset(); 11420b57cec5SDimitry Andric FINode = DAG.getFrameIndex(FI, getPointerTy(Layout)); 11430b57cec5SDimitry Andric SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, FINode, 11440b57cec5SDimitry Andric DAG.getConstant(Offset, DL, PtrVT)); 11450b57cec5SDimitry Andric Chains.push_back( 11460b57cec5SDimitry Andric DAG.getStore(Chain, DL, Arg, Add, 1147e8d8bef9SDimitry Andric MachinePointerInfo::getFixedStack(MF, FI, Offset))); 11480b57cec5SDimitry Andric } 11490b57cec5SDimitry Andric if (!Chains.empty()) 11500b57cec5SDimitry Andric Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains); 11510b57cec5SDimitry Andric } else if (IsVarArg) { 11520b57cec5SDimitry Andric FINode = DAG.getIntPtrConstant(0, DL); 11530b57cec5SDimitry Andric } 11540b57cec5SDimitry Andric 11550b57cec5SDimitry Andric if (Callee->getOpcode() == ISD::GlobalAddress) { 11560b57cec5SDimitry Andric // If the callee is a GlobalAddress node (quite common, every direct call 11570b57cec5SDimitry Andric // is) turn it into a TargetGlobalAddress node so that LowerGlobalAddress 11580b57cec5SDimitry Andric // doesn't at MO_GOT which is not needed for direct calls. 11590b57cec5SDimitry Andric GlobalAddressSDNode* GA = cast<GlobalAddressSDNode>(Callee); 11600b57cec5SDimitry Andric Callee = DAG.getTargetGlobalAddress(GA->getGlobal(), DL, 11610b57cec5SDimitry Andric getPointerTy(DAG.getDataLayout()), 11620b57cec5SDimitry Andric GA->getOffset()); 11630b57cec5SDimitry Andric Callee = DAG.getNode(WebAssemblyISD::Wrapper, DL, 11640b57cec5SDimitry Andric getPointerTy(DAG.getDataLayout()), Callee); 11650b57cec5SDimitry Andric } 11660b57cec5SDimitry Andric 11670b57cec5SDimitry Andric // Compute the operands for the CALLn node. 11680b57cec5SDimitry Andric SmallVector<SDValue, 16> Ops; 11690b57cec5SDimitry Andric Ops.push_back(Chain); 11700b57cec5SDimitry Andric Ops.push_back(Callee); 11710b57cec5SDimitry Andric 11720b57cec5SDimitry Andric // Add all fixed arguments. Note that for non-varargs calls, NumFixedArgs 11730b57cec5SDimitry Andric // isn't reliable. 11740b57cec5SDimitry Andric Ops.append(OutVals.begin(), 11750b57cec5SDimitry Andric IsVarArg ? OutVals.begin() + NumFixedArgs : OutVals.end()); 11760b57cec5SDimitry Andric // Add a pointer to the vararg buffer. 11770b57cec5SDimitry Andric if (IsVarArg) 11780b57cec5SDimitry Andric Ops.push_back(FINode); 11790b57cec5SDimitry Andric 11800b57cec5SDimitry Andric SmallVector<EVT, 8> InTys; 11810b57cec5SDimitry Andric for (const auto &In : Ins) { 11820b57cec5SDimitry Andric assert(!In.Flags.isByVal() && "byval is not valid for return values"); 11830b57cec5SDimitry Andric assert(!In.Flags.isNest() && "nest is not valid for return values"); 11840b57cec5SDimitry Andric if (In.Flags.isInAlloca()) 11850b57cec5SDimitry Andric fail(DL, DAG, "WebAssembly hasn't implemented inalloca return values"); 11860b57cec5SDimitry Andric if (In.Flags.isInConsecutiveRegs()) 11870b57cec5SDimitry Andric fail(DL, DAG, "WebAssembly hasn't implemented cons regs return values"); 11880b57cec5SDimitry Andric if (In.Flags.isInConsecutiveRegsLast()) 11890b57cec5SDimitry Andric fail(DL, DAG, 11900b57cec5SDimitry Andric "WebAssembly hasn't implemented cons regs last return values"); 11915ffd83dbSDimitry Andric // Ignore In.getNonZeroOrigAlign() because all our arguments are passed in 11920b57cec5SDimitry Andric // registers. 11930b57cec5SDimitry Andric InTys.push_back(In.VT); 11940b57cec5SDimitry Andric } 11950b57cec5SDimitry Andric 1196fe6060f1SDimitry Andric // Lastly, if this is a call to a funcref we need to add an instruction 1197fe6060f1SDimitry Andric // table.set to the chain and transform the call. 1198349cc55cSDimitry Andric if (CLI.CB && 1199349cc55cSDimitry Andric WebAssembly::isFuncrefType(CLI.CB->getCalledOperand()->getType())) { 1200fe6060f1SDimitry Andric // In the absence of function references proposal where a funcref call is 1201fe6060f1SDimitry Andric // lowered to call_ref, using reference types we generate a table.set to set 1202fe6060f1SDimitry Andric // the funcref to a special table used solely for this purpose, followed by 1203fe6060f1SDimitry Andric // a call_indirect. Here we just generate the table set, and return the 1204fe6060f1SDimitry Andric // SDValue of the table.set so that LowerCall can finalize the lowering by 1205fe6060f1SDimitry Andric // generating the call_indirect. 1206fe6060f1SDimitry Andric SDValue Chain = Ops[0]; 1207fe6060f1SDimitry Andric 1208fe6060f1SDimitry Andric MCSymbolWasm *Table = WebAssembly::getOrCreateFuncrefCallTableSymbol( 1209fe6060f1SDimitry Andric MF.getContext(), Subtarget); 1210fe6060f1SDimitry Andric SDValue Sym = DAG.getMCSymbol(Table, PtrVT); 1211fe6060f1SDimitry Andric SDValue TableSlot = DAG.getConstant(0, DL, MVT::i32); 1212fe6060f1SDimitry Andric SDValue TableSetOps[] = {Chain, Sym, TableSlot, Callee}; 1213fe6060f1SDimitry Andric SDValue TableSet = DAG.getMemIntrinsicNode( 1214fe6060f1SDimitry Andric WebAssemblyISD::TABLE_SET, DL, DAG.getVTList(MVT::Other), TableSetOps, 1215fe6060f1SDimitry Andric MVT::funcref, 1216fe6060f1SDimitry Andric // Machine Mem Operand args 1217349cc55cSDimitry Andric MachinePointerInfo( 1218349cc55cSDimitry Andric WebAssembly::WasmAddressSpace::WASM_ADDRESS_SPACE_FUNCREF), 1219fe6060f1SDimitry Andric CLI.CB->getCalledOperand()->getPointerAlignment(DAG.getDataLayout()), 1220fe6060f1SDimitry Andric MachineMemOperand::MOStore); 1221fe6060f1SDimitry Andric 1222fe6060f1SDimitry Andric Ops[0] = TableSet; // The new chain is the TableSet itself 1223fe6060f1SDimitry Andric } 1224fe6060f1SDimitry Andric 12250b57cec5SDimitry Andric if (CLI.IsTailCall) { 12260b57cec5SDimitry Andric // ret_calls do not return values to the current frame 12270b57cec5SDimitry Andric SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 12280b57cec5SDimitry Andric return DAG.getNode(WebAssemblyISD::RET_CALL, DL, NodeTys, Ops); 12290b57cec5SDimitry Andric } 12300b57cec5SDimitry Andric 12310b57cec5SDimitry Andric InTys.push_back(MVT::Other); 12320b57cec5SDimitry Andric SDVTList InTyList = DAG.getVTList(InTys); 12335ffd83dbSDimitry Andric SDValue Res = DAG.getNode(WebAssemblyISD::CALL, DL, InTyList, Ops); 12340b57cec5SDimitry Andric 12355ffd83dbSDimitry Andric for (size_t I = 0; I < Ins.size(); ++I) 12365ffd83dbSDimitry Andric InVals.push_back(Res.getValue(I)); 12375ffd83dbSDimitry Andric 12385ffd83dbSDimitry Andric // Return the chain 12395ffd83dbSDimitry Andric return Res.getValue(Ins.size()); 12400b57cec5SDimitry Andric } 12410b57cec5SDimitry Andric 12420b57cec5SDimitry Andric bool WebAssemblyTargetLowering::CanLowerReturn( 12430b57cec5SDimitry Andric CallingConv::ID /*CallConv*/, MachineFunction & /*MF*/, bool /*IsVarArg*/, 12440b57cec5SDimitry Andric const SmallVectorImpl<ISD::OutputArg> &Outs, 12450b57cec5SDimitry Andric LLVMContext & /*Context*/) const { 12468bcb0991SDimitry Andric // WebAssembly can only handle returning tuples with multivalue enabled 12478bcb0991SDimitry Andric return Subtarget->hasMultivalue() || Outs.size() <= 1; 12480b57cec5SDimitry Andric } 12490b57cec5SDimitry Andric 12500b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerReturn( 12510b57cec5SDimitry Andric SDValue Chain, CallingConv::ID CallConv, bool /*IsVarArg*/, 12520b57cec5SDimitry Andric const SmallVectorImpl<ISD::OutputArg> &Outs, 12530b57cec5SDimitry Andric const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL, 12540b57cec5SDimitry Andric SelectionDAG &DAG) const { 12558bcb0991SDimitry Andric assert((Subtarget->hasMultivalue() || Outs.size() <= 1) && 12568bcb0991SDimitry Andric "MVP WebAssembly can only return up to one value"); 12570b57cec5SDimitry Andric if (!callingConvSupported(CallConv)) 12580b57cec5SDimitry Andric fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions"); 12590b57cec5SDimitry Andric 12600b57cec5SDimitry Andric SmallVector<SDValue, 4> RetOps(1, Chain); 12610b57cec5SDimitry Andric RetOps.append(OutVals.begin(), OutVals.end()); 12620b57cec5SDimitry Andric Chain = DAG.getNode(WebAssemblyISD::RETURN, DL, MVT::Other, RetOps); 12630b57cec5SDimitry Andric 12640b57cec5SDimitry Andric // Record the number and types of the return values. 12650b57cec5SDimitry Andric for (const ISD::OutputArg &Out : Outs) { 12660b57cec5SDimitry Andric assert(!Out.Flags.isByVal() && "byval is not valid for return values"); 12670b57cec5SDimitry Andric assert(!Out.Flags.isNest() && "nest is not valid for return values"); 12680b57cec5SDimitry Andric assert(Out.IsFixed && "non-fixed return value is not valid"); 12690b57cec5SDimitry Andric if (Out.Flags.isInAlloca()) 12700b57cec5SDimitry Andric fail(DL, DAG, "WebAssembly hasn't implemented inalloca results"); 12710b57cec5SDimitry Andric if (Out.Flags.isInConsecutiveRegs()) 12720b57cec5SDimitry Andric fail(DL, DAG, "WebAssembly hasn't implemented cons regs results"); 12730b57cec5SDimitry Andric if (Out.Flags.isInConsecutiveRegsLast()) 12740b57cec5SDimitry Andric fail(DL, DAG, "WebAssembly hasn't implemented cons regs last results"); 12750b57cec5SDimitry Andric } 12760b57cec5SDimitry Andric 12770b57cec5SDimitry Andric return Chain; 12780b57cec5SDimitry Andric } 12790b57cec5SDimitry Andric 12800b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerFormalArguments( 12810b57cec5SDimitry Andric SDValue Chain, CallingConv::ID CallConv, bool IsVarArg, 12820b57cec5SDimitry Andric const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL, 12830b57cec5SDimitry Andric SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const { 12840b57cec5SDimitry Andric if (!callingConvSupported(CallConv)) 12850b57cec5SDimitry Andric fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions"); 12860b57cec5SDimitry Andric 12870b57cec5SDimitry Andric MachineFunction &MF = DAG.getMachineFunction(); 12880b57cec5SDimitry Andric auto *MFI = MF.getInfo<WebAssemblyFunctionInfo>(); 12890b57cec5SDimitry Andric 12900b57cec5SDimitry Andric // Set up the incoming ARGUMENTS value, which serves to represent the liveness 12910b57cec5SDimitry Andric // of the incoming values before they're represented by virtual registers. 12920b57cec5SDimitry Andric MF.getRegInfo().addLiveIn(WebAssembly::ARGUMENTS); 12930b57cec5SDimitry Andric 12945ffd83dbSDimitry Andric bool HasSwiftErrorArg = false; 12955ffd83dbSDimitry Andric bool HasSwiftSelfArg = false; 12960b57cec5SDimitry Andric for (const ISD::InputArg &In : Ins) { 12975ffd83dbSDimitry Andric HasSwiftSelfArg |= In.Flags.isSwiftSelf(); 12985ffd83dbSDimitry Andric HasSwiftErrorArg |= In.Flags.isSwiftError(); 12990b57cec5SDimitry Andric if (In.Flags.isInAlloca()) 13000b57cec5SDimitry Andric fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments"); 13010b57cec5SDimitry Andric if (In.Flags.isNest()) 13020b57cec5SDimitry Andric fail(DL, DAG, "WebAssembly hasn't implemented nest arguments"); 13030b57cec5SDimitry Andric if (In.Flags.isInConsecutiveRegs()) 13040b57cec5SDimitry Andric fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments"); 13050b57cec5SDimitry Andric if (In.Flags.isInConsecutiveRegsLast()) 13060b57cec5SDimitry Andric fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments"); 13075ffd83dbSDimitry Andric // Ignore In.getNonZeroOrigAlign() because all our arguments are passed in 13080b57cec5SDimitry Andric // registers. 13090b57cec5SDimitry Andric InVals.push_back(In.Used ? DAG.getNode(WebAssemblyISD::ARGUMENT, DL, In.VT, 13100b57cec5SDimitry Andric DAG.getTargetConstant(InVals.size(), 13110b57cec5SDimitry Andric DL, MVT::i32)) 13120b57cec5SDimitry Andric : DAG.getUNDEF(In.VT)); 13130b57cec5SDimitry Andric 13140b57cec5SDimitry Andric // Record the number and types of arguments. 13150b57cec5SDimitry Andric MFI->addParam(In.VT); 13160b57cec5SDimitry Andric } 13170b57cec5SDimitry Andric 13185ffd83dbSDimitry Andric // For swiftcc, emit additional swiftself and swifterror arguments 13195ffd83dbSDimitry Andric // if there aren't. These additional arguments are also added for callee 13205ffd83dbSDimitry Andric // signature They are necessary to match callee and caller signature for 13215ffd83dbSDimitry Andric // indirect call. 13225ffd83dbSDimitry Andric auto PtrVT = getPointerTy(MF.getDataLayout()); 13235ffd83dbSDimitry Andric if (CallConv == CallingConv::Swift) { 13245ffd83dbSDimitry Andric if (!HasSwiftSelfArg) { 13255ffd83dbSDimitry Andric MFI->addParam(PtrVT); 13265ffd83dbSDimitry Andric } 13275ffd83dbSDimitry Andric if (!HasSwiftErrorArg) { 13285ffd83dbSDimitry Andric MFI->addParam(PtrVT); 13295ffd83dbSDimitry Andric } 13305ffd83dbSDimitry Andric } 13310b57cec5SDimitry Andric // Varargs are copied into a buffer allocated by the caller, and a pointer to 13320b57cec5SDimitry Andric // the buffer is passed as an argument. 13330b57cec5SDimitry Andric if (IsVarArg) { 13340b57cec5SDimitry Andric MVT PtrVT = getPointerTy(MF.getDataLayout()); 13358bcb0991SDimitry Andric Register VarargVreg = 13360b57cec5SDimitry Andric MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrVT)); 13370b57cec5SDimitry Andric MFI->setVarargBufferVreg(VarargVreg); 13380b57cec5SDimitry Andric Chain = DAG.getCopyToReg( 13390b57cec5SDimitry Andric Chain, DL, VarargVreg, 13400b57cec5SDimitry Andric DAG.getNode(WebAssemblyISD::ARGUMENT, DL, PtrVT, 13410b57cec5SDimitry Andric DAG.getTargetConstant(Ins.size(), DL, MVT::i32))); 13420b57cec5SDimitry Andric MFI->addParam(PtrVT); 13430b57cec5SDimitry Andric } 13440b57cec5SDimitry Andric 13450b57cec5SDimitry Andric // Record the number and types of arguments and results. 13460b57cec5SDimitry Andric SmallVector<MVT, 4> Params; 13470b57cec5SDimitry Andric SmallVector<MVT, 4> Results; 13485ffd83dbSDimitry Andric computeSignatureVTs(MF.getFunction().getFunctionType(), &MF.getFunction(), 13495ffd83dbSDimitry Andric MF.getFunction(), DAG.getTarget(), Params, Results); 13500b57cec5SDimitry Andric for (MVT VT : Results) 13510b57cec5SDimitry Andric MFI->addResult(VT); 13520b57cec5SDimitry Andric // TODO: Use signatures in WebAssemblyMachineFunctionInfo too and unify 13530b57cec5SDimitry Andric // the param logic here with ComputeSignatureVTs 13540b57cec5SDimitry Andric assert(MFI->getParams().size() == Params.size() && 13550b57cec5SDimitry Andric std::equal(MFI->getParams().begin(), MFI->getParams().end(), 13560b57cec5SDimitry Andric Params.begin())); 13570b57cec5SDimitry Andric 13580b57cec5SDimitry Andric return Chain; 13590b57cec5SDimitry Andric } 13600b57cec5SDimitry Andric 13610b57cec5SDimitry Andric void WebAssemblyTargetLowering::ReplaceNodeResults( 13620b57cec5SDimitry Andric SDNode *N, SmallVectorImpl<SDValue> &Results, SelectionDAG &DAG) const { 13630b57cec5SDimitry Andric switch (N->getOpcode()) { 13640b57cec5SDimitry Andric case ISD::SIGN_EXTEND_INREG: 13650b57cec5SDimitry Andric // Do not add any results, signifying that N should not be custom lowered 13660b57cec5SDimitry Andric // after all. This happens because simd128 turns on custom lowering for 13670b57cec5SDimitry Andric // SIGN_EXTEND_INREG, but for non-vector sign extends the result might be an 13680b57cec5SDimitry Andric // illegal type. 13690b57cec5SDimitry Andric break; 13700b57cec5SDimitry Andric default: 13710b57cec5SDimitry Andric llvm_unreachable( 13720b57cec5SDimitry Andric "ReplaceNodeResults not implemented for this op for WebAssembly!"); 13730b57cec5SDimitry Andric } 13740b57cec5SDimitry Andric } 13750b57cec5SDimitry Andric 13760b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 13770b57cec5SDimitry Andric // Custom lowering hooks. 13780b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 13790b57cec5SDimitry Andric 13800b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerOperation(SDValue Op, 13810b57cec5SDimitry Andric SelectionDAG &DAG) const { 13820b57cec5SDimitry Andric SDLoc DL(Op); 13830b57cec5SDimitry Andric switch (Op.getOpcode()) { 13840b57cec5SDimitry Andric default: 13850b57cec5SDimitry Andric llvm_unreachable("unimplemented operation lowering"); 13860b57cec5SDimitry Andric return SDValue(); 13870b57cec5SDimitry Andric case ISD::FrameIndex: 13880b57cec5SDimitry Andric return LowerFrameIndex(Op, DAG); 13890b57cec5SDimitry Andric case ISD::GlobalAddress: 13900b57cec5SDimitry Andric return LowerGlobalAddress(Op, DAG); 1391e8d8bef9SDimitry Andric case ISD::GlobalTLSAddress: 1392e8d8bef9SDimitry Andric return LowerGlobalTLSAddress(Op, DAG); 13930b57cec5SDimitry Andric case ISD::ExternalSymbol: 13940b57cec5SDimitry Andric return LowerExternalSymbol(Op, DAG); 13950b57cec5SDimitry Andric case ISD::JumpTable: 13960b57cec5SDimitry Andric return LowerJumpTable(Op, DAG); 13970b57cec5SDimitry Andric case ISD::BR_JT: 13980b57cec5SDimitry Andric return LowerBR_JT(Op, DAG); 13990b57cec5SDimitry Andric case ISD::VASTART: 14000b57cec5SDimitry Andric return LowerVASTART(Op, DAG); 14010b57cec5SDimitry Andric case ISD::BlockAddress: 14020b57cec5SDimitry Andric case ISD::BRIND: 14030b57cec5SDimitry Andric fail(DL, DAG, "WebAssembly hasn't implemented computed gotos"); 14040b57cec5SDimitry Andric return SDValue(); 14050b57cec5SDimitry Andric case ISD::RETURNADDR: 14060b57cec5SDimitry Andric return LowerRETURNADDR(Op, DAG); 14070b57cec5SDimitry Andric case ISD::FRAMEADDR: 14080b57cec5SDimitry Andric return LowerFRAMEADDR(Op, DAG); 14090b57cec5SDimitry Andric case ISD::CopyToReg: 14100b57cec5SDimitry Andric return LowerCopyToReg(Op, DAG); 14110b57cec5SDimitry Andric case ISD::EXTRACT_VECTOR_ELT: 14120b57cec5SDimitry Andric case ISD::INSERT_VECTOR_ELT: 14130b57cec5SDimitry Andric return LowerAccessVectorElement(Op, DAG); 14140b57cec5SDimitry Andric case ISD::INTRINSIC_VOID: 14150b57cec5SDimitry Andric case ISD::INTRINSIC_WO_CHAIN: 14160b57cec5SDimitry Andric case ISD::INTRINSIC_W_CHAIN: 14170b57cec5SDimitry Andric return LowerIntrinsic(Op, DAG); 14180b57cec5SDimitry Andric case ISD::SIGN_EXTEND_INREG: 14190b57cec5SDimitry Andric return LowerSIGN_EXTEND_INREG(Op, DAG); 14200b57cec5SDimitry Andric case ISD::BUILD_VECTOR: 14210b57cec5SDimitry Andric return LowerBUILD_VECTOR(Op, DAG); 14220b57cec5SDimitry Andric case ISD::VECTOR_SHUFFLE: 14230b57cec5SDimitry Andric return LowerVECTOR_SHUFFLE(Op, DAG); 1424480093f4SDimitry Andric case ISD::SETCC: 1425480093f4SDimitry Andric return LowerSETCC(Op, DAG); 14260b57cec5SDimitry Andric case ISD::SHL: 14270b57cec5SDimitry Andric case ISD::SRA: 14280b57cec5SDimitry Andric case ISD::SRL: 14290b57cec5SDimitry Andric return LowerShift(Op, DAG); 1430fe6060f1SDimitry Andric case ISD::FP_TO_SINT_SAT: 1431fe6060f1SDimitry Andric case ISD::FP_TO_UINT_SAT: 1432fe6060f1SDimitry Andric return LowerFP_TO_INT_SAT(Op, DAG); 1433fe6060f1SDimitry Andric case ISD::LOAD: 1434fe6060f1SDimitry Andric return LowerLoad(Op, DAG); 1435fe6060f1SDimitry Andric case ISD::STORE: 1436fe6060f1SDimitry Andric return LowerStore(Op, DAG); 1437349cc55cSDimitry Andric case ISD::CTPOP: 1438349cc55cSDimitry Andric case ISD::CTLZ: 1439349cc55cSDimitry Andric case ISD::CTTZ: 1440349cc55cSDimitry Andric return DAG.UnrollVectorOp(Op.getNode()); 14410b57cec5SDimitry Andric } 14420b57cec5SDimitry Andric } 14430b57cec5SDimitry Andric 1444fe6060f1SDimitry Andric static bool IsWebAssemblyGlobal(SDValue Op) { 1445fe6060f1SDimitry Andric if (const GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op)) 1446fe6060f1SDimitry Andric return WebAssembly::isWasmVarAddressSpace(GA->getAddressSpace()); 1447fe6060f1SDimitry Andric 1448fe6060f1SDimitry Andric return false; 1449fe6060f1SDimitry Andric } 1450fe6060f1SDimitry Andric 1451fe6060f1SDimitry Andric static Optional<unsigned> IsWebAssemblyLocal(SDValue Op, SelectionDAG &DAG) { 1452fe6060f1SDimitry Andric const FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Op); 1453fe6060f1SDimitry Andric if (!FI) 1454fe6060f1SDimitry Andric return None; 1455fe6060f1SDimitry Andric 1456fe6060f1SDimitry Andric auto &MF = DAG.getMachineFunction(); 1457fe6060f1SDimitry Andric return WebAssemblyFrameLowering::getLocalForStackObject(MF, FI->getIndex()); 1458fe6060f1SDimitry Andric } 1459fe6060f1SDimitry Andric 1460349cc55cSDimitry Andric static bool IsWebAssemblyTable(SDValue Op) { 1461349cc55cSDimitry Andric const GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op); 1462349cc55cSDimitry Andric if (GA && WebAssembly::isWasmVarAddressSpace(GA->getAddressSpace())) { 1463349cc55cSDimitry Andric const GlobalValue *Value = GA->getGlobal(); 1464349cc55cSDimitry Andric const Type *Ty = Value->getValueType(); 1465349cc55cSDimitry Andric 1466349cc55cSDimitry Andric if (Ty->isArrayTy() && WebAssembly::isRefType(Ty->getArrayElementType())) 1467349cc55cSDimitry Andric return true; 1468349cc55cSDimitry Andric } 1469349cc55cSDimitry Andric return false; 1470fe6060f1SDimitry Andric } 1471fe6060f1SDimitry Andric 1472349cc55cSDimitry Andric // This function will accept as Op any access to a table, so Op can 1473349cc55cSDimitry Andric // be the actual table or an offset into the table. 1474349cc55cSDimitry Andric static bool IsWebAssemblyTableWithOffset(SDValue Op) { 1475349cc55cSDimitry Andric if (Op->getOpcode() == ISD::ADD && Op->getNumOperands() == 2) 1476349cc55cSDimitry Andric return (Op->getOperand(1).getSimpleValueType() == MVT::i32 && 1477349cc55cSDimitry Andric IsWebAssemblyTableWithOffset(Op->getOperand(0))) || 1478349cc55cSDimitry Andric (Op->getOperand(0).getSimpleValueType() == MVT::i32 && 1479349cc55cSDimitry Andric IsWebAssemblyTableWithOffset(Op->getOperand(1))); 1480349cc55cSDimitry Andric 1481349cc55cSDimitry Andric return IsWebAssemblyTable(Op); 1482349cc55cSDimitry Andric } 1483349cc55cSDimitry Andric 1484349cc55cSDimitry Andric // Helper for table pattern matching used in LowerStore and LowerLoad 1485349cc55cSDimitry Andric bool WebAssemblyTargetLowering::MatchTableForLowering(SelectionDAG &DAG, 1486349cc55cSDimitry Andric const SDLoc &DL, 1487349cc55cSDimitry Andric const SDValue &Base, 1488349cc55cSDimitry Andric GlobalAddressSDNode *&GA, 1489349cc55cSDimitry Andric SDValue &Idx) const { 1490349cc55cSDimitry Andric // We expect the following graph for a load of the form: 1491349cc55cSDimitry Andric // table[<var> + <constant offset>] 1492349cc55cSDimitry Andric // 1493349cc55cSDimitry Andric // Case 1: 1494349cc55cSDimitry Andric // externref = load t1 1495349cc55cSDimitry Andric // t1: i32 = add t2, i32:<constant offset> 1496349cc55cSDimitry Andric // t2: i32 = add tX, table 1497349cc55cSDimitry Andric // 1498349cc55cSDimitry Andric // This is in some cases simplified to just: 1499349cc55cSDimitry Andric // Case 2: 1500349cc55cSDimitry Andric // externref = load t1 1501349cc55cSDimitry Andric // t1: i32 = add t2, i32:tX 1502349cc55cSDimitry Andric // 1503349cc55cSDimitry Andric // So, unfortunately we need to check for both cases and if we are in the 1504349cc55cSDimitry Andric // first case extract the table GlobalAddressNode and build a new node tY 1505349cc55cSDimitry Andric // that's tY: i32 = add i32:<constant offset>, i32:tX 1506349cc55cSDimitry Andric // 1507349cc55cSDimitry Andric if (IsWebAssemblyTable(Base)) { 1508349cc55cSDimitry Andric GA = cast<GlobalAddressSDNode>(Base); 1509349cc55cSDimitry Andric Idx = DAG.getConstant(0, DL, MVT::i32); 1510349cc55cSDimitry Andric } else { 1511349cc55cSDimitry Andric GA = dyn_cast<GlobalAddressSDNode>(Base->getOperand(0)); 1512349cc55cSDimitry Andric if (GA) { 1513349cc55cSDimitry Andric // We are in Case 2 above. 1514349cc55cSDimitry Andric Idx = Base->getOperand(1); 151504eeddc0SDimitry Andric assert(GA->getNumValues() == 1); 1516349cc55cSDimitry Andric } else { 1517349cc55cSDimitry Andric // This might be Case 1 above (or an error) 1518349cc55cSDimitry Andric SDValue V = Base->getOperand(0); 1519349cc55cSDimitry Andric GA = dyn_cast<GlobalAddressSDNode>(V->getOperand(1)); 1520349cc55cSDimitry Andric 1521349cc55cSDimitry Andric if (V->getOpcode() != ISD::ADD || V->getNumOperands() != 2 || !GA) 1522349cc55cSDimitry Andric return false; 1523349cc55cSDimitry Andric 1524349cc55cSDimitry Andric SDValue IdxV = DAG.getNode(ISD::ADD, DL, MVT::i32, Base->getOperand(1), 1525349cc55cSDimitry Andric V->getOperand(0)); 1526349cc55cSDimitry Andric Idx = IdxV; 1527349cc55cSDimitry Andric } 1528349cc55cSDimitry Andric } 1529349cc55cSDimitry Andric 1530349cc55cSDimitry Andric return true; 1531fe6060f1SDimitry Andric } 1532fe6060f1SDimitry Andric 1533fe6060f1SDimitry Andric SDValue WebAssemblyTargetLowering::LowerStore(SDValue Op, 1534fe6060f1SDimitry Andric SelectionDAG &DAG) const { 1535fe6060f1SDimitry Andric SDLoc DL(Op); 1536fe6060f1SDimitry Andric StoreSDNode *SN = cast<StoreSDNode>(Op.getNode()); 1537fe6060f1SDimitry Andric const SDValue &Value = SN->getValue(); 1538fe6060f1SDimitry Andric const SDValue &Base = SN->getBasePtr(); 1539fe6060f1SDimitry Andric const SDValue &Offset = SN->getOffset(); 1540fe6060f1SDimitry Andric 1541349cc55cSDimitry Andric if (IsWebAssemblyTableWithOffset(Base)) { 1542349cc55cSDimitry Andric if (!Offset->isUndef()) 1543349cc55cSDimitry Andric report_fatal_error( 1544349cc55cSDimitry Andric "unexpected offset when loading from webassembly table", false); 1545349cc55cSDimitry Andric 1546349cc55cSDimitry Andric SDValue Idx; 1547349cc55cSDimitry Andric GlobalAddressSDNode *GA; 1548349cc55cSDimitry Andric 1549349cc55cSDimitry Andric if (!MatchTableForLowering(DAG, DL, Base, GA, Idx)) 1550349cc55cSDimitry Andric report_fatal_error("failed pattern matching for lowering table store", 1551349cc55cSDimitry Andric false); 1552349cc55cSDimitry Andric 1553349cc55cSDimitry Andric SDVTList Tys = DAG.getVTList(MVT::Other); 1554349cc55cSDimitry Andric SDValue TableSetOps[] = {SN->getChain(), SDValue(GA, 0), Idx, Value}; 1555349cc55cSDimitry Andric SDValue TableSet = 1556349cc55cSDimitry Andric DAG.getMemIntrinsicNode(WebAssemblyISD::TABLE_SET, DL, Tys, TableSetOps, 1557349cc55cSDimitry Andric SN->getMemoryVT(), SN->getMemOperand()); 1558349cc55cSDimitry Andric return TableSet; 1559349cc55cSDimitry Andric } 1560349cc55cSDimitry Andric 1561fe6060f1SDimitry Andric if (IsWebAssemblyGlobal(Base)) { 1562fe6060f1SDimitry Andric if (!Offset->isUndef()) 1563fe6060f1SDimitry Andric report_fatal_error("unexpected offset when storing to webassembly global", 1564fe6060f1SDimitry Andric false); 1565fe6060f1SDimitry Andric 1566fe6060f1SDimitry Andric SDVTList Tys = DAG.getVTList(MVT::Other); 1567fe6060f1SDimitry Andric SDValue Ops[] = {SN->getChain(), Value, Base}; 1568fe6060f1SDimitry Andric return DAG.getMemIntrinsicNode(WebAssemblyISD::GLOBAL_SET, DL, Tys, Ops, 1569fe6060f1SDimitry Andric SN->getMemoryVT(), SN->getMemOperand()); 1570fe6060f1SDimitry Andric } 1571fe6060f1SDimitry Andric 1572fe6060f1SDimitry Andric if (Optional<unsigned> Local = IsWebAssemblyLocal(Base, DAG)) { 1573fe6060f1SDimitry Andric if (!Offset->isUndef()) 1574fe6060f1SDimitry Andric report_fatal_error("unexpected offset when storing to webassembly local", 1575fe6060f1SDimitry Andric false); 1576fe6060f1SDimitry Andric 1577fe6060f1SDimitry Andric SDValue Idx = DAG.getTargetConstant(*Local, Base, MVT::i32); 1578fe6060f1SDimitry Andric SDVTList Tys = DAG.getVTList(MVT::Other); // The chain. 1579fe6060f1SDimitry Andric SDValue Ops[] = {SN->getChain(), Idx, Value}; 1580fe6060f1SDimitry Andric return DAG.getNode(WebAssemblyISD::LOCAL_SET, DL, Tys, Ops); 1581fe6060f1SDimitry Andric } 1582fe6060f1SDimitry Andric 1583fe6060f1SDimitry Andric return Op; 1584fe6060f1SDimitry Andric } 1585fe6060f1SDimitry Andric 1586fe6060f1SDimitry Andric SDValue WebAssemblyTargetLowering::LowerLoad(SDValue Op, 1587fe6060f1SDimitry Andric SelectionDAG &DAG) const { 1588fe6060f1SDimitry Andric SDLoc DL(Op); 1589fe6060f1SDimitry Andric LoadSDNode *LN = cast<LoadSDNode>(Op.getNode()); 1590fe6060f1SDimitry Andric const SDValue &Base = LN->getBasePtr(); 1591fe6060f1SDimitry Andric const SDValue &Offset = LN->getOffset(); 1592fe6060f1SDimitry Andric 1593349cc55cSDimitry Andric if (IsWebAssemblyTableWithOffset(Base)) { 1594349cc55cSDimitry Andric if (!Offset->isUndef()) 1595349cc55cSDimitry Andric report_fatal_error( 1596349cc55cSDimitry Andric "unexpected offset when loading from webassembly table", false); 1597349cc55cSDimitry Andric 1598349cc55cSDimitry Andric GlobalAddressSDNode *GA; 1599349cc55cSDimitry Andric SDValue Idx; 1600349cc55cSDimitry Andric 1601349cc55cSDimitry Andric if (!MatchTableForLowering(DAG, DL, Base, GA, Idx)) 1602349cc55cSDimitry Andric report_fatal_error("failed pattern matching for lowering table load", 1603349cc55cSDimitry Andric false); 1604349cc55cSDimitry Andric 1605349cc55cSDimitry Andric SDVTList Tys = DAG.getVTList(LN->getValueType(0), MVT::Other); 1606349cc55cSDimitry Andric SDValue TableGetOps[] = {LN->getChain(), SDValue(GA, 0), Idx}; 1607349cc55cSDimitry Andric SDValue TableGet = 1608349cc55cSDimitry Andric DAG.getMemIntrinsicNode(WebAssemblyISD::TABLE_GET, DL, Tys, TableGetOps, 1609349cc55cSDimitry Andric LN->getMemoryVT(), LN->getMemOperand()); 1610349cc55cSDimitry Andric return TableGet; 1611349cc55cSDimitry Andric } 1612349cc55cSDimitry Andric 1613fe6060f1SDimitry Andric if (IsWebAssemblyGlobal(Base)) { 1614fe6060f1SDimitry Andric if (!Offset->isUndef()) 1615fe6060f1SDimitry Andric report_fatal_error( 1616fe6060f1SDimitry Andric "unexpected offset when loading from webassembly global", false); 1617fe6060f1SDimitry Andric 1618fe6060f1SDimitry Andric SDVTList Tys = DAG.getVTList(LN->getValueType(0), MVT::Other); 1619fe6060f1SDimitry Andric SDValue Ops[] = {LN->getChain(), Base}; 1620fe6060f1SDimitry Andric return DAG.getMemIntrinsicNode(WebAssemblyISD::GLOBAL_GET, DL, Tys, Ops, 1621fe6060f1SDimitry Andric LN->getMemoryVT(), LN->getMemOperand()); 1622fe6060f1SDimitry Andric } 1623fe6060f1SDimitry Andric 1624fe6060f1SDimitry Andric if (Optional<unsigned> Local = IsWebAssemblyLocal(Base, DAG)) { 1625fe6060f1SDimitry Andric if (!Offset->isUndef()) 1626fe6060f1SDimitry Andric report_fatal_error( 1627fe6060f1SDimitry Andric "unexpected offset when loading from webassembly local", false); 1628fe6060f1SDimitry Andric 1629fe6060f1SDimitry Andric SDValue Idx = DAG.getTargetConstant(*Local, Base, MVT::i32); 1630fe6060f1SDimitry Andric EVT LocalVT = LN->getValueType(0); 1631fe6060f1SDimitry Andric SDValue LocalGet = DAG.getNode(WebAssemblyISD::LOCAL_GET, DL, LocalVT, 1632fe6060f1SDimitry Andric {LN->getChain(), Idx}); 1633fe6060f1SDimitry Andric SDValue Result = DAG.getMergeValues({LocalGet, LN->getChain()}, DL); 1634fe6060f1SDimitry Andric assert(Result->getNumValues() == 2 && "Loads must carry a chain!"); 1635fe6060f1SDimitry Andric return Result; 1636fe6060f1SDimitry Andric } 1637fe6060f1SDimitry Andric 1638fe6060f1SDimitry Andric return Op; 1639fe6060f1SDimitry Andric } 1640fe6060f1SDimitry Andric 16410b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerCopyToReg(SDValue Op, 16420b57cec5SDimitry Andric SelectionDAG &DAG) const { 16430b57cec5SDimitry Andric SDValue Src = Op.getOperand(2); 16440b57cec5SDimitry Andric if (isa<FrameIndexSDNode>(Src.getNode())) { 16450b57cec5SDimitry Andric // CopyToReg nodes don't support FrameIndex operands. Other targets select 16460b57cec5SDimitry Andric // the FI to some LEA-like instruction, but since we don't have that, we 16470b57cec5SDimitry Andric // need to insert some kind of instruction that can take an FI operand and 16480b57cec5SDimitry Andric // produces a value usable by CopyToReg (i.e. in a vreg). So insert a dummy 16490b57cec5SDimitry Andric // local.copy between Op and its FI operand. 16500b57cec5SDimitry Andric SDValue Chain = Op.getOperand(0); 16510b57cec5SDimitry Andric SDLoc DL(Op); 165204eeddc0SDimitry Andric Register Reg = cast<RegisterSDNode>(Op.getOperand(1))->getReg(); 16530b57cec5SDimitry Andric EVT VT = Src.getValueType(); 16540b57cec5SDimitry Andric SDValue Copy(DAG.getMachineNode(VT == MVT::i32 ? WebAssembly::COPY_I32 16550b57cec5SDimitry Andric : WebAssembly::COPY_I64, 16560b57cec5SDimitry Andric DL, VT, Src), 16570b57cec5SDimitry Andric 0); 16580b57cec5SDimitry Andric return Op.getNode()->getNumValues() == 1 16590b57cec5SDimitry Andric ? DAG.getCopyToReg(Chain, DL, Reg, Copy) 16600b57cec5SDimitry Andric : DAG.getCopyToReg(Chain, DL, Reg, Copy, 16610b57cec5SDimitry Andric Op.getNumOperands() == 4 ? Op.getOperand(3) 16620b57cec5SDimitry Andric : SDValue()); 16630b57cec5SDimitry Andric } 16640b57cec5SDimitry Andric return SDValue(); 16650b57cec5SDimitry Andric } 16660b57cec5SDimitry Andric 16670b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerFrameIndex(SDValue Op, 16680b57cec5SDimitry Andric SelectionDAG &DAG) const { 16690b57cec5SDimitry Andric int FI = cast<FrameIndexSDNode>(Op)->getIndex(); 16700b57cec5SDimitry Andric return DAG.getTargetFrameIndex(FI, Op.getValueType()); 16710b57cec5SDimitry Andric } 16720b57cec5SDimitry Andric 16730b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerRETURNADDR(SDValue Op, 16740b57cec5SDimitry Andric SelectionDAG &DAG) const { 16750b57cec5SDimitry Andric SDLoc DL(Op); 16760b57cec5SDimitry Andric 16770b57cec5SDimitry Andric if (!Subtarget->getTargetTriple().isOSEmscripten()) { 16780b57cec5SDimitry Andric fail(DL, DAG, 16790b57cec5SDimitry Andric "Non-Emscripten WebAssembly hasn't implemented " 16800b57cec5SDimitry Andric "__builtin_return_address"); 16810b57cec5SDimitry Andric return SDValue(); 16820b57cec5SDimitry Andric } 16830b57cec5SDimitry Andric 16840b57cec5SDimitry Andric if (verifyReturnAddressArgumentIsConstant(Op, DAG)) 16850b57cec5SDimitry Andric return SDValue(); 16860b57cec5SDimitry Andric 1687349cc55cSDimitry Andric unsigned Depth = Op.getConstantOperandVal(0); 16888bcb0991SDimitry Andric MakeLibCallOptions CallOptions; 16890b57cec5SDimitry Andric return makeLibCall(DAG, RTLIB::RETURN_ADDRESS, Op.getValueType(), 16908bcb0991SDimitry Andric {DAG.getConstant(Depth, DL, MVT::i32)}, CallOptions, DL) 16910b57cec5SDimitry Andric .first; 16920b57cec5SDimitry Andric } 16930b57cec5SDimitry Andric 16940b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerFRAMEADDR(SDValue Op, 16950b57cec5SDimitry Andric SelectionDAG &DAG) const { 16960b57cec5SDimitry Andric // Non-zero depths are not supported by WebAssembly currently. Use the 16970b57cec5SDimitry Andric // legalizer's default expansion, which is to return 0 (what this function is 16980b57cec5SDimitry Andric // documented to do). 16990b57cec5SDimitry Andric if (Op.getConstantOperandVal(0) > 0) 17000b57cec5SDimitry Andric return SDValue(); 17010b57cec5SDimitry Andric 17020b57cec5SDimitry Andric DAG.getMachineFunction().getFrameInfo().setFrameAddressIsTaken(true); 17030b57cec5SDimitry Andric EVT VT = Op.getValueType(); 17048bcb0991SDimitry Andric Register FP = 17050b57cec5SDimitry Andric Subtarget->getRegisterInfo()->getFrameRegister(DAG.getMachineFunction()); 17060b57cec5SDimitry Andric return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), FP, VT); 17070b57cec5SDimitry Andric } 17080b57cec5SDimitry Andric 1709e8d8bef9SDimitry Andric SDValue 1710e8d8bef9SDimitry Andric WebAssemblyTargetLowering::LowerGlobalTLSAddress(SDValue Op, 1711e8d8bef9SDimitry Andric SelectionDAG &DAG) const { 1712e8d8bef9SDimitry Andric SDLoc DL(Op); 1713e8d8bef9SDimitry Andric const auto *GA = cast<GlobalAddressSDNode>(Op); 1714e8d8bef9SDimitry Andric 1715e8d8bef9SDimitry Andric MachineFunction &MF = DAG.getMachineFunction(); 1716e8d8bef9SDimitry Andric if (!MF.getSubtarget<WebAssemblySubtarget>().hasBulkMemory()) 1717e8d8bef9SDimitry Andric report_fatal_error("cannot use thread-local storage without bulk memory", 1718e8d8bef9SDimitry Andric false); 1719e8d8bef9SDimitry Andric 1720e8d8bef9SDimitry Andric const GlobalValue *GV = GA->getGlobal(); 1721e8d8bef9SDimitry Andric 1722e8d8bef9SDimitry Andric // Currently Emscripten does not support dynamic linking with threads. 1723e8d8bef9SDimitry Andric // Therefore, if we have thread-local storage, only the local-exec model 1724e8d8bef9SDimitry Andric // is possible. 1725e8d8bef9SDimitry Andric // TODO: remove this and implement proper TLS models once Emscripten 1726e8d8bef9SDimitry Andric // supports dynamic linking with threads. 1727e8d8bef9SDimitry Andric if (GV->getThreadLocalMode() != GlobalValue::LocalExecTLSModel && 1728e8d8bef9SDimitry Andric !Subtarget->getTargetTriple().isOSEmscripten()) { 1729e8d8bef9SDimitry Andric report_fatal_error("only -ftls-model=local-exec is supported for now on " 1730e8d8bef9SDimitry Andric "non-Emscripten OSes: variable " + 1731e8d8bef9SDimitry Andric GV->getName(), 1732e8d8bef9SDimitry Andric false); 1733e8d8bef9SDimitry Andric } 1734e8d8bef9SDimitry Andric 1735349cc55cSDimitry Andric auto model = GV->getThreadLocalMode(); 1736349cc55cSDimitry Andric 1737349cc55cSDimitry Andric // Unsupported TLS modes 1738349cc55cSDimitry Andric assert(model != GlobalValue::NotThreadLocal); 1739349cc55cSDimitry Andric assert(model != GlobalValue::InitialExecTLSModel); 1740349cc55cSDimitry Andric 1741349cc55cSDimitry Andric if (model == GlobalValue::LocalExecTLSModel || 1742349cc55cSDimitry Andric model == GlobalValue::LocalDynamicTLSModel || 1743349cc55cSDimitry Andric (model == GlobalValue::GeneralDynamicTLSModel && 1744349cc55cSDimitry Andric getTargetMachine().shouldAssumeDSOLocal(*GV->getParent(), GV))) { 1745349cc55cSDimitry Andric // For DSO-local TLS variables we use offset from __tls_base 1746349cc55cSDimitry Andric 1747349cc55cSDimitry Andric MVT PtrVT = getPointerTy(DAG.getDataLayout()); 1748e8d8bef9SDimitry Andric auto GlobalGet = PtrVT == MVT::i64 ? WebAssembly::GLOBAL_GET_I64 1749e8d8bef9SDimitry Andric : WebAssembly::GLOBAL_GET_I32; 1750e8d8bef9SDimitry Andric const char *BaseName = MF.createExternalSymbolName("__tls_base"); 1751e8d8bef9SDimitry Andric 1752e8d8bef9SDimitry Andric SDValue BaseAddr( 1753e8d8bef9SDimitry Andric DAG.getMachineNode(GlobalGet, DL, PtrVT, 1754e8d8bef9SDimitry Andric DAG.getTargetExternalSymbol(BaseName, PtrVT)), 1755e8d8bef9SDimitry Andric 0); 1756e8d8bef9SDimitry Andric 1757e8d8bef9SDimitry Andric SDValue TLSOffset = DAG.getTargetGlobalAddress( 1758e8d8bef9SDimitry Andric GV, DL, PtrVT, GA->getOffset(), WebAssemblyII::MO_TLS_BASE_REL); 1759349cc55cSDimitry Andric SDValue SymOffset = 1760349cc55cSDimitry Andric DAG.getNode(WebAssemblyISD::WrapperREL, DL, PtrVT, TLSOffset); 1761e8d8bef9SDimitry Andric 1762349cc55cSDimitry Andric return DAG.getNode(ISD::ADD, DL, PtrVT, BaseAddr, SymOffset); 1763349cc55cSDimitry Andric } 1764349cc55cSDimitry Andric 1765349cc55cSDimitry Andric assert(model == GlobalValue::GeneralDynamicTLSModel); 1766349cc55cSDimitry Andric 1767349cc55cSDimitry Andric EVT VT = Op.getValueType(); 1768349cc55cSDimitry Andric return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT, 1769349cc55cSDimitry Andric DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT, 1770349cc55cSDimitry Andric GA->getOffset(), 1771349cc55cSDimitry Andric WebAssemblyII::MO_GOT_TLS)); 1772e8d8bef9SDimitry Andric } 1773e8d8bef9SDimitry Andric 17740b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerGlobalAddress(SDValue Op, 17750b57cec5SDimitry Andric SelectionDAG &DAG) const { 17760b57cec5SDimitry Andric SDLoc DL(Op); 17770b57cec5SDimitry Andric const auto *GA = cast<GlobalAddressSDNode>(Op); 17780b57cec5SDimitry Andric EVT VT = Op.getValueType(); 17790b57cec5SDimitry Andric assert(GA->getTargetFlags() == 0 && 17800b57cec5SDimitry Andric "Unexpected target flags on generic GlobalAddressSDNode"); 1781fe6060f1SDimitry Andric if (!WebAssembly::isValidAddressSpace(GA->getAddressSpace())) 1782fe6060f1SDimitry Andric fail(DL, DAG, "Invalid address space for WebAssembly target"); 17830b57cec5SDimitry Andric 17840b57cec5SDimitry Andric unsigned OperandFlags = 0; 17850b57cec5SDimitry Andric if (isPositionIndependent()) { 17860b57cec5SDimitry Andric const GlobalValue *GV = GA->getGlobal(); 17870b57cec5SDimitry Andric if (getTargetMachine().shouldAssumeDSOLocal(*GV->getParent(), GV)) { 17880b57cec5SDimitry Andric MachineFunction &MF = DAG.getMachineFunction(); 17890b57cec5SDimitry Andric MVT PtrVT = getPointerTy(MF.getDataLayout()); 17900b57cec5SDimitry Andric const char *BaseName; 17910b57cec5SDimitry Andric if (GV->getValueType()->isFunctionTy()) { 17920b57cec5SDimitry Andric BaseName = MF.createExternalSymbolName("__table_base"); 17930b57cec5SDimitry Andric OperandFlags = WebAssemblyII::MO_TABLE_BASE_REL; 17940b57cec5SDimitry Andric } 17950b57cec5SDimitry Andric else { 17960b57cec5SDimitry Andric BaseName = MF.createExternalSymbolName("__memory_base"); 17970b57cec5SDimitry Andric OperandFlags = WebAssemblyII::MO_MEMORY_BASE_REL; 17980b57cec5SDimitry Andric } 17990b57cec5SDimitry Andric SDValue BaseAddr = 18000b57cec5SDimitry Andric DAG.getNode(WebAssemblyISD::Wrapper, DL, PtrVT, 18010b57cec5SDimitry Andric DAG.getTargetExternalSymbol(BaseName, PtrVT)); 18020b57cec5SDimitry Andric 18030b57cec5SDimitry Andric SDValue SymAddr = DAG.getNode( 1804349cc55cSDimitry Andric WebAssemblyISD::WrapperREL, DL, VT, 18050b57cec5SDimitry Andric DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT, GA->getOffset(), 18060b57cec5SDimitry Andric OperandFlags)); 18070b57cec5SDimitry Andric 18080b57cec5SDimitry Andric return DAG.getNode(ISD::ADD, DL, VT, BaseAddr, SymAddr); 18090b57cec5SDimitry Andric } 1810349cc55cSDimitry Andric OperandFlags = WebAssemblyII::MO_GOT; 18110b57cec5SDimitry Andric } 18120b57cec5SDimitry Andric 18130b57cec5SDimitry Andric return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT, 18140b57cec5SDimitry Andric DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT, 18150b57cec5SDimitry Andric GA->getOffset(), OperandFlags)); 18160b57cec5SDimitry Andric } 18170b57cec5SDimitry Andric 18180b57cec5SDimitry Andric SDValue 18190b57cec5SDimitry Andric WebAssemblyTargetLowering::LowerExternalSymbol(SDValue Op, 18200b57cec5SDimitry Andric SelectionDAG &DAG) const { 18210b57cec5SDimitry Andric SDLoc DL(Op); 18220b57cec5SDimitry Andric const auto *ES = cast<ExternalSymbolSDNode>(Op); 18230b57cec5SDimitry Andric EVT VT = Op.getValueType(); 18240b57cec5SDimitry Andric assert(ES->getTargetFlags() == 0 && 18250b57cec5SDimitry Andric "Unexpected target flags on generic ExternalSymbolSDNode"); 18260b57cec5SDimitry Andric return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT, 18270b57cec5SDimitry Andric DAG.getTargetExternalSymbol(ES->getSymbol(), VT)); 18280b57cec5SDimitry Andric } 18290b57cec5SDimitry Andric 18300b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerJumpTable(SDValue Op, 18310b57cec5SDimitry Andric SelectionDAG &DAG) const { 18320b57cec5SDimitry Andric // There's no need for a Wrapper node because we always incorporate a jump 18330b57cec5SDimitry Andric // table operand into a BR_TABLE instruction, rather than ever 18340b57cec5SDimitry Andric // materializing it in a register. 18350b57cec5SDimitry Andric const JumpTableSDNode *JT = cast<JumpTableSDNode>(Op); 18360b57cec5SDimitry Andric return DAG.getTargetJumpTable(JT->getIndex(), Op.getValueType(), 18370b57cec5SDimitry Andric JT->getTargetFlags()); 18380b57cec5SDimitry Andric } 18390b57cec5SDimitry Andric 18400b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerBR_JT(SDValue Op, 18410b57cec5SDimitry Andric SelectionDAG &DAG) const { 18420b57cec5SDimitry Andric SDLoc DL(Op); 18430b57cec5SDimitry Andric SDValue Chain = Op.getOperand(0); 18440b57cec5SDimitry Andric const auto *JT = cast<JumpTableSDNode>(Op.getOperand(1)); 18450b57cec5SDimitry Andric SDValue Index = Op.getOperand(2); 18460b57cec5SDimitry Andric assert(JT->getTargetFlags() == 0 && "WebAssembly doesn't set target flags"); 18470b57cec5SDimitry Andric 18480b57cec5SDimitry Andric SmallVector<SDValue, 8> Ops; 18490b57cec5SDimitry Andric Ops.push_back(Chain); 18500b57cec5SDimitry Andric Ops.push_back(Index); 18510b57cec5SDimitry Andric 18520b57cec5SDimitry Andric MachineJumpTableInfo *MJTI = DAG.getMachineFunction().getJumpTableInfo(); 18530b57cec5SDimitry Andric const auto &MBBs = MJTI->getJumpTables()[JT->getIndex()].MBBs; 18540b57cec5SDimitry Andric 18550b57cec5SDimitry Andric // Add an operand for each case. 18560b57cec5SDimitry Andric for (auto MBB : MBBs) 18570b57cec5SDimitry Andric Ops.push_back(DAG.getBasicBlock(MBB)); 18580b57cec5SDimitry Andric 18595ffd83dbSDimitry Andric // Add the first MBB as a dummy default target for now. This will be replaced 18605ffd83dbSDimitry Andric // with the proper default target (and the preceding range check eliminated) 18615ffd83dbSDimitry Andric // if possible by WebAssemblyFixBrTableDefaults. 18625ffd83dbSDimitry Andric Ops.push_back(DAG.getBasicBlock(*MBBs.begin())); 18630b57cec5SDimitry Andric return DAG.getNode(WebAssemblyISD::BR_TABLE, DL, MVT::Other, Ops); 18640b57cec5SDimitry Andric } 18650b57cec5SDimitry Andric 18660b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerVASTART(SDValue Op, 18670b57cec5SDimitry Andric SelectionDAG &DAG) const { 18680b57cec5SDimitry Andric SDLoc DL(Op); 18690b57cec5SDimitry Andric EVT PtrVT = getPointerTy(DAG.getMachineFunction().getDataLayout()); 18700b57cec5SDimitry Andric 18710b57cec5SDimitry Andric auto *MFI = DAG.getMachineFunction().getInfo<WebAssemblyFunctionInfo>(); 18720b57cec5SDimitry Andric const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); 18730b57cec5SDimitry Andric 18740b57cec5SDimitry Andric SDValue ArgN = DAG.getCopyFromReg(DAG.getEntryNode(), DL, 18750b57cec5SDimitry Andric MFI->getVarargBufferVreg(), PtrVT); 18760b57cec5SDimitry Andric return DAG.getStore(Op.getOperand(0), DL, ArgN, Op.getOperand(1), 1877e8d8bef9SDimitry Andric MachinePointerInfo(SV)); 1878e8d8bef9SDimitry Andric } 1879e8d8bef9SDimitry Andric 18800b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerIntrinsic(SDValue Op, 18810b57cec5SDimitry Andric SelectionDAG &DAG) const { 18820b57cec5SDimitry Andric MachineFunction &MF = DAG.getMachineFunction(); 18830b57cec5SDimitry Andric unsigned IntNo; 18840b57cec5SDimitry Andric switch (Op.getOpcode()) { 18850b57cec5SDimitry Andric case ISD::INTRINSIC_VOID: 18860b57cec5SDimitry Andric case ISD::INTRINSIC_W_CHAIN: 1887349cc55cSDimitry Andric IntNo = Op.getConstantOperandVal(1); 18880b57cec5SDimitry Andric break; 18890b57cec5SDimitry Andric case ISD::INTRINSIC_WO_CHAIN: 1890349cc55cSDimitry Andric IntNo = Op.getConstantOperandVal(0); 18910b57cec5SDimitry Andric break; 18920b57cec5SDimitry Andric default: 18930b57cec5SDimitry Andric llvm_unreachable("Invalid intrinsic"); 18940b57cec5SDimitry Andric } 18950b57cec5SDimitry Andric SDLoc DL(Op); 18960b57cec5SDimitry Andric 18970b57cec5SDimitry Andric switch (IntNo) { 18980b57cec5SDimitry Andric default: 18990b57cec5SDimitry Andric return SDValue(); // Don't custom lower most intrinsics. 19000b57cec5SDimitry Andric 19010b57cec5SDimitry Andric case Intrinsic::wasm_lsda: { 1902349cc55cSDimitry Andric auto PtrVT = getPointerTy(MF.getDataLayout()); 1903349cc55cSDimitry Andric const char *SymName = MF.createExternalSymbolName( 1904349cc55cSDimitry Andric "GCC_except_table" + std::to_string(MF.getFunctionNumber())); 1905349cc55cSDimitry Andric if (isPositionIndependent()) { 1906349cc55cSDimitry Andric SDValue Node = DAG.getTargetExternalSymbol( 1907349cc55cSDimitry Andric SymName, PtrVT, WebAssemblyII::MO_MEMORY_BASE_REL); 1908349cc55cSDimitry Andric const char *BaseName = MF.createExternalSymbolName("__memory_base"); 1909349cc55cSDimitry Andric SDValue BaseAddr = 1910349cc55cSDimitry Andric DAG.getNode(WebAssemblyISD::Wrapper, DL, PtrVT, 1911349cc55cSDimitry Andric DAG.getTargetExternalSymbol(BaseName, PtrVT)); 1912349cc55cSDimitry Andric SDValue SymAddr = 1913349cc55cSDimitry Andric DAG.getNode(WebAssemblyISD::WrapperREL, DL, PtrVT, Node); 1914349cc55cSDimitry Andric return DAG.getNode(ISD::ADD, DL, PtrVT, BaseAddr, SymAddr); 19150b57cec5SDimitry Andric } 1916349cc55cSDimitry Andric SDValue Node = DAG.getTargetExternalSymbol(SymName, PtrVT); 1917349cc55cSDimitry Andric return DAG.getNode(WebAssemblyISD::Wrapper, DL, PtrVT, Node); 1918e8d8bef9SDimitry Andric } 1919e8d8bef9SDimitry Andric 19205ffd83dbSDimitry Andric case Intrinsic::wasm_shuffle: { 19215ffd83dbSDimitry Andric // Drop in-chain and replace undefs, but otherwise pass through unchanged 19225ffd83dbSDimitry Andric SDValue Ops[18]; 19235ffd83dbSDimitry Andric size_t OpIdx = 0; 19245ffd83dbSDimitry Andric Ops[OpIdx++] = Op.getOperand(1); 19255ffd83dbSDimitry Andric Ops[OpIdx++] = Op.getOperand(2); 19265ffd83dbSDimitry Andric while (OpIdx < 18) { 19275ffd83dbSDimitry Andric const SDValue &MaskIdx = Op.getOperand(OpIdx + 1); 19285ffd83dbSDimitry Andric if (MaskIdx.isUndef() || 19295ffd83dbSDimitry Andric cast<ConstantSDNode>(MaskIdx.getNode())->getZExtValue() >= 32) { 19305ffd83dbSDimitry Andric Ops[OpIdx++] = DAG.getConstant(0, DL, MVT::i32); 19315ffd83dbSDimitry Andric } else { 19325ffd83dbSDimitry Andric Ops[OpIdx++] = MaskIdx; 19335ffd83dbSDimitry Andric } 19345ffd83dbSDimitry Andric } 19355ffd83dbSDimitry Andric return DAG.getNode(WebAssemblyISD::SHUFFLE, DL, Op.getValueType(), Ops); 19365ffd83dbSDimitry Andric } 19370b57cec5SDimitry Andric } 19380b57cec5SDimitry Andric } 19390b57cec5SDimitry Andric 19400b57cec5SDimitry Andric SDValue 19410b57cec5SDimitry Andric WebAssemblyTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op, 19420b57cec5SDimitry Andric SelectionDAG &DAG) const { 19430b57cec5SDimitry Andric SDLoc DL(Op); 19440b57cec5SDimitry Andric // If sign extension operations are disabled, allow sext_inreg only if operand 19455ffd83dbSDimitry Andric // is a vector extract of an i8 or i16 lane. SIMD does not depend on sign 19465ffd83dbSDimitry Andric // extension operations, but allowing sext_inreg in this context lets us have 19475ffd83dbSDimitry Andric // simple patterns to select extract_lane_s instructions. Expanding sext_inreg 19485ffd83dbSDimitry Andric // everywhere would be simpler in this file, but would necessitate large and 19495ffd83dbSDimitry Andric // brittle patterns to undo the expansion and select extract_lane_s 19505ffd83dbSDimitry Andric // instructions. 19510b57cec5SDimitry Andric assert(!Subtarget->hasSignExt() && Subtarget->hasSIMD128()); 19525ffd83dbSDimitry Andric if (Op.getOperand(0).getOpcode() != ISD::EXTRACT_VECTOR_ELT) 19535ffd83dbSDimitry Andric return SDValue(); 19545ffd83dbSDimitry Andric 19550b57cec5SDimitry Andric const SDValue &Extract = Op.getOperand(0); 19560b57cec5SDimitry Andric MVT VecT = Extract.getOperand(0).getSimpleValueType(); 19575ffd83dbSDimitry Andric if (VecT.getVectorElementType().getSizeInBits() > 32) 19585ffd83dbSDimitry Andric return SDValue(); 19595ffd83dbSDimitry Andric MVT ExtractedLaneT = 19605ffd83dbSDimitry Andric cast<VTSDNode>(Op.getOperand(1).getNode())->getVT().getSimpleVT(); 19610b57cec5SDimitry Andric MVT ExtractedVecT = 19620b57cec5SDimitry Andric MVT::getVectorVT(ExtractedLaneT, 128 / ExtractedLaneT.getSizeInBits()); 19630b57cec5SDimitry Andric if (ExtractedVecT == VecT) 19640b57cec5SDimitry Andric return Op; 19655ffd83dbSDimitry Andric 19660b57cec5SDimitry Andric // Bitcast vector to appropriate type to ensure ISel pattern coverage 19675ffd83dbSDimitry Andric const SDNode *Index = Extract.getOperand(1).getNode(); 19685ffd83dbSDimitry Andric if (!isa<ConstantSDNode>(Index)) 19695ffd83dbSDimitry Andric return SDValue(); 19705ffd83dbSDimitry Andric unsigned IndexVal = cast<ConstantSDNode>(Index)->getZExtValue(); 19710b57cec5SDimitry Andric unsigned Scale = 19720b57cec5SDimitry Andric ExtractedVecT.getVectorNumElements() / VecT.getVectorNumElements(); 19730b57cec5SDimitry Andric assert(Scale > 1); 19740b57cec5SDimitry Andric SDValue NewIndex = 19755ffd83dbSDimitry Andric DAG.getConstant(IndexVal * Scale, DL, Index->getValueType(0)); 19760b57cec5SDimitry Andric SDValue NewExtract = DAG.getNode( 19770b57cec5SDimitry Andric ISD::EXTRACT_VECTOR_ELT, DL, Extract.getValueType(), 19780b57cec5SDimitry Andric DAG.getBitcast(ExtractedVecT, Extract.getOperand(0)), NewIndex); 19795ffd83dbSDimitry Andric return DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, Op.getValueType(), NewExtract, 19805ffd83dbSDimitry Andric Op.getOperand(1)); 19810b57cec5SDimitry Andric } 19820b57cec5SDimitry Andric 1983349cc55cSDimitry Andric static SDValue LowerConvertLow(SDValue Op, SelectionDAG &DAG) { 1984349cc55cSDimitry Andric SDLoc DL(Op); 1985349cc55cSDimitry Andric if (Op.getValueType() != MVT::v2f64) 1986349cc55cSDimitry Andric return SDValue(); 1987349cc55cSDimitry Andric 1988349cc55cSDimitry Andric auto GetConvertedLane = [](SDValue Op, unsigned &Opcode, SDValue &SrcVec, 1989349cc55cSDimitry Andric unsigned &Index) -> bool { 1990349cc55cSDimitry Andric switch (Op.getOpcode()) { 1991349cc55cSDimitry Andric case ISD::SINT_TO_FP: 1992349cc55cSDimitry Andric Opcode = WebAssemblyISD::CONVERT_LOW_S; 1993349cc55cSDimitry Andric break; 1994349cc55cSDimitry Andric case ISD::UINT_TO_FP: 1995349cc55cSDimitry Andric Opcode = WebAssemblyISD::CONVERT_LOW_U; 1996349cc55cSDimitry Andric break; 1997349cc55cSDimitry Andric case ISD::FP_EXTEND: 1998349cc55cSDimitry Andric Opcode = WebAssemblyISD::PROMOTE_LOW; 1999349cc55cSDimitry Andric break; 2000349cc55cSDimitry Andric default: 2001349cc55cSDimitry Andric return false; 2002349cc55cSDimitry Andric } 2003349cc55cSDimitry Andric 2004349cc55cSDimitry Andric auto ExtractVector = Op.getOperand(0); 2005349cc55cSDimitry Andric if (ExtractVector.getOpcode() != ISD::EXTRACT_VECTOR_ELT) 2006349cc55cSDimitry Andric return false; 2007349cc55cSDimitry Andric 2008349cc55cSDimitry Andric if (!isa<ConstantSDNode>(ExtractVector.getOperand(1).getNode())) 2009349cc55cSDimitry Andric return false; 2010349cc55cSDimitry Andric 2011349cc55cSDimitry Andric SrcVec = ExtractVector.getOperand(0); 2012349cc55cSDimitry Andric Index = ExtractVector.getConstantOperandVal(1); 2013349cc55cSDimitry Andric return true; 2014349cc55cSDimitry Andric }; 2015349cc55cSDimitry Andric 2016349cc55cSDimitry Andric unsigned LHSOpcode, RHSOpcode, LHSIndex, RHSIndex; 2017349cc55cSDimitry Andric SDValue LHSSrcVec, RHSSrcVec; 2018349cc55cSDimitry Andric if (!GetConvertedLane(Op.getOperand(0), LHSOpcode, LHSSrcVec, LHSIndex) || 2019349cc55cSDimitry Andric !GetConvertedLane(Op.getOperand(1), RHSOpcode, RHSSrcVec, RHSIndex)) 2020349cc55cSDimitry Andric return SDValue(); 2021349cc55cSDimitry Andric 2022349cc55cSDimitry Andric if (LHSOpcode != RHSOpcode) 2023349cc55cSDimitry Andric return SDValue(); 2024349cc55cSDimitry Andric 2025349cc55cSDimitry Andric MVT ExpectedSrcVT; 2026349cc55cSDimitry Andric switch (LHSOpcode) { 2027349cc55cSDimitry Andric case WebAssemblyISD::CONVERT_LOW_S: 2028349cc55cSDimitry Andric case WebAssemblyISD::CONVERT_LOW_U: 2029349cc55cSDimitry Andric ExpectedSrcVT = MVT::v4i32; 2030349cc55cSDimitry Andric break; 2031349cc55cSDimitry Andric case WebAssemblyISD::PROMOTE_LOW: 2032349cc55cSDimitry Andric ExpectedSrcVT = MVT::v4f32; 2033349cc55cSDimitry Andric break; 2034349cc55cSDimitry Andric } 2035349cc55cSDimitry Andric if (LHSSrcVec.getValueType() != ExpectedSrcVT) 2036349cc55cSDimitry Andric return SDValue(); 2037349cc55cSDimitry Andric 2038349cc55cSDimitry Andric auto Src = LHSSrcVec; 2039349cc55cSDimitry Andric if (LHSIndex != 0 || RHSIndex != 1 || LHSSrcVec != RHSSrcVec) { 2040349cc55cSDimitry Andric // Shuffle the source vector so that the converted lanes are the low lanes. 2041349cc55cSDimitry Andric Src = DAG.getVectorShuffle( 2042349cc55cSDimitry Andric ExpectedSrcVT, DL, LHSSrcVec, RHSSrcVec, 2043349cc55cSDimitry Andric {static_cast<int>(LHSIndex), static_cast<int>(RHSIndex) + 4, -1, -1}); 2044349cc55cSDimitry Andric } 2045349cc55cSDimitry Andric return DAG.getNode(LHSOpcode, DL, MVT::v2f64, Src); 2046349cc55cSDimitry Andric } 2047349cc55cSDimitry Andric 20480b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerBUILD_VECTOR(SDValue Op, 20490b57cec5SDimitry Andric SelectionDAG &DAG) const { 2050349cc55cSDimitry Andric if (auto ConvertLow = LowerConvertLow(Op, DAG)) 2051349cc55cSDimitry Andric return ConvertLow; 2052349cc55cSDimitry Andric 20530b57cec5SDimitry Andric SDLoc DL(Op); 20540b57cec5SDimitry Andric const EVT VecT = Op.getValueType(); 20550b57cec5SDimitry Andric const EVT LaneT = Op.getOperand(0).getValueType(); 20560b57cec5SDimitry Andric const size_t Lanes = Op.getNumOperands(); 20575ffd83dbSDimitry Andric bool CanSwizzle = VecT == MVT::v16i8; 20588bcb0991SDimitry Andric 20598bcb0991SDimitry Andric // BUILD_VECTORs are lowered to the instruction that initializes the highest 20608bcb0991SDimitry Andric // possible number of lanes at once followed by a sequence of replace_lane 20618bcb0991SDimitry Andric // instructions to individually initialize any remaining lanes. 20628bcb0991SDimitry Andric 20638bcb0991SDimitry Andric // TODO: Tune this. For example, lanewise swizzling is very expensive, so 20648bcb0991SDimitry Andric // swizzled lanes should be given greater weight. 20658bcb0991SDimitry Andric 2066fe6060f1SDimitry Andric // TODO: Investigate looping rather than always extracting/replacing specific 2067fe6060f1SDimitry Andric // lanes to fill gaps. 20688bcb0991SDimitry Andric 20690b57cec5SDimitry Andric auto IsConstant = [](const SDValue &V) { 20700b57cec5SDimitry Andric return V.getOpcode() == ISD::Constant || V.getOpcode() == ISD::ConstantFP; 20710b57cec5SDimitry Andric }; 20720b57cec5SDimitry Andric 20738bcb0991SDimitry Andric // Returns the source vector and index vector pair if they exist. Checks for: 20748bcb0991SDimitry Andric // (extract_vector_elt 20758bcb0991SDimitry Andric // $src, 20768bcb0991SDimitry Andric // (sign_extend_inreg (extract_vector_elt $indices, $i)) 20778bcb0991SDimitry Andric // ) 20788bcb0991SDimitry Andric auto GetSwizzleSrcs = [](size_t I, const SDValue &Lane) { 20798bcb0991SDimitry Andric auto Bail = std::make_pair(SDValue(), SDValue()); 20808bcb0991SDimitry Andric if (Lane->getOpcode() != ISD::EXTRACT_VECTOR_ELT) 20818bcb0991SDimitry Andric return Bail; 20828bcb0991SDimitry Andric const SDValue &SwizzleSrc = Lane->getOperand(0); 20838bcb0991SDimitry Andric const SDValue &IndexExt = Lane->getOperand(1); 20848bcb0991SDimitry Andric if (IndexExt->getOpcode() != ISD::SIGN_EXTEND_INREG) 20858bcb0991SDimitry Andric return Bail; 20868bcb0991SDimitry Andric const SDValue &Index = IndexExt->getOperand(0); 20878bcb0991SDimitry Andric if (Index->getOpcode() != ISD::EXTRACT_VECTOR_ELT) 20888bcb0991SDimitry Andric return Bail; 20898bcb0991SDimitry Andric const SDValue &SwizzleIndices = Index->getOperand(0); 20908bcb0991SDimitry Andric if (SwizzleSrc.getValueType() != MVT::v16i8 || 20918bcb0991SDimitry Andric SwizzleIndices.getValueType() != MVT::v16i8 || 20928bcb0991SDimitry Andric Index->getOperand(1)->getOpcode() != ISD::Constant || 20938bcb0991SDimitry Andric Index->getConstantOperandVal(1) != I) 20948bcb0991SDimitry Andric return Bail; 20958bcb0991SDimitry Andric return std::make_pair(SwizzleSrc, SwizzleIndices); 20968bcb0991SDimitry Andric }; 20978bcb0991SDimitry Andric 2098fe6060f1SDimitry Andric // If the lane is extracted from another vector at a constant index, return 2099fe6060f1SDimitry Andric // that vector. The source vector must not have more lanes than the dest 2100fe6060f1SDimitry Andric // because the shufflevector indices are in terms of the destination lanes and 2101fe6060f1SDimitry Andric // would not be able to address the smaller individual source lanes. 2102fe6060f1SDimitry Andric auto GetShuffleSrc = [&](const SDValue &Lane) { 2103fe6060f1SDimitry Andric if (Lane->getOpcode() != ISD::EXTRACT_VECTOR_ELT) 2104fe6060f1SDimitry Andric return SDValue(); 2105fe6060f1SDimitry Andric if (!isa<ConstantSDNode>(Lane->getOperand(1).getNode())) 2106fe6060f1SDimitry Andric return SDValue(); 2107fe6060f1SDimitry Andric if (Lane->getOperand(0).getValueType().getVectorNumElements() > 2108fe6060f1SDimitry Andric VecT.getVectorNumElements()) 2109fe6060f1SDimitry Andric return SDValue(); 2110fe6060f1SDimitry Andric return Lane->getOperand(0); 2111fe6060f1SDimitry Andric }; 2112fe6060f1SDimitry Andric 21138bcb0991SDimitry Andric using ValueEntry = std::pair<SDValue, size_t>; 21148bcb0991SDimitry Andric SmallVector<ValueEntry, 16> SplatValueCounts; 21158bcb0991SDimitry Andric 21168bcb0991SDimitry Andric using SwizzleEntry = std::pair<std::pair<SDValue, SDValue>, size_t>; 21178bcb0991SDimitry Andric SmallVector<SwizzleEntry, 16> SwizzleCounts; 21188bcb0991SDimitry Andric 2119fe6060f1SDimitry Andric using ShuffleEntry = std::pair<SDValue, size_t>; 2120fe6060f1SDimitry Andric SmallVector<ShuffleEntry, 16> ShuffleCounts; 2121fe6060f1SDimitry Andric 21228bcb0991SDimitry Andric auto AddCount = [](auto &Counts, const auto &Val) { 2123e8d8bef9SDimitry Andric auto CountIt = 2124e8d8bef9SDimitry Andric llvm::find_if(Counts, [&Val](auto E) { return E.first == Val; }); 21258bcb0991SDimitry Andric if (CountIt == Counts.end()) { 21268bcb0991SDimitry Andric Counts.emplace_back(Val, 1); 21270b57cec5SDimitry Andric } else { 21280b57cec5SDimitry Andric CountIt->second++; 21290b57cec5SDimitry Andric } 21308bcb0991SDimitry Andric }; 21310b57cec5SDimitry Andric 21328bcb0991SDimitry Andric auto GetMostCommon = [](auto &Counts) { 21338bcb0991SDimitry Andric auto CommonIt = 2134*81ad6265SDimitry Andric std::max_element(Counts.begin(), Counts.end(), llvm::less_second()); 21358bcb0991SDimitry Andric assert(CommonIt != Counts.end() && "Unexpected all-undef build_vector"); 21368bcb0991SDimitry Andric return *CommonIt; 21378bcb0991SDimitry Andric }; 21388bcb0991SDimitry Andric 21398bcb0991SDimitry Andric size_t NumConstantLanes = 0; 21408bcb0991SDimitry Andric 21418bcb0991SDimitry Andric // Count eligible lanes for each type of vector creation op 21428bcb0991SDimitry Andric for (size_t I = 0; I < Lanes; ++I) { 21438bcb0991SDimitry Andric const SDValue &Lane = Op->getOperand(I); 21448bcb0991SDimitry Andric if (Lane.isUndef()) 21458bcb0991SDimitry Andric continue; 21468bcb0991SDimitry Andric 21478bcb0991SDimitry Andric AddCount(SplatValueCounts, Lane); 21488bcb0991SDimitry Andric 2149fe6060f1SDimitry Andric if (IsConstant(Lane)) 21508bcb0991SDimitry Andric NumConstantLanes++; 2151fe6060f1SDimitry Andric if (auto ShuffleSrc = GetShuffleSrc(Lane)) 2152fe6060f1SDimitry Andric AddCount(ShuffleCounts, ShuffleSrc); 2153fe6060f1SDimitry Andric if (CanSwizzle) { 21548bcb0991SDimitry Andric auto SwizzleSrcs = GetSwizzleSrcs(I, Lane); 21558bcb0991SDimitry Andric if (SwizzleSrcs.first) 21568bcb0991SDimitry Andric AddCount(SwizzleCounts, SwizzleSrcs); 21578bcb0991SDimitry Andric } 21588bcb0991SDimitry Andric } 21598bcb0991SDimitry Andric 21608bcb0991SDimitry Andric SDValue SplatValue; 21618bcb0991SDimitry Andric size_t NumSplatLanes; 21628bcb0991SDimitry Andric std::tie(SplatValue, NumSplatLanes) = GetMostCommon(SplatValueCounts); 21638bcb0991SDimitry Andric 21648bcb0991SDimitry Andric SDValue SwizzleSrc; 21658bcb0991SDimitry Andric SDValue SwizzleIndices; 21668bcb0991SDimitry Andric size_t NumSwizzleLanes = 0; 21678bcb0991SDimitry Andric if (SwizzleCounts.size()) 21688bcb0991SDimitry Andric std::forward_as_tuple(std::tie(SwizzleSrc, SwizzleIndices), 21698bcb0991SDimitry Andric NumSwizzleLanes) = GetMostCommon(SwizzleCounts); 21708bcb0991SDimitry Andric 2171fe6060f1SDimitry Andric // Shuffles can draw from up to two vectors, so find the two most common 2172fe6060f1SDimitry Andric // sources. 2173fe6060f1SDimitry Andric SDValue ShuffleSrc1, ShuffleSrc2; 2174fe6060f1SDimitry Andric size_t NumShuffleLanes = 0; 2175fe6060f1SDimitry Andric if (ShuffleCounts.size()) { 2176fe6060f1SDimitry Andric std::tie(ShuffleSrc1, NumShuffleLanes) = GetMostCommon(ShuffleCounts); 2177349cc55cSDimitry Andric llvm::erase_if(ShuffleCounts, 2178349cc55cSDimitry Andric [&](const auto &Pair) { return Pair.first == ShuffleSrc1; }); 2179fe6060f1SDimitry Andric } 2180fe6060f1SDimitry Andric if (ShuffleCounts.size()) { 2181fe6060f1SDimitry Andric size_t AdditionalShuffleLanes; 2182fe6060f1SDimitry Andric std::tie(ShuffleSrc2, AdditionalShuffleLanes) = 2183fe6060f1SDimitry Andric GetMostCommon(ShuffleCounts); 2184fe6060f1SDimitry Andric NumShuffleLanes += AdditionalShuffleLanes; 2185fe6060f1SDimitry Andric } 2186fe6060f1SDimitry Andric 21878bcb0991SDimitry Andric // Predicate returning true if the lane is properly initialized by the 21888bcb0991SDimitry Andric // original instruction 21898bcb0991SDimitry Andric std::function<bool(size_t, const SDValue &)> IsLaneConstructed; 21908bcb0991SDimitry Andric SDValue Result; 2191fe6060f1SDimitry Andric // Prefer swizzles over shuffles over vector consts over splats 2192fe6060f1SDimitry Andric if (NumSwizzleLanes >= NumShuffleLanes && 2193fe6060f1SDimitry Andric NumSwizzleLanes >= NumConstantLanes && NumSwizzleLanes >= NumSplatLanes) { 21948bcb0991SDimitry Andric Result = DAG.getNode(WebAssemblyISD::SWIZZLE, DL, VecT, SwizzleSrc, 21958bcb0991SDimitry Andric SwizzleIndices); 21968bcb0991SDimitry Andric auto Swizzled = std::make_pair(SwizzleSrc, SwizzleIndices); 21978bcb0991SDimitry Andric IsLaneConstructed = [&, Swizzled](size_t I, const SDValue &Lane) { 21988bcb0991SDimitry Andric return Swizzled == GetSwizzleSrcs(I, Lane); 21998bcb0991SDimitry Andric }; 2200fe6060f1SDimitry Andric } else if (NumShuffleLanes >= NumConstantLanes && 2201fe6060f1SDimitry Andric NumShuffleLanes >= NumSplatLanes) { 2202fe6060f1SDimitry Andric size_t DestLaneSize = VecT.getVectorElementType().getFixedSizeInBits() / 8; 2203fe6060f1SDimitry Andric size_t DestLaneCount = VecT.getVectorNumElements(); 2204fe6060f1SDimitry Andric size_t Scale1 = 1; 2205fe6060f1SDimitry Andric size_t Scale2 = 1; 2206fe6060f1SDimitry Andric SDValue Src1 = ShuffleSrc1; 2207fe6060f1SDimitry Andric SDValue Src2 = ShuffleSrc2 ? ShuffleSrc2 : DAG.getUNDEF(VecT); 2208fe6060f1SDimitry Andric if (Src1.getValueType() != VecT) { 2209fe6060f1SDimitry Andric size_t LaneSize = 2210fe6060f1SDimitry Andric Src1.getValueType().getVectorElementType().getFixedSizeInBits() / 8; 2211fe6060f1SDimitry Andric assert(LaneSize > DestLaneSize); 2212fe6060f1SDimitry Andric Scale1 = LaneSize / DestLaneSize; 2213fe6060f1SDimitry Andric Src1 = DAG.getBitcast(VecT, Src1); 2214fe6060f1SDimitry Andric } 2215fe6060f1SDimitry Andric if (Src2.getValueType() != VecT) { 2216fe6060f1SDimitry Andric size_t LaneSize = 2217fe6060f1SDimitry Andric Src2.getValueType().getVectorElementType().getFixedSizeInBits() / 8; 2218fe6060f1SDimitry Andric assert(LaneSize > DestLaneSize); 2219fe6060f1SDimitry Andric Scale2 = LaneSize / DestLaneSize; 2220fe6060f1SDimitry Andric Src2 = DAG.getBitcast(VecT, Src2); 2221fe6060f1SDimitry Andric } 2222fe6060f1SDimitry Andric 2223fe6060f1SDimitry Andric int Mask[16]; 2224fe6060f1SDimitry Andric assert(DestLaneCount <= 16); 2225fe6060f1SDimitry Andric for (size_t I = 0; I < DestLaneCount; ++I) { 2226fe6060f1SDimitry Andric const SDValue &Lane = Op->getOperand(I); 2227fe6060f1SDimitry Andric SDValue Src = GetShuffleSrc(Lane); 2228fe6060f1SDimitry Andric if (Src == ShuffleSrc1) { 2229fe6060f1SDimitry Andric Mask[I] = Lane->getConstantOperandVal(1) * Scale1; 2230fe6060f1SDimitry Andric } else if (Src && Src == ShuffleSrc2) { 2231fe6060f1SDimitry Andric Mask[I] = DestLaneCount + Lane->getConstantOperandVal(1) * Scale2; 2232fe6060f1SDimitry Andric } else { 2233fe6060f1SDimitry Andric Mask[I] = -1; 2234fe6060f1SDimitry Andric } 2235fe6060f1SDimitry Andric } 2236fe6060f1SDimitry Andric ArrayRef<int> MaskRef(Mask, DestLaneCount); 2237fe6060f1SDimitry Andric Result = DAG.getVectorShuffle(VecT, DL, Src1, Src2, MaskRef); 2238fe6060f1SDimitry Andric IsLaneConstructed = [&](size_t, const SDValue &Lane) { 2239fe6060f1SDimitry Andric auto Src = GetShuffleSrc(Lane); 2240fe6060f1SDimitry Andric return Src == ShuffleSrc1 || (Src && Src == ShuffleSrc2); 2241fe6060f1SDimitry Andric }; 2242fe6060f1SDimitry Andric } else if (NumConstantLanes >= NumSplatLanes) { 22430b57cec5SDimitry Andric SmallVector<SDValue, 16> ConstLanes; 22440b57cec5SDimitry Andric for (const SDValue &Lane : Op->op_values()) { 22450b57cec5SDimitry Andric if (IsConstant(Lane)) { 2246349cc55cSDimitry Andric // Values may need to be fixed so that they will sign extend to be 2247349cc55cSDimitry Andric // within the expected range during ISel. Check whether the value is in 2248349cc55cSDimitry Andric // bounds based on the lane bit width and if it is out of bounds, lop 2249349cc55cSDimitry Andric // off the extra bits and subtract 2^n to reflect giving the high bit 2250349cc55cSDimitry Andric // value -2^(n-1) rather than +2^(n-1). Skip the i64 case because it 2251349cc55cSDimitry Andric // cannot possibly be out of range. 2252349cc55cSDimitry Andric auto *Const = dyn_cast<ConstantSDNode>(Lane.getNode()); 2253349cc55cSDimitry Andric int64_t Val = Const ? Const->getSExtValue() : 0; 2254349cc55cSDimitry Andric uint64_t LaneBits = 128 / Lanes; 2255349cc55cSDimitry Andric assert((LaneBits == 64 || Val >= -(1ll << (LaneBits - 1))) && 2256349cc55cSDimitry Andric "Unexpected out of bounds negative value"); 2257349cc55cSDimitry Andric if (Const && LaneBits != 64 && Val > (1ll << (LaneBits - 1)) - 1) { 2258349cc55cSDimitry Andric auto NewVal = ((uint64_t)Val % (1ll << LaneBits)) - (1ll << LaneBits); 2259349cc55cSDimitry Andric ConstLanes.push_back(DAG.getConstant(NewVal, SDLoc(Lane), LaneT)); 2260349cc55cSDimitry Andric } else { 22610b57cec5SDimitry Andric ConstLanes.push_back(Lane); 2262349cc55cSDimitry Andric } 22630b57cec5SDimitry Andric } else if (LaneT.isFloatingPoint()) { 22640b57cec5SDimitry Andric ConstLanes.push_back(DAG.getConstantFP(0, DL, LaneT)); 22650b57cec5SDimitry Andric } else { 22660b57cec5SDimitry Andric ConstLanes.push_back(DAG.getConstant(0, DL, LaneT)); 22670b57cec5SDimitry Andric } 22680b57cec5SDimitry Andric } 22698bcb0991SDimitry Andric Result = DAG.getBuildVector(VecT, DL, ConstLanes); 2270e8d8bef9SDimitry Andric IsLaneConstructed = [&IsConstant](size_t _, const SDValue &Lane) { 22718bcb0991SDimitry Andric return IsConstant(Lane); 22728bcb0991SDimitry Andric }; 2273e8d8bef9SDimitry Andric } else { 22748bcb0991SDimitry Andric // Use a splat, but possibly a load_splat 22758bcb0991SDimitry Andric LoadSDNode *SplattedLoad; 22765ffd83dbSDimitry Andric if ((SplattedLoad = dyn_cast<LoadSDNode>(SplatValue)) && 22778bcb0991SDimitry Andric SplattedLoad->getMemoryVT() == VecT.getVectorElementType()) { 2278480093f4SDimitry Andric Result = DAG.getMemIntrinsicNode( 2279480093f4SDimitry Andric WebAssemblyISD::LOAD_SPLAT, DL, DAG.getVTList(VecT), 2280480093f4SDimitry Andric {SplattedLoad->getChain(), SplattedLoad->getBasePtr(), 2281480093f4SDimitry Andric SplattedLoad->getOffset()}, 2282480093f4SDimitry Andric SplattedLoad->getMemoryVT(), SplattedLoad->getMemOperand()); 22838bcb0991SDimitry Andric } else { 22848bcb0991SDimitry Andric Result = DAG.getSplatBuildVector(VecT, DL, SplatValue); 22858bcb0991SDimitry Andric } 2286e8d8bef9SDimitry Andric IsLaneConstructed = [&SplatValue](size_t _, const SDValue &Lane) { 22878bcb0991SDimitry Andric return Lane == SplatValue; 22888bcb0991SDimitry Andric }; 22898bcb0991SDimitry Andric } 22908bcb0991SDimitry Andric 2291e8d8bef9SDimitry Andric assert(Result); 2292e8d8bef9SDimitry Andric assert(IsLaneConstructed); 2293e8d8bef9SDimitry Andric 22948bcb0991SDimitry Andric // Add replace_lane instructions for any unhandled values 22950b57cec5SDimitry Andric for (size_t I = 0; I < Lanes; ++I) { 22960b57cec5SDimitry Andric const SDValue &Lane = Op->getOperand(I); 22978bcb0991SDimitry Andric if (!Lane.isUndef() && !IsLaneConstructed(I, Lane)) 22980b57cec5SDimitry Andric Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, DL, VecT, Result, Lane, 22990b57cec5SDimitry Andric DAG.getConstant(I, DL, MVT::i32)); 23000b57cec5SDimitry Andric } 23018bcb0991SDimitry Andric 23020b57cec5SDimitry Andric return Result; 23030b57cec5SDimitry Andric } 23040b57cec5SDimitry Andric 23050b57cec5SDimitry Andric SDValue 23060b57cec5SDimitry Andric WebAssemblyTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, 23070b57cec5SDimitry Andric SelectionDAG &DAG) const { 23080b57cec5SDimitry Andric SDLoc DL(Op); 23090b57cec5SDimitry Andric ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(Op.getNode())->getMask(); 23100b57cec5SDimitry Andric MVT VecType = Op.getOperand(0).getSimpleValueType(); 23110b57cec5SDimitry Andric assert(VecType.is128BitVector() && "Unexpected shuffle vector type"); 23120b57cec5SDimitry Andric size_t LaneBytes = VecType.getVectorElementType().getSizeInBits() / 8; 23130b57cec5SDimitry Andric 23140b57cec5SDimitry Andric // Space for two vector args and sixteen mask indices 23150b57cec5SDimitry Andric SDValue Ops[18]; 23160b57cec5SDimitry Andric size_t OpIdx = 0; 23170b57cec5SDimitry Andric Ops[OpIdx++] = Op.getOperand(0); 23180b57cec5SDimitry Andric Ops[OpIdx++] = Op.getOperand(1); 23190b57cec5SDimitry Andric 23200b57cec5SDimitry Andric // Expand mask indices to byte indices and materialize them as operands 23210b57cec5SDimitry Andric for (int M : Mask) { 23220b57cec5SDimitry Andric for (size_t J = 0; J < LaneBytes; ++J) { 23230b57cec5SDimitry Andric // Lower undefs (represented by -1 in mask) to zero 23240b57cec5SDimitry Andric uint64_t ByteIndex = M == -1 ? 0 : (uint64_t)M * LaneBytes + J; 23250b57cec5SDimitry Andric Ops[OpIdx++] = DAG.getConstant(ByteIndex, DL, MVT::i32); 23260b57cec5SDimitry Andric } 23270b57cec5SDimitry Andric } 23280b57cec5SDimitry Andric 23290b57cec5SDimitry Andric return DAG.getNode(WebAssemblyISD::SHUFFLE, DL, Op.getValueType(), Ops); 23300b57cec5SDimitry Andric } 23310b57cec5SDimitry Andric 2332480093f4SDimitry Andric SDValue WebAssemblyTargetLowering::LowerSETCC(SDValue Op, 2333480093f4SDimitry Andric SelectionDAG &DAG) const { 2334480093f4SDimitry Andric SDLoc DL(Op); 2335fe6060f1SDimitry Andric // The legalizer does not know how to expand the unsupported comparison modes 2336fe6060f1SDimitry Andric // of i64x2 vectors, so we manually unroll them here. 2337480093f4SDimitry Andric assert(Op->getOperand(0)->getSimpleValueType(0) == MVT::v2i64); 2338480093f4SDimitry Andric SmallVector<SDValue, 2> LHS, RHS; 2339480093f4SDimitry Andric DAG.ExtractVectorElements(Op->getOperand(0), LHS); 2340480093f4SDimitry Andric DAG.ExtractVectorElements(Op->getOperand(1), RHS); 2341480093f4SDimitry Andric const SDValue &CC = Op->getOperand(2); 2342480093f4SDimitry Andric auto MakeLane = [&](unsigned I) { 2343480093f4SDimitry Andric return DAG.getNode(ISD::SELECT_CC, DL, MVT::i64, LHS[I], RHS[I], 2344480093f4SDimitry Andric DAG.getConstant(uint64_t(-1), DL, MVT::i64), 2345480093f4SDimitry Andric DAG.getConstant(uint64_t(0), DL, MVT::i64), CC); 2346480093f4SDimitry Andric }; 2347480093f4SDimitry Andric return DAG.getBuildVector(Op->getValueType(0), DL, 2348480093f4SDimitry Andric {MakeLane(0), MakeLane(1)}); 2349480093f4SDimitry Andric } 2350480093f4SDimitry Andric 23510b57cec5SDimitry Andric SDValue 23520b57cec5SDimitry Andric WebAssemblyTargetLowering::LowerAccessVectorElement(SDValue Op, 23530b57cec5SDimitry Andric SelectionDAG &DAG) const { 23540b57cec5SDimitry Andric // Allow constant lane indices, expand variable lane indices 23550b57cec5SDimitry Andric SDNode *IdxNode = Op.getOperand(Op.getNumOperands() - 1).getNode(); 23560b57cec5SDimitry Andric if (isa<ConstantSDNode>(IdxNode) || IdxNode->isUndef()) 23570b57cec5SDimitry Andric return Op; 23580b57cec5SDimitry Andric else 23590b57cec5SDimitry Andric // Perform default expansion 23600b57cec5SDimitry Andric return SDValue(); 23610b57cec5SDimitry Andric } 23620b57cec5SDimitry Andric 23630b57cec5SDimitry Andric static SDValue unrollVectorShift(SDValue Op, SelectionDAG &DAG) { 23640b57cec5SDimitry Andric EVT LaneT = Op.getSimpleValueType().getVectorElementType(); 23650b57cec5SDimitry Andric // 32-bit and 64-bit unrolled shifts will have proper semantics 23660b57cec5SDimitry Andric if (LaneT.bitsGE(MVT::i32)) 23670b57cec5SDimitry Andric return DAG.UnrollVectorOp(Op.getNode()); 23680b57cec5SDimitry Andric // Otherwise mask the shift value to get proper semantics from 32-bit shift 23690b57cec5SDimitry Andric SDLoc DL(Op); 23705ffd83dbSDimitry Andric size_t NumLanes = Op.getSimpleValueType().getVectorNumElements(); 23715ffd83dbSDimitry Andric SDValue Mask = DAG.getConstant(LaneT.getSizeInBits() - 1, DL, MVT::i32); 23725ffd83dbSDimitry Andric unsigned ShiftOpcode = Op.getOpcode(); 23735ffd83dbSDimitry Andric SmallVector<SDValue, 16> ShiftedElements; 23745ffd83dbSDimitry Andric DAG.ExtractVectorElements(Op.getOperand(0), ShiftedElements, 0, 0, MVT::i32); 23755ffd83dbSDimitry Andric SmallVector<SDValue, 16> ShiftElements; 23765ffd83dbSDimitry Andric DAG.ExtractVectorElements(Op.getOperand(1), ShiftElements, 0, 0, MVT::i32); 23775ffd83dbSDimitry Andric SmallVector<SDValue, 16> UnrolledOps; 23785ffd83dbSDimitry Andric for (size_t i = 0; i < NumLanes; ++i) { 23795ffd83dbSDimitry Andric SDValue MaskedShiftValue = 23805ffd83dbSDimitry Andric DAG.getNode(ISD::AND, DL, MVT::i32, ShiftElements[i], Mask); 23815ffd83dbSDimitry Andric SDValue ShiftedValue = ShiftedElements[i]; 23825ffd83dbSDimitry Andric if (ShiftOpcode == ISD::SRA) 23835ffd83dbSDimitry Andric ShiftedValue = DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, MVT::i32, 23845ffd83dbSDimitry Andric ShiftedValue, DAG.getValueType(LaneT)); 23855ffd83dbSDimitry Andric UnrolledOps.push_back( 23865ffd83dbSDimitry Andric DAG.getNode(ShiftOpcode, DL, MVT::i32, ShiftedValue, MaskedShiftValue)); 23875ffd83dbSDimitry Andric } 23885ffd83dbSDimitry Andric return DAG.getBuildVector(Op.getValueType(), DL, UnrolledOps); 23890b57cec5SDimitry Andric } 23900b57cec5SDimitry Andric 23910b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerShift(SDValue Op, 23920b57cec5SDimitry Andric SelectionDAG &DAG) const { 23930b57cec5SDimitry Andric SDLoc DL(Op); 23940b57cec5SDimitry Andric 23950b57cec5SDimitry Andric // Only manually lower vector shifts 23960b57cec5SDimitry Andric assert(Op.getSimpleValueType().isVector()); 23970b57cec5SDimitry Andric 23985ffd83dbSDimitry Andric auto ShiftVal = DAG.getSplatValue(Op.getOperand(1)); 23995ffd83dbSDimitry Andric if (!ShiftVal) 24000b57cec5SDimitry Andric return unrollVectorShift(Op, DAG); 24010b57cec5SDimitry Andric 24025ffd83dbSDimitry Andric // Use anyext because none of the high bits can affect the shift 24035ffd83dbSDimitry Andric ShiftVal = DAG.getAnyExtOrTrunc(ShiftVal, DL, MVT::i32); 24040b57cec5SDimitry Andric 24050b57cec5SDimitry Andric unsigned Opcode; 24060b57cec5SDimitry Andric switch (Op.getOpcode()) { 24070b57cec5SDimitry Andric case ISD::SHL: 24080b57cec5SDimitry Andric Opcode = WebAssemblyISD::VEC_SHL; 24090b57cec5SDimitry Andric break; 24100b57cec5SDimitry Andric case ISD::SRA: 24110b57cec5SDimitry Andric Opcode = WebAssemblyISD::VEC_SHR_S; 24120b57cec5SDimitry Andric break; 24130b57cec5SDimitry Andric case ISD::SRL: 24140b57cec5SDimitry Andric Opcode = WebAssemblyISD::VEC_SHR_U; 24150b57cec5SDimitry Andric break; 24160b57cec5SDimitry Andric default: 24170b57cec5SDimitry Andric llvm_unreachable("unexpected opcode"); 24180b57cec5SDimitry Andric } 24195ffd83dbSDimitry Andric 24205ffd83dbSDimitry Andric return DAG.getNode(Opcode, DL, Op.getValueType(), Op.getOperand(0), ShiftVal); 24210b57cec5SDimitry Andric } 24220b57cec5SDimitry Andric 2423fe6060f1SDimitry Andric SDValue WebAssemblyTargetLowering::LowerFP_TO_INT_SAT(SDValue Op, 2424fe6060f1SDimitry Andric SelectionDAG &DAG) const { 2425fe6060f1SDimitry Andric SDLoc DL(Op); 2426fe6060f1SDimitry Andric EVT ResT = Op.getValueType(); 2427fe6060f1SDimitry Andric EVT SatVT = cast<VTSDNode>(Op.getOperand(1))->getVT(); 2428fe6060f1SDimitry Andric 2429fe6060f1SDimitry Andric if ((ResT == MVT::i32 || ResT == MVT::i64) && 2430fe6060f1SDimitry Andric (SatVT == MVT::i32 || SatVT == MVT::i64)) 2431fe6060f1SDimitry Andric return Op; 2432fe6060f1SDimitry Andric 2433fe6060f1SDimitry Andric if (ResT == MVT::v4i32 && SatVT == MVT::i32) 2434fe6060f1SDimitry Andric return Op; 2435fe6060f1SDimitry Andric 2436fe6060f1SDimitry Andric return SDValue(); 2437fe6060f1SDimitry Andric } 2438fe6060f1SDimitry Andric 24390b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 24405ffd83dbSDimitry Andric // Custom DAG combine hooks 24410b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 24425ffd83dbSDimitry Andric static SDValue 24435ffd83dbSDimitry Andric performVECTOR_SHUFFLECombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) { 24445ffd83dbSDimitry Andric auto &DAG = DCI.DAG; 24455ffd83dbSDimitry Andric auto Shuffle = cast<ShuffleVectorSDNode>(N); 24465ffd83dbSDimitry Andric 24475ffd83dbSDimitry Andric // Hoist vector bitcasts that don't change the number of lanes out of unary 24485ffd83dbSDimitry Andric // shuffles, where they are less likely to get in the way of other combines. 24495ffd83dbSDimitry Andric // (shuffle (vNxT1 (bitcast (vNxT0 x))), undef, mask) -> 24505ffd83dbSDimitry Andric // (vNxT1 (bitcast (vNxT0 (shuffle x, undef, mask)))) 24515ffd83dbSDimitry Andric SDValue Bitcast = N->getOperand(0); 24525ffd83dbSDimitry Andric if (Bitcast.getOpcode() != ISD::BITCAST) 24535ffd83dbSDimitry Andric return SDValue(); 24545ffd83dbSDimitry Andric if (!N->getOperand(1).isUndef()) 24555ffd83dbSDimitry Andric return SDValue(); 24565ffd83dbSDimitry Andric SDValue CastOp = Bitcast.getOperand(0); 24575ffd83dbSDimitry Andric MVT SrcType = CastOp.getSimpleValueType(); 24585ffd83dbSDimitry Andric MVT DstType = Bitcast.getSimpleValueType(); 24595ffd83dbSDimitry Andric if (!SrcType.is128BitVector() || 24605ffd83dbSDimitry Andric SrcType.getVectorNumElements() != DstType.getVectorNumElements()) 24615ffd83dbSDimitry Andric return SDValue(); 24625ffd83dbSDimitry Andric SDValue NewShuffle = DAG.getVectorShuffle( 24635ffd83dbSDimitry Andric SrcType, SDLoc(N), CastOp, DAG.getUNDEF(SrcType), Shuffle->getMask()); 24645ffd83dbSDimitry Andric return DAG.getBitcast(DstType, NewShuffle); 24655ffd83dbSDimitry Andric } 24665ffd83dbSDimitry Andric 2467fe6060f1SDimitry Andric static SDValue 2468fe6060f1SDimitry Andric performVectorExtendCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) { 2469e8d8bef9SDimitry Andric auto &DAG = DCI.DAG; 2470e8d8bef9SDimitry Andric assert(N->getOpcode() == ISD::SIGN_EXTEND || 2471e8d8bef9SDimitry Andric N->getOpcode() == ISD::ZERO_EXTEND); 2472e8d8bef9SDimitry Andric 2473e8d8bef9SDimitry Andric // Combine ({s,z}ext (extract_subvector src, i)) into a widening operation if 2474e8d8bef9SDimitry Andric // possible before the extract_subvector can be expanded. 2475e8d8bef9SDimitry Andric auto Extract = N->getOperand(0); 2476e8d8bef9SDimitry Andric if (Extract.getOpcode() != ISD::EXTRACT_SUBVECTOR) 2477e8d8bef9SDimitry Andric return SDValue(); 2478e8d8bef9SDimitry Andric auto Source = Extract.getOperand(0); 2479e8d8bef9SDimitry Andric auto *IndexNode = dyn_cast<ConstantSDNode>(Extract.getOperand(1)); 2480e8d8bef9SDimitry Andric if (IndexNode == nullptr) 2481e8d8bef9SDimitry Andric return SDValue(); 2482e8d8bef9SDimitry Andric auto Index = IndexNode->getZExtValue(); 2483e8d8bef9SDimitry Andric 2484fe6060f1SDimitry Andric // Only v8i8, v4i16, and v2i32 extracts can be widened, and only if the 2485fe6060f1SDimitry Andric // extracted subvector is the low or high half of its source. 2486e8d8bef9SDimitry Andric EVT ResVT = N->getValueType(0); 2487e8d8bef9SDimitry Andric if (ResVT == MVT::v8i16) { 2488e8d8bef9SDimitry Andric if (Extract.getValueType() != MVT::v8i8 || 2489e8d8bef9SDimitry Andric Source.getValueType() != MVT::v16i8 || (Index != 0 && Index != 8)) 2490e8d8bef9SDimitry Andric return SDValue(); 2491e8d8bef9SDimitry Andric } else if (ResVT == MVT::v4i32) { 2492e8d8bef9SDimitry Andric if (Extract.getValueType() != MVT::v4i16 || 2493e8d8bef9SDimitry Andric Source.getValueType() != MVT::v8i16 || (Index != 0 && Index != 4)) 2494e8d8bef9SDimitry Andric return SDValue(); 2495fe6060f1SDimitry Andric } else if (ResVT == MVT::v2i64) { 2496fe6060f1SDimitry Andric if (Extract.getValueType() != MVT::v2i32 || 2497fe6060f1SDimitry Andric Source.getValueType() != MVT::v4i32 || (Index != 0 && Index != 2)) 2498fe6060f1SDimitry Andric return SDValue(); 2499e8d8bef9SDimitry Andric } else { 2500e8d8bef9SDimitry Andric return SDValue(); 2501e8d8bef9SDimitry Andric } 2502e8d8bef9SDimitry Andric 2503e8d8bef9SDimitry Andric bool IsSext = N->getOpcode() == ISD::SIGN_EXTEND; 2504e8d8bef9SDimitry Andric bool IsLow = Index == 0; 2505e8d8bef9SDimitry Andric 2506fe6060f1SDimitry Andric unsigned Op = IsSext ? (IsLow ? WebAssemblyISD::EXTEND_LOW_S 2507fe6060f1SDimitry Andric : WebAssemblyISD::EXTEND_HIGH_S) 2508fe6060f1SDimitry Andric : (IsLow ? WebAssemblyISD::EXTEND_LOW_U 2509fe6060f1SDimitry Andric : WebAssemblyISD::EXTEND_HIGH_U); 2510e8d8bef9SDimitry Andric 2511e8d8bef9SDimitry Andric return DAG.getNode(Op, SDLoc(N), ResVT, Source); 2512e8d8bef9SDimitry Andric } 2513e8d8bef9SDimitry Andric 2514fe6060f1SDimitry Andric static SDValue 2515fe6060f1SDimitry Andric performVectorTruncZeroCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) { 2516fe6060f1SDimitry Andric auto &DAG = DCI.DAG; 2517fe6060f1SDimitry Andric 2518fe6060f1SDimitry Andric auto GetWasmConversionOp = [](unsigned Op) { 2519fe6060f1SDimitry Andric switch (Op) { 2520fe6060f1SDimitry Andric case ISD::FP_TO_SINT_SAT: 2521fe6060f1SDimitry Andric return WebAssemblyISD::TRUNC_SAT_ZERO_S; 2522fe6060f1SDimitry Andric case ISD::FP_TO_UINT_SAT: 2523fe6060f1SDimitry Andric return WebAssemblyISD::TRUNC_SAT_ZERO_U; 2524fe6060f1SDimitry Andric case ISD::FP_ROUND: 2525fe6060f1SDimitry Andric return WebAssemblyISD::DEMOTE_ZERO; 2526fe6060f1SDimitry Andric } 2527fe6060f1SDimitry Andric llvm_unreachable("unexpected op"); 2528fe6060f1SDimitry Andric }; 2529fe6060f1SDimitry Andric 2530fe6060f1SDimitry Andric auto IsZeroSplat = [](SDValue SplatVal) { 2531fe6060f1SDimitry Andric auto *Splat = dyn_cast<BuildVectorSDNode>(SplatVal.getNode()); 2532fe6060f1SDimitry Andric APInt SplatValue, SplatUndef; 2533fe6060f1SDimitry Andric unsigned SplatBitSize; 2534fe6060f1SDimitry Andric bool HasAnyUndefs; 2535fe6060f1SDimitry Andric return Splat && 2536fe6060f1SDimitry Andric Splat->isConstantSplat(SplatValue, SplatUndef, SplatBitSize, 2537fe6060f1SDimitry Andric HasAnyUndefs) && 2538fe6060f1SDimitry Andric SplatValue == 0; 2539fe6060f1SDimitry Andric }; 2540fe6060f1SDimitry Andric 2541fe6060f1SDimitry Andric if (N->getOpcode() == ISD::CONCAT_VECTORS) { 2542fe6060f1SDimitry Andric // Combine this: 2543fe6060f1SDimitry Andric // 2544fe6060f1SDimitry Andric // (concat_vectors (v2i32 (fp_to_{s,u}int_sat $x, 32)), (v2i32 (splat 0))) 2545fe6060f1SDimitry Andric // 2546fe6060f1SDimitry Andric // into (i32x4.trunc_sat_f64x2_zero_{s,u} $x). 2547fe6060f1SDimitry Andric // 2548fe6060f1SDimitry Andric // Or this: 2549fe6060f1SDimitry Andric // 2550fe6060f1SDimitry Andric // (concat_vectors (v2f32 (fp_round (v2f64 $x))), (v2f32 (splat 0))) 2551fe6060f1SDimitry Andric // 2552fe6060f1SDimitry Andric // into (f32x4.demote_zero_f64x2 $x). 2553fe6060f1SDimitry Andric EVT ResVT; 2554fe6060f1SDimitry Andric EVT ExpectedConversionType; 2555fe6060f1SDimitry Andric auto Conversion = N->getOperand(0); 2556fe6060f1SDimitry Andric auto ConversionOp = Conversion.getOpcode(); 2557fe6060f1SDimitry Andric switch (ConversionOp) { 2558fe6060f1SDimitry Andric case ISD::FP_TO_SINT_SAT: 2559fe6060f1SDimitry Andric case ISD::FP_TO_UINT_SAT: 2560fe6060f1SDimitry Andric ResVT = MVT::v4i32; 2561fe6060f1SDimitry Andric ExpectedConversionType = MVT::v2i32; 2562fe6060f1SDimitry Andric break; 2563fe6060f1SDimitry Andric case ISD::FP_ROUND: 2564fe6060f1SDimitry Andric ResVT = MVT::v4f32; 2565fe6060f1SDimitry Andric ExpectedConversionType = MVT::v2f32; 2566fe6060f1SDimitry Andric break; 2567fe6060f1SDimitry Andric default: 2568fe6060f1SDimitry Andric return SDValue(); 2569fe6060f1SDimitry Andric } 2570fe6060f1SDimitry Andric 2571fe6060f1SDimitry Andric if (N->getValueType(0) != ResVT) 2572fe6060f1SDimitry Andric return SDValue(); 2573fe6060f1SDimitry Andric 2574fe6060f1SDimitry Andric if (Conversion.getValueType() != ExpectedConversionType) 2575fe6060f1SDimitry Andric return SDValue(); 2576fe6060f1SDimitry Andric 2577fe6060f1SDimitry Andric auto Source = Conversion.getOperand(0); 2578fe6060f1SDimitry Andric if (Source.getValueType() != MVT::v2f64) 2579fe6060f1SDimitry Andric return SDValue(); 2580fe6060f1SDimitry Andric 2581fe6060f1SDimitry Andric if (!IsZeroSplat(N->getOperand(1)) || 2582fe6060f1SDimitry Andric N->getOperand(1).getValueType() != ExpectedConversionType) 2583fe6060f1SDimitry Andric return SDValue(); 2584fe6060f1SDimitry Andric 2585fe6060f1SDimitry Andric unsigned Op = GetWasmConversionOp(ConversionOp); 2586fe6060f1SDimitry Andric return DAG.getNode(Op, SDLoc(N), ResVT, Source); 2587fe6060f1SDimitry Andric } 2588fe6060f1SDimitry Andric 2589fe6060f1SDimitry Andric // Combine this: 2590fe6060f1SDimitry Andric // 2591fe6060f1SDimitry Andric // (fp_to_{s,u}int_sat (concat_vectors $x, (v2f64 (splat 0))), 32) 2592fe6060f1SDimitry Andric // 2593fe6060f1SDimitry Andric // into (i32x4.trunc_sat_f64x2_zero_{s,u} $x). 2594fe6060f1SDimitry Andric // 2595fe6060f1SDimitry Andric // Or this: 2596fe6060f1SDimitry Andric // 2597fe6060f1SDimitry Andric // (v4f32 (fp_round (concat_vectors $x, (v2f64 (splat 0))))) 2598fe6060f1SDimitry Andric // 2599fe6060f1SDimitry Andric // into (f32x4.demote_zero_f64x2 $x). 2600fe6060f1SDimitry Andric EVT ResVT; 2601fe6060f1SDimitry Andric auto ConversionOp = N->getOpcode(); 2602fe6060f1SDimitry Andric switch (ConversionOp) { 2603fe6060f1SDimitry Andric case ISD::FP_TO_SINT_SAT: 2604fe6060f1SDimitry Andric case ISD::FP_TO_UINT_SAT: 2605fe6060f1SDimitry Andric ResVT = MVT::v4i32; 2606fe6060f1SDimitry Andric break; 2607fe6060f1SDimitry Andric case ISD::FP_ROUND: 2608fe6060f1SDimitry Andric ResVT = MVT::v4f32; 2609fe6060f1SDimitry Andric break; 2610fe6060f1SDimitry Andric default: 2611fe6060f1SDimitry Andric llvm_unreachable("unexpected op"); 2612fe6060f1SDimitry Andric } 2613fe6060f1SDimitry Andric 2614fe6060f1SDimitry Andric if (N->getValueType(0) != ResVT) 2615fe6060f1SDimitry Andric return SDValue(); 2616fe6060f1SDimitry Andric 2617fe6060f1SDimitry Andric auto Concat = N->getOperand(0); 2618fe6060f1SDimitry Andric if (Concat.getValueType() != MVT::v4f64) 2619fe6060f1SDimitry Andric return SDValue(); 2620fe6060f1SDimitry Andric 2621fe6060f1SDimitry Andric auto Source = Concat.getOperand(0); 2622fe6060f1SDimitry Andric if (Source.getValueType() != MVT::v2f64) 2623fe6060f1SDimitry Andric return SDValue(); 2624fe6060f1SDimitry Andric 2625fe6060f1SDimitry Andric if (!IsZeroSplat(Concat.getOperand(1)) || 2626fe6060f1SDimitry Andric Concat.getOperand(1).getValueType() != MVT::v2f64) 2627fe6060f1SDimitry Andric return SDValue(); 2628fe6060f1SDimitry Andric 2629fe6060f1SDimitry Andric unsigned Op = GetWasmConversionOp(ConversionOp); 2630fe6060f1SDimitry Andric return DAG.getNode(Op, SDLoc(N), ResVT, Source); 2631fe6060f1SDimitry Andric } 2632fe6060f1SDimitry Andric 26330eae32dcSDimitry Andric // Helper to extract VectorWidth bits from Vec, starting from IdxVal. 26340eae32dcSDimitry Andric static SDValue extractSubVector(SDValue Vec, unsigned IdxVal, SelectionDAG &DAG, 26350eae32dcSDimitry Andric const SDLoc &DL, unsigned VectorWidth) { 26360eae32dcSDimitry Andric EVT VT = Vec.getValueType(); 26370eae32dcSDimitry Andric EVT ElVT = VT.getVectorElementType(); 26380eae32dcSDimitry Andric unsigned Factor = VT.getSizeInBits() / VectorWidth; 26390eae32dcSDimitry Andric EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT, 26400eae32dcSDimitry Andric VT.getVectorNumElements() / Factor); 26410eae32dcSDimitry Andric 26420eae32dcSDimitry Andric // Extract the relevant VectorWidth bits. Generate an EXTRACT_SUBVECTOR 26430eae32dcSDimitry Andric unsigned ElemsPerChunk = VectorWidth / ElVT.getSizeInBits(); 26440eae32dcSDimitry Andric assert(isPowerOf2_32(ElemsPerChunk) && "Elements per chunk not power of 2"); 26450eae32dcSDimitry Andric 26460eae32dcSDimitry Andric // This is the index of the first element of the VectorWidth-bit chunk 26470eae32dcSDimitry Andric // we want. Since ElemsPerChunk is a power of 2 just need to clear bits. 26480eae32dcSDimitry Andric IdxVal &= ~(ElemsPerChunk - 1); 26490eae32dcSDimitry Andric 26500eae32dcSDimitry Andric // If the input is a buildvector just emit a smaller one. 26510eae32dcSDimitry Andric if (Vec.getOpcode() == ISD::BUILD_VECTOR) 26520eae32dcSDimitry Andric return DAG.getBuildVector(ResultVT, DL, 26530eae32dcSDimitry Andric Vec->ops().slice(IdxVal, ElemsPerChunk)); 26540eae32dcSDimitry Andric 26550eae32dcSDimitry Andric SDValue VecIdx = DAG.getIntPtrConstant(IdxVal, DL); 26560eae32dcSDimitry Andric return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ResultVT, Vec, VecIdx); 26570eae32dcSDimitry Andric } 26580eae32dcSDimitry Andric 26590eae32dcSDimitry Andric // Helper to recursively truncate vector elements in half with NARROW_U. DstVT 26600eae32dcSDimitry Andric // is the expected destination value type after recursion. In is the initial 26610eae32dcSDimitry Andric // input. Note that the input should have enough leading zero bits to prevent 26620eae32dcSDimitry Andric // NARROW_U from saturating results. 26630eae32dcSDimitry Andric static SDValue truncateVectorWithNARROW(EVT DstVT, SDValue In, const SDLoc &DL, 26640eae32dcSDimitry Andric SelectionDAG &DAG) { 26650eae32dcSDimitry Andric EVT SrcVT = In.getValueType(); 26660eae32dcSDimitry Andric 26670eae32dcSDimitry Andric // No truncation required, we might get here due to recursive calls. 26680eae32dcSDimitry Andric if (SrcVT == DstVT) 26690eae32dcSDimitry Andric return In; 26700eae32dcSDimitry Andric 26710eae32dcSDimitry Andric unsigned SrcSizeInBits = SrcVT.getSizeInBits(); 26720eae32dcSDimitry Andric unsigned NumElems = SrcVT.getVectorNumElements(); 26730eae32dcSDimitry Andric if (!isPowerOf2_32(NumElems)) 26740eae32dcSDimitry Andric return SDValue(); 26750eae32dcSDimitry Andric assert(DstVT.getVectorNumElements() == NumElems && "Illegal truncation"); 26760eae32dcSDimitry Andric assert(SrcSizeInBits > DstVT.getSizeInBits() && "Illegal truncation"); 26770eae32dcSDimitry Andric 26780eae32dcSDimitry Andric LLVMContext &Ctx = *DAG.getContext(); 26790eae32dcSDimitry Andric EVT PackedSVT = EVT::getIntegerVT(Ctx, SrcVT.getScalarSizeInBits() / 2); 26800eae32dcSDimitry Andric 26810eae32dcSDimitry Andric // Narrow to the largest type possible: 26820eae32dcSDimitry Andric // vXi64/vXi32 -> i16x8.narrow_i32x4_u and vXi16 -> i8x16.narrow_i16x8_u. 26830eae32dcSDimitry Andric EVT InVT = MVT::i16, OutVT = MVT::i8; 26840eae32dcSDimitry Andric if (SrcVT.getScalarSizeInBits() > 16) { 26850eae32dcSDimitry Andric InVT = MVT::i32; 26860eae32dcSDimitry Andric OutVT = MVT::i16; 26870eae32dcSDimitry Andric } 26880eae32dcSDimitry Andric unsigned SubSizeInBits = SrcSizeInBits / 2; 26890eae32dcSDimitry Andric InVT = EVT::getVectorVT(Ctx, InVT, SubSizeInBits / InVT.getSizeInBits()); 26900eae32dcSDimitry Andric OutVT = EVT::getVectorVT(Ctx, OutVT, SubSizeInBits / OutVT.getSizeInBits()); 26910eae32dcSDimitry Andric 26920eae32dcSDimitry Andric // Split lower/upper subvectors. 26930eae32dcSDimitry Andric SDValue Lo = extractSubVector(In, 0, DAG, DL, SubSizeInBits); 26940eae32dcSDimitry Andric SDValue Hi = extractSubVector(In, NumElems / 2, DAG, DL, SubSizeInBits); 26950eae32dcSDimitry Andric 26960eae32dcSDimitry Andric // 256bit -> 128bit truncate - Narrow lower/upper 128-bit subvectors. 26970eae32dcSDimitry Andric if (SrcVT.is256BitVector() && DstVT.is128BitVector()) { 26980eae32dcSDimitry Andric Lo = DAG.getBitcast(InVT, Lo); 26990eae32dcSDimitry Andric Hi = DAG.getBitcast(InVT, Hi); 27000eae32dcSDimitry Andric SDValue Res = DAG.getNode(WebAssemblyISD::NARROW_U, DL, OutVT, Lo, Hi); 27010eae32dcSDimitry Andric return DAG.getBitcast(DstVT, Res); 27020eae32dcSDimitry Andric } 27030eae32dcSDimitry Andric 27040eae32dcSDimitry Andric // Recursively narrow lower/upper subvectors, concat result and narrow again. 27050eae32dcSDimitry Andric EVT PackedVT = EVT::getVectorVT(Ctx, PackedSVT, NumElems / 2); 27060eae32dcSDimitry Andric Lo = truncateVectorWithNARROW(PackedVT, Lo, DL, DAG); 27070eae32dcSDimitry Andric Hi = truncateVectorWithNARROW(PackedVT, Hi, DL, DAG); 27080eae32dcSDimitry Andric 27090eae32dcSDimitry Andric PackedVT = EVT::getVectorVT(Ctx, PackedSVT, NumElems); 27100eae32dcSDimitry Andric SDValue Res = DAG.getNode(ISD::CONCAT_VECTORS, DL, PackedVT, Lo, Hi); 27110eae32dcSDimitry Andric return truncateVectorWithNARROW(DstVT, Res, DL, DAG); 27120eae32dcSDimitry Andric } 27130eae32dcSDimitry Andric 27140eae32dcSDimitry Andric static SDValue performTruncateCombine(SDNode *N, 27150eae32dcSDimitry Andric TargetLowering::DAGCombinerInfo &DCI) { 27160eae32dcSDimitry Andric auto &DAG = DCI.DAG; 27170eae32dcSDimitry Andric 27180eae32dcSDimitry Andric SDValue In = N->getOperand(0); 27190eae32dcSDimitry Andric EVT InVT = In.getValueType(); 27200eae32dcSDimitry Andric if (!InVT.isSimple()) 27210eae32dcSDimitry Andric return SDValue(); 27220eae32dcSDimitry Andric 27230eae32dcSDimitry Andric EVT OutVT = N->getValueType(0); 27240eae32dcSDimitry Andric if (!OutVT.isVector()) 27250eae32dcSDimitry Andric return SDValue(); 27260eae32dcSDimitry Andric 27270eae32dcSDimitry Andric EVT OutSVT = OutVT.getVectorElementType(); 27280eae32dcSDimitry Andric EVT InSVT = InVT.getVectorElementType(); 27290eae32dcSDimitry Andric // Currently only cover truncate to v16i8 or v8i16. 27300eae32dcSDimitry Andric if (!((InSVT == MVT::i16 || InSVT == MVT::i32 || InSVT == MVT::i64) && 27310eae32dcSDimitry Andric (OutSVT == MVT::i8 || OutSVT == MVT::i16) && OutVT.is128BitVector())) 27320eae32dcSDimitry Andric return SDValue(); 27330eae32dcSDimitry Andric 27340eae32dcSDimitry Andric SDLoc DL(N); 27350eae32dcSDimitry Andric APInt Mask = APInt::getLowBitsSet(InVT.getScalarSizeInBits(), 27360eae32dcSDimitry Andric OutVT.getScalarSizeInBits()); 27370eae32dcSDimitry Andric In = DAG.getNode(ISD::AND, DL, InVT, In, DAG.getConstant(Mask, DL, InVT)); 27380eae32dcSDimitry Andric return truncateVectorWithNARROW(OutVT, In, DL, DAG); 27390eae32dcSDimitry Andric } 27400eae32dcSDimitry Andric 27415ffd83dbSDimitry Andric SDValue 27425ffd83dbSDimitry Andric WebAssemblyTargetLowering::PerformDAGCombine(SDNode *N, 27435ffd83dbSDimitry Andric DAGCombinerInfo &DCI) const { 27445ffd83dbSDimitry Andric switch (N->getOpcode()) { 27455ffd83dbSDimitry Andric default: 27465ffd83dbSDimitry Andric return SDValue(); 27475ffd83dbSDimitry Andric case ISD::VECTOR_SHUFFLE: 27485ffd83dbSDimitry Andric return performVECTOR_SHUFFLECombine(N, DCI); 2749e8d8bef9SDimitry Andric case ISD::SIGN_EXTEND: 2750e8d8bef9SDimitry Andric case ISD::ZERO_EXTEND: 2751fe6060f1SDimitry Andric return performVectorExtendCombine(N, DCI); 2752fe6060f1SDimitry Andric case ISD::FP_TO_SINT_SAT: 2753fe6060f1SDimitry Andric case ISD::FP_TO_UINT_SAT: 2754fe6060f1SDimitry Andric case ISD::FP_ROUND: 2755fe6060f1SDimitry Andric case ISD::CONCAT_VECTORS: 2756fe6060f1SDimitry Andric return performVectorTruncZeroCombine(N, DCI); 27570eae32dcSDimitry Andric case ISD::TRUNCATE: 27580eae32dcSDimitry Andric return performTruncateCombine(N, DCI); 27595ffd83dbSDimitry Andric } 27605ffd83dbSDimitry Andric } 2761