xref: /freebsd/contrib/llvm-project/llvm/lib/Target/WebAssembly/WebAssemblyISelLowering.cpp (revision 1db9f3b21e39176dd5b67cf8ac378633b172463e)
10b57cec5SDimitry Andric //=- WebAssemblyISelLowering.cpp - WebAssembly DAG Lowering Implementation -==//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric ///
90b57cec5SDimitry Andric /// \file
100b57cec5SDimitry Andric /// This file implements the WebAssemblyTargetLowering class.
110b57cec5SDimitry Andric ///
120b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
130b57cec5SDimitry Andric 
140b57cec5SDimitry Andric #include "WebAssemblyISelLowering.h"
150b57cec5SDimitry Andric #include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
16fe6060f1SDimitry Andric #include "Utils/WebAssemblyTypeUtilities.h"
170b57cec5SDimitry Andric #include "WebAssemblyMachineFunctionInfo.h"
180b57cec5SDimitry Andric #include "WebAssemblySubtarget.h"
190b57cec5SDimitry Andric #include "WebAssemblyTargetMachine.h"
205f757f3fSDimitry Andric #include "WebAssemblyUtilities.h"
210b57cec5SDimitry Andric #include "llvm/CodeGen/CallingConvLower.h"
2281ad6265SDimitry Andric #include "llvm/CodeGen/MachineFrameInfo.h"
2381ad6265SDimitry Andric #include "llvm/CodeGen/MachineFunctionPass.h"
240b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h"
250b57cec5SDimitry Andric #include "llvm/CodeGen/MachineJumpTableInfo.h"
260b57cec5SDimitry Andric #include "llvm/CodeGen/MachineModuleInfo.h"
270b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h"
280b57cec5SDimitry Andric #include "llvm/CodeGen/SelectionDAG.h"
29fe6060f1SDimitry Andric #include "llvm/CodeGen/SelectionDAGNodes.h"
300b57cec5SDimitry Andric #include "llvm/IR/DiagnosticInfo.h"
310b57cec5SDimitry Andric #include "llvm/IR/DiagnosticPrinter.h"
320b57cec5SDimitry Andric #include "llvm/IR/Function.h"
330b57cec5SDimitry Andric #include "llvm/IR/Intrinsics.h"
34480093f4SDimitry Andric #include "llvm/IR/IntrinsicsWebAssembly.h"
355f757f3fSDimitry Andric #include "llvm/IR/PatternMatch.h"
360b57cec5SDimitry Andric #include "llvm/Support/Debug.h"
370b57cec5SDimitry Andric #include "llvm/Support/ErrorHandling.h"
38349cc55cSDimitry Andric #include "llvm/Support/KnownBits.h"
39e8d8bef9SDimitry Andric #include "llvm/Support/MathExtras.h"
400b57cec5SDimitry Andric #include "llvm/Support/raw_ostream.h"
410b57cec5SDimitry Andric #include "llvm/Target/TargetOptions.h"
420b57cec5SDimitry Andric using namespace llvm;
430b57cec5SDimitry Andric 
440b57cec5SDimitry Andric #define DEBUG_TYPE "wasm-lower"
450b57cec5SDimitry Andric 
460b57cec5SDimitry Andric WebAssemblyTargetLowering::WebAssemblyTargetLowering(
470b57cec5SDimitry Andric     const TargetMachine &TM, const WebAssemblySubtarget &STI)
480b57cec5SDimitry Andric     : TargetLowering(TM), Subtarget(&STI) {
490b57cec5SDimitry Andric   auto MVTPtr = Subtarget->hasAddr64() ? MVT::i64 : MVT::i32;
500b57cec5SDimitry Andric 
510b57cec5SDimitry Andric   // Booleans always contain 0 or 1.
520b57cec5SDimitry Andric   setBooleanContents(ZeroOrOneBooleanContent);
530b57cec5SDimitry Andric   // Except in SIMD vectors
540b57cec5SDimitry Andric   setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
550b57cec5SDimitry Andric   // We don't know the microarchitecture here, so just reduce register pressure.
560b57cec5SDimitry Andric   setSchedulingPreference(Sched::RegPressure);
570b57cec5SDimitry Andric   // Tell ISel that we have a stack pointer.
580b57cec5SDimitry Andric   setStackPointerRegisterToSaveRestore(
590b57cec5SDimitry Andric       Subtarget->hasAddr64() ? WebAssembly::SP64 : WebAssembly::SP32);
600b57cec5SDimitry Andric   // Set up the register classes.
610b57cec5SDimitry Andric   addRegisterClass(MVT::i32, &WebAssembly::I32RegClass);
620b57cec5SDimitry Andric   addRegisterClass(MVT::i64, &WebAssembly::I64RegClass);
630b57cec5SDimitry Andric   addRegisterClass(MVT::f32, &WebAssembly::F32RegClass);
640b57cec5SDimitry Andric   addRegisterClass(MVT::f64, &WebAssembly::F64RegClass);
650b57cec5SDimitry Andric   if (Subtarget->hasSIMD128()) {
660b57cec5SDimitry Andric     addRegisterClass(MVT::v16i8, &WebAssembly::V128RegClass);
670b57cec5SDimitry Andric     addRegisterClass(MVT::v8i16, &WebAssembly::V128RegClass);
680b57cec5SDimitry Andric     addRegisterClass(MVT::v4i32, &WebAssembly::V128RegClass);
690b57cec5SDimitry Andric     addRegisterClass(MVT::v4f32, &WebAssembly::V128RegClass);
700b57cec5SDimitry Andric     addRegisterClass(MVT::v2i64, &WebAssembly::V128RegClass);
710b57cec5SDimitry Andric     addRegisterClass(MVT::v2f64, &WebAssembly::V128RegClass);
720b57cec5SDimitry Andric   }
73fe6060f1SDimitry Andric   if (Subtarget->hasReferenceTypes()) {
74fe6060f1SDimitry Andric     addRegisterClass(MVT::externref, &WebAssembly::EXTERNREFRegClass);
75fe6060f1SDimitry Andric     addRegisterClass(MVT::funcref, &WebAssembly::FUNCREFRegClass);
76fe6060f1SDimitry Andric   }
770b57cec5SDimitry Andric   // Compute derived properties from the register classes.
780b57cec5SDimitry Andric   computeRegisterProperties(Subtarget->getRegisterInfo());
790b57cec5SDimitry Andric 
80fe6060f1SDimitry Andric   // Transform loads and stores to pointers in address space 1 to loads and
81fe6060f1SDimitry Andric   // stores to WebAssembly global variables, outside linear memory.
82fe6060f1SDimitry Andric   for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64}) {
83fe6060f1SDimitry Andric     setOperationAction(ISD::LOAD, T, Custom);
84fe6060f1SDimitry Andric     setOperationAction(ISD::STORE, T, Custom);
85fe6060f1SDimitry Andric   }
86fe6060f1SDimitry Andric   if (Subtarget->hasSIMD128()) {
87fe6060f1SDimitry Andric     for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32, MVT::v2i64,
88fe6060f1SDimitry Andric                    MVT::v2f64}) {
89fe6060f1SDimitry Andric       setOperationAction(ISD::LOAD, T, Custom);
90fe6060f1SDimitry Andric       setOperationAction(ISD::STORE, T, Custom);
91fe6060f1SDimitry Andric     }
92fe6060f1SDimitry Andric   }
93fe6060f1SDimitry Andric   if (Subtarget->hasReferenceTypes()) {
94349cc55cSDimitry Andric     // We need custom load and store lowering for both externref, funcref and
95349cc55cSDimitry Andric     // Other. The MVT::Other here represents tables of reference types.
96349cc55cSDimitry Andric     for (auto T : {MVT::externref, MVT::funcref, MVT::Other}) {
97fe6060f1SDimitry Andric       setOperationAction(ISD::LOAD, T, Custom);
98fe6060f1SDimitry Andric       setOperationAction(ISD::STORE, T, Custom);
99fe6060f1SDimitry Andric     }
100fe6060f1SDimitry Andric   }
101fe6060f1SDimitry Andric 
1020b57cec5SDimitry Andric   setOperationAction(ISD::GlobalAddress, MVTPtr, Custom);
103e8d8bef9SDimitry Andric   setOperationAction(ISD::GlobalTLSAddress, MVTPtr, Custom);
1040b57cec5SDimitry Andric   setOperationAction(ISD::ExternalSymbol, MVTPtr, Custom);
1050b57cec5SDimitry Andric   setOperationAction(ISD::JumpTable, MVTPtr, Custom);
1060b57cec5SDimitry Andric   setOperationAction(ISD::BlockAddress, MVTPtr, Custom);
1070b57cec5SDimitry Andric   setOperationAction(ISD::BRIND, MVT::Other, Custom);
1080b57cec5SDimitry Andric 
1090b57cec5SDimitry Andric   // Take the default expansion for va_arg, va_copy, and va_end. There is no
1100b57cec5SDimitry Andric   // default action for va_start, so we do that custom.
1110b57cec5SDimitry Andric   setOperationAction(ISD::VASTART, MVT::Other, Custom);
1120b57cec5SDimitry Andric   setOperationAction(ISD::VAARG, MVT::Other, Expand);
1130b57cec5SDimitry Andric   setOperationAction(ISD::VACOPY, MVT::Other, Expand);
1140b57cec5SDimitry Andric   setOperationAction(ISD::VAEND, MVT::Other, Expand);
1150b57cec5SDimitry Andric 
1160b57cec5SDimitry Andric   for (auto T : {MVT::f32, MVT::f64, MVT::v4f32, MVT::v2f64}) {
1170b57cec5SDimitry Andric     // Don't expand the floating-point types to constant pools.
1180b57cec5SDimitry Andric     setOperationAction(ISD::ConstantFP, T, Legal);
1190b57cec5SDimitry Andric     // Expand floating-point comparisons.
1200b57cec5SDimitry Andric     for (auto CC : {ISD::SETO, ISD::SETUO, ISD::SETUEQ, ISD::SETONE,
1210b57cec5SDimitry Andric                     ISD::SETULT, ISD::SETULE, ISD::SETUGT, ISD::SETUGE})
1220b57cec5SDimitry Andric       setCondCodeAction(CC, T, Expand);
1230b57cec5SDimitry Andric     // Expand floating-point library function operators.
1240b57cec5SDimitry Andric     for (auto Op :
1250b57cec5SDimitry Andric          {ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOW, ISD::FREM, ISD::FMA})
1260b57cec5SDimitry Andric       setOperationAction(Op, T, Expand);
1270b57cec5SDimitry Andric     // Note supported floating-point library function operators that otherwise
1280b57cec5SDimitry Andric     // default to expand.
12906c3fb27SDimitry Andric     for (auto Op : {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT,
13006c3fb27SDimitry Andric                     ISD::FRINT, ISD::FROUNDEVEN})
1310b57cec5SDimitry Andric       setOperationAction(Op, T, Legal);
1320b57cec5SDimitry Andric     // Support minimum and maximum, which otherwise default to expand.
1330b57cec5SDimitry Andric     setOperationAction(ISD::FMINIMUM, T, Legal);
1340b57cec5SDimitry Andric     setOperationAction(ISD::FMAXIMUM, T, Legal);
1350b57cec5SDimitry Andric     // WebAssembly currently has no builtin f16 support.
1360b57cec5SDimitry Andric     setOperationAction(ISD::FP16_TO_FP, T, Expand);
1370b57cec5SDimitry Andric     setOperationAction(ISD::FP_TO_FP16, T, Expand);
1380b57cec5SDimitry Andric     setLoadExtAction(ISD::EXTLOAD, T, MVT::f16, Expand);
1390b57cec5SDimitry Andric     setTruncStoreAction(T, MVT::f16, Expand);
1400b57cec5SDimitry Andric   }
1410b57cec5SDimitry Andric 
1420b57cec5SDimitry Andric   // Expand unavailable integer operations.
1430b57cec5SDimitry Andric   for (auto Op :
1440b57cec5SDimitry Andric        {ISD::BSWAP, ISD::SMUL_LOHI, ISD::UMUL_LOHI, ISD::MULHS, ISD::MULHU,
1450b57cec5SDimitry Andric         ISD::SDIVREM, ISD::UDIVREM, ISD::SHL_PARTS, ISD::SRA_PARTS,
1460b57cec5SDimitry Andric         ISD::SRL_PARTS, ISD::ADDC, ISD::ADDE, ISD::SUBC, ISD::SUBE}) {
1470b57cec5SDimitry Andric     for (auto T : {MVT::i32, MVT::i64})
1480b57cec5SDimitry Andric       setOperationAction(Op, T, Expand);
1490b57cec5SDimitry Andric     if (Subtarget->hasSIMD128())
1505ffd83dbSDimitry Andric       for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v2i64})
1510b57cec5SDimitry Andric         setOperationAction(Op, T, Expand);
1520b57cec5SDimitry Andric   }
1530b57cec5SDimitry Andric 
154fe6060f1SDimitry Andric   if (Subtarget->hasNontrappingFPToInt())
155fe6060f1SDimitry Andric     for (auto Op : {ISD::FP_TO_SINT_SAT, ISD::FP_TO_UINT_SAT})
156fe6060f1SDimitry Andric       for (auto T : {MVT::i32, MVT::i64})
157fe6060f1SDimitry Andric         setOperationAction(Op, T, Custom);
158fe6060f1SDimitry Andric 
1590b57cec5SDimitry Andric   // SIMD-specific configuration
1600b57cec5SDimitry Andric   if (Subtarget->hasSIMD128()) {
16106c3fb27SDimitry Andric     // Combine vector mask reductions into alltrue/anytrue
16206c3fb27SDimitry Andric     setTargetDAGCombine(ISD::SETCC);
16306c3fb27SDimitry Andric 
16406c3fb27SDimitry Andric     // Convert vector to integer bitcasts to bitmask
16506c3fb27SDimitry Andric     setTargetDAGCombine(ISD::BITCAST);
16606c3fb27SDimitry Andric 
1675ffd83dbSDimitry Andric     // Hoist bitcasts out of shuffles
1685ffd83dbSDimitry Andric     setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
1695ffd83dbSDimitry Andric 
170e8d8bef9SDimitry Andric     // Combine extends of extract_subvectors into widening ops
17181ad6265SDimitry Andric     setTargetDAGCombine({ISD::SIGN_EXTEND, ISD::ZERO_EXTEND});
172e8d8bef9SDimitry Andric 
173fe6060f1SDimitry Andric     // Combine int_to_fp or fp_extend of extract_vectors and vice versa into
174fe6060f1SDimitry Andric     // conversions ops
17581ad6265SDimitry Andric     setTargetDAGCombine({ISD::SINT_TO_FP, ISD::UINT_TO_FP, ISD::FP_EXTEND,
17681ad6265SDimitry Andric                          ISD::EXTRACT_SUBVECTOR});
177fe6060f1SDimitry Andric 
178fe6060f1SDimitry Andric     // Combine fp_to_{s,u}int_sat or fp_round of concat_vectors or vice versa
179fe6060f1SDimitry Andric     // into conversion ops
18081ad6265SDimitry Andric     setTargetDAGCombine({ISD::FP_TO_SINT_SAT, ISD::FP_TO_UINT_SAT,
18181ad6265SDimitry Andric                          ISD::FP_ROUND, ISD::CONCAT_VECTORS});
182fe6060f1SDimitry Andric 
1830eae32dcSDimitry Andric     setTargetDAGCombine(ISD::TRUNCATE);
1840eae32dcSDimitry Andric 
1850b57cec5SDimitry Andric     // Support saturating add for i8x16 and i16x8
1860b57cec5SDimitry Andric     for (auto Op : {ISD::SADDSAT, ISD::UADDSAT})
1870b57cec5SDimitry Andric       for (auto T : {MVT::v16i8, MVT::v8i16})
1880b57cec5SDimitry Andric         setOperationAction(Op, T, Legal);
1890b57cec5SDimitry Andric 
1905ffd83dbSDimitry Andric     // Support integer abs
191fe6060f1SDimitry Andric     for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v2i64})
1925ffd83dbSDimitry Andric       setOperationAction(ISD::ABS, T, Legal);
1935ffd83dbSDimitry Andric 
1940b57cec5SDimitry Andric     // Custom lower BUILD_VECTORs to minimize number of replace_lanes
1955ffd83dbSDimitry Andric     for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32, MVT::v2i64,
1965ffd83dbSDimitry Andric                    MVT::v2f64})
1970b57cec5SDimitry Andric       setOperationAction(ISD::BUILD_VECTOR, T, Custom);
1980b57cec5SDimitry Andric 
1990b57cec5SDimitry Andric     // We have custom shuffle lowering to expose the shuffle mask
2005ffd83dbSDimitry Andric     for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32, MVT::v2i64,
2015ffd83dbSDimitry Andric                    MVT::v2f64})
2020b57cec5SDimitry Andric       setOperationAction(ISD::VECTOR_SHUFFLE, T, Custom);
2030b57cec5SDimitry Andric 
204bdd1243dSDimitry Andric     // Support splatting
205bdd1243dSDimitry Andric     for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32, MVT::v2i64,
206bdd1243dSDimitry Andric                    MVT::v2f64})
207bdd1243dSDimitry Andric       setOperationAction(ISD::SPLAT_VECTOR, T, Legal);
208bdd1243dSDimitry Andric 
2090b57cec5SDimitry Andric     // Custom lowering since wasm shifts must have a scalar shift amount
2105ffd83dbSDimitry Andric     for (auto Op : {ISD::SHL, ISD::SRA, ISD::SRL})
2115ffd83dbSDimitry Andric       for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v2i64})
2120b57cec5SDimitry Andric         setOperationAction(Op, T, Custom);
2130b57cec5SDimitry Andric 
2140b57cec5SDimitry Andric     // Custom lower lane accesses to expand out variable indices
2155ffd83dbSDimitry Andric     for (auto Op : {ISD::EXTRACT_VECTOR_ELT, ISD::INSERT_VECTOR_ELT})
2165ffd83dbSDimitry Andric       for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32, MVT::v2i64,
2175ffd83dbSDimitry Andric                      MVT::v2f64})
2180b57cec5SDimitry Andric         setOperationAction(Op, T, Custom);
2190b57cec5SDimitry Andric 
2205ffd83dbSDimitry Andric     // There is no i8x16.mul instruction
2215ffd83dbSDimitry Andric     setOperationAction(ISD::MUL, MVT::v16i8, Expand);
2220b57cec5SDimitry Andric 
223e8d8bef9SDimitry Andric     // There is no vector conditional select instruction
2245ffd83dbSDimitry Andric     for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32, MVT::v2i64,
2255ffd83dbSDimitry Andric                    MVT::v2f64})
226e8d8bef9SDimitry Andric       setOperationAction(ISD::SELECT_CC, T, Expand);
2270b57cec5SDimitry Andric 
2280b57cec5SDimitry Andric     // Expand integer operations supported for scalars but not SIMD
229349cc55cSDimitry Andric     for (auto Op :
230349cc55cSDimitry Andric          {ISD::SDIV, ISD::UDIV, ISD::SREM, ISD::UREM, ISD::ROTL, ISD::ROTR})
2315ffd83dbSDimitry Andric       for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v2i64})
2320b57cec5SDimitry Andric         setOperationAction(Op, T, Expand);
2330b57cec5SDimitry Andric 
234480093f4SDimitry Andric     // But we do have integer min and max operations
235480093f4SDimitry Andric     for (auto Op : {ISD::SMIN, ISD::SMAX, ISD::UMIN, ISD::UMAX})
236480093f4SDimitry Andric       for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32})
237480093f4SDimitry Andric         setOperationAction(Op, T, Legal);
238480093f4SDimitry Andric 
239349cc55cSDimitry Andric     // And we have popcnt for i8x16. It can be used to expand ctlz/cttz.
240fe6060f1SDimitry Andric     setOperationAction(ISD::CTPOP, MVT::v16i8, Legal);
241349cc55cSDimitry Andric     setOperationAction(ISD::CTLZ, MVT::v16i8, Expand);
242349cc55cSDimitry Andric     setOperationAction(ISD::CTTZ, MVT::v16i8, Expand);
243349cc55cSDimitry Andric 
244349cc55cSDimitry Andric     // Custom lower bit counting operations for other types to scalarize them.
245349cc55cSDimitry Andric     for (auto Op : {ISD::CTLZ, ISD::CTTZ, ISD::CTPOP})
246349cc55cSDimitry Andric       for (auto T : {MVT::v8i16, MVT::v4i32, MVT::v2i64})
247349cc55cSDimitry Andric         setOperationAction(Op, T, Custom);
248fe6060f1SDimitry Andric 
2490b57cec5SDimitry Andric     // Expand float operations supported for scalars but not SIMD
250fe6060f1SDimitry Andric     for (auto Op : {ISD::FCOPYSIGN, ISD::FLOG, ISD::FLOG2, ISD::FLOG10,
25106c3fb27SDimitry Andric                     ISD::FEXP, ISD::FEXP2})
2525ffd83dbSDimitry Andric       for (auto T : {MVT::v4f32, MVT::v2f64})
2535ffd83dbSDimitry Andric         setOperationAction(Op, T, Expand);
2540b57cec5SDimitry Andric 
255fe6060f1SDimitry Andric     // Unsigned comparison operations are unavailable for i64x2 vectors.
256fe6060f1SDimitry Andric     for (auto CC : {ISD::SETUGT, ISD::SETUGE, ISD::SETULT, ISD::SETULE})
257fe6060f1SDimitry Andric       setCondCodeAction(CC, MVT::v2i64, Custom);
258480093f4SDimitry Andric 
2595ffd83dbSDimitry Andric     // 64x2 conversions are not in the spec
2605ffd83dbSDimitry Andric     for (auto Op :
2615ffd83dbSDimitry Andric          {ISD::SINT_TO_FP, ISD::UINT_TO_FP, ISD::FP_TO_SINT, ISD::FP_TO_UINT})
2625ffd83dbSDimitry Andric       for (auto T : {MVT::v2i64, MVT::v2f64})
2635ffd83dbSDimitry Andric         setOperationAction(Op, T, Expand);
264fe6060f1SDimitry Andric 
265fe6060f1SDimitry Andric     // But saturating fp_to_int converstions are
266fe6060f1SDimitry Andric     for (auto Op : {ISD::FP_TO_SINT_SAT, ISD::FP_TO_UINT_SAT})
267fe6060f1SDimitry Andric       setOperationAction(Op, MVT::v4i32, Custom);
26806c3fb27SDimitry Andric 
26906c3fb27SDimitry Andric     // Support vector extending
27006c3fb27SDimitry Andric     for (auto T : MVT::integer_fixedlen_vector_valuetypes()) {
27106c3fb27SDimitry Andric       setOperationAction(ISD::SIGN_EXTEND_VECTOR_INREG, T, Custom);
27206c3fb27SDimitry Andric       setOperationAction(ISD::ZERO_EXTEND_VECTOR_INREG, T, Custom);
27306c3fb27SDimitry Andric     }
2740b57cec5SDimitry Andric   }
2750b57cec5SDimitry Andric 
2760b57cec5SDimitry Andric   // As a special case, these operators use the type to mean the type to
2770b57cec5SDimitry Andric   // sign-extend from.
2780b57cec5SDimitry Andric   setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
2790b57cec5SDimitry Andric   if (!Subtarget->hasSignExt()) {
2800b57cec5SDimitry Andric     // Sign extends are legal only when extending a vector extract
2810b57cec5SDimitry Andric     auto Action = Subtarget->hasSIMD128() ? Custom : Expand;
2820b57cec5SDimitry Andric     for (auto T : {MVT::i8, MVT::i16, MVT::i32})
2830b57cec5SDimitry Andric       setOperationAction(ISD::SIGN_EXTEND_INREG, T, Action);
2840b57cec5SDimitry Andric   }
2858bcb0991SDimitry Andric   for (auto T : MVT::integer_fixedlen_vector_valuetypes())
2860b57cec5SDimitry Andric     setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand);
2870b57cec5SDimitry Andric 
2880b57cec5SDimitry Andric   // Dynamic stack allocation: use the default expansion.
2890b57cec5SDimitry Andric   setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
2900b57cec5SDimitry Andric   setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
2910b57cec5SDimitry Andric   setOperationAction(ISD::DYNAMIC_STACKALLOC, MVTPtr, Expand);
2920b57cec5SDimitry Andric 
2930b57cec5SDimitry Andric   setOperationAction(ISD::FrameIndex, MVT::i32, Custom);
2945ffd83dbSDimitry Andric   setOperationAction(ISD::FrameIndex, MVT::i64, Custom);
2950b57cec5SDimitry Andric   setOperationAction(ISD::CopyToReg, MVT::Other, Custom);
2960b57cec5SDimitry Andric 
2970b57cec5SDimitry Andric   // Expand these forms; we pattern-match the forms that we can handle in isel.
2980b57cec5SDimitry Andric   for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64})
2990b57cec5SDimitry Andric     for (auto Op : {ISD::BR_CC, ISD::SELECT_CC})
3000b57cec5SDimitry Andric       setOperationAction(Op, T, Expand);
3010b57cec5SDimitry Andric 
3020b57cec5SDimitry Andric   // We have custom switch handling.
3030b57cec5SDimitry Andric   setOperationAction(ISD::BR_JT, MVT::Other, Custom);
3040b57cec5SDimitry Andric 
3050b57cec5SDimitry Andric   // WebAssembly doesn't have:
3060b57cec5SDimitry Andric   //  - Floating-point extending loads.
3070b57cec5SDimitry Andric   //  - Floating-point truncating stores.
3080b57cec5SDimitry Andric   //  - i1 extending loads.
3098bcb0991SDimitry Andric   //  - truncating SIMD stores and most extending loads
3100b57cec5SDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
3110b57cec5SDimitry Andric   setTruncStoreAction(MVT::f64, MVT::f32, Expand);
3120b57cec5SDimitry Andric   for (auto T : MVT::integer_valuetypes())
3130b57cec5SDimitry Andric     for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
3140b57cec5SDimitry Andric       setLoadExtAction(Ext, T, MVT::i1, Promote);
3150b57cec5SDimitry Andric   if (Subtarget->hasSIMD128()) {
3160b57cec5SDimitry Andric     for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v2i64, MVT::v4f32,
3170b57cec5SDimitry Andric                    MVT::v2f64}) {
3188bcb0991SDimitry Andric       for (auto MemT : MVT::fixedlen_vector_valuetypes()) {
3190b57cec5SDimitry Andric         if (MVT(T) != MemT) {
3200b57cec5SDimitry Andric           setTruncStoreAction(T, MemT, Expand);
3210b57cec5SDimitry Andric           for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
3220b57cec5SDimitry Andric             setLoadExtAction(Ext, T, MemT, Expand);
3230b57cec5SDimitry Andric         }
3240b57cec5SDimitry Andric       }
3250b57cec5SDimitry Andric     }
3268bcb0991SDimitry Andric     // But some vector extending loads are legal
3278bcb0991SDimitry Andric     for (auto Ext : {ISD::EXTLOAD, ISD::SEXTLOAD, ISD::ZEXTLOAD}) {
3288bcb0991SDimitry Andric       setLoadExtAction(Ext, MVT::v8i16, MVT::v8i8, Legal);
3298bcb0991SDimitry Andric       setLoadExtAction(Ext, MVT::v4i32, MVT::v4i16, Legal);
3308bcb0991SDimitry Andric       setLoadExtAction(Ext, MVT::v2i64, MVT::v2i32, Legal);
3318bcb0991SDimitry Andric     }
332349cc55cSDimitry Andric     setLoadExtAction(ISD::EXTLOAD, MVT::v2f64, MVT::v2f32, Legal);
3338bcb0991SDimitry Andric   }
3340b57cec5SDimitry Andric 
3350b57cec5SDimitry Andric   // Don't do anything clever with build_pairs
3360b57cec5SDimitry Andric   setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
3370b57cec5SDimitry Andric 
3380b57cec5SDimitry Andric   // Trap lowers to wasm unreachable
3390b57cec5SDimitry Andric   setOperationAction(ISD::TRAP, MVT::Other, Legal);
3405ffd83dbSDimitry Andric   setOperationAction(ISD::DEBUGTRAP, MVT::Other, Legal);
3410b57cec5SDimitry Andric 
3420b57cec5SDimitry Andric   // Exception handling intrinsics
3430b57cec5SDimitry Andric   setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
344e8d8bef9SDimitry Andric   setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
3450b57cec5SDimitry Andric   setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
3460b57cec5SDimitry Andric 
3470b57cec5SDimitry Andric   setMaxAtomicSizeInBitsSupported(64);
3480b57cec5SDimitry Andric 
3490b57cec5SDimitry Andric   // Override the __gnu_f2h_ieee/__gnu_h2f_ieee names so that the f32 name is
3500b57cec5SDimitry Andric   // consistent with the f64 and f128 names.
3510b57cec5SDimitry Andric   setLibcallName(RTLIB::FPEXT_F16_F32, "__extendhfsf2");
3520b57cec5SDimitry Andric   setLibcallName(RTLIB::FPROUND_F32_F16, "__truncsfhf2");
3530b57cec5SDimitry Andric 
3540b57cec5SDimitry Andric   // Define the emscripten name for return address helper.
355e8d8bef9SDimitry Andric   // TODO: when implementing other Wasm backends, make this generic or only do
3560b57cec5SDimitry Andric   // this on emscripten depending on what they end up doing.
3570b57cec5SDimitry Andric   setLibcallName(RTLIB::RETURN_ADDRESS, "emscripten_return_address");
3580b57cec5SDimitry Andric 
3590b57cec5SDimitry Andric   // Always convert switches to br_tables unless there is only one case, which
3600b57cec5SDimitry Andric   // is equivalent to a simple branch. This reduces code size for wasm, and we
3610b57cec5SDimitry Andric   // defer possible jump table optimizations to the VM.
3620b57cec5SDimitry Andric   setMinimumJumpTableEntries(2);
3630b57cec5SDimitry Andric }
3640b57cec5SDimitry Andric 
365349cc55cSDimitry Andric MVT WebAssemblyTargetLowering::getPointerTy(const DataLayout &DL,
366349cc55cSDimitry Andric                                             uint32_t AS) const {
367349cc55cSDimitry Andric   if (AS == WebAssembly::WasmAddressSpace::WASM_ADDRESS_SPACE_EXTERNREF)
368349cc55cSDimitry Andric     return MVT::externref;
369349cc55cSDimitry Andric   if (AS == WebAssembly::WasmAddressSpace::WASM_ADDRESS_SPACE_FUNCREF)
370349cc55cSDimitry Andric     return MVT::funcref;
371349cc55cSDimitry Andric   return TargetLowering::getPointerTy(DL, AS);
372349cc55cSDimitry Andric }
373349cc55cSDimitry Andric 
374349cc55cSDimitry Andric MVT WebAssemblyTargetLowering::getPointerMemTy(const DataLayout &DL,
375349cc55cSDimitry Andric                                                uint32_t AS) const {
376349cc55cSDimitry Andric   if (AS == WebAssembly::WasmAddressSpace::WASM_ADDRESS_SPACE_EXTERNREF)
377349cc55cSDimitry Andric     return MVT::externref;
378349cc55cSDimitry Andric   if (AS == WebAssembly::WasmAddressSpace::WASM_ADDRESS_SPACE_FUNCREF)
379349cc55cSDimitry Andric     return MVT::funcref;
380349cc55cSDimitry Andric   return TargetLowering::getPointerMemTy(DL, AS);
381349cc55cSDimitry Andric }
382349cc55cSDimitry Andric 
3830b57cec5SDimitry Andric TargetLowering::AtomicExpansionKind
3840b57cec5SDimitry Andric WebAssemblyTargetLowering::shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const {
3850b57cec5SDimitry Andric   // We have wasm instructions for these
3860b57cec5SDimitry Andric   switch (AI->getOperation()) {
3870b57cec5SDimitry Andric   case AtomicRMWInst::Add:
3880b57cec5SDimitry Andric   case AtomicRMWInst::Sub:
3890b57cec5SDimitry Andric   case AtomicRMWInst::And:
3900b57cec5SDimitry Andric   case AtomicRMWInst::Or:
3910b57cec5SDimitry Andric   case AtomicRMWInst::Xor:
3920b57cec5SDimitry Andric   case AtomicRMWInst::Xchg:
3930b57cec5SDimitry Andric     return AtomicExpansionKind::None;
3940b57cec5SDimitry Andric   default:
3950b57cec5SDimitry Andric     break;
3960b57cec5SDimitry Andric   }
3970b57cec5SDimitry Andric   return AtomicExpansionKind::CmpXChg;
3980b57cec5SDimitry Andric }
3990b57cec5SDimitry Andric 
400fe6060f1SDimitry Andric bool WebAssemblyTargetLowering::shouldScalarizeBinop(SDValue VecOp) const {
401fe6060f1SDimitry Andric   // Implementation copied from X86TargetLowering.
402fe6060f1SDimitry Andric   unsigned Opc = VecOp.getOpcode();
403fe6060f1SDimitry Andric 
404fe6060f1SDimitry Andric   // Assume target opcodes can't be scalarized.
405fe6060f1SDimitry Andric   // TODO - do we have any exceptions?
406fe6060f1SDimitry Andric   if (Opc >= ISD::BUILTIN_OP_END)
407fe6060f1SDimitry Andric     return false;
408fe6060f1SDimitry Andric 
409fe6060f1SDimitry Andric   // If the vector op is not supported, try to convert to scalar.
410fe6060f1SDimitry Andric   EVT VecVT = VecOp.getValueType();
411fe6060f1SDimitry Andric   if (!isOperationLegalOrCustomOrPromote(Opc, VecVT))
412fe6060f1SDimitry Andric     return true;
413fe6060f1SDimitry Andric 
414fe6060f1SDimitry Andric   // If the vector op is supported, but the scalar op is not, the transform may
415fe6060f1SDimitry Andric   // not be worthwhile.
416fe6060f1SDimitry Andric   EVT ScalarVT = VecVT.getScalarType();
417fe6060f1SDimitry Andric   return isOperationLegalOrCustomOrPromote(Opc, ScalarVT);
418fe6060f1SDimitry Andric }
419fe6060f1SDimitry Andric 
4200b57cec5SDimitry Andric FastISel *WebAssemblyTargetLowering::createFastISel(
4210b57cec5SDimitry Andric     FunctionLoweringInfo &FuncInfo, const TargetLibraryInfo *LibInfo) const {
4220b57cec5SDimitry Andric   return WebAssembly::createFastISel(FuncInfo, LibInfo);
4230b57cec5SDimitry Andric }
4240b57cec5SDimitry Andric 
4250b57cec5SDimitry Andric MVT WebAssemblyTargetLowering::getScalarShiftAmountTy(const DataLayout & /*DL*/,
4260b57cec5SDimitry Andric                                                       EVT VT) const {
4270b57cec5SDimitry Andric   unsigned BitWidth = NextPowerOf2(VT.getSizeInBits() - 1);
4280b57cec5SDimitry Andric   if (BitWidth > 1 && BitWidth < 8)
4290b57cec5SDimitry Andric     BitWidth = 8;
4300b57cec5SDimitry Andric 
4310b57cec5SDimitry Andric   if (BitWidth > 64) {
4320b57cec5SDimitry Andric     // The shift will be lowered to a libcall, and compiler-rt libcalls expect
4330b57cec5SDimitry Andric     // the count to be an i32.
4340b57cec5SDimitry Andric     BitWidth = 32;
4350b57cec5SDimitry Andric     assert(BitWidth >= Log2_32_Ceil(VT.getSizeInBits()) &&
4360b57cec5SDimitry Andric            "32-bit shift counts ought to be enough for anyone");
4370b57cec5SDimitry Andric   }
4380b57cec5SDimitry Andric 
4390b57cec5SDimitry Andric   MVT Result = MVT::getIntegerVT(BitWidth);
4400b57cec5SDimitry Andric   assert(Result != MVT::INVALID_SIMPLE_VALUE_TYPE &&
4410b57cec5SDimitry Andric          "Unable to represent scalar shift amount type");
4420b57cec5SDimitry Andric   return Result;
4430b57cec5SDimitry Andric }
4440b57cec5SDimitry Andric 
4450b57cec5SDimitry Andric // Lower an fp-to-int conversion operator from the LLVM opcode, which has an
4460b57cec5SDimitry Andric // undefined result on invalid/overflow, to the WebAssembly opcode, which
4470b57cec5SDimitry Andric // traps on invalid/overflow.
4480b57cec5SDimitry Andric static MachineBasicBlock *LowerFPToInt(MachineInstr &MI, DebugLoc DL,
4490b57cec5SDimitry Andric                                        MachineBasicBlock *BB,
4500b57cec5SDimitry Andric                                        const TargetInstrInfo &TII,
4510b57cec5SDimitry Andric                                        bool IsUnsigned, bool Int64,
4520b57cec5SDimitry Andric                                        bool Float64, unsigned LoweredOpcode) {
4530b57cec5SDimitry Andric   MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
4540b57cec5SDimitry Andric 
4558bcb0991SDimitry Andric   Register OutReg = MI.getOperand(0).getReg();
4568bcb0991SDimitry Andric   Register InReg = MI.getOperand(1).getReg();
4570b57cec5SDimitry Andric 
4580b57cec5SDimitry Andric   unsigned Abs = Float64 ? WebAssembly::ABS_F64 : WebAssembly::ABS_F32;
4590b57cec5SDimitry Andric   unsigned FConst = Float64 ? WebAssembly::CONST_F64 : WebAssembly::CONST_F32;
4600b57cec5SDimitry Andric   unsigned LT = Float64 ? WebAssembly::LT_F64 : WebAssembly::LT_F32;
4610b57cec5SDimitry Andric   unsigned GE = Float64 ? WebAssembly::GE_F64 : WebAssembly::GE_F32;
4620b57cec5SDimitry Andric   unsigned IConst = Int64 ? WebAssembly::CONST_I64 : WebAssembly::CONST_I32;
4630b57cec5SDimitry Andric   unsigned Eqz = WebAssembly::EQZ_I32;
4640b57cec5SDimitry Andric   unsigned And = WebAssembly::AND_I32;
4650b57cec5SDimitry Andric   int64_t Limit = Int64 ? INT64_MIN : INT32_MIN;
4660b57cec5SDimitry Andric   int64_t Substitute = IsUnsigned ? 0 : Limit;
4670b57cec5SDimitry Andric   double CmpVal = IsUnsigned ? -(double)Limit * 2.0 : -(double)Limit;
4680b57cec5SDimitry Andric   auto &Context = BB->getParent()->getFunction().getContext();
4690b57cec5SDimitry Andric   Type *Ty = Float64 ? Type::getDoubleTy(Context) : Type::getFloatTy(Context);
4700b57cec5SDimitry Andric 
4710b57cec5SDimitry Andric   const BasicBlock *LLVMBB = BB->getBasicBlock();
4720b57cec5SDimitry Andric   MachineFunction *F = BB->getParent();
4730b57cec5SDimitry Andric   MachineBasicBlock *TrueMBB = F->CreateMachineBasicBlock(LLVMBB);
4740b57cec5SDimitry Andric   MachineBasicBlock *FalseMBB = F->CreateMachineBasicBlock(LLVMBB);
4750b57cec5SDimitry Andric   MachineBasicBlock *DoneMBB = F->CreateMachineBasicBlock(LLVMBB);
4760b57cec5SDimitry Andric 
4770b57cec5SDimitry Andric   MachineFunction::iterator It = ++BB->getIterator();
4780b57cec5SDimitry Andric   F->insert(It, FalseMBB);
4790b57cec5SDimitry Andric   F->insert(It, TrueMBB);
4800b57cec5SDimitry Andric   F->insert(It, DoneMBB);
4810b57cec5SDimitry Andric 
4820b57cec5SDimitry Andric   // Transfer the remainder of BB and its successor edges to DoneMBB.
4830b57cec5SDimitry Andric   DoneMBB->splice(DoneMBB->begin(), BB, std::next(MI.getIterator()), BB->end());
4840b57cec5SDimitry Andric   DoneMBB->transferSuccessorsAndUpdatePHIs(BB);
4850b57cec5SDimitry Andric 
4860b57cec5SDimitry Andric   BB->addSuccessor(TrueMBB);
4870b57cec5SDimitry Andric   BB->addSuccessor(FalseMBB);
4880b57cec5SDimitry Andric   TrueMBB->addSuccessor(DoneMBB);
4890b57cec5SDimitry Andric   FalseMBB->addSuccessor(DoneMBB);
4900b57cec5SDimitry Andric 
4910b57cec5SDimitry Andric   unsigned Tmp0, Tmp1, CmpReg, EqzReg, FalseReg, TrueReg;
4920b57cec5SDimitry Andric   Tmp0 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
4930b57cec5SDimitry Andric   Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
4940b57cec5SDimitry Andric   CmpReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
4950b57cec5SDimitry Andric   EqzReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
4960b57cec5SDimitry Andric   FalseReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
4970b57cec5SDimitry Andric   TrueReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
4980b57cec5SDimitry Andric 
4990b57cec5SDimitry Andric   MI.eraseFromParent();
5000b57cec5SDimitry Andric   // For signed numbers, we can do a single comparison to determine whether
5010b57cec5SDimitry Andric   // fabs(x) is within range.
5020b57cec5SDimitry Andric   if (IsUnsigned) {
5030b57cec5SDimitry Andric     Tmp0 = InReg;
5040b57cec5SDimitry Andric   } else {
5050b57cec5SDimitry Andric     BuildMI(BB, DL, TII.get(Abs), Tmp0).addReg(InReg);
5060b57cec5SDimitry Andric   }
5070b57cec5SDimitry Andric   BuildMI(BB, DL, TII.get(FConst), Tmp1)
5080b57cec5SDimitry Andric       .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, CmpVal)));
5090b57cec5SDimitry Andric   BuildMI(BB, DL, TII.get(LT), CmpReg).addReg(Tmp0).addReg(Tmp1);
5100b57cec5SDimitry Andric 
5110b57cec5SDimitry Andric   // For unsigned numbers, we have to do a separate comparison with zero.
5120b57cec5SDimitry Andric   if (IsUnsigned) {
5130b57cec5SDimitry Andric     Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
5148bcb0991SDimitry Andric     Register SecondCmpReg =
5150b57cec5SDimitry Andric         MRI.createVirtualRegister(&WebAssembly::I32RegClass);
5168bcb0991SDimitry Andric     Register AndReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
5170b57cec5SDimitry Andric     BuildMI(BB, DL, TII.get(FConst), Tmp1)
5180b57cec5SDimitry Andric         .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, 0.0)));
5190b57cec5SDimitry Andric     BuildMI(BB, DL, TII.get(GE), SecondCmpReg).addReg(Tmp0).addReg(Tmp1);
5200b57cec5SDimitry Andric     BuildMI(BB, DL, TII.get(And), AndReg).addReg(CmpReg).addReg(SecondCmpReg);
5210b57cec5SDimitry Andric     CmpReg = AndReg;
5220b57cec5SDimitry Andric   }
5230b57cec5SDimitry Andric 
5240b57cec5SDimitry Andric   BuildMI(BB, DL, TII.get(Eqz), EqzReg).addReg(CmpReg);
5250b57cec5SDimitry Andric 
5260b57cec5SDimitry Andric   // Create the CFG diamond to select between doing the conversion or using
5270b57cec5SDimitry Andric   // the substitute value.
5280b57cec5SDimitry Andric   BuildMI(BB, DL, TII.get(WebAssembly::BR_IF)).addMBB(TrueMBB).addReg(EqzReg);
5290b57cec5SDimitry Andric   BuildMI(FalseMBB, DL, TII.get(LoweredOpcode), FalseReg).addReg(InReg);
5300b57cec5SDimitry Andric   BuildMI(FalseMBB, DL, TII.get(WebAssembly::BR)).addMBB(DoneMBB);
5310b57cec5SDimitry Andric   BuildMI(TrueMBB, DL, TII.get(IConst), TrueReg).addImm(Substitute);
5320b57cec5SDimitry Andric   BuildMI(*DoneMBB, DoneMBB->begin(), DL, TII.get(TargetOpcode::PHI), OutReg)
5330b57cec5SDimitry Andric       .addReg(FalseReg)
5340b57cec5SDimitry Andric       .addMBB(FalseMBB)
5350b57cec5SDimitry Andric       .addReg(TrueReg)
5360b57cec5SDimitry Andric       .addMBB(TrueMBB);
5370b57cec5SDimitry Andric 
5380b57cec5SDimitry Andric   return DoneMBB;
5390b57cec5SDimitry Andric }
5400b57cec5SDimitry Andric 
541fe6060f1SDimitry Andric static MachineBasicBlock *
542fe6060f1SDimitry Andric LowerCallResults(MachineInstr &CallResults, DebugLoc DL, MachineBasicBlock *BB,
543fe6060f1SDimitry Andric                  const WebAssemblySubtarget *Subtarget,
5445ffd83dbSDimitry Andric                  const TargetInstrInfo &TII) {
5455ffd83dbSDimitry Andric   MachineInstr &CallParams = *CallResults.getPrevNode();
5465ffd83dbSDimitry Andric   assert(CallParams.getOpcode() == WebAssembly::CALL_PARAMS);
5475ffd83dbSDimitry Andric   assert(CallResults.getOpcode() == WebAssembly::CALL_RESULTS ||
5485ffd83dbSDimitry Andric          CallResults.getOpcode() == WebAssembly::RET_CALL_RESULTS);
5495ffd83dbSDimitry Andric 
55006c3fb27SDimitry Andric   bool IsIndirect =
55106c3fb27SDimitry Andric       CallParams.getOperand(0).isReg() || CallParams.getOperand(0).isFI();
5525ffd83dbSDimitry Andric   bool IsRetCall = CallResults.getOpcode() == WebAssembly::RET_CALL_RESULTS;
5535ffd83dbSDimitry Andric 
554fe6060f1SDimitry Andric   bool IsFuncrefCall = false;
55506c3fb27SDimitry Andric   if (IsIndirect && CallParams.getOperand(0).isReg()) {
556fe6060f1SDimitry Andric     Register Reg = CallParams.getOperand(0).getReg();
557fe6060f1SDimitry Andric     const MachineFunction *MF = BB->getParent();
558fe6060f1SDimitry Andric     const MachineRegisterInfo &MRI = MF->getRegInfo();
559fe6060f1SDimitry Andric     const TargetRegisterClass *TRC = MRI.getRegClass(Reg);
560fe6060f1SDimitry Andric     IsFuncrefCall = (TRC == &WebAssembly::FUNCREFRegClass);
561fe6060f1SDimitry Andric     assert(!IsFuncrefCall || Subtarget->hasReferenceTypes());
562fe6060f1SDimitry Andric   }
563fe6060f1SDimitry Andric 
5645ffd83dbSDimitry Andric   unsigned CallOp;
5655ffd83dbSDimitry Andric   if (IsIndirect && IsRetCall) {
5665ffd83dbSDimitry Andric     CallOp = WebAssembly::RET_CALL_INDIRECT;
5675ffd83dbSDimitry Andric   } else if (IsIndirect) {
5685ffd83dbSDimitry Andric     CallOp = WebAssembly::CALL_INDIRECT;
5695ffd83dbSDimitry Andric   } else if (IsRetCall) {
5705ffd83dbSDimitry Andric     CallOp = WebAssembly::RET_CALL;
5715ffd83dbSDimitry Andric   } else {
5725ffd83dbSDimitry Andric     CallOp = WebAssembly::CALL;
5735ffd83dbSDimitry Andric   }
5745ffd83dbSDimitry Andric 
5755ffd83dbSDimitry Andric   MachineFunction &MF = *BB->getParent();
5765ffd83dbSDimitry Andric   const MCInstrDesc &MCID = TII.get(CallOp);
5775ffd83dbSDimitry Andric   MachineInstrBuilder MIB(MF, MF.CreateMachineInstr(MCID, DL));
5785ffd83dbSDimitry Andric 
579e8d8bef9SDimitry Andric   // See if we must truncate the function pointer.
580e8d8bef9SDimitry Andric   // CALL_INDIRECT takes an i32, but in wasm64 we represent function pointers
581e8d8bef9SDimitry Andric   // as 64-bit for uniformity with other pointer types.
582fe6060f1SDimitry Andric   // See also: WebAssemblyFastISel::selectCall
583e8d8bef9SDimitry Andric   if (IsIndirect && MF.getSubtarget<WebAssemblySubtarget>().hasAddr64()) {
584e8d8bef9SDimitry Andric     Register Reg32 =
585e8d8bef9SDimitry Andric         MF.getRegInfo().createVirtualRegister(&WebAssembly::I32RegClass);
586e8d8bef9SDimitry Andric     auto &FnPtr = CallParams.getOperand(0);
587e8d8bef9SDimitry Andric     BuildMI(*BB, CallResults.getIterator(), DL,
588e8d8bef9SDimitry Andric             TII.get(WebAssembly::I32_WRAP_I64), Reg32)
589e8d8bef9SDimitry Andric         .addReg(FnPtr.getReg());
590e8d8bef9SDimitry Andric     FnPtr.setReg(Reg32);
591e8d8bef9SDimitry Andric   }
592e8d8bef9SDimitry Andric 
5935ffd83dbSDimitry Andric   // Move the function pointer to the end of the arguments for indirect calls
5945ffd83dbSDimitry Andric   if (IsIndirect) {
5955ffd83dbSDimitry Andric     auto FnPtr = CallParams.getOperand(0);
59681ad6265SDimitry Andric     CallParams.removeOperand(0);
597349cc55cSDimitry Andric 
598349cc55cSDimitry Andric     // For funcrefs, call_indirect is done through __funcref_call_table and the
599972a253aSDimitry Andric     // funcref is always installed in slot 0 of the table, therefore instead of
600972a253aSDimitry Andric     // having the function pointer added at the end of the params list, a zero
601972a253aSDimitry Andric     // (the index in
602349cc55cSDimitry Andric     // __funcref_call_table is added).
603349cc55cSDimitry Andric     if (IsFuncrefCall) {
604349cc55cSDimitry Andric       Register RegZero =
605349cc55cSDimitry Andric           MF.getRegInfo().createVirtualRegister(&WebAssembly::I32RegClass);
606349cc55cSDimitry Andric       MachineInstrBuilder MIBC0 =
607349cc55cSDimitry Andric           BuildMI(MF, DL, TII.get(WebAssembly::CONST_I32), RegZero).addImm(0);
608349cc55cSDimitry Andric 
609349cc55cSDimitry Andric       BB->insert(CallResults.getIterator(), MIBC0);
610349cc55cSDimitry Andric       MachineInstrBuilder(MF, CallParams).addReg(RegZero);
611349cc55cSDimitry Andric     } else
6125ffd83dbSDimitry Andric       CallParams.addOperand(FnPtr);
6135ffd83dbSDimitry Andric   }
6145ffd83dbSDimitry Andric 
6155ffd83dbSDimitry Andric   for (auto Def : CallResults.defs())
6165ffd83dbSDimitry Andric     MIB.add(Def);
6175ffd83dbSDimitry Andric 
6185ffd83dbSDimitry Andric   if (IsIndirect) {
619fe6060f1SDimitry Andric     // Placeholder for the type index.
6205ffd83dbSDimitry Andric     MIB.addImm(0);
621fe6060f1SDimitry Andric     // The table into which this call_indirect indexes.
622fe6060f1SDimitry Andric     MCSymbolWasm *Table = IsFuncrefCall
623fe6060f1SDimitry Andric                               ? WebAssembly::getOrCreateFuncrefCallTableSymbol(
624fe6060f1SDimitry Andric                                     MF.getContext(), Subtarget)
625fe6060f1SDimitry Andric                               : WebAssembly::getOrCreateFunctionTableSymbol(
626fe6060f1SDimitry Andric                                     MF.getContext(), Subtarget);
627fe6060f1SDimitry Andric     if (Subtarget->hasReferenceTypes()) {
628fe6060f1SDimitry Andric       MIB.addSym(Table);
629fe6060f1SDimitry Andric     } else {
630fe6060f1SDimitry Andric       // For the MVP there is at most one table whose number is 0, but we can't
631fe6060f1SDimitry Andric       // write a table symbol or issue relocations.  Instead we just ensure the
632fe6060f1SDimitry Andric       // table is live and write a zero.
633fe6060f1SDimitry Andric       Table->setNoStrip();
6345ffd83dbSDimitry Andric       MIB.addImm(0);
635fe6060f1SDimitry Andric     }
6365ffd83dbSDimitry Andric   }
6375ffd83dbSDimitry Andric 
6385ffd83dbSDimitry Andric   for (auto Use : CallParams.uses())
6395ffd83dbSDimitry Andric     MIB.add(Use);
6405ffd83dbSDimitry Andric 
6415ffd83dbSDimitry Andric   BB->insert(CallResults.getIterator(), MIB);
6425ffd83dbSDimitry Andric   CallParams.eraseFromParent();
6435ffd83dbSDimitry Andric   CallResults.eraseFromParent();
6445ffd83dbSDimitry Andric 
645fe6060f1SDimitry Andric   // If this is a funcref call, to avoid hidden GC roots, we need to clear the
646fe6060f1SDimitry Andric   // table slot with ref.null upon call_indirect return.
647fe6060f1SDimitry Andric   //
648fe6060f1SDimitry Andric   // This generates the following code, which comes right after a call_indirect
649fe6060f1SDimitry Andric   // of a funcref:
650fe6060f1SDimitry Andric   //
651fe6060f1SDimitry Andric   //    i32.const 0
652fe6060f1SDimitry Andric   //    ref.null func
653fe6060f1SDimitry Andric   //    table.set __funcref_call_table
654fe6060f1SDimitry Andric   if (IsIndirect && IsFuncrefCall) {
655fe6060f1SDimitry Andric     MCSymbolWasm *Table = WebAssembly::getOrCreateFuncrefCallTableSymbol(
656fe6060f1SDimitry Andric         MF.getContext(), Subtarget);
657fe6060f1SDimitry Andric     Register RegZero =
658fe6060f1SDimitry Andric         MF.getRegInfo().createVirtualRegister(&WebAssembly::I32RegClass);
659fe6060f1SDimitry Andric     MachineInstr *Const0 =
660fe6060f1SDimitry Andric         BuildMI(MF, DL, TII.get(WebAssembly::CONST_I32), RegZero).addImm(0);
661fe6060f1SDimitry Andric     BB->insertAfter(MIB.getInstr()->getIterator(), Const0);
662fe6060f1SDimitry Andric 
663fe6060f1SDimitry Andric     Register RegFuncref =
664fe6060f1SDimitry Andric         MF.getRegInfo().createVirtualRegister(&WebAssembly::FUNCREFRegClass);
665fe6060f1SDimitry Andric     MachineInstr *RefNull =
6660eae32dcSDimitry Andric         BuildMI(MF, DL, TII.get(WebAssembly::REF_NULL_FUNCREF), RegFuncref);
667fe6060f1SDimitry Andric     BB->insertAfter(Const0->getIterator(), RefNull);
668fe6060f1SDimitry Andric 
669fe6060f1SDimitry Andric     MachineInstr *TableSet =
670fe6060f1SDimitry Andric         BuildMI(MF, DL, TII.get(WebAssembly::TABLE_SET_FUNCREF))
671fe6060f1SDimitry Andric             .addSym(Table)
672fe6060f1SDimitry Andric             .addReg(RegZero)
673fe6060f1SDimitry Andric             .addReg(RegFuncref);
674fe6060f1SDimitry Andric     BB->insertAfter(RefNull->getIterator(), TableSet);
675fe6060f1SDimitry Andric   }
676fe6060f1SDimitry Andric 
6775ffd83dbSDimitry Andric   return BB;
6785ffd83dbSDimitry Andric }
6795ffd83dbSDimitry Andric 
6800b57cec5SDimitry Andric MachineBasicBlock *WebAssemblyTargetLowering::EmitInstrWithCustomInserter(
6810b57cec5SDimitry Andric     MachineInstr &MI, MachineBasicBlock *BB) const {
6820b57cec5SDimitry Andric   const TargetInstrInfo &TII = *Subtarget->getInstrInfo();
6830b57cec5SDimitry Andric   DebugLoc DL = MI.getDebugLoc();
6840b57cec5SDimitry Andric 
6850b57cec5SDimitry Andric   switch (MI.getOpcode()) {
6860b57cec5SDimitry Andric   default:
6870b57cec5SDimitry Andric     llvm_unreachable("Unexpected instr type to insert");
6880b57cec5SDimitry Andric   case WebAssembly::FP_TO_SINT_I32_F32:
6890b57cec5SDimitry Andric     return LowerFPToInt(MI, DL, BB, TII, false, false, false,
6900b57cec5SDimitry Andric                         WebAssembly::I32_TRUNC_S_F32);
6910b57cec5SDimitry Andric   case WebAssembly::FP_TO_UINT_I32_F32:
6920b57cec5SDimitry Andric     return LowerFPToInt(MI, DL, BB, TII, true, false, false,
6930b57cec5SDimitry Andric                         WebAssembly::I32_TRUNC_U_F32);
6940b57cec5SDimitry Andric   case WebAssembly::FP_TO_SINT_I64_F32:
6950b57cec5SDimitry Andric     return LowerFPToInt(MI, DL, BB, TII, false, true, false,
6960b57cec5SDimitry Andric                         WebAssembly::I64_TRUNC_S_F32);
6970b57cec5SDimitry Andric   case WebAssembly::FP_TO_UINT_I64_F32:
6980b57cec5SDimitry Andric     return LowerFPToInt(MI, DL, BB, TII, true, true, false,
6990b57cec5SDimitry Andric                         WebAssembly::I64_TRUNC_U_F32);
7000b57cec5SDimitry Andric   case WebAssembly::FP_TO_SINT_I32_F64:
7010b57cec5SDimitry Andric     return LowerFPToInt(MI, DL, BB, TII, false, false, true,
7020b57cec5SDimitry Andric                         WebAssembly::I32_TRUNC_S_F64);
7030b57cec5SDimitry Andric   case WebAssembly::FP_TO_UINT_I32_F64:
7040b57cec5SDimitry Andric     return LowerFPToInt(MI, DL, BB, TII, true, false, true,
7050b57cec5SDimitry Andric                         WebAssembly::I32_TRUNC_U_F64);
7060b57cec5SDimitry Andric   case WebAssembly::FP_TO_SINT_I64_F64:
7070b57cec5SDimitry Andric     return LowerFPToInt(MI, DL, BB, TII, false, true, true,
7080b57cec5SDimitry Andric                         WebAssembly::I64_TRUNC_S_F64);
7090b57cec5SDimitry Andric   case WebAssembly::FP_TO_UINT_I64_F64:
7100b57cec5SDimitry Andric     return LowerFPToInt(MI, DL, BB, TII, true, true, true,
7110b57cec5SDimitry Andric                         WebAssembly::I64_TRUNC_U_F64);
7125ffd83dbSDimitry Andric   case WebAssembly::CALL_RESULTS:
7135ffd83dbSDimitry Andric   case WebAssembly::RET_CALL_RESULTS:
714fe6060f1SDimitry Andric     return LowerCallResults(MI, DL, BB, Subtarget, TII);
7150b57cec5SDimitry Andric   }
7160b57cec5SDimitry Andric }
7170b57cec5SDimitry Andric 
7180b57cec5SDimitry Andric const char *
7190b57cec5SDimitry Andric WebAssemblyTargetLowering::getTargetNodeName(unsigned Opcode) const {
7200b57cec5SDimitry Andric   switch (static_cast<WebAssemblyISD::NodeType>(Opcode)) {
7210b57cec5SDimitry Andric   case WebAssemblyISD::FIRST_NUMBER:
722480093f4SDimitry Andric   case WebAssemblyISD::FIRST_MEM_OPCODE:
7230b57cec5SDimitry Andric     break;
7240b57cec5SDimitry Andric #define HANDLE_NODETYPE(NODE)                                                  \
7250b57cec5SDimitry Andric   case WebAssemblyISD::NODE:                                                   \
7260b57cec5SDimitry Andric     return "WebAssemblyISD::" #NODE;
727480093f4SDimitry Andric #define HANDLE_MEM_NODETYPE(NODE) HANDLE_NODETYPE(NODE)
7280b57cec5SDimitry Andric #include "WebAssemblyISD.def"
729480093f4SDimitry Andric #undef HANDLE_MEM_NODETYPE
7300b57cec5SDimitry Andric #undef HANDLE_NODETYPE
7310b57cec5SDimitry Andric   }
7320b57cec5SDimitry Andric   return nullptr;
7330b57cec5SDimitry Andric }
7340b57cec5SDimitry Andric 
7350b57cec5SDimitry Andric std::pair<unsigned, const TargetRegisterClass *>
7360b57cec5SDimitry Andric WebAssemblyTargetLowering::getRegForInlineAsmConstraint(
7370b57cec5SDimitry Andric     const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
7380b57cec5SDimitry Andric   // First, see if this is a constraint that directly corresponds to a
7390b57cec5SDimitry Andric   // WebAssembly register class.
7400b57cec5SDimitry Andric   if (Constraint.size() == 1) {
7410b57cec5SDimitry Andric     switch (Constraint[0]) {
7420b57cec5SDimitry Andric     case 'r':
7430b57cec5SDimitry Andric       assert(VT != MVT::iPTR && "Pointer MVT not expected here");
7440b57cec5SDimitry Andric       if (Subtarget->hasSIMD128() && VT.isVector()) {
7450b57cec5SDimitry Andric         if (VT.getSizeInBits() == 128)
7460b57cec5SDimitry Andric           return std::make_pair(0U, &WebAssembly::V128RegClass);
7470b57cec5SDimitry Andric       }
7480b57cec5SDimitry Andric       if (VT.isInteger() && !VT.isVector()) {
7490b57cec5SDimitry Andric         if (VT.getSizeInBits() <= 32)
7500b57cec5SDimitry Andric           return std::make_pair(0U, &WebAssembly::I32RegClass);
7510b57cec5SDimitry Andric         if (VT.getSizeInBits() <= 64)
7520b57cec5SDimitry Andric           return std::make_pair(0U, &WebAssembly::I64RegClass);
7530b57cec5SDimitry Andric       }
754e8d8bef9SDimitry Andric       if (VT.isFloatingPoint() && !VT.isVector()) {
755e8d8bef9SDimitry Andric         switch (VT.getSizeInBits()) {
756e8d8bef9SDimitry Andric         case 32:
757e8d8bef9SDimitry Andric           return std::make_pair(0U, &WebAssembly::F32RegClass);
758e8d8bef9SDimitry Andric         case 64:
759e8d8bef9SDimitry Andric           return std::make_pair(0U, &WebAssembly::F64RegClass);
760e8d8bef9SDimitry Andric         default:
761e8d8bef9SDimitry Andric           break;
762e8d8bef9SDimitry Andric         }
763e8d8bef9SDimitry Andric       }
7640b57cec5SDimitry Andric       break;
7650b57cec5SDimitry Andric     default:
7660b57cec5SDimitry Andric       break;
7670b57cec5SDimitry Andric     }
7680b57cec5SDimitry Andric   }
7690b57cec5SDimitry Andric 
7700b57cec5SDimitry Andric   return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
7710b57cec5SDimitry Andric }
7720b57cec5SDimitry Andric 
773bdd1243dSDimitry Andric bool WebAssemblyTargetLowering::isCheapToSpeculateCttz(Type *Ty) const {
7740b57cec5SDimitry Andric   // Assume ctz is a relatively cheap operation.
7750b57cec5SDimitry Andric   return true;
7760b57cec5SDimitry Andric }
7770b57cec5SDimitry Andric 
778bdd1243dSDimitry Andric bool WebAssemblyTargetLowering::isCheapToSpeculateCtlz(Type *Ty) const {
7790b57cec5SDimitry Andric   // Assume clz is a relatively cheap operation.
7800b57cec5SDimitry Andric   return true;
7810b57cec5SDimitry Andric }
7820b57cec5SDimitry Andric 
7830b57cec5SDimitry Andric bool WebAssemblyTargetLowering::isLegalAddressingMode(const DataLayout &DL,
7840b57cec5SDimitry Andric                                                       const AddrMode &AM,
7850b57cec5SDimitry Andric                                                       Type *Ty, unsigned AS,
7860b57cec5SDimitry Andric                                                       Instruction *I) const {
7870b57cec5SDimitry Andric   // WebAssembly offsets are added as unsigned without wrapping. The
7880b57cec5SDimitry Andric   // isLegalAddressingMode gives us no way to determine if wrapping could be
7890b57cec5SDimitry Andric   // happening, so we approximate this by accepting only non-negative offsets.
7900b57cec5SDimitry Andric   if (AM.BaseOffs < 0)
7910b57cec5SDimitry Andric     return false;
7920b57cec5SDimitry Andric 
7930b57cec5SDimitry Andric   // WebAssembly has no scale register operands.
7940b57cec5SDimitry Andric   if (AM.Scale != 0)
7950b57cec5SDimitry Andric     return false;
7960b57cec5SDimitry Andric 
7970b57cec5SDimitry Andric   // Everything else is legal.
7980b57cec5SDimitry Andric   return true;
7990b57cec5SDimitry Andric }
8000b57cec5SDimitry Andric 
8010b57cec5SDimitry Andric bool WebAssemblyTargetLowering::allowsMisalignedMemoryAccesses(
802fe6060f1SDimitry Andric     EVT /*VT*/, unsigned /*AddrSpace*/, Align /*Align*/,
803bdd1243dSDimitry Andric     MachineMemOperand::Flags /*Flags*/, unsigned *Fast) const {
8040b57cec5SDimitry Andric   // WebAssembly supports unaligned accesses, though it should be declared
8050b57cec5SDimitry Andric   // with the p2align attribute on loads and stores which do so, and there
8060b57cec5SDimitry Andric   // may be a performance impact. We tell LLVM they're "fast" because
8070b57cec5SDimitry Andric   // for the kinds of things that LLVM uses this for (merging adjacent stores
8080b57cec5SDimitry Andric   // of constants, etc.), WebAssembly implementations will either want the
8090b57cec5SDimitry Andric   // unaligned access or they'll split anyway.
8100b57cec5SDimitry Andric   if (Fast)
811bdd1243dSDimitry Andric     *Fast = 1;
8120b57cec5SDimitry Andric   return true;
8130b57cec5SDimitry Andric }
8140b57cec5SDimitry Andric 
8150b57cec5SDimitry Andric bool WebAssemblyTargetLowering::isIntDivCheap(EVT VT,
8160b57cec5SDimitry Andric                                               AttributeList Attr) const {
8170b57cec5SDimitry Andric   // The current thinking is that wasm engines will perform this optimization,
8180b57cec5SDimitry Andric   // so we can save on code size.
8190b57cec5SDimitry Andric   return true;
8200b57cec5SDimitry Andric }
8210b57cec5SDimitry Andric 
8228bcb0991SDimitry Andric bool WebAssemblyTargetLowering::isVectorLoadExtDesirable(SDValue ExtVal) const {
82316d6b3b3SDimitry Andric   EVT ExtT = ExtVal.getValueType();
82416d6b3b3SDimitry Andric   EVT MemT = cast<LoadSDNode>(ExtVal->getOperand(0))->getValueType(0);
8258bcb0991SDimitry Andric   return (ExtT == MVT::v8i16 && MemT == MVT::v8i8) ||
8268bcb0991SDimitry Andric          (ExtT == MVT::v4i32 && MemT == MVT::v4i16) ||
8278bcb0991SDimitry Andric          (ExtT == MVT::v2i64 && MemT == MVT::v2i32);
8288bcb0991SDimitry Andric }
8298bcb0991SDimitry Andric 
830349cc55cSDimitry Andric bool WebAssemblyTargetLowering::isOffsetFoldingLegal(
831349cc55cSDimitry Andric     const GlobalAddressSDNode *GA) const {
832349cc55cSDimitry Andric   // Wasm doesn't support function addresses with offsets
833349cc55cSDimitry Andric   const GlobalValue *GV = GA->getGlobal();
834349cc55cSDimitry Andric   return isa<Function>(GV) ? false : TargetLowering::isOffsetFoldingLegal(GA);
835349cc55cSDimitry Andric }
836349cc55cSDimitry Andric 
8375f757f3fSDimitry Andric bool WebAssemblyTargetLowering::shouldSinkOperands(
8385f757f3fSDimitry Andric     Instruction *I, SmallVectorImpl<Use *> &Ops) const {
8395f757f3fSDimitry Andric   using namespace llvm::PatternMatch;
8405f757f3fSDimitry Andric 
8415f757f3fSDimitry Andric   if (!I->getType()->isVectorTy() || !I->isShift())
8425f757f3fSDimitry Andric     return false;
8435f757f3fSDimitry Andric 
8445f757f3fSDimitry Andric   Value *V = I->getOperand(1);
8455f757f3fSDimitry Andric   // We dont need to sink constant splat.
8465f757f3fSDimitry Andric   if (dyn_cast<Constant>(V))
8475f757f3fSDimitry Andric     return false;
8485f757f3fSDimitry Andric 
8495f757f3fSDimitry Andric   if (match(V, m_Shuffle(m_InsertElt(m_Value(), m_Value(), m_ZeroInt()),
8505f757f3fSDimitry Andric                          m_Value(), m_ZeroMask()))) {
8515f757f3fSDimitry Andric     // Sink insert
8525f757f3fSDimitry Andric     Ops.push_back(&cast<Instruction>(V)->getOperandUse(0));
8535f757f3fSDimitry Andric     // Sink shuffle
8545f757f3fSDimitry Andric     Ops.push_back(&I->getOperandUse(1));
8555f757f3fSDimitry Andric     return true;
8565f757f3fSDimitry Andric   }
8575f757f3fSDimitry Andric 
8585f757f3fSDimitry Andric   return false;
8595f757f3fSDimitry Andric }
8605f757f3fSDimitry Andric 
8610b57cec5SDimitry Andric EVT WebAssemblyTargetLowering::getSetCCResultType(const DataLayout &DL,
8620b57cec5SDimitry Andric                                                   LLVMContext &C,
8630b57cec5SDimitry Andric                                                   EVT VT) const {
8640b57cec5SDimitry Andric   if (VT.isVector())
8650b57cec5SDimitry Andric     return VT.changeVectorElementTypeToInteger();
8660b57cec5SDimitry Andric 
8675ffd83dbSDimitry Andric   // So far, all branch instructions in Wasm take an I32 condition.
8685ffd83dbSDimitry Andric   // The default TargetLowering::getSetCCResultType returns the pointer size,
8695ffd83dbSDimitry Andric   // which would be useful to reduce instruction counts when testing
8705ffd83dbSDimitry Andric   // against 64-bit pointers/values if at some point Wasm supports that.
8715ffd83dbSDimitry Andric   return EVT::getIntegerVT(C, 32);
8720b57cec5SDimitry Andric }
8730b57cec5SDimitry Andric 
8740b57cec5SDimitry Andric bool WebAssemblyTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
8750b57cec5SDimitry Andric                                                    const CallInst &I,
8760b57cec5SDimitry Andric                                                    MachineFunction &MF,
8770b57cec5SDimitry Andric                                                    unsigned Intrinsic) const {
8780b57cec5SDimitry Andric   switch (Intrinsic) {
879e8d8bef9SDimitry Andric   case Intrinsic::wasm_memory_atomic_notify:
8800b57cec5SDimitry Andric     Info.opc = ISD::INTRINSIC_W_CHAIN;
8810b57cec5SDimitry Andric     Info.memVT = MVT::i32;
8820b57cec5SDimitry Andric     Info.ptrVal = I.getArgOperand(0);
8830b57cec5SDimitry Andric     Info.offset = 0;
8848bcb0991SDimitry Andric     Info.align = Align(4);
8850b57cec5SDimitry Andric     // atomic.notify instruction does not really load the memory specified with
8860b57cec5SDimitry Andric     // this argument, but MachineMemOperand should either be load or store, so
8870b57cec5SDimitry Andric     // we set this to a load.
8880b57cec5SDimitry Andric     // FIXME Volatile isn't really correct, but currently all LLVM atomic
8890b57cec5SDimitry Andric     // instructions are treated as volatiles in the backend, so we should be
8900b57cec5SDimitry Andric     // consistent. The same applies for wasm_atomic_wait intrinsics too.
8910b57cec5SDimitry Andric     Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
8920b57cec5SDimitry Andric     return true;
893e8d8bef9SDimitry Andric   case Intrinsic::wasm_memory_atomic_wait32:
8940b57cec5SDimitry Andric     Info.opc = ISD::INTRINSIC_W_CHAIN;
8950b57cec5SDimitry Andric     Info.memVT = MVT::i32;
8960b57cec5SDimitry Andric     Info.ptrVal = I.getArgOperand(0);
8970b57cec5SDimitry Andric     Info.offset = 0;
8988bcb0991SDimitry Andric     Info.align = Align(4);
8990b57cec5SDimitry Andric     Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
9000b57cec5SDimitry Andric     return true;
901e8d8bef9SDimitry Andric   case Intrinsic::wasm_memory_atomic_wait64:
9020b57cec5SDimitry Andric     Info.opc = ISD::INTRINSIC_W_CHAIN;
9030b57cec5SDimitry Andric     Info.memVT = MVT::i64;
9040b57cec5SDimitry Andric     Info.ptrVal = I.getArgOperand(0);
9050b57cec5SDimitry Andric     Info.offset = 0;
9068bcb0991SDimitry Andric     Info.align = Align(8);
9070b57cec5SDimitry Andric     Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
9080b57cec5SDimitry Andric     return true;
9090b57cec5SDimitry Andric   default:
9100b57cec5SDimitry Andric     return false;
9110b57cec5SDimitry Andric   }
9120b57cec5SDimitry Andric }
9130b57cec5SDimitry Andric 
914349cc55cSDimitry Andric void WebAssemblyTargetLowering::computeKnownBitsForTargetNode(
915349cc55cSDimitry Andric     const SDValue Op, KnownBits &Known, const APInt &DemandedElts,
916349cc55cSDimitry Andric     const SelectionDAG &DAG, unsigned Depth) const {
917349cc55cSDimitry Andric   switch (Op.getOpcode()) {
918349cc55cSDimitry Andric   default:
919349cc55cSDimitry Andric     break;
920349cc55cSDimitry Andric   case ISD::INTRINSIC_WO_CHAIN: {
921349cc55cSDimitry Andric     unsigned IntNo = Op.getConstantOperandVal(0);
922349cc55cSDimitry Andric     switch (IntNo) {
923349cc55cSDimitry Andric     default:
924349cc55cSDimitry Andric       break;
925349cc55cSDimitry Andric     case Intrinsic::wasm_bitmask: {
926349cc55cSDimitry Andric       unsigned BitWidth = Known.getBitWidth();
927349cc55cSDimitry Andric       EVT VT = Op.getOperand(1).getSimpleValueType();
928349cc55cSDimitry Andric       unsigned PossibleBits = VT.getVectorNumElements();
929349cc55cSDimitry Andric       APInt ZeroMask = APInt::getHighBitsSet(BitWidth, BitWidth - PossibleBits);
930349cc55cSDimitry Andric       Known.Zero |= ZeroMask;
931349cc55cSDimitry Andric       break;
932349cc55cSDimitry Andric     }
933349cc55cSDimitry Andric     }
934349cc55cSDimitry Andric   }
935349cc55cSDimitry Andric   }
936349cc55cSDimitry Andric }
937349cc55cSDimitry Andric 
938349cc55cSDimitry Andric TargetLoweringBase::LegalizeTypeAction
939349cc55cSDimitry Andric WebAssemblyTargetLowering::getPreferredVectorAction(MVT VT) const {
940349cc55cSDimitry Andric   if (VT.isFixedLengthVector()) {
941349cc55cSDimitry Andric     MVT EltVT = VT.getVectorElementType();
942349cc55cSDimitry Andric     // We have legal vector types with these lane types, so widening the
943349cc55cSDimitry Andric     // vector would let us use some of the lanes directly without having to
944349cc55cSDimitry Andric     // extend or truncate values.
945349cc55cSDimitry Andric     if (EltVT == MVT::i8 || EltVT == MVT::i16 || EltVT == MVT::i32 ||
946349cc55cSDimitry Andric         EltVT == MVT::i64 || EltVT == MVT::f32 || EltVT == MVT::f64)
947349cc55cSDimitry Andric       return TypeWidenVector;
948349cc55cSDimitry Andric   }
949349cc55cSDimitry Andric 
950349cc55cSDimitry Andric   return TargetLoweringBase::getPreferredVectorAction(VT);
951349cc55cSDimitry Andric }
952349cc55cSDimitry Andric 
95381ad6265SDimitry Andric bool WebAssemblyTargetLowering::shouldSimplifyDemandedVectorElts(
95481ad6265SDimitry Andric     SDValue Op, const TargetLoweringOpt &TLO) const {
95581ad6265SDimitry Andric   // ISel process runs DAGCombiner after legalization; this step is called
95681ad6265SDimitry Andric   // SelectionDAG optimization phase. This post-legalization combining process
95781ad6265SDimitry Andric   // runs DAGCombiner on each node, and if there was a change to be made,
95881ad6265SDimitry Andric   // re-runs legalization again on it and its user nodes to make sure
95981ad6265SDimitry Andric   // everythiing is in a legalized state.
96081ad6265SDimitry Andric   //
96181ad6265SDimitry Andric   // The legalization calls lowering routines, and we do our custom lowering for
96281ad6265SDimitry Andric   // build_vectors (LowerBUILD_VECTOR), which converts undef vector elements
96381ad6265SDimitry Andric   // into zeros. But there is a set of routines in DAGCombiner that turns unused
96481ad6265SDimitry Andric   // (= not demanded) nodes into undef, among which SimplifyDemandedVectorElts
96581ad6265SDimitry Andric   // turns unused vector elements into undefs. But this routine does not work
96681ad6265SDimitry Andric   // with our custom LowerBUILD_VECTOR, which turns undefs into zeros. This
96781ad6265SDimitry Andric   // combination can result in a infinite loop, in which undefs are converted to
96881ad6265SDimitry Andric   // zeros in legalization and back to undefs in combining.
96981ad6265SDimitry Andric   //
97081ad6265SDimitry Andric   // So after DAG is legalized, we prevent SimplifyDemandedVectorElts from
97181ad6265SDimitry Andric   // running for build_vectors.
97281ad6265SDimitry Andric   if (Op.getOpcode() == ISD::BUILD_VECTOR && TLO.LegalOps && TLO.LegalTys)
97381ad6265SDimitry Andric     return false;
97481ad6265SDimitry Andric   return true;
97581ad6265SDimitry Andric }
97681ad6265SDimitry Andric 
9770b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
9780b57cec5SDimitry Andric // WebAssembly Lowering private implementation.
9790b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
9800b57cec5SDimitry Andric 
9810b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
9820b57cec5SDimitry Andric // Lowering Code
9830b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
9840b57cec5SDimitry Andric 
9850b57cec5SDimitry Andric static void fail(const SDLoc &DL, SelectionDAG &DAG, const char *Msg) {
9860b57cec5SDimitry Andric   MachineFunction &MF = DAG.getMachineFunction();
9870b57cec5SDimitry Andric   DAG.getContext()->diagnose(
9880b57cec5SDimitry Andric       DiagnosticInfoUnsupported(MF.getFunction(), Msg, DL.getDebugLoc()));
9890b57cec5SDimitry Andric }
9900b57cec5SDimitry Andric 
9910b57cec5SDimitry Andric // Test whether the given calling convention is supported.
9920b57cec5SDimitry Andric static bool callingConvSupported(CallingConv::ID CallConv) {
9930b57cec5SDimitry Andric   // We currently support the language-independent target-independent
9940b57cec5SDimitry Andric   // conventions. We don't yet have a way to annotate calls with properties like
9950b57cec5SDimitry Andric   // "cold", and we don't have any call-clobbered registers, so these are mostly
9960b57cec5SDimitry Andric   // all handled the same.
9970b57cec5SDimitry Andric   return CallConv == CallingConv::C || CallConv == CallingConv::Fast ||
9980b57cec5SDimitry Andric          CallConv == CallingConv::Cold ||
9990b57cec5SDimitry Andric          CallConv == CallingConv::PreserveMost ||
10000b57cec5SDimitry Andric          CallConv == CallingConv::PreserveAll ||
10018bcb0991SDimitry Andric          CallConv == CallingConv::CXX_FAST_TLS ||
10025ffd83dbSDimitry Andric          CallConv == CallingConv::WASM_EmscriptenInvoke ||
10035ffd83dbSDimitry Andric          CallConv == CallingConv::Swift;
10040b57cec5SDimitry Andric }
10050b57cec5SDimitry Andric 
10060b57cec5SDimitry Andric SDValue
10070b57cec5SDimitry Andric WebAssemblyTargetLowering::LowerCall(CallLoweringInfo &CLI,
10080b57cec5SDimitry Andric                                      SmallVectorImpl<SDValue> &InVals) const {
10090b57cec5SDimitry Andric   SelectionDAG &DAG = CLI.DAG;
10100b57cec5SDimitry Andric   SDLoc DL = CLI.DL;
10110b57cec5SDimitry Andric   SDValue Chain = CLI.Chain;
10120b57cec5SDimitry Andric   SDValue Callee = CLI.Callee;
10130b57cec5SDimitry Andric   MachineFunction &MF = DAG.getMachineFunction();
10140b57cec5SDimitry Andric   auto Layout = MF.getDataLayout();
10150b57cec5SDimitry Andric 
10160b57cec5SDimitry Andric   CallingConv::ID CallConv = CLI.CallConv;
10170b57cec5SDimitry Andric   if (!callingConvSupported(CallConv))
10180b57cec5SDimitry Andric     fail(DL, DAG,
10190b57cec5SDimitry Andric          "WebAssembly doesn't support language-specific or target-specific "
10200b57cec5SDimitry Andric          "calling conventions yet");
10210b57cec5SDimitry Andric   if (CLI.IsPatchPoint)
10220b57cec5SDimitry Andric     fail(DL, DAG, "WebAssembly doesn't support patch point yet");
10230b57cec5SDimitry Andric 
10248bcb0991SDimitry Andric   if (CLI.IsTailCall) {
10255ffd83dbSDimitry Andric     auto NoTail = [&](const char *Msg) {
10265ffd83dbSDimitry Andric       if (CLI.CB && CLI.CB->isMustTailCall())
10275ffd83dbSDimitry Andric         fail(DL, DAG, Msg);
10285ffd83dbSDimitry Andric       CLI.IsTailCall = false;
10295ffd83dbSDimitry Andric     };
10305ffd83dbSDimitry Andric 
10315ffd83dbSDimitry Andric     if (!Subtarget->hasTailCall())
10325ffd83dbSDimitry Andric       NoTail("WebAssembly 'tail-call' feature not enabled");
10335ffd83dbSDimitry Andric 
10345ffd83dbSDimitry Andric     // Varargs calls cannot be tail calls because the buffer is on the stack
10355ffd83dbSDimitry Andric     if (CLI.IsVarArg)
10365ffd83dbSDimitry Andric       NoTail("WebAssembly does not support varargs tail calls");
10375ffd83dbSDimitry Andric 
10388bcb0991SDimitry Andric     // Do not tail call unless caller and callee return types match
10398bcb0991SDimitry Andric     const Function &F = MF.getFunction();
10408bcb0991SDimitry Andric     const TargetMachine &TM = getTargetMachine();
10418bcb0991SDimitry Andric     Type *RetTy = F.getReturnType();
10428bcb0991SDimitry Andric     SmallVector<MVT, 4> CallerRetTys;
10438bcb0991SDimitry Andric     SmallVector<MVT, 4> CalleeRetTys;
10448bcb0991SDimitry Andric     computeLegalValueVTs(F, TM, RetTy, CallerRetTys);
10458bcb0991SDimitry Andric     computeLegalValueVTs(F, TM, CLI.RetTy, CalleeRetTys);
10468bcb0991SDimitry Andric     bool TypesMatch = CallerRetTys.size() == CalleeRetTys.size() &&
10478bcb0991SDimitry Andric                       std::equal(CallerRetTys.begin(), CallerRetTys.end(),
10488bcb0991SDimitry Andric                                  CalleeRetTys.begin());
10495ffd83dbSDimitry Andric     if (!TypesMatch)
10505ffd83dbSDimitry Andric       NoTail("WebAssembly tail call requires caller and callee return types to "
10515ffd83dbSDimitry Andric              "match");
10525ffd83dbSDimitry Andric 
10535ffd83dbSDimitry Andric     // If pointers to local stack values are passed, we cannot tail call
10545ffd83dbSDimitry Andric     if (CLI.CB) {
10555ffd83dbSDimitry Andric       for (auto &Arg : CLI.CB->args()) {
10565ffd83dbSDimitry Andric         Value *Val = Arg.get();
10575ffd83dbSDimitry Andric         // Trace the value back through pointer operations
10585ffd83dbSDimitry Andric         while (true) {
10595ffd83dbSDimitry Andric           Value *Src = Val->stripPointerCastsAndAliases();
10605ffd83dbSDimitry Andric           if (auto *GEP = dyn_cast<GetElementPtrInst>(Src))
10615ffd83dbSDimitry Andric             Src = GEP->getPointerOperand();
10625ffd83dbSDimitry Andric           if (Val == Src)
10635ffd83dbSDimitry Andric             break;
10645ffd83dbSDimitry Andric           Val = Src;
10650b57cec5SDimitry Andric         }
10665ffd83dbSDimitry Andric         if (isa<AllocaInst>(Val)) {
10675ffd83dbSDimitry Andric           NoTail(
10685ffd83dbSDimitry Andric               "WebAssembly does not support tail calling with stack arguments");
10695ffd83dbSDimitry Andric           break;
10708bcb0991SDimitry Andric         }
10718bcb0991SDimitry Andric       }
10728bcb0991SDimitry Andric     }
10738bcb0991SDimitry Andric   }
10740b57cec5SDimitry Andric 
10750b57cec5SDimitry Andric   SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
10760b57cec5SDimitry Andric   SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
10770b57cec5SDimitry Andric   SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
10788bcb0991SDimitry Andric 
10798bcb0991SDimitry Andric   // The generic code may have added an sret argument. If we're lowering an
10808bcb0991SDimitry Andric   // invoke function, the ABI requires that the function pointer be the first
10818bcb0991SDimitry Andric   // argument, so we may have to swap the arguments.
10828bcb0991SDimitry Andric   if (CallConv == CallingConv::WASM_EmscriptenInvoke && Outs.size() >= 2 &&
10838bcb0991SDimitry Andric       Outs[0].Flags.isSRet()) {
10848bcb0991SDimitry Andric     std::swap(Outs[0], Outs[1]);
10858bcb0991SDimitry Andric     std::swap(OutVals[0], OutVals[1]);
10868bcb0991SDimitry Andric   }
10878bcb0991SDimitry Andric 
10885ffd83dbSDimitry Andric   bool HasSwiftSelfArg = false;
10895ffd83dbSDimitry Andric   bool HasSwiftErrorArg = false;
10900b57cec5SDimitry Andric   unsigned NumFixedArgs = 0;
10910b57cec5SDimitry Andric   for (unsigned I = 0; I < Outs.size(); ++I) {
10920b57cec5SDimitry Andric     const ISD::OutputArg &Out = Outs[I];
10930b57cec5SDimitry Andric     SDValue &OutVal = OutVals[I];
10945ffd83dbSDimitry Andric     HasSwiftSelfArg |= Out.Flags.isSwiftSelf();
10955ffd83dbSDimitry Andric     HasSwiftErrorArg |= Out.Flags.isSwiftError();
10960b57cec5SDimitry Andric     if (Out.Flags.isNest())
10970b57cec5SDimitry Andric       fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
10980b57cec5SDimitry Andric     if (Out.Flags.isInAlloca())
10990b57cec5SDimitry Andric       fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
11000b57cec5SDimitry Andric     if (Out.Flags.isInConsecutiveRegs())
11010b57cec5SDimitry Andric       fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
11020b57cec5SDimitry Andric     if (Out.Flags.isInConsecutiveRegsLast())
11030b57cec5SDimitry Andric       fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
11040b57cec5SDimitry Andric     if (Out.Flags.isByVal() && Out.Flags.getByValSize() != 0) {
11050b57cec5SDimitry Andric       auto &MFI = MF.getFrameInfo();
11060b57cec5SDimitry Andric       int FI = MFI.CreateStackObject(Out.Flags.getByValSize(),
11075ffd83dbSDimitry Andric                                      Out.Flags.getNonZeroByValAlign(),
11080b57cec5SDimitry Andric                                      /*isSS=*/false);
11090b57cec5SDimitry Andric       SDValue SizeNode =
11100b57cec5SDimitry Andric           DAG.getConstant(Out.Flags.getByValSize(), DL, MVT::i32);
11110b57cec5SDimitry Andric       SDValue FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
11120b57cec5SDimitry Andric       Chain = DAG.getMemcpy(
11135ffd83dbSDimitry Andric           Chain, DL, FINode, OutVal, SizeNode, Out.Flags.getNonZeroByValAlign(),
11140b57cec5SDimitry Andric           /*isVolatile*/ false, /*AlwaysInline=*/false,
11150b57cec5SDimitry Andric           /*isTailCall*/ false, MachinePointerInfo(), MachinePointerInfo());
11160b57cec5SDimitry Andric       OutVal = FINode;
11170b57cec5SDimitry Andric     }
11180b57cec5SDimitry Andric     // Count the number of fixed args *after* legalization.
11190b57cec5SDimitry Andric     NumFixedArgs += Out.IsFixed;
11200b57cec5SDimitry Andric   }
11210b57cec5SDimitry Andric 
11220b57cec5SDimitry Andric   bool IsVarArg = CLI.IsVarArg;
11230b57cec5SDimitry Andric   auto PtrVT = getPointerTy(Layout);
11240b57cec5SDimitry Andric 
11255ffd83dbSDimitry Andric   // For swiftcc, emit additional swiftself and swifterror arguments
11265ffd83dbSDimitry Andric   // if there aren't. These additional arguments are also added for callee
11275ffd83dbSDimitry Andric   // signature They are necessary to match callee and caller signature for
11285ffd83dbSDimitry Andric   // indirect call.
11295ffd83dbSDimitry Andric   if (CallConv == CallingConv::Swift) {
11305ffd83dbSDimitry Andric     if (!HasSwiftSelfArg) {
11315ffd83dbSDimitry Andric       NumFixedArgs++;
11325ffd83dbSDimitry Andric       ISD::OutputArg Arg;
11335ffd83dbSDimitry Andric       Arg.Flags.setSwiftSelf();
11345ffd83dbSDimitry Andric       CLI.Outs.push_back(Arg);
11355ffd83dbSDimitry Andric       SDValue ArgVal = DAG.getUNDEF(PtrVT);
11365ffd83dbSDimitry Andric       CLI.OutVals.push_back(ArgVal);
11375ffd83dbSDimitry Andric     }
11385ffd83dbSDimitry Andric     if (!HasSwiftErrorArg) {
11395ffd83dbSDimitry Andric       NumFixedArgs++;
11405ffd83dbSDimitry Andric       ISD::OutputArg Arg;
11415ffd83dbSDimitry Andric       Arg.Flags.setSwiftError();
11425ffd83dbSDimitry Andric       CLI.Outs.push_back(Arg);
11435ffd83dbSDimitry Andric       SDValue ArgVal = DAG.getUNDEF(PtrVT);
11445ffd83dbSDimitry Andric       CLI.OutVals.push_back(ArgVal);
11455ffd83dbSDimitry Andric     }
11465ffd83dbSDimitry Andric   }
11475ffd83dbSDimitry Andric 
11480b57cec5SDimitry Andric   // Analyze operands of the call, assigning locations to each operand.
11490b57cec5SDimitry Andric   SmallVector<CCValAssign, 16> ArgLocs;
11500b57cec5SDimitry Andric   CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext());
11510b57cec5SDimitry Andric 
11520b57cec5SDimitry Andric   if (IsVarArg) {
11530b57cec5SDimitry Andric     // Outgoing non-fixed arguments are placed in a buffer. First
11540b57cec5SDimitry Andric     // compute their offsets and the total amount of buffer space needed.
11550b57cec5SDimitry Andric     for (unsigned I = NumFixedArgs; I < Outs.size(); ++I) {
11560b57cec5SDimitry Andric       const ISD::OutputArg &Out = Outs[I];
11570b57cec5SDimitry Andric       SDValue &Arg = OutVals[I];
11580b57cec5SDimitry Andric       EVT VT = Arg.getValueType();
11590b57cec5SDimitry Andric       assert(VT != MVT::iPTR && "Legalized args should be concrete");
11600b57cec5SDimitry Andric       Type *Ty = VT.getTypeForEVT(*DAG.getContext());
11615ffd83dbSDimitry Andric       Align Alignment =
11625ffd83dbSDimitry Andric           std::max(Out.Flags.getNonZeroOrigAlign(), Layout.getABITypeAlign(Ty));
11635ffd83dbSDimitry Andric       unsigned Offset =
11645ffd83dbSDimitry Andric           CCInfo.AllocateStack(Layout.getTypeAllocSize(Ty), Alignment);
11650b57cec5SDimitry Andric       CCInfo.addLoc(CCValAssign::getMem(ArgLocs.size(), VT.getSimpleVT(),
11660b57cec5SDimitry Andric                                         Offset, VT.getSimpleVT(),
11670b57cec5SDimitry Andric                                         CCValAssign::Full));
11680b57cec5SDimitry Andric     }
11690b57cec5SDimitry Andric   }
11700b57cec5SDimitry Andric 
11710b57cec5SDimitry Andric   unsigned NumBytes = CCInfo.getAlignedCallFrameSize();
11720b57cec5SDimitry Andric 
11730b57cec5SDimitry Andric   SDValue FINode;
11740b57cec5SDimitry Andric   if (IsVarArg && NumBytes) {
11750b57cec5SDimitry Andric     // For non-fixed arguments, next emit stores to store the argument values
11760b57cec5SDimitry Andric     // to the stack buffer at the offsets computed above.
11770b57cec5SDimitry Andric     int FI = MF.getFrameInfo().CreateStackObject(NumBytes,
11780b57cec5SDimitry Andric                                                  Layout.getStackAlignment(),
11790b57cec5SDimitry Andric                                                  /*isSS=*/false);
11800b57cec5SDimitry Andric     unsigned ValNo = 0;
11810b57cec5SDimitry Andric     SmallVector<SDValue, 8> Chains;
1182e8d8bef9SDimitry Andric     for (SDValue Arg : drop_begin(OutVals, NumFixedArgs)) {
11830b57cec5SDimitry Andric       assert(ArgLocs[ValNo].getValNo() == ValNo &&
11840b57cec5SDimitry Andric              "ArgLocs should remain in order and only hold varargs args");
11850b57cec5SDimitry Andric       unsigned Offset = ArgLocs[ValNo++].getLocMemOffset();
11860b57cec5SDimitry Andric       FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
11870b57cec5SDimitry Andric       SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, FINode,
11880b57cec5SDimitry Andric                                 DAG.getConstant(Offset, DL, PtrVT));
11890b57cec5SDimitry Andric       Chains.push_back(
11900b57cec5SDimitry Andric           DAG.getStore(Chain, DL, Arg, Add,
1191e8d8bef9SDimitry Andric                        MachinePointerInfo::getFixedStack(MF, FI, Offset)));
11920b57cec5SDimitry Andric     }
11930b57cec5SDimitry Andric     if (!Chains.empty())
11940b57cec5SDimitry Andric       Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
11950b57cec5SDimitry Andric   } else if (IsVarArg) {
11960b57cec5SDimitry Andric     FINode = DAG.getIntPtrConstant(0, DL);
11970b57cec5SDimitry Andric   }
11980b57cec5SDimitry Andric 
11990b57cec5SDimitry Andric   if (Callee->getOpcode() == ISD::GlobalAddress) {
12000b57cec5SDimitry Andric     // If the callee is a GlobalAddress node (quite common, every direct call
12010b57cec5SDimitry Andric     // is) turn it into a TargetGlobalAddress node so that LowerGlobalAddress
12020b57cec5SDimitry Andric     // doesn't at MO_GOT which is not needed for direct calls.
12030b57cec5SDimitry Andric     GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Callee);
12040b57cec5SDimitry Andric     Callee = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
12050b57cec5SDimitry Andric                                         getPointerTy(DAG.getDataLayout()),
12060b57cec5SDimitry Andric                                         GA->getOffset());
12070b57cec5SDimitry Andric     Callee = DAG.getNode(WebAssemblyISD::Wrapper, DL,
12080b57cec5SDimitry Andric                          getPointerTy(DAG.getDataLayout()), Callee);
12090b57cec5SDimitry Andric   }
12100b57cec5SDimitry Andric 
12110b57cec5SDimitry Andric   // Compute the operands for the CALLn node.
12120b57cec5SDimitry Andric   SmallVector<SDValue, 16> Ops;
12130b57cec5SDimitry Andric   Ops.push_back(Chain);
12140b57cec5SDimitry Andric   Ops.push_back(Callee);
12150b57cec5SDimitry Andric 
12160b57cec5SDimitry Andric   // Add all fixed arguments. Note that for non-varargs calls, NumFixedArgs
12170b57cec5SDimitry Andric   // isn't reliable.
12180b57cec5SDimitry Andric   Ops.append(OutVals.begin(),
12190b57cec5SDimitry Andric              IsVarArg ? OutVals.begin() + NumFixedArgs : OutVals.end());
12200b57cec5SDimitry Andric   // Add a pointer to the vararg buffer.
12210b57cec5SDimitry Andric   if (IsVarArg)
12220b57cec5SDimitry Andric     Ops.push_back(FINode);
12230b57cec5SDimitry Andric 
12240b57cec5SDimitry Andric   SmallVector<EVT, 8> InTys;
12250b57cec5SDimitry Andric   for (const auto &In : Ins) {
12260b57cec5SDimitry Andric     assert(!In.Flags.isByVal() && "byval is not valid for return values");
12270b57cec5SDimitry Andric     assert(!In.Flags.isNest() && "nest is not valid for return values");
12280b57cec5SDimitry Andric     if (In.Flags.isInAlloca())
12290b57cec5SDimitry Andric       fail(DL, DAG, "WebAssembly hasn't implemented inalloca return values");
12300b57cec5SDimitry Andric     if (In.Flags.isInConsecutiveRegs())
12310b57cec5SDimitry Andric       fail(DL, DAG, "WebAssembly hasn't implemented cons regs return values");
12320b57cec5SDimitry Andric     if (In.Flags.isInConsecutiveRegsLast())
12330b57cec5SDimitry Andric       fail(DL, DAG,
12340b57cec5SDimitry Andric            "WebAssembly hasn't implemented cons regs last return values");
12355ffd83dbSDimitry Andric     // Ignore In.getNonZeroOrigAlign() because all our arguments are passed in
12360b57cec5SDimitry Andric     // registers.
12370b57cec5SDimitry Andric     InTys.push_back(In.VT);
12380b57cec5SDimitry Andric   }
12390b57cec5SDimitry Andric 
1240fe6060f1SDimitry Andric   // Lastly, if this is a call to a funcref we need to add an instruction
1241fe6060f1SDimitry Andric   // table.set to the chain and transform the call.
124206c3fb27SDimitry Andric   if (CLI.CB && WebAssembly::isWebAssemblyFuncrefType(
124306c3fb27SDimitry Andric                     CLI.CB->getCalledOperand()->getType())) {
1244fe6060f1SDimitry Andric     // In the absence of function references proposal where a funcref call is
1245fe6060f1SDimitry Andric     // lowered to call_ref, using reference types we generate a table.set to set
1246fe6060f1SDimitry Andric     // the funcref to a special table used solely for this purpose, followed by
1247fe6060f1SDimitry Andric     // a call_indirect. Here we just generate the table set, and return the
1248fe6060f1SDimitry Andric     // SDValue of the table.set so that LowerCall can finalize the lowering by
1249fe6060f1SDimitry Andric     // generating the call_indirect.
1250fe6060f1SDimitry Andric     SDValue Chain = Ops[0];
1251fe6060f1SDimitry Andric 
1252fe6060f1SDimitry Andric     MCSymbolWasm *Table = WebAssembly::getOrCreateFuncrefCallTableSymbol(
1253fe6060f1SDimitry Andric         MF.getContext(), Subtarget);
1254fe6060f1SDimitry Andric     SDValue Sym = DAG.getMCSymbol(Table, PtrVT);
1255fe6060f1SDimitry Andric     SDValue TableSlot = DAG.getConstant(0, DL, MVT::i32);
1256fe6060f1SDimitry Andric     SDValue TableSetOps[] = {Chain, Sym, TableSlot, Callee};
1257fe6060f1SDimitry Andric     SDValue TableSet = DAG.getMemIntrinsicNode(
1258fe6060f1SDimitry Andric         WebAssemblyISD::TABLE_SET, DL, DAG.getVTList(MVT::Other), TableSetOps,
1259fe6060f1SDimitry Andric         MVT::funcref,
1260fe6060f1SDimitry Andric         // Machine Mem Operand args
1261349cc55cSDimitry Andric         MachinePointerInfo(
1262349cc55cSDimitry Andric             WebAssembly::WasmAddressSpace::WASM_ADDRESS_SPACE_FUNCREF),
1263fe6060f1SDimitry Andric         CLI.CB->getCalledOperand()->getPointerAlignment(DAG.getDataLayout()),
1264fe6060f1SDimitry Andric         MachineMemOperand::MOStore);
1265fe6060f1SDimitry Andric 
1266fe6060f1SDimitry Andric     Ops[0] = TableSet; // The new chain is the TableSet itself
1267fe6060f1SDimitry Andric   }
1268fe6060f1SDimitry Andric 
12690b57cec5SDimitry Andric   if (CLI.IsTailCall) {
12700b57cec5SDimitry Andric     // ret_calls do not return values to the current frame
12710b57cec5SDimitry Andric     SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
12720b57cec5SDimitry Andric     return DAG.getNode(WebAssemblyISD::RET_CALL, DL, NodeTys, Ops);
12730b57cec5SDimitry Andric   }
12740b57cec5SDimitry Andric 
12750b57cec5SDimitry Andric   InTys.push_back(MVT::Other);
12760b57cec5SDimitry Andric   SDVTList InTyList = DAG.getVTList(InTys);
12775ffd83dbSDimitry Andric   SDValue Res = DAG.getNode(WebAssemblyISD::CALL, DL, InTyList, Ops);
12780b57cec5SDimitry Andric 
12795ffd83dbSDimitry Andric   for (size_t I = 0; I < Ins.size(); ++I)
12805ffd83dbSDimitry Andric     InVals.push_back(Res.getValue(I));
12815ffd83dbSDimitry Andric 
12825ffd83dbSDimitry Andric   // Return the chain
12835ffd83dbSDimitry Andric   return Res.getValue(Ins.size());
12840b57cec5SDimitry Andric }
12850b57cec5SDimitry Andric 
12860b57cec5SDimitry Andric bool WebAssemblyTargetLowering::CanLowerReturn(
12870b57cec5SDimitry Andric     CallingConv::ID /*CallConv*/, MachineFunction & /*MF*/, bool /*IsVarArg*/,
12880b57cec5SDimitry Andric     const SmallVectorImpl<ISD::OutputArg> &Outs,
12890b57cec5SDimitry Andric     LLVMContext & /*Context*/) const {
12908bcb0991SDimitry Andric   // WebAssembly can only handle returning tuples with multivalue enabled
12918bcb0991SDimitry Andric   return Subtarget->hasMultivalue() || Outs.size() <= 1;
12920b57cec5SDimitry Andric }
12930b57cec5SDimitry Andric 
12940b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerReturn(
12950b57cec5SDimitry Andric     SDValue Chain, CallingConv::ID CallConv, bool /*IsVarArg*/,
12960b57cec5SDimitry Andric     const SmallVectorImpl<ISD::OutputArg> &Outs,
12970b57cec5SDimitry Andric     const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
12980b57cec5SDimitry Andric     SelectionDAG &DAG) const {
12998bcb0991SDimitry Andric   assert((Subtarget->hasMultivalue() || Outs.size() <= 1) &&
13008bcb0991SDimitry Andric          "MVP WebAssembly can only return up to one value");
13010b57cec5SDimitry Andric   if (!callingConvSupported(CallConv))
13020b57cec5SDimitry Andric     fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
13030b57cec5SDimitry Andric 
13040b57cec5SDimitry Andric   SmallVector<SDValue, 4> RetOps(1, Chain);
13050b57cec5SDimitry Andric   RetOps.append(OutVals.begin(), OutVals.end());
13060b57cec5SDimitry Andric   Chain = DAG.getNode(WebAssemblyISD::RETURN, DL, MVT::Other, RetOps);
13070b57cec5SDimitry Andric 
13080b57cec5SDimitry Andric   // Record the number and types of the return values.
13090b57cec5SDimitry Andric   for (const ISD::OutputArg &Out : Outs) {
13100b57cec5SDimitry Andric     assert(!Out.Flags.isByVal() && "byval is not valid for return values");
13110b57cec5SDimitry Andric     assert(!Out.Flags.isNest() && "nest is not valid for return values");
13120b57cec5SDimitry Andric     assert(Out.IsFixed && "non-fixed return value is not valid");
13130b57cec5SDimitry Andric     if (Out.Flags.isInAlloca())
13140b57cec5SDimitry Andric       fail(DL, DAG, "WebAssembly hasn't implemented inalloca results");
13150b57cec5SDimitry Andric     if (Out.Flags.isInConsecutiveRegs())
13160b57cec5SDimitry Andric       fail(DL, DAG, "WebAssembly hasn't implemented cons regs results");
13170b57cec5SDimitry Andric     if (Out.Flags.isInConsecutiveRegsLast())
13180b57cec5SDimitry Andric       fail(DL, DAG, "WebAssembly hasn't implemented cons regs last results");
13190b57cec5SDimitry Andric   }
13200b57cec5SDimitry Andric 
13210b57cec5SDimitry Andric   return Chain;
13220b57cec5SDimitry Andric }
13230b57cec5SDimitry Andric 
13240b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerFormalArguments(
13250b57cec5SDimitry Andric     SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
13260b57cec5SDimitry Andric     const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
13270b57cec5SDimitry Andric     SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
13280b57cec5SDimitry Andric   if (!callingConvSupported(CallConv))
13290b57cec5SDimitry Andric     fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
13300b57cec5SDimitry Andric 
13310b57cec5SDimitry Andric   MachineFunction &MF = DAG.getMachineFunction();
13320b57cec5SDimitry Andric   auto *MFI = MF.getInfo<WebAssemblyFunctionInfo>();
13330b57cec5SDimitry Andric 
13340b57cec5SDimitry Andric   // Set up the incoming ARGUMENTS value, which serves to represent the liveness
13350b57cec5SDimitry Andric   // of the incoming values before they're represented by virtual registers.
13360b57cec5SDimitry Andric   MF.getRegInfo().addLiveIn(WebAssembly::ARGUMENTS);
13370b57cec5SDimitry Andric 
13385ffd83dbSDimitry Andric   bool HasSwiftErrorArg = false;
13395ffd83dbSDimitry Andric   bool HasSwiftSelfArg = false;
13400b57cec5SDimitry Andric   for (const ISD::InputArg &In : Ins) {
13415ffd83dbSDimitry Andric     HasSwiftSelfArg |= In.Flags.isSwiftSelf();
13425ffd83dbSDimitry Andric     HasSwiftErrorArg |= In.Flags.isSwiftError();
13430b57cec5SDimitry Andric     if (In.Flags.isInAlloca())
13440b57cec5SDimitry Andric       fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
13450b57cec5SDimitry Andric     if (In.Flags.isNest())
13460b57cec5SDimitry Andric       fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
13470b57cec5SDimitry Andric     if (In.Flags.isInConsecutiveRegs())
13480b57cec5SDimitry Andric       fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
13490b57cec5SDimitry Andric     if (In.Flags.isInConsecutiveRegsLast())
13500b57cec5SDimitry Andric       fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
13515ffd83dbSDimitry Andric     // Ignore In.getNonZeroOrigAlign() because all our arguments are passed in
13520b57cec5SDimitry Andric     // registers.
13530b57cec5SDimitry Andric     InVals.push_back(In.Used ? DAG.getNode(WebAssemblyISD::ARGUMENT, DL, In.VT,
13540b57cec5SDimitry Andric                                            DAG.getTargetConstant(InVals.size(),
13550b57cec5SDimitry Andric                                                                  DL, MVT::i32))
13560b57cec5SDimitry Andric                              : DAG.getUNDEF(In.VT));
13570b57cec5SDimitry Andric 
13580b57cec5SDimitry Andric     // Record the number and types of arguments.
13590b57cec5SDimitry Andric     MFI->addParam(In.VT);
13600b57cec5SDimitry Andric   }
13610b57cec5SDimitry Andric 
13625ffd83dbSDimitry Andric   // For swiftcc, emit additional swiftself and swifterror arguments
13635ffd83dbSDimitry Andric   // if there aren't. These additional arguments are also added for callee
13645ffd83dbSDimitry Andric   // signature They are necessary to match callee and caller signature for
13655ffd83dbSDimitry Andric   // indirect call.
13665ffd83dbSDimitry Andric   auto PtrVT = getPointerTy(MF.getDataLayout());
13675ffd83dbSDimitry Andric   if (CallConv == CallingConv::Swift) {
13685ffd83dbSDimitry Andric     if (!HasSwiftSelfArg) {
13695ffd83dbSDimitry Andric       MFI->addParam(PtrVT);
13705ffd83dbSDimitry Andric     }
13715ffd83dbSDimitry Andric     if (!HasSwiftErrorArg) {
13725ffd83dbSDimitry Andric       MFI->addParam(PtrVT);
13735ffd83dbSDimitry Andric     }
13745ffd83dbSDimitry Andric   }
13750b57cec5SDimitry Andric   // Varargs are copied into a buffer allocated by the caller, and a pointer to
13760b57cec5SDimitry Andric   // the buffer is passed as an argument.
13770b57cec5SDimitry Andric   if (IsVarArg) {
13780b57cec5SDimitry Andric     MVT PtrVT = getPointerTy(MF.getDataLayout());
13798bcb0991SDimitry Andric     Register VarargVreg =
13800b57cec5SDimitry Andric         MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrVT));
13810b57cec5SDimitry Andric     MFI->setVarargBufferVreg(VarargVreg);
13820b57cec5SDimitry Andric     Chain = DAG.getCopyToReg(
13830b57cec5SDimitry Andric         Chain, DL, VarargVreg,
13840b57cec5SDimitry Andric         DAG.getNode(WebAssemblyISD::ARGUMENT, DL, PtrVT,
13850b57cec5SDimitry Andric                     DAG.getTargetConstant(Ins.size(), DL, MVT::i32)));
13860b57cec5SDimitry Andric     MFI->addParam(PtrVT);
13870b57cec5SDimitry Andric   }
13880b57cec5SDimitry Andric 
13890b57cec5SDimitry Andric   // Record the number and types of arguments and results.
13900b57cec5SDimitry Andric   SmallVector<MVT, 4> Params;
13910b57cec5SDimitry Andric   SmallVector<MVT, 4> Results;
13925ffd83dbSDimitry Andric   computeSignatureVTs(MF.getFunction().getFunctionType(), &MF.getFunction(),
13935ffd83dbSDimitry Andric                       MF.getFunction(), DAG.getTarget(), Params, Results);
13940b57cec5SDimitry Andric   for (MVT VT : Results)
13950b57cec5SDimitry Andric     MFI->addResult(VT);
13960b57cec5SDimitry Andric   // TODO: Use signatures in WebAssemblyMachineFunctionInfo too and unify
13970b57cec5SDimitry Andric   // the param logic here with ComputeSignatureVTs
13980b57cec5SDimitry Andric   assert(MFI->getParams().size() == Params.size() &&
13990b57cec5SDimitry Andric          std::equal(MFI->getParams().begin(), MFI->getParams().end(),
14000b57cec5SDimitry Andric                     Params.begin()));
14010b57cec5SDimitry Andric 
14020b57cec5SDimitry Andric   return Chain;
14030b57cec5SDimitry Andric }
14040b57cec5SDimitry Andric 
14050b57cec5SDimitry Andric void WebAssemblyTargetLowering::ReplaceNodeResults(
14060b57cec5SDimitry Andric     SDNode *N, SmallVectorImpl<SDValue> &Results, SelectionDAG &DAG) const {
14070b57cec5SDimitry Andric   switch (N->getOpcode()) {
14080b57cec5SDimitry Andric   case ISD::SIGN_EXTEND_INREG:
14090b57cec5SDimitry Andric     // Do not add any results, signifying that N should not be custom lowered
14100b57cec5SDimitry Andric     // after all. This happens because simd128 turns on custom lowering for
14110b57cec5SDimitry Andric     // SIGN_EXTEND_INREG, but for non-vector sign extends the result might be an
14120b57cec5SDimitry Andric     // illegal type.
14130b57cec5SDimitry Andric     break;
141406c3fb27SDimitry Andric   case ISD::SIGN_EXTEND_VECTOR_INREG:
141506c3fb27SDimitry Andric   case ISD::ZERO_EXTEND_VECTOR_INREG:
141606c3fb27SDimitry Andric     // Do not add any results, signifying that N should not be custom lowered.
141706c3fb27SDimitry Andric     // EXTEND_VECTOR_INREG is implemented for some vectors, but not all.
141806c3fb27SDimitry Andric     break;
14190b57cec5SDimitry Andric   default:
14200b57cec5SDimitry Andric     llvm_unreachable(
14210b57cec5SDimitry Andric         "ReplaceNodeResults not implemented for this op for WebAssembly!");
14220b57cec5SDimitry Andric   }
14230b57cec5SDimitry Andric }
14240b57cec5SDimitry Andric 
14250b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
14260b57cec5SDimitry Andric //  Custom lowering hooks.
14270b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
14280b57cec5SDimitry Andric 
14290b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerOperation(SDValue Op,
14300b57cec5SDimitry Andric                                                   SelectionDAG &DAG) const {
14310b57cec5SDimitry Andric   SDLoc DL(Op);
14320b57cec5SDimitry Andric   switch (Op.getOpcode()) {
14330b57cec5SDimitry Andric   default:
14340b57cec5SDimitry Andric     llvm_unreachable("unimplemented operation lowering");
14350b57cec5SDimitry Andric     return SDValue();
14360b57cec5SDimitry Andric   case ISD::FrameIndex:
14370b57cec5SDimitry Andric     return LowerFrameIndex(Op, DAG);
14380b57cec5SDimitry Andric   case ISD::GlobalAddress:
14390b57cec5SDimitry Andric     return LowerGlobalAddress(Op, DAG);
1440e8d8bef9SDimitry Andric   case ISD::GlobalTLSAddress:
1441e8d8bef9SDimitry Andric     return LowerGlobalTLSAddress(Op, DAG);
14420b57cec5SDimitry Andric   case ISD::ExternalSymbol:
14430b57cec5SDimitry Andric     return LowerExternalSymbol(Op, DAG);
14440b57cec5SDimitry Andric   case ISD::JumpTable:
14450b57cec5SDimitry Andric     return LowerJumpTable(Op, DAG);
14460b57cec5SDimitry Andric   case ISD::BR_JT:
14470b57cec5SDimitry Andric     return LowerBR_JT(Op, DAG);
14480b57cec5SDimitry Andric   case ISD::VASTART:
14490b57cec5SDimitry Andric     return LowerVASTART(Op, DAG);
14500b57cec5SDimitry Andric   case ISD::BlockAddress:
14510b57cec5SDimitry Andric   case ISD::BRIND:
14520b57cec5SDimitry Andric     fail(DL, DAG, "WebAssembly hasn't implemented computed gotos");
14530b57cec5SDimitry Andric     return SDValue();
14540b57cec5SDimitry Andric   case ISD::RETURNADDR:
14550b57cec5SDimitry Andric     return LowerRETURNADDR(Op, DAG);
14560b57cec5SDimitry Andric   case ISD::FRAMEADDR:
14570b57cec5SDimitry Andric     return LowerFRAMEADDR(Op, DAG);
14580b57cec5SDimitry Andric   case ISD::CopyToReg:
14590b57cec5SDimitry Andric     return LowerCopyToReg(Op, DAG);
14600b57cec5SDimitry Andric   case ISD::EXTRACT_VECTOR_ELT:
14610b57cec5SDimitry Andric   case ISD::INSERT_VECTOR_ELT:
14620b57cec5SDimitry Andric     return LowerAccessVectorElement(Op, DAG);
14630b57cec5SDimitry Andric   case ISD::INTRINSIC_VOID:
14640b57cec5SDimitry Andric   case ISD::INTRINSIC_WO_CHAIN:
14650b57cec5SDimitry Andric   case ISD::INTRINSIC_W_CHAIN:
14660b57cec5SDimitry Andric     return LowerIntrinsic(Op, DAG);
14670b57cec5SDimitry Andric   case ISD::SIGN_EXTEND_INREG:
14680b57cec5SDimitry Andric     return LowerSIGN_EXTEND_INREG(Op, DAG);
146906c3fb27SDimitry Andric   case ISD::ZERO_EXTEND_VECTOR_INREG:
147006c3fb27SDimitry Andric   case ISD::SIGN_EXTEND_VECTOR_INREG:
147106c3fb27SDimitry Andric     return LowerEXTEND_VECTOR_INREG(Op, DAG);
14720b57cec5SDimitry Andric   case ISD::BUILD_VECTOR:
14730b57cec5SDimitry Andric     return LowerBUILD_VECTOR(Op, DAG);
14740b57cec5SDimitry Andric   case ISD::VECTOR_SHUFFLE:
14750b57cec5SDimitry Andric     return LowerVECTOR_SHUFFLE(Op, DAG);
1476480093f4SDimitry Andric   case ISD::SETCC:
1477480093f4SDimitry Andric     return LowerSETCC(Op, DAG);
14780b57cec5SDimitry Andric   case ISD::SHL:
14790b57cec5SDimitry Andric   case ISD::SRA:
14800b57cec5SDimitry Andric   case ISD::SRL:
14810b57cec5SDimitry Andric     return LowerShift(Op, DAG);
1482fe6060f1SDimitry Andric   case ISD::FP_TO_SINT_SAT:
1483fe6060f1SDimitry Andric   case ISD::FP_TO_UINT_SAT:
1484fe6060f1SDimitry Andric     return LowerFP_TO_INT_SAT(Op, DAG);
1485fe6060f1SDimitry Andric   case ISD::LOAD:
1486fe6060f1SDimitry Andric     return LowerLoad(Op, DAG);
1487fe6060f1SDimitry Andric   case ISD::STORE:
1488fe6060f1SDimitry Andric     return LowerStore(Op, DAG);
1489349cc55cSDimitry Andric   case ISD::CTPOP:
1490349cc55cSDimitry Andric   case ISD::CTLZ:
1491349cc55cSDimitry Andric   case ISD::CTTZ:
1492349cc55cSDimitry Andric     return DAG.UnrollVectorOp(Op.getNode());
14930b57cec5SDimitry Andric   }
14940b57cec5SDimitry Andric }
14950b57cec5SDimitry Andric 
1496fe6060f1SDimitry Andric static bool IsWebAssemblyGlobal(SDValue Op) {
1497fe6060f1SDimitry Andric   if (const GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op))
1498fe6060f1SDimitry Andric     return WebAssembly::isWasmVarAddressSpace(GA->getAddressSpace());
1499fe6060f1SDimitry Andric 
1500fe6060f1SDimitry Andric   return false;
1501fe6060f1SDimitry Andric }
1502fe6060f1SDimitry Andric 
1503bdd1243dSDimitry Andric static std::optional<unsigned> IsWebAssemblyLocal(SDValue Op,
1504bdd1243dSDimitry Andric                                                   SelectionDAG &DAG) {
1505fe6060f1SDimitry Andric   const FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Op);
1506fe6060f1SDimitry Andric   if (!FI)
1507bdd1243dSDimitry Andric     return std::nullopt;
1508fe6060f1SDimitry Andric 
1509fe6060f1SDimitry Andric   auto &MF = DAG.getMachineFunction();
1510fe6060f1SDimitry Andric   return WebAssemblyFrameLowering::getLocalForStackObject(MF, FI->getIndex());
1511fe6060f1SDimitry Andric }
1512fe6060f1SDimitry Andric 
1513fe6060f1SDimitry Andric SDValue WebAssemblyTargetLowering::LowerStore(SDValue Op,
1514fe6060f1SDimitry Andric                                               SelectionDAG &DAG) const {
1515fe6060f1SDimitry Andric   SDLoc DL(Op);
1516fe6060f1SDimitry Andric   StoreSDNode *SN = cast<StoreSDNode>(Op.getNode());
1517fe6060f1SDimitry Andric   const SDValue &Value = SN->getValue();
1518fe6060f1SDimitry Andric   const SDValue &Base = SN->getBasePtr();
1519fe6060f1SDimitry Andric   const SDValue &Offset = SN->getOffset();
1520fe6060f1SDimitry Andric 
1521fe6060f1SDimitry Andric   if (IsWebAssemblyGlobal(Base)) {
1522fe6060f1SDimitry Andric     if (!Offset->isUndef())
1523fe6060f1SDimitry Andric       report_fatal_error("unexpected offset when storing to webassembly global",
1524fe6060f1SDimitry Andric                          false);
1525fe6060f1SDimitry Andric 
1526fe6060f1SDimitry Andric     SDVTList Tys = DAG.getVTList(MVT::Other);
1527fe6060f1SDimitry Andric     SDValue Ops[] = {SN->getChain(), Value, Base};
1528fe6060f1SDimitry Andric     return DAG.getMemIntrinsicNode(WebAssemblyISD::GLOBAL_SET, DL, Tys, Ops,
1529fe6060f1SDimitry Andric                                    SN->getMemoryVT(), SN->getMemOperand());
1530fe6060f1SDimitry Andric   }
1531fe6060f1SDimitry Andric 
1532bdd1243dSDimitry Andric   if (std::optional<unsigned> Local = IsWebAssemblyLocal(Base, DAG)) {
1533fe6060f1SDimitry Andric     if (!Offset->isUndef())
1534fe6060f1SDimitry Andric       report_fatal_error("unexpected offset when storing to webassembly local",
1535fe6060f1SDimitry Andric                          false);
1536fe6060f1SDimitry Andric 
1537fe6060f1SDimitry Andric     SDValue Idx = DAG.getTargetConstant(*Local, Base, MVT::i32);
1538fe6060f1SDimitry Andric     SDVTList Tys = DAG.getVTList(MVT::Other); // The chain.
1539fe6060f1SDimitry Andric     SDValue Ops[] = {SN->getChain(), Idx, Value};
1540fe6060f1SDimitry Andric     return DAG.getNode(WebAssemblyISD::LOCAL_SET, DL, Tys, Ops);
1541fe6060f1SDimitry Andric   }
1542fe6060f1SDimitry Andric 
1543bdd1243dSDimitry Andric   if (WebAssembly::isWasmVarAddressSpace(SN->getAddressSpace()))
1544bdd1243dSDimitry Andric     report_fatal_error(
1545bdd1243dSDimitry Andric         "Encountered an unlowerable store to the wasm_var address space",
1546bdd1243dSDimitry Andric         false);
1547bdd1243dSDimitry Andric 
1548fe6060f1SDimitry Andric   return Op;
1549fe6060f1SDimitry Andric }
1550fe6060f1SDimitry Andric 
1551fe6060f1SDimitry Andric SDValue WebAssemblyTargetLowering::LowerLoad(SDValue Op,
1552fe6060f1SDimitry Andric                                              SelectionDAG &DAG) const {
1553fe6060f1SDimitry Andric   SDLoc DL(Op);
1554fe6060f1SDimitry Andric   LoadSDNode *LN = cast<LoadSDNode>(Op.getNode());
1555fe6060f1SDimitry Andric   const SDValue &Base = LN->getBasePtr();
1556fe6060f1SDimitry Andric   const SDValue &Offset = LN->getOffset();
1557fe6060f1SDimitry Andric 
1558fe6060f1SDimitry Andric   if (IsWebAssemblyGlobal(Base)) {
1559fe6060f1SDimitry Andric     if (!Offset->isUndef())
1560fe6060f1SDimitry Andric       report_fatal_error(
1561fe6060f1SDimitry Andric           "unexpected offset when loading from webassembly global", false);
1562fe6060f1SDimitry Andric 
1563fe6060f1SDimitry Andric     SDVTList Tys = DAG.getVTList(LN->getValueType(0), MVT::Other);
1564fe6060f1SDimitry Andric     SDValue Ops[] = {LN->getChain(), Base};
1565fe6060f1SDimitry Andric     return DAG.getMemIntrinsicNode(WebAssemblyISD::GLOBAL_GET, DL, Tys, Ops,
1566fe6060f1SDimitry Andric                                    LN->getMemoryVT(), LN->getMemOperand());
1567fe6060f1SDimitry Andric   }
1568fe6060f1SDimitry Andric 
1569bdd1243dSDimitry Andric   if (std::optional<unsigned> Local = IsWebAssemblyLocal(Base, DAG)) {
1570fe6060f1SDimitry Andric     if (!Offset->isUndef())
1571fe6060f1SDimitry Andric       report_fatal_error(
1572fe6060f1SDimitry Andric           "unexpected offset when loading from webassembly local", false);
1573fe6060f1SDimitry Andric 
1574fe6060f1SDimitry Andric     SDValue Idx = DAG.getTargetConstant(*Local, Base, MVT::i32);
1575fe6060f1SDimitry Andric     EVT LocalVT = LN->getValueType(0);
1576fe6060f1SDimitry Andric     SDValue LocalGet = DAG.getNode(WebAssemblyISD::LOCAL_GET, DL, LocalVT,
1577fe6060f1SDimitry Andric                                    {LN->getChain(), Idx});
1578fe6060f1SDimitry Andric     SDValue Result = DAG.getMergeValues({LocalGet, LN->getChain()}, DL);
1579fe6060f1SDimitry Andric     assert(Result->getNumValues() == 2 && "Loads must carry a chain!");
1580fe6060f1SDimitry Andric     return Result;
1581fe6060f1SDimitry Andric   }
1582fe6060f1SDimitry Andric 
1583bdd1243dSDimitry Andric   if (WebAssembly::isWasmVarAddressSpace(LN->getAddressSpace()))
1584bdd1243dSDimitry Andric     report_fatal_error(
1585bdd1243dSDimitry Andric         "Encountered an unlowerable load from the wasm_var address space",
1586bdd1243dSDimitry Andric         false);
1587bdd1243dSDimitry Andric 
1588fe6060f1SDimitry Andric   return Op;
1589fe6060f1SDimitry Andric }
1590fe6060f1SDimitry Andric 
15910b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerCopyToReg(SDValue Op,
15920b57cec5SDimitry Andric                                                   SelectionDAG &DAG) const {
15930b57cec5SDimitry Andric   SDValue Src = Op.getOperand(2);
15940b57cec5SDimitry Andric   if (isa<FrameIndexSDNode>(Src.getNode())) {
15950b57cec5SDimitry Andric     // CopyToReg nodes don't support FrameIndex operands. Other targets select
15960b57cec5SDimitry Andric     // the FI to some LEA-like instruction, but since we don't have that, we
15970b57cec5SDimitry Andric     // need to insert some kind of instruction that can take an FI operand and
15980b57cec5SDimitry Andric     // produces a value usable by CopyToReg (i.e. in a vreg). So insert a dummy
15990b57cec5SDimitry Andric     // local.copy between Op and its FI operand.
16000b57cec5SDimitry Andric     SDValue Chain = Op.getOperand(0);
16010b57cec5SDimitry Andric     SDLoc DL(Op);
160204eeddc0SDimitry Andric     Register Reg = cast<RegisterSDNode>(Op.getOperand(1))->getReg();
16030b57cec5SDimitry Andric     EVT VT = Src.getValueType();
16040b57cec5SDimitry Andric     SDValue Copy(DAG.getMachineNode(VT == MVT::i32 ? WebAssembly::COPY_I32
16050b57cec5SDimitry Andric                                                    : WebAssembly::COPY_I64,
16060b57cec5SDimitry Andric                                     DL, VT, Src),
16070b57cec5SDimitry Andric                  0);
16080b57cec5SDimitry Andric     return Op.getNode()->getNumValues() == 1
16090b57cec5SDimitry Andric                ? DAG.getCopyToReg(Chain, DL, Reg, Copy)
16100b57cec5SDimitry Andric                : DAG.getCopyToReg(Chain, DL, Reg, Copy,
16110b57cec5SDimitry Andric                                   Op.getNumOperands() == 4 ? Op.getOperand(3)
16120b57cec5SDimitry Andric                                                            : SDValue());
16130b57cec5SDimitry Andric   }
16140b57cec5SDimitry Andric   return SDValue();
16150b57cec5SDimitry Andric }
16160b57cec5SDimitry Andric 
16170b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerFrameIndex(SDValue Op,
16180b57cec5SDimitry Andric                                                    SelectionDAG &DAG) const {
16190b57cec5SDimitry Andric   int FI = cast<FrameIndexSDNode>(Op)->getIndex();
16200b57cec5SDimitry Andric   return DAG.getTargetFrameIndex(FI, Op.getValueType());
16210b57cec5SDimitry Andric }
16220b57cec5SDimitry Andric 
16230b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerRETURNADDR(SDValue Op,
16240b57cec5SDimitry Andric                                                    SelectionDAG &DAG) const {
16250b57cec5SDimitry Andric   SDLoc DL(Op);
16260b57cec5SDimitry Andric 
16270b57cec5SDimitry Andric   if (!Subtarget->getTargetTriple().isOSEmscripten()) {
16280b57cec5SDimitry Andric     fail(DL, DAG,
16290b57cec5SDimitry Andric          "Non-Emscripten WebAssembly hasn't implemented "
16300b57cec5SDimitry Andric          "__builtin_return_address");
16310b57cec5SDimitry Andric     return SDValue();
16320b57cec5SDimitry Andric   }
16330b57cec5SDimitry Andric 
16340b57cec5SDimitry Andric   if (verifyReturnAddressArgumentIsConstant(Op, DAG))
16350b57cec5SDimitry Andric     return SDValue();
16360b57cec5SDimitry Andric 
1637349cc55cSDimitry Andric   unsigned Depth = Op.getConstantOperandVal(0);
16388bcb0991SDimitry Andric   MakeLibCallOptions CallOptions;
16390b57cec5SDimitry Andric   return makeLibCall(DAG, RTLIB::RETURN_ADDRESS, Op.getValueType(),
16408bcb0991SDimitry Andric                      {DAG.getConstant(Depth, DL, MVT::i32)}, CallOptions, DL)
16410b57cec5SDimitry Andric       .first;
16420b57cec5SDimitry Andric }
16430b57cec5SDimitry Andric 
16440b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerFRAMEADDR(SDValue Op,
16450b57cec5SDimitry Andric                                                   SelectionDAG &DAG) const {
16460b57cec5SDimitry Andric   // Non-zero depths are not supported by WebAssembly currently. Use the
16470b57cec5SDimitry Andric   // legalizer's default expansion, which is to return 0 (what this function is
16480b57cec5SDimitry Andric   // documented to do).
16490b57cec5SDimitry Andric   if (Op.getConstantOperandVal(0) > 0)
16500b57cec5SDimitry Andric     return SDValue();
16510b57cec5SDimitry Andric 
16520b57cec5SDimitry Andric   DAG.getMachineFunction().getFrameInfo().setFrameAddressIsTaken(true);
16530b57cec5SDimitry Andric   EVT VT = Op.getValueType();
16548bcb0991SDimitry Andric   Register FP =
16550b57cec5SDimitry Andric       Subtarget->getRegisterInfo()->getFrameRegister(DAG.getMachineFunction());
16560b57cec5SDimitry Andric   return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), FP, VT);
16570b57cec5SDimitry Andric }
16580b57cec5SDimitry Andric 
1659e8d8bef9SDimitry Andric SDValue
1660e8d8bef9SDimitry Andric WebAssemblyTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1661e8d8bef9SDimitry Andric                                                  SelectionDAG &DAG) const {
1662e8d8bef9SDimitry Andric   SDLoc DL(Op);
1663e8d8bef9SDimitry Andric   const auto *GA = cast<GlobalAddressSDNode>(Op);
1664e8d8bef9SDimitry Andric 
1665e8d8bef9SDimitry Andric   MachineFunction &MF = DAG.getMachineFunction();
1666e8d8bef9SDimitry Andric   if (!MF.getSubtarget<WebAssemblySubtarget>().hasBulkMemory())
1667e8d8bef9SDimitry Andric     report_fatal_error("cannot use thread-local storage without bulk memory",
1668e8d8bef9SDimitry Andric                        false);
1669e8d8bef9SDimitry Andric 
1670e8d8bef9SDimitry Andric   const GlobalValue *GV = GA->getGlobal();
1671e8d8bef9SDimitry Andric 
1672972a253aSDimitry Andric   // Currently only Emscripten supports dynamic linking with threads. Therefore,
1673972a253aSDimitry Andric   // on other targets, if we have thread-local storage, only the local-exec
1674972a253aSDimitry Andric   // model is possible.
1675972a253aSDimitry Andric   auto model = Subtarget->getTargetTriple().isOSEmscripten()
1676972a253aSDimitry Andric                    ? GV->getThreadLocalMode()
1677972a253aSDimitry Andric                    : GlobalValue::LocalExecTLSModel;
1678349cc55cSDimitry Andric 
1679349cc55cSDimitry Andric   // Unsupported TLS modes
1680349cc55cSDimitry Andric   assert(model != GlobalValue::NotThreadLocal);
1681349cc55cSDimitry Andric   assert(model != GlobalValue::InitialExecTLSModel);
1682349cc55cSDimitry Andric 
1683349cc55cSDimitry Andric   if (model == GlobalValue::LocalExecTLSModel ||
1684349cc55cSDimitry Andric       model == GlobalValue::LocalDynamicTLSModel ||
1685349cc55cSDimitry Andric       (model == GlobalValue::GeneralDynamicTLSModel &&
1686349cc55cSDimitry Andric        getTargetMachine().shouldAssumeDSOLocal(*GV->getParent(), GV))) {
1687349cc55cSDimitry Andric     // For DSO-local TLS variables we use offset from __tls_base
1688349cc55cSDimitry Andric 
1689349cc55cSDimitry Andric     MVT PtrVT = getPointerTy(DAG.getDataLayout());
1690e8d8bef9SDimitry Andric     auto GlobalGet = PtrVT == MVT::i64 ? WebAssembly::GLOBAL_GET_I64
1691e8d8bef9SDimitry Andric                                        : WebAssembly::GLOBAL_GET_I32;
1692e8d8bef9SDimitry Andric     const char *BaseName = MF.createExternalSymbolName("__tls_base");
1693e8d8bef9SDimitry Andric 
1694e8d8bef9SDimitry Andric     SDValue BaseAddr(
1695e8d8bef9SDimitry Andric         DAG.getMachineNode(GlobalGet, DL, PtrVT,
1696e8d8bef9SDimitry Andric                            DAG.getTargetExternalSymbol(BaseName, PtrVT)),
1697e8d8bef9SDimitry Andric         0);
1698e8d8bef9SDimitry Andric 
1699e8d8bef9SDimitry Andric     SDValue TLSOffset = DAG.getTargetGlobalAddress(
1700e8d8bef9SDimitry Andric         GV, DL, PtrVT, GA->getOffset(), WebAssemblyII::MO_TLS_BASE_REL);
1701349cc55cSDimitry Andric     SDValue SymOffset =
1702349cc55cSDimitry Andric         DAG.getNode(WebAssemblyISD::WrapperREL, DL, PtrVT, TLSOffset);
1703e8d8bef9SDimitry Andric 
1704349cc55cSDimitry Andric     return DAG.getNode(ISD::ADD, DL, PtrVT, BaseAddr, SymOffset);
1705349cc55cSDimitry Andric   }
1706349cc55cSDimitry Andric 
1707349cc55cSDimitry Andric   assert(model == GlobalValue::GeneralDynamicTLSModel);
1708349cc55cSDimitry Andric 
1709349cc55cSDimitry Andric   EVT VT = Op.getValueType();
1710349cc55cSDimitry Andric   return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
1711349cc55cSDimitry Andric                      DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT,
1712349cc55cSDimitry Andric                                                 GA->getOffset(),
1713349cc55cSDimitry Andric                                                 WebAssemblyII::MO_GOT_TLS));
1714e8d8bef9SDimitry Andric }
1715e8d8bef9SDimitry Andric 
17160b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerGlobalAddress(SDValue Op,
17170b57cec5SDimitry Andric                                                       SelectionDAG &DAG) const {
17180b57cec5SDimitry Andric   SDLoc DL(Op);
17190b57cec5SDimitry Andric   const auto *GA = cast<GlobalAddressSDNode>(Op);
17200b57cec5SDimitry Andric   EVT VT = Op.getValueType();
17210b57cec5SDimitry Andric   assert(GA->getTargetFlags() == 0 &&
17220b57cec5SDimitry Andric          "Unexpected target flags on generic GlobalAddressSDNode");
1723fe6060f1SDimitry Andric   if (!WebAssembly::isValidAddressSpace(GA->getAddressSpace()))
1724fe6060f1SDimitry Andric     fail(DL, DAG, "Invalid address space for WebAssembly target");
17250b57cec5SDimitry Andric 
17260b57cec5SDimitry Andric   unsigned OperandFlags = 0;
17270b57cec5SDimitry Andric   const GlobalValue *GV = GA->getGlobal();
17285f757f3fSDimitry Andric   // Since WebAssembly tables cannot yet be shared accross modules, we don't
17295f757f3fSDimitry Andric   // need special treatment for tables in PIC mode.
17305f757f3fSDimitry Andric   if (isPositionIndependent() &&
17315f757f3fSDimitry Andric       !WebAssembly::isWebAssemblyTableType(GV->getValueType())) {
17320b57cec5SDimitry Andric     if (getTargetMachine().shouldAssumeDSOLocal(*GV->getParent(), GV)) {
17330b57cec5SDimitry Andric       MachineFunction &MF = DAG.getMachineFunction();
17340b57cec5SDimitry Andric       MVT PtrVT = getPointerTy(MF.getDataLayout());
17350b57cec5SDimitry Andric       const char *BaseName;
17360b57cec5SDimitry Andric       if (GV->getValueType()->isFunctionTy()) {
17370b57cec5SDimitry Andric         BaseName = MF.createExternalSymbolName("__table_base");
17380b57cec5SDimitry Andric         OperandFlags = WebAssemblyII::MO_TABLE_BASE_REL;
1739972a253aSDimitry Andric       } else {
17400b57cec5SDimitry Andric         BaseName = MF.createExternalSymbolName("__memory_base");
17410b57cec5SDimitry Andric         OperandFlags = WebAssemblyII::MO_MEMORY_BASE_REL;
17420b57cec5SDimitry Andric       }
17430b57cec5SDimitry Andric       SDValue BaseAddr =
17440b57cec5SDimitry Andric           DAG.getNode(WebAssemblyISD::Wrapper, DL, PtrVT,
17450b57cec5SDimitry Andric                       DAG.getTargetExternalSymbol(BaseName, PtrVT));
17460b57cec5SDimitry Andric 
17470b57cec5SDimitry Andric       SDValue SymAddr = DAG.getNode(
1748349cc55cSDimitry Andric           WebAssemblyISD::WrapperREL, DL, VT,
17490b57cec5SDimitry Andric           DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT, GA->getOffset(),
17500b57cec5SDimitry Andric                                      OperandFlags));
17510b57cec5SDimitry Andric 
17520b57cec5SDimitry Andric       return DAG.getNode(ISD::ADD, DL, VT, BaseAddr, SymAddr);
17530b57cec5SDimitry Andric     }
1754349cc55cSDimitry Andric     OperandFlags = WebAssemblyII::MO_GOT;
17550b57cec5SDimitry Andric   }
17560b57cec5SDimitry Andric 
17570b57cec5SDimitry Andric   return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
17580b57cec5SDimitry Andric                      DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT,
17590b57cec5SDimitry Andric                                                 GA->getOffset(), OperandFlags));
17600b57cec5SDimitry Andric }
17610b57cec5SDimitry Andric 
17620b57cec5SDimitry Andric SDValue
17630b57cec5SDimitry Andric WebAssemblyTargetLowering::LowerExternalSymbol(SDValue Op,
17640b57cec5SDimitry Andric                                                SelectionDAG &DAG) const {
17650b57cec5SDimitry Andric   SDLoc DL(Op);
17660b57cec5SDimitry Andric   const auto *ES = cast<ExternalSymbolSDNode>(Op);
17670b57cec5SDimitry Andric   EVT VT = Op.getValueType();
17680b57cec5SDimitry Andric   assert(ES->getTargetFlags() == 0 &&
17690b57cec5SDimitry Andric          "Unexpected target flags on generic ExternalSymbolSDNode");
17700b57cec5SDimitry Andric   return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
17710b57cec5SDimitry Andric                      DAG.getTargetExternalSymbol(ES->getSymbol(), VT));
17720b57cec5SDimitry Andric }
17730b57cec5SDimitry Andric 
17740b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerJumpTable(SDValue Op,
17750b57cec5SDimitry Andric                                                   SelectionDAG &DAG) const {
17760b57cec5SDimitry Andric   // There's no need for a Wrapper node because we always incorporate a jump
17770b57cec5SDimitry Andric   // table operand into a BR_TABLE instruction, rather than ever
17780b57cec5SDimitry Andric   // materializing it in a register.
17790b57cec5SDimitry Andric   const JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
17800b57cec5SDimitry Andric   return DAG.getTargetJumpTable(JT->getIndex(), Op.getValueType(),
17810b57cec5SDimitry Andric                                 JT->getTargetFlags());
17820b57cec5SDimitry Andric }
17830b57cec5SDimitry Andric 
17840b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerBR_JT(SDValue Op,
17850b57cec5SDimitry Andric                                               SelectionDAG &DAG) const {
17860b57cec5SDimitry Andric   SDLoc DL(Op);
17870b57cec5SDimitry Andric   SDValue Chain = Op.getOperand(0);
17880b57cec5SDimitry Andric   const auto *JT = cast<JumpTableSDNode>(Op.getOperand(1));
17890b57cec5SDimitry Andric   SDValue Index = Op.getOperand(2);
17900b57cec5SDimitry Andric   assert(JT->getTargetFlags() == 0 && "WebAssembly doesn't set target flags");
17910b57cec5SDimitry Andric 
17920b57cec5SDimitry Andric   SmallVector<SDValue, 8> Ops;
17930b57cec5SDimitry Andric   Ops.push_back(Chain);
17940b57cec5SDimitry Andric   Ops.push_back(Index);
17950b57cec5SDimitry Andric 
17960b57cec5SDimitry Andric   MachineJumpTableInfo *MJTI = DAG.getMachineFunction().getJumpTableInfo();
17970b57cec5SDimitry Andric   const auto &MBBs = MJTI->getJumpTables()[JT->getIndex()].MBBs;
17980b57cec5SDimitry Andric 
17990b57cec5SDimitry Andric   // Add an operand for each case.
1800bdd1243dSDimitry Andric   for (auto *MBB : MBBs)
18010b57cec5SDimitry Andric     Ops.push_back(DAG.getBasicBlock(MBB));
18020b57cec5SDimitry Andric 
18035ffd83dbSDimitry Andric   // Add the first MBB as a dummy default target for now. This will be replaced
18045ffd83dbSDimitry Andric   // with the proper default target (and the preceding range check eliminated)
18055ffd83dbSDimitry Andric   // if possible by WebAssemblyFixBrTableDefaults.
18065ffd83dbSDimitry Andric   Ops.push_back(DAG.getBasicBlock(*MBBs.begin()));
18070b57cec5SDimitry Andric   return DAG.getNode(WebAssemblyISD::BR_TABLE, DL, MVT::Other, Ops);
18080b57cec5SDimitry Andric }
18090b57cec5SDimitry Andric 
18100b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerVASTART(SDValue Op,
18110b57cec5SDimitry Andric                                                 SelectionDAG &DAG) const {
18120b57cec5SDimitry Andric   SDLoc DL(Op);
18130b57cec5SDimitry Andric   EVT PtrVT = getPointerTy(DAG.getMachineFunction().getDataLayout());
18140b57cec5SDimitry Andric 
18150b57cec5SDimitry Andric   auto *MFI = DAG.getMachineFunction().getInfo<WebAssemblyFunctionInfo>();
18160b57cec5SDimitry Andric   const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
18170b57cec5SDimitry Andric 
18180b57cec5SDimitry Andric   SDValue ArgN = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
18190b57cec5SDimitry Andric                                     MFI->getVarargBufferVreg(), PtrVT);
18200b57cec5SDimitry Andric   return DAG.getStore(Op.getOperand(0), DL, ArgN, Op.getOperand(1),
1821e8d8bef9SDimitry Andric                       MachinePointerInfo(SV));
1822e8d8bef9SDimitry Andric }
1823e8d8bef9SDimitry Andric 
18240b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerIntrinsic(SDValue Op,
18250b57cec5SDimitry Andric                                                   SelectionDAG &DAG) const {
18260b57cec5SDimitry Andric   MachineFunction &MF = DAG.getMachineFunction();
18270b57cec5SDimitry Andric   unsigned IntNo;
18280b57cec5SDimitry Andric   switch (Op.getOpcode()) {
18290b57cec5SDimitry Andric   case ISD::INTRINSIC_VOID:
18300b57cec5SDimitry Andric   case ISD::INTRINSIC_W_CHAIN:
1831349cc55cSDimitry Andric     IntNo = Op.getConstantOperandVal(1);
18320b57cec5SDimitry Andric     break;
18330b57cec5SDimitry Andric   case ISD::INTRINSIC_WO_CHAIN:
1834349cc55cSDimitry Andric     IntNo = Op.getConstantOperandVal(0);
18350b57cec5SDimitry Andric     break;
18360b57cec5SDimitry Andric   default:
18370b57cec5SDimitry Andric     llvm_unreachable("Invalid intrinsic");
18380b57cec5SDimitry Andric   }
18390b57cec5SDimitry Andric   SDLoc DL(Op);
18400b57cec5SDimitry Andric 
18410b57cec5SDimitry Andric   switch (IntNo) {
18420b57cec5SDimitry Andric   default:
18430b57cec5SDimitry Andric     return SDValue(); // Don't custom lower most intrinsics.
18440b57cec5SDimitry Andric 
18450b57cec5SDimitry Andric   case Intrinsic::wasm_lsda: {
1846349cc55cSDimitry Andric     auto PtrVT = getPointerTy(MF.getDataLayout());
1847349cc55cSDimitry Andric     const char *SymName = MF.createExternalSymbolName(
1848349cc55cSDimitry Andric         "GCC_except_table" + std::to_string(MF.getFunctionNumber()));
1849349cc55cSDimitry Andric     if (isPositionIndependent()) {
1850349cc55cSDimitry Andric       SDValue Node = DAG.getTargetExternalSymbol(
1851349cc55cSDimitry Andric           SymName, PtrVT, WebAssemblyII::MO_MEMORY_BASE_REL);
1852349cc55cSDimitry Andric       const char *BaseName = MF.createExternalSymbolName("__memory_base");
1853349cc55cSDimitry Andric       SDValue BaseAddr =
1854349cc55cSDimitry Andric           DAG.getNode(WebAssemblyISD::Wrapper, DL, PtrVT,
1855349cc55cSDimitry Andric                       DAG.getTargetExternalSymbol(BaseName, PtrVT));
1856349cc55cSDimitry Andric       SDValue SymAddr =
1857349cc55cSDimitry Andric           DAG.getNode(WebAssemblyISD::WrapperREL, DL, PtrVT, Node);
1858349cc55cSDimitry Andric       return DAG.getNode(ISD::ADD, DL, PtrVT, BaseAddr, SymAddr);
18590b57cec5SDimitry Andric     }
1860349cc55cSDimitry Andric     SDValue Node = DAG.getTargetExternalSymbol(SymName, PtrVT);
1861349cc55cSDimitry Andric     return DAG.getNode(WebAssemblyISD::Wrapper, DL, PtrVT, Node);
1862e8d8bef9SDimitry Andric   }
1863e8d8bef9SDimitry Andric 
18645ffd83dbSDimitry Andric   case Intrinsic::wasm_shuffle: {
18655ffd83dbSDimitry Andric     // Drop in-chain and replace undefs, but otherwise pass through unchanged
18665ffd83dbSDimitry Andric     SDValue Ops[18];
18675ffd83dbSDimitry Andric     size_t OpIdx = 0;
18685ffd83dbSDimitry Andric     Ops[OpIdx++] = Op.getOperand(1);
18695ffd83dbSDimitry Andric     Ops[OpIdx++] = Op.getOperand(2);
18705ffd83dbSDimitry Andric     while (OpIdx < 18) {
18715ffd83dbSDimitry Andric       const SDValue &MaskIdx = Op.getOperand(OpIdx + 1);
1872*1db9f3b2SDimitry Andric       if (MaskIdx.isUndef() || MaskIdx.getNode()->getAsZExtVal() >= 32) {
187306c3fb27SDimitry Andric         bool isTarget = MaskIdx.getNode()->getOpcode() == ISD::TargetConstant;
187406c3fb27SDimitry Andric         Ops[OpIdx++] = DAG.getConstant(0, DL, MVT::i32, isTarget);
18755ffd83dbSDimitry Andric       } else {
18765ffd83dbSDimitry Andric         Ops[OpIdx++] = MaskIdx;
18775ffd83dbSDimitry Andric       }
18785ffd83dbSDimitry Andric     }
18795ffd83dbSDimitry Andric     return DAG.getNode(WebAssemblyISD::SHUFFLE, DL, Op.getValueType(), Ops);
18805ffd83dbSDimitry Andric   }
18810b57cec5SDimitry Andric   }
18820b57cec5SDimitry Andric }
18830b57cec5SDimitry Andric 
18840b57cec5SDimitry Andric SDValue
18850b57cec5SDimitry Andric WebAssemblyTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
18860b57cec5SDimitry Andric                                                   SelectionDAG &DAG) const {
18870b57cec5SDimitry Andric   SDLoc DL(Op);
18880b57cec5SDimitry Andric   // If sign extension operations are disabled, allow sext_inreg only if operand
18895ffd83dbSDimitry Andric   // is a vector extract of an i8 or i16 lane. SIMD does not depend on sign
18905ffd83dbSDimitry Andric   // extension operations, but allowing sext_inreg in this context lets us have
18915ffd83dbSDimitry Andric   // simple patterns to select extract_lane_s instructions. Expanding sext_inreg
18925ffd83dbSDimitry Andric   // everywhere would be simpler in this file, but would necessitate large and
18935ffd83dbSDimitry Andric   // brittle patterns to undo the expansion and select extract_lane_s
18945ffd83dbSDimitry Andric   // instructions.
18950b57cec5SDimitry Andric   assert(!Subtarget->hasSignExt() && Subtarget->hasSIMD128());
18965ffd83dbSDimitry Andric   if (Op.getOperand(0).getOpcode() != ISD::EXTRACT_VECTOR_ELT)
18975ffd83dbSDimitry Andric     return SDValue();
18985ffd83dbSDimitry Andric 
18990b57cec5SDimitry Andric   const SDValue &Extract = Op.getOperand(0);
19000b57cec5SDimitry Andric   MVT VecT = Extract.getOperand(0).getSimpleValueType();
19015ffd83dbSDimitry Andric   if (VecT.getVectorElementType().getSizeInBits() > 32)
19025ffd83dbSDimitry Andric     return SDValue();
19035ffd83dbSDimitry Andric   MVT ExtractedLaneT =
19045ffd83dbSDimitry Andric       cast<VTSDNode>(Op.getOperand(1).getNode())->getVT().getSimpleVT();
19050b57cec5SDimitry Andric   MVT ExtractedVecT =
19060b57cec5SDimitry Andric       MVT::getVectorVT(ExtractedLaneT, 128 / ExtractedLaneT.getSizeInBits());
19070b57cec5SDimitry Andric   if (ExtractedVecT == VecT)
19080b57cec5SDimitry Andric     return Op;
19095ffd83dbSDimitry Andric 
19100b57cec5SDimitry Andric   // Bitcast vector to appropriate type to ensure ISel pattern coverage
19115ffd83dbSDimitry Andric   const SDNode *Index = Extract.getOperand(1).getNode();
19125ffd83dbSDimitry Andric   if (!isa<ConstantSDNode>(Index))
19135ffd83dbSDimitry Andric     return SDValue();
1914*1db9f3b2SDimitry Andric   unsigned IndexVal = Index->getAsZExtVal();
19150b57cec5SDimitry Andric   unsigned Scale =
19160b57cec5SDimitry Andric       ExtractedVecT.getVectorNumElements() / VecT.getVectorNumElements();
19170b57cec5SDimitry Andric   assert(Scale > 1);
19180b57cec5SDimitry Andric   SDValue NewIndex =
19195ffd83dbSDimitry Andric       DAG.getConstant(IndexVal * Scale, DL, Index->getValueType(0));
19200b57cec5SDimitry Andric   SDValue NewExtract = DAG.getNode(
19210b57cec5SDimitry Andric       ISD::EXTRACT_VECTOR_ELT, DL, Extract.getValueType(),
19220b57cec5SDimitry Andric       DAG.getBitcast(ExtractedVecT, Extract.getOperand(0)), NewIndex);
19235ffd83dbSDimitry Andric   return DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, Op.getValueType(), NewExtract,
19245ffd83dbSDimitry Andric                      Op.getOperand(1));
19250b57cec5SDimitry Andric }
19260b57cec5SDimitry Andric 
192706c3fb27SDimitry Andric SDValue
192806c3fb27SDimitry Andric WebAssemblyTargetLowering::LowerEXTEND_VECTOR_INREG(SDValue Op,
192906c3fb27SDimitry Andric                                                     SelectionDAG &DAG) const {
193006c3fb27SDimitry Andric   SDLoc DL(Op);
193106c3fb27SDimitry Andric   EVT VT = Op.getValueType();
193206c3fb27SDimitry Andric   SDValue Src = Op.getOperand(0);
193306c3fb27SDimitry Andric   EVT SrcVT = Src.getValueType();
193406c3fb27SDimitry Andric 
193506c3fb27SDimitry Andric   if (SrcVT.getVectorElementType() == MVT::i1 ||
193606c3fb27SDimitry Andric       SrcVT.getVectorElementType() == MVT::i64)
193706c3fb27SDimitry Andric     return SDValue();
193806c3fb27SDimitry Andric 
193906c3fb27SDimitry Andric   assert(VT.getScalarSizeInBits() % SrcVT.getScalarSizeInBits() == 0 &&
194006c3fb27SDimitry Andric          "Unexpected extension factor.");
194106c3fb27SDimitry Andric   unsigned Scale = VT.getScalarSizeInBits() / SrcVT.getScalarSizeInBits();
194206c3fb27SDimitry Andric 
194306c3fb27SDimitry Andric   if (Scale != 2 && Scale != 4 && Scale != 8)
194406c3fb27SDimitry Andric     return SDValue();
194506c3fb27SDimitry Andric 
194606c3fb27SDimitry Andric   unsigned Ext;
194706c3fb27SDimitry Andric   switch (Op.getOpcode()) {
194806c3fb27SDimitry Andric   case ISD::ZERO_EXTEND_VECTOR_INREG:
194906c3fb27SDimitry Andric     Ext = WebAssemblyISD::EXTEND_LOW_U;
195006c3fb27SDimitry Andric     break;
195106c3fb27SDimitry Andric   case ISD::SIGN_EXTEND_VECTOR_INREG:
195206c3fb27SDimitry Andric     Ext = WebAssemblyISD::EXTEND_LOW_S;
195306c3fb27SDimitry Andric     break;
195406c3fb27SDimitry Andric   }
195506c3fb27SDimitry Andric 
195606c3fb27SDimitry Andric   SDValue Ret = Src;
195706c3fb27SDimitry Andric   while (Scale != 1) {
195806c3fb27SDimitry Andric     Ret = DAG.getNode(Ext, DL,
195906c3fb27SDimitry Andric                       Ret.getValueType()
196006c3fb27SDimitry Andric                           .widenIntegerVectorElementType(*DAG.getContext())
196106c3fb27SDimitry Andric                           .getHalfNumVectorElementsVT(*DAG.getContext()),
196206c3fb27SDimitry Andric                       Ret);
196306c3fb27SDimitry Andric     Scale /= 2;
196406c3fb27SDimitry Andric   }
196506c3fb27SDimitry Andric   assert(Ret.getValueType() == VT);
196606c3fb27SDimitry Andric   return Ret;
196706c3fb27SDimitry Andric }
196806c3fb27SDimitry Andric 
1969349cc55cSDimitry Andric static SDValue LowerConvertLow(SDValue Op, SelectionDAG &DAG) {
1970349cc55cSDimitry Andric   SDLoc DL(Op);
1971349cc55cSDimitry Andric   if (Op.getValueType() != MVT::v2f64)
1972349cc55cSDimitry Andric     return SDValue();
1973349cc55cSDimitry Andric 
1974349cc55cSDimitry Andric   auto GetConvertedLane = [](SDValue Op, unsigned &Opcode, SDValue &SrcVec,
1975349cc55cSDimitry Andric                              unsigned &Index) -> bool {
1976349cc55cSDimitry Andric     switch (Op.getOpcode()) {
1977349cc55cSDimitry Andric     case ISD::SINT_TO_FP:
1978349cc55cSDimitry Andric       Opcode = WebAssemblyISD::CONVERT_LOW_S;
1979349cc55cSDimitry Andric       break;
1980349cc55cSDimitry Andric     case ISD::UINT_TO_FP:
1981349cc55cSDimitry Andric       Opcode = WebAssemblyISD::CONVERT_LOW_U;
1982349cc55cSDimitry Andric       break;
1983349cc55cSDimitry Andric     case ISD::FP_EXTEND:
1984349cc55cSDimitry Andric       Opcode = WebAssemblyISD::PROMOTE_LOW;
1985349cc55cSDimitry Andric       break;
1986349cc55cSDimitry Andric     default:
1987349cc55cSDimitry Andric       return false;
1988349cc55cSDimitry Andric     }
1989349cc55cSDimitry Andric 
1990349cc55cSDimitry Andric     auto ExtractVector = Op.getOperand(0);
1991349cc55cSDimitry Andric     if (ExtractVector.getOpcode() != ISD::EXTRACT_VECTOR_ELT)
1992349cc55cSDimitry Andric       return false;
1993349cc55cSDimitry Andric 
1994349cc55cSDimitry Andric     if (!isa<ConstantSDNode>(ExtractVector.getOperand(1).getNode()))
1995349cc55cSDimitry Andric       return false;
1996349cc55cSDimitry Andric 
1997349cc55cSDimitry Andric     SrcVec = ExtractVector.getOperand(0);
1998349cc55cSDimitry Andric     Index = ExtractVector.getConstantOperandVal(1);
1999349cc55cSDimitry Andric     return true;
2000349cc55cSDimitry Andric   };
2001349cc55cSDimitry Andric 
2002349cc55cSDimitry Andric   unsigned LHSOpcode, RHSOpcode, LHSIndex, RHSIndex;
2003349cc55cSDimitry Andric   SDValue LHSSrcVec, RHSSrcVec;
2004349cc55cSDimitry Andric   if (!GetConvertedLane(Op.getOperand(0), LHSOpcode, LHSSrcVec, LHSIndex) ||
2005349cc55cSDimitry Andric       !GetConvertedLane(Op.getOperand(1), RHSOpcode, RHSSrcVec, RHSIndex))
2006349cc55cSDimitry Andric     return SDValue();
2007349cc55cSDimitry Andric 
2008349cc55cSDimitry Andric   if (LHSOpcode != RHSOpcode)
2009349cc55cSDimitry Andric     return SDValue();
2010349cc55cSDimitry Andric 
2011349cc55cSDimitry Andric   MVT ExpectedSrcVT;
2012349cc55cSDimitry Andric   switch (LHSOpcode) {
2013349cc55cSDimitry Andric   case WebAssemblyISD::CONVERT_LOW_S:
2014349cc55cSDimitry Andric   case WebAssemblyISD::CONVERT_LOW_U:
2015349cc55cSDimitry Andric     ExpectedSrcVT = MVT::v4i32;
2016349cc55cSDimitry Andric     break;
2017349cc55cSDimitry Andric   case WebAssemblyISD::PROMOTE_LOW:
2018349cc55cSDimitry Andric     ExpectedSrcVT = MVT::v4f32;
2019349cc55cSDimitry Andric     break;
2020349cc55cSDimitry Andric   }
2021349cc55cSDimitry Andric   if (LHSSrcVec.getValueType() != ExpectedSrcVT)
2022349cc55cSDimitry Andric     return SDValue();
2023349cc55cSDimitry Andric 
2024349cc55cSDimitry Andric   auto Src = LHSSrcVec;
2025349cc55cSDimitry Andric   if (LHSIndex != 0 || RHSIndex != 1 || LHSSrcVec != RHSSrcVec) {
2026349cc55cSDimitry Andric     // Shuffle the source vector so that the converted lanes are the low lanes.
2027349cc55cSDimitry Andric     Src = DAG.getVectorShuffle(
2028349cc55cSDimitry Andric         ExpectedSrcVT, DL, LHSSrcVec, RHSSrcVec,
2029349cc55cSDimitry Andric         {static_cast<int>(LHSIndex), static_cast<int>(RHSIndex) + 4, -1, -1});
2030349cc55cSDimitry Andric   }
2031349cc55cSDimitry Andric   return DAG.getNode(LHSOpcode, DL, MVT::v2f64, Src);
2032349cc55cSDimitry Andric }
2033349cc55cSDimitry Andric 
20340b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerBUILD_VECTOR(SDValue Op,
20350b57cec5SDimitry Andric                                                      SelectionDAG &DAG) const {
2036349cc55cSDimitry Andric   if (auto ConvertLow = LowerConvertLow(Op, DAG))
2037349cc55cSDimitry Andric     return ConvertLow;
2038349cc55cSDimitry Andric 
20390b57cec5SDimitry Andric   SDLoc DL(Op);
20400b57cec5SDimitry Andric   const EVT VecT = Op.getValueType();
20410b57cec5SDimitry Andric   const EVT LaneT = Op.getOperand(0).getValueType();
20420b57cec5SDimitry Andric   const size_t Lanes = Op.getNumOperands();
20435ffd83dbSDimitry Andric   bool CanSwizzle = VecT == MVT::v16i8;
20448bcb0991SDimitry Andric 
20458bcb0991SDimitry Andric   // BUILD_VECTORs are lowered to the instruction that initializes the highest
20468bcb0991SDimitry Andric   // possible number of lanes at once followed by a sequence of replace_lane
20478bcb0991SDimitry Andric   // instructions to individually initialize any remaining lanes.
20488bcb0991SDimitry Andric 
20498bcb0991SDimitry Andric   // TODO: Tune this. For example, lanewise swizzling is very expensive, so
20508bcb0991SDimitry Andric   // swizzled lanes should be given greater weight.
20518bcb0991SDimitry Andric 
2052fe6060f1SDimitry Andric   // TODO: Investigate looping rather than always extracting/replacing specific
2053fe6060f1SDimitry Andric   // lanes to fill gaps.
20548bcb0991SDimitry Andric 
20550b57cec5SDimitry Andric   auto IsConstant = [](const SDValue &V) {
20560b57cec5SDimitry Andric     return V.getOpcode() == ISD::Constant || V.getOpcode() == ISD::ConstantFP;
20570b57cec5SDimitry Andric   };
20580b57cec5SDimitry Andric 
20598bcb0991SDimitry Andric   // Returns the source vector and index vector pair if they exist. Checks for:
20608bcb0991SDimitry Andric   //   (extract_vector_elt
20618bcb0991SDimitry Andric   //     $src,
20628bcb0991SDimitry Andric   //     (sign_extend_inreg (extract_vector_elt $indices, $i))
20638bcb0991SDimitry Andric   //   )
20648bcb0991SDimitry Andric   auto GetSwizzleSrcs = [](size_t I, const SDValue &Lane) {
20658bcb0991SDimitry Andric     auto Bail = std::make_pair(SDValue(), SDValue());
20668bcb0991SDimitry Andric     if (Lane->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
20678bcb0991SDimitry Andric       return Bail;
20688bcb0991SDimitry Andric     const SDValue &SwizzleSrc = Lane->getOperand(0);
20698bcb0991SDimitry Andric     const SDValue &IndexExt = Lane->getOperand(1);
20708bcb0991SDimitry Andric     if (IndexExt->getOpcode() != ISD::SIGN_EXTEND_INREG)
20718bcb0991SDimitry Andric       return Bail;
20728bcb0991SDimitry Andric     const SDValue &Index = IndexExt->getOperand(0);
20738bcb0991SDimitry Andric     if (Index->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
20748bcb0991SDimitry Andric       return Bail;
20758bcb0991SDimitry Andric     const SDValue &SwizzleIndices = Index->getOperand(0);
20768bcb0991SDimitry Andric     if (SwizzleSrc.getValueType() != MVT::v16i8 ||
20778bcb0991SDimitry Andric         SwizzleIndices.getValueType() != MVT::v16i8 ||
20788bcb0991SDimitry Andric         Index->getOperand(1)->getOpcode() != ISD::Constant ||
20798bcb0991SDimitry Andric         Index->getConstantOperandVal(1) != I)
20808bcb0991SDimitry Andric       return Bail;
20818bcb0991SDimitry Andric     return std::make_pair(SwizzleSrc, SwizzleIndices);
20828bcb0991SDimitry Andric   };
20838bcb0991SDimitry Andric 
2084fe6060f1SDimitry Andric   // If the lane is extracted from another vector at a constant index, return
2085fe6060f1SDimitry Andric   // that vector. The source vector must not have more lanes than the dest
2086fe6060f1SDimitry Andric   // because the shufflevector indices are in terms of the destination lanes and
2087fe6060f1SDimitry Andric   // would not be able to address the smaller individual source lanes.
2088fe6060f1SDimitry Andric   auto GetShuffleSrc = [&](const SDValue &Lane) {
2089fe6060f1SDimitry Andric     if (Lane->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
2090fe6060f1SDimitry Andric       return SDValue();
2091fe6060f1SDimitry Andric     if (!isa<ConstantSDNode>(Lane->getOperand(1).getNode()))
2092fe6060f1SDimitry Andric       return SDValue();
2093fe6060f1SDimitry Andric     if (Lane->getOperand(0).getValueType().getVectorNumElements() >
2094fe6060f1SDimitry Andric         VecT.getVectorNumElements())
2095fe6060f1SDimitry Andric       return SDValue();
2096fe6060f1SDimitry Andric     return Lane->getOperand(0);
2097fe6060f1SDimitry Andric   };
2098fe6060f1SDimitry Andric 
20998bcb0991SDimitry Andric   using ValueEntry = std::pair<SDValue, size_t>;
21008bcb0991SDimitry Andric   SmallVector<ValueEntry, 16> SplatValueCounts;
21018bcb0991SDimitry Andric 
21028bcb0991SDimitry Andric   using SwizzleEntry = std::pair<std::pair<SDValue, SDValue>, size_t>;
21038bcb0991SDimitry Andric   SmallVector<SwizzleEntry, 16> SwizzleCounts;
21048bcb0991SDimitry Andric 
2105fe6060f1SDimitry Andric   using ShuffleEntry = std::pair<SDValue, size_t>;
2106fe6060f1SDimitry Andric   SmallVector<ShuffleEntry, 16> ShuffleCounts;
2107fe6060f1SDimitry Andric 
21088bcb0991SDimitry Andric   auto AddCount = [](auto &Counts, const auto &Val) {
2109e8d8bef9SDimitry Andric     auto CountIt =
2110e8d8bef9SDimitry Andric         llvm::find_if(Counts, [&Val](auto E) { return E.first == Val; });
21118bcb0991SDimitry Andric     if (CountIt == Counts.end()) {
21128bcb0991SDimitry Andric       Counts.emplace_back(Val, 1);
21130b57cec5SDimitry Andric     } else {
21140b57cec5SDimitry Andric       CountIt->second++;
21150b57cec5SDimitry Andric     }
21168bcb0991SDimitry Andric   };
21170b57cec5SDimitry Andric 
21188bcb0991SDimitry Andric   auto GetMostCommon = [](auto &Counts) {
21198bcb0991SDimitry Andric     auto CommonIt =
212081ad6265SDimitry Andric         std::max_element(Counts.begin(), Counts.end(), llvm::less_second());
21218bcb0991SDimitry Andric     assert(CommonIt != Counts.end() && "Unexpected all-undef build_vector");
21228bcb0991SDimitry Andric     return *CommonIt;
21238bcb0991SDimitry Andric   };
21248bcb0991SDimitry Andric 
21258bcb0991SDimitry Andric   size_t NumConstantLanes = 0;
21268bcb0991SDimitry Andric 
21278bcb0991SDimitry Andric   // Count eligible lanes for each type of vector creation op
21288bcb0991SDimitry Andric   for (size_t I = 0; I < Lanes; ++I) {
21298bcb0991SDimitry Andric     const SDValue &Lane = Op->getOperand(I);
21308bcb0991SDimitry Andric     if (Lane.isUndef())
21318bcb0991SDimitry Andric       continue;
21328bcb0991SDimitry Andric 
21338bcb0991SDimitry Andric     AddCount(SplatValueCounts, Lane);
21348bcb0991SDimitry Andric 
2135fe6060f1SDimitry Andric     if (IsConstant(Lane))
21368bcb0991SDimitry Andric       NumConstantLanes++;
2137fe6060f1SDimitry Andric     if (auto ShuffleSrc = GetShuffleSrc(Lane))
2138fe6060f1SDimitry Andric       AddCount(ShuffleCounts, ShuffleSrc);
2139fe6060f1SDimitry Andric     if (CanSwizzle) {
21408bcb0991SDimitry Andric       auto SwizzleSrcs = GetSwizzleSrcs(I, Lane);
21418bcb0991SDimitry Andric       if (SwizzleSrcs.first)
21428bcb0991SDimitry Andric         AddCount(SwizzleCounts, SwizzleSrcs);
21438bcb0991SDimitry Andric     }
21448bcb0991SDimitry Andric   }
21458bcb0991SDimitry Andric 
21468bcb0991SDimitry Andric   SDValue SplatValue;
21478bcb0991SDimitry Andric   size_t NumSplatLanes;
21488bcb0991SDimitry Andric   std::tie(SplatValue, NumSplatLanes) = GetMostCommon(SplatValueCounts);
21498bcb0991SDimitry Andric 
21508bcb0991SDimitry Andric   SDValue SwizzleSrc;
21518bcb0991SDimitry Andric   SDValue SwizzleIndices;
21528bcb0991SDimitry Andric   size_t NumSwizzleLanes = 0;
21538bcb0991SDimitry Andric   if (SwizzleCounts.size())
21548bcb0991SDimitry Andric     std::forward_as_tuple(std::tie(SwizzleSrc, SwizzleIndices),
21558bcb0991SDimitry Andric                           NumSwizzleLanes) = GetMostCommon(SwizzleCounts);
21568bcb0991SDimitry Andric 
2157fe6060f1SDimitry Andric   // Shuffles can draw from up to two vectors, so find the two most common
2158fe6060f1SDimitry Andric   // sources.
2159fe6060f1SDimitry Andric   SDValue ShuffleSrc1, ShuffleSrc2;
2160fe6060f1SDimitry Andric   size_t NumShuffleLanes = 0;
2161fe6060f1SDimitry Andric   if (ShuffleCounts.size()) {
2162fe6060f1SDimitry Andric     std::tie(ShuffleSrc1, NumShuffleLanes) = GetMostCommon(ShuffleCounts);
2163349cc55cSDimitry Andric     llvm::erase_if(ShuffleCounts,
2164349cc55cSDimitry Andric                    [&](const auto &Pair) { return Pair.first == ShuffleSrc1; });
2165fe6060f1SDimitry Andric   }
2166fe6060f1SDimitry Andric   if (ShuffleCounts.size()) {
2167fe6060f1SDimitry Andric     size_t AdditionalShuffleLanes;
2168fe6060f1SDimitry Andric     std::tie(ShuffleSrc2, AdditionalShuffleLanes) =
2169fe6060f1SDimitry Andric         GetMostCommon(ShuffleCounts);
2170fe6060f1SDimitry Andric     NumShuffleLanes += AdditionalShuffleLanes;
2171fe6060f1SDimitry Andric   }
2172fe6060f1SDimitry Andric 
21738bcb0991SDimitry Andric   // Predicate returning true if the lane is properly initialized by the
21748bcb0991SDimitry Andric   // original instruction
21758bcb0991SDimitry Andric   std::function<bool(size_t, const SDValue &)> IsLaneConstructed;
21768bcb0991SDimitry Andric   SDValue Result;
2177fe6060f1SDimitry Andric   // Prefer swizzles over shuffles over vector consts over splats
2178fe6060f1SDimitry Andric   if (NumSwizzleLanes >= NumShuffleLanes &&
2179fe6060f1SDimitry Andric       NumSwizzleLanes >= NumConstantLanes && NumSwizzleLanes >= NumSplatLanes) {
21808bcb0991SDimitry Andric     Result = DAG.getNode(WebAssemblyISD::SWIZZLE, DL, VecT, SwizzleSrc,
21818bcb0991SDimitry Andric                          SwizzleIndices);
21828bcb0991SDimitry Andric     auto Swizzled = std::make_pair(SwizzleSrc, SwizzleIndices);
21838bcb0991SDimitry Andric     IsLaneConstructed = [&, Swizzled](size_t I, const SDValue &Lane) {
21848bcb0991SDimitry Andric       return Swizzled == GetSwizzleSrcs(I, Lane);
21858bcb0991SDimitry Andric     };
2186fe6060f1SDimitry Andric   } else if (NumShuffleLanes >= NumConstantLanes &&
2187fe6060f1SDimitry Andric              NumShuffleLanes >= NumSplatLanes) {
2188fe6060f1SDimitry Andric     size_t DestLaneSize = VecT.getVectorElementType().getFixedSizeInBits() / 8;
2189fe6060f1SDimitry Andric     size_t DestLaneCount = VecT.getVectorNumElements();
2190fe6060f1SDimitry Andric     size_t Scale1 = 1;
2191fe6060f1SDimitry Andric     size_t Scale2 = 1;
2192fe6060f1SDimitry Andric     SDValue Src1 = ShuffleSrc1;
2193fe6060f1SDimitry Andric     SDValue Src2 = ShuffleSrc2 ? ShuffleSrc2 : DAG.getUNDEF(VecT);
2194fe6060f1SDimitry Andric     if (Src1.getValueType() != VecT) {
2195fe6060f1SDimitry Andric       size_t LaneSize =
2196fe6060f1SDimitry Andric           Src1.getValueType().getVectorElementType().getFixedSizeInBits() / 8;
2197fe6060f1SDimitry Andric       assert(LaneSize > DestLaneSize);
2198fe6060f1SDimitry Andric       Scale1 = LaneSize / DestLaneSize;
2199fe6060f1SDimitry Andric       Src1 = DAG.getBitcast(VecT, Src1);
2200fe6060f1SDimitry Andric     }
2201fe6060f1SDimitry Andric     if (Src2.getValueType() != VecT) {
2202fe6060f1SDimitry Andric       size_t LaneSize =
2203fe6060f1SDimitry Andric           Src2.getValueType().getVectorElementType().getFixedSizeInBits() / 8;
2204fe6060f1SDimitry Andric       assert(LaneSize > DestLaneSize);
2205fe6060f1SDimitry Andric       Scale2 = LaneSize / DestLaneSize;
2206fe6060f1SDimitry Andric       Src2 = DAG.getBitcast(VecT, Src2);
2207fe6060f1SDimitry Andric     }
2208fe6060f1SDimitry Andric 
2209fe6060f1SDimitry Andric     int Mask[16];
2210fe6060f1SDimitry Andric     assert(DestLaneCount <= 16);
2211fe6060f1SDimitry Andric     for (size_t I = 0; I < DestLaneCount; ++I) {
2212fe6060f1SDimitry Andric       const SDValue &Lane = Op->getOperand(I);
2213fe6060f1SDimitry Andric       SDValue Src = GetShuffleSrc(Lane);
2214fe6060f1SDimitry Andric       if (Src == ShuffleSrc1) {
2215fe6060f1SDimitry Andric         Mask[I] = Lane->getConstantOperandVal(1) * Scale1;
2216fe6060f1SDimitry Andric       } else if (Src && Src == ShuffleSrc2) {
2217fe6060f1SDimitry Andric         Mask[I] = DestLaneCount + Lane->getConstantOperandVal(1) * Scale2;
2218fe6060f1SDimitry Andric       } else {
2219fe6060f1SDimitry Andric         Mask[I] = -1;
2220fe6060f1SDimitry Andric       }
2221fe6060f1SDimitry Andric     }
2222fe6060f1SDimitry Andric     ArrayRef<int> MaskRef(Mask, DestLaneCount);
2223fe6060f1SDimitry Andric     Result = DAG.getVectorShuffle(VecT, DL, Src1, Src2, MaskRef);
2224fe6060f1SDimitry Andric     IsLaneConstructed = [&](size_t, const SDValue &Lane) {
2225fe6060f1SDimitry Andric       auto Src = GetShuffleSrc(Lane);
2226fe6060f1SDimitry Andric       return Src == ShuffleSrc1 || (Src && Src == ShuffleSrc2);
2227fe6060f1SDimitry Andric     };
2228fe6060f1SDimitry Andric   } else if (NumConstantLanes >= NumSplatLanes) {
22290b57cec5SDimitry Andric     SmallVector<SDValue, 16> ConstLanes;
22300b57cec5SDimitry Andric     for (const SDValue &Lane : Op->op_values()) {
22310b57cec5SDimitry Andric       if (IsConstant(Lane)) {
2232349cc55cSDimitry Andric         // Values may need to be fixed so that they will sign extend to be
2233349cc55cSDimitry Andric         // within the expected range during ISel. Check whether the value is in
2234349cc55cSDimitry Andric         // bounds based on the lane bit width and if it is out of bounds, lop
2235349cc55cSDimitry Andric         // off the extra bits and subtract 2^n to reflect giving the high bit
2236349cc55cSDimitry Andric         // value -2^(n-1) rather than +2^(n-1). Skip the i64 case because it
2237349cc55cSDimitry Andric         // cannot possibly be out of range.
2238349cc55cSDimitry Andric         auto *Const = dyn_cast<ConstantSDNode>(Lane.getNode());
2239349cc55cSDimitry Andric         int64_t Val = Const ? Const->getSExtValue() : 0;
2240349cc55cSDimitry Andric         uint64_t LaneBits = 128 / Lanes;
2241349cc55cSDimitry Andric         assert((LaneBits == 64 || Val >= -(1ll << (LaneBits - 1))) &&
2242349cc55cSDimitry Andric                "Unexpected out of bounds negative value");
2243349cc55cSDimitry Andric         if (Const && LaneBits != 64 && Val > (1ll << (LaneBits - 1)) - 1) {
224406c3fb27SDimitry Andric           uint64_t Mask = (1ll << LaneBits) - 1;
224506c3fb27SDimitry Andric           auto NewVal = (((uint64_t)Val & Mask) - (1ll << LaneBits)) & Mask;
2246349cc55cSDimitry Andric           ConstLanes.push_back(DAG.getConstant(NewVal, SDLoc(Lane), LaneT));
2247349cc55cSDimitry Andric         } else {
22480b57cec5SDimitry Andric           ConstLanes.push_back(Lane);
2249349cc55cSDimitry Andric         }
22500b57cec5SDimitry Andric       } else if (LaneT.isFloatingPoint()) {
22510b57cec5SDimitry Andric         ConstLanes.push_back(DAG.getConstantFP(0, DL, LaneT));
22520b57cec5SDimitry Andric       } else {
22530b57cec5SDimitry Andric         ConstLanes.push_back(DAG.getConstant(0, DL, LaneT));
22540b57cec5SDimitry Andric       }
22550b57cec5SDimitry Andric     }
22568bcb0991SDimitry Andric     Result = DAG.getBuildVector(VecT, DL, ConstLanes);
2257e8d8bef9SDimitry Andric     IsLaneConstructed = [&IsConstant](size_t _, const SDValue &Lane) {
22588bcb0991SDimitry Andric       return IsConstant(Lane);
22598bcb0991SDimitry Andric     };
2260e8d8bef9SDimitry Andric   } else {
2261bdd1243dSDimitry Andric     // Use a splat (which might be selected as a load splat)
22628bcb0991SDimitry Andric     Result = DAG.getSplatBuildVector(VecT, DL, SplatValue);
2263e8d8bef9SDimitry Andric     IsLaneConstructed = [&SplatValue](size_t _, const SDValue &Lane) {
22648bcb0991SDimitry Andric       return Lane == SplatValue;
22658bcb0991SDimitry Andric     };
22668bcb0991SDimitry Andric   }
22678bcb0991SDimitry Andric 
2268e8d8bef9SDimitry Andric   assert(Result);
2269e8d8bef9SDimitry Andric   assert(IsLaneConstructed);
2270e8d8bef9SDimitry Andric 
22718bcb0991SDimitry Andric   // Add replace_lane instructions for any unhandled values
22720b57cec5SDimitry Andric   for (size_t I = 0; I < Lanes; ++I) {
22730b57cec5SDimitry Andric     const SDValue &Lane = Op->getOperand(I);
22748bcb0991SDimitry Andric     if (!Lane.isUndef() && !IsLaneConstructed(I, Lane))
22750b57cec5SDimitry Andric       Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, DL, VecT, Result, Lane,
22760b57cec5SDimitry Andric                            DAG.getConstant(I, DL, MVT::i32));
22770b57cec5SDimitry Andric   }
22788bcb0991SDimitry Andric 
22790b57cec5SDimitry Andric   return Result;
22800b57cec5SDimitry Andric }
22810b57cec5SDimitry Andric 
22820b57cec5SDimitry Andric SDValue
22830b57cec5SDimitry Andric WebAssemblyTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
22840b57cec5SDimitry Andric                                                SelectionDAG &DAG) const {
22850b57cec5SDimitry Andric   SDLoc DL(Op);
22860b57cec5SDimitry Andric   ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(Op.getNode())->getMask();
22870b57cec5SDimitry Andric   MVT VecType = Op.getOperand(0).getSimpleValueType();
22880b57cec5SDimitry Andric   assert(VecType.is128BitVector() && "Unexpected shuffle vector type");
22890b57cec5SDimitry Andric   size_t LaneBytes = VecType.getVectorElementType().getSizeInBits() / 8;
22900b57cec5SDimitry Andric 
22910b57cec5SDimitry Andric   // Space for two vector args and sixteen mask indices
22920b57cec5SDimitry Andric   SDValue Ops[18];
22930b57cec5SDimitry Andric   size_t OpIdx = 0;
22940b57cec5SDimitry Andric   Ops[OpIdx++] = Op.getOperand(0);
22950b57cec5SDimitry Andric   Ops[OpIdx++] = Op.getOperand(1);
22960b57cec5SDimitry Andric 
22970b57cec5SDimitry Andric   // Expand mask indices to byte indices and materialize them as operands
22980b57cec5SDimitry Andric   for (int M : Mask) {
22990b57cec5SDimitry Andric     for (size_t J = 0; J < LaneBytes; ++J) {
2300bdd1243dSDimitry Andric       // Lower undefs (represented by -1 in mask) to {0..J}, which use a
2301bdd1243dSDimitry Andric       // whole lane of vector input, to allow further reduction at VM. E.g.
2302bdd1243dSDimitry Andric       // match an 8x16 byte shuffle to an equivalent cheaper 32x4 shuffle.
2303bdd1243dSDimitry Andric       uint64_t ByteIndex = M == -1 ? J : (uint64_t)M * LaneBytes + J;
23040b57cec5SDimitry Andric       Ops[OpIdx++] = DAG.getConstant(ByteIndex, DL, MVT::i32);
23050b57cec5SDimitry Andric     }
23060b57cec5SDimitry Andric   }
23070b57cec5SDimitry Andric 
23080b57cec5SDimitry Andric   return DAG.getNode(WebAssemblyISD::SHUFFLE, DL, Op.getValueType(), Ops);
23090b57cec5SDimitry Andric }
23100b57cec5SDimitry Andric 
2311480093f4SDimitry Andric SDValue WebAssemblyTargetLowering::LowerSETCC(SDValue Op,
2312480093f4SDimitry Andric                                               SelectionDAG &DAG) const {
2313480093f4SDimitry Andric   SDLoc DL(Op);
2314fe6060f1SDimitry Andric   // The legalizer does not know how to expand the unsupported comparison modes
2315fe6060f1SDimitry Andric   // of i64x2 vectors, so we manually unroll them here.
2316480093f4SDimitry Andric   assert(Op->getOperand(0)->getSimpleValueType(0) == MVT::v2i64);
2317480093f4SDimitry Andric   SmallVector<SDValue, 2> LHS, RHS;
2318480093f4SDimitry Andric   DAG.ExtractVectorElements(Op->getOperand(0), LHS);
2319480093f4SDimitry Andric   DAG.ExtractVectorElements(Op->getOperand(1), RHS);
2320480093f4SDimitry Andric   const SDValue &CC = Op->getOperand(2);
2321480093f4SDimitry Andric   auto MakeLane = [&](unsigned I) {
2322480093f4SDimitry Andric     return DAG.getNode(ISD::SELECT_CC, DL, MVT::i64, LHS[I], RHS[I],
2323480093f4SDimitry Andric                        DAG.getConstant(uint64_t(-1), DL, MVT::i64),
2324480093f4SDimitry Andric                        DAG.getConstant(uint64_t(0), DL, MVT::i64), CC);
2325480093f4SDimitry Andric   };
2326480093f4SDimitry Andric   return DAG.getBuildVector(Op->getValueType(0), DL,
2327480093f4SDimitry Andric                             {MakeLane(0), MakeLane(1)});
2328480093f4SDimitry Andric }
2329480093f4SDimitry Andric 
23300b57cec5SDimitry Andric SDValue
23310b57cec5SDimitry Andric WebAssemblyTargetLowering::LowerAccessVectorElement(SDValue Op,
23320b57cec5SDimitry Andric                                                     SelectionDAG &DAG) const {
23330b57cec5SDimitry Andric   // Allow constant lane indices, expand variable lane indices
23340b57cec5SDimitry Andric   SDNode *IdxNode = Op.getOperand(Op.getNumOperands() - 1).getNode();
233506c3fb27SDimitry Andric   if (isa<ConstantSDNode>(IdxNode)) {
2336bdd1243dSDimitry Andric     // Ensure the index type is i32 to match the tablegen patterns
2337*1db9f3b2SDimitry Andric     uint64_t Idx = IdxNode->getAsZExtVal();
2338bdd1243dSDimitry Andric     SmallVector<SDValue, 3> Ops(Op.getNode()->ops());
2339bdd1243dSDimitry Andric     Ops[Op.getNumOperands() - 1] =
2340bdd1243dSDimitry Andric         DAG.getConstant(Idx, SDLoc(IdxNode), MVT::i32);
2341bdd1243dSDimitry Andric     return DAG.getNode(Op.getOpcode(), SDLoc(Op), Op.getValueType(), Ops);
2342bdd1243dSDimitry Andric   }
23430b57cec5SDimitry Andric   // Perform default expansion
23440b57cec5SDimitry Andric   return SDValue();
23450b57cec5SDimitry Andric }
23460b57cec5SDimitry Andric 
23470b57cec5SDimitry Andric static SDValue unrollVectorShift(SDValue Op, SelectionDAG &DAG) {
23480b57cec5SDimitry Andric   EVT LaneT = Op.getSimpleValueType().getVectorElementType();
23490b57cec5SDimitry Andric   // 32-bit and 64-bit unrolled shifts will have proper semantics
23500b57cec5SDimitry Andric   if (LaneT.bitsGE(MVT::i32))
23510b57cec5SDimitry Andric     return DAG.UnrollVectorOp(Op.getNode());
23520b57cec5SDimitry Andric   // Otherwise mask the shift value to get proper semantics from 32-bit shift
23530b57cec5SDimitry Andric   SDLoc DL(Op);
23545ffd83dbSDimitry Andric   size_t NumLanes = Op.getSimpleValueType().getVectorNumElements();
23555ffd83dbSDimitry Andric   SDValue Mask = DAG.getConstant(LaneT.getSizeInBits() - 1, DL, MVT::i32);
23565ffd83dbSDimitry Andric   unsigned ShiftOpcode = Op.getOpcode();
23575ffd83dbSDimitry Andric   SmallVector<SDValue, 16> ShiftedElements;
23585ffd83dbSDimitry Andric   DAG.ExtractVectorElements(Op.getOperand(0), ShiftedElements, 0, 0, MVT::i32);
23595ffd83dbSDimitry Andric   SmallVector<SDValue, 16> ShiftElements;
23605ffd83dbSDimitry Andric   DAG.ExtractVectorElements(Op.getOperand(1), ShiftElements, 0, 0, MVT::i32);
23615ffd83dbSDimitry Andric   SmallVector<SDValue, 16> UnrolledOps;
23625ffd83dbSDimitry Andric   for (size_t i = 0; i < NumLanes; ++i) {
23635ffd83dbSDimitry Andric     SDValue MaskedShiftValue =
23645ffd83dbSDimitry Andric         DAG.getNode(ISD::AND, DL, MVT::i32, ShiftElements[i], Mask);
23655ffd83dbSDimitry Andric     SDValue ShiftedValue = ShiftedElements[i];
23665ffd83dbSDimitry Andric     if (ShiftOpcode == ISD::SRA)
23675ffd83dbSDimitry Andric       ShiftedValue = DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, MVT::i32,
23685ffd83dbSDimitry Andric                                  ShiftedValue, DAG.getValueType(LaneT));
23695ffd83dbSDimitry Andric     UnrolledOps.push_back(
23705ffd83dbSDimitry Andric         DAG.getNode(ShiftOpcode, DL, MVT::i32, ShiftedValue, MaskedShiftValue));
23715ffd83dbSDimitry Andric   }
23725ffd83dbSDimitry Andric   return DAG.getBuildVector(Op.getValueType(), DL, UnrolledOps);
23730b57cec5SDimitry Andric }
23740b57cec5SDimitry Andric 
23750b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerShift(SDValue Op,
23760b57cec5SDimitry Andric                                               SelectionDAG &DAG) const {
23770b57cec5SDimitry Andric   SDLoc DL(Op);
23780b57cec5SDimitry Andric 
23790b57cec5SDimitry Andric   // Only manually lower vector shifts
23800b57cec5SDimitry Andric   assert(Op.getSimpleValueType().isVector());
23810b57cec5SDimitry Andric 
238206c3fb27SDimitry Andric   uint64_t LaneBits = Op.getValueType().getScalarSizeInBits();
238306c3fb27SDimitry Andric   auto ShiftVal = Op.getOperand(1);
238406c3fb27SDimitry Andric 
238506c3fb27SDimitry Andric   // Try to skip bitmask operation since it is implied inside shift instruction
238606c3fb27SDimitry Andric   auto SkipImpliedMask = [](SDValue MaskOp, uint64_t MaskBits) {
238706c3fb27SDimitry Andric     if (MaskOp.getOpcode() != ISD::AND)
238806c3fb27SDimitry Andric       return MaskOp;
238906c3fb27SDimitry Andric     SDValue LHS = MaskOp.getOperand(0);
239006c3fb27SDimitry Andric     SDValue RHS = MaskOp.getOperand(1);
239106c3fb27SDimitry Andric     if (MaskOp.getValueType().isVector()) {
239206c3fb27SDimitry Andric       APInt MaskVal;
239306c3fb27SDimitry Andric       if (!ISD::isConstantSplatVector(RHS.getNode(), MaskVal))
239406c3fb27SDimitry Andric         std::swap(LHS, RHS);
239506c3fb27SDimitry Andric 
239606c3fb27SDimitry Andric       if (ISD::isConstantSplatVector(RHS.getNode(), MaskVal) &&
239706c3fb27SDimitry Andric           MaskVal == MaskBits)
239806c3fb27SDimitry Andric         MaskOp = LHS;
239906c3fb27SDimitry Andric     } else {
240006c3fb27SDimitry Andric       if (!isa<ConstantSDNode>(RHS.getNode()))
240106c3fb27SDimitry Andric         std::swap(LHS, RHS);
240206c3fb27SDimitry Andric 
240306c3fb27SDimitry Andric       auto ConstantRHS = dyn_cast<ConstantSDNode>(RHS.getNode());
240406c3fb27SDimitry Andric       if (ConstantRHS && ConstantRHS->getAPIntValue() == MaskBits)
240506c3fb27SDimitry Andric         MaskOp = LHS;
240606c3fb27SDimitry Andric     }
240706c3fb27SDimitry Andric 
240806c3fb27SDimitry Andric     return MaskOp;
240906c3fb27SDimitry Andric   };
241006c3fb27SDimitry Andric 
241106c3fb27SDimitry Andric   // Skip vector and operation
241206c3fb27SDimitry Andric   ShiftVal = SkipImpliedMask(ShiftVal, LaneBits - 1);
241306c3fb27SDimitry Andric   ShiftVal = DAG.getSplatValue(ShiftVal);
24145ffd83dbSDimitry Andric   if (!ShiftVal)
24150b57cec5SDimitry Andric     return unrollVectorShift(Op, DAG);
24160b57cec5SDimitry Andric 
241706c3fb27SDimitry Andric   // Skip scalar and operation
241806c3fb27SDimitry Andric   ShiftVal = SkipImpliedMask(ShiftVal, LaneBits - 1);
24195ffd83dbSDimitry Andric   // Use anyext because none of the high bits can affect the shift
24205ffd83dbSDimitry Andric   ShiftVal = DAG.getAnyExtOrTrunc(ShiftVal, DL, MVT::i32);
24210b57cec5SDimitry Andric 
24220b57cec5SDimitry Andric   unsigned Opcode;
24230b57cec5SDimitry Andric   switch (Op.getOpcode()) {
24240b57cec5SDimitry Andric   case ISD::SHL:
24250b57cec5SDimitry Andric     Opcode = WebAssemblyISD::VEC_SHL;
24260b57cec5SDimitry Andric     break;
24270b57cec5SDimitry Andric   case ISD::SRA:
24280b57cec5SDimitry Andric     Opcode = WebAssemblyISD::VEC_SHR_S;
24290b57cec5SDimitry Andric     break;
24300b57cec5SDimitry Andric   case ISD::SRL:
24310b57cec5SDimitry Andric     Opcode = WebAssemblyISD::VEC_SHR_U;
24320b57cec5SDimitry Andric     break;
24330b57cec5SDimitry Andric   default:
24340b57cec5SDimitry Andric     llvm_unreachable("unexpected opcode");
24350b57cec5SDimitry Andric   }
24365ffd83dbSDimitry Andric 
24375ffd83dbSDimitry Andric   return DAG.getNode(Opcode, DL, Op.getValueType(), Op.getOperand(0), ShiftVal);
24380b57cec5SDimitry Andric }
24390b57cec5SDimitry Andric 
2440fe6060f1SDimitry Andric SDValue WebAssemblyTargetLowering::LowerFP_TO_INT_SAT(SDValue Op,
2441fe6060f1SDimitry Andric                                                       SelectionDAG &DAG) const {
2442fe6060f1SDimitry Andric   SDLoc DL(Op);
2443fe6060f1SDimitry Andric   EVT ResT = Op.getValueType();
2444fe6060f1SDimitry Andric   EVT SatVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
2445fe6060f1SDimitry Andric 
2446fe6060f1SDimitry Andric   if ((ResT == MVT::i32 || ResT == MVT::i64) &&
2447fe6060f1SDimitry Andric       (SatVT == MVT::i32 || SatVT == MVT::i64))
2448fe6060f1SDimitry Andric     return Op;
2449fe6060f1SDimitry Andric 
2450fe6060f1SDimitry Andric   if (ResT == MVT::v4i32 && SatVT == MVT::i32)
2451fe6060f1SDimitry Andric     return Op;
2452fe6060f1SDimitry Andric 
2453fe6060f1SDimitry Andric   return SDValue();
2454fe6060f1SDimitry Andric }
2455fe6060f1SDimitry Andric 
24560b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
24575ffd83dbSDimitry Andric //   Custom DAG combine hooks
24580b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
24595ffd83dbSDimitry Andric static SDValue
24605ffd83dbSDimitry Andric performVECTOR_SHUFFLECombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
24615ffd83dbSDimitry Andric   auto &DAG = DCI.DAG;
24625ffd83dbSDimitry Andric   auto Shuffle = cast<ShuffleVectorSDNode>(N);
24635ffd83dbSDimitry Andric 
24645ffd83dbSDimitry Andric   // Hoist vector bitcasts that don't change the number of lanes out of unary
24655ffd83dbSDimitry Andric   // shuffles, where they are less likely to get in the way of other combines.
24665ffd83dbSDimitry Andric   // (shuffle (vNxT1 (bitcast (vNxT0 x))), undef, mask) ->
24675ffd83dbSDimitry Andric   //  (vNxT1 (bitcast (vNxT0 (shuffle x, undef, mask))))
24685ffd83dbSDimitry Andric   SDValue Bitcast = N->getOperand(0);
24695ffd83dbSDimitry Andric   if (Bitcast.getOpcode() != ISD::BITCAST)
24705ffd83dbSDimitry Andric     return SDValue();
24715ffd83dbSDimitry Andric   if (!N->getOperand(1).isUndef())
24725ffd83dbSDimitry Andric     return SDValue();
24735ffd83dbSDimitry Andric   SDValue CastOp = Bitcast.getOperand(0);
24745f757f3fSDimitry Andric   EVT SrcType = CastOp.getValueType();
24755f757f3fSDimitry Andric   EVT DstType = Bitcast.getValueType();
24765ffd83dbSDimitry Andric   if (!SrcType.is128BitVector() ||
24775ffd83dbSDimitry Andric       SrcType.getVectorNumElements() != DstType.getVectorNumElements())
24785ffd83dbSDimitry Andric     return SDValue();
24795ffd83dbSDimitry Andric   SDValue NewShuffle = DAG.getVectorShuffle(
24805ffd83dbSDimitry Andric       SrcType, SDLoc(N), CastOp, DAG.getUNDEF(SrcType), Shuffle->getMask());
24815ffd83dbSDimitry Andric   return DAG.getBitcast(DstType, NewShuffle);
24825ffd83dbSDimitry Andric }
24835ffd83dbSDimitry Andric 
2484bdd1243dSDimitry Andric /// Convert ({u,s}itofp vec) --> ({u,s}itofp ({s,z}ext vec)) so it doesn't get
2485bdd1243dSDimitry Andric /// split up into scalar instructions during legalization, and the vector
2486bdd1243dSDimitry Andric /// extending instructions are selected in performVectorExtendCombine below.
2487bdd1243dSDimitry Andric static SDValue
2488bdd1243dSDimitry Andric performVectorExtendToFPCombine(SDNode *N,
2489bdd1243dSDimitry Andric                                TargetLowering::DAGCombinerInfo &DCI) {
2490bdd1243dSDimitry Andric   auto &DAG = DCI.DAG;
2491bdd1243dSDimitry Andric   assert(N->getOpcode() == ISD::UINT_TO_FP ||
2492bdd1243dSDimitry Andric          N->getOpcode() == ISD::SINT_TO_FP);
2493bdd1243dSDimitry Andric 
2494bdd1243dSDimitry Andric   EVT InVT = N->getOperand(0)->getValueType(0);
2495bdd1243dSDimitry Andric   EVT ResVT = N->getValueType(0);
2496bdd1243dSDimitry Andric   MVT ExtVT;
2497bdd1243dSDimitry Andric   if (ResVT == MVT::v4f32 && (InVT == MVT::v4i16 || InVT == MVT::v4i8))
2498bdd1243dSDimitry Andric     ExtVT = MVT::v4i32;
2499bdd1243dSDimitry Andric   else if (ResVT == MVT::v2f64 && (InVT == MVT::v2i16 || InVT == MVT::v2i8))
2500bdd1243dSDimitry Andric     ExtVT = MVT::v2i32;
2501bdd1243dSDimitry Andric   else
2502bdd1243dSDimitry Andric     return SDValue();
2503bdd1243dSDimitry Andric 
2504bdd1243dSDimitry Andric   unsigned Op =
2505bdd1243dSDimitry Andric       N->getOpcode() == ISD::UINT_TO_FP ? ISD::ZERO_EXTEND : ISD::SIGN_EXTEND;
2506bdd1243dSDimitry Andric   SDValue Conv = DAG.getNode(Op, SDLoc(N), ExtVT, N->getOperand(0));
2507bdd1243dSDimitry Andric   return DAG.getNode(N->getOpcode(), SDLoc(N), ResVT, Conv);
2508bdd1243dSDimitry Andric }
2509bdd1243dSDimitry Andric 
2510fe6060f1SDimitry Andric static SDValue
2511fe6060f1SDimitry Andric performVectorExtendCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
2512e8d8bef9SDimitry Andric   auto &DAG = DCI.DAG;
2513e8d8bef9SDimitry Andric   assert(N->getOpcode() == ISD::SIGN_EXTEND ||
2514e8d8bef9SDimitry Andric          N->getOpcode() == ISD::ZERO_EXTEND);
2515e8d8bef9SDimitry Andric 
2516e8d8bef9SDimitry Andric   // Combine ({s,z}ext (extract_subvector src, i)) into a widening operation if
2517e8d8bef9SDimitry Andric   // possible before the extract_subvector can be expanded.
2518e8d8bef9SDimitry Andric   auto Extract = N->getOperand(0);
2519e8d8bef9SDimitry Andric   if (Extract.getOpcode() != ISD::EXTRACT_SUBVECTOR)
2520e8d8bef9SDimitry Andric     return SDValue();
2521e8d8bef9SDimitry Andric   auto Source = Extract.getOperand(0);
2522e8d8bef9SDimitry Andric   auto *IndexNode = dyn_cast<ConstantSDNode>(Extract.getOperand(1));
2523e8d8bef9SDimitry Andric   if (IndexNode == nullptr)
2524e8d8bef9SDimitry Andric     return SDValue();
2525e8d8bef9SDimitry Andric   auto Index = IndexNode->getZExtValue();
2526e8d8bef9SDimitry Andric 
2527fe6060f1SDimitry Andric   // Only v8i8, v4i16, and v2i32 extracts can be widened, and only if the
2528fe6060f1SDimitry Andric   // extracted subvector is the low or high half of its source.
2529e8d8bef9SDimitry Andric   EVT ResVT = N->getValueType(0);
2530e8d8bef9SDimitry Andric   if (ResVT == MVT::v8i16) {
2531e8d8bef9SDimitry Andric     if (Extract.getValueType() != MVT::v8i8 ||
2532e8d8bef9SDimitry Andric         Source.getValueType() != MVT::v16i8 || (Index != 0 && Index != 8))
2533e8d8bef9SDimitry Andric       return SDValue();
2534e8d8bef9SDimitry Andric   } else if (ResVT == MVT::v4i32) {
2535e8d8bef9SDimitry Andric     if (Extract.getValueType() != MVT::v4i16 ||
2536e8d8bef9SDimitry Andric         Source.getValueType() != MVT::v8i16 || (Index != 0 && Index != 4))
2537e8d8bef9SDimitry Andric       return SDValue();
2538fe6060f1SDimitry Andric   } else if (ResVT == MVT::v2i64) {
2539fe6060f1SDimitry Andric     if (Extract.getValueType() != MVT::v2i32 ||
2540fe6060f1SDimitry Andric         Source.getValueType() != MVT::v4i32 || (Index != 0 && Index != 2))
2541fe6060f1SDimitry Andric       return SDValue();
2542e8d8bef9SDimitry Andric   } else {
2543e8d8bef9SDimitry Andric     return SDValue();
2544e8d8bef9SDimitry Andric   }
2545e8d8bef9SDimitry Andric 
2546e8d8bef9SDimitry Andric   bool IsSext = N->getOpcode() == ISD::SIGN_EXTEND;
2547e8d8bef9SDimitry Andric   bool IsLow = Index == 0;
2548e8d8bef9SDimitry Andric 
2549fe6060f1SDimitry Andric   unsigned Op = IsSext ? (IsLow ? WebAssemblyISD::EXTEND_LOW_S
2550fe6060f1SDimitry Andric                                 : WebAssemblyISD::EXTEND_HIGH_S)
2551fe6060f1SDimitry Andric                        : (IsLow ? WebAssemblyISD::EXTEND_LOW_U
2552fe6060f1SDimitry Andric                                 : WebAssemblyISD::EXTEND_HIGH_U);
2553e8d8bef9SDimitry Andric 
2554e8d8bef9SDimitry Andric   return DAG.getNode(Op, SDLoc(N), ResVT, Source);
2555e8d8bef9SDimitry Andric }
2556e8d8bef9SDimitry Andric 
2557fe6060f1SDimitry Andric static SDValue
2558fe6060f1SDimitry Andric performVectorTruncZeroCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
2559fe6060f1SDimitry Andric   auto &DAG = DCI.DAG;
2560fe6060f1SDimitry Andric 
2561fe6060f1SDimitry Andric   auto GetWasmConversionOp = [](unsigned Op) {
2562fe6060f1SDimitry Andric     switch (Op) {
2563fe6060f1SDimitry Andric     case ISD::FP_TO_SINT_SAT:
2564fe6060f1SDimitry Andric       return WebAssemblyISD::TRUNC_SAT_ZERO_S;
2565fe6060f1SDimitry Andric     case ISD::FP_TO_UINT_SAT:
2566fe6060f1SDimitry Andric       return WebAssemblyISD::TRUNC_SAT_ZERO_U;
2567fe6060f1SDimitry Andric     case ISD::FP_ROUND:
2568fe6060f1SDimitry Andric       return WebAssemblyISD::DEMOTE_ZERO;
2569fe6060f1SDimitry Andric     }
2570fe6060f1SDimitry Andric     llvm_unreachable("unexpected op");
2571fe6060f1SDimitry Andric   };
2572fe6060f1SDimitry Andric 
2573fe6060f1SDimitry Andric   auto IsZeroSplat = [](SDValue SplatVal) {
2574fe6060f1SDimitry Andric     auto *Splat = dyn_cast<BuildVectorSDNode>(SplatVal.getNode());
2575fe6060f1SDimitry Andric     APInt SplatValue, SplatUndef;
2576fe6060f1SDimitry Andric     unsigned SplatBitSize;
2577fe6060f1SDimitry Andric     bool HasAnyUndefs;
25785f757f3fSDimitry Andric     // Endianness doesn't matter in this context because we are looking for
25795f757f3fSDimitry Andric     // an all-zero value.
2580fe6060f1SDimitry Andric     return Splat &&
2581fe6060f1SDimitry Andric            Splat->isConstantSplat(SplatValue, SplatUndef, SplatBitSize,
2582fe6060f1SDimitry Andric                                   HasAnyUndefs) &&
2583fe6060f1SDimitry Andric            SplatValue == 0;
2584fe6060f1SDimitry Andric   };
2585fe6060f1SDimitry Andric 
2586fe6060f1SDimitry Andric   if (N->getOpcode() == ISD::CONCAT_VECTORS) {
2587fe6060f1SDimitry Andric     // Combine this:
2588fe6060f1SDimitry Andric     //
2589fe6060f1SDimitry Andric     //   (concat_vectors (v2i32 (fp_to_{s,u}int_sat $x, 32)), (v2i32 (splat 0)))
2590fe6060f1SDimitry Andric     //
2591fe6060f1SDimitry Andric     // into (i32x4.trunc_sat_f64x2_zero_{s,u} $x).
2592fe6060f1SDimitry Andric     //
2593fe6060f1SDimitry Andric     // Or this:
2594fe6060f1SDimitry Andric     //
2595fe6060f1SDimitry Andric     //   (concat_vectors (v2f32 (fp_round (v2f64 $x))), (v2f32 (splat 0)))
2596fe6060f1SDimitry Andric     //
2597fe6060f1SDimitry Andric     // into (f32x4.demote_zero_f64x2 $x).
2598fe6060f1SDimitry Andric     EVT ResVT;
2599fe6060f1SDimitry Andric     EVT ExpectedConversionType;
2600fe6060f1SDimitry Andric     auto Conversion = N->getOperand(0);
2601fe6060f1SDimitry Andric     auto ConversionOp = Conversion.getOpcode();
2602fe6060f1SDimitry Andric     switch (ConversionOp) {
2603fe6060f1SDimitry Andric     case ISD::FP_TO_SINT_SAT:
2604fe6060f1SDimitry Andric     case ISD::FP_TO_UINT_SAT:
2605fe6060f1SDimitry Andric       ResVT = MVT::v4i32;
2606fe6060f1SDimitry Andric       ExpectedConversionType = MVT::v2i32;
2607fe6060f1SDimitry Andric       break;
2608fe6060f1SDimitry Andric     case ISD::FP_ROUND:
2609fe6060f1SDimitry Andric       ResVT = MVT::v4f32;
2610fe6060f1SDimitry Andric       ExpectedConversionType = MVT::v2f32;
2611fe6060f1SDimitry Andric       break;
2612fe6060f1SDimitry Andric     default:
2613fe6060f1SDimitry Andric       return SDValue();
2614fe6060f1SDimitry Andric     }
2615fe6060f1SDimitry Andric 
2616fe6060f1SDimitry Andric     if (N->getValueType(0) != ResVT)
2617fe6060f1SDimitry Andric       return SDValue();
2618fe6060f1SDimitry Andric 
2619fe6060f1SDimitry Andric     if (Conversion.getValueType() != ExpectedConversionType)
2620fe6060f1SDimitry Andric       return SDValue();
2621fe6060f1SDimitry Andric 
2622fe6060f1SDimitry Andric     auto Source = Conversion.getOperand(0);
2623fe6060f1SDimitry Andric     if (Source.getValueType() != MVT::v2f64)
2624fe6060f1SDimitry Andric       return SDValue();
2625fe6060f1SDimitry Andric 
2626fe6060f1SDimitry Andric     if (!IsZeroSplat(N->getOperand(1)) ||
2627fe6060f1SDimitry Andric         N->getOperand(1).getValueType() != ExpectedConversionType)
2628fe6060f1SDimitry Andric       return SDValue();
2629fe6060f1SDimitry Andric 
2630fe6060f1SDimitry Andric     unsigned Op = GetWasmConversionOp(ConversionOp);
2631fe6060f1SDimitry Andric     return DAG.getNode(Op, SDLoc(N), ResVT, Source);
2632fe6060f1SDimitry Andric   }
2633fe6060f1SDimitry Andric 
2634fe6060f1SDimitry Andric   // Combine this:
2635fe6060f1SDimitry Andric   //
2636fe6060f1SDimitry Andric   //   (fp_to_{s,u}int_sat (concat_vectors $x, (v2f64 (splat 0))), 32)
2637fe6060f1SDimitry Andric   //
2638fe6060f1SDimitry Andric   // into (i32x4.trunc_sat_f64x2_zero_{s,u} $x).
2639fe6060f1SDimitry Andric   //
2640fe6060f1SDimitry Andric   // Or this:
2641fe6060f1SDimitry Andric   //
2642fe6060f1SDimitry Andric   //   (v4f32 (fp_round (concat_vectors $x, (v2f64 (splat 0)))))
2643fe6060f1SDimitry Andric   //
2644fe6060f1SDimitry Andric   // into (f32x4.demote_zero_f64x2 $x).
2645fe6060f1SDimitry Andric   EVT ResVT;
2646fe6060f1SDimitry Andric   auto ConversionOp = N->getOpcode();
2647fe6060f1SDimitry Andric   switch (ConversionOp) {
2648fe6060f1SDimitry Andric   case ISD::FP_TO_SINT_SAT:
2649fe6060f1SDimitry Andric   case ISD::FP_TO_UINT_SAT:
2650fe6060f1SDimitry Andric     ResVT = MVT::v4i32;
2651fe6060f1SDimitry Andric     break;
2652fe6060f1SDimitry Andric   case ISD::FP_ROUND:
2653fe6060f1SDimitry Andric     ResVT = MVT::v4f32;
2654fe6060f1SDimitry Andric     break;
2655fe6060f1SDimitry Andric   default:
2656fe6060f1SDimitry Andric     llvm_unreachable("unexpected op");
2657fe6060f1SDimitry Andric   }
2658fe6060f1SDimitry Andric 
2659fe6060f1SDimitry Andric   if (N->getValueType(0) != ResVT)
2660fe6060f1SDimitry Andric     return SDValue();
2661fe6060f1SDimitry Andric 
2662fe6060f1SDimitry Andric   auto Concat = N->getOperand(0);
2663fe6060f1SDimitry Andric   if (Concat.getValueType() != MVT::v4f64)
2664fe6060f1SDimitry Andric     return SDValue();
2665fe6060f1SDimitry Andric 
2666fe6060f1SDimitry Andric   auto Source = Concat.getOperand(0);
2667fe6060f1SDimitry Andric   if (Source.getValueType() != MVT::v2f64)
2668fe6060f1SDimitry Andric     return SDValue();
2669fe6060f1SDimitry Andric 
2670fe6060f1SDimitry Andric   if (!IsZeroSplat(Concat.getOperand(1)) ||
2671fe6060f1SDimitry Andric       Concat.getOperand(1).getValueType() != MVT::v2f64)
2672fe6060f1SDimitry Andric     return SDValue();
2673fe6060f1SDimitry Andric 
2674fe6060f1SDimitry Andric   unsigned Op = GetWasmConversionOp(ConversionOp);
2675fe6060f1SDimitry Andric   return DAG.getNode(Op, SDLoc(N), ResVT, Source);
2676fe6060f1SDimitry Andric }
2677fe6060f1SDimitry Andric 
26780eae32dcSDimitry Andric // Helper to extract VectorWidth bits from Vec, starting from IdxVal.
26790eae32dcSDimitry Andric static SDValue extractSubVector(SDValue Vec, unsigned IdxVal, SelectionDAG &DAG,
26800eae32dcSDimitry Andric                                 const SDLoc &DL, unsigned VectorWidth) {
26810eae32dcSDimitry Andric   EVT VT = Vec.getValueType();
26820eae32dcSDimitry Andric   EVT ElVT = VT.getVectorElementType();
26830eae32dcSDimitry Andric   unsigned Factor = VT.getSizeInBits() / VectorWidth;
26840eae32dcSDimitry Andric   EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
26850eae32dcSDimitry Andric                                   VT.getVectorNumElements() / Factor);
26860eae32dcSDimitry Andric 
26870eae32dcSDimitry Andric   // Extract the relevant VectorWidth bits.  Generate an EXTRACT_SUBVECTOR
26880eae32dcSDimitry Andric   unsigned ElemsPerChunk = VectorWidth / ElVT.getSizeInBits();
26890eae32dcSDimitry Andric   assert(isPowerOf2_32(ElemsPerChunk) && "Elements per chunk not power of 2");
26900eae32dcSDimitry Andric 
26910eae32dcSDimitry Andric   // This is the index of the first element of the VectorWidth-bit chunk
26920eae32dcSDimitry Andric   // we want. Since ElemsPerChunk is a power of 2 just need to clear bits.
26930eae32dcSDimitry Andric   IdxVal &= ~(ElemsPerChunk - 1);
26940eae32dcSDimitry Andric 
26950eae32dcSDimitry Andric   // If the input is a buildvector just emit a smaller one.
26960eae32dcSDimitry Andric   if (Vec.getOpcode() == ISD::BUILD_VECTOR)
26970eae32dcSDimitry Andric     return DAG.getBuildVector(ResultVT, DL,
26980eae32dcSDimitry Andric                               Vec->ops().slice(IdxVal, ElemsPerChunk));
26990eae32dcSDimitry Andric 
27000eae32dcSDimitry Andric   SDValue VecIdx = DAG.getIntPtrConstant(IdxVal, DL);
27010eae32dcSDimitry Andric   return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ResultVT, Vec, VecIdx);
27020eae32dcSDimitry Andric }
27030eae32dcSDimitry Andric 
27040eae32dcSDimitry Andric // Helper to recursively truncate vector elements in half with NARROW_U. DstVT
27050eae32dcSDimitry Andric // is the expected destination value type after recursion. In is the initial
27060eae32dcSDimitry Andric // input. Note that the input should have enough leading zero bits to prevent
27070eae32dcSDimitry Andric // NARROW_U from saturating results.
27080eae32dcSDimitry Andric static SDValue truncateVectorWithNARROW(EVT DstVT, SDValue In, const SDLoc &DL,
27090eae32dcSDimitry Andric                                         SelectionDAG &DAG) {
27100eae32dcSDimitry Andric   EVT SrcVT = In.getValueType();
27110eae32dcSDimitry Andric 
27120eae32dcSDimitry Andric   // No truncation required, we might get here due to recursive calls.
27130eae32dcSDimitry Andric   if (SrcVT == DstVT)
27140eae32dcSDimitry Andric     return In;
27150eae32dcSDimitry Andric 
27160eae32dcSDimitry Andric   unsigned SrcSizeInBits = SrcVT.getSizeInBits();
27170eae32dcSDimitry Andric   unsigned NumElems = SrcVT.getVectorNumElements();
27180eae32dcSDimitry Andric   if (!isPowerOf2_32(NumElems))
27190eae32dcSDimitry Andric     return SDValue();
27200eae32dcSDimitry Andric   assert(DstVT.getVectorNumElements() == NumElems && "Illegal truncation");
27210eae32dcSDimitry Andric   assert(SrcSizeInBits > DstVT.getSizeInBits() && "Illegal truncation");
27220eae32dcSDimitry Andric 
27230eae32dcSDimitry Andric   LLVMContext &Ctx = *DAG.getContext();
27240eae32dcSDimitry Andric   EVT PackedSVT = EVT::getIntegerVT(Ctx, SrcVT.getScalarSizeInBits() / 2);
27250eae32dcSDimitry Andric 
27260eae32dcSDimitry Andric   // Narrow to the largest type possible:
27270eae32dcSDimitry Andric   // vXi64/vXi32 -> i16x8.narrow_i32x4_u and vXi16 -> i8x16.narrow_i16x8_u.
27280eae32dcSDimitry Andric   EVT InVT = MVT::i16, OutVT = MVT::i8;
27290eae32dcSDimitry Andric   if (SrcVT.getScalarSizeInBits() > 16) {
27300eae32dcSDimitry Andric     InVT = MVT::i32;
27310eae32dcSDimitry Andric     OutVT = MVT::i16;
27320eae32dcSDimitry Andric   }
27330eae32dcSDimitry Andric   unsigned SubSizeInBits = SrcSizeInBits / 2;
27340eae32dcSDimitry Andric   InVT = EVT::getVectorVT(Ctx, InVT, SubSizeInBits / InVT.getSizeInBits());
27350eae32dcSDimitry Andric   OutVT = EVT::getVectorVT(Ctx, OutVT, SubSizeInBits / OutVT.getSizeInBits());
27360eae32dcSDimitry Andric 
27370eae32dcSDimitry Andric   // Split lower/upper subvectors.
27380eae32dcSDimitry Andric   SDValue Lo = extractSubVector(In, 0, DAG, DL, SubSizeInBits);
27390eae32dcSDimitry Andric   SDValue Hi = extractSubVector(In, NumElems / 2, DAG, DL, SubSizeInBits);
27400eae32dcSDimitry Andric 
27410eae32dcSDimitry Andric   // 256bit -> 128bit truncate - Narrow lower/upper 128-bit subvectors.
27420eae32dcSDimitry Andric   if (SrcVT.is256BitVector() && DstVT.is128BitVector()) {
27430eae32dcSDimitry Andric     Lo = DAG.getBitcast(InVT, Lo);
27440eae32dcSDimitry Andric     Hi = DAG.getBitcast(InVT, Hi);
27450eae32dcSDimitry Andric     SDValue Res = DAG.getNode(WebAssemblyISD::NARROW_U, DL, OutVT, Lo, Hi);
27460eae32dcSDimitry Andric     return DAG.getBitcast(DstVT, Res);
27470eae32dcSDimitry Andric   }
27480eae32dcSDimitry Andric 
27490eae32dcSDimitry Andric   // Recursively narrow lower/upper subvectors, concat result and narrow again.
27500eae32dcSDimitry Andric   EVT PackedVT = EVT::getVectorVT(Ctx, PackedSVT, NumElems / 2);
27510eae32dcSDimitry Andric   Lo = truncateVectorWithNARROW(PackedVT, Lo, DL, DAG);
27520eae32dcSDimitry Andric   Hi = truncateVectorWithNARROW(PackedVT, Hi, DL, DAG);
27530eae32dcSDimitry Andric 
27540eae32dcSDimitry Andric   PackedVT = EVT::getVectorVT(Ctx, PackedSVT, NumElems);
27550eae32dcSDimitry Andric   SDValue Res = DAG.getNode(ISD::CONCAT_VECTORS, DL, PackedVT, Lo, Hi);
27560eae32dcSDimitry Andric   return truncateVectorWithNARROW(DstVT, Res, DL, DAG);
27570eae32dcSDimitry Andric }
27580eae32dcSDimitry Andric 
27590eae32dcSDimitry Andric static SDValue performTruncateCombine(SDNode *N,
27600eae32dcSDimitry Andric                                       TargetLowering::DAGCombinerInfo &DCI) {
27610eae32dcSDimitry Andric   auto &DAG = DCI.DAG;
27620eae32dcSDimitry Andric 
27630eae32dcSDimitry Andric   SDValue In = N->getOperand(0);
27640eae32dcSDimitry Andric   EVT InVT = In.getValueType();
27650eae32dcSDimitry Andric   if (!InVT.isSimple())
27660eae32dcSDimitry Andric     return SDValue();
27670eae32dcSDimitry Andric 
27680eae32dcSDimitry Andric   EVT OutVT = N->getValueType(0);
27690eae32dcSDimitry Andric   if (!OutVT.isVector())
27700eae32dcSDimitry Andric     return SDValue();
27710eae32dcSDimitry Andric 
27720eae32dcSDimitry Andric   EVT OutSVT = OutVT.getVectorElementType();
27730eae32dcSDimitry Andric   EVT InSVT = InVT.getVectorElementType();
27740eae32dcSDimitry Andric   // Currently only cover truncate to v16i8 or v8i16.
27750eae32dcSDimitry Andric   if (!((InSVT == MVT::i16 || InSVT == MVT::i32 || InSVT == MVT::i64) &&
27760eae32dcSDimitry Andric         (OutSVT == MVT::i8 || OutSVT == MVT::i16) && OutVT.is128BitVector()))
27770eae32dcSDimitry Andric     return SDValue();
27780eae32dcSDimitry Andric 
27790eae32dcSDimitry Andric   SDLoc DL(N);
27800eae32dcSDimitry Andric   APInt Mask = APInt::getLowBitsSet(InVT.getScalarSizeInBits(),
27810eae32dcSDimitry Andric                                     OutVT.getScalarSizeInBits());
27820eae32dcSDimitry Andric   In = DAG.getNode(ISD::AND, DL, InVT, In, DAG.getConstant(Mask, DL, InVT));
27830eae32dcSDimitry Andric   return truncateVectorWithNARROW(OutVT, In, DL, DAG);
27840eae32dcSDimitry Andric }
27850eae32dcSDimitry Andric 
278606c3fb27SDimitry Andric static SDValue performBitcastCombine(SDNode *N,
278706c3fb27SDimitry Andric                                      TargetLowering::DAGCombinerInfo &DCI) {
278806c3fb27SDimitry Andric   auto &DAG = DCI.DAG;
278906c3fb27SDimitry Andric   SDLoc DL(N);
279006c3fb27SDimitry Andric   SDValue Src = N->getOperand(0);
279106c3fb27SDimitry Andric   EVT VT = N->getValueType(0);
279206c3fb27SDimitry Andric   EVT SrcVT = Src.getValueType();
279306c3fb27SDimitry Andric 
279406c3fb27SDimitry Andric   // bitcast <N x i1> to iN
279506c3fb27SDimitry Andric   //   ==> bitmask
279606c3fb27SDimitry Andric   if (DCI.isBeforeLegalize() && VT.isScalarInteger() &&
279706c3fb27SDimitry Andric       SrcVT.isFixedLengthVector() && SrcVT.getScalarType() == MVT::i1) {
279806c3fb27SDimitry Andric     unsigned NumElts = SrcVT.getVectorNumElements();
279906c3fb27SDimitry Andric     if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
280006c3fb27SDimitry Andric       return SDValue();
280106c3fb27SDimitry Andric     EVT Width = MVT::getIntegerVT(128 / NumElts);
280206c3fb27SDimitry Andric     return DAG.getZExtOrTrunc(
280306c3fb27SDimitry Andric         DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, MVT::i32,
280406c3fb27SDimitry Andric                     {DAG.getConstant(Intrinsic::wasm_bitmask, DL, MVT::i32),
280506c3fb27SDimitry Andric                      DAG.getSExtOrTrunc(N->getOperand(0), DL,
280606c3fb27SDimitry Andric                                         SrcVT.changeVectorElementType(Width))}),
280706c3fb27SDimitry Andric         DL, VT);
280806c3fb27SDimitry Andric   }
280906c3fb27SDimitry Andric 
281006c3fb27SDimitry Andric   return SDValue();
281106c3fb27SDimitry Andric }
281206c3fb27SDimitry Andric 
281306c3fb27SDimitry Andric static SDValue performSETCCCombine(SDNode *N,
281406c3fb27SDimitry Andric                                    TargetLowering::DAGCombinerInfo &DCI) {
281506c3fb27SDimitry Andric   auto &DAG = DCI.DAG;
281606c3fb27SDimitry Andric 
281706c3fb27SDimitry Andric   SDValue LHS = N->getOperand(0);
281806c3fb27SDimitry Andric   SDValue RHS = N->getOperand(1);
281906c3fb27SDimitry Andric   ISD::CondCode Cond = cast<CondCodeSDNode>(N->getOperand(2))->get();
282006c3fb27SDimitry Andric   SDLoc DL(N);
282106c3fb27SDimitry Andric   EVT VT = N->getValueType(0);
282206c3fb27SDimitry Andric 
282306c3fb27SDimitry Andric   // setcc (iN (bitcast (vNi1 X))), 0, ne
282406c3fb27SDimitry Andric   //   ==> any_true (vNi1 X)
282506c3fb27SDimitry Andric   // setcc (iN (bitcast (vNi1 X))), 0, eq
282606c3fb27SDimitry Andric   //   ==> xor (any_true (vNi1 X)), -1
282706c3fb27SDimitry Andric   // setcc (iN (bitcast (vNi1 X))), -1, eq
282806c3fb27SDimitry Andric   //   ==> all_true (vNi1 X)
282906c3fb27SDimitry Andric   // setcc (iN (bitcast (vNi1 X))), -1, ne
283006c3fb27SDimitry Andric   //   ==> xor (all_true (vNi1 X)), -1
283106c3fb27SDimitry Andric   if (DCI.isBeforeLegalize() && VT.isScalarInteger() &&
283206c3fb27SDimitry Andric       (Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
283306c3fb27SDimitry Andric       (isNullConstant(RHS) || isAllOnesConstant(RHS)) &&
283406c3fb27SDimitry Andric       LHS->getOpcode() == ISD::BITCAST) {
283506c3fb27SDimitry Andric     EVT FromVT = LHS->getOperand(0).getValueType();
283606c3fb27SDimitry Andric     if (FromVT.isFixedLengthVector() &&
283706c3fb27SDimitry Andric         FromVT.getVectorElementType() == MVT::i1) {
283806c3fb27SDimitry Andric       int Intrin = isNullConstant(RHS) ? Intrinsic::wasm_anytrue
283906c3fb27SDimitry Andric                                        : Intrinsic::wasm_alltrue;
284006c3fb27SDimitry Andric       unsigned NumElts = FromVT.getVectorNumElements();
284106c3fb27SDimitry Andric       if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
284206c3fb27SDimitry Andric         return SDValue();
284306c3fb27SDimitry Andric       EVT Width = MVT::getIntegerVT(128 / NumElts);
284406c3fb27SDimitry Andric       SDValue Ret = DAG.getZExtOrTrunc(
284506c3fb27SDimitry Andric           DAG.getNode(
284606c3fb27SDimitry Andric               ISD::INTRINSIC_WO_CHAIN, DL, MVT::i32,
284706c3fb27SDimitry Andric               {DAG.getConstant(Intrin, DL, MVT::i32),
284806c3fb27SDimitry Andric                DAG.getSExtOrTrunc(LHS->getOperand(0), DL,
284906c3fb27SDimitry Andric                                   FromVT.changeVectorElementType(Width))}),
285006c3fb27SDimitry Andric           DL, MVT::i1);
285106c3fb27SDimitry Andric       if ((isNullConstant(RHS) && (Cond == ISD::SETEQ)) ||
285206c3fb27SDimitry Andric           (isAllOnesConstant(RHS) && (Cond == ISD::SETNE))) {
285306c3fb27SDimitry Andric         Ret = DAG.getNOT(DL, Ret, MVT::i1);
285406c3fb27SDimitry Andric       }
285506c3fb27SDimitry Andric       return DAG.getZExtOrTrunc(Ret, DL, VT);
285606c3fb27SDimitry Andric     }
285706c3fb27SDimitry Andric   }
285806c3fb27SDimitry Andric 
285906c3fb27SDimitry Andric   return SDValue();
286006c3fb27SDimitry Andric }
286106c3fb27SDimitry Andric 
28625ffd83dbSDimitry Andric SDValue
28635ffd83dbSDimitry Andric WebAssemblyTargetLowering::PerformDAGCombine(SDNode *N,
28645ffd83dbSDimitry Andric                                              DAGCombinerInfo &DCI) const {
28655ffd83dbSDimitry Andric   switch (N->getOpcode()) {
28665ffd83dbSDimitry Andric   default:
28675ffd83dbSDimitry Andric     return SDValue();
286806c3fb27SDimitry Andric   case ISD::BITCAST:
286906c3fb27SDimitry Andric     return performBitcastCombine(N, DCI);
287006c3fb27SDimitry Andric   case ISD::SETCC:
287106c3fb27SDimitry Andric     return performSETCCCombine(N, DCI);
28725ffd83dbSDimitry Andric   case ISD::VECTOR_SHUFFLE:
28735ffd83dbSDimitry Andric     return performVECTOR_SHUFFLECombine(N, DCI);
2874e8d8bef9SDimitry Andric   case ISD::SIGN_EXTEND:
2875e8d8bef9SDimitry Andric   case ISD::ZERO_EXTEND:
2876fe6060f1SDimitry Andric     return performVectorExtendCombine(N, DCI);
2877bdd1243dSDimitry Andric   case ISD::UINT_TO_FP:
2878bdd1243dSDimitry Andric   case ISD::SINT_TO_FP:
2879bdd1243dSDimitry Andric     return performVectorExtendToFPCombine(N, DCI);
2880fe6060f1SDimitry Andric   case ISD::FP_TO_SINT_SAT:
2881fe6060f1SDimitry Andric   case ISD::FP_TO_UINT_SAT:
2882fe6060f1SDimitry Andric   case ISD::FP_ROUND:
2883fe6060f1SDimitry Andric   case ISD::CONCAT_VECTORS:
2884fe6060f1SDimitry Andric     return performVectorTruncZeroCombine(N, DCI);
28850eae32dcSDimitry Andric   case ISD::TRUNCATE:
28860eae32dcSDimitry Andric     return performTruncateCombine(N, DCI);
28875ffd83dbSDimitry Andric   }
28885ffd83dbSDimitry Andric }
2889