xref: /freebsd/contrib/llvm-project/llvm/lib/Target/WebAssembly/WebAssemblyISelLowering.cpp (revision 06c3fb2749bda94cb5201f81ffdb8fa6c3161b2e)
10b57cec5SDimitry Andric //=- WebAssemblyISelLowering.cpp - WebAssembly DAG Lowering Implementation -==//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric ///
90b57cec5SDimitry Andric /// \file
100b57cec5SDimitry Andric /// This file implements the WebAssemblyTargetLowering class.
110b57cec5SDimitry Andric ///
120b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
130b57cec5SDimitry Andric 
140b57cec5SDimitry Andric #include "WebAssemblyISelLowering.h"
150b57cec5SDimitry Andric #include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
16fe6060f1SDimitry Andric #include "Utils/WebAssemblyTypeUtilities.h"
17fe6060f1SDimitry Andric #include "Utils/WebAssemblyUtilities.h"
180b57cec5SDimitry Andric #include "WebAssemblyMachineFunctionInfo.h"
190b57cec5SDimitry Andric #include "WebAssemblySubtarget.h"
200b57cec5SDimitry Andric #include "WebAssemblyTargetMachine.h"
210b57cec5SDimitry Andric #include "llvm/CodeGen/CallingConvLower.h"
2281ad6265SDimitry Andric #include "llvm/CodeGen/MachineFrameInfo.h"
2381ad6265SDimitry Andric #include "llvm/CodeGen/MachineFunctionPass.h"
240b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h"
250b57cec5SDimitry Andric #include "llvm/CodeGen/MachineJumpTableInfo.h"
260b57cec5SDimitry Andric #include "llvm/CodeGen/MachineModuleInfo.h"
270b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h"
280b57cec5SDimitry Andric #include "llvm/CodeGen/SelectionDAG.h"
29fe6060f1SDimitry Andric #include "llvm/CodeGen/SelectionDAGNodes.h"
300b57cec5SDimitry Andric #include "llvm/IR/DiagnosticInfo.h"
310b57cec5SDimitry Andric #include "llvm/IR/DiagnosticPrinter.h"
320b57cec5SDimitry Andric #include "llvm/IR/Function.h"
330b57cec5SDimitry Andric #include "llvm/IR/Intrinsics.h"
34480093f4SDimitry Andric #include "llvm/IR/IntrinsicsWebAssembly.h"
350b57cec5SDimitry Andric #include "llvm/Support/Debug.h"
360b57cec5SDimitry Andric #include "llvm/Support/ErrorHandling.h"
37349cc55cSDimitry Andric #include "llvm/Support/KnownBits.h"
38e8d8bef9SDimitry Andric #include "llvm/Support/MathExtras.h"
390b57cec5SDimitry Andric #include "llvm/Support/raw_ostream.h"
400b57cec5SDimitry Andric #include "llvm/Target/TargetOptions.h"
410b57cec5SDimitry Andric using namespace llvm;
420b57cec5SDimitry Andric 
430b57cec5SDimitry Andric #define DEBUG_TYPE "wasm-lower"
440b57cec5SDimitry Andric 
450b57cec5SDimitry Andric WebAssemblyTargetLowering::WebAssemblyTargetLowering(
460b57cec5SDimitry Andric     const TargetMachine &TM, const WebAssemblySubtarget &STI)
470b57cec5SDimitry Andric     : TargetLowering(TM), Subtarget(&STI) {
480b57cec5SDimitry Andric   auto MVTPtr = Subtarget->hasAddr64() ? MVT::i64 : MVT::i32;
490b57cec5SDimitry Andric 
500b57cec5SDimitry Andric   // Booleans always contain 0 or 1.
510b57cec5SDimitry Andric   setBooleanContents(ZeroOrOneBooleanContent);
520b57cec5SDimitry Andric   // Except in SIMD vectors
530b57cec5SDimitry Andric   setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
540b57cec5SDimitry Andric   // We don't know the microarchitecture here, so just reduce register pressure.
550b57cec5SDimitry Andric   setSchedulingPreference(Sched::RegPressure);
560b57cec5SDimitry Andric   // Tell ISel that we have a stack pointer.
570b57cec5SDimitry Andric   setStackPointerRegisterToSaveRestore(
580b57cec5SDimitry Andric       Subtarget->hasAddr64() ? WebAssembly::SP64 : WebAssembly::SP32);
590b57cec5SDimitry Andric   // Set up the register classes.
600b57cec5SDimitry Andric   addRegisterClass(MVT::i32, &WebAssembly::I32RegClass);
610b57cec5SDimitry Andric   addRegisterClass(MVT::i64, &WebAssembly::I64RegClass);
620b57cec5SDimitry Andric   addRegisterClass(MVT::f32, &WebAssembly::F32RegClass);
630b57cec5SDimitry Andric   addRegisterClass(MVT::f64, &WebAssembly::F64RegClass);
640b57cec5SDimitry Andric   if (Subtarget->hasSIMD128()) {
650b57cec5SDimitry Andric     addRegisterClass(MVT::v16i8, &WebAssembly::V128RegClass);
660b57cec5SDimitry Andric     addRegisterClass(MVT::v8i16, &WebAssembly::V128RegClass);
670b57cec5SDimitry Andric     addRegisterClass(MVT::v4i32, &WebAssembly::V128RegClass);
680b57cec5SDimitry Andric     addRegisterClass(MVT::v4f32, &WebAssembly::V128RegClass);
690b57cec5SDimitry Andric     addRegisterClass(MVT::v2i64, &WebAssembly::V128RegClass);
700b57cec5SDimitry Andric     addRegisterClass(MVT::v2f64, &WebAssembly::V128RegClass);
710b57cec5SDimitry Andric   }
72fe6060f1SDimitry Andric   if (Subtarget->hasReferenceTypes()) {
73fe6060f1SDimitry Andric     addRegisterClass(MVT::externref, &WebAssembly::EXTERNREFRegClass);
74fe6060f1SDimitry Andric     addRegisterClass(MVT::funcref, &WebAssembly::FUNCREFRegClass);
75fe6060f1SDimitry Andric   }
760b57cec5SDimitry Andric   // Compute derived properties from the register classes.
770b57cec5SDimitry Andric   computeRegisterProperties(Subtarget->getRegisterInfo());
780b57cec5SDimitry Andric 
79fe6060f1SDimitry Andric   // Transform loads and stores to pointers in address space 1 to loads and
80fe6060f1SDimitry Andric   // stores to WebAssembly global variables, outside linear memory.
81fe6060f1SDimitry Andric   for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64}) {
82fe6060f1SDimitry Andric     setOperationAction(ISD::LOAD, T, Custom);
83fe6060f1SDimitry Andric     setOperationAction(ISD::STORE, T, Custom);
84fe6060f1SDimitry Andric   }
85fe6060f1SDimitry Andric   if (Subtarget->hasSIMD128()) {
86fe6060f1SDimitry Andric     for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32, MVT::v2i64,
87fe6060f1SDimitry Andric                    MVT::v2f64}) {
88fe6060f1SDimitry Andric       setOperationAction(ISD::LOAD, T, Custom);
89fe6060f1SDimitry Andric       setOperationAction(ISD::STORE, T, Custom);
90fe6060f1SDimitry Andric     }
91fe6060f1SDimitry Andric   }
92fe6060f1SDimitry Andric   if (Subtarget->hasReferenceTypes()) {
93349cc55cSDimitry Andric     // We need custom load and store lowering for both externref, funcref and
94349cc55cSDimitry Andric     // Other. The MVT::Other here represents tables of reference types.
95349cc55cSDimitry Andric     for (auto T : {MVT::externref, MVT::funcref, MVT::Other}) {
96fe6060f1SDimitry Andric       setOperationAction(ISD::LOAD, T, Custom);
97fe6060f1SDimitry Andric       setOperationAction(ISD::STORE, T, Custom);
98fe6060f1SDimitry Andric     }
99fe6060f1SDimitry Andric   }
100fe6060f1SDimitry Andric 
1010b57cec5SDimitry Andric   setOperationAction(ISD::GlobalAddress, MVTPtr, Custom);
102e8d8bef9SDimitry Andric   setOperationAction(ISD::GlobalTLSAddress, MVTPtr, Custom);
1030b57cec5SDimitry Andric   setOperationAction(ISD::ExternalSymbol, MVTPtr, Custom);
1040b57cec5SDimitry Andric   setOperationAction(ISD::JumpTable, MVTPtr, Custom);
1050b57cec5SDimitry Andric   setOperationAction(ISD::BlockAddress, MVTPtr, Custom);
1060b57cec5SDimitry Andric   setOperationAction(ISD::BRIND, MVT::Other, Custom);
1070b57cec5SDimitry Andric 
1080b57cec5SDimitry Andric   // Take the default expansion for va_arg, va_copy, and va_end. There is no
1090b57cec5SDimitry Andric   // default action for va_start, so we do that custom.
1100b57cec5SDimitry Andric   setOperationAction(ISD::VASTART, MVT::Other, Custom);
1110b57cec5SDimitry Andric   setOperationAction(ISD::VAARG, MVT::Other, Expand);
1120b57cec5SDimitry Andric   setOperationAction(ISD::VACOPY, MVT::Other, Expand);
1130b57cec5SDimitry Andric   setOperationAction(ISD::VAEND, MVT::Other, Expand);
1140b57cec5SDimitry Andric 
1150b57cec5SDimitry Andric   for (auto T : {MVT::f32, MVT::f64, MVT::v4f32, MVT::v2f64}) {
1160b57cec5SDimitry Andric     // Don't expand the floating-point types to constant pools.
1170b57cec5SDimitry Andric     setOperationAction(ISD::ConstantFP, T, Legal);
1180b57cec5SDimitry Andric     // Expand floating-point comparisons.
1190b57cec5SDimitry Andric     for (auto CC : {ISD::SETO, ISD::SETUO, ISD::SETUEQ, ISD::SETONE,
1200b57cec5SDimitry Andric                     ISD::SETULT, ISD::SETULE, ISD::SETUGT, ISD::SETUGE})
1210b57cec5SDimitry Andric       setCondCodeAction(CC, T, Expand);
1220b57cec5SDimitry Andric     // Expand floating-point library function operators.
1230b57cec5SDimitry Andric     for (auto Op :
1240b57cec5SDimitry Andric          {ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOW, ISD::FREM, ISD::FMA})
1250b57cec5SDimitry Andric       setOperationAction(Op, T, Expand);
1260b57cec5SDimitry Andric     // Note supported floating-point library function operators that otherwise
1270b57cec5SDimitry Andric     // default to expand.
128*06c3fb27SDimitry Andric     for (auto Op : {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT,
129*06c3fb27SDimitry Andric                     ISD::FRINT, ISD::FROUNDEVEN})
1300b57cec5SDimitry Andric       setOperationAction(Op, T, Legal);
1310b57cec5SDimitry Andric     // Support minimum and maximum, which otherwise default to expand.
1320b57cec5SDimitry Andric     setOperationAction(ISD::FMINIMUM, T, Legal);
1330b57cec5SDimitry Andric     setOperationAction(ISD::FMAXIMUM, T, Legal);
1340b57cec5SDimitry Andric     // WebAssembly currently has no builtin f16 support.
1350b57cec5SDimitry Andric     setOperationAction(ISD::FP16_TO_FP, T, Expand);
1360b57cec5SDimitry Andric     setOperationAction(ISD::FP_TO_FP16, T, Expand);
1370b57cec5SDimitry Andric     setLoadExtAction(ISD::EXTLOAD, T, MVT::f16, Expand);
1380b57cec5SDimitry Andric     setTruncStoreAction(T, MVT::f16, Expand);
1390b57cec5SDimitry Andric   }
1400b57cec5SDimitry Andric 
1410b57cec5SDimitry Andric   // Expand unavailable integer operations.
1420b57cec5SDimitry Andric   for (auto Op :
1430b57cec5SDimitry Andric        {ISD::BSWAP, ISD::SMUL_LOHI, ISD::UMUL_LOHI, ISD::MULHS, ISD::MULHU,
1440b57cec5SDimitry Andric         ISD::SDIVREM, ISD::UDIVREM, ISD::SHL_PARTS, ISD::SRA_PARTS,
1450b57cec5SDimitry Andric         ISD::SRL_PARTS, ISD::ADDC, ISD::ADDE, ISD::SUBC, ISD::SUBE}) {
1460b57cec5SDimitry Andric     for (auto T : {MVT::i32, MVT::i64})
1470b57cec5SDimitry Andric       setOperationAction(Op, T, Expand);
1480b57cec5SDimitry Andric     if (Subtarget->hasSIMD128())
1495ffd83dbSDimitry Andric       for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v2i64})
1500b57cec5SDimitry Andric         setOperationAction(Op, T, Expand);
1510b57cec5SDimitry Andric   }
1520b57cec5SDimitry Andric 
153fe6060f1SDimitry Andric   if (Subtarget->hasNontrappingFPToInt())
154fe6060f1SDimitry Andric     for (auto Op : {ISD::FP_TO_SINT_SAT, ISD::FP_TO_UINT_SAT})
155fe6060f1SDimitry Andric       for (auto T : {MVT::i32, MVT::i64})
156fe6060f1SDimitry Andric         setOperationAction(Op, T, Custom);
157fe6060f1SDimitry Andric 
1580b57cec5SDimitry Andric   // SIMD-specific configuration
1590b57cec5SDimitry Andric   if (Subtarget->hasSIMD128()) {
160*06c3fb27SDimitry Andric     // Combine vector mask reductions into alltrue/anytrue
161*06c3fb27SDimitry Andric     setTargetDAGCombine(ISD::SETCC);
162*06c3fb27SDimitry Andric 
163*06c3fb27SDimitry Andric     // Convert vector to integer bitcasts to bitmask
164*06c3fb27SDimitry Andric     setTargetDAGCombine(ISD::BITCAST);
165*06c3fb27SDimitry Andric 
1665ffd83dbSDimitry Andric     // Hoist bitcasts out of shuffles
1675ffd83dbSDimitry Andric     setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
1685ffd83dbSDimitry Andric 
169e8d8bef9SDimitry Andric     // Combine extends of extract_subvectors into widening ops
17081ad6265SDimitry Andric     setTargetDAGCombine({ISD::SIGN_EXTEND, ISD::ZERO_EXTEND});
171e8d8bef9SDimitry Andric 
172fe6060f1SDimitry Andric     // Combine int_to_fp or fp_extend of extract_vectors and vice versa into
173fe6060f1SDimitry Andric     // conversions ops
17481ad6265SDimitry Andric     setTargetDAGCombine({ISD::SINT_TO_FP, ISD::UINT_TO_FP, ISD::FP_EXTEND,
17581ad6265SDimitry Andric                          ISD::EXTRACT_SUBVECTOR});
176fe6060f1SDimitry Andric 
177fe6060f1SDimitry Andric     // Combine fp_to_{s,u}int_sat or fp_round of concat_vectors or vice versa
178fe6060f1SDimitry Andric     // into conversion ops
17981ad6265SDimitry Andric     setTargetDAGCombine({ISD::FP_TO_SINT_SAT, ISD::FP_TO_UINT_SAT,
18081ad6265SDimitry Andric                          ISD::FP_ROUND, ISD::CONCAT_VECTORS});
181fe6060f1SDimitry Andric 
1820eae32dcSDimitry Andric     setTargetDAGCombine(ISD::TRUNCATE);
1830eae32dcSDimitry Andric 
1840b57cec5SDimitry Andric     // Support saturating add for i8x16 and i16x8
1850b57cec5SDimitry Andric     for (auto Op : {ISD::SADDSAT, ISD::UADDSAT})
1860b57cec5SDimitry Andric       for (auto T : {MVT::v16i8, MVT::v8i16})
1870b57cec5SDimitry Andric         setOperationAction(Op, T, Legal);
1880b57cec5SDimitry Andric 
1895ffd83dbSDimitry Andric     // Support integer abs
190fe6060f1SDimitry Andric     for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v2i64})
1915ffd83dbSDimitry Andric       setOperationAction(ISD::ABS, T, Legal);
1925ffd83dbSDimitry Andric 
1930b57cec5SDimitry Andric     // Custom lower BUILD_VECTORs to minimize number of replace_lanes
1945ffd83dbSDimitry Andric     for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32, MVT::v2i64,
1955ffd83dbSDimitry Andric                    MVT::v2f64})
1960b57cec5SDimitry Andric       setOperationAction(ISD::BUILD_VECTOR, T, Custom);
1970b57cec5SDimitry Andric 
1980b57cec5SDimitry Andric     // We have custom shuffle lowering to expose the shuffle mask
1995ffd83dbSDimitry Andric     for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32, MVT::v2i64,
2005ffd83dbSDimitry Andric                    MVT::v2f64})
2010b57cec5SDimitry Andric       setOperationAction(ISD::VECTOR_SHUFFLE, T, Custom);
2020b57cec5SDimitry Andric 
203bdd1243dSDimitry Andric     // Support splatting
204bdd1243dSDimitry Andric     for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32, MVT::v2i64,
205bdd1243dSDimitry Andric                    MVT::v2f64})
206bdd1243dSDimitry Andric       setOperationAction(ISD::SPLAT_VECTOR, T, Legal);
207bdd1243dSDimitry Andric 
2080b57cec5SDimitry Andric     // Custom lowering since wasm shifts must have a scalar shift amount
2095ffd83dbSDimitry Andric     for (auto Op : {ISD::SHL, ISD::SRA, ISD::SRL})
2105ffd83dbSDimitry Andric       for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v2i64})
2110b57cec5SDimitry Andric         setOperationAction(Op, T, Custom);
2120b57cec5SDimitry Andric 
2130b57cec5SDimitry Andric     // Custom lower lane accesses to expand out variable indices
2145ffd83dbSDimitry Andric     for (auto Op : {ISD::EXTRACT_VECTOR_ELT, ISD::INSERT_VECTOR_ELT})
2155ffd83dbSDimitry Andric       for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32, MVT::v2i64,
2165ffd83dbSDimitry Andric                      MVT::v2f64})
2170b57cec5SDimitry Andric         setOperationAction(Op, T, Custom);
2180b57cec5SDimitry Andric 
2195ffd83dbSDimitry Andric     // There is no i8x16.mul instruction
2205ffd83dbSDimitry Andric     setOperationAction(ISD::MUL, MVT::v16i8, Expand);
2210b57cec5SDimitry Andric 
222e8d8bef9SDimitry Andric     // There is no vector conditional select instruction
2235ffd83dbSDimitry Andric     for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32, MVT::v2i64,
2245ffd83dbSDimitry Andric                    MVT::v2f64})
225e8d8bef9SDimitry Andric       setOperationAction(ISD::SELECT_CC, T, Expand);
2260b57cec5SDimitry Andric 
2270b57cec5SDimitry Andric     // Expand integer operations supported for scalars but not SIMD
228349cc55cSDimitry Andric     for (auto Op :
229349cc55cSDimitry Andric          {ISD::SDIV, ISD::UDIV, ISD::SREM, ISD::UREM, ISD::ROTL, ISD::ROTR})
2305ffd83dbSDimitry Andric       for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v2i64})
2310b57cec5SDimitry Andric         setOperationAction(Op, T, Expand);
2320b57cec5SDimitry Andric 
233480093f4SDimitry Andric     // But we do have integer min and max operations
234480093f4SDimitry Andric     for (auto Op : {ISD::SMIN, ISD::SMAX, ISD::UMIN, ISD::UMAX})
235480093f4SDimitry Andric       for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32})
236480093f4SDimitry Andric         setOperationAction(Op, T, Legal);
237480093f4SDimitry Andric 
238349cc55cSDimitry Andric     // And we have popcnt for i8x16. It can be used to expand ctlz/cttz.
239fe6060f1SDimitry Andric     setOperationAction(ISD::CTPOP, MVT::v16i8, Legal);
240349cc55cSDimitry Andric     setOperationAction(ISD::CTLZ, MVT::v16i8, Expand);
241349cc55cSDimitry Andric     setOperationAction(ISD::CTTZ, MVT::v16i8, Expand);
242349cc55cSDimitry Andric 
243349cc55cSDimitry Andric     // Custom lower bit counting operations for other types to scalarize them.
244349cc55cSDimitry Andric     for (auto Op : {ISD::CTLZ, ISD::CTTZ, ISD::CTPOP})
245349cc55cSDimitry Andric       for (auto T : {MVT::v8i16, MVT::v4i32, MVT::v2i64})
246349cc55cSDimitry Andric         setOperationAction(Op, T, Custom);
247fe6060f1SDimitry Andric 
2480b57cec5SDimitry Andric     // Expand float operations supported for scalars but not SIMD
249fe6060f1SDimitry Andric     for (auto Op : {ISD::FCOPYSIGN, ISD::FLOG, ISD::FLOG2, ISD::FLOG10,
250*06c3fb27SDimitry Andric                     ISD::FEXP, ISD::FEXP2})
2515ffd83dbSDimitry Andric       for (auto T : {MVT::v4f32, MVT::v2f64})
2525ffd83dbSDimitry Andric         setOperationAction(Op, T, Expand);
2530b57cec5SDimitry Andric 
254fe6060f1SDimitry Andric     // Unsigned comparison operations are unavailable for i64x2 vectors.
255fe6060f1SDimitry Andric     for (auto CC : {ISD::SETUGT, ISD::SETUGE, ISD::SETULT, ISD::SETULE})
256fe6060f1SDimitry Andric       setCondCodeAction(CC, MVT::v2i64, Custom);
257480093f4SDimitry Andric 
2585ffd83dbSDimitry Andric     // 64x2 conversions are not in the spec
2595ffd83dbSDimitry Andric     for (auto Op :
2605ffd83dbSDimitry Andric          {ISD::SINT_TO_FP, ISD::UINT_TO_FP, ISD::FP_TO_SINT, ISD::FP_TO_UINT})
2615ffd83dbSDimitry Andric       for (auto T : {MVT::v2i64, MVT::v2f64})
2625ffd83dbSDimitry Andric         setOperationAction(Op, T, Expand);
263fe6060f1SDimitry Andric 
264fe6060f1SDimitry Andric     // But saturating fp_to_int converstions are
265fe6060f1SDimitry Andric     for (auto Op : {ISD::FP_TO_SINT_SAT, ISD::FP_TO_UINT_SAT})
266fe6060f1SDimitry Andric       setOperationAction(Op, MVT::v4i32, Custom);
267*06c3fb27SDimitry Andric 
268*06c3fb27SDimitry Andric     // Support vector extending
269*06c3fb27SDimitry Andric     for (auto T : MVT::integer_fixedlen_vector_valuetypes()) {
270*06c3fb27SDimitry Andric       setOperationAction(ISD::SIGN_EXTEND_VECTOR_INREG, T, Custom);
271*06c3fb27SDimitry Andric       setOperationAction(ISD::ZERO_EXTEND_VECTOR_INREG, T, Custom);
272*06c3fb27SDimitry Andric     }
2730b57cec5SDimitry Andric   }
2740b57cec5SDimitry Andric 
2750b57cec5SDimitry Andric   // As a special case, these operators use the type to mean the type to
2760b57cec5SDimitry Andric   // sign-extend from.
2770b57cec5SDimitry Andric   setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
2780b57cec5SDimitry Andric   if (!Subtarget->hasSignExt()) {
2790b57cec5SDimitry Andric     // Sign extends are legal only when extending a vector extract
2800b57cec5SDimitry Andric     auto Action = Subtarget->hasSIMD128() ? Custom : Expand;
2810b57cec5SDimitry Andric     for (auto T : {MVT::i8, MVT::i16, MVT::i32})
2820b57cec5SDimitry Andric       setOperationAction(ISD::SIGN_EXTEND_INREG, T, Action);
2830b57cec5SDimitry Andric   }
2848bcb0991SDimitry Andric   for (auto T : MVT::integer_fixedlen_vector_valuetypes())
2850b57cec5SDimitry Andric     setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand);
2860b57cec5SDimitry Andric 
2870b57cec5SDimitry Andric   // Dynamic stack allocation: use the default expansion.
2880b57cec5SDimitry Andric   setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
2890b57cec5SDimitry Andric   setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
2900b57cec5SDimitry Andric   setOperationAction(ISD::DYNAMIC_STACKALLOC, MVTPtr, Expand);
2910b57cec5SDimitry Andric 
2920b57cec5SDimitry Andric   setOperationAction(ISD::FrameIndex, MVT::i32, Custom);
2935ffd83dbSDimitry Andric   setOperationAction(ISD::FrameIndex, MVT::i64, Custom);
2940b57cec5SDimitry Andric   setOperationAction(ISD::CopyToReg, MVT::Other, Custom);
2950b57cec5SDimitry Andric 
2960b57cec5SDimitry Andric   // Expand these forms; we pattern-match the forms that we can handle in isel.
2970b57cec5SDimitry Andric   for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64})
2980b57cec5SDimitry Andric     for (auto Op : {ISD::BR_CC, ISD::SELECT_CC})
2990b57cec5SDimitry Andric       setOperationAction(Op, T, Expand);
3000b57cec5SDimitry Andric 
3010b57cec5SDimitry Andric   // We have custom switch handling.
3020b57cec5SDimitry Andric   setOperationAction(ISD::BR_JT, MVT::Other, Custom);
3030b57cec5SDimitry Andric 
3040b57cec5SDimitry Andric   // WebAssembly doesn't have:
3050b57cec5SDimitry Andric   //  - Floating-point extending loads.
3060b57cec5SDimitry Andric   //  - Floating-point truncating stores.
3070b57cec5SDimitry Andric   //  - i1 extending loads.
3088bcb0991SDimitry Andric   //  - truncating SIMD stores and most extending loads
3090b57cec5SDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
3100b57cec5SDimitry Andric   setTruncStoreAction(MVT::f64, MVT::f32, Expand);
3110b57cec5SDimitry Andric   for (auto T : MVT::integer_valuetypes())
3120b57cec5SDimitry Andric     for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
3130b57cec5SDimitry Andric       setLoadExtAction(Ext, T, MVT::i1, Promote);
3140b57cec5SDimitry Andric   if (Subtarget->hasSIMD128()) {
3150b57cec5SDimitry Andric     for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v2i64, MVT::v4f32,
3160b57cec5SDimitry Andric                    MVT::v2f64}) {
3178bcb0991SDimitry Andric       for (auto MemT : MVT::fixedlen_vector_valuetypes()) {
3180b57cec5SDimitry Andric         if (MVT(T) != MemT) {
3190b57cec5SDimitry Andric           setTruncStoreAction(T, MemT, Expand);
3200b57cec5SDimitry Andric           for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
3210b57cec5SDimitry Andric             setLoadExtAction(Ext, T, MemT, Expand);
3220b57cec5SDimitry Andric         }
3230b57cec5SDimitry Andric       }
3240b57cec5SDimitry Andric     }
3258bcb0991SDimitry Andric     // But some vector extending loads are legal
3268bcb0991SDimitry Andric     for (auto Ext : {ISD::EXTLOAD, ISD::SEXTLOAD, ISD::ZEXTLOAD}) {
3278bcb0991SDimitry Andric       setLoadExtAction(Ext, MVT::v8i16, MVT::v8i8, Legal);
3288bcb0991SDimitry Andric       setLoadExtAction(Ext, MVT::v4i32, MVT::v4i16, Legal);
3298bcb0991SDimitry Andric       setLoadExtAction(Ext, MVT::v2i64, MVT::v2i32, Legal);
3308bcb0991SDimitry Andric     }
331349cc55cSDimitry Andric     setLoadExtAction(ISD::EXTLOAD, MVT::v2f64, MVT::v2f32, Legal);
3328bcb0991SDimitry Andric   }
3330b57cec5SDimitry Andric 
3340b57cec5SDimitry Andric   // Don't do anything clever with build_pairs
3350b57cec5SDimitry Andric   setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
3360b57cec5SDimitry Andric 
3370b57cec5SDimitry Andric   // Trap lowers to wasm unreachable
3380b57cec5SDimitry Andric   setOperationAction(ISD::TRAP, MVT::Other, Legal);
3395ffd83dbSDimitry Andric   setOperationAction(ISD::DEBUGTRAP, MVT::Other, Legal);
3400b57cec5SDimitry Andric 
3410b57cec5SDimitry Andric   // Exception handling intrinsics
3420b57cec5SDimitry Andric   setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
343e8d8bef9SDimitry Andric   setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
3440b57cec5SDimitry Andric   setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
3450b57cec5SDimitry Andric 
3460b57cec5SDimitry Andric   setMaxAtomicSizeInBitsSupported(64);
3470b57cec5SDimitry Andric 
3480b57cec5SDimitry Andric   // Override the __gnu_f2h_ieee/__gnu_h2f_ieee names so that the f32 name is
3490b57cec5SDimitry Andric   // consistent with the f64 and f128 names.
3500b57cec5SDimitry Andric   setLibcallName(RTLIB::FPEXT_F16_F32, "__extendhfsf2");
3510b57cec5SDimitry Andric   setLibcallName(RTLIB::FPROUND_F32_F16, "__truncsfhf2");
3520b57cec5SDimitry Andric 
3530b57cec5SDimitry Andric   // Define the emscripten name for return address helper.
354e8d8bef9SDimitry Andric   // TODO: when implementing other Wasm backends, make this generic or only do
3550b57cec5SDimitry Andric   // this on emscripten depending on what they end up doing.
3560b57cec5SDimitry Andric   setLibcallName(RTLIB::RETURN_ADDRESS, "emscripten_return_address");
3570b57cec5SDimitry Andric 
3580b57cec5SDimitry Andric   // Always convert switches to br_tables unless there is only one case, which
3590b57cec5SDimitry Andric   // is equivalent to a simple branch. This reduces code size for wasm, and we
3600b57cec5SDimitry Andric   // defer possible jump table optimizations to the VM.
3610b57cec5SDimitry Andric   setMinimumJumpTableEntries(2);
3620b57cec5SDimitry Andric }
3630b57cec5SDimitry Andric 
364349cc55cSDimitry Andric MVT WebAssemblyTargetLowering::getPointerTy(const DataLayout &DL,
365349cc55cSDimitry Andric                                             uint32_t AS) const {
366349cc55cSDimitry Andric   if (AS == WebAssembly::WasmAddressSpace::WASM_ADDRESS_SPACE_EXTERNREF)
367349cc55cSDimitry Andric     return MVT::externref;
368349cc55cSDimitry Andric   if (AS == WebAssembly::WasmAddressSpace::WASM_ADDRESS_SPACE_FUNCREF)
369349cc55cSDimitry Andric     return MVT::funcref;
370349cc55cSDimitry Andric   return TargetLowering::getPointerTy(DL, AS);
371349cc55cSDimitry Andric }
372349cc55cSDimitry Andric 
373349cc55cSDimitry Andric MVT WebAssemblyTargetLowering::getPointerMemTy(const DataLayout &DL,
374349cc55cSDimitry Andric                                                uint32_t AS) const {
375349cc55cSDimitry Andric   if (AS == WebAssembly::WasmAddressSpace::WASM_ADDRESS_SPACE_EXTERNREF)
376349cc55cSDimitry Andric     return MVT::externref;
377349cc55cSDimitry Andric   if (AS == WebAssembly::WasmAddressSpace::WASM_ADDRESS_SPACE_FUNCREF)
378349cc55cSDimitry Andric     return MVT::funcref;
379349cc55cSDimitry Andric   return TargetLowering::getPointerMemTy(DL, AS);
380349cc55cSDimitry Andric }
381349cc55cSDimitry Andric 
3820b57cec5SDimitry Andric TargetLowering::AtomicExpansionKind
3830b57cec5SDimitry Andric WebAssemblyTargetLowering::shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const {
3840b57cec5SDimitry Andric   // We have wasm instructions for these
3850b57cec5SDimitry Andric   switch (AI->getOperation()) {
3860b57cec5SDimitry Andric   case AtomicRMWInst::Add:
3870b57cec5SDimitry Andric   case AtomicRMWInst::Sub:
3880b57cec5SDimitry Andric   case AtomicRMWInst::And:
3890b57cec5SDimitry Andric   case AtomicRMWInst::Or:
3900b57cec5SDimitry Andric   case AtomicRMWInst::Xor:
3910b57cec5SDimitry Andric   case AtomicRMWInst::Xchg:
3920b57cec5SDimitry Andric     return AtomicExpansionKind::None;
3930b57cec5SDimitry Andric   default:
3940b57cec5SDimitry Andric     break;
3950b57cec5SDimitry Andric   }
3960b57cec5SDimitry Andric   return AtomicExpansionKind::CmpXChg;
3970b57cec5SDimitry Andric }
3980b57cec5SDimitry Andric 
399fe6060f1SDimitry Andric bool WebAssemblyTargetLowering::shouldScalarizeBinop(SDValue VecOp) const {
400fe6060f1SDimitry Andric   // Implementation copied from X86TargetLowering.
401fe6060f1SDimitry Andric   unsigned Opc = VecOp.getOpcode();
402fe6060f1SDimitry Andric 
403fe6060f1SDimitry Andric   // Assume target opcodes can't be scalarized.
404fe6060f1SDimitry Andric   // TODO - do we have any exceptions?
405fe6060f1SDimitry Andric   if (Opc >= ISD::BUILTIN_OP_END)
406fe6060f1SDimitry Andric     return false;
407fe6060f1SDimitry Andric 
408fe6060f1SDimitry Andric   // If the vector op is not supported, try to convert to scalar.
409fe6060f1SDimitry Andric   EVT VecVT = VecOp.getValueType();
410fe6060f1SDimitry Andric   if (!isOperationLegalOrCustomOrPromote(Opc, VecVT))
411fe6060f1SDimitry Andric     return true;
412fe6060f1SDimitry Andric 
413fe6060f1SDimitry Andric   // If the vector op is supported, but the scalar op is not, the transform may
414fe6060f1SDimitry Andric   // not be worthwhile.
415fe6060f1SDimitry Andric   EVT ScalarVT = VecVT.getScalarType();
416fe6060f1SDimitry Andric   return isOperationLegalOrCustomOrPromote(Opc, ScalarVT);
417fe6060f1SDimitry Andric }
418fe6060f1SDimitry Andric 
4190b57cec5SDimitry Andric FastISel *WebAssemblyTargetLowering::createFastISel(
4200b57cec5SDimitry Andric     FunctionLoweringInfo &FuncInfo, const TargetLibraryInfo *LibInfo) const {
4210b57cec5SDimitry Andric   return WebAssembly::createFastISel(FuncInfo, LibInfo);
4220b57cec5SDimitry Andric }
4230b57cec5SDimitry Andric 
4240b57cec5SDimitry Andric MVT WebAssemblyTargetLowering::getScalarShiftAmountTy(const DataLayout & /*DL*/,
4250b57cec5SDimitry Andric                                                       EVT VT) const {
4260b57cec5SDimitry Andric   unsigned BitWidth = NextPowerOf2(VT.getSizeInBits() - 1);
4270b57cec5SDimitry Andric   if (BitWidth > 1 && BitWidth < 8)
4280b57cec5SDimitry Andric     BitWidth = 8;
4290b57cec5SDimitry Andric 
4300b57cec5SDimitry Andric   if (BitWidth > 64) {
4310b57cec5SDimitry Andric     // The shift will be lowered to a libcall, and compiler-rt libcalls expect
4320b57cec5SDimitry Andric     // the count to be an i32.
4330b57cec5SDimitry Andric     BitWidth = 32;
4340b57cec5SDimitry Andric     assert(BitWidth >= Log2_32_Ceil(VT.getSizeInBits()) &&
4350b57cec5SDimitry Andric            "32-bit shift counts ought to be enough for anyone");
4360b57cec5SDimitry Andric   }
4370b57cec5SDimitry Andric 
4380b57cec5SDimitry Andric   MVT Result = MVT::getIntegerVT(BitWidth);
4390b57cec5SDimitry Andric   assert(Result != MVT::INVALID_SIMPLE_VALUE_TYPE &&
4400b57cec5SDimitry Andric          "Unable to represent scalar shift amount type");
4410b57cec5SDimitry Andric   return Result;
4420b57cec5SDimitry Andric }
4430b57cec5SDimitry Andric 
4440b57cec5SDimitry Andric // Lower an fp-to-int conversion operator from the LLVM opcode, which has an
4450b57cec5SDimitry Andric // undefined result on invalid/overflow, to the WebAssembly opcode, which
4460b57cec5SDimitry Andric // traps on invalid/overflow.
4470b57cec5SDimitry Andric static MachineBasicBlock *LowerFPToInt(MachineInstr &MI, DebugLoc DL,
4480b57cec5SDimitry Andric                                        MachineBasicBlock *BB,
4490b57cec5SDimitry Andric                                        const TargetInstrInfo &TII,
4500b57cec5SDimitry Andric                                        bool IsUnsigned, bool Int64,
4510b57cec5SDimitry Andric                                        bool Float64, unsigned LoweredOpcode) {
4520b57cec5SDimitry Andric   MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
4530b57cec5SDimitry Andric 
4548bcb0991SDimitry Andric   Register OutReg = MI.getOperand(0).getReg();
4558bcb0991SDimitry Andric   Register InReg = MI.getOperand(1).getReg();
4560b57cec5SDimitry Andric 
4570b57cec5SDimitry Andric   unsigned Abs = Float64 ? WebAssembly::ABS_F64 : WebAssembly::ABS_F32;
4580b57cec5SDimitry Andric   unsigned FConst = Float64 ? WebAssembly::CONST_F64 : WebAssembly::CONST_F32;
4590b57cec5SDimitry Andric   unsigned LT = Float64 ? WebAssembly::LT_F64 : WebAssembly::LT_F32;
4600b57cec5SDimitry Andric   unsigned GE = Float64 ? WebAssembly::GE_F64 : WebAssembly::GE_F32;
4610b57cec5SDimitry Andric   unsigned IConst = Int64 ? WebAssembly::CONST_I64 : WebAssembly::CONST_I32;
4620b57cec5SDimitry Andric   unsigned Eqz = WebAssembly::EQZ_I32;
4630b57cec5SDimitry Andric   unsigned And = WebAssembly::AND_I32;
4640b57cec5SDimitry Andric   int64_t Limit = Int64 ? INT64_MIN : INT32_MIN;
4650b57cec5SDimitry Andric   int64_t Substitute = IsUnsigned ? 0 : Limit;
4660b57cec5SDimitry Andric   double CmpVal = IsUnsigned ? -(double)Limit * 2.0 : -(double)Limit;
4670b57cec5SDimitry Andric   auto &Context = BB->getParent()->getFunction().getContext();
4680b57cec5SDimitry Andric   Type *Ty = Float64 ? Type::getDoubleTy(Context) : Type::getFloatTy(Context);
4690b57cec5SDimitry Andric 
4700b57cec5SDimitry Andric   const BasicBlock *LLVMBB = BB->getBasicBlock();
4710b57cec5SDimitry Andric   MachineFunction *F = BB->getParent();
4720b57cec5SDimitry Andric   MachineBasicBlock *TrueMBB = F->CreateMachineBasicBlock(LLVMBB);
4730b57cec5SDimitry Andric   MachineBasicBlock *FalseMBB = F->CreateMachineBasicBlock(LLVMBB);
4740b57cec5SDimitry Andric   MachineBasicBlock *DoneMBB = F->CreateMachineBasicBlock(LLVMBB);
4750b57cec5SDimitry Andric 
4760b57cec5SDimitry Andric   MachineFunction::iterator It = ++BB->getIterator();
4770b57cec5SDimitry Andric   F->insert(It, FalseMBB);
4780b57cec5SDimitry Andric   F->insert(It, TrueMBB);
4790b57cec5SDimitry Andric   F->insert(It, DoneMBB);
4800b57cec5SDimitry Andric 
4810b57cec5SDimitry Andric   // Transfer the remainder of BB and its successor edges to DoneMBB.
4820b57cec5SDimitry Andric   DoneMBB->splice(DoneMBB->begin(), BB, std::next(MI.getIterator()), BB->end());
4830b57cec5SDimitry Andric   DoneMBB->transferSuccessorsAndUpdatePHIs(BB);
4840b57cec5SDimitry Andric 
4850b57cec5SDimitry Andric   BB->addSuccessor(TrueMBB);
4860b57cec5SDimitry Andric   BB->addSuccessor(FalseMBB);
4870b57cec5SDimitry Andric   TrueMBB->addSuccessor(DoneMBB);
4880b57cec5SDimitry Andric   FalseMBB->addSuccessor(DoneMBB);
4890b57cec5SDimitry Andric 
4900b57cec5SDimitry Andric   unsigned Tmp0, Tmp1, CmpReg, EqzReg, FalseReg, TrueReg;
4910b57cec5SDimitry Andric   Tmp0 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
4920b57cec5SDimitry Andric   Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
4930b57cec5SDimitry Andric   CmpReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
4940b57cec5SDimitry Andric   EqzReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
4950b57cec5SDimitry Andric   FalseReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
4960b57cec5SDimitry Andric   TrueReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
4970b57cec5SDimitry Andric 
4980b57cec5SDimitry Andric   MI.eraseFromParent();
4990b57cec5SDimitry Andric   // For signed numbers, we can do a single comparison to determine whether
5000b57cec5SDimitry Andric   // fabs(x) is within range.
5010b57cec5SDimitry Andric   if (IsUnsigned) {
5020b57cec5SDimitry Andric     Tmp0 = InReg;
5030b57cec5SDimitry Andric   } else {
5040b57cec5SDimitry Andric     BuildMI(BB, DL, TII.get(Abs), Tmp0).addReg(InReg);
5050b57cec5SDimitry Andric   }
5060b57cec5SDimitry Andric   BuildMI(BB, DL, TII.get(FConst), Tmp1)
5070b57cec5SDimitry Andric       .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, CmpVal)));
5080b57cec5SDimitry Andric   BuildMI(BB, DL, TII.get(LT), CmpReg).addReg(Tmp0).addReg(Tmp1);
5090b57cec5SDimitry Andric 
5100b57cec5SDimitry Andric   // For unsigned numbers, we have to do a separate comparison with zero.
5110b57cec5SDimitry Andric   if (IsUnsigned) {
5120b57cec5SDimitry Andric     Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
5138bcb0991SDimitry Andric     Register SecondCmpReg =
5140b57cec5SDimitry Andric         MRI.createVirtualRegister(&WebAssembly::I32RegClass);
5158bcb0991SDimitry Andric     Register AndReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
5160b57cec5SDimitry Andric     BuildMI(BB, DL, TII.get(FConst), Tmp1)
5170b57cec5SDimitry Andric         .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, 0.0)));
5180b57cec5SDimitry Andric     BuildMI(BB, DL, TII.get(GE), SecondCmpReg).addReg(Tmp0).addReg(Tmp1);
5190b57cec5SDimitry Andric     BuildMI(BB, DL, TII.get(And), AndReg).addReg(CmpReg).addReg(SecondCmpReg);
5200b57cec5SDimitry Andric     CmpReg = AndReg;
5210b57cec5SDimitry Andric   }
5220b57cec5SDimitry Andric 
5230b57cec5SDimitry Andric   BuildMI(BB, DL, TII.get(Eqz), EqzReg).addReg(CmpReg);
5240b57cec5SDimitry Andric 
5250b57cec5SDimitry Andric   // Create the CFG diamond to select between doing the conversion or using
5260b57cec5SDimitry Andric   // the substitute value.
5270b57cec5SDimitry Andric   BuildMI(BB, DL, TII.get(WebAssembly::BR_IF)).addMBB(TrueMBB).addReg(EqzReg);
5280b57cec5SDimitry Andric   BuildMI(FalseMBB, DL, TII.get(LoweredOpcode), FalseReg).addReg(InReg);
5290b57cec5SDimitry Andric   BuildMI(FalseMBB, DL, TII.get(WebAssembly::BR)).addMBB(DoneMBB);
5300b57cec5SDimitry Andric   BuildMI(TrueMBB, DL, TII.get(IConst), TrueReg).addImm(Substitute);
5310b57cec5SDimitry Andric   BuildMI(*DoneMBB, DoneMBB->begin(), DL, TII.get(TargetOpcode::PHI), OutReg)
5320b57cec5SDimitry Andric       .addReg(FalseReg)
5330b57cec5SDimitry Andric       .addMBB(FalseMBB)
5340b57cec5SDimitry Andric       .addReg(TrueReg)
5350b57cec5SDimitry Andric       .addMBB(TrueMBB);
5360b57cec5SDimitry Andric 
5370b57cec5SDimitry Andric   return DoneMBB;
5380b57cec5SDimitry Andric }
5390b57cec5SDimitry Andric 
540fe6060f1SDimitry Andric static MachineBasicBlock *
541fe6060f1SDimitry Andric LowerCallResults(MachineInstr &CallResults, DebugLoc DL, MachineBasicBlock *BB,
542fe6060f1SDimitry Andric                  const WebAssemblySubtarget *Subtarget,
5435ffd83dbSDimitry Andric                  const TargetInstrInfo &TII) {
5445ffd83dbSDimitry Andric   MachineInstr &CallParams = *CallResults.getPrevNode();
5455ffd83dbSDimitry Andric   assert(CallParams.getOpcode() == WebAssembly::CALL_PARAMS);
5465ffd83dbSDimitry Andric   assert(CallResults.getOpcode() == WebAssembly::CALL_RESULTS ||
5475ffd83dbSDimitry Andric          CallResults.getOpcode() == WebAssembly::RET_CALL_RESULTS);
5485ffd83dbSDimitry Andric 
549*06c3fb27SDimitry Andric   bool IsIndirect =
550*06c3fb27SDimitry Andric       CallParams.getOperand(0).isReg() || CallParams.getOperand(0).isFI();
5515ffd83dbSDimitry Andric   bool IsRetCall = CallResults.getOpcode() == WebAssembly::RET_CALL_RESULTS;
5525ffd83dbSDimitry Andric 
553fe6060f1SDimitry Andric   bool IsFuncrefCall = false;
554*06c3fb27SDimitry Andric   if (IsIndirect && CallParams.getOperand(0).isReg()) {
555fe6060f1SDimitry Andric     Register Reg = CallParams.getOperand(0).getReg();
556fe6060f1SDimitry Andric     const MachineFunction *MF = BB->getParent();
557fe6060f1SDimitry Andric     const MachineRegisterInfo &MRI = MF->getRegInfo();
558fe6060f1SDimitry Andric     const TargetRegisterClass *TRC = MRI.getRegClass(Reg);
559fe6060f1SDimitry Andric     IsFuncrefCall = (TRC == &WebAssembly::FUNCREFRegClass);
560fe6060f1SDimitry Andric     assert(!IsFuncrefCall || Subtarget->hasReferenceTypes());
561fe6060f1SDimitry Andric   }
562fe6060f1SDimitry Andric 
5635ffd83dbSDimitry Andric   unsigned CallOp;
5645ffd83dbSDimitry Andric   if (IsIndirect && IsRetCall) {
5655ffd83dbSDimitry Andric     CallOp = WebAssembly::RET_CALL_INDIRECT;
5665ffd83dbSDimitry Andric   } else if (IsIndirect) {
5675ffd83dbSDimitry Andric     CallOp = WebAssembly::CALL_INDIRECT;
5685ffd83dbSDimitry Andric   } else if (IsRetCall) {
5695ffd83dbSDimitry Andric     CallOp = WebAssembly::RET_CALL;
5705ffd83dbSDimitry Andric   } else {
5715ffd83dbSDimitry Andric     CallOp = WebAssembly::CALL;
5725ffd83dbSDimitry Andric   }
5735ffd83dbSDimitry Andric 
5745ffd83dbSDimitry Andric   MachineFunction &MF = *BB->getParent();
5755ffd83dbSDimitry Andric   const MCInstrDesc &MCID = TII.get(CallOp);
5765ffd83dbSDimitry Andric   MachineInstrBuilder MIB(MF, MF.CreateMachineInstr(MCID, DL));
5775ffd83dbSDimitry Andric 
578e8d8bef9SDimitry Andric   // See if we must truncate the function pointer.
579e8d8bef9SDimitry Andric   // CALL_INDIRECT takes an i32, but in wasm64 we represent function pointers
580e8d8bef9SDimitry Andric   // as 64-bit for uniformity with other pointer types.
581fe6060f1SDimitry Andric   // See also: WebAssemblyFastISel::selectCall
582e8d8bef9SDimitry Andric   if (IsIndirect && MF.getSubtarget<WebAssemblySubtarget>().hasAddr64()) {
583e8d8bef9SDimitry Andric     Register Reg32 =
584e8d8bef9SDimitry Andric         MF.getRegInfo().createVirtualRegister(&WebAssembly::I32RegClass);
585e8d8bef9SDimitry Andric     auto &FnPtr = CallParams.getOperand(0);
586e8d8bef9SDimitry Andric     BuildMI(*BB, CallResults.getIterator(), DL,
587e8d8bef9SDimitry Andric             TII.get(WebAssembly::I32_WRAP_I64), Reg32)
588e8d8bef9SDimitry Andric         .addReg(FnPtr.getReg());
589e8d8bef9SDimitry Andric     FnPtr.setReg(Reg32);
590e8d8bef9SDimitry Andric   }
591e8d8bef9SDimitry Andric 
5925ffd83dbSDimitry Andric   // Move the function pointer to the end of the arguments for indirect calls
5935ffd83dbSDimitry Andric   if (IsIndirect) {
5945ffd83dbSDimitry Andric     auto FnPtr = CallParams.getOperand(0);
59581ad6265SDimitry Andric     CallParams.removeOperand(0);
596349cc55cSDimitry Andric 
597349cc55cSDimitry Andric     // For funcrefs, call_indirect is done through __funcref_call_table and the
598972a253aSDimitry Andric     // funcref is always installed in slot 0 of the table, therefore instead of
599972a253aSDimitry Andric     // having the function pointer added at the end of the params list, a zero
600972a253aSDimitry Andric     // (the index in
601349cc55cSDimitry Andric     // __funcref_call_table is added).
602349cc55cSDimitry Andric     if (IsFuncrefCall) {
603349cc55cSDimitry Andric       Register RegZero =
604349cc55cSDimitry Andric           MF.getRegInfo().createVirtualRegister(&WebAssembly::I32RegClass);
605349cc55cSDimitry Andric       MachineInstrBuilder MIBC0 =
606349cc55cSDimitry Andric           BuildMI(MF, DL, TII.get(WebAssembly::CONST_I32), RegZero).addImm(0);
607349cc55cSDimitry Andric 
608349cc55cSDimitry Andric       BB->insert(CallResults.getIterator(), MIBC0);
609349cc55cSDimitry Andric       MachineInstrBuilder(MF, CallParams).addReg(RegZero);
610349cc55cSDimitry Andric     } else
6115ffd83dbSDimitry Andric       CallParams.addOperand(FnPtr);
6125ffd83dbSDimitry Andric   }
6135ffd83dbSDimitry Andric 
6145ffd83dbSDimitry Andric   for (auto Def : CallResults.defs())
6155ffd83dbSDimitry Andric     MIB.add(Def);
6165ffd83dbSDimitry Andric 
6175ffd83dbSDimitry Andric   if (IsIndirect) {
618fe6060f1SDimitry Andric     // Placeholder for the type index.
6195ffd83dbSDimitry Andric     MIB.addImm(0);
620fe6060f1SDimitry Andric     // The table into which this call_indirect indexes.
621fe6060f1SDimitry Andric     MCSymbolWasm *Table = IsFuncrefCall
622fe6060f1SDimitry Andric                               ? WebAssembly::getOrCreateFuncrefCallTableSymbol(
623fe6060f1SDimitry Andric                                     MF.getContext(), Subtarget)
624fe6060f1SDimitry Andric                               : WebAssembly::getOrCreateFunctionTableSymbol(
625fe6060f1SDimitry Andric                                     MF.getContext(), Subtarget);
626fe6060f1SDimitry Andric     if (Subtarget->hasReferenceTypes()) {
627fe6060f1SDimitry Andric       MIB.addSym(Table);
628fe6060f1SDimitry Andric     } else {
629fe6060f1SDimitry Andric       // For the MVP there is at most one table whose number is 0, but we can't
630fe6060f1SDimitry Andric       // write a table symbol or issue relocations.  Instead we just ensure the
631fe6060f1SDimitry Andric       // table is live and write a zero.
632fe6060f1SDimitry Andric       Table->setNoStrip();
6335ffd83dbSDimitry Andric       MIB.addImm(0);
634fe6060f1SDimitry Andric     }
6355ffd83dbSDimitry Andric   }
6365ffd83dbSDimitry Andric 
6375ffd83dbSDimitry Andric   for (auto Use : CallParams.uses())
6385ffd83dbSDimitry Andric     MIB.add(Use);
6395ffd83dbSDimitry Andric 
6405ffd83dbSDimitry Andric   BB->insert(CallResults.getIterator(), MIB);
6415ffd83dbSDimitry Andric   CallParams.eraseFromParent();
6425ffd83dbSDimitry Andric   CallResults.eraseFromParent();
6435ffd83dbSDimitry Andric 
644fe6060f1SDimitry Andric   // If this is a funcref call, to avoid hidden GC roots, we need to clear the
645fe6060f1SDimitry Andric   // table slot with ref.null upon call_indirect return.
646fe6060f1SDimitry Andric   //
647fe6060f1SDimitry Andric   // This generates the following code, which comes right after a call_indirect
648fe6060f1SDimitry Andric   // of a funcref:
649fe6060f1SDimitry Andric   //
650fe6060f1SDimitry Andric   //    i32.const 0
651fe6060f1SDimitry Andric   //    ref.null func
652fe6060f1SDimitry Andric   //    table.set __funcref_call_table
653fe6060f1SDimitry Andric   if (IsIndirect && IsFuncrefCall) {
654fe6060f1SDimitry Andric     MCSymbolWasm *Table = WebAssembly::getOrCreateFuncrefCallTableSymbol(
655fe6060f1SDimitry Andric         MF.getContext(), Subtarget);
656fe6060f1SDimitry Andric     Register RegZero =
657fe6060f1SDimitry Andric         MF.getRegInfo().createVirtualRegister(&WebAssembly::I32RegClass);
658fe6060f1SDimitry Andric     MachineInstr *Const0 =
659fe6060f1SDimitry Andric         BuildMI(MF, DL, TII.get(WebAssembly::CONST_I32), RegZero).addImm(0);
660fe6060f1SDimitry Andric     BB->insertAfter(MIB.getInstr()->getIterator(), Const0);
661fe6060f1SDimitry Andric 
662fe6060f1SDimitry Andric     Register RegFuncref =
663fe6060f1SDimitry Andric         MF.getRegInfo().createVirtualRegister(&WebAssembly::FUNCREFRegClass);
664fe6060f1SDimitry Andric     MachineInstr *RefNull =
6650eae32dcSDimitry Andric         BuildMI(MF, DL, TII.get(WebAssembly::REF_NULL_FUNCREF), RegFuncref);
666fe6060f1SDimitry Andric     BB->insertAfter(Const0->getIterator(), RefNull);
667fe6060f1SDimitry Andric 
668fe6060f1SDimitry Andric     MachineInstr *TableSet =
669fe6060f1SDimitry Andric         BuildMI(MF, DL, TII.get(WebAssembly::TABLE_SET_FUNCREF))
670fe6060f1SDimitry Andric             .addSym(Table)
671fe6060f1SDimitry Andric             .addReg(RegZero)
672fe6060f1SDimitry Andric             .addReg(RegFuncref);
673fe6060f1SDimitry Andric     BB->insertAfter(RefNull->getIterator(), TableSet);
674fe6060f1SDimitry Andric   }
675fe6060f1SDimitry Andric 
6765ffd83dbSDimitry Andric   return BB;
6775ffd83dbSDimitry Andric }
6785ffd83dbSDimitry Andric 
6790b57cec5SDimitry Andric MachineBasicBlock *WebAssemblyTargetLowering::EmitInstrWithCustomInserter(
6800b57cec5SDimitry Andric     MachineInstr &MI, MachineBasicBlock *BB) const {
6810b57cec5SDimitry Andric   const TargetInstrInfo &TII = *Subtarget->getInstrInfo();
6820b57cec5SDimitry Andric   DebugLoc DL = MI.getDebugLoc();
6830b57cec5SDimitry Andric 
6840b57cec5SDimitry Andric   switch (MI.getOpcode()) {
6850b57cec5SDimitry Andric   default:
6860b57cec5SDimitry Andric     llvm_unreachable("Unexpected instr type to insert");
6870b57cec5SDimitry Andric   case WebAssembly::FP_TO_SINT_I32_F32:
6880b57cec5SDimitry Andric     return LowerFPToInt(MI, DL, BB, TII, false, false, false,
6890b57cec5SDimitry Andric                         WebAssembly::I32_TRUNC_S_F32);
6900b57cec5SDimitry Andric   case WebAssembly::FP_TO_UINT_I32_F32:
6910b57cec5SDimitry Andric     return LowerFPToInt(MI, DL, BB, TII, true, false, false,
6920b57cec5SDimitry Andric                         WebAssembly::I32_TRUNC_U_F32);
6930b57cec5SDimitry Andric   case WebAssembly::FP_TO_SINT_I64_F32:
6940b57cec5SDimitry Andric     return LowerFPToInt(MI, DL, BB, TII, false, true, false,
6950b57cec5SDimitry Andric                         WebAssembly::I64_TRUNC_S_F32);
6960b57cec5SDimitry Andric   case WebAssembly::FP_TO_UINT_I64_F32:
6970b57cec5SDimitry Andric     return LowerFPToInt(MI, DL, BB, TII, true, true, false,
6980b57cec5SDimitry Andric                         WebAssembly::I64_TRUNC_U_F32);
6990b57cec5SDimitry Andric   case WebAssembly::FP_TO_SINT_I32_F64:
7000b57cec5SDimitry Andric     return LowerFPToInt(MI, DL, BB, TII, false, false, true,
7010b57cec5SDimitry Andric                         WebAssembly::I32_TRUNC_S_F64);
7020b57cec5SDimitry Andric   case WebAssembly::FP_TO_UINT_I32_F64:
7030b57cec5SDimitry Andric     return LowerFPToInt(MI, DL, BB, TII, true, false, true,
7040b57cec5SDimitry Andric                         WebAssembly::I32_TRUNC_U_F64);
7050b57cec5SDimitry Andric   case WebAssembly::FP_TO_SINT_I64_F64:
7060b57cec5SDimitry Andric     return LowerFPToInt(MI, DL, BB, TII, false, true, true,
7070b57cec5SDimitry Andric                         WebAssembly::I64_TRUNC_S_F64);
7080b57cec5SDimitry Andric   case WebAssembly::FP_TO_UINT_I64_F64:
7090b57cec5SDimitry Andric     return LowerFPToInt(MI, DL, BB, TII, true, true, true,
7100b57cec5SDimitry Andric                         WebAssembly::I64_TRUNC_U_F64);
7115ffd83dbSDimitry Andric   case WebAssembly::CALL_RESULTS:
7125ffd83dbSDimitry Andric   case WebAssembly::RET_CALL_RESULTS:
713fe6060f1SDimitry Andric     return LowerCallResults(MI, DL, BB, Subtarget, TII);
7140b57cec5SDimitry Andric   }
7150b57cec5SDimitry Andric }
7160b57cec5SDimitry Andric 
7170b57cec5SDimitry Andric const char *
7180b57cec5SDimitry Andric WebAssemblyTargetLowering::getTargetNodeName(unsigned Opcode) const {
7190b57cec5SDimitry Andric   switch (static_cast<WebAssemblyISD::NodeType>(Opcode)) {
7200b57cec5SDimitry Andric   case WebAssemblyISD::FIRST_NUMBER:
721480093f4SDimitry Andric   case WebAssemblyISD::FIRST_MEM_OPCODE:
7220b57cec5SDimitry Andric     break;
7230b57cec5SDimitry Andric #define HANDLE_NODETYPE(NODE)                                                  \
7240b57cec5SDimitry Andric   case WebAssemblyISD::NODE:                                                   \
7250b57cec5SDimitry Andric     return "WebAssemblyISD::" #NODE;
726480093f4SDimitry Andric #define HANDLE_MEM_NODETYPE(NODE) HANDLE_NODETYPE(NODE)
7270b57cec5SDimitry Andric #include "WebAssemblyISD.def"
728480093f4SDimitry Andric #undef HANDLE_MEM_NODETYPE
7290b57cec5SDimitry Andric #undef HANDLE_NODETYPE
7300b57cec5SDimitry Andric   }
7310b57cec5SDimitry Andric   return nullptr;
7320b57cec5SDimitry Andric }
7330b57cec5SDimitry Andric 
7340b57cec5SDimitry Andric std::pair<unsigned, const TargetRegisterClass *>
7350b57cec5SDimitry Andric WebAssemblyTargetLowering::getRegForInlineAsmConstraint(
7360b57cec5SDimitry Andric     const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
7370b57cec5SDimitry Andric   // First, see if this is a constraint that directly corresponds to a
7380b57cec5SDimitry Andric   // WebAssembly register class.
7390b57cec5SDimitry Andric   if (Constraint.size() == 1) {
7400b57cec5SDimitry Andric     switch (Constraint[0]) {
7410b57cec5SDimitry Andric     case 'r':
7420b57cec5SDimitry Andric       assert(VT != MVT::iPTR && "Pointer MVT not expected here");
7430b57cec5SDimitry Andric       if (Subtarget->hasSIMD128() && VT.isVector()) {
7440b57cec5SDimitry Andric         if (VT.getSizeInBits() == 128)
7450b57cec5SDimitry Andric           return std::make_pair(0U, &WebAssembly::V128RegClass);
7460b57cec5SDimitry Andric       }
7470b57cec5SDimitry Andric       if (VT.isInteger() && !VT.isVector()) {
7480b57cec5SDimitry Andric         if (VT.getSizeInBits() <= 32)
7490b57cec5SDimitry Andric           return std::make_pair(0U, &WebAssembly::I32RegClass);
7500b57cec5SDimitry Andric         if (VT.getSizeInBits() <= 64)
7510b57cec5SDimitry Andric           return std::make_pair(0U, &WebAssembly::I64RegClass);
7520b57cec5SDimitry Andric       }
753e8d8bef9SDimitry Andric       if (VT.isFloatingPoint() && !VT.isVector()) {
754e8d8bef9SDimitry Andric         switch (VT.getSizeInBits()) {
755e8d8bef9SDimitry Andric         case 32:
756e8d8bef9SDimitry Andric           return std::make_pair(0U, &WebAssembly::F32RegClass);
757e8d8bef9SDimitry Andric         case 64:
758e8d8bef9SDimitry Andric           return std::make_pair(0U, &WebAssembly::F64RegClass);
759e8d8bef9SDimitry Andric         default:
760e8d8bef9SDimitry Andric           break;
761e8d8bef9SDimitry Andric         }
762e8d8bef9SDimitry Andric       }
7630b57cec5SDimitry Andric       break;
7640b57cec5SDimitry Andric     default:
7650b57cec5SDimitry Andric       break;
7660b57cec5SDimitry Andric     }
7670b57cec5SDimitry Andric   }
7680b57cec5SDimitry Andric 
7690b57cec5SDimitry Andric   return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
7700b57cec5SDimitry Andric }
7710b57cec5SDimitry Andric 
772bdd1243dSDimitry Andric bool WebAssemblyTargetLowering::isCheapToSpeculateCttz(Type *Ty) const {
7730b57cec5SDimitry Andric   // Assume ctz is a relatively cheap operation.
7740b57cec5SDimitry Andric   return true;
7750b57cec5SDimitry Andric }
7760b57cec5SDimitry Andric 
777bdd1243dSDimitry Andric bool WebAssemblyTargetLowering::isCheapToSpeculateCtlz(Type *Ty) const {
7780b57cec5SDimitry Andric   // Assume clz is a relatively cheap operation.
7790b57cec5SDimitry Andric   return true;
7800b57cec5SDimitry Andric }
7810b57cec5SDimitry Andric 
7820b57cec5SDimitry Andric bool WebAssemblyTargetLowering::isLegalAddressingMode(const DataLayout &DL,
7830b57cec5SDimitry Andric                                                       const AddrMode &AM,
7840b57cec5SDimitry Andric                                                       Type *Ty, unsigned AS,
7850b57cec5SDimitry Andric                                                       Instruction *I) const {
7860b57cec5SDimitry Andric   // WebAssembly offsets are added as unsigned without wrapping. The
7870b57cec5SDimitry Andric   // isLegalAddressingMode gives us no way to determine if wrapping could be
7880b57cec5SDimitry Andric   // happening, so we approximate this by accepting only non-negative offsets.
7890b57cec5SDimitry Andric   if (AM.BaseOffs < 0)
7900b57cec5SDimitry Andric     return false;
7910b57cec5SDimitry Andric 
7920b57cec5SDimitry Andric   // WebAssembly has no scale register operands.
7930b57cec5SDimitry Andric   if (AM.Scale != 0)
7940b57cec5SDimitry Andric     return false;
7950b57cec5SDimitry Andric 
7960b57cec5SDimitry Andric   // Everything else is legal.
7970b57cec5SDimitry Andric   return true;
7980b57cec5SDimitry Andric }
7990b57cec5SDimitry Andric 
8000b57cec5SDimitry Andric bool WebAssemblyTargetLowering::allowsMisalignedMemoryAccesses(
801fe6060f1SDimitry Andric     EVT /*VT*/, unsigned /*AddrSpace*/, Align /*Align*/,
802bdd1243dSDimitry Andric     MachineMemOperand::Flags /*Flags*/, unsigned *Fast) const {
8030b57cec5SDimitry Andric   // WebAssembly supports unaligned accesses, though it should be declared
8040b57cec5SDimitry Andric   // with the p2align attribute on loads and stores which do so, and there
8050b57cec5SDimitry Andric   // may be a performance impact. We tell LLVM they're "fast" because
8060b57cec5SDimitry Andric   // for the kinds of things that LLVM uses this for (merging adjacent stores
8070b57cec5SDimitry Andric   // of constants, etc.), WebAssembly implementations will either want the
8080b57cec5SDimitry Andric   // unaligned access or they'll split anyway.
8090b57cec5SDimitry Andric   if (Fast)
810bdd1243dSDimitry Andric     *Fast = 1;
8110b57cec5SDimitry Andric   return true;
8120b57cec5SDimitry Andric }
8130b57cec5SDimitry Andric 
8140b57cec5SDimitry Andric bool WebAssemblyTargetLowering::isIntDivCheap(EVT VT,
8150b57cec5SDimitry Andric                                               AttributeList Attr) const {
8160b57cec5SDimitry Andric   // The current thinking is that wasm engines will perform this optimization,
8170b57cec5SDimitry Andric   // so we can save on code size.
8180b57cec5SDimitry Andric   return true;
8190b57cec5SDimitry Andric }
8200b57cec5SDimitry Andric 
8218bcb0991SDimitry Andric bool WebAssemblyTargetLowering::isVectorLoadExtDesirable(SDValue ExtVal) const {
82216d6b3b3SDimitry Andric   EVT ExtT = ExtVal.getValueType();
82316d6b3b3SDimitry Andric   EVT MemT = cast<LoadSDNode>(ExtVal->getOperand(0))->getValueType(0);
8248bcb0991SDimitry Andric   return (ExtT == MVT::v8i16 && MemT == MVT::v8i8) ||
8258bcb0991SDimitry Andric          (ExtT == MVT::v4i32 && MemT == MVT::v4i16) ||
8268bcb0991SDimitry Andric          (ExtT == MVT::v2i64 && MemT == MVT::v2i32);
8278bcb0991SDimitry Andric }
8288bcb0991SDimitry Andric 
829349cc55cSDimitry Andric bool WebAssemblyTargetLowering::isOffsetFoldingLegal(
830349cc55cSDimitry Andric     const GlobalAddressSDNode *GA) const {
831349cc55cSDimitry Andric   // Wasm doesn't support function addresses with offsets
832349cc55cSDimitry Andric   const GlobalValue *GV = GA->getGlobal();
833349cc55cSDimitry Andric   return isa<Function>(GV) ? false : TargetLowering::isOffsetFoldingLegal(GA);
834349cc55cSDimitry Andric }
835349cc55cSDimitry Andric 
8360b57cec5SDimitry Andric EVT WebAssemblyTargetLowering::getSetCCResultType(const DataLayout &DL,
8370b57cec5SDimitry Andric                                                   LLVMContext &C,
8380b57cec5SDimitry Andric                                                   EVT VT) const {
8390b57cec5SDimitry Andric   if (VT.isVector())
8400b57cec5SDimitry Andric     return VT.changeVectorElementTypeToInteger();
8410b57cec5SDimitry Andric 
8425ffd83dbSDimitry Andric   // So far, all branch instructions in Wasm take an I32 condition.
8435ffd83dbSDimitry Andric   // The default TargetLowering::getSetCCResultType returns the pointer size,
8445ffd83dbSDimitry Andric   // which would be useful to reduce instruction counts when testing
8455ffd83dbSDimitry Andric   // against 64-bit pointers/values if at some point Wasm supports that.
8465ffd83dbSDimitry Andric   return EVT::getIntegerVT(C, 32);
8470b57cec5SDimitry Andric }
8480b57cec5SDimitry Andric 
8490b57cec5SDimitry Andric bool WebAssemblyTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
8500b57cec5SDimitry Andric                                                    const CallInst &I,
8510b57cec5SDimitry Andric                                                    MachineFunction &MF,
8520b57cec5SDimitry Andric                                                    unsigned Intrinsic) const {
8530b57cec5SDimitry Andric   switch (Intrinsic) {
854e8d8bef9SDimitry Andric   case Intrinsic::wasm_memory_atomic_notify:
8550b57cec5SDimitry Andric     Info.opc = ISD::INTRINSIC_W_CHAIN;
8560b57cec5SDimitry Andric     Info.memVT = MVT::i32;
8570b57cec5SDimitry Andric     Info.ptrVal = I.getArgOperand(0);
8580b57cec5SDimitry Andric     Info.offset = 0;
8598bcb0991SDimitry Andric     Info.align = Align(4);
8600b57cec5SDimitry Andric     // atomic.notify instruction does not really load the memory specified with
8610b57cec5SDimitry Andric     // this argument, but MachineMemOperand should either be load or store, so
8620b57cec5SDimitry Andric     // we set this to a load.
8630b57cec5SDimitry Andric     // FIXME Volatile isn't really correct, but currently all LLVM atomic
8640b57cec5SDimitry Andric     // instructions are treated as volatiles in the backend, so we should be
8650b57cec5SDimitry Andric     // consistent. The same applies for wasm_atomic_wait intrinsics too.
8660b57cec5SDimitry Andric     Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
8670b57cec5SDimitry Andric     return true;
868e8d8bef9SDimitry Andric   case Intrinsic::wasm_memory_atomic_wait32:
8690b57cec5SDimitry Andric     Info.opc = ISD::INTRINSIC_W_CHAIN;
8700b57cec5SDimitry Andric     Info.memVT = MVT::i32;
8710b57cec5SDimitry Andric     Info.ptrVal = I.getArgOperand(0);
8720b57cec5SDimitry Andric     Info.offset = 0;
8738bcb0991SDimitry Andric     Info.align = Align(4);
8740b57cec5SDimitry Andric     Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
8750b57cec5SDimitry Andric     return true;
876e8d8bef9SDimitry Andric   case Intrinsic::wasm_memory_atomic_wait64:
8770b57cec5SDimitry Andric     Info.opc = ISD::INTRINSIC_W_CHAIN;
8780b57cec5SDimitry Andric     Info.memVT = MVT::i64;
8790b57cec5SDimitry Andric     Info.ptrVal = I.getArgOperand(0);
8800b57cec5SDimitry Andric     Info.offset = 0;
8818bcb0991SDimitry Andric     Info.align = Align(8);
8820b57cec5SDimitry Andric     Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
8830b57cec5SDimitry Andric     return true;
8840b57cec5SDimitry Andric   default:
8850b57cec5SDimitry Andric     return false;
8860b57cec5SDimitry Andric   }
8870b57cec5SDimitry Andric }
8880b57cec5SDimitry Andric 
889349cc55cSDimitry Andric void WebAssemblyTargetLowering::computeKnownBitsForTargetNode(
890349cc55cSDimitry Andric     const SDValue Op, KnownBits &Known, const APInt &DemandedElts,
891349cc55cSDimitry Andric     const SelectionDAG &DAG, unsigned Depth) const {
892349cc55cSDimitry Andric   switch (Op.getOpcode()) {
893349cc55cSDimitry Andric   default:
894349cc55cSDimitry Andric     break;
895349cc55cSDimitry Andric   case ISD::INTRINSIC_WO_CHAIN: {
896349cc55cSDimitry Andric     unsigned IntNo = Op.getConstantOperandVal(0);
897349cc55cSDimitry Andric     switch (IntNo) {
898349cc55cSDimitry Andric     default:
899349cc55cSDimitry Andric       break;
900349cc55cSDimitry Andric     case Intrinsic::wasm_bitmask: {
901349cc55cSDimitry Andric       unsigned BitWidth = Known.getBitWidth();
902349cc55cSDimitry Andric       EVT VT = Op.getOperand(1).getSimpleValueType();
903349cc55cSDimitry Andric       unsigned PossibleBits = VT.getVectorNumElements();
904349cc55cSDimitry Andric       APInt ZeroMask = APInt::getHighBitsSet(BitWidth, BitWidth - PossibleBits);
905349cc55cSDimitry Andric       Known.Zero |= ZeroMask;
906349cc55cSDimitry Andric       break;
907349cc55cSDimitry Andric     }
908349cc55cSDimitry Andric     }
909349cc55cSDimitry Andric   }
910349cc55cSDimitry Andric   }
911349cc55cSDimitry Andric }
912349cc55cSDimitry Andric 
913349cc55cSDimitry Andric TargetLoweringBase::LegalizeTypeAction
914349cc55cSDimitry Andric WebAssemblyTargetLowering::getPreferredVectorAction(MVT VT) const {
915349cc55cSDimitry Andric   if (VT.isFixedLengthVector()) {
916349cc55cSDimitry Andric     MVT EltVT = VT.getVectorElementType();
917349cc55cSDimitry Andric     // We have legal vector types with these lane types, so widening the
918349cc55cSDimitry Andric     // vector would let us use some of the lanes directly without having to
919349cc55cSDimitry Andric     // extend or truncate values.
920349cc55cSDimitry Andric     if (EltVT == MVT::i8 || EltVT == MVT::i16 || EltVT == MVT::i32 ||
921349cc55cSDimitry Andric         EltVT == MVT::i64 || EltVT == MVT::f32 || EltVT == MVT::f64)
922349cc55cSDimitry Andric       return TypeWidenVector;
923349cc55cSDimitry Andric   }
924349cc55cSDimitry Andric 
925349cc55cSDimitry Andric   return TargetLoweringBase::getPreferredVectorAction(VT);
926349cc55cSDimitry Andric }
927349cc55cSDimitry Andric 
92881ad6265SDimitry Andric bool WebAssemblyTargetLowering::shouldSimplifyDemandedVectorElts(
92981ad6265SDimitry Andric     SDValue Op, const TargetLoweringOpt &TLO) const {
93081ad6265SDimitry Andric   // ISel process runs DAGCombiner after legalization; this step is called
93181ad6265SDimitry Andric   // SelectionDAG optimization phase. This post-legalization combining process
93281ad6265SDimitry Andric   // runs DAGCombiner on each node, and if there was a change to be made,
93381ad6265SDimitry Andric   // re-runs legalization again on it and its user nodes to make sure
93481ad6265SDimitry Andric   // everythiing is in a legalized state.
93581ad6265SDimitry Andric   //
93681ad6265SDimitry Andric   // The legalization calls lowering routines, and we do our custom lowering for
93781ad6265SDimitry Andric   // build_vectors (LowerBUILD_VECTOR), which converts undef vector elements
93881ad6265SDimitry Andric   // into zeros. But there is a set of routines in DAGCombiner that turns unused
93981ad6265SDimitry Andric   // (= not demanded) nodes into undef, among which SimplifyDemandedVectorElts
94081ad6265SDimitry Andric   // turns unused vector elements into undefs. But this routine does not work
94181ad6265SDimitry Andric   // with our custom LowerBUILD_VECTOR, which turns undefs into zeros. This
94281ad6265SDimitry Andric   // combination can result in a infinite loop, in which undefs are converted to
94381ad6265SDimitry Andric   // zeros in legalization and back to undefs in combining.
94481ad6265SDimitry Andric   //
94581ad6265SDimitry Andric   // So after DAG is legalized, we prevent SimplifyDemandedVectorElts from
94681ad6265SDimitry Andric   // running for build_vectors.
94781ad6265SDimitry Andric   if (Op.getOpcode() == ISD::BUILD_VECTOR && TLO.LegalOps && TLO.LegalTys)
94881ad6265SDimitry Andric     return false;
94981ad6265SDimitry Andric   return true;
95081ad6265SDimitry Andric }
95181ad6265SDimitry Andric 
9520b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
9530b57cec5SDimitry Andric // WebAssembly Lowering private implementation.
9540b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
9550b57cec5SDimitry Andric 
9560b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
9570b57cec5SDimitry Andric // Lowering Code
9580b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
9590b57cec5SDimitry Andric 
9600b57cec5SDimitry Andric static void fail(const SDLoc &DL, SelectionDAG &DAG, const char *Msg) {
9610b57cec5SDimitry Andric   MachineFunction &MF = DAG.getMachineFunction();
9620b57cec5SDimitry Andric   DAG.getContext()->diagnose(
9630b57cec5SDimitry Andric       DiagnosticInfoUnsupported(MF.getFunction(), Msg, DL.getDebugLoc()));
9640b57cec5SDimitry Andric }
9650b57cec5SDimitry Andric 
9660b57cec5SDimitry Andric // Test whether the given calling convention is supported.
9670b57cec5SDimitry Andric static bool callingConvSupported(CallingConv::ID CallConv) {
9680b57cec5SDimitry Andric   // We currently support the language-independent target-independent
9690b57cec5SDimitry Andric   // conventions. We don't yet have a way to annotate calls with properties like
9700b57cec5SDimitry Andric   // "cold", and we don't have any call-clobbered registers, so these are mostly
9710b57cec5SDimitry Andric   // all handled the same.
9720b57cec5SDimitry Andric   return CallConv == CallingConv::C || CallConv == CallingConv::Fast ||
9730b57cec5SDimitry Andric          CallConv == CallingConv::Cold ||
9740b57cec5SDimitry Andric          CallConv == CallingConv::PreserveMost ||
9750b57cec5SDimitry Andric          CallConv == CallingConv::PreserveAll ||
9768bcb0991SDimitry Andric          CallConv == CallingConv::CXX_FAST_TLS ||
9775ffd83dbSDimitry Andric          CallConv == CallingConv::WASM_EmscriptenInvoke ||
9785ffd83dbSDimitry Andric          CallConv == CallingConv::Swift;
9790b57cec5SDimitry Andric }
9800b57cec5SDimitry Andric 
9810b57cec5SDimitry Andric SDValue
9820b57cec5SDimitry Andric WebAssemblyTargetLowering::LowerCall(CallLoweringInfo &CLI,
9830b57cec5SDimitry Andric                                      SmallVectorImpl<SDValue> &InVals) const {
9840b57cec5SDimitry Andric   SelectionDAG &DAG = CLI.DAG;
9850b57cec5SDimitry Andric   SDLoc DL = CLI.DL;
9860b57cec5SDimitry Andric   SDValue Chain = CLI.Chain;
9870b57cec5SDimitry Andric   SDValue Callee = CLI.Callee;
9880b57cec5SDimitry Andric   MachineFunction &MF = DAG.getMachineFunction();
9890b57cec5SDimitry Andric   auto Layout = MF.getDataLayout();
9900b57cec5SDimitry Andric 
9910b57cec5SDimitry Andric   CallingConv::ID CallConv = CLI.CallConv;
9920b57cec5SDimitry Andric   if (!callingConvSupported(CallConv))
9930b57cec5SDimitry Andric     fail(DL, DAG,
9940b57cec5SDimitry Andric          "WebAssembly doesn't support language-specific or target-specific "
9950b57cec5SDimitry Andric          "calling conventions yet");
9960b57cec5SDimitry Andric   if (CLI.IsPatchPoint)
9970b57cec5SDimitry Andric     fail(DL, DAG, "WebAssembly doesn't support patch point yet");
9980b57cec5SDimitry Andric 
9998bcb0991SDimitry Andric   if (CLI.IsTailCall) {
10005ffd83dbSDimitry Andric     auto NoTail = [&](const char *Msg) {
10015ffd83dbSDimitry Andric       if (CLI.CB && CLI.CB->isMustTailCall())
10025ffd83dbSDimitry Andric         fail(DL, DAG, Msg);
10035ffd83dbSDimitry Andric       CLI.IsTailCall = false;
10045ffd83dbSDimitry Andric     };
10055ffd83dbSDimitry Andric 
10065ffd83dbSDimitry Andric     if (!Subtarget->hasTailCall())
10075ffd83dbSDimitry Andric       NoTail("WebAssembly 'tail-call' feature not enabled");
10085ffd83dbSDimitry Andric 
10095ffd83dbSDimitry Andric     // Varargs calls cannot be tail calls because the buffer is on the stack
10105ffd83dbSDimitry Andric     if (CLI.IsVarArg)
10115ffd83dbSDimitry Andric       NoTail("WebAssembly does not support varargs tail calls");
10125ffd83dbSDimitry Andric 
10138bcb0991SDimitry Andric     // Do not tail call unless caller and callee return types match
10148bcb0991SDimitry Andric     const Function &F = MF.getFunction();
10158bcb0991SDimitry Andric     const TargetMachine &TM = getTargetMachine();
10168bcb0991SDimitry Andric     Type *RetTy = F.getReturnType();
10178bcb0991SDimitry Andric     SmallVector<MVT, 4> CallerRetTys;
10188bcb0991SDimitry Andric     SmallVector<MVT, 4> CalleeRetTys;
10198bcb0991SDimitry Andric     computeLegalValueVTs(F, TM, RetTy, CallerRetTys);
10208bcb0991SDimitry Andric     computeLegalValueVTs(F, TM, CLI.RetTy, CalleeRetTys);
10218bcb0991SDimitry Andric     bool TypesMatch = CallerRetTys.size() == CalleeRetTys.size() &&
10228bcb0991SDimitry Andric                       std::equal(CallerRetTys.begin(), CallerRetTys.end(),
10238bcb0991SDimitry Andric                                  CalleeRetTys.begin());
10245ffd83dbSDimitry Andric     if (!TypesMatch)
10255ffd83dbSDimitry Andric       NoTail("WebAssembly tail call requires caller and callee return types to "
10265ffd83dbSDimitry Andric              "match");
10275ffd83dbSDimitry Andric 
10285ffd83dbSDimitry Andric     // If pointers to local stack values are passed, we cannot tail call
10295ffd83dbSDimitry Andric     if (CLI.CB) {
10305ffd83dbSDimitry Andric       for (auto &Arg : CLI.CB->args()) {
10315ffd83dbSDimitry Andric         Value *Val = Arg.get();
10325ffd83dbSDimitry Andric         // Trace the value back through pointer operations
10335ffd83dbSDimitry Andric         while (true) {
10345ffd83dbSDimitry Andric           Value *Src = Val->stripPointerCastsAndAliases();
10355ffd83dbSDimitry Andric           if (auto *GEP = dyn_cast<GetElementPtrInst>(Src))
10365ffd83dbSDimitry Andric             Src = GEP->getPointerOperand();
10375ffd83dbSDimitry Andric           if (Val == Src)
10385ffd83dbSDimitry Andric             break;
10395ffd83dbSDimitry Andric           Val = Src;
10400b57cec5SDimitry Andric         }
10415ffd83dbSDimitry Andric         if (isa<AllocaInst>(Val)) {
10425ffd83dbSDimitry Andric           NoTail(
10435ffd83dbSDimitry Andric               "WebAssembly does not support tail calling with stack arguments");
10445ffd83dbSDimitry Andric           break;
10458bcb0991SDimitry Andric         }
10468bcb0991SDimitry Andric       }
10478bcb0991SDimitry Andric     }
10488bcb0991SDimitry Andric   }
10490b57cec5SDimitry Andric 
10500b57cec5SDimitry Andric   SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
10510b57cec5SDimitry Andric   SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
10520b57cec5SDimitry Andric   SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
10538bcb0991SDimitry Andric 
10548bcb0991SDimitry Andric   // The generic code may have added an sret argument. If we're lowering an
10558bcb0991SDimitry Andric   // invoke function, the ABI requires that the function pointer be the first
10568bcb0991SDimitry Andric   // argument, so we may have to swap the arguments.
10578bcb0991SDimitry Andric   if (CallConv == CallingConv::WASM_EmscriptenInvoke && Outs.size() >= 2 &&
10588bcb0991SDimitry Andric       Outs[0].Flags.isSRet()) {
10598bcb0991SDimitry Andric     std::swap(Outs[0], Outs[1]);
10608bcb0991SDimitry Andric     std::swap(OutVals[0], OutVals[1]);
10618bcb0991SDimitry Andric   }
10628bcb0991SDimitry Andric 
10635ffd83dbSDimitry Andric   bool HasSwiftSelfArg = false;
10645ffd83dbSDimitry Andric   bool HasSwiftErrorArg = false;
10650b57cec5SDimitry Andric   unsigned NumFixedArgs = 0;
10660b57cec5SDimitry Andric   for (unsigned I = 0; I < Outs.size(); ++I) {
10670b57cec5SDimitry Andric     const ISD::OutputArg &Out = Outs[I];
10680b57cec5SDimitry Andric     SDValue &OutVal = OutVals[I];
10695ffd83dbSDimitry Andric     HasSwiftSelfArg |= Out.Flags.isSwiftSelf();
10705ffd83dbSDimitry Andric     HasSwiftErrorArg |= Out.Flags.isSwiftError();
10710b57cec5SDimitry Andric     if (Out.Flags.isNest())
10720b57cec5SDimitry Andric       fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
10730b57cec5SDimitry Andric     if (Out.Flags.isInAlloca())
10740b57cec5SDimitry Andric       fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
10750b57cec5SDimitry Andric     if (Out.Flags.isInConsecutiveRegs())
10760b57cec5SDimitry Andric       fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
10770b57cec5SDimitry Andric     if (Out.Flags.isInConsecutiveRegsLast())
10780b57cec5SDimitry Andric       fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
10790b57cec5SDimitry Andric     if (Out.Flags.isByVal() && Out.Flags.getByValSize() != 0) {
10800b57cec5SDimitry Andric       auto &MFI = MF.getFrameInfo();
10810b57cec5SDimitry Andric       int FI = MFI.CreateStackObject(Out.Flags.getByValSize(),
10825ffd83dbSDimitry Andric                                      Out.Flags.getNonZeroByValAlign(),
10830b57cec5SDimitry Andric                                      /*isSS=*/false);
10840b57cec5SDimitry Andric       SDValue SizeNode =
10850b57cec5SDimitry Andric           DAG.getConstant(Out.Flags.getByValSize(), DL, MVT::i32);
10860b57cec5SDimitry Andric       SDValue FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
10870b57cec5SDimitry Andric       Chain = DAG.getMemcpy(
10885ffd83dbSDimitry Andric           Chain, DL, FINode, OutVal, SizeNode, Out.Flags.getNonZeroByValAlign(),
10890b57cec5SDimitry Andric           /*isVolatile*/ false, /*AlwaysInline=*/false,
10900b57cec5SDimitry Andric           /*isTailCall*/ false, MachinePointerInfo(), MachinePointerInfo());
10910b57cec5SDimitry Andric       OutVal = FINode;
10920b57cec5SDimitry Andric     }
10930b57cec5SDimitry Andric     // Count the number of fixed args *after* legalization.
10940b57cec5SDimitry Andric     NumFixedArgs += Out.IsFixed;
10950b57cec5SDimitry Andric   }
10960b57cec5SDimitry Andric 
10970b57cec5SDimitry Andric   bool IsVarArg = CLI.IsVarArg;
10980b57cec5SDimitry Andric   auto PtrVT = getPointerTy(Layout);
10990b57cec5SDimitry Andric 
11005ffd83dbSDimitry Andric   // For swiftcc, emit additional swiftself and swifterror arguments
11015ffd83dbSDimitry Andric   // if there aren't. These additional arguments are also added for callee
11025ffd83dbSDimitry Andric   // signature They are necessary to match callee and caller signature for
11035ffd83dbSDimitry Andric   // indirect call.
11045ffd83dbSDimitry Andric   if (CallConv == CallingConv::Swift) {
11055ffd83dbSDimitry Andric     if (!HasSwiftSelfArg) {
11065ffd83dbSDimitry Andric       NumFixedArgs++;
11075ffd83dbSDimitry Andric       ISD::OutputArg Arg;
11085ffd83dbSDimitry Andric       Arg.Flags.setSwiftSelf();
11095ffd83dbSDimitry Andric       CLI.Outs.push_back(Arg);
11105ffd83dbSDimitry Andric       SDValue ArgVal = DAG.getUNDEF(PtrVT);
11115ffd83dbSDimitry Andric       CLI.OutVals.push_back(ArgVal);
11125ffd83dbSDimitry Andric     }
11135ffd83dbSDimitry Andric     if (!HasSwiftErrorArg) {
11145ffd83dbSDimitry Andric       NumFixedArgs++;
11155ffd83dbSDimitry Andric       ISD::OutputArg Arg;
11165ffd83dbSDimitry Andric       Arg.Flags.setSwiftError();
11175ffd83dbSDimitry Andric       CLI.Outs.push_back(Arg);
11185ffd83dbSDimitry Andric       SDValue ArgVal = DAG.getUNDEF(PtrVT);
11195ffd83dbSDimitry Andric       CLI.OutVals.push_back(ArgVal);
11205ffd83dbSDimitry Andric     }
11215ffd83dbSDimitry Andric   }
11225ffd83dbSDimitry Andric 
11230b57cec5SDimitry Andric   // Analyze operands of the call, assigning locations to each operand.
11240b57cec5SDimitry Andric   SmallVector<CCValAssign, 16> ArgLocs;
11250b57cec5SDimitry Andric   CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext());
11260b57cec5SDimitry Andric 
11270b57cec5SDimitry Andric   if (IsVarArg) {
11280b57cec5SDimitry Andric     // Outgoing non-fixed arguments are placed in a buffer. First
11290b57cec5SDimitry Andric     // compute their offsets and the total amount of buffer space needed.
11300b57cec5SDimitry Andric     for (unsigned I = NumFixedArgs; I < Outs.size(); ++I) {
11310b57cec5SDimitry Andric       const ISD::OutputArg &Out = Outs[I];
11320b57cec5SDimitry Andric       SDValue &Arg = OutVals[I];
11330b57cec5SDimitry Andric       EVT VT = Arg.getValueType();
11340b57cec5SDimitry Andric       assert(VT != MVT::iPTR && "Legalized args should be concrete");
11350b57cec5SDimitry Andric       Type *Ty = VT.getTypeForEVT(*DAG.getContext());
11365ffd83dbSDimitry Andric       Align Alignment =
11375ffd83dbSDimitry Andric           std::max(Out.Flags.getNonZeroOrigAlign(), Layout.getABITypeAlign(Ty));
11385ffd83dbSDimitry Andric       unsigned Offset =
11395ffd83dbSDimitry Andric           CCInfo.AllocateStack(Layout.getTypeAllocSize(Ty), Alignment);
11400b57cec5SDimitry Andric       CCInfo.addLoc(CCValAssign::getMem(ArgLocs.size(), VT.getSimpleVT(),
11410b57cec5SDimitry Andric                                         Offset, VT.getSimpleVT(),
11420b57cec5SDimitry Andric                                         CCValAssign::Full));
11430b57cec5SDimitry Andric     }
11440b57cec5SDimitry Andric   }
11450b57cec5SDimitry Andric 
11460b57cec5SDimitry Andric   unsigned NumBytes = CCInfo.getAlignedCallFrameSize();
11470b57cec5SDimitry Andric 
11480b57cec5SDimitry Andric   SDValue FINode;
11490b57cec5SDimitry Andric   if (IsVarArg && NumBytes) {
11500b57cec5SDimitry Andric     // For non-fixed arguments, next emit stores to store the argument values
11510b57cec5SDimitry Andric     // to the stack buffer at the offsets computed above.
11520b57cec5SDimitry Andric     int FI = MF.getFrameInfo().CreateStackObject(NumBytes,
11530b57cec5SDimitry Andric                                                  Layout.getStackAlignment(),
11540b57cec5SDimitry Andric                                                  /*isSS=*/false);
11550b57cec5SDimitry Andric     unsigned ValNo = 0;
11560b57cec5SDimitry Andric     SmallVector<SDValue, 8> Chains;
1157e8d8bef9SDimitry Andric     for (SDValue Arg : drop_begin(OutVals, NumFixedArgs)) {
11580b57cec5SDimitry Andric       assert(ArgLocs[ValNo].getValNo() == ValNo &&
11590b57cec5SDimitry Andric              "ArgLocs should remain in order and only hold varargs args");
11600b57cec5SDimitry Andric       unsigned Offset = ArgLocs[ValNo++].getLocMemOffset();
11610b57cec5SDimitry Andric       FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
11620b57cec5SDimitry Andric       SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, FINode,
11630b57cec5SDimitry Andric                                 DAG.getConstant(Offset, DL, PtrVT));
11640b57cec5SDimitry Andric       Chains.push_back(
11650b57cec5SDimitry Andric           DAG.getStore(Chain, DL, Arg, Add,
1166e8d8bef9SDimitry Andric                        MachinePointerInfo::getFixedStack(MF, FI, Offset)));
11670b57cec5SDimitry Andric     }
11680b57cec5SDimitry Andric     if (!Chains.empty())
11690b57cec5SDimitry Andric       Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
11700b57cec5SDimitry Andric   } else if (IsVarArg) {
11710b57cec5SDimitry Andric     FINode = DAG.getIntPtrConstant(0, DL);
11720b57cec5SDimitry Andric   }
11730b57cec5SDimitry Andric 
11740b57cec5SDimitry Andric   if (Callee->getOpcode() == ISD::GlobalAddress) {
11750b57cec5SDimitry Andric     // If the callee is a GlobalAddress node (quite common, every direct call
11760b57cec5SDimitry Andric     // is) turn it into a TargetGlobalAddress node so that LowerGlobalAddress
11770b57cec5SDimitry Andric     // doesn't at MO_GOT which is not needed for direct calls.
11780b57cec5SDimitry Andric     GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Callee);
11790b57cec5SDimitry Andric     Callee = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
11800b57cec5SDimitry Andric                                         getPointerTy(DAG.getDataLayout()),
11810b57cec5SDimitry Andric                                         GA->getOffset());
11820b57cec5SDimitry Andric     Callee = DAG.getNode(WebAssemblyISD::Wrapper, DL,
11830b57cec5SDimitry Andric                          getPointerTy(DAG.getDataLayout()), Callee);
11840b57cec5SDimitry Andric   }
11850b57cec5SDimitry Andric 
11860b57cec5SDimitry Andric   // Compute the operands for the CALLn node.
11870b57cec5SDimitry Andric   SmallVector<SDValue, 16> Ops;
11880b57cec5SDimitry Andric   Ops.push_back(Chain);
11890b57cec5SDimitry Andric   Ops.push_back(Callee);
11900b57cec5SDimitry Andric 
11910b57cec5SDimitry Andric   // Add all fixed arguments. Note that for non-varargs calls, NumFixedArgs
11920b57cec5SDimitry Andric   // isn't reliable.
11930b57cec5SDimitry Andric   Ops.append(OutVals.begin(),
11940b57cec5SDimitry Andric              IsVarArg ? OutVals.begin() + NumFixedArgs : OutVals.end());
11950b57cec5SDimitry Andric   // Add a pointer to the vararg buffer.
11960b57cec5SDimitry Andric   if (IsVarArg)
11970b57cec5SDimitry Andric     Ops.push_back(FINode);
11980b57cec5SDimitry Andric 
11990b57cec5SDimitry Andric   SmallVector<EVT, 8> InTys;
12000b57cec5SDimitry Andric   for (const auto &In : Ins) {
12010b57cec5SDimitry Andric     assert(!In.Flags.isByVal() && "byval is not valid for return values");
12020b57cec5SDimitry Andric     assert(!In.Flags.isNest() && "nest is not valid for return values");
12030b57cec5SDimitry Andric     if (In.Flags.isInAlloca())
12040b57cec5SDimitry Andric       fail(DL, DAG, "WebAssembly hasn't implemented inalloca return values");
12050b57cec5SDimitry Andric     if (In.Flags.isInConsecutiveRegs())
12060b57cec5SDimitry Andric       fail(DL, DAG, "WebAssembly hasn't implemented cons regs return values");
12070b57cec5SDimitry Andric     if (In.Flags.isInConsecutiveRegsLast())
12080b57cec5SDimitry Andric       fail(DL, DAG,
12090b57cec5SDimitry Andric            "WebAssembly hasn't implemented cons regs last return values");
12105ffd83dbSDimitry Andric     // Ignore In.getNonZeroOrigAlign() because all our arguments are passed in
12110b57cec5SDimitry Andric     // registers.
12120b57cec5SDimitry Andric     InTys.push_back(In.VT);
12130b57cec5SDimitry Andric   }
12140b57cec5SDimitry Andric 
1215fe6060f1SDimitry Andric   // Lastly, if this is a call to a funcref we need to add an instruction
1216fe6060f1SDimitry Andric   // table.set to the chain and transform the call.
1217*06c3fb27SDimitry Andric   if (CLI.CB && WebAssembly::isWebAssemblyFuncrefType(
1218*06c3fb27SDimitry Andric                     CLI.CB->getCalledOperand()->getType())) {
1219fe6060f1SDimitry Andric     // In the absence of function references proposal where a funcref call is
1220fe6060f1SDimitry Andric     // lowered to call_ref, using reference types we generate a table.set to set
1221fe6060f1SDimitry Andric     // the funcref to a special table used solely for this purpose, followed by
1222fe6060f1SDimitry Andric     // a call_indirect. Here we just generate the table set, and return the
1223fe6060f1SDimitry Andric     // SDValue of the table.set so that LowerCall can finalize the lowering by
1224fe6060f1SDimitry Andric     // generating the call_indirect.
1225fe6060f1SDimitry Andric     SDValue Chain = Ops[0];
1226fe6060f1SDimitry Andric 
1227fe6060f1SDimitry Andric     MCSymbolWasm *Table = WebAssembly::getOrCreateFuncrefCallTableSymbol(
1228fe6060f1SDimitry Andric         MF.getContext(), Subtarget);
1229fe6060f1SDimitry Andric     SDValue Sym = DAG.getMCSymbol(Table, PtrVT);
1230fe6060f1SDimitry Andric     SDValue TableSlot = DAG.getConstant(0, DL, MVT::i32);
1231fe6060f1SDimitry Andric     SDValue TableSetOps[] = {Chain, Sym, TableSlot, Callee};
1232fe6060f1SDimitry Andric     SDValue TableSet = DAG.getMemIntrinsicNode(
1233fe6060f1SDimitry Andric         WebAssemblyISD::TABLE_SET, DL, DAG.getVTList(MVT::Other), TableSetOps,
1234fe6060f1SDimitry Andric         MVT::funcref,
1235fe6060f1SDimitry Andric         // Machine Mem Operand args
1236349cc55cSDimitry Andric         MachinePointerInfo(
1237349cc55cSDimitry Andric             WebAssembly::WasmAddressSpace::WASM_ADDRESS_SPACE_FUNCREF),
1238fe6060f1SDimitry Andric         CLI.CB->getCalledOperand()->getPointerAlignment(DAG.getDataLayout()),
1239fe6060f1SDimitry Andric         MachineMemOperand::MOStore);
1240fe6060f1SDimitry Andric 
1241fe6060f1SDimitry Andric     Ops[0] = TableSet; // The new chain is the TableSet itself
1242fe6060f1SDimitry Andric   }
1243fe6060f1SDimitry Andric 
12440b57cec5SDimitry Andric   if (CLI.IsTailCall) {
12450b57cec5SDimitry Andric     // ret_calls do not return values to the current frame
12460b57cec5SDimitry Andric     SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
12470b57cec5SDimitry Andric     return DAG.getNode(WebAssemblyISD::RET_CALL, DL, NodeTys, Ops);
12480b57cec5SDimitry Andric   }
12490b57cec5SDimitry Andric 
12500b57cec5SDimitry Andric   InTys.push_back(MVT::Other);
12510b57cec5SDimitry Andric   SDVTList InTyList = DAG.getVTList(InTys);
12525ffd83dbSDimitry Andric   SDValue Res = DAG.getNode(WebAssemblyISD::CALL, DL, InTyList, Ops);
12530b57cec5SDimitry Andric 
12545ffd83dbSDimitry Andric   for (size_t I = 0; I < Ins.size(); ++I)
12555ffd83dbSDimitry Andric     InVals.push_back(Res.getValue(I));
12565ffd83dbSDimitry Andric 
12575ffd83dbSDimitry Andric   // Return the chain
12585ffd83dbSDimitry Andric   return Res.getValue(Ins.size());
12590b57cec5SDimitry Andric }
12600b57cec5SDimitry Andric 
12610b57cec5SDimitry Andric bool WebAssemblyTargetLowering::CanLowerReturn(
12620b57cec5SDimitry Andric     CallingConv::ID /*CallConv*/, MachineFunction & /*MF*/, bool /*IsVarArg*/,
12630b57cec5SDimitry Andric     const SmallVectorImpl<ISD::OutputArg> &Outs,
12640b57cec5SDimitry Andric     LLVMContext & /*Context*/) const {
12658bcb0991SDimitry Andric   // WebAssembly can only handle returning tuples with multivalue enabled
12668bcb0991SDimitry Andric   return Subtarget->hasMultivalue() || Outs.size() <= 1;
12670b57cec5SDimitry Andric }
12680b57cec5SDimitry Andric 
12690b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerReturn(
12700b57cec5SDimitry Andric     SDValue Chain, CallingConv::ID CallConv, bool /*IsVarArg*/,
12710b57cec5SDimitry Andric     const SmallVectorImpl<ISD::OutputArg> &Outs,
12720b57cec5SDimitry Andric     const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
12730b57cec5SDimitry Andric     SelectionDAG &DAG) const {
12748bcb0991SDimitry Andric   assert((Subtarget->hasMultivalue() || Outs.size() <= 1) &&
12758bcb0991SDimitry Andric          "MVP WebAssembly can only return up to one value");
12760b57cec5SDimitry Andric   if (!callingConvSupported(CallConv))
12770b57cec5SDimitry Andric     fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
12780b57cec5SDimitry Andric 
12790b57cec5SDimitry Andric   SmallVector<SDValue, 4> RetOps(1, Chain);
12800b57cec5SDimitry Andric   RetOps.append(OutVals.begin(), OutVals.end());
12810b57cec5SDimitry Andric   Chain = DAG.getNode(WebAssemblyISD::RETURN, DL, MVT::Other, RetOps);
12820b57cec5SDimitry Andric 
12830b57cec5SDimitry Andric   // Record the number and types of the return values.
12840b57cec5SDimitry Andric   for (const ISD::OutputArg &Out : Outs) {
12850b57cec5SDimitry Andric     assert(!Out.Flags.isByVal() && "byval is not valid for return values");
12860b57cec5SDimitry Andric     assert(!Out.Flags.isNest() && "nest is not valid for return values");
12870b57cec5SDimitry Andric     assert(Out.IsFixed && "non-fixed return value is not valid");
12880b57cec5SDimitry Andric     if (Out.Flags.isInAlloca())
12890b57cec5SDimitry Andric       fail(DL, DAG, "WebAssembly hasn't implemented inalloca results");
12900b57cec5SDimitry Andric     if (Out.Flags.isInConsecutiveRegs())
12910b57cec5SDimitry Andric       fail(DL, DAG, "WebAssembly hasn't implemented cons regs results");
12920b57cec5SDimitry Andric     if (Out.Flags.isInConsecutiveRegsLast())
12930b57cec5SDimitry Andric       fail(DL, DAG, "WebAssembly hasn't implemented cons regs last results");
12940b57cec5SDimitry Andric   }
12950b57cec5SDimitry Andric 
12960b57cec5SDimitry Andric   return Chain;
12970b57cec5SDimitry Andric }
12980b57cec5SDimitry Andric 
12990b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerFormalArguments(
13000b57cec5SDimitry Andric     SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
13010b57cec5SDimitry Andric     const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
13020b57cec5SDimitry Andric     SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
13030b57cec5SDimitry Andric   if (!callingConvSupported(CallConv))
13040b57cec5SDimitry Andric     fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
13050b57cec5SDimitry Andric 
13060b57cec5SDimitry Andric   MachineFunction &MF = DAG.getMachineFunction();
13070b57cec5SDimitry Andric   auto *MFI = MF.getInfo<WebAssemblyFunctionInfo>();
13080b57cec5SDimitry Andric 
13090b57cec5SDimitry Andric   // Set up the incoming ARGUMENTS value, which serves to represent the liveness
13100b57cec5SDimitry Andric   // of the incoming values before they're represented by virtual registers.
13110b57cec5SDimitry Andric   MF.getRegInfo().addLiveIn(WebAssembly::ARGUMENTS);
13120b57cec5SDimitry Andric 
13135ffd83dbSDimitry Andric   bool HasSwiftErrorArg = false;
13145ffd83dbSDimitry Andric   bool HasSwiftSelfArg = false;
13150b57cec5SDimitry Andric   for (const ISD::InputArg &In : Ins) {
13165ffd83dbSDimitry Andric     HasSwiftSelfArg |= In.Flags.isSwiftSelf();
13175ffd83dbSDimitry Andric     HasSwiftErrorArg |= In.Flags.isSwiftError();
13180b57cec5SDimitry Andric     if (In.Flags.isInAlloca())
13190b57cec5SDimitry Andric       fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
13200b57cec5SDimitry Andric     if (In.Flags.isNest())
13210b57cec5SDimitry Andric       fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
13220b57cec5SDimitry Andric     if (In.Flags.isInConsecutiveRegs())
13230b57cec5SDimitry Andric       fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
13240b57cec5SDimitry Andric     if (In.Flags.isInConsecutiveRegsLast())
13250b57cec5SDimitry Andric       fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
13265ffd83dbSDimitry Andric     // Ignore In.getNonZeroOrigAlign() because all our arguments are passed in
13270b57cec5SDimitry Andric     // registers.
13280b57cec5SDimitry Andric     InVals.push_back(In.Used ? DAG.getNode(WebAssemblyISD::ARGUMENT, DL, In.VT,
13290b57cec5SDimitry Andric                                            DAG.getTargetConstant(InVals.size(),
13300b57cec5SDimitry Andric                                                                  DL, MVT::i32))
13310b57cec5SDimitry Andric                              : DAG.getUNDEF(In.VT));
13320b57cec5SDimitry Andric 
13330b57cec5SDimitry Andric     // Record the number and types of arguments.
13340b57cec5SDimitry Andric     MFI->addParam(In.VT);
13350b57cec5SDimitry Andric   }
13360b57cec5SDimitry Andric 
13375ffd83dbSDimitry Andric   // For swiftcc, emit additional swiftself and swifterror arguments
13385ffd83dbSDimitry Andric   // if there aren't. These additional arguments are also added for callee
13395ffd83dbSDimitry Andric   // signature They are necessary to match callee and caller signature for
13405ffd83dbSDimitry Andric   // indirect call.
13415ffd83dbSDimitry Andric   auto PtrVT = getPointerTy(MF.getDataLayout());
13425ffd83dbSDimitry Andric   if (CallConv == CallingConv::Swift) {
13435ffd83dbSDimitry Andric     if (!HasSwiftSelfArg) {
13445ffd83dbSDimitry Andric       MFI->addParam(PtrVT);
13455ffd83dbSDimitry Andric     }
13465ffd83dbSDimitry Andric     if (!HasSwiftErrorArg) {
13475ffd83dbSDimitry Andric       MFI->addParam(PtrVT);
13485ffd83dbSDimitry Andric     }
13495ffd83dbSDimitry Andric   }
13500b57cec5SDimitry Andric   // Varargs are copied into a buffer allocated by the caller, and a pointer to
13510b57cec5SDimitry Andric   // the buffer is passed as an argument.
13520b57cec5SDimitry Andric   if (IsVarArg) {
13530b57cec5SDimitry Andric     MVT PtrVT = getPointerTy(MF.getDataLayout());
13548bcb0991SDimitry Andric     Register VarargVreg =
13550b57cec5SDimitry Andric         MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrVT));
13560b57cec5SDimitry Andric     MFI->setVarargBufferVreg(VarargVreg);
13570b57cec5SDimitry Andric     Chain = DAG.getCopyToReg(
13580b57cec5SDimitry Andric         Chain, DL, VarargVreg,
13590b57cec5SDimitry Andric         DAG.getNode(WebAssemblyISD::ARGUMENT, DL, PtrVT,
13600b57cec5SDimitry Andric                     DAG.getTargetConstant(Ins.size(), DL, MVT::i32)));
13610b57cec5SDimitry Andric     MFI->addParam(PtrVT);
13620b57cec5SDimitry Andric   }
13630b57cec5SDimitry Andric 
13640b57cec5SDimitry Andric   // Record the number and types of arguments and results.
13650b57cec5SDimitry Andric   SmallVector<MVT, 4> Params;
13660b57cec5SDimitry Andric   SmallVector<MVT, 4> Results;
13675ffd83dbSDimitry Andric   computeSignatureVTs(MF.getFunction().getFunctionType(), &MF.getFunction(),
13685ffd83dbSDimitry Andric                       MF.getFunction(), DAG.getTarget(), Params, Results);
13690b57cec5SDimitry Andric   for (MVT VT : Results)
13700b57cec5SDimitry Andric     MFI->addResult(VT);
13710b57cec5SDimitry Andric   // TODO: Use signatures in WebAssemblyMachineFunctionInfo too and unify
13720b57cec5SDimitry Andric   // the param logic here with ComputeSignatureVTs
13730b57cec5SDimitry Andric   assert(MFI->getParams().size() == Params.size() &&
13740b57cec5SDimitry Andric          std::equal(MFI->getParams().begin(), MFI->getParams().end(),
13750b57cec5SDimitry Andric                     Params.begin()));
13760b57cec5SDimitry Andric 
13770b57cec5SDimitry Andric   return Chain;
13780b57cec5SDimitry Andric }
13790b57cec5SDimitry Andric 
13800b57cec5SDimitry Andric void WebAssemblyTargetLowering::ReplaceNodeResults(
13810b57cec5SDimitry Andric     SDNode *N, SmallVectorImpl<SDValue> &Results, SelectionDAG &DAG) const {
13820b57cec5SDimitry Andric   switch (N->getOpcode()) {
13830b57cec5SDimitry Andric   case ISD::SIGN_EXTEND_INREG:
13840b57cec5SDimitry Andric     // Do not add any results, signifying that N should not be custom lowered
13850b57cec5SDimitry Andric     // after all. This happens because simd128 turns on custom lowering for
13860b57cec5SDimitry Andric     // SIGN_EXTEND_INREG, but for non-vector sign extends the result might be an
13870b57cec5SDimitry Andric     // illegal type.
13880b57cec5SDimitry Andric     break;
1389*06c3fb27SDimitry Andric   case ISD::SIGN_EXTEND_VECTOR_INREG:
1390*06c3fb27SDimitry Andric   case ISD::ZERO_EXTEND_VECTOR_INREG:
1391*06c3fb27SDimitry Andric     // Do not add any results, signifying that N should not be custom lowered.
1392*06c3fb27SDimitry Andric     // EXTEND_VECTOR_INREG is implemented for some vectors, but not all.
1393*06c3fb27SDimitry Andric     break;
13940b57cec5SDimitry Andric   default:
13950b57cec5SDimitry Andric     llvm_unreachable(
13960b57cec5SDimitry Andric         "ReplaceNodeResults not implemented for this op for WebAssembly!");
13970b57cec5SDimitry Andric   }
13980b57cec5SDimitry Andric }
13990b57cec5SDimitry Andric 
14000b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
14010b57cec5SDimitry Andric //  Custom lowering hooks.
14020b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
14030b57cec5SDimitry Andric 
14040b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerOperation(SDValue Op,
14050b57cec5SDimitry Andric                                                   SelectionDAG &DAG) const {
14060b57cec5SDimitry Andric   SDLoc DL(Op);
14070b57cec5SDimitry Andric   switch (Op.getOpcode()) {
14080b57cec5SDimitry Andric   default:
14090b57cec5SDimitry Andric     llvm_unreachable("unimplemented operation lowering");
14100b57cec5SDimitry Andric     return SDValue();
14110b57cec5SDimitry Andric   case ISD::FrameIndex:
14120b57cec5SDimitry Andric     return LowerFrameIndex(Op, DAG);
14130b57cec5SDimitry Andric   case ISD::GlobalAddress:
14140b57cec5SDimitry Andric     return LowerGlobalAddress(Op, DAG);
1415e8d8bef9SDimitry Andric   case ISD::GlobalTLSAddress:
1416e8d8bef9SDimitry Andric     return LowerGlobalTLSAddress(Op, DAG);
14170b57cec5SDimitry Andric   case ISD::ExternalSymbol:
14180b57cec5SDimitry Andric     return LowerExternalSymbol(Op, DAG);
14190b57cec5SDimitry Andric   case ISD::JumpTable:
14200b57cec5SDimitry Andric     return LowerJumpTable(Op, DAG);
14210b57cec5SDimitry Andric   case ISD::BR_JT:
14220b57cec5SDimitry Andric     return LowerBR_JT(Op, DAG);
14230b57cec5SDimitry Andric   case ISD::VASTART:
14240b57cec5SDimitry Andric     return LowerVASTART(Op, DAG);
14250b57cec5SDimitry Andric   case ISD::BlockAddress:
14260b57cec5SDimitry Andric   case ISD::BRIND:
14270b57cec5SDimitry Andric     fail(DL, DAG, "WebAssembly hasn't implemented computed gotos");
14280b57cec5SDimitry Andric     return SDValue();
14290b57cec5SDimitry Andric   case ISD::RETURNADDR:
14300b57cec5SDimitry Andric     return LowerRETURNADDR(Op, DAG);
14310b57cec5SDimitry Andric   case ISD::FRAMEADDR:
14320b57cec5SDimitry Andric     return LowerFRAMEADDR(Op, DAG);
14330b57cec5SDimitry Andric   case ISD::CopyToReg:
14340b57cec5SDimitry Andric     return LowerCopyToReg(Op, DAG);
14350b57cec5SDimitry Andric   case ISD::EXTRACT_VECTOR_ELT:
14360b57cec5SDimitry Andric   case ISD::INSERT_VECTOR_ELT:
14370b57cec5SDimitry Andric     return LowerAccessVectorElement(Op, DAG);
14380b57cec5SDimitry Andric   case ISD::INTRINSIC_VOID:
14390b57cec5SDimitry Andric   case ISD::INTRINSIC_WO_CHAIN:
14400b57cec5SDimitry Andric   case ISD::INTRINSIC_W_CHAIN:
14410b57cec5SDimitry Andric     return LowerIntrinsic(Op, DAG);
14420b57cec5SDimitry Andric   case ISD::SIGN_EXTEND_INREG:
14430b57cec5SDimitry Andric     return LowerSIGN_EXTEND_INREG(Op, DAG);
1444*06c3fb27SDimitry Andric   case ISD::ZERO_EXTEND_VECTOR_INREG:
1445*06c3fb27SDimitry Andric   case ISD::SIGN_EXTEND_VECTOR_INREG:
1446*06c3fb27SDimitry Andric     return LowerEXTEND_VECTOR_INREG(Op, DAG);
14470b57cec5SDimitry Andric   case ISD::BUILD_VECTOR:
14480b57cec5SDimitry Andric     return LowerBUILD_VECTOR(Op, DAG);
14490b57cec5SDimitry Andric   case ISD::VECTOR_SHUFFLE:
14500b57cec5SDimitry Andric     return LowerVECTOR_SHUFFLE(Op, DAG);
1451480093f4SDimitry Andric   case ISD::SETCC:
1452480093f4SDimitry Andric     return LowerSETCC(Op, DAG);
14530b57cec5SDimitry Andric   case ISD::SHL:
14540b57cec5SDimitry Andric   case ISD::SRA:
14550b57cec5SDimitry Andric   case ISD::SRL:
14560b57cec5SDimitry Andric     return LowerShift(Op, DAG);
1457fe6060f1SDimitry Andric   case ISD::FP_TO_SINT_SAT:
1458fe6060f1SDimitry Andric   case ISD::FP_TO_UINT_SAT:
1459fe6060f1SDimitry Andric     return LowerFP_TO_INT_SAT(Op, DAG);
1460fe6060f1SDimitry Andric   case ISD::LOAD:
1461fe6060f1SDimitry Andric     return LowerLoad(Op, DAG);
1462fe6060f1SDimitry Andric   case ISD::STORE:
1463fe6060f1SDimitry Andric     return LowerStore(Op, DAG);
1464349cc55cSDimitry Andric   case ISD::CTPOP:
1465349cc55cSDimitry Andric   case ISD::CTLZ:
1466349cc55cSDimitry Andric   case ISD::CTTZ:
1467349cc55cSDimitry Andric     return DAG.UnrollVectorOp(Op.getNode());
14680b57cec5SDimitry Andric   }
14690b57cec5SDimitry Andric }
14700b57cec5SDimitry Andric 
1471fe6060f1SDimitry Andric static bool IsWebAssemblyGlobal(SDValue Op) {
1472fe6060f1SDimitry Andric   if (const GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op))
1473fe6060f1SDimitry Andric     return WebAssembly::isWasmVarAddressSpace(GA->getAddressSpace());
1474fe6060f1SDimitry Andric 
1475fe6060f1SDimitry Andric   return false;
1476fe6060f1SDimitry Andric }
1477fe6060f1SDimitry Andric 
1478bdd1243dSDimitry Andric static std::optional<unsigned> IsWebAssemblyLocal(SDValue Op,
1479bdd1243dSDimitry Andric                                                   SelectionDAG &DAG) {
1480fe6060f1SDimitry Andric   const FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Op);
1481fe6060f1SDimitry Andric   if (!FI)
1482bdd1243dSDimitry Andric     return std::nullopt;
1483fe6060f1SDimitry Andric 
1484fe6060f1SDimitry Andric   auto &MF = DAG.getMachineFunction();
1485fe6060f1SDimitry Andric   return WebAssemblyFrameLowering::getLocalForStackObject(MF, FI->getIndex());
1486fe6060f1SDimitry Andric }
1487fe6060f1SDimitry Andric 
1488fe6060f1SDimitry Andric SDValue WebAssemblyTargetLowering::LowerStore(SDValue Op,
1489fe6060f1SDimitry Andric                                               SelectionDAG &DAG) const {
1490fe6060f1SDimitry Andric   SDLoc DL(Op);
1491fe6060f1SDimitry Andric   StoreSDNode *SN = cast<StoreSDNode>(Op.getNode());
1492fe6060f1SDimitry Andric   const SDValue &Value = SN->getValue();
1493fe6060f1SDimitry Andric   const SDValue &Base = SN->getBasePtr();
1494fe6060f1SDimitry Andric   const SDValue &Offset = SN->getOffset();
1495fe6060f1SDimitry Andric 
1496fe6060f1SDimitry Andric   if (IsWebAssemblyGlobal(Base)) {
1497fe6060f1SDimitry Andric     if (!Offset->isUndef())
1498fe6060f1SDimitry Andric       report_fatal_error("unexpected offset when storing to webassembly global",
1499fe6060f1SDimitry Andric                          false);
1500fe6060f1SDimitry Andric 
1501fe6060f1SDimitry Andric     SDVTList Tys = DAG.getVTList(MVT::Other);
1502fe6060f1SDimitry Andric     SDValue Ops[] = {SN->getChain(), Value, Base};
1503fe6060f1SDimitry Andric     return DAG.getMemIntrinsicNode(WebAssemblyISD::GLOBAL_SET, DL, Tys, Ops,
1504fe6060f1SDimitry Andric                                    SN->getMemoryVT(), SN->getMemOperand());
1505fe6060f1SDimitry Andric   }
1506fe6060f1SDimitry Andric 
1507bdd1243dSDimitry Andric   if (std::optional<unsigned> Local = IsWebAssemblyLocal(Base, DAG)) {
1508fe6060f1SDimitry Andric     if (!Offset->isUndef())
1509fe6060f1SDimitry Andric       report_fatal_error("unexpected offset when storing to webassembly local",
1510fe6060f1SDimitry Andric                          false);
1511fe6060f1SDimitry Andric 
1512fe6060f1SDimitry Andric     SDValue Idx = DAG.getTargetConstant(*Local, Base, MVT::i32);
1513fe6060f1SDimitry Andric     SDVTList Tys = DAG.getVTList(MVT::Other); // The chain.
1514fe6060f1SDimitry Andric     SDValue Ops[] = {SN->getChain(), Idx, Value};
1515fe6060f1SDimitry Andric     return DAG.getNode(WebAssemblyISD::LOCAL_SET, DL, Tys, Ops);
1516fe6060f1SDimitry Andric   }
1517fe6060f1SDimitry Andric 
1518bdd1243dSDimitry Andric   if (WebAssembly::isWasmVarAddressSpace(SN->getAddressSpace()))
1519bdd1243dSDimitry Andric     report_fatal_error(
1520bdd1243dSDimitry Andric         "Encountered an unlowerable store to the wasm_var address space",
1521bdd1243dSDimitry Andric         false);
1522bdd1243dSDimitry Andric 
1523fe6060f1SDimitry Andric   return Op;
1524fe6060f1SDimitry Andric }
1525fe6060f1SDimitry Andric 
1526fe6060f1SDimitry Andric SDValue WebAssemblyTargetLowering::LowerLoad(SDValue Op,
1527fe6060f1SDimitry Andric                                              SelectionDAG &DAG) const {
1528fe6060f1SDimitry Andric   SDLoc DL(Op);
1529fe6060f1SDimitry Andric   LoadSDNode *LN = cast<LoadSDNode>(Op.getNode());
1530fe6060f1SDimitry Andric   const SDValue &Base = LN->getBasePtr();
1531fe6060f1SDimitry Andric   const SDValue &Offset = LN->getOffset();
1532fe6060f1SDimitry Andric 
1533fe6060f1SDimitry Andric   if (IsWebAssemblyGlobal(Base)) {
1534fe6060f1SDimitry Andric     if (!Offset->isUndef())
1535fe6060f1SDimitry Andric       report_fatal_error(
1536fe6060f1SDimitry Andric           "unexpected offset when loading from webassembly global", false);
1537fe6060f1SDimitry Andric 
1538fe6060f1SDimitry Andric     SDVTList Tys = DAG.getVTList(LN->getValueType(0), MVT::Other);
1539fe6060f1SDimitry Andric     SDValue Ops[] = {LN->getChain(), Base};
1540fe6060f1SDimitry Andric     return DAG.getMemIntrinsicNode(WebAssemblyISD::GLOBAL_GET, DL, Tys, Ops,
1541fe6060f1SDimitry Andric                                    LN->getMemoryVT(), LN->getMemOperand());
1542fe6060f1SDimitry Andric   }
1543fe6060f1SDimitry Andric 
1544bdd1243dSDimitry Andric   if (std::optional<unsigned> Local = IsWebAssemblyLocal(Base, DAG)) {
1545fe6060f1SDimitry Andric     if (!Offset->isUndef())
1546fe6060f1SDimitry Andric       report_fatal_error(
1547fe6060f1SDimitry Andric           "unexpected offset when loading from webassembly local", false);
1548fe6060f1SDimitry Andric 
1549fe6060f1SDimitry Andric     SDValue Idx = DAG.getTargetConstant(*Local, Base, MVT::i32);
1550fe6060f1SDimitry Andric     EVT LocalVT = LN->getValueType(0);
1551fe6060f1SDimitry Andric     SDValue LocalGet = DAG.getNode(WebAssemblyISD::LOCAL_GET, DL, LocalVT,
1552fe6060f1SDimitry Andric                                    {LN->getChain(), Idx});
1553fe6060f1SDimitry Andric     SDValue Result = DAG.getMergeValues({LocalGet, LN->getChain()}, DL);
1554fe6060f1SDimitry Andric     assert(Result->getNumValues() == 2 && "Loads must carry a chain!");
1555fe6060f1SDimitry Andric     return Result;
1556fe6060f1SDimitry Andric   }
1557fe6060f1SDimitry Andric 
1558bdd1243dSDimitry Andric   if (WebAssembly::isWasmVarAddressSpace(LN->getAddressSpace()))
1559bdd1243dSDimitry Andric     report_fatal_error(
1560bdd1243dSDimitry Andric         "Encountered an unlowerable load from the wasm_var address space",
1561bdd1243dSDimitry Andric         false);
1562bdd1243dSDimitry Andric 
1563fe6060f1SDimitry Andric   return Op;
1564fe6060f1SDimitry Andric }
1565fe6060f1SDimitry Andric 
15660b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerCopyToReg(SDValue Op,
15670b57cec5SDimitry Andric                                                   SelectionDAG &DAG) const {
15680b57cec5SDimitry Andric   SDValue Src = Op.getOperand(2);
15690b57cec5SDimitry Andric   if (isa<FrameIndexSDNode>(Src.getNode())) {
15700b57cec5SDimitry Andric     // CopyToReg nodes don't support FrameIndex operands. Other targets select
15710b57cec5SDimitry Andric     // the FI to some LEA-like instruction, but since we don't have that, we
15720b57cec5SDimitry Andric     // need to insert some kind of instruction that can take an FI operand and
15730b57cec5SDimitry Andric     // produces a value usable by CopyToReg (i.e. in a vreg). So insert a dummy
15740b57cec5SDimitry Andric     // local.copy between Op and its FI operand.
15750b57cec5SDimitry Andric     SDValue Chain = Op.getOperand(0);
15760b57cec5SDimitry Andric     SDLoc DL(Op);
157704eeddc0SDimitry Andric     Register Reg = cast<RegisterSDNode>(Op.getOperand(1))->getReg();
15780b57cec5SDimitry Andric     EVT VT = Src.getValueType();
15790b57cec5SDimitry Andric     SDValue Copy(DAG.getMachineNode(VT == MVT::i32 ? WebAssembly::COPY_I32
15800b57cec5SDimitry Andric                                                    : WebAssembly::COPY_I64,
15810b57cec5SDimitry Andric                                     DL, VT, Src),
15820b57cec5SDimitry Andric                  0);
15830b57cec5SDimitry Andric     return Op.getNode()->getNumValues() == 1
15840b57cec5SDimitry Andric                ? DAG.getCopyToReg(Chain, DL, Reg, Copy)
15850b57cec5SDimitry Andric                : DAG.getCopyToReg(Chain, DL, Reg, Copy,
15860b57cec5SDimitry Andric                                   Op.getNumOperands() == 4 ? Op.getOperand(3)
15870b57cec5SDimitry Andric                                                            : SDValue());
15880b57cec5SDimitry Andric   }
15890b57cec5SDimitry Andric   return SDValue();
15900b57cec5SDimitry Andric }
15910b57cec5SDimitry Andric 
15920b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerFrameIndex(SDValue Op,
15930b57cec5SDimitry Andric                                                    SelectionDAG &DAG) const {
15940b57cec5SDimitry Andric   int FI = cast<FrameIndexSDNode>(Op)->getIndex();
15950b57cec5SDimitry Andric   return DAG.getTargetFrameIndex(FI, Op.getValueType());
15960b57cec5SDimitry Andric }
15970b57cec5SDimitry Andric 
15980b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerRETURNADDR(SDValue Op,
15990b57cec5SDimitry Andric                                                    SelectionDAG &DAG) const {
16000b57cec5SDimitry Andric   SDLoc DL(Op);
16010b57cec5SDimitry Andric 
16020b57cec5SDimitry Andric   if (!Subtarget->getTargetTriple().isOSEmscripten()) {
16030b57cec5SDimitry Andric     fail(DL, DAG,
16040b57cec5SDimitry Andric          "Non-Emscripten WebAssembly hasn't implemented "
16050b57cec5SDimitry Andric          "__builtin_return_address");
16060b57cec5SDimitry Andric     return SDValue();
16070b57cec5SDimitry Andric   }
16080b57cec5SDimitry Andric 
16090b57cec5SDimitry Andric   if (verifyReturnAddressArgumentIsConstant(Op, DAG))
16100b57cec5SDimitry Andric     return SDValue();
16110b57cec5SDimitry Andric 
1612349cc55cSDimitry Andric   unsigned Depth = Op.getConstantOperandVal(0);
16138bcb0991SDimitry Andric   MakeLibCallOptions CallOptions;
16140b57cec5SDimitry Andric   return makeLibCall(DAG, RTLIB::RETURN_ADDRESS, Op.getValueType(),
16158bcb0991SDimitry Andric                      {DAG.getConstant(Depth, DL, MVT::i32)}, CallOptions, DL)
16160b57cec5SDimitry Andric       .first;
16170b57cec5SDimitry Andric }
16180b57cec5SDimitry Andric 
16190b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerFRAMEADDR(SDValue Op,
16200b57cec5SDimitry Andric                                                   SelectionDAG &DAG) const {
16210b57cec5SDimitry Andric   // Non-zero depths are not supported by WebAssembly currently. Use the
16220b57cec5SDimitry Andric   // legalizer's default expansion, which is to return 0 (what this function is
16230b57cec5SDimitry Andric   // documented to do).
16240b57cec5SDimitry Andric   if (Op.getConstantOperandVal(0) > 0)
16250b57cec5SDimitry Andric     return SDValue();
16260b57cec5SDimitry Andric 
16270b57cec5SDimitry Andric   DAG.getMachineFunction().getFrameInfo().setFrameAddressIsTaken(true);
16280b57cec5SDimitry Andric   EVT VT = Op.getValueType();
16298bcb0991SDimitry Andric   Register FP =
16300b57cec5SDimitry Andric       Subtarget->getRegisterInfo()->getFrameRegister(DAG.getMachineFunction());
16310b57cec5SDimitry Andric   return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), FP, VT);
16320b57cec5SDimitry Andric }
16330b57cec5SDimitry Andric 
1634e8d8bef9SDimitry Andric SDValue
1635e8d8bef9SDimitry Andric WebAssemblyTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1636e8d8bef9SDimitry Andric                                                  SelectionDAG &DAG) const {
1637e8d8bef9SDimitry Andric   SDLoc DL(Op);
1638e8d8bef9SDimitry Andric   const auto *GA = cast<GlobalAddressSDNode>(Op);
1639e8d8bef9SDimitry Andric 
1640e8d8bef9SDimitry Andric   MachineFunction &MF = DAG.getMachineFunction();
1641e8d8bef9SDimitry Andric   if (!MF.getSubtarget<WebAssemblySubtarget>().hasBulkMemory())
1642e8d8bef9SDimitry Andric     report_fatal_error("cannot use thread-local storage without bulk memory",
1643e8d8bef9SDimitry Andric                        false);
1644e8d8bef9SDimitry Andric 
1645e8d8bef9SDimitry Andric   const GlobalValue *GV = GA->getGlobal();
1646e8d8bef9SDimitry Andric 
1647972a253aSDimitry Andric   // Currently only Emscripten supports dynamic linking with threads. Therefore,
1648972a253aSDimitry Andric   // on other targets, if we have thread-local storage, only the local-exec
1649972a253aSDimitry Andric   // model is possible.
1650972a253aSDimitry Andric   auto model = Subtarget->getTargetTriple().isOSEmscripten()
1651972a253aSDimitry Andric                    ? GV->getThreadLocalMode()
1652972a253aSDimitry Andric                    : GlobalValue::LocalExecTLSModel;
1653349cc55cSDimitry Andric 
1654349cc55cSDimitry Andric   // Unsupported TLS modes
1655349cc55cSDimitry Andric   assert(model != GlobalValue::NotThreadLocal);
1656349cc55cSDimitry Andric   assert(model != GlobalValue::InitialExecTLSModel);
1657349cc55cSDimitry Andric 
1658349cc55cSDimitry Andric   if (model == GlobalValue::LocalExecTLSModel ||
1659349cc55cSDimitry Andric       model == GlobalValue::LocalDynamicTLSModel ||
1660349cc55cSDimitry Andric       (model == GlobalValue::GeneralDynamicTLSModel &&
1661349cc55cSDimitry Andric        getTargetMachine().shouldAssumeDSOLocal(*GV->getParent(), GV))) {
1662349cc55cSDimitry Andric     // For DSO-local TLS variables we use offset from __tls_base
1663349cc55cSDimitry Andric 
1664349cc55cSDimitry Andric     MVT PtrVT = getPointerTy(DAG.getDataLayout());
1665e8d8bef9SDimitry Andric     auto GlobalGet = PtrVT == MVT::i64 ? WebAssembly::GLOBAL_GET_I64
1666e8d8bef9SDimitry Andric                                        : WebAssembly::GLOBAL_GET_I32;
1667e8d8bef9SDimitry Andric     const char *BaseName = MF.createExternalSymbolName("__tls_base");
1668e8d8bef9SDimitry Andric 
1669e8d8bef9SDimitry Andric     SDValue BaseAddr(
1670e8d8bef9SDimitry Andric         DAG.getMachineNode(GlobalGet, DL, PtrVT,
1671e8d8bef9SDimitry Andric                            DAG.getTargetExternalSymbol(BaseName, PtrVT)),
1672e8d8bef9SDimitry Andric         0);
1673e8d8bef9SDimitry Andric 
1674e8d8bef9SDimitry Andric     SDValue TLSOffset = DAG.getTargetGlobalAddress(
1675e8d8bef9SDimitry Andric         GV, DL, PtrVT, GA->getOffset(), WebAssemblyII::MO_TLS_BASE_REL);
1676349cc55cSDimitry Andric     SDValue SymOffset =
1677349cc55cSDimitry Andric         DAG.getNode(WebAssemblyISD::WrapperREL, DL, PtrVT, TLSOffset);
1678e8d8bef9SDimitry Andric 
1679349cc55cSDimitry Andric     return DAG.getNode(ISD::ADD, DL, PtrVT, BaseAddr, SymOffset);
1680349cc55cSDimitry Andric   }
1681349cc55cSDimitry Andric 
1682349cc55cSDimitry Andric   assert(model == GlobalValue::GeneralDynamicTLSModel);
1683349cc55cSDimitry Andric 
1684349cc55cSDimitry Andric   EVT VT = Op.getValueType();
1685349cc55cSDimitry Andric   return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
1686349cc55cSDimitry Andric                      DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT,
1687349cc55cSDimitry Andric                                                 GA->getOffset(),
1688349cc55cSDimitry Andric                                                 WebAssemblyII::MO_GOT_TLS));
1689e8d8bef9SDimitry Andric }
1690e8d8bef9SDimitry Andric 
16910b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerGlobalAddress(SDValue Op,
16920b57cec5SDimitry Andric                                                       SelectionDAG &DAG) const {
16930b57cec5SDimitry Andric   SDLoc DL(Op);
16940b57cec5SDimitry Andric   const auto *GA = cast<GlobalAddressSDNode>(Op);
16950b57cec5SDimitry Andric   EVT VT = Op.getValueType();
16960b57cec5SDimitry Andric   assert(GA->getTargetFlags() == 0 &&
16970b57cec5SDimitry Andric          "Unexpected target flags on generic GlobalAddressSDNode");
1698fe6060f1SDimitry Andric   if (!WebAssembly::isValidAddressSpace(GA->getAddressSpace()))
1699fe6060f1SDimitry Andric     fail(DL, DAG, "Invalid address space for WebAssembly target");
17000b57cec5SDimitry Andric 
17010b57cec5SDimitry Andric   unsigned OperandFlags = 0;
17020b57cec5SDimitry Andric   if (isPositionIndependent()) {
17030b57cec5SDimitry Andric     const GlobalValue *GV = GA->getGlobal();
17040b57cec5SDimitry Andric     if (getTargetMachine().shouldAssumeDSOLocal(*GV->getParent(), GV)) {
17050b57cec5SDimitry Andric       MachineFunction &MF = DAG.getMachineFunction();
17060b57cec5SDimitry Andric       MVT PtrVT = getPointerTy(MF.getDataLayout());
17070b57cec5SDimitry Andric       const char *BaseName;
17080b57cec5SDimitry Andric       if (GV->getValueType()->isFunctionTy()) {
17090b57cec5SDimitry Andric         BaseName = MF.createExternalSymbolName("__table_base");
17100b57cec5SDimitry Andric         OperandFlags = WebAssemblyII::MO_TABLE_BASE_REL;
1711972a253aSDimitry Andric       } else {
17120b57cec5SDimitry Andric         BaseName = MF.createExternalSymbolName("__memory_base");
17130b57cec5SDimitry Andric         OperandFlags = WebAssemblyII::MO_MEMORY_BASE_REL;
17140b57cec5SDimitry Andric       }
17150b57cec5SDimitry Andric       SDValue BaseAddr =
17160b57cec5SDimitry Andric           DAG.getNode(WebAssemblyISD::Wrapper, DL, PtrVT,
17170b57cec5SDimitry Andric                       DAG.getTargetExternalSymbol(BaseName, PtrVT));
17180b57cec5SDimitry Andric 
17190b57cec5SDimitry Andric       SDValue SymAddr = DAG.getNode(
1720349cc55cSDimitry Andric           WebAssemblyISD::WrapperREL, DL, VT,
17210b57cec5SDimitry Andric           DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT, GA->getOffset(),
17220b57cec5SDimitry Andric                                      OperandFlags));
17230b57cec5SDimitry Andric 
17240b57cec5SDimitry Andric       return DAG.getNode(ISD::ADD, DL, VT, BaseAddr, SymAddr);
17250b57cec5SDimitry Andric     }
1726349cc55cSDimitry Andric     OperandFlags = WebAssemblyII::MO_GOT;
17270b57cec5SDimitry Andric   }
17280b57cec5SDimitry Andric 
17290b57cec5SDimitry Andric   return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
17300b57cec5SDimitry Andric                      DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT,
17310b57cec5SDimitry Andric                                                 GA->getOffset(), OperandFlags));
17320b57cec5SDimitry Andric }
17330b57cec5SDimitry Andric 
17340b57cec5SDimitry Andric SDValue
17350b57cec5SDimitry Andric WebAssemblyTargetLowering::LowerExternalSymbol(SDValue Op,
17360b57cec5SDimitry Andric                                                SelectionDAG &DAG) const {
17370b57cec5SDimitry Andric   SDLoc DL(Op);
17380b57cec5SDimitry Andric   const auto *ES = cast<ExternalSymbolSDNode>(Op);
17390b57cec5SDimitry Andric   EVT VT = Op.getValueType();
17400b57cec5SDimitry Andric   assert(ES->getTargetFlags() == 0 &&
17410b57cec5SDimitry Andric          "Unexpected target flags on generic ExternalSymbolSDNode");
17420b57cec5SDimitry Andric   return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
17430b57cec5SDimitry Andric                      DAG.getTargetExternalSymbol(ES->getSymbol(), VT));
17440b57cec5SDimitry Andric }
17450b57cec5SDimitry Andric 
17460b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerJumpTable(SDValue Op,
17470b57cec5SDimitry Andric                                                   SelectionDAG &DAG) const {
17480b57cec5SDimitry Andric   // There's no need for a Wrapper node because we always incorporate a jump
17490b57cec5SDimitry Andric   // table operand into a BR_TABLE instruction, rather than ever
17500b57cec5SDimitry Andric   // materializing it in a register.
17510b57cec5SDimitry Andric   const JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
17520b57cec5SDimitry Andric   return DAG.getTargetJumpTable(JT->getIndex(), Op.getValueType(),
17530b57cec5SDimitry Andric                                 JT->getTargetFlags());
17540b57cec5SDimitry Andric }
17550b57cec5SDimitry Andric 
17560b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerBR_JT(SDValue Op,
17570b57cec5SDimitry Andric                                               SelectionDAG &DAG) const {
17580b57cec5SDimitry Andric   SDLoc DL(Op);
17590b57cec5SDimitry Andric   SDValue Chain = Op.getOperand(0);
17600b57cec5SDimitry Andric   const auto *JT = cast<JumpTableSDNode>(Op.getOperand(1));
17610b57cec5SDimitry Andric   SDValue Index = Op.getOperand(2);
17620b57cec5SDimitry Andric   assert(JT->getTargetFlags() == 0 && "WebAssembly doesn't set target flags");
17630b57cec5SDimitry Andric 
17640b57cec5SDimitry Andric   SmallVector<SDValue, 8> Ops;
17650b57cec5SDimitry Andric   Ops.push_back(Chain);
17660b57cec5SDimitry Andric   Ops.push_back(Index);
17670b57cec5SDimitry Andric 
17680b57cec5SDimitry Andric   MachineJumpTableInfo *MJTI = DAG.getMachineFunction().getJumpTableInfo();
17690b57cec5SDimitry Andric   const auto &MBBs = MJTI->getJumpTables()[JT->getIndex()].MBBs;
17700b57cec5SDimitry Andric 
17710b57cec5SDimitry Andric   // Add an operand for each case.
1772bdd1243dSDimitry Andric   for (auto *MBB : MBBs)
17730b57cec5SDimitry Andric     Ops.push_back(DAG.getBasicBlock(MBB));
17740b57cec5SDimitry Andric 
17755ffd83dbSDimitry Andric   // Add the first MBB as a dummy default target for now. This will be replaced
17765ffd83dbSDimitry Andric   // with the proper default target (and the preceding range check eliminated)
17775ffd83dbSDimitry Andric   // if possible by WebAssemblyFixBrTableDefaults.
17785ffd83dbSDimitry Andric   Ops.push_back(DAG.getBasicBlock(*MBBs.begin()));
17790b57cec5SDimitry Andric   return DAG.getNode(WebAssemblyISD::BR_TABLE, DL, MVT::Other, Ops);
17800b57cec5SDimitry Andric }
17810b57cec5SDimitry Andric 
17820b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerVASTART(SDValue Op,
17830b57cec5SDimitry Andric                                                 SelectionDAG &DAG) const {
17840b57cec5SDimitry Andric   SDLoc DL(Op);
17850b57cec5SDimitry Andric   EVT PtrVT = getPointerTy(DAG.getMachineFunction().getDataLayout());
17860b57cec5SDimitry Andric 
17870b57cec5SDimitry Andric   auto *MFI = DAG.getMachineFunction().getInfo<WebAssemblyFunctionInfo>();
17880b57cec5SDimitry Andric   const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
17890b57cec5SDimitry Andric 
17900b57cec5SDimitry Andric   SDValue ArgN = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
17910b57cec5SDimitry Andric                                     MFI->getVarargBufferVreg(), PtrVT);
17920b57cec5SDimitry Andric   return DAG.getStore(Op.getOperand(0), DL, ArgN, Op.getOperand(1),
1793e8d8bef9SDimitry Andric                       MachinePointerInfo(SV));
1794e8d8bef9SDimitry Andric }
1795e8d8bef9SDimitry Andric 
17960b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerIntrinsic(SDValue Op,
17970b57cec5SDimitry Andric                                                   SelectionDAG &DAG) const {
17980b57cec5SDimitry Andric   MachineFunction &MF = DAG.getMachineFunction();
17990b57cec5SDimitry Andric   unsigned IntNo;
18000b57cec5SDimitry Andric   switch (Op.getOpcode()) {
18010b57cec5SDimitry Andric   case ISD::INTRINSIC_VOID:
18020b57cec5SDimitry Andric   case ISD::INTRINSIC_W_CHAIN:
1803349cc55cSDimitry Andric     IntNo = Op.getConstantOperandVal(1);
18040b57cec5SDimitry Andric     break;
18050b57cec5SDimitry Andric   case ISD::INTRINSIC_WO_CHAIN:
1806349cc55cSDimitry Andric     IntNo = Op.getConstantOperandVal(0);
18070b57cec5SDimitry Andric     break;
18080b57cec5SDimitry Andric   default:
18090b57cec5SDimitry Andric     llvm_unreachable("Invalid intrinsic");
18100b57cec5SDimitry Andric   }
18110b57cec5SDimitry Andric   SDLoc DL(Op);
18120b57cec5SDimitry Andric 
18130b57cec5SDimitry Andric   switch (IntNo) {
18140b57cec5SDimitry Andric   default:
18150b57cec5SDimitry Andric     return SDValue(); // Don't custom lower most intrinsics.
18160b57cec5SDimitry Andric 
18170b57cec5SDimitry Andric   case Intrinsic::wasm_lsda: {
1818349cc55cSDimitry Andric     auto PtrVT = getPointerTy(MF.getDataLayout());
1819349cc55cSDimitry Andric     const char *SymName = MF.createExternalSymbolName(
1820349cc55cSDimitry Andric         "GCC_except_table" + std::to_string(MF.getFunctionNumber()));
1821349cc55cSDimitry Andric     if (isPositionIndependent()) {
1822349cc55cSDimitry Andric       SDValue Node = DAG.getTargetExternalSymbol(
1823349cc55cSDimitry Andric           SymName, PtrVT, WebAssemblyII::MO_MEMORY_BASE_REL);
1824349cc55cSDimitry Andric       const char *BaseName = MF.createExternalSymbolName("__memory_base");
1825349cc55cSDimitry Andric       SDValue BaseAddr =
1826349cc55cSDimitry Andric           DAG.getNode(WebAssemblyISD::Wrapper, DL, PtrVT,
1827349cc55cSDimitry Andric                       DAG.getTargetExternalSymbol(BaseName, PtrVT));
1828349cc55cSDimitry Andric       SDValue SymAddr =
1829349cc55cSDimitry Andric           DAG.getNode(WebAssemblyISD::WrapperREL, DL, PtrVT, Node);
1830349cc55cSDimitry Andric       return DAG.getNode(ISD::ADD, DL, PtrVT, BaseAddr, SymAddr);
18310b57cec5SDimitry Andric     }
1832349cc55cSDimitry Andric     SDValue Node = DAG.getTargetExternalSymbol(SymName, PtrVT);
1833349cc55cSDimitry Andric     return DAG.getNode(WebAssemblyISD::Wrapper, DL, PtrVT, Node);
1834e8d8bef9SDimitry Andric   }
1835e8d8bef9SDimitry Andric 
18365ffd83dbSDimitry Andric   case Intrinsic::wasm_shuffle: {
18375ffd83dbSDimitry Andric     // Drop in-chain and replace undefs, but otherwise pass through unchanged
18385ffd83dbSDimitry Andric     SDValue Ops[18];
18395ffd83dbSDimitry Andric     size_t OpIdx = 0;
18405ffd83dbSDimitry Andric     Ops[OpIdx++] = Op.getOperand(1);
18415ffd83dbSDimitry Andric     Ops[OpIdx++] = Op.getOperand(2);
18425ffd83dbSDimitry Andric     while (OpIdx < 18) {
18435ffd83dbSDimitry Andric       const SDValue &MaskIdx = Op.getOperand(OpIdx + 1);
18445ffd83dbSDimitry Andric       if (MaskIdx.isUndef() ||
18455ffd83dbSDimitry Andric           cast<ConstantSDNode>(MaskIdx.getNode())->getZExtValue() >= 32) {
1846*06c3fb27SDimitry Andric         bool isTarget = MaskIdx.getNode()->getOpcode() == ISD::TargetConstant;
1847*06c3fb27SDimitry Andric         Ops[OpIdx++] = DAG.getConstant(0, DL, MVT::i32, isTarget);
18485ffd83dbSDimitry Andric       } else {
18495ffd83dbSDimitry Andric         Ops[OpIdx++] = MaskIdx;
18505ffd83dbSDimitry Andric       }
18515ffd83dbSDimitry Andric     }
18525ffd83dbSDimitry Andric     return DAG.getNode(WebAssemblyISD::SHUFFLE, DL, Op.getValueType(), Ops);
18535ffd83dbSDimitry Andric   }
18540b57cec5SDimitry Andric   }
18550b57cec5SDimitry Andric }
18560b57cec5SDimitry Andric 
18570b57cec5SDimitry Andric SDValue
18580b57cec5SDimitry Andric WebAssemblyTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
18590b57cec5SDimitry Andric                                                   SelectionDAG &DAG) const {
18600b57cec5SDimitry Andric   SDLoc DL(Op);
18610b57cec5SDimitry Andric   // If sign extension operations are disabled, allow sext_inreg only if operand
18625ffd83dbSDimitry Andric   // is a vector extract of an i8 or i16 lane. SIMD does not depend on sign
18635ffd83dbSDimitry Andric   // extension operations, but allowing sext_inreg in this context lets us have
18645ffd83dbSDimitry Andric   // simple patterns to select extract_lane_s instructions. Expanding sext_inreg
18655ffd83dbSDimitry Andric   // everywhere would be simpler in this file, but would necessitate large and
18665ffd83dbSDimitry Andric   // brittle patterns to undo the expansion and select extract_lane_s
18675ffd83dbSDimitry Andric   // instructions.
18680b57cec5SDimitry Andric   assert(!Subtarget->hasSignExt() && Subtarget->hasSIMD128());
18695ffd83dbSDimitry Andric   if (Op.getOperand(0).getOpcode() != ISD::EXTRACT_VECTOR_ELT)
18705ffd83dbSDimitry Andric     return SDValue();
18715ffd83dbSDimitry Andric 
18720b57cec5SDimitry Andric   const SDValue &Extract = Op.getOperand(0);
18730b57cec5SDimitry Andric   MVT VecT = Extract.getOperand(0).getSimpleValueType();
18745ffd83dbSDimitry Andric   if (VecT.getVectorElementType().getSizeInBits() > 32)
18755ffd83dbSDimitry Andric     return SDValue();
18765ffd83dbSDimitry Andric   MVT ExtractedLaneT =
18775ffd83dbSDimitry Andric       cast<VTSDNode>(Op.getOperand(1).getNode())->getVT().getSimpleVT();
18780b57cec5SDimitry Andric   MVT ExtractedVecT =
18790b57cec5SDimitry Andric       MVT::getVectorVT(ExtractedLaneT, 128 / ExtractedLaneT.getSizeInBits());
18800b57cec5SDimitry Andric   if (ExtractedVecT == VecT)
18810b57cec5SDimitry Andric     return Op;
18825ffd83dbSDimitry Andric 
18830b57cec5SDimitry Andric   // Bitcast vector to appropriate type to ensure ISel pattern coverage
18845ffd83dbSDimitry Andric   const SDNode *Index = Extract.getOperand(1).getNode();
18855ffd83dbSDimitry Andric   if (!isa<ConstantSDNode>(Index))
18865ffd83dbSDimitry Andric     return SDValue();
18875ffd83dbSDimitry Andric   unsigned IndexVal = cast<ConstantSDNode>(Index)->getZExtValue();
18880b57cec5SDimitry Andric   unsigned Scale =
18890b57cec5SDimitry Andric       ExtractedVecT.getVectorNumElements() / VecT.getVectorNumElements();
18900b57cec5SDimitry Andric   assert(Scale > 1);
18910b57cec5SDimitry Andric   SDValue NewIndex =
18925ffd83dbSDimitry Andric       DAG.getConstant(IndexVal * Scale, DL, Index->getValueType(0));
18930b57cec5SDimitry Andric   SDValue NewExtract = DAG.getNode(
18940b57cec5SDimitry Andric       ISD::EXTRACT_VECTOR_ELT, DL, Extract.getValueType(),
18950b57cec5SDimitry Andric       DAG.getBitcast(ExtractedVecT, Extract.getOperand(0)), NewIndex);
18965ffd83dbSDimitry Andric   return DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, Op.getValueType(), NewExtract,
18975ffd83dbSDimitry Andric                      Op.getOperand(1));
18980b57cec5SDimitry Andric }
18990b57cec5SDimitry Andric 
1900*06c3fb27SDimitry Andric SDValue
1901*06c3fb27SDimitry Andric WebAssemblyTargetLowering::LowerEXTEND_VECTOR_INREG(SDValue Op,
1902*06c3fb27SDimitry Andric                                                     SelectionDAG &DAG) const {
1903*06c3fb27SDimitry Andric   SDLoc DL(Op);
1904*06c3fb27SDimitry Andric   EVT VT = Op.getValueType();
1905*06c3fb27SDimitry Andric   SDValue Src = Op.getOperand(0);
1906*06c3fb27SDimitry Andric   EVT SrcVT = Src.getValueType();
1907*06c3fb27SDimitry Andric 
1908*06c3fb27SDimitry Andric   if (SrcVT.getVectorElementType() == MVT::i1 ||
1909*06c3fb27SDimitry Andric       SrcVT.getVectorElementType() == MVT::i64)
1910*06c3fb27SDimitry Andric     return SDValue();
1911*06c3fb27SDimitry Andric 
1912*06c3fb27SDimitry Andric   assert(VT.getScalarSizeInBits() % SrcVT.getScalarSizeInBits() == 0 &&
1913*06c3fb27SDimitry Andric          "Unexpected extension factor.");
1914*06c3fb27SDimitry Andric   unsigned Scale = VT.getScalarSizeInBits() / SrcVT.getScalarSizeInBits();
1915*06c3fb27SDimitry Andric 
1916*06c3fb27SDimitry Andric   if (Scale != 2 && Scale != 4 && Scale != 8)
1917*06c3fb27SDimitry Andric     return SDValue();
1918*06c3fb27SDimitry Andric 
1919*06c3fb27SDimitry Andric   unsigned Ext;
1920*06c3fb27SDimitry Andric   switch (Op.getOpcode()) {
1921*06c3fb27SDimitry Andric   case ISD::ZERO_EXTEND_VECTOR_INREG:
1922*06c3fb27SDimitry Andric     Ext = WebAssemblyISD::EXTEND_LOW_U;
1923*06c3fb27SDimitry Andric     break;
1924*06c3fb27SDimitry Andric   case ISD::SIGN_EXTEND_VECTOR_INREG:
1925*06c3fb27SDimitry Andric     Ext = WebAssemblyISD::EXTEND_LOW_S;
1926*06c3fb27SDimitry Andric     break;
1927*06c3fb27SDimitry Andric   }
1928*06c3fb27SDimitry Andric 
1929*06c3fb27SDimitry Andric   SDValue Ret = Src;
1930*06c3fb27SDimitry Andric   while (Scale != 1) {
1931*06c3fb27SDimitry Andric     Ret = DAG.getNode(Ext, DL,
1932*06c3fb27SDimitry Andric                       Ret.getValueType()
1933*06c3fb27SDimitry Andric                           .widenIntegerVectorElementType(*DAG.getContext())
1934*06c3fb27SDimitry Andric                           .getHalfNumVectorElementsVT(*DAG.getContext()),
1935*06c3fb27SDimitry Andric                       Ret);
1936*06c3fb27SDimitry Andric     Scale /= 2;
1937*06c3fb27SDimitry Andric   }
1938*06c3fb27SDimitry Andric   assert(Ret.getValueType() == VT);
1939*06c3fb27SDimitry Andric   return Ret;
1940*06c3fb27SDimitry Andric }
1941*06c3fb27SDimitry Andric 
1942349cc55cSDimitry Andric static SDValue LowerConvertLow(SDValue Op, SelectionDAG &DAG) {
1943349cc55cSDimitry Andric   SDLoc DL(Op);
1944349cc55cSDimitry Andric   if (Op.getValueType() != MVT::v2f64)
1945349cc55cSDimitry Andric     return SDValue();
1946349cc55cSDimitry Andric 
1947349cc55cSDimitry Andric   auto GetConvertedLane = [](SDValue Op, unsigned &Opcode, SDValue &SrcVec,
1948349cc55cSDimitry Andric                              unsigned &Index) -> bool {
1949349cc55cSDimitry Andric     switch (Op.getOpcode()) {
1950349cc55cSDimitry Andric     case ISD::SINT_TO_FP:
1951349cc55cSDimitry Andric       Opcode = WebAssemblyISD::CONVERT_LOW_S;
1952349cc55cSDimitry Andric       break;
1953349cc55cSDimitry Andric     case ISD::UINT_TO_FP:
1954349cc55cSDimitry Andric       Opcode = WebAssemblyISD::CONVERT_LOW_U;
1955349cc55cSDimitry Andric       break;
1956349cc55cSDimitry Andric     case ISD::FP_EXTEND:
1957349cc55cSDimitry Andric       Opcode = WebAssemblyISD::PROMOTE_LOW;
1958349cc55cSDimitry Andric       break;
1959349cc55cSDimitry Andric     default:
1960349cc55cSDimitry Andric       return false;
1961349cc55cSDimitry Andric     }
1962349cc55cSDimitry Andric 
1963349cc55cSDimitry Andric     auto ExtractVector = Op.getOperand(0);
1964349cc55cSDimitry Andric     if (ExtractVector.getOpcode() != ISD::EXTRACT_VECTOR_ELT)
1965349cc55cSDimitry Andric       return false;
1966349cc55cSDimitry Andric 
1967349cc55cSDimitry Andric     if (!isa<ConstantSDNode>(ExtractVector.getOperand(1).getNode()))
1968349cc55cSDimitry Andric       return false;
1969349cc55cSDimitry Andric 
1970349cc55cSDimitry Andric     SrcVec = ExtractVector.getOperand(0);
1971349cc55cSDimitry Andric     Index = ExtractVector.getConstantOperandVal(1);
1972349cc55cSDimitry Andric     return true;
1973349cc55cSDimitry Andric   };
1974349cc55cSDimitry Andric 
1975349cc55cSDimitry Andric   unsigned LHSOpcode, RHSOpcode, LHSIndex, RHSIndex;
1976349cc55cSDimitry Andric   SDValue LHSSrcVec, RHSSrcVec;
1977349cc55cSDimitry Andric   if (!GetConvertedLane(Op.getOperand(0), LHSOpcode, LHSSrcVec, LHSIndex) ||
1978349cc55cSDimitry Andric       !GetConvertedLane(Op.getOperand(1), RHSOpcode, RHSSrcVec, RHSIndex))
1979349cc55cSDimitry Andric     return SDValue();
1980349cc55cSDimitry Andric 
1981349cc55cSDimitry Andric   if (LHSOpcode != RHSOpcode)
1982349cc55cSDimitry Andric     return SDValue();
1983349cc55cSDimitry Andric 
1984349cc55cSDimitry Andric   MVT ExpectedSrcVT;
1985349cc55cSDimitry Andric   switch (LHSOpcode) {
1986349cc55cSDimitry Andric   case WebAssemblyISD::CONVERT_LOW_S:
1987349cc55cSDimitry Andric   case WebAssemblyISD::CONVERT_LOW_U:
1988349cc55cSDimitry Andric     ExpectedSrcVT = MVT::v4i32;
1989349cc55cSDimitry Andric     break;
1990349cc55cSDimitry Andric   case WebAssemblyISD::PROMOTE_LOW:
1991349cc55cSDimitry Andric     ExpectedSrcVT = MVT::v4f32;
1992349cc55cSDimitry Andric     break;
1993349cc55cSDimitry Andric   }
1994349cc55cSDimitry Andric   if (LHSSrcVec.getValueType() != ExpectedSrcVT)
1995349cc55cSDimitry Andric     return SDValue();
1996349cc55cSDimitry Andric 
1997349cc55cSDimitry Andric   auto Src = LHSSrcVec;
1998349cc55cSDimitry Andric   if (LHSIndex != 0 || RHSIndex != 1 || LHSSrcVec != RHSSrcVec) {
1999349cc55cSDimitry Andric     // Shuffle the source vector so that the converted lanes are the low lanes.
2000349cc55cSDimitry Andric     Src = DAG.getVectorShuffle(
2001349cc55cSDimitry Andric         ExpectedSrcVT, DL, LHSSrcVec, RHSSrcVec,
2002349cc55cSDimitry Andric         {static_cast<int>(LHSIndex), static_cast<int>(RHSIndex) + 4, -1, -1});
2003349cc55cSDimitry Andric   }
2004349cc55cSDimitry Andric   return DAG.getNode(LHSOpcode, DL, MVT::v2f64, Src);
2005349cc55cSDimitry Andric }
2006349cc55cSDimitry Andric 
20070b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerBUILD_VECTOR(SDValue Op,
20080b57cec5SDimitry Andric                                                      SelectionDAG &DAG) const {
2009349cc55cSDimitry Andric   if (auto ConvertLow = LowerConvertLow(Op, DAG))
2010349cc55cSDimitry Andric     return ConvertLow;
2011349cc55cSDimitry Andric 
20120b57cec5SDimitry Andric   SDLoc DL(Op);
20130b57cec5SDimitry Andric   const EVT VecT = Op.getValueType();
20140b57cec5SDimitry Andric   const EVT LaneT = Op.getOperand(0).getValueType();
20150b57cec5SDimitry Andric   const size_t Lanes = Op.getNumOperands();
20165ffd83dbSDimitry Andric   bool CanSwizzle = VecT == MVT::v16i8;
20178bcb0991SDimitry Andric 
20188bcb0991SDimitry Andric   // BUILD_VECTORs are lowered to the instruction that initializes the highest
20198bcb0991SDimitry Andric   // possible number of lanes at once followed by a sequence of replace_lane
20208bcb0991SDimitry Andric   // instructions to individually initialize any remaining lanes.
20218bcb0991SDimitry Andric 
20228bcb0991SDimitry Andric   // TODO: Tune this. For example, lanewise swizzling is very expensive, so
20238bcb0991SDimitry Andric   // swizzled lanes should be given greater weight.
20248bcb0991SDimitry Andric 
2025fe6060f1SDimitry Andric   // TODO: Investigate looping rather than always extracting/replacing specific
2026fe6060f1SDimitry Andric   // lanes to fill gaps.
20278bcb0991SDimitry Andric 
20280b57cec5SDimitry Andric   auto IsConstant = [](const SDValue &V) {
20290b57cec5SDimitry Andric     return V.getOpcode() == ISD::Constant || V.getOpcode() == ISD::ConstantFP;
20300b57cec5SDimitry Andric   };
20310b57cec5SDimitry Andric 
20328bcb0991SDimitry Andric   // Returns the source vector and index vector pair if they exist. Checks for:
20338bcb0991SDimitry Andric   //   (extract_vector_elt
20348bcb0991SDimitry Andric   //     $src,
20358bcb0991SDimitry Andric   //     (sign_extend_inreg (extract_vector_elt $indices, $i))
20368bcb0991SDimitry Andric   //   )
20378bcb0991SDimitry Andric   auto GetSwizzleSrcs = [](size_t I, const SDValue &Lane) {
20388bcb0991SDimitry Andric     auto Bail = std::make_pair(SDValue(), SDValue());
20398bcb0991SDimitry Andric     if (Lane->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
20408bcb0991SDimitry Andric       return Bail;
20418bcb0991SDimitry Andric     const SDValue &SwizzleSrc = Lane->getOperand(0);
20428bcb0991SDimitry Andric     const SDValue &IndexExt = Lane->getOperand(1);
20438bcb0991SDimitry Andric     if (IndexExt->getOpcode() != ISD::SIGN_EXTEND_INREG)
20448bcb0991SDimitry Andric       return Bail;
20458bcb0991SDimitry Andric     const SDValue &Index = IndexExt->getOperand(0);
20468bcb0991SDimitry Andric     if (Index->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
20478bcb0991SDimitry Andric       return Bail;
20488bcb0991SDimitry Andric     const SDValue &SwizzleIndices = Index->getOperand(0);
20498bcb0991SDimitry Andric     if (SwizzleSrc.getValueType() != MVT::v16i8 ||
20508bcb0991SDimitry Andric         SwizzleIndices.getValueType() != MVT::v16i8 ||
20518bcb0991SDimitry Andric         Index->getOperand(1)->getOpcode() != ISD::Constant ||
20528bcb0991SDimitry Andric         Index->getConstantOperandVal(1) != I)
20538bcb0991SDimitry Andric       return Bail;
20548bcb0991SDimitry Andric     return std::make_pair(SwizzleSrc, SwizzleIndices);
20558bcb0991SDimitry Andric   };
20568bcb0991SDimitry Andric 
2057fe6060f1SDimitry Andric   // If the lane is extracted from another vector at a constant index, return
2058fe6060f1SDimitry Andric   // that vector. The source vector must not have more lanes than the dest
2059fe6060f1SDimitry Andric   // because the shufflevector indices are in terms of the destination lanes and
2060fe6060f1SDimitry Andric   // would not be able to address the smaller individual source lanes.
2061fe6060f1SDimitry Andric   auto GetShuffleSrc = [&](const SDValue &Lane) {
2062fe6060f1SDimitry Andric     if (Lane->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
2063fe6060f1SDimitry Andric       return SDValue();
2064fe6060f1SDimitry Andric     if (!isa<ConstantSDNode>(Lane->getOperand(1).getNode()))
2065fe6060f1SDimitry Andric       return SDValue();
2066fe6060f1SDimitry Andric     if (Lane->getOperand(0).getValueType().getVectorNumElements() >
2067fe6060f1SDimitry Andric         VecT.getVectorNumElements())
2068fe6060f1SDimitry Andric       return SDValue();
2069fe6060f1SDimitry Andric     return Lane->getOperand(0);
2070fe6060f1SDimitry Andric   };
2071fe6060f1SDimitry Andric 
20728bcb0991SDimitry Andric   using ValueEntry = std::pair<SDValue, size_t>;
20738bcb0991SDimitry Andric   SmallVector<ValueEntry, 16> SplatValueCounts;
20748bcb0991SDimitry Andric 
20758bcb0991SDimitry Andric   using SwizzleEntry = std::pair<std::pair<SDValue, SDValue>, size_t>;
20768bcb0991SDimitry Andric   SmallVector<SwizzleEntry, 16> SwizzleCounts;
20778bcb0991SDimitry Andric 
2078fe6060f1SDimitry Andric   using ShuffleEntry = std::pair<SDValue, size_t>;
2079fe6060f1SDimitry Andric   SmallVector<ShuffleEntry, 16> ShuffleCounts;
2080fe6060f1SDimitry Andric 
20818bcb0991SDimitry Andric   auto AddCount = [](auto &Counts, const auto &Val) {
2082e8d8bef9SDimitry Andric     auto CountIt =
2083e8d8bef9SDimitry Andric         llvm::find_if(Counts, [&Val](auto E) { return E.first == Val; });
20848bcb0991SDimitry Andric     if (CountIt == Counts.end()) {
20858bcb0991SDimitry Andric       Counts.emplace_back(Val, 1);
20860b57cec5SDimitry Andric     } else {
20870b57cec5SDimitry Andric       CountIt->second++;
20880b57cec5SDimitry Andric     }
20898bcb0991SDimitry Andric   };
20900b57cec5SDimitry Andric 
20918bcb0991SDimitry Andric   auto GetMostCommon = [](auto &Counts) {
20928bcb0991SDimitry Andric     auto CommonIt =
209381ad6265SDimitry Andric         std::max_element(Counts.begin(), Counts.end(), llvm::less_second());
20948bcb0991SDimitry Andric     assert(CommonIt != Counts.end() && "Unexpected all-undef build_vector");
20958bcb0991SDimitry Andric     return *CommonIt;
20968bcb0991SDimitry Andric   };
20978bcb0991SDimitry Andric 
20988bcb0991SDimitry Andric   size_t NumConstantLanes = 0;
20998bcb0991SDimitry Andric 
21008bcb0991SDimitry Andric   // Count eligible lanes for each type of vector creation op
21018bcb0991SDimitry Andric   for (size_t I = 0; I < Lanes; ++I) {
21028bcb0991SDimitry Andric     const SDValue &Lane = Op->getOperand(I);
21038bcb0991SDimitry Andric     if (Lane.isUndef())
21048bcb0991SDimitry Andric       continue;
21058bcb0991SDimitry Andric 
21068bcb0991SDimitry Andric     AddCount(SplatValueCounts, Lane);
21078bcb0991SDimitry Andric 
2108fe6060f1SDimitry Andric     if (IsConstant(Lane))
21098bcb0991SDimitry Andric       NumConstantLanes++;
2110fe6060f1SDimitry Andric     if (auto ShuffleSrc = GetShuffleSrc(Lane))
2111fe6060f1SDimitry Andric       AddCount(ShuffleCounts, ShuffleSrc);
2112fe6060f1SDimitry Andric     if (CanSwizzle) {
21138bcb0991SDimitry Andric       auto SwizzleSrcs = GetSwizzleSrcs(I, Lane);
21148bcb0991SDimitry Andric       if (SwizzleSrcs.first)
21158bcb0991SDimitry Andric         AddCount(SwizzleCounts, SwizzleSrcs);
21168bcb0991SDimitry Andric     }
21178bcb0991SDimitry Andric   }
21188bcb0991SDimitry Andric 
21198bcb0991SDimitry Andric   SDValue SplatValue;
21208bcb0991SDimitry Andric   size_t NumSplatLanes;
21218bcb0991SDimitry Andric   std::tie(SplatValue, NumSplatLanes) = GetMostCommon(SplatValueCounts);
21228bcb0991SDimitry Andric 
21238bcb0991SDimitry Andric   SDValue SwizzleSrc;
21248bcb0991SDimitry Andric   SDValue SwizzleIndices;
21258bcb0991SDimitry Andric   size_t NumSwizzleLanes = 0;
21268bcb0991SDimitry Andric   if (SwizzleCounts.size())
21278bcb0991SDimitry Andric     std::forward_as_tuple(std::tie(SwizzleSrc, SwizzleIndices),
21288bcb0991SDimitry Andric                           NumSwizzleLanes) = GetMostCommon(SwizzleCounts);
21298bcb0991SDimitry Andric 
2130fe6060f1SDimitry Andric   // Shuffles can draw from up to two vectors, so find the two most common
2131fe6060f1SDimitry Andric   // sources.
2132fe6060f1SDimitry Andric   SDValue ShuffleSrc1, ShuffleSrc2;
2133fe6060f1SDimitry Andric   size_t NumShuffleLanes = 0;
2134fe6060f1SDimitry Andric   if (ShuffleCounts.size()) {
2135fe6060f1SDimitry Andric     std::tie(ShuffleSrc1, NumShuffleLanes) = GetMostCommon(ShuffleCounts);
2136349cc55cSDimitry Andric     llvm::erase_if(ShuffleCounts,
2137349cc55cSDimitry Andric                    [&](const auto &Pair) { return Pair.first == ShuffleSrc1; });
2138fe6060f1SDimitry Andric   }
2139fe6060f1SDimitry Andric   if (ShuffleCounts.size()) {
2140fe6060f1SDimitry Andric     size_t AdditionalShuffleLanes;
2141fe6060f1SDimitry Andric     std::tie(ShuffleSrc2, AdditionalShuffleLanes) =
2142fe6060f1SDimitry Andric         GetMostCommon(ShuffleCounts);
2143fe6060f1SDimitry Andric     NumShuffleLanes += AdditionalShuffleLanes;
2144fe6060f1SDimitry Andric   }
2145fe6060f1SDimitry Andric 
21468bcb0991SDimitry Andric   // Predicate returning true if the lane is properly initialized by the
21478bcb0991SDimitry Andric   // original instruction
21488bcb0991SDimitry Andric   std::function<bool(size_t, const SDValue &)> IsLaneConstructed;
21498bcb0991SDimitry Andric   SDValue Result;
2150fe6060f1SDimitry Andric   // Prefer swizzles over shuffles over vector consts over splats
2151fe6060f1SDimitry Andric   if (NumSwizzleLanes >= NumShuffleLanes &&
2152fe6060f1SDimitry Andric       NumSwizzleLanes >= NumConstantLanes && NumSwizzleLanes >= NumSplatLanes) {
21538bcb0991SDimitry Andric     Result = DAG.getNode(WebAssemblyISD::SWIZZLE, DL, VecT, SwizzleSrc,
21548bcb0991SDimitry Andric                          SwizzleIndices);
21558bcb0991SDimitry Andric     auto Swizzled = std::make_pair(SwizzleSrc, SwizzleIndices);
21568bcb0991SDimitry Andric     IsLaneConstructed = [&, Swizzled](size_t I, const SDValue &Lane) {
21578bcb0991SDimitry Andric       return Swizzled == GetSwizzleSrcs(I, Lane);
21588bcb0991SDimitry Andric     };
2159fe6060f1SDimitry Andric   } else if (NumShuffleLanes >= NumConstantLanes &&
2160fe6060f1SDimitry Andric              NumShuffleLanes >= NumSplatLanes) {
2161fe6060f1SDimitry Andric     size_t DestLaneSize = VecT.getVectorElementType().getFixedSizeInBits() / 8;
2162fe6060f1SDimitry Andric     size_t DestLaneCount = VecT.getVectorNumElements();
2163fe6060f1SDimitry Andric     size_t Scale1 = 1;
2164fe6060f1SDimitry Andric     size_t Scale2 = 1;
2165fe6060f1SDimitry Andric     SDValue Src1 = ShuffleSrc1;
2166fe6060f1SDimitry Andric     SDValue Src2 = ShuffleSrc2 ? ShuffleSrc2 : DAG.getUNDEF(VecT);
2167fe6060f1SDimitry Andric     if (Src1.getValueType() != VecT) {
2168fe6060f1SDimitry Andric       size_t LaneSize =
2169fe6060f1SDimitry Andric           Src1.getValueType().getVectorElementType().getFixedSizeInBits() / 8;
2170fe6060f1SDimitry Andric       assert(LaneSize > DestLaneSize);
2171fe6060f1SDimitry Andric       Scale1 = LaneSize / DestLaneSize;
2172fe6060f1SDimitry Andric       Src1 = DAG.getBitcast(VecT, Src1);
2173fe6060f1SDimitry Andric     }
2174fe6060f1SDimitry Andric     if (Src2.getValueType() != VecT) {
2175fe6060f1SDimitry Andric       size_t LaneSize =
2176fe6060f1SDimitry Andric           Src2.getValueType().getVectorElementType().getFixedSizeInBits() / 8;
2177fe6060f1SDimitry Andric       assert(LaneSize > DestLaneSize);
2178fe6060f1SDimitry Andric       Scale2 = LaneSize / DestLaneSize;
2179fe6060f1SDimitry Andric       Src2 = DAG.getBitcast(VecT, Src2);
2180fe6060f1SDimitry Andric     }
2181fe6060f1SDimitry Andric 
2182fe6060f1SDimitry Andric     int Mask[16];
2183fe6060f1SDimitry Andric     assert(DestLaneCount <= 16);
2184fe6060f1SDimitry Andric     for (size_t I = 0; I < DestLaneCount; ++I) {
2185fe6060f1SDimitry Andric       const SDValue &Lane = Op->getOperand(I);
2186fe6060f1SDimitry Andric       SDValue Src = GetShuffleSrc(Lane);
2187fe6060f1SDimitry Andric       if (Src == ShuffleSrc1) {
2188fe6060f1SDimitry Andric         Mask[I] = Lane->getConstantOperandVal(1) * Scale1;
2189fe6060f1SDimitry Andric       } else if (Src && Src == ShuffleSrc2) {
2190fe6060f1SDimitry Andric         Mask[I] = DestLaneCount + Lane->getConstantOperandVal(1) * Scale2;
2191fe6060f1SDimitry Andric       } else {
2192fe6060f1SDimitry Andric         Mask[I] = -1;
2193fe6060f1SDimitry Andric       }
2194fe6060f1SDimitry Andric     }
2195fe6060f1SDimitry Andric     ArrayRef<int> MaskRef(Mask, DestLaneCount);
2196fe6060f1SDimitry Andric     Result = DAG.getVectorShuffle(VecT, DL, Src1, Src2, MaskRef);
2197fe6060f1SDimitry Andric     IsLaneConstructed = [&](size_t, const SDValue &Lane) {
2198fe6060f1SDimitry Andric       auto Src = GetShuffleSrc(Lane);
2199fe6060f1SDimitry Andric       return Src == ShuffleSrc1 || (Src && Src == ShuffleSrc2);
2200fe6060f1SDimitry Andric     };
2201fe6060f1SDimitry Andric   } else if (NumConstantLanes >= NumSplatLanes) {
22020b57cec5SDimitry Andric     SmallVector<SDValue, 16> ConstLanes;
22030b57cec5SDimitry Andric     for (const SDValue &Lane : Op->op_values()) {
22040b57cec5SDimitry Andric       if (IsConstant(Lane)) {
2205349cc55cSDimitry Andric         // Values may need to be fixed so that they will sign extend to be
2206349cc55cSDimitry Andric         // within the expected range during ISel. Check whether the value is in
2207349cc55cSDimitry Andric         // bounds based on the lane bit width and if it is out of bounds, lop
2208349cc55cSDimitry Andric         // off the extra bits and subtract 2^n to reflect giving the high bit
2209349cc55cSDimitry Andric         // value -2^(n-1) rather than +2^(n-1). Skip the i64 case because it
2210349cc55cSDimitry Andric         // cannot possibly be out of range.
2211349cc55cSDimitry Andric         auto *Const = dyn_cast<ConstantSDNode>(Lane.getNode());
2212349cc55cSDimitry Andric         int64_t Val = Const ? Const->getSExtValue() : 0;
2213349cc55cSDimitry Andric         uint64_t LaneBits = 128 / Lanes;
2214349cc55cSDimitry Andric         assert((LaneBits == 64 || Val >= -(1ll << (LaneBits - 1))) &&
2215349cc55cSDimitry Andric                "Unexpected out of bounds negative value");
2216349cc55cSDimitry Andric         if (Const && LaneBits != 64 && Val > (1ll << (LaneBits - 1)) - 1) {
2217*06c3fb27SDimitry Andric           uint64_t Mask = (1ll << LaneBits) - 1;
2218*06c3fb27SDimitry Andric           auto NewVal = (((uint64_t)Val & Mask) - (1ll << LaneBits)) & Mask;
2219349cc55cSDimitry Andric           ConstLanes.push_back(DAG.getConstant(NewVal, SDLoc(Lane), LaneT));
2220349cc55cSDimitry Andric         } else {
22210b57cec5SDimitry Andric           ConstLanes.push_back(Lane);
2222349cc55cSDimitry Andric         }
22230b57cec5SDimitry Andric       } else if (LaneT.isFloatingPoint()) {
22240b57cec5SDimitry Andric         ConstLanes.push_back(DAG.getConstantFP(0, DL, LaneT));
22250b57cec5SDimitry Andric       } else {
22260b57cec5SDimitry Andric         ConstLanes.push_back(DAG.getConstant(0, DL, LaneT));
22270b57cec5SDimitry Andric       }
22280b57cec5SDimitry Andric     }
22298bcb0991SDimitry Andric     Result = DAG.getBuildVector(VecT, DL, ConstLanes);
2230e8d8bef9SDimitry Andric     IsLaneConstructed = [&IsConstant](size_t _, const SDValue &Lane) {
22318bcb0991SDimitry Andric       return IsConstant(Lane);
22328bcb0991SDimitry Andric     };
2233e8d8bef9SDimitry Andric   } else {
2234bdd1243dSDimitry Andric     // Use a splat (which might be selected as a load splat)
22358bcb0991SDimitry Andric     Result = DAG.getSplatBuildVector(VecT, DL, SplatValue);
2236e8d8bef9SDimitry Andric     IsLaneConstructed = [&SplatValue](size_t _, const SDValue &Lane) {
22378bcb0991SDimitry Andric       return Lane == SplatValue;
22388bcb0991SDimitry Andric     };
22398bcb0991SDimitry Andric   }
22408bcb0991SDimitry Andric 
2241e8d8bef9SDimitry Andric   assert(Result);
2242e8d8bef9SDimitry Andric   assert(IsLaneConstructed);
2243e8d8bef9SDimitry Andric 
22448bcb0991SDimitry Andric   // Add replace_lane instructions for any unhandled values
22450b57cec5SDimitry Andric   for (size_t I = 0; I < Lanes; ++I) {
22460b57cec5SDimitry Andric     const SDValue &Lane = Op->getOperand(I);
22478bcb0991SDimitry Andric     if (!Lane.isUndef() && !IsLaneConstructed(I, Lane))
22480b57cec5SDimitry Andric       Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, DL, VecT, Result, Lane,
22490b57cec5SDimitry Andric                            DAG.getConstant(I, DL, MVT::i32));
22500b57cec5SDimitry Andric   }
22518bcb0991SDimitry Andric 
22520b57cec5SDimitry Andric   return Result;
22530b57cec5SDimitry Andric }
22540b57cec5SDimitry Andric 
22550b57cec5SDimitry Andric SDValue
22560b57cec5SDimitry Andric WebAssemblyTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
22570b57cec5SDimitry Andric                                                SelectionDAG &DAG) const {
22580b57cec5SDimitry Andric   SDLoc DL(Op);
22590b57cec5SDimitry Andric   ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(Op.getNode())->getMask();
22600b57cec5SDimitry Andric   MVT VecType = Op.getOperand(0).getSimpleValueType();
22610b57cec5SDimitry Andric   assert(VecType.is128BitVector() && "Unexpected shuffle vector type");
22620b57cec5SDimitry Andric   size_t LaneBytes = VecType.getVectorElementType().getSizeInBits() / 8;
22630b57cec5SDimitry Andric 
22640b57cec5SDimitry Andric   // Space for two vector args and sixteen mask indices
22650b57cec5SDimitry Andric   SDValue Ops[18];
22660b57cec5SDimitry Andric   size_t OpIdx = 0;
22670b57cec5SDimitry Andric   Ops[OpIdx++] = Op.getOperand(0);
22680b57cec5SDimitry Andric   Ops[OpIdx++] = Op.getOperand(1);
22690b57cec5SDimitry Andric 
22700b57cec5SDimitry Andric   // Expand mask indices to byte indices and materialize them as operands
22710b57cec5SDimitry Andric   for (int M : Mask) {
22720b57cec5SDimitry Andric     for (size_t J = 0; J < LaneBytes; ++J) {
2273bdd1243dSDimitry Andric       // Lower undefs (represented by -1 in mask) to {0..J}, which use a
2274bdd1243dSDimitry Andric       // whole lane of vector input, to allow further reduction at VM. E.g.
2275bdd1243dSDimitry Andric       // match an 8x16 byte shuffle to an equivalent cheaper 32x4 shuffle.
2276bdd1243dSDimitry Andric       uint64_t ByteIndex = M == -1 ? J : (uint64_t)M * LaneBytes + J;
22770b57cec5SDimitry Andric       Ops[OpIdx++] = DAG.getConstant(ByteIndex, DL, MVT::i32);
22780b57cec5SDimitry Andric     }
22790b57cec5SDimitry Andric   }
22800b57cec5SDimitry Andric 
22810b57cec5SDimitry Andric   return DAG.getNode(WebAssemblyISD::SHUFFLE, DL, Op.getValueType(), Ops);
22820b57cec5SDimitry Andric }
22830b57cec5SDimitry Andric 
2284480093f4SDimitry Andric SDValue WebAssemblyTargetLowering::LowerSETCC(SDValue Op,
2285480093f4SDimitry Andric                                               SelectionDAG &DAG) const {
2286480093f4SDimitry Andric   SDLoc DL(Op);
2287fe6060f1SDimitry Andric   // The legalizer does not know how to expand the unsupported comparison modes
2288fe6060f1SDimitry Andric   // of i64x2 vectors, so we manually unroll them here.
2289480093f4SDimitry Andric   assert(Op->getOperand(0)->getSimpleValueType(0) == MVT::v2i64);
2290480093f4SDimitry Andric   SmallVector<SDValue, 2> LHS, RHS;
2291480093f4SDimitry Andric   DAG.ExtractVectorElements(Op->getOperand(0), LHS);
2292480093f4SDimitry Andric   DAG.ExtractVectorElements(Op->getOperand(1), RHS);
2293480093f4SDimitry Andric   const SDValue &CC = Op->getOperand(2);
2294480093f4SDimitry Andric   auto MakeLane = [&](unsigned I) {
2295480093f4SDimitry Andric     return DAG.getNode(ISD::SELECT_CC, DL, MVT::i64, LHS[I], RHS[I],
2296480093f4SDimitry Andric                        DAG.getConstant(uint64_t(-1), DL, MVT::i64),
2297480093f4SDimitry Andric                        DAG.getConstant(uint64_t(0), DL, MVT::i64), CC);
2298480093f4SDimitry Andric   };
2299480093f4SDimitry Andric   return DAG.getBuildVector(Op->getValueType(0), DL,
2300480093f4SDimitry Andric                             {MakeLane(0), MakeLane(1)});
2301480093f4SDimitry Andric }
2302480093f4SDimitry Andric 
23030b57cec5SDimitry Andric SDValue
23040b57cec5SDimitry Andric WebAssemblyTargetLowering::LowerAccessVectorElement(SDValue Op,
23050b57cec5SDimitry Andric                                                     SelectionDAG &DAG) const {
23060b57cec5SDimitry Andric   // Allow constant lane indices, expand variable lane indices
23070b57cec5SDimitry Andric   SDNode *IdxNode = Op.getOperand(Op.getNumOperands() - 1).getNode();
2308*06c3fb27SDimitry Andric   if (isa<ConstantSDNode>(IdxNode)) {
2309bdd1243dSDimitry Andric     // Ensure the index type is i32 to match the tablegen patterns
2310bdd1243dSDimitry Andric     uint64_t Idx = cast<ConstantSDNode>(IdxNode)->getZExtValue();
2311bdd1243dSDimitry Andric     SmallVector<SDValue, 3> Ops(Op.getNode()->ops());
2312bdd1243dSDimitry Andric     Ops[Op.getNumOperands() - 1] =
2313bdd1243dSDimitry Andric         DAG.getConstant(Idx, SDLoc(IdxNode), MVT::i32);
2314bdd1243dSDimitry Andric     return DAG.getNode(Op.getOpcode(), SDLoc(Op), Op.getValueType(), Ops);
2315bdd1243dSDimitry Andric   }
23160b57cec5SDimitry Andric   // Perform default expansion
23170b57cec5SDimitry Andric   return SDValue();
23180b57cec5SDimitry Andric }
23190b57cec5SDimitry Andric 
23200b57cec5SDimitry Andric static SDValue unrollVectorShift(SDValue Op, SelectionDAG &DAG) {
23210b57cec5SDimitry Andric   EVT LaneT = Op.getSimpleValueType().getVectorElementType();
23220b57cec5SDimitry Andric   // 32-bit and 64-bit unrolled shifts will have proper semantics
23230b57cec5SDimitry Andric   if (LaneT.bitsGE(MVT::i32))
23240b57cec5SDimitry Andric     return DAG.UnrollVectorOp(Op.getNode());
23250b57cec5SDimitry Andric   // Otherwise mask the shift value to get proper semantics from 32-bit shift
23260b57cec5SDimitry Andric   SDLoc DL(Op);
23275ffd83dbSDimitry Andric   size_t NumLanes = Op.getSimpleValueType().getVectorNumElements();
23285ffd83dbSDimitry Andric   SDValue Mask = DAG.getConstant(LaneT.getSizeInBits() - 1, DL, MVT::i32);
23295ffd83dbSDimitry Andric   unsigned ShiftOpcode = Op.getOpcode();
23305ffd83dbSDimitry Andric   SmallVector<SDValue, 16> ShiftedElements;
23315ffd83dbSDimitry Andric   DAG.ExtractVectorElements(Op.getOperand(0), ShiftedElements, 0, 0, MVT::i32);
23325ffd83dbSDimitry Andric   SmallVector<SDValue, 16> ShiftElements;
23335ffd83dbSDimitry Andric   DAG.ExtractVectorElements(Op.getOperand(1), ShiftElements, 0, 0, MVT::i32);
23345ffd83dbSDimitry Andric   SmallVector<SDValue, 16> UnrolledOps;
23355ffd83dbSDimitry Andric   for (size_t i = 0; i < NumLanes; ++i) {
23365ffd83dbSDimitry Andric     SDValue MaskedShiftValue =
23375ffd83dbSDimitry Andric         DAG.getNode(ISD::AND, DL, MVT::i32, ShiftElements[i], Mask);
23385ffd83dbSDimitry Andric     SDValue ShiftedValue = ShiftedElements[i];
23395ffd83dbSDimitry Andric     if (ShiftOpcode == ISD::SRA)
23405ffd83dbSDimitry Andric       ShiftedValue = DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, MVT::i32,
23415ffd83dbSDimitry Andric                                  ShiftedValue, DAG.getValueType(LaneT));
23425ffd83dbSDimitry Andric     UnrolledOps.push_back(
23435ffd83dbSDimitry Andric         DAG.getNode(ShiftOpcode, DL, MVT::i32, ShiftedValue, MaskedShiftValue));
23445ffd83dbSDimitry Andric   }
23455ffd83dbSDimitry Andric   return DAG.getBuildVector(Op.getValueType(), DL, UnrolledOps);
23460b57cec5SDimitry Andric }
23470b57cec5SDimitry Andric 
23480b57cec5SDimitry Andric SDValue WebAssemblyTargetLowering::LowerShift(SDValue Op,
23490b57cec5SDimitry Andric                                               SelectionDAG &DAG) const {
23500b57cec5SDimitry Andric   SDLoc DL(Op);
23510b57cec5SDimitry Andric 
23520b57cec5SDimitry Andric   // Only manually lower vector shifts
23530b57cec5SDimitry Andric   assert(Op.getSimpleValueType().isVector());
23540b57cec5SDimitry Andric 
2355*06c3fb27SDimitry Andric   uint64_t LaneBits = Op.getValueType().getScalarSizeInBits();
2356*06c3fb27SDimitry Andric   auto ShiftVal = Op.getOperand(1);
2357*06c3fb27SDimitry Andric 
2358*06c3fb27SDimitry Andric   // Try to skip bitmask operation since it is implied inside shift instruction
2359*06c3fb27SDimitry Andric   auto SkipImpliedMask = [](SDValue MaskOp, uint64_t MaskBits) {
2360*06c3fb27SDimitry Andric     if (MaskOp.getOpcode() != ISD::AND)
2361*06c3fb27SDimitry Andric       return MaskOp;
2362*06c3fb27SDimitry Andric     SDValue LHS = MaskOp.getOperand(0);
2363*06c3fb27SDimitry Andric     SDValue RHS = MaskOp.getOperand(1);
2364*06c3fb27SDimitry Andric     if (MaskOp.getValueType().isVector()) {
2365*06c3fb27SDimitry Andric       APInt MaskVal;
2366*06c3fb27SDimitry Andric       if (!ISD::isConstantSplatVector(RHS.getNode(), MaskVal))
2367*06c3fb27SDimitry Andric         std::swap(LHS, RHS);
2368*06c3fb27SDimitry Andric 
2369*06c3fb27SDimitry Andric       if (ISD::isConstantSplatVector(RHS.getNode(), MaskVal) &&
2370*06c3fb27SDimitry Andric           MaskVal == MaskBits)
2371*06c3fb27SDimitry Andric         MaskOp = LHS;
2372*06c3fb27SDimitry Andric     } else {
2373*06c3fb27SDimitry Andric       if (!isa<ConstantSDNode>(RHS.getNode()))
2374*06c3fb27SDimitry Andric         std::swap(LHS, RHS);
2375*06c3fb27SDimitry Andric 
2376*06c3fb27SDimitry Andric       auto ConstantRHS = dyn_cast<ConstantSDNode>(RHS.getNode());
2377*06c3fb27SDimitry Andric       if (ConstantRHS && ConstantRHS->getAPIntValue() == MaskBits)
2378*06c3fb27SDimitry Andric         MaskOp = LHS;
2379*06c3fb27SDimitry Andric     }
2380*06c3fb27SDimitry Andric 
2381*06c3fb27SDimitry Andric     return MaskOp;
2382*06c3fb27SDimitry Andric   };
2383*06c3fb27SDimitry Andric 
2384*06c3fb27SDimitry Andric   // Skip vector and operation
2385*06c3fb27SDimitry Andric   ShiftVal = SkipImpliedMask(ShiftVal, LaneBits - 1);
2386*06c3fb27SDimitry Andric   ShiftVal = DAG.getSplatValue(ShiftVal);
23875ffd83dbSDimitry Andric   if (!ShiftVal)
23880b57cec5SDimitry Andric     return unrollVectorShift(Op, DAG);
23890b57cec5SDimitry Andric 
2390*06c3fb27SDimitry Andric   // Skip scalar and operation
2391*06c3fb27SDimitry Andric   ShiftVal = SkipImpliedMask(ShiftVal, LaneBits - 1);
23925ffd83dbSDimitry Andric   // Use anyext because none of the high bits can affect the shift
23935ffd83dbSDimitry Andric   ShiftVal = DAG.getAnyExtOrTrunc(ShiftVal, DL, MVT::i32);
23940b57cec5SDimitry Andric 
23950b57cec5SDimitry Andric   unsigned Opcode;
23960b57cec5SDimitry Andric   switch (Op.getOpcode()) {
23970b57cec5SDimitry Andric   case ISD::SHL:
23980b57cec5SDimitry Andric     Opcode = WebAssemblyISD::VEC_SHL;
23990b57cec5SDimitry Andric     break;
24000b57cec5SDimitry Andric   case ISD::SRA:
24010b57cec5SDimitry Andric     Opcode = WebAssemblyISD::VEC_SHR_S;
24020b57cec5SDimitry Andric     break;
24030b57cec5SDimitry Andric   case ISD::SRL:
24040b57cec5SDimitry Andric     Opcode = WebAssemblyISD::VEC_SHR_U;
24050b57cec5SDimitry Andric     break;
24060b57cec5SDimitry Andric   default:
24070b57cec5SDimitry Andric     llvm_unreachable("unexpected opcode");
24080b57cec5SDimitry Andric   }
24095ffd83dbSDimitry Andric 
24105ffd83dbSDimitry Andric   return DAG.getNode(Opcode, DL, Op.getValueType(), Op.getOperand(0), ShiftVal);
24110b57cec5SDimitry Andric }
24120b57cec5SDimitry Andric 
2413fe6060f1SDimitry Andric SDValue WebAssemblyTargetLowering::LowerFP_TO_INT_SAT(SDValue Op,
2414fe6060f1SDimitry Andric                                                       SelectionDAG &DAG) const {
2415fe6060f1SDimitry Andric   SDLoc DL(Op);
2416fe6060f1SDimitry Andric   EVT ResT = Op.getValueType();
2417fe6060f1SDimitry Andric   EVT SatVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
2418fe6060f1SDimitry Andric 
2419fe6060f1SDimitry Andric   if ((ResT == MVT::i32 || ResT == MVT::i64) &&
2420fe6060f1SDimitry Andric       (SatVT == MVT::i32 || SatVT == MVT::i64))
2421fe6060f1SDimitry Andric     return Op;
2422fe6060f1SDimitry Andric 
2423fe6060f1SDimitry Andric   if (ResT == MVT::v4i32 && SatVT == MVT::i32)
2424fe6060f1SDimitry Andric     return Op;
2425fe6060f1SDimitry Andric 
2426fe6060f1SDimitry Andric   return SDValue();
2427fe6060f1SDimitry Andric }
2428fe6060f1SDimitry Andric 
24290b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
24305ffd83dbSDimitry Andric //   Custom DAG combine hooks
24310b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
24325ffd83dbSDimitry Andric static SDValue
24335ffd83dbSDimitry Andric performVECTOR_SHUFFLECombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
24345ffd83dbSDimitry Andric   auto &DAG = DCI.DAG;
24355ffd83dbSDimitry Andric   auto Shuffle = cast<ShuffleVectorSDNode>(N);
24365ffd83dbSDimitry Andric 
24375ffd83dbSDimitry Andric   // Hoist vector bitcasts that don't change the number of lanes out of unary
24385ffd83dbSDimitry Andric   // shuffles, where they are less likely to get in the way of other combines.
24395ffd83dbSDimitry Andric   // (shuffle (vNxT1 (bitcast (vNxT0 x))), undef, mask) ->
24405ffd83dbSDimitry Andric   //  (vNxT1 (bitcast (vNxT0 (shuffle x, undef, mask))))
24415ffd83dbSDimitry Andric   SDValue Bitcast = N->getOperand(0);
24425ffd83dbSDimitry Andric   if (Bitcast.getOpcode() != ISD::BITCAST)
24435ffd83dbSDimitry Andric     return SDValue();
24445ffd83dbSDimitry Andric   if (!N->getOperand(1).isUndef())
24455ffd83dbSDimitry Andric     return SDValue();
24465ffd83dbSDimitry Andric   SDValue CastOp = Bitcast.getOperand(0);
24475ffd83dbSDimitry Andric   MVT SrcType = CastOp.getSimpleValueType();
24485ffd83dbSDimitry Andric   MVT DstType = Bitcast.getSimpleValueType();
24495ffd83dbSDimitry Andric   if (!SrcType.is128BitVector() ||
24505ffd83dbSDimitry Andric       SrcType.getVectorNumElements() != DstType.getVectorNumElements())
24515ffd83dbSDimitry Andric     return SDValue();
24525ffd83dbSDimitry Andric   SDValue NewShuffle = DAG.getVectorShuffle(
24535ffd83dbSDimitry Andric       SrcType, SDLoc(N), CastOp, DAG.getUNDEF(SrcType), Shuffle->getMask());
24545ffd83dbSDimitry Andric   return DAG.getBitcast(DstType, NewShuffle);
24555ffd83dbSDimitry Andric }
24565ffd83dbSDimitry Andric 
2457bdd1243dSDimitry Andric /// Convert ({u,s}itofp vec) --> ({u,s}itofp ({s,z}ext vec)) so it doesn't get
2458bdd1243dSDimitry Andric /// split up into scalar instructions during legalization, and the vector
2459bdd1243dSDimitry Andric /// extending instructions are selected in performVectorExtendCombine below.
2460bdd1243dSDimitry Andric static SDValue
2461bdd1243dSDimitry Andric performVectorExtendToFPCombine(SDNode *N,
2462bdd1243dSDimitry Andric                                TargetLowering::DAGCombinerInfo &DCI) {
2463bdd1243dSDimitry Andric   auto &DAG = DCI.DAG;
2464bdd1243dSDimitry Andric   assert(N->getOpcode() == ISD::UINT_TO_FP ||
2465bdd1243dSDimitry Andric          N->getOpcode() == ISD::SINT_TO_FP);
2466bdd1243dSDimitry Andric 
2467bdd1243dSDimitry Andric   EVT InVT = N->getOperand(0)->getValueType(0);
2468bdd1243dSDimitry Andric   EVT ResVT = N->getValueType(0);
2469bdd1243dSDimitry Andric   MVT ExtVT;
2470bdd1243dSDimitry Andric   if (ResVT == MVT::v4f32 && (InVT == MVT::v4i16 || InVT == MVT::v4i8))
2471bdd1243dSDimitry Andric     ExtVT = MVT::v4i32;
2472bdd1243dSDimitry Andric   else if (ResVT == MVT::v2f64 && (InVT == MVT::v2i16 || InVT == MVT::v2i8))
2473bdd1243dSDimitry Andric     ExtVT = MVT::v2i32;
2474bdd1243dSDimitry Andric   else
2475bdd1243dSDimitry Andric     return SDValue();
2476bdd1243dSDimitry Andric 
2477bdd1243dSDimitry Andric   unsigned Op =
2478bdd1243dSDimitry Andric       N->getOpcode() == ISD::UINT_TO_FP ? ISD::ZERO_EXTEND : ISD::SIGN_EXTEND;
2479bdd1243dSDimitry Andric   SDValue Conv = DAG.getNode(Op, SDLoc(N), ExtVT, N->getOperand(0));
2480bdd1243dSDimitry Andric   return DAG.getNode(N->getOpcode(), SDLoc(N), ResVT, Conv);
2481bdd1243dSDimitry Andric }
2482bdd1243dSDimitry Andric 
2483fe6060f1SDimitry Andric static SDValue
2484fe6060f1SDimitry Andric performVectorExtendCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
2485e8d8bef9SDimitry Andric   auto &DAG = DCI.DAG;
2486e8d8bef9SDimitry Andric   assert(N->getOpcode() == ISD::SIGN_EXTEND ||
2487e8d8bef9SDimitry Andric          N->getOpcode() == ISD::ZERO_EXTEND);
2488e8d8bef9SDimitry Andric 
2489e8d8bef9SDimitry Andric   // Combine ({s,z}ext (extract_subvector src, i)) into a widening operation if
2490e8d8bef9SDimitry Andric   // possible before the extract_subvector can be expanded.
2491e8d8bef9SDimitry Andric   auto Extract = N->getOperand(0);
2492e8d8bef9SDimitry Andric   if (Extract.getOpcode() != ISD::EXTRACT_SUBVECTOR)
2493e8d8bef9SDimitry Andric     return SDValue();
2494e8d8bef9SDimitry Andric   auto Source = Extract.getOperand(0);
2495e8d8bef9SDimitry Andric   auto *IndexNode = dyn_cast<ConstantSDNode>(Extract.getOperand(1));
2496e8d8bef9SDimitry Andric   if (IndexNode == nullptr)
2497e8d8bef9SDimitry Andric     return SDValue();
2498e8d8bef9SDimitry Andric   auto Index = IndexNode->getZExtValue();
2499e8d8bef9SDimitry Andric 
2500fe6060f1SDimitry Andric   // Only v8i8, v4i16, and v2i32 extracts can be widened, and only if the
2501fe6060f1SDimitry Andric   // extracted subvector is the low or high half of its source.
2502e8d8bef9SDimitry Andric   EVT ResVT = N->getValueType(0);
2503e8d8bef9SDimitry Andric   if (ResVT == MVT::v8i16) {
2504e8d8bef9SDimitry Andric     if (Extract.getValueType() != MVT::v8i8 ||
2505e8d8bef9SDimitry Andric         Source.getValueType() != MVT::v16i8 || (Index != 0 && Index != 8))
2506e8d8bef9SDimitry Andric       return SDValue();
2507e8d8bef9SDimitry Andric   } else if (ResVT == MVT::v4i32) {
2508e8d8bef9SDimitry Andric     if (Extract.getValueType() != MVT::v4i16 ||
2509e8d8bef9SDimitry Andric         Source.getValueType() != MVT::v8i16 || (Index != 0 && Index != 4))
2510e8d8bef9SDimitry Andric       return SDValue();
2511fe6060f1SDimitry Andric   } else if (ResVT == MVT::v2i64) {
2512fe6060f1SDimitry Andric     if (Extract.getValueType() != MVT::v2i32 ||
2513fe6060f1SDimitry Andric         Source.getValueType() != MVT::v4i32 || (Index != 0 && Index != 2))
2514fe6060f1SDimitry Andric       return SDValue();
2515e8d8bef9SDimitry Andric   } else {
2516e8d8bef9SDimitry Andric     return SDValue();
2517e8d8bef9SDimitry Andric   }
2518e8d8bef9SDimitry Andric 
2519e8d8bef9SDimitry Andric   bool IsSext = N->getOpcode() == ISD::SIGN_EXTEND;
2520e8d8bef9SDimitry Andric   bool IsLow = Index == 0;
2521e8d8bef9SDimitry Andric 
2522fe6060f1SDimitry Andric   unsigned Op = IsSext ? (IsLow ? WebAssemblyISD::EXTEND_LOW_S
2523fe6060f1SDimitry Andric                                 : WebAssemblyISD::EXTEND_HIGH_S)
2524fe6060f1SDimitry Andric                        : (IsLow ? WebAssemblyISD::EXTEND_LOW_U
2525fe6060f1SDimitry Andric                                 : WebAssemblyISD::EXTEND_HIGH_U);
2526e8d8bef9SDimitry Andric 
2527e8d8bef9SDimitry Andric   return DAG.getNode(Op, SDLoc(N), ResVT, Source);
2528e8d8bef9SDimitry Andric }
2529e8d8bef9SDimitry Andric 
2530fe6060f1SDimitry Andric static SDValue
2531fe6060f1SDimitry Andric performVectorTruncZeroCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
2532fe6060f1SDimitry Andric   auto &DAG = DCI.DAG;
2533fe6060f1SDimitry Andric 
2534fe6060f1SDimitry Andric   auto GetWasmConversionOp = [](unsigned Op) {
2535fe6060f1SDimitry Andric     switch (Op) {
2536fe6060f1SDimitry Andric     case ISD::FP_TO_SINT_SAT:
2537fe6060f1SDimitry Andric       return WebAssemblyISD::TRUNC_SAT_ZERO_S;
2538fe6060f1SDimitry Andric     case ISD::FP_TO_UINT_SAT:
2539fe6060f1SDimitry Andric       return WebAssemblyISD::TRUNC_SAT_ZERO_U;
2540fe6060f1SDimitry Andric     case ISD::FP_ROUND:
2541fe6060f1SDimitry Andric       return WebAssemblyISD::DEMOTE_ZERO;
2542fe6060f1SDimitry Andric     }
2543fe6060f1SDimitry Andric     llvm_unreachable("unexpected op");
2544fe6060f1SDimitry Andric   };
2545fe6060f1SDimitry Andric 
2546fe6060f1SDimitry Andric   auto IsZeroSplat = [](SDValue SplatVal) {
2547fe6060f1SDimitry Andric     auto *Splat = dyn_cast<BuildVectorSDNode>(SplatVal.getNode());
2548fe6060f1SDimitry Andric     APInt SplatValue, SplatUndef;
2549fe6060f1SDimitry Andric     unsigned SplatBitSize;
2550fe6060f1SDimitry Andric     bool HasAnyUndefs;
2551fe6060f1SDimitry Andric     return Splat &&
2552fe6060f1SDimitry Andric            Splat->isConstantSplat(SplatValue, SplatUndef, SplatBitSize,
2553fe6060f1SDimitry Andric                                   HasAnyUndefs) &&
2554fe6060f1SDimitry Andric            SplatValue == 0;
2555fe6060f1SDimitry Andric   };
2556fe6060f1SDimitry Andric 
2557fe6060f1SDimitry Andric   if (N->getOpcode() == ISD::CONCAT_VECTORS) {
2558fe6060f1SDimitry Andric     // Combine this:
2559fe6060f1SDimitry Andric     //
2560fe6060f1SDimitry Andric     //   (concat_vectors (v2i32 (fp_to_{s,u}int_sat $x, 32)), (v2i32 (splat 0)))
2561fe6060f1SDimitry Andric     //
2562fe6060f1SDimitry Andric     // into (i32x4.trunc_sat_f64x2_zero_{s,u} $x).
2563fe6060f1SDimitry Andric     //
2564fe6060f1SDimitry Andric     // Or this:
2565fe6060f1SDimitry Andric     //
2566fe6060f1SDimitry Andric     //   (concat_vectors (v2f32 (fp_round (v2f64 $x))), (v2f32 (splat 0)))
2567fe6060f1SDimitry Andric     //
2568fe6060f1SDimitry Andric     // into (f32x4.demote_zero_f64x2 $x).
2569fe6060f1SDimitry Andric     EVT ResVT;
2570fe6060f1SDimitry Andric     EVT ExpectedConversionType;
2571fe6060f1SDimitry Andric     auto Conversion = N->getOperand(0);
2572fe6060f1SDimitry Andric     auto ConversionOp = Conversion.getOpcode();
2573fe6060f1SDimitry Andric     switch (ConversionOp) {
2574fe6060f1SDimitry Andric     case ISD::FP_TO_SINT_SAT:
2575fe6060f1SDimitry Andric     case ISD::FP_TO_UINT_SAT:
2576fe6060f1SDimitry Andric       ResVT = MVT::v4i32;
2577fe6060f1SDimitry Andric       ExpectedConversionType = MVT::v2i32;
2578fe6060f1SDimitry Andric       break;
2579fe6060f1SDimitry Andric     case ISD::FP_ROUND:
2580fe6060f1SDimitry Andric       ResVT = MVT::v4f32;
2581fe6060f1SDimitry Andric       ExpectedConversionType = MVT::v2f32;
2582fe6060f1SDimitry Andric       break;
2583fe6060f1SDimitry Andric     default:
2584fe6060f1SDimitry Andric       return SDValue();
2585fe6060f1SDimitry Andric     }
2586fe6060f1SDimitry Andric 
2587fe6060f1SDimitry Andric     if (N->getValueType(0) != ResVT)
2588fe6060f1SDimitry Andric       return SDValue();
2589fe6060f1SDimitry Andric 
2590fe6060f1SDimitry Andric     if (Conversion.getValueType() != ExpectedConversionType)
2591fe6060f1SDimitry Andric       return SDValue();
2592fe6060f1SDimitry Andric 
2593fe6060f1SDimitry Andric     auto Source = Conversion.getOperand(0);
2594fe6060f1SDimitry Andric     if (Source.getValueType() != MVT::v2f64)
2595fe6060f1SDimitry Andric       return SDValue();
2596fe6060f1SDimitry Andric 
2597fe6060f1SDimitry Andric     if (!IsZeroSplat(N->getOperand(1)) ||
2598fe6060f1SDimitry Andric         N->getOperand(1).getValueType() != ExpectedConversionType)
2599fe6060f1SDimitry Andric       return SDValue();
2600fe6060f1SDimitry Andric 
2601fe6060f1SDimitry Andric     unsigned Op = GetWasmConversionOp(ConversionOp);
2602fe6060f1SDimitry Andric     return DAG.getNode(Op, SDLoc(N), ResVT, Source);
2603fe6060f1SDimitry Andric   }
2604fe6060f1SDimitry Andric 
2605fe6060f1SDimitry Andric   // Combine this:
2606fe6060f1SDimitry Andric   //
2607fe6060f1SDimitry Andric   //   (fp_to_{s,u}int_sat (concat_vectors $x, (v2f64 (splat 0))), 32)
2608fe6060f1SDimitry Andric   //
2609fe6060f1SDimitry Andric   // into (i32x4.trunc_sat_f64x2_zero_{s,u} $x).
2610fe6060f1SDimitry Andric   //
2611fe6060f1SDimitry Andric   // Or this:
2612fe6060f1SDimitry Andric   //
2613fe6060f1SDimitry Andric   //   (v4f32 (fp_round (concat_vectors $x, (v2f64 (splat 0)))))
2614fe6060f1SDimitry Andric   //
2615fe6060f1SDimitry Andric   // into (f32x4.demote_zero_f64x2 $x).
2616fe6060f1SDimitry Andric   EVT ResVT;
2617fe6060f1SDimitry Andric   auto ConversionOp = N->getOpcode();
2618fe6060f1SDimitry Andric   switch (ConversionOp) {
2619fe6060f1SDimitry Andric   case ISD::FP_TO_SINT_SAT:
2620fe6060f1SDimitry Andric   case ISD::FP_TO_UINT_SAT:
2621fe6060f1SDimitry Andric     ResVT = MVT::v4i32;
2622fe6060f1SDimitry Andric     break;
2623fe6060f1SDimitry Andric   case ISD::FP_ROUND:
2624fe6060f1SDimitry Andric     ResVT = MVT::v4f32;
2625fe6060f1SDimitry Andric     break;
2626fe6060f1SDimitry Andric   default:
2627fe6060f1SDimitry Andric     llvm_unreachable("unexpected op");
2628fe6060f1SDimitry Andric   }
2629fe6060f1SDimitry Andric 
2630fe6060f1SDimitry Andric   if (N->getValueType(0) != ResVT)
2631fe6060f1SDimitry Andric     return SDValue();
2632fe6060f1SDimitry Andric 
2633fe6060f1SDimitry Andric   auto Concat = N->getOperand(0);
2634fe6060f1SDimitry Andric   if (Concat.getValueType() != MVT::v4f64)
2635fe6060f1SDimitry Andric     return SDValue();
2636fe6060f1SDimitry Andric 
2637fe6060f1SDimitry Andric   auto Source = Concat.getOperand(0);
2638fe6060f1SDimitry Andric   if (Source.getValueType() != MVT::v2f64)
2639fe6060f1SDimitry Andric     return SDValue();
2640fe6060f1SDimitry Andric 
2641fe6060f1SDimitry Andric   if (!IsZeroSplat(Concat.getOperand(1)) ||
2642fe6060f1SDimitry Andric       Concat.getOperand(1).getValueType() != MVT::v2f64)
2643fe6060f1SDimitry Andric     return SDValue();
2644fe6060f1SDimitry Andric 
2645fe6060f1SDimitry Andric   unsigned Op = GetWasmConversionOp(ConversionOp);
2646fe6060f1SDimitry Andric   return DAG.getNode(Op, SDLoc(N), ResVT, Source);
2647fe6060f1SDimitry Andric }
2648fe6060f1SDimitry Andric 
26490eae32dcSDimitry Andric // Helper to extract VectorWidth bits from Vec, starting from IdxVal.
26500eae32dcSDimitry Andric static SDValue extractSubVector(SDValue Vec, unsigned IdxVal, SelectionDAG &DAG,
26510eae32dcSDimitry Andric                                 const SDLoc &DL, unsigned VectorWidth) {
26520eae32dcSDimitry Andric   EVT VT = Vec.getValueType();
26530eae32dcSDimitry Andric   EVT ElVT = VT.getVectorElementType();
26540eae32dcSDimitry Andric   unsigned Factor = VT.getSizeInBits() / VectorWidth;
26550eae32dcSDimitry Andric   EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
26560eae32dcSDimitry Andric                                   VT.getVectorNumElements() / Factor);
26570eae32dcSDimitry Andric 
26580eae32dcSDimitry Andric   // Extract the relevant VectorWidth bits.  Generate an EXTRACT_SUBVECTOR
26590eae32dcSDimitry Andric   unsigned ElemsPerChunk = VectorWidth / ElVT.getSizeInBits();
26600eae32dcSDimitry Andric   assert(isPowerOf2_32(ElemsPerChunk) && "Elements per chunk not power of 2");
26610eae32dcSDimitry Andric 
26620eae32dcSDimitry Andric   // This is the index of the first element of the VectorWidth-bit chunk
26630eae32dcSDimitry Andric   // we want. Since ElemsPerChunk is a power of 2 just need to clear bits.
26640eae32dcSDimitry Andric   IdxVal &= ~(ElemsPerChunk - 1);
26650eae32dcSDimitry Andric 
26660eae32dcSDimitry Andric   // If the input is a buildvector just emit a smaller one.
26670eae32dcSDimitry Andric   if (Vec.getOpcode() == ISD::BUILD_VECTOR)
26680eae32dcSDimitry Andric     return DAG.getBuildVector(ResultVT, DL,
26690eae32dcSDimitry Andric                               Vec->ops().slice(IdxVal, ElemsPerChunk));
26700eae32dcSDimitry Andric 
26710eae32dcSDimitry Andric   SDValue VecIdx = DAG.getIntPtrConstant(IdxVal, DL);
26720eae32dcSDimitry Andric   return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ResultVT, Vec, VecIdx);
26730eae32dcSDimitry Andric }
26740eae32dcSDimitry Andric 
26750eae32dcSDimitry Andric // Helper to recursively truncate vector elements in half with NARROW_U. DstVT
26760eae32dcSDimitry Andric // is the expected destination value type after recursion. In is the initial
26770eae32dcSDimitry Andric // input. Note that the input should have enough leading zero bits to prevent
26780eae32dcSDimitry Andric // NARROW_U from saturating results.
26790eae32dcSDimitry Andric static SDValue truncateVectorWithNARROW(EVT DstVT, SDValue In, const SDLoc &DL,
26800eae32dcSDimitry Andric                                         SelectionDAG &DAG) {
26810eae32dcSDimitry Andric   EVT SrcVT = In.getValueType();
26820eae32dcSDimitry Andric 
26830eae32dcSDimitry Andric   // No truncation required, we might get here due to recursive calls.
26840eae32dcSDimitry Andric   if (SrcVT == DstVT)
26850eae32dcSDimitry Andric     return In;
26860eae32dcSDimitry Andric 
26870eae32dcSDimitry Andric   unsigned SrcSizeInBits = SrcVT.getSizeInBits();
26880eae32dcSDimitry Andric   unsigned NumElems = SrcVT.getVectorNumElements();
26890eae32dcSDimitry Andric   if (!isPowerOf2_32(NumElems))
26900eae32dcSDimitry Andric     return SDValue();
26910eae32dcSDimitry Andric   assert(DstVT.getVectorNumElements() == NumElems && "Illegal truncation");
26920eae32dcSDimitry Andric   assert(SrcSizeInBits > DstVT.getSizeInBits() && "Illegal truncation");
26930eae32dcSDimitry Andric 
26940eae32dcSDimitry Andric   LLVMContext &Ctx = *DAG.getContext();
26950eae32dcSDimitry Andric   EVT PackedSVT = EVT::getIntegerVT(Ctx, SrcVT.getScalarSizeInBits() / 2);
26960eae32dcSDimitry Andric 
26970eae32dcSDimitry Andric   // Narrow to the largest type possible:
26980eae32dcSDimitry Andric   // vXi64/vXi32 -> i16x8.narrow_i32x4_u and vXi16 -> i8x16.narrow_i16x8_u.
26990eae32dcSDimitry Andric   EVT InVT = MVT::i16, OutVT = MVT::i8;
27000eae32dcSDimitry Andric   if (SrcVT.getScalarSizeInBits() > 16) {
27010eae32dcSDimitry Andric     InVT = MVT::i32;
27020eae32dcSDimitry Andric     OutVT = MVT::i16;
27030eae32dcSDimitry Andric   }
27040eae32dcSDimitry Andric   unsigned SubSizeInBits = SrcSizeInBits / 2;
27050eae32dcSDimitry Andric   InVT = EVT::getVectorVT(Ctx, InVT, SubSizeInBits / InVT.getSizeInBits());
27060eae32dcSDimitry Andric   OutVT = EVT::getVectorVT(Ctx, OutVT, SubSizeInBits / OutVT.getSizeInBits());
27070eae32dcSDimitry Andric 
27080eae32dcSDimitry Andric   // Split lower/upper subvectors.
27090eae32dcSDimitry Andric   SDValue Lo = extractSubVector(In, 0, DAG, DL, SubSizeInBits);
27100eae32dcSDimitry Andric   SDValue Hi = extractSubVector(In, NumElems / 2, DAG, DL, SubSizeInBits);
27110eae32dcSDimitry Andric 
27120eae32dcSDimitry Andric   // 256bit -> 128bit truncate - Narrow lower/upper 128-bit subvectors.
27130eae32dcSDimitry Andric   if (SrcVT.is256BitVector() && DstVT.is128BitVector()) {
27140eae32dcSDimitry Andric     Lo = DAG.getBitcast(InVT, Lo);
27150eae32dcSDimitry Andric     Hi = DAG.getBitcast(InVT, Hi);
27160eae32dcSDimitry Andric     SDValue Res = DAG.getNode(WebAssemblyISD::NARROW_U, DL, OutVT, Lo, Hi);
27170eae32dcSDimitry Andric     return DAG.getBitcast(DstVT, Res);
27180eae32dcSDimitry Andric   }
27190eae32dcSDimitry Andric 
27200eae32dcSDimitry Andric   // Recursively narrow lower/upper subvectors, concat result and narrow again.
27210eae32dcSDimitry Andric   EVT PackedVT = EVT::getVectorVT(Ctx, PackedSVT, NumElems / 2);
27220eae32dcSDimitry Andric   Lo = truncateVectorWithNARROW(PackedVT, Lo, DL, DAG);
27230eae32dcSDimitry Andric   Hi = truncateVectorWithNARROW(PackedVT, Hi, DL, DAG);
27240eae32dcSDimitry Andric 
27250eae32dcSDimitry Andric   PackedVT = EVT::getVectorVT(Ctx, PackedSVT, NumElems);
27260eae32dcSDimitry Andric   SDValue Res = DAG.getNode(ISD::CONCAT_VECTORS, DL, PackedVT, Lo, Hi);
27270eae32dcSDimitry Andric   return truncateVectorWithNARROW(DstVT, Res, DL, DAG);
27280eae32dcSDimitry Andric }
27290eae32dcSDimitry Andric 
27300eae32dcSDimitry Andric static SDValue performTruncateCombine(SDNode *N,
27310eae32dcSDimitry Andric                                       TargetLowering::DAGCombinerInfo &DCI) {
27320eae32dcSDimitry Andric   auto &DAG = DCI.DAG;
27330eae32dcSDimitry Andric 
27340eae32dcSDimitry Andric   SDValue In = N->getOperand(0);
27350eae32dcSDimitry Andric   EVT InVT = In.getValueType();
27360eae32dcSDimitry Andric   if (!InVT.isSimple())
27370eae32dcSDimitry Andric     return SDValue();
27380eae32dcSDimitry Andric 
27390eae32dcSDimitry Andric   EVT OutVT = N->getValueType(0);
27400eae32dcSDimitry Andric   if (!OutVT.isVector())
27410eae32dcSDimitry Andric     return SDValue();
27420eae32dcSDimitry Andric 
27430eae32dcSDimitry Andric   EVT OutSVT = OutVT.getVectorElementType();
27440eae32dcSDimitry Andric   EVT InSVT = InVT.getVectorElementType();
27450eae32dcSDimitry Andric   // Currently only cover truncate to v16i8 or v8i16.
27460eae32dcSDimitry Andric   if (!((InSVT == MVT::i16 || InSVT == MVT::i32 || InSVT == MVT::i64) &&
27470eae32dcSDimitry Andric         (OutSVT == MVT::i8 || OutSVT == MVT::i16) && OutVT.is128BitVector()))
27480eae32dcSDimitry Andric     return SDValue();
27490eae32dcSDimitry Andric 
27500eae32dcSDimitry Andric   SDLoc DL(N);
27510eae32dcSDimitry Andric   APInt Mask = APInt::getLowBitsSet(InVT.getScalarSizeInBits(),
27520eae32dcSDimitry Andric                                     OutVT.getScalarSizeInBits());
27530eae32dcSDimitry Andric   In = DAG.getNode(ISD::AND, DL, InVT, In, DAG.getConstant(Mask, DL, InVT));
27540eae32dcSDimitry Andric   return truncateVectorWithNARROW(OutVT, In, DL, DAG);
27550eae32dcSDimitry Andric }
27560eae32dcSDimitry Andric 
2757*06c3fb27SDimitry Andric static SDValue performBitcastCombine(SDNode *N,
2758*06c3fb27SDimitry Andric                                      TargetLowering::DAGCombinerInfo &DCI) {
2759*06c3fb27SDimitry Andric   auto &DAG = DCI.DAG;
2760*06c3fb27SDimitry Andric   SDLoc DL(N);
2761*06c3fb27SDimitry Andric   SDValue Src = N->getOperand(0);
2762*06c3fb27SDimitry Andric   EVT VT = N->getValueType(0);
2763*06c3fb27SDimitry Andric   EVT SrcVT = Src.getValueType();
2764*06c3fb27SDimitry Andric 
2765*06c3fb27SDimitry Andric   // bitcast <N x i1> to iN
2766*06c3fb27SDimitry Andric   //   ==> bitmask
2767*06c3fb27SDimitry Andric   if (DCI.isBeforeLegalize() && VT.isScalarInteger() &&
2768*06c3fb27SDimitry Andric       SrcVT.isFixedLengthVector() && SrcVT.getScalarType() == MVT::i1) {
2769*06c3fb27SDimitry Andric     unsigned NumElts = SrcVT.getVectorNumElements();
2770*06c3fb27SDimitry Andric     if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2771*06c3fb27SDimitry Andric       return SDValue();
2772*06c3fb27SDimitry Andric     EVT Width = MVT::getIntegerVT(128 / NumElts);
2773*06c3fb27SDimitry Andric     return DAG.getZExtOrTrunc(
2774*06c3fb27SDimitry Andric         DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, MVT::i32,
2775*06c3fb27SDimitry Andric                     {DAG.getConstant(Intrinsic::wasm_bitmask, DL, MVT::i32),
2776*06c3fb27SDimitry Andric                      DAG.getSExtOrTrunc(N->getOperand(0), DL,
2777*06c3fb27SDimitry Andric                                         SrcVT.changeVectorElementType(Width))}),
2778*06c3fb27SDimitry Andric         DL, VT);
2779*06c3fb27SDimitry Andric   }
2780*06c3fb27SDimitry Andric 
2781*06c3fb27SDimitry Andric   return SDValue();
2782*06c3fb27SDimitry Andric }
2783*06c3fb27SDimitry Andric 
2784*06c3fb27SDimitry Andric static SDValue performSETCCCombine(SDNode *N,
2785*06c3fb27SDimitry Andric                                    TargetLowering::DAGCombinerInfo &DCI) {
2786*06c3fb27SDimitry Andric   auto &DAG = DCI.DAG;
2787*06c3fb27SDimitry Andric 
2788*06c3fb27SDimitry Andric   SDValue LHS = N->getOperand(0);
2789*06c3fb27SDimitry Andric   SDValue RHS = N->getOperand(1);
2790*06c3fb27SDimitry Andric   ISD::CondCode Cond = cast<CondCodeSDNode>(N->getOperand(2))->get();
2791*06c3fb27SDimitry Andric   SDLoc DL(N);
2792*06c3fb27SDimitry Andric   EVT VT = N->getValueType(0);
2793*06c3fb27SDimitry Andric 
2794*06c3fb27SDimitry Andric   // setcc (iN (bitcast (vNi1 X))), 0, ne
2795*06c3fb27SDimitry Andric   //   ==> any_true (vNi1 X)
2796*06c3fb27SDimitry Andric   // setcc (iN (bitcast (vNi1 X))), 0, eq
2797*06c3fb27SDimitry Andric   //   ==> xor (any_true (vNi1 X)), -1
2798*06c3fb27SDimitry Andric   // setcc (iN (bitcast (vNi1 X))), -1, eq
2799*06c3fb27SDimitry Andric   //   ==> all_true (vNi1 X)
2800*06c3fb27SDimitry Andric   // setcc (iN (bitcast (vNi1 X))), -1, ne
2801*06c3fb27SDimitry Andric   //   ==> xor (all_true (vNi1 X)), -1
2802*06c3fb27SDimitry Andric   if (DCI.isBeforeLegalize() && VT.isScalarInteger() &&
2803*06c3fb27SDimitry Andric       (Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
2804*06c3fb27SDimitry Andric       (isNullConstant(RHS) || isAllOnesConstant(RHS)) &&
2805*06c3fb27SDimitry Andric       LHS->getOpcode() == ISD::BITCAST) {
2806*06c3fb27SDimitry Andric     EVT FromVT = LHS->getOperand(0).getValueType();
2807*06c3fb27SDimitry Andric     if (FromVT.isFixedLengthVector() &&
2808*06c3fb27SDimitry Andric         FromVT.getVectorElementType() == MVT::i1) {
2809*06c3fb27SDimitry Andric       int Intrin = isNullConstant(RHS) ? Intrinsic::wasm_anytrue
2810*06c3fb27SDimitry Andric                                        : Intrinsic::wasm_alltrue;
2811*06c3fb27SDimitry Andric       unsigned NumElts = FromVT.getVectorNumElements();
2812*06c3fb27SDimitry Andric       if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2813*06c3fb27SDimitry Andric         return SDValue();
2814*06c3fb27SDimitry Andric       EVT Width = MVT::getIntegerVT(128 / NumElts);
2815*06c3fb27SDimitry Andric       SDValue Ret = DAG.getZExtOrTrunc(
2816*06c3fb27SDimitry Andric           DAG.getNode(
2817*06c3fb27SDimitry Andric               ISD::INTRINSIC_WO_CHAIN, DL, MVT::i32,
2818*06c3fb27SDimitry Andric               {DAG.getConstant(Intrin, DL, MVT::i32),
2819*06c3fb27SDimitry Andric                DAG.getSExtOrTrunc(LHS->getOperand(0), DL,
2820*06c3fb27SDimitry Andric                                   FromVT.changeVectorElementType(Width))}),
2821*06c3fb27SDimitry Andric           DL, MVT::i1);
2822*06c3fb27SDimitry Andric       if ((isNullConstant(RHS) && (Cond == ISD::SETEQ)) ||
2823*06c3fb27SDimitry Andric           (isAllOnesConstant(RHS) && (Cond == ISD::SETNE))) {
2824*06c3fb27SDimitry Andric         Ret = DAG.getNOT(DL, Ret, MVT::i1);
2825*06c3fb27SDimitry Andric       }
2826*06c3fb27SDimitry Andric       return DAG.getZExtOrTrunc(Ret, DL, VT);
2827*06c3fb27SDimitry Andric     }
2828*06c3fb27SDimitry Andric   }
2829*06c3fb27SDimitry Andric 
2830*06c3fb27SDimitry Andric   return SDValue();
2831*06c3fb27SDimitry Andric }
2832*06c3fb27SDimitry Andric 
28335ffd83dbSDimitry Andric SDValue
28345ffd83dbSDimitry Andric WebAssemblyTargetLowering::PerformDAGCombine(SDNode *N,
28355ffd83dbSDimitry Andric                                              DAGCombinerInfo &DCI) const {
28365ffd83dbSDimitry Andric   switch (N->getOpcode()) {
28375ffd83dbSDimitry Andric   default:
28385ffd83dbSDimitry Andric     return SDValue();
2839*06c3fb27SDimitry Andric   case ISD::BITCAST:
2840*06c3fb27SDimitry Andric     return performBitcastCombine(N, DCI);
2841*06c3fb27SDimitry Andric   case ISD::SETCC:
2842*06c3fb27SDimitry Andric     return performSETCCCombine(N, DCI);
28435ffd83dbSDimitry Andric   case ISD::VECTOR_SHUFFLE:
28445ffd83dbSDimitry Andric     return performVECTOR_SHUFFLECombine(N, DCI);
2845e8d8bef9SDimitry Andric   case ISD::SIGN_EXTEND:
2846e8d8bef9SDimitry Andric   case ISD::ZERO_EXTEND:
2847fe6060f1SDimitry Andric     return performVectorExtendCombine(N, DCI);
2848bdd1243dSDimitry Andric   case ISD::UINT_TO_FP:
2849bdd1243dSDimitry Andric   case ISD::SINT_TO_FP:
2850bdd1243dSDimitry Andric     return performVectorExtendToFPCombine(N, DCI);
2851fe6060f1SDimitry Andric   case ISD::FP_TO_SINT_SAT:
2852fe6060f1SDimitry Andric   case ISD::FP_TO_UINT_SAT:
2853fe6060f1SDimitry Andric   case ISD::FP_ROUND:
2854fe6060f1SDimitry Andric   case ISD::CONCAT_VECTORS:
2855fe6060f1SDimitry Andric     return performVectorTruncZeroCombine(N, DCI);
28560eae32dcSDimitry Andric   case ISD::TRUNCATE:
28570eae32dcSDimitry Andric     return performTruncateCombine(N, DCI);
28585ffd83dbSDimitry Andric   }
28595ffd83dbSDimitry Andric }
2860