xref: /freebsd/contrib/llvm-project/llvm/lib/Target/VE/VEInstrPatternsVec.td (revision 81ad626541db97eb356e2c1d4a20eb2a26a766ab)
1e8d8bef9SDimitry Andric//===-- VEInstrPatternsVec.td - VEC_-type SDNodes and isel for VE Target --===//
2e8d8bef9SDimitry Andric//
3e8d8bef9SDimitry Andric// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4e8d8bef9SDimitry Andric// See https://llvm.org/LICENSE.txt for license information.
5e8d8bef9SDimitry Andric// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6e8d8bef9SDimitry Andric//
7e8d8bef9SDimitry Andric//===----------------------------------------------------------------------===//
8e8d8bef9SDimitry Andric//
9e8d8bef9SDimitry Andric// This file describes the VEC_* prefixed intermediate SDNodes and their
10e8d8bef9SDimitry Andric// isel patterns.
11e8d8bef9SDimitry Andric//
12e8d8bef9SDimitry Andric//===----------------------------------------------------------------------===//
13e8d8bef9SDimitry Andric
14e8d8bef9SDimitry Andric//===----------------------------------------------------------------------===//
15e8d8bef9SDimitry Andric// Instruction format superclass
16e8d8bef9SDimitry Andric//===----------------------------------------------------------------------===//
17e8d8bef9SDimitry Andric
1804eeddc0SDimitry Andric// Sub-register replication for packed broadcast.
1904eeddc0SDimitry Andricdef: Pat<(i64 (repl_f32 f32:$val)),
2004eeddc0SDimitry Andric            (ORrr
2104eeddc0SDimitry Andric              (SRLri (f2l $val), 32),
2204eeddc0SDimitry Andric              (zero_i32 (f2l $val)))>;
2304eeddc0SDimitry Andricdef: Pat<(i64 (repl_i32 i32:$val)),
2404eeddc0SDimitry Andric            (ORrr
2504eeddc0SDimitry Andric              (zero_f32 (i2l $val)),
2604eeddc0SDimitry Andric              (SLLri (i2l $val), 32))>;
2704eeddc0SDimitry Andric
2804eeddc0SDimitry Andric
29e8d8bef9SDimitry Andricmulticlass vbrd_elem32<ValueType v32, ValueType s32, SDPatternOperator ImmOp,
30fe6060f1SDimitry Andric                       SDNodeXForm ImmCast, OutPatFrag SuperRegCast> {
31e8d8bef9SDimitry Andric  // VBRDil
32e8d8bef9SDimitry Andric  def : Pat<(v32 (vec_broadcast (s32 ImmOp:$sy), i32:$vl)),
33e8d8bef9SDimitry Andric            (VBRDil (ImmCast $sy), i32:$vl)>;
34e8d8bef9SDimitry Andric
35e8d8bef9SDimitry Andric  // VBRDrl
36e8d8bef9SDimitry Andric  def : Pat<(v32 (vec_broadcast s32:$sy, i32:$vl)),
37e8d8bef9SDimitry Andric            (VBRDrl (SuperRegCast $sy), i32:$vl)>;
38e8d8bef9SDimitry Andric}
39e8d8bef9SDimitry Andric
40e8d8bef9SDimitry Andricmulticlass vbrd_elem64<ValueType v64, ValueType s64,
41e8d8bef9SDimitry Andric                       SDPatternOperator ImmOp, SDNodeXForm ImmCast> {
42e8d8bef9SDimitry Andric  // VBRDil
43e8d8bef9SDimitry Andric  def : Pat<(v64 (vec_broadcast (s64 ImmOp:$sy), i32:$vl)),
44e8d8bef9SDimitry Andric            (VBRDil (ImmCast $sy), i32:$vl)>;
45e8d8bef9SDimitry Andric
46e8d8bef9SDimitry Andric  // VBRDrl
47e8d8bef9SDimitry Andric  def : Pat<(v64 (vec_broadcast s64:$sy, i32:$vl)),
48e8d8bef9SDimitry Andric            (VBRDrl s64:$sy, i32:$vl)>;
49e8d8bef9SDimitry Andric}
50e8d8bef9SDimitry Andric
51e8d8bef9SDimitry Andricmulticlass extract_insert_elem32<ValueType v32, ValueType s32,
52fe6060f1SDimitry Andric                                 OutPatFrag SubRegCast,
53fe6060f1SDimitry Andric                                 OutPatFrag SuperRegCast> {
54e8d8bef9SDimitry Andric  // LVSvi
55e8d8bef9SDimitry Andric  def: Pat<(s32 (extractelt v32:$vec, uimm7:$idx)),
56e8d8bef9SDimitry Andric           (SubRegCast (LVSvi v32:$vec, (ULO7 $idx)))>;
57e8d8bef9SDimitry Andric  // LVSvr
58e8d8bef9SDimitry Andric  def: Pat<(s32 (extractelt v32:$vec, i64:$idx)),
59e8d8bef9SDimitry Andric           (SubRegCast (LVSvr v32:$vec, $idx))>;
60e8d8bef9SDimitry Andric
61e8d8bef9SDimitry Andric  // LSVir
62e8d8bef9SDimitry Andric  def: Pat<(v32 (insertelt v32:$vec, s32:$val, uimm7:$idx)),
63e8d8bef9SDimitry Andric           (LSVir_v (ULO7 $idx), (SuperRegCast $val), $vec)>;
64e8d8bef9SDimitry Andric  // LSVrr
65e8d8bef9SDimitry Andric  def: Pat<(v32 (insertelt v32:$vec, s32:$val, i64:$idx)),
66e8d8bef9SDimitry Andric           (LSVrr_v $idx, (SuperRegCast $val), $vec)>;
67e8d8bef9SDimitry Andric}
68e8d8bef9SDimitry Andric
69e8d8bef9SDimitry Andricmulticlass extract_insert_elem64<ValueType v64, ValueType s64> {
70e8d8bef9SDimitry Andric  // LVSvi
71e8d8bef9SDimitry Andric  def: Pat<(s64 (extractelt v64:$vec, uimm7:$idx)),
72e8d8bef9SDimitry Andric           (LVSvi v64:$vec, (ULO7 $idx))>;
73e8d8bef9SDimitry Andric  // LVSvr
74e8d8bef9SDimitry Andric  def: Pat<(s64 (extractelt v64:$vec, i64:$idx)),
75e8d8bef9SDimitry Andric           (LVSvr v64:$vec, $idx)>;
76e8d8bef9SDimitry Andric
77e8d8bef9SDimitry Andric  // LSVir
78e8d8bef9SDimitry Andric  def: Pat<(v64 (insertelt v64:$vec, s64:$val, uimm7:$idx)),
79e8d8bef9SDimitry Andric           (LSVir_v (ULO7 $idx), $val, $vec)>;
80e8d8bef9SDimitry Andric  // LSVrr
81e8d8bef9SDimitry Andric  def: Pat<(v64 (insertelt v64:$vec, s64:$val, i64:$idx)),
82e8d8bef9SDimitry Andric           (LSVrr_v $idx, $val, $vec)>;
83e8d8bef9SDimitry Andric}
84e8d8bef9SDimitry Andric
85e8d8bef9SDimitry Andricmulticlass patterns_elem32<ValueType v32, ValueType s32,
86e8d8bef9SDimitry Andric                           SDPatternOperator ImmOp, SDNodeXForm ImmCast,
87fe6060f1SDimitry Andric                           OutPatFrag SubRegCast, OutPatFrag SuperRegCast> {
88e8d8bef9SDimitry Andric  defm : vbrd_elem32<v32, s32, ImmOp, ImmCast, SuperRegCast>;
89e8d8bef9SDimitry Andric  defm : extract_insert_elem32<v32, s32, SubRegCast, SuperRegCast>;
90e8d8bef9SDimitry Andric}
91e8d8bef9SDimitry Andric
92e8d8bef9SDimitry Andricmulticlass patterns_elem64<ValueType v64, ValueType s64,
93e8d8bef9SDimitry Andric                           SDPatternOperator ImmOp, SDNodeXForm ImmCast> {
94e8d8bef9SDimitry Andric  defm : vbrd_elem64<v64, s64, ImmOp, ImmCast>;
95e8d8bef9SDimitry Andric  defm : extract_insert_elem64<v64, s64>;
96e8d8bef9SDimitry Andric}
97e8d8bef9SDimitry Andric
98e8d8bef9SDimitry Andricdefm : patterns_elem32<v256i32, i32, simm7, LO7, l2i, i2l>;
99e8d8bef9SDimitry Andricdefm : patterns_elem32<v256f32, f32, simm7fp, LO7FP, l2f, f2l>;
100e8d8bef9SDimitry Andric
101e8d8bef9SDimitry Andricdefm : patterns_elem64<v256i64, i64, simm7, LO7>;
102e8d8bef9SDimitry Andricdefm : patterns_elem64<v256f64, f64, simm7fp, LO7FP>;
10304eeddc0SDimitry Andric
10404eeddc0SDimitry Andricdefm : vbrd_elem64<v512i32, i64, simm7, LO7>;
10504eeddc0SDimitry Andricdefm : vbrd_elem64<v512f32, i64, simm7, LO7>;
10604eeddc0SDimitry Andricdefm : vbrd_elem64<v512i32, f64, simm7fp, LO7FP>;
10704eeddc0SDimitry Andricdefm : vbrd_elem64<v512f32, f64, simm7fp, LO7FP>;
108*81ad6265SDimitry Andric
109*81ad6265SDimitry Andricclass Mask_Binary<ValueType MaskVT, SDPatternOperator MaskOp, string InstName> :
110*81ad6265SDimitry Andric  Pat<(MaskVT (MaskOp MaskVT:$ma, MaskVT:$mb)), (!cast<Instruction>(InstName#"mm") $ma, $mb)>;
111*81ad6265SDimitry Andric
112*81ad6265SDimitry Andricdef: Mask_Binary<v256i1, and, "ANDM">;
113*81ad6265SDimitry Andricdef: Mask_Binary<v256i1, or,  "ORM">;
114*81ad6265SDimitry Andricdef: Mask_Binary<v256i1, xor, "XORM">;
115*81ad6265SDimitry Andric
116*81ad6265SDimitry Andric///// Packing support /////
117*81ad6265SDimitry Andric
118*81ad6265SDimitry Andric// v256i1 <> v512i1
119*81ad6265SDimitry Andricdef : Pat<(v256i1 (vec_unpack_lo v512i1:$vm, (i32 srcvalue))),
120*81ad6265SDimitry Andric          (EXTRACT_SUBREG $vm, sub_vm_odd)>;
121*81ad6265SDimitry Andricdef : Pat<(v256i1 (vec_unpack_hi v512i1:$vm, (i32 srcvalue))),
122*81ad6265SDimitry Andric          (EXTRACT_SUBREG $vm, sub_vm_even)>;
123*81ad6265SDimitry Andricdef : Pat<(v512i1 (vec_pack v256i1:$vlo, v256i1:$vhi, (i32 srcvalue))),
124*81ad6265SDimitry Andric          (INSERT_SUBREG (INSERT_SUBREG
125*81ad6265SDimitry Andric                         (v512i1 (IMPLICIT_DEF)),
126*81ad6265SDimitry Andric                         $vlo, sub_vm_odd),
127*81ad6265SDimitry Andric                         $vhi, sub_vm_even)>;
128*81ad6265SDimitry Andric
129*81ad6265SDimitry Andric// v256.32 <> v512.32
130*81ad6265SDimitry Andricmulticlass Packing<ValueType PackVT> {
131*81ad6265SDimitry Andric  // no-op unpacks
132*81ad6265SDimitry Andric  def : Pat<(v256i32 (vec_unpack_lo PackVT:$vp, (i32 srcvalue))),
133*81ad6265SDimitry Andric            (COPY_TO_REGCLASS $vp, V64)>;
134*81ad6265SDimitry Andric  def : Pat<(v256f32 (vec_unpack_hi PackVT:$vp, (i32 srcvalue))),
135*81ad6265SDimitry Andric            (COPY_TO_REGCLASS $vp, V64)>;
136*81ad6265SDimitry Andric
137*81ad6265SDimitry Andric  // shuffle unpacks
138*81ad6265SDimitry Andric  def : Pat<(v256f32 (vec_unpack_lo PackVT:$vp, i32:$avl)),
139*81ad6265SDimitry Andric            (VSHFvvil $vp, $vp, 4, $avl)>; // always pick lo
140*81ad6265SDimitry Andric  def : Pat<(v256i32 (vec_unpack_hi PackVT:$vp, i32:$avl)),
141*81ad6265SDimitry Andric            (VSHFvvil $vp, $vp, 0, $avl)>; // always pick hi
142*81ad6265SDimitry Andric}
143*81ad6265SDimitry Andric
144*81ad6265SDimitry Andricdefm : Packing<v512i32>;
145*81ad6265SDimitry Andricdefm : Packing<v512f32>;
146*81ad6265SDimitry Andric
147*81ad6265SDimitry Andricdef : Pat<(v512i32 (vec_pack v256i32:$vlo, v256i32:$vhi, i32:$avl)),
148*81ad6265SDimitry Andric          (VSHFvvil $vlo, $vhi, 13, $avl)>;
149*81ad6265SDimitry Andricdef : Pat<(v512f32 (vec_pack v256f32:$vlo, v256f32:$vhi, i32:$avl)),
150*81ad6265SDimitry Andric          (VSHFvvil $vlo, $vhi, 8, $avl)>;
151