10b57cec5SDimitry Andric//===-- SparcInstr64Bit.td - 64-bit instructions for Sparc Target ---------===// 20b57cec5SDimitry Andric// 30b57cec5SDimitry Andric// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric// See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric// 70b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric// 90b57cec5SDimitry Andric// This file contains instruction definitions and patterns needed for 64-bit 100b57cec5SDimitry Andric// code generation on SPARC v9. 110b57cec5SDimitry Andric// 120b57cec5SDimitry Andric// Some SPARC v9 instructions are defined in SparcInstrInfo.td because they can 130b57cec5SDimitry Andric// also be used in 32-bit code running on a SPARC v9 CPU. 140b57cec5SDimitry Andric// 150b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 160b57cec5SDimitry Andric 170b57cec5SDimitry Andriclet Predicates = [Is64Bit] in { 180b57cec5SDimitry Andric// The same integer registers are used for i32 and i64 values. 190b57cec5SDimitry Andric// When registers hold i32 values, the high bits are don't care. 200b57cec5SDimitry Andric// This give us free trunc and anyext. 210b57cec5SDimitry Andricdef : Pat<(i64 (anyext i32:$val)), (COPY_TO_REGCLASS $val, I64Regs)>; 220b57cec5SDimitry Andricdef : Pat<(i32 (trunc i64:$val)), (COPY_TO_REGCLASS $val, IntRegs)>; 230b57cec5SDimitry Andric 240b57cec5SDimitry Andric} // Predicates = [Is64Bit] 250b57cec5SDimitry Andric 260b57cec5SDimitry Andric 270b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 280b57cec5SDimitry Andric// 64-bit Shift Instructions. 290b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 300b57cec5SDimitry Andric// 310b57cec5SDimitry Andric// The 32-bit shift instructions are still available. The left shift srl 320b57cec5SDimitry Andric// instructions shift all 64 bits, but it only accepts a 5-bit shift amount. 330b57cec5SDimitry Andric// 340b57cec5SDimitry Andric// The srl instructions only shift the low 32 bits and clear the high 32 bits. 350b57cec5SDimitry Andric// Finally, sra shifts the low 32 bits and sign-extends to 64 bits. 360b57cec5SDimitry Andric 370b57cec5SDimitry Andriclet Predicates = [Is64Bit] in { 380b57cec5SDimitry Andric 390b57cec5SDimitry Andricdef : Pat<(i64 (zext i32:$val)), (SRLri $val, 0)>; 400b57cec5SDimitry Andricdef : Pat<(i64 (sext i32:$val)), (SRAri $val, 0)>; 410b57cec5SDimitry Andric 420b57cec5SDimitry Andricdef : Pat<(i64 (and i64:$val, 0xffffffff)), (SRLri $val, 0)>; 430b57cec5SDimitry Andricdef : Pat<(i64 (sext_inreg i64:$val, i32)), (SRAri $val, 0)>; 440b57cec5SDimitry Andric 45e8d8bef9SDimitry Andricdefm SLLX : F3_S<"sllx", 0b100101, 1, shl, i64, shift_imm6, I64Regs>; 46e8d8bef9SDimitry Andricdefm SRLX : F3_S<"srlx", 0b100110, 1, srl, i64, shift_imm6, I64Regs>; 47e8d8bef9SDimitry Andricdefm SRAX : F3_S<"srax", 0b100111, 1, sra, i64, shift_imm6, I64Regs>; 480b57cec5SDimitry Andric 490b57cec5SDimitry Andric} // Predicates = [Is64Bit] 500b57cec5SDimitry Andric 510b57cec5SDimitry Andric 520b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 530b57cec5SDimitry Andric// 64-bit Immediates. 540b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 550b57cec5SDimitry Andric// 560b57cec5SDimitry Andric// All 32-bit immediates can be materialized with sethi+or, but 64-bit 570b57cec5SDimitry Andric// immediates may require more code. There may be a point where it is 580b57cec5SDimitry Andric// preferable to use a constant pool load instead, depending on the 590b57cec5SDimitry Andric// microarchitecture. 600b57cec5SDimitry Andric 610b57cec5SDimitry Andric// Single-instruction patterns. 620b57cec5SDimitry Andric 63bdd1243dSDimitry Andric// Zero immediate. 64bdd1243dSDimitry Andricdef : Pat<(i64 0), (COPY (i64 G0))>, 65bdd1243dSDimitry Andric Requires<[Is64Bit]>; 66bdd1243dSDimitry Andric 670b57cec5SDimitry Andric// The ALU instructions want their simm13 operands as i32 immediates. 685f757f3fSDimitry Andric// FIXME: This is no longer true, they are now pointer-sized. 690b57cec5SDimitry Andricdef as_i32imm : SDNodeXForm<imm, [{ 700b57cec5SDimitry Andric return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32); 710b57cec5SDimitry Andric}]>; 720b57cec5SDimitry Andricdef : Pat<(i64 simm13:$val), (ORri (i64 G0), (as_i32imm $val))>; 730b57cec5SDimitry Andricdef : Pat<(i64 SETHIimm:$val), (SETHIi (HI22 $val))>; 740b57cec5SDimitry Andric 750b57cec5SDimitry Andric// Double-instruction patterns. 760b57cec5SDimitry Andric 770b57cec5SDimitry Andric// All unsigned i32 immediates can be handled by sethi+or. 780b57cec5SDimitry Andricdef uimm32 : PatLeaf<(imm), [{ return isUInt<32>(N->getZExtValue()); }]>; 790b57cec5SDimitry Andricdef : Pat<(i64 uimm32:$val), (ORri (SETHIi (HI22 $val)), (LO10 $val))>, 800b57cec5SDimitry Andric Requires<[Is64Bit]>; 810b57cec5SDimitry Andric 820b57cec5SDimitry Andric// All negative i33 immediates can be handled by sethi+xor. 830b57cec5SDimitry Andricdef nimm33 : PatLeaf<(imm), [{ 840b57cec5SDimitry Andric int64_t Imm = N->getSExtValue(); 850b57cec5SDimitry Andric return Imm < 0 && isInt<33>(Imm); 860b57cec5SDimitry Andric}]>; 870b57cec5SDimitry Andric// Bits 10-31 inverted. Same as assembler's %hix. 880b57cec5SDimitry Andricdef HIX22 : SDNodeXForm<imm, [{ 890b57cec5SDimitry Andric uint64_t Val = (~N->getZExtValue() >> 10) & ((1u << 22) - 1); 900b57cec5SDimitry Andric return CurDAG->getTargetConstant(Val, SDLoc(N), MVT::i32); 910b57cec5SDimitry Andric}]>; 920b57cec5SDimitry Andric// Bits 0-9 with ones in bits 10-31. Same as assembler's %lox. 930b57cec5SDimitry Andricdef LOX10 : SDNodeXForm<imm, [{ 940b57cec5SDimitry Andric return CurDAG->getTargetConstant(~(~N->getZExtValue() & 0x3ff), SDLoc(N), 950b57cec5SDimitry Andric MVT::i32); 960b57cec5SDimitry Andric}]>; 970b57cec5SDimitry Andricdef : Pat<(i64 nimm33:$val), (XORri (SETHIi (HIX22 $val)), (LOX10 $val))>, 980b57cec5SDimitry Andric Requires<[Is64Bit]>; 990b57cec5SDimitry Andric 1000b57cec5SDimitry Andric// More possible patterns: 1010b57cec5SDimitry Andric// 1020b57cec5SDimitry Andric// (sllx sethi, n) 1030b57cec5SDimitry Andric// (sllx simm13, n) 1040b57cec5SDimitry Andric// 1050b57cec5SDimitry Andric// 3 instrs: 1060b57cec5SDimitry Andric// 1070b57cec5SDimitry Andric// (xor (sllx sethi), simm13) 1080b57cec5SDimitry Andric// (sllx (xor sethi, simm13)) 1090b57cec5SDimitry Andric// 1100b57cec5SDimitry Andric// 4 instrs: 1110b57cec5SDimitry Andric// 1120b57cec5SDimitry Andric// (or sethi, (sllx sethi)) 1130b57cec5SDimitry Andric// (xnor sethi, (sllx sethi)) 1140b57cec5SDimitry Andric// 1150b57cec5SDimitry Andric// 5 instrs: 1160b57cec5SDimitry Andric// 1170b57cec5SDimitry Andric// (or (sllx sethi), (or sethi, simm13)) 1180b57cec5SDimitry Andric// (xnor (sllx sethi), (or sethi, simm13)) 1190b57cec5SDimitry Andric// (or (sllx sethi), (sllx sethi)) 1200b57cec5SDimitry Andric// (xnor (sllx sethi), (sllx sethi)) 1210b57cec5SDimitry Andric// 1220b57cec5SDimitry Andric// Worst case is 6 instrs: 1230b57cec5SDimitry Andric// 1240b57cec5SDimitry Andric// (or (sllx (or sethi, simmm13)), (or sethi, simm13)) 1250b57cec5SDimitry Andric 1260b57cec5SDimitry Andric// Bits 42-63, same as assembler's %hh. 1270b57cec5SDimitry Andricdef HH22 : SDNodeXForm<imm, [{ 1280b57cec5SDimitry Andric uint64_t Val = (N->getZExtValue() >> 42) & ((1u << 22) - 1); 1290b57cec5SDimitry Andric return CurDAG->getTargetConstant(Val, SDLoc(N), MVT::i32); 1300b57cec5SDimitry Andric}]>; 1310b57cec5SDimitry Andric// Bits 32-41, same as assembler's %hm. 1320b57cec5SDimitry Andricdef HM10 : SDNodeXForm<imm, [{ 1330b57cec5SDimitry Andric uint64_t Val = (N->getZExtValue() >> 32) & ((1u << 10) - 1); 1340b57cec5SDimitry Andric return CurDAG->getTargetConstant(Val, SDLoc(N), MVT::i32); 1350b57cec5SDimitry Andric}]>; 1360b57cec5SDimitry Andricdef : Pat<(i64 imm:$val), 1370b57cec5SDimitry Andric (ORrr (SLLXri (ORri (SETHIi (HH22 $val)), (HM10 $val)), (i32 32)), 1380b57cec5SDimitry Andric (ORri (SETHIi (HI22 $val)), (LO10 $val)))>, 1390b57cec5SDimitry Andric Requires<[Is64Bit]>; 1400b57cec5SDimitry Andric 1410b57cec5SDimitry Andric 1420b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 1430b57cec5SDimitry Andric// 64-bit Integer Arithmetic and Logic. 1440b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 1450b57cec5SDimitry Andric 1460b57cec5SDimitry Andriclet Predicates = [Is64Bit] in { 1470b57cec5SDimitry Andric 1485f757f3fSDimitry Andricdef : Pat<(and i64:$lhs, i64:$rhs), (ANDrr $lhs, $rhs)>; 1495f757f3fSDimitry Andricdef : Pat<(or i64:$lhs, i64:$rhs), (ORrr $lhs, $rhs)>; 1505f757f3fSDimitry Andricdef : Pat<(xor i64:$lhs, i64:$rhs), (XORrr $lhs, $rhs)>; 1510b57cec5SDimitry Andric 1525f757f3fSDimitry Andricdef : Pat<(and i64:$lhs, (i64 simm13:$rhs)), (ANDri $lhs, imm:$rhs)>; 1535f757f3fSDimitry Andricdef : Pat<(or i64:$lhs, (i64 simm13:$rhs)), (ORri $lhs, imm:$rhs)>; 1545f757f3fSDimitry Andricdef : Pat<(xor i64:$lhs, (i64 simm13:$rhs)), (XORri $lhs, imm:$rhs)>; 1550b57cec5SDimitry Andric 1565f757f3fSDimitry Andricdef : Pat<(and i64:$lhs, (not i64:$rhs)), (ANDNrr $lhs, $rhs)>; 1575f757f3fSDimitry Andricdef : Pat<(or i64:$lhs, (not i64:$rhs)), (ORNrr $lhs, $rhs)>; 1585f757f3fSDimitry Andricdef : Pat<(not (xor i64:$lhs, i64:$rhs)), (XNORrr $lhs, $rhs)>; 1590b57cec5SDimitry Andric 1605f757f3fSDimitry Andricdef : Pat<(add i64:$lhs, i64:$rhs), (ADDrr $lhs, $rhs)>; 1615f757f3fSDimitry Andricdef : Pat<(sub i64:$lhs, i64:$rhs), (SUBrr $lhs, $rhs)>; 1620b57cec5SDimitry Andric 1635f757f3fSDimitry Andricdef : Pat<(add i64:$lhs, (i64 simm13:$rhs)), (ADDri $lhs, imm:$rhs)>; 1645f757f3fSDimitry Andricdef : Pat<(sub i64:$lhs, (i64 simm13:$rhs)), (SUBri $lhs, imm:$rhs)>; 1650b57cec5SDimitry Andric 1665f757f3fSDimitry Andricdef : Pat<(tlsadd i64:$rs1, i64:$rs2, tglobaltlsaddr:$sym), 1675f757f3fSDimitry Andric (TLS_ADDrr $rs1, $rs2, $sym)>; 1685f757f3fSDimitry Andric 1695f757f3fSDimitry Andricdef : Pat<(SPcmpicc i64:$lhs, i64:$rhs), (SUBCCrr $lhs, $rhs)>; 1705f757f3fSDimitry Andricdef : Pat<(SPcmpicc i64:$lhs, (i64 simm13:$rhs)), (SUBCCri $lhs, imm:$rhs)>; 1718bcb0991SDimitry Andricdef : Pat<(i64 (ctpop i64:$src)), (POPCrr $src)>; 1720b57cec5SDimitry Andric 1730b57cec5SDimitry Andric} // Predicates = [Is64Bit] 1740b57cec5SDimitry Andric 1750b57cec5SDimitry Andric 1760b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 1770b57cec5SDimitry Andric// 64-bit Integer Multiply and Divide. 1780b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 1790b57cec5SDimitry Andric 1800b57cec5SDimitry Andriclet Predicates = [Is64Bit] in { 1810b57cec5SDimitry Andric 1820b57cec5SDimitry Andricdef MULXrr : F3_1<2, 0b001001, 1830b57cec5SDimitry Andric (outs I64Regs:$rd), (ins I64Regs:$rs1, I64Regs:$rs2), 1840b57cec5SDimitry Andric "mulx $rs1, $rs2, $rd", 1850b57cec5SDimitry Andric [(set i64:$rd, (mul i64:$rs1, i64:$rs2))]>; 1860b57cec5SDimitry Andricdef MULXri : F3_2<2, 0b001001, 1870b57cec5SDimitry Andric (outs IntRegs:$rd), (ins IntRegs:$rs1, i64imm:$simm13), 1880b57cec5SDimitry Andric "mulx $rs1, $simm13, $rd", 1890b57cec5SDimitry Andric [(set i64:$rd, (mul i64:$rs1, (i64 simm13:$simm13)))]>; 1900b57cec5SDimitry Andric 1910b57cec5SDimitry Andric// Division can trap. 1920b57cec5SDimitry Andriclet hasSideEffects = 1 in { 1930b57cec5SDimitry Andricdef SDIVXrr : F3_1<2, 0b101101, 1940b57cec5SDimitry Andric (outs I64Regs:$rd), (ins I64Regs:$rs1, I64Regs:$rs2), 1950b57cec5SDimitry Andric "sdivx $rs1, $rs2, $rd", 1960b57cec5SDimitry Andric [(set i64:$rd, (sdiv i64:$rs1, i64:$rs2))]>; 1970b57cec5SDimitry Andricdef SDIVXri : F3_2<2, 0b101101, 1980b57cec5SDimitry Andric (outs IntRegs:$rd), (ins IntRegs:$rs1, i64imm:$simm13), 1990b57cec5SDimitry Andric "sdivx $rs1, $simm13, $rd", 2000b57cec5SDimitry Andric [(set i64:$rd, (sdiv i64:$rs1, (i64 simm13:$simm13)))]>; 2010b57cec5SDimitry Andric 2020b57cec5SDimitry Andricdef UDIVXrr : F3_1<2, 0b001101, 2030b57cec5SDimitry Andric (outs I64Regs:$rd), (ins I64Regs:$rs1, I64Regs:$rs2), 2040b57cec5SDimitry Andric "udivx $rs1, $rs2, $rd", 2050b57cec5SDimitry Andric [(set i64:$rd, (udiv i64:$rs1, i64:$rs2))]>; 2060b57cec5SDimitry Andricdef UDIVXri : F3_2<2, 0b001101, 2070b57cec5SDimitry Andric (outs IntRegs:$rd), (ins IntRegs:$rs1, i64imm:$simm13), 2080b57cec5SDimitry Andric "udivx $rs1, $simm13, $rd", 2090b57cec5SDimitry Andric [(set i64:$rd, (udiv i64:$rs1, (i64 simm13:$simm13)))]>; 2100b57cec5SDimitry Andric} // hasSideEffects = 1 2110b57cec5SDimitry Andric 2120b57cec5SDimitry Andric} // Predicates = [Is64Bit] 2130b57cec5SDimitry Andric 2140b57cec5SDimitry Andric 2150b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 2160b57cec5SDimitry Andric// 64-bit Loads and Stores. 2170b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 2180b57cec5SDimitry Andric// 2190b57cec5SDimitry Andric// All the 32-bit loads and stores are available. The extending loads are sign 2200b57cec5SDimitry Andric// or zero-extending to 64 bits. The LDrr and LDri instructions load 32 bits 2210b57cec5SDimitry Andric// zero-extended to i64. Their mnemonic is lduw in SPARC v9 (Load Unsigned 2220b57cec5SDimitry Andric// Word). 2230b57cec5SDimitry Andric// 2240b57cec5SDimitry Andric// SPARC v9 adds 64-bit loads as well as a sign-extending ldsw i32 loads. 2250b57cec5SDimitry Andric 2260b57cec5SDimitry Andriclet Predicates = [Is64Bit] in { 2270b57cec5SDimitry Andric 2280b57cec5SDimitry Andric// 64-bit loads. 2295f757f3fSDimitry Andricdefm LDX : LoadA<"ldx", 0b001011, 0b011011, load, I64Regs, i64>; 2300b57cec5SDimitry Andric 23181ad6265SDimitry Andriclet mayLoad = 1, isAsmParserOnly = 1 in { 2320b57cec5SDimitry Andric def TLS_LDXrr : F3_1<3, 0b001011, 233bdd1243dSDimitry Andric (outs IntRegs:$rd), 234bdd1243dSDimitry Andric (ins (MEMrr $rs1, $rs2):$addr, TailRelocSymTLSLoad:$sym), 235bdd1243dSDimitry Andric "ldx [$addr], $rd, $sym", 236bdd1243dSDimitry Andric [(set i64:$rd, 2370b57cec5SDimitry Andric (tlsld ADDRrr:$addr, tglobaltlsaddr:$sym))]>; 23881ad6265SDimitry Andric def GDOP_LDXrr : F3_1<3, 0b001011, 239bdd1243dSDimitry Andric (outs I64Regs:$rd), 240bdd1243dSDimitry Andric (ins (MEMrr $rs1, $rs2):$addr, TailRelocSymGOTLoad:$sym), 241bdd1243dSDimitry Andric "ldx [$addr], $rd, $sym", 242bdd1243dSDimitry Andric [(set i64:$rd, 24381ad6265SDimitry Andric (load_gdop ADDRrr:$addr, tglobaladdr:$sym))]>; 24481ad6265SDimitry Andric} 2450b57cec5SDimitry Andric 2460b57cec5SDimitry Andric// Extending loads to i64. 2470b57cec5SDimitry Andricdef : Pat<(i64 (zextloadi1 ADDRrr:$addr)), (LDUBrr ADDRrr:$addr)>; 2480b57cec5SDimitry Andricdef : Pat<(i64 (zextloadi1 ADDRri:$addr)), (LDUBri ADDRri:$addr)>; 2490b57cec5SDimitry Andricdef : Pat<(i64 (extloadi1 ADDRrr:$addr)), (LDUBrr ADDRrr:$addr)>; 2500b57cec5SDimitry Andricdef : Pat<(i64 (extloadi1 ADDRri:$addr)), (LDUBri ADDRri:$addr)>; 2510b57cec5SDimitry Andric 2520b57cec5SDimitry Andricdef : Pat<(i64 (zextloadi8 ADDRrr:$addr)), (LDUBrr ADDRrr:$addr)>; 2530b57cec5SDimitry Andricdef : Pat<(i64 (zextloadi8 ADDRri:$addr)), (LDUBri ADDRri:$addr)>; 2540b57cec5SDimitry Andricdef : Pat<(i64 (extloadi8 ADDRrr:$addr)), (LDUBrr ADDRrr:$addr)>; 2550b57cec5SDimitry Andricdef : Pat<(i64 (extloadi8 ADDRri:$addr)), (LDUBri ADDRri:$addr)>; 2560b57cec5SDimitry Andricdef : Pat<(i64 (sextloadi8 ADDRrr:$addr)), (LDSBrr ADDRrr:$addr)>; 2570b57cec5SDimitry Andricdef : Pat<(i64 (sextloadi8 ADDRri:$addr)), (LDSBri ADDRri:$addr)>; 2580b57cec5SDimitry Andric 2590b57cec5SDimitry Andricdef : Pat<(i64 (zextloadi16 ADDRrr:$addr)), (LDUHrr ADDRrr:$addr)>; 2600b57cec5SDimitry Andricdef : Pat<(i64 (zextloadi16 ADDRri:$addr)), (LDUHri ADDRri:$addr)>; 2610b57cec5SDimitry Andricdef : Pat<(i64 (extloadi16 ADDRrr:$addr)), (LDUHrr ADDRrr:$addr)>; 2620b57cec5SDimitry Andricdef : Pat<(i64 (extloadi16 ADDRri:$addr)), (LDUHri ADDRri:$addr)>; 2630b57cec5SDimitry Andricdef : Pat<(i64 (sextloadi16 ADDRrr:$addr)), (LDSHrr ADDRrr:$addr)>; 2640b57cec5SDimitry Andricdef : Pat<(i64 (sextloadi16 ADDRri:$addr)), (LDSHri ADDRri:$addr)>; 2650b57cec5SDimitry Andric 2660b57cec5SDimitry Andricdef : Pat<(i64 (zextloadi32 ADDRrr:$addr)), (LDrr ADDRrr:$addr)>; 2670b57cec5SDimitry Andricdef : Pat<(i64 (zextloadi32 ADDRri:$addr)), (LDri ADDRri:$addr)>; 2680b57cec5SDimitry Andricdef : Pat<(i64 (extloadi32 ADDRrr:$addr)), (LDrr ADDRrr:$addr)>; 2690b57cec5SDimitry Andricdef : Pat<(i64 (extloadi32 ADDRri:$addr)), (LDri ADDRri:$addr)>; 2700b57cec5SDimitry Andric 2710b57cec5SDimitry Andric// Sign-extending load of i32 into i64 is a new SPARC v9 instruction. 2725f757f3fSDimitry Andricdefm LDSW : LoadA<"ldsw", 0b001000, 0b011000, sextloadi32, I64Regs, i64>; 2730b57cec5SDimitry Andric 2740b57cec5SDimitry Andric// 64-bit stores. 2755f757f3fSDimitry Andricdefm STX : StoreA<"stx", 0b001110, 0b011110, store, I64Regs, i64>; 2760b57cec5SDimitry Andric 2770b57cec5SDimitry Andric// Truncating stores from i64 are identical to the i32 stores. 2780b57cec5SDimitry Andricdef : Pat<(truncstorei8 i64:$src, ADDRrr:$addr), (STBrr ADDRrr:$addr, $src)>; 2790b57cec5SDimitry Andricdef : Pat<(truncstorei8 i64:$src, ADDRri:$addr), (STBri ADDRri:$addr, $src)>; 2800b57cec5SDimitry Andricdef : Pat<(truncstorei16 i64:$src, ADDRrr:$addr), (STHrr ADDRrr:$addr, $src)>; 2810b57cec5SDimitry Andricdef : Pat<(truncstorei16 i64:$src, ADDRri:$addr), (STHri ADDRri:$addr, $src)>; 2820b57cec5SDimitry Andricdef : Pat<(truncstorei32 i64:$src, ADDRrr:$addr), (STrr ADDRrr:$addr, $src)>; 2830b57cec5SDimitry Andricdef : Pat<(truncstorei32 i64:$src, ADDRri:$addr), (STri ADDRri:$addr, $src)>; 2840b57cec5SDimitry Andric 2850b57cec5SDimitry Andric// store 0, addr -> store %g0, addr 2860b57cec5SDimitry Andricdef : Pat<(store (i64 0), ADDRrr:$dst), (STXrr ADDRrr:$dst, (i64 G0))>; 2870b57cec5SDimitry Andricdef : Pat<(store (i64 0), ADDRri:$dst), (STXri ADDRri:$dst, (i64 G0))>; 2880b57cec5SDimitry Andric 2890b57cec5SDimitry Andric} // Predicates = [Is64Bit] 2900b57cec5SDimitry Andric 2910b57cec5SDimitry Andric 2920b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 2930b57cec5SDimitry Andric// 64-bit Conditionals. 2940b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 2950b57cec5SDimitry Andric 2960b57cec5SDimitry Andric// 2970b57cec5SDimitry Andric// Flag-setting instructions like subcc and addcc set both icc and xcc flags. 2980b57cec5SDimitry Andric// The icc flags correspond to the 32-bit result, and the xcc are for the 2990b57cec5SDimitry Andric// full 64-bit result. 3000b57cec5SDimitry Andric// 301bdd1243dSDimitry Andric// We reuse CMPICC SDNodes for compares, but use new BPXCC branch nodes for 3020b57cec5SDimitry Andric// 64-bit compares. See LowerBR_CC. 3030b57cec5SDimitry Andric 3040b57cec5SDimitry Andriclet Predicates = [Is64Bit] in { 3050b57cec5SDimitry Andric 3060b57cec5SDimitry Andriclet Uses = [ICC], cc = 0b10 in 307bdd1243dSDimitry Andric defm BPX : IPredBranch<"%xcc", [(SPbpxcc bb:$imm19, imm:$cond)]>; 3080b57cec5SDimitry Andric 3090b57cec5SDimitry Andric// Conditional moves on %xcc. 3100b57cec5SDimitry Andriclet Uses = [ICC], Constraints = "$f = $rd" in { 3110b57cec5SDimitry Andriclet intcc = 1, cc = 0b10 in { 3120b57cec5SDimitry Andricdef MOVXCCrr : F4_1<0b101100, (outs IntRegs:$rd), 3130b57cec5SDimitry Andric (ins IntRegs:$rs2, IntRegs:$f, CCOp:$cond), 3140b57cec5SDimitry Andric "mov$cond %xcc, $rs2, $rd", 3150b57cec5SDimitry Andric [(set i32:$rd, 3160b57cec5SDimitry Andric (SPselectxcc i32:$rs2, i32:$f, imm:$cond))]>; 3170b57cec5SDimitry Andricdef MOVXCCri : F4_2<0b101100, (outs IntRegs:$rd), 3180b57cec5SDimitry Andric (ins i32imm:$simm11, IntRegs:$f, CCOp:$cond), 3190b57cec5SDimitry Andric "mov$cond %xcc, $simm11, $rd", 3200b57cec5SDimitry Andric [(set i32:$rd, 3210b57cec5SDimitry Andric (SPselectxcc simm11:$simm11, i32:$f, imm:$cond))]>; 3220b57cec5SDimitry Andric} // cc 3230b57cec5SDimitry Andric 3240b57cec5SDimitry Andriclet intcc = 1, opf_cc = 0b10 in { 3250b57cec5SDimitry Andricdef FMOVS_XCC : F4_3<0b110101, 0b000001, (outs FPRegs:$rd), 3260b57cec5SDimitry Andric (ins FPRegs:$rs2, FPRegs:$f, CCOp:$cond), 3270b57cec5SDimitry Andric "fmovs$cond %xcc, $rs2, $rd", 3280b57cec5SDimitry Andric [(set f32:$rd, 3290b57cec5SDimitry Andric (SPselectxcc f32:$rs2, f32:$f, imm:$cond))]>; 3300b57cec5SDimitry Andricdef FMOVD_XCC : F4_3<0b110101, 0b000010, (outs DFPRegs:$rd), 3310b57cec5SDimitry Andric (ins DFPRegs:$rs2, DFPRegs:$f, CCOp:$cond), 3320b57cec5SDimitry Andric "fmovd$cond %xcc, $rs2, $rd", 3330b57cec5SDimitry Andric [(set f64:$rd, 3340b57cec5SDimitry Andric (SPselectxcc f64:$rs2, f64:$f, imm:$cond))]>; 33581ad6265SDimitry Andriclet Predicates = [Is64Bit, HasHardQuad] in 3360b57cec5SDimitry Andricdef FMOVQ_XCC : F4_3<0b110101, 0b000011, (outs QFPRegs:$rd), 3370b57cec5SDimitry Andric (ins QFPRegs:$rs2, QFPRegs:$f, CCOp:$cond), 3380b57cec5SDimitry Andric "fmovq$cond %xcc, $rs2, $rd", 3390b57cec5SDimitry Andric [(set f128:$rd, 3400b57cec5SDimitry Andric (SPselectxcc f128:$rs2, f128:$f, imm:$cond))]>; 3410b57cec5SDimitry Andric} // opf_cc 3420b57cec5SDimitry Andric} // Uses, Constraints 3430b57cec5SDimitry Andric 3440b57cec5SDimitry Andric// Branch On integer register with Prediction (BPr). 3450b57cec5SDimitry Andriclet isBranch = 1, isTerminator = 1, hasDelaySlot = 1 in 34606c3fb27SDimitry Andricmulticlass BranchOnReg<list<dag> CCPattern> { 34706c3fb27SDimitry Andric def R : F2_4<0, 1, (outs), (ins bprtarget16:$imm16, RegCCOp:$rcond, I64Regs:$rs1), 34806c3fb27SDimitry Andric "br$rcond $rs1, $imm16", CCPattern>; 34906c3fb27SDimitry Andric def RA : F2_4<1, 1, (outs), (ins bprtarget16:$imm16, RegCCOp:$rcond, I64Regs:$rs1), 35006c3fb27SDimitry Andric "br$rcond,a $rs1, $imm16", []>; 35106c3fb27SDimitry Andric def RNT : F2_4<0, 0, (outs), (ins bprtarget16:$imm16, RegCCOp:$rcond, I64Regs:$rs1), 35206c3fb27SDimitry Andric "br$rcond,pn $rs1, $imm16", []>; 35306c3fb27SDimitry Andric def RANT : F2_4<1, 0, (outs), (ins bprtarget16:$imm16, RegCCOp:$rcond, I64Regs:$rs1), 35406c3fb27SDimitry Andric "br$rcond,a,pn $rs1, $imm16", []>; 3550b57cec5SDimitry Andric} 3560b57cec5SDimitry Andric 3570b57cec5SDimitry Andricmulticlass bpr_alias<string OpcStr, Instruction NAPT, Instruction APT> { 3580b57cec5SDimitry Andric def : InstAlias<!strconcat(OpcStr, ",pt $rs1, $imm16"), 3590b57cec5SDimitry Andric (NAPT I64Regs:$rs1, bprtarget16:$imm16), 0>; 3600b57cec5SDimitry Andric def : InstAlias<!strconcat(OpcStr, ",a,pt $rs1, $imm16"), 3610b57cec5SDimitry Andric (APT I64Regs:$rs1, bprtarget16:$imm16), 0>; 3620b57cec5SDimitry Andric} 3630b57cec5SDimitry Andric 36406c3fb27SDimitry Andriclet Predicates = [Is64Bit] in 36506c3fb27SDimitry Andric defm BP : BranchOnReg<[(SPbrreg bb:$imm16, imm:$rcond, i64:$rs1)]>; 3660b57cec5SDimitry Andric 3670b57cec5SDimitry Andric// Move integer register on register condition (MOVr). 368bdd1243dSDimitry Andriclet Predicates = [Is64Bit], Constraints = "$f = $rd" in { 369bdd1243dSDimitry Andric def MOVRrr : F4_4r<0b101111, 0b00000, (outs IntRegs:$rd), 370bdd1243dSDimitry Andric (ins I64Regs:$rs1, IntRegs:$rs2, IntRegs:$f, RegCCOp:$rcond), 371bdd1243dSDimitry Andric "movr$rcond $rs1, $rs2, $rd", 372bdd1243dSDimitry Andric [(set i32:$rd, (SPselectreg i32:$rs2, i32:$f, imm:$rcond, i64:$rs1))]>; 3730b57cec5SDimitry Andric 374bdd1243dSDimitry Andric def MOVRri : F4_4i<0b101111, (outs IntRegs:$rd), 375bdd1243dSDimitry Andric (ins I64Regs:$rs1, i32imm:$simm10, IntRegs:$f, RegCCOp:$rcond), 376bdd1243dSDimitry Andric "movr$rcond $rs1, $simm10, $rd", 377bdd1243dSDimitry Andric [(set i32:$rd, (SPselectreg simm10:$simm10, i32:$f, imm:$rcond, i64:$rs1))]>; 3780b57cec5SDimitry Andric} 3790b57cec5SDimitry Andric 3800b57cec5SDimitry Andric// Move FP register on integer register condition (FMOVr). 381bdd1243dSDimitry Andriclet Predicates = [Is64Bit], Constraints = "$f = $rd" in { 382bdd1243dSDimitry Andric def FMOVRS : F4_4r<0b110101, 0b00101, 383bdd1243dSDimitry Andric (outs FPRegs:$rd), (ins I64Regs:$rs1, FPRegs:$rs2, FPRegs:$f, RegCCOp:$rcond), 384bdd1243dSDimitry Andric "fmovrs$rcond $rs1, $rs2, $rd", 385bdd1243dSDimitry Andric [(set f32:$rd, (SPselectreg f32:$rs2, f32:$f, imm:$rcond, i64:$rs1))]>; 386bdd1243dSDimitry Andric def FMOVRD : F4_4r<0b110101, 0b00110, 387bdd1243dSDimitry Andric (outs DFPRegs:$rd), (ins I64Regs:$rs1, DFPRegs:$rs2, DFPRegs:$f, RegCCOp:$rcond), 388bdd1243dSDimitry Andric "fmovrd$rcond $rs1, $rs2, $rd", 389bdd1243dSDimitry Andric [(set f64:$rd, (SPselectreg f64:$rs2, f64:$f, imm:$rcond, i64:$rs1))]>; 390bdd1243dSDimitry Andric let Predicates = [HasHardQuad] in 391bdd1243dSDimitry Andric def FMOVRQ : F4_4r<0b110101, 0b00111, 392bdd1243dSDimitry Andric (outs QFPRegs:$rd), (ins I64Regs:$rs1, QFPRegs:$rs2, QFPRegs:$f, RegCCOp:$rcond), 393bdd1243dSDimitry Andric "fmovrq$rcond $rs1, $rs2, $rd", 394bdd1243dSDimitry Andric [(set f128:$rd, (SPselectreg f128:$rs2, f128:$f, imm:$rcond, i64:$rs1))]>; 3950b57cec5SDimitry Andric} 3960b57cec5SDimitry Andric 3970b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 3980b57cec5SDimitry Andric// 64-bit Floating Point Conversions. 3990b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 4000b57cec5SDimitry Andric 4010b57cec5SDimitry Andriclet Predicates = [Is64Bit] in { 4020b57cec5SDimitry Andric 4030b57cec5SDimitry Andricdef FXTOS : F3_3u<2, 0b110100, 0b010000100, 4040b57cec5SDimitry Andric (outs FPRegs:$rd), (ins DFPRegs:$rs2), 4050b57cec5SDimitry Andric "fxtos $rs2, $rd", 4060b57cec5SDimitry Andric [(set FPRegs:$rd, (SPxtof DFPRegs:$rs2))]>; 4070b57cec5SDimitry Andricdef FXTOD : F3_3u<2, 0b110100, 0b010001000, 4080b57cec5SDimitry Andric (outs DFPRegs:$rd), (ins DFPRegs:$rs2), 4090b57cec5SDimitry Andric "fxtod $rs2, $rd", 4100b57cec5SDimitry Andric [(set DFPRegs:$rd, (SPxtof DFPRegs:$rs2))]>; 41181ad6265SDimitry Andriclet Predicates = [Is64Bit, HasHardQuad] in 4120b57cec5SDimitry Andricdef FXTOQ : F3_3u<2, 0b110100, 0b010001100, 4130b57cec5SDimitry Andric (outs QFPRegs:$rd), (ins DFPRegs:$rs2), 4140b57cec5SDimitry Andric "fxtoq $rs2, $rd", 41581ad6265SDimitry Andric [(set QFPRegs:$rd, (SPxtof DFPRegs:$rs2))]>; 4160b57cec5SDimitry Andric 4170b57cec5SDimitry Andricdef FSTOX : F3_3u<2, 0b110100, 0b010000001, 4180b57cec5SDimitry Andric (outs DFPRegs:$rd), (ins FPRegs:$rs2), 4190b57cec5SDimitry Andric "fstox $rs2, $rd", 4200b57cec5SDimitry Andric [(set DFPRegs:$rd, (SPftox FPRegs:$rs2))]>; 4210b57cec5SDimitry Andricdef FDTOX : F3_3u<2, 0b110100, 0b010000010, 4220b57cec5SDimitry Andric (outs DFPRegs:$rd), (ins DFPRegs:$rs2), 4230b57cec5SDimitry Andric "fdtox $rs2, $rd", 4240b57cec5SDimitry Andric [(set DFPRegs:$rd, (SPftox DFPRegs:$rs2))]>; 42581ad6265SDimitry Andriclet Predicates = [Is64Bit, HasHardQuad] in 4260b57cec5SDimitry Andricdef FQTOX : F3_3u<2, 0b110100, 0b010000011, 4270b57cec5SDimitry Andric (outs DFPRegs:$rd), (ins QFPRegs:$rs2), 4280b57cec5SDimitry Andric "fqtox $rs2, $rd", 42981ad6265SDimitry Andric [(set DFPRegs:$rd, (SPftox QFPRegs:$rs2))]>; 4300b57cec5SDimitry Andric 4310b57cec5SDimitry Andric} // Predicates = [Is64Bit] 4320b57cec5SDimitry Andric 4330b57cec5SDimitry Andricdef : Pat<(SPselectxcc i64:$t, i64:$f, imm:$cond), 4340b57cec5SDimitry Andric (MOVXCCrr $t, $f, imm:$cond)>; 4350b57cec5SDimitry Andricdef : Pat<(SPselectxcc (i64 simm11:$t), i64:$f, imm:$cond), 4360b57cec5SDimitry Andric (MOVXCCri (as_i32imm $t), $f, imm:$cond)>; 4370b57cec5SDimitry Andric 4380b57cec5SDimitry Andricdef : Pat<(SPselecticc i64:$t, i64:$f, imm:$cond), 4390b57cec5SDimitry Andric (MOVICCrr $t, $f, imm:$cond)>; 4400b57cec5SDimitry Andricdef : Pat<(SPselecticc (i64 simm11:$t), i64:$f, imm:$cond), 4410b57cec5SDimitry Andric (MOVICCri (as_i32imm $t), $f, imm:$cond)>; 4420b57cec5SDimitry Andric 4430b57cec5SDimitry Andricdef : Pat<(SPselectfcc i64:$t, i64:$f, imm:$cond), 4440b57cec5SDimitry Andric (MOVFCCrr $t, $f, imm:$cond)>; 4450b57cec5SDimitry Andricdef : Pat<(SPselectfcc (i64 simm11:$t), i64:$f, imm:$cond), 4460b57cec5SDimitry Andric (MOVFCCri (as_i32imm $t), $f, imm:$cond)>; 4470b57cec5SDimitry Andric 448bdd1243dSDimitry Andricdef : Pat<(SPselectreg i64:$t, i64:$f, imm:$rcond, i64:$rs1), 449bdd1243dSDimitry Andric (MOVRrr $rs1, $t, $f, imm:$rcond)>; 450bdd1243dSDimitry Andricdef : Pat<(SPselectreg (i64 simm10:$t), i64:$f, imm:$rcond, i64:$rs1), 451bdd1243dSDimitry Andric (MOVRri $rs1, (as_i32imm $t), $f, imm:$rcond)>; 452bdd1243dSDimitry Andric 4530b57cec5SDimitry Andric} // Predicates = [Is64Bit] 4540b57cec5SDimitry Andric 4550b57cec5SDimitry Andric// ATOMICS. 4565f757f3fSDimitry Andriclet Predicates = [Is64Bit, HasV9], Constraints = "$swap = $rd" in { 4575f757f3fSDimitry Andric def CASXArr: F3_1_asi<3, 0b111110, 4585f757f3fSDimitry Andric (outs I64Regs:$rd), (ins I64Regs:$rs1, I64Regs:$rs2, 4595f757f3fSDimitry Andric I64Regs:$swap, ASITag:$asi), 4605f757f3fSDimitry Andric "casxa [$rs1] $asi, $rs2, $rd", 4615f757f3fSDimitry Andric []>; 4625f757f3fSDimitry Andric 4635f757f3fSDimitry Andric let Uses = [ASR3] in 4645f757f3fSDimitry Andric def CASXAri: F3_1_cas_asi<3, 0b111110, 4650b57cec5SDimitry Andric (outs I64Regs:$rd), (ins I64Regs:$rs1, I64Regs:$rs2, 4660b57cec5SDimitry Andric I64Regs:$swap), 4675f757f3fSDimitry Andric "casxa [$rs1] %asi, $rs2, $rd", 4685f757f3fSDimitry Andric []>; 4690b57cec5SDimitry Andric} // Predicates = [Is64Bit], Constraints = ... 4700b57cec5SDimitry Andric 4710b57cec5SDimitry Andriclet Predicates = [Is64Bit] in { 4720b57cec5SDimitry Andric 4730b57cec5SDimitry Andric// atomic_load_64 addr -> load addr 4740b57cec5SDimitry Andricdef : Pat<(i64 (atomic_load_64 ADDRrr:$src)), (LDXrr ADDRrr:$src)>; 4750b57cec5SDimitry Andricdef : Pat<(i64 (atomic_load_64 ADDRri:$src)), (LDXri ADDRri:$src)>; 4760b57cec5SDimitry Andric 4770b57cec5SDimitry Andric// atomic_store_64 val, addr -> store val, addr 4785f757f3fSDimitry Andricdef : Pat<(atomic_store_64 i64:$val, ADDRrr:$dst), (STXrr ADDRrr:$dst, $val)>; 4795f757f3fSDimitry Andricdef : Pat<(atomic_store_64 i64:$val, ADDRri:$dst), (STXri ADDRri:$dst, $val)>; 4805f757f3fSDimitry Andric 481*0fca6ea1SDimitry Andricdef : Pat<(atomic_cmp_swap_i64 i64:$rs1, i64:$rs2, i64:$swap), 4825f757f3fSDimitry Andric (CASXArr $rs1, $rs2, $swap, 0x80)>; 4830b57cec5SDimitry Andric 4840b57cec5SDimitry Andric} // Predicates = [Is64Bit] 4850b57cec5SDimitry Andric 4860b57cec5SDimitry Andriclet Predicates = [Is64Bit], hasSideEffects = 1, Uses = [ICC], cc = 0b10 in 4870b57cec5SDimitry Andric defm TXCC : TRAP<"%xcc">; 4880b57cec5SDimitry Andric 4890b57cec5SDimitry Andric// Global addresses, constant pool entries 4900b57cec5SDimitry Andriclet Predicates = [Is64Bit] in { 4910b57cec5SDimitry Andric 4920b57cec5SDimitry Andricdef : Pat<(SPhi tglobaladdr:$in), (SETHIi tglobaladdr:$in)>; 4935f757f3fSDimitry Andricdef : Pat<(SPlo tglobaladdr:$in), (ORri (i64 G0), tglobaladdr:$in)>; 4940b57cec5SDimitry Andricdef : Pat<(SPhi tconstpool:$in), (SETHIi tconstpool:$in)>; 4955f757f3fSDimitry Andricdef : Pat<(SPlo tconstpool:$in), (ORri (i64 G0), tconstpool:$in)>; 4960b57cec5SDimitry Andric 4970b57cec5SDimitry Andric// GlobalTLS addresses 4980b57cec5SDimitry Andricdef : Pat<(SPhi tglobaltlsaddr:$in), (SETHIi tglobaltlsaddr:$in)>; 4995f757f3fSDimitry Andricdef : Pat<(SPlo tglobaltlsaddr:$in), (ORri (i64 G0), tglobaltlsaddr:$in)>; 5000b57cec5SDimitry Andricdef : Pat<(add (SPhi tglobaltlsaddr:$in1), (SPlo tglobaltlsaddr:$in2)), 5015f757f3fSDimitry Andric (ADDri (SETHIi tglobaltlsaddr:$in1), (tglobaltlsaddr:$in2))>; 5020b57cec5SDimitry Andricdef : Pat<(xor (SPhi tglobaltlsaddr:$in1), (SPlo tglobaltlsaddr:$in2)), 5035f757f3fSDimitry Andric (XORri (SETHIi tglobaltlsaddr:$in1), (tglobaltlsaddr:$in2))>; 5040b57cec5SDimitry Andric 5050b57cec5SDimitry Andric// Blockaddress 5060b57cec5SDimitry Andricdef : Pat<(SPhi tblockaddress:$in), (SETHIi tblockaddress:$in)>; 5075f757f3fSDimitry Andricdef : Pat<(SPlo tblockaddress:$in), (ORri (i64 G0), tblockaddress:$in)>; 5080b57cec5SDimitry Andric 5090b57cec5SDimitry Andric// Add reg, lo. This is used when taking the addr of a global/constpool entry. 5105f757f3fSDimitry Andricdef : Pat<(add iPTR:$r, (SPlo tglobaladdr:$in)), (ADDri $r, tglobaladdr:$in)>; 5115f757f3fSDimitry Andricdef : Pat<(add iPTR:$r, (SPlo tconstpool:$in)), (ADDri $r, tconstpool:$in)>; 5120b57cec5SDimitry Andricdef : Pat<(add iPTR:$r, (SPlo tblockaddress:$in)), 5135f757f3fSDimitry Andric (ADDri $r, tblockaddress:$in)>; 5140b57cec5SDimitry Andric} 515