xref: /freebsd/contrib/llvm-project/llvm/lib/Target/Sparc/SparcInstr64Bit.td (revision 0b57cec536236d46e3dba9bd041533462f33dbb7)
1*0b57cec5SDimitry Andric//===-- SparcInstr64Bit.td - 64-bit instructions for Sparc Target ---------===//
2*0b57cec5SDimitry Andric//
3*0b57cec5SDimitry Andric// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4*0b57cec5SDimitry Andric// See https://llvm.org/LICENSE.txt for license information.
5*0b57cec5SDimitry Andric// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6*0b57cec5SDimitry Andric//
7*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
8*0b57cec5SDimitry Andric//
9*0b57cec5SDimitry Andric// This file contains instruction definitions and patterns needed for 64-bit
10*0b57cec5SDimitry Andric// code generation on SPARC v9.
11*0b57cec5SDimitry Andric//
12*0b57cec5SDimitry Andric// Some SPARC v9 instructions are defined in SparcInstrInfo.td because they can
13*0b57cec5SDimitry Andric// also be used in 32-bit code running on a SPARC v9 CPU.
14*0b57cec5SDimitry Andric//
15*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
16*0b57cec5SDimitry Andric
17*0b57cec5SDimitry Andriclet Predicates = [Is64Bit] in {
18*0b57cec5SDimitry Andric// The same integer registers are used for i32 and i64 values.
19*0b57cec5SDimitry Andric// When registers hold i32 values, the high bits are don't care.
20*0b57cec5SDimitry Andric// This give us free trunc and anyext.
21*0b57cec5SDimitry Andricdef : Pat<(i64 (anyext i32:$val)), (COPY_TO_REGCLASS $val, I64Regs)>;
22*0b57cec5SDimitry Andricdef : Pat<(i32 (trunc i64:$val)), (COPY_TO_REGCLASS $val, IntRegs)>;
23*0b57cec5SDimitry Andric
24*0b57cec5SDimitry Andric} // Predicates = [Is64Bit]
25*0b57cec5SDimitry Andric
26*0b57cec5SDimitry Andric
27*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
28*0b57cec5SDimitry Andric// 64-bit Shift Instructions.
29*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
30*0b57cec5SDimitry Andric//
31*0b57cec5SDimitry Andric// The 32-bit shift instructions are still available. The left shift srl
32*0b57cec5SDimitry Andric// instructions shift all 64 bits, but it only accepts a 5-bit shift amount.
33*0b57cec5SDimitry Andric//
34*0b57cec5SDimitry Andric// The srl instructions only shift the low 32 bits and clear the high 32 bits.
35*0b57cec5SDimitry Andric// Finally, sra shifts the low 32 bits and sign-extends to 64 bits.
36*0b57cec5SDimitry Andric
37*0b57cec5SDimitry Andriclet Predicates = [Is64Bit] in {
38*0b57cec5SDimitry Andric
39*0b57cec5SDimitry Andricdef : Pat<(i64 (zext i32:$val)), (SRLri $val, 0)>;
40*0b57cec5SDimitry Andricdef : Pat<(i64 (sext i32:$val)), (SRAri $val, 0)>;
41*0b57cec5SDimitry Andric
42*0b57cec5SDimitry Andricdef : Pat<(i64 (and i64:$val, 0xffffffff)), (SRLri $val, 0)>;
43*0b57cec5SDimitry Andricdef : Pat<(i64 (sext_inreg i64:$val, i32)), (SRAri $val, 0)>;
44*0b57cec5SDimitry Andric
45*0b57cec5SDimitry Andricdefm SLLX : F3_S<"sllx", 0b100101, 1, shl, i64, I64Regs>;
46*0b57cec5SDimitry Andricdefm SRLX : F3_S<"srlx", 0b100110, 1, srl, i64, I64Regs>;
47*0b57cec5SDimitry Andricdefm SRAX : F3_S<"srax", 0b100111, 1, sra, i64, I64Regs>;
48*0b57cec5SDimitry Andric
49*0b57cec5SDimitry Andric} // Predicates = [Is64Bit]
50*0b57cec5SDimitry Andric
51*0b57cec5SDimitry Andric
52*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
53*0b57cec5SDimitry Andric// 64-bit Immediates.
54*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
55*0b57cec5SDimitry Andric//
56*0b57cec5SDimitry Andric// All 32-bit immediates can be materialized with sethi+or, but 64-bit
57*0b57cec5SDimitry Andric// immediates may require more code. There may be a point where it is
58*0b57cec5SDimitry Andric// preferable to use a constant pool load instead, depending on the
59*0b57cec5SDimitry Andric// microarchitecture.
60*0b57cec5SDimitry Andric
61*0b57cec5SDimitry Andric// Single-instruction patterns.
62*0b57cec5SDimitry Andric
63*0b57cec5SDimitry Andric// The ALU instructions want their simm13 operands as i32 immediates.
64*0b57cec5SDimitry Andricdef as_i32imm : SDNodeXForm<imm, [{
65*0b57cec5SDimitry Andric  return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32);
66*0b57cec5SDimitry Andric}]>;
67*0b57cec5SDimitry Andricdef : Pat<(i64 simm13:$val), (ORri (i64 G0), (as_i32imm $val))>;
68*0b57cec5SDimitry Andricdef : Pat<(i64 SETHIimm:$val), (SETHIi (HI22 $val))>;
69*0b57cec5SDimitry Andric
70*0b57cec5SDimitry Andric// Double-instruction patterns.
71*0b57cec5SDimitry Andric
72*0b57cec5SDimitry Andric// All unsigned i32 immediates can be handled by sethi+or.
73*0b57cec5SDimitry Andricdef uimm32 : PatLeaf<(imm), [{ return isUInt<32>(N->getZExtValue()); }]>;
74*0b57cec5SDimitry Andricdef : Pat<(i64 uimm32:$val), (ORri (SETHIi (HI22 $val)), (LO10 $val))>,
75*0b57cec5SDimitry Andric      Requires<[Is64Bit]>;
76*0b57cec5SDimitry Andric
77*0b57cec5SDimitry Andric// All negative i33 immediates can be handled by sethi+xor.
78*0b57cec5SDimitry Andricdef nimm33 : PatLeaf<(imm), [{
79*0b57cec5SDimitry Andric  int64_t Imm = N->getSExtValue();
80*0b57cec5SDimitry Andric  return Imm < 0 && isInt<33>(Imm);
81*0b57cec5SDimitry Andric}]>;
82*0b57cec5SDimitry Andric// Bits 10-31 inverted. Same as assembler's %hix.
83*0b57cec5SDimitry Andricdef HIX22 : SDNodeXForm<imm, [{
84*0b57cec5SDimitry Andric  uint64_t Val = (~N->getZExtValue() >> 10) & ((1u << 22) - 1);
85*0b57cec5SDimitry Andric  return CurDAG->getTargetConstant(Val, SDLoc(N), MVT::i32);
86*0b57cec5SDimitry Andric}]>;
87*0b57cec5SDimitry Andric// Bits 0-9 with ones in bits 10-31. Same as assembler's %lox.
88*0b57cec5SDimitry Andricdef LOX10 : SDNodeXForm<imm, [{
89*0b57cec5SDimitry Andric  return CurDAG->getTargetConstant(~(~N->getZExtValue() & 0x3ff), SDLoc(N),
90*0b57cec5SDimitry Andric                                   MVT::i32);
91*0b57cec5SDimitry Andric}]>;
92*0b57cec5SDimitry Andricdef : Pat<(i64 nimm33:$val), (XORri (SETHIi (HIX22 $val)), (LOX10 $val))>,
93*0b57cec5SDimitry Andric      Requires<[Is64Bit]>;
94*0b57cec5SDimitry Andric
95*0b57cec5SDimitry Andric// More possible patterns:
96*0b57cec5SDimitry Andric//
97*0b57cec5SDimitry Andric//   (sllx sethi, n)
98*0b57cec5SDimitry Andric//   (sllx simm13, n)
99*0b57cec5SDimitry Andric//
100*0b57cec5SDimitry Andric// 3 instrs:
101*0b57cec5SDimitry Andric//
102*0b57cec5SDimitry Andric//   (xor (sllx sethi), simm13)
103*0b57cec5SDimitry Andric//   (sllx (xor sethi, simm13))
104*0b57cec5SDimitry Andric//
105*0b57cec5SDimitry Andric// 4 instrs:
106*0b57cec5SDimitry Andric//
107*0b57cec5SDimitry Andric//   (or sethi, (sllx sethi))
108*0b57cec5SDimitry Andric//   (xnor sethi, (sllx sethi))
109*0b57cec5SDimitry Andric//
110*0b57cec5SDimitry Andric// 5 instrs:
111*0b57cec5SDimitry Andric//
112*0b57cec5SDimitry Andric//   (or (sllx sethi), (or sethi, simm13))
113*0b57cec5SDimitry Andric//   (xnor (sllx sethi), (or sethi, simm13))
114*0b57cec5SDimitry Andric//   (or (sllx sethi), (sllx sethi))
115*0b57cec5SDimitry Andric//   (xnor (sllx sethi), (sllx sethi))
116*0b57cec5SDimitry Andric//
117*0b57cec5SDimitry Andric// Worst case is 6 instrs:
118*0b57cec5SDimitry Andric//
119*0b57cec5SDimitry Andric//   (or (sllx (or sethi, simmm13)), (or sethi, simm13))
120*0b57cec5SDimitry Andric
121*0b57cec5SDimitry Andric// Bits 42-63, same as assembler's %hh.
122*0b57cec5SDimitry Andricdef HH22 : SDNodeXForm<imm, [{
123*0b57cec5SDimitry Andric  uint64_t Val = (N->getZExtValue() >> 42) & ((1u << 22) - 1);
124*0b57cec5SDimitry Andric  return CurDAG->getTargetConstant(Val, SDLoc(N), MVT::i32);
125*0b57cec5SDimitry Andric}]>;
126*0b57cec5SDimitry Andric// Bits 32-41, same as assembler's %hm.
127*0b57cec5SDimitry Andricdef HM10 : SDNodeXForm<imm, [{
128*0b57cec5SDimitry Andric  uint64_t Val = (N->getZExtValue() >> 32) & ((1u << 10) - 1);
129*0b57cec5SDimitry Andric  return CurDAG->getTargetConstant(Val, SDLoc(N), MVT::i32);
130*0b57cec5SDimitry Andric}]>;
131*0b57cec5SDimitry Andricdef : Pat<(i64 imm:$val),
132*0b57cec5SDimitry Andric          (ORrr (SLLXri (ORri (SETHIi (HH22 $val)), (HM10 $val)), (i32 32)),
133*0b57cec5SDimitry Andric                (ORri (SETHIi (HI22 $val)), (LO10 $val)))>,
134*0b57cec5SDimitry Andric      Requires<[Is64Bit]>;
135*0b57cec5SDimitry Andric
136*0b57cec5SDimitry Andric
137*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
138*0b57cec5SDimitry Andric// 64-bit Integer Arithmetic and Logic.
139*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
140*0b57cec5SDimitry Andric
141*0b57cec5SDimitry Andriclet Predicates = [Is64Bit] in {
142*0b57cec5SDimitry Andric
143*0b57cec5SDimitry Andric// Register-register instructions.
144*0b57cec5SDimitry Andriclet isCodeGenOnly = 1 in {
145*0b57cec5SDimitry Andricdefm ANDX    : F3_12<"and", 0b000001, and, I64Regs, i64, i64imm>;
146*0b57cec5SDimitry Andricdefm ORX     : F3_12<"or",  0b000010, or,  I64Regs, i64, i64imm>;
147*0b57cec5SDimitry Andricdefm XORX    : F3_12<"xor", 0b000011, xor, I64Regs, i64, i64imm>;
148*0b57cec5SDimitry Andric
149*0b57cec5SDimitry Andricdef ANDXNrr  : F3_1<2, 0b000101,
150*0b57cec5SDimitry Andric                 (outs I64Regs:$dst), (ins I64Regs:$b, I64Regs:$c),
151*0b57cec5SDimitry Andric                 "andn $b, $c, $dst",
152*0b57cec5SDimitry Andric                 [(set i64:$dst, (and i64:$b, (not i64:$c)))]>;
153*0b57cec5SDimitry Andricdef ORXNrr   : F3_1<2, 0b000110,
154*0b57cec5SDimitry Andric                 (outs I64Regs:$dst), (ins I64Regs:$b, I64Regs:$c),
155*0b57cec5SDimitry Andric                 "orn $b, $c, $dst",
156*0b57cec5SDimitry Andric                 [(set i64:$dst, (or i64:$b, (not i64:$c)))]>;
157*0b57cec5SDimitry Andricdef XNORXrr  : F3_1<2, 0b000111,
158*0b57cec5SDimitry Andric                   (outs I64Regs:$dst), (ins I64Regs:$b, I64Regs:$c),
159*0b57cec5SDimitry Andric                   "xnor $b, $c, $dst",
160*0b57cec5SDimitry Andric                   [(set i64:$dst, (not (xor i64:$b, i64:$c)))]>;
161*0b57cec5SDimitry Andric
162*0b57cec5SDimitry Andricdefm ADDX    : F3_12<"add", 0b000000, add, I64Regs, i64, i64imm>;
163*0b57cec5SDimitry Andricdefm SUBX    : F3_12<"sub", 0b000100, sub, I64Regs, i64, i64imm>;
164*0b57cec5SDimitry Andric
165*0b57cec5SDimitry Andricdef TLS_ADDXrr : F3_1<2, 0b000000, (outs I64Regs:$rd),
166*0b57cec5SDimitry Andric                   (ins I64Regs:$rs1, I64Regs:$rs2, TLSSym:$sym),
167*0b57cec5SDimitry Andric                   "add $rs1, $rs2, $rd, $sym",
168*0b57cec5SDimitry Andric                   [(set i64:$rd,
169*0b57cec5SDimitry Andric                       (tlsadd i64:$rs1, i64:$rs2, tglobaltlsaddr:$sym))]>;
170*0b57cec5SDimitry Andric
171*0b57cec5SDimitry Andric// "LEA" form of add
172*0b57cec5SDimitry Andricdef LEAX_ADDri : F3_2<2, 0b000000,
173*0b57cec5SDimitry Andric                     (outs I64Regs:$dst), (ins MEMri:$addr),
174*0b57cec5SDimitry Andric                     "add ${addr:arith}, $dst",
175*0b57cec5SDimitry Andric                     [(set iPTR:$dst, ADDRri:$addr)]>;
176*0b57cec5SDimitry Andric}
177*0b57cec5SDimitry Andric
178*0b57cec5SDimitry Andricdef : Pat<(SPcmpicc i64:$a, i64:$b), (CMPrr $a, $b)>;
179*0b57cec5SDimitry Andricdef : Pat<(SPcmpicc i64:$a, (i64 simm13:$b)), (CMPri $a, (as_i32imm $b))>;
180*0b57cec5SDimitry Andricdef : Pat<(ctpop i64:$src), (POPCrr $src)>;
181*0b57cec5SDimitry Andric
182*0b57cec5SDimitry Andric} // Predicates = [Is64Bit]
183*0b57cec5SDimitry Andric
184*0b57cec5SDimitry Andric
185*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
186*0b57cec5SDimitry Andric// 64-bit Integer Multiply and Divide.
187*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
188*0b57cec5SDimitry Andric
189*0b57cec5SDimitry Andriclet Predicates = [Is64Bit] in {
190*0b57cec5SDimitry Andric
191*0b57cec5SDimitry Andricdef MULXrr : F3_1<2, 0b001001,
192*0b57cec5SDimitry Andric                  (outs I64Regs:$rd), (ins I64Regs:$rs1, I64Regs:$rs2),
193*0b57cec5SDimitry Andric                  "mulx $rs1, $rs2, $rd",
194*0b57cec5SDimitry Andric                  [(set i64:$rd, (mul i64:$rs1, i64:$rs2))]>;
195*0b57cec5SDimitry Andricdef MULXri : F3_2<2, 0b001001,
196*0b57cec5SDimitry Andric                  (outs IntRegs:$rd), (ins IntRegs:$rs1, i64imm:$simm13),
197*0b57cec5SDimitry Andric                  "mulx $rs1, $simm13, $rd",
198*0b57cec5SDimitry Andric                  [(set i64:$rd, (mul i64:$rs1, (i64 simm13:$simm13)))]>;
199*0b57cec5SDimitry Andric
200*0b57cec5SDimitry Andric// Division can trap.
201*0b57cec5SDimitry Andriclet hasSideEffects = 1 in {
202*0b57cec5SDimitry Andricdef SDIVXrr : F3_1<2, 0b101101,
203*0b57cec5SDimitry Andric                   (outs I64Regs:$rd), (ins I64Regs:$rs1, I64Regs:$rs2),
204*0b57cec5SDimitry Andric                   "sdivx $rs1, $rs2, $rd",
205*0b57cec5SDimitry Andric                   [(set i64:$rd, (sdiv i64:$rs1, i64:$rs2))]>;
206*0b57cec5SDimitry Andricdef SDIVXri : F3_2<2, 0b101101,
207*0b57cec5SDimitry Andric                   (outs IntRegs:$rd), (ins IntRegs:$rs1, i64imm:$simm13),
208*0b57cec5SDimitry Andric                   "sdivx $rs1, $simm13, $rd",
209*0b57cec5SDimitry Andric                   [(set i64:$rd, (sdiv i64:$rs1, (i64 simm13:$simm13)))]>;
210*0b57cec5SDimitry Andric
211*0b57cec5SDimitry Andricdef UDIVXrr : F3_1<2, 0b001101,
212*0b57cec5SDimitry Andric                   (outs I64Regs:$rd), (ins I64Regs:$rs1, I64Regs:$rs2),
213*0b57cec5SDimitry Andric                   "udivx $rs1, $rs2, $rd",
214*0b57cec5SDimitry Andric                   [(set i64:$rd, (udiv i64:$rs1, i64:$rs2))]>;
215*0b57cec5SDimitry Andricdef UDIVXri : F3_2<2, 0b001101,
216*0b57cec5SDimitry Andric                   (outs IntRegs:$rd), (ins IntRegs:$rs1, i64imm:$simm13),
217*0b57cec5SDimitry Andric                   "udivx $rs1, $simm13, $rd",
218*0b57cec5SDimitry Andric                   [(set i64:$rd, (udiv i64:$rs1, (i64 simm13:$simm13)))]>;
219*0b57cec5SDimitry Andric} // hasSideEffects = 1
220*0b57cec5SDimitry Andric
221*0b57cec5SDimitry Andric} // Predicates = [Is64Bit]
222*0b57cec5SDimitry Andric
223*0b57cec5SDimitry Andric
224*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
225*0b57cec5SDimitry Andric// 64-bit Loads and Stores.
226*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
227*0b57cec5SDimitry Andric//
228*0b57cec5SDimitry Andric// All the 32-bit loads and stores are available. The extending loads are sign
229*0b57cec5SDimitry Andric// or zero-extending to 64 bits. The LDrr and LDri instructions load 32 bits
230*0b57cec5SDimitry Andric// zero-extended to i64. Their mnemonic is lduw in SPARC v9 (Load Unsigned
231*0b57cec5SDimitry Andric// Word).
232*0b57cec5SDimitry Andric//
233*0b57cec5SDimitry Andric// SPARC v9 adds 64-bit loads as well as a sign-extending ldsw i32 loads.
234*0b57cec5SDimitry Andric
235*0b57cec5SDimitry Andriclet Predicates = [Is64Bit] in {
236*0b57cec5SDimitry Andric
237*0b57cec5SDimitry Andric// 64-bit loads.
238*0b57cec5SDimitry Andriclet DecoderMethod = "DecodeLoadInt" in
239*0b57cec5SDimitry Andric  defm LDX   : Load<"ldx", 0b001011, load, I64Regs, i64>;
240*0b57cec5SDimitry Andric
241*0b57cec5SDimitry Andriclet mayLoad = 1, isAsmParserOnly = 1 in
242*0b57cec5SDimitry Andric  def TLS_LDXrr : F3_1<3, 0b001011,
243*0b57cec5SDimitry Andric                       (outs IntRegs:$dst), (ins MEMrr:$addr, TLSSym:$sym),
244*0b57cec5SDimitry Andric                       "ldx [$addr], $dst, $sym",
245*0b57cec5SDimitry Andric                       [(set i64:$dst,
246*0b57cec5SDimitry Andric                           (tlsld ADDRrr:$addr, tglobaltlsaddr:$sym))]>;
247*0b57cec5SDimitry Andric
248*0b57cec5SDimitry Andric// Extending loads to i64.
249*0b57cec5SDimitry Andricdef : Pat<(i64 (zextloadi1 ADDRrr:$addr)), (LDUBrr ADDRrr:$addr)>;
250*0b57cec5SDimitry Andricdef : Pat<(i64 (zextloadi1 ADDRri:$addr)), (LDUBri ADDRri:$addr)>;
251*0b57cec5SDimitry Andricdef : Pat<(i64 (extloadi1 ADDRrr:$addr)), (LDUBrr ADDRrr:$addr)>;
252*0b57cec5SDimitry Andricdef : Pat<(i64 (extloadi1 ADDRri:$addr)), (LDUBri ADDRri:$addr)>;
253*0b57cec5SDimitry Andric
254*0b57cec5SDimitry Andricdef : Pat<(i64 (zextloadi8 ADDRrr:$addr)), (LDUBrr ADDRrr:$addr)>;
255*0b57cec5SDimitry Andricdef : Pat<(i64 (zextloadi8 ADDRri:$addr)), (LDUBri ADDRri:$addr)>;
256*0b57cec5SDimitry Andricdef : Pat<(i64 (extloadi8 ADDRrr:$addr)),  (LDUBrr ADDRrr:$addr)>;
257*0b57cec5SDimitry Andricdef : Pat<(i64 (extloadi8 ADDRri:$addr)),  (LDUBri ADDRri:$addr)>;
258*0b57cec5SDimitry Andricdef : Pat<(i64 (sextloadi8 ADDRrr:$addr)), (LDSBrr ADDRrr:$addr)>;
259*0b57cec5SDimitry Andricdef : Pat<(i64 (sextloadi8 ADDRri:$addr)), (LDSBri ADDRri:$addr)>;
260*0b57cec5SDimitry Andric
261*0b57cec5SDimitry Andricdef : Pat<(i64 (zextloadi16 ADDRrr:$addr)), (LDUHrr ADDRrr:$addr)>;
262*0b57cec5SDimitry Andricdef : Pat<(i64 (zextloadi16 ADDRri:$addr)), (LDUHri ADDRri:$addr)>;
263*0b57cec5SDimitry Andricdef : Pat<(i64 (extloadi16 ADDRrr:$addr)),  (LDUHrr ADDRrr:$addr)>;
264*0b57cec5SDimitry Andricdef : Pat<(i64 (extloadi16 ADDRri:$addr)),  (LDUHri ADDRri:$addr)>;
265*0b57cec5SDimitry Andricdef : Pat<(i64 (sextloadi16 ADDRrr:$addr)), (LDSHrr ADDRrr:$addr)>;
266*0b57cec5SDimitry Andricdef : Pat<(i64 (sextloadi16 ADDRri:$addr)), (LDSHri ADDRri:$addr)>;
267*0b57cec5SDimitry Andric
268*0b57cec5SDimitry Andricdef : Pat<(i64 (zextloadi32 ADDRrr:$addr)), (LDrr ADDRrr:$addr)>;
269*0b57cec5SDimitry Andricdef : Pat<(i64 (zextloadi32 ADDRri:$addr)), (LDri ADDRri:$addr)>;
270*0b57cec5SDimitry Andricdef : Pat<(i64 (extloadi32 ADDRrr:$addr)),  (LDrr ADDRrr:$addr)>;
271*0b57cec5SDimitry Andricdef : Pat<(i64 (extloadi32 ADDRri:$addr)),  (LDri ADDRri:$addr)>;
272*0b57cec5SDimitry Andric
273*0b57cec5SDimitry Andric// Sign-extending load of i32 into i64 is a new SPARC v9 instruction.
274*0b57cec5SDimitry Andriclet DecoderMethod = "DecodeLoadInt" in
275*0b57cec5SDimitry Andric  defm LDSW   : Load<"ldsw", 0b001000, sextloadi32, I64Regs, i64>;
276*0b57cec5SDimitry Andric
277*0b57cec5SDimitry Andric// 64-bit stores.
278*0b57cec5SDimitry Andriclet DecoderMethod = "DecodeStoreInt" in
279*0b57cec5SDimitry Andric  defm STX    : Store<"stx", 0b001110, store,  I64Regs, i64>;
280*0b57cec5SDimitry Andric
281*0b57cec5SDimitry Andric// Truncating stores from i64 are identical to the i32 stores.
282*0b57cec5SDimitry Andricdef : Pat<(truncstorei8  i64:$src, ADDRrr:$addr), (STBrr ADDRrr:$addr, $src)>;
283*0b57cec5SDimitry Andricdef : Pat<(truncstorei8  i64:$src, ADDRri:$addr), (STBri ADDRri:$addr, $src)>;
284*0b57cec5SDimitry Andricdef : Pat<(truncstorei16 i64:$src, ADDRrr:$addr), (STHrr ADDRrr:$addr, $src)>;
285*0b57cec5SDimitry Andricdef : Pat<(truncstorei16 i64:$src, ADDRri:$addr), (STHri ADDRri:$addr, $src)>;
286*0b57cec5SDimitry Andricdef : Pat<(truncstorei32 i64:$src, ADDRrr:$addr), (STrr  ADDRrr:$addr, $src)>;
287*0b57cec5SDimitry Andricdef : Pat<(truncstorei32 i64:$src, ADDRri:$addr), (STri  ADDRri:$addr, $src)>;
288*0b57cec5SDimitry Andric
289*0b57cec5SDimitry Andric// store 0, addr -> store %g0, addr
290*0b57cec5SDimitry Andricdef : Pat<(store (i64 0), ADDRrr:$dst), (STXrr ADDRrr:$dst, (i64 G0))>;
291*0b57cec5SDimitry Andricdef : Pat<(store (i64 0), ADDRri:$dst), (STXri ADDRri:$dst, (i64 G0))>;
292*0b57cec5SDimitry Andric
293*0b57cec5SDimitry Andric} // Predicates = [Is64Bit]
294*0b57cec5SDimitry Andric
295*0b57cec5SDimitry Andric
296*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
297*0b57cec5SDimitry Andric// 64-bit Conditionals.
298*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
299*0b57cec5SDimitry Andric
300*0b57cec5SDimitry Andric//
301*0b57cec5SDimitry Andric// Flag-setting instructions like subcc and addcc set both icc and xcc flags.
302*0b57cec5SDimitry Andric// The icc flags correspond to the 32-bit result, and the xcc are for the
303*0b57cec5SDimitry Andric// full 64-bit result.
304*0b57cec5SDimitry Andric//
305*0b57cec5SDimitry Andric// We reuse CMPICC SDNodes for compares, but use new BRXCC branch nodes for
306*0b57cec5SDimitry Andric// 64-bit compares. See LowerBR_CC.
307*0b57cec5SDimitry Andric
308*0b57cec5SDimitry Andriclet Predicates = [Is64Bit] in {
309*0b57cec5SDimitry Andric
310*0b57cec5SDimitry Andriclet Uses = [ICC], cc = 0b10 in
311*0b57cec5SDimitry Andric  defm BPX : IPredBranch<"%xcc", [(SPbrxcc bb:$imm19, imm:$cond)]>;
312*0b57cec5SDimitry Andric
313*0b57cec5SDimitry Andric// Conditional moves on %xcc.
314*0b57cec5SDimitry Andriclet Uses = [ICC], Constraints = "$f = $rd" in {
315*0b57cec5SDimitry Andriclet intcc = 1, cc = 0b10 in {
316*0b57cec5SDimitry Andricdef MOVXCCrr : F4_1<0b101100, (outs IntRegs:$rd),
317*0b57cec5SDimitry Andric                      (ins IntRegs:$rs2, IntRegs:$f, CCOp:$cond),
318*0b57cec5SDimitry Andric                      "mov$cond %xcc, $rs2, $rd",
319*0b57cec5SDimitry Andric                      [(set i32:$rd,
320*0b57cec5SDimitry Andric                       (SPselectxcc i32:$rs2, i32:$f, imm:$cond))]>;
321*0b57cec5SDimitry Andricdef MOVXCCri : F4_2<0b101100, (outs IntRegs:$rd),
322*0b57cec5SDimitry Andric                      (ins i32imm:$simm11, IntRegs:$f, CCOp:$cond),
323*0b57cec5SDimitry Andric                      "mov$cond %xcc, $simm11, $rd",
324*0b57cec5SDimitry Andric                      [(set i32:$rd,
325*0b57cec5SDimitry Andric                       (SPselectxcc simm11:$simm11, i32:$f, imm:$cond))]>;
326*0b57cec5SDimitry Andric} // cc
327*0b57cec5SDimitry Andric
328*0b57cec5SDimitry Andriclet intcc = 1, opf_cc = 0b10 in {
329*0b57cec5SDimitry Andricdef FMOVS_XCC : F4_3<0b110101, 0b000001, (outs FPRegs:$rd),
330*0b57cec5SDimitry Andric                      (ins FPRegs:$rs2, FPRegs:$f, CCOp:$cond),
331*0b57cec5SDimitry Andric                      "fmovs$cond %xcc, $rs2, $rd",
332*0b57cec5SDimitry Andric                      [(set f32:$rd,
333*0b57cec5SDimitry Andric                       (SPselectxcc f32:$rs2, f32:$f, imm:$cond))]>;
334*0b57cec5SDimitry Andricdef FMOVD_XCC : F4_3<0b110101, 0b000010, (outs DFPRegs:$rd),
335*0b57cec5SDimitry Andric                      (ins DFPRegs:$rs2, DFPRegs:$f, CCOp:$cond),
336*0b57cec5SDimitry Andric                      "fmovd$cond %xcc, $rs2, $rd",
337*0b57cec5SDimitry Andric                      [(set f64:$rd,
338*0b57cec5SDimitry Andric                       (SPselectxcc f64:$rs2, f64:$f, imm:$cond))]>;
339*0b57cec5SDimitry Andricdef FMOVQ_XCC : F4_3<0b110101, 0b000011, (outs QFPRegs:$rd),
340*0b57cec5SDimitry Andric                      (ins QFPRegs:$rs2, QFPRegs:$f, CCOp:$cond),
341*0b57cec5SDimitry Andric                      "fmovq$cond %xcc, $rs2, $rd",
342*0b57cec5SDimitry Andric                      [(set f128:$rd,
343*0b57cec5SDimitry Andric                       (SPselectxcc f128:$rs2, f128:$f, imm:$cond))]>;
344*0b57cec5SDimitry Andric} // opf_cc
345*0b57cec5SDimitry Andric} // Uses, Constraints
346*0b57cec5SDimitry Andric
347*0b57cec5SDimitry Andric// Branch On integer register with Prediction (BPr).
348*0b57cec5SDimitry Andriclet isBranch = 1, isTerminator = 1, hasDelaySlot = 1 in
349*0b57cec5SDimitry Andricmulticlass BranchOnReg<bits<3> cond, string OpcStr> {
350*0b57cec5SDimitry Andric  def napt : F2_4<cond, 0, 1, (outs), (ins I64Regs:$rs1, bprtarget16:$imm16),
351*0b57cec5SDimitry Andric             !strconcat(OpcStr, " $rs1, $imm16"), []>;
352*0b57cec5SDimitry Andric  def apt  : F2_4<cond, 1, 1, (outs), (ins I64Regs:$rs1, bprtarget16:$imm16),
353*0b57cec5SDimitry Andric             !strconcat(OpcStr, ",a $rs1, $imm16"), []>;
354*0b57cec5SDimitry Andric  def napn  : F2_4<cond, 0, 0, (outs), (ins I64Regs:$rs1, bprtarget16:$imm16),
355*0b57cec5SDimitry Andric             !strconcat(OpcStr, ",pn $rs1, $imm16"), []>;
356*0b57cec5SDimitry Andric  def apn : F2_4<cond, 1, 0, (outs), (ins I64Regs:$rs1, bprtarget16:$imm16),
357*0b57cec5SDimitry Andric             !strconcat(OpcStr, ",a,pn $rs1, $imm16"), []>;
358*0b57cec5SDimitry Andric}
359*0b57cec5SDimitry Andric
360*0b57cec5SDimitry Andricmulticlass bpr_alias<string OpcStr, Instruction NAPT, Instruction APT> {
361*0b57cec5SDimitry Andric  def : InstAlias<!strconcat(OpcStr, ",pt $rs1, $imm16"),
362*0b57cec5SDimitry Andric                  (NAPT I64Regs:$rs1, bprtarget16:$imm16), 0>;
363*0b57cec5SDimitry Andric  def : InstAlias<!strconcat(OpcStr, ",a,pt $rs1, $imm16"),
364*0b57cec5SDimitry Andric                  (APT I64Regs:$rs1, bprtarget16:$imm16), 0>;
365*0b57cec5SDimitry Andric}
366*0b57cec5SDimitry Andric
367*0b57cec5SDimitry Andricdefm BPZ   : BranchOnReg<0b001, "brz">;
368*0b57cec5SDimitry Andricdefm BPLEZ : BranchOnReg<0b010, "brlez">;
369*0b57cec5SDimitry Andricdefm BPLZ  : BranchOnReg<0b011, "brlz">;
370*0b57cec5SDimitry Andricdefm BPNZ  : BranchOnReg<0b101, "brnz">;
371*0b57cec5SDimitry Andricdefm BPGZ  : BranchOnReg<0b110, "brgz">;
372*0b57cec5SDimitry Andricdefm BPGEZ : BranchOnReg<0b111, "brgez">;
373*0b57cec5SDimitry Andric
374*0b57cec5SDimitry Andricdefm : bpr_alias<"brz",   BPZnapt,   BPZapt  >;
375*0b57cec5SDimitry Andricdefm : bpr_alias<"brlez", BPLEZnapt, BPLEZapt>;
376*0b57cec5SDimitry Andricdefm : bpr_alias<"brlz",  BPLZnapt,  BPLZapt >;
377*0b57cec5SDimitry Andricdefm : bpr_alias<"brnz",  BPNZnapt,  BPNZapt >;
378*0b57cec5SDimitry Andricdefm : bpr_alias<"brgz",  BPGZnapt,  BPGZapt >;
379*0b57cec5SDimitry Andricdefm : bpr_alias<"brgez", BPGEZnapt, BPGEZapt>;
380*0b57cec5SDimitry Andric
381*0b57cec5SDimitry Andric// Move integer register on register condition (MOVr).
382*0b57cec5SDimitry Andricmulticlass MOVR< bits<3> rcond,  string OpcStr> {
383*0b57cec5SDimitry Andric  def rr : F4_4r<0b101111, 0b00000, rcond, (outs I64Regs:$rd),
384*0b57cec5SDimitry Andric                   (ins I64Regs:$rs1, IntRegs:$rs2),
385*0b57cec5SDimitry Andric                   !strconcat(OpcStr, " $rs1, $rs2, $rd"), []>;
386*0b57cec5SDimitry Andric
387*0b57cec5SDimitry Andric  def ri : F4_4i<0b101111, rcond, (outs I64Regs:$rd),
388*0b57cec5SDimitry Andric                   (ins I64Regs:$rs1, i64imm:$simm10),
389*0b57cec5SDimitry Andric                   !strconcat(OpcStr, " $rs1, $simm10, $rd"), []>;
390*0b57cec5SDimitry Andric}
391*0b57cec5SDimitry Andric
392*0b57cec5SDimitry Andricdefm MOVRRZ  : MOVR<0b001, "movrz">;
393*0b57cec5SDimitry Andricdefm MOVRLEZ : MOVR<0b010, "movrlez">;
394*0b57cec5SDimitry Andricdefm MOVRLZ  : MOVR<0b011, "movrlz">;
395*0b57cec5SDimitry Andricdefm MOVRNZ  : MOVR<0b101, "movrnz">;
396*0b57cec5SDimitry Andricdefm MOVRGZ  : MOVR<0b110, "movrgz">;
397*0b57cec5SDimitry Andricdefm MOVRGEZ : MOVR<0b111, "movrgez">;
398*0b57cec5SDimitry Andric
399*0b57cec5SDimitry Andric// Move FP register on integer register condition (FMOVr).
400*0b57cec5SDimitry Andricmulticlass FMOVR<bits<3> rcond, string OpcStr> {
401*0b57cec5SDimitry Andric
402*0b57cec5SDimitry Andric  def S : F4_4r<0b110101, 0b00101, rcond,
403*0b57cec5SDimitry Andric                (outs FPRegs:$rd), (ins I64Regs:$rs1, FPRegs:$rs2),
404*0b57cec5SDimitry Andric                !strconcat(!strconcat("fmovrs", OpcStr)," $rs1, $rs2, $rd"),
405*0b57cec5SDimitry Andric                []>;
406*0b57cec5SDimitry Andric  def D : F4_4r<0b110101, 0b00110, rcond,
407*0b57cec5SDimitry Andric                (outs FPRegs:$rd), (ins I64Regs:$rs1, FPRegs:$rs2),
408*0b57cec5SDimitry Andric                !strconcat(!strconcat("fmovrd", OpcStr)," $rs1, $rs2, $rd"),
409*0b57cec5SDimitry Andric                []>;
410*0b57cec5SDimitry Andric  def Q : F4_4r<0b110101, 0b00111, rcond,
411*0b57cec5SDimitry Andric                (outs FPRegs:$rd), (ins I64Regs:$rs1, FPRegs:$rs2),
412*0b57cec5SDimitry Andric                !strconcat(!strconcat("fmovrq", OpcStr)," $rs1, $rs2, $rd"),
413*0b57cec5SDimitry Andric                []>, Requires<[HasHardQuad]>;
414*0b57cec5SDimitry Andric}
415*0b57cec5SDimitry Andric
416*0b57cec5SDimitry Andriclet Predicates = [HasV9] in {
417*0b57cec5SDimitry Andric  defm FMOVRZ   : FMOVR<0b001, "z">;
418*0b57cec5SDimitry Andric  defm FMOVRLEZ : FMOVR<0b010, "lez">;
419*0b57cec5SDimitry Andric  defm FMOVRLZ  : FMOVR<0b011, "lz">;
420*0b57cec5SDimitry Andric  defm FMOVRNZ  : FMOVR<0b101, "nz">;
421*0b57cec5SDimitry Andric  defm FMOVRGZ  : FMOVR<0b110, "gz">;
422*0b57cec5SDimitry Andric  defm FMOVRGEZ : FMOVR<0b111, "gez">;
423*0b57cec5SDimitry Andric}
424*0b57cec5SDimitry Andric
425*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
426*0b57cec5SDimitry Andric// 64-bit Floating Point Conversions.
427*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
428*0b57cec5SDimitry Andric
429*0b57cec5SDimitry Andriclet Predicates = [Is64Bit] in {
430*0b57cec5SDimitry Andric
431*0b57cec5SDimitry Andricdef FXTOS : F3_3u<2, 0b110100, 0b010000100,
432*0b57cec5SDimitry Andric                 (outs FPRegs:$rd), (ins DFPRegs:$rs2),
433*0b57cec5SDimitry Andric                 "fxtos $rs2, $rd",
434*0b57cec5SDimitry Andric                 [(set FPRegs:$rd, (SPxtof DFPRegs:$rs2))]>;
435*0b57cec5SDimitry Andricdef FXTOD : F3_3u<2, 0b110100, 0b010001000,
436*0b57cec5SDimitry Andric                 (outs DFPRegs:$rd), (ins DFPRegs:$rs2),
437*0b57cec5SDimitry Andric                 "fxtod $rs2, $rd",
438*0b57cec5SDimitry Andric                 [(set DFPRegs:$rd, (SPxtof DFPRegs:$rs2))]>;
439*0b57cec5SDimitry Andricdef FXTOQ : F3_3u<2, 0b110100, 0b010001100,
440*0b57cec5SDimitry Andric                 (outs QFPRegs:$rd), (ins DFPRegs:$rs2),
441*0b57cec5SDimitry Andric                 "fxtoq $rs2, $rd",
442*0b57cec5SDimitry Andric                 [(set QFPRegs:$rd, (SPxtof DFPRegs:$rs2))]>,
443*0b57cec5SDimitry Andric                 Requires<[HasHardQuad]>;
444*0b57cec5SDimitry Andric
445*0b57cec5SDimitry Andricdef FSTOX : F3_3u<2, 0b110100, 0b010000001,
446*0b57cec5SDimitry Andric                 (outs DFPRegs:$rd), (ins FPRegs:$rs2),
447*0b57cec5SDimitry Andric                 "fstox $rs2, $rd",
448*0b57cec5SDimitry Andric                 [(set DFPRegs:$rd, (SPftox FPRegs:$rs2))]>;
449*0b57cec5SDimitry Andricdef FDTOX : F3_3u<2, 0b110100, 0b010000010,
450*0b57cec5SDimitry Andric                 (outs DFPRegs:$rd), (ins DFPRegs:$rs2),
451*0b57cec5SDimitry Andric                 "fdtox $rs2, $rd",
452*0b57cec5SDimitry Andric                 [(set DFPRegs:$rd, (SPftox DFPRegs:$rs2))]>;
453*0b57cec5SDimitry Andricdef FQTOX : F3_3u<2, 0b110100, 0b010000011,
454*0b57cec5SDimitry Andric                 (outs DFPRegs:$rd), (ins QFPRegs:$rs2),
455*0b57cec5SDimitry Andric                 "fqtox $rs2, $rd",
456*0b57cec5SDimitry Andric                 [(set DFPRegs:$rd, (SPftox QFPRegs:$rs2))]>,
457*0b57cec5SDimitry Andric                 Requires<[HasHardQuad]>;
458*0b57cec5SDimitry Andric
459*0b57cec5SDimitry Andric} // Predicates = [Is64Bit]
460*0b57cec5SDimitry Andric
461*0b57cec5SDimitry Andricdef : Pat<(SPselectxcc i64:$t, i64:$f, imm:$cond),
462*0b57cec5SDimitry Andric          (MOVXCCrr $t, $f, imm:$cond)>;
463*0b57cec5SDimitry Andricdef : Pat<(SPselectxcc (i64 simm11:$t), i64:$f, imm:$cond),
464*0b57cec5SDimitry Andric          (MOVXCCri (as_i32imm $t), $f, imm:$cond)>;
465*0b57cec5SDimitry Andric
466*0b57cec5SDimitry Andricdef : Pat<(SPselecticc i64:$t, i64:$f, imm:$cond),
467*0b57cec5SDimitry Andric          (MOVICCrr $t, $f, imm:$cond)>;
468*0b57cec5SDimitry Andricdef : Pat<(SPselecticc (i64 simm11:$t), i64:$f, imm:$cond),
469*0b57cec5SDimitry Andric          (MOVICCri (as_i32imm $t), $f, imm:$cond)>;
470*0b57cec5SDimitry Andric
471*0b57cec5SDimitry Andricdef : Pat<(SPselectfcc i64:$t, i64:$f, imm:$cond),
472*0b57cec5SDimitry Andric          (MOVFCCrr $t, $f, imm:$cond)>;
473*0b57cec5SDimitry Andricdef : Pat<(SPselectfcc (i64 simm11:$t), i64:$f, imm:$cond),
474*0b57cec5SDimitry Andric          (MOVFCCri (as_i32imm $t), $f, imm:$cond)>;
475*0b57cec5SDimitry Andric
476*0b57cec5SDimitry Andric} // Predicates = [Is64Bit]
477*0b57cec5SDimitry Andric
478*0b57cec5SDimitry Andric
479*0b57cec5SDimitry Andric// 64 bit SETHI
480*0b57cec5SDimitry Andriclet Predicates = [Is64Bit], isCodeGenOnly = 1 in {
481*0b57cec5SDimitry Andricdef SETHIXi : F2_1<0b100,
482*0b57cec5SDimitry Andric                   (outs IntRegs:$rd), (ins i64imm:$imm22),
483*0b57cec5SDimitry Andric                   "sethi $imm22, $rd",
484*0b57cec5SDimitry Andric                   [(set i64:$rd, SETHIimm:$imm22)]>;
485*0b57cec5SDimitry Andric}
486*0b57cec5SDimitry Andric
487*0b57cec5SDimitry Andric// ATOMICS.
488*0b57cec5SDimitry Andriclet Predicates = [Is64Bit], Constraints = "$swap = $rd", asi = 0b10000000 in {
489*0b57cec5SDimitry Andric  def CASXrr: F3_1_asi<3, 0b111110,
490*0b57cec5SDimitry Andric                (outs I64Regs:$rd), (ins I64Regs:$rs1, I64Regs:$rs2,
491*0b57cec5SDimitry Andric                                     I64Regs:$swap),
492*0b57cec5SDimitry Andric                 "casx [$rs1], $rs2, $rd",
493*0b57cec5SDimitry Andric                 [(set i64:$rd,
494*0b57cec5SDimitry Andric                     (atomic_cmp_swap_64 i64:$rs1, i64:$rs2, i64:$swap))]>;
495*0b57cec5SDimitry Andric
496*0b57cec5SDimitry Andric} // Predicates = [Is64Bit], Constraints = ...
497*0b57cec5SDimitry Andric
498*0b57cec5SDimitry Andriclet Predicates = [Is64Bit] in {
499*0b57cec5SDimitry Andric
500*0b57cec5SDimitry Andricdef : Pat<(atomic_fence imm, imm), (MEMBARi 0xf)>;
501*0b57cec5SDimitry Andric
502*0b57cec5SDimitry Andric// atomic_load_64 addr -> load addr
503*0b57cec5SDimitry Andricdef : Pat<(i64 (atomic_load_64 ADDRrr:$src)), (LDXrr ADDRrr:$src)>;
504*0b57cec5SDimitry Andricdef : Pat<(i64 (atomic_load_64 ADDRri:$src)), (LDXri ADDRri:$src)>;
505*0b57cec5SDimitry Andric
506*0b57cec5SDimitry Andric// atomic_store_64 val, addr -> store val, addr
507*0b57cec5SDimitry Andricdef : Pat<(atomic_store_64 ADDRrr:$dst, i64:$val), (STXrr ADDRrr:$dst, $val)>;
508*0b57cec5SDimitry Andricdef : Pat<(atomic_store_64 ADDRri:$dst, i64:$val), (STXri ADDRri:$dst, $val)>;
509*0b57cec5SDimitry Andric
510*0b57cec5SDimitry Andric} // Predicates = [Is64Bit]
511*0b57cec5SDimitry Andric
512*0b57cec5SDimitry Andriclet Predicates = [Is64Bit], hasSideEffects = 1, Uses = [ICC], cc = 0b10 in
513*0b57cec5SDimitry Andric defm TXCC : TRAP<"%xcc">;
514*0b57cec5SDimitry Andric
515*0b57cec5SDimitry Andric// Global addresses, constant pool entries
516*0b57cec5SDimitry Andriclet Predicates = [Is64Bit] in {
517*0b57cec5SDimitry Andric
518*0b57cec5SDimitry Andricdef : Pat<(SPhi tglobaladdr:$in), (SETHIi tglobaladdr:$in)>;
519*0b57cec5SDimitry Andricdef : Pat<(SPlo tglobaladdr:$in), (ORXri (i64 G0), tglobaladdr:$in)>;
520*0b57cec5SDimitry Andricdef : Pat<(SPhi tconstpool:$in), (SETHIi tconstpool:$in)>;
521*0b57cec5SDimitry Andricdef : Pat<(SPlo tconstpool:$in), (ORXri (i64 G0), tconstpool:$in)>;
522*0b57cec5SDimitry Andric
523*0b57cec5SDimitry Andric// GlobalTLS addresses
524*0b57cec5SDimitry Andricdef : Pat<(SPhi tglobaltlsaddr:$in), (SETHIi tglobaltlsaddr:$in)>;
525*0b57cec5SDimitry Andricdef : Pat<(SPlo tglobaltlsaddr:$in), (ORXri (i64 G0), tglobaltlsaddr:$in)>;
526*0b57cec5SDimitry Andricdef : Pat<(add (SPhi tglobaltlsaddr:$in1), (SPlo tglobaltlsaddr:$in2)),
527*0b57cec5SDimitry Andric          (ADDXri (SETHIXi tglobaltlsaddr:$in1), (tglobaltlsaddr:$in2))>;
528*0b57cec5SDimitry Andricdef : Pat<(xor (SPhi tglobaltlsaddr:$in1), (SPlo tglobaltlsaddr:$in2)),
529*0b57cec5SDimitry Andric          (XORXri  (SETHIXi tglobaltlsaddr:$in1), (tglobaltlsaddr:$in2))>;
530*0b57cec5SDimitry Andric
531*0b57cec5SDimitry Andric// Blockaddress
532*0b57cec5SDimitry Andricdef : Pat<(SPhi tblockaddress:$in), (SETHIi tblockaddress:$in)>;
533*0b57cec5SDimitry Andricdef : Pat<(SPlo tblockaddress:$in), (ORXri (i64 G0), tblockaddress:$in)>;
534*0b57cec5SDimitry Andric
535*0b57cec5SDimitry Andric// Add reg, lo.  This is used when taking the addr of a global/constpool entry.
536*0b57cec5SDimitry Andricdef : Pat<(add iPTR:$r, (SPlo tglobaladdr:$in)), (ADDXri $r, tglobaladdr:$in)>;
537*0b57cec5SDimitry Andricdef : Pat<(add iPTR:$r, (SPlo tconstpool:$in)),  (ADDXri $r, tconstpool:$in)>;
538*0b57cec5SDimitry Andricdef : Pat<(add iPTR:$r, (SPlo tblockaddress:$in)),
539*0b57cec5SDimitry Andric                        (ADDXri $r, tblockaddress:$in)>;
540*0b57cec5SDimitry Andric}
541