xref: /freebsd/contrib/llvm-project/llvm/lib/Target/Sparc/SparcInstr64Bit.td (revision 06c3fb2749bda94cb5201f81ffdb8fa6c3161b2e)
10b57cec5SDimitry Andric//===-- SparcInstr64Bit.td - 64-bit instructions for Sparc Target ---------===//
20b57cec5SDimitry Andric//
30b57cec5SDimitry Andric// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric// See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric//
70b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric//
90b57cec5SDimitry Andric// This file contains instruction definitions and patterns needed for 64-bit
100b57cec5SDimitry Andric// code generation on SPARC v9.
110b57cec5SDimitry Andric//
120b57cec5SDimitry Andric// Some SPARC v9 instructions are defined in SparcInstrInfo.td because they can
130b57cec5SDimitry Andric// also be used in 32-bit code running on a SPARC v9 CPU.
140b57cec5SDimitry Andric//
150b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
160b57cec5SDimitry Andric
170b57cec5SDimitry Andriclet Predicates = [Is64Bit] in {
180b57cec5SDimitry Andric// The same integer registers are used for i32 and i64 values.
190b57cec5SDimitry Andric// When registers hold i32 values, the high bits are don't care.
200b57cec5SDimitry Andric// This give us free trunc and anyext.
210b57cec5SDimitry Andricdef : Pat<(i64 (anyext i32:$val)), (COPY_TO_REGCLASS $val, I64Regs)>;
220b57cec5SDimitry Andricdef : Pat<(i32 (trunc i64:$val)), (COPY_TO_REGCLASS $val, IntRegs)>;
230b57cec5SDimitry Andric
240b57cec5SDimitry Andric} // Predicates = [Is64Bit]
250b57cec5SDimitry Andric
260b57cec5SDimitry Andric
270b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
280b57cec5SDimitry Andric// 64-bit Shift Instructions.
290b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
300b57cec5SDimitry Andric//
310b57cec5SDimitry Andric// The 32-bit shift instructions are still available. The left shift srl
320b57cec5SDimitry Andric// instructions shift all 64 bits, but it only accepts a 5-bit shift amount.
330b57cec5SDimitry Andric//
340b57cec5SDimitry Andric// The srl instructions only shift the low 32 bits and clear the high 32 bits.
350b57cec5SDimitry Andric// Finally, sra shifts the low 32 bits and sign-extends to 64 bits.
360b57cec5SDimitry Andric
370b57cec5SDimitry Andriclet Predicates = [Is64Bit] in {
380b57cec5SDimitry Andric
390b57cec5SDimitry Andricdef : Pat<(i64 (zext i32:$val)), (SRLri $val, 0)>;
400b57cec5SDimitry Andricdef : Pat<(i64 (sext i32:$val)), (SRAri $val, 0)>;
410b57cec5SDimitry Andric
420b57cec5SDimitry Andricdef : Pat<(i64 (and i64:$val, 0xffffffff)), (SRLri $val, 0)>;
430b57cec5SDimitry Andricdef : Pat<(i64 (sext_inreg i64:$val, i32)), (SRAri $val, 0)>;
440b57cec5SDimitry Andric
45e8d8bef9SDimitry Andricdefm SLLX : F3_S<"sllx", 0b100101, 1, shl, i64, shift_imm6, I64Regs>;
46e8d8bef9SDimitry Andricdefm SRLX : F3_S<"srlx", 0b100110, 1, srl, i64, shift_imm6, I64Regs>;
47e8d8bef9SDimitry Andricdefm SRAX : F3_S<"srax", 0b100111, 1, sra, i64, shift_imm6, I64Regs>;
480b57cec5SDimitry Andric
490b57cec5SDimitry Andric} // Predicates = [Is64Bit]
500b57cec5SDimitry Andric
510b57cec5SDimitry Andric
520b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
530b57cec5SDimitry Andric// 64-bit Immediates.
540b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
550b57cec5SDimitry Andric//
560b57cec5SDimitry Andric// All 32-bit immediates can be materialized with sethi+or, but 64-bit
570b57cec5SDimitry Andric// immediates may require more code. There may be a point where it is
580b57cec5SDimitry Andric// preferable to use a constant pool load instead, depending on the
590b57cec5SDimitry Andric// microarchitecture.
600b57cec5SDimitry Andric
610b57cec5SDimitry Andric// Single-instruction patterns.
620b57cec5SDimitry Andric
63bdd1243dSDimitry Andric// Zero immediate.
64bdd1243dSDimitry Andricdef : Pat<(i64 0), (COPY (i64 G0))>,
65bdd1243dSDimitry Andric  Requires<[Is64Bit]>;
66bdd1243dSDimitry Andric
670b57cec5SDimitry Andric// The ALU instructions want their simm13 operands as i32 immediates.
680b57cec5SDimitry Andricdef as_i32imm : SDNodeXForm<imm, [{
690b57cec5SDimitry Andric  return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32);
700b57cec5SDimitry Andric}]>;
710b57cec5SDimitry Andricdef : Pat<(i64 simm13:$val), (ORri (i64 G0), (as_i32imm $val))>;
720b57cec5SDimitry Andricdef : Pat<(i64 SETHIimm:$val), (SETHIi (HI22 $val))>;
730b57cec5SDimitry Andric
740b57cec5SDimitry Andric// Double-instruction patterns.
750b57cec5SDimitry Andric
760b57cec5SDimitry Andric// All unsigned i32 immediates can be handled by sethi+or.
770b57cec5SDimitry Andricdef uimm32 : PatLeaf<(imm), [{ return isUInt<32>(N->getZExtValue()); }]>;
780b57cec5SDimitry Andricdef : Pat<(i64 uimm32:$val), (ORri (SETHIi (HI22 $val)), (LO10 $val))>,
790b57cec5SDimitry Andric      Requires<[Is64Bit]>;
800b57cec5SDimitry Andric
810b57cec5SDimitry Andric// All negative i33 immediates can be handled by sethi+xor.
820b57cec5SDimitry Andricdef nimm33 : PatLeaf<(imm), [{
830b57cec5SDimitry Andric  int64_t Imm = N->getSExtValue();
840b57cec5SDimitry Andric  return Imm < 0 && isInt<33>(Imm);
850b57cec5SDimitry Andric}]>;
860b57cec5SDimitry Andric// Bits 10-31 inverted. Same as assembler's %hix.
870b57cec5SDimitry Andricdef HIX22 : SDNodeXForm<imm, [{
880b57cec5SDimitry Andric  uint64_t Val = (~N->getZExtValue() >> 10) & ((1u << 22) - 1);
890b57cec5SDimitry Andric  return CurDAG->getTargetConstant(Val, SDLoc(N), MVT::i32);
900b57cec5SDimitry Andric}]>;
910b57cec5SDimitry Andric// Bits 0-9 with ones in bits 10-31. Same as assembler's %lox.
920b57cec5SDimitry Andricdef LOX10 : SDNodeXForm<imm, [{
930b57cec5SDimitry Andric  return CurDAG->getTargetConstant(~(~N->getZExtValue() & 0x3ff), SDLoc(N),
940b57cec5SDimitry Andric                                   MVT::i32);
950b57cec5SDimitry Andric}]>;
960b57cec5SDimitry Andricdef : Pat<(i64 nimm33:$val), (XORri (SETHIi (HIX22 $val)), (LOX10 $val))>,
970b57cec5SDimitry Andric      Requires<[Is64Bit]>;
980b57cec5SDimitry Andric
990b57cec5SDimitry Andric// More possible patterns:
1000b57cec5SDimitry Andric//
1010b57cec5SDimitry Andric//   (sllx sethi, n)
1020b57cec5SDimitry Andric//   (sllx simm13, n)
1030b57cec5SDimitry Andric//
1040b57cec5SDimitry Andric// 3 instrs:
1050b57cec5SDimitry Andric//
1060b57cec5SDimitry Andric//   (xor (sllx sethi), simm13)
1070b57cec5SDimitry Andric//   (sllx (xor sethi, simm13))
1080b57cec5SDimitry Andric//
1090b57cec5SDimitry Andric// 4 instrs:
1100b57cec5SDimitry Andric//
1110b57cec5SDimitry Andric//   (or sethi, (sllx sethi))
1120b57cec5SDimitry Andric//   (xnor sethi, (sllx sethi))
1130b57cec5SDimitry Andric//
1140b57cec5SDimitry Andric// 5 instrs:
1150b57cec5SDimitry Andric//
1160b57cec5SDimitry Andric//   (or (sllx sethi), (or sethi, simm13))
1170b57cec5SDimitry Andric//   (xnor (sllx sethi), (or sethi, simm13))
1180b57cec5SDimitry Andric//   (or (sllx sethi), (sllx sethi))
1190b57cec5SDimitry Andric//   (xnor (sllx sethi), (sllx sethi))
1200b57cec5SDimitry Andric//
1210b57cec5SDimitry Andric// Worst case is 6 instrs:
1220b57cec5SDimitry Andric//
1230b57cec5SDimitry Andric//   (or (sllx (or sethi, simmm13)), (or sethi, simm13))
1240b57cec5SDimitry Andric
1250b57cec5SDimitry Andric// Bits 42-63, same as assembler's %hh.
1260b57cec5SDimitry Andricdef HH22 : SDNodeXForm<imm, [{
1270b57cec5SDimitry Andric  uint64_t Val = (N->getZExtValue() >> 42) & ((1u << 22) - 1);
1280b57cec5SDimitry Andric  return CurDAG->getTargetConstant(Val, SDLoc(N), MVT::i32);
1290b57cec5SDimitry Andric}]>;
1300b57cec5SDimitry Andric// Bits 32-41, same as assembler's %hm.
1310b57cec5SDimitry Andricdef HM10 : SDNodeXForm<imm, [{
1320b57cec5SDimitry Andric  uint64_t Val = (N->getZExtValue() >> 32) & ((1u << 10) - 1);
1330b57cec5SDimitry Andric  return CurDAG->getTargetConstant(Val, SDLoc(N), MVT::i32);
1340b57cec5SDimitry Andric}]>;
1350b57cec5SDimitry Andricdef : Pat<(i64 imm:$val),
1360b57cec5SDimitry Andric          (ORrr (SLLXri (ORri (SETHIi (HH22 $val)), (HM10 $val)), (i32 32)),
1370b57cec5SDimitry Andric                (ORri (SETHIi (HI22 $val)), (LO10 $val)))>,
1380b57cec5SDimitry Andric      Requires<[Is64Bit]>;
1390b57cec5SDimitry Andric
1400b57cec5SDimitry Andric
1410b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
1420b57cec5SDimitry Andric// 64-bit Integer Arithmetic and Logic.
1430b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
1440b57cec5SDimitry Andric
1450b57cec5SDimitry Andriclet Predicates = [Is64Bit] in {
1460b57cec5SDimitry Andric
1470b57cec5SDimitry Andric// Register-register instructions.
1480b57cec5SDimitry Andriclet isCodeGenOnly = 1 in {
1490b57cec5SDimitry Andricdefm ANDX    : F3_12<"and", 0b000001, and, I64Regs, i64, i64imm>;
1500b57cec5SDimitry Andricdefm ORX     : F3_12<"or",  0b000010, or,  I64Regs, i64, i64imm>;
1510b57cec5SDimitry Andricdefm XORX    : F3_12<"xor", 0b000011, xor, I64Regs, i64, i64imm>;
1520b57cec5SDimitry Andric
1530b57cec5SDimitry Andricdef ANDXNrr  : F3_1<2, 0b000101,
154bdd1243dSDimitry Andric                 (outs I64Regs:$rd), (ins I64Regs:$rs1, I64Regs:$rs2),
155bdd1243dSDimitry Andric                 "andn $rs1, $rs2, $rd",
156bdd1243dSDimitry Andric                 [(set i64:$rd, (and i64:$rs1, (not i64:$rs2)))]>;
1570b57cec5SDimitry Andricdef ORXNrr   : F3_1<2, 0b000110,
158bdd1243dSDimitry Andric                 (outs I64Regs:$rd), (ins I64Regs:$rs1, I64Regs:$rs2),
159bdd1243dSDimitry Andric                 "orn $rs1, $rs2, $rd",
160bdd1243dSDimitry Andric                 [(set i64:$rd, (or i64:$rs1, (not i64:$rs2)))]>;
1610b57cec5SDimitry Andricdef XNORXrr  : F3_1<2, 0b000111,
162bdd1243dSDimitry Andric                   (outs I64Regs:$rd), (ins I64Regs:$rs1, I64Regs:$rs2),
163bdd1243dSDimitry Andric                   "xnor $rs1, $rs2, $rd",
164bdd1243dSDimitry Andric                   [(set i64:$rd, (not (xor i64:$rs1, i64:$rs2)))]>;
1650b57cec5SDimitry Andric
1660b57cec5SDimitry Andricdefm ADDX    : F3_12<"add", 0b000000, add, I64Regs, i64, i64imm>;
1670b57cec5SDimitry Andricdefm SUBX    : F3_12<"sub", 0b000100, sub, I64Regs, i64, i64imm>;
1680b57cec5SDimitry Andric
1690b57cec5SDimitry Andricdef TLS_ADDXrr : F3_1<2, 0b000000, (outs I64Regs:$rd),
17081ad6265SDimitry Andric                   (ins I64Regs:$rs1, I64Regs:$rs2, TailRelocSymTLSAdd:$sym),
1710b57cec5SDimitry Andric                   "add $rs1, $rs2, $rd, $sym",
1720b57cec5SDimitry Andric                   [(set i64:$rd,
1730b57cec5SDimitry Andric                       (tlsadd i64:$rs1, i64:$rs2, tglobaltlsaddr:$sym))]>;
1740b57cec5SDimitry Andric
1750b57cec5SDimitry Andric// "LEA" form of add
1760b57cec5SDimitry Andricdef LEAX_ADDri : F3_2<2, 0b000000,
177bdd1243dSDimitry Andric                     (outs I64Regs:$rd), (ins (MEMri $rs1, $simm13):$addr),
178bdd1243dSDimitry Andric                     "add ${addr:arith}, $rd",
179bdd1243dSDimitry Andric                     [(set iPTR:$rd, ADDRri:$addr)]>;
1800b57cec5SDimitry Andric}
1810b57cec5SDimitry Andric
1820b57cec5SDimitry Andricdef : Pat<(SPcmpicc i64:$a, i64:$b), (CMPrr $a, $b)>;
1830b57cec5SDimitry Andricdef : Pat<(SPcmpicc i64:$a, (i64 simm13:$b)), (CMPri $a, (as_i32imm $b))>;
1848bcb0991SDimitry Andricdef : Pat<(i64 (ctpop i64:$src)), (POPCrr $src)>;
1850b57cec5SDimitry Andric
1860b57cec5SDimitry Andric} // Predicates = [Is64Bit]
1870b57cec5SDimitry Andric
1880b57cec5SDimitry Andric
1890b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
1900b57cec5SDimitry Andric// 64-bit Integer Multiply and Divide.
1910b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
1920b57cec5SDimitry Andric
1930b57cec5SDimitry Andriclet Predicates = [Is64Bit] in {
1940b57cec5SDimitry Andric
1950b57cec5SDimitry Andricdef MULXrr : F3_1<2, 0b001001,
1960b57cec5SDimitry Andric                  (outs I64Regs:$rd), (ins I64Regs:$rs1, I64Regs:$rs2),
1970b57cec5SDimitry Andric                  "mulx $rs1, $rs2, $rd",
1980b57cec5SDimitry Andric                  [(set i64:$rd, (mul i64:$rs1, i64:$rs2))]>;
1990b57cec5SDimitry Andricdef MULXri : F3_2<2, 0b001001,
2000b57cec5SDimitry Andric                  (outs IntRegs:$rd), (ins IntRegs:$rs1, i64imm:$simm13),
2010b57cec5SDimitry Andric                  "mulx $rs1, $simm13, $rd",
2020b57cec5SDimitry Andric                  [(set i64:$rd, (mul i64:$rs1, (i64 simm13:$simm13)))]>;
2030b57cec5SDimitry Andric
2040b57cec5SDimitry Andric// Division can trap.
2050b57cec5SDimitry Andriclet hasSideEffects = 1 in {
2060b57cec5SDimitry Andricdef SDIVXrr : F3_1<2, 0b101101,
2070b57cec5SDimitry Andric                   (outs I64Regs:$rd), (ins I64Regs:$rs1, I64Regs:$rs2),
2080b57cec5SDimitry Andric                   "sdivx $rs1, $rs2, $rd",
2090b57cec5SDimitry Andric                   [(set i64:$rd, (sdiv i64:$rs1, i64:$rs2))]>;
2100b57cec5SDimitry Andricdef SDIVXri : F3_2<2, 0b101101,
2110b57cec5SDimitry Andric                   (outs IntRegs:$rd), (ins IntRegs:$rs1, i64imm:$simm13),
2120b57cec5SDimitry Andric                   "sdivx $rs1, $simm13, $rd",
2130b57cec5SDimitry Andric                   [(set i64:$rd, (sdiv i64:$rs1, (i64 simm13:$simm13)))]>;
2140b57cec5SDimitry Andric
2150b57cec5SDimitry Andricdef UDIVXrr : F3_1<2, 0b001101,
2160b57cec5SDimitry Andric                   (outs I64Regs:$rd), (ins I64Regs:$rs1, I64Regs:$rs2),
2170b57cec5SDimitry Andric                   "udivx $rs1, $rs2, $rd",
2180b57cec5SDimitry Andric                   [(set i64:$rd, (udiv i64:$rs1, i64:$rs2))]>;
2190b57cec5SDimitry Andricdef UDIVXri : F3_2<2, 0b001101,
2200b57cec5SDimitry Andric                   (outs IntRegs:$rd), (ins IntRegs:$rs1, i64imm:$simm13),
2210b57cec5SDimitry Andric                   "udivx $rs1, $simm13, $rd",
2220b57cec5SDimitry Andric                   [(set i64:$rd, (udiv i64:$rs1, (i64 simm13:$simm13)))]>;
2230b57cec5SDimitry Andric} // hasSideEffects = 1
2240b57cec5SDimitry Andric
2250b57cec5SDimitry Andric} // Predicates = [Is64Bit]
2260b57cec5SDimitry Andric
2270b57cec5SDimitry Andric
2280b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
2290b57cec5SDimitry Andric// 64-bit Loads and Stores.
2300b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
2310b57cec5SDimitry Andric//
2320b57cec5SDimitry Andric// All the 32-bit loads and stores are available. The extending loads are sign
2330b57cec5SDimitry Andric// or zero-extending to 64 bits. The LDrr and LDri instructions load 32 bits
2340b57cec5SDimitry Andric// zero-extended to i64. Their mnemonic is lduw in SPARC v9 (Load Unsigned
2350b57cec5SDimitry Andric// Word).
2360b57cec5SDimitry Andric//
2370b57cec5SDimitry Andric// SPARC v9 adds 64-bit loads as well as a sign-extending ldsw i32 loads.
2380b57cec5SDimitry Andric
2390b57cec5SDimitry Andriclet Predicates = [Is64Bit] in {
2400b57cec5SDimitry Andric
2410b57cec5SDimitry Andric// 64-bit loads.
2420b57cec5SDimitry Andricdefm LDX   : Load<"ldx", 0b001011, load, I64Regs, i64>;
2430b57cec5SDimitry Andric
24481ad6265SDimitry Andriclet mayLoad = 1, isAsmParserOnly = 1 in {
2450b57cec5SDimitry Andric  def TLS_LDXrr : F3_1<3, 0b001011,
246bdd1243dSDimitry Andric                       (outs IntRegs:$rd),
247bdd1243dSDimitry Andric                       (ins (MEMrr $rs1, $rs2):$addr, TailRelocSymTLSLoad:$sym),
248bdd1243dSDimitry Andric                       "ldx [$addr], $rd, $sym",
249bdd1243dSDimitry Andric                       [(set i64:$rd,
2500b57cec5SDimitry Andric                           (tlsld ADDRrr:$addr, tglobaltlsaddr:$sym))]>;
25181ad6265SDimitry Andric  def GDOP_LDXrr : F3_1<3, 0b001011,
252bdd1243dSDimitry Andric                       (outs I64Regs:$rd),
253bdd1243dSDimitry Andric                       (ins (MEMrr $rs1, $rs2):$addr, TailRelocSymGOTLoad:$sym),
254bdd1243dSDimitry Andric                       "ldx [$addr], $rd, $sym",
255bdd1243dSDimitry Andric                       [(set i64:$rd,
25681ad6265SDimitry Andric                           (load_gdop ADDRrr:$addr, tglobaladdr:$sym))]>;
25781ad6265SDimitry Andric}
2580b57cec5SDimitry Andric
2590b57cec5SDimitry Andric// Extending loads to i64.
2600b57cec5SDimitry Andricdef : Pat<(i64 (zextloadi1 ADDRrr:$addr)), (LDUBrr ADDRrr:$addr)>;
2610b57cec5SDimitry Andricdef : Pat<(i64 (zextloadi1 ADDRri:$addr)), (LDUBri ADDRri:$addr)>;
2620b57cec5SDimitry Andricdef : Pat<(i64 (extloadi1 ADDRrr:$addr)), (LDUBrr ADDRrr:$addr)>;
2630b57cec5SDimitry Andricdef : Pat<(i64 (extloadi1 ADDRri:$addr)), (LDUBri ADDRri:$addr)>;
2640b57cec5SDimitry Andric
2650b57cec5SDimitry Andricdef : Pat<(i64 (zextloadi8 ADDRrr:$addr)), (LDUBrr ADDRrr:$addr)>;
2660b57cec5SDimitry Andricdef : Pat<(i64 (zextloadi8 ADDRri:$addr)), (LDUBri ADDRri:$addr)>;
2670b57cec5SDimitry Andricdef : Pat<(i64 (extloadi8 ADDRrr:$addr)),  (LDUBrr ADDRrr:$addr)>;
2680b57cec5SDimitry Andricdef : Pat<(i64 (extloadi8 ADDRri:$addr)),  (LDUBri ADDRri:$addr)>;
2690b57cec5SDimitry Andricdef : Pat<(i64 (sextloadi8 ADDRrr:$addr)), (LDSBrr ADDRrr:$addr)>;
2700b57cec5SDimitry Andricdef : Pat<(i64 (sextloadi8 ADDRri:$addr)), (LDSBri ADDRri:$addr)>;
2710b57cec5SDimitry Andric
2720b57cec5SDimitry Andricdef : Pat<(i64 (zextloadi16 ADDRrr:$addr)), (LDUHrr ADDRrr:$addr)>;
2730b57cec5SDimitry Andricdef : Pat<(i64 (zextloadi16 ADDRri:$addr)), (LDUHri ADDRri:$addr)>;
2740b57cec5SDimitry Andricdef : Pat<(i64 (extloadi16 ADDRrr:$addr)),  (LDUHrr ADDRrr:$addr)>;
2750b57cec5SDimitry Andricdef : Pat<(i64 (extloadi16 ADDRri:$addr)),  (LDUHri ADDRri:$addr)>;
2760b57cec5SDimitry Andricdef : Pat<(i64 (sextloadi16 ADDRrr:$addr)), (LDSHrr ADDRrr:$addr)>;
2770b57cec5SDimitry Andricdef : Pat<(i64 (sextloadi16 ADDRri:$addr)), (LDSHri ADDRri:$addr)>;
2780b57cec5SDimitry Andric
2790b57cec5SDimitry Andricdef : Pat<(i64 (zextloadi32 ADDRrr:$addr)), (LDrr ADDRrr:$addr)>;
2800b57cec5SDimitry Andricdef : Pat<(i64 (zextloadi32 ADDRri:$addr)), (LDri ADDRri:$addr)>;
2810b57cec5SDimitry Andricdef : Pat<(i64 (extloadi32 ADDRrr:$addr)),  (LDrr ADDRrr:$addr)>;
2820b57cec5SDimitry Andricdef : Pat<(i64 (extloadi32 ADDRri:$addr)),  (LDri ADDRri:$addr)>;
2830b57cec5SDimitry Andric
2840b57cec5SDimitry Andric// Sign-extending load of i32 into i64 is a new SPARC v9 instruction.
2850b57cec5SDimitry Andricdefm LDSW   : Load<"ldsw", 0b001000, sextloadi32, I64Regs, i64>;
2860b57cec5SDimitry Andric
2870b57cec5SDimitry Andric// 64-bit stores.
2880b57cec5SDimitry Andricdefm STX    : Store<"stx", 0b001110, store,  I64Regs, i64>;
2890b57cec5SDimitry Andric
2900b57cec5SDimitry Andric// Truncating stores from i64 are identical to the i32 stores.
2910b57cec5SDimitry Andricdef : Pat<(truncstorei8  i64:$src, ADDRrr:$addr), (STBrr ADDRrr:$addr, $src)>;
2920b57cec5SDimitry Andricdef : Pat<(truncstorei8  i64:$src, ADDRri:$addr), (STBri ADDRri:$addr, $src)>;
2930b57cec5SDimitry Andricdef : Pat<(truncstorei16 i64:$src, ADDRrr:$addr), (STHrr ADDRrr:$addr, $src)>;
2940b57cec5SDimitry Andricdef : Pat<(truncstorei16 i64:$src, ADDRri:$addr), (STHri ADDRri:$addr, $src)>;
2950b57cec5SDimitry Andricdef : Pat<(truncstorei32 i64:$src, ADDRrr:$addr), (STrr  ADDRrr:$addr, $src)>;
2960b57cec5SDimitry Andricdef : Pat<(truncstorei32 i64:$src, ADDRri:$addr), (STri  ADDRri:$addr, $src)>;
2970b57cec5SDimitry Andric
2980b57cec5SDimitry Andric// store 0, addr -> store %g0, addr
2990b57cec5SDimitry Andricdef : Pat<(store (i64 0), ADDRrr:$dst), (STXrr ADDRrr:$dst, (i64 G0))>;
3000b57cec5SDimitry Andricdef : Pat<(store (i64 0), ADDRri:$dst), (STXri ADDRri:$dst, (i64 G0))>;
3010b57cec5SDimitry Andric
3020b57cec5SDimitry Andric} // Predicates = [Is64Bit]
3030b57cec5SDimitry Andric
3040b57cec5SDimitry Andric
3050b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
3060b57cec5SDimitry Andric// 64-bit Conditionals.
3070b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
3080b57cec5SDimitry Andric
3090b57cec5SDimitry Andric//
3100b57cec5SDimitry Andric// Flag-setting instructions like subcc and addcc set both icc and xcc flags.
3110b57cec5SDimitry Andric// The icc flags correspond to the 32-bit result, and the xcc are for the
3120b57cec5SDimitry Andric// full 64-bit result.
3130b57cec5SDimitry Andric//
314bdd1243dSDimitry Andric// We reuse CMPICC SDNodes for compares, but use new BPXCC branch nodes for
3150b57cec5SDimitry Andric// 64-bit compares. See LowerBR_CC.
3160b57cec5SDimitry Andric
3170b57cec5SDimitry Andriclet Predicates = [Is64Bit] in {
3180b57cec5SDimitry Andric
3190b57cec5SDimitry Andriclet Uses = [ICC], cc = 0b10 in
320bdd1243dSDimitry Andric  defm BPX : IPredBranch<"%xcc", [(SPbpxcc bb:$imm19, imm:$cond)]>;
3210b57cec5SDimitry Andric
3220b57cec5SDimitry Andric// Conditional moves on %xcc.
3230b57cec5SDimitry Andriclet Uses = [ICC], Constraints = "$f = $rd" in {
3240b57cec5SDimitry Andriclet intcc = 1, cc = 0b10 in {
3250b57cec5SDimitry Andricdef MOVXCCrr : F4_1<0b101100, (outs IntRegs:$rd),
3260b57cec5SDimitry Andric                      (ins IntRegs:$rs2, IntRegs:$f, CCOp:$cond),
3270b57cec5SDimitry Andric                      "mov$cond %xcc, $rs2, $rd",
3280b57cec5SDimitry Andric                      [(set i32:$rd,
3290b57cec5SDimitry Andric                       (SPselectxcc i32:$rs2, i32:$f, imm:$cond))]>;
3300b57cec5SDimitry Andricdef MOVXCCri : F4_2<0b101100, (outs IntRegs:$rd),
3310b57cec5SDimitry Andric                      (ins i32imm:$simm11, IntRegs:$f, CCOp:$cond),
3320b57cec5SDimitry Andric                      "mov$cond %xcc, $simm11, $rd",
3330b57cec5SDimitry Andric                      [(set i32:$rd,
3340b57cec5SDimitry Andric                       (SPselectxcc simm11:$simm11, i32:$f, imm:$cond))]>;
3350b57cec5SDimitry Andric} // cc
3360b57cec5SDimitry Andric
3370b57cec5SDimitry Andriclet intcc = 1, opf_cc = 0b10 in {
3380b57cec5SDimitry Andricdef FMOVS_XCC : F4_3<0b110101, 0b000001, (outs FPRegs:$rd),
3390b57cec5SDimitry Andric                      (ins FPRegs:$rs2, FPRegs:$f, CCOp:$cond),
3400b57cec5SDimitry Andric                      "fmovs$cond %xcc, $rs2, $rd",
3410b57cec5SDimitry Andric                      [(set f32:$rd,
3420b57cec5SDimitry Andric                       (SPselectxcc f32:$rs2, f32:$f, imm:$cond))]>;
3430b57cec5SDimitry Andricdef FMOVD_XCC : F4_3<0b110101, 0b000010, (outs DFPRegs:$rd),
3440b57cec5SDimitry Andric                      (ins DFPRegs:$rs2, DFPRegs:$f, CCOp:$cond),
3450b57cec5SDimitry Andric                      "fmovd$cond %xcc, $rs2, $rd",
3460b57cec5SDimitry Andric                      [(set f64:$rd,
3470b57cec5SDimitry Andric                       (SPselectxcc f64:$rs2, f64:$f, imm:$cond))]>;
34881ad6265SDimitry Andriclet Predicates = [Is64Bit, HasHardQuad] in
3490b57cec5SDimitry Andricdef FMOVQ_XCC : F4_3<0b110101, 0b000011, (outs QFPRegs:$rd),
3500b57cec5SDimitry Andric                      (ins QFPRegs:$rs2, QFPRegs:$f, CCOp:$cond),
3510b57cec5SDimitry Andric                      "fmovq$cond %xcc, $rs2, $rd",
3520b57cec5SDimitry Andric                      [(set f128:$rd,
3530b57cec5SDimitry Andric                       (SPselectxcc f128:$rs2, f128:$f, imm:$cond))]>;
3540b57cec5SDimitry Andric} // opf_cc
3550b57cec5SDimitry Andric} // Uses, Constraints
3560b57cec5SDimitry Andric
3570b57cec5SDimitry Andric// Branch On integer register with Prediction (BPr).
3580b57cec5SDimitry Andriclet isBranch = 1, isTerminator = 1, hasDelaySlot = 1 in
359*06c3fb27SDimitry Andricmulticlass BranchOnReg<list<dag> CCPattern> {
360*06c3fb27SDimitry Andric  def R    : F2_4<0, 1, (outs), (ins bprtarget16:$imm16, RegCCOp:$rcond, I64Regs:$rs1),
361*06c3fb27SDimitry Andric             "br$rcond $rs1, $imm16", CCPattern>;
362*06c3fb27SDimitry Andric  def RA   : F2_4<1, 1, (outs), (ins bprtarget16:$imm16, RegCCOp:$rcond, I64Regs:$rs1),
363*06c3fb27SDimitry Andric             "br$rcond,a $rs1, $imm16", []>;
364*06c3fb27SDimitry Andric  def RNT  : F2_4<0, 0, (outs), (ins bprtarget16:$imm16, RegCCOp:$rcond, I64Regs:$rs1),
365*06c3fb27SDimitry Andric             "br$rcond,pn $rs1, $imm16", []>;
366*06c3fb27SDimitry Andric  def RANT : F2_4<1, 0, (outs), (ins bprtarget16:$imm16, RegCCOp:$rcond, I64Regs:$rs1),
367*06c3fb27SDimitry Andric             "br$rcond,a,pn $rs1, $imm16", []>;
3680b57cec5SDimitry Andric}
3690b57cec5SDimitry Andric
3700b57cec5SDimitry Andricmulticlass bpr_alias<string OpcStr, Instruction NAPT, Instruction APT> {
3710b57cec5SDimitry Andric  def : InstAlias<!strconcat(OpcStr, ",pt $rs1, $imm16"),
3720b57cec5SDimitry Andric                  (NAPT I64Regs:$rs1, bprtarget16:$imm16), 0>;
3730b57cec5SDimitry Andric  def : InstAlias<!strconcat(OpcStr, ",a,pt $rs1, $imm16"),
3740b57cec5SDimitry Andric                  (APT I64Regs:$rs1, bprtarget16:$imm16), 0>;
3750b57cec5SDimitry Andric}
3760b57cec5SDimitry Andric
377*06c3fb27SDimitry Andriclet Predicates = [Is64Bit] in
378*06c3fb27SDimitry Andric  defm BP : BranchOnReg<[(SPbrreg bb:$imm16, imm:$rcond, i64:$rs1)]>;
3790b57cec5SDimitry Andric
3800b57cec5SDimitry Andric// Move integer register on register condition (MOVr).
381bdd1243dSDimitry Andriclet Predicates = [Is64Bit], Constraints = "$f = $rd" in {
382bdd1243dSDimitry Andric  def MOVRrr : F4_4r<0b101111, 0b00000, (outs IntRegs:$rd),
383bdd1243dSDimitry Andric                   (ins I64Regs:$rs1, IntRegs:$rs2, IntRegs:$f, RegCCOp:$rcond),
384bdd1243dSDimitry Andric                   "movr$rcond $rs1, $rs2, $rd",
385bdd1243dSDimitry Andric                   [(set i32:$rd, (SPselectreg i32:$rs2, i32:$f, imm:$rcond, i64:$rs1))]>;
3860b57cec5SDimitry Andric
387bdd1243dSDimitry Andric  def MOVRri : F4_4i<0b101111, (outs IntRegs:$rd),
388bdd1243dSDimitry Andric                   (ins I64Regs:$rs1, i32imm:$simm10, IntRegs:$f, RegCCOp:$rcond),
389bdd1243dSDimitry Andric                   "movr$rcond $rs1, $simm10, $rd",
390bdd1243dSDimitry Andric                   [(set i32:$rd, (SPselectreg simm10:$simm10, i32:$f, imm:$rcond, i64:$rs1))]>;
3910b57cec5SDimitry Andric}
3920b57cec5SDimitry Andric
3930b57cec5SDimitry Andric// Move FP register on integer register condition (FMOVr).
394bdd1243dSDimitry Andriclet Predicates = [Is64Bit], Constraints = "$f = $rd" in {
395bdd1243dSDimitry Andric  def FMOVRS : F4_4r<0b110101, 0b00101,
396bdd1243dSDimitry Andric                (outs FPRegs:$rd), (ins I64Regs:$rs1, FPRegs:$rs2, FPRegs:$f,  RegCCOp:$rcond),
397bdd1243dSDimitry Andric                "fmovrs$rcond $rs1, $rs2, $rd",
398bdd1243dSDimitry Andric                [(set f32:$rd, (SPselectreg f32:$rs2, f32:$f, imm:$rcond, i64:$rs1))]>;
399bdd1243dSDimitry Andric  def FMOVRD : F4_4r<0b110101, 0b00110,
400bdd1243dSDimitry Andric                (outs DFPRegs:$rd), (ins I64Regs:$rs1, DFPRegs:$rs2, DFPRegs:$f, RegCCOp:$rcond),
401bdd1243dSDimitry Andric                "fmovrd$rcond $rs1, $rs2, $rd",
402bdd1243dSDimitry Andric                [(set f64:$rd, (SPselectreg f64:$rs2, f64:$f, imm:$rcond, i64:$rs1))]>;
403bdd1243dSDimitry Andric  let Predicates = [HasHardQuad] in
404bdd1243dSDimitry Andric  def FMOVRQ : F4_4r<0b110101, 0b00111,
405bdd1243dSDimitry Andric                (outs QFPRegs:$rd), (ins I64Regs:$rs1, QFPRegs:$rs2, QFPRegs:$f, RegCCOp:$rcond),
406bdd1243dSDimitry Andric                "fmovrq$rcond $rs1, $rs2, $rd",
407bdd1243dSDimitry Andric                [(set f128:$rd, (SPselectreg f128:$rs2, f128:$f, imm:$rcond, i64:$rs1))]>;
4080b57cec5SDimitry Andric}
4090b57cec5SDimitry Andric
4100b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
4110b57cec5SDimitry Andric// 64-bit Floating Point Conversions.
4120b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
4130b57cec5SDimitry Andric
4140b57cec5SDimitry Andriclet Predicates = [Is64Bit] in {
4150b57cec5SDimitry Andric
4160b57cec5SDimitry Andricdef FXTOS : F3_3u<2, 0b110100, 0b010000100,
4170b57cec5SDimitry Andric                 (outs FPRegs:$rd), (ins DFPRegs:$rs2),
4180b57cec5SDimitry Andric                 "fxtos $rs2, $rd",
4190b57cec5SDimitry Andric                 [(set FPRegs:$rd, (SPxtof DFPRegs:$rs2))]>;
4200b57cec5SDimitry Andricdef FXTOD : F3_3u<2, 0b110100, 0b010001000,
4210b57cec5SDimitry Andric                 (outs DFPRegs:$rd), (ins DFPRegs:$rs2),
4220b57cec5SDimitry Andric                 "fxtod $rs2, $rd",
4230b57cec5SDimitry Andric                 [(set DFPRegs:$rd, (SPxtof DFPRegs:$rs2))]>;
42481ad6265SDimitry Andriclet Predicates = [Is64Bit, HasHardQuad] in
4250b57cec5SDimitry Andricdef FXTOQ : F3_3u<2, 0b110100, 0b010001100,
4260b57cec5SDimitry Andric                 (outs QFPRegs:$rd), (ins DFPRegs:$rs2),
4270b57cec5SDimitry Andric                 "fxtoq $rs2, $rd",
42881ad6265SDimitry Andric                 [(set QFPRegs:$rd, (SPxtof DFPRegs:$rs2))]>;
4290b57cec5SDimitry Andric
4300b57cec5SDimitry Andricdef FSTOX : F3_3u<2, 0b110100, 0b010000001,
4310b57cec5SDimitry Andric                 (outs DFPRegs:$rd), (ins FPRegs:$rs2),
4320b57cec5SDimitry Andric                 "fstox $rs2, $rd",
4330b57cec5SDimitry Andric                 [(set DFPRegs:$rd, (SPftox FPRegs:$rs2))]>;
4340b57cec5SDimitry Andricdef FDTOX : F3_3u<2, 0b110100, 0b010000010,
4350b57cec5SDimitry Andric                 (outs DFPRegs:$rd), (ins DFPRegs:$rs2),
4360b57cec5SDimitry Andric                 "fdtox $rs2, $rd",
4370b57cec5SDimitry Andric                 [(set DFPRegs:$rd, (SPftox DFPRegs:$rs2))]>;
43881ad6265SDimitry Andriclet Predicates = [Is64Bit, HasHardQuad] in
4390b57cec5SDimitry Andricdef FQTOX : F3_3u<2, 0b110100, 0b010000011,
4400b57cec5SDimitry Andric                 (outs DFPRegs:$rd), (ins QFPRegs:$rs2),
4410b57cec5SDimitry Andric                 "fqtox $rs2, $rd",
44281ad6265SDimitry Andric                 [(set DFPRegs:$rd, (SPftox QFPRegs:$rs2))]>;
4430b57cec5SDimitry Andric
4440b57cec5SDimitry Andric} // Predicates = [Is64Bit]
4450b57cec5SDimitry Andric
4460b57cec5SDimitry Andricdef : Pat<(SPselectxcc i64:$t, i64:$f, imm:$cond),
4470b57cec5SDimitry Andric          (MOVXCCrr $t, $f, imm:$cond)>;
4480b57cec5SDimitry Andricdef : Pat<(SPselectxcc (i64 simm11:$t), i64:$f, imm:$cond),
4490b57cec5SDimitry Andric          (MOVXCCri (as_i32imm $t), $f, imm:$cond)>;
4500b57cec5SDimitry Andric
4510b57cec5SDimitry Andricdef : Pat<(SPselecticc i64:$t, i64:$f, imm:$cond),
4520b57cec5SDimitry Andric          (MOVICCrr $t, $f, imm:$cond)>;
4530b57cec5SDimitry Andricdef : Pat<(SPselecticc (i64 simm11:$t), i64:$f, imm:$cond),
4540b57cec5SDimitry Andric          (MOVICCri (as_i32imm $t), $f, imm:$cond)>;
4550b57cec5SDimitry Andric
4560b57cec5SDimitry Andricdef : Pat<(SPselectfcc i64:$t, i64:$f, imm:$cond),
4570b57cec5SDimitry Andric          (MOVFCCrr $t, $f, imm:$cond)>;
4580b57cec5SDimitry Andricdef : Pat<(SPselectfcc (i64 simm11:$t), i64:$f, imm:$cond),
4590b57cec5SDimitry Andric          (MOVFCCri (as_i32imm $t), $f, imm:$cond)>;
4600b57cec5SDimitry Andric
461bdd1243dSDimitry Andricdef : Pat<(SPselectreg i64:$t, i64:$f, imm:$rcond, i64:$rs1),
462bdd1243dSDimitry Andric          (MOVRrr $rs1, $t, $f, imm:$rcond)>;
463bdd1243dSDimitry Andricdef : Pat<(SPselectreg (i64 simm10:$t), i64:$f, imm:$rcond, i64:$rs1),
464bdd1243dSDimitry Andric          (MOVRri $rs1, (as_i32imm $t), $f, imm:$rcond)>;
465bdd1243dSDimitry Andric
4660b57cec5SDimitry Andric} // Predicates = [Is64Bit]
4670b57cec5SDimitry Andric
4680b57cec5SDimitry Andric
4690b57cec5SDimitry Andric// 64 bit SETHI
4700b57cec5SDimitry Andriclet Predicates = [Is64Bit], isCodeGenOnly = 1 in {
4710b57cec5SDimitry Andricdef SETHIXi : F2_1<0b100,
4720b57cec5SDimitry Andric                   (outs IntRegs:$rd), (ins i64imm:$imm22),
4730b57cec5SDimitry Andric                   "sethi $imm22, $rd",
4740b57cec5SDimitry Andric                   [(set i64:$rd, SETHIimm:$imm22)]>;
4750b57cec5SDimitry Andric}
4760b57cec5SDimitry Andric
4770b57cec5SDimitry Andric// ATOMICS.
4780b57cec5SDimitry Andriclet Predicates = [Is64Bit], Constraints = "$swap = $rd", asi = 0b10000000 in {
4790b57cec5SDimitry Andric  def CASXrr: F3_1_asi<3, 0b111110,
4800b57cec5SDimitry Andric                (outs I64Regs:$rd), (ins I64Regs:$rs1, I64Regs:$rs2,
4810b57cec5SDimitry Andric                                     I64Regs:$swap),
4820b57cec5SDimitry Andric                 "casx [$rs1], $rs2, $rd",
4830b57cec5SDimitry Andric                 [(set i64:$rd,
4840b57cec5SDimitry Andric                     (atomic_cmp_swap_64 i64:$rs1, i64:$rs2, i64:$swap))]>;
4850b57cec5SDimitry Andric
4860b57cec5SDimitry Andric} // Predicates = [Is64Bit], Constraints = ...
4870b57cec5SDimitry Andric
4880b57cec5SDimitry Andriclet Predicates = [Is64Bit] in {
4890b57cec5SDimitry Andric
4900b57cec5SDimitry Andric// atomic_load_64 addr -> load addr
4910b57cec5SDimitry Andricdef : Pat<(i64 (atomic_load_64 ADDRrr:$src)), (LDXrr ADDRrr:$src)>;
4920b57cec5SDimitry Andricdef : Pat<(i64 (atomic_load_64 ADDRri:$src)), (LDXri ADDRri:$src)>;
4930b57cec5SDimitry Andric
4940b57cec5SDimitry Andric// atomic_store_64 val, addr -> store val, addr
4950b57cec5SDimitry Andricdef : Pat<(atomic_store_64 ADDRrr:$dst, i64:$val), (STXrr ADDRrr:$dst, $val)>;
4960b57cec5SDimitry Andricdef : Pat<(atomic_store_64 ADDRri:$dst, i64:$val), (STXri ADDRri:$dst, $val)>;
4970b57cec5SDimitry Andric
4980b57cec5SDimitry Andric} // Predicates = [Is64Bit]
4990b57cec5SDimitry Andric
5000b57cec5SDimitry Andriclet Predicates = [Is64Bit], hasSideEffects = 1, Uses = [ICC], cc = 0b10 in
5010b57cec5SDimitry Andric defm TXCC : TRAP<"%xcc">;
5020b57cec5SDimitry Andric
5030b57cec5SDimitry Andric// Global addresses, constant pool entries
5040b57cec5SDimitry Andriclet Predicates = [Is64Bit] in {
5050b57cec5SDimitry Andric
5060b57cec5SDimitry Andricdef : Pat<(SPhi tglobaladdr:$in), (SETHIi tglobaladdr:$in)>;
5070b57cec5SDimitry Andricdef : Pat<(SPlo tglobaladdr:$in), (ORXri (i64 G0), tglobaladdr:$in)>;
5080b57cec5SDimitry Andricdef : Pat<(SPhi tconstpool:$in), (SETHIi tconstpool:$in)>;
5090b57cec5SDimitry Andricdef : Pat<(SPlo tconstpool:$in), (ORXri (i64 G0), tconstpool:$in)>;
5100b57cec5SDimitry Andric
5110b57cec5SDimitry Andric// GlobalTLS addresses
5120b57cec5SDimitry Andricdef : Pat<(SPhi tglobaltlsaddr:$in), (SETHIi tglobaltlsaddr:$in)>;
5130b57cec5SDimitry Andricdef : Pat<(SPlo tglobaltlsaddr:$in), (ORXri (i64 G0), tglobaltlsaddr:$in)>;
5140b57cec5SDimitry Andricdef : Pat<(add (SPhi tglobaltlsaddr:$in1), (SPlo tglobaltlsaddr:$in2)),
5150b57cec5SDimitry Andric          (ADDXri (SETHIXi tglobaltlsaddr:$in1), (tglobaltlsaddr:$in2))>;
5160b57cec5SDimitry Andricdef : Pat<(xor (SPhi tglobaltlsaddr:$in1), (SPlo tglobaltlsaddr:$in2)),
5170b57cec5SDimitry Andric          (XORXri  (SETHIXi tglobaltlsaddr:$in1), (tglobaltlsaddr:$in2))>;
5180b57cec5SDimitry Andric
5190b57cec5SDimitry Andric// Blockaddress
5200b57cec5SDimitry Andricdef : Pat<(SPhi tblockaddress:$in), (SETHIi tblockaddress:$in)>;
5210b57cec5SDimitry Andricdef : Pat<(SPlo tblockaddress:$in), (ORXri (i64 G0), tblockaddress:$in)>;
5220b57cec5SDimitry Andric
5230b57cec5SDimitry Andric// Add reg, lo.  This is used when taking the addr of a global/constpool entry.
5240b57cec5SDimitry Andricdef : Pat<(add iPTR:$r, (SPlo tglobaladdr:$in)), (ADDXri $r, tglobaladdr:$in)>;
5250b57cec5SDimitry Andricdef : Pat<(add iPTR:$r, (SPlo tconstpool:$in)),  (ADDXri $r, tconstpool:$in)>;
5260b57cec5SDimitry Andricdef : Pat<(add iPTR:$r, (SPlo tblockaddress:$in)),
5270b57cec5SDimitry Andric                        (ADDXri $r, tblockaddress:$in)>;
5280b57cec5SDimitry Andric}
529