1e8d8bef9SDimitry Andric//==- RISCVSchedRocket.td - Rocket Scheduling Definitions ----*- tablegen -*-=// 2e8d8bef9SDimitry Andric// 3e8d8bef9SDimitry Andric// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4e8d8bef9SDimitry Andric// See https://llvm.org/LICENSE.txt for license information. 5e8d8bef9SDimitry Andric// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6e8d8bef9SDimitry Andric// 7e8d8bef9SDimitry Andric//===----------------------------------------------------------------------===// 8e8d8bef9SDimitry Andric 9e8d8bef9SDimitry Andric// ===---------------------------------------------------------------------===// 10e8d8bef9SDimitry Andric// The following definitions describe the simpler per-operand machine model. 11e8d8bef9SDimitry Andric// This works with MachineScheduler. See MCSchedule.h for details. 12e8d8bef9SDimitry Andric 13e8d8bef9SDimitry Andric// Rocket machine model for scheduling and other instruction cost heuristics. 14e8d8bef9SDimitry Andricdef RocketModel : SchedMachineModel { 15e8d8bef9SDimitry Andric let MicroOpBufferSize = 0; // Rocket is in-order. 16e8d8bef9SDimitry Andric let IssueWidth = 1; // 1 micro-op is dispatched per cycle. 17e8d8bef9SDimitry Andric let LoadLatency = 3; 18e8d8bef9SDimitry Andric let MispredictPenalty = 3; 19*0eae32dcSDimitry Andric let CompleteModel = false; 20*0eae32dcSDimitry Andric let UnsupportedFeatures = [HasStdExtV, HasStdExtZvlsseg]; 21e8d8bef9SDimitry Andric} 22e8d8bef9SDimitry Andric 23e8d8bef9SDimitry Andric//===----------------------------------------------------------------------===// 24e8d8bef9SDimitry Andric// Define each kind of processor resource and number available. 25e8d8bef9SDimitry Andric 26e8d8bef9SDimitry Andric// Modeling each pipeline as a ProcResource using the BufferSize = 0 since 27e8d8bef9SDimitry Andric// Rocket is in-order. 28e8d8bef9SDimitry Andric 29e8d8bef9SDimitry Andriclet BufferSize = 0 in { 30e8d8bef9SDimitry Andricdef RocketUnitALU : ProcResource<1>; // Int ALU 31e8d8bef9SDimitry Andricdef RocketUnitIMul : ProcResource<1>; // Int Multiply 32e8d8bef9SDimitry Andricdef RocketUnitMem : ProcResource<1>; // Load/Store 33e8d8bef9SDimitry Andricdef RocketUnitB : ProcResource<1>; // Branch 34e8d8bef9SDimitry Andric 35e8d8bef9SDimitry Andricdef RocketUnitFPALU : ProcResource<1>; // FP ALU 36e8d8bef9SDimitry Andric} 37e8d8bef9SDimitry Andric 38e8d8bef9SDimitry Andriclet BufferSize = 1 in { 39e8d8bef9SDimitry Andricdef RocketUnitIDiv : ProcResource<1>; // Int Division 40e8d8bef9SDimitry Andricdef RocketUnitFPDivSqrt : ProcResource<1>; // FP Divide/Sqrt 41e8d8bef9SDimitry Andric} 42e8d8bef9SDimitry Andric 43e8d8bef9SDimitry Andric//===----------------------------------------------------------------------===// 44e8d8bef9SDimitry Andric 45e8d8bef9SDimitry Andriclet SchedModel = RocketModel in { 46e8d8bef9SDimitry Andric 47e8d8bef9SDimitry Andric// Branching 48e8d8bef9SDimitry Andricdef : WriteRes<WriteJmp, [RocketUnitB]>; 49e8d8bef9SDimitry Andricdef : WriteRes<WriteJal, [RocketUnitB]>; 50e8d8bef9SDimitry Andricdef : WriteRes<WriteJalr, [RocketUnitB]>; 51e8d8bef9SDimitry Andricdef : WriteRes<WriteJmpReg, [RocketUnitB]>; 52e8d8bef9SDimitry Andric 53e8d8bef9SDimitry Andric// Integer arithmetic and logic 54e8d8bef9SDimitry Andricdef : WriteRes<WriteIALU32, [RocketUnitALU]>; 55e8d8bef9SDimitry Andricdef : WriteRes<WriteIALU, [RocketUnitALU]>; 56fe6060f1SDimitry Andricdef : WriteRes<WriteShiftImm32, [RocketUnitALU]>; 57fe6060f1SDimitry Andricdef : WriteRes<WriteShiftImm, [RocketUnitALU]>; 58fe6060f1SDimitry Andricdef : WriteRes<WriteShiftReg32, [RocketUnitALU]>; 59fe6060f1SDimitry Andricdef : WriteRes<WriteShiftReg, [RocketUnitALU]>; 60e8d8bef9SDimitry Andric 61e8d8bef9SDimitry Andric// Integer multiplication 62e8d8bef9SDimitry Andriclet Latency = 4 in { 63e8d8bef9SDimitry Andricdef : WriteRes<WriteIMul, [RocketUnitIMul]>; 64e8d8bef9SDimitry Andricdef : WriteRes<WriteIMul32, [RocketUnitIMul]>; 65e8d8bef9SDimitry Andric} 66e8d8bef9SDimitry Andric 67e8d8bef9SDimitry Andric// Integer division 68e8d8bef9SDimitry Andric// Worst case latency is used. 69e8d8bef9SDimitry Andricdef : WriteRes<WriteIDiv32, [RocketUnitIDiv]> { 70e8d8bef9SDimitry Andric let Latency = 34; 71e8d8bef9SDimitry Andric let ResourceCycles = [34]; 72e8d8bef9SDimitry Andric} 73e8d8bef9SDimitry Andricdef : WriteRes<WriteIDiv, [RocketUnitIDiv]> { 74e8d8bef9SDimitry Andric let Latency = 33; 75e8d8bef9SDimitry Andric let ResourceCycles = [33]; 76e8d8bef9SDimitry Andric} 77e8d8bef9SDimitry Andric 78e8d8bef9SDimitry Andric// Memory 79e8d8bef9SDimitry Andricdef : WriteRes<WriteSTB, [RocketUnitMem]>; 80e8d8bef9SDimitry Andricdef : WriteRes<WriteSTH, [RocketUnitMem]>; 81e8d8bef9SDimitry Andricdef : WriteRes<WriteSTW, [RocketUnitMem]>; 82e8d8bef9SDimitry Andricdef : WriteRes<WriteSTD, [RocketUnitMem]>; 83e8d8bef9SDimitry Andricdef : WriteRes<WriteFST32, [RocketUnitMem]>; 84e8d8bef9SDimitry Andricdef : WriteRes<WriteFST64, [RocketUnitMem]>; 85e8d8bef9SDimitry Andric 86e8d8bef9SDimitry Andriclet Latency = 3 in { 87e8d8bef9SDimitry Andricdef : WriteRes<WriteLDB, [RocketUnitMem]>; 88e8d8bef9SDimitry Andricdef : WriteRes<WriteLDH, [RocketUnitMem]>; 89e8d8bef9SDimitry Andric} 90e8d8bef9SDimitry Andric 91e8d8bef9SDimitry Andriclet Latency = 2 in { 92e8d8bef9SDimitry Andricdef : WriteRes<WriteLDW, [RocketUnitMem]>; 93e8d8bef9SDimitry Andricdef : WriteRes<WriteLDWU, [RocketUnitMem]>; 94e8d8bef9SDimitry Andricdef : WriteRes<WriteLDD, [RocketUnitMem]>; 95e8d8bef9SDimitry Andricdef : WriteRes<WriteFLD32, [RocketUnitMem]>; 96e8d8bef9SDimitry Andricdef : WriteRes<WriteFLD64, [RocketUnitMem]>; 97e8d8bef9SDimitry Andric 98e8d8bef9SDimitry Andric// Atomic memory 99e8d8bef9SDimitry Andricdef : WriteRes<WriteAtomicW, [RocketUnitMem]>; 100e8d8bef9SDimitry Andricdef : WriteRes<WriteAtomicD, [RocketUnitMem]>; 101e8d8bef9SDimitry Andric 102e8d8bef9SDimitry Andricdef : WriteRes<WriteAtomicLDW, [RocketUnitMem]>; 103e8d8bef9SDimitry Andricdef : WriteRes<WriteAtomicLDD, [RocketUnitMem]>; 104e8d8bef9SDimitry Andric} 105e8d8bef9SDimitry Andric 106e8d8bef9SDimitry Andricdef : WriteRes<WriteAtomicSTW, [RocketUnitMem]>; 107e8d8bef9SDimitry Andricdef : WriteRes<WriteAtomicSTD, [RocketUnitMem]>; 108e8d8bef9SDimitry Andric 109e8d8bef9SDimitry Andric// Single precision. 110e8d8bef9SDimitry Andriclet Latency = 4 in { 111e8d8bef9SDimitry Andricdef : WriteRes<WriteFALU32, [RocketUnitFPALU]>; 112e8d8bef9SDimitry Andricdef : WriteRes<WriteFSGNJ32, [RocketUnitFPALU]>; 113e8d8bef9SDimitry Andricdef : WriteRes<WriteFMinMax32, [RocketUnitFPALU]>; 114e8d8bef9SDimitry Andric} 115e8d8bef9SDimitry Andric 116e8d8bef9SDimitry Andric// Double precision 117e8d8bef9SDimitry Andriclet Latency = 6 in { 118e8d8bef9SDimitry Andricdef : WriteRes<WriteFALU64, [RocketUnitFPALU]>; 119e8d8bef9SDimitry Andricdef : WriteRes<WriteFSGNJ64, [RocketUnitFPALU]>; 120e8d8bef9SDimitry Andricdef : WriteRes<WriteFMinMax64, [RocketUnitFPALU]>; 121e8d8bef9SDimitry Andric} 122e8d8bef9SDimitry Andric 123e8d8bef9SDimitry Andric// Conversions 124e8d8bef9SDimitry Andriclet Latency = 2 in { 125e8d8bef9SDimitry Andricdef : WriteRes<WriteFCvtI32ToF32, [RocketUnitFPALU]>; 126e8d8bef9SDimitry Andricdef : WriteRes<WriteFCvtI32ToF64, [RocketUnitFPALU]>; 127e8d8bef9SDimitry Andricdef : WriteRes<WriteFCvtI64ToF32, [RocketUnitFPALU]>; 128e8d8bef9SDimitry Andricdef : WriteRes<WriteFCvtI64ToF64, [RocketUnitFPALU]>; 129e8d8bef9SDimitry Andricdef : WriteRes<WriteFCvtF32ToI32, [RocketUnitFPALU]>; 130e8d8bef9SDimitry Andricdef : WriteRes<WriteFCvtF32ToI64, [RocketUnitFPALU]>; 131e8d8bef9SDimitry Andricdef : WriteRes<WriteFCvtF64ToI32, [RocketUnitFPALU]>; 132e8d8bef9SDimitry Andricdef : WriteRes<WriteFCvtF64ToI64, [RocketUnitFPALU]>; 133e8d8bef9SDimitry Andricdef : WriteRes<WriteFCvtF32ToF64, [RocketUnitFPALU]>; 134e8d8bef9SDimitry Andricdef : WriteRes<WriteFCvtF64ToF32, [RocketUnitFPALU]>; 135e8d8bef9SDimitry Andric 136e8d8bef9SDimitry Andricdef : WriteRes<WriteFClass32, [RocketUnitFPALU]>; 137e8d8bef9SDimitry Andricdef : WriteRes<WriteFClass64, [RocketUnitFPALU]>; 138e8d8bef9SDimitry Andricdef : WriteRes<WriteFCmp32, [RocketUnitFPALU]>; 139e8d8bef9SDimitry Andricdef : WriteRes<WriteFCmp64, [RocketUnitFPALU]>; 140e8d8bef9SDimitry Andricdef : WriteRes<WriteFMovF32ToI32, [RocketUnitFPALU]>; 141e8d8bef9SDimitry Andricdef : WriteRes<WriteFMovI32ToF32, [RocketUnitFPALU]>; 142e8d8bef9SDimitry Andricdef : WriteRes<WriteFMovF64ToI64, [RocketUnitFPALU]>; 143e8d8bef9SDimitry Andricdef : WriteRes<WriteFMovI64ToF64, [RocketUnitFPALU]>; 144e8d8bef9SDimitry Andric} 145e8d8bef9SDimitry Andric 146e8d8bef9SDimitry Andric// FP multiplication 147e8d8bef9SDimitry Andriclet Latency = 5 in { 148e8d8bef9SDimitry Andricdef : WriteRes<WriteFMul32, [RocketUnitFPALU]>; 149fe6060f1SDimitry Andricdef : WriteRes<WriteFMA32, [RocketUnitFPALU]>; 150e8d8bef9SDimitry Andric} 151e8d8bef9SDimitry Andric 152e8d8bef9SDimitry Andriclet Latency = 7 in { 153e8d8bef9SDimitry Andricdef : WriteRes<WriteFMul64, [RocketUnitFPALU]>; 154fe6060f1SDimitry Andricdef : WriteRes<WriteFMA64, [RocketUnitFPALU]>; 155e8d8bef9SDimitry Andric} 156e8d8bef9SDimitry Andric 157e8d8bef9SDimitry Andric// FP division 158e8d8bef9SDimitry Andric// FP division unit on Rocket is not pipelined, so set resource cycles to latency. 159e8d8bef9SDimitry Andriclet Latency = 20, ResourceCycles = [20] in { 160e8d8bef9SDimitry Andricdef : WriteRes<WriteFDiv32, [RocketUnitFPDivSqrt]>; 161e8d8bef9SDimitry Andricdef : WriteRes<WriteFDiv64, [RocketUnitFPDivSqrt]>; 162e8d8bef9SDimitry Andric} 163e8d8bef9SDimitry Andric 164e8d8bef9SDimitry Andric// FP square root unit on Rocket is not pipelined, so set resource cycles to latency. 165e8d8bef9SDimitry Andricdef : WriteRes<WriteFSqrt32, [RocketUnitFPDivSqrt]> { let Latency = 20; 166e8d8bef9SDimitry Andric let ResourceCycles = [20]; } 167e8d8bef9SDimitry Andricdef : WriteRes<WriteFSqrt64, [RocketUnitFPDivSqrt]> { let Latency = 25; 168e8d8bef9SDimitry Andric let ResourceCycles = [25]; } 169e8d8bef9SDimitry Andric 170e8d8bef9SDimitry Andric// Others 171e8d8bef9SDimitry Andricdef : WriteRes<WriteCSR, []>; 172e8d8bef9SDimitry Andricdef : WriteRes<WriteNop, []>; 173e8d8bef9SDimitry Andric 174e8d8bef9SDimitry Andricdef : InstRW<[WriteIALU], (instrs COPY)>; 175e8d8bef9SDimitry Andric 176e8d8bef9SDimitry Andric//===----------------------------------------------------------------------===// 177e8d8bef9SDimitry Andric// Bypass and advance 178e8d8bef9SDimitry Andricdef : ReadAdvance<ReadJmp, 0>; 179e8d8bef9SDimitry Andricdef : ReadAdvance<ReadJalr, 0>; 180e8d8bef9SDimitry Andricdef : ReadAdvance<ReadCSR, 0>; 181e8d8bef9SDimitry Andricdef : ReadAdvance<ReadStoreData, 0>; 182e8d8bef9SDimitry Andricdef : ReadAdvance<ReadMemBase, 0>; 183e8d8bef9SDimitry Andricdef : ReadAdvance<ReadIALU, 0>; 184e8d8bef9SDimitry Andricdef : ReadAdvance<ReadIALU32, 0>; 185fe6060f1SDimitry Andricdef : ReadAdvance<ReadShiftImm, 0>; 186fe6060f1SDimitry Andricdef : ReadAdvance<ReadShiftImm32, 0>; 187fe6060f1SDimitry Andricdef : ReadAdvance<ReadShiftReg, 0>; 188fe6060f1SDimitry Andricdef : ReadAdvance<ReadShiftReg32, 0>; 189e8d8bef9SDimitry Andricdef : ReadAdvance<ReadIDiv, 0>; 190e8d8bef9SDimitry Andricdef : ReadAdvance<ReadIDiv32, 0>; 191e8d8bef9SDimitry Andricdef : ReadAdvance<ReadIMul, 0>; 192e8d8bef9SDimitry Andricdef : ReadAdvance<ReadIMul32, 0>; 193e8d8bef9SDimitry Andricdef : ReadAdvance<ReadAtomicWA, 0>; 194e8d8bef9SDimitry Andricdef : ReadAdvance<ReadAtomicWD, 0>; 195e8d8bef9SDimitry Andricdef : ReadAdvance<ReadAtomicDA, 0>; 196e8d8bef9SDimitry Andricdef : ReadAdvance<ReadAtomicDD, 0>; 197e8d8bef9SDimitry Andricdef : ReadAdvance<ReadAtomicLDW, 0>; 198e8d8bef9SDimitry Andricdef : ReadAdvance<ReadAtomicLDD, 0>; 199e8d8bef9SDimitry Andricdef : ReadAdvance<ReadAtomicSTW, 0>; 200e8d8bef9SDimitry Andricdef : ReadAdvance<ReadAtomicSTD, 0>; 201e8d8bef9SDimitry Andricdef : ReadAdvance<ReadFMemBase, 0>; 202e8d8bef9SDimitry Andricdef : ReadAdvance<ReadFALU32, 0>; 203e8d8bef9SDimitry Andricdef : ReadAdvance<ReadFALU64, 0>; 204e8d8bef9SDimitry Andricdef : ReadAdvance<ReadFMul32, 0>; 205fe6060f1SDimitry Andricdef : ReadAdvance<ReadFMA32, 0>; 206e8d8bef9SDimitry Andricdef : ReadAdvance<ReadFMul64, 0>; 207fe6060f1SDimitry Andricdef : ReadAdvance<ReadFMA64, 0>; 208e8d8bef9SDimitry Andricdef : ReadAdvance<ReadFDiv32, 0>; 209e8d8bef9SDimitry Andricdef : ReadAdvance<ReadFDiv64, 0>; 210e8d8bef9SDimitry Andricdef : ReadAdvance<ReadFSqrt32, 0>; 211e8d8bef9SDimitry Andricdef : ReadAdvance<ReadFSqrt64, 0>; 212e8d8bef9SDimitry Andricdef : ReadAdvance<ReadFCmp32, 0>; 213e8d8bef9SDimitry Andricdef : ReadAdvance<ReadFCmp64, 0>; 214e8d8bef9SDimitry Andricdef : ReadAdvance<ReadFSGNJ32, 0>; 215e8d8bef9SDimitry Andricdef : ReadAdvance<ReadFSGNJ64, 0>; 216e8d8bef9SDimitry Andricdef : ReadAdvance<ReadFMinMax32, 0>; 217e8d8bef9SDimitry Andricdef : ReadAdvance<ReadFMinMax64, 0>; 218e8d8bef9SDimitry Andricdef : ReadAdvance<ReadFCvtF32ToI32, 0>; 219e8d8bef9SDimitry Andricdef : ReadAdvance<ReadFCvtF32ToI64, 0>; 220e8d8bef9SDimitry Andricdef : ReadAdvance<ReadFCvtF64ToI32, 0>; 221e8d8bef9SDimitry Andricdef : ReadAdvance<ReadFCvtF64ToI64, 0>; 222e8d8bef9SDimitry Andricdef : ReadAdvance<ReadFCvtI32ToF32, 0>; 223e8d8bef9SDimitry Andricdef : ReadAdvance<ReadFCvtI32ToF64, 0>; 224e8d8bef9SDimitry Andricdef : ReadAdvance<ReadFCvtI64ToF32, 0>; 225e8d8bef9SDimitry Andricdef : ReadAdvance<ReadFCvtI64ToF64, 0>; 226e8d8bef9SDimitry Andricdef : ReadAdvance<ReadFCvtF32ToF64, 0>; 227e8d8bef9SDimitry Andricdef : ReadAdvance<ReadFCvtF64ToF32, 0>; 228e8d8bef9SDimitry Andricdef : ReadAdvance<ReadFMovF32ToI32, 0>; 229e8d8bef9SDimitry Andricdef : ReadAdvance<ReadFMovI32ToF32, 0>; 230e8d8bef9SDimitry Andricdef : ReadAdvance<ReadFMovF64ToI64, 0>; 231e8d8bef9SDimitry Andricdef : ReadAdvance<ReadFMovI64ToF64, 0>; 232e8d8bef9SDimitry Andricdef : ReadAdvance<ReadFClass32, 0>; 233e8d8bef9SDimitry Andricdef : ReadAdvance<ReadFClass64, 0>; 234fe6060f1SDimitry Andric 2356e75b2fbSDimitry Andric//===----------------------------------------------------------------------===// 2366e75b2fbSDimitry Andric// Unsupported extensions 2376e75b2fbSDimitry Andricdefm : UnsupportedSchedV; 238fe6060f1SDimitry Andricdefm : UnsupportedSchedZba; 239fe6060f1SDimitry Andricdefm : UnsupportedSchedZbb; 240fe6060f1SDimitry Andricdefm : UnsupportedSchedZfh; 241e8d8bef9SDimitry Andric} 242