10b57cec5SDimitry Andric//===-- RISCVRegisterInfo.td - RISC-V Register defs --------*- tablegen -*-===// 20b57cec5SDimitry Andric// 30b57cec5SDimitry Andric// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric// See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric// 70b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric 90b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 100b57cec5SDimitry Andric// Declarations that describe the RISC-V register files 110b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 120b57cec5SDimitry Andric 130b57cec5SDimitry Andriclet Namespace = "RISCV" in { 140b57cec5SDimitry Andricclass RISCVReg<bits<5> Enc, string n, list<string> alt = []> : Register<n> { 150b57cec5SDimitry Andric let HWEncoding{4-0} = Enc; 160b57cec5SDimitry Andric let AltNames = alt; 170b57cec5SDimitry Andric} 180b57cec5SDimitry Andric 19*e8d8bef9SDimitry Andricclass RISCVReg16<bits<5> Enc, string n, list<string> alt = []> : Register<n> { 200b57cec5SDimitry Andric let HWEncoding{4-0} = Enc; 210b57cec5SDimitry Andric let AltNames = alt; 220b57cec5SDimitry Andric} 230b57cec5SDimitry Andric 24*e8d8bef9SDimitry Andricdef sub_16 : SubRegIndex<16>; 25*e8d8bef9SDimitry Andricclass RISCVReg32<RISCVReg16 subreg> : Register<""> { 26*e8d8bef9SDimitry Andric let HWEncoding{4-0} = subreg.HWEncoding{4-0}; 27*e8d8bef9SDimitry Andric let SubRegs = [subreg]; 28*e8d8bef9SDimitry Andric let SubRegIndices = [sub_16]; 29*e8d8bef9SDimitry Andric let AsmName = subreg.AsmName; 30*e8d8bef9SDimitry Andric let AltNames = subreg.AltNames; 31*e8d8bef9SDimitry Andric} 32*e8d8bef9SDimitry Andric 330b57cec5SDimitry Andric// Because RISCVReg64 register have AsmName and AltNames that alias with their 34*e8d8bef9SDimitry Andric// 16/32-bit sub-register, RISCVAsmParser will need to coerce a register number 35*e8d8bef9SDimitry Andric// from a RISCVReg16/RISCVReg32 to the equivalent RISCVReg64 when appropriate. 360b57cec5SDimitry Andricdef sub_32 : SubRegIndex<32>; 370b57cec5SDimitry Andricclass RISCVReg64<RISCVReg32 subreg> : Register<""> { 380b57cec5SDimitry Andric let HWEncoding{4-0} = subreg.HWEncoding{4-0}; 390b57cec5SDimitry Andric let SubRegs = [subreg]; 400b57cec5SDimitry Andric let SubRegIndices = [sub_32]; 410b57cec5SDimitry Andric let AsmName = subreg.AsmName; 420b57cec5SDimitry Andric let AltNames = subreg.AltNames; 430b57cec5SDimitry Andric} 440b57cec5SDimitry Andric 455ffd83dbSDimitry Andricclass RISCVRegWithSubRegs<bits<5> Enc, string n, list<Register> subregs, 465ffd83dbSDimitry Andric list<string> alt = []> 475ffd83dbSDimitry Andric : RegisterWithSubRegs<n, subregs> { 485ffd83dbSDimitry Andric let HWEncoding{4-0} = Enc; 495ffd83dbSDimitry Andric let AltNames = alt; 505ffd83dbSDimitry Andric} 515ffd83dbSDimitry Andric 520b57cec5SDimitry Andricdef ABIRegAltName : RegAltNameIndex; 535ffd83dbSDimitry Andric 54*e8d8bef9SDimitry Andricdef sub_vrm1_0 : SubRegIndex<64, -1>; 55*e8d8bef9SDimitry Andricdef sub_vrm1_1 : SubRegIndex<64, -1>; 56*e8d8bef9SDimitry Andricdef sub_vrm1_2 : SubRegIndex<64, -1>; 57*e8d8bef9SDimitry Andricdef sub_vrm1_3 : SubRegIndex<64, -1>; 58*e8d8bef9SDimitry Andricdef sub_vrm1_4 : SubRegIndex<64, -1>; 59*e8d8bef9SDimitry Andricdef sub_vrm1_5 : SubRegIndex<64, -1>; 60*e8d8bef9SDimitry Andricdef sub_vrm1_6 : SubRegIndex<64, -1>; 61*e8d8bef9SDimitry Andricdef sub_vrm1_7 : SubRegIndex<64, -1>; 62*e8d8bef9SDimitry Andricdef sub_vrm2_0 : SubRegIndex<128, -1>; 63*e8d8bef9SDimitry Andricdef sub_vrm2_1 : SubRegIndex<128, -1>; 64*e8d8bef9SDimitry Andricdef sub_vrm2_2 : SubRegIndex<128, -1>; 65*e8d8bef9SDimitry Andricdef sub_vrm2_3 : SubRegIndex<128, -1>; 66*e8d8bef9SDimitry Andricdef sub_vrm4_0 : SubRegIndex<256, -1>; 67*e8d8bef9SDimitry Andricdef sub_vrm4_1 : SubRegIndex<256, -1>; 68*e8d8bef9SDimitry Andric 690b57cec5SDimitry Andric} // Namespace = "RISCV" 700b57cec5SDimitry Andric 710b57cec5SDimitry Andric// Integer registers 720b57cec5SDimitry Andric// CostPerUse is set higher for registers that may not be compressible as they 730b57cec5SDimitry Andric// are not part of GPRC, the most restrictive register class used by the 740b57cec5SDimitry Andric// compressed instruction set. This will influence the greedy register 750b57cec5SDimitry Andric// allocator to reduce the use of registers that can't be encoded in 16 bit 760b57cec5SDimitry Andric// instructions. This affects register allocation even when compressed 770b57cec5SDimitry Andric// instruction isn't targeted, we see no major negative codegen impact. 780b57cec5SDimitry Andric 790b57cec5SDimitry Andriclet RegAltNameIndices = [ABIRegAltName] in { 800b57cec5SDimitry Andric def X0 : RISCVReg<0, "x0", ["zero"]>, DwarfRegNum<[0]>; 810b57cec5SDimitry Andric let CostPerUse = 1 in { 820b57cec5SDimitry Andric def X1 : RISCVReg<1, "x1", ["ra"]>, DwarfRegNum<[1]>; 830b57cec5SDimitry Andric def X2 : RISCVReg<2, "x2", ["sp"]>, DwarfRegNum<[2]>; 840b57cec5SDimitry Andric def X3 : RISCVReg<3, "x3", ["gp"]>, DwarfRegNum<[3]>; 850b57cec5SDimitry Andric def X4 : RISCVReg<4, "x4", ["tp"]>, DwarfRegNum<[4]>; 860b57cec5SDimitry Andric def X5 : RISCVReg<5, "x5", ["t0"]>, DwarfRegNum<[5]>; 870b57cec5SDimitry Andric def X6 : RISCVReg<6, "x6", ["t1"]>, DwarfRegNum<[6]>; 880b57cec5SDimitry Andric def X7 : RISCVReg<7, "x7", ["t2"]>, DwarfRegNum<[7]>; 890b57cec5SDimitry Andric } 900b57cec5SDimitry Andric def X8 : RISCVReg<8, "x8", ["s0", "fp"]>, DwarfRegNum<[8]>; 910b57cec5SDimitry Andric def X9 : RISCVReg<9, "x9", ["s1"]>, DwarfRegNum<[9]>; 920b57cec5SDimitry Andric def X10 : RISCVReg<10,"x10", ["a0"]>, DwarfRegNum<[10]>; 930b57cec5SDimitry Andric def X11 : RISCVReg<11,"x11", ["a1"]>, DwarfRegNum<[11]>; 940b57cec5SDimitry Andric def X12 : RISCVReg<12,"x12", ["a2"]>, DwarfRegNum<[12]>; 950b57cec5SDimitry Andric def X13 : RISCVReg<13,"x13", ["a3"]>, DwarfRegNum<[13]>; 960b57cec5SDimitry Andric def X14 : RISCVReg<14,"x14", ["a4"]>, DwarfRegNum<[14]>; 970b57cec5SDimitry Andric def X15 : RISCVReg<15,"x15", ["a5"]>, DwarfRegNum<[15]>; 980b57cec5SDimitry Andric let CostPerUse = 1 in { 990b57cec5SDimitry Andric def X16 : RISCVReg<16,"x16", ["a6"]>, DwarfRegNum<[16]>; 1000b57cec5SDimitry Andric def X17 : RISCVReg<17,"x17", ["a7"]>, DwarfRegNum<[17]>; 1010b57cec5SDimitry Andric def X18 : RISCVReg<18,"x18", ["s2"]>, DwarfRegNum<[18]>; 1020b57cec5SDimitry Andric def X19 : RISCVReg<19,"x19", ["s3"]>, DwarfRegNum<[19]>; 1030b57cec5SDimitry Andric def X20 : RISCVReg<20,"x20", ["s4"]>, DwarfRegNum<[20]>; 1040b57cec5SDimitry Andric def X21 : RISCVReg<21,"x21", ["s5"]>, DwarfRegNum<[21]>; 1050b57cec5SDimitry Andric def X22 : RISCVReg<22,"x22", ["s6"]>, DwarfRegNum<[22]>; 1060b57cec5SDimitry Andric def X23 : RISCVReg<23,"x23", ["s7"]>, DwarfRegNum<[23]>; 1070b57cec5SDimitry Andric def X24 : RISCVReg<24,"x24", ["s8"]>, DwarfRegNum<[24]>; 1080b57cec5SDimitry Andric def X25 : RISCVReg<25,"x25", ["s9"]>, DwarfRegNum<[25]>; 1090b57cec5SDimitry Andric def X26 : RISCVReg<26,"x26", ["s10"]>, DwarfRegNum<[26]>; 1100b57cec5SDimitry Andric def X27 : RISCVReg<27,"x27", ["s11"]>, DwarfRegNum<[27]>; 1110b57cec5SDimitry Andric def X28 : RISCVReg<28,"x28", ["t3"]>, DwarfRegNum<[28]>; 1120b57cec5SDimitry Andric def X29 : RISCVReg<29,"x29", ["t4"]>, DwarfRegNum<[29]>; 1130b57cec5SDimitry Andric def X30 : RISCVReg<30,"x30", ["t5"]>, DwarfRegNum<[30]>; 1140b57cec5SDimitry Andric def X31 : RISCVReg<31,"x31", ["t6"]>, DwarfRegNum<[31]>; 1150b57cec5SDimitry Andric } 1160b57cec5SDimitry Andric} 1170b57cec5SDimitry Andric 118*e8d8bef9SDimitry Andricdef XLenVT : ValueTypeByHwMode<[RV32, RV64], 119*e8d8bef9SDimitry Andric [i32, i64]>; 1200b57cec5SDimitry Andric 1210b57cec5SDimitry Andric// The order of registers represents the preferred allocation sequence. 1220b57cec5SDimitry Andric// Registers are listed in the order caller-save, callee-save, specials. 1230b57cec5SDimitry Andricdef GPR : RegisterClass<"RISCV", [XLenVT], 32, (add 1240b57cec5SDimitry Andric (sequence "X%u", 10, 17), 1250b57cec5SDimitry Andric (sequence "X%u", 5, 7), 1260b57cec5SDimitry Andric (sequence "X%u", 28, 31), 1270b57cec5SDimitry Andric (sequence "X%u", 8, 9), 1280b57cec5SDimitry Andric (sequence "X%u", 18, 27), 1290b57cec5SDimitry Andric (sequence "X%u", 0, 4) 1300b57cec5SDimitry Andric )> { 1310b57cec5SDimitry Andric let RegInfos = RegInfoByHwMode< 132*e8d8bef9SDimitry Andric [RV32, RV64], 133*e8d8bef9SDimitry Andric [RegInfo<32,32,32>, RegInfo<64,64,64>]>; 1340b57cec5SDimitry Andric} 1350b57cec5SDimitry Andric 1368bcb0991SDimitry Andricdef GPRX0 : RegisterClass<"RISCV", [XLenVT], 32, (add X0)> { 1378bcb0991SDimitry Andric let RegInfos = RegInfoByHwMode< 138*e8d8bef9SDimitry Andric [RV32, RV64], 139*e8d8bef9SDimitry Andric [RegInfo<32,32,32>, RegInfo<64,64,64>]>; 1408bcb0991SDimitry Andric} 1418bcb0991SDimitry Andric 1420b57cec5SDimitry Andric// The order of registers represents the preferred allocation sequence. 1430b57cec5SDimitry Andric// Registers are listed in the order caller-save, callee-save, specials. 1440b57cec5SDimitry Andricdef GPRNoX0 : RegisterClass<"RISCV", [XLenVT], 32, (add 1450b57cec5SDimitry Andric (sequence "X%u", 10, 17), 1460b57cec5SDimitry Andric (sequence "X%u", 5, 7), 1470b57cec5SDimitry Andric (sequence "X%u", 28, 31), 1480b57cec5SDimitry Andric (sequence "X%u", 8, 9), 1490b57cec5SDimitry Andric (sequence "X%u", 18, 27), 1500b57cec5SDimitry Andric (sequence "X%u", 1, 4) 1510b57cec5SDimitry Andric )> { 1520b57cec5SDimitry Andric let RegInfos = RegInfoByHwMode< 153*e8d8bef9SDimitry Andric [RV32, RV64], 154*e8d8bef9SDimitry Andric [RegInfo<32,32,32>, RegInfo<64,64,64>]>; 1550b57cec5SDimitry Andric} 1560b57cec5SDimitry Andric 1570b57cec5SDimitry Andricdef GPRNoX0X2 : RegisterClass<"RISCV", [XLenVT], 32, (add 1580b57cec5SDimitry Andric (sequence "X%u", 10, 17), 1590b57cec5SDimitry Andric (sequence "X%u", 5, 7), 1600b57cec5SDimitry Andric (sequence "X%u", 28, 31), 1610b57cec5SDimitry Andric (sequence "X%u", 8, 9), 1620b57cec5SDimitry Andric (sequence "X%u", 18, 27), 1630b57cec5SDimitry Andric X1, X3, X4 1640b57cec5SDimitry Andric )> { 1650b57cec5SDimitry Andric let RegInfos = RegInfoByHwMode< 166*e8d8bef9SDimitry Andric [RV32, RV64], 167*e8d8bef9SDimitry Andric [RegInfo<32,32,32>, RegInfo<64,64,64>]>; 1680b57cec5SDimitry Andric} 1690b57cec5SDimitry Andric 1700b57cec5SDimitry Andricdef GPRC : RegisterClass<"RISCV", [XLenVT], 32, (add 1710b57cec5SDimitry Andric (sequence "X%u", 10, 15), 1720b57cec5SDimitry Andric (sequence "X%u", 8, 9) 1730b57cec5SDimitry Andric )> { 1740b57cec5SDimitry Andric let RegInfos = RegInfoByHwMode< 175*e8d8bef9SDimitry Andric [RV32, RV64], 176*e8d8bef9SDimitry Andric [RegInfo<32,32,32>, RegInfo<64,64,64>]>; 1770b57cec5SDimitry Andric} 1780b57cec5SDimitry Andric 1790b57cec5SDimitry Andric// For indirect tail calls, we can't use callee-saved registers, as they are 1800b57cec5SDimitry Andric// restored to the saved value before the tail call, which would clobber a call 1810b57cec5SDimitry Andric// address. 1820b57cec5SDimitry Andricdef GPRTC : RegisterClass<"RISCV", [XLenVT], 32, (add 1830b57cec5SDimitry Andric (sequence "X%u", 5, 7), 1840b57cec5SDimitry Andric (sequence "X%u", 10, 17), 1850b57cec5SDimitry Andric (sequence "X%u", 28, 31) 1860b57cec5SDimitry Andric )> { 1870b57cec5SDimitry Andric let RegInfos = RegInfoByHwMode< 188*e8d8bef9SDimitry Andric [RV32, RV64], 189*e8d8bef9SDimitry Andric [RegInfo<32,32,32>, RegInfo<64,64,64>]>; 1900b57cec5SDimitry Andric} 1910b57cec5SDimitry Andric 1920b57cec5SDimitry Andricdef SP : RegisterClass<"RISCV", [XLenVT], 32, (add X2)> { 1930b57cec5SDimitry Andric let RegInfos = RegInfoByHwMode< 194*e8d8bef9SDimitry Andric [RV32, RV64], 195*e8d8bef9SDimitry Andric [RegInfo<32,32,32>, RegInfo<64,64,64>]>; 1960b57cec5SDimitry Andric} 1970b57cec5SDimitry Andric 1980b57cec5SDimitry Andric// Floating point registers 1990b57cec5SDimitry Andriclet RegAltNameIndices = [ABIRegAltName] in { 200*e8d8bef9SDimitry Andric def F0_H : RISCVReg16<0, "f0", ["ft0"]>, DwarfRegNum<[32]>; 201*e8d8bef9SDimitry Andric def F1_H : RISCVReg16<1, "f1", ["ft1"]>, DwarfRegNum<[33]>; 202*e8d8bef9SDimitry Andric def F2_H : RISCVReg16<2, "f2", ["ft2"]>, DwarfRegNum<[34]>; 203*e8d8bef9SDimitry Andric def F3_H : RISCVReg16<3, "f3", ["ft3"]>, DwarfRegNum<[35]>; 204*e8d8bef9SDimitry Andric def F4_H : RISCVReg16<4, "f4", ["ft4"]>, DwarfRegNum<[36]>; 205*e8d8bef9SDimitry Andric def F5_H : RISCVReg16<5, "f5", ["ft5"]>, DwarfRegNum<[37]>; 206*e8d8bef9SDimitry Andric def F6_H : RISCVReg16<6, "f6", ["ft6"]>, DwarfRegNum<[38]>; 207*e8d8bef9SDimitry Andric def F7_H : RISCVReg16<7, "f7", ["ft7"]>, DwarfRegNum<[39]>; 208*e8d8bef9SDimitry Andric def F8_H : RISCVReg16<8, "f8", ["fs0"]>, DwarfRegNum<[40]>; 209*e8d8bef9SDimitry Andric def F9_H : RISCVReg16<9, "f9", ["fs1"]>, DwarfRegNum<[41]>; 210*e8d8bef9SDimitry Andric def F10_H : RISCVReg16<10,"f10", ["fa0"]>, DwarfRegNum<[42]>; 211*e8d8bef9SDimitry Andric def F11_H : RISCVReg16<11,"f11", ["fa1"]>, DwarfRegNum<[43]>; 212*e8d8bef9SDimitry Andric def F12_H : RISCVReg16<12,"f12", ["fa2"]>, DwarfRegNum<[44]>; 213*e8d8bef9SDimitry Andric def F13_H : RISCVReg16<13,"f13", ["fa3"]>, DwarfRegNum<[45]>; 214*e8d8bef9SDimitry Andric def F14_H : RISCVReg16<14,"f14", ["fa4"]>, DwarfRegNum<[46]>; 215*e8d8bef9SDimitry Andric def F15_H : RISCVReg16<15,"f15", ["fa5"]>, DwarfRegNum<[47]>; 216*e8d8bef9SDimitry Andric def F16_H : RISCVReg16<16,"f16", ["fa6"]>, DwarfRegNum<[48]>; 217*e8d8bef9SDimitry Andric def F17_H : RISCVReg16<17,"f17", ["fa7"]>, DwarfRegNum<[49]>; 218*e8d8bef9SDimitry Andric def F18_H : RISCVReg16<18,"f18", ["fs2"]>, DwarfRegNum<[50]>; 219*e8d8bef9SDimitry Andric def F19_H : RISCVReg16<19,"f19", ["fs3"]>, DwarfRegNum<[51]>; 220*e8d8bef9SDimitry Andric def F20_H : RISCVReg16<20,"f20", ["fs4"]>, DwarfRegNum<[52]>; 221*e8d8bef9SDimitry Andric def F21_H : RISCVReg16<21,"f21", ["fs5"]>, DwarfRegNum<[53]>; 222*e8d8bef9SDimitry Andric def F22_H : RISCVReg16<22,"f22", ["fs6"]>, DwarfRegNum<[54]>; 223*e8d8bef9SDimitry Andric def F23_H : RISCVReg16<23,"f23", ["fs7"]>, DwarfRegNum<[55]>; 224*e8d8bef9SDimitry Andric def F24_H : RISCVReg16<24,"f24", ["fs8"]>, DwarfRegNum<[56]>; 225*e8d8bef9SDimitry Andric def F25_H : RISCVReg16<25,"f25", ["fs9"]>, DwarfRegNum<[57]>; 226*e8d8bef9SDimitry Andric def F26_H : RISCVReg16<26,"f26", ["fs10"]>, DwarfRegNum<[58]>; 227*e8d8bef9SDimitry Andric def F27_H : RISCVReg16<27,"f27", ["fs11"]>, DwarfRegNum<[59]>; 228*e8d8bef9SDimitry Andric def F28_H : RISCVReg16<28,"f28", ["ft8"]>, DwarfRegNum<[60]>; 229*e8d8bef9SDimitry Andric def F29_H : RISCVReg16<29,"f29", ["ft9"]>, DwarfRegNum<[61]>; 230*e8d8bef9SDimitry Andric def F30_H : RISCVReg16<30,"f30", ["ft10"]>, DwarfRegNum<[62]>; 231*e8d8bef9SDimitry Andric def F31_H : RISCVReg16<31,"f31", ["ft11"]>, DwarfRegNum<[63]>; 232*e8d8bef9SDimitry Andric 233*e8d8bef9SDimitry Andric foreach Index = 0-31 in { 234*e8d8bef9SDimitry Andric def F#Index#_F : RISCVReg32<!cast<RISCVReg16>("F"#Index#"_H")>, 235*e8d8bef9SDimitry Andric DwarfRegNum<[!add(Index, 32)]>; 236*e8d8bef9SDimitry Andric } 2370b57cec5SDimitry Andric 2380b57cec5SDimitry Andric foreach Index = 0-31 in { 2398bcb0991SDimitry Andric def F#Index#_D : RISCVReg64<!cast<RISCVReg32>("F"#Index#"_F")>, 2400b57cec5SDimitry Andric DwarfRegNum<[!add(Index, 32)]>; 2410b57cec5SDimitry Andric } 2420b57cec5SDimitry Andric} 2430b57cec5SDimitry Andric 2440b57cec5SDimitry Andric// The order of registers represents the preferred allocation sequence, 2450b57cec5SDimitry Andric// meaning caller-save regs are listed before callee-save. 246*e8d8bef9SDimitry Andricdef FPR16 : RegisterClass<"RISCV", [f16], 16, (add 247*e8d8bef9SDimitry Andric (sequence "F%u_H", 0, 7), 248*e8d8bef9SDimitry Andric (sequence "F%u_H", 10, 17), 249*e8d8bef9SDimitry Andric (sequence "F%u_H", 28, 31), 250*e8d8bef9SDimitry Andric (sequence "F%u_H", 8, 9), 251*e8d8bef9SDimitry Andric (sequence "F%u_H", 18, 27) 252*e8d8bef9SDimitry Andric)>; 253*e8d8bef9SDimitry Andric 2540b57cec5SDimitry Andricdef FPR32 : RegisterClass<"RISCV", [f32], 32, (add 2558bcb0991SDimitry Andric (sequence "F%u_F", 0, 7), 2568bcb0991SDimitry Andric (sequence "F%u_F", 10, 17), 2578bcb0991SDimitry Andric (sequence "F%u_F", 28, 31), 2588bcb0991SDimitry Andric (sequence "F%u_F", 8, 9), 2598bcb0991SDimitry Andric (sequence "F%u_F", 18, 27) 2600b57cec5SDimitry Andric)>; 2610b57cec5SDimitry Andric 2620b57cec5SDimitry Andricdef FPR32C : RegisterClass<"RISCV", [f32], 32, (add 2638bcb0991SDimitry Andric (sequence "F%u_F", 10, 15), 2648bcb0991SDimitry Andric (sequence "F%u_F", 8, 9) 2650b57cec5SDimitry Andric)>; 2660b57cec5SDimitry Andric 2670b57cec5SDimitry Andric// The order of registers represents the preferred allocation sequence, 2680b57cec5SDimitry Andric// meaning caller-save regs are listed before callee-save. 2690b57cec5SDimitry Andricdef FPR64 : RegisterClass<"RISCV", [f64], 64, (add 2708bcb0991SDimitry Andric (sequence "F%u_D", 0, 7), 2718bcb0991SDimitry Andric (sequence "F%u_D", 10, 17), 2728bcb0991SDimitry Andric (sequence "F%u_D", 28, 31), 2738bcb0991SDimitry Andric (sequence "F%u_D", 8, 9), 2748bcb0991SDimitry Andric (sequence "F%u_D", 18, 27) 2750b57cec5SDimitry Andric)>; 2760b57cec5SDimitry Andric 2770b57cec5SDimitry Andricdef FPR64C : RegisterClass<"RISCV", [f64], 64, (add 2788bcb0991SDimitry Andric (sequence "F%u_D", 10, 15), 2798bcb0991SDimitry Andric (sequence "F%u_D", 8, 9) 2800b57cec5SDimitry Andric)>; 2815ffd83dbSDimitry Andric 282*e8d8bef9SDimitry Andric// Vector type mapping to LLVM types. 283*e8d8bef9SDimitry Andric// 284*e8d8bef9SDimitry Andric// Though the V extension allows that VLEN be as small as 8, 285*e8d8bef9SDimitry Andric// this approach assumes that VLEN>=64. 286*e8d8bef9SDimitry Andric// Additionally, the only supported ELEN values are 32 and 64, 287*e8d8bef9SDimitry Andric// thus `vscale` can be defined as VLEN/64, 288*e8d8bef9SDimitry Andric// allowing the same types with either ELEN value. 289*e8d8bef9SDimitry Andric// 290*e8d8bef9SDimitry Andric// MF8 MF4 MF2 M1 M2 M4 M8 291*e8d8bef9SDimitry Andric// i64* N/A N/A N/A nxv1i64 nxv2i64 nxv4i64 nxv8i64 292*e8d8bef9SDimitry Andric// i32 N/A N/A nxv1i32 nxv2i32 nxv4i32 nxv8i32 nxv16i32 293*e8d8bef9SDimitry Andric// i16 N/A nxv1i16 nxv2i16 nxv4i16 nxv8i16 nxv16i16 nxv32i16 294*e8d8bef9SDimitry Andric// i8 nxv1i8 nxv2i8 nxv4i8 nxv8i8 nxv16i8 nxv32i8 nxv64i8 295*e8d8bef9SDimitry Andric// double* N/A N/A N/A nxv1f64 nxv2f64 nxv4f64 nxv8f64 296*e8d8bef9SDimitry Andric// float N/A N/A nxv1f32 nxv2f32 nxv4f32 nxv8f32 nxv16f32 297*e8d8bef9SDimitry Andric// half N/A nxv1f16 nxv2f16 nxv4f16 nxv8f16 nxv16f16 nxv32f16 298*e8d8bef9SDimitry Andric// * ELEN=64 299*e8d8bef9SDimitry Andric 300*e8d8bef9SDimitry Andricdefvar vint8mf8_t = nxv1i8; 301*e8d8bef9SDimitry Andricdefvar vint8mf4_t = nxv2i8; 302*e8d8bef9SDimitry Andricdefvar vint8mf2_t = nxv4i8; 303*e8d8bef9SDimitry Andricdefvar vint8m1_t = nxv8i8; 304*e8d8bef9SDimitry Andricdefvar vint8m2_t = nxv16i8; 305*e8d8bef9SDimitry Andricdefvar vint8m4_t = nxv32i8; 306*e8d8bef9SDimitry Andricdefvar vint8m8_t = nxv64i8; 307*e8d8bef9SDimitry Andric 308*e8d8bef9SDimitry Andricdefvar vint16mf4_t = nxv1i16; 309*e8d8bef9SDimitry Andricdefvar vint16mf2_t = nxv2i16; 310*e8d8bef9SDimitry Andricdefvar vint16m1_t = nxv4i16; 311*e8d8bef9SDimitry Andricdefvar vint16m2_t = nxv8i16; 312*e8d8bef9SDimitry Andricdefvar vint16m4_t = nxv16i16; 313*e8d8bef9SDimitry Andricdefvar vint16m8_t = nxv32i16; 314*e8d8bef9SDimitry Andric 315*e8d8bef9SDimitry Andricdefvar vint32mf2_t = nxv1i32; 316*e8d8bef9SDimitry Andricdefvar vint32m1_t = nxv2i32; 317*e8d8bef9SDimitry Andricdefvar vint32m2_t = nxv4i32; 318*e8d8bef9SDimitry Andricdefvar vint32m4_t = nxv8i32; 319*e8d8bef9SDimitry Andricdefvar vint32m8_t = nxv16i32; 320*e8d8bef9SDimitry Andric 321*e8d8bef9SDimitry Andricdefvar vint64m1_t = nxv1i64; 322*e8d8bef9SDimitry Andricdefvar vint64m2_t = nxv2i64; 323*e8d8bef9SDimitry Andricdefvar vint64m4_t = nxv4i64; 324*e8d8bef9SDimitry Andricdefvar vint64m8_t = nxv8i64; 325*e8d8bef9SDimitry Andric 326*e8d8bef9SDimitry Andricdefvar vfloat16mf4_t = nxv1f16; 327*e8d8bef9SDimitry Andricdefvar vfloat16mf2_t = nxv2f16; 328*e8d8bef9SDimitry Andricdefvar vfloat16m1_t = nxv4f16; 329*e8d8bef9SDimitry Andricdefvar vfloat16m2_t = nxv8f16; 330*e8d8bef9SDimitry Andricdefvar vfloat16m4_t = nxv16f16; 331*e8d8bef9SDimitry Andricdefvar vfloat16m8_t = nxv32f16; 332*e8d8bef9SDimitry Andric 333*e8d8bef9SDimitry Andricdefvar vfloat32mf2_t = nxv1f32; 334*e8d8bef9SDimitry Andricdefvar vfloat32m1_t = nxv2f32; 335*e8d8bef9SDimitry Andricdefvar vfloat32m2_t = nxv4f32; 336*e8d8bef9SDimitry Andricdefvar vfloat32m4_t = nxv8f32; 337*e8d8bef9SDimitry Andricdefvar vfloat32m8_t = nxv16f32; 338*e8d8bef9SDimitry Andric 339*e8d8bef9SDimitry Andricdefvar vfloat64m1_t = nxv1f64; 340*e8d8bef9SDimitry Andricdefvar vfloat64m2_t = nxv2f64; 341*e8d8bef9SDimitry Andricdefvar vfloat64m4_t = nxv4f64; 342*e8d8bef9SDimitry Andricdefvar vfloat64m8_t = nxv8f64; 343*e8d8bef9SDimitry Andric 344*e8d8bef9SDimitry Andricdefvar vbool1_t = nxv64i1; 345*e8d8bef9SDimitry Andricdefvar vbool2_t = nxv32i1; 346*e8d8bef9SDimitry Andricdefvar vbool4_t = nxv16i1; 347*e8d8bef9SDimitry Andricdefvar vbool8_t = nxv8i1; 348*e8d8bef9SDimitry Andricdefvar vbool16_t = nxv4i1; 349*e8d8bef9SDimitry Andricdefvar vbool32_t = nxv2i1; 350*e8d8bef9SDimitry Andricdefvar vbool64_t = nxv1i1; 351*e8d8bef9SDimitry Andric 352*e8d8bef9SDimitry Andric// There is no need to define register classes for fractional LMUL. 353*e8d8bef9SDimitry Andricdef LMULList { 354*e8d8bef9SDimitry Andric list<int> m = [1, 2, 4, 8]; 355*e8d8bef9SDimitry Andric} 356*e8d8bef9SDimitry Andric 357*e8d8bef9SDimitry Andric//===----------------------------------------------------------------------===// 358*e8d8bef9SDimitry Andric// Utility classes for segment load/store. 359*e8d8bef9SDimitry Andric//===----------------------------------------------------------------------===// 360*e8d8bef9SDimitry Andric// The set of legal NF for LMUL = lmul. 361*e8d8bef9SDimitry Andric// LMUL == 1, NF = 2, 3, 4, 5, 6, 7, 8 362*e8d8bef9SDimitry Andric// LMUL == 2, NF = 2, 3, 4 363*e8d8bef9SDimitry Andric// LMUL == 4, NF = 2 364*e8d8bef9SDimitry Andricclass NFList<int lmul> { 365*e8d8bef9SDimitry Andric list<int> L = !cond(!eq(lmul, 1): [2, 3, 4, 5, 6, 7, 8], 366*e8d8bef9SDimitry Andric !eq(lmul, 2): [2, 3, 4], 367*e8d8bef9SDimitry Andric !eq(lmul, 4): [2], 368*e8d8bef9SDimitry Andric !eq(lmul, 8): []); 369*e8d8bef9SDimitry Andric} 370*e8d8bef9SDimitry Andric 371*e8d8bef9SDimitry Andric// Generate [start, end) SubRegIndex list. 372*e8d8bef9SDimitry Andricclass SubRegSet<list<SubRegIndex> LIn, int start, int nf, int lmul> { 373*e8d8bef9SDimitry Andric list<SubRegIndex> L = !foldl([]<SubRegIndex>, 374*e8d8bef9SDimitry Andric [0, 1, 2, 3, 4, 5, 6, 7], 375*e8d8bef9SDimitry Andric AccList, i, 376*e8d8bef9SDimitry Andric !listconcat(AccList, 377*e8d8bef9SDimitry Andric !if(!lt(i, nf), 378*e8d8bef9SDimitry Andric [!cast<SubRegIndex>("sub_vrm" # lmul # "_" # i)], 379*e8d8bef9SDimitry Andric []))); 380*e8d8bef9SDimitry Andric} 381*e8d8bef9SDimitry Andric 382*e8d8bef9SDimitry Andricclass IndexSet<int index, int nf, int lmul> { 383*e8d8bef9SDimitry Andric list<int> R = 384*e8d8bef9SDimitry Andric !foldl([]<int>, 385*e8d8bef9SDimitry Andric [0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 386*e8d8bef9SDimitry Andric 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 387*e8d8bef9SDimitry Andric 23, 24, 25, 26, 27, 28, 29, 30, 31], 388*e8d8bef9SDimitry Andric L, i, 389*e8d8bef9SDimitry Andric !listconcat(L, 390*e8d8bef9SDimitry Andric !if(!and( 391*e8d8bef9SDimitry Andric !le(!mul(index, lmul), !mul(i, lmul)), 392*e8d8bef9SDimitry Andric !le(!mul(i, lmul), 393*e8d8bef9SDimitry Andric !sub(!add(32, !mul(index, lmul)), !mul(nf, lmul))) 394*e8d8bef9SDimitry Andric ), [!mul(i, lmul)], []))); 395*e8d8bef9SDimitry Andric} 396*e8d8bef9SDimitry Andric 397*e8d8bef9SDimitry Andricclass VRegList<list<dag> LIn, int start, int nf, int lmul> { 398*e8d8bef9SDimitry Andric list<dag> L = 399*e8d8bef9SDimitry Andric !if(!ge(start, nf), 400*e8d8bef9SDimitry Andric LIn, 401*e8d8bef9SDimitry Andric !listconcat( 402*e8d8bef9SDimitry Andric [!dag(add, 403*e8d8bef9SDimitry Andric !foreach(i, IndexSet<start, nf, lmul>.R, 404*e8d8bef9SDimitry Andric !cast<Register>("V" # i # !cond(!eq(lmul, 2): "M2", 405*e8d8bef9SDimitry Andric !eq(lmul, 4): "M4", 406*e8d8bef9SDimitry Andric true: ""))), 407*e8d8bef9SDimitry Andric !listsplat("", !size(IndexSet<start, nf, lmul>.R)))], 408*e8d8bef9SDimitry Andric VRegList<LIn, !add(start, 1), nf, lmul>.L)); 409*e8d8bef9SDimitry Andric} 410*e8d8bef9SDimitry Andric 4115ffd83dbSDimitry Andric// Vector registers 4125ffd83dbSDimitry Andriclet RegAltNameIndices = [ABIRegAltName] in { 4135ffd83dbSDimitry Andric foreach Index = 0-31 in { 414*e8d8bef9SDimitry Andric def V#Index : RISCVReg<Index, "v"#Index, ["v"#Index]>, DwarfRegNum<[!add(Index, 96)]>; 4155ffd83dbSDimitry Andric } 4165ffd83dbSDimitry Andric 4175ffd83dbSDimitry Andric foreach Index = [0, 2, 4, 6, 8, 10, 12, 14, 16, 18, 20, 22, 4185ffd83dbSDimitry Andric 24, 26, 28, 30] in { 4195ffd83dbSDimitry Andric def V#Index#M2 : RISCVRegWithSubRegs<Index, "v"#Index, 4205ffd83dbSDimitry Andric [!cast<Register>("V"#Index), 4215ffd83dbSDimitry Andric !cast<Register>("V"#!add(Index, 1))], 4225ffd83dbSDimitry Andric ["v"#Index]>, 4235ffd83dbSDimitry Andric DwarfRegAlias<!cast<Register>("V"#Index)> { 424*e8d8bef9SDimitry Andric let SubRegIndices = [sub_vrm1_0, sub_vrm1_1]; 4255ffd83dbSDimitry Andric } 4265ffd83dbSDimitry Andric } 4275ffd83dbSDimitry Andric 4285ffd83dbSDimitry Andric foreach Index = [0, 4, 8, 12, 16, 20, 24, 28] in { 4295ffd83dbSDimitry Andric def V#Index#M4 : RISCVRegWithSubRegs<Index, "v"#Index, 4305ffd83dbSDimitry Andric [!cast<Register>("V"#Index#"M2"), 4315ffd83dbSDimitry Andric !cast<Register>("V"#!add(Index, 2)#"M2")], 4325ffd83dbSDimitry Andric ["v"#Index]>, 4335ffd83dbSDimitry Andric DwarfRegAlias<!cast<Register>("V"#Index)> { 434*e8d8bef9SDimitry Andric let SubRegIndices = [sub_vrm2_0, sub_vrm2_1]; 4355ffd83dbSDimitry Andric } 4365ffd83dbSDimitry Andric } 4375ffd83dbSDimitry Andric 4385ffd83dbSDimitry Andric foreach Index = [0, 8, 16, 24] in { 4395ffd83dbSDimitry Andric def V#Index#M8 : RISCVRegWithSubRegs<Index, "v"#Index, 4405ffd83dbSDimitry Andric [!cast<Register>("V"#Index#"M4"), 4415ffd83dbSDimitry Andric !cast<Register>("V"#!add(Index, 4)#"M4")], 4425ffd83dbSDimitry Andric ["v"#Index]>, 4435ffd83dbSDimitry Andric DwarfRegAlias<!cast<Register>("V"#Index)> { 444*e8d8bef9SDimitry Andric let SubRegIndices = [sub_vrm4_0, sub_vrm4_1]; 4455ffd83dbSDimitry Andric } 4465ffd83dbSDimitry Andric } 4475ffd83dbSDimitry Andric 4485ffd83dbSDimitry Andric def VTYPE : RISCVReg<0, "vtype", ["vtype"]>; 4495ffd83dbSDimitry Andric def VL : RISCVReg<0, "vl", ["vl"]>; 450*e8d8bef9SDimitry Andric def VXSAT : RISCVReg<0, "vxsat", ["vxsat"]>; 451*e8d8bef9SDimitry Andric def VXRM : RISCVReg<0, "vxrm", ["vxrm"]>; 4525ffd83dbSDimitry Andric} 4535ffd83dbSDimitry Andric 454*e8d8bef9SDimitry Andricforeach m = [1, 2, 4] in { 455*e8d8bef9SDimitry Andric foreach n = NFList<m>.L in { 456*e8d8bef9SDimitry Andric def "VN" # n # "M" # m: RegisterTuples<SubRegSet<[], 0, n, m>.L, 457*e8d8bef9SDimitry Andric VRegList<[], 0, n, m>.L>; 458*e8d8bef9SDimitry Andric } 4595ffd83dbSDimitry Andric} 4605ffd83dbSDimitry Andric 461*e8d8bef9SDimitry Andricclass VReg<list<ValueType> regTypes, dag regList, int Vlmul> 462*e8d8bef9SDimitry Andric : RegisterClass<"RISCV", 463*e8d8bef9SDimitry Andric regTypes, 464*e8d8bef9SDimitry Andric 64, // The maximum supported ELEN is 64. 465*e8d8bef9SDimitry Andric regList> { 466*e8d8bef9SDimitry Andric int VLMul = Vlmul; 467*e8d8bef9SDimitry Andric int Size = !mul(Vlmul, 64); 468*e8d8bef9SDimitry Andric} 469*e8d8bef9SDimitry Andric 470*e8d8bef9SDimitry Andricdef VR : VReg<[vint8mf2_t, vint8mf4_t, vint8mf8_t, 471*e8d8bef9SDimitry Andric vint16mf2_t, vint16mf4_t, vint32mf2_t, 472*e8d8bef9SDimitry Andric vint8m1_t, vint16m1_t, vint32m1_t, vint64m1_t, 473*e8d8bef9SDimitry Andric vfloat16mf4_t, vfloat16mf2_t, vfloat16m1_t, 474*e8d8bef9SDimitry Andric vfloat32mf2_t, vfloat32m1_t, vfloat64m1_t, 475*e8d8bef9SDimitry Andric vbool64_t, vbool32_t, vbool16_t, vbool8_t, vbool4_t, 476*e8d8bef9SDimitry Andric vbool2_t, vbool1_t], 477*e8d8bef9SDimitry Andric (add (sequence "V%u", 25, 31), 4785ffd83dbSDimitry Andric (sequence "V%u", 8, 24), 479*e8d8bef9SDimitry Andric (sequence "V%u", 0, 7)), 1>; 4805ffd83dbSDimitry Andric 481*e8d8bef9SDimitry Andricdef VRNoV0 : VReg<[vint8mf2_t, vint8mf4_t, vint8mf8_t, 482*e8d8bef9SDimitry Andric vint16mf2_t, vint16mf4_t, vint32mf2_t, 483*e8d8bef9SDimitry Andric vint8m1_t, vint16m1_t, vint32m1_t, vint64m1_t, 484*e8d8bef9SDimitry Andric vfloat16mf4_t, vfloat16mf2_t, vfloat16m1_t, 485*e8d8bef9SDimitry Andric vfloat32mf2_t, vfloat32m1_t, vfloat64m1_t, 486*e8d8bef9SDimitry Andric vbool64_t, vbool32_t, vbool16_t, vbool8_t, vbool4_t, 487*e8d8bef9SDimitry Andric vbool2_t, vbool1_t], 488*e8d8bef9SDimitry Andric (add (sequence "V%u", 25, 31), 489*e8d8bef9SDimitry Andric (sequence "V%u", 8, 24), 490*e8d8bef9SDimitry Andric (sequence "V%u", 1, 7)), 1>; 491*e8d8bef9SDimitry Andric 492*e8d8bef9SDimitry Andricdef VRM2 : VReg<[vint8m2_t, vint16m2_t, vint32m2_t, vint64m2_t, 493*e8d8bef9SDimitry Andric vfloat16m2_t, vfloat32m2_t, vfloat64m2_t], 4945ffd83dbSDimitry Andric (add V26M2, V28M2, V30M2, V8M2, V10M2, V12M2, V14M2, V16M2, 495*e8d8bef9SDimitry Andric V18M2, V20M2, V22M2, V24M2, V0M2, V2M2, V4M2, V6M2), 2>; 4965ffd83dbSDimitry Andric 497*e8d8bef9SDimitry Andricdef VRM2NoV0 : VReg<[vint8m2_t, vint16m2_t, vint32m2_t, vint64m2_t, 498*e8d8bef9SDimitry Andric vfloat16m2_t, vfloat32m2_t, vfloat64m2_t], 499*e8d8bef9SDimitry Andric (add V26M2, V28M2, V30M2, V8M2, V10M2, V12M2, V14M2, V16M2, 500*e8d8bef9SDimitry Andric V18M2, V20M2, V22M2, V24M2, V2M2, V4M2, V6M2), 2>; 5015ffd83dbSDimitry Andric 502*e8d8bef9SDimitry Andricdef VRM4 : VReg<[vint8m4_t, vint16m4_t, vint32m4_t, vint64m4_t, 503*e8d8bef9SDimitry Andric vfloat16m4_t, vfloat32m4_t, vfloat64m4_t], 504*e8d8bef9SDimitry Andric (add V28M4, V8M4, V12M4, V16M4, V20M4, V24M4, V0M4, V4M4), 4>; 5055ffd83dbSDimitry Andric 506*e8d8bef9SDimitry Andricdef VRM4NoV0 : VReg<[vint8m4_t, vint16m4_t, vint32m4_t, vint64m4_t, 507*e8d8bef9SDimitry Andric vfloat16m4_t, vfloat32m4_t, vfloat64m4_t], 508*e8d8bef9SDimitry Andric (add V28M4, V8M4, V12M4, V16M4, V20M4, V24M4, V4M4), 4>; 5095ffd83dbSDimitry Andric 510*e8d8bef9SDimitry Andricdef VRM8 : VReg<[vint8m8_t, vint16m8_t, vint32m8_t, vint64m8_t, 511*e8d8bef9SDimitry Andric vfloat16m8_t, vfloat32m8_t, vfloat64m8_t], 512*e8d8bef9SDimitry Andric (add V8M8, V16M8, V24M8, V0M8), 8>; 513*e8d8bef9SDimitry Andric 514*e8d8bef9SDimitry Andricdef VRM8NoV0 : VReg<[vint8m8_t, vint16m8_t, vint32m8_t, vint64m8_t, 515*e8d8bef9SDimitry Andric vfloat16m8_t, vfloat32m8_t, vfloat64m8_t], 516*e8d8bef9SDimitry Andric (add V8M8, V16M8, V24M8), 8>; 517*e8d8bef9SDimitry Andric 518*e8d8bef9SDimitry Andricdefvar VMaskVTs = [vbool64_t, vbool32_t, vbool16_t, vbool8_t, 519*e8d8bef9SDimitry Andric vbool4_t, vbool2_t, vbool1_t]; 520*e8d8bef9SDimitry Andric 521*e8d8bef9SDimitry Andricdef VMV0 : RegisterClass<"RISCV", VMaskVTs, 64, (add V0)> { 5225ffd83dbSDimitry Andric let Size = 64; 5235ffd83dbSDimitry Andric} 5245ffd83dbSDimitry Andric 525*e8d8bef9SDimitry Andricforeach m = LMULList.m in { 526*e8d8bef9SDimitry Andric foreach nf = NFList<m>.L in { 527*e8d8bef9SDimitry Andric def "VRN" # nf # "M" # m : VReg<[untyped], 528*e8d8bef9SDimitry Andric (add !cast<RegisterTuples>("VN" # nf # "M" # m)), 529*e8d8bef9SDimitry Andric !mul(nf, m)>; 530*e8d8bef9SDimitry Andric } 5315ffd83dbSDimitry Andric} 532