10b57cec5SDimitry Andric //===-- RISCVRegisterInfo.h - RISCV Register Information Impl ---*- C++ -*-===// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric // 90b57cec5SDimitry Andric // This file contains the RISCV implementation of the TargetRegisterInfo class. 100b57cec5SDimitry Andric // 110b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 120b57cec5SDimitry Andric 130b57cec5SDimitry Andric #ifndef LLVM_LIB_TARGET_RISCV_RISCVREGISTERINFO_H 140b57cec5SDimitry Andric #define LLVM_LIB_TARGET_RISCV_RISCVREGISTERINFO_H 150b57cec5SDimitry Andric 160b57cec5SDimitry Andric #include "llvm/CodeGen/TargetRegisterInfo.h" 170b57cec5SDimitry Andric 180b57cec5SDimitry Andric #define GET_REGINFO_HEADER 190b57cec5SDimitry Andric #include "RISCVGenRegisterInfo.inc" 200b57cec5SDimitry Andric 210b57cec5SDimitry Andric namespace llvm { 220b57cec5SDimitry Andric 230b57cec5SDimitry Andric struct RISCVRegisterInfo : public RISCVGenRegisterInfo { 240b57cec5SDimitry Andric 250b57cec5SDimitry Andric RISCVRegisterInfo(unsigned HwMode); 260b57cec5SDimitry Andric 270b57cec5SDimitry Andric const uint32_t *getCallPreservedMask(const MachineFunction &MF, 280b57cec5SDimitry Andric CallingConv::ID) const override; 290b57cec5SDimitry Andric 300b57cec5SDimitry Andric const MCPhysReg *getCalleeSavedRegs(const MachineFunction *MF) const override; 310b57cec5SDimitry Andric 320b57cec5SDimitry Andric BitVector getReservedRegs(const MachineFunction &MF) const override; 330b57cec5SDimitry Andric 340b57cec5SDimitry Andric bool isConstantPhysReg(unsigned PhysReg) const override; 350b57cec5SDimitry Andric 360b57cec5SDimitry Andric const uint32_t *getNoPreservedMask() const override; 370b57cec5SDimitry Andric 380b57cec5SDimitry Andric void eliminateFrameIndex(MachineBasicBlock::iterator MI, int SPAdj, 390b57cec5SDimitry Andric unsigned FIOperandNum, 400b57cec5SDimitry Andric RegScavenger *RS = nullptr) const override; 410b57cec5SDimitry Andric 420b57cec5SDimitry Andric Register getFrameRegister(const MachineFunction &MF) const override; 430b57cec5SDimitry Andric 440b57cec5SDimitry Andric bool requiresRegisterScavenging(const MachineFunction &MF) const override { 450b57cec5SDimitry Andric return true; 460b57cec5SDimitry Andric } 470b57cec5SDimitry Andric 480b57cec5SDimitry Andric bool requiresFrameIndexScavenging(const MachineFunction &MF) const override { 490b57cec5SDimitry Andric return true; 500b57cec5SDimitry Andric } 510b57cec5SDimitry Andric 520b57cec5SDimitry Andric bool trackLivenessAfterRegAlloc(const MachineFunction &) const override { 530b57cec5SDimitry Andric return true; 540b57cec5SDimitry Andric } 55*c14a5a88SDimitry Andric 56*c14a5a88SDimitry Andric const TargetRegisterClass * 57*c14a5a88SDimitry Andric getPointerRegClass(const MachineFunction &MF, 58*c14a5a88SDimitry Andric unsigned Kind = 0) const override { 59*c14a5a88SDimitry Andric return &RISCV::GPRRegClass; 60*c14a5a88SDimitry Andric } 610b57cec5SDimitry Andric }; 620b57cec5SDimitry Andric } 630b57cec5SDimitry Andric 640b57cec5SDimitry Andric #endif 65