10b57cec5SDimitry Andric //===-- RISCVRegisterInfo.cpp - RISCV Register Information ------*- C++ -*-===// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric // 90b57cec5SDimitry Andric // This file contains the RISCV implementation of the TargetRegisterInfo class. 100b57cec5SDimitry Andric // 110b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 120b57cec5SDimitry Andric 130b57cec5SDimitry Andric #include "RISCVRegisterInfo.h" 140b57cec5SDimitry Andric #include "RISCV.h" 155ffd83dbSDimitry Andric #include "RISCVMachineFunctionInfo.h" 160b57cec5SDimitry Andric #include "RISCVSubtarget.h" 170b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFrameInfo.h" 180b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h" 190b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h" 200b57cec5SDimitry Andric #include "llvm/CodeGen/RegisterScavenging.h" 210b57cec5SDimitry Andric #include "llvm/CodeGen/TargetFrameLowering.h" 220b57cec5SDimitry Andric #include "llvm/CodeGen/TargetInstrInfo.h" 230b57cec5SDimitry Andric #include "llvm/Support/ErrorHandling.h" 240b57cec5SDimitry Andric 250b57cec5SDimitry Andric #define GET_REGINFO_TARGET_DESC 260b57cec5SDimitry Andric #include "RISCVGenRegisterInfo.inc" 270b57cec5SDimitry Andric 280b57cec5SDimitry Andric using namespace llvm; 290b57cec5SDimitry Andric 308bcb0991SDimitry Andric static_assert(RISCV::X1 == RISCV::X0 + 1, "Register list not consecutive"); 318bcb0991SDimitry Andric static_assert(RISCV::X31 == RISCV::X0 + 31, "Register list not consecutive"); 32e8d8bef9SDimitry Andric static_assert(RISCV::F1_H == RISCV::F0_H + 1, "Register list not consecutive"); 33e8d8bef9SDimitry Andric static_assert(RISCV::F31_H == RISCV::F0_H + 31, 34e8d8bef9SDimitry Andric "Register list not consecutive"); 358bcb0991SDimitry Andric static_assert(RISCV::F1_F == RISCV::F0_F + 1, "Register list not consecutive"); 368bcb0991SDimitry Andric static_assert(RISCV::F31_F == RISCV::F0_F + 31, 378bcb0991SDimitry Andric "Register list not consecutive"); 388bcb0991SDimitry Andric static_assert(RISCV::F1_D == RISCV::F0_D + 1, "Register list not consecutive"); 398bcb0991SDimitry Andric static_assert(RISCV::F31_D == RISCV::F0_D + 31, 408bcb0991SDimitry Andric "Register list not consecutive"); 415ffd83dbSDimitry Andric static_assert(RISCV::V1 == RISCV::V0 + 1, "Register list not consecutive"); 425ffd83dbSDimitry Andric static_assert(RISCV::V31 == RISCV::V0 + 31, "Register list not consecutive"); 438bcb0991SDimitry Andric 440b57cec5SDimitry Andric RISCVRegisterInfo::RISCVRegisterInfo(unsigned HwMode) 450b57cec5SDimitry Andric : RISCVGenRegisterInfo(RISCV::X1, /*DwarfFlavour*/0, /*EHFlavor*/0, 460b57cec5SDimitry Andric /*PC*/0, HwMode) {} 470b57cec5SDimitry Andric 480b57cec5SDimitry Andric const MCPhysReg * 490b57cec5SDimitry Andric RISCVRegisterInfo::getCalleeSavedRegs(const MachineFunction *MF) const { 500b57cec5SDimitry Andric auto &Subtarget = MF->getSubtarget<RISCVSubtarget>(); 51e8d8bef9SDimitry Andric if (MF->getFunction().getCallingConv() == CallingConv::GHC) 52e8d8bef9SDimitry Andric return CSR_NoRegs_SaveList; 530b57cec5SDimitry Andric if (MF->getFunction().hasFnAttribute("interrupt")) { 540b57cec5SDimitry Andric if (Subtarget.hasStdExtD()) 550b57cec5SDimitry Andric return CSR_XLEN_F64_Interrupt_SaveList; 560b57cec5SDimitry Andric if (Subtarget.hasStdExtF()) 570b57cec5SDimitry Andric return CSR_XLEN_F32_Interrupt_SaveList; 580b57cec5SDimitry Andric return CSR_Interrupt_SaveList; 590b57cec5SDimitry Andric } 600b57cec5SDimitry Andric 610b57cec5SDimitry Andric switch (Subtarget.getTargetABI()) { 620b57cec5SDimitry Andric default: 630b57cec5SDimitry Andric llvm_unreachable("Unrecognized ABI"); 640b57cec5SDimitry Andric case RISCVABI::ABI_ILP32: 650b57cec5SDimitry Andric case RISCVABI::ABI_LP64: 660b57cec5SDimitry Andric return CSR_ILP32_LP64_SaveList; 670b57cec5SDimitry Andric case RISCVABI::ABI_ILP32F: 680b57cec5SDimitry Andric case RISCVABI::ABI_LP64F: 690b57cec5SDimitry Andric return CSR_ILP32F_LP64F_SaveList; 700b57cec5SDimitry Andric case RISCVABI::ABI_ILP32D: 710b57cec5SDimitry Andric case RISCVABI::ABI_LP64D: 720b57cec5SDimitry Andric return CSR_ILP32D_LP64D_SaveList; 730b57cec5SDimitry Andric } 740b57cec5SDimitry Andric } 750b57cec5SDimitry Andric 760b57cec5SDimitry Andric BitVector RISCVRegisterInfo::getReservedRegs(const MachineFunction &MF) const { 77480093f4SDimitry Andric const RISCVFrameLowering *TFI = getFrameLowering(MF); 780b57cec5SDimitry Andric BitVector Reserved(getNumRegs()); 790b57cec5SDimitry Andric 80480093f4SDimitry Andric // Mark any registers requested to be reserved as such 81480093f4SDimitry Andric for (size_t Reg = 0; Reg < getNumRegs(); Reg++) { 82480093f4SDimitry Andric if (MF.getSubtarget<RISCVSubtarget>().isRegisterReservedByUser(Reg)) 83480093f4SDimitry Andric markSuperRegs(Reserved, Reg); 84480093f4SDimitry Andric } 85480093f4SDimitry Andric 860b57cec5SDimitry Andric // Use markSuperRegs to ensure any register aliases are also reserved 870b57cec5SDimitry Andric markSuperRegs(Reserved, RISCV::X0); // zero 880b57cec5SDimitry Andric markSuperRegs(Reserved, RISCV::X2); // sp 890b57cec5SDimitry Andric markSuperRegs(Reserved, RISCV::X3); // gp 900b57cec5SDimitry Andric markSuperRegs(Reserved, RISCV::X4); // tp 910b57cec5SDimitry Andric if (TFI->hasFP(MF)) 920b57cec5SDimitry Andric markSuperRegs(Reserved, RISCV::X8); // fp 93480093f4SDimitry Andric // Reserve the base register if we need to realign the stack and allocate 94480093f4SDimitry Andric // variable-sized objects at runtime. 95480093f4SDimitry Andric if (TFI->hasBP(MF)) 96480093f4SDimitry Andric markSuperRegs(Reserved, RISCVABI::getBPReg()); // bp 97e8d8bef9SDimitry Andric 98e8d8bef9SDimitry Andric // V registers for code generation. We handle them manually. 99e8d8bef9SDimitry Andric markSuperRegs(Reserved, RISCV::VL); 100e8d8bef9SDimitry Andric markSuperRegs(Reserved, RISCV::VTYPE); 101e8d8bef9SDimitry Andric markSuperRegs(Reserved, RISCV::VXSAT); 102e8d8bef9SDimitry Andric markSuperRegs(Reserved, RISCV::VXRM); 103e8d8bef9SDimitry Andric 104*fe6060f1SDimitry Andric // Floating point environment registers. 105*fe6060f1SDimitry Andric markSuperRegs(Reserved, RISCV::FRM); 106*fe6060f1SDimitry Andric markSuperRegs(Reserved, RISCV::FFLAGS); 107*fe6060f1SDimitry Andric markSuperRegs(Reserved, RISCV::FCSR); 108*fe6060f1SDimitry Andric 1090b57cec5SDimitry Andric assert(checkAllSuperRegsMarked(Reserved)); 1100b57cec5SDimitry Andric return Reserved; 1110b57cec5SDimitry Andric } 1120b57cec5SDimitry Andric 113480093f4SDimitry Andric bool RISCVRegisterInfo::isAsmClobberable(const MachineFunction &MF, 1145ffd83dbSDimitry Andric MCRegister PhysReg) const { 115480093f4SDimitry Andric return !MF.getSubtarget<RISCVSubtarget>().isRegisterReservedByUser(PhysReg); 116480093f4SDimitry Andric } 117480093f4SDimitry Andric 1185ffd83dbSDimitry Andric bool RISCVRegisterInfo::isConstantPhysReg(MCRegister PhysReg) const { 1190b57cec5SDimitry Andric return PhysReg == RISCV::X0; 1200b57cec5SDimitry Andric } 1210b57cec5SDimitry Andric 1220b57cec5SDimitry Andric const uint32_t *RISCVRegisterInfo::getNoPreservedMask() const { 1230b57cec5SDimitry Andric return CSR_NoRegs_RegMask; 1240b57cec5SDimitry Andric } 1250b57cec5SDimitry Andric 1265ffd83dbSDimitry Andric // Frame indexes representing locations of CSRs which are given a fixed location 1275ffd83dbSDimitry Andric // by save/restore libcalls. 1285ffd83dbSDimitry Andric static const std::map<unsigned, int> FixedCSRFIMap = { 1295ffd83dbSDimitry Andric {/*ra*/ RISCV::X1, -1}, 1305ffd83dbSDimitry Andric {/*s0*/ RISCV::X8, -2}, 1315ffd83dbSDimitry Andric {/*s1*/ RISCV::X9, -3}, 1325ffd83dbSDimitry Andric {/*s2*/ RISCV::X18, -4}, 1335ffd83dbSDimitry Andric {/*s3*/ RISCV::X19, -5}, 1345ffd83dbSDimitry Andric {/*s4*/ RISCV::X20, -6}, 1355ffd83dbSDimitry Andric {/*s5*/ RISCV::X21, -7}, 1365ffd83dbSDimitry Andric {/*s6*/ RISCV::X22, -8}, 1375ffd83dbSDimitry Andric {/*s7*/ RISCV::X23, -9}, 1385ffd83dbSDimitry Andric {/*s8*/ RISCV::X24, -10}, 1395ffd83dbSDimitry Andric {/*s9*/ RISCV::X25, -11}, 1405ffd83dbSDimitry Andric {/*s10*/ RISCV::X26, -12}, 1415ffd83dbSDimitry Andric {/*s11*/ RISCV::X27, -13} 1425ffd83dbSDimitry Andric }; 1435ffd83dbSDimitry Andric 1445ffd83dbSDimitry Andric bool RISCVRegisterInfo::hasReservedSpillSlot(const MachineFunction &MF, 1455ffd83dbSDimitry Andric Register Reg, 1465ffd83dbSDimitry Andric int &FrameIdx) const { 1475ffd83dbSDimitry Andric const auto *RVFI = MF.getInfo<RISCVMachineFunctionInfo>(); 1485ffd83dbSDimitry Andric if (!RVFI->useSaveRestoreLibCalls(MF)) 1495ffd83dbSDimitry Andric return false; 1505ffd83dbSDimitry Andric 1515ffd83dbSDimitry Andric auto FII = FixedCSRFIMap.find(Reg); 1525ffd83dbSDimitry Andric if (FII == FixedCSRFIMap.end()) 1535ffd83dbSDimitry Andric return false; 1545ffd83dbSDimitry Andric 1555ffd83dbSDimitry Andric FrameIdx = FII->second; 1565ffd83dbSDimitry Andric return true; 1575ffd83dbSDimitry Andric } 1585ffd83dbSDimitry Andric 1590b57cec5SDimitry Andric void RISCVRegisterInfo::eliminateFrameIndex(MachineBasicBlock::iterator II, 1600b57cec5SDimitry Andric int SPAdj, unsigned FIOperandNum, 1610b57cec5SDimitry Andric RegScavenger *RS) const { 1620b57cec5SDimitry Andric assert(SPAdj == 0 && "Unexpected non-zero SPAdj value"); 1630b57cec5SDimitry Andric 1640b57cec5SDimitry Andric MachineInstr &MI = *II; 1650b57cec5SDimitry Andric MachineFunction &MF = *MI.getParent()->getParent(); 1660b57cec5SDimitry Andric MachineRegisterInfo &MRI = MF.getRegInfo(); 1670b57cec5SDimitry Andric const RISCVInstrInfo *TII = MF.getSubtarget<RISCVSubtarget>().getInstrInfo(); 1680b57cec5SDimitry Andric DebugLoc DL = MI.getDebugLoc(); 1690b57cec5SDimitry Andric 1700b57cec5SDimitry Andric int FrameIndex = MI.getOperand(FIOperandNum).getIndex(); 1715ffd83dbSDimitry Andric Register FrameReg; 172*fe6060f1SDimitry Andric StackOffset Offset = 173*fe6060f1SDimitry Andric getFrameLowering(MF)->getFrameIndexReference(MF, FrameIndex, FrameReg); 174*fe6060f1SDimitry Andric bool IsRVVSpill = TII->isRVVSpill(MI, /*CheckFIs*/ false); 175*fe6060f1SDimitry Andric if (!IsRVVSpill) 176*fe6060f1SDimitry Andric Offset += StackOffset::getFixed(MI.getOperand(FIOperandNum + 1).getImm()); 1770b57cec5SDimitry Andric 178*fe6060f1SDimitry Andric if (!isInt<32>(Offset.getFixed())) { 1790b57cec5SDimitry Andric report_fatal_error( 1800b57cec5SDimitry Andric "Frame offsets outside of the signed 32-bit range not supported"); 1810b57cec5SDimitry Andric } 1820b57cec5SDimitry Andric 1830b57cec5SDimitry Andric MachineBasicBlock &MBB = *MI.getParent(); 1840b57cec5SDimitry Andric bool FrameRegIsKill = false; 1850b57cec5SDimitry Andric 186*fe6060f1SDimitry Andric // If required, pre-compute the scalable factor amount which will be used in 187*fe6060f1SDimitry Andric // later offset computation. Since this sequence requires up to two scratch 188*fe6060f1SDimitry Andric // registers -- after which one is made free -- this grants us better 189*fe6060f1SDimitry Andric // scavenging of scratch registers as only up to two are live at one time, 190*fe6060f1SDimitry Andric // rather than three. 191*fe6060f1SDimitry Andric Register ScalableFactorRegister; 192*fe6060f1SDimitry Andric unsigned ScalableAdjOpc = RISCV::ADD; 193*fe6060f1SDimitry Andric if (Offset.getScalable()) { 194*fe6060f1SDimitry Andric int64_t ScalableValue = Offset.getScalable(); 195*fe6060f1SDimitry Andric if (ScalableValue < 0) { 196*fe6060f1SDimitry Andric ScalableValue = -ScalableValue; 197*fe6060f1SDimitry Andric ScalableAdjOpc = RISCV::SUB; 198*fe6060f1SDimitry Andric } 199*fe6060f1SDimitry Andric // 1. Get vlenb && multiply vlen with the number of vector registers. 200*fe6060f1SDimitry Andric ScalableFactorRegister = 201*fe6060f1SDimitry Andric TII->getVLENFactoredAmount(MF, MBB, II, DL, ScalableValue); 202*fe6060f1SDimitry Andric } 203*fe6060f1SDimitry Andric 204*fe6060f1SDimitry Andric if (!isInt<12>(Offset.getFixed())) { 2050b57cec5SDimitry Andric // The offset won't fit in an immediate, so use a scratch register instead 2060b57cec5SDimitry Andric // Modify Offset and FrameReg appropriately 2078bcb0991SDimitry Andric Register ScratchReg = MRI.createVirtualRegister(&RISCV::GPRRegClass); 208*fe6060f1SDimitry Andric TII->movImm(MBB, II, DL, ScratchReg, Offset.getFixed()); 209*fe6060f1SDimitry Andric if (MI.getOpcode() == RISCV::ADDI && !Offset.getScalable()) { 210*fe6060f1SDimitry Andric BuildMI(MBB, II, DL, TII->get(RISCV::ADD), MI.getOperand(0).getReg()) 211*fe6060f1SDimitry Andric .addReg(FrameReg) 212*fe6060f1SDimitry Andric .addReg(ScratchReg, RegState::Kill); 213*fe6060f1SDimitry Andric MI.eraseFromParent(); 214*fe6060f1SDimitry Andric return; 215*fe6060f1SDimitry Andric } 2160b57cec5SDimitry Andric BuildMI(MBB, II, DL, TII->get(RISCV::ADD), ScratchReg) 2170b57cec5SDimitry Andric .addReg(FrameReg) 2180b57cec5SDimitry Andric .addReg(ScratchReg, RegState::Kill); 219*fe6060f1SDimitry Andric Offset = StackOffset::get(0, Offset.getScalable()); 2200b57cec5SDimitry Andric FrameReg = ScratchReg; 2210b57cec5SDimitry Andric FrameRegIsKill = true; 2220b57cec5SDimitry Andric } 2230b57cec5SDimitry Andric 224*fe6060f1SDimitry Andric if (!Offset.getScalable()) { 225*fe6060f1SDimitry Andric // Offset = (fixed offset, 0) 2260b57cec5SDimitry Andric MI.getOperand(FIOperandNum) 2270b57cec5SDimitry Andric .ChangeToRegister(FrameReg, false, false, FrameRegIsKill); 228*fe6060f1SDimitry Andric if (!IsRVVSpill) 229*fe6060f1SDimitry Andric MI.getOperand(FIOperandNum + 1).ChangeToImmediate(Offset.getFixed()); 230*fe6060f1SDimitry Andric else { 231*fe6060f1SDimitry Andric if (Offset.getFixed()) { 232*fe6060f1SDimitry Andric Register ScratchReg = MRI.createVirtualRegister(&RISCV::GPRRegClass); 233*fe6060f1SDimitry Andric BuildMI(MBB, II, DL, TII->get(RISCV::ADDI), ScratchReg) 234*fe6060f1SDimitry Andric .addReg(FrameReg, getKillRegState(FrameRegIsKill)) 235*fe6060f1SDimitry Andric .addImm(Offset.getFixed()); 236*fe6060f1SDimitry Andric MI.getOperand(FIOperandNum) 237*fe6060f1SDimitry Andric .ChangeToRegister(ScratchReg, false, false, true); 238*fe6060f1SDimitry Andric } 239*fe6060f1SDimitry Andric } 240*fe6060f1SDimitry Andric } else { 241*fe6060f1SDimitry Andric // Offset = (fixed offset, scalable offset) 242*fe6060f1SDimitry Andric // Step 1, the scalable offset, has already been computed. 243*fe6060f1SDimitry Andric assert(ScalableFactorRegister && 244*fe6060f1SDimitry Andric "Expected pre-computation of scalable factor in earlier step"); 245*fe6060f1SDimitry Andric 246*fe6060f1SDimitry Andric // 2. Calculate address: FrameReg + result of multiply 247*fe6060f1SDimitry Andric if (MI.getOpcode() == RISCV::ADDI && !Offset.getFixed()) { 248*fe6060f1SDimitry Andric BuildMI(MBB, II, DL, TII->get(ScalableAdjOpc), MI.getOperand(0).getReg()) 249*fe6060f1SDimitry Andric .addReg(FrameReg, getKillRegState(FrameRegIsKill)) 250*fe6060f1SDimitry Andric .addReg(ScalableFactorRegister, RegState::Kill); 251*fe6060f1SDimitry Andric MI.eraseFromParent(); 252*fe6060f1SDimitry Andric return; 253*fe6060f1SDimitry Andric } 254*fe6060f1SDimitry Andric Register VL = MRI.createVirtualRegister(&RISCV::GPRRegClass); 255*fe6060f1SDimitry Andric BuildMI(MBB, II, DL, TII->get(ScalableAdjOpc), VL) 256*fe6060f1SDimitry Andric .addReg(FrameReg, getKillRegState(FrameRegIsKill)) 257*fe6060f1SDimitry Andric .addReg(ScalableFactorRegister, RegState::Kill); 258*fe6060f1SDimitry Andric 259*fe6060f1SDimitry Andric if (IsRVVSpill && Offset.getFixed()) { 260*fe6060f1SDimitry Andric // Scalable load/store has no immediate argument. We need to add the 261*fe6060f1SDimitry Andric // fixed part into the load/store base address. 262*fe6060f1SDimitry Andric BuildMI(MBB, II, DL, TII->get(RISCV::ADDI), VL) 263*fe6060f1SDimitry Andric .addReg(VL) 264*fe6060f1SDimitry Andric .addImm(Offset.getFixed()); 265*fe6060f1SDimitry Andric } 266*fe6060f1SDimitry Andric 267*fe6060f1SDimitry Andric // 3. Replace address register with calculated address register 268*fe6060f1SDimitry Andric MI.getOperand(FIOperandNum).ChangeToRegister(VL, false, false, true); 269*fe6060f1SDimitry Andric if (!IsRVVSpill) 270*fe6060f1SDimitry Andric MI.getOperand(FIOperandNum + 1).ChangeToImmediate(Offset.getFixed()); 271*fe6060f1SDimitry Andric } 272*fe6060f1SDimitry Andric 273*fe6060f1SDimitry Andric auto ZvlssegInfo = TII->isRVVSpillForZvlsseg(MI.getOpcode()); 274*fe6060f1SDimitry Andric if (ZvlssegInfo) { 275*fe6060f1SDimitry Andric Register VL = MRI.createVirtualRegister(&RISCV::GPRRegClass); 276*fe6060f1SDimitry Andric BuildMI(MBB, II, DL, TII->get(RISCV::PseudoReadVLENB), VL); 277*fe6060f1SDimitry Andric uint32_t ShiftAmount = Log2_32(ZvlssegInfo->second); 278*fe6060f1SDimitry Andric if (ShiftAmount != 0) 279*fe6060f1SDimitry Andric BuildMI(MBB, II, DL, TII->get(RISCV::SLLI), VL) 280*fe6060f1SDimitry Andric .addReg(VL) 281*fe6060f1SDimitry Andric .addImm(ShiftAmount); 282*fe6060f1SDimitry Andric // The last argument of pseudo spilling opcode for zvlsseg is the length of 283*fe6060f1SDimitry Andric // one element of zvlsseg types. For example, for vint32m2x2_t, it will be 284*fe6060f1SDimitry Andric // the length of vint32m2_t. 285*fe6060f1SDimitry Andric MI.getOperand(FIOperandNum + 1).ChangeToRegister(VL, /*isDef=*/false); 286*fe6060f1SDimitry Andric } 2870b57cec5SDimitry Andric } 2880b57cec5SDimitry Andric 2890b57cec5SDimitry Andric Register RISCVRegisterInfo::getFrameRegister(const MachineFunction &MF) const { 2900b57cec5SDimitry Andric const TargetFrameLowering *TFI = getFrameLowering(MF); 2910b57cec5SDimitry Andric return TFI->hasFP(MF) ? RISCV::X8 : RISCV::X2; 2920b57cec5SDimitry Andric } 2930b57cec5SDimitry Andric 2940b57cec5SDimitry Andric const uint32_t * 2950b57cec5SDimitry Andric RISCVRegisterInfo::getCallPreservedMask(const MachineFunction & MF, 296e8d8bef9SDimitry Andric CallingConv::ID CC) const { 2970b57cec5SDimitry Andric auto &Subtarget = MF.getSubtarget<RISCVSubtarget>(); 2980b57cec5SDimitry Andric 299e8d8bef9SDimitry Andric if (CC == CallingConv::GHC) 300e8d8bef9SDimitry Andric return CSR_NoRegs_RegMask; 3010b57cec5SDimitry Andric switch (Subtarget.getTargetABI()) { 3020b57cec5SDimitry Andric default: 3030b57cec5SDimitry Andric llvm_unreachable("Unrecognized ABI"); 3040b57cec5SDimitry Andric case RISCVABI::ABI_ILP32: 3050b57cec5SDimitry Andric case RISCVABI::ABI_LP64: 3060b57cec5SDimitry Andric return CSR_ILP32_LP64_RegMask; 3070b57cec5SDimitry Andric case RISCVABI::ABI_ILP32F: 3080b57cec5SDimitry Andric case RISCVABI::ABI_LP64F: 3090b57cec5SDimitry Andric return CSR_ILP32F_LP64F_RegMask; 3100b57cec5SDimitry Andric case RISCVABI::ABI_ILP32D: 3110b57cec5SDimitry Andric case RISCVABI::ABI_LP64D: 3120b57cec5SDimitry Andric return CSR_ILP32D_LP64D_RegMask; 3130b57cec5SDimitry Andric } 3140b57cec5SDimitry Andric } 315*fe6060f1SDimitry Andric 316*fe6060f1SDimitry Andric const TargetRegisterClass * 317*fe6060f1SDimitry Andric RISCVRegisterInfo::getLargestLegalSuperClass(const TargetRegisterClass *RC, 318*fe6060f1SDimitry Andric const MachineFunction &) const { 319*fe6060f1SDimitry Andric if (RC == &RISCV::VMV0RegClass) 320*fe6060f1SDimitry Andric return &RISCV::VRRegClass; 321*fe6060f1SDimitry Andric return RC; 322*fe6060f1SDimitry Andric } 323