xref: /freebsd/contrib/llvm-project/llvm/lib/Target/RISCV/RISCVRegisterInfo.cpp (revision 81ad626541db97eb356e2c1d4a20eb2a26a766ab)
10b57cec5SDimitry Andric //===-- RISCVRegisterInfo.cpp - RISCV Register Information ------*- C++ -*-===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric // This file contains the RISCV implementation of the TargetRegisterInfo class.
100b57cec5SDimitry Andric //
110b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
120b57cec5SDimitry Andric 
130b57cec5SDimitry Andric #include "RISCVRegisterInfo.h"
140b57cec5SDimitry Andric #include "RISCV.h"
155ffd83dbSDimitry Andric #include "RISCVMachineFunctionInfo.h"
160b57cec5SDimitry Andric #include "RISCVSubtarget.h"
17*81ad6265SDimitry Andric #include "llvm/BinaryFormat/Dwarf.h"
180b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFrameInfo.h"
190b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h"
200b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h"
210b57cec5SDimitry Andric #include "llvm/CodeGen/RegisterScavenging.h"
220b57cec5SDimitry Andric #include "llvm/CodeGen/TargetFrameLowering.h"
230b57cec5SDimitry Andric #include "llvm/CodeGen/TargetInstrInfo.h"
244824e7fdSDimitry Andric #include "llvm/IR/DebugInfoMetadata.h"
250b57cec5SDimitry Andric #include "llvm/Support/ErrorHandling.h"
260b57cec5SDimitry Andric 
270b57cec5SDimitry Andric #define GET_REGINFO_TARGET_DESC
280b57cec5SDimitry Andric #include "RISCVGenRegisterInfo.inc"
290b57cec5SDimitry Andric 
300b57cec5SDimitry Andric using namespace llvm;
310b57cec5SDimitry Andric 
328bcb0991SDimitry Andric static_assert(RISCV::X1 == RISCV::X0 + 1, "Register list not consecutive");
338bcb0991SDimitry Andric static_assert(RISCV::X31 == RISCV::X0 + 31, "Register list not consecutive");
34e8d8bef9SDimitry Andric static_assert(RISCV::F1_H == RISCV::F0_H + 1, "Register list not consecutive");
35e8d8bef9SDimitry Andric static_assert(RISCV::F31_H == RISCV::F0_H + 31,
36e8d8bef9SDimitry Andric               "Register list not consecutive");
378bcb0991SDimitry Andric static_assert(RISCV::F1_F == RISCV::F0_F + 1, "Register list not consecutive");
388bcb0991SDimitry Andric static_assert(RISCV::F31_F == RISCV::F0_F + 31,
398bcb0991SDimitry Andric               "Register list not consecutive");
408bcb0991SDimitry Andric static_assert(RISCV::F1_D == RISCV::F0_D + 1, "Register list not consecutive");
418bcb0991SDimitry Andric static_assert(RISCV::F31_D == RISCV::F0_D + 31,
428bcb0991SDimitry Andric               "Register list not consecutive");
435ffd83dbSDimitry Andric static_assert(RISCV::V1 == RISCV::V0 + 1, "Register list not consecutive");
445ffd83dbSDimitry Andric static_assert(RISCV::V31 == RISCV::V0 + 31, "Register list not consecutive");
458bcb0991SDimitry Andric 
460b57cec5SDimitry Andric RISCVRegisterInfo::RISCVRegisterInfo(unsigned HwMode)
470b57cec5SDimitry Andric     : RISCVGenRegisterInfo(RISCV::X1, /*DwarfFlavour*/0, /*EHFlavor*/0,
480b57cec5SDimitry Andric                            /*PC*/0, HwMode) {}
490b57cec5SDimitry Andric 
500b57cec5SDimitry Andric const MCPhysReg *
510b57cec5SDimitry Andric RISCVRegisterInfo::getCalleeSavedRegs(const MachineFunction *MF) const {
520b57cec5SDimitry Andric   auto &Subtarget = MF->getSubtarget<RISCVSubtarget>();
53e8d8bef9SDimitry Andric   if (MF->getFunction().getCallingConv() == CallingConv::GHC)
54e8d8bef9SDimitry Andric     return CSR_NoRegs_SaveList;
550b57cec5SDimitry Andric   if (MF->getFunction().hasFnAttribute("interrupt")) {
560b57cec5SDimitry Andric     if (Subtarget.hasStdExtD())
570b57cec5SDimitry Andric       return CSR_XLEN_F64_Interrupt_SaveList;
580b57cec5SDimitry Andric     if (Subtarget.hasStdExtF())
590b57cec5SDimitry Andric       return CSR_XLEN_F32_Interrupt_SaveList;
600b57cec5SDimitry Andric     return CSR_Interrupt_SaveList;
610b57cec5SDimitry Andric   }
620b57cec5SDimitry Andric 
630b57cec5SDimitry Andric   switch (Subtarget.getTargetABI()) {
640b57cec5SDimitry Andric   default:
650b57cec5SDimitry Andric     llvm_unreachable("Unrecognized ABI");
660b57cec5SDimitry Andric   case RISCVABI::ABI_ILP32:
670b57cec5SDimitry Andric   case RISCVABI::ABI_LP64:
680b57cec5SDimitry Andric     return CSR_ILP32_LP64_SaveList;
690b57cec5SDimitry Andric   case RISCVABI::ABI_ILP32F:
700b57cec5SDimitry Andric   case RISCVABI::ABI_LP64F:
710b57cec5SDimitry Andric     return CSR_ILP32F_LP64F_SaveList;
720b57cec5SDimitry Andric   case RISCVABI::ABI_ILP32D:
730b57cec5SDimitry Andric   case RISCVABI::ABI_LP64D:
740b57cec5SDimitry Andric     return CSR_ILP32D_LP64D_SaveList;
750b57cec5SDimitry Andric   }
760b57cec5SDimitry Andric }
770b57cec5SDimitry Andric 
780b57cec5SDimitry Andric BitVector RISCVRegisterInfo::getReservedRegs(const MachineFunction &MF) const {
79480093f4SDimitry Andric   const RISCVFrameLowering *TFI = getFrameLowering(MF);
800b57cec5SDimitry Andric   BitVector Reserved(getNumRegs());
810b57cec5SDimitry Andric 
82480093f4SDimitry Andric   // Mark any registers requested to be reserved as such
83480093f4SDimitry Andric   for (size_t Reg = 0; Reg < getNumRegs(); Reg++) {
84480093f4SDimitry Andric     if (MF.getSubtarget<RISCVSubtarget>().isRegisterReservedByUser(Reg))
85480093f4SDimitry Andric       markSuperRegs(Reserved, Reg);
86480093f4SDimitry Andric   }
87480093f4SDimitry Andric 
880b57cec5SDimitry Andric   // Use markSuperRegs to ensure any register aliases are also reserved
890b57cec5SDimitry Andric   markSuperRegs(Reserved, RISCV::X0); // zero
900b57cec5SDimitry Andric   markSuperRegs(Reserved, RISCV::X2); // sp
910b57cec5SDimitry Andric   markSuperRegs(Reserved, RISCV::X3); // gp
920b57cec5SDimitry Andric   markSuperRegs(Reserved, RISCV::X4); // tp
930b57cec5SDimitry Andric   if (TFI->hasFP(MF))
940b57cec5SDimitry Andric     markSuperRegs(Reserved, RISCV::X8); // fp
95480093f4SDimitry Andric   // Reserve the base register if we need to realign the stack and allocate
96480093f4SDimitry Andric   // variable-sized objects at runtime.
97480093f4SDimitry Andric   if (TFI->hasBP(MF))
98480093f4SDimitry Andric     markSuperRegs(Reserved, RISCVABI::getBPReg()); // bp
99e8d8bef9SDimitry Andric 
100e8d8bef9SDimitry Andric   // V registers for code generation. We handle them manually.
101e8d8bef9SDimitry Andric   markSuperRegs(Reserved, RISCV::VL);
102e8d8bef9SDimitry Andric   markSuperRegs(Reserved, RISCV::VTYPE);
103e8d8bef9SDimitry Andric   markSuperRegs(Reserved, RISCV::VXSAT);
104e8d8bef9SDimitry Andric   markSuperRegs(Reserved, RISCV::VXRM);
105*81ad6265SDimitry Andric   markSuperRegs(Reserved, RISCV::VLENB); // vlenb (constant)
106e8d8bef9SDimitry Andric 
107fe6060f1SDimitry Andric   // Floating point environment registers.
108fe6060f1SDimitry Andric   markSuperRegs(Reserved, RISCV::FRM);
109fe6060f1SDimitry Andric   markSuperRegs(Reserved, RISCV::FFLAGS);
110fe6060f1SDimitry Andric 
1110b57cec5SDimitry Andric   assert(checkAllSuperRegsMarked(Reserved));
1120b57cec5SDimitry Andric   return Reserved;
1130b57cec5SDimitry Andric }
1140b57cec5SDimitry Andric 
115480093f4SDimitry Andric bool RISCVRegisterInfo::isAsmClobberable(const MachineFunction &MF,
1165ffd83dbSDimitry Andric                                          MCRegister PhysReg) const {
117480093f4SDimitry Andric   return !MF.getSubtarget<RISCVSubtarget>().isRegisterReservedByUser(PhysReg);
118480093f4SDimitry Andric }
119480093f4SDimitry Andric 
1205ffd83dbSDimitry Andric bool RISCVRegisterInfo::isConstantPhysReg(MCRegister PhysReg) const {
121*81ad6265SDimitry Andric   return PhysReg == RISCV::X0 || PhysReg == RISCV::VLENB;
1220b57cec5SDimitry Andric }
1230b57cec5SDimitry Andric 
1240b57cec5SDimitry Andric const uint32_t *RISCVRegisterInfo::getNoPreservedMask() const {
1250b57cec5SDimitry Andric   return CSR_NoRegs_RegMask;
1260b57cec5SDimitry Andric }
1270b57cec5SDimitry Andric 
1285ffd83dbSDimitry Andric // Frame indexes representing locations of CSRs which are given a fixed location
1295ffd83dbSDimitry Andric // by save/restore libcalls.
130*81ad6265SDimitry Andric static const std::pair<unsigned, int> FixedCSRFIMap[] = {
1315ffd83dbSDimitry Andric   {/*ra*/  RISCV::X1,   -1},
1325ffd83dbSDimitry Andric   {/*s0*/  RISCV::X8,   -2},
1335ffd83dbSDimitry Andric   {/*s1*/  RISCV::X9,   -3},
1345ffd83dbSDimitry Andric   {/*s2*/  RISCV::X18,  -4},
1355ffd83dbSDimitry Andric   {/*s3*/  RISCV::X19,  -5},
1365ffd83dbSDimitry Andric   {/*s4*/  RISCV::X20,  -6},
1375ffd83dbSDimitry Andric   {/*s5*/  RISCV::X21,  -7},
1385ffd83dbSDimitry Andric   {/*s6*/  RISCV::X22,  -8},
1395ffd83dbSDimitry Andric   {/*s7*/  RISCV::X23,  -9},
1405ffd83dbSDimitry Andric   {/*s8*/  RISCV::X24,  -10},
1415ffd83dbSDimitry Andric   {/*s9*/  RISCV::X25,  -11},
1425ffd83dbSDimitry Andric   {/*s10*/ RISCV::X26,  -12},
1435ffd83dbSDimitry Andric   {/*s11*/ RISCV::X27,  -13}
1445ffd83dbSDimitry Andric };
1455ffd83dbSDimitry Andric 
1465ffd83dbSDimitry Andric bool RISCVRegisterInfo::hasReservedSpillSlot(const MachineFunction &MF,
1475ffd83dbSDimitry Andric                                              Register Reg,
1485ffd83dbSDimitry Andric                                              int &FrameIdx) const {
1495ffd83dbSDimitry Andric   const auto *RVFI = MF.getInfo<RISCVMachineFunctionInfo>();
1505ffd83dbSDimitry Andric   if (!RVFI->useSaveRestoreLibCalls(MF))
1515ffd83dbSDimitry Andric     return false;
1525ffd83dbSDimitry Andric 
153*81ad6265SDimitry Andric   const auto *FII =
154*81ad6265SDimitry Andric       llvm::find_if(FixedCSRFIMap, [&](auto P) { return P.first == Reg; });
155*81ad6265SDimitry Andric   if (FII == std::end(FixedCSRFIMap))
1565ffd83dbSDimitry Andric     return false;
1575ffd83dbSDimitry Andric 
1585ffd83dbSDimitry Andric   FrameIdx = FII->second;
1595ffd83dbSDimitry Andric   return true;
1605ffd83dbSDimitry Andric }
1615ffd83dbSDimitry Andric 
1620b57cec5SDimitry Andric void RISCVRegisterInfo::eliminateFrameIndex(MachineBasicBlock::iterator II,
1630b57cec5SDimitry Andric                                             int SPAdj, unsigned FIOperandNum,
1640b57cec5SDimitry Andric                                             RegScavenger *RS) const {
1650b57cec5SDimitry Andric   assert(SPAdj == 0 && "Unexpected non-zero SPAdj value");
1660b57cec5SDimitry Andric 
1670b57cec5SDimitry Andric   MachineInstr &MI = *II;
1680b57cec5SDimitry Andric   MachineFunction &MF = *MI.getParent()->getParent();
1690b57cec5SDimitry Andric   MachineRegisterInfo &MRI = MF.getRegInfo();
1700b57cec5SDimitry Andric   const RISCVInstrInfo *TII = MF.getSubtarget<RISCVSubtarget>().getInstrInfo();
1710b57cec5SDimitry Andric   DebugLoc DL = MI.getDebugLoc();
1720b57cec5SDimitry Andric 
1730b57cec5SDimitry Andric   int FrameIndex = MI.getOperand(FIOperandNum).getIndex();
1745ffd83dbSDimitry Andric   Register FrameReg;
175fe6060f1SDimitry Andric   StackOffset Offset =
176fe6060f1SDimitry Andric       getFrameLowering(MF)->getFrameIndexReference(MF, FrameIndex, FrameReg);
177*81ad6265SDimitry Andric   bool IsRVVSpill = RISCV::isRVVSpill(MI);
178fe6060f1SDimitry Andric   if (!IsRVVSpill)
179fe6060f1SDimitry Andric     Offset += StackOffset::getFixed(MI.getOperand(FIOperandNum + 1).getImm());
1800b57cec5SDimitry Andric 
181fe6060f1SDimitry Andric   if (!isInt<32>(Offset.getFixed())) {
1820b57cec5SDimitry Andric     report_fatal_error(
1830b57cec5SDimitry Andric         "Frame offsets outside of the signed 32-bit range not supported");
1840b57cec5SDimitry Andric   }
1850b57cec5SDimitry Andric 
1860b57cec5SDimitry Andric   MachineBasicBlock &MBB = *MI.getParent();
1870b57cec5SDimitry Andric   bool FrameRegIsKill = false;
1880b57cec5SDimitry Andric 
189fe6060f1SDimitry Andric   // If required, pre-compute the scalable factor amount which will be used in
190fe6060f1SDimitry Andric   // later offset computation. Since this sequence requires up to two scratch
191fe6060f1SDimitry Andric   // registers -- after which one is made free -- this grants us better
192fe6060f1SDimitry Andric   // scavenging of scratch registers as only up to two are live at one time,
193fe6060f1SDimitry Andric   // rather than three.
194fe6060f1SDimitry Andric   Register ScalableFactorRegister;
195fe6060f1SDimitry Andric   unsigned ScalableAdjOpc = RISCV::ADD;
196fe6060f1SDimitry Andric   if (Offset.getScalable()) {
197fe6060f1SDimitry Andric     int64_t ScalableValue = Offset.getScalable();
198fe6060f1SDimitry Andric     if (ScalableValue < 0) {
199fe6060f1SDimitry Andric       ScalableValue = -ScalableValue;
200fe6060f1SDimitry Andric       ScalableAdjOpc = RISCV::SUB;
201fe6060f1SDimitry Andric     }
202fe6060f1SDimitry Andric     // 1. Get vlenb && multiply vlen with the number of vector registers.
203fe6060f1SDimitry Andric     ScalableFactorRegister =
204fe6060f1SDimitry Andric         TII->getVLENFactoredAmount(MF, MBB, II, DL, ScalableValue);
205fe6060f1SDimitry Andric   }
206fe6060f1SDimitry Andric 
207fe6060f1SDimitry Andric   if (!isInt<12>(Offset.getFixed())) {
2080b57cec5SDimitry Andric     // The offset won't fit in an immediate, so use a scratch register instead
2090b57cec5SDimitry Andric     // Modify Offset and FrameReg appropriately
2108bcb0991SDimitry Andric     Register ScratchReg = MRI.createVirtualRegister(&RISCV::GPRRegClass);
211fe6060f1SDimitry Andric     TII->movImm(MBB, II, DL, ScratchReg, Offset.getFixed());
212fe6060f1SDimitry Andric     if (MI.getOpcode() == RISCV::ADDI && !Offset.getScalable()) {
213fe6060f1SDimitry Andric       BuildMI(MBB, II, DL, TII->get(RISCV::ADD), MI.getOperand(0).getReg())
214fe6060f1SDimitry Andric         .addReg(FrameReg)
215fe6060f1SDimitry Andric         .addReg(ScratchReg, RegState::Kill);
216fe6060f1SDimitry Andric       MI.eraseFromParent();
217fe6060f1SDimitry Andric       return;
218fe6060f1SDimitry Andric     }
2190b57cec5SDimitry Andric     BuildMI(MBB, II, DL, TII->get(RISCV::ADD), ScratchReg)
2200b57cec5SDimitry Andric         .addReg(FrameReg)
2210b57cec5SDimitry Andric         .addReg(ScratchReg, RegState::Kill);
222fe6060f1SDimitry Andric     Offset = StackOffset::get(0, Offset.getScalable());
2230b57cec5SDimitry Andric     FrameReg = ScratchReg;
2240b57cec5SDimitry Andric     FrameRegIsKill = true;
2250b57cec5SDimitry Andric   }
2260b57cec5SDimitry Andric 
227fe6060f1SDimitry Andric   if (!Offset.getScalable()) {
228fe6060f1SDimitry Andric     // Offset = (fixed offset, 0)
2290b57cec5SDimitry Andric     MI.getOperand(FIOperandNum)
2300b57cec5SDimitry Andric         .ChangeToRegister(FrameReg, false, false, FrameRegIsKill);
231fe6060f1SDimitry Andric     if (!IsRVVSpill)
232fe6060f1SDimitry Andric       MI.getOperand(FIOperandNum + 1).ChangeToImmediate(Offset.getFixed());
233fe6060f1SDimitry Andric     else {
234fe6060f1SDimitry Andric       if (Offset.getFixed()) {
235fe6060f1SDimitry Andric         Register ScratchReg = MRI.createVirtualRegister(&RISCV::GPRRegClass);
236fe6060f1SDimitry Andric         BuildMI(MBB, II, DL, TII->get(RISCV::ADDI), ScratchReg)
237fe6060f1SDimitry Andric           .addReg(FrameReg, getKillRegState(FrameRegIsKill))
238fe6060f1SDimitry Andric           .addImm(Offset.getFixed());
239fe6060f1SDimitry Andric         MI.getOperand(FIOperandNum)
240fe6060f1SDimitry Andric           .ChangeToRegister(ScratchReg, false, false, true);
241fe6060f1SDimitry Andric       }
242fe6060f1SDimitry Andric     }
243fe6060f1SDimitry Andric   } else {
244fe6060f1SDimitry Andric     // Offset = (fixed offset, scalable offset)
245fe6060f1SDimitry Andric     // Step 1, the scalable offset, has already been computed.
246fe6060f1SDimitry Andric     assert(ScalableFactorRegister &&
247fe6060f1SDimitry Andric            "Expected pre-computation of scalable factor in earlier step");
248fe6060f1SDimitry Andric 
249fe6060f1SDimitry Andric     // 2. Calculate address: FrameReg + result of multiply
250fe6060f1SDimitry Andric     if (MI.getOpcode() == RISCV::ADDI && !Offset.getFixed()) {
251fe6060f1SDimitry Andric       BuildMI(MBB, II, DL, TII->get(ScalableAdjOpc), MI.getOperand(0).getReg())
252fe6060f1SDimitry Andric           .addReg(FrameReg, getKillRegState(FrameRegIsKill))
253fe6060f1SDimitry Andric           .addReg(ScalableFactorRegister, RegState::Kill);
254fe6060f1SDimitry Andric       MI.eraseFromParent();
255fe6060f1SDimitry Andric       return;
256fe6060f1SDimitry Andric     }
257fe6060f1SDimitry Andric     Register VL = MRI.createVirtualRegister(&RISCV::GPRRegClass);
258fe6060f1SDimitry Andric     BuildMI(MBB, II, DL, TII->get(ScalableAdjOpc), VL)
259fe6060f1SDimitry Andric         .addReg(FrameReg, getKillRegState(FrameRegIsKill))
260fe6060f1SDimitry Andric         .addReg(ScalableFactorRegister, RegState::Kill);
261fe6060f1SDimitry Andric 
262fe6060f1SDimitry Andric     if (IsRVVSpill && Offset.getFixed()) {
263fe6060f1SDimitry Andric       // Scalable load/store has no immediate argument. We need to add the
264fe6060f1SDimitry Andric       // fixed part into the load/store base address.
265fe6060f1SDimitry Andric       BuildMI(MBB, II, DL, TII->get(RISCV::ADDI), VL)
266fe6060f1SDimitry Andric           .addReg(VL)
267fe6060f1SDimitry Andric           .addImm(Offset.getFixed());
268fe6060f1SDimitry Andric     }
269fe6060f1SDimitry Andric 
270fe6060f1SDimitry Andric     // 3. Replace address register with calculated address register
271fe6060f1SDimitry Andric     MI.getOperand(FIOperandNum).ChangeToRegister(VL, false, false, true);
272fe6060f1SDimitry Andric     if (!IsRVVSpill)
273fe6060f1SDimitry Andric       MI.getOperand(FIOperandNum + 1).ChangeToImmediate(Offset.getFixed());
274fe6060f1SDimitry Andric   }
275fe6060f1SDimitry Andric 
276*81ad6265SDimitry Andric   auto ZvlssegInfo = RISCV::isRVVSpillForZvlsseg(MI.getOpcode());
277fe6060f1SDimitry Andric   if (ZvlssegInfo) {
278fe6060f1SDimitry Andric     Register VL = MRI.createVirtualRegister(&RISCV::GPRRegClass);
279fe6060f1SDimitry Andric     BuildMI(MBB, II, DL, TII->get(RISCV::PseudoReadVLENB), VL);
280fe6060f1SDimitry Andric     uint32_t ShiftAmount = Log2_32(ZvlssegInfo->second);
281fe6060f1SDimitry Andric     if (ShiftAmount != 0)
282fe6060f1SDimitry Andric       BuildMI(MBB, II, DL, TII->get(RISCV::SLLI), VL)
283fe6060f1SDimitry Andric           .addReg(VL)
284fe6060f1SDimitry Andric           .addImm(ShiftAmount);
285fe6060f1SDimitry Andric     // The last argument of pseudo spilling opcode for zvlsseg is the length of
286fe6060f1SDimitry Andric     // one element of zvlsseg types. For example, for vint32m2x2_t, it will be
287fe6060f1SDimitry Andric     // the length of vint32m2_t.
288fe6060f1SDimitry Andric     MI.getOperand(FIOperandNum + 1).ChangeToRegister(VL, /*isDef=*/false);
289fe6060f1SDimitry Andric   }
2900b57cec5SDimitry Andric }
2910b57cec5SDimitry Andric 
2920b57cec5SDimitry Andric Register RISCVRegisterInfo::getFrameRegister(const MachineFunction &MF) const {
2930b57cec5SDimitry Andric   const TargetFrameLowering *TFI = getFrameLowering(MF);
2940b57cec5SDimitry Andric   return TFI->hasFP(MF) ? RISCV::X8 : RISCV::X2;
2950b57cec5SDimitry Andric }
2960b57cec5SDimitry Andric 
2970b57cec5SDimitry Andric const uint32_t *
2980b57cec5SDimitry Andric RISCVRegisterInfo::getCallPreservedMask(const MachineFunction & MF,
299e8d8bef9SDimitry Andric                                         CallingConv::ID CC) const {
3000b57cec5SDimitry Andric   auto &Subtarget = MF.getSubtarget<RISCVSubtarget>();
3010b57cec5SDimitry Andric 
302e8d8bef9SDimitry Andric   if (CC == CallingConv::GHC)
303e8d8bef9SDimitry Andric     return CSR_NoRegs_RegMask;
3040b57cec5SDimitry Andric   switch (Subtarget.getTargetABI()) {
3050b57cec5SDimitry Andric   default:
3060b57cec5SDimitry Andric     llvm_unreachable("Unrecognized ABI");
3070b57cec5SDimitry Andric   case RISCVABI::ABI_ILP32:
3080b57cec5SDimitry Andric   case RISCVABI::ABI_LP64:
3090b57cec5SDimitry Andric     return CSR_ILP32_LP64_RegMask;
3100b57cec5SDimitry Andric   case RISCVABI::ABI_ILP32F:
3110b57cec5SDimitry Andric   case RISCVABI::ABI_LP64F:
3120b57cec5SDimitry Andric     return CSR_ILP32F_LP64F_RegMask;
3130b57cec5SDimitry Andric   case RISCVABI::ABI_ILP32D:
3140b57cec5SDimitry Andric   case RISCVABI::ABI_LP64D:
3150b57cec5SDimitry Andric     return CSR_ILP32D_LP64D_RegMask;
3160b57cec5SDimitry Andric   }
3170b57cec5SDimitry Andric }
318fe6060f1SDimitry Andric 
319fe6060f1SDimitry Andric const TargetRegisterClass *
320fe6060f1SDimitry Andric RISCVRegisterInfo::getLargestLegalSuperClass(const TargetRegisterClass *RC,
321fe6060f1SDimitry Andric                                              const MachineFunction &) const {
322fe6060f1SDimitry Andric   if (RC == &RISCV::VMV0RegClass)
323fe6060f1SDimitry Andric     return &RISCV::VRRegClass;
324fe6060f1SDimitry Andric   return RC;
325fe6060f1SDimitry Andric }
3264824e7fdSDimitry Andric 
3274824e7fdSDimitry Andric void RISCVRegisterInfo::getOffsetOpcodes(const StackOffset &Offset,
3284824e7fdSDimitry Andric                                          SmallVectorImpl<uint64_t> &Ops) const {
3294824e7fdSDimitry Andric   // VLENB is the length of a vector register in bytes. We use <vscale x 8 x i8>
3304824e7fdSDimitry Andric   // to represent one vector register. The dwarf offset is
3314824e7fdSDimitry Andric   // VLENB * scalable_offset / 8.
3324824e7fdSDimitry Andric   assert(Offset.getScalable() % 8 == 0 && "Invalid frame offset");
3334824e7fdSDimitry Andric 
3344824e7fdSDimitry Andric   // Add fixed-sized offset using existing DIExpression interface.
3354824e7fdSDimitry Andric   DIExpression::appendOffset(Ops, Offset.getFixed());
3364824e7fdSDimitry Andric 
3374824e7fdSDimitry Andric   unsigned VLENB = getDwarfRegNum(RISCV::VLENB, true);
3384824e7fdSDimitry Andric   int64_t VLENBSized = Offset.getScalable() / 8;
3394824e7fdSDimitry Andric   if (VLENBSized > 0) {
3404824e7fdSDimitry Andric     Ops.push_back(dwarf::DW_OP_constu);
3414824e7fdSDimitry Andric     Ops.push_back(VLENBSized);
3424824e7fdSDimitry Andric     Ops.append({dwarf::DW_OP_bregx, VLENB, 0ULL});
3434824e7fdSDimitry Andric     Ops.push_back(dwarf::DW_OP_mul);
3444824e7fdSDimitry Andric     Ops.push_back(dwarf::DW_OP_plus);
3454824e7fdSDimitry Andric   } else if (VLENBSized < 0) {
3464824e7fdSDimitry Andric     Ops.push_back(dwarf::DW_OP_constu);
3474824e7fdSDimitry Andric     Ops.push_back(-VLENBSized);
3484824e7fdSDimitry Andric     Ops.append({dwarf::DW_OP_bregx, VLENB, 0ULL});
3494824e7fdSDimitry Andric     Ops.push_back(dwarf::DW_OP_mul);
3504824e7fdSDimitry Andric     Ops.push_back(dwarf::DW_OP_minus);
3514824e7fdSDimitry Andric   }
3524824e7fdSDimitry Andric }
35304eeddc0SDimitry Andric 
35404eeddc0SDimitry Andric unsigned
35504eeddc0SDimitry Andric RISCVRegisterInfo::getRegisterCostTableIndex(const MachineFunction &MF) const {
35604eeddc0SDimitry Andric   return MF.getSubtarget<RISCVSubtarget>().hasStdExtC() ? 1 : 0;
35704eeddc0SDimitry Andric }
358