xref: /freebsd/contrib/llvm-project/llvm/lib/Target/RISCV/RISCVRegisterInfo.cpp (revision 647cbc5de815c5651677bf8582797f716ec7b48d)
106c3fb27SDimitry Andric //===-- RISCVRegisterInfo.cpp - RISC-V Register Information -----*- C++ -*-===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
906c3fb27SDimitry Andric // This file contains the RISC-V implementation of the TargetRegisterInfo class.
100b57cec5SDimitry Andric //
110b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
120b57cec5SDimitry Andric 
130b57cec5SDimitry Andric #include "RISCVRegisterInfo.h"
140b57cec5SDimitry Andric #include "RISCV.h"
155ffd83dbSDimitry Andric #include "RISCVMachineFunctionInfo.h"
160b57cec5SDimitry Andric #include "RISCVSubtarget.h"
175f757f3fSDimitry Andric #include "llvm/ADT/SmallSet.h"
1881ad6265SDimitry Andric #include "llvm/BinaryFormat/Dwarf.h"
190b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFrameInfo.h"
200b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h"
210b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h"
220b57cec5SDimitry Andric #include "llvm/CodeGen/RegisterScavenging.h"
230b57cec5SDimitry Andric #include "llvm/CodeGen/TargetFrameLowering.h"
240b57cec5SDimitry Andric #include "llvm/CodeGen/TargetInstrInfo.h"
254824e7fdSDimitry Andric #include "llvm/IR/DebugInfoMetadata.h"
260b57cec5SDimitry Andric #include "llvm/Support/ErrorHandling.h"
270b57cec5SDimitry Andric 
280b57cec5SDimitry Andric #define GET_REGINFO_TARGET_DESC
290b57cec5SDimitry Andric #include "RISCVGenRegisterInfo.inc"
300b57cec5SDimitry Andric 
310b57cec5SDimitry Andric using namespace llvm;
320b57cec5SDimitry Andric 
33bdd1243dSDimitry Andric static cl::opt<bool>
34bdd1243dSDimitry Andric     DisableRegAllocHints("riscv-disable-regalloc-hints", cl::Hidden,
35bdd1243dSDimitry Andric                          cl::init(false),
36bdd1243dSDimitry Andric                          cl::desc("Disable two address hints for register "
37bdd1243dSDimitry Andric                                   "allocation"));
38bdd1243dSDimitry Andric 
398bcb0991SDimitry Andric static_assert(RISCV::X1 == RISCV::X0 + 1, "Register list not consecutive");
408bcb0991SDimitry Andric static_assert(RISCV::X31 == RISCV::X0 + 31, "Register list not consecutive");
41e8d8bef9SDimitry Andric static_assert(RISCV::F1_H == RISCV::F0_H + 1, "Register list not consecutive");
42e8d8bef9SDimitry Andric static_assert(RISCV::F31_H == RISCV::F0_H + 31,
43e8d8bef9SDimitry Andric               "Register list not consecutive");
448bcb0991SDimitry Andric static_assert(RISCV::F1_F == RISCV::F0_F + 1, "Register list not consecutive");
458bcb0991SDimitry Andric static_assert(RISCV::F31_F == RISCV::F0_F + 31,
468bcb0991SDimitry Andric               "Register list not consecutive");
478bcb0991SDimitry Andric static_assert(RISCV::F1_D == RISCV::F0_D + 1, "Register list not consecutive");
488bcb0991SDimitry Andric static_assert(RISCV::F31_D == RISCV::F0_D + 31,
498bcb0991SDimitry Andric               "Register list not consecutive");
505ffd83dbSDimitry Andric static_assert(RISCV::V1 == RISCV::V0 + 1, "Register list not consecutive");
515ffd83dbSDimitry Andric static_assert(RISCV::V31 == RISCV::V0 + 31, "Register list not consecutive");
528bcb0991SDimitry Andric 
530b57cec5SDimitry Andric RISCVRegisterInfo::RISCVRegisterInfo(unsigned HwMode)
540b57cec5SDimitry Andric     : RISCVGenRegisterInfo(RISCV::X1, /*DwarfFlavour*/0, /*EHFlavor*/0,
550b57cec5SDimitry Andric                            /*PC*/0, HwMode) {}
560b57cec5SDimitry Andric 
570b57cec5SDimitry Andric const MCPhysReg *
580b57cec5SDimitry Andric RISCVRegisterInfo::getCalleeSavedRegs(const MachineFunction *MF) const {
590b57cec5SDimitry Andric   auto &Subtarget = MF->getSubtarget<RISCVSubtarget>();
60e8d8bef9SDimitry Andric   if (MF->getFunction().getCallingConv() == CallingConv::GHC)
61e8d8bef9SDimitry Andric     return CSR_NoRegs_SaveList;
620b57cec5SDimitry Andric   if (MF->getFunction().hasFnAttribute("interrupt")) {
630b57cec5SDimitry Andric     if (Subtarget.hasStdExtD())
640b57cec5SDimitry Andric       return CSR_XLEN_F64_Interrupt_SaveList;
650b57cec5SDimitry Andric     if (Subtarget.hasStdExtF())
660b57cec5SDimitry Andric       return CSR_XLEN_F32_Interrupt_SaveList;
670b57cec5SDimitry Andric     return CSR_Interrupt_SaveList;
680b57cec5SDimitry Andric   }
690b57cec5SDimitry Andric 
700b57cec5SDimitry Andric   switch (Subtarget.getTargetABI()) {
710b57cec5SDimitry Andric   default:
720b57cec5SDimitry Andric     llvm_unreachable("Unrecognized ABI");
730b57cec5SDimitry Andric   case RISCVABI::ABI_ILP32:
740b57cec5SDimitry Andric   case RISCVABI::ABI_LP64:
750b57cec5SDimitry Andric     return CSR_ILP32_LP64_SaveList;
760b57cec5SDimitry Andric   case RISCVABI::ABI_ILP32F:
770b57cec5SDimitry Andric   case RISCVABI::ABI_LP64F:
780b57cec5SDimitry Andric     return CSR_ILP32F_LP64F_SaveList;
790b57cec5SDimitry Andric   case RISCVABI::ABI_ILP32D:
800b57cec5SDimitry Andric   case RISCVABI::ABI_LP64D:
810b57cec5SDimitry Andric     return CSR_ILP32D_LP64D_SaveList;
820b57cec5SDimitry Andric   }
830b57cec5SDimitry Andric }
840b57cec5SDimitry Andric 
850b57cec5SDimitry Andric BitVector RISCVRegisterInfo::getReservedRegs(const MachineFunction &MF) const {
86480093f4SDimitry Andric   const RISCVFrameLowering *TFI = getFrameLowering(MF);
870b57cec5SDimitry Andric   BitVector Reserved(getNumRegs());
885f757f3fSDimitry Andric   auto &Subtarget = MF.getSubtarget<RISCVSubtarget>();
890b57cec5SDimitry Andric 
90480093f4SDimitry Andric   // Mark any registers requested to be reserved as such
91480093f4SDimitry Andric   for (size_t Reg = 0; Reg < getNumRegs(); Reg++) {
925f757f3fSDimitry Andric     if (Subtarget.isRegisterReservedByUser(Reg))
93480093f4SDimitry Andric       markSuperRegs(Reserved, Reg);
94480093f4SDimitry Andric   }
95480093f4SDimitry Andric 
960b57cec5SDimitry Andric   // Use markSuperRegs to ensure any register aliases are also reserved
970b57cec5SDimitry Andric   markSuperRegs(Reserved, RISCV::X0); // zero
980b57cec5SDimitry Andric   markSuperRegs(Reserved, RISCV::X2); // sp
990b57cec5SDimitry Andric   markSuperRegs(Reserved, RISCV::X3); // gp
1000b57cec5SDimitry Andric   markSuperRegs(Reserved, RISCV::X4); // tp
1010b57cec5SDimitry Andric   if (TFI->hasFP(MF))
1020b57cec5SDimitry Andric     markSuperRegs(Reserved, RISCV::X8); // fp
103480093f4SDimitry Andric   // Reserve the base register if we need to realign the stack and allocate
104480093f4SDimitry Andric   // variable-sized objects at runtime.
105480093f4SDimitry Andric   if (TFI->hasBP(MF))
106480093f4SDimitry Andric     markSuperRegs(Reserved, RISCVABI::getBPReg()); // bp
107e8d8bef9SDimitry Andric 
10806c3fb27SDimitry Andric   // Additionally reserve dummy register used to form the register pair
10906c3fb27SDimitry Andric   // beginning with 'x0' for instructions that take register pairs.
11006c3fb27SDimitry Andric   markSuperRegs(Reserved, RISCV::DUMMY_REG_PAIR_WITH_X0);
11106c3fb27SDimitry Andric 
112e8d8bef9SDimitry Andric   // V registers for code generation. We handle them manually.
113e8d8bef9SDimitry Andric   markSuperRegs(Reserved, RISCV::VL);
114e8d8bef9SDimitry Andric   markSuperRegs(Reserved, RISCV::VTYPE);
115e8d8bef9SDimitry Andric   markSuperRegs(Reserved, RISCV::VXSAT);
116e8d8bef9SDimitry Andric   markSuperRegs(Reserved, RISCV::VXRM);
11781ad6265SDimitry Andric   markSuperRegs(Reserved, RISCV::VLENB); // vlenb (constant)
118e8d8bef9SDimitry Andric 
119fe6060f1SDimitry Andric   // Floating point environment registers.
120fe6060f1SDimitry Andric   markSuperRegs(Reserved, RISCV::FRM);
121fe6060f1SDimitry Andric   markSuperRegs(Reserved, RISCV::FFLAGS);
122fe6060f1SDimitry Andric 
1235f757f3fSDimitry Andric   if (MF.getFunction().getCallingConv() == CallingConv::GRAAL) {
1245f757f3fSDimitry Andric     if (Subtarget.isRVE())
1255f757f3fSDimitry Andric       report_fatal_error("Graal reserved registers do not exist in RVE");
1265f757f3fSDimitry Andric     markSuperRegs(Reserved, RISCV::X23);
1275f757f3fSDimitry Andric     markSuperRegs(Reserved, RISCV::X27);
1285f757f3fSDimitry Andric   }
1295f757f3fSDimitry Andric 
130*647cbc5dSDimitry Andric   // Shadow stack pointer.
131*647cbc5dSDimitry Andric   markSuperRegs(Reserved, RISCV::SSP);
132*647cbc5dSDimitry Andric 
1330b57cec5SDimitry Andric   assert(checkAllSuperRegsMarked(Reserved));
1340b57cec5SDimitry Andric   return Reserved;
1350b57cec5SDimitry Andric }
1360b57cec5SDimitry Andric 
137480093f4SDimitry Andric bool RISCVRegisterInfo::isAsmClobberable(const MachineFunction &MF,
1385ffd83dbSDimitry Andric                                          MCRegister PhysReg) const {
139480093f4SDimitry Andric   return !MF.getSubtarget<RISCVSubtarget>().isRegisterReservedByUser(PhysReg);
140480093f4SDimitry Andric }
141480093f4SDimitry Andric 
1420b57cec5SDimitry Andric const uint32_t *RISCVRegisterInfo::getNoPreservedMask() const {
1430b57cec5SDimitry Andric   return CSR_NoRegs_RegMask;
1440b57cec5SDimitry Andric }
1450b57cec5SDimitry Andric 
1465ffd83dbSDimitry Andric // Frame indexes representing locations of CSRs which are given a fixed location
1475f757f3fSDimitry Andric // by save/restore libcalls or Zcmp Push/Pop.
14881ad6265SDimitry Andric static const std::pair<unsigned, int> FixedCSRFIMap[] = {
1495ffd83dbSDimitry Andric   {/*ra*/  RISCV::X1,   -1},
1505ffd83dbSDimitry Andric   {/*s0*/  RISCV::X8,   -2},
1515ffd83dbSDimitry Andric   {/*s1*/  RISCV::X9,   -3},
1525ffd83dbSDimitry Andric   {/*s2*/  RISCV::X18,  -4},
1535ffd83dbSDimitry Andric   {/*s3*/  RISCV::X19,  -5},
1545ffd83dbSDimitry Andric   {/*s4*/  RISCV::X20,  -6},
1555ffd83dbSDimitry Andric   {/*s5*/  RISCV::X21,  -7},
1565ffd83dbSDimitry Andric   {/*s6*/  RISCV::X22,  -8},
1575ffd83dbSDimitry Andric   {/*s7*/  RISCV::X23,  -9},
1585ffd83dbSDimitry Andric   {/*s8*/  RISCV::X24,  -10},
1595ffd83dbSDimitry Andric   {/*s9*/  RISCV::X25,  -11},
1605ffd83dbSDimitry Andric   {/*s10*/ RISCV::X26,  -12},
1615ffd83dbSDimitry Andric   {/*s11*/ RISCV::X27,  -13}
1625ffd83dbSDimitry Andric };
1635ffd83dbSDimitry Andric 
1645ffd83dbSDimitry Andric bool RISCVRegisterInfo::hasReservedSpillSlot(const MachineFunction &MF,
1655ffd83dbSDimitry Andric                                              Register Reg,
1665ffd83dbSDimitry Andric                                              int &FrameIdx) const {
1675ffd83dbSDimitry Andric   const auto *RVFI = MF.getInfo<RISCVMachineFunctionInfo>();
16806c3fb27SDimitry Andric   if (!RVFI->useSaveRestoreLibCalls(MF) && !RVFI->isPushable(MF))
1695ffd83dbSDimitry Andric     return false;
1705ffd83dbSDimitry Andric 
17181ad6265SDimitry Andric   const auto *FII =
17281ad6265SDimitry Andric       llvm::find_if(FixedCSRFIMap, [&](auto P) { return P.first == Reg; });
17381ad6265SDimitry Andric   if (FII == std::end(FixedCSRFIMap))
1745ffd83dbSDimitry Andric     return false;
1755ffd83dbSDimitry Andric 
1765ffd83dbSDimitry Andric   FrameIdx = FII->second;
1775ffd83dbSDimitry Andric   return true;
1785ffd83dbSDimitry Andric }
1795ffd83dbSDimitry Andric 
180bdd1243dSDimitry Andric void RISCVRegisterInfo::adjustReg(MachineBasicBlock &MBB,
181bdd1243dSDimitry Andric                                   MachineBasicBlock::iterator II,
182bdd1243dSDimitry Andric                                   const DebugLoc &DL, Register DestReg,
183bdd1243dSDimitry Andric                                   Register SrcReg, StackOffset Offset,
184bdd1243dSDimitry Andric                                   MachineInstr::MIFlag Flag,
185bdd1243dSDimitry Andric                                   MaybeAlign RequiredAlign) const {
186bdd1243dSDimitry Andric 
187bdd1243dSDimitry Andric   if (DestReg == SrcReg && !Offset.getFixed() && !Offset.getScalable())
188bdd1243dSDimitry Andric     return;
189bdd1243dSDimitry Andric 
190bdd1243dSDimitry Andric   MachineFunction &MF = *MBB.getParent();
191bdd1243dSDimitry Andric   MachineRegisterInfo &MRI = MF.getRegInfo();
192bdd1243dSDimitry Andric   const RISCVSubtarget &ST = MF.getSubtarget<RISCVSubtarget>();
193bdd1243dSDimitry Andric   const RISCVInstrInfo *TII = ST.getInstrInfo();
194bdd1243dSDimitry Andric 
195bdd1243dSDimitry Andric   bool KillSrcReg = false;
196bdd1243dSDimitry Andric 
197bdd1243dSDimitry Andric   if (Offset.getScalable()) {
198bdd1243dSDimitry Andric     unsigned ScalableAdjOpc = RISCV::ADD;
199bdd1243dSDimitry Andric     int64_t ScalableValue = Offset.getScalable();
200bdd1243dSDimitry Andric     if (ScalableValue < 0) {
201bdd1243dSDimitry Andric       ScalableValue = -ScalableValue;
202bdd1243dSDimitry Andric       ScalableAdjOpc = RISCV::SUB;
203bdd1243dSDimitry Andric     }
204bdd1243dSDimitry Andric     // Get vlenb and multiply vlen with the number of vector registers.
205bdd1243dSDimitry Andric     Register ScratchReg = DestReg;
206bdd1243dSDimitry Andric     if (DestReg == SrcReg)
207bdd1243dSDimitry Andric       ScratchReg = MRI.createVirtualRegister(&RISCV::GPRRegClass);
208bdd1243dSDimitry Andric     TII->getVLENFactoredAmount(MF, MBB, II, DL, ScratchReg, ScalableValue, Flag);
209bdd1243dSDimitry Andric     BuildMI(MBB, II, DL, TII->get(ScalableAdjOpc), DestReg)
210bdd1243dSDimitry Andric       .addReg(SrcReg).addReg(ScratchReg, RegState::Kill)
211bdd1243dSDimitry Andric       .setMIFlag(Flag);
212bdd1243dSDimitry Andric     SrcReg = DestReg;
213bdd1243dSDimitry Andric     KillSrcReg = true;
214bdd1243dSDimitry Andric   }
215bdd1243dSDimitry Andric 
216bdd1243dSDimitry Andric   int64_t Val = Offset.getFixed();
217bdd1243dSDimitry Andric   if (DestReg == SrcReg && Val == 0)
218bdd1243dSDimitry Andric     return;
219bdd1243dSDimitry Andric 
220bdd1243dSDimitry Andric   const uint64_t Align = RequiredAlign.valueOrOne().value();
221bdd1243dSDimitry Andric 
222bdd1243dSDimitry Andric   if (isInt<12>(Val)) {
223bdd1243dSDimitry Andric     BuildMI(MBB, II, DL, TII->get(RISCV::ADDI), DestReg)
224bdd1243dSDimitry Andric         .addReg(SrcReg, getKillRegState(KillSrcReg))
225bdd1243dSDimitry Andric         .addImm(Val)
226bdd1243dSDimitry Andric         .setMIFlag(Flag);
227bdd1243dSDimitry Andric     return;
228bdd1243dSDimitry Andric   }
229bdd1243dSDimitry Andric 
230bdd1243dSDimitry Andric   // Try to split the offset across two ADDIs. We need to keep the intermediate
231bdd1243dSDimitry Andric   // result aligned after each ADDI.  We need to determine the maximum value we
232bdd1243dSDimitry Andric   // can put in each ADDI. In the negative direction, we can use -2048 which is
233bdd1243dSDimitry Andric   // always sufficiently aligned. In the positive direction, we need to find the
234bdd1243dSDimitry Andric   // largest 12-bit immediate that is aligned.  Exclude -4096 since it can be
235bdd1243dSDimitry Andric   // created with LUI.
236bdd1243dSDimitry Andric   assert(Align < 2048 && "Required alignment too large");
237bdd1243dSDimitry Andric   int64_t MaxPosAdjStep = 2048 - Align;
238bdd1243dSDimitry Andric   if (Val > -4096 && Val <= (2 * MaxPosAdjStep)) {
239bdd1243dSDimitry Andric     int64_t FirstAdj = Val < 0 ? -2048 : MaxPosAdjStep;
240bdd1243dSDimitry Andric     Val -= FirstAdj;
241bdd1243dSDimitry Andric     BuildMI(MBB, II, DL, TII->get(RISCV::ADDI), DestReg)
242bdd1243dSDimitry Andric         .addReg(SrcReg, getKillRegState(KillSrcReg))
243bdd1243dSDimitry Andric         .addImm(FirstAdj)
244bdd1243dSDimitry Andric         .setMIFlag(Flag);
245bdd1243dSDimitry Andric     BuildMI(MBB, II, DL, TII->get(RISCV::ADDI), DestReg)
246bdd1243dSDimitry Andric         .addReg(DestReg, RegState::Kill)
247bdd1243dSDimitry Andric         .addImm(Val)
248bdd1243dSDimitry Andric         .setMIFlag(Flag);
249bdd1243dSDimitry Andric     return;
250bdd1243dSDimitry Andric   }
251bdd1243dSDimitry Andric 
252bdd1243dSDimitry Andric   unsigned Opc = RISCV::ADD;
253bdd1243dSDimitry Andric   if (Val < 0) {
254bdd1243dSDimitry Andric     Val = -Val;
255bdd1243dSDimitry Andric     Opc = RISCV::SUB;
256bdd1243dSDimitry Andric   }
257bdd1243dSDimitry Andric 
258bdd1243dSDimitry Andric   Register ScratchReg = MRI.createVirtualRegister(&RISCV::GPRRegClass);
259bdd1243dSDimitry Andric   TII->movImm(MBB, II, DL, ScratchReg, Val, Flag);
260bdd1243dSDimitry Andric   BuildMI(MBB, II, DL, TII->get(Opc), DestReg)
261bdd1243dSDimitry Andric       .addReg(SrcReg, getKillRegState(KillSrcReg))
262bdd1243dSDimitry Andric       .addReg(ScratchReg, RegState::Kill)
263bdd1243dSDimitry Andric       .setMIFlag(Flag);
264bdd1243dSDimitry Andric }
265bdd1243dSDimitry Andric 
266bdd1243dSDimitry Andric // Split a VSPILLx_Mx pseudo into multiple whole register stores separated by
267bdd1243dSDimitry Andric // LMUL*VLENB bytes.
268bdd1243dSDimitry Andric void RISCVRegisterInfo::lowerVSPILL(MachineBasicBlock::iterator II) const {
269bdd1243dSDimitry Andric   DebugLoc DL = II->getDebugLoc();
270bdd1243dSDimitry Andric   MachineBasicBlock &MBB = *II->getParent();
271bdd1243dSDimitry Andric   MachineFunction &MF = *MBB.getParent();
272bdd1243dSDimitry Andric   MachineRegisterInfo &MRI = MF.getRegInfo();
273bdd1243dSDimitry Andric   const TargetInstrInfo *TII = MF.getSubtarget().getInstrInfo();
274bdd1243dSDimitry Andric   const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
275bdd1243dSDimitry Andric 
276bdd1243dSDimitry Andric   auto ZvlssegInfo = RISCV::isRVVSpillForZvlsseg(II->getOpcode());
277bdd1243dSDimitry Andric   unsigned NF = ZvlssegInfo->first;
278bdd1243dSDimitry Andric   unsigned LMUL = ZvlssegInfo->second;
279bdd1243dSDimitry Andric   assert(NF * LMUL <= 8 && "Invalid NF/LMUL combinations.");
280bdd1243dSDimitry Andric   unsigned Opcode, SubRegIdx;
281bdd1243dSDimitry Andric   switch (LMUL) {
282bdd1243dSDimitry Andric   default:
283bdd1243dSDimitry Andric     llvm_unreachable("LMUL must be 1, 2, or 4.");
284bdd1243dSDimitry Andric   case 1:
285bdd1243dSDimitry Andric     Opcode = RISCV::VS1R_V;
286bdd1243dSDimitry Andric     SubRegIdx = RISCV::sub_vrm1_0;
287bdd1243dSDimitry Andric     break;
288bdd1243dSDimitry Andric   case 2:
289bdd1243dSDimitry Andric     Opcode = RISCV::VS2R_V;
290bdd1243dSDimitry Andric     SubRegIdx = RISCV::sub_vrm2_0;
291bdd1243dSDimitry Andric     break;
292bdd1243dSDimitry Andric   case 4:
293bdd1243dSDimitry Andric     Opcode = RISCV::VS4R_V;
294bdd1243dSDimitry Andric     SubRegIdx = RISCV::sub_vrm4_0;
295bdd1243dSDimitry Andric     break;
296bdd1243dSDimitry Andric   }
297bdd1243dSDimitry Andric   static_assert(RISCV::sub_vrm1_7 == RISCV::sub_vrm1_0 + 7,
298bdd1243dSDimitry Andric                 "Unexpected subreg numbering");
299bdd1243dSDimitry Andric   static_assert(RISCV::sub_vrm2_3 == RISCV::sub_vrm2_0 + 3,
300bdd1243dSDimitry Andric                 "Unexpected subreg numbering");
301bdd1243dSDimitry Andric   static_assert(RISCV::sub_vrm4_1 == RISCV::sub_vrm4_0 + 1,
302bdd1243dSDimitry Andric                 "Unexpected subreg numbering");
303bdd1243dSDimitry Andric 
304bdd1243dSDimitry Andric   Register VL = MRI.createVirtualRegister(&RISCV::GPRRegClass);
3055f757f3fSDimitry Andric   // Optimize for constant VLEN.
3065f757f3fSDimitry Andric   const RISCVSubtarget &STI = MF.getSubtarget<RISCVSubtarget>();
3075f757f3fSDimitry Andric   if (STI.getRealMinVLen() == STI.getRealMaxVLen()) {
3085f757f3fSDimitry Andric     const int64_t VLENB = STI.getRealMinVLen() / 8;
3095f757f3fSDimitry Andric     int64_t Offset = VLENB * LMUL;
3105f757f3fSDimitry Andric     STI.getInstrInfo()->movImm(MBB, II, DL, VL, Offset);
3115f757f3fSDimitry Andric   } else {
312bdd1243dSDimitry Andric     BuildMI(MBB, II, DL, TII->get(RISCV::PseudoReadVLENB), VL);
313bdd1243dSDimitry Andric     uint32_t ShiftAmount = Log2_32(LMUL);
314bdd1243dSDimitry Andric     if (ShiftAmount != 0)
315bdd1243dSDimitry Andric       BuildMI(MBB, II, DL, TII->get(RISCV::SLLI), VL)
316bdd1243dSDimitry Andric           .addReg(VL)
317bdd1243dSDimitry Andric           .addImm(ShiftAmount);
3185f757f3fSDimitry Andric   }
319bdd1243dSDimitry Andric 
320bdd1243dSDimitry Andric   Register SrcReg = II->getOperand(0).getReg();
321bdd1243dSDimitry Andric   Register Base = II->getOperand(1).getReg();
322bdd1243dSDimitry Andric   bool IsBaseKill = II->getOperand(1).isKill();
323bdd1243dSDimitry Andric   Register NewBase = MRI.createVirtualRegister(&RISCV::GPRRegClass);
324bdd1243dSDimitry Andric   for (unsigned I = 0; I < NF; ++I) {
325bdd1243dSDimitry Andric     // Adding implicit-use of super register to describe we are using part of
326bdd1243dSDimitry Andric     // super register, that prevents machine verifier complaining when part of
327bdd1243dSDimitry Andric     // subreg is undef, see comment in MachineVerifier::checkLiveness for more
328bdd1243dSDimitry Andric     // detail.
329bdd1243dSDimitry Andric     BuildMI(MBB, II, DL, TII->get(Opcode))
330bdd1243dSDimitry Andric         .addReg(TRI->getSubReg(SrcReg, SubRegIdx + I))
331bdd1243dSDimitry Andric         .addReg(Base, getKillRegState(I == NF - 1))
332bdd1243dSDimitry Andric         .addMemOperand(*(II->memoperands_begin()))
333bdd1243dSDimitry Andric         .addReg(SrcReg, RegState::Implicit);
334bdd1243dSDimitry Andric     if (I != NF - 1)
335bdd1243dSDimitry Andric       BuildMI(MBB, II, DL, TII->get(RISCV::ADD), NewBase)
336bdd1243dSDimitry Andric           .addReg(Base, getKillRegState(I != 0 || IsBaseKill))
337bdd1243dSDimitry Andric           .addReg(VL, getKillRegState(I == NF - 2));
338bdd1243dSDimitry Andric     Base = NewBase;
339bdd1243dSDimitry Andric   }
340bdd1243dSDimitry Andric   II->eraseFromParent();
341bdd1243dSDimitry Andric }
342bdd1243dSDimitry Andric 
343bdd1243dSDimitry Andric // Split a VSPILLx_Mx pseudo into multiple whole register loads separated by
344bdd1243dSDimitry Andric // LMUL*VLENB bytes.
345bdd1243dSDimitry Andric void RISCVRegisterInfo::lowerVRELOAD(MachineBasicBlock::iterator II) const {
346bdd1243dSDimitry Andric   DebugLoc DL = II->getDebugLoc();
347bdd1243dSDimitry Andric   MachineBasicBlock &MBB = *II->getParent();
348bdd1243dSDimitry Andric   MachineFunction &MF = *MBB.getParent();
349bdd1243dSDimitry Andric   MachineRegisterInfo &MRI = MF.getRegInfo();
350bdd1243dSDimitry Andric   const TargetInstrInfo *TII = MF.getSubtarget().getInstrInfo();
351bdd1243dSDimitry Andric   const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
352bdd1243dSDimitry Andric 
353bdd1243dSDimitry Andric   auto ZvlssegInfo = RISCV::isRVVSpillForZvlsseg(II->getOpcode());
354bdd1243dSDimitry Andric   unsigned NF = ZvlssegInfo->first;
355bdd1243dSDimitry Andric   unsigned LMUL = ZvlssegInfo->second;
356bdd1243dSDimitry Andric   assert(NF * LMUL <= 8 && "Invalid NF/LMUL combinations.");
357bdd1243dSDimitry Andric   unsigned Opcode, SubRegIdx;
358bdd1243dSDimitry Andric   switch (LMUL) {
359bdd1243dSDimitry Andric   default:
360bdd1243dSDimitry Andric     llvm_unreachable("LMUL must be 1, 2, or 4.");
361bdd1243dSDimitry Andric   case 1:
362bdd1243dSDimitry Andric     Opcode = RISCV::VL1RE8_V;
363bdd1243dSDimitry Andric     SubRegIdx = RISCV::sub_vrm1_0;
364bdd1243dSDimitry Andric     break;
365bdd1243dSDimitry Andric   case 2:
366bdd1243dSDimitry Andric     Opcode = RISCV::VL2RE8_V;
367bdd1243dSDimitry Andric     SubRegIdx = RISCV::sub_vrm2_0;
368bdd1243dSDimitry Andric     break;
369bdd1243dSDimitry Andric   case 4:
370bdd1243dSDimitry Andric     Opcode = RISCV::VL4RE8_V;
371bdd1243dSDimitry Andric     SubRegIdx = RISCV::sub_vrm4_0;
372bdd1243dSDimitry Andric     break;
373bdd1243dSDimitry Andric   }
374bdd1243dSDimitry Andric   static_assert(RISCV::sub_vrm1_7 == RISCV::sub_vrm1_0 + 7,
375bdd1243dSDimitry Andric                 "Unexpected subreg numbering");
376bdd1243dSDimitry Andric   static_assert(RISCV::sub_vrm2_3 == RISCV::sub_vrm2_0 + 3,
377bdd1243dSDimitry Andric                 "Unexpected subreg numbering");
378bdd1243dSDimitry Andric   static_assert(RISCV::sub_vrm4_1 == RISCV::sub_vrm4_0 + 1,
379bdd1243dSDimitry Andric                 "Unexpected subreg numbering");
380bdd1243dSDimitry Andric 
381bdd1243dSDimitry Andric   Register VL = MRI.createVirtualRegister(&RISCV::GPRRegClass);
3825f757f3fSDimitry Andric   // Optimize for constant VLEN.
3835f757f3fSDimitry Andric   const RISCVSubtarget &STI = MF.getSubtarget<RISCVSubtarget>();
3845f757f3fSDimitry Andric   if (STI.getRealMinVLen() == STI.getRealMaxVLen()) {
3855f757f3fSDimitry Andric     const int64_t VLENB = STI.getRealMinVLen() / 8;
3865f757f3fSDimitry Andric     int64_t Offset = VLENB * LMUL;
3875f757f3fSDimitry Andric     STI.getInstrInfo()->movImm(MBB, II, DL, VL, Offset);
3885f757f3fSDimitry Andric   } else {
389bdd1243dSDimitry Andric     BuildMI(MBB, II, DL, TII->get(RISCV::PseudoReadVLENB), VL);
390bdd1243dSDimitry Andric     uint32_t ShiftAmount = Log2_32(LMUL);
391bdd1243dSDimitry Andric     if (ShiftAmount != 0)
392bdd1243dSDimitry Andric       BuildMI(MBB, II, DL, TII->get(RISCV::SLLI), VL)
393bdd1243dSDimitry Andric           .addReg(VL)
394bdd1243dSDimitry Andric           .addImm(ShiftAmount);
3955f757f3fSDimitry Andric   }
396bdd1243dSDimitry Andric 
397bdd1243dSDimitry Andric   Register DestReg = II->getOperand(0).getReg();
398bdd1243dSDimitry Andric   Register Base = II->getOperand(1).getReg();
399bdd1243dSDimitry Andric   bool IsBaseKill = II->getOperand(1).isKill();
400bdd1243dSDimitry Andric   Register NewBase = MRI.createVirtualRegister(&RISCV::GPRRegClass);
401bdd1243dSDimitry Andric   for (unsigned I = 0; I < NF; ++I) {
402bdd1243dSDimitry Andric     BuildMI(MBB, II, DL, TII->get(Opcode),
403bdd1243dSDimitry Andric             TRI->getSubReg(DestReg, SubRegIdx + I))
404bdd1243dSDimitry Andric         .addReg(Base, getKillRegState(I == NF - 1))
405bdd1243dSDimitry Andric         .addMemOperand(*(II->memoperands_begin()));
406bdd1243dSDimitry Andric     if (I != NF - 1)
407bdd1243dSDimitry Andric       BuildMI(MBB, II, DL, TII->get(RISCV::ADD), NewBase)
408bdd1243dSDimitry Andric           .addReg(Base, getKillRegState(I != 0 || IsBaseKill))
409bdd1243dSDimitry Andric           .addReg(VL, getKillRegState(I == NF - 2));
410bdd1243dSDimitry Andric     Base = NewBase;
411bdd1243dSDimitry Andric   }
412bdd1243dSDimitry Andric   II->eraseFromParent();
413bdd1243dSDimitry Andric }
414bdd1243dSDimitry Andric 
415bdd1243dSDimitry Andric bool RISCVRegisterInfo::eliminateFrameIndex(MachineBasicBlock::iterator II,
4160b57cec5SDimitry Andric                                             int SPAdj, unsigned FIOperandNum,
4170b57cec5SDimitry Andric                                             RegScavenger *RS) const {
4180b57cec5SDimitry Andric   assert(SPAdj == 0 && "Unexpected non-zero SPAdj value");
4190b57cec5SDimitry Andric 
4200b57cec5SDimitry Andric   MachineInstr &MI = *II;
4210b57cec5SDimitry Andric   MachineFunction &MF = *MI.getParent()->getParent();
4220b57cec5SDimitry Andric   MachineRegisterInfo &MRI = MF.getRegInfo();
423bdd1243dSDimitry Andric   const RISCVSubtarget &ST = MF.getSubtarget<RISCVSubtarget>();
4240b57cec5SDimitry Andric   DebugLoc DL = MI.getDebugLoc();
4250b57cec5SDimitry Andric 
4260b57cec5SDimitry Andric   int FrameIndex = MI.getOperand(FIOperandNum).getIndex();
4275ffd83dbSDimitry Andric   Register FrameReg;
428fe6060f1SDimitry Andric   StackOffset Offset =
429fe6060f1SDimitry Andric       getFrameLowering(MF)->getFrameIndexReference(MF, FrameIndex, FrameReg);
43081ad6265SDimitry Andric   bool IsRVVSpill = RISCV::isRVVSpill(MI);
431fe6060f1SDimitry Andric   if (!IsRVVSpill)
432fe6060f1SDimitry Andric     Offset += StackOffset::getFixed(MI.getOperand(FIOperandNum + 1).getImm());
4330b57cec5SDimitry Andric 
434bdd1243dSDimitry Andric   if (Offset.getScalable() &&
435bdd1243dSDimitry Andric       ST.getRealMinVLen() == ST.getRealMaxVLen()) {
436bdd1243dSDimitry Andric     // For an exact VLEN value, scalable offsets become constant and thus
437bdd1243dSDimitry Andric     // can be converted entirely into fixed offsets.
438bdd1243dSDimitry Andric     int64_t FixedValue = Offset.getFixed();
439bdd1243dSDimitry Andric     int64_t ScalableValue = Offset.getScalable();
440bdd1243dSDimitry Andric     assert(ScalableValue % 8 == 0 &&
441bdd1243dSDimitry Andric            "Scalable offset is not a multiple of a single vector size.");
442bdd1243dSDimitry Andric     int64_t NumOfVReg = ScalableValue / 8;
443bdd1243dSDimitry Andric     int64_t VLENB = ST.getRealMinVLen() / 8;
444bdd1243dSDimitry Andric     Offset = StackOffset::getFixed(FixedValue + NumOfVReg * VLENB);
445bdd1243dSDimitry Andric   }
446bdd1243dSDimitry Andric 
447fe6060f1SDimitry Andric   if (!isInt<32>(Offset.getFixed())) {
4480b57cec5SDimitry Andric     report_fatal_error(
4490b57cec5SDimitry Andric         "Frame offsets outside of the signed 32-bit range not supported");
4500b57cec5SDimitry Andric   }
4510b57cec5SDimitry Andric 
452bdd1243dSDimitry Andric   if (!IsRVVSpill) {
453bdd1243dSDimitry Andric     if (MI.getOpcode() == RISCV::ADDI && !isInt<12>(Offset.getFixed())) {
454bdd1243dSDimitry Andric       // We chose to emit the canonical immediate sequence rather than folding
455bdd1243dSDimitry Andric       // the offset into the using add under the theory that doing so doesn't
456bdd1243dSDimitry Andric       // save dynamic instruction count and some target may fuse the canonical
457bdd1243dSDimitry Andric       // 32 bit immediate sequence.  We still need to clear the portion of the
458bdd1243dSDimitry Andric       // offset encoded in the immediate.
459bdd1243dSDimitry Andric       MI.getOperand(FIOperandNum + 1).ChangeToImmediate(0);
460fe6060f1SDimitry Andric     } else {
461bdd1243dSDimitry Andric       // We can encode an add with 12 bit signed immediate in the immediate
462bdd1243dSDimitry Andric       // operand of our user instruction.  As a result, the remaining
463bdd1243dSDimitry Andric       // offset can by construction, at worst, a LUI and a ADD.
464bdd1243dSDimitry Andric       int64_t Val = Offset.getFixed();
465bdd1243dSDimitry Andric       int64_t Lo12 = SignExtend64<12>(Val);
4665f757f3fSDimitry Andric       if ((MI.getOpcode() == RISCV::PREFETCH_I ||
4675f757f3fSDimitry Andric            MI.getOpcode() == RISCV::PREFETCH_R ||
4685f757f3fSDimitry Andric            MI.getOpcode() == RISCV::PREFETCH_W) &&
4695f757f3fSDimitry Andric           (Lo12 & 0b11111) != 0)
4705f757f3fSDimitry Andric         MI.getOperand(FIOperandNum + 1).ChangeToImmediate(0);
4715f757f3fSDimitry Andric       else {
472bdd1243dSDimitry Andric         MI.getOperand(FIOperandNum + 1).ChangeToImmediate(Lo12);
473bdd1243dSDimitry Andric         Offset = StackOffset::get((uint64_t)Val - (uint64_t)Lo12,
474bdd1243dSDimitry Andric                                   Offset.getScalable());
475bdd1243dSDimitry Andric       }
476bdd1243dSDimitry Andric     }
4775f757f3fSDimitry Andric   }
478fe6060f1SDimitry Andric 
479bdd1243dSDimitry Andric   if (Offset.getScalable() || Offset.getFixed()) {
480bdd1243dSDimitry Andric     Register DestReg;
481bdd1243dSDimitry Andric     if (MI.getOpcode() == RISCV::ADDI)
482bdd1243dSDimitry Andric       DestReg = MI.getOperand(0).getReg();
483bdd1243dSDimitry Andric     else
484bdd1243dSDimitry Andric       DestReg = MRI.createVirtualRegister(&RISCV::GPRRegClass);
485bdd1243dSDimitry Andric     adjustReg(*II->getParent(), II, DL, DestReg, FrameReg, Offset,
486bdd1243dSDimitry Andric               MachineInstr::NoFlags, std::nullopt);
487bdd1243dSDimitry Andric     MI.getOperand(FIOperandNum).ChangeToRegister(DestReg, /*IsDef*/false,
488bdd1243dSDimitry Andric                                                  /*IsImp*/false,
489bdd1243dSDimitry Andric                                                  /*IsKill*/true);
490bdd1243dSDimitry Andric   } else {
491bdd1243dSDimitry Andric     MI.getOperand(FIOperandNum).ChangeToRegister(FrameReg, /*IsDef*/false,
492bdd1243dSDimitry Andric                                                  /*IsImp*/false,
493bdd1243dSDimitry Andric                                                  /*IsKill*/false);
494bdd1243dSDimitry Andric   }
495bdd1243dSDimitry Andric 
496bdd1243dSDimitry Andric   // If after materializing the adjustment, we have a pointless ADDI, remove it
497bdd1243dSDimitry Andric   if (MI.getOpcode() == RISCV::ADDI &&
498bdd1243dSDimitry Andric       MI.getOperand(0).getReg() == MI.getOperand(1).getReg() &&
499bdd1243dSDimitry Andric       MI.getOperand(2).getImm() == 0) {
500fe6060f1SDimitry Andric     MI.eraseFromParent();
501bdd1243dSDimitry Andric     return true;
502fe6060f1SDimitry Andric   }
503fe6060f1SDimitry Andric 
504bdd1243dSDimitry Andric   // Handle spill/fill of synthetic register classes for segment operations to
505bdd1243dSDimitry Andric   // ensure correctness in the edge case one gets spilled. There are many
506bdd1243dSDimitry Andric   // possible optimizations here, but given the extreme rarity of such spills,
507bdd1243dSDimitry Andric   // we prefer simplicity of implementation for now.
508bdd1243dSDimitry Andric   switch (MI.getOpcode()) {
509bdd1243dSDimitry Andric   case RISCV::PseudoVSPILL2_M1:
510bdd1243dSDimitry Andric   case RISCV::PseudoVSPILL2_M2:
511bdd1243dSDimitry Andric   case RISCV::PseudoVSPILL2_M4:
512bdd1243dSDimitry Andric   case RISCV::PseudoVSPILL3_M1:
513bdd1243dSDimitry Andric   case RISCV::PseudoVSPILL3_M2:
514bdd1243dSDimitry Andric   case RISCV::PseudoVSPILL4_M1:
515bdd1243dSDimitry Andric   case RISCV::PseudoVSPILL4_M2:
516bdd1243dSDimitry Andric   case RISCV::PseudoVSPILL5_M1:
517bdd1243dSDimitry Andric   case RISCV::PseudoVSPILL6_M1:
518bdd1243dSDimitry Andric   case RISCV::PseudoVSPILL7_M1:
519bdd1243dSDimitry Andric   case RISCV::PseudoVSPILL8_M1:
520bdd1243dSDimitry Andric     lowerVSPILL(II);
521bdd1243dSDimitry Andric     return true;
522bdd1243dSDimitry Andric   case RISCV::PseudoVRELOAD2_M1:
523bdd1243dSDimitry Andric   case RISCV::PseudoVRELOAD2_M2:
524bdd1243dSDimitry Andric   case RISCV::PseudoVRELOAD2_M4:
525bdd1243dSDimitry Andric   case RISCV::PseudoVRELOAD3_M1:
526bdd1243dSDimitry Andric   case RISCV::PseudoVRELOAD3_M2:
527bdd1243dSDimitry Andric   case RISCV::PseudoVRELOAD4_M1:
528bdd1243dSDimitry Andric   case RISCV::PseudoVRELOAD4_M2:
529bdd1243dSDimitry Andric   case RISCV::PseudoVRELOAD5_M1:
530bdd1243dSDimitry Andric   case RISCV::PseudoVRELOAD6_M1:
531bdd1243dSDimitry Andric   case RISCV::PseudoVRELOAD7_M1:
532bdd1243dSDimitry Andric   case RISCV::PseudoVRELOAD8_M1:
533bdd1243dSDimitry Andric     lowerVRELOAD(II);
534bdd1243dSDimitry Andric     return true;
535fe6060f1SDimitry Andric   }
536fe6060f1SDimitry Andric 
537bdd1243dSDimitry Andric   return false;
538fe6060f1SDimitry Andric }
539bdd1243dSDimitry Andric 
540bdd1243dSDimitry Andric bool RISCVRegisterInfo::requiresVirtualBaseRegisters(
541bdd1243dSDimitry Andric     const MachineFunction &MF) const {
542bdd1243dSDimitry Andric   return true;
543bdd1243dSDimitry Andric }
544bdd1243dSDimitry Andric 
545bdd1243dSDimitry Andric // Returns true if the instruction's frame index reference would be better
546bdd1243dSDimitry Andric // served by a base register other than FP or SP.
547bdd1243dSDimitry Andric // Used by LocalStackSlotAllocation pass to determine which frame index
548bdd1243dSDimitry Andric // references it should create new base registers for.
549bdd1243dSDimitry Andric bool RISCVRegisterInfo::needsFrameBaseReg(MachineInstr *MI,
550bdd1243dSDimitry Andric                                           int64_t Offset) const {
551bdd1243dSDimitry Andric   unsigned FIOperandNum = 0;
552bdd1243dSDimitry Andric   for (; !MI->getOperand(FIOperandNum).isFI(); FIOperandNum++)
553bdd1243dSDimitry Andric     assert(FIOperandNum < MI->getNumOperands() &&
554bdd1243dSDimitry Andric            "Instr doesn't have FrameIndex operand");
555bdd1243dSDimitry Andric 
556bdd1243dSDimitry Andric   // For RISC-V, The machine instructions that include a FrameIndex operand
557bdd1243dSDimitry Andric   // are load/store, ADDI instructions.
558bdd1243dSDimitry Andric   unsigned MIFrm = RISCVII::getFormat(MI->getDesc().TSFlags);
559bdd1243dSDimitry Andric   if (MIFrm != RISCVII::InstFormatI && MIFrm != RISCVII::InstFormatS)
560bdd1243dSDimitry Andric     return false;
561bdd1243dSDimitry Andric   // We only generate virtual base registers for loads and stores, so
562bdd1243dSDimitry Andric   // return false for everything else.
563bdd1243dSDimitry Andric   if (!MI->mayLoad() && !MI->mayStore())
564bdd1243dSDimitry Andric     return false;
565bdd1243dSDimitry Andric 
566bdd1243dSDimitry Andric   const MachineFunction &MF = *MI->getMF();
567bdd1243dSDimitry Andric   const MachineFrameInfo &MFI = MF.getFrameInfo();
568bdd1243dSDimitry Andric   const RISCVFrameLowering *TFI = getFrameLowering(MF);
569bdd1243dSDimitry Andric   const MachineRegisterInfo &MRI = MF.getRegInfo();
570bdd1243dSDimitry Andric   unsigned CalleeSavedSize = 0;
571bdd1243dSDimitry Andric   Offset += getFrameIndexInstrOffset(MI, FIOperandNum);
572bdd1243dSDimitry Andric 
573bdd1243dSDimitry Andric   // Estimate the stack size used to store callee saved registers(
574bdd1243dSDimitry Andric   // excludes reserved registers).
575bdd1243dSDimitry Andric   BitVector ReservedRegs = getReservedRegs(MF);
576bdd1243dSDimitry Andric   for (const MCPhysReg *R = MRI.getCalleeSavedRegs(); MCPhysReg Reg = *R; ++R) {
577bdd1243dSDimitry Andric     if (!ReservedRegs.test(Reg))
578bdd1243dSDimitry Andric       CalleeSavedSize += getSpillSize(*getMinimalPhysRegClass(Reg));
579bdd1243dSDimitry Andric   }
580bdd1243dSDimitry Andric 
581bdd1243dSDimitry Andric   int64_t MaxFPOffset = Offset - CalleeSavedSize;
582bdd1243dSDimitry Andric   if (TFI->hasFP(MF) && !shouldRealignStack(MF))
583bdd1243dSDimitry Andric     return !isFrameOffsetLegal(MI, RISCV::X8, MaxFPOffset);
584bdd1243dSDimitry Andric 
585bdd1243dSDimitry Andric   // Assume 128 bytes spill slots size to estimate the maximum possible
586bdd1243dSDimitry Andric   // offset relative to the stack pointer.
587bdd1243dSDimitry Andric   // FIXME: The 128 is copied from ARM. We should run some statistics and pick a
588bdd1243dSDimitry Andric   // real one for RISC-V.
589bdd1243dSDimitry Andric   int64_t MaxSPOffset = Offset + 128;
590bdd1243dSDimitry Andric   MaxSPOffset += MFI.getLocalFrameSize();
591bdd1243dSDimitry Andric   return !isFrameOffsetLegal(MI, RISCV::X2, MaxSPOffset);
592bdd1243dSDimitry Andric }
593bdd1243dSDimitry Andric 
594bdd1243dSDimitry Andric // Determine whether a given base register plus offset immediate is
595bdd1243dSDimitry Andric // encodable to resolve a frame index.
596bdd1243dSDimitry Andric bool RISCVRegisterInfo::isFrameOffsetLegal(const MachineInstr *MI,
597bdd1243dSDimitry Andric                                            Register BaseReg,
598bdd1243dSDimitry Andric                                            int64_t Offset) const {
599bdd1243dSDimitry Andric   unsigned FIOperandNum = 0;
600bdd1243dSDimitry Andric   while (!MI->getOperand(FIOperandNum).isFI()) {
601bdd1243dSDimitry Andric     FIOperandNum++;
602bdd1243dSDimitry Andric     assert(FIOperandNum < MI->getNumOperands() &&
603bdd1243dSDimitry Andric            "Instr does not have a FrameIndex operand!");
604bdd1243dSDimitry Andric   }
605bdd1243dSDimitry Andric 
606bdd1243dSDimitry Andric   Offset += getFrameIndexInstrOffset(MI, FIOperandNum);
607bdd1243dSDimitry Andric   return isInt<12>(Offset);
608bdd1243dSDimitry Andric }
609bdd1243dSDimitry Andric 
610bdd1243dSDimitry Andric // Insert defining instruction(s) for a pointer to FrameIdx before
611bdd1243dSDimitry Andric // insertion point I.
612bdd1243dSDimitry Andric // Return materialized frame pointer.
613bdd1243dSDimitry Andric Register RISCVRegisterInfo::materializeFrameBaseRegister(MachineBasicBlock *MBB,
614bdd1243dSDimitry Andric                                                          int FrameIdx,
615bdd1243dSDimitry Andric                                                          int64_t Offset) const {
616bdd1243dSDimitry Andric   MachineBasicBlock::iterator MBBI = MBB->begin();
617bdd1243dSDimitry Andric   DebugLoc DL;
618bdd1243dSDimitry Andric   if (MBBI != MBB->end())
619bdd1243dSDimitry Andric     DL = MBBI->getDebugLoc();
620bdd1243dSDimitry Andric   MachineFunction *MF = MBB->getParent();
621bdd1243dSDimitry Andric   MachineRegisterInfo &MFI = MF->getRegInfo();
622bdd1243dSDimitry Andric   const TargetInstrInfo *TII = MF->getSubtarget().getInstrInfo();
623bdd1243dSDimitry Andric 
624bdd1243dSDimitry Andric   Register BaseReg = MFI.createVirtualRegister(&RISCV::GPRRegClass);
625bdd1243dSDimitry Andric   BuildMI(*MBB, MBBI, DL, TII->get(RISCV::ADDI), BaseReg)
626bdd1243dSDimitry Andric       .addFrameIndex(FrameIdx)
627bdd1243dSDimitry Andric       .addImm(Offset);
628bdd1243dSDimitry Andric   return BaseReg;
629bdd1243dSDimitry Andric }
630bdd1243dSDimitry Andric 
631bdd1243dSDimitry Andric // Resolve a frame index operand of an instruction to reference the
632bdd1243dSDimitry Andric // indicated base register plus offset instead.
633bdd1243dSDimitry Andric void RISCVRegisterInfo::resolveFrameIndex(MachineInstr &MI, Register BaseReg,
634bdd1243dSDimitry Andric                                           int64_t Offset) const {
635bdd1243dSDimitry Andric   unsigned FIOperandNum = 0;
636bdd1243dSDimitry Andric   while (!MI.getOperand(FIOperandNum).isFI()) {
637bdd1243dSDimitry Andric     FIOperandNum++;
638bdd1243dSDimitry Andric     assert(FIOperandNum < MI.getNumOperands() &&
639bdd1243dSDimitry Andric            "Instr does not have a FrameIndex operand!");
640bdd1243dSDimitry Andric   }
641bdd1243dSDimitry Andric 
642bdd1243dSDimitry Andric   Offset += getFrameIndexInstrOffset(&MI, FIOperandNum);
643bdd1243dSDimitry Andric   // FrameIndex Operands are always represented as a
644bdd1243dSDimitry Andric   // register followed by an immediate.
645bdd1243dSDimitry Andric   MI.getOperand(FIOperandNum).ChangeToRegister(BaseReg, false);
646bdd1243dSDimitry Andric   MI.getOperand(FIOperandNum + 1).ChangeToImmediate(Offset);
647bdd1243dSDimitry Andric }
648bdd1243dSDimitry Andric 
649bdd1243dSDimitry Andric // Get the offset from the referenced frame index in the instruction,
650bdd1243dSDimitry Andric // if there is one.
651bdd1243dSDimitry Andric int64_t RISCVRegisterInfo::getFrameIndexInstrOffset(const MachineInstr *MI,
652bdd1243dSDimitry Andric                                                     int Idx) const {
653bdd1243dSDimitry Andric   assert((RISCVII::getFormat(MI->getDesc().TSFlags) == RISCVII::InstFormatI ||
654bdd1243dSDimitry Andric           RISCVII::getFormat(MI->getDesc().TSFlags) == RISCVII::InstFormatS) &&
655bdd1243dSDimitry Andric          "The MI must be I or S format.");
656bdd1243dSDimitry Andric   assert(MI->getOperand(Idx).isFI() && "The Idx'th operand of MI is not a "
657bdd1243dSDimitry Andric                                        "FrameIndex operand");
658bdd1243dSDimitry Andric   return MI->getOperand(Idx + 1).getImm();
6590b57cec5SDimitry Andric }
6600b57cec5SDimitry Andric 
6610b57cec5SDimitry Andric Register RISCVRegisterInfo::getFrameRegister(const MachineFunction &MF) const {
6620b57cec5SDimitry Andric   const TargetFrameLowering *TFI = getFrameLowering(MF);
6630b57cec5SDimitry Andric   return TFI->hasFP(MF) ? RISCV::X8 : RISCV::X2;
6640b57cec5SDimitry Andric }
6650b57cec5SDimitry Andric 
6660b57cec5SDimitry Andric const uint32_t *
6670b57cec5SDimitry Andric RISCVRegisterInfo::getCallPreservedMask(const MachineFunction & MF,
668e8d8bef9SDimitry Andric                                         CallingConv::ID CC) const {
6690b57cec5SDimitry Andric   auto &Subtarget = MF.getSubtarget<RISCVSubtarget>();
6700b57cec5SDimitry Andric 
671e8d8bef9SDimitry Andric   if (CC == CallingConv::GHC)
672e8d8bef9SDimitry Andric     return CSR_NoRegs_RegMask;
6730b57cec5SDimitry Andric   switch (Subtarget.getTargetABI()) {
6740b57cec5SDimitry Andric   default:
6750b57cec5SDimitry Andric     llvm_unreachable("Unrecognized ABI");
6760b57cec5SDimitry Andric   case RISCVABI::ABI_ILP32:
6770b57cec5SDimitry Andric   case RISCVABI::ABI_LP64:
6780b57cec5SDimitry Andric     return CSR_ILP32_LP64_RegMask;
6790b57cec5SDimitry Andric   case RISCVABI::ABI_ILP32F:
6800b57cec5SDimitry Andric   case RISCVABI::ABI_LP64F:
6810b57cec5SDimitry Andric     return CSR_ILP32F_LP64F_RegMask;
6820b57cec5SDimitry Andric   case RISCVABI::ABI_ILP32D:
6830b57cec5SDimitry Andric   case RISCVABI::ABI_LP64D:
6840b57cec5SDimitry Andric     return CSR_ILP32D_LP64D_RegMask;
6850b57cec5SDimitry Andric   }
6860b57cec5SDimitry Andric }
687fe6060f1SDimitry Andric 
688fe6060f1SDimitry Andric const TargetRegisterClass *
689fe6060f1SDimitry Andric RISCVRegisterInfo::getLargestLegalSuperClass(const TargetRegisterClass *RC,
690fe6060f1SDimitry Andric                                              const MachineFunction &) const {
691fe6060f1SDimitry Andric   if (RC == &RISCV::VMV0RegClass)
692fe6060f1SDimitry Andric     return &RISCV::VRRegClass;
6935f757f3fSDimitry Andric   if (RC == &RISCV::VRNoV0RegClass)
6945f757f3fSDimitry Andric     return &RISCV::VRRegClass;
6955f757f3fSDimitry Andric   if (RC == &RISCV::VRM2NoV0RegClass)
6965f757f3fSDimitry Andric     return &RISCV::VRM2RegClass;
6975f757f3fSDimitry Andric   if (RC == &RISCV::VRM4NoV0RegClass)
6985f757f3fSDimitry Andric     return &RISCV::VRM4RegClass;
6995f757f3fSDimitry Andric   if (RC == &RISCV::VRM8NoV0RegClass)
7005f757f3fSDimitry Andric     return &RISCV::VRM8RegClass;
701fe6060f1SDimitry Andric   return RC;
702fe6060f1SDimitry Andric }
7034824e7fdSDimitry Andric 
7044824e7fdSDimitry Andric void RISCVRegisterInfo::getOffsetOpcodes(const StackOffset &Offset,
7054824e7fdSDimitry Andric                                          SmallVectorImpl<uint64_t> &Ops) const {
7064824e7fdSDimitry Andric   // VLENB is the length of a vector register in bytes. We use <vscale x 8 x i8>
7074824e7fdSDimitry Andric   // to represent one vector register. The dwarf offset is
7084824e7fdSDimitry Andric   // VLENB * scalable_offset / 8.
7094824e7fdSDimitry Andric   assert(Offset.getScalable() % 8 == 0 && "Invalid frame offset");
7104824e7fdSDimitry Andric 
7114824e7fdSDimitry Andric   // Add fixed-sized offset using existing DIExpression interface.
7124824e7fdSDimitry Andric   DIExpression::appendOffset(Ops, Offset.getFixed());
7134824e7fdSDimitry Andric 
7144824e7fdSDimitry Andric   unsigned VLENB = getDwarfRegNum(RISCV::VLENB, true);
7154824e7fdSDimitry Andric   int64_t VLENBSized = Offset.getScalable() / 8;
7164824e7fdSDimitry Andric   if (VLENBSized > 0) {
7174824e7fdSDimitry Andric     Ops.push_back(dwarf::DW_OP_constu);
7184824e7fdSDimitry Andric     Ops.push_back(VLENBSized);
7194824e7fdSDimitry Andric     Ops.append({dwarf::DW_OP_bregx, VLENB, 0ULL});
7204824e7fdSDimitry Andric     Ops.push_back(dwarf::DW_OP_mul);
7214824e7fdSDimitry Andric     Ops.push_back(dwarf::DW_OP_plus);
7224824e7fdSDimitry Andric   } else if (VLENBSized < 0) {
7234824e7fdSDimitry Andric     Ops.push_back(dwarf::DW_OP_constu);
7244824e7fdSDimitry Andric     Ops.push_back(-VLENBSized);
7254824e7fdSDimitry Andric     Ops.append({dwarf::DW_OP_bregx, VLENB, 0ULL});
7264824e7fdSDimitry Andric     Ops.push_back(dwarf::DW_OP_mul);
7274824e7fdSDimitry Andric     Ops.push_back(dwarf::DW_OP_minus);
7284824e7fdSDimitry Andric   }
7294824e7fdSDimitry Andric }
73004eeddc0SDimitry Andric 
73104eeddc0SDimitry Andric unsigned
73204eeddc0SDimitry Andric RISCVRegisterInfo::getRegisterCostTableIndex(const MachineFunction &MF) const {
733bdd1243dSDimitry Andric   return MF.getSubtarget<RISCVSubtarget>().hasStdExtCOrZca() ? 1 : 0;
734bdd1243dSDimitry Andric }
735bdd1243dSDimitry Andric 
736bdd1243dSDimitry Andric // Add two address hints to improve chances of being able to use a compressed
737bdd1243dSDimitry Andric // instruction.
738bdd1243dSDimitry Andric bool RISCVRegisterInfo::getRegAllocationHints(
739bdd1243dSDimitry Andric     Register VirtReg, ArrayRef<MCPhysReg> Order,
740bdd1243dSDimitry Andric     SmallVectorImpl<MCPhysReg> &Hints, const MachineFunction &MF,
741bdd1243dSDimitry Andric     const VirtRegMap *VRM, const LiveRegMatrix *Matrix) const {
742bdd1243dSDimitry Andric   const MachineRegisterInfo *MRI = &MF.getRegInfo();
743bdd1243dSDimitry Andric 
744bdd1243dSDimitry Andric   bool BaseImplRetVal = TargetRegisterInfo::getRegAllocationHints(
745bdd1243dSDimitry Andric       VirtReg, Order, Hints, MF, VRM, Matrix);
746bdd1243dSDimitry Andric 
747bdd1243dSDimitry Andric   if (!VRM || DisableRegAllocHints)
748bdd1243dSDimitry Andric     return BaseImplRetVal;
749bdd1243dSDimitry Andric 
750bdd1243dSDimitry Andric   // Add any two address hints after any copy hints.
751bdd1243dSDimitry Andric   SmallSet<Register, 4> TwoAddrHints;
752bdd1243dSDimitry Andric 
753bdd1243dSDimitry Andric   auto tryAddHint = [&](const MachineOperand &VRRegMO, const MachineOperand &MO,
754bdd1243dSDimitry Andric                         bool NeedGPRC) -> void {
755bdd1243dSDimitry Andric     Register Reg = MO.getReg();
756bdd1243dSDimitry Andric     Register PhysReg = Reg.isPhysical() ? Reg : Register(VRM->getPhys(Reg));
757bdd1243dSDimitry Andric     if (PhysReg && (!NeedGPRC || RISCV::GPRCRegClass.contains(PhysReg))) {
758bdd1243dSDimitry Andric       assert(!MO.getSubReg() && !VRRegMO.getSubReg() && "Unexpected subreg!");
759bdd1243dSDimitry Andric       if (!MRI->isReserved(PhysReg) && !is_contained(Hints, PhysReg))
760bdd1243dSDimitry Andric         TwoAddrHints.insert(PhysReg);
761bdd1243dSDimitry Andric     }
762bdd1243dSDimitry Andric   };
763bdd1243dSDimitry Andric 
764bdd1243dSDimitry Andric   // This is all of the compressible binary instructions. If an instruction
765bdd1243dSDimitry Andric   // needs GPRC register class operands \p NeedGPRC will be set to true.
766bdd1243dSDimitry Andric   auto isCompressible = [](const MachineInstr &MI, bool &NeedGPRC) {
767bdd1243dSDimitry Andric     NeedGPRC = false;
768bdd1243dSDimitry Andric     switch (MI.getOpcode()) {
769bdd1243dSDimitry Andric     default:
770bdd1243dSDimitry Andric       return false;
771bdd1243dSDimitry Andric     case RISCV::AND:
772bdd1243dSDimitry Andric     case RISCV::OR:
773bdd1243dSDimitry Andric     case RISCV::XOR:
774bdd1243dSDimitry Andric     case RISCV::SUB:
775bdd1243dSDimitry Andric     case RISCV::ADDW:
776bdd1243dSDimitry Andric     case RISCV::SUBW:
777bdd1243dSDimitry Andric       NeedGPRC = true;
778bdd1243dSDimitry Andric       return true;
779bdd1243dSDimitry Andric     case RISCV::ANDI:
780bdd1243dSDimitry Andric       NeedGPRC = true;
781bdd1243dSDimitry Andric       return MI.getOperand(2).isImm() && isInt<6>(MI.getOperand(2).getImm());
782bdd1243dSDimitry Andric     case RISCV::SRAI:
783bdd1243dSDimitry Andric     case RISCV::SRLI:
784bdd1243dSDimitry Andric       NeedGPRC = true;
785bdd1243dSDimitry Andric       return true;
786bdd1243dSDimitry Andric     case RISCV::ADD:
787bdd1243dSDimitry Andric     case RISCV::SLLI:
788bdd1243dSDimitry Andric       return true;
789bdd1243dSDimitry Andric     case RISCV::ADDI:
790bdd1243dSDimitry Andric     case RISCV::ADDIW:
791bdd1243dSDimitry Andric       return MI.getOperand(2).isImm() && isInt<6>(MI.getOperand(2).getImm());
792bdd1243dSDimitry Andric     }
793bdd1243dSDimitry Andric   };
794bdd1243dSDimitry Andric 
795bdd1243dSDimitry Andric   // Returns true if this operand is compressible. For non-registers it always
796bdd1243dSDimitry Andric   // returns true. Immediate range was already checked in isCompressible.
797bdd1243dSDimitry Andric   // For registers, it checks if the register is a GPRC register. reg-reg
798bdd1243dSDimitry Andric   // instructions that require GPRC need all register operands to be GPRC.
799bdd1243dSDimitry Andric   auto isCompressibleOpnd = [&](const MachineOperand &MO) {
800bdd1243dSDimitry Andric     if (!MO.isReg())
801bdd1243dSDimitry Andric       return true;
802bdd1243dSDimitry Andric     Register Reg = MO.getReg();
803bdd1243dSDimitry Andric     Register PhysReg = Reg.isPhysical() ? Reg : Register(VRM->getPhys(Reg));
804bdd1243dSDimitry Andric     return PhysReg && RISCV::GPRCRegClass.contains(PhysReg);
805bdd1243dSDimitry Andric   };
806bdd1243dSDimitry Andric 
807bdd1243dSDimitry Andric   for (auto &MO : MRI->reg_nodbg_operands(VirtReg)) {
808bdd1243dSDimitry Andric     const MachineInstr &MI = *MO.getParent();
80906c3fb27SDimitry Andric     unsigned OpIdx = MO.getOperandNo();
810bdd1243dSDimitry Andric     bool NeedGPRC;
811bdd1243dSDimitry Andric     if (isCompressible(MI, NeedGPRC)) {
812bdd1243dSDimitry Andric       if (OpIdx == 0 && MI.getOperand(1).isReg()) {
813bdd1243dSDimitry Andric         if (!NeedGPRC || isCompressibleOpnd(MI.getOperand(2)))
814bdd1243dSDimitry Andric           tryAddHint(MO, MI.getOperand(1), NeedGPRC);
815bdd1243dSDimitry Andric         if (MI.isCommutable() && MI.getOperand(2).isReg() &&
816bdd1243dSDimitry Andric             (!NeedGPRC || isCompressibleOpnd(MI.getOperand(1))))
817bdd1243dSDimitry Andric           tryAddHint(MO, MI.getOperand(2), NeedGPRC);
818bdd1243dSDimitry Andric       } else if (OpIdx == 1 &&
819bdd1243dSDimitry Andric                  (!NeedGPRC || isCompressibleOpnd(MI.getOperand(2)))) {
820bdd1243dSDimitry Andric         tryAddHint(MO, MI.getOperand(0), NeedGPRC);
821bdd1243dSDimitry Andric       } else if (MI.isCommutable() && OpIdx == 2 &&
822bdd1243dSDimitry Andric                  (!NeedGPRC || isCompressibleOpnd(MI.getOperand(1)))) {
823bdd1243dSDimitry Andric         tryAddHint(MO, MI.getOperand(0), NeedGPRC);
824bdd1243dSDimitry Andric       }
825bdd1243dSDimitry Andric     }
826bdd1243dSDimitry Andric   }
827bdd1243dSDimitry Andric 
828bdd1243dSDimitry Andric   for (MCPhysReg OrderReg : Order)
829bdd1243dSDimitry Andric     if (TwoAddrHints.count(OrderReg))
830bdd1243dSDimitry Andric       Hints.push_back(OrderReg);
831bdd1243dSDimitry Andric 
832bdd1243dSDimitry Andric   return BaseImplRetVal;
83304eeddc0SDimitry Andric }
834